xref: /freebsd/contrib/llvm-project/llvm/lib/Target/RISCV/RISCVRegisterInfo.cpp (revision 4824e7fd18a1223177218d4aec1b3c6c5c4a444e)
10b57cec5SDimitry Andric //===-- RISCVRegisterInfo.cpp - RISCV Register Information ------*- C++ -*-===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric // This file contains the RISCV implementation of the TargetRegisterInfo class.
100b57cec5SDimitry Andric //
110b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
120b57cec5SDimitry Andric 
130b57cec5SDimitry Andric #include "RISCVRegisterInfo.h"
140b57cec5SDimitry Andric #include "RISCV.h"
155ffd83dbSDimitry Andric #include "RISCVMachineFunctionInfo.h"
160b57cec5SDimitry Andric #include "RISCVSubtarget.h"
170b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h"
180b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h"
190b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h"
200b57cec5SDimitry Andric #include "llvm/CodeGen/RegisterScavenging.h"
210b57cec5SDimitry Andric #include "llvm/CodeGen/TargetFrameLowering.h"
220b57cec5SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h"
23*4824e7fdSDimitry Andric #include "llvm/IR/DebugInfoMetadata.h"
240b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h"
250b57cec5SDimitry Andric 
260b57cec5SDimitry Andric #define GET_REGINFO_TARGET_DESC
270b57cec5SDimitry Andric #include "RISCVGenRegisterInfo.inc"
280b57cec5SDimitry Andric 
290b57cec5SDimitry Andric using namespace llvm;
300b57cec5SDimitry Andric 
318bcb0991SDimitry Andric static_assert(RISCV::X1 == RISCV::X0 + 1, "Register list not consecutive");
328bcb0991SDimitry Andric static_assert(RISCV::X31 == RISCV::X0 + 31, "Register list not consecutive");
33e8d8bef9SDimitry Andric static_assert(RISCV::F1_H == RISCV::F0_H + 1, "Register list not consecutive");
34e8d8bef9SDimitry Andric static_assert(RISCV::F31_H == RISCV::F0_H + 31,
35e8d8bef9SDimitry Andric               "Register list not consecutive");
368bcb0991SDimitry Andric static_assert(RISCV::F1_F == RISCV::F0_F + 1, "Register list not consecutive");
378bcb0991SDimitry Andric static_assert(RISCV::F31_F == RISCV::F0_F + 31,
388bcb0991SDimitry Andric               "Register list not consecutive");
398bcb0991SDimitry Andric static_assert(RISCV::F1_D == RISCV::F0_D + 1, "Register list not consecutive");
408bcb0991SDimitry Andric static_assert(RISCV::F31_D == RISCV::F0_D + 31,
418bcb0991SDimitry Andric               "Register list not consecutive");
425ffd83dbSDimitry Andric static_assert(RISCV::V1 == RISCV::V0 + 1, "Register list not consecutive");
435ffd83dbSDimitry Andric static_assert(RISCV::V31 == RISCV::V0 + 31, "Register list not consecutive");
448bcb0991SDimitry Andric 
450b57cec5SDimitry Andric RISCVRegisterInfo::RISCVRegisterInfo(unsigned HwMode)
460b57cec5SDimitry Andric     : RISCVGenRegisterInfo(RISCV::X1, /*DwarfFlavour*/0, /*EHFlavor*/0,
470b57cec5SDimitry Andric                            /*PC*/0, HwMode) {}
480b57cec5SDimitry Andric 
490b57cec5SDimitry Andric const MCPhysReg *
500b57cec5SDimitry Andric RISCVRegisterInfo::getCalleeSavedRegs(const MachineFunction *MF) const {
510b57cec5SDimitry Andric   auto &Subtarget = MF->getSubtarget<RISCVSubtarget>();
52e8d8bef9SDimitry Andric   if (MF->getFunction().getCallingConv() == CallingConv::GHC)
53e8d8bef9SDimitry Andric     return CSR_NoRegs_SaveList;
540b57cec5SDimitry Andric   if (MF->getFunction().hasFnAttribute("interrupt")) {
550b57cec5SDimitry Andric     if (Subtarget.hasStdExtD())
560b57cec5SDimitry Andric       return CSR_XLEN_F64_Interrupt_SaveList;
570b57cec5SDimitry Andric     if (Subtarget.hasStdExtF())
580b57cec5SDimitry Andric       return CSR_XLEN_F32_Interrupt_SaveList;
590b57cec5SDimitry Andric     return CSR_Interrupt_SaveList;
600b57cec5SDimitry Andric   }
610b57cec5SDimitry Andric 
620b57cec5SDimitry Andric   switch (Subtarget.getTargetABI()) {
630b57cec5SDimitry Andric   default:
640b57cec5SDimitry Andric     llvm_unreachable("Unrecognized ABI");
650b57cec5SDimitry Andric   case RISCVABI::ABI_ILP32:
660b57cec5SDimitry Andric   case RISCVABI::ABI_LP64:
670b57cec5SDimitry Andric     return CSR_ILP32_LP64_SaveList;
680b57cec5SDimitry Andric   case RISCVABI::ABI_ILP32F:
690b57cec5SDimitry Andric   case RISCVABI::ABI_LP64F:
700b57cec5SDimitry Andric     return CSR_ILP32F_LP64F_SaveList;
710b57cec5SDimitry Andric   case RISCVABI::ABI_ILP32D:
720b57cec5SDimitry Andric   case RISCVABI::ABI_LP64D:
730b57cec5SDimitry Andric     return CSR_ILP32D_LP64D_SaveList;
740b57cec5SDimitry Andric   }
750b57cec5SDimitry Andric }
760b57cec5SDimitry Andric 
770b57cec5SDimitry Andric BitVector RISCVRegisterInfo::getReservedRegs(const MachineFunction &MF) const {
78480093f4SDimitry Andric   const RISCVFrameLowering *TFI = getFrameLowering(MF);
790b57cec5SDimitry Andric   BitVector Reserved(getNumRegs());
800b57cec5SDimitry Andric 
81480093f4SDimitry Andric   // Mark any registers requested to be reserved as such
82480093f4SDimitry Andric   for (size_t Reg = 0; Reg < getNumRegs(); Reg++) {
83480093f4SDimitry Andric     if (MF.getSubtarget<RISCVSubtarget>().isRegisterReservedByUser(Reg))
84480093f4SDimitry Andric       markSuperRegs(Reserved, Reg);
85480093f4SDimitry Andric   }
86480093f4SDimitry Andric 
870b57cec5SDimitry Andric   // Use markSuperRegs to ensure any register aliases are also reserved
880b57cec5SDimitry Andric   markSuperRegs(Reserved, RISCV::X0); // zero
890b57cec5SDimitry Andric   markSuperRegs(Reserved, RISCV::X2); // sp
900b57cec5SDimitry Andric   markSuperRegs(Reserved, RISCV::X3); // gp
910b57cec5SDimitry Andric   markSuperRegs(Reserved, RISCV::X4); // tp
920b57cec5SDimitry Andric   if (TFI->hasFP(MF))
930b57cec5SDimitry Andric     markSuperRegs(Reserved, RISCV::X8); // fp
94480093f4SDimitry Andric   // Reserve the base register if we need to realign the stack and allocate
95480093f4SDimitry Andric   // variable-sized objects at runtime.
96480093f4SDimitry Andric   if (TFI->hasBP(MF))
97480093f4SDimitry Andric     markSuperRegs(Reserved, RISCVABI::getBPReg()); // bp
98e8d8bef9SDimitry Andric 
99e8d8bef9SDimitry Andric   // V registers for code generation. We handle them manually.
100e8d8bef9SDimitry Andric   markSuperRegs(Reserved, RISCV::VL);
101e8d8bef9SDimitry Andric   markSuperRegs(Reserved, RISCV::VTYPE);
102e8d8bef9SDimitry Andric   markSuperRegs(Reserved, RISCV::VXSAT);
103e8d8bef9SDimitry Andric   markSuperRegs(Reserved, RISCV::VXRM);
104e8d8bef9SDimitry Andric 
105fe6060f1SDimitry Andric   // Floating point environment registers.
106fe6060f1SDimitry Andric   markSuperRegs(Reserved, RISCV::FRM);
107fe6060f1SDimitry Andric   markSuperRegs(Reserved, RISCV::FFLAGS);
108fe6060f1SDimitry Andric   markSuperRegs(Reserved, RISCV::FCSR);
109fe6060f1SDimitry Andric 
1100b57cec5SDimitry Andric   assert(checkAllSuperRegsMarked(Reserved));
1110b57cec5SDimitry Andric   return Reserved;
1120b57cec5SDimitry Andric }
1130b57cec5SDimitry Andric 
114480093f4SDimitry Andric bool RISCVRegisterInfo::isAsmClobberable(const MachineFunction &MF,
1155ffd83dbSDimitry Andric                                          MCRegister PhysReg) const {
116480093f4SDimitry Andric   return !MF.getSubtarget<RISCVSubtarget>().isRegisterReservedByUser(PhysReg);
117480093f4SDimitry Andric }
118480093f4SDimitry Andric 
1195ffd83dbSDimitry Andric bool RISCVRegisterInfo::isConstantPhysReg(MCRegister PhysReg) const {
1200b57cec5SDimitry Andric   return PhysReg == RISCV::X0;
1210b57cec5SDimitry Andric }
1220b57cec5SDimitry Andric 
1230b57cec5SDimitry Andric const uint32_t *RISCVRegisterInfo::getNoPreservedMask() const {
1240b57cec5SDimitry Andric   return CSR_NoRegs_RegMask;
1250b57cec5SDimitry Andric }
1260b57cec5SDimitry Andric 
1275ffd83dbSDimitry Andric // Frame indexes representing locations of CSRs which are given a fixed location
1285ffd83dbSDimitry Andric // by save/restore libcalls.
1295ffd83dbSDimitry Andric static const std::map<unsigned, int> FixedCSRFIMap = {
1305ffd83dbSDimitry Andric   {/*ra*/  RISCV::X1,   -1},
1315ffd83dbSDimitry Andric   {/*s0*/  RISCV::X8,   -2},
1325ffd83dbSDimitry Andric   {/*s1*/  RISCV::X9,   -3},
1335ffd83dbSDimitry Andric   {/*s2*/  RISCV::X18,  -4},
1345ffd83dbSDimitry Andric   {/*s3*/  RISCV::X19,  -5},
1355ffd83dbSDimitry Andric   {/*s4*/  RISCV::X20,  -6},
1365ffd83dbSDimitry Andric   {/*s5*/  RISCV::X21,  -7},
1375ffd83dbSDimitry Andric   {/*s6*/  RISCV::X22,  -8},
1385ffd83dbSDimitry Andric   {/*s7*/  RISCV::X23,  -9},
1395ffd83dbSDimitry Andric   {/*s8*/  RISCV::X24,  -10},
1405ffd83dbSDimitry Andric   {/*s9*/  RISCV::X25,  -11},
1415ffd83dbSDimitry Andric   {/*s10*/ RISCV::X26,  -12},
1425ffd83dbSDimitry Andric   {/*s11*/ RISCV::X27,  -13}
1435ffd83dbSDimitry Andric };
1445ffd83dbSDimitry Andric 
1455ffd83dbSDimitry Andric bool RISCVRegisterInfo::hasReservedSpillSlot(const MachineFunction &MF,
1465ffd83dbSDimitry Andric                                              Register Reg,
1475ffd83dbSDimitry Andric                                              int &FrameIdx) const {
1485ffd83dbSDimitry Andric   const auto *RVFI = MF.getInfo<RISCVMachineFunctionInfo>();
1495ffd83dbSDimitry Andric   if (!RVFI->useSaveRestoreLibCalls(MF))
1505ffd83dbSDimitry Andric     return false;
1515ffd83dbSDimitry Andric 
1525ffd83dbSDimitry Andric   auto FII = FixedCSRFIMap.find(Reg);
1535ffd83dbSDimitry Andric   if (FII == FixedCSRFIMap.end())
1545ffd83dbSDimitry Andric     return false;
1555ffd83dbSDimitry Andric 
1565ffd83dbSDimitry Andric   FrameIdx = FII->second;
1575ffd83dbSDimitry Andric   return true;
1585ffd83dbSDimitry Andric }
1595ffd83dbSDimitry Andric 
1600b57cec5SDimitry Andric void RISCVRegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator II,
1610b57cec5SDimitry Andric                                             int SPAdj, unsigned FIOperandNum,
1620b57cec5SDimitry Andric                                             RegScavenger *RS) const {
1630b57cec5SDimitry Andric   assert(SPAdj == 0 && "Unexpected non-zero SPAdj value");
1640b57cec5SDimitry Andric 
1650b57cec5SDimitry Andric   MachineInstr &MI = *II;
1660b57cec5SDimitry Andric   MachineFunction &MF = *MI.getParent()->getParent();
1670b57cec5SDimitry Andric   MachineRegisterInfo &MRI = MF.getRegInfo();
1680b57cec5SDimitry Andric   const RISCVInstrInfo *TII = MF.getSubtarget<RISCVSubtarget>().getInstrInfo();
1690b57cec5SDimitry Andric   DebugLoc DL = MI.getDebugLoc();
1700b57cec5SDimitry Andric 
1710b57cec5SDimitry Andric   int FrameIndex = MI.getOperand(FIOperandNum).getIndex();
1725ffd83dbSDimitry Andric   Register FrameReg;
173fe6060f1SDimitry Andric   StackOffset Offset =
174fe6060f1SDimitry Andric       getFrameLowering(MF)->getFrameIndexReference(MF, FrameIndex, FrameReg);
175fe6060f1SDimitry Andric   bool IsRVVSpill = TII->isRVVSpill(MI, /*CheckFIs*/ false);
176fe6060f1SDimitry Andric   if (!IsRVVSpill)
177fe6060f1SDimitry Andric     Offset += StackOffset::getFixed(MI.getOperand(FIOperandNum + 1).getImm());
1780b57cec5SDimitry Andric 
179fe6060f1SDimitry Andric   if (!isInt<32>(Offset.getFixed())) {
1800b57cec5SDimitry Andric     report_fatal_error(
1810b57cec5SDimitry Andric         "Frame offsets outside of the signed 32-bit range not supported");
1820b57cec5SDimitry Andric   }
1830b57cec5SDimitry Andric 
1840b57cec5SDimitry Andric   MachineBasicBlock &MBB = *MI.getParent();
1850b57cec5SDimitry Andric   bool FrameRegIsKill = false;
1860b57cec5SDimitry Andric 
187fe6060f1SDimitry Andric   // If required, pre-compute the scalable factor amount which will be used in
188fe6060f1SDimitry Andric   // later offset computation. Since this sequence requires up to two scratch
189fe6060f1SDimitry Andric   // registers -- after which one is made free -- this grants us better
190fe6060f1SDimitry Andric   // scavenging of scratch registers as only up to two are live at one time,
191fe6060f1SDimitry Andric   // rather than three.
192fe6060f1SDimitry Andric   Register ScalableFactorRegister;
193fe6060f1SDimitry Andric   unsigned ScalableAdjOpc = RISCV::ADD;
194fe6060f1SDimitry Andric   if (Offset.getScalable()) {
195fe6060f1SDimitry Andric     int64_t ScalableValue = Offset.getScalable();
196fe6060f1SDimitry Andric     if (ScalableValue < 0) {
197fe6060f1SDimitry Andric       ScalableValue = -ScalableValue;
198fe6060f1SDimitry Andric       ScalableAdjOpc = RISCV::SUB;
199fe6060f1SDimitry Andric     }
200fe6060f1SDimitry Andric     // 1. Get vlenb && multiply vlen with the number of vector registers.
201fe6060f1SDimitry Andric     ScalableFactorRegister =
202fe6060f1SDimitry Andric         TII->getVLENFactoredAmount(MF, MBB, II, DL, ScalableValue);
203fe6060f1SDimitry Andric   }
204fe6060f1SDimitry Andric 
205fe6060f1SDimitry Andric   if (!isInt<12>(Offset.getFixed())) {
2060b57cec5SDimitry Andric     // The offset won't fit in an immediate, so use a scratch register instead
2070b57cec5SDimitry Andric     // Modify Offset and FrameReg appropriately
2088bcb0991SDimitry Andric     Register ScratchReg = MRI.createVirtualRegister(&RISCV::GPRRegClass);
209fe6060f1SDimitry Andric     TII->movImm(MBB, II, DL, ScratchReg, Offset.getFixed());
210fe6060f1SDimitry Andric     if (MI.getOpcode() == RISCV::ADDI && !Offset.getScalable()) {
211fe6060f1SDimitry Andric       BuildMI(MBB, II, DL, TII->get(RISCV::ADD), MI.getOperand(0).getReg())
212fe6060f1SDimitry Andric         .addReg(FrameReg)
213fe6060f1SDimitry Andric         .addReg(ScratchReg, RegState::Kill);
214fe6060f1SDimitry Andric       MI.eraseFromParent();
215fe6060f1SDimitry Andric       return;
216fe6060f1SDimitry Andric     }
2170b57cec5SDimitry Andric     BuildMI(MBB, II, DL, TII->get(RISCV::ADD), ScratchReg)
2180b57cec5SDimitry Andric         .addReg(FrameReg)
2190b57cec5SDimitry Andric         .addReg(ScratchReg, RegState::Kill);
220fe6060f1SDimitry Andric     Offset = StackOffset::get(0, Offset.getScalable());
2210b57cec5SDimitry Andric     FrameReg = ScratchReg;
2220b57cec5SDimitry Andric     FrameRegIsKill = true;
2230b57cec5SDimitry Andric   }
2240b57cec5SDimitry Andric 
225fe6060f1SDimitry Andric   if (!Offset.getScalable()) {
226fe6060f1SDimitry Andric     // Offset = (fixed offset, 0)
2270b57cec5SDimitry Andric     MI.getOperand(FIOperandNum)
2280b57cec5SDimitry Andric         .ChangeToRegister(FrameReg, false, false, FrameRegIsKill);
229fe6060f1SDimitry Andric     if (!IsRVVSpill)
230fe6060f1SDimitry Andric       MI.getOperand(FIOperandNum + 1).ChangeToImmediate(Offset.getFixed());
231fe6060f1SDimitry Andric     else {
232fe6060f1SDimitry Andric       if (Offset.getFixed()) {
233fe6060f1SDimitry Andric         Register ScratchReg = MRI.createVirtualRegister(&RISCV::GPRRegClass);
234fe6060f1SDimitry Andric         BuildMI(MBB, II, DL, TII->get(RISCV::ADDI), ScratchReg)
235fe6060f1SDimitry Andric           .addReg(FrameReg, getKillRegState(FrameRegIsKill))
236fe6060f1SDimitry Andric           .addImm(Offset.getFixed());
237fe6060f1SDimitry Andric         MI.getOperand(FIOperandNum)
238fe6060f1SDimitry Andric           .ChangeToRegister(ScratchReg, false, false, true);
239fe6060f1SDimitry Andric       }
240fe6060f1SDimitry Andric     }
241fe6060f1SDimitry Andric   } else {
242fe6060f1SDimitry Andric     // Offset = (fixed offset, scalable offset)
243fe6060f1SDimitry Andric     // Step 1, the scalable offset, has already been computed.
244fe6060f1SDimitry Andric     assert(ScalableFactorRegister &&
245fe6060f1SDimitry Andric            "Expected pre-computation of scalable factor in earlier step");
246fe6060f1SDimitry Andric 
247fe6060f1SDimitry Andric     // 2. Calculate address: FrameReg + result of multiply
248fe6060f1SDimitry Andric     if (MI.getOpcode() == RISCV::ADDI && !Offset.getFixed()) {
249fe6060f1SDimitry Andric       BuildMI(MBB, II, DL, TII->get(ScalableAdjOpc), MI.getOperand(0).getReg())
250fe6060f1SDimitry Andric           .addReg(FrameReg, getKillRegState(FrameRegIsKill))
251fe6060f1SDimitry Andric           .addReg(ScalableFactorRegister, RegState::Kill);
252fe6060f1SDimitry Andric       MI.eraseFromParent();
253fe6060f1SDimitry Andric       return;
254fe6060f1SDimitry Andric     }
255fe6060f1SDimitry Andric     Register VL = MRI.createVirtualRegister(&RISCV::GPRRegClass);
256fe6060f1SDimitry Andric     BuildMI(MBB, II, DL, TII->get(ScalableAdjOpc), VL)
257fe6060f1SDimitry Andric         .addReg(FrameReg, getKillRegState(FrameRegIsKill))
258fe6060f1SDimitry Andric         .addReg(ScalableFactorRegister, RegState::Kill);
259fe6060f1SDimitry Andric 
260fe6060f1SDimitry Andric     if (IsRVVSpill && Offset.getFixed()) {
261fe6060f1SDimitry Andric       // Scalable load/store has no immediate argument. We need to add the
262fe6060f1SDimitry Andric       // fixed part into the load/store base address.
263fe6060f1SDimitry Andric       BuildMI(MBB, II, DL, TII->get(RISCV::ADDI), VL)
264fe6060f1SDimitry Andric           .addReg(VL)
265fe6060f1SDimitry Andric           .addImm(Offset.getFixed());
266fe6060f1SDimitry Andric     }
267fe6060f1SDimitry Andric 
268fe6060f1SDimitry Andric     // 3. Replace address register with calculated address register
269fe6060f1SDimitry Andric     MI.getOperand(FIOperandNum).ChangeToRegister(VL, false, false, true);
270fe6060f1SDimitry Andric     if (!IsRVVSpill)
271fe6060f1SDimitry Andric       MI.getOperand(FIOperandNum + 1).ChangeToImmediate(Offset.getFixed());
272fe6060f1SDimitry Andric   }
273fe6060f1SDimitry Andric 
274fe6060f1SDimitry Andric   auto ZvlssegInfo = TII->isRVVSpillForZvlsseg(MI.getOpcode());
275fe6060f1SDimitry Andric   if (ZvlssegInfo) {
276fe6060f1SDimitry Andric     Register VL = MRI.createVirtualRegister(&RISCV::GPRRegClass);
277fe6060f1SDimitry Andric     BuildMI(MBB, II, DL, TII->get(RISCV::PseudoReadVLENB), VL);
278fe6060f1SDimitry Andric     uint32_t ShiftAmount = Log2_32(ZvlssegInfo->second);
279fe6060f1SDimitry Andric     if (ShiftAmount != 0)
280fe6060f1SDimitry Andric       BuildMI(MBB, II, DL, TII->get(RISCV::SLLI), VL)
281fe6060f1SDimitry Andric           .addReg(VL)
282fe6060f1SDimitry Andric           .addImm(ShiftAmount);
283fe6060f1SDimitry Andric     // The last argument of pseudo spilling opcode for zvlsseg is the length of
284fe6060f1SDimitry Andric     // one element of zvlsseg types. For example, for vint32m2x2_t, it will be
285fe6060f1SDimitry Andric     // the length of vint32m2_t.
286fe6060f1SDimitry Andric     MI.getOperand(FIOperandNum + 1).ChangeToRegister(VL, /*isDef=*/false);
287fe6060f1SDimitry Andric   }
2880b57cec5SDimitry Andric }
2890b57cec5SDimitry Andric 
2900b57cec5SDimitry Andric Register RISCVRegisterInfo::getFrameRegister(const MachineFunction &MF) const {
2910b57cec5SDimitry Andric   const TargetFrameLowering *TFI = getFrameLowering(MF);
2920b57cec5SDimitry Andric   return TFI->hasFP(MF) ? RISCV::X8 : RISCV::X2;
2930b57cec5SDimitry Andric }
2940b57cec5SDimitry Andric 
2950b57cec5SDimitry Andric const uint32_t *
2960b57cec5SDimitry Andric RISCVRegisterInfo::getCallPreservedMask(const MachineFunction & MF,
297e8d8bef9SDimitry Andric                                         CallingConv::ID CC) const {
2980b57cec5SDimitry Andric   auto &Subtarget = MF.getSubtarget<RISCVSubtarget>();
2990b57cec5SDimitry Andric 
300e8d8bef9SDimitry Andric   if (CC == CallingConv::GHC)
301e8d8bef9SDimitry Andric     return CSR_NoRegs_RegMask;
3020b57cec5SDimitry Andric   switch (Subtarget.getTargetABI()) {
3030b57cec5SDimitry Andric   default:
3040b57cec5SDimitry Andric     llvm_unreachable("Unrecognized ABI");
3050b57cec5SDimitry Andric   case RISCVABI::ABI_ILP32:
3060b57cec5SDimitry Andric   case RISCVABI::ABI_LP64:
3070b57cec5SDimitry Andric     return CSR_ILP32_LP64_RegMask;
3080b57cec5SDimitry Andric   case RISCVABI::ABI_ILP32F:
3090b57cec5SDimitry Andric   case RISCVABI::ABI_LP64F:
3100b57cec5SDimitry Andric     return CSR_ILP32F_LP64F_RegMask;
3110b57cec5SDimitry Andric   case RISCVABI::ABI_ILP32D:
3120b57cec5SDimitry Andric   case RISCVABI::ABI_LP64D:
3130b57cec5SDimitry Andric     return CSR_ILP32D_LP64D_RegMask;
3140b57cec5SDimitry Andric   }
3150b57cec5SDimitry Andric }
316fe6060f1SDimitry Andric 
317fe6060f1SDimitry Andric const TargetRegisterClass *
318fe6060f1SDimitry Andric RISCVRegisterInfo::getLargestLegalSuperClass(const TargetRegisterClass *RC,
319fe6060f1SDimitry Andric                                              const MachineFunction &) const {
320fe6060f1SDimitry Andric   if (RC == &RISCV::VMV0RegClass)
321fe6060f1SDimitry Andric     return &RISCV::VRRegClass;
322fe6060f1SDimitry Andric   return RC;
323fe6060f1SDimitry Andric }
324*4824e7fdSDimitry Andric 
325*4824e7fdSDimitry Andric void RISCVRegisterInfo::getOffsetOpcodes(const StackOffset &Offset,
326*4824e7fdSDimitry Andric                                          SmallVectorImpl<uint64_t> &Ops) const {
327*4824e7fdSDimitry Andric   // VLENB is the length of a vector register in bytes. We use <vscale x 8 x i8>
328*4824e7fdSDimitry Andric   // to represent one vector register. The dwarf offset is
329*4824e7fdSDimitry Andric   // VLENB * scalable_offset / 8.
330*4824e7fdSDimitry Andric   assert(Offset.getScalable() % 8 == 0 && "Invalid frame offset");
331*4824e7fdSDimitry Andric 
332*4824e7fdSDimitry Andric   // Add fixed-sized offset using existing DIExpression interface.
333*4824e7fdSDimitry Andric   DIExpression::appendOffset(Ops, Offset.getFixed());
334*4824e7fdSDimitry Andric 
335*4824e7fdSDimitry Andric   unsigned VLENB = getDwarfRegNum(RISCV::VLENB, true);
336*4824e7fdSDimitry Andric   int64_t VLENBSized = Offset.getScalable() / 8;
337*4824e7fdSDimitry Andric   if (VLENBSized > 0) {
338*4824e7fdSDimitry Andric     Ops.push_back(dwarf::DW_OP_constu);
339*4824e7fdSDimitry Andric     Ops.push_back(VLENBSized);
340*4824e7fdSDimitry Andric     Ops.append({dwarf::DW_OP_bregx, VLENB, 0ULL});
341*4824e7fdSDimitry Andric     Ops.push_back(dwarf::DW_OP_mul);
342*4824e7fdSDimitry Andric     Ops.push_back(dwarf::DW_OP_plus);
343*4824e7fdSDimitry Andric   } else if (VLENBSized < 0) {
344*4824e7fdSDimitry Andric     Ops.push_back(dwarf::DW_OP_constu);
345*4824e7fdSDimitry Andric     Ops.push_back(-VLENBSized);
346*4824e7fdSDimitry Andric     Ops.append({dwarf::DW_OP_bregx, VLENB, 0ULL});
347*4824e7fdSDimitry Andric     Ops.push_back(dwarf::DW_OP_mul);
348*4824e7fdSDimitry Andric     Ops.push_back(dwarf::DW_OP_minus);
349*4824e7fdSDimitry Andric   }
350*4824e7fdSDimitry Andric }
351