xref: /freebsd/contrib/llvm-project/llvm/lib/Target/RISCV/RISCVMergeBaseOffset.cpp (revision 7a6dacaca14b62ca4b74406814becb87a3fefac0)
10b57cec5SDimitry Andric //===----- RISCVMergeBaseOffset.cpp - Optimise address calculations  ------===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric // Merge the offset of address calculation into the offset field
10bdd1243dSDimitry Andric // of instructions in a global address lowering sequence.
110b57cec5SDimitry Andric //
120b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
130b57cec5SDimitry Andric 
140b57cec5SDimitry Andric #include "RISCV.h"
150b57cec5SDimitry Andric #include "RISCVTargetMachine.h"
1681ad6265SDimitry Andric #include "llvm/CodeGen/MachineFunctionPass.h"
170b57cec5SDimitry Andric #include "llvm/CodeGen/Passes.h"
18349cc55cSDimitry Andric #include "llvm/MC/TargetRegistry.h"
190b57cec5SDimitry Andric #include "llvm/Support/Debug.h"
200b57cec5SDimitry Andric #include "llvm/Target/TargetOptions.h"
21bdd1243dSDimitry Andric #include <optional>
220b57cec5SDimitry Andric using namespace llvm;
230b57cec5SDimitry Andric 
240b57cec5SDimitry Andric #define DEBUG_TYPE "riscv-merge-base-offset"
2506c3fb27SDimitry Andric #define RISCV_MERGE_BASE_OFFSET_NAME "RISC-V Merge Base Offset"
260b57cec5SDimitry Andric namespace {
270b57cec5SDimitry Andric 
2806c3fb27SDimitry Andric class RISCVMergeBaseOffsetOpt : public MachineFunctionPass {
2981ad6265SDimitry Andric   const RISCVSubtarget *ST = nullptr;
3006c3fb27SDimitry Andric   MachineRegisterInfo *MRI;
3181ad6265SDimitry Andric 
3281ad6265SDimitry Andric public:
330b57cec5SDimitry Andric   static char ID;
340b57cec5SDimitry Andric   bool runOnMachineFunction(MachineFunction &Fn) override;
35bdd1243dSDimitry Andric   bool detectFoldable(MachineInstr &Hi, MachineInstr *&Lo);
360b57cec5SDimitry Andric 
37bdd1243dSDimitry Andric   bool detectAndFoldOffset(MachineInstr &Hi, MachineInstr &Lo);
38bdd1243dSDimitry Andric   void foldOffset(MachineInstr &Hi, MachineInstr &Lo, MachineInstr &Tail,
390b57cec5SDimitry Andric                   int64_t Offset);
40bdd1243dSDimitry Andric   bool foldLargeOffset(MachineInstr &Hi, MachineInstr &Lo,
41bdd1243dSDimitry Andric                        MachineInstr &TailAdd, Register GSReg);
42bdd1243dSDimitry Andric   bool foldShiftedOffset(MachineInstr &Hi, MachineInstr &Lo,
43bdd1243dSDimitry Andric                          MachineInstr &TailShXAdd, Register GSReg);
44bdd1243dSDimitry Andric 
45bdd1243dSDimitry Andric   bool foldIntoMemoryOps(MachineInstr &Hi, MachineInstr &Lo);
4681ad6265SDimitry Andric 
470b57cec5SDimitry Andric   RISCVMergeBaseOffsetOpt() : MachineFunctionPass(ID) {}
480b57cec5SDimitry Andric 
490b57cec5SDimitry Andric   MachineFunctionProperties getRequiredProperties() const override {
500b57cec5SDimitry Andric     return MachineFunctionProperties().set(
510b57cec5SDimitry Andric         MachineFunctionProperties::Property::IsSSA);
520b57cec5SDimitry Andric   }
530b57cec5SDimitry Andric 
54349cc55cSDimitry Andric   void getAnalysisUsage(AnalysisUsage &AU) const override {
55349cc55cSDimitry Andric     AU.setPreservesCFG();
56349cc55cSDimitry Andric     MachineFunctionPass::getAnalysisUsage(AU);
57349cc55cSDimitry Andric   }
58349cc55cSDimitry Andric 
590b57cec5SDimitry Andric   StringRef getPassName() const override {
600b57cec5SDimitry Andric     return RISCV_MERGE_BASE_OFFSET_NAME;
610b57cec5SDimitry Andric   }
620b57cec5SDimitry Andric };
630b57cec5SDimitry Andric } // end anonymous namespace
640b57cec5SDimitry Andric 
650b57cec5SDimitry Andric char RISCVMergeBaseOffsetOpt::ID = 0;
66e8d8bef9SDimitry Andric INITIALIZE_PASS(RISCVMergeBaseOffsetOpt, DEBUG_TYPE,
670b57cec5SDimitry Andric                 RISCV_MERGE_BASE_OFFSET_NAME, false, false)
680b57cec5SDimitry Andric 
69bdd1243dSDimitry Andric // Detect either of the patterns:
70bdd1243dSDimitry Andric //
71bdd1243dSDimitry Andric // 1. (medlow pattern):
720b57cec5SDimitry Andric //   lui   vreg1, %hi(s)
730b57cec5SDimitry Andric //   addi  vreg2, vreg1, %lo(s)
740b57cec5SDimitry Andric //
75bdd1243dSDimitry Andric // 2. (medany pattern):
76bdd1243dSDimitry Andric // .Lpcrel_hi1:
77bdd1243dSDimitry Andric //   auipc vreg1, %pcrel_hi(s)
78bdd1243dSDimitry Andric //   addi  vreg2, vreg1, %pcrel_lo(.Lpcrel_hi1)
79bdd1243dSDimitry Andric //
80bdd1243dSDimitry Andric // The pattern is only accepted if:
81bdd1243dSDimitry Andric //    1) The first instruction has only one use, which is the ADDI.
82bdd1243dSDimitry Andric //    2) The address operands have the appropriate type, reflecting the
83bdd1243dSDimitry Andric //       lowering of a global address or constant pool using medlow or medany.
84bdd1243dSDimitry Andric //    3) The offset value in the Global Address or Constant Pool is 0.
85bdd1243dSDimitry Andric bool RISCVMergeBaseOffsetOpt::detectFoldable(MachineInstr &Hi,
86bdd1243dSDimitry Andric                                              MachineInstr *&Lo) {
87bdd1243dSDimitry Andric   if (Hi.getOpcode() != RISCV::LUI && Hi.getOpcode() != RISCV::AUIPC)
880b57cec5SDimitry Andric     return false;
89bdd1243dSDimitry Andric 
90bdd1243dSDimitry Andric   const MachineOperand &HiOp1 = Hi.getOperand(1);
91bdd1243dSDimitry Andric   unsigned ExpectedFlags =
92bdd1243dSDimitry Andric       Hi.getOpcode() == RISCV::AUIPC ? RISCVII::MO_PCREL_HI : RISCVII::MO_HI;
93bdd1243dSDimitry Andric   if (HiOp1.getTargetFlags() != ExpectedFlags)
940b57cec5SDimitry Andric     return false;
95bdd1243dSDimitry Andric 
965f757f3fSDimitry Andric   if (!(HiOp1.isGlobal() || HiOp1.isCPI() || HiOp1.isBlockAddress()) ||
975f757f3fSDimitry Andric       HiOp1.getOffset() != 0)
98bdd1243dSDimitry Andric     return false;
99bdd1243dSDimitry Andric 
100bdd1243dSDimitry Andric   Register HiDestReg = Hi.getOperand(0).getReg();
101bdd1243dSDimitry Andric   if (!MRI->hasOneUse(HiDestReg))
102bdd1243dSDimitry Andric     return false;
103bdd1243dSDimitry Andric 
104bdd1243dSDimitry Andric   Lo = &*MRI->use_instr_begin(HiDestReg);
105bdd1243dSDimitry Andric   if (Lo->getOpcode() != RISCV::ADDI)
106bdd1243dSDimitry Andric     return false;
107bdd1243dSDimitry Andric 
108bdd1243dSDimitry Andric   const MachineOperand &LoOp2 = Lo->getOperand(2);
109bdd1243dSDimitry Andric   if (Hi.getOpcode() == RISCV::LUI) {
110bdd1243dSDimitry Andric     if (LoOp2.getTargetFlags() != RISCVII::MO_LO ||
1115f757f3fSDimitry Andric         !(LoOp2.isGlobal() || LoOp2.isCPI() || LoOp2.isBlockAddress()) ||
1125f757f3fSDimitry Andric         LoOp2.getOffset() != 0)
113bdd1243dSDimitry Andric       return false;
114bdd1243dSDimitry Andric   } else {
115bdd1243dSDimitry Andric     assert(Hi.getOpcode() == RISCV::AUIPC);
116bdd1243dSDimitry Andric     if (LoOp2.getTargetFlags() != RISCVII::MO_PCREL_LO ||
117bdd1243dSDimitry Andric         LoOp2.getType() != MachineOperand::MO_MCSymbol)
118bdd1243dSDimitry Andric       return false;
119bdd1243dSDimitry Andric   }
120bdd1243dSDimitry Andric 
121bdd1243dSDimitry Andric   if (HiOp1.isGlobal()) {
122bdd1243dSDimitry Andric     LLVM_DEBUG(dbgs() << "  Found lowered global address: "
123bdd1243dSDimitry Andric                       << *HiOp1.getGlobal() << "\n");
1245f757f3fSDimitry Andric   } else if (HiOp1.isBlockAddress()) {
1255f757f3fSDimitry Andric     LLVM_DEBUG(dbgs() << "  Found lowered basic address: "
1265f757f3fSDimitry Andric                       << *HiOp1.getBlockAddress() << "\n");
1275f757f3fSDimitry Andric   } else if (HiOp1.isCPI()) {
128bdd1243dSDimitry Andric     LLVM_DEBUG(dbgs() << "  Found lowered constant pool: " << HiOp1.getIndex()
129bdd1243dSDimitry Andric                       << "\n");
130bdd1243dSDimitry Andric   }
131bdd1243dSDimitry Andric 
1320b57cec5SDimitry Andric   return true;
1330b57cec5SDimitry Andric }
1340b57cec5SDimitry Andric 
135bdd1243dSDimitry Andric // Update the offset in Hi and Lo instructions.
1360b57cec5SDimitry Andric // Delete the tail instruction and update all the uses to use the
137bdd1243dSDimitry Andric // output from Lo.
138bdd1243dSDimitry Andric void RISCVMergeBaseOffsetOpt::foldOffset(MachineInstr &Hi, MachineInstr &Lo,
1390b57cec5SDimitry Andric                                          MachineInstr &Tail, int64_t Offset) {
14081ad6265SDimitry Andric   assert(isInt<32>(Offset) && "Unexpected offset");
141bdd1243dSDimitry Andric   // Put the offset back in Hi and the Lo
142bdd1243dSDimitry Andric   Hi.getOperand(1).setOffset(Offset);
143bdd1243dSDimitry Andric   if (Hi.getOpcode() != RISCV::AUIPC)
144bdd1243dSDimitry Andric     Lo.getOperand(2).setOffset(Offset);
1450b57cec5SDimitry Andric   // Delete the tail instruction.
14606c3fb27SDimitry Andric   MRI->constrainRegClass(Lo.getOperand(0).getReg(),
14706c3fb27SDimitry Andric                          MRI->getRegClass(Tail.getOperand(0).getReg()));
148bdd1243dSDimitry Andric   MRI->replaceRegWith(Tail.getOperand(0).getReg(), Lo.getOperand(0).getReg());
149bdd1243dSDimitry Andric   Tail.eraseFromParent();
1500b57cec5SDimitry Andric   LLVM_DEBUG(dbgs() << "  Merged offset " << Offset << " into base.\n"
151bdd1243dSDimitry Andric                     << "     " << Hi << "     " << Lo;);
1520b57cec5SDimitry Andric }
1530b57cec5SDimitry Andric 
1540b57cec5SDimitry Andric // Detect patterns for large offsets that are passed into an ADD instruction.
155bdd1243dSDimitry Andric // If the pattern is found, updates the offset in Hi and Lo instructions
156bdd1243dSDimitry Andric // and deletes TailAdd and the instructions that produced the offset.
1570b57cec5SDimitry Andric //
1580b57cec5SDimitry Andric //                     Base address lowering is of the form:
159bdd1243dSDimitry Andric //                       Hi:  lui   vreg1, %hi(s)
160bdd1243dSDimitry Andric //                       Lo:  addi  vreg2, vreg1, %lo(s)
1610b57cec5SDimitry Andric //                       /                                  \
1620b57cec5SDimitry Andric //                      /                                    \
1630b57cec5SDimitry Andric //                     /                                      \
1640b57cec5SDimitry Andric //                    /  The large offset can be of two forms: \
1650b57cec5SDimitry Andric //  1) Offset that has non zero bits in lower      2) Offset that has non zero
1660b57cec5SDimitry Andric //     12 bits and upper 20 bits                      bits in upper 20 bits only
1670b57cec5SDimitry Andric //   OffseLUI: lui   vreg3, 4
1680b57cec5SDimitry Andric // OffsetTail: addi  voff, vreg3, 188                OffsetTail: lui  voff, 128
1690b57cec5SDimitry Andric //                    \                                        /
1700b57cec5SDimitry Andric //                     \                                      /
1710b57cec5SDimitry Andric //                      \                                    /
1720b57cec5SDimitry Andric //                       \                                  /
1730b57cec5SDimitry Andric //                         TailAdd: add  vreg4, vreg2, voff
174bdd1243dSDimitry Andric bool RISCVMergeBaseOffsetOpt::foldLargeOffset(MachineInstr &Hi,
175bdd1243dSDimitry Andric                                               MachineInstr &Lo,
176bdd1243dSDimitry Andric                                               MachineInstr &TailAdd,
177bdd1243dSDimitry Andric                                               Register GAReg) {
1780b57cec5SDimitry Andric   assert((TailAdd.getOpcode() == RISCV::ADD) && "Expected ADD instruction!");
1798bcb0991SDimitry Andric   Register Rs = TailAdd.getOperand(1).getReg();
1808bcb0991SDimitry Andric   Register Rt = TailAdd.getOperand(2).getReg();
1818bcb0991SDimitry Andric   Register Reg = Rs == GAReg ? Rt : Rs;
1820b57cec5SDimitry Andric 
1830b57cec5SDimitry Andric   // Can't fold if the register has more than one use.
184*7a6dacacSDimitry Andric   if (!Reg.isVirtual() || !MRI->hasOneUse(Reg))
1850b57cec5SDimitry Andric     return false;
186bdd1243dSDimitry Andric   // This can point to an ADDI(W) or a LUI:
1870b57cec5SDimitry Andric   MachineInstr &OffsetTail = *MRI->getVRegDef(Reg);
18881ad6265SDimitry Andric   if (OffsetTail.getOpcode() == RISCV::ADDI ||
18981ad6265SDimitry Andric       OffsetTail.getOpcode() == RISCV::ADDIW) {
1900b57cec5SDimitry Andric     // The offset value has non zero bits in both %hi and %lo parts.
1910b57cec5SDimitry Andric     // Detect an ADDI that feeds from a LUI instruction.
1920b57cec5SDimitry Andric     MachineOperand &AddiImmOp = OffsetTail.getOperand(2);
1930b57cec5SDimitry Andric     if (AddiImmOp.getTargetFlags() != RISCVII::MO_None)
1940b57cec5SDimitry Andric       return false;
195*7a6dacacSDimitry Andric     Register AddiReg = OffsetTail.getOperand(1).getReg();
1960b57cec5SDimitry Andric     int64_t OffLo = AddiImmOp.getImm();
197*7a6dacacSDimitry Andric 
198*7a6dacacSDimitry Andric     // Handle rs1 of ADDI is X0.
199*7a6dacacSDimitry Andric     if (AddiReg == RISCV::X0) {
200*7a6dacacSDimitry Andric       LLVM_DEBUG(dbgs() << "  Offset Instrs: " << OffsetTail);
201*7a6dacacSDimitry Andric       foldOffset(Hi, Lo, TailAdd, OffLo);
202*7a6dacacSDimitry Andric       OffsetTail.eraseFromParent();
203*7a6dacacSDimitry Andric       return true;
204*7a6dacacSDimitry Andric     }
205*7a6dacacSDimitry Andric 
206*7a6dacacSDimitry Andric     MachineInstr &OffsetLui = *MRI->getVRegDef(AddiReg);
2070b57cec5SDimitry Andric     MachineOperand &LuiImmOp = OffsetLui.getOperand(1);
2080b57cec5SDimitry Andric     if (OffsetLui.getOpcode() != RISCV::LUI ||
2090b57cec5SDimitry Andric         LuiImmOp.getTargetFlags() != RISCVII::MO_None ||
2100b57cec5SDimitry Andric         !MRI->hasOneUse(OffsetLui.getOperand(0).getReg()))
2110b57cec5SDimitry Andric       return false;
212bdd1243dSDimitry Andric     int64_t Offset = SignExtend64<32>(LuiImmOp.getImm() << 12);
21381ad6265SDimitry Andric     Offset += OffLo;
21481ad6265SDimitry Andric     // RV32 ignores the upper 32 bits. ADDIW sign extends the result.
21581ad6265SDimitry Andric     if (!ST->is64Bit() || OffsetTail.getOpcode() == RISCV::ADDIW)
21681ad6265SDimitry Andric       Offset = SignExtend64<32>(Offset);
21781ad6265SDimitry Andric     // We can only fold simm32 offsets.
21881ad6265SDimitry Andric     if (!isInt<32>(Offset))
21981ad6265SDimitry Andric       return false;
2200b57cec5SDimitry Andric     LLVM_DEBUG(dbgs() << "  Offset Instrs: " << OffsetTail
2210b57cec5SDimitry Andric                       << "                 " << OffsetLui);
222bdd1243dSDimitry Andric     foldOffset(Hi, Lo, TailAdd, Offset);
223bdd1243dSDimitry Andric     OffsetTail.eraseFromParent();
224bdd1243dSDimitry Andric     OffsetLui.eraseFromParent();
2250b57cec5SDimitry Andric     return true;
2260b57cec5SDimitry Andric   } else if (OffsetTail.getOpcode() == RISCV::LUI) {
2270b57cec5SDimitry Andric     // The offset value has all zero bits in the lower 12 bits. Only LUI
2280b57cec5SDimitry Andric     // exists.
2290b57cec5SDimitry Andric     LLVM_DEBUG(dbgs() << "  Offset Instr: " << OffsetTail);
230bdd1243dSDimitry Andric     int64_t Offset = SignExtend64<32>(OffsetTail.getOperand(1).getImm() << 12);
231bdd1243dSDimitry Andric     foldOffset(Hi, Lo, TailAdd, Offset);
232bdd1243dSDimitry Andric     OffsetTail.eraseFromParent();
2330b57cec5SDimitry Andric     return true;
2340b57cec5SDimitry Andric   }
2350b57cec5SDimitry Andric   return false;
2360b57cec5SDimitry Andric }
2370b57cec5SDimitry Andric 
23881ad6265SDimitry Andric // Detect patterns for offsets that are passed into a SHXADD instruction.
23981ad6265SDimitry Andric // The offset has 1, 2, or 3 trailing zeros and fits in simm13, simm14, simm15.
24081ad6265SDimitry Andric // The constant is created with addi voff, x0, C, and shXadd is used to
24181ad6265SDimitry Andric // fill insert the trailing zeros and do the addition.
242bdd1243dSDimitry Andric // If the pattern is found, updates the offset in Hi and Lo instructions
243bdd1243dSDimitry Andric // and deletes TailShXAdd and the instructions that produced the offset.
24481ad6265SDimitry Andric //
245bdd1243dSDimitry Andric // Hi:         lui     vreg1, %hi(s)
246bdd1243dSDimitry Andric // Lo:         addi    vreg2, vreg1, %lo(s)
24781ad6265SDimitry Andric // OffsetTail: addi    voff, x0, C
24881ad6265SDimitry Andric // TailAdd:    shXadd  vreg4, voff, vreg2
249bdd1243dSDimitry Andric bool RISCVMergeBaseOffsetOpt::foldShiftedOffset(MachineInstr &Hi,
250bdd1243dSDimitry Andric                                                 MachineInstr &Lo,
251bdd1243dSDimitry Andric                                                 MachineInstr &TailShXAdd,
252bdd1243dSDimitry Andric                                                 Register GAReg) {
25381ad6265SDimitry Andric   assert((TailShXAdd.getOpcode() == RISCV::SH1ADD ||
25481ad6265SDimitry Andric           TailShXAdd.getOpcode() == RISCV::SH2ADD ||
25581ad6265SDimitry Andric           TailShXAdd.getOpcode() == RISCV::SH3ADD) &&
25681ad6265SDimitry Andric          "Expected SHXADD instruction!");
25781ad6265SDimitry Andric 
25881ad6265SDimitry Andric   if (GAReg != TailShXAdd.getOperand(2).getReg())
25981ad6265SDimitry Andric     return false;
26081ad6265SDimitry Andric 
261*7a6dacacSDimitry Andric   // The first source is the shifted operand.
262*7a6dacacSDimitry Andric   Register Rs1 = TailShXAdd.getOperand(1).getReg();
263*7a6dacacSDimitry Andric 
26481ad6265SDimitry Andric   // Can't fold if the register has more than one use.
265*7a6dacacSDimitry Andric   if (!Rs1.isVirtual() || !MRI->hasOneUse(Rs1))
26681ad6265SDimitry Andric     return false;
26781ad6265SDimitry Andric   // This can point to an ADDI X0, C.
26881ad6265SDimitry Andric   MachineInstr &OffsetTail = *MRI->getVRegDef(Rs1);
26981ad6265SDimitry Andric   if (OffsetTail.getOpcode() != RISCV::ADDI)
27081ad6265SDimitry Andric     return false;
27181ad6265SDimitry Andric   if (!OffsetTail.getOperand(1).isReg() ||
27281ad6265SDimitry Andric       OffsetTail.getOperand(1).getReg() != RISCV::X0 ||
27381ad6265SDimitry Andric       !OffsetTail.getOperand(2).isImm())
27481ad6265SDimitry Andric     return false;
27581ad6265SDimitry Andric 
276bdd1243dSDimitry Andric   int64_t Offset = OffsetTail.getOperand(2).getImm();
27781ad6265SDimitry Andric   assert(isInt<12>(Offset) && "Unexpected offset");
27881ad6265SDimitry Andric 
27981ad6265SDimitry Andric   unsigned ShAmt;
28081ad6265SDimitry Andric   switch (TailShXAdd.getOpcode()) {
28181ad6265SDimitry Andric   default: llvm_unreachable("Unexpected opcode");
28281ad6265SDimitry Andric   case RISCV::SH1ADD: ShAmt = 1; break;
28381ad6265SDimitry Andric   case RISCV::SH2ADD: ShAmt = 2; break;
28481ad6265SDimitry Andric   case RISCV::SH3ADD: ShAmt = 3; break;
28581ad6265SDimitry Andric   }
28681ad6265SDimitry Andric 
28781ad6265SDimitry Andric   Offset = (uint64_t)Offset << ShAmt;
28881ad6265SDimitry Andric 
28981ad6265SDimitry Andric   LLVM_DEBUG(dbgs() << "  Offset Instr: " << OffsetTail);
290bdd1243dSDimitry Andric   foldOffset(Hi, Lo, TailShXAdd, Offset);
291bdd1243dSDimitry Andric   OffsetTail.eraseFromParent();
29281ad6265SDimitry Andric   return true;
29381ad6265SDimitry Andric }
29481ad6265SDimitry Andric 
295bdd1243dSDimitry Andric bool RISCVMergeBaseOffsetOpt::detectAndFoldOffset(MachineInstr &Hi,
296bdd1243dSDimitry Andric                                                   MachineInstr &Lo) {
297bdd1243dSDimitry Andric   Register DestReg = Lo.getOperand(0).getReg();
29881ad6265SDimitry Andric 
299bdd1243dSDimitry Andric   // Look for arithmetic instructions we can get an offset from.
30081ad6265SDimitry Andric   // We might be able to remove the arithmetic instructions by folding the
30181ad6265SDimitry Andric   // offset into the LUI+ADDI.
302bdd1243dSDimitry Andric   if (!MRI->hasOneUse(DestReg))
303bdd1243dSDimitry Andric     return false;
304bdd1243dSDimitry Andric 
305bdd1243dSDimitry Andric   // Lo has only one use.
30681ad6265SDimitry Andric   MachineInstr &Tail = *MRI->use_instr_begin(DestReg);
3070b57cec5SDimitry Andric   switch (Tail.getOpcode()) {
3080b57cec5SDimitry Andric   default:
3090b57cec5SDimitry Andric     LLVM_DEBUG(dbgs() << "Don't know how to get offset from this instr:"
3100b57cec5SDimitry Andric                       << Tail);
31181ad6265SDimitry Andric     break;
3120b57cec5SDimitry Andric   case RISCV::ADDI: {
3130b57cec5SDimitry Andric     // Offset is simply an immediate operand.
3140b57cec5SDimitry Andric     int64_t Offset = Tail.getOperand(2).getImm();
31581ad6265SDimitry Andric 
31681ad6265SDimitry Andric     // We might have two ADDIs in a row.
31781ad6265SDimitry Andric     Register TailDestReg = Tail.getOperand(0).getReg();
31881ad6265SDimitry Andric     if (MRI->hasOneUse(TailDestReg)) {
31981ad6265SDimitry Andric       MachineInstr &TailTail = *MRI->use_instr_begin(TailDestReg);
32081ad6265SDimitry Andric       if (TailTail.getOpcode() == RISCV::ADDI) {
32181ad6265SDimitry Andric         Offset += TailTail.getOperand(2).getImm();
32281ad6265SDimitry Andric         LLVM_DEBUG(dbgs() << "  Offset Instrs: " << Tail << TailTail);
323bdd1243dSDimitry Andric         foldOffset(Hi, Lo, TailTail, Offset);
324bdd1243dSDimitry Andric         Tail.eraseFromParent();
32581ad6265SDimitry Andric         return true;
32681ad6265SDimitry Andric       }
32781ad6265SDimitry Andric     }
32881ad6265SDimitry Andric 
3290b57cec5SDimitry Andric     LLVM_DEBUG(dbgs() << "  Offset Instr: " << Tail);
330bdd1243dSDimitry Andric     foldOffset(Hi, Lo, Tail, Offset);
3310b57cec5SDimitry Andric     return true;
332349cc55cSDimitry Andric   }
333bdd1243dSDimitry Andric   case RISCV::ADD:
3340b57cec5SDimitry Andric     // The offset is too large to fit in the immediate field of ADDI.
3350b57cec5SDimitry Andric     // This can be in two forms:
3360b57cec5SDimitry Andric     // 1) LUI hi_Offset followed by:
3370b57cec5SDimitry Andric     //    ADDI lo_offset
3380b57cec5SDimitry Andric     //    This happens in case the offset has non zero bits in
3390b57cec5SDimitry Andric     //    both hi 20 and lo 12 bits.
3400b57cec5SDimitry Andric     // 2) LUI (offset20)
3410b57cec5SDimitry Andric     //    This happens in case the lower 12 bits of the offset are zeros.
342bdd1243dSDimitry Andric     return foldLargeOffset(Hi, Lo, Tail, DestReg);
34381ad6265SDimitry Andric   case RISCV::SH1ADD:
34481ad6265SDimitry Andric   case RISCV::SH2ADD:
345bdd1243dSDimitry Andric   case RISCV::SH3ADD:
34681ad6265SDimitry Andric     // The offset is too large to fit in the immediate field of ADDI.
34781ad6265SDimitry Andric     // It may be encoded as (SH2ADD (ADDI X0, C), DestReg) or
34881ad6265SDimitry Andric     // (SH3ADD (ADDI X0, C), DestReg).
349bdd1243dSDimitry Andric     return foldShiftedOffset(Hi, Lo, Tail, DestReg);
35081ad6265SDimitry Andric   }
35181ad6265SDimitry Andric 
352bdd1243dSDimitry Andric   return false;
353bdd1243dSDimitry Andric }
354bdd1243dSDimitry Andric 
355bdd1243dSDimitry Andric bool RISCVMergeBaseOffsetOpt::foldIntoMemoryOps(MachineInstr &Hi,
356bdd1243dSDimitry Andric                                                 MachineInstr &Lo) {
357bdd1243dSDimitry Andric   Register DestReg = Lo.getOperand(0).getReg();
358bdd1243dSDimitry Andric 
359bdd1243dSDimitry Andric   // If all the uses are memory ops with the same offset, we can transform:
360bdd1243dSDimitry Andric   //
361bdd1243dSDimitry Andric   // 1. (medlow pattern):
362bdd1243dSDimitry Andric   // Hi:   lui vreg1, %hi(foo)          --->  lui vreg1, %hi(foo+8)
363bdd1243dSDimitry Andric   // Lo:   addi vreg2, vreg1, %lo(foo)  --->  lw vreg3, lo(foo+8)(vreg1)
364bdd1243dSDimitry Andric   // Tail: lw vreg3, 8(vreg2)
365bdd1243dSDimitry Andric   //
366bdd1243dSDimitry Andric   // 2. (medany pattern):
367bdd1243dSDimitry Andric   // Hi: 1:auipc vreg1, %pcrel_hi(s)         ---> auipc vreg1, %pcrel_hi(foo+8)
368bdd1243dSDimitry Andric   // Lo:   addi  vreg2, vreg1, %pcrel_lo(1b) ---> lw vreg3, %pcrel_lo(1b)(vreg1)
36981ad6265SDimitry Andric   // Tail: lw vreg3, 8(vreg2)
37081ad6265SDimitry Andric 
371bdd1243dSDimitry Andric   std::optional<int64_t> CommonOffset;
372*7a6dacacSDimitry Andric   DenseMap<const MachineInstr *, SmallVector<unsigned>>
373*7a6dacacSDimitry Andric       InlineAsmMemoryOpIndexesMap;
37481ad6265SDimitry Andric   for (const MachineInstr &UseMI : MRI->use_instructions(DestReg)) {
37581ad6265SDimitry Andric     switch (UseMI.getOpcode()) {
37681ad6265SDimitry Andric     default:
37781ad6265SDimitry Andric       LLVM_DEBUG(dbgs() << "Not a load or store instruction: " << UseMI);
37881ad6265SDimitry Andric       return false;
3790b57cec5SDimitry Andric     case RISCV::LB:
3800b57cec5SDimitry Andric     case RISCV::LH:
3810b57cec5SDimitry Andric     case RISCV::LW:
3820b57cec5SDimitry Andric     case RISCV::LBU:
3830b57cec5SDimitry Andric     case RISCV::LHU:
3840b57cec5SDimitry Andric     case RISCV::LWU:
3850b57cec5SDimitry Andric     case RISCV::LD:
386e8d8bef9SDimitry Andric     case RISCV::FLH:
3870b57cec5SDimitry Andric     case RISCV::FLW:
3880b57cec5SDimitry Andric     case RISCV::FLD:
3890b57cec5SDimitry Andric     case RISCV::SB:
3900b57cec5SDimitry Andric     case RISCV::SH:
3910b57cec5SDimitry Andric     case RISCV::SW:
3920b57cec5SDimitry Andric     case RISCV::SD:
393e8d8bef9SDimitry Andric     case RISCV::FSH:
3940b57cec5SDimitry Andric     case RISCV::FSW:
3950b57cec5SDimitry Andric     case RISCV::FSD: {
39681ad6265SDimitry Andric       if (UseMI.getOperand(1).isFI())
3970b57cec5SDimitry Andric         return false;
398bdd1243dSDimitry Andric       // Register defined by Lo should not be the value register.
39981ad6265SDimitry Andric       if (DestReg == UseMI.getOperand(0).getReg())
4000b57cec5SDimitry Andric         return false;
40181ad6265SDimitry Andric       assert(DestReg == UseMI.getOperand(1).getReg() &&
40281ad6265SDimitry Andric              "Expected base address use");
40381ad6265SDimitry Andric       // All load/store instructions must use the same offset.
40481ad6265SDimitry Andric       int64_t Offset = UseMI.getOperand(2).getImm();
40581ad6265SDimitry Andric       if (CommonOffset && Offset != CommonOffset)
40681ad6265SDimitry Andric         return false;
40781ad6265SDimitry Andric       CommonOffset = Offset;
408*7a6dacacSDimitry Andric       break;
409*7a6dacacSDimitry Andric     }
410*7a6dacacSDimitry Andric     case RISCV::INLINEASM:
411*7a6dacacSDimitry Andric     case RISCV::INLINEASM_BR: {
412*7a6dacacSDimitry Andric       SmallVector<unsigned> InlineAsmMemoryOpIndexes;
413*7a6dacacSDimitry Andric       unsigned NumOps = 0;
414*7a6dacacSDimitry Andric       for (unsigned I = InlineAsm::MIOp_FirstOperand;
415*7a6dacacSDimitry Andric            I < UseMI.getNumOperands(); I += 1 + NumOps) {
416*7a6dacacSDimitry Andric         const MachineOperand &FlagsMO = UseMI.getOperand(I);
417*7a6dacacSDimitry Andric         // Should be an imm.
418*7a6dacacSDimitry Andric         if (!FlagsMO.isImm())
419*7a6dacacSDimitry Andric           continue;
420*7a6dacacSDimitry Andric 
421*7a6dacacSDimitry Andric         const InlineAsm::Flag Flags(FlagsMO.getImm());
422*7a6dacacSDimitry Andric         NumOps = Flags.getNumOperandRegisters();
423*7a6dacacSDimitry Andric 
424*7a6dacacSDimitry Andric         // Memory constraints have two operands.
425*7a6dacacSDimitry Andric         if (NumOps != 2 || !Flags.isMemKind())
426*7a6dacacSDimitry Andric           continue;
427*7a6dacacSDimitry Andric 
428*7a6dacacSDimitry Andric         // We can't do this for constraint A because AMO instructions don't have
429*7a6dacacSDimitry Andric         // an immediate offset field.
430*7a6dacacSDimitry Andric         if (Flags.getMemoryConstraintID() == InlineAsm::ConstraintCode::A)
431*7a6dacacSDimitry Andric           return false;
432*7a6dacacSDimitry Andric 
433*7a6dacacSDimitry Andric         const MachineOperand &AddrMO = UseMI.getOperand(I + 1);
434*7a6dacacSDimitry Andric         if (!AddrMO.isReg() || AddrMO.getReg() != DestReg)
435*7a6dacacSDimitry Andric           continue;
436*7a6dacacSDimitry Andric 
437*7a6dacacSDimitry Andric         const MachineOperand &OffsetMO = UseMI.getOperand(I + 2);
438*7a6dacacSDimitry Andric         if (!OffsetMO.isImm())
439*7a6dacacSDimitry Andric           continue;
440*7a6dacacSDimitry Andric 
441*7a6dacacSDimitry Andric         // All inline asm memory operands must use the same offset.
442*7a6dacacSDimitry Andric         int64_t Offset = OffsetMO.getImm();
443*7a6dacacSDimitry Andric         if (CommonOffset && Offset != CommonOffset)
444*7a6dacacSDimitry Andric           return false;
445*7a6dacacSDimitry Andric         CommonOffset = Offset;
446*7a6dacacSDimitry Andric         InlineAsmMemoryOpIndexes.push_back(I + 1);
447*7a6dacacSDimitry Andric       }
448*7a6dacacSDimitry Andric       InlineAsmMemoryOpIndexesMap.insert(
449*7a6dacacSDimitry Andric           std::make_pair(&UseMI, InlineAsmMemoryOpIndexes));
450*7a6dacacSDimitry Andric       break;
45181ad6265SDimitry Andric     }
45281ad6265SDimitry Andric     }
45381ad6265SDimitry Andric   }
45481ad6265SDimitry Andric 
45581ad6265SDimitry Andric   // We found a common offset.
4560b57cec5SDimitry Andric   // Update the offsets in global address lowering.
457bdd1243dSDimitry Andric   // We may have already folded some arithmetic so we need to add to any
458bdd1243dSDimitry Andric   // existing offset.
459bdd1243dSDimitry Andric   int64_t NewOffset = Hi.getOperand(1).getOffset() + *CommonOffset;
460bdd1243dSDimitry Andric   // RV32 ignores the upper 32 bits.
461bdd1243dSDimitry Andric   if (!ST->is64Bit())
462bdd1243dSDimitry Andric     NewOffset = SignExtend64<32>(NewOffset);
463bdd1243dSDimitry Andric   // We can only fold simm32 offsets.
464bdd1243dSDimitry Andric   if (!isInt<32>(NewOffset))
465bdd1243dSDimitry Andric     return false;
466bdd1243dSDimitry Andric 
467bdd1243dSDimitry Andric   Hi.getOperand(1).setOffset(NewOffset);
468bdd1243dSDimitry Andric   MachineOperand &ImmOp = Lo.getOperand(2);
469bdd1243dSDimitry Andric   if (Hi.getOpcode() != RISCV::AUIPC)
470bdd1243dSDimitry Andric     ImmOp.setOffset(NewOffset);
47181ad6265SDimitry Andric 
47281ad6265SDimitry Andric   // Update the immediate in the load/store instructions to add the offset.
47381ad6265SDimitry Andric   for (MachineInstr &UseMI :
47481ad6265SDimitry Andric        llvm::make_early_inc_range(MRI->use_instructions(DestReg))) {
475*7a6dacacSDimitry Andric     if (UseMI.getOpcode() == RISCV::INLINEASM ||
476*7a6dacacSDimitry Andric         UseMI.getOpcode() == RISCV::INLINEASM_BR) {
477*7a6dacacSDimitry Andric       auto &InlineAsmMemoryOpIndexes = InlineAsmMemoryOpIndexesMap[&UseMI];
478*7a6dacacSDimitry Andric       for (unsigned I : InlineAsmMemoryOpIndexes) {
479*7a6dacacSDimitry Andric         MachineOperand &MO = UseMI.getOperand(I + 1);
480*7a6dacacSDimitry Andric         switch (ImmOp.getType()) {
481*7a6dacacSDimitry Andric         case MachineOperand::MO_GlobalAddress:
482*7a6dacacSDimitry Andric           MO.ChangeToGA(ImmOp.getGlobal(), ImmOp.getOffset(),
483*7a6dacacSDimitry Andric                         ImmOp.getTargetFlags());
484*7a6dacacSDimitry Andric           break;
485*7a6dacacSDimitry Andric         case MachineOperand::MO_MCSymbol:
486*7a6dacacSDimitry Andric           MO.ChangeToMCSymbol(ImmOp.getMCSymbol(), ImmOp.getTargetFlags());
487*7a6dacacSDimitry Andric           MO.setOffset(ImmOp.getOffset());
488*7a6dacacSDimitry Andric           break;
489*7a6dacacSDimitry Andric         case MachineOperand::MO_BlockAddress:
490*7a6dacacSDimitry Andric           MO.ChangeToBA(ImmOp.getBlockAddress(), ImmOp.getOffset(),
491*7a6dacacSDimitry Andric                         ImmOp.getTargetFlags());
492*7a6dacacSDimitry Andric           break;
493*7a6dacacSDimitry Andric         default:
494*7a6dacacSDimitry Andric           report_fatal_error("unsupported machine operand type");
495*7a6dacacSDimitry Andric           break;
496*7a6dacacSDimitry Andric         }
497*7a6dacacSDimitry Andric       }
498*7a6dacacSDimitry Andric     } else {
49981ad6265SDimitry Andric       UseMI.removeOperand(2);
50081ad6265SDimitry Andric       UseMI.addOperand(ImmOp);
501*7a6dacacSDimitry Andric     }
50281ad6265SDimitry Andric   }
50381ad6265SDimitry Andric 
504*7a6dacacSDimitry Andric   MRI->replaceRegWith(Lo.getOperand(0).getReg(), Hi.getOperand(0).getReg());
505bdd1243dSDimitry Andric   Lo.eraseFromParent();
5060b57cec5SDimitry Andric   return true;
507349cc55cSDimitry Andric }
5080b57cec5SDimitry Andric 
5090b57cec5SDimitry Andric bool RISCVMergeBaseOffsetOpt::runOnMachineFunction(MachineFunction &Fn) {
5100b57cec5SDimitry Andric   if (skipFunction(Fn.getFunction()))
5110b57cec5SDimitry Andric     return false;
5120b57cec5SDimitry Andric 
51381ad6265SDimitry Andric   ST = &Fn.getSubtarget<RISCVSubtarget>();
51481ad6265SDimitry Andric 
515349cc55cSDimitry Andric   bool MadeChange = false;
5160b57cec5SDimitry Andric   MRI = &Fn.getRegInfo();
5170b57cec5SDimitry Andric   for (MachineBasicBlock &MBB : Fn) {
5180b57cec5SDimitry Andric     LLVM_DEBUG(dbgs() << "MBB: " << MBB.getName() << "\n");
519bdd1243dSDimitry Andric     for (MachineInstr &Hi : MBB) {
520bdd1243dSDimitry Andric       MachineInstr *Lo = nullptr;
521bdd1243dSDimitry Andric       if (!detectFoldable(Hi, Lo))
5220b57cec5SDimitry Andric         continue;
523bdd1243dSDimitry Andric       MadeChange |= detectAndFoldOffset(Hi, *Lo);
524bdd1243dSDimitry Andric       MadeChange |= foldIntoMemoryOps(Hi, *Lo);
5250b57cec5SDimitry Andric     }
5260b57cec5SDimitry Andric   }
527bdd1243dSDimitry Andric 
528349cc55cSDimitry Andric   return MadeChange;
5290b57cec5SDimitry Andric }
5300b57cec5SDimitry Andric 
5310b57cec5SDimitry Andric /// Returns an instance of the Merge Base Offset Optimization pass.
5320b57cec5SDimitry Andric FunctionPass *llvm::createRISCVMergeBaseOffsetOptPass() {
5330b57cec5SDimitry Andric   return new RISCVMergeBaseOffsetOpt();
5340b57cec5SDimitry Andric }
535