10b57cec5SDimitry Andric //===-- RISCVInstrInfo.h - RISCV Instruction Information --------*- C++ -*-===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric // This file contains the RISCV implementation of the TargetInstrInfo class. 100b57cec5SDimitry Andric // 110b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 120b57cec5SDimitry Andric 130b57cec5SDimitry Andric #ifndef LLVM_LIB_TARGET_RISCV_RISCVINSTRINFO_H 140b57cec5SDimitry Andric #define LLVM_LIB_TARGET_RISCV_RISCVINSTRINFO_H 150b57cec5SDimitry Andric 160b57cec5SDimitry Andric #include "RISCVRegisterInfo.h" 170b57cec5SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h" 18*fe6060f1SDimitry Andric #include "llvm/IR/DiagnosticInfo.h" 190b57cec5SDimitry Andric 200b57cec5SDimitry Andric #define GET_INSTRINFO_HEADER 210b57cec5SDimitry Andric #include "RISCVGenInstrInfo.inc" 220b57cec5SDimitry Andric 230b57cec5SDimitry Andric namespace llvm { 240b57cec5SDimitry Andric 258bcb0991SDimitry Andric class RISCVSubtarget; 268bcb0991SDimitry Andric 270b57cec5SDimitry Andric class RISCVInstrInfo : public RISCVGenInstrInfo { 280b57cec5SDimitry Andric 290b57cec5SDimitry Andric public: 308bcb0991SDimitry Andric explicit RISCVInstrInfo(RISCVSubtarget &STI); 310b57cec5SDimitry Andric 32*fe6060f1SDimitry Andric MCInst getNop() const override; 33*fe6060f1SDimitry Andric 340b57cec5SDimitry Andric unsigned isLoadFromStackSlot(const MachineInstr &MI, 350b57cec5SDimitry Andric int &FrameIndex) const override; 360b57cec5SDimitry Andric unsigned isStoreToStackSlot(const MachineInstr &MI, 370b57cec5SDimitry Andric int &FrameIndex) const override; 380b57cec5SDimitry Andric 390b57cec5SDimitry Andric void copyPhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, 40480093f4SDimitry Andric const DebugLoc &DL, MCRegister DstReg, MCRegister SrcReg, 410b57cec5SDimitry Andric bool KillSrc) const override; 420b57cec5SDimitry Andric 430b57cec5SDimitry Andric void storeRegToStackSlot(MachineBasicBlock &MBB, 445ffd83dbSDimitry Andric MachineBasicBlock::iterator MBBI, Register SrcReg, 450b57cec5SDimitry Andric bool IsKill, int FrameIndex, 460b57cec5SDimitry Andric const TargetRegisterClass *RC, 470b57cec5SDimitry Andric const TargetRegisterInfo *TRI) const override; 480b57cec5SDimitry Andric 490b57cec5SDimitry Andric void loadRegFromStackSlot(MachineBasicBlock &MBB, 505ffd83dbSDimitry Andric MachineBasicBlock::iterator MBBI, Register DstReg, 510b57cec5SDimitry Andric int FrameIndex, const TargetRegisterClass *RC, 520b57cec5SDimitry Andric const TargetRegisterInfo *TRI) const override; 530b57cec5SDimitry Andric 548bcb0991SDimitry Andric // Materializes the given integer Val into DstReg. 558bcb0991SDimitry Andric void movImm(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, 568bcb0991SDimitry Andric const DebugLoc &DL, Register DstReg, uint64_t Val, 570b57cec5SDimitry Andric MachineInstr::MIFlag Flag = MachineInstr::NoFlags) const; 580b57cec5SDimitry Andric 590b57cec5SDimitry Andric unsigned getInstSizeInBytes(const MachineInstr &MI) const override; 600b57cec5SDimitry Andric 610b57cec5SDimitry Andric bool analyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB, 620b57cec5SDimitry Andric MachineBasicBlock *&FBB, 630b57cec5SDimitry Andric SmallVectorImpl<MachineOperand> &Cond, 640b57cec5SDimitry Andric bool AllowModify) const override; 650b57cec5SDimitry Andric 660b57cec5SDimitry Andric unsigned insertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, 670b57cec5SDimitry Andric MachineBasicBlock *FBB, ArrayRef<MachineOperand> Cond, 680b57cec5SDimitry Andric const DebugLoc &dl, 690b57cec5SDimitry Andric int *BytesAdded = nullptr) const override; 700b57cec5SDimitry Andric 710b57cec5SDimitry Andric unsigned insertIndirectBranch(MachineBasicBlock &MBB, 720b57cec5SDimitry Andric MachineBasicBlock &NewDestBB, 730b57cec5SDimitry Andric const DebugLoc &DL, int64_t BrOffset, 740b57cec5SDimitry Andric RegScavenger *RS = nullptr) const override; 750b57cec5SDimitry Andric 760b57cec5SDimitry Andric unsigned removeBranch(MachineBasicBlock &MBB, 770b57cec5SDimitry Andric int *BytesRemoved = nullptr) const override; 780b57cec5SDimitry Andric 790b57cec5SDimitry Andric bool 800b57cec5SDimitry Andric reverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const override; 810b57cec5SDimitry Andric 820b57cec5SDimitry Andric MachineBasicBlock *getBranchDestBlock(const MachineInstr &MI) const override; 830b57cec5SDimitry Andric 840b57cec5SDimitry Andric bool isBranchOffsetInRange(unsigned BranchOpc, 850b57cec5SDimitry Andric int64_t BrOffset) const override; 860b57cec5SDimitry Andric 870b57cec5SDimitry Andric bool isAsCheapAsAMove(const MachineInstr &MI) const override; 888bcb0991SDimitry Andric 89e8d8bef9SDimitry Andric Optional<DestSourcePair> 90e8d8bef9SDimitry Andric isCopyInstrImpl(const MachineInstr &MI) const override; 91e8d8bef9SDimitry Andric 928bcb0991SDimitry Andric bool verifyInstruction(const MachineInstr &MI, 938bcb0991SDimitry Andric StringRef &ErrInfo) const override; 948bcb0991SDimitry Andric 95480093f4SDimitry Andric bool getMemOperandWithOffsetWidth(const MachineInstr &LdSt, 96480093f4SDimitry Andric const MachineOperand *&BaseOp, 97480093f4SDimitry Andric int64_t &Offset, unsigned &Width, 98480093f4SDimitry Andric const TargetRegisterInfo *TRI) const; 99480093f4SDimitry Andric 100480093f4SDimitry Andric bool areMemAccessesTriviallyDisjoint(const MachineInstr &MIa, 101480093f4SDimitry Andric const MachineInstr &MIb) const override; 102480093f4SDimitry Andric 103480093f4SDimitry Andric 104480093f4SDimitry Andric std::pair<unsigned, unsigned> 105480093f4SDimitry Andric decomposeMachineOperandsTargetFlags(unsigned TF) const override; 106480093f4SDimitry Andric 107480093f4SDimitry Andric ArrayRef<std::pair<unsigned, const char *>> 108480093f4SDimitry Andric getSerializableDirectMachineOperandTargetFlags() const override; 109480093f4SDimitry Andric 110480093f4SDimitry Andric // Return true if the function can safely be outlined from. 111480093f4SDimitry Andric virtual bool 112480093f4SDimitry Andric isFunctionSafeToOutlineFrom(MachineFunction &MF, 113480093f4SDimitry Andric bool OutlineFromLinkOnceODRs) const override; 114480093f4SDimitry Andric 115480093f4SDimitry Andric // Return true if MBB is safe to outline from, and return any target-specific 116480093f4SDimitry Andric // information in Flags. 117480093f4SDimitry Andric virtual bool isMBBSafeToOutlineFrom(MachineBasicBlock &MBB, 118480093f4SDimitry Andric unsigned &Flags) const override; 119480093f4SDimitry Andric 120480093f4SDimitry Andric // Calculate target-specific information for a set of outlining candidates. 121480093f4SDimitry Andric outliner::OutlinedFunction getOutliningCandidateInfo( 122480093f4SDimitry Andric std::vector<outliner::Candidate> &RepeatedSequenceLocs) const override; 123480093f4SDimitry Andric 124480093f4SDimitry Andric // Return if/how a given MachineInstr should be outlined. 125480093f4SDimitry Andric virtual outliner::InstrType 126480093f4SDimitry Andric getOutliningType(MachineBasicBlock::iterator &MBBI, 127480093f4SDimitry Andric unsigned Flags) const override; 128480093f4SDimitry Andric 129480093f4SDimitry Andric // Insert a custom frame for outlined functions. 130480093f4SDimitry Andric virtual void 131480093f4SDimitry Andric buildOutlinedFrame(MachineBasicBlock &MBB, MachineFunction &MF, 132480093f4SDimitry Andric const outliner::OutlinedFunction &OF) const override; 133480093f4SDimitry Andric 134480093f4SDimitry Andric // Insert a call to an outlined function into a given basic block. 135480093f4SDimitry Andric virtual MachineBasicBlock::iterator 136480093f4SDimitry Andric insertOutlinedCall(Module &M, MachineBasicBlock &MBB, 137480093f4SDimitry Andric MachineBasicBlock::iterator &It, MachineFunction &MF, 138480093f4SDimitry Andric const outliner::Candidate &C) const override; 139*fe6060f1SDimitry Andric 140*fe6060f1SDimitry Andric bool findCommutedOpIndices(const MachineInstr &MI, unsigned &SrcOpIdx1, 141*fe6060f1SDimitry Andric unsigned &SrcOpIdx2) const override; 142*fe6060f1SDimitry Andric MachineInstr *commuteInstructionImpl(MachineInstr &MI, bool NewMI, 143*fe6060f1SDimitry Andric unsigned OpIdx1, 144*fe6060f1SDimitry Andric unsigned OpIdx2) const override; 145*fe6060f1SDimitry Andric 146*fe6060f1SDimitry Andric MachineInstr *convertToThreeAddress(MachineFunction::iterator &MBB, 147*fe6060f1SDimitry Andric MachineInstr &MI, 148*fe6060f1SDimitry Andric LiveVariables *LV) const override; 149*fe6060f1SDimitry Andric 150*fe6060f1SDimitry Andric Register getVLENFactoredAmount( 151*fe6060f1SDimitry Andric MachineFunction &MF, MachineBasicBlock &MBB, 152*fe6060f1SDimitry Andric MachineBasicBlock::iterator II, const DebugLoc &DL, int64_t Amount, 153*fe6060f1SDimitry Andric MachineInstr::MIFlag Flag = MachineInstr::NoFlags) const; 154*fe6060f1SDimitry Andric 155*fe6060f1SDimitry Andric // Returns true if the given MI is an RVV instruction opcode for which we may 156*fe6060f1SDimitry Andric // expect to see a FrameIndex operand. When CheckFIs is true, the instruction 157*fe6060f1SDimitry Andric // must contain at least one FrameIndex operand. 158*fe6060f1SDimitry Andric bool isRVVSpill(const MachineInstr &MI, bool CheckFIs) const; 159*fe6060f1SDimitry Andric 160*fe6060f1SDimitry Andric Optional<std::pair<unsigned, unsigned>> 161*fe6060f1SDimitry Andric isRVVSpillForZvlsseg(unsigned Opcode) const; 162*fe6060f1SDimitry Andric 1638bcb0991SDimitry Andric protected: 1648bcb0991SDimitry Andric const RISCVSubtarget &STI; 1650b57cec5SDimitry Andric }; 1665ffd83dbSDimitry Andric 167*fe6060f1SDimitry Andric namespace RISCVVPseudosTable { 168*fe6060f1SDimitry Andric 169*fe6060f1SDimitry Andric struct PseudoInfo { 170*fe6060f1SDimitry Andric uint16_t Pseudo; 171*fe6060f1SDimitry Andric uint16_t BaseInstr; 172*fe6060f1SDimitry Andric }; 173*fe6060f1SDimitry Andric 174*fe6060f1SDimitry Andric #define GET_RISCVVPseudosTable_DECL 175*fe6060f1SDimitry Andric #include "RISCVGenSearchableTables.inc" 176*fe6060f1SDimitry Andric 177*fe6060f1SDimitry Andric } // end namespace RISCVVPseudosTable 178*fe6060f1SDimitry Andric 1795ffd83dbSDimitry Andric } // end namespace llvm 1800b57cec5SDimitry Andric #endif 181