xref: /freebsd/contrib/llvm-project/llvm/lib/Target/RISCV/RISCVInstrInfo.h (revision 81ad626541db97eb356e2c1d4a20eb2a26a766ab)
10b57cec5SDimitry Andric //===-- RISCVInstrInfo.h - RISCV Instruction Information --------*- C++ -*-===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric // This file contains the RISCV implementation of the TargetInstrInfo class.
100b57cec5SDimitry Andric //
110b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
120b57cec5SDimitry Andric 
130b57cec5SDimitry Andric #ifndef LLVM_LIB_TARGET_RISCV_RISCVINSTRINFO_H
140b57cec5SDimitry Andric #define LLVM_LIB_TARGET_RISCV_RISCVINSTRINFO_H
150b57cec5SDimitry Andric 
160b57cec5SDimitry Andric #include "RISCVRegisterInfo.h"
170b57cec5SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h"
18fe6060f1SDimitry Andric #include "llvm/IR/DiagnosticInfo.h"
190b57cec5SDimitry Andric 
200b57cec5SDimitry Andric #define GET_INSTRINFO_HEADER
210eae32dcSDimitry Andric #define GET_INSTRINFO_OPERAND_ENUM
220b57cec5SDimitry Andric #include "RISCVGenInstrInfo.inc"
230b57cec5SDimitry Andric 
240b57cec5SDimitry Andric namespace llvm {
250b57cec5SDimitry Andric 
268bcb0991SDimitry Andric class RISCVSubtarget;
278bcb0991SDimitry Andric 
28349cc55cSDimitry Andric namespace RISCVCC {
29349cc55cSDimitry Andric 
30349cc55cSDimitry Andric enum CondCode {
31349cc55cSDimitry Andric   COND_EQ,
32349cc55cSDimitry Andric   COND_NE,
33349cc55cSDimitry Andric   COND_LT,
34349cc55cSDimitry Andric   COND_GE,
35349cc55cSDimitry Andric   COND_LTU,
36349cc55cSDimitry Andric   COND_GEU,
37349cc55cSDimitry Andric   COND_INVALID
38349cc55cSDimitry Andric };
39349cc55cSDimitry Andric 
40349cc55cSDimitry Andric CondCode getOppositeBranchCondition(CondCode);
41349cc55cSDimitry Andric 
42349cc55cSDimitry Andric } // end of namespace RISCVCC
43349cc55cSDimitry Andric 
440b57cec5SDimitry Andric class RISCVInstrInfo : public RISCVGenInstrInfo {
450b57cec5SDimitry Andric 
460b57cec5SDimitry Andric public:
478bcb0991SDimitry Andric   explicit RISCVInstrInfo(RISCVSubtarget &STI);
480b57cec5SDimitry Andric 
49fe6060f1SDimitry Andric   MCInst getNop() const override;
50349cc55cSDimitry Andric   const MCInstrDesc &getBrCond(RISCVCC::CondCode CC) const;
51fe6060f1SDimitry Andric 
520b57cec5SDimitry Andric   unsigned isLoadFromStackSlot(const MachineInstr &MI,
530b57cec5SDimitry Andric                                int &FrameIndex) const override;
540b57cec5SDimitry Andric   unsigned isStoreToStackSlot(const MachineInstr &MI,
550b57cec5SDimitry Andric                               int &FrameIndex) const override;
560b57cec5SDimitry Andric 
570b57cec5SDimitry Andric   void copyPhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
58480093f4SDimitry Andric                    const DebugLoc &DL, MCRegister DstReg, MCRegister SrcReg,
590b57cec5SDimitry Andric                    bool KillSrc) const override;
600b57cec5SDimitry Andric 
610b57cec5SDimitry Andric   void storeRegToStackSlot(MachineBasicBlock &MBB,
625ffd83dbSDimitry Andric                            MachineBasicBlock::iterator MBBI, Register SrcReg,
630b57cec5SDimitry Andric                            bool IsKill, int FrameIndex,
640b57cec5SDimitry Andric                            const TargetRegisterClass *RC,
650b57cec5SDimitry Andric                            const TargetRegisterInfo *TRI) const override;
660b57cec5SDimitry Andric 
670b57cec5SDimitry Andric   void loadRegFromStackSlot(MachineBasicBlock &MBB,
685ffd83dbSDimitry Andric                             MachineBasicBlock::iterator MBBI, Register DstReg,
690b57cec5SDimitry Andric                             int FrameIndex, const TargetRegisterClass *RC,
700b57cec5SDimitry Andric                             const TargetRegisterInfo *TRI) const override;
710b57cec5SDimitry Andric 
728bcb0991SDimitry Andric   // Materializes the given integer Val into DstReg.
738bcb0991SDimitry Andric   void movImm(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
748bcb0991SDimitry Andric               const DebugLoc &DL, Register DstReg, uint64_t Val,
750b57cec5SDimitry Andric               MachineInstr::MIFlag Flag = MachineInstr::NoFlags) const;
760b57cec5SDimitry Andric 
770b57cec5SDimitry Andric   unsigned getInstSizeInBytes(const MachineInstr &MI) const override;
780b57cec5SDimitry Andric 
790b57cec5SDimitry Andric   bool analyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB,
800b57cec5SDimitry Andric                      MachineBasicBlock *&FBB,
810b57cec5SDimitry Andric                      SmallVectorImpl<MachineOperand> &Cond,
820b57cec5SDimitry Andric                      bool AllowModify) const override;
830b57cec5SDimitry Andric 
840b57cec5SDimitry Andric   unsigned insertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
850b57cec5SDimitry Andric                         MachineBasicBlock *FBB, ArrayRef<MachineOperand> Cond,
860b57cec5SDimitry Andric                         const DebugLoc &dl,
870b57cec5SDimitry Andric                         int *BytesAdded = nullptr) const override;
880b57cec5SDimitry Andric 
89349cc55cSDimitry Andric   void insertIndirectBranch(MachineBasicBlock &MBB,
900b57cec5SDimitry Andric                             MachineBasicBlock &NewDestBB,
91349cc55cSDimitry Andric                             MachineBasicBlock &RestoreBB, const DebugLoc &DL,
92349cc55cSDimitry Andric                             int64_t BrOffset, RegScavenger *RS) const override;
930b57cec5SDimitry Andric 
940b57cec5SDimitry Andric   unsigned removeBranch(MachineBasicBlock &MBB,
950b57cec5SDimitry Andric                         int *BytesRemoved = nullptr) const override;
960b57cec5SDimitry Andric 
970b57cec5SDimitry Andric   bool
980b57cec5SDimitry Andric   reverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const override;
990b57cec5SDimitry Andric 
1000b57cec5SDimitry Andric   MachineBasicBlock *getBranchDestBlock(const MachineInstr &MI) const override;
1010b57cec5SDimitry Andric 
1020b57cec5SDimitry Andric   bool isBranchOffsetInRange(unsigned BranchOpc,
1030b57cec5SDimitry Andric                              int64_t BrOffset) const override;
1040b57cec5SDimitry Andric 
1050b57cec5SDimitry Andric   bool isAsCheapAsAMove(const MachineInstr &MI) const override;
1068bcb0991SDimitry Andric 
107e8d8bef9SDimitry Andric   Optional<DestSourcePair>
108e8d8bef9SDimitry Andric   isCopyInstrImpl(const MachineInstr &MI) const override;
109e8d8bef9SDimitry Andric 
1108bcb0991SDimitry Andric   bool verifyInstruction(const MachineInstr &MI,
1118bcb0991SDimitry Andric                          StringRef &ErrInfo) const override;
1128bcb0991SDimitry Andric 
113480093f4SDimitry Andric   bool getMemOperandWithOffsetWidth(const MachineInstr &LdSt,
114480093f4SDimitry Andric                                     const MachineOperand *&BaseOp,
115480093f4SDimitry Andric                                     int64_t &Offset, unsigned &Width,
116480093f4SDimitry Andric                                     const TargetRegisterInfo *TRI) const;
117480093f4SDimitry Andric 
118480093f4SDimitry Andric   bool areMemAccessesTriviallyDisjoint(const MachineInstr &MIa,
119480093f4SDimitry Andric                                        const MachineInstr &MIb) const override;
120480093f4SDimitry Andric 
121480093f4SDimitry Andric 
122480093f4SDimitry Andric   std::pair<unsigned, unsigned>
123480093f4SDimitry Andric   decomposeMachineOperandsTargetFlags(unsigned TF) const override;
124480093f4SDimitry Andric 
125480093f4SDimitry Andric   ArrayRef<std::pair<unsigned, const char *>>
126480093f4SDimitry Andric   getSerializableDirectMachineOperandTargetFlags() const override;
127480093f4SDimitry Andric 
128480093f4SDimitry Andric   // Return true if the function can safely be outlined from.
129480093f4SDimitry Andric   virtual bool
130480093f4SDimitry Andric   isFunctionSafeToOutlineFrom(MachineFunction &MF,
131480093f4SDimitry Andric                               bool OutlineFromLinkOnceODRs) const override;
132480093f4SDimitry Andric 
133480093f4SDimitry Andric   // Return true if MBB is safe to outline from, and return any target-specific
134480093f4SDimitry Andric   // information in Flags.
135480093f4SDimitry Andric   virtual bool isMBBSafeToOutlineFrom(MachineBasicBlock &MBB,
136480093f4SDimitry Andric                                       unsigned &Flags) const override;
137480093f4SDimitry Andric 
138*81ad6265SDimitry Andric   bool shouldOutlineFromFunctionByDefault(MachineFunction &MF) const override;
139*81ad6265SDimitry Andric 
140480093f4SDimitry Andric   // Calculate target-specific information for a set of outlining candidates.
141480093f4SDimitry Andric   outliner::OutlinedFunction getOutliningCandidateInfo(
142480093f4SDimitry Andric       std::vector<outliner::Candidate> &RepeatedSequenceLocs) const override;
143480093f4SDimitry Andric 
144480093f4SDimitry Andric   // Return if/how a given MachineInstr should be outlined.
145480093f4SDimitry Andric   virtual outliner::InstrType
146480093f4SDimitry Andric   getOutliningType(MachineBasicBlock::iterator &MBBI,
147480093f4SDimitry Andric                    unsigned Flags) const override;
148480093f4SDimitry Andric 
149480093f4SDimitry Andric   // Insert a custom frame for outlined functions.
150480093f4SDimitry Andric   virtual void
151480093f4SDimitry Andric   buildOutlinedFrame(MachineBasicBlock &MBB, MachineFunction &MF,
152480093f4SDimitry Andric                      const outliner::OutlinedFunction &OF) const override;
153480093f4SDimitry Andric 
154480093f4SDimitry Andric   // Insert a call to an outlined function into a given basic block.
155480093f4SDimitry Andric   virtual MachineBasicBlock::iterator
156480093f4SDimitry Andric   insertOutlinedCall(Module &M, MachineBasicBlock &MBB,
157480093f4SDimitry Andric                      MachineBasicBlock::iterator &It, MachineFunction &MF,
158*81ad6265SDimitry Andric                      outliner::Candidate &C) const override;
159fe6060f1SDimitry Andric 
160fe6060f1SDimitry Andric   bool findCommutedOpIndices(const MachineInstr &MI, unsigned &SrcOpIdx1,
161fe6060f1SDimitry Andric                              unsigned &SrcOpIdx2) const override;
162fe6060f1SDimitry Andric   MachineInstr *commuteInstructionImpl(MachineInstr &MI, bool NewMI,
163fe6060f1SDimitry Andric                                        unsigned OpIdx1,
164fe6060f1SDimitry Andric                                        unsigned OpIdx2) const override;
165fe6060f1SDimitry Andric 
166349cc55cSDimitry Andric   MachineInstr *convertToThreeAddress(MachineInstr &MI, LiveVariables *LV,
167349cc55cSDimitry Andric                                       LiveIntervals *LIS) const override;
168fe6060f1SDimitry Andric 
169*81ad6265SDimitry Andric   // MIR printer helper function to annotate Operands with a comment.
170*81ad6265SDimitry Andric   std::string
171*81ad6265SDimitry Andric   createMIROperandComment(const MachineInstr &MI, const MachineOperand &Op,
172*81ad6265SDimitry Andric                           unsigned OpIdx,
173*81ad6265SDimitry Andric                           const TargetRegisterInfo *TRI) const override;
174*81ad6265SDimitry Andric 
175fe6060f1SDimitry Andric   Register getVLENFactoredAmount(
176fe6060f1SDimitry Andric       MachineFunction &MF, MachineBasicBlock &MBB,
177fe6060f1SDimitry Andric       MachineBasicBlock::iterator II, const DebugLoc &DL, int64_t Amount,
178fe6060f1SDimitry Andric       MachineInstr::MIFlag Flag = MachineInstr::NoFlags) const;
179fe6060f1SDimitry Andric 
1808bcb0991SDimitry Andric protected:
1818bcb0991SDimitry Andric   const RISCVSubtarget &STI;
1820b57cec5SDimitry Andric };
1835ffd83dbSDimitry Andric 
184349cc55cSDimitry Andric namespace RISCV {
1850eae32dcSDimitry Andric 
186*81ad6265SDimitry Andric // Returns true if the given MI is an RVV instruction opcode for which we may
187*81ad6265SDimitry Andric // expect to see a FrameIndex operand.
188*81ad6265SDimitry Andric bool isRVVSpill(const MachineInstr &MI);
189*81ad6265SDimitry Andric 
190*81ad6265SDimitry Andric Optional<std::pair<unsigned, unsigned>> isRVVSpillForZvlsseg(unsigned Opcode);
191*81ad6265SDimitry Andric 
192*81ad6265SDimitry Andric bool isFaultFirstLoad(const MachineInstr &MI);
193*81ad6265SDimitry Andric 
1940eae32dcSDimitry Andric // Implemented in RISCVGenInstrInfo.inc
1950eae32dcSDimitry Andric int16_t getNamedOperandIdx(uint16_t Opcode, uint16_t NamedIndex);
1960eae32dcSDimitry Andric 
197349cc55cSDimitry Andric // Special immediate for AVL operand of V pseudo instructions to indicate VLMax.
198349cc55cSDimitry Andric static constexpr int64_t VLMaxSentinel = -1LL;
199349cc55cSDimitry Andric } // namespace RISCV
200349cc55cSDimitry Andric 
201fe6060f1SDimitry Andric namespace RISCVVPseudosTable {
202fe6060f1SDimitry Andric 
203fe6060f1SDimitry Andric struct PseudoInfo {
204fe6060f1SDimitry Andric   uint16_t Pseudo;
205fe6060f1SDimitry Andric   uint16_t BaseInstr;
206fe6060f1SDimitry Andric };
207fe6060f1SDimitry Andric 
208fe6060f1SDimitry Andric #define GET_RISCVVPseudosTable_DECL
209fe6060f1SDimitry Andric #include "RISCVGenSearchableTables.inc"
210fe6060f1SDimitry Andric 
211fe6060f1SDimitry Andric } // end namespace RISCVVPseudosTable
212fe6060f1SDimitry Andric 
2135ffd83dbSDimitry Andric } // end namespace llvm
2140b57cec5SDimitry Andric #endif
215