10b57cec5SDimitry Andric //===-- RISCVInstrInfo.h - RISCV Instruction Information --------*- C++ -*-===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric // This file contains the RISCV implementation of the TargetInstrInfo class. 100b57cec5SDimitry Andric // 110b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 120b57cec5SDimitry Andric 130b57cec5SDimitry Andric #ifndef LLVM_LIB_TARGET_RISCV_RISCVINSTRINFO_H 140b57cec5SDimitry Andric #define LLVM_LIB_TARGET_RISCV_RISCVINSTRINFO_H 150b57cec5SDimitry Andric 160b57cec5SDimitry Andric #include "RISCVRegisterInfo.h" 170b57cec5SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h" 18fe6060f1SDimitry Andric #include "llvm/IR/DiagnosticInfo.h" 190b57cec5SDimitry Andric 200b57cec5SDimitry Andric #define GET_INSTRINFO_HEADER 210b57cec5SDimitry Andric #include "RISCVGenInstrInfo.inc" 220b57cec5SDimitry Andric 230b57cec5SDimitry Andric namespace llvm { 240b57cec5SDimitry Andric 258bcb0991SDimitry Andric class RISCVSubtarget; 268bcb0991SDimitry Andric 27*349cc55cSDimitry Andric namespace RISCVCC { 28*349cc55cSDimitry Andric 29*349cc55cSDimitry Andric enum CondCode { 30*349cc55cSDimitry Andric COND_EQ, 31*349cc55cSDimitry Andric COND_NE, 32*349cc55cSDimitry Andric COND_LT, 33*349cc55cSDimitry Andric COND_GE, 34*349cc55cSDimitry Andric COND_LTU, 35*349cc55cSDimitry Andric COND_GEU, 36*349cc55cSDimitry Andric COND_INVALID 37*349cc55cSDimitry Andric }; 38*349cc55cSDimitry Andric 39*349cc55cSDimitry Andric CondCode getOppositeBranchCondition(CondCode); 40*349cc55cSDimitry Andric 41*349cc55cSDimitry Andric } // end of namespace RISCVCC 42*349cc55cSDimitry Andric 430b57cec5SDimitry Andric class RISCVInstrInfo : public RISCVGenInstrInfo { 440b57cec5SDimitry Andric 450b57cec5SDimitry Andric public: 468bcb0991SDimitry Andric explicit RISCVInstrInfo(RISCVSubtarget &STI); 470b57cec5SDimitry Andric 48fe6060f1SDimitry Andric MCInst getNop() const override; 49*349cc55cSDimitry Andric const MCInstrDesc &getBrCond(RISCVCC::CondCode CC) const; 50fe6060f1SDimitry Andric 510b57cec5SDimitry Andric unsigned isLoadFromStackSlot(const MachineInstr &MI, 520b57cec5SDimitry Andric int &FrameIndex) const override; 530b57cec5SDimitry Andric unsigned isStoreToStackSlot(const MachineInstr &MI, 540b57cec5SDimitry Andric int &FrameIndex) const override; 550b57cec5SDimitry Andric 560b57cec5SDimitry Andric void copyPhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, 57480093f4SDimitry Andric const DebugLoc &DL, MCRegister DstReg, MCRegister SrcReg, 580b57cec5SDimitry Andric bool KillSrc) const override; 590b57cec5SDimitry Andric 600b57cec5SDimitry Andric void storeRegToStackSlot(MachineBasicBlock &MBB, 615ffd83dbSDimitry Andric MachineBasicBlock::iterator MBBI, Register SrcReg, 620b57cec5SDimitry Andric bool IsKill, int FrameIndex, 630b57cec5SDimitry Andric const TargetRegisterClass *RC, 640b57cec5SDimitry Andric const TargetRegisterInfo *TRI) const override; 650b57cec5SDimitry Andric 660b57cec5SDimitry Andric void loadRegFromStackSlot(MachineBasicBlock &MBB, 675ffd83dbSDimitry Andric MachineBasicBlock::iterator MBBI, Register DstReg, 680b57cec5SDimitry Andric int FrameIndex, const TargetRegisterClass *RC, 690b57cec5SDimitry Andric const TargetRegisterInfo *TRI) const override; 700b57cec5SDimitry Andric 718bcb0991SDimitry Andric // Materializes the given integer Val into DstReg. 728bcb0991SDimitry Andric void movImm(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, 738bcb0991SDimitry Andric const DebugLoc &DL, Register DstReg, uint64_t Val, 740b57cec5SDimitry Andric MachineInstr::MIFlag Flag = MachineInstr::NoFlags) const; 750b57cec5SDimitry Andric 760b57cec5SDimitry Andric unsigned getInstSizeInBytes(const MachineInstr &MI) const override; 770b57cec5SDimitry Andric 780b57cec5SDimitry Andric bool analyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB, 790b57cec5SDimitry Andric MachineBasicBlock *&FBB, 800b57cec5SDimitry Andric SmallVectorImpl<MachineOperand> &Cond, 810b57cec5SDimitry Andric bool AllowModify) const override; 820b57cec5SDimitry Andric 830b57cec5SDimitry Andric unsigned insertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, 840b57cec5SDimitry Andric MachineBasicBlock *FBB, ArrayRef<MachineOperand> Cond, 850b57cec5SDimitry Andric const DebugLoc &dl, 860b57cec5SDimitry Andric int *BytesAdded = nullptr) const override; 870b57cec5SDimitry Andric 88*349cc55cSDimitry Andric void insertIndirectBranch(MachineBasicBlock &MBB, 890b57cec5SDimitry Andric MachineBasicBlock &NewDestBB, 90*349cc55cSDimitry Andric MachineBasicBlock &RestoreBB, const DebugLoc &DL, 91*349cc55cSDimitry Andric int64_t BrOffset, RegScavenger *RS) const override; 920b57cec5SDimitry Andric 930b57cec5SDimitry Andric unsigned removeBranch(MachineBasicBlock &MBB, 940b57cec5SDimitry Andric int *BytesRemoved = nullptr) const override; 950b57cec5SDimitry Andric 960b57cec5SDimitry Andric bool 970b57cec5SDimitry Andric reverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const override; 980b57cec5SDimitry Andric 990b57cec5SDimitry Andric MachineBasicBlock *getBranchDestBlock(const MachineInstr &MI) const override; 1000b57cec5SDimitry Andric 1010b57cec5SDimitry Andric bool isBranchOffsetInRange(unsigned BranchOpc, 1020b57cec5SDimitry Andric int64_t BrOffset) const override; 1030b57cec5SDimitry Andric 1040b57cec5SDimitry Andric bool isAsCheapAsAMove(const MachineInstr &MI) const override; 1058bcb0991SDimitry Andric 106e8d8bef9SDimitry Andric Optional<DestSourcePair> 107e8d8bef9SDimitry Andric isCopyInstrImpl(const MachineInstr &MI) const override; 108e8d8bef9SDimitry Andric 1098bcb0991SDimitry Andric bool verifyInstruction(const MachineInstr &MI, 1108bcb0991SDimitry Andric StringRef &ErrInfo) const override; 1118bcb0991SDimitry Andric 112480093f4SDimitry Andric bool getMemOperandWithOffsetWidth(const MachineInstr &LdSt, 113480093f4SDimitry Andric const MachineOperand *&BaseOp, 114480093f4SDimitry Andric int64_t &Offset, unsigned &Width, 115480093f4SDimitry Andric const TargetRegisterInfo *TRI) const; 116480093f4SDimitry Andric 117480093f4SDimitry Andric bool areMemAccessesTriviallyDisjoint(const MachineInstr &MIa, 118480093f4SDimitry Andric const MachineInstr &MIb) const override; 119480093f4SDimitry Andric 120480093f4SDimitry Andric 121480093f4SDimitry Andric std::pair<unsigned, unsigned> 122480093f4SDimitry Andric decomposeMachineOperandsTargetFlags(unsigned TF) const override; 123480093f4SDimitry Andric 124480093f4SDimitry Andric ArrayRef<std::pair<unsigned, const char *>> 125480093f4SDimitry Andric getSerializableDirectMachineOperandTargetFlags() const override; 126480093f4SDimitry Andric 127480093f4SDimitry Andric // Return true if the function can safely be outlined from. 128480093f4SDimitry Andric virtual bool 129480093f4SDimitry Andric isFunctionSafeToOutlineFrom(MachineFunction &MF, 130480093f4SDimitry Andric bool OutlineFromLinkOnceODRs) const override; 131480093f4SDimitry Andric 132480093f4SDimitry Andric // Return true if MBB is safe to outline from, and return any target-specific 133480093f4SDimitry Andric // information in Flags. 134480093f4SDimitry Andric virtual bool isMBBSafeToOutlineFrom(MachineBasicBlock &MBB, 135480093f4SDimitry Andric unsigned &Flags) const override; 136480093f4SDimitry Andric 137480093f4SDimitry Andric // Calculate target-specific information for a set of outlining candidates. 138480093f4SDimitry Andric outliner::OutlinedFunction getOutliningCandidateInfo( 139480093f4SDimitry Andric std::vector<outliner::Candidate> &RepeatedSequenceLocs) const override; 140480093f4SDimitry Andric 141480093f4SDimitry Andric // Return if/how a given MachineInstr should be outlined. 142480093f4SDimitry Andric virtual outliner::InstrType 143480093f4SDimitry Andric getOutliningType(MachineBasicBlock::iterator &MBBI, 144480093f4SDimitry Andric unsigned Flags) const override; 145480093f4SDimitry Andric 146480093f4SDimitry Andric // Insert a custom frame for outlined functions. 147480093f4SDimitry Andric virtual void 148480093f4SDimitry Andric buildOutlinedFrame(MachineBasicBlock &MBB, MachineFunction &MF, 149480093f4SDimitry Andric const outliner::OutlinedFunction &OF) const override; 150480093f4SDimitry Andric 151480093f4SDimitry Andric // Insert a call to an outlined function into a given basic block. 152480093f4SDimitry Andric virtual MachineBasicBlock::iterator 153480093f4SDimitry Andric insertOutlinedCall(Module &M, MachineBasicBlock &MBB, 154480093f4SDimitry Andric MachineBasicBlock::iterator &It, MachineFunction &MF, 155480093f4SDimitry Andric const outliner::Candidate &C) const override; 156fe6060f1SDimitry Andric 157fe6060f1SDimitry Andric bool findCommutedOpIndices(const MachineInstr &MI, unsigned &SrcOpIdx1, 158fe6060f1SDimitry Andric unsigned &SrcOpIdx2) const override; 159fe6060f1SDimitry Andric MachineInstr *commuteInstructionImpl(MachineInstr &MI, bool NewMI, 160fe6060f1SDimitry Andric unsigned OpIdx1, 161fe6060f1SDimitry Andric unsigned OpIdx2) const override; 162fe6060f1SDimitry Andric 163*349cc55cSDimitry Andric MachineInstr *convertToThreeAddress(MachineInstr &MI, LiveVariables *LV, 164*349cc55cSDimitry Andric LiveIntervals *LIS) const override; 165fe6060f1SDimitry Andric 166fe6060f1SDimitry Andric Register getVLENFactoredAmount( 167fe6060f1SDimitry Andric MachineFunction &MF, MachineBasicBlock &MBB, 168fe6060f1SDimitry Andric MachineBasicBlock::iterator II, const DebugLoc &DL, int64_t Amount, 169fe6060f1SDimitry Andric MachineInstr::MIFlag Flag = MachineInstr::NoFlags) const; 170fe6060f1SDimitry Andric 171fe6060f1SDimitry Andric // Returns true if the given MI is an RVV instruction opcode for which we may 172fe6060f1SDimitry Andric // expect to see a FrameIndex operand. When CheckFIs is true, the instruction 173fe6060f1SDimitry Andric // must contain at least one FrameIndex operand. 174fe6060f1SDimitry Andric bool isRVVSpill(const MachineInstr &MI, bool CheckFIs) const; 175fe6060f1SDimitry Andric 176fe6060f1SDimitry Andric Optional<std::pair<unsigned, unsigned>> 177fe6060f1SDimitry Andric isRVVSpillForZvlsseg(unsigned Opcode) const; 178fe6060f1SDimitry Andric 1798bcb0991SDimitry Andric protected: 1808bcb0991SDimitry Andric const RISCVSubtarget &STI; 1810b57cec5SDimitry Andric }; 1825ffd83dbSDimitry Andric 183*349cc55cSDimitry Andric namespace RISCV { 184*349cc55cSDimitry Andric // Special immediate for AVL operand of V pseudo instructions to indicate VLMax. 185*349cc55cSDimitry Andric static constexpr int64_t VLMaxSentinel = -1LL; 186*349cc55cSDimitry Andric } // namespace RISCV 187*349cc55cSDimitry Andric 188fe6060f1SDimitry Andric namespace RISCVVPseudosTable { 189fe6060f1SDimitry Andric 190fe6060f1SDimitry Andric struct PseudoInfo { 191fe6060f1SDimitry Andric uint16_t Pseudo; 192fe6060f1SDimitry Andric uint16_t BaseInstr; 193fe6060f1SDimitry Andric }; 194fe6060f1SDimitry Andric 195fe6060f1SDimitry Andric #define GET_RISCVVPseudosTable_DECL 196fe6060f1SDimitry Andric #include "RISCVGenSearchableTables.inc" 197fe6060f1SDimitry Andric 198fe6060f1SDimitry Andric } // end namespace RISCVVPseudosTable 199fe6060f1SDimitry Andric 2005ffd83dbSDimitry Andric } // end namespace llvm 2010b57cec5SDimitry Andric #endif 202