10b57cec5SDimitry Andric //===-- PPCTargetMachine.cpp - Define TargetMachine for PowerPC -----------===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric // Top-level implementation for the PowerPC target. 100b57cec5SDimitry Andric // 110b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 120b57cec5SDimitry Andric 130b57cec5SDimitry Andric #include "PPCTargetMachine.h" 140b57cec5SDimitry Andric #include "MCTargetDesc/PPCMCTargetDesc.h" 150b57cec5SDimitry Andric #include "PPC.h" 160b57cec5SDimitry Andric #include "PPCMachineScheduler.h" 175ffd83dbSDimitry Andric #include "PPCMacroFusion.h" 180b57cec5SDimitry Andric #include "PPCSubtarget.h" 190b57cec5SDimitry Andric #include "PPCTargetObjectFile.h" 200b57cec5SDimitry Andric #include "PPCTargetTransformInfo.h" 210b57cec5SDimitry Andric #include "TargetInfo/PowerPCTargetInfo.h" 220b57cec5SDimitry Andric #include "llvm/ADT/Optional.h" 230b57cec5SDimitry Andric #include "llvm/ADT/STLExtras.h" 240b57cec5SDimitry Andric #include "llvm/ADT/StringRef.h" 250b57cec5SDimitry Andric #include "llvm/ADT/Triple.h" 260b57cec5SDimitry Andric #include "llvm/Analysis/TargetTransformInfo.h" 27e8d8bef9SDimitry Andric #include "llvm/CodeGen/GlobalISel/IRTranslator.h" 28e8d8bef9SDimitry Andric #include "llvm/CodeGen/GlobalISel/InstructionSelect.h" 29*81ad6265SDimitry Andric #include "llvm/CodeGen/GlobalISel/InstructionSelector.h" 30e8d8bef9SDimitry Andric #include "llvm/CodeGen/GlobalISel/Legalizer.h" 31e8d8bef9SDimitry Andric #include "llvm/CodeGen/GlobalISel/Localizer.h" 32e8d8bef9SDimitry Andric #include "llvm/CodeGen/GlobalISel/RegBankSelect.h" 33e8d8bef9SDimitry Andric #include "llvm/CodeGen/MachineScheduler.h" 340b57cec5SDimitry Andric #include "llvm/CodeGen/Passes.h" 350b57cec5SDimitry Andric #include "llvm/CodeGen/TargetPassConfig.h" 360b57cec5SDimitry Andric #include "llvm/IR/Attributes.h" 370b57cec5SDimitry Andric #include "llvm/IR/DataLayout.h" 380b57cec5SDimitry Andric #include "llvm/IR/Function.h" 39e8d8bef9SDimitry Andric #include "llvm/InitializePasses.h" 40349cc55cSDimitry Andric #include "llvm/MC/TargetRegistry.h" 410b57cec5SDimitry Andric #include "llvm/Pass.h" 420b57cec5SDimitry Andric #include "llvm/Support/CodeGen.h" 430b57cec5SDimitry Andric #include "llvm/Support/CommandLine.h" 440b57cec5SDimitry Andric #include "llvm/Target/TargetLoweringObjectFile.h" 450b57cec5SDimitry Andric #include "llvm/Target/TargetOptions.h" 460b57cec5SDimitry Andric #include "llvm/Transforms/Scalar.h" 470b57cec5SDimitry Andric #include <cassert> 480b57cec5SDimitry Andric #include <memory> 490b57cec5SDimitry Andric #include <string> 500b57cec5SDimitry Andric 510b57cec5SDimitry Andric using namespace llvm; 520b57cec5SDimitry Andric 530b57cec5SDimitry Andric 540b57cec5SDimitry Andric static cl::opt<bool> 550b57cec5SDimitry Andric EnableBranchCoalescing("enable-ppc-branch-coalesce", cl::Hidden, 560b57cec5SDimitry Andric cl::desc("enable coalescing of duplicate branches for PPC")); 570b57cec5SDimitry Andric static cl:: 580b57cec5SDimitry Andric opt<bool> DisableCTRLoops("disable-ppc-ctrloops", cl::Hidden, 590b57cec5SDimitry Andric cl::desc("Disable CTR loops for PPC")); 600b57cec5SDimitry Andric 610b57cec5SDimitry Andric static cl:: 62480093f4SDimitry Andric opt<bool> DisableInstrFormPrep("disable-ppc-instr-form-prep", cl::Hidden, 63480093f4SDimitry Andric cl::desc("Disable PPC loop instr form prep")); 640b57cec5SDimitry Andric 650b57cec5SDimitry Andric static cl::opt<bool> 660b57cec5SDimitry Andric VSXFMAMutateEarly("schedule-ppc-vsx-fma-mutation-early", 670b57cec5SDimitry Andric cl::Hidden, cl::desc("Schedule VSX FMA instruction mutation early")); 680b57cec5SDimitry Andric 690b57cec5SDimitry Andric static cl:: 700b57cec5SDimitry Andric opt<bool> DisableVSXSwapRemoval("disable-ppc-vsx-swap-removal", cl::Hidden, 710b57cec5SDimitry Andric cl::desc("Disable VSX Swap Removal for PPC")); 720b57cec5SDimitry Andric 730b57cec5SDimitry Andric static cl:: 740b57cec5SDimitry Andric opt<bool> DisableMIPeephole("disable-ppc-peephole", cl::Hidden, 750b57cec5SDimitry Andric cl::desc("Disable machine peepholes for PPC")); 760b57cec5SDimitry Andric 770b57cec5SDimitry Andric static cl::opt<bool> 780b57cec5SDimitry Andric EnableGEPOpt("ppc-gep-opt", cl::Hidden, 790b57cec5SDimitry Andric cl::desc("Enable optimizations on complex GEPs"), 800b57cec5SDimitry Andric cl::init(true)); 810b57cec5SDimitry Andric 820b57cec5SDimitry Andric static cl::opt<bool> 830b57cec5SDimitry Andric EnablePrefetch("enable-ppc-prefetching", 84480093f4SDimitry Andric cl::desc("enable software prefetching on PPC"), 850b57cec5SDimitry Andric cl::init(false), cl::Hidden); 860b57cec5SDimitry Andric 870b57cec5SDimitry Andric static cl::opt<bool> 880b57cec5SDimitry Andric EnableExtraTOCRegDeps("enable-ppc-extra-toc-reg-deps", 890b57cec5SDimitry Andric cl::desc("Add extra TOC register dependencies"), 900b57cec5SDimitry Andric cl::init(true), cl::Hidden); 910b57cec5SDimitry Andric 920b57cec5SDimitry Andric static cl::opt<bool> 930b57cec5SDimitry Andric EnableMachineCombinerPass("ppc-machine-combiner", 940b57cec5SDimitry Andric cl::desc("Enable the machine combiner pass"), 950b57cec5SDimitry Andric cl::init(true), cl::Hidden); 960b57cec5SDimitry Andric 970b57cec5SDimitry Andric static cl::opt<bool> 980b57cec5SDimitry Andric ReduceCRLogical("ppc-reduce-cr-logicals", 990b57cec5SDimitry Andric cl::desc("Expand eligible cr-logical binary ops to branches"), 1008bcb0991SDimitry Andric cl::init(true), cl::Hidden); 101*81ad6265SDimitry Andric 102*81ad6265SDimitry Andric static cl::opt<bool> EnablePPCGenScalarMASSEntries( 103*81ad6265SDimitry Andric "enable-ppc-gen-scalar-mass", cl::init(false), 104*81ad6265SDimitry Andric cl::desc("Enable lowering math functions to their corresponding MASS " 105*81ad6265SDimitry Andric "(scalar) entries"), 106*81ad6265SDimitry Andric cl::Hidden); 107*81ad6265SDimitry Andric 108480093f4SDimitry Andric extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializePowerPCTarget() { 1090b57cec5SDimitry Andric // Register the targets 1100b57cec5SDimitry Andric RegisterTargetMachine<PPCTargetMachine> A(getThePPC32Target()); 111e8d8bef9SDimitry Andric RegisterTargetMachine<PPCTargetMachine> B(getThePPC32LETarget()); 112e8d8bef9SDimitry Andric RegisterTargetMachine<PPCTargetMachine> C(getThePPC64Target()); 113e8d8bef9SDimitry Andric RegisterTargetMachine<PPCTargetMachine> D(getThePPC64LETarget()); 1140b57cec5SDimitry Andric 1150b57cec5SDimitry Andric PassRegistry &PR = *PassRegistry::getPassRegistry(); 1160b57cec5SDimitry Andric #ifndef NDEBUG 1170b57cec5SDimitry Andric initializePPCCTRLoopsVerifyPass(PR); 1180b57cec5SDimitry Andric #endif 119480093f4SDimitry Andric initializePPCLoopInstrFormPrepPass(PR); 1200b57cec5SDimitry Andric initializePPCTOCRegDepsPass(PR); 1210b57cec5SDimitry Andric initializePPCEarlyReturnPass(PR); 1220b57cec5SDimitry Andric initializePPCVSXCopyPass(PR); 1230b57cec5SDimitry Andric initializePPCVSXFMAMutatePass(PR); 1240b57cec5SDimitry Andric initializePPCVSXSwapRemovalPass(PR); 1250b57cec5SDimitry Andric initializePPCReduceCRLogicalsPass(PR); 1260b57cec5SDimitry Andric initializePPCBSelPass(PR); 1270b57cec5SDimitry Andric initializePPCBranchCoalescingPass(PR); 1280b57cec5SDimitry Andric initializePPCBoolRetToIntPass(PR); 1290b57cec5SDimitry Andric initializePPCExpandISELPass(PR); 1300b57cec5SDimitry Andric initializePPCPreEmitPeepholePass(PR); 1310b57cec5SDimitry Andric initializePPCTLSDynamicCallPass(PR); 1320b57cec5SDimitry Andric initializePPCMIPeepholePass(PR); 133480093f4SDimitry Andric initializePPCLowerMASSVEntriesPass(PR); 134*81ad6265SDimitry Andric initializePPCGenScalarMASSEntriesPass(PR); 135fe6060f1SDimitry Andric initializePPCExpandAtomicPseudoPass(PR); 136e8d8bef9SDimitry Andric initializeGlobalISel(PR); 137*81ad6265SDimitry Andric initializePPCCTRLoopsPass(PR); 1380b57cec5SDimitry Andric } 1390b57cec5SDimitry Andric 140fe6060f1SDimitry Andric static bool isLittleEndianTriple(const Triple &T) { 141fe6060f1SDimitry Andric return T.getArch() == Triple::ppc64le || T.getArch() == Triple::ppcle; 142fe6060f1SDimitry Andric } 143fe6060f1SDimitry Andric 1440b57cec5SDimitry Andric /// Return the datalayout string of a subtarget. 1450b57cec5SDimitry Andric static std::string getDataLayoutString(const Triple &T) { 1460b57cec5SDimitry Andric bool is64Bit = T.getArch() == Triple::ppc64 || T.getArch() == Triple::ppc64le; 1470b57cec5SDimitry Andric std::string Ret; 1480b57cec5SDimitry Andric 149e8d8bef9SDimitry Andric // Most PPC* platforms are big endian, PPC(64)LE is little endian. 150fe6060f1SDimitry Andric if (isLittleEndianTriple(T)) 1510b57cec5SDimitry Andric Ret = "e"; 1520b57cec5SDimitry Andric else 1530b57cec5SDimitry Andric Ret = "E"; 1540b57cec5SDimitry Andric 1550b57cec5SDimitry Andric Ret += DataLayout::getManglingComponent(T); 1560b57cec5SDimitry Andric 1570b57cec5SDimitry Andric // PPC32 has 32 bit pointers. The PS3 (OS Lv2) is a PPC64 machine with 32 bit 1580b57cec5SDimitry Andric // pointers. 1590b57cec5SDimitry Andric if (!is64Bit || T.getOS() == Triple::Lv2) 1600b57cec5SDimitry Andric Ret += "-p:32:32"; 1610b57cec5SDimitry Andric 1620b57cec5SDimitry Andric // Note, the alignment values for f64 and i64 on ppc64 in Darwin 1630b57cec5SDimitry Andric // documentation are wrong; these are correct (i.e. "what gcc does"). 1640b57cec5SDimitry Andric Ret += "-i64:64"; 1650b57cec5SDimitry Andric 1660b57cec5SDimitry Andric // PPC64 has 32 and 64 bit registers, PPC32 has only 32 bit ones. 1670b57cec5SDimitry Andric if (is64Bit) 1680b57cec5SDimitry Andric Ret += "-n32:64"; 1690b57cec5SDimitry Andric else 1700b57cec5SDimitry Andric Ret += "-n32"; 1710b57cec5SDimitry Andric 172e8d8bef9SDimitry Andric // Specify the vector alignment explicitly. For v256i1 and v512i1, the 173e8d8bef9SDimitry Andric // calculated alignment would be 256*alignment(i1) and 512*alignment(i1), 174e8d8bef9SDimitry Andric // which is 256 and 512 bytes - way over aligned. 175fe6060f1SDimitry Andric if (is64Bit && (T.isOSAIX() || T.isOSLinux())) 176fe6060f1SDimitry Andric Ret += "-S128-v256:256:256-v512:512:512"; 177e8d8bef9SDimitry Andric 1780b57cec5SDimitry Andric return Ret; 1790b57cec5SDimitry Andric } 1800b57cec5SDimitry Andric 1810b57cec5SDimitry Andric static std::string computeFSAdditions(StringRef FS, CodeGenOpt::Level OL, 1820b57cec5SDimitry Andric const Triple &TT) { 1835ffd83dbSDimitry Andric std::string FullFS = std::string(FS); 1840b57cec5SDimitry Andric 1850b57cec5SDimitry Andric // Make sure 64-bit features are available when CPUname is generic 1860b57cec5SDimitry Andric if (TT.getArch() == Triple::ppc64 || TT.getArch() == Triple::ppc64le) { 1870b57cec5SDimitry Andric if (!FullFS.empty()) 1880b57cec5SDimitry Andric FullFS = "+64bit," + FullFS; 1890b57cec5SDimitry Andric else 1900b57cec5SDimitry Andric FullFS = "+64bit"; 1910b57cec5SDimitry Andric } 1920b57cec5SDimitry Andric 1930b57cec5SDimitry Andric if (OL >= CodeGenOpt::Default) { 1940b57cec5SDimitry Andric if (!FullFS.empty()) 1950b57cec5SDimitry Andric FullFS = "+crbits," + FullFS; 1960b57cec5SDimitry Andric else 1970b57cec5SDimitry Andric FullFS = "+crbits"; 1980b57cec5SDimitry Andric } 1990b57cec5SDimitry Andric 2000b57cec5SDimitry Andric if (OL != CodeGenOpt::None) { 2010b57cec5SDimitry Andric if (!FullFS.empty()) 2020b57cec5SDimitry Andric FullFS = "+invariant-function-descriptors," + FullFS; 2030b57cec5SDimitry Andric else 2040b57cec5SDimitry Andric FullFS = "+invariant-function-descriptors"; 2050b57cec5SDimitry Andric } 2060b57cec5SDimitry Andric 207e8d8bef9SDimitry Andric if (TT.isOSAIX()) { 208e8d8bef9SDimitry Andric if (!FullFS.empty()) 209e8d8bef9SDimitry Andric FullFS = "+aix," + FullFS; 210e8d8bef9SDimitry Andric else 211e8d8bef9SDimitry Andric FullFS = "+aix"; 212e8d8bef9SDimitry Andric } 213e8d8bef9SDimitry Andric 2140b57cec5SDimitry Andric return FullFS; 2150b57cec5SDimitry Andric } 2160b57cec5SDimitry Andric 2170b57cec5SDimitry Andric static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) { 2188bcb0991SDimitry Andric if (TT.isOSAIX()) 2198bcb0991SDimitry Andric return std::make_unique<TargetLoweringObjectFileXCOFF>(); 2208bcb0991SDimitry Andric 2218bcb0991SDimitry Andric return std::make_unique<PPC64LinuxTargetObjectFile>(); 2220b57cec5SDimitry Andric } 2230b57cec5SDimitry Andric 2240b57cec5SDimitry Andric static PPCTargetMachine::PPCABI computeTargetABI(const Triple &TT, 2250b57cec5SDimitry Andric const TargetOptions &Options) { 2260b57cec5SDimitry Andric if (Options.MCOptions.getABIName().startswith("elfv1")) 2270b57cec5SDimitry Andric return PPCTargetMachine::PPC_ABI_ELFv1; 2280b57cec5SDimitry Andric else if (Options.MCOptions.getABIName().startswith("elfv2")) 2290b57cec5SDimitry Andric return PPCTargetMachine::PPC_ABI_ELFv2; 2300b57cec5SDimitry Andric 2310b57cec5SDimitry Andric assert(Options.MCOptions.getABIName().empty() && 2320b57cec5SDimitry Andric "Unknown target-abi option!"); 2330b57cec5SDimitry Andric 2340b57cec5SDimitry Andric if (TT.isMacOSX()) 2350b57cec5SDimitry Andric return PPCTargetMachine::PPC_ABI_UNKNOWN; 2360b57cec5SDimitry Andric 2370b57cec5SDimitry Andric switch (TT.getArch()) { 2380b57cec5SDimitry Andric case Triple::ppc64le: 2390b57cec5SDimitry Andric return PPCTargetMachine::PPC_ABI_ELFv2; 2400b57cec5SDimitry Andric case Triple::ppc64: 2410b57cec5SDimitry Andric return PPCTargetMachine::PPC_ABI_ELFv1; 2420b57cec5SDimitry Andric default: 2430b57cec5SDimitry Andric return PPCTargetMachine::PPC_ABI_UNKNOWN; 2440b57cec5SDimitry Andric } 2450b57cec5SDimitry Andric } 2460b57cec5SDimitry Andric 2470b57cec5SDimitry Andric static Reloc::Model getEffectiveRelocModel(const Triple &TT, 2480b57cec5SDimitry Andric Optional<Reloc::Model> RM) { 249*81ad6265SDimitry Andric assert((!TT.isOSAIX() || !RM || *RM == Reloc::PIC_) && 2505ffd83dbSDimitry Andric "Invalid relocation model for AIX."); 2515ffd83dbSDimitry Andric 252*81ad6265SDimitry Andric if (RM) 2530b57cec5SDimitry Andric return *RM; 2540b57cec5SDimitry Andric 2555ffd83dbSDimitry Andric // Big Endian PPC and AIX default to PIC. 2565ffd83dbSDimitry Andric if (TT.getArch() == Triple::ppc64 || TT.isOSAIX()) 2570b57cec5SDimitry Andric return Reloc::PIC_; 2580b57cec5SDimitry Andric 2590b57cec5SDimitry Andric // Rest are static by default. 2600b57cec5SDimitry Andric return Reloc::Static; 2610b57cec5SDimitry Andric } 2620b57cec5SDimitry Andric 2630b57cec5SDimitry Andric static CodeModel::Model getEffectivePPCCodeModel(const Triple &TT, 2640b57cec5SDimitry Andric Optional<CodeModel::Model> CM, 2650b57cec5SDimitry Andric bool JIT) { 2660b57cec5SDimitry Andric if (CM) { 2670b57cec5SDimitry Andric if (*CM == CodeModel::Tiny) 2680b57cec5SDimitry Andric report_fatal_error("Target does not support the tiny CodeModel", false); 2690b57cec5SDimitry Andric if (*CM == CodeModel::Kernel) 2700b57cec5SDimitry Andric report_fatal_error("Target does not support the kernel CodeModel", false); 2710b57cec5SDimitry Andric return *CM; 2720b57cec5SDimitry Andric } 2738bcb0991SDimitry Andric 2748bcb0991SDimitry Andric if (JIT) 2750b57cec5SDimitry Andric return CodeModel::Small; 2768bcb0991SDimitry Andric if (TT.isOSAIX()) 2778bcb0991SDimitry Andric return CodeModel::Small; 2788bcb0991SDimitry Andric 2798bcb0991SDimitry Andric assert(TT.isOSBinFormatELF() && "All remaining PPC OSes are ELF based."); 2808bcb0991SDimitry Andric 2818bcb0991SDimitry Andric if (TT.isArch32Bit()) 2828bcb0991SDimitry Andric return CodeModel::Small; 2838bcb0991SDimitry Andric 2848bcb0991SDimitry Andric assert(TT.isArch64Bit() && "Unsupported PPC architecture."); 2858bcb0991SDimitry Andric return CodeModel::Medium; 2860b57cec5SDimitry Andric } 2870b57cec5SDimitry Andric 2880b57cec5SDimitry Andric 2890b57cec5SDimitry Andric static ScheduleDAGInstrs *createPPCMachineScheduler(MachineSchedContext *C) { 2900b57cec5SDimitry Andric const PPCSubtarget &ST = C->MF->getSubtarget<PPCSubtarget>(); 2910b57cec5SDimitry Andric ScheduleDAGMILive *DAG = 2920b57cec5SDimitry Andric new ScheduleDAGMILive(C, ST.usePPCPreRASchedStrategy() ? 2938bcb0991SDimitry Andric std::make_unique<PPCPreRASchedStrategy>(C) : 2948bcb0991SDimitry Andric std::make_unique<GenericScheduler>(C)); 2950b57cec5SDimitry Andric // add DAG Mutations here. 2960b57cec5SDimitry Andric DAG->addMutation(createCopyConstrainDAGMutation(DAG->TII, DAG->TRI)); 297e8d8bef9SDimitry Andric if (ST.hasStoreFusion()) 298e8d8bef9SDimitry Andric DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI)); 2995ffd83dbSDimitry Andric if (ST.hasFusion()) 3005ffd83dbSDimitry Andric DAG->addMutation(createPowerPCMacroFusionDAGMutation()); 3015ffd83dbSDimitry Andric 3020b57cec5SDimitry Andric return DAG; 3030b57cec5SDimitry Andric } 3040b57cec5SDimitry Andric 3050b57cec5SDimitry Andric static ScheduleDAGInstrs *createPPCPostMachineScheduler( 3060b57cec5SDimitry Andric MachineSchedContext *C) { 3070b57cec5SDimitry Andric const PPCSubtarget &ST = C->MF->getSubtarget<PPCSubtarget>(); 3080b57cec5SDimitry Andric ScheduleDAGMI *DAG = 3090b57cec5SDimitry Andric new ScheduleDAGMI(C, ST.usePPCPostRASchedStrategy() ? 3108bcb0991SDimitry Andric std::make_unique<PPCPostRASchedStrategy>(C) : 3118bcb0991SDimitry Andric std::make_unique<PostGenericScheduler>(C), true); 3120b57cec5SDimitry Andric // add DAG Mutations here. 313e8d8bef9SDimitry Andric if (ST.hasStoreFusion()) 314e8d8bef9SDimitry Andric DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI)); 3155ffd83dbSDimitry Andric if (ST.hasFusion()) 3165ffd83dbSDimitry Andric DAG->addMutation(createPowerPCMacroFusionDAGMutation()); 3170b57cec5SDimitry Andric return DAG; 3180b57cec5SDimitry Andric } 3190b57cec5SDimitry Andric 3200b57cec5SDimitry Andric // The FeatureString here is a little subtle. We are modifying the feature 3210b57cec5SDimitry Andric // string with what are (currently) non-function specific overrides as it goes 3220b57cec5SDimitry Andric // into the LLVMTargetMachine constructor and then using the stored value in the 3230b57cec5SDimitry Andric // Subtarget constructor below it. 3240b57cec5SDimitry Andric PPCTargetMachine::PPCTargetMachine(const Target &T, const Triple &TT, 3250b57cec5SDimitry Andric StringRef CPU, StringRef FS, 3260b57cec5SDimitry Andric const TargetOptions &Options, 3270b57cec5SDimitry Andric Optional<Reloc::Model> RM, 3280b57cec5SDimitry Andric Optional<CodeModel::Model> CM, 3290b57cec5SDimitry Andric CodeGenOpt::Level OL, bool JIT) 3300b57cec5SDimitry Andric : LLVMTargetMachine(T, getDataLayoutString(TT), TT, CPU, 3310b57cec5SDimitry Andric computeFSAdditions(FS, OL, TT), Options, 3320b57cec5SDimitry Andric getEffectiveRelocModel(TT, RM), 3330b57cec5SDimitry Andric getEffectivePPCCodeModel(TT, CM, JIT), OL), 3340b57cec5SDimitry Andric TLOF(createTLOF(getTargetTriple())), 335fe6060f1SDimitry Andric TargetABI(computeTargetABI(TT, Options)), 336fe6060f1SDimitry Andric Endianness(isLittleEndianTriple(TT) ? Endian::LITTLE : Endian::BIG) { 3370b57cec5SDimitry Andric initAsmInfo(); 3380b57cec5SDimitry Andric } 3390b57cec5SDimitry Andric 3400b57cec5SDimitry Andric PPCTargetMachine::~PPCTargetMachine() = default; 3410b57cec5SDimitry Andric 3420b57cec5SDimitry Andric const PPCSubtarget * 3430b57cec5SDimitry Andric PPCTargetMachine::getSubtargetImpl(const Function &F) const { 3440b57cec5SDimitry Andric Attribute CPUAttr = F.getFnAttribute("target-cpu"); 3450b57cec5SDimitry Andric Attribute FSAttr = F.getFnAttribute("target-features"); 3460b57cec5SDimitry Andric 347e8d8bef9SDimitry Andric std::string CPU = 348e8d8bef9SDimitry Andric CPUAttr.isValid() ? CPUAttr.getValueAsString().str() : TargetCPU; 349e8d8bef9SDimitry Andric std::string FS = 350e8d8bef9SDimitry Andric FSAttr.isValid() ? FSAttr.getValueAsString().str() : TargetFS; 3510b57cec5SDimitry Andric 3520b57cec5SDimitry Andric // FIXME: This is related to the code below to reset the target options, 3530b57cec5SDimitry Andric // we need to know whether or not the soft float flag is set on the 3540b57cec5SDimitry Andric // function before we can generate a subtarget. We also need to use 3550b57cec5SDimitry Andric // it as a key for the subtarget since that can be the only difference 3560b57cec5SDimitry Andric // between two functions. 357fe6060f1SDimitry Andric bool SoftFloat = F.getFnAttribute("use-soft-float").getValueAsBool(); 3580b57cec5SDimitry Andric // If the soft float attribute is set on the function turn on the soft float 3590b57cec5SDimitry Andric // subtarget feature. 3600b57cec5SDimitry Andric if (SoftFloat) 3610b57cec5SDimitry Andric FS += FS.empty() ? "-hard-float" : ",-hard-float"; 3620b57cec5SDimitry Andric 3630b57cec5SDimitry Andric auto &I = SubtargetMap[CPU + FS]; 3640b57cec5SDimitry Andric if (!I) { 3650b57cec5SDimitry Andric // This needs to be done before we create a new subtarget since any 3660b57cec5SDimitry Andric // creation will depend on the TM and the code generation flags on the 3670b57cec5SDimitry Andric // function that reside in TargetOptions. 3680b57cec5SDimitry Andric resetTargetOptions(F); 3698bcb0991SDimitry Andric I = std::make_unique<PPCSubtarget>( 3700b57cec5SDimitry Andric TargetTriple, CPU, 3710b57cec5SDimitry Andric // FIXME: It would be good to have the subtarget additions here 3720b57cec5SDimitry Andric // not necessary. Anything that turns them on/off (overrides) ends 3730b57cec5SDimitry Andric // up being put at the end of the feature string, but the defaults 3740b57cec5SDimitry Andric // shouldn't require adding them. Fixing this means pulling Feature64Bit 3750b57cec5SDimitry Andric // out of most of the target cpus in the .td file and making it set only 3760b57cec5SDimitry Andric // as part of initialization via the TargetTriple. 3770b57cec5SDimitry Andric computeFSAdditions(FS, getOptLevel(), getTargetTriple()), *this); 3780b57cec5SDimitry Andric } 3790b57cec5SDimitry Andric return I.get(); 3800b57cec5SDimitry Andric } 3810b57cec5SDimitry Andric 3820b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 3830b57cec5SDimitry Andric // Pass Pipeline Configuration 3840b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 3850b57cec5SDimitry Andric 3860b57cec5SDimitry Andric namespace { 3870b57cec5SDimitry Andric 3880b57cec5SDimitry Andric /// PPC Code Generator Pass Configuration Options. 3890b57cec5SDimitry Andric class PPCPassConfig : public TargetPassConfig { 3900b57cec5SDimitry Andric public: 3910b57cec5SDimitry Andric PPCPassConfig(PPCTargetMachine &TM, PassManagerBase &PM) 3920b57cec5SDimitry Andric : TargetPassConfig(TM, PM) { 3930b57cec5SDimitry Andric // At any optimization level above -O0 we use the Machine Scheduler and not 3940b57cec5SDimitry Andric // the default Post RA List Scheduler. 3950b57cec5SDimitry Andric if (TM.getOptLevel() != CodeGenOpt::None) 3960b57cec5SDimitry Andric substitutePass(&PostRASchedulerID, &PostMachineSchedulerID); 3970b57cec5SDimitry Andric } 3980b57cec5SDimitry Andric 3990b57cec5SDimitry Andric PPCTargetMachine &getPPCTargetMachine() const { 4000b57cec5SDimitry Andric return getTM<PPCTargetMachine>(); 4010b57cec5SDimitry Andric } 4020b57cec5SDimitry Andric 4030b57cec5SDimitry Andric void addIRPasses() override; 4040b57cec5SDimitry Andric bool addPreISel() override; 4050b57cec5SDimitry Andric bool addILPOpts() override; 4060b57cec5SDimitry Andric bool addInstSelector() override; 4070b57cec5SDimitry Andric void addMachineSSAOptimization() override; 4080b57cec5SDimitry Andric void addPreRegAlloc() override; 4090b57cec5SDimitry Andric void addPreSched2() override; 4100b57cec5SDimitry Andric void addPreEmitPass() override; 411fe6060f1SDimitry Andric void addPreEmitPass2() override; 412e8d8bef9SDimitry Andric // GlobalISEL 413e8d8bef9SDimitry Andric bool addIRTranslator() override; 414e8d8bef9SDimitry Andric bool addLegalizeMachineIR() override; 415e8d8bef9SDimitry Andric bool addRegBankSelect() override; 416e8d8bef9SDimitry Andric bool addGlobalInstructionSelect() override; 417e8d8bef9SDimitry Andric 4180b57cec5SDimitry Andric ScheduleDAGInstrs * 4190b57cec5SDimitry Andric createMachineScheduler(MachineSchedContext *C) const override { 4200b57cec5SDimitry Andric return createPPCMachineScheduler(C); 4210b57cec5SDimitry Andric } 4220b57cec5SDimitry Andric ScheduleDAGInstrs * 4230b57cec5SDimitry Andric createPostMachineScheduler(MachineSchedContext *C) const override { 4240b57cec5SDimitry Andric return createPPCPostMachineScheduler(C); 4250b57cec5SDimitry Andric } 4260b57cec5SDimitry Andric }; 4270b57cec5SDimitry Andric 4280b57cec5SDimitry Andric } // end anonymous namespace 4290b57cec5SDimitry Andric 4300b57cec5SDimitry Andric TargetPassConfig *PPCTargetMachine::createPassConfig(PassManagerBase &PM) { 4310b57cec5SDimitry Andric return new PPCPassConfig(*this, PM); 4320b57cec5SDimitry Andric } 4330b57cec5SDimitry Andric 4340b57cec5SDimitry Andric void PPCPassConfig::addIRPasses() { 4350b57cec5SDimitry Andric if (TM->getOptLevel() != CodeGenOpt::None) 4360b57cec5SDimitry Andric addPass(createPPCBoolRetToIntPass()); 4370b57cec5SDimitry Andric addPass(createAtomicExpandPass()); 4380b57cec5SDimitry Andric 439480093f4SDimitry Andric // Lower generic MASSV routines to PowerPC subtarget-specific entries. 440480093f4SDimitry Andric addPass(createPPCLowerMASSVEntriesPass()); 441480093f4SDimitry Andric 442*81ad6265SDimitry Andric // Generate PowerPC target-specific entries for scalar math functions 443*81ad6265SDimitry Andric // that are available in IBM MASS (scalar) library. 444*81ad6265SDimitry Andric if (TM->getOptLevel() == CodeGenOpt::Aggressive && 445*81ad6265SDimitry Andric EnablePPCGenScalarMASSEntries) { 446*81ad6265SDimitry Andric TM->Options.PPCGenScalarMASSEntries = EnablePPCGenScalarMASSEntries; 447*81ad6265SDimitry Andric addPass(createPPCGenScalarMASSEntriesPass()); 448*81ad6265SDimitry Andric } 449*81ad6265SDimitry Andric 450e8d8bef9SDimitry Andric // If explicitly requested, add explicit data prefetch intrinsics. 4510b57cec5SDimitry Andric if (EnablePrefetch.getNumOccurrences() > 0) 4520b57cec5SDimitry Andric addPass(createLoopDataPrefetchPass()); 4530b57cec5SDimitry Andric 4540b57cec5SDimitry Andric if (TM->getOptLevel() >= CodeGenOpt::Default && EnableGEPOpt) { 4550b57cec5SDimitry Andric // Call SeparateConstOffsetFromGEP pass to extract constants within indices 4560b57cec5SDimitry Andric // and lower a GEP with multiple indices to either arithmetic operations or 4570b57cec5SDimitry Andric // multiple GEPs with single index. 4580b57cec5SDimitry Andric addPass(createSeparateConstOffsetFromGEPPass(true)); 4590b57cec5SDimitry Andric // Call EarlyCSE pass to find and remove subexpressions in the lowered 4600b57cec5SDimitry Andric // result. 4610b57cec5SDimitry Andric addPass(createEarlyCSEPass()); 4620b57cec5SDimitry Andric // Do loop invariant code motion in case part of the lowered result is 4630b57cec5SDimitry Andric // invariant. 4640b57cec5SDimitry Andric addPass(createLICMPass()); 4650b57cec5SDimitry Andric } 4660b57cec5SDimitry Andric 4670b57cec5SDimitry Andric TargetPassConfig::addIRPasses(); 4680b57cec5SDimitry Andric } 4690b57cec5SDimitry Andric 4700b57cec5SDimitry Andric bool PPCPassConfig::addPreISel() { 471480093f4SDimitry Andric if (!DisableInstrFormPrep && getOptLevel() != CodeGenOpt::None) 472480093f4SDimitry Andric addPass(createPPCLoopInstrFormPrepPass(getPPCTargetMachine())); 4730b57cec5SDimitry Andric 4740b57cec5SDimitry Andric if (!DisableCTRLoops && getOptLevel() != CodeGenOpt::None) 4750b57cec5SDimitry Andric addPass(createHardwareLoopsPass()); 4760b57cec5SDimitry Andric 4770b57cec5SDimitry Andric return false; 4780b57cec5SDimitry Andric } 4790b57cec5SDimitry Andric 4800b57cec5SDimitry Andric bool PPCPassConfig::addILPOpts() { 4810b57cec5SDimitry Andric addPass(&EarlyIfConverterID); 4820b57cec5SDimitry Andric 4830b57cec5SDimitry Andric if (EnableMachineCombinerPass) 4840b57cec5SDimitry Andric addPass(&MachineCombinerID); 4850b57cec5SDimitry Andric 4860b57cec5SDimitry Andric return true; 4870b57cec5SDimitry Andric } 4880b57cec5SDimitry Andric 4890b57cec5SDimitry Andric bool PPCPassConfig::addInstSelector() { 4900b57cec5SDimitry Andric // Install an instruction selector. 4910b57cec5SDimitry Andric addPass(createPPCISelDag(getPPCTargetMachine(), getOptLevel())); 4920b57cec5SDimitry Andric 4930b57cec5SDimitry Andric #ifndef NDEBUG 4940b57cec5SDimitry Andric if (!DisableCTRLoops && getOptLevel() != CodeGenOpt::None) 4950b57cec5SDimitry Andric addPass(createPPCCTRLoopsVerify()); 4960b57cec5SDimitry Andric #endif 4970b57cec5SDimitry Andric 4980b57cec5SDimitry Andric addPass(createPPCVSXCopyPass()); 4990b57cec5SDimitry Andric return false; 5000b57cec5SDimitry Andric } 5010b57cec5SDimitry Andric 5020b57cec5SDimitry Andric void PPCPassConfig::addMachineSSAOptimization() { 5030b57cec5SDimitry Andric // PPCBranchCoalescingPass need to be done before machine sinking 5040b57cec5SDimitry Andric // since it merges empty blocks. 5050b57cec5SDimitry Andric if (EnableBranchCoalescing && getOptLevel() != CodeGenOpt::None) 5060b57cec5SDimitry Andric addPass(createPPCBranchCoalescingPass()); 5070b57cec5SDimitry Andric TargetPassConfig::addMachineSSAOptimization(); 5080b57cec5SDimitry Andric // For little endian, remove where possible the vector swap instructions 5090b57cec5SDimitry Andric // introduced at code generation to normalize vector element order. 5100b57cec5SDimitry Andric if (TM->getTargetTriple().getArch() == Triple::ppc64le && 5110b57cec5SDimitry Andric !DisableVSXSwapRemoval) 5120b57cec5SDimitry Andric addPass(createPPCVSXSwapRemovalPass()); 5130b57cec5SDimitry Andric // Reduce the number of cr-logical ops. 5140b57cec5SDimitry Andric if (ReduceCRLogical && getOptLevel() != CodeGenOpt::None) 5150b57cec5SDimitry Andric addPass(createPPCReduceCRLogicalsPass()); 5160b57cec5SDimitry Andric // Target-specific peephole cleanups performed after instruction 5170b57cec5SDimitry Andric // selection. 5180b57cec5SDimitry Andric if (!DisableMIPeephole) { 5190b57cec5SDimitry Andric addPass(createPPCMIPeepholePass()); 5200b57cec5SDimitry Andric addPass(&DeadMachineInstructionElimID); 5210b57cec5SDimitry Andric } 5220b57cec5SDimitry Andric } 5230b57cec5SDimitry Andric 5240b57cec5SDimitry Andric void PPCPassConfig::addPreRegAlloc() { 5250b57cec5SDimitry Andric if (getOptLevel() != CodeGenOpt::None) { 5260b57cec5SDimitry Andric initializePPCVSXFMAMutatePass(*PassRegistry::getPassRegistry()); 5270b57cec5SDimitry Andric insertPass(VSXFMAMutateEarly ? &RegisterCoalescerID : &MachineSchedulerID, 5280b57cec5SDimitry Andric &PPCVSXFMAMutateID); 5290b57cec5SDimitry Andric } 5300b57cec5SDimitry Andric 5310b57cec5SDimitry Andric // FIXME: We probably don't need to run these for -fPIE. 5320b57cec5SDimitry Andric if (getPPCTargetMachine().isPositionIndependent()) { 5330b57cec5SDimitry Andric // FIXME: LiveVariables should not be necessary here! 5340b57cec5SDimitry Andric // PPCTLSDynamicCallPass uses LiveIntervals which previously dependent on 5350b57cec5SDimitry Andric // LiveVariables. This (unnecessary) dependency has been removed now, 5360b57cec5SDimitry Andric // however a stage-2 clang build fails without LiveVariables computed here. 5375ffd83dbSDimitry Andric addPass(&LiveVariablesID); 5380b57cec5SDimitry Andric addPass(createPPCTLSDynamicCallPass()); 5390b57cec5SDimitry Andric } 5400b57cec5SDimitry Andric if (EnableExtraTOCRegDeps) 5410b57cec5SDimitry Andric addPass(createPPCTOCRegDepsPass()); 5420b57cec5SDimitry Andric 543*81ad6265SDimitry Andric // Run CTR loops pass before MachinePipeliner pass. 544*81ad6265SDimitry Andric // MachinePipeliner will pipeline all instructions before the terminator, but 545*81ad6265SDimitry Andric // we don't want DecreaseCTRPseudo to be pipelined. 546*81ad6265SDimitry Andric // Note we may lose some MachinePipeliner opportunities if we run CTR loops 547*81ad6265SDimitry Andric // generation pass before MachinePipeliner and the loop is converted back to 548*81ad6265SDimitry Andric // a normal loop. We can revisit this later for running PPCCTRLoops after 549*81ad6265SDimitry Andric // MachinePipeliner and handling DecreaseCTRPseudo in MachinePipeliner pass. 550*81ad6265SDimitry Andric if (getOptLevel() != CodeGenOpt::None) 551*81ad6265SDimitry Andric addPass(createPPCCTRLoopsPass()); 552*81ad6265SDimitry Andric 5530b57cec5SDimitry Andric if (getOptLevel() != CodeGenOpt::None) 5540b57cec5SDimitry Andric addPass(&MachinePipelinerID); 5550b57cec5SDimitry Andric } 5560b57cec5SDimitry Andric 5570b57cec5SDimitry Andric void PPCPassConfig::addPreSched2() { 558e8d8bef9SDimitry Andric if (getOptLevel() != CodeGenOpt::None) 5590b57cec5SDimitry Andric addPass(&IfConverterID); 5600b57cec5SDimitry Andric } 5610b57cec5SDimitry Andric 5620b57cec5SDimitry Andric void PPCPassConfig::addPreEmitPass() { 5630b57cec5SDimitry Andric addPass(createPPCPreEmitPeepholePass()); 5640b57cec5SDimitry Andric addPass(createPPCExpandISELPass()); 5650b57cec5SDimitry Andric 5660b57cec5SDimitry Andric if (getOptLevel() != CodeGenOpt::None) 5675ffd83dbSDimitry Andric addPass(createPPCEarlyReturnPass()); 568fe6060f1SDimitry Andric } 569fe6060f1SDimitry Andric 570fe6060f1SDimitry Andric void PPCPassConfig::addPreEmitPass2() { 571fe6060f1SDimitry Andric // Schedule the expansion of AMOs at the last possible moment, avoiding the 572fe6060f1SDimitry Andric // possibility for other passes to break the requirements for forward 573fe6060f1SDimitry Andric // progress in the LL/SC block. 574fe6060f1SDimitry Andric addPass(createPPCExpandAtomicPseudoPass()); 5750b57cec5SDimitry Andric // Must run branch selection immediately preceding the asm printer. 5765ffd83dbSDimitry Andric addPass(createPPCBranchSelectionPass()); 5770b57cec5SDimitry Andric } 5780b57cec5SDimitry Andric 5790b57cec5SDimitry Andric TargetTransformInfo 580*81ad6265SDimitry Andric PPCTargetMachine::getTargetTransformInfo(const Function &F) const { 5810b57cec5SDimitry Andric return TargetTransformInfo(PPCTTIImpl(this, F)); 5820b57cec5SDimitry Andric } 5830b57cec5SDimitry Andric 584fe6060f1SDimitry Andric bool PPCTargetMachine::isLittleEndian() const { 585fe6060f1SDimitry Andric assert(Endianness != Endian::NOT_DETECTED && 586fe6060f1SDimitry Andric "Unable to determine endianness"); 587fe6060f1SDimitry Andric return Endianness == Endian::LITTLE; 588fe6060f1SDimitry Andric } 589fe6060f1SDimitry Andric 5900b57cec5SDimitry Andric static MachineSchedRegistry 5910b57cec5SDimitry Andric PPCPreRASchedRegistry("ppc-prera", 5920b57cec5SDimitry Andric "Run PowerPC PreRA specific scheduler", 5930b57cec5SDimitry Andric createPPCMachineScheduler); 5940b57cec5SDimitry Andric 5950b57cec5SDimitry Andric static MachineSchedRegistry 5960b57cec5SDimitry Andric PPCPostRASchedRegistry("ppc-postra", 5970b57cec5SDimitry Andric "Run PowerPC PostRA specific scheduler", 5980b57cec5SDimitry Andric createPPCPostMachineScheduler); 599e8d8bef9SDimitry Andric 600e8d8bef9SDimitry Andric // Global ISEL 601e8d8bef9SDimitry Andric bool PPCPassConfig::addIRTranslator() { 602e8d8bef9SDimitry Andric addPass(new IRTranslator()); 603e8d8bef9SDimitry Andric return false; 604e8d8bef9SDimitry Andric } 605e8d8bef9SDimitry Andric 606e8d8bef9SDimitry Andric bool PPCPassConfig::addLegalizeMachineIR() { 607e8d8bef9SDimitry Andric addPass(new Legalizer()); 608e8d8bef9SDimitry Andric return false; 609e8d8bef9SDimitry Andric } 610e8d8bef9SDimitry Andric 611e8d8bef9SDimitry Andric bool PPCPassConfig::addRegBankSelect() { 612e8d8bef9SDimitry Andric addPass(new RegBankSelect()); 613e8d8bef9SDimitry Andric return false; 614e8d8bef9SDimitry Andric } 615e8d8bef9SDimitry Andric 616e8d8bef9SDimitry Andric bool PPCPassConfig::addGlobalInstructionSelect() { 617fe6060f1SDimitry Andric addPass(new InstructionSelect(getOptLevel())); 618e8d8bef9SDimitry Andric return false; 619e8d8bef9SDimitry Andric } 620