xref: /freebsd/contrib/llvm-project/llvm/lib/Target/PowerPC/PPCInstrVSX.td (revision 81ad626541db97eb356e2c1d4a20eb2a26a766ab)
10b57cec5SDimitry Andric//===- PPCInstrVSX.td - The PowerPC VSX Extension --*- tablegen -*-===//
20b57cec5SDimitry Andric//
30b57cec5SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric// See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric//
70b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric//
90b57cec5SDimitry Andric// This file describes the VSX extension to the PowerPC instruction set.
100b57cec5SDimitry Andric//
110b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
120b57cec5SDimitry Andric
130b57cec5SDimitry Andric// *********************************** NOTE ***********************************
140b57cec5SDimitry Andric// ** For POWER8 Little Endian, the VSX swap optimization relies on knowing  **
150b57cec5SDimitry Andric// ** which VMX and VSX instructions are lane-sensitive and which are not.   **
160b57cec5SDimitry Andric// ** A lane-sensitive instruction relies, implicitly or explicitly, on      **
170b57cec5SDimitry Andric// ** whether lanes are numbered from left to right.  An instruction like    **
180b57cec5SDimitry Andric// ** VADDFP is not lane-sensitive, because each lane of the result vector   **
190b57cec5SDimitry Andric// ** relies only on the corresponding lane of the source vectors.  However, **
200b57cec5SDimitry Andric// ** an instruction like VMULESB is lane-sensitive, because "even" and      **
210b57cec5SDimitry Andric// ** "odd" lanes are different for big-endian and little-endian numbering.  **
220b57cec5SDimitry Andric// **                                                                        **
230b57cec5SDimitry Andric// ** When adding new VMX and VSX instructions, please consider whether they **
240b57cec5SDimitry Andric// ** are lane-sensitive.  If so, they must be added to a switch statement   **
250b57cec5SDimitry Andric// ** in PPCVSXSwapRemoval::gatherVectorInstructions().                      **
260b57cec5SDimitry Andric// ****************************************************************************
270b57cec5SDimitry Andric
285ffd83dbSDimitry Andric// *********************************** NOTE ***********************************
295ffd83dbSDimitry Andric// ** When adding new anonymous patterns to this file, please add them to    **
305ffd83dbSDimitry Andric// ** the section titled Anonymous Patterns. Chances are that the existing   **
315ffd83dbSDimitry Andric// ** predicate blocks already contain a combination of features that you    **
325ffd83dbSDimitry Andric// ** are after. There is a list of blocks at the top of the section. If     **
335ffd83dbSDimitry Andric// ** you definitely need a new combination of predicates, please add that   **
345ffd83dbSDimitry Andric// ** combination to the list.                                               **
355ffd83dbSDimitry Andric// ** File Structure:                                                        **
365ffd83dbSDimitry Andric// ** - Custom PPCISD node definitions                                       **
375ffd83dbSDimitry Andric// ** - Predicate definitions: predicates to specify the subtargets for      **
385ffd83dbSDimitry Andric// **   which an instruction or pattern can be emitted.                      **
395ffd83dbSDimitry Andric// ** - Instruction formats: classes instantiated by the instructions.       **
405ffd83dbSDimitry Andric// **   These generally correspond to instruction formats in section 1.6 of  **
415ffd83dbSDimitry Andric// **   the ISA document.                                                    **
425ffd83dbSDimitry Andric// ** - Instruction definitions: the actual definitions of the instructions  **
435ffd83dbSDimitry Andric// **   often including input patterns that they match.                      **
445ffd83dbSDimitry Andric// ** - Helper DAG definitions: We define a number of dag objects to use as  **
455ffd83dbSDimitry Andric// **   input or output patterns for consciseness of the code.               **
465ffd83dbSDimitry Andric// ** - Anonymous patterns: input patterns that an instruction matches can   **
475ffd83dbSDimitry Andric// **   often not be specified as part of the instruction definition, so an  **
485ffd83dbSDimitry Andric// **   anonymous pattern must be specified mapping an input pattern to an   **
495ffd83dbSDimitry Andric// **   output pattern. These are generally guarded by subtarget predicates. **
505ffd83dbSDimitry Andric// ** - Instruction aliases: used to define extended mnemonics for assembly  **
515ffd83dbSDimitry Andric// **   printing (for example: xxswapd for xxpermdi with 0x2 as the imm).    **
525ffd83dbSDimitry Andric// ****************************************************************************
535ffd83dbSDimitry Andric
540b57cec5SDimitry Andricdef SDT_PPCldvsxlh : SDTypeProfile<1, 1, [
550b57cec5SDimitry Andric  SDTCisVT<0, v4f32>, SDTCisPtrTy<1>
560b57cec5SDimitry Andric]>;
570b57cec5SDimitry Andric
588bcb0991SDimitry Andricdef SDT_PPCfpexth : SDTypeProfile<1, 2, [
598bcb0991SDimitry Andric  SDTCisVT<0, v2f64>, SDTCisVT<1, v4f32>, SDTCisPtrTy<2>
608bcb0991SDimitry Andric]>;
618bcb0991SDimitry Andric
628bcb0991SDimitry Andricdef SDT_PPCldsplat : SDTypeProfile<1, 1, [
638bcb0991SDimitry Andric  SDTCisVec<0>, SDTCisPtrTy<1>
640b57cec5SDimitry Andric]>;
650b57cec5SDimitry Andric
660b57cec5SDimitry Andric// Little-endian-specific nodes.
670b57cec5SDimitry Andricdef SDT_PPClxvd2x : SDTypeProfile<1, 1, [
680b57cec5SDimitry Andric  SDTCisVT<0, v2f64>, SDTCisPtrTy<1>
690b57cec5SDimitry Andric]>;
700b57cec5SDimitry Andricdef SDT_PPCstxvd2x : SDTypeProfile<0, 2, [
710b57cec5SDimitry Andric  SDTCisVT<0, v2f64>, SDTCisPtrTy<1>
720b57cec5SDimitry Andric]>;
730b57cec5SDimitry Andricdef SDT_PPCxxswapd : SDTypeProfile<1, 1, [
740b57cec5SDimitry Andric  SDTCisSameAs<0, 1>
750b57cec5SDimitry Andric]>;
760b57cec5SDimitry Andricdef SDTVecConv : SDTypeProfile<1, 2, [
770b57cec5SDimitry Andric  SDTCisVec<0>, SDTCisVec<1>, SDTCisPtrTy<2>
780b57cec5SDimitry Andric]>;
790b57cec5SDimitry Andricdef SDTVabsd : SDTypeProfile<1, 3, [
800b57cec5SDimitry Andric  SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisVT<3, i32>
810b57cec5SDimitry Andric]>;
828bcb0991SDimitry Andricdef SDT_PPCld_vec_be : SDTypeProfile<1, 1, [
838bcb0991SDimitry Andric  SDTCisVec<0>, SDTCisPtrTy<1>
848bcb0991SDimitry Andric]>;
858bcb0991SDimitry Andricdef SDT_PPCst_vec_be : SDTypeProfile<0, 2, [
868bcb0991SDimitry Andric  SDTCisVec<0>, SDTCisPtrTy<1>
878bcb0991SDimitry Andric]>;
880b57cec5SDimitry Andric
895ffd83dbSDimitry Andric//--------------------------- Custom PPC nodes -------------------------------//
900b57cec5SDimitry Andricdef PPClxvd2x  : SDNode<"PPCISD::LXVD2X", SDT_PPClxvd2x,
910b57cec5SDimitry Andric                        [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
920b57cec5SDimitry Andricdef PPCstxvd2x : SDNode<"PPCISD::STXVD2X", SDT_PPCstxvd2x,
930b57cec5SDimitry Andric                        [SDNPHasChain, SDNPMayStore]>;
948bcb0991SDimitry Andricdef PPCld_vec_be  : SDNode<"PPCISD::LOAD_VEC_BE", SDT_PPCld_vec_be,
958bcb0991SDimitry Andric                        [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
968bcb0991SDimitry Andricdef PPCst_vec_be : SDNode<"PPCISD::STORE_VEC_BE", SDT_PPCst_vec_be,
978bcb0991SDimitry Andric                        [SDNPHasChain, SDNPMayStore]>;
980b57cec5SDimitry Andricdef PPCxxswapd : SDNode<"PPCISD::XXSWAPD", SDT_PPCxxswapd, [SDNPHasChain]>;
990b57cec5SDimitry Andricdef PPCmfvsr : SDNode<"PPCISD::MFVSR", SDTUnaryOp, []>;
1000b57cec5SDimitry Andricdef PPCmtvsra : SDNode<"PPCISD::MTVSRA", SDTUnaryOp, []>;
1010b57cec5SDimitry Andricdef PPCmtvsrz : SDNode<"PPCISD::MTVSRZ", SDTUnaryOp, []>;
1020b57cec5SDimitry Andricdef PPCsvec2fp : SDNode<"PPCISD::SINT_VEC_TO_FP", SDTVecConv, []>;
1030b57cec5SDimitry Andricdef PPCuvec2fp: SDNode<"PPCISD::UINT_VEC_TO_FP", SDTVecConv, []>;
1040b57cec5SDimitry Andricdef PPCswapNoChain : SDNode<"PPCISD::SWAP_NO_CHAIN", SDT_PPCxxswapd>;
1050b57cec5SDimitry Andricdef PPCvabsd : SDNode<"PPCISD::VABSD", SDTVabsd, []>;
1060b57cec5SDimitry Andric
1078bcb0991SDimitry Andricdef PPCfpexth : SDNode<"PPCISD::FP_EXTEND_HALF", SDT_PPCfpexth, []>;
1080b57cec5SDimitry Andricdef PPCldvsxlh : SDNode<"PPCISD::LD_VSX_LH", SDT_PPCldvsxlh,
1090b57cec5SDimitry Andric                        [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
1108bcb0991SDimitry Andricdef PPCldsplat : SDNode<"PPCISD::LD_SPLAT", SDT_PPCldsplat,
1118bcb0991SDimitry Andric                        [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
112349cc55cSDimitry Andricdef PPCzextldsplat : SDNode<"PPCISD::ZEXT_LD_SPLAT", SDT_PPCldsplat,
113349cc55cSDimitry Andric                        [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
114349cc55cSDimitry Andricdef PPCsextldsplat : SDNode<"PPCISD::SEXT_LD_SPLAT", SDT_PPCldsplat,
115349cc55cSDimitry Andric                        [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
1165ffd83dbSDimitry Andricdef PPCSToV : SDNode<"PPCISD::SCALAR_TO_VECTOR_PERMUTED",
1175ffd83dbSDimitry Andric                     SDTypeProfile<1, 1, []>, []>;
1180b57cec5SDimitry Andric
1195ffd83dbSDimitry Andric//-------------------------- Predicate definitions ---------------------------//
1205ffd83dbSDimitry Andricdef HasVSX : Predicate<"Subtarget->hasVSX()">;
1215ffd83dbSDimitry Andricdef IsLittleEndian : Predicate<"Subtarget->isLittleEndian()">;
1225ffd83dbSDimitry Andricdef IsBigEndian : Predicate<"!Subtarget->isLittleEndian()">;
123e8d8bef9SDimitry Andricdef IsPPC64 : Predicate<"Subtarget->isPPC64()">;
1245ffd83dbSDimitry Andricdef HasOnlySwappingMemOps : Predicate<"!Subtarget->hasP9Vector()">;
1255ffd83dbSDimitry Andricdef HasP8Vector : Predicate<"Subtarget->hasP8Vector()">;
1265ffd83dbSDimitry Andricdef HasDirectMove : Predicate<"Subtarget->hasDirectMove()">;
1275ffd83dbSDimitry Andricdef NoP9Vector : Predicate<"!Subtarget->hasP9Vector()">;
1285ffd83dbSDimitry Andricdef HasP9Vector : Predicate<"Subtarget->hasP9Vector()">;
1295ffd83dbSDimitry Andricdef NoP9Altivec : Predicate<"!Subtarget->hasP9Altivec()">;
130fe6060f1SDimitry Andricdef NoP10Vector: Predicate<"!Subtarget->hasP10Vector()">;
1315ffd83dbSDimitry Andric
1320eae32dcSDimitry Andricdef PPCldsplatAlign16 : PatFrag<(ops node:$ptr), (PPCldsplat node:$ptr), [{
1330eae32dcSDimitry Andric  return cast<MemIntrinsicSDNode>(N)->getAlign() >= Align(16) &&
1340eae32dcSDimitry Andric         isOffsetMultipleOf(N, 16);
1350eae32dcSDimitry Andric}]>;
1360eae32dcSDimitry Andric
1375ffd83dbSDimitry Andric//--------------------- VSX-specific instruction formats ---------------------//
1385ffd83dbSDimitry Andric// By default, all VSX instructions are to be selected over their Altivec
1395ffd83dbSDimitry Andric// counter parts and they do not have unmodeled sideeffects.
1405ffd83dbSDimitry Andriclet AddedComplexity = 400, hasSideEffects = 0 in {
1410b57cec5SDimitry Andricmulticlass XX3Form_Rcr<bits<6> opcode, bits<7> xo, string asmbase,
1420b57cec5SDimitry Andric                    string asmstr, InstrItinClass itin, Intrinsic Int,
1430b57cec5SDimitry Andric                    ValueType OutTy, ValueType InTy> {
1440b57cec5SDimitry Andric  let BaseName = asmbase in {
1450b57cec5SDimitry Andric    def NAME : XX3Form_Rc<opcode, xo, (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
1460b57cec5SDimitry Andric                       !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
1470b57cec5SDimitry Andric                       [(set OutTy:$XT, (Int InTy:$XA, InTy:$XB))]>;
1480b57cec5SDimitry Andric    let Defs = [CR6] in
149480093f4SDimitry Andric    def _rec    : XX3Form_Rc<opcode, xo, (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
1500b57cec5SDimitry Andric                       !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
1510b57cec5SDimitry Andric                       [(set InTy:$XT,
152e8d8bef9SDimitry Andric                                (InTy (PPCvcmp_rec InTy:$XA, InTy:$XB, xo)))]>,
153480093f4SDimitry Andric                       isRecordForm;
1540b57cec5SDimitry Andric  }
1550b57cec5SDimitry Andric}
1560b57cec5SDimitry Andric
1570b57cec5SDimitry Andric// Instruction form with a single input register for instructions such as
1580b57cec5SDimitry Andric// XXPERMDI. The reason for defining this is that specifying multiple chained
1590b57cec5SDimitry Andric// operands (such as loads) to an instruction will perform both chained
1600b57cec5SDimitry Andric// operations rather than coalescing them into a single register - even though
1610b57cec5SDimitry Andric// the source memory location is the same. This simply forces the instruction
1620b57cec5SDimitry Andric// to use the same register for both inputs.
1630b57cec5SDimitry Andric// For example, an output DAG such as this:
1640b57cec5SDimitry Andric//   (XXPERMDI (LXSIBZX xoaddr:$src), (LXSIBZX xoaddr:$src ), 0))
1650b57cec5SDimitry Andric// would result in two load instructions emitted and used as separate inputs
1660b57cec5SDimitry Andric// to the XXPERMDI instruction.
1670b57cec5SDimitry Andricclass XX3Form_2s<bits<6> opcode, bits<5> xo, dag OOL, dag IOL, string asmstr,
1680b57cec5SDimitry Andric                 InstrItinClass itin, list<dag> pattern>
1690b57cec5SDimitry Andric  : XX3Form_2<opcode, xo, OOL, IOL, asmstr, itin, pattern> {
1700b57cec5SDimitry Andric    let XB = XA;
1710b57cec5SDimitry Andric}
1720b57cec5SDimitry Andric
1735ffd83dbSDimitry Andriclet Predicates = [HasVSX, HasP9Vector] in {
1745ffd83dbSDimitry Andricclass X_VT5_XO5_VB5<bits<6> opcode, bits<5> xo2, bits<10> xo, string opc,
1755ffd83dbSDimitry Andric                    list<dag> pattern>
1765ffd83dbSDimitry Andric  : X_RD5_XO5_RS5<opcode, xo2, xo, (outs vrrc:$vT), (ins vrrc:$vB),
1775ffd83dbSDimitry Andric                  !strconcat(opc, " $vT, $vB"), IIC_VecFP, pattern>;
1780b57cec5SDimitry Andric
1795ffd83dbSDimitry Andric// [PO VRT XO VRB XO RO], Round to Odd version of [PO VRT XO VRB XO /]
1805ffd83dbSDimitry Andricclass X_VT5_XO5_VB5_Ro<bits<6> opcode, bits<5> xo2, bits<10> xo, string opc,
1815ffd83dbSDimitry Andric                       list<dag> pattern>
1825ffd83dbSDimitry Andric  : X_VT5_XO5_VB5<opcode, xo2, xo, opc, pattern>, isRecordForm;
1835ffd83dbSDimitry Andric
1845ffd83dbSDimitry Andric// [PO VRT XO VRB XO /], but the VRB is only used the left 64 bits (or less),
1855ffd83dbSDimitry Andric// So we use different operand class for VRB
1865ffd83dbSDimitry Andricclass X_VT5_XO5_VB5_TyVB<bits<6> opcode, bits<5> xo2, bits<10> xo, string opc,
1875ffd83dbSDimitry Andric                         RegisterOperand vbtype, list<dag> pattern>
1885ffd83dbSDimitry Andric  : X_RD5_XO5_RS5<opcode, xo2, xo, (outs vrrc:$vT), (ins vbtype:$vB),
1895ffd83dbSDimitry Andric                  !strconcat(opc, " $vT, $vB"), IIC_VecFP, pattern>;
1905ffd83dbSDimitry Andric
1915ffd83dbSDimitry Andric// [PO VRT XO VRB XO /]
1925ffd83dbSDimitry Andricclass X_VT5_XO5_VB5_VSFR<bits<6> opcode, bits<5> xo2, bits<10> xo, string opc,
1935ffd83dbSDimitry Andric                    list<dag> pattern>
1945ffd83dbSDimitry Andric  : X_RD5_XO5_RS5<opcode, xo2, xo, (outs vfrc:$vT), (ins vrrc:$vB),
1955ffd83dbSDimitry Andric                  !strconcat(opc, " $vT, $vB"), IIC_VecFP, pattern>;
1965ffd83dbSDimitry Andric
1975ffd83dbSDimitry Andric// [PO VRT XO VRB XO RO], Round to Odd version of [PO VRT XO VRB XO /]
1985ffd83dbSDimitry Andricclass X_VT5_XO5_VB5_VSFR_Ro<bits<6> opcode, bits<5> xo2, bits<10> xo, string opc,
1995ffd83dbSDimitry Andric                       list<dag> pattern>
2005ffd83dbSDimitry Andric  : X_VT5_XO5_VB5_VSFR<opcode, xo2, xo, opc, pattern>, isRecordForm;
2015ffd83dbSDimitry Andric
2025ffd83dbSDimitry Andric// [PO T XO B XO BX /]
2035ffd83dbSDimitry Andricclass XX2_RT5_XO5_XB6<bits<6> opcode, bits<5> xo2, bits<9> xo, string opc,
2045ffd83dbSDimitry Andric                      list<dag> pattern>
2055ffd83dbSDimitry Andric  : XX2_RD5_XO5_RS6<opcode, xo2, xo, (outs g8rc:$rT), (ins vsfrc:$XB),
2065ffd83dbSDimitry Andric                    !strconcat(opc, " $rT, $XB"), IIC_VecFP, pattern>;
2075ffd83dbSDimitry Andric
2085ffd83dbSDimitry Andric// [PO T XO B XO BX TX]
2095ffd83dbSDimitry Andricclass XX2_XT6_XO5_XB6<bits<6> opcode, bits<5> xo2, bits<9> xo, string opc,
2105ffd83dbSDimitry Andric                      RegisterOperand vtype, list<dag> pattern>
2115ffd83dbSDimitry Andric  : XX2_RD6_XO5_RS6<opcode, xo2, xo, (outs vtype:$XT), (ins vtype:$XB),
2125ffd83dbSDimitry Andric                    !strconcat(opc, " $XT, $XB"), IIC_VecFP, pattern>;
2135ffd83dbSDimitry Andric
2145ffd83dbSDimitry Andric// [PO T A B XO AX BX TX], src and dest register use different operand class
2155ffd83dbSDimitry Andricclass XX3_XT5_XA5_XB5<bits<6> opcode, bits<8> xo, string opc,
2165ffd83dbSDimitry Andric                RegisterOperand xty, RegisterOperand aty, RegisterOperand bty,
2175ffd83dbSDimitry Andric                InstrItinClass itin, list<dag> pattern>
2185ffd83dbSDimitry Andric  : XX3Form<opcode, xo, (outs xty:$XT), (ins aty:$XA, bty:$XB),
2195ffd83dbSDimitry Andric            !strconcat(opc, " $XT, $XA, $XB"), itin, pattern>;
2205ffd83dbSDimitry Andric
2215ffd83dbSDimitry Andric// [PO VRT VRA VRB XO /]
2225ffd83dbSDimitry Andricclass X_VT5_VA5_VB5<bits<6> opcode, bits<10> xo, string opc,
2235ffd83dbSDimitry Andric                    list<dag> pattern>
2245ffd83dbSDimitry Andric  : XForm_1<opcode, xo, (outs vrrc:$vT), (ins vrrc:$vA, vrrc:$vB),
2255ffd83dbSDimitry Andric            !strconcat(opc, " $vT, $vA, $vB"), IIC_VecFP, pattern>;
2265ffd83dbSDimitry Andric
2275ffd83dbSDimitry Andric// [PO VRT VRA VRB XO RO], Round to Odd version of [PO VRT VRA VRB XO /]
2285ffd83dbSDimitry Andricclass X_VT5_VA5_VB5_Ro<bits<6> opcode, bits<10> xo, string opc,
2295ffd83dbSDimitry Andric                       list<dag> pattern>
2305ffd83dbSDimitry Andric  : X_VT5_VA5_VB5<opcode, xo, opc, pattern>, isRecordForm;
2315ffd83dbSDimitry Andric
2325ffd83dbSDimitry Andric// [PO VRT VRA VRB XO /]
2335ffd83dbSDimitry Andricclass X_VT5_VA5_VB5_FMA<bits<6> opcode, bits<10> xo, string opc,
2345ffd83dbSDimitry Andric                        list<dag> pattern>
2355ffd83dbSDimitry Andric  : XForm_1<opcode, xo, (outs vrrc:$vT), (ins vrrc:$vTi, vrrc:$vA, vrrc:$vB),
2365ffd83dbSDimitry Andric            !strconcat(opc, " $vT, $vA, $vB"), IIC_VecFP, pattern>,
2375ffd83dbSDimitry Andric            RegConstraint<"$vTi = $vT">, NoEncode<"$vTi">;
2385ffd83dbSDimitry Andric
2395ffd83dbSDimitry Andric// [PO VRT VRA VRB XO RO], Round to Odd version of [PO VRT VRA VRB XO /]
2405ffd83dbSDimitry Andricclass X_VT5_VA5_VB5_FMA_Ro<bits<6> opcode, bits<10> xo, string opc,
2415ffd83dbSDimitry Andric                        list<dag> pattern>
2425ffd83dbSDimitry Andric  : X_VT5_VA5_VB5_FMA<opcode, xo, opc, pattern>, isRecordForm;
2435ffd83dbSDimitry Andric
2445ffd83dbSDimitry Andricclass Z23_VT5_R1_VB5_RMC2_EX1<bits<6> opcode, bits<8> xo, bit ex, string opc,
2455ffd83dbSDimitry Andric                              list<dag> pattern>
2465ffd83dbSDimitry Andric  : Z23Form_8<opcode, xo,
2475ffd83dbSDimitry Andric              (outs vrrc:$vT), (ins u1imm:$r, vrrc:$vB, u2imm:$rmc),
2485ffd83dbSDimitry Andric              !strconcat(opc, " $r, $vT, $vB, $rmc"), IIC_VecFP, pattern> {
2495ffd83dbSDimitry Andric  let RC = ex;
2505ffd83dbSDimitry Andric}
2515ffd83dbSDimitry Andric
2525ffd83dbSDimitry Andric// [PO BF // VRA VRB XO /]
2535ffd83dbSDimitry Andricclass X_BF3_VA5_VB5<bits<6> opcode, bits<10> xo, string opc,
2545ffd83dbSDimitry Andric                    list<dag> pattern>
2555ffd83dbSDimitry Andric  : XForm_17<opcode, xo, (outs crrc:$crD), (ins vrrc:$VA, vrrc:$VB),
2565ffd83dbSDimitry Andric             !strconcat(opc, " $crD, $VA, $VB"), IIC_FPCompare> {
2575ffd83dbSDimitry Andric  let Pattern = pattern;
2585ffd83dbSDimitry Andric}
2595ffd83dbSDimitry Andric
2605ffd83dbSDimitry Andric// [PO T RA RB XO TX] almost equal to [PO S RA RB XO SX], but has different
2615ffd83dbSDimitry Andric// "out" and "in" dag
2625ffd83dbSDimitry Andricclass X_XT6_RA5_RB5<bits<6> opcode, bits<10> xo, string opc,
2635ffd83dbSDimitry Andric                    RegisterOperand vtype, list<dag> pattern>
2645ffd83dbSDimitry Andric  : XX1Form_memOp<opcode, xo, (outs vtype:$XT), (ins memrr:$src),
2655ffd83dbSDimitry Andric            !strconcat(opc, " $XT, $src"), IIC_LdStLFD, pattern>;
2665ffd83dbSDimitry Andric
2675ffd83dbSDimitry Andric// [PO S RA RB XO SX]
2685ffd83dbSDimitry Andricclass X_XS6_RA5_RB5<bits<6> opcode, bits<10> xo, string opc,
2695ffd83dbSDimitry Andric                    RegisterOperand vtype, list<dag> pattern>
2705ffd83dbSDimitry Andric  : XX1Form_memOp<opcode, xo, (outs), (ins vtype:$XT, memrr:$dst),
2715ffd83dbSDimitry Andric            !strconcat(opc, " $XT, $dst"), IIC_LdStSTFD, pattern>;
2725ffd83dbSDimitry Andric} // Predicates = HasP9Vector
2735ffd83dbSDimitry Andric} // AddedComplexity = 400, hasSideEffects = 0
2745ffd83dbSDimitry Andric
2755ffd83dbSDimitry Andricmulticlass ScalToVecWPermute<ValueType Ty, dag In, dag NonPermOut, dag PermOut> {
2765ffd83dbSDimitry Andric  def : Pat<(Ty (scalar_to_vector In)), (Ty NonPermOut)>;
2775ffd83dbSDimitry Andric  def : Pat<(Ty (PPCSToV In)), (Ty PermOut)>;
2785ffd83dbSDimitry Andric}
2795ffd83dbSDimitry Andric
2805ffd83dbSDimitry Andric//-------------------------- Instruction definitions -------------------------//
2815ffd83dbSDimitry Andric// VSX instructions require the VSX feature, they are to be selected over
2825ffd83dbSDimitry Andric// equivalent Altivec patterns (as they address a larger register set) and
2835ffd83dbSDimitry Andric// they do not have unmodeled side effects.
2845ffd83dbSDimitry Andriclet Predicates = [HasVSX], AddedComplexity = 400 in {
2855ffd83dbSDimitry Andriclet hasSideEffects = 0 in {
2860b57cec5SDimitry Andric
2870b57cec5SDimitry Andric  // Load indexed instructions
2880b57cec5SDimitry Andric  let mayLoad = 1, mayStore = 0 in {
2890b57cec5SDimitry Andric    let CodeSize = 3 in
2900b57cec5SDimitry Andric    def LXSDX : XX1Form_memOp<31, 588,
2910b57cec5SDimitry Andric                        (outs vsfrc:$XT), (ins memrr:$src),
2920b57cec5SDimitry Andric                        "lxsdx $XT, $src", IIC_LdStLFD,
2930b57cec5SDimitry Andric                        []>;
2940b57cec5SDimitry Andric
2950b57cec5SDimitry Andric    // Pseudo instruction XFLOADf64 will be expanded to LXSDX or LFDX later
2960b57cec5SDimitry Andric    let CodeSize = 3 in
2970b57cec5SDimitry Andric      def XFLOADf64  : PseudoXFormMemOp<(outs vsfrc:$XT), (ins memrr:$src),
2980b57cec5SDimitry Andric                              "#XFLOADf64",
299fe6060f1SDimitry Andric                              [(set f64:$XT, (load XForm:$src))]>;
3000b57cec5SDimitry Andric
3010b57cec5SDimitry Andric    let Predicates = [HasVSX, HasOnlySwappingMemOps] in
3020b57cec5SDimitry Andric    def LXVD2X : XX1Form_memOp<31, 844,
3030b57cec5SDimitry Andric                         (outs vsrc:$XT), (ins memrr:$src),
3040b57cec5SDimitry Andric                         "lxvd2x $XT, $src", IIC_LdStLFD,
305fe6060f1SDimitry Andric                         []>;
3060b57cec5SDimitry Andric
3070b57cec5SDimitry Andric    def LXVDSX : XX1Form_memOp<31, 332,
3080b57cec5SDimitry Andric                         (outs vsrc:$XT), (ins memrr:$src),
3090b57cec5SDimitry Andric                         "lxvdsx $XT, $src", IIC_LdStLFD, []>;
3100b57cec5SDimitry Andric
3110b57cec5SDimitry Andric    let Predicates = [HasVSX, HasOnlySwappingMemOps] in
3120b57cec5SDimitry Andric    def LXVW4X : XX1Form_memOp<31, 780,
3130b57cec5SDimitry Andric                         (outs vsrc:$XT), (ins memrr:$src),
3140b57cec5SDimitry Andric                         "lxvw4x $XT, $src", IIC_LdStLFD,
3150b57cec5SDimitry Andric                         []>;
3160b57cec5SDimitry Andric  } // mayLoad
3170b57cec5SDimitry Andric
3180b57cec5SDimitry Andric  // Store indexed instructions
3190b57cec5SDimitry Andric  let mayStore = 1, mayLoad = 0 in {
3200b57cec5SDimitry Andric    let CodeSize = 3 in
3210b57cec5SDimitry Andric    def STXSDX : XX1Form_memOp<31, 716,
3220b57cec5SDimitry Andric                        (outs), (ins vsfrc:$XT, memrr:$dst),
3230b57cec5SDimitry Andric                        "stxsdx $XT, $dst", IIC_LdStSTFD,
3240b57cec5SDimitry Andric                        []>;
3250b57cec5SDimitry Andric
3260b57cec5SDimitry Andric    // Pseudo instruction XFSTOREf64  will be expanded to STXSDX or STFDX later
3270b57cec5SDimitry Andric    let CodeSize = 3 in
3280b57cec5SDimitry Andric      def XFSTOREf64 : PseudoXFormMemOp<(outs), (ins vsfrc:$XT, memrr:$dst),
3290b57cec5SDimitry Andric                              "#XFSTOREf64",
330fe6060f1SDimitry Andric                              [(store f64:$XT, XForm:$dst)]>;
3310b57cec5SDimitry Andric
3320b57cec5SDimitry Andric    let Predicates = [HasVSX, HasOnlySwappingMemOps] in {
3330b57cec5SDimitry Andric    // The behaviour of this instruction is endianness-specific so we provide no
3340b57cec5SDimitry Andric    // pattern to match it without considering endianness.
3350b57cec5SDimitry Andric    def STXVD2X : XX1Form_memOp<31, 972,
3360b57cec5SDimitry Andric                         (outs), (ins vsrc:$XT, memrr:$dst),
3370b57cec5SDimitry Andric                         "stxvd2x $XT, $dst", IIC_LdStSTFD,
3380b57cec5SDimitry Andric                         []>;
3390b57cec5SDimitry Andric
3400b57cec5SDimitry Andric    def STXVW4X : XX1Form_memOp<31, 908,
3410b57cec5SDimitry Andric                         (outs), (ins vsrc:$XT, memrr:$dst),
3420b57cec5SDimitry Andric                         "stxvw4x $XT, $dst", IIC_LdStSTFD,
3430b57cec5SDimitry Andric                         []>;
3440b57cec5SDimitry Andric    }
3450b57cec5SDimitry Andric  } // mayStore
3460b57cec5SDimitry Andric
347e8d8bef9SDimitry Andric  let mayRaiseFPException = 1 in {
348e8d8bef9SDimitry Andric  let Uses = [RM] in {
3490b57cec5SDimitry Andric  // Add/Mul Instructions
3500b57cec5SDimitry Andric  let isCommutable = 1 in {
3510b57cec5SDimitry Andric    def XSADDDP : XX3Form<60, 32,
3520b57cec5SDimitry Andric                          (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
3530b57cec5SDimitry Andric                          "xsadddp $XT, $XA, $XB", IIC_VecFP,
3545ffd83dbSDimitry Andric                          [(set f64:$XT, (any_fadd f64:$XA, f64:$XB))]>;
3550b57cec5SDimitry Andric    def XSMULDP : XX3Form<60, 48,
3560b57cec5SDimitry Andric                          (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
3570b57cec5SDimitry Andric                          "xsmuldp $XT, $XA, $XB", IIC_VecFP,
3585ffd83dbSDimitry Andric                          [(set f64:$XT, (any_fmul f64:$XA, f64:$XB))]>;
3590b57cec5SDimitry Andric
3600b57cec5SDimitry Andric    def XVADDDP : XX3Form<60, 96,
3610b57cec5SDimitry Andric                          (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
3620b57cec5SDimitry Andric                          "xvadddp $XT, $XA, $XB", IIC_VecFP,
3635ffd83dbSDimitry Andric                          [(set v2f64:$XT, (any_fadd v2f64:$XA, v2f64:$XB))]>;
3640b57cec5SDimitry Andric
3650b57cec5SDimitry Andric    def XVADDSP : XX3Form<60, 64,
3660b57cec5SDimitry Andric                          (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
3670b57cec5SDimitry Andric                          "xvaddsp $XT, $XA, $XB", IIC_VecFP,
3685ffd83dbSDimitry Andric                          [(set v4f32:$XT, (any_fadd v4f32:$XA, v4f32:$XB))]>;
3690b57cec5SDimitry Andric
3700b57cec5SDimitry Andric    def XVMULDP : XX3Form<60, 112,
3710b57cec5SDimitry Andric                          (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
3720b57cec5SDimitry Andric                          "xvmuldp $XT, $XA, $XB", IIC_VecFP,
3735ffd83dbSDimitry Andric                          [(set v2f64:$XT, (any_fmul v2f64:$XA, v2f64:$XB))]>;
3740b57cec5SDimitry Andric
3750b57cec5SDimitry Andric    def XVMULSP : XX3Form<60, 80,
3760b57cec5SDimitry Andric                          (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
3770b57cec5SDimitry Andric                          "xvmulsp $XT, $XA, $XB", IIC_VecFP,
3785ffd83dbSDimitry Andric                          [(set v4f32:$XT, (any_fmul v4f32:$XA, v4f32:$XB))]>;
3790b57cec5SDimitry Andric  }
3800b57cec5SDimitry Andric
3810b57cec5SDimitry Andric  // Subtract Instructions
3820b57cec5SDimitry Andric  def XSSUBDP : XX3Form<60, 40,
3830b57cec5SDimitry Andric                        (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
3840b57cec5SDimitry Andric                        "xssubdp $XT, $XA, $XB", IIC_VecFP,
3855ffd83dbSDimitry Andric                        [(set f64:$XT, (any_fsub f64:$XA, f64:$XB))]>;
3860b57cec5SDimitry Andric
3870b57cec5SDimitry Andric  def XVSUBDP : XX3Form<60, 104,
3880b57cec5SDimitry Andric                        (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
3890b57cec5SDimitry Andric                        "xvsubdp $XT, $XA, $XB", IIC_VecFP,
3905ffd83dbSDimitry Andric                        [(set v2f64:$XT, (any_fsub v2f64:$XA, v2f64:$XB))]>;
3910b57cec5SDimitry Andric  def XVSUBSP : XX3Form<60, 72,
3920b57cec5SDimitry Andric                        (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
3930b57cec5SDimitry Andric                        "xvsubsp $XT, $XA, $XB", IIC_VecFP,
3945ffd83dbSDimitry Andric                        [(set v4f32:$XT, (any_fsub v4f32:$XA, v4f32:$XB))]>;
3950b57cec5SDimitry Andric
3960b57cec5SDimitry Andric  // FMA Instructions
3970b57cec5SDimitry Andric  let BaseName = "XSMADDADP" in {
3980b57cec5SDimitry Andric  let isCommutable = 1 in
3990b57cec5SDimitry Andric  def XSMADDADP : XX3Form<60, 33,
4000b57cec5SDimitry Andric                          (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
4010b57cec5SDimitry Andric                          "xsmaddadp $XT, $XA, $XB", IIC_VecFP,
4025ffd83dbSDimitry Andric                          [(set f64:$XT, (any_fma f64:$XA, f64:$XB, f64:$XTi))]>,
4030b57cec5SDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
4040b57cec5SDimitry Andric                          AltVSXFMARel;
4050b57cec5SDimitry Andric  let IsVSXFMAAlt = 1 in
4060b57cec5SDimitry Andric  def XSMADDMDP : XX3Form<60, 41,
4070b57cec5SDimitry Andric                          (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
4080b57cec5SDimitry Andric                          "xsmaddmdp $XT, $XA, $XB", IIC_VecFP, []>,
4090b57cec5SDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
4100b57cec5SDimitry Andric                          AltVSXFMARel;
4110b57cec5SDimitry Andric  }
4120b57cec5SDimitry Andric
4130b57cec5SDimitry Andric  let BaseName = "XSMSUBADP" in {
4140b57cec5SDimitry Andric  let isCommutable = 1 in
4150b57cec5SDimitry Andric  def XSMSUBADP : XX3Form<60, 49,
4160b57cec5SDimitry Andric                          (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
4170b57cec5SDimitry Andric                          "xsmsubadp $XT, $XA, $XB", IIC_VecFP,
4185ffd83dbSDimitry Andric                          [(set f64:$XT, (any_fma f64:$XA, f64:$XB, (fneg f64:$XTi)))]>,
4190b57cec5SDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
4200b57cec5SDimitry Andric                          AltVSXFMARel;
4210b57cec5SDimitry Andric  let IsVSXFMAAlt = 1 in
4220b57cec5SDimitry Andric  def XSMSUBMDP : XX3Form<60, 57,
4230b57cec5SDimitry Andric                          (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
4240b57cec5SDimitry Andric                          "xsmsubmdp $XT, $XA, $XB", IIC_VecFP, []>,
4250b57cec5SDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
4260b57cec5SDimitry Andric                          AltVSXFMARel;
4270b57cec5SDimitry Andric  }
4280b57cec5SDimitry Andric
4290b57cec5SDimitry Andric  let BaseName = "XSNMADDADP" in {
4300b57cec5SDimitry Andric  let isCommutable = 1 in
4310b57cec5SDimitry Andric  def XSNMADDADP : XX3Form<60, 161,
4320b57cec5SDimitry Andric                          (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
4330b57cec5SDimitry Andric                          "xsnmaddadp $XT, $XA, $XB", IIC_VecFP,
4345ffd83dbSDimitry Andric                          [(set f64:$XT, (fneg (any_fma f64:$XA, f64:$XB, f64:$XTi)))]>,
4350b57cec5SDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
4360b57cec5SDimitry Andric                          AltVSXFMARel;
4370b57cec5SDimitry Andric  let IsVSXFMAAlt = 1 in
4380b57cec5SDimitry Andric  def XSNMADDMDP : XX3Form<60, 169,
4390b57cec5SDimitry Andric                          (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
4400b57cec5SDimitry Andric                          "xsnmaddmdp $XT, $XA, $XB", IIC_VecFP, []>,
4410b57cec5SDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
4420b57cec5SDimitry Andric                          AltVSXFMARel;
4430b57cec5SDimitry Andric  }
4440b57cec5SDimitry Andric
4450b57cec5SDimitry Andric  let BaseName = "XSNMSUBADP" in {
4460b57cec5SDimitry Andric  let isCommutable = 1 in
4470b57cec5SDimitry Andric  def XSNMSUBADP : XX3Form<60, 177,
4480b57cec5SDimitry Andric                          (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
4490b57cec5SDimitry Andric                          "xsnmsubadp $XT, $XA, $XB", IIC_VecFP,
4505ffd83dbSDimitry Andric                          [(set f64:$XT, (fneg (any_fma f64:$XA, f64:$XB, (fneg f64:$XTi))))]>,
4510b57cec5SDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
4520b57cec5SDimitry Andric                          AltVSXFMARel;
4530b57cec5SDimitry Andric  let IsVSXFMAAlt = 1 in
4540b57cec5SDimitry Andric  def XSNMSUBMDP : XX3Form<60, 185,
4550b57cec5SDimitry Andric                          (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
4560b57cec5SDimitry Andric                          "xsnmsubmdp $XT, $XA, $XB", IIC_VecFP, []>,
4570b57cec5SDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
4580b57cec5SDimitry Andric                          AltVSXFMARel;
4590b57cec5SDimitry Andric  }
4600b57cec5SDimitry Andric
4610b57cec5SDimitry Andric  let BaseName = "XVMADDADP" in {
4620b57cec5SDimitry Andric  let isCommutable = 1 in
4630b57cec5SDimitry Andric  def XVMADDADP : XX3Form<60, 97,
4640b57cec5SDimitry Andric                          (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
4650b57cec5SDimitry Andric                          "xvmaddadp $XT, $XA, $XB", IIC_VecFP,
4665ffd83dbSDimitry Andric                          [(set v2f64:$XT, (any_fma v2f64:$XA, v2f64:$XB, v2f64:$XTi))]>,
4670b57cec5SDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
4680b57cec5SDimitry Andric                          AltVSXFMARel;
4690b57cec5SDimitry Andric  let IsVSXFMAAlt = 1 in
4700b57cec5SDimitry Andric  def XVMADDMDP : XX3Form<60, 105,
4710b57cec5SDimitry Andric                          (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
4720b57cec5SDimitry Andric                          "xvmaddmdp $XT, $XA, $XB", IIC_VecFP, []>,
4730b57cec5SDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
4740b57cec5SDimitry Andric                          AltVSXFMARel;
4750b57cec5SDimitry Andric  }
4760b57cec5SDimitry Andric
4770b57cec5SDimitry Andric  let BaseName = "XVMADDASP" in {
4780b57cec5SDimitry Andric  let isCommutable = 1 in
4790b57cec5SDimitry Andric  def XVMADDASP : XX3Form<60, 65,
4800b57cec5SDimitry Andric                          (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
4810b57cec5SDimitry Andric                          "xvmaddasp $XT, $XA, $XB", IIC_VecFP,
4825ffd83dbSDimitry Andric                          [(set v4f32:$XT, (any_fma v4f32:$XA, v4f32:$XB, v4f32:$XTi))]>,
4830b57cec5SDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
4840b57cec5SDimitry Andric                          AltVSXFMARel;
4850b57cec5SDimitry Andric  let IsVSXFMAAlt = 1 in
4860b57cec5SDimitry Andric  def XVMADDMSP : XX3Form<60, 73,
4870b57cec5SDimitry Andric                          (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
4880b57cec5SDimitry Andric                          "xvmaddmsp $XT, $XA, $XB", IIC_VecFP, []>,
4890b57cec5SDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
4900b57cec5SDimitry Andric                          AltVSXFMARel;
4910b57cec5SDimitry Andric  }
4920b57cec5SDimitry Andric
4930b57cec5SDimitry Andric  let BaseName = "XVMSUBADP" in {
4940b57cec5SDimitry Andric  let isCommutable = 1 in
4950b57cec5SDimitry Andric  def XVMSUBADP : XX3Form<60, 113,
4960b57cec5SDimitry Andric                          (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
4970b57cec5SDimitry Andric                          "xvmsubadp $XT, $XA, $XB", IIC_VecFP,
4985ffd83dbSDimitry Andric                          [(set v2f64:$XT, (any_fma v2f64:$XA, v2f64:$XB, (fneg v2f64:$XTi)))]>,
4990b57cec5SDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
5000b57cec5SDimitry Andric                          AltVSXFMARel;
5010b57cec5SDimitry Andric  let IsVSXFMAAlt = 1 in
5020b57cec5SDimitry Andric  def XVMSUBMDP : XX3Form<60, 121,
5030b57cec5SDimitry Andric                          (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
5040b57cec5SDimitry Andric                          "xvmsubmdp $XT, $XA, $XB", IIC_VecFP, []>,
5050b57cec5SDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
5060b57cec5SDimitry Andric                          AltVSXFMARel;
5070b57cec5SDimitry Andric  }
5080b57cec5SDimitry Andric
5090b57cec5SDimitry Andric  let BaseName = "XVMSUBASP" in {
5100b57cec5SDimitry Andric  let isCommutable = 1 in
5110b57cec5SDimitry Andric  def XVMSUBASP : XX3Form<60, 81,
5120b57cec5SDimitry Andric                          (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
5130b57cec5SDimitry Andric                          "xvmsubasp $XT, $XA, $XB", IIC_VecFP,
5145ffd83dbSDimitry Andric                          [(set v4f32:$XT, (any_fma v4f32:$XA, v4f32:$XB, (fneg v4f32:$XTi)))]>,
5150b57cec5SDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
5160b57cec5SDimitry Andric                          AltVSXFMARel;
5170b57cec5SDimitry Andric  let IsVSXFMAAlt = 1 in
5180b57cec5SDimitry Andric  def XVMSUBMSP : XX3Form<60, 89,
5190b57cec5SDimitry Andric                          (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
5200b57cec5SDimitry Andric                          "xvmsubmsp $XT, $XA, $XB", IIC_VecFP, []>,
5210b57cec5SDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
5220b57cec5SDimitry Andric                          AltVSXFMARel;
5230b57cec5SDimitry Andric  }
5240b57cec5SDimitry Andric
5250b57cec5SDimitry Andric  let BaseName = "XVNMADDADP" in {
5260b57cec5SDimitry Andric  let isCommutable = 1 in
5270b57cec5SDimitry Andric  def XVNMADDADP : XX3Form<60, 225,
5280b57cec5SDimitry Andric                          (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
5290b57cec5SDimitry Andric                          "xvnmaddadp $XT, $XA, $XB", IIC_VecFP,
5305ffd83dbSDimitry Andric                          [(set v2f64:$XT, (fneg (any_fma v2f64:$XA, v2f64:$XB, v2f64:$XTi)))]>,
5310b57cec5SDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
5320b57cec5SDimitry Andric                          AltVSXFMARel;
5330b57cec5SDimitry Andric  let IsVSXFMAAlt = 1 in
5340b57cec5SDimitry Andric  def XVNMADDMDP : XX3Form<60, 233,
5350b57cec5SDimitry Andric                          (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
5360b57cec5SDimitry Andric                          "xvnmaddmdp $XT, $XA, $XB", IIC_VecFP, []>,
5370b57cec5SDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
5380b57cec5SDimitry Andric                          AltVSXFMARel;
5390b57cec5SDimitry Andric  }
5400b57cec5SDimitry Andric
5410b57cec5SDimitry Andric  let BaseName = "XVNMADDASP" in {
5420b57cec5SDimitry Andric  let isCommutable = 1 in
5430b57cec5SDimitry Andric  def XVNMADDASP : XX3Form<60, 193,
5440b57cec5SDimitry Andric                          (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
5450b57cec5SDimitry Andric                          "xvnmaddasp $XT, $XA, $XB", IIC_VecFP,
5460b57cec5SDimitry Andric                          [(set v4f32:$XT, (fneg (fma v4f32:$XA, v4f32:$XB, v4f32:$XTi)))]>,
5470b57cec5SDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
5480b57cec5SDimitry Andric                          AltVSXFMARel;
5490b57cec5SDimitry Andric  let IsVSXFMAAlt = 1 in
5500b57cec5SDimitry Andric  def XVNMADDMSP : XX3Form<60, 201,
5510b57cec5SDimitry Andric                          (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
5520b57cec5SDimitry Andric                          "xvnmaddmsp $XT, $XA, $XB", IIC_VecFP, []>,
5530b57cec5SDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
5540b57cec5SDimitry Andric                          AltVSXFMARel;
5550b57cec5SDimitry Andric  }
5560b57cec5SDimitry Andric
5570b57cec5SDimitry Andric  let BaseName = "XVNMSUBADP" in {
5580b57cec5SDimitry Andric  let isCommutable = 1 in
5590b57cec5SDimitry Andric  def XVNMSUBADP : XX3Form<60, 241,
5600b57cec5SDimitry Andric                          (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
5610b57cec5SDimitry Andric                          "xvnmsubadp $XT, $XA, $XB", IIC_VecFP,
5625ffd83dbSDimitry Andric                          [(set v2f64:$XT, (fneg (any_fma v2f64:$XA, v2f64:$XB, (fneg v2f64:$XTi))))]>,
5630b57cec5SDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
5640b57cec5SDimitry Andric                          AltVSXFMARel;
5650b57cec5SDimitry Andric  let IsVSXFMAAlt = 1 in
5660b57cec5SDimitry Andric  def XVNMSUBMDP : XX3Form<60, 249,
5670b57cec5SDimitry Andric                          (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
5680b57cec5SDimitry Andric                          "xvnmsubmdp $XT, $XA, $XB", IIC_VecFP, []>,
5690b57cec5SDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
5700b57cec5SDimitry Andric                          AltVSXFMARel;
5710b57cec5SDimitry Andric  }
5720b57cec5SDimitry Andric
5730b57cec5SDimitry Andric  let BaseName = "XVNMSUBASP" in {
5740b57cec5SDimitry Andric  let isCommutable = 1 in
5750b57cec5SDimitry Andric  def XVNMSUBASP : XX3Form<60, 209,
5760b57cec5SDimitry Andric                          (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
5770b57cec5SDimitry Andric                          "xvnmsubasp $XT, $XA, $XB", IIC_VecFP,
5785ffd83dbSDimitry Andric                          [(set v4f32:$XT, (fneg (any_fma v4f32:$XA, v4f32:$XB, (fneg v4f32:$XTi))))]>,
5790b57cec5SDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
5800b57cec5SDimitry Andric                          AltVSXFMARel;
5810b57cec5SDimitry Andric  let IsVSXFMAAlt = 1 in
5820b57cec5SDimitry Andric  def XVNMSUBMSP : XX3Form<60, 217,
5830b57cec5SDimitry Andric                          (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
5840b57cec5SDimitry Andric                          "xvnmsubmsp $XT, $XA, $XB", IIC_VecFP, []>,
5850b57cec5SDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
5860b57cec5SDimitry Andric                          AltVSXFMARel;
5870b57cec5SDimitry Andric  }
5880b57cec5SDimitry Andric
5890b57cec5SDimitry Andric  // Division Instructions
5900b57cec5SDimitry Andric  def XSDIVDP : XX3Form<60, 56,
5910b57cec5SDimitry Andric                        (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
5920b57cec5SDimitry Andric                        "xsdivdp $XT, $XA, $XB", IIC_FPDivD,
5935ffd83dbSDimitry Andric                        [(set f64:$XT, (any_fdiv f64:$XA, f64:$XB))]>;
5940b57cec5SDimitry Andric  def XSSQRTDP : XX2Form<60, 75,
5950b57cec5SDimitry Andric                        (outs vsfrc:$XT), (ins vsfrc:$XB),
5960b57cec5SDimitry Andric                        "xssqrtdp $XT, $XB", IIC_FPSqrtD,
5975ffd83dbSDimitry Andric                        [(set f64:$XT, (any_fsqrt f64:$XB))]>;
5980b57cec5SDimitry Andric
5990b57cec5SDimitry Andric  def XSREDP : XX2Form<60, 90,
6000b57cec5SDimitry Andric                        (outs vsfrc:$XT), (ins vsfrc:$XB),
6010b57cec5SDimitry Andric                        "xsredp $XT, $XB", IIC_VecFP,
6020b57cec5SDimitry Andric                        [(set f64:$XT, (PPCfre f64:$XB))]>;
6030b57cec5SDimitry Andric  def XSRSQRTEDP : XX2Form<60, 74,
6040b57cec5SDimitry Andric                           (outs vsfrc:$XT), (ins vsfrc:$XB),
6050b57cec5SDimitry Andric                           "xsrsqrtedp $XT, $XB", IIC_VecFP,
6060b57cec5SDimitry Andric                           [(set f64:$XT, (PPCfrsqrte f64:$XB))]>;
6070b57cec5SDimitry Andric
608e8d8bef9SDimitry Andric  let mayRaiseFPException = 0 in {
6090b57cec5SDimitry Andric  def XSTDIVDP : XX3Form_1<60, 61,
6100b57cec5SDimitry Andric                         (outs crrc:$crD), (ins vsfrc:$XA, vsfrc:$XB),
6110b57cec5SDimitry Andric                         "xstdivdp $crD, $XA, $XB", IIC_FPCompare, []>;
6120b57cec5SDimitry Andric  def XSTSQRTDP : XX2Form_1<60, 106,
6130b57cec5SDimitry Andric                          (outs crrc:$crD), (ins vsfrc:$XB),
614e8d8bef9SDimitry Andric                          "xstsqrtdp $crD, $XB", IIC_FPCompare,
615e8d8bef9SDimitry Andric                          [(set i32:$crD, (PPCftsqrt f64:$XB))]>;
616e8d8bef9SDimitry Andric  def XVTDIVDP : XX3Form_1<60, 125,
617e8d8bef9SDimitry Andric                         (outs crrc:$crD), (ins vsrc:$XA, vsrc:$XB),
618e8d8bef9SDimitry Andric                         "xvtdivdp $crD, $XA, $XB", IIC_FPCompare, []>;
619e8d8bef9SDimitry Andric  def XVTDIVSP : XX3Form_1<60, 93,
620e8d8bef9SDimitry Andric                         (outs crrc:$crD), (ins vsrc:$XA, vsrc:$XB),
621e8d8bef9SDimitry Andric                         "xvtdivsp $crD, $XA, $XB", IIC_FPCompare, []>;
622e8d8bef9SDimitry Andric
623e8d8bef9SDimitry Andric  def XVTSQRTDP : XX2Form_1<60, 234,
624e8d8bef9SDimitry Andric                          (outs crrc:$crD), (ins vsrc:$XB),
625e8d8bef9SDimitry Andric                          "xvtsqrtdp $crD, $XB", IIC_FPCompare,
626e8d8bef9SDimitry Andric                          [(set i32:$crD, (PPCftsqrt v2f64:$XB))]>;
627e8d8bef9SDimitry Andric  def XVTSQRTSP : XX2Form_1<60, 170,
628e8d8bef9SDimitry Andric                          (outs crrc:$crD), (ins vsrc:$XB),
629e8d8bef9SDimitry Andric                          "xvtsqrtsp $crD, $XB", IIC_FPCompare,
630e8d8bef9SDimitry Andric                          [(set i32:$crD, (PPCftsqrt v4f32:$XB))]>;
631e8d8bef9SDimitry Andric  }
6320b57cec5SDimitry Andric
6330b57cec5SDimitry Andric  def XVDIVDP : XX3Form<60, 120,
6340b57cec5SDimitry Andric                        (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
6350b57cec5SDimitry Andric                        "xvdivdp $XT, $XA, $XB", IIC_FPDivD,
6365ffd83dbSDimitry Andric                        [(set v2f64:$XT, (any_fdiv v2f64:$XA, v2f64:$XB))]>;
6370b57cec5SDimitry Andric  def XVDIVSP : XX3Form<60, 88,
6380b57cec5SDimitry Andric                        (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
6390b57cec5SDimitry Andric                        "xvdivsp $XT, $XA, $XB", IIC_FPDivS,
6405ffd83dbSDimitry Andric                        [(set v4f32:$XT, (any_fdiv v4f32:$XA, v4f32:$XB))]>;
6410b57cec5SDimitry Andric
6420b57cec5SDimitry Andric  def XVSQRTDP : XX2Form<60, 203,
6430b57cec5SDimitry Andric                        (outs vsrc:$XT), (ins vsrc:$XB),
6440b57cec5SDimitry Andric                        "xvsqrtdp $XT, $XB", IIC_FPSqrtD,
6455ffd83dbSDimitry Andric                        [(set v2f64:$XT, (any_fsqrt v2f64:$XB))]>;
6460b57cec5SDimitry Andric  def XVSQRTSP : XX2Form<60, 139,
6470b57cec5SDimitry Andric                        (outs vsrc:$XT), (ins vsrc:$XB),
6480b57cec5SDimitry Andric                        "xvsqrtsp $XT, $XB", IIC_FPSqrtS,
6495ffd83dbSDimitry Andric                        [(set v4f32:$XT, (any_fsqrt v4f32:$XB))]>;
6500b57cec5SDimitry Andric
6510b57cec5SDimitry Andric  def XVREDP : XX2Form<60, 218,
6520b57cec5SDimitry Andric                        (outs vsrc:$XT), (ins vsrc:$XB),
6530b57cec5SDimitry Andric                        "xvredp $XT, $XB", IIC_VecFP,
6540b57cec5SDimitry Andric                        [(set v2f64:$XT, (PPCfre v2f64:$XB))]>;
6550b57cec5SDimitry Andric  def XVRESP : XX2Form<60, 154,
6560b57cec5SDimitry Andric                        (outs vsrc:$XT), (ins vsrc:$XB),
6570b57cec5SDimitry Andric                        "xvresp $XT, $XB", IIC_VecFP,
6580b57cec5SDimitry Andric                        [(set v4f32:$XT, (PPCfre v4f32:$XB))]>;
6590b57cec5SDimitry Andric
6600b57cec5SDimitry Andric  def XVRSQRTEDP : XX2Form<60, 202,
6610b57cec5SDimitry Andric                           (outs vsrc:$XT), (ins vsrc:$XB),
6620b57cec5SDimitry Andric                           "xvrsqrtedp $XT, $XB", IIC_VecFP,
6630b57cec5SDimitry Andric                           [(set v2f64:$XT, (PPCfrsqrte v2f64:$XB))]>;
6640b57cec5SDimitry Andric  def XVRSQRTESP : XX2Form<60, 138,
6650b57cec5SDimitry Andric                           (outs vsrc:$XT), (ins vsrc:$XB),
6660b57cec5SDimitry Andric                           "xvrsqrtesp $XT, $XB", IIC_VecFP,
6670b57cec5SDimitry Andric                           [(set v4f32:$XT, (PPCfrsqrte v4f32:$XB))]>;
6680b57cec5SDimitry Andric
6690b57cec5SDimitry Andric  // Compare Instructions
6700b57cec5SDimitry Andric  def XSCMPODP : XX3Form_1<60, 43,
6710b57cec5SDimitry Andric                           (outs crrc:$crD), (ins vsfrc:$XA, vsfrc:$XB),
6720b57cec5SDimitry Andric                           "xscmpodp $crD, $XA, $XB", IIC_FPCompare, []>;
6730b57cec5SDimitry Andric  def XSCMPUDP : XX3Form_1<60, 35,
6740b57cec5SDimitry Andric                           (outs crrc:$crD), (ins vsfrc:$XA, vsfrc:$XB),
6750b57cec5SDimitry Andric                           "xscmpudp $crD, $XA, $XB", IIC_FPCompare, []>;
6760b57cec5SDimitry Andric
6770b57cec5SDimitry Andric  defm XVCMPEQDP : XX3Form_Rcr<60, 99,
6780b57cec5SDimitry Andric                             "xvcmpeqdp", "$XT, $XA, $XB", IIC_VecFPCompare,
6790b57cec5SDimitry Andric                             int_ppc_vsx_xvcmpeqdp, v2i64, v2f64>;
6800b57cec5SDimitry Andric  defm XVCMPEQSP : XX3Form_Rcr<60, 67,
6810b57cec5SDimitry Andric                             "xvcmpeqsp", "$XT, $XA, $XB", IIC_VecFPCompare,
6820b57cec5SDimitry Andric                             int_ppc_vsx_xvcmpeqsp, v4i32, v4f32>;
6830b57cec5SDimitry Andric  defm XVCMPGEDP : XX3Form_Rcr<60, 115,
6840b57cec5SDimitry Andric                             "xvcmpgedp", "$XT, $XA, $XB", IIC_VecFPCompare,
6850b57cec5SDimitry Andric                             int_ppc_vsx_xvcmpgedp, v2i64, v2f64>;
6860b57cec5SDimitry Andric  defm XVCMPGESP : XX3Form_Rcr<60, 83,
6870b57cec5SDimitry Andric                             "xvcmpgesp", "$XT, $XA, $XB", IIC_VecFPCompare,
6880b57cec5SDimitry Andric                             int_ppc_vsx_xvcmpgesp, v4i32, v4f32>;
6890b57cec5SDimitry Andric  defm XVCMPGTDP : XX3Form_Rcr<60, 107,
6900b57cec5SDimitry Andric                             "xvcmpgtdp", "$XT, $XA, $XB", IIC_VecFPCompare,
6910b57cec5SDimitry Andric                             int_ppc_vsx_xvcmpgtdp, v2i64, v2f64>;
6920b57cec5SDimitry Andric  defm XVCMPGTSP : XX3Form_Rcr<60, 75,
6930b57cec5SDimitry Andric                             "xvcmpgtsp", "$XT, $XA, $XB", IIC_VecFPCompare,
6940b57cec5SDimitry Andric                             int_ppc_vsx_xvcmpgtsp, v4i32, v4f32>;
6950b57cec5SDimitry Andric
6960b57cec5SDimitry Andric  // Move Instructions
697e8d8bef9SDimitry Andric  let mayRaiseFPException = 0 in {
6980b57cec5SDimitry Andric  def XSABSDP : XX2Form<60, 345,
6990b57cec5SDimitry Andric                      (outs vsfrc:$XT), (ins vsfrc:$XB),
7000b57cec5SDimitry Andric                      "xsabsdp $XT, $XB", IIC_VecFP,
7010b57cec5SDimitry Andric                      [(set f64:$XT, (fabs f64:$XB))]>;
7020b57cec5SDimitry Andric  def XSNABSDP : XX2Form<60, 361,
7030b57cec5SDimitry Andric                      (outs vsfrc:$XT), (ins vsfrc:$XB),
7040b57cec5SDimitry Andric                      "xsnabsdp $XT, $XB", IIC_VecFP,
7050b57cec5SDimitry Andric                      [(set f64:$XT, (fneg (fabs f64:$XB)))]>;
706*81ad6265SDimitry Andric  let isCodeGenOnly = 1 in
707*81ad6265SDimitry Andric  def XSNABSDPs : XX2Form<60, 361,
708*81ad6265SDimitry Andric                      (outs vssrc:$XT), (ins vssrc:$XB),
709*81ad6265SDimitry Andric                      "xsnabsdp $XT, $XB", IIC_VecFP,
710*81ad6265SDimitry Andric                      [(set f32:$XT, (fneg (fabs f32:$XB)))]>;
7110b57cec5SDimitry Andric  def XSNEGDP : XX2Form<60, 377,
7120b57cec5SDimitry Andric                      (outs vsfrc:$XT), (ins vsfrc:$XB),
7130b57cec5SDimitry Andric                      "xsnegdp $XT, $XB", IIC_VecFP,
7140b57cec5SDimitry Andric                      [(set f64:$XT, (fneg f64:$XB))]>;
7150b57cec5SDimitry Andric  def XSCPSGNDP : XX3Form<60, 176,
7160b57cec5SDimitry Andric                      (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
7170b57cec5SDimitry Andric                      "xscpsgndp $XT, $XA, $XB", IIC_VecFP,
7180b57cec5SDimitry Andric                      [(set f64:$XT, (fcopysign f64:$XB, f64:$XA))]>;
7190b57cec5SDimitry Andric
7200b57cec5SDimitry Andric  def XVABSDP : XX2Form<60, 473,
7210b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
7220b57cec5SDimitry Andric                      "xvabsdp $XT, $XB", IIC_VecFP,
7230b57cec5SDimitry Andric                      [(set v2f64:$XT, (fabs v2f64:$XB))]>;
7240b57cec5SDimitry Andric
7250b57cec5SDimitry Andric  def XVABSSP : XX2Form<60, 409,
7260b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
7270b57cec5SDimitry Andric                      "xvabssp $XT, $XB", IIC_VecFP,
7280b57cec5SDimitry Andric                      [(set v4f32:$XT, (fabs v4f32:$XB))]>;
7290b57cec5SDimitry Andric
7300b57cec5SDimitry Andric  def XVCPSGNDP : XX3Form<60, 240,
7310b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
7320b57cec5SDimitry Andric                      "xvcpsgndp $XT, $XA, $XB", IIC_VecFP,
7330b57cec5SDimitry Andric                      [(set v2f64:$XT, (fcopysign v2f64:$XB, v2f64:$XA))]>;
7340b57cec5SDimitry Andric  def XVCPSGNSP : XX3Form<60, 208,
7350b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
7360b57cec5SDimitry Andric                      "xvcpsgnsp $XT, $XA, $XB", IIC_VecFP,
7370b57cec5SDimitry Andric                      [(set v4f32:$XT, (fcopysign v4f32:$XB, v4f32:$XA))]>;
7380b57cec5SDimitry Andric
7390b57cec5SDimitry Andric  def XVNABSDP : XX2Form<60, 489,
7400b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
7410b57cec5SDimitry Andric                      "xvnabsdp $XT, $XB", IIC_VecFP,
7420b57cec5SDimitry Andric                      [(set v2f64:$XT, (fneg (fabs v2f64:$XB)))]>;
7430b57cec5SDimitry Andric  def XVNABSSP : XX2Form<60, 425,
7440b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
7450b57cec5SDimitry Andric                      "xvnabssp $XT, $XB", IIC_VecFP,
7460b57cec5SDimitry Andric                      [(set v4f32:$XT, (fneg (fabs v4f32:$XB)))]>;
7470b57cec5SDimitry Andric
7480b57cec5SDimitry Andric  def XVNEGDP : XX2Form<60, 505,
7490b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
7500b57cec5SDimitry Andric                      "xvnegdp $XT, $XB", IIC_VecFP,
7510b57cec5SDimitry Andric                      [(set v2f64:$XT, (fneg v2f64:$XB))]>;
7520b57cec5SDimitry Andric  def XVNEGSP : XX2Form<60, 441,
7530b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
7540b57cec5SDimitry Andric                      "xvnegsp $XT, $XB", IIC_VecFP,
7550b57cec5SDimitry Andric                      [(set v4f32:$XT, (fneg v4f32:$XB))]>;
756e8d8bef9SDimitry Andric  }
7570b57cec5SDimitry Andric
7580b57cec5SDimitry Andric  // Conversion Instructions
7590b57cec5SDimitry Andric  def XSCVDPSP : XX2Form<60, 265,
7600b57cec5SDimitry Andric                      (outs vsfrc:$XT), (ins vsfrc:$XB),
7610b57cec5SDimitry Andric                      "xscvdpsp $XT, $XB", IIC_VecFP, []>;
7620b57cec5SDimitry Andric  def XSCVDPSXDS : XX2Form<60, 344,
7630b57cec5SDimitry Andric                      (outs vsfrc:$XT), (ins vsfrc:$XB),
7640b57cec5SDimitry Andric                      "xscvdpsxds $XT, $XB", IIC_VecFP,
765e8d8bef9SDimitry Andric                      [(set f64:$XT, (PPCany_fctidz f64:$XB))]>;
7660b57cec5SDimitry Andric  let isCodeGenOnly = 1 in
7670b57cec5SDimitry Andric  def XSCVDPSXDSs : XX2Form<60, 344,
7680b57cec5SDimitry Andric                      (outs vssrc:$XT), (ins vssrc:$XB),
7690b57cec5SDimitry Andric                      "xscvdpsxds $XT, $XB", IIC_VecFP,
770e8d8bef9SDimitry Andric                      [(set f32:$XT, (PPCany_fctidz f32:$XB))]>;
7710b57cec5SDimitry Andric  def XSCVDPSXWS : XX2Form<60, 88,
7720b57cec5SDimitry Andric                      (outs vsfrc:$XT), (ins vsfrc:$XB),
7730b57cec5SDimitry Andric                      "xscvdpsxws $XT, $XB", IIC_VecFP,
774e8d8bef9SDimitry Andric                      [(set f64:$XT, (PPCany_fctiwz f64:$XB))]>;
7750b57cec5SDimitry Andric  let isCodeGenOnly = 1 in
7760b57cec5SDimitry Andric  def XSCVDPSXWSs : XX2Form<60, 88,
7770b57cec5SDimitry Andric                      (outs vssrc:$XT), (ins vssrc:$XB),
7780b57cec5SDimitry Andric                      "xscvdpsxws $XT, $XB", IIC_VecFP,
779e8d8bef9SDimitry Andric                      [(set f32:$XT, (PPCany_fctiwz f32:$XB))]>;
7800b57cec5SDimitry Andric  def XSCVDPUXDS : XX2Form<60, 328,
7810b57cec5SDimitry Andric                      (outs vsfrc:$XT), (ins vsfrc:$XB),
7820b57cec5SDimitry Andric                      "xscvdpuxds $XT, $XB", IIC_VecFP,
783e8d8bef9SDimitry Andric                      [(set f64:$XT, (PPCany_fctiduz f64:$XB))]>;
7840b57cec5SDimitry Andric  let isCodeGenOnly = 1 in
7850b57cec5SDimitry Andric  def XSCVDPUXDSs : XX2Form<60, 328,
7860b57cec5SDimitry Andric                      (outs vssrc:$XT), (ins vssrc:$XB),
7870b57cec5SDimitry Andric                      "xscvdpuxds $XT, $XB", IIC_VecFP,
788e8d8bef9SDimitry Andric                      [(set f32:$XT, (PPCany_fctiduz f32:$XB))]>;
7890b57cec5SDimitry Andric  def XSCVDPUXWS : XX2Form<60, 72,
7900b57cec5SDimitry Andric                      (outs vsfrc:$XT), (ins vsfrc:$XB),
7910b57cec5SDimitry Andric                      "xscvdpuxws $XT, $XB", IIC_VecFP,
792e8d8bef9SDimitry Andric                      [(set f64:$XT, (PPCany_fctiwuz f64:$XB))]>;
7930b57cec5SDimitry Andric  let isCodeGenOnly = 1 in
7940b57cec5SDimitry Andric  def XSCVDPUXWSs : XX2Form<60, 72,
7950b57cec5SDimitry Andric                      (outs vssrc:$XT), (ins vssrc:$XB),
7960b57cec5SDimitry Andric                      "xscvdpuxws $XT, $XB", IIC_VecFP,
797e8d8bef9SDimitry Andric                      [(set f32:$XT, (PPCany_fctiwuz f32:$XB))]>;
7980b57cec5SDimitry Andric  def XSCVSPDP : XX2Form<60, 329,
7990b57cec5SDimitry Andric                      (outs vsfrc:$XT), (ins vsfrc:$XB),
8000b57cec5SDimitry Andric                      "xscvspdp $XT, $XB", IIC_VecFP, []>;
8010b57cec5SDimitry Andric  def XSCVSXDDP : XX2Form<60, 376,
8020b57cec5SDimitry Andric                      (outs vsfrc:$XT), (ins vsfrc:$XB),
8030b57cec5SDimitry Andric                      "xscvsxddp $XT, $XB", IIC_VecFP,
804e8d8bef9SDimitry Andric                      [(set f64:$XT, (PPCany_fcfid f64:$XB))]>;
8050b57cec5SDimitry Andric  def XSCVUXDDP : XX2Form<60, 360,
8060b57cec5SDimitry Andric                      (outs vsfrc:$XT), (ins vsfrc:$XB),
8070b57cec5SDimitry Andric                      "xscvuxddp $XT, $XB", IIC_VecFP,
808e8d8bef9SDimitry Andric                      [(set f64:$XT, (PPCany_fcfidu f64:$XB))]>;
8090b57cec5SDimitry Andric
8100b57cec5SDimitry Andric  def XVCVDPSP : XX2Form<60, 393,
8110b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
8120b57cec5SDimitry Andric                      "xvcvdpsp $XT, $XB", IIC_VecFP,
8130b57cec5SDimitry Andric                      [(set v4f32:$XT, (int_ppc_vsx_xvcvdpsp v2f64:$XB))]>;
8140b57cec5SDimitry Andric  def XVCVDPSXDS : XX2Form<60, 472,
8150b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
8160b57cec5SDimitry Andric                      "xvcvdpsxds $XT, $XB", IIC_VecFP,
817e8d8bef9SDimitry Andric                      [(set v2i64:$XT, (any_fp_to_sint v2f64:$XB))]>;
8180b57cec5SDimitry Andric  def XVCVDPSXWS : XX2Form<60, 216,
8190b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
8200b57cec5SDimitry Andric                      "xvcvdpsxws $XT, $XB", IIC_VecFP,
8210b57cec5SDimitry Andric                      [(set v4i32:$XT, (int_ppc_vsx_xvcvdpsxws v2f64:$XB))]>;
8220b57cec5SDimitry Andric  def XVCVDPUXDS : XX2Form<60, 456,
8230b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
8240b57cec5SDimitry Andric                      "xvcvdpuxds $XT, $XB", IIC_VecFP,
825e8d8bef9SDimitry Andric                      [(set v2i64:$XT, (any_fp_to_uint v2f64:$XB))]>;
8260b57cec5SDimitry Andric  def XVCVDPUXWS : XX2Form<60, 200,
8270b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
8280b57cec5SDimitry Andric                      "xvcvdpuxws $XT, $XB", IIC_VecFP,
8290b57cec5SDimitry Andric                      [(set v4i32:$XT, (int_ppc_vsx_xvcvdpuxws v2f64:$XB))]>;
8300b57cec5SDimitry Andric
8310b57cec5SDimitry Andric  def XVCVSPDP : XX2Form<60, 457,
8320b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
8330b57cec5SDimitry Andric                      "xvcvspdp $XT, $XB", IIC_VecFP,
8340b57cec5SDimitry Andric                      [(set v2f64:$XT, (int_ppc_vsx_xvcvspdp v4f32:$XB))]>;
8350b57cec5SDimitry Andric  def XVCVSPSXDS : XX2Form<60, 408,
8360b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
837fe6060f1SDimitry Andric                      "xvcvspsxds $XT, $XB", IIC_VecFP,
838fe6060f1SDimitry Andric                      [(set v2i64:$XT, (int_ppc_vsx_xvcvspsxds v4f32:$XB))]>;
8390b57cec5SDimitry Andric  def XVCVSPSXWS : XX2Form<60, 152,
8400b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
8410b57cec5SDimitry Andric                      "xvcvspsxws $XT, $XB", IIC_VecFP,
842e8d8bef9SDimitry Andric                      [(set v4i32:$XT, (any_fp_to_sint v4f32:$XB))]>;
8430b57cec5SDimitry Andric  def XVCVSPUXDS : XX2Form<60, 392,
8440b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
845fe6060f1SDimitry Andric                      "xvcvspuxds $XT, $XB", IIC_VecFP,
846fe6060f1SDimitry Andric                      [(set v2i64:$XT, (int_ppc_vsx_xvcvspuxds v4f32:$XB))]>;
8470b57cec5SDimitry Andric  def XVCVSPUXWS : XX2Form<60, 136,
8480b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
8490b57cec5SDimitry Andric                      "xvcvspuxws $XT, $XB", IIC_VecFP,
850e8d8bef9SDimitry Andric                      [(set v4i32:$XT, (any_fp_to_uint v4f32:$XB))]>;
8510b57cec5SDimitry Andric  def XVCVSXDDP : XX2Form<60, 504,
8520b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
8530b57cec5SDimitry Andric                      "xvcvsxddp $XT, $XB", IIC_VecFP,
854e8d8bef9SDimitry Andric                      [(set v2f64:$XT, (any_sint_to_fp v2i64:$XB))]>;
8550b57cec5SDimitry Andric  def XVCVSXDSP : XX2Form<60, 440,
8560b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
8570b57cec5SDimitry Andric                      "xvcvsxdsp $XT, $XB", IIC_VecFP,
8580b57cec5SDimitry Andric                      [(set v4f32:$XT, (int_ppc_vsx_xvcvsxdsp v2i64:$XB))]>;
8590b57cec5SDimitry Andric  def XVCVSXWSP : XX2Form<60, 184,
8600b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
8610b57cec5SDimitry Andric                      "xvcvsxwsp $XT, $XB", IIC_VecFP,
862e8d8bef9SDimitry Andric                      [(set v4f32:$XT, (any_sint_to_fp v4i32:$XB))]>;
8630b57cec5SDimitry Andric  def XVCVUXDDP : XX2Form<60, 488,
8640b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
8650b57cec5SDimitry Andric                      "xvcvuxddp $XT, $XB", IIC_VecFP,
866e8d8bef9SDimitry Andric                      [(set v2f64:$XT, (any_uint_to_fp v2i64:$XB))]>;
8670b57cec5SDimitry Andric  def XVCVUXDSP : XX2Form<60, 424,
8680b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
8690b57cec5SDimitry Andric                      "xvcvuxdsp $XT, $XB", IIC_VecFP,
8700b57cec5SDimitry Andric                      [(set v4f32:$XT, (int_ppc_vsx_xvcvuxdsp v2i64:$XB))]>;
871e8d8bef9SDimitry Andric  def XVCVUXWSP : XX2Form<60, 168,
872e8d8bef9SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
873e8d8bef9SDimitry Andric                      "xvcvuxwsp $XT, $XB", IIC_VecFP,
874e8d8bef9SDimitry Andric                      [(set v4f32:$XT, (any_uint_to_fp v4i32:$XB))]>;
875e8d8bef9SDimitry Andric
876e8d8bef9SDimitry Andric  let mayRaiseFPException = 0 in {
877e8d8bef9SDimitry Andric  def XVCVSXWDP : XX2Form<60, 248,
878e8d8bef9SDimitry Andric                    (outs vsrc:$XT), (ins vsrc:$XB),
879e8d8bef9SDimitry Andric                    "xvcvsxwdp $XT, $XB", IIC_VecFP,
880e8d8bef9SDimitry Andric                    [(set v2f64:$XT, (int_ppc_vsx_xvcvsxwdp v4i32:$XB))]>;
8810b57cec5SDimitry Andric  def XVCVUXWDP : XX2Form<60, 232,
8820b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
8830b57cec5SDimitry Andric                      "xvcvuxwdp $XT, $XB", IIC_VecFP,
8840b57cec5SDimitry Andric                      [(set v2f64:$XT, (int_ppc_vsx_xvcvuxwdp v4i32:$XB))]>;
885e8d8bef9SDimitry Andric  }
8860b57cec5SDimitry Andric
887e8d8bef9SDimitry Andric  // Rounding Instructions respecting current rounding mode
8880b57cec5SDimitry Andric  def XSRDPIC : XX2Form<60, 107,
8890b57cec5SDimitry Andric                      (outs vsfrc:$XT), (ins vsfrc:$XB),
890349cc55cSDimitry Andric                      "xsrdpic $XT, $XB", IIC_VecFP, []>;
8910b57cec5SDimitry Andric  def XVRDPIC : XX2Form<60, 235,
8920b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
893349cc55cSDimitry Andric                      "xvrdpic $XT, $XB", IIC_VecFP, []>;
8940b57cec5SDimitry Andric  def XVRSPIC : XX2Form<60, 171,
8950b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
896349cc55cSDimitry Andric                      "xvrspic $XT, $XB", IIC_VecFP, []>;
8970b57cec5SDimitry Andric  // Max/Min Instructions
8980b57cec5SDimitry Andric  let isCommutable = 1 in {
8990b57cec5SDimitry Andric  def XSMAXDP : XX3Form<60, 160,
9000b57cec5SDimitry Andric                        (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
9010b57cec5SDimitry Andric                        "xsmaxdp $XT, $XA, $XB", IIC_VecFP,
9020b57cec5SDimitry Andric                        [(set vsfrc:$XT,
9030b57cec5SDimitry Andric                              (int_ppc_vsx_xsmaxdp vsfrc:$XA, vsfrc:$XB))]>;
9040b57cec5SDimitry Andric  def XSMINDP : XX3Form<60, 168,
9050b57cec5SDimitry Andric                        (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
9060b57cec5SDimitry Andric                        "xsmindp $XT, $XA, $XB", IIC_VecFP,
9070b57cec5SDimitry Andric                        [(set vsfrc:$XT,
9080b57cec5SDimitry Andric                              (int_ppc_vsx_xsmindp vsfrc:$XA, vsfrc:$XB))]>;
9090b57cec5SDimitry Andric
9100b57cec5SDimitry Andric  def XVMAXDP : XX3Form<60, 224,
9110b57cec5SDimitry Andric                        (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
9120b57cec5SDimitry Andric                        "xvmaxdp $XT, $XA, $XB", IIC_VecFP,
9130b57cec5SDimitry Andric                        [(set vsrc:$XT,
9140b57cec5SDimitry Andric                              (int_ppc_vsx_xvmaxdp vsrc:$XA, vsrc:$XB))]>;
9150b57cec5SDimitry Andric  def XVMINDP : XX3Form<60, 232,
9160b57cec5SDimitry Andric                        (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
9170b57cec5SDimitry Andric                        "xvmindp $XT, $XA, $XB", IIC_VecFP,
9180b57cec5SDimitry Andric                        [(set vsrc:$XT,
9190b57cec5SDimitry Andric                              (int_ppc_vsx_xvmindp vsrc:$XA, vsrc:$XB))]>;
9200b57cec5SDimitry Andric
9210b57cec5SDimitry Andric  def XVMAXSP : XX3Form<60, 192,
9220b57cec5SDimitry Andric                        (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
9230b57cec5SDimitry Andric                        "xvmaxsp $XT, $XA, $XB", IIC_VecFP,
9240b57cec5SDimitry Andric                        [(set vsrc:$XT,
9250b57cec5SDimitry Andric                              (int_ppc_vsx_xvmaxsp vsrc:$XA, vsrc:$XB))]>;
9260b57cec5SDimitry Andric  def XVMINSP : XX3Form<60, 200,
9270b57cec5SDimitry Andric                        (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
9280b57cec5SDimitry Andric                        "xvminsp $XT, $XA, $XB", IIC_VecFP,
9290b57cec5SDimitry Andric                        [(set vsrc:$XT,
9300b57cec5SDimitry Andric                              (int_ppc_vsx_xvminsp vsrc:$XA, vsrc:$XB))]>;
9310b57cec5SDimitry Andric  } // isCommutable
932e8d8bef9SDimitry Andric  } // Uses = [RM]
933e8d8bef9SDimitry Andric
934e8d8bef9SDimitry Andric  // Rounding Instructions with static direction.
935e8d8bef9SDimitry Andric  def XSRDPI : XX2Form<60, 73,
936e8d8bef9SDimitry Andric                      (outs vsfrc:$XT), (ins vsfrc:$XB),
937e8d8bef9SDimitry Andric                      "xsrdpi $XT, $XB", IIC_VecFP,
938e8d8bef9SDimitry Andric                      [(set f64:$XT, (any_fround f64:$XB))]>;
939e8d8bef9SDimitry Andric  def XSRDPIM : XX2Form<60, 121,
940e8d8bef9SDimitry Andric                      (outs vsfrc:$XT), (ins vsfrc:$XB),
941e8d8bef9SDimitry Andric                      "xsrdpim $XT, $XB", IIC_VecFP,
942e8d8bef9SDimitry Andric                      [(set f64:$XT, (any_ffloor f64:$XB))]>;
943e8d8bef9SDimitry Andric  def XSRDPIP : XX2Form<60, 105,
944e8d8bef9SDimitry Andric                      (outs vsfrc:$XT), (ins vsfrc:$XB),
945e8d8bef9SDimitry Andric                      "xsrdpip $XT, $XB", IIC_VecFP,
946e8d8bef9SDimitry Andric                      [(set f64:$XT, (any_fceil f64:$XB))]>;
947e8d8bef9SDimitry Andric  def XSRDPIZ : XX2Form<60, 89,
948e8d8bef9SDimitry Andric                      (outs vsfrc:$XT), (ins vsfrc:$XB),
949e8d8bef9SDimitry Andric                      "xsrdpiz $XT, $XB", IIC_VecFP,
950e8d8bef9SDimitry Andric                      [(set f64:$XT, (any_ftrunc f64:$XB))]>;
951e8d8bef9SDimitry Andric
952e8d8bef9SDimitry Andric  def XVRDPI : XX2Form<60, 201,
953e8d8bef9SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
954e8d8bef9SDimitry Andric                      "xvrdpi $XT, $XB", IIC_VecFP,
955e8d8bef9SDimitry Andric                      [(set v2f64:$XT, (any_fround v2f64:$XB))]>;
956e8d8bef9SDimitry Andric  def XVRDPIM : XX2Form<60, 249,
957e8d8bef9SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
958e8d8bef9SDimitry Andric                      "xvrdpim $XT, $XB", IIC_VecFP,
959e8d8bef9SDimitry Andric                      [(set v2f64:$XT, (any_ffloor v2f64:$XB))]>;
960e8d8bef9SDimitry Andric  def XVRDPIP : XX2Form<60, 233,
961e8d8bef9SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
962e8d8bef9SDimitry Andric                      "xvrdpip $XT, $XB", IIC_VecFP,
963e8d8bef9SDimitry Andric                      [(set v2f64:$XT, (any_fceil v2f64:$XB))]>;
964e8d8bef9SDimitry Andric  def XVRDPIZ : XX2Form<60, 217,
965e8d8bef9SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
966e8d8bef9SDimitry Andric                      "xvrdpiz $XT, $XB", IIC_VecFP,
967e8d8bef9SDimitry Andric                      [(set v2f64:$XT, (any_ftrunc v2f64:$XB))]>;
968e8d8bef9SDimitry Andric
969e8d8bef9SDimitry Andric  def XVRSPI : XX2Form<60, 137,
970e8d8bef9SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
971e8d8bef9SDimitry Andric                      "xvrspi $XT, $XB", IIC_VecFP,
972e8d8bef9SDimitry Andric                      [(set v4f32:$XT, (any_fround v4f32:$XB))]>;
973e8d8bef9SDimitry Andric  def XVRSPIM : XX2Form<60, 185,
974e8d8bef9SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
975e8d8bef9SDimitry Andric                      "xvrspim $XT, $XB", IIC_VecFP,
976e8d8bef9SDimitry Andric                      [(set v4f32:$XT, (any_ffloor v4f32:$XB))]>;
977e8d8bef9SDimitry Andric  def XVRSPIP : XX2Form<60, 169,
978e8d8bef9SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
979e8d8bef9SDimitry Andric                      "xvrspip $XT, $XB", IIC_VecFP,
980e8d8bef9SDimitry Andric                      [(set v4f32:$XT, (any_fceil v4f32:$XB))]>;
981e8d8bef9SDimitry Andric  def XVRSPIZ : XX2Form<60, 153,
982e8d8bef9SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XB),
983e8d8bef9SDimitry Andric                      "xvrspiz $XT, $XB", IIC_VecFP,
984e8d8bef9SDimitry Andric                      [(set v4f32:$XT, (any_ftrunc v4f32:$XB))]>;
985e8d8bef9SDimitry Andric  } // mayRaiseFPException
9860b57cec5SDimitry Andric
9870b57cec5SDimitry Andric  // Logical Instructions
9880b57cec5SDimitry Andric  let isCommutable = 1 in
9890b57cec5SDimitry Andric  def XXLAND : XX3Form<60, 130,
9900b57cec5SDimitry Andric                       (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
9910b57cec5SDimitry Andric                       "xxland $XT, $XA, $XB", IIC_VecGeneral,
9920b57cec5SDimitry Andric                       [(set v4i32:$XT, (and v4i32:$XA, v4i32:$XB))]>;
9930b57cec5SDimitry Andric  def XXLANDC : XX3Form<60, 138,
9940b57cec5SDimitry Andric                        (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
9950b57cec5SDimitry Andric                        "xxlandc $XT, $XA, $XB", IIC_VecGeneral,
9960b57cec5SDimitry Andric                        [(set v4i32:$XT, (and v4i32:$XA,
997fe6060f1SDimitry Andric                                              (vnot v4i32:$XB)))]>;
9980b57cec5SDimitry Andric  let isCommutable = 1 in {
9990b57cec5SDimitry Andric  def XXLNOR : XX3Form<60, 162,
10000b57cec5SDimitry Andric                       (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
10010b57cec5SDimitry Andric                       "xxlnor $XT, $XA, $XB", IIC_VecGeneral,
1002fe6060f1SDimitry Andric                       [(set v4i32:$XT, (vnot (or v4i32:$XA,
10030b57cec5SDimitry Andric                                               v4i32:$XB)))]>;
10040b57cec5SDimitry Andric  def XXLOR : XX3Form<60, 146,
10050b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
10060b57cec5SDimitry Andric                      "xxlor $XT, $XA, $XB", IIC_VecGeneral,
10070b57cec5SDimitry Andric                      [(set v4i32:$XT, (or v4i32:$XA, v4i32:$XB))]>;
10080b57cec5SDimitry Andric  let isCodeGenOnly = 1 in
10090b57cec5SDimitry Andric  def XXLORf: XX3Form<60, 146,
10100b57cec5SDimitry Andric                      (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
10110b57cec5SDimitry Andric                      "xxlor $XT, $XA, $XB", IIC_VecGeneral, []>;
10120b57cec5SDimitry Andric  def XXLXOR : XX3Form<60, 154,
10130b57cec5SDimitry Andric                       (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
10140b57cec5SDimitry Andric                       "xxlxor $XT, $XA, $XB", IIC_VecGeneral,
10150b57cec5SDimitry Andric                       [(set v4i32:$XT, (xor v4i32:$XA, v4i32:$XB))]>;
10160b57cec5SDimitry Andric  } // isCommutable
10170b57cec5SDimitry Andric
10180b57cec5SDimitry Andric  let isCodeGenOnly = 1, isMoveImm = 1, isAsCheapAsAMove = 1,
10190b57cec5SDimitry Andric      isReMaterializable = 1 in {
10208bcb0991SDimitry Andric    def XXLXORz : XX3Form_SameOp<60, 154, (outs vsrc:$XT), (ins),
10210b57cec5SDimitry Andric                       "xxlxor $XT, $XT, $XT", IIC_VecGeneral,
10220b57cec5SDimitry Andric                       [(set v4i32:$XT, (v4i32 immAllZerosV))]>;
10238bcb0991SDimitry Andric    def XXLXORdpz : XX3Form_SameOp<60, 154,
10240b57cec5SDimitry Andric                         (outs vsfrc:$XT), (ins),
10250b57cec5SDimitry Andric                         "xxlxor $XT, $XT, $XT", IIC_VecGeneral,
10260b57cec5SDimitry Andric                         [(set f64:$XT, (fpimm0))]>;
10278bcb0991SDimitry Andric    def XXLXORspz : XX3Form_SameOp<60, 154,
10280b57cec5SDimitry Andric                         (outs vssrc:$XT), (ins),
10290b57cec5SDimitry Andric                         "xxlxor $XT, $XT, $XT", IIC_VecGeneral,
10300b57cec5SDimitry Andric                         [(set f32:$XT, (fpimm0))]>;
10310b57cec5SDimitry Andric  }
10320b57cec5SDimitry Andric
10330b57cec5SDimitry Andric  // Permutation Instructions
10340b57cec5SDimitry Andric  def XXMRGHW : XX3Form<60, 18,
10350b57cec5SDimitry Andric                       (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
10360b57cec5SDimitry Andric                       "xxmrghw $XT, $XA, $XB", IIC_VecPerm, []>;
10370b57cec5SDimitry Andric  def XXMRGLW : XX3Form<60, 50,
10380b57cec5SDimitry Andric                       (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
10390b57cec5SDimitry Andric                       "xxmrglw $XT, $XA, $XB", IIC_VecPerm, []>;
10400b57cec5SDimitry Andric
10410b57cec5SDimitry Andric  def XXPERMDI : XX3Form_2<60, 10,
10420b57cec5SDimitry Andric                       (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB, u2imm:$DM),
10430b57cec5SDimitry Andric                       "xxpermdi $XT, $XA, $XB, $DM", IIC_VecPerm,
10440b57cec5SDimitry Andric                       [(set v2i64:$XT, (PPCxxpermdi v2i64:$XA, v2i64:$XB,
10450b57cec5SDimitry Andric                         imm32SExt16:$DM))]>;
10460b57cec5SDimitry Andric  let isCodeGenOnly = 1 in
1047349cc55cSDimitry Andric  // Note that the input register class for `$XA` of XXPERMDIs is `vsfrc` which
1048349cc55cSDimitry Andric  // is not the same with the input register class(`vsrc`) of XXPERMDI instruction.
1049349cc55cSDimitry Andric  // We did this on purpose because:
1050349cc55cSDimitry Andric  // 1: The input is primarily for loads that load a partial vector(LFIWZX,
1051349cc55cSDimitry Andric  //    etc.), no need for SUBREG_TO_REG.
1052349cc55cSDimitry Andric  // 2: With `vsfrc` register class, in the final assembly, float registers
1053349cc55cSDimitry Andric  //    like `f0` are used instead of vector scalar register like `vs0`. This
1054349cc55cSDimitry Andric  //    helps readability.
10550b57cec5SDimitry Andric  def XXPERMDIs : XX3Form_2s<60, 10, (outs vsrc:$XT), (ins vsfrc:$XA, u2imm:$DM),
10560b57cec5SDimitry Andric                             "xxpermdi $XT, $XA, $XA, $DM", IIC_VecPerm, []>;
10570b57cec5SDimitry Andric  def XXSEL : XX4Form<60, 3,
10580b57cec5SDimitry Andric                      (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB, vsrc:$XC),
10590b57cec5SDimitry Andric                      "xxsel $XT, $XA, $XB, $XC", IIC_VecPerm, []>;
10600b57cec5SDimitry Andric
10610b57cec5SDimitry Andric  def XXSLDWI : XX3Form_2<60, 2,
10620b57cec5SDimitry Andric                       (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB, u2imm:$SHW),
10630b57cec5SDimitry Andric                       "xxsldwi $XT, $XA, $XB, $SHW", IIC_VecPerm,
10640b57cec5SDimitry Andric                       [(set v4i32:$XT, (PPCvecshl v4i32:$XA, v4i32:$XB,
10650b57cec5SDimitry Andric                                                  imm32SExt16:$SHW))]>;
10660b57cec5SDimitry Andric
10670b57cec5SDimitry Andric  let isCodeGenOnly = 1 in
10680b57cec5SDimitry Andric  def XXSLDWIs : XX3Form_2s<60, 2,
10690b57cec5SDimitry Andric                       (outs vsrc:$XT), (ins vsfrc:$XA, u2imm:$SHW),
10700b57cec5SDimitry Andric                       "xxsldwi $XT, $XA, $XA, $SHW", IIC_VecPerm, []>;
10710b57cec5SDimitry Andric
10720b57cec5SDimitry Andric  def XXSPLTW : XX2Form_2<60, 164,
10730b57cec5SDimitry Andric                       (outs vsrc:$XT), (ins vsrc:$XB, u2imm:$UIM),
10740b57cec5SDimitry Andric                       "xxspltw $XT, $XB, $UIM", IIC_VecPerm,
10750b57cec5SDimitry Andric                       [(set v4i32:$XT,
10760b57cec5SDimitry Andric                             (PPCxxsplt v4i32:$XB, imm32SExt16:$UIM))]>;
10770b57cec5SDimitry Andric  let isCodeGenOnly = 1 in
10780b57cec5SDimitry Andric  def XXSPLTWs : XX2Form_2<60, 164,
10790b57cec5SDimitry Andric                       (outs vsrc:$XT), (ins vsfrc:$XB, u2imm:$UIM),
10800b57cec5SDimitry Andric                       "xxspltw $XT, $XB, $UIM", IIC_VecPerm, []>;
10810b57cec5SDimitry Andric
10825ffd83dbSDimitry Andric// The following VSX instructions were introduced in Power ISA 2.07
10835ffd83dbSDimitry Andriclet Predicates = [HasVSX, HasP8Vector] in {
10845ffd83dbSDimitry Andric  let isCommutable = 1 in {
10855ffd83dbSDimitry Andric    def XXLEQV : XX3Form<60, 186,
10865ffd83dbSDimitry Andric                         (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
10875ffd83dbSDimitry Andric                         "xxleqv $XT, $XA, $XB", IIC_VecGeneral,
1088fe6060f1SDimitry Andric                         [(set v4i32:$XT, (vnot (xor v4i32:$XA, v4i32:$XB)))]>;
10895ffd83dbSDimitry Andric    def XXLNAND : XX3Form<60, 178,
10905ffd83dbSDimitry Andric                          (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
10915ffd83dbSDimitry Andric                          "xxlnand $XT, $XA, $XB", IIC_VecGeneral,
1092fe6060f1SDimitry Andric                          [(set v4i32:$XT, (vnot (and v4i32:$XA, v4i32:$XB)))]>;
10935ffd83dbSDimitry Andric  } // isCommutable
10940b57cec5SDimitry Andric
10955ffd83dbSDimitry Andric  let isCodeGenOnly = 1, isMoveImm = 1, isAsCheapAsAMove = 1,
10965ffd83dbSDimitry Andric      isReMaterializable = 1 in {
10975ffd83dbSDimitry Andric    def XXLEQVOnes : XX3Form_SameOp<60, 186, (outs vsrc:$XT), (ins),
10985ffd83dbSDimitry Andric                         "xxleqv $XT, $XT, $XT", IIC_VecGeneral,
10995ffd83dbSDimitry Andric                         [(set v4i32:$XT, (bitconvert (v16i8 immAllOnesV)))]>;
11005ffd83dbSDimitry Andric  }
11015ffd83dbSDimitry Andric
11025ffd83dbSDimitry Andric  def XXLORC : XX3Form<60, 170,
11035ffd83dbSDimitry Andric                       (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
11045ffd83dbSDimitry Andric                       "xxlorc $XT, $XA, $XB", IIC_VecGeneral,
1105fe6060f1SDimitry Andric                       [(set v4i32:$XT, (or v4i32:$XA, (vnot v4i32:$XB)))]>;
11065ffd83dbSDimitry Andric
11075ffd83dbSDimitry Andric  // VSX scalar loads introduced in ISA 2.07
11085ffd83dbSDimitry Andric  let mayLoad = 1, mayStore = 0 in {
11095ffd83dbSDimitry Andric    let CodeSize = 3 in
11105ffd83dbSDimitry Andric    def LXSSPX : XX1Form_memOp<31, 524, (outs vssrc:$XT), (ins memrr:$src),
11115ffd83dbSDimitry Andric                         "lxsspx $XT, $src", IIC_LdStLFD, []>;
11125ffd83dbSDimitry Andric    def LXSIWAX : XX1Form_memOp<31, 76, (outs vsfrc:$XT), (ins memrr:$src),
11135ffd83dbSDimitry Andric                          "lxsiwax $XT, $src", IIC_LdStLFD, []>;
11145ffd83dbSDimitry Andric    def LXSIWZX : XX1Form_memOp<31, 12, (outs vsfrc:$XT), (ins memrr:$src),
11155ffd83dbSDimitry Andric                          "lxsiwzx $XT, $src", IIC_LdStLFD, []>;
11165ffd83dbSDimitry Andric
11175ffd83dbSDimitry Andric    // Pseudo instruction XFLOADf32 will be expanded to LXSSPX or LFSX later
11185ffd83dbSDimitry Andric    let CodeSize = 3 in
11195ffd83dbSDimitry Andric    def XFLOADf32  : PseudoXFormMemOp<(outs vssrc:$XT), (ins memrr:$src),
11205ffd83dbSDimitry Andric                            "#XFLOADf32",
1121fe6060f1SDimitry Andric                            [(set f32:$XT, (load XForm:$src))]>;
11225ffd83dbSDimitry Andric    // Pseudo instruction LIWAX will be expanded to LXSIWAX or LFIWAX later
11235ffd83dbSDimitry Andric    def LIWAX : PseudoXFormMemOp<(outs vsfrc:$XT), (ins memrr:$src),
11245ffd83dbSDimitry Andric                       "#LIWAX",
1125fe6060f1SDimitry Andric                       [(set f64:$XT, (PPClfiwax ForceXForm:$src))]>;
11265ffd83dbSDimitry Andric    // Pseudo instruction LIWZX will be expanded to LXSIWZX or LFIWZX later
11275ffd83dbSDimitry Andric    def LIWZX : PseudoXFormMemOp<(outs vsfrc:$XT), (ins memrr:$src),
11285ffd83dbSDimitry Andric                       "#LIWZX",
1129fe6060f1SDimitry Andric                       [(set f64:$XT, (PPClfiwzx ForceXForm:$src))]>;
11305ffd83dbSDimitry Andric  } // mayLoad
11315ffd83dbSDimitry Andric
11325ffd83dbSDimitry Andric  // VSX scalar stores introduced in ISA 2.07
11335ffd83dbSDimitry Andric  let mayStore = 1, mayLoad = 0 in {
11345ffd83dbSDimitry Andric    let CodeSize = 3 in
11355ffd83dbSDimitry Andric    def STXSSPX : XX1Form_memOp<31, 652, (outs), (ins vssrc:$XT, memrr:$dst),
11365ffd83dbSDimitry Andric                          "stxsspx $XT, $dst", IIC_LdStSTFD, []>;
11375ffd83dbSDimitry Andric    def STXSIWX : XX1Form_memOp<31, 140, (outs), (ins vsfrc:$XT, memrr:$dst),
11385ffd83dbSDimitry Andric                          "stxsiwx $XT, $dst", IIC_LdStSTFD, []>;
11395ffd83dbSDimitry Andric
11405ffd83dbSDimitry Andric    // Pseudo instruction XFSTOREf32 will be expanded to STXSSPX or STFSX later
11415ffd83dbSDimitry Andric    let CodeSize = 3 in
11425ffd83dbSDimitry Andric    def XFSTOREf32 : PseudoXFormMemOp<(outs), (ins vssrc:$XT, memrr:$dst),
11435ffd83dbSDimitry Andric                            "#XFSTOREf32",
1144fe6060f1SDimitry Andric                            [(store f32:$XT, XForm:$dst)]>;
11455ffd83dbSDimitry Andric    // Pseudo instruction STIWX will be expanded to STXSIWX or STFIWX later
11465ffd83dbSDimitry Andric    def STIWX : PseudoXFormMemOp<(outs), (ins vsfrc:$XT, memrr:$dst),
11475ffd83dbSDimitry Andric                       "#STIWX",
1148fe6060f1SDimitry Andric                      [(PPCstfiwx f64:$XT, ForceXForm:$dst)]>;
11495ffd83dbSDimitry Andric  } // mayStore
11505ffd83dbSDimitry Andric
11515ffd83dbSDimitry Andric  // VSX Elementary Scalar FP arithmetic (SP)
11525ffd83dbSDimitry Andric  let mayRaiseFPException = 1 in {
11535ffd83dbSDimitry Andric  let isCommutable = 1 in {
11545ffd83dbSDimitry Andric    def XSADDSP : XX3Form<60, 0,
11555ffd83dbSDimitry Andric                          (outs vssrc:$XT), (ins vssrc:$XA, vssrc:$XB),
11565ffd83dbSDimitry Andric                          "xsaddsp $XT, $XA, $XB", IIC_VecFP,
11575ffd83dbSDimitry Andric                          [(set f32:$XT, (any_fadd f32:$XA, f32:$XB))]>;
11585ffd83dbSDimitry Andric    def XSMULSP : XX3Form<60, 16,
11595ffd83dbSDimitry Andric                          (outs vssrc:$XT), (ins vssrc:$XA, vssrc:$XB),
11605ffd83dbSDimitry Andric                          "xsmulsp $XT, $XA, $XB", IIC_VecFP,
11615ffd83dbSDimitry Andric                          [(set f32:$XT, (any_fmul f32:$XA, f32:$XB))]>;
11625ffd83dbSDimitry Andric  } // isCommutable
11635ffd83dbSDimitry Andric
11645ffd83dbSDimitry Andric  def XSSUBSP : XX3Form<60, 8,
11655ffd83dbSDimitry Andric                        (outs vssrc:$XT), (ins vssrc:$XA, vssrc:$XB),
11665ffd83dbSDimitry Andric                        "xssubsp $XT, $XA, $XB", IIC_VecFP,
11675ffd83dbSDimitry Andric                        [(set f32:$XT, (any_fsub f32:$XA, f32:$XB))]>;
11685ffd83dbSDimitry Andric  def XSDIVSP : XX3Form<60, 24,
11695ffd83dbSDimitry Andric                        (outs vssrc:$XT), (ins vssrc:$XA, vssrc:$XB),
11705ffd83dbSDimitry Andric                        "xsdivsp $XT, $XA, $XB", IIC_FPDivS,
11715ffd83dbSDimitry Andric                        [(set f32:$XT, (any_fdiv f32:$XA, f32:$XB))]>;
11725ffd83dbSDimitry Andric
11735ffd83dbSDimitry Andric  def XSRESP : XX2Form<60, 26,
11745ffd83dbSDimitry Andric                        (outs vssrc:$XT), (ins vssrc:$XB),
11755ffd83dbSDimitry Andric                        "xsresp $XT, $XB", IIC_VecFP,
11765ffd83dbSDimitry Andric                        [(set f32:$XT, (PPCfre f32:$XB))]>;
11775ffd83dbSDimitry Andric  // FIXME: Setting the hasSideEffects flag here to match current behaviour.
1178e8d8bef9SDimitry Andric  let hasSideEffects = 1 in
11795ffd83dbSDimitry Andric  def XSRSP : XX2Form<60, 281,
11805ffd83dbSDimitry Andric                        (outs vssrc:$XT), (ins vsfrc:$XB),
11815ffd83dbSDimitry Andric                        "xsrsp $XT, $XB", IIC_VecFP,
11825ffd83dbSDimitry Andric                        [(set f32:$XT, (any_fpround f64:$XB))]>;
11835ffd83dbSDimitry Andric  def XSSQRTSP : XX2Form<60, 11,
11845ffd83dbSDimitry Andric                        (outs vssrc:$XT), (ins vssrc:$XB),
11855ffd83dbSDimitry Andric                        "xssqrtsp $XT, $XB", IIC_FPSqrtS,
11865ffd83dbSDimitry Andric                        [(set f32:$XT, (any_fsqrt f32:$XB))]>;
11875ffd83dbSDimitry Andric  def XSRSQRTESP : XX2Form<60, 10,
11885ffd83dbSDimitry Andric                           (outs vssrc:$XT), (ins vssrc:$XB),
11895ffd83dbSDimitry Andric                           "xsrsqrtesp $XT, $XB", IIC_VecFP,
11905ffd83dbSDimitry Andric                           [(set f32:$XT, (PPCfrsqrte f32:$XB))]>;
11915ffd83dbSDimitry Andric
11925ffd83dbSDimitry Andric  // FMA Instructions
11935ffd83dbSDimitry Andric  let BaseName = "XSMADDASP" in {
11945ffd83dbSDimitry Andric  let isCommutable = 1 in
11955ffd83dbSDimitry Andric  def XSMADDASP : XX3Form<60, 1,
11965ffd83dbSDimitry Andric                          (outs vssrc:$XT),
11975ffd83dbSDimitry Andric                          (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
11985ffd83dbSDimitry Andric                          "xsmaddasp $XT, $XA, $XB", IIC_VecFP,
11995ffd83dbSDimitry Andric                          [(set f32:$XT, (any_fma f32:$XA, f32:$XB, f32:$XTi))]>,
12005ffd83dbSDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
12015ffd83dbSDimitry Andric                          AltVSXFMARel;
12025ffd83dbSDimitry Andric  // FIXME: Setting the hasSideEffects flag here to match current behaviour.
12035ffd83dbSDimitry Andric  let IsVSXFMAAlt = 1, hasSideEffects = 1 in
12045ffd83dbSDimitry Andric  def XSMADDMSP : XX3Form<60, 9,
12055ffd83dbSDimitry Andric                          (outs vssrc:$XT),
12065ffd83dbSDimitry Andric                          (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
12075ffd83dbSDimitry Andric                          "xsmaddmsp $XT, $XA, $XB", IIC_VecFP, []>,
12085ffd83dbSDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
12095ffd83dbSDimitry Andric                          AltVSXFMARel;
12105ffd83dbSDimitry Andric  }
12115ffd83dbSDimitry Andric
12125ffd83dbSDimitry Andric  let BaseName = "XSMSUBASP" in {
12135ffd83dbSDimitry Andric  let isCommutable = 1 in
12145ffd83dbSDimitry Andric  def XSMSUBASP : XX3Form<60, 17,
12155ffd83dbSDimitry Andric                          (outs vssrc:$XT),
12165ffd83dbSDimitry Andric                          (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
12175ffd83dbSDimitry Andric                          "xsmsubasp $XT, $XA, $XB", IIC_VecFP,
12185ffd83dbSDimitry Andric                          [(set f32:$XT, (any_fma f32:$XA, f32:$XB,
12195ffd83dbSDimitry Andric                                              (fneg f32:$XTi)))]>,
12205ffd83dbSDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
12215ffd83dbSDimitry Andric                          AltVSXFMARel;
12225ffd83dbSDimitry Andric  // FIXME: Setting the hasSideEffects flag here to match current behaviour.
12235ffd83dbSDimitry Andric  let IsVSXFMAAlt = 1, hasSideEffects = 1 in
12245ffd83dbSDimitry Andric  def XSMSUBMSP : XX3Form<60, 25,
12255ffd83dbSDimitry Andric                          (outs vssrc:$XT),
12265ffd83dbSDimitry Andric                          (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
12275ffd83dbSDimitry Andric                          "xsmsubmsp $XT, $XA, $XB", IIC_VecFP, []>,
12285ffd83dbSDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
12295ffd83dbSDimitry Andric                          AltVSXFMARel;
12305ffd83dbSDimitry Andric  }
12315ffd83dbSDimitry Andric
12325ffd83dbSDimitry Andric  let BaseName = "XSNMADDASP" in {
12335ffd83dbSDimitry Andric  let isCommutable = 1 in
12345ffd83dbSDimitry Andric  def XSNMADDASP : XX3Form<60, 129,
12355ffd83dbSDimitry Andric                          (outs vssrc:$XT),
12365ffd83dbSDimitry Andric                          (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
12375ffd83dbSDimitry Andric                          "xsnmaddasp $XT, $XA, $XB", IIC_VecFP,
12385ffd83dbSDimitry Andric                          [(set f32:$XT, (fneg (any_fma f32:$XA, f32:$XB,
12395ffd83dbSDimitry Andric                                                    f32:$XTi)))]>,
12405ffd83dbSDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
12415ffd83dbSDimitry Andric                          AltVSXFMARel;
12425ffd83dbSDimitry Andric  // FIXME: Setting the hasSideEffects flag here to match current behaviour.
12435ffd83dbSDimitry Andric  let IsVSXFMAAlt = 1, hasSideEffects = 1 in
12445ffd83dbSDimitry Andric  def XSNMADDMSP : XX3Form<60, 137,
12455ffd83dbSDimitry Andric                          (outs vssrc:$XT),
12465ffd83dbSDimitry Andric                          (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
12475ffd83dbSDimitry Andric                          "xsnmaddmsp $XT, $XA, $XB", IIC_VecFP, []>,
12485ffd83dbSDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
12495ffd83dbSDimitry Andric                          AltVSXFMARel;
12505ffd83dbSDimitry Andric  }
12515ffd83dbSDimitry Andric
12525ffd83dbSDimitry Andric  let BaseName = "XSNMSUBASP" in {
12535ffd83dbSDimitry Andric  let isCommutable = 1 in
12545ffd83dbSDimitry Andric  def XSNMSUBASP : XX3Form<60, 145,
12555ffd83dbSDimitry Andric                          (outs vssrc:$XT),
12565ffd83dbSDimitry Andric                          (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
12575ffd83dbSDimitry Andric                          "xsnmsubasp $XT, $XA, $XB", IIC_VecFP,
12585ffd83dbSDimitry Andric                          [(set f32:$XT, (fneg (any_fma f32:$XA, f32:$XB,
12595ffd83dbSDimitry Andric                                                    (fneg f32:$XTi))))]>,
12605ffd83dbSDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
12615ffd83dbSDimitry Andric                          AltVSXFMARel;
12625ffd83dbSDimitry Andric  // FIXME: Setting the hasSideEffects flag here to match current behaviour.
12635ffd83dbSDimitry Andric  let IsVSXFMAAlt = 1, hasSideEffects = 1 in
12645ffd83dbSDimitry Andric  def XSNMSUBMSP : XX3Form<60, 153,
12655ffd83dbSDimitry Andric                          (outs vssrc:$XT),
12665ffd83dbSDimitry Andric                          (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
12675ffd83dbSDimitry Andric                          "xsnmsubmsp $XT, $XA, $XB", IIC_VecFP, []>,
12685ffd83dbSDimitry Andric                          RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
12695ffd83dbSDimitry Andric                          AltVSXFMARel;
12705ffd83dbSDimitry Andric  }
12715ffd83dbSDimitry Andric
12725ffd83dbSDimitry Andric  // Single Precision Conversions (FP <-> INT)
12735ffd83dbSDimitry Andric  def XSCVSXDSP : XX2Form<60, 312,
12745ffd83dbSDimitry Andric                      (outs vssrc:$XT), (ins vsfrc:$XB),
12755ffd83dbSDimitry Andric                      "xscvsxdsp $XT, $XB", IIC_VecFP,
1276e8d8bef9SDimitry Andric                      [(set f32:$XT, (PPCany_fcfids f64:$XB))]>;
12775ffd83dbSDimitry Andric  def XSCVUXDSP : XX2Form<60, 296,
12785ffd83dbSDimitry Andric                      (outs vssrc:$XT), (ins vsfrc:$XB),
12795ffd83dbSDimitry Andric                      "xscvuxdsp $XT, $XB", IIC_VecFP,
1280e8d8bef9SDimitry Andric                      [(set f32:$XT, (PPCany_fcfidus f64:$XB))]>;
1281e8d8bef9SDimitry Andric  } // mayRaiseFPException
12825ffd83dbSDimitry Andric
12835ffd83dbSDimitry Andric  // Conversions between vector and scalar single precision
12845ffd83dbSDimitry Andric  def XSCVDPSPN : XX2Form<60, 267, (outs vsrc:$XT), (ins vssrc:$XB),
12855ffd83dbSDimitry Andric                          "xscvdpspn $XT, $XB", IIC_VecFP, []>;
12865ffd83dbSDimitry Andric  def XSCVSPDPN : XX2Form<60, 331, (outs vssrc:$XT), (ins vsrc:$XB),
12875ffd83dbSDimitry Andric                          "xscvspdpn $XT, $XB", IIC_VecFP, []>;
12885ffd83dbSDimitry Andric
12895ffd83dbSDimitry Andric  let Predicates = [HasVSX, HasDirectMove] in {
12905ffd83dbSDimitry Andric  // VSX direct move instructions
12915ffd83dbSDimitry Andric  def MFVSRD : XX1_RS6_RD5_XO<31, 51, (outs g8rc:$rA), (ins vsfrc:$XT),
12925ffd83dbSDimitry Andric                              "mfvsrd $rA, $XT", IIC_VecGeneral,
12935ffd83dbSDimitry Andric                              [(set i64:$rA, (PPCmfvsr f64:$XT))]>,
12945ffd83dbSDimitry Andric      Requires<[In64BitMode]>;
12955ffd83dbSDimitry Andric  // FIXME: Setting the hasSideEffects flag here to match current behaviour.
12965ffd83dbSDimitry Andric  let isCodeGenOnly = 1, hasSideEffects = 1 in
12975ffd83dbSDimitry Andric  def MFVRD : XX1_RS6_RD5_XO<31, 51, (outs g8rc:$rA), (ins vsrc:$XT),
12985ffd83dbSDimitry Andric                             "mfvsrd $rA, $XT", IIC_VecGeneral,
12995ffd83dbSDimitry Andric                             []>,
13005ffd83dbSDimitry Andric      Requires<[In64BitMode]>;
13015ffd83dbSDimitry Andric  def MFVSRWZ : XX1_RS6_RD5_XO<31, 115, (outs gprc:$rA), (ins vsfrc:$XT),
13025ffd83dbSDimitry Andric                               "mfvsrwz $rA, $XT", IIC_VecGeneral,
13035ffd83dbSDimitry Andric                               [(set i32:$rA, (PPCmfvsr f64:$XT))]>;
13045ffd83dbSDimitry Andric  // FIXME: Setting the hasSideEffects flag here to match current behaviour.
13055ffd83dbSDimitry Andric  let isCodeGenOnly = 1, hasSideEffects = 1 in
13065ffd83dbSDimitry Andric  def MFVRWZ : XX1_RS6_RD5_XO<31, 115, (outs gprc:$rA), (ins vsrc:$XT),
13075ffd83dbSDimitry Andric                               "mfvsrwz $rA, $XT", IIC_VecGeneral,
13085ffd83dbSDimitry Andric                               []>;
13095ffd83dbSDimitry Andric  def MTVSRD : XX1_RS6_RD5_XO<31, 179, (outs vsfrc:$XT), (ins g8rc:$rA),
13105ffd83dbSDimitry Andric                              "mtvsrd $XT, $rA", IIC_VecGeneral,
13115ffd83dbSDimitry Andric                              [(set f64:$XT, (PPCmtvsra i64:$rA))]>,
13125ffd83dbSDimitry Andric      Requires<[In64BitMode]>;
13135ffd83dbSDimitry Andric  // FIXME: Setting the hasSideEffects flag here to match current behaviour.
13145ffd83dbSDimitry Andric  let isCodeGenOnly = 1, hasSideEffects = 1 in
13155ffd83dbSDimitry Andric  def MTVRD : XX1_RS6_RD5_XO<31, 179, (outs vsrc:$XT), (ins g8rc:$rA),
13165ffd83dbSDimitry Andric                              "mtvsrd $XT, $rA", IIC_VecGeneral,
13175ffd83dbSDimitry Andric                              []>,
13185ffd83dbSDimitry Andric      Requires<[In64BitMode]>;
13195ffd83dbSDimitry Andric  def MTVSRWA : XX1_RS6_RD5_XO<31, 211, (outs vsfrc:$XT), (ins gprc:$rA),
13205ffd83dbSDimitry Andric                               "mtvsrwa $XT, $rA", IIC_VecGeneral,
13215ffd83dbSDimitry Andric                               [(set f64:$XT, (PPCmtvsra i32:$rA))]>;
13225ffd83dbSDimitry Andric  // FIXME: Setting the hasSideEffects flag here to match current behaviour.
13235ffd83dbSDimitry Andric  let isCodeGenOnly = 1, hasSideEffects = 1 in
13245ffd83dbSDimitry Andric  def MTVRWA : XX1_RS6_RD5_XO<31, 211, (outs vsrc:$XT), (ins gprc:$rA),
13255ffd83dbSDimitry Andric                               "mtvsrwa $XT, $rA", IIC_VecGeneral,
13265ffd83dbSDimitry Andric                               []>;
13275ffd83dbSDimitry Andric  def MTVSRWZ : XX1_RS6_RD5_XO<31, 243, (outs vsfrc:$XT), (ins gprc:$rA),
13285ffd83dbSDimitry Andric                               "mtvsrwz $XT, $rA", IIC_VecGeneral,
13295ffd83dbSDimitry Andric                               [(set f64:$XT, (PPCmtvsrz i32:$rA))]>;
13305ffd83dbSDimitry Andric  // FIXME: Setting the hasSideEffects flag here to match current behaviour.
13315ffd83dbSDimitry Andric  let isCodeGenOnly = 1, hasSideEffects = 1 in
13325ffd83dbSDimitry Andric  def MTVRWZ : XX1_RS6_RD5_XO<31, 243, (outs vsrc:$XT), (ins gprc:$rA),
13335ffd83dbSDimitry Andric                               "mtvsrwz $XT, $rA", IIC_VecGeneral,
13345ffd83dbSDimitry Andric                               []>;
13355ffd83dbSDimitry Andric  } // HasDirectMove
13365ffd83dbSDimitry Andric
13375ffd83dbSDimitry Andric} // HasVSX, HasP8Vector
13385ffd83dbSDimitry Andric
13395ffd83dbSDimitry Andriclet Predicates = [HasVSX, IsISA3_0, HasDirectMove] in {
13405ffd83dbSDimitry Andricdef MTVSRWS: XX1_RS6_RD5_XO<31, 403, (outs vsrc:$XT), (ins gprc:$rA),
13415ffd83dbSDimitry Andric                            "mtvsrws $XT, $rA", IIC_VecGeneral, []>;
13425ffd83dbSDimitry Andric
13435ffd83dbSDimitry Andricdef MTVSRDD: XX1Form<31, 435, (outs vsrc:$XT), (ins g8rc_nox0:$rA, g8rc:$rB),
13445ffd83dbSDimitry Andric                     "mtvsrdd $XT, $rA, $rB", IIC_VecGeneral,
13455ffd83dbSDimitry Andric                     []>, Requires<[In64BitMode]>;
13465ffd83dbSDimitry Andric
13475ffd83dbSDimitry Andricdef MFVSRLD: XX1_RS6_RD5_XO<31, 307, (outs g8rc:$rA), (ins vsrc:$XT),
13485ffd83dbSDimitry Andric                            "mfvsrld $rA, $XT", IIC_VecGeneral,
13495ffd83dbSDimitry Andric                            []>, Requires<[In64BitMode]>;
13505ffd83dbSDimitry Andric
13515ffd83dbSDimitry Andric} // HasVSX, IsISA3_0, HasDirectMove
13525ffd83dbSDimitry Andric
13535ffd83dbSDimitry Andriclet Predicates = [HasVSX, HasP9Vector] in {
13545ffd83dbSDimitry Andric  // Quad-Precision Scalar Move Instructions:
13555ffd83dbSDimitry Andric  // Copy Sign
13565ffd83dbSDimitry Andric  def XSCPSGNQP : X_VT5_VA5_VB5<63, 100, "xscpsgnqp",
13575ffd83dbSDimitry Andric                                [(set f128:$vT,
13585ffd83dbSDimitry Andric                                      (fcopysign f128:$vB, f128:$vA))]>;
13595ffd83dbSDimitry Andric
13605ffd83dbSDimitry Andric  // Absolute/Negative-Absolute/Negate
13615ffd83dbSDimitry Andric  def XSABSQP   : X_VT5_XO5_VB5<63,  0, 804, "xsabsqp",
13625ffd83dbSDimitry Andric                                [(set f128:$vT, (fabs f128:$vB))]>;
13635ffd83dbSDimitry Andric  def XSNABSQP  : X_VT5_XO5_VB5<63,  8, 804, "xsnabsqp",
13645ffd83dbSDimitry Andric                                [(set f128:$vT, (fneg (fabs f128:$vB)))]>;
13655ffd83dbSDimitry Andric  def XSNEGQP   : X_VT5_XO5_VB5<63, 16, 804, "xsnegqp",
13665ffd83dbSDimitry Andric                                [(set f128:$vT, (fneg f128:$vB))]>;
13675ffd83dbSDimitry Andric
13685ffd83dbSDimitry Andric  //===--------------------------------------------------------------------===//
13695ffd83dbSDimitry Andric  // Quad-Precision Scalar Floating-Point Arithmetic Instructions:
13705ffd83dbSDimitry Andric
13715ffd83dbSDimitry Andric  // Add/Divide/Multiply/Subtract
13725ffd83dbSDimitry Andric  let mayRaiseFPException = 1 in {
13735ffd83dbSDimitry Andric  let isCommutable = 1 in {
13745ffd83dbSDimitry Andric  def XSADDQP   : X_VT5_VA5_VB5   <63,   4, "xsaddqp",
13755ffd83dbSDimitry Andric                                   [(set f128:$vT, (any_fadd f128:$vA, f128:$vB))]>;
13765ffd83dbSDimitry Andric  def XSMULQP   : X_VT5_VA5_VB5   <63,  36, "xsmulqp",
13775ffd83dbSDimitry Andric                                   [(set f128:$vT, (any_fmul f128:$vA, f128:$vB))]>;
13785ffd83dbSDimitry Andric  }
13795ffd83dbSDimitry Andric  def XSSUBQP   : X_VT5_VA5_VB5   <63, 516, "xssubqp" ,
13805ffd83dbSDimitry Andric                                   [(set f128:$vT, (any_fsub f128:$vA, f128:$vB))]>;
13815ffd83dbSDimitry Andric  def XSDIVQP   : X_VT5_VA5_VB5   <63, 548, "xsdivqp",
13825ffd83dbSDimitry Andric                                   [(set f128:$vT, (any_fdiv f128:$vA, f128:$vB))]>;
13835ffd83dbSDimitry Andric  // Square-Root
13845ffd83dbSDimitry Andric  def XSSQRTQP  : X_VT5_XO5_VB5   <63, 27, 804, "xssqrtqp",
13855ffd83dbSDimitry Andric                                   [(set f128:$vT, (any_fsqrt f128:$vB))]>;
13865ffd83dbSDimitry Andric  // (Negative) Multiply-{Add/Subtract}
13875ffd83dbSDimitry Andric  def XSMADDQP : X_VT5_VA5_VB5_FMA <63, 388, "xsmaddqp",
13885ffd83dbSDimitry Andric                                    [(set f128:$vT,
13895ffd83dbSDimitry Andric                                          (any_fma f128:$vA, f128:$vB, f128:$vTi))]>;
13905ffd83dbSDimitry Andric  def XSMSUBQP  : X_VT5_VA5_VB5_FMA   <63, 420, "xsmsubqp"  ,
13915ffd83dbSDimitry Andric                                       [(set f128:$vT,
13925ffd83dbSDimitry Andric                                             (any_fma f128:$vA, f128:$vB,
13935ffd83dbSDimitry Andric                                                      (fneg f128:$vTi)))]>;
13945ffd83dbSDimitry Andric  def XSNMADDQP : X_VT5_VA5_VB5_FMA <63, 452, "xsnmaddqp",
13955ffd83dbSDimitry Andric                                     [(set f128:$vT,
13965ffd83dbSDimitry Andric                                           (fneg (any_fma f128:$vA, f128:$vB,
13975ffd83dbSDimitry Andric                                                          f128:$vTi)))]>;
13985ffd83dbSDimitry Andric  def XSNMSUBQP : X_VT5_VA5_VB5_FMA <63, 484, "xsnmsubqp",
13995ffd83dbSDimitry Andric                                     [(set f128:$vT,
14005ffd83dbSDimitry Andric                                           (fneg (any_fma f128:$vA, f128:$vB,
14015ffd83dbSDimitry Andric                                                          (fneg f128:$vTi))))]>;
14025ffd83dbSDimitry Andric
14035ffd83dbSDimitry Andric  let isCommutable = 1 in {
14045ffd83dbSDimitry Andric  def XSADDQPO : X_VT5_VA5_VB5_Ro<63, 4, "xsaddqpo",
14055ffd83dbSDimitry Andric                                  [(set f128:$vT,
14065ffd83dbSDimitry Andric                                  (int_ppc_addf128_round_to_odd
14075ffd83dbSDimitry Andric                                  f128:$vA, f128:$vB))]>;
14085ffd83dbSDimitry Andric  def XSMULQPO : X_VT5_VA5_VB5_Ro<63, 36, "xsmulqpo",
14095ffd83dbSDimitry Andric                                  [(set f128:$vT,
14105ffd83dbSDimitry Andric                                  (int_ppc_mulf128_round_to_odd
14115ffd83dbSDimitry Andric                                  f128:$vA, f128:$vB))]>;
14125ffd83dbSDimitry Andric  }
14135ffd83dbSDimitry Andric  def XSSUBQPO : X_VT5_VA5_VB5_Ro<63, 516, "xssubqpo",
14145ffd83dbSDimitry Andric                                  [(set f128:$vT,
14155ffd83dbSDimitry Andric                                  (int_ppc_subf128_round_to_odd
14165ffd83dbSDimitry Andric                                  f128:$vA, f128:$vB))]>;
14175ffd83dbSDimitry Andric  def XSDIVQPO : X_VT5_VA5_VB5_Ro<63, 548, "xsdivqpo",
14185ffd83dbSDimitry Andric                                  [(set f128:$vT,
14195ffd83dbSDimitry Andric                                  (int_ppc_divf128_round_to_odd
14205ffd83dbSDimitry Andric                                  f128:$vA, f128:$vB))]>;
14215ffd83dbSDimitry Andric  def XSSQRTQPO : X_VT5_XO5_VB5_Ro<63, 27, 804, "xssqrtqpo",
14225ffd83dbSDimitry Andric                                  [(set f128:$vT,
14235ffd83dbSDimitry Andric                                  (int_ppc_sqrtf128_round_to_odd f128:$vB))]>;
14245ffd83dbSDimitry Andric
14255ffd83dbSDimitry Andric
14265ffd83dbSDimitry Andric  def XSMADDQPO : X_VT5_VA5_VB5_FMA_Ro<63, 388, "xsmaddqpo",
14275ffd83dbSDimitry Andric                                      [(set f128:$vT,
14285ffd83dbSDimitry Andric                                      (int_ppc_fmaf128_round_to_odd
14295ffd83dbSDimitry Andric                                      f128:$vA,f128:$vB,f128:$vTi))]>;
14305ffd83dbSDimitry Andric
14315ffd83dbSDimitry Andric  def XSMSUBQPO : X_VT5_VA5_VB5_FMA_Ro<63, 420, "xsmsubqpo" ,
14325ffd83dbSDimitry Andric                                      [(set f128:$vT,
14335ffd83dbSDimitry Andric                                      (int_ppc_fmaf128_round_to_odd
14345ffd83dbSDimitry Andric                                      f128:$vA, f128:$vB, (fneg f128:$vTi)))]>;
14355ffd83dbSDimitry Andric  def XSNMADDQPO: X_VT5_VA5_VB5_FMA_Ro<63, 452, "xsnmaddqpo",
14365ffd83dbSDimitry Andric                                      [(set f128:$vT,
14375ffd83dbSDimitry Andric                                      (fneg (int_ppc_fmaf128_round_to_odd
14385ffd83dbSDimitry Andric                                      f128:$vA, f128:$vB, f128:$vTi)))]>;
14395ffd83dbSDimitry Andric  def XSNMSUBQPO: X_VT5_VA5_VB5_FMA_Ro<63, 484, "xsnmsubqpo",
14405ffd83dbSDimitry Andric                                      [(set f128:$vT,
14415ffd83dbSDimitry Andric                                      (fneg (int_ppc_fmaf128_round_to_odd
14425ffd83dbSDimitry Andric                                      f128:$vA, f128:$vB, (fneg f128:$vTi))))]>;
14435ffd83dbSDimitry Andric  } // mayRaiseFPException
14445ffd83dbSDimitry Andric
14455ffd83dbSDimitry Andric  // FIXME: Setting the hasSideEffects flag here to match current behaviour.
14465ffd83dbSDimitry Andric  // QP Compare Ordered/Unordered
14475ffd83dbSDimitry Andric  let hasSideEffects = 1 in {
14485ffd83dbSDimitry Andric    // DP/QP Compare Exponents
14495ffd83dbSDimitry Andric    def XSCMPEXPDP : XX3Form_1<60, 59,
14505ffd83dbSDimitry Andric                               (outs crrc:$crD), (ins vsfrc:$XA, vsfrc:$XB),
14515ffd83dbSDimitry Andric                               "xscmpexpdp $crD, $XA, $XB", IIC_FPCompare, []>;
14525ffd83dbSDimitry Andric    def XSCMPEXPQP : X_BF3_VA5_VB5<63, 164, "xscmpexpqp", []>;
14535ffd83dbSDimitry Andric
1454e8d8bef9SDimitry Andric    let mayRaiseFPException = 1 in {
1455e8d8bef9SDimitry Andric    def XSCMPOQP : X_BF3_VA5_VB5<63, 132, "xscmpoqp", []>;
1456e8d8bef9SDimitry Andric    def XSCMPUQP : X_BF3_VA5_VB5<63, 644, "xscmpuqp", []>;
1457e8d8bef9SDimitry Andric
14585ffd83dbSDimitry Andric    // DP Compare ==, >=, >, !=
14595ffd83dbSDimitry Andric    // Use vsrc for XT, because the entire register of XT is set.
14605ffd83dbSDimitry Andric    // XT.dword[1] = 0x0000_0000_0000_0000
14615ffd83dbSDimitry Andric    def XSCMPEQDP : XX3_XT5_XA5_XB5<60,  3, "xscmpeqdp", vsrc, vsfrc, vsfrc,
14625ffd83dbSDimitry Andric                                    IIC_FPCompare, []>;
14635ffd83dbSDimitry Andric    def XSCMPGEDP : XX3_XT5_XA5_XB5<60, 19, "xscmpgedp", vsrc, vsfrc, vsfrc,
14645ffd83dbSDimitry Andric                                    IIC_FPCompare, []>;
14655ffd83dbSDimitry Andric    def XSCMPGTDP : XX3_XT5_XA5_XB5<60, 11, "xscmpgtdp", vsrc, vsfrc, vsfrc,
14665ffd83dbSDimitry Andric                                    IIC_FPCompare, []>;
14675ffd83dbSDimitry Andric    }
1468e8d8bef9SDimitry Andric  }
14695ffd83dbSDimitry Andric
14705ffd83dbSDimitry Andric  //===--------------------------------------------------------------------===//
14715ffd83dbSDimitry Andric  // Quad-Precision Floating-Point Conversion Instructions:
14725ffd83dbSDimitry Andric
14735ffd83dbSDimitry Andric  let mayRaiseFPException = 1 in {
14745ffd83dbSDimitry Andric    // Convert DP -> QP
14755ffd83dbSDimitry Andric    def XSCVDPQP  : X_VT5_XO5_VB5_TyVB<63, 22, 836, "xscvdpqp", vfrc,
14765ffd83dbSDimitry Andric                                       [(set f128:$vT, (any_fpextend f64:$vB))]>;
14775ffd83dbSDimitry Andric
14785ffd83dbSDimitry Andric    // Round & Convert QP -> DP (dword[1] is set to zero)
14795ffd83dbSDimitry Andric    def XSCVQPDP  : X_VT5_XO5_VB5_VSFR<63, 20, 836, "xscvqpdp" , []>;
14805ffd83dbSDimitry Andric    def XSCVQPDPO : X_VT5_XO5_VB5_VSFR_Ro<63, 20, 836, "xscvqpdpo",
14815ffd83dbSDimitry Andric                                          [(set f64:$vT,
14825ffd83dbSDimitry Andric                                          (int_ppc_truncf128_round_to_odd
14835ffd83dbSDimitry Andric                                          f128:$vB))]>;
14845ffd83dbSDimitry Andric  }
14855ffd83dbSDimitry Andric
14865ffd83dbSDimitry Andric  // Truncate & Convert QP -> (Un)Signed (D)Word (dword[1] is set to zero)
1487e8d8bef9SDimitry Andric  let mayRaiseFPException = 1 in {
14885ffd83dbSDimitry Andric    def XSCVQPSDZ : X_VT5_XO5_VB5<63, 25, 836, "xscvqpsdz", []>;
14895ffd83dbSDimitry Andric    def XSCVQPSWZ : X_VT5_XO5_VB5<63,  9, 836, "xscvqpswz", []>;
14905ffd83dbSDimitry Andric    def XSCVQPUDZ : X_VT5_XO5_VB5<63, 17, 836, "xscvqpudz", []>;
14915ffd83dbSDimitry Andric    def XSCVQPUWZ : X_VT5_XO5_VB5<63,  1, 836, "xscvqpuwz", []>;
14925ffd83dbSDimitry Andric  }
14935ffd83dbSDimitry Andric
14945ffd83dbSDimitry Andric  // Convert (Un)Signed DWord -> QP.
14955ffd83dbSDimitry Andric  def XSCVSDQP  : X_VT5_XO5_VB5_TyVB<63, 10, 836, "xscvsdqp", vfrc, []>;
14965ffd83dbSDimitry Andric  def XSCVUDQP  : X_VT5_XO5_VB5_TyVB<63,  2, 836, "xscvudqp", vfrc, []>;
14975ffd83dbSDimitry Andric
14985ffd83dbSDimitry Andric  // (Round &) Convert DP <-> HP
14995ffd83dbSDimitry Andric  // Note! xscvdphp's src and dest register both use the left 64 bits, so we use
15005ffd83dbSDimitry Andric  // vsfrc for src and dest register. xscvhpdp's src only use the left 16 bits,
15015ffd83dbSDimitry Andric  // but we still use vsfrc for it.
15025ffd83dbSDimitry Andric  // FIXME: Setting the hasSideEffects flag here to match current behaviour.
1503e8d8bef9SDimitry Andric  let hasSideEffects = 1, mayRaiseFPException = 1 in {
15045ffd83dbSDimitry Andric    def XSCVDPHP : XX2_XT6_XO5_XB6<60, 17, 347, "xscvdphp", vsfrc, []>;
15055ffd83dbSDimitry Andric    def XSCVHPDP : XX2_XT6_XO5_XB6<60, 16, 347, "xscvhpdp", vsfrc, []>;
15065ffd83dbSDimitry Andric  }
15075ffd83dbSDimitry Andric
1508e8d8bef9SDimitry Andric  let mayRaiseFPException = 1 in {
15095ffd83dbSDimitry Andric  // Vector HP -> SP
15105ffd83dbSDimitry Andric  // FIXME: Setting the hasSideEffects flag here to match current behaviour.
15115ffd83dbSDimitry Andric  let hasSideEffects = 1 in
15125ffd83dbSDimitry Andric  def XVCVHPSP : XX2_XT6_XO5_XB6<60, 24, 475, "xvcvhpsp", vsrc, []>;
15135ffd83dbSDimitry Andric  def XVCVSPHP : XX2_XT6_XO5_XB6<60, 25, 475, "xvcvsphp", vsrc,
15145ffd83dbSDimitry Andric                                 [(set v4f32:$XT,
15155ffd83dbSDimitry Andric                                     (int_ppc_vsx_xvcvsphp v4f32:$XB))]>;
15165ffd83dbSDimitry Andric
15175ffd83dbSDimitry Andric  // Round to Quad-Precision Integer [with Inexact]
15185ffd83dbSDimitry Andric  def XSRQPI   : Z23_VT5_R1_VB5_RMC2_EX1<63,  5, 0, "xsrqpi" , []>;
15195ffd83dbSDimitry Andric  def XSRQPIX  : Z23_VT5_R1_VB5_RMC2_EX1<63,  5, 1, "xsrqpix", []>;
15205ffd83dbSDimitry Andric
15215ffd83dbSDimitry Andric  // Round Quad-Precision to Double-Extended Precision (fp80)
15225ffd83dbSDimitry Andric  // FIXME: Setting the hasSideEffects flag here to match current behaviour.
15235ffd83dbSDimitry Andric  let hasSideEffects = 1 in
15245ffd83dbSDimitry Andric  def XSRQPXP  : Z23_VT5_R1_VB5_RMC2_EX1<63, 37, 0, "xsrqpxp", []>;
1525e8d8bef9SDimitry Andric  }
15265ffd83dbSDimitry Andric
15275ffd83dbSDimitry Andric  //===--------------------------------------------------------------------===//
15285ffd83dbSDimitry Andric  // Insert/Extract Instructions
15295ffd83dbSDimitry Andric
15305ffd83dbSDimitry Andric  // Insert Exponent DP/QP
15315ffd83dbSDimitry Andric  // XT NOTE: XT.dword[1] = 0xUUUU_UUUU_UUUU_UUUU
15325ffd83dbSDimitry Andric  def XSIEXPDP : XX1Form <60, 918, (outs vsrc:$XT), (ins g8rc:$rA, g8rc:$rB),
15335ffd83dbSDimitry Andric                          "xsiexpdp $XT, $rA, $rB", IIC_VecFP, []>;
1534fe6060f1SDimitry Andric  // FIXME: Setting the hasSideEffects flag here to match current behaviour.
1535fe6060f1SDimitry Andric  let hasSideEffects = 1 in {
15365ffd83dbSDimitry Andric    // vB NOTE: only vB.dword[0] is used, that's why we don't use
15375ffd83dbSDimitry Andric    //          X_VT5_VA5_VB5 form
15385ffd83dbSDimitry Andric    def XSIEXPQP : XForm_18<63, 868, (outs vrrc:$vT), (ins vrrc:$vA, vsfrc:$vB),
15395ffd83dbSDimitry Andric                            "xsiexpqp $vT, $vA, $vB", IIC_VecFP, []>;
15405ffd83dbSDimitry Andric  }
15415ffd83dbSDimitry Andric
15425ffd83dbSDimitry Andric  // Extract Exponent/Significand DP/QP
15435ffd83dbSDimitry Andric  def XSXEXPDP : XX2_RT5_XO5_XB6<60,  0, 347, "xsxexpdp", []>;
15445ffd83dbSDimitry Andric  def XSXSIGDP : XX2_RT5_XO5_XB6<60,  1, 347, "xsxsigdp", []>;
15455ffd83dbSDimitry Andric
1546fe6060f1SDimitry Andric  // FIXME: Setting the hasSideEffects flag here to match current behaviour.
1547fe6060f1SDimitry Andric  let hasSideEffects = 1 in {
15485ffd83dbSDimitry Andric    def XSXEXPQP : X_VT5_XO5_VB5  <63,  2, 804, "xsxexpqp", []>;
15495ffd83dbSDimitry Andric    def XSXSIGQP : X_VT5_XO5_VB5  <63, 18, 804, "xsxsigqp", []>;
15505ffd83dbSDimitry Andric  }
15515ffd83dbSDimitry Andric
15525ffd83dbSDimitry Andric  // Vector Insert Word
15535ffd83dbSDimitry Andric  // XB NOTE: Only XB.dword[1] is used, but we use vsrc on XB.
15545ffd83dbSDimitry Andric  def XXINSERTW   :
15555ffd83dbSDimitry Andric    XX2_RD6_UIM5_RS6<60, 181, (outs vsrc:$XT),
15565ffd83dbSDimitry Andric                     (ins vsrc:$XTi, vsrc:$XB, u4imm:$UIM),
15575ffd83dbSDimitry Andric                     "xxinsertw $XT, $XB, $UIM", IIC_VecFP,
15585ffd83dbSDimitry Andric                     [(set v4i32:$XT, (PPCvecinsert v4i32:$XTi, v4i32:$XB,
15595ffd83dbSDimitry Andric                                                   imm32SExt16:$UIM))]>,
15605ffd83dbSDimitry Andric                     RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">;
15615ffd83dbSDimitry Andric
15625ffd83dbSDimitry Andric  // Vector Extract Unsigned Word
15635ffd83dbSDimitry Andric  // FIXME: Setting the hasSideEffects flag here to match current behaviour.
15645ffd83dbSDimitry Andric  let hasSideEffects = 1 in
15655ffd83dbSDimitry Andric  def XXEXTRACTUW : XX2_RD6_UIM5_RS6<60, 165,
15665ffd83dbSDimitry Andric                                  (outs vsfrc:$XT), (ins vsrc:$XB, u4imm:$UIMM),
15675ffd83dbSDimitry Andric                                  "xxextractuw $XT, $XB, $UIMM", IIC_VecFP, []>;
15685ffd83dbSDimitry Andric
15695ffd83dbSDimitry Andric  // Vector Insert Exponent DP/SP
15705ffd83dbSDimitry Andric  def XVIEXPDP : XX3_XT5_XA5_XB5<60, 248, "xviexpdp", vsrc, vsrc, vsrc,
15715ffd83dbSDimitry Andric    IIC_VecFP, [(set v2f64: $XT,(int_ppc_vsx_xviexpdp v2i64:$XA, v2i64:$XB))]>;
15725ffd83dbSDimitry Andric  def XVIEXPSP : XX3_XT5_XA5_XB5<60, 216, "xviexpsp", vsrc, vsrc, vsrc,
15735ffd83dbSDimitry Andric    IIC_VecFP, [(set v4f32: $XT,(int_ppc_vsx_xviexpsp v4i32:$XA, v4i32:$XB))]>;
15745ffd83dbSDimitry Andric
15755ffd83dbSDimitry Andric  // Vector Extract Exponent/Significand DP/SP
15765ffd83dbSDimitry Andric  def XVXEXPDP : XX2_XT6_XO5_XB6<60,  0, 475, "xvxexpdp", vsrc,
15775ffd83dbSDimitry Andric                                 [(set v2i64: $XT,
15785ffd83dbSDimitry Andric                                  (int_ppc_vsx_xvxexpdp v2f64:$XB))]>;
15795ffd83dbSDimitry Andric  def XVXEXPSP : XX2_XT6_XO5_XB6<60,  8, 475, "xvxexpsp", vsrc,
15805ffd83dbSDimitry Andric                                 [(set v4i32: $XT,
15815ffd83dbSDimitry Andric                                  (int_ppc_vsx_xvxexpsp v4f32:$XB))]>;
15825ffd83dbSDimitry Andric  def XVXSIGDP : XX2_XT6_XO5_XB6<60,  1, 475, "xvxsigdp", vsrc,
15835ffd83dbSDimitry Andric                                 [(set v2i64: $XT,
15845ffd83dbSDimitry Andric                                  (int_ppc_vsx_xvxsigdp v2f64:$XB))]>;
15855ffd83dbSDimitry Andric  def XVXSIGSP : XX2_XT6_XO5_XB6<60,  9, 475, "xvxsigsp", vsrc,
15865ffd83dbSDimitry Andric                                 [(set v4i32: $XT,
15875ffd83dbSDimitry Andric                                  (int_ppc_vsx_xvxsigsp v4f32:$XB))]>;
15885ffd83dbSDimitry Andric
15895ffd83dbSDimitry Andric  // Test Data Class SP/DP/QP
15905ffd83dbSDimitry Andric  // FIXME: Setting the hasSideEffects flag here to match current behaviour.
15915ffd83dbSDimitry Andric  let hasSideEffects = 1 in {
15925ffd83dbSDimitry Andric    def XSTSTDCSP : XX2_BF3_DCMX7_RS6<60, 298,
15935ffd83dbSDimitry Andric                                (outs crrc:$BF), (ins u7imm:$DCMX, vsfrc:$XB),
15945ffd83dbSDimitry Andric                                "xststdcsp $BF, $XB, $DCMX", IIC_VecFP, []>;
15955ffd83dbSDimitry Andric    def XSTSTDCDP : XX2_BF3_DCMX7_RS6<60, 362,
15965ffd83dbSDimitry Andric                                (outs crrc:$BF), (ins u7imm:$DCMX, vsfrc:$XB),
15975ffd83dbSDimitry Andric                                "xststdcdp $BF, $XB, $DCMX", IIC_VecFP, []>;
15985ffd83dbSDimitry Andric    def XSTSTDCQP : X_BF3_DCMX7_RS5  <63, 708,
15995ffd83dbSDimitry Andric                                (outs crrc:$BF), (ins u7imm:$DCMX, vrrc:$vB),
16005ffd83dbSDimitry Andric                                "xststdcqp $BF, $vB, $DCMX", IIC_VecFP, []>;
16015ffd83dbSDimitry Andric  }
16025ffd83dbSDimitry Andric
16035ffd83dbSDimitry Andric  // Vector Test Data Class SP/DP
16045ffd83dbSDimitry Andric  def XVTSTDCSP : XX2_RD6_DCMX7_RS6<60, 13, 5,
16055ffd83dbSDimitry Andric                              (outs vsrc:$XT), (ins u7imm:$DCMX, vsrc:$XB),
16065ffd83dbSDimitry Andric                              "xvtstdcsp $XT, $XB, $DCMX", IIC_VecFP,
16075ffd83dbSDimitry Andric                              [(set v4i32: $XT,
16085ffd83dbSDimitry Andric                               (int_ppc_vsx_xvtstdcsp v4f32:$XB, timm:$DCMX))]>;
16095ffd83dbSDimitry Andric  def XVTSTDCDP : XX2_RD6_DCMX7_RS6<60, 15, 5,
16105ffd83dbSDimitry Andric                              (outs vsrc:$XT), (ins u7imm:$DCMX, vsrc:$XB),
16115ffd83dbSDimitry Andric                              "xvtstdcdp $XT, $XB, $DCMX", IIC_VecFP,
16125ffd83dbSDimitry Andric                              [(set v2i64: $XT,
16135ffd83dbSDimitry Andric                               (int_ppc_vsx_xvtstdcdp v2f64:$XB, timm:$DCMX))]>;
16145ffd83dbSDimitry Andric
16155ffd83dbSDimitry Andric  // Maximum/Minimum Type-C/Type-J DP
1616e8d8bef9SDimitry Andric  let mayRaiseFPException = 1 in {
16175ffd83dbSDimitry Andric  def XSMAXCDP : XX3_XT5_XA5_XB5<60, 128, "xsmaxcdp", vsfrc, vsfrc, vsfrc,
16185ffd83dbSDimitry Andric                                 IIC_VecFP,
16195ffd83dbSDimitry Andric                                 [(set f64:$XT, (PPCxsmaxc f64:$XA, f64:$XB))]>;
16205ffd83dbSDimitry Andric  def XSMINCDP : XX3_XT5_XA5_XB5<60, 136, "xsmincdp", vsfrc, vsfrc, vsfrc,
16215ffd83dbSDimitry Andric                                 IIC_VecFP,
16225ffd83dbSDimitry Andric                                 [(set f64:$XT, (PPCxsminc f64:$XA, f64:$XB))]>;
16235ffd83dbSDimitry Andric
16245ffd83dbSDimitry Andric  // FIXME: Setting the hasSideEffects flag here to match current behaviour.
16255ffd83dbSDimitry Andric  let hasSideEffects = 1 in {
16265ffd83dbSDimitry Andric    def XSMAXJDP : XX3_XT5_XA5_XB5<60, 144, "xsmaxjdp", vsrc, vsfrc, vsfrc,
16275ffd83dbSDimitry Andric                                   IIC_VecFP, []>;
16285ffd83dbSDimitry Andric    def XSMINJDP : XX3_XT5_XA5_XB5<60, 152, "xsminjdp", vsrc, vsfrc, vsfrc,
16295ffd83dbSDimitry Andric                                   IIC_VecFP, []>;
16305ffd83dbSDimitry Andric  }
1631e8d8bef9SDimitry Andric  }
16325ffd83dbSDimitry Andric
16335ffd83dbSDimitry Andric  // Vector Byte-Reverse H/W/D/Q Word
16345ffd83dbSDimitry Andric  // FIXME: Setting the hasSideEffects flag here to match current behaviour.
16355ffd83dbSDimitry Andric  let hasSideEffects = 1 in
16365ffd83dbSDimitry Andric  def XXBRH : XX2_XT6_XO5_XB6<60,  7, 475, "xxbrh", vsrc, []>;
16375ffd83dbSDimitry Andric  def XXBRW : XX2_XT6_XO5_XB6<60, 15, 475, "xxbrw", vsrc,
16385ffd83dbSDimitry Andric    [(set v4i32:$XT, (bswap v4i32:$XB))]>;
16395ffd83dbSDimitry Andric  def XXBRD : XX2_XT6_XO5_XB6<60, 23, 475, "xxbrd", vsrc,
16405ffd83dbSDimitry Andric    [(set v2i64:$XT, (bswap v2i64:$XB))]>;
16415ffd83dbSDimitry Andric  // FIXME: Setting the hasSideEffects flag here to match current behaviour.
16425ffd83dbSDimitry Andric  let hasSideEffects = 1 in
16435ffd83dbSDimitry Andric  def XXBRQ : XX2_XT6_XO5_XB6<60, 31, 475, "xxbrq", vsrc, []>;
16445ffd83dbSDimitry Andric
16455ffd83dbSDimitry Andric  // Vector Permute
16465ffd83dbSDimitry Andric  // FIXME: Setting the hasSideEffects flag here to match current behaviour.
16475ffd83dbSDimitry Andric  let hasSideEffects = 1 in {
16485ffd83dbSDimitry Andric    def XXPERM  : XX3_XT5_XA5_XB5<60, 26, "xxperm" , vsrc, vsrc, vsrc,
16495ffd83dbSDimitry Andric                                  IIC_VecPerm, []>;
16505ffd83dbSDimitry Andric    def XXPERMR : XX3_XT5_XA5_XB5<60, 58, "xxpermr", vsrc, vsrc, vsrc,
16515ffd83dbSDimitry Andric                                  IIC_VecPerm, []>;
16525ffd83dbSDimitry Andric  }
16535ffd83dbSDimitry Andric
16545ffd83dbSDimitry Andric  // Vector Splat Immediate Byte
16555ffd83dbSDimitry Andric  // FIXME: Setting the hasSideEffects flag here to match current behaviour.
16565ffd83dbSDimitry Andric  let hasSideEffects = 1 in
16575ffd83dbSDimitry Andric  def XXSPLTIB : X_RD6_IMM8<60, 360, (outs vsrc:$XT), (ins u8imm:$IMM8),
16585ffd83dbSDimitry Andric                            "xxspltib $XT, $IMM8", IIC_VecPerm, []>;
16595ffd83dbSDimitry Andric
16605ffd83dbSDimitry Andric  // When adding new D-Form loads/stores, be sure to update the ImmToIdxMap in
16615ffd83dbSDimitry Andric  // PPCRegisterInfo::PPCRegisterInfo and maybe save yourself some debugging.
16625ffd83dbSDimitry Andric  let mayLoad = 1, mayStore = 0 in {
16635ffd83dbSDimitry Andric  // Load Vector
16645ffd83dbSDimitry Andric  def LXV : DQ_RD6_RS5_DQ12<61, 1, (outs vsrc:$XT), (ins memrix16:$src),
16655ffd83dbSDimitry Andric                            "lxv $XT, $src", IIC_LdStLFD, []>;
16665ffd83dbSDimitry Andric  // Load DWord
16675ffd83dbSDimitry Andric  def LXSD  : DSForm_1<57, 2, (outs vfrc:$vD), (ins memrix:$src),
16685ffd83dbSDimitry Andric                       "lxsd $vD, $src", IIC_LdStLFD, []>;
16695ffd83dbSDimitry Andric  // Load SP from src, convert it to DP, and place in dword[0]
16705ffd83dbSDimitry Andric  def LXSSP : DSForm_1<57, 3, (outs vfrc:$vD), (ins memrix:$src),
16715ffd83dbSDimitry Andric                       "lxssp $vD, $src", IIC_LdStLFD, []>;
16725ffd83dbSDimitry Andric
16735ffd83dbSDimitry Andric  // Load as Integer Byte/Halfword & Zero Indexed
16745ffd83dbSDimitry Andric  def LXSIBZX : X_XT6_RA5_RB5<31, 781, "lxsibzx", vsfrc,
1675fe6060f1SDimitry Andric                              [(set f64:$XT, (PPClxsizx ForceXForm:$src, 1))]>;
16765ffd83dbSDimitry Andric  def LXSIHZX : X_XT6_RA5_RB5<31, 813, "lxsihzx", vsfrc,
1677fe6060f1SDimitry Andric                              [(set f64:$XT, (PPClxsizx ForceXForm:$src, 2))]>;
16785ffd83dbSDimitry Andric
16795ffd83dbSDimitry Andric  // Load Vector Halfword*8/Byte*16 Indexed
16805ffd83dbSDimitry Andric  def LXVH8X  : X_XT6_RA5_RB5<31, 812, "lxvh8x" , vsrc, []>;
16815ffd83dbSDimitry Andric  def LXVB16X : X_XT6_RA5_RB5<31, 876, "lxvb16x", vsrc, []>;
16825ffd83dbSDimitry Andric
16835ffd83dbSDimitry Andric  // Load Vector Indexed
16845ffd83dbSDimitry Andric  def LXVX    : X_XT6_RA5_RB5<31, 268, "lxvx"   , vsrc,
1685fe6060f1SDimitry Andric                [(set v2f64:$XT, (load XForm:$src))]>;
16865ffd83dbSDimitry Andric  // Load Vector (Left-justified) with Length
16875ffd83dbSDimitry Andric  def LXVL : XX1Form_memOp<31, 269, (outs vsrc:$XT), (ins memr:$src, g8rc:$rB),
16885ffd83dbSDimitry Andric                   "lxvl $XT, $src, $rB", IIC_LdStLoad,
16895ffd83dbSDimitry Andric                   [(set v4i32:$XT, (int_ppc_vsx_lxvl addr:$src, i64:$rB))]>;
16905ffd83dbSDimitry Andric  def LXVLL : XX1Form_memOp<31,301, (outs vsrc:$XT), (ins memr:$src, g8rc:$rB),
16915ffd83dbSDimitry Andric                   "lxvll $XT, $src, $rB", IIC_LdStLoad,
16925ffd83dbSDimitry Andric                   [(set v4i32:$XT, (int_ppc_vsx_lxvll addr:$src, i64:$rB))]>;
16935ffd83dbSDimitry Andric
16945ffd83dbSDimitry Andric  // Load Vector Word & Splat Indexed
16955ffd83dbSDimitry Andric  def LXVWSX  : X_XT6_RA5_RB5<31, 364, "lxvwsx" , vsrc, []>;
16965ffd83dbSDimitry Andric  } // mayLoad
16975ffd83dbSDimitry Andric
16985ffd83dbSDimitry Andric  // When adding new D-Form loads/stores, be sure to update the ImmToIdxMap in
16995ffd83dbSDimitry Andric  // PPCRegisterInfo::PPCRegisterInfo and maybe save yourself some debugging.
17005ffd83dbSDimitry Andric  let mayStore = 1, mayLoad = 0 in {
17015ffd83dbSDimitry Andric  // Store Vector
17025ffd83dbSDimitry Andric  def STXV : DQ_RD6_RS5_DQ12<61, 5, (outs), (ins vsrc:$XT, memrix16:$dst),
17035ffd83dbSDimitry Andric                             "stxv $XT, $dst", IIC_LdStSTFD, []>;
17045ffd83dbSDimitry Andric  // Store DWord
17055ffd83dbSDimitry Andric  def STXSD  : DSForm_1<61, 2, (outs), (ins vfrc:$vS, memrix:$dst),
17065ffd83dbSDimitry Andric                        "stxsd $vS, $dst", IIC_LdStSTFD, []>;
17075ffd83dbSDimitry Andric  // Convert DP of dword[0] to SP, and Store to dst
17085ffd83dbSDimitry Andric  def STXSSP : DSForm_1<61, 3, (outs), (ins vfrc:$vS, memrix:$dst),
17095ffd83dbSDimitry Andric                        "stxssp $vS, $dst", IIC_LdStSTFD, []>;
17105ffd83dbSDimitry Andric
17115ffd83dbSDimitry Andric  // Store as Integer Byte/Halfword Indexed
17125ffd83dbSDimitry Andric  def STXSIBX  : X_XS6_RA5_RB5<31,  909, "stxsibx" , vsfrc,
1713fe6060f1SDimitry Andric                               [(PPCstxsix f64:$XT, ForceXForm:$dst, 1)]>;
17145ffd83dbSDimitry Andric  def STXSIHX  : X_XS6_RA5_RB5<31,  941, "stxsihx" , vsfrc,
1715fe6060f1SDimitry Andric                               [(PPCstxsix f64:$XT, ForceXForm:$dst, 2)]>;
17165ffd83dbSDimitry Andric  let isCodeGenOnly = 1 in {
17175ffd83dbSDimitry Andric    def STXSIBXv  : X_XS6_RA5_RB5<31,  909, "stxsibx" , vsrc, []>;
17185ffd83dbSDimitry Andric    def STXSIHXv  : X_XS6_RA5_RB5<31,  941, "stxsihx" , vsrc, []>;
17195ffd83dbSDimitry Andric  }
17205ffd83dbSDimitry Andric
17215ffd83dbSDimitry Andric  // Store Vector Halfword*8/Byte*16 Indexed
17225ffd83dbSDimitry Andric  def STXVH8X  : X_XS6_RA5_RB5<31,  940, "stxvh8x" , vsrc, []>;
17235ffd83dbSDimitry Andric  def STXVB16X : X_XS6_RA5_RB5<31, 1004, "stxvb16x", vsrc, []>;
17245ffd83dbSDimitry Andric
17255ffd83dbSDimitry Andric  // Store Vector Indexed
17265ffd83dbSDimitry Andric  def STXVX    : X_XS6_RA5_RB5<31,  396, "stxvx"   , vsrc,
1727fe6060f1SDimitry Andric                 [(store v2f64:$XT, XForm:$dst)]>;
17285ffd83dbSDimitry Andric
17295ffd83dbSDimitry Andric  // Store Vector (Left-justified) with Length
17305ffd83dbSDimitry Andric  def STXVL : XX1Form_memOp<31, 397, (outs),
17315ffd83dbSDimitry Andric                            (ins vsrc:$XT, memr:$dst, g8rc:$rB),
17325ffd83dbSDimitry Andric                            "stxvl $XT, $dst, $rB", IIC_LdStLoad,
17335ffd83dbSDimitry Andric                            [(int_ppc_vsx_stxvl v4i32:$XT, addr:$dst,
17345ffd83dbSDimitry Andric                              i64:$rB)]>;
17355ffd83dbSDimitry Andric  def STXVLL : XX1Form_memOp<31, 429, (outs),
17365ffd83dbSDimitry Andric                            (ins vsrc:$XT, memr:$dst, g8rc:$rB),
17375ffd83dbSDimitry Andric                            "stxvll $XT, $dst, $rB", IIC_LdStLoad,
17385ffd83dbSDimitry Andric                            [(int_ppc_vsx_stxvll v4i32:$XT, addr:$dst,
17395ffd83dbSDimitry Andric                              i64:$rB)]>;
17405ffd83dbSDimitry Andric  } // mayStore
17415ffd83dbSDimitry Andric
17425ffd83dbSDimitry Andric  def DFLOADf32  : PPCPostRAExpPseudo<(outs vssrc:$XT), (ins memrix:$src),
17435ffd83dbSDimitry Andric                          "#DFLOADf32",
1744fe6060f1SDimitry Andric                          [(set f32:$XT, (load DSForm:$src))]>;
17455ffd83dbSDimitry Andric  def DFLOADf64  : PPCPostRAExpPseudo<(outs vsfrc:$XT), (ins memrix:$src),
17465ffd83dbSDimitry Andric                          "#DFLOADf64",
1747fe6060f1SDimitry Andric                          [(set f64:$XT, (load DSForm:$src))]>;
17485ffd83dbSDimitry Andric  def DFSTOREf32 : PPCPostRAExpPseudo<(outs), (ins vssrc:$XT, memrix:$dst),
17495ffd83dbSDimitry Andric                          "#DFSTOREf32",
1750fe6060f1SDimitry Andric                          [(store f32:$XT, DSForm:$dst)]>;
17515ffd83dbSDimitry Andric  def DFSTOREf64 : PPCPostRAExpPseudo<(outs), (ins vsfrc:$XT, memrix:$dst),
17525ffd83dbSDimitry Andric                          "#DFSTOREf64",
1753fe6060f1SDimitry Andric                          [(store f64:$XT, DSForm:$dst)]>;
17545ffd83dbSDimitry Andric
17555ffd83dbSDimitry Andric  let mayStore = 1 in {
17565ffd83dbSDimitry Andric    def SPILLTOVSR_STX : PseudoXFormMemOp<(outs),
17575ffd83dbSDimitry Andric                                          (ins spilltovsrrc:$XT, memrr:$dst),
17585ffd83dbSDimitry Andric                                          "#SPILLTOVSR_STX", []>;
17595ffd83dbSDimitry Andric    def SPILLTOVSR_ST : PPCPostRAExpPseudo<(outs), (ins spilltovsrrc:$XT, memrix:$dst),
17605ffd83dbSDimitry Andric                              "#SPILLTOVSR_ST", []>;
17615ffd83dbSDimitry Andric  }
17625ffd83dbSDimitry Andric  let mayLoad = 1 in {
17635ffd83dbSDimitry Andric    def SPILLTOVSR_LDX : PseudoXFormMemOp<(outs spilltovsrrc:$XT),
17645ffd83dbSDimitry Andric                                          (ins memrr:$src),
17655ffd83dbSDimitry Andric                                          "#SPILLTOVSR_LDX", []>;
17665ffd83dbSDimitry Andric    def SPILLTOVSR_LD : PPCPostRAExpPseudo<(outs spilltovsrrc:$XT), (ins memrix:$src),
17675ffd83dbSDimitry Andric                              "#SPILLTOVSR_LD", []>;
17685ffd83dbSDimitry Andric
17695ffd83dbSDimitry Andric  }
17705ffd83dbSDimitry Andric  } // HasP9Vector
17715ffd83dbSDimitry Andric} // hasSideEffects = 0
17725ffd83dbSDimitry Andric
17735ffd83dbSDimitry Andriclet PPC970_Single = 1, AddedComplexity = 400 in {
17740b57cec5SDimitry Andric
17750b57cec5SDimitry Andric  def SELECT_CC_VSRC: PPCCustomInserterPseudo<(outs vsrc:$dst),
17760b57cec5SDimitry Andric                             (ins crrc:$cond, vsrc:$T, vsrc:$F, i32imm:$BROPC),
17770b57cec5SDimitry Andric                             "#SELECT_CC_VSRC",
17780b57cec5SDimitry Andric                             []>;
17790b57cec5SDimitry Andric  def SELECT_VSRC: PPCCustomInserterPseudo<(outs vsrc:$dst),
17800b57cec5SDimitry Andric                          (ins crbitrc:$cond, vsrc:$T, vsrc:$F),
17810b57cec5SDimitry Andric                          "#SELECT_VSRC",
17820b57cec5SDimitry Andric                          [(set v2f64:$dst,
17830b57cec5SDimitry Andric                                (select i1:$cond, v2f64:$T, v2f64:$F))]>;
17840b57cec5SDimitry Andric  def SELECT_CC_VSFRC: PPCCustomInserterPseudo<(outs f8rc:$dst),
17850b57cec5SDimitry Andric                              (ins crrc:$cond, f8rc:$T, f8rc:$F,
17860b57cec5SDimitry Andric                               i32imm:$BROPC), "#SELECT_CC_VSFRC",
17870b57cec5SDimitry Andric                              []>;
17880b57cec5SDimitry Andric  def SELECT_VSFRC: PPCCustomInserterPseudo<(outs f8rc:$dst),
17890b57cec5SDimitry Andric                           (ins crbitrc:$cond, f8rc:$T, f8rc:$F),
17900b57cec5SDimitry Andric                           "#SELECT_VSFRC",
17910b57cec5SDimitry Andric                           [(set f64:$dst,
17920b57cec5SDimitry Andric                                 (select i1:$cond, f64:$T, f64:$F))]>;
17930b57cec5SDimitry Andric  def SELECT_CC_VSSRC: PPCCustomInserterPseudo<(outs f4rc:$dst),
17940b57cec5SDimitry Andric                              (ins crrc:$cond, f4rc:$T, f4rc:$F,
17950b57cec5SDimitry Andric                               i32imm:$BROPC), "#SELECT_CC_VSSRC",
17960b57cec5SDimitry Andric                              []>;
17970b57cec5SDimitry Andric  def SELECT_VSSRC: PPCCustomInserterPseudo<(outs f4rc:$dst),
17980b57cec5SDimitry Andric                           (ins crbitrc:$cond, f4rc:$T, f4rc:$F),
17990b57cec5SDimitry Andric                           "#SELECT_VSSRC",
18000b57cec5SDimitry Andric                           [(set f32:$dst,
18010b57cec5SDimitry Andric                                 (select i1:$cond, f32:$T, f32:$F))]>;
18020b57cec5SDimitry Andric}
18030b57cec5SDimitry Andric}
18040b57cec5SDimitry Andric
18055ffd83dbSDimitry Andric//----------------------------- DAG Definitions ------------------------------//
1806fe6060f1SDimitry Andric
1807fe6060f1SDimitry Andric// Output dag used to bitcast f32 to i32 and f64 to i64
1808fe6060f1SDimitry Andricdef Bitcast {
1809fe6060f1SDimitry Andric  dag FltToInt = (i32 (MFVSRWZ (EXTRACT_SUBREG (XSCVDPSPN $A), sub_64)));
1810fe6060f1SDimitry Andric  dag DblToLong = (i64 (MFVSRD $A));
1811fe6060f1SDimitry Andric}
1812fe6060f1SDimitry Andric
1813480093f4SDimitry Andricdef FpMinMax {
1814480093f4SDimitry Andric  dag F32Min = (COPY_TO_REGCLASS (XSMINDP (COPY_TO_REGCLASS $A, VSFRC),
1815480093f4SDimitry Andric                                          (COPY_TO_REGCLASS $B, VSFRC)),
1816480093f4SDimitry Andric                                 VSSRC);
1817480093f4SDimitry Andric  dag F32Max = (COPY_TO_REGCLASS (XSMAXDP (COPY_TO_REGCLASS $A, VSFRC),
1818480093f4SDimitry Andric                                          (COPY_TO_REGCLASS $B, VSFRC)),
1819480093f4SDimitry Andric                                 VSSRC);
1820480093f4SDimitry Andric}
1821480093f4SDimitry Andric
18220b57cec5SDimitry Andricdef ScalarLoads {
1823fe6060f1SDimitry Andric  dag Li8 =       (i32 (extloadi8 ForceXForm:$src));
1824fe6060f1SDimitry Andric  dag ZELi8 =     (i32 (zextloadi8 ForceXForm:$src));
1825fe6060f1SDimitry Andric  dag ZELi8i64 =  (i64 (zextloadi8 ForceXForm:$src));
1826fe6060f1SDimitry Andric  dag SELi8 =     (i32 (sext_inreg (extloadi8 ForceXForm:$src), i8));
1827fe6060f1SDimitry Andric  dag SELi8i64 =  (i64 (sext_inreg (extloadi8 ForceXForm:$src), i8));
18280b57cec5SDimitry Andric
1829fe6060f1SDimitry Andric  dag Li16 =      (i32 (extloadi16 ForceXForm:$src));
1830fe6060f1SDimitry Andric  dag ZELi16 =    (i32 (zextloadi16 ForceXForm:$src));
1831fe6060f1SDimitry Andric  dag ZELi16i64 = (i64 (zextloadi16 ForceXForm:$src));
1832fe6060f1SDimitry Andric  dag SELi16 =    (i32 (sextloadi16 ForceXForm:$src));
1833fe6060f1SDimitry Andric  dag SELi16i64 = (i64 (sextloadi16 ForceXForm:$src));
18340b57cec5SDimitry Andric
1835fe6060f1SDimitry Andric  dag Li32 = (i32 (load ForceXForm:$src));
18360b57cec5SDimitry Andric}
18370b57cec5SDimitry Andric
18380b57cec5SDimitry Andricdef DWToSPExtractConv {
18390b57cec5SDimitry Andric  dag El0US1 = (f32 (PPCfcfidus
18400b57cec5SDimitry Andric                    (f64 (PPCmtvsra (i64 (vector_extract v2i64:$S1, 0))))));
18410b57cec5SDimitry Andric  dag El1US1 = (f32 (PPCfcfidus
18420b57cec5SDimitry Andric                    (f64 (PPCmtvsra (i64 (vector_extract v2i64:$S1, 1))))));
18430b57cec5SDimitry Andric  dag El0US2 = (f32 (PPCfcfidus
18440b57cec5SDimitry Andric                    (f64 (PPCmtvsra (i64 (vector_extract v2i64:$S2, 0))))));
18450b57cec5SDimitry Andric  dag El1US2 = (f32 (PPCfcfidus
18460b57cec5SDimitry Andric                    (f64 (PPCmtvsra (i64 (vector_extract v2i64:$S2, 1))))));
18470b57cec5SDimitry Andric  dag El0SS1 = (f32 (PPCfcfids
18480b57cec5SDimitry Andric                    (f64 (PPCmtvsra (i64 (vector_extract v2i64:$S1, 0))))));
18490b57cec5SDimitry Andric  dag El1SS1 = (f32 (PPCfcfids
18500b57cec5SDimitry Andric                    (f64 (PPCmtvsra (i64 (vector_extract v2i64:$S1, 1))))));
18510b57cec5SDimitry Andric  dag El0SS2 = (f32 (PPCfcfids
18520b57cec5SDimitry Andric                    (f64 (PPCmtvsra (i64 (vector_extract v2i64:$S2, 0))))));
18530b57cec5SDimitry Andric  dag El1SS2 = (f32 (PPCfcfids
18540b57cec5SDimitry Andric                    (f64 (PPCmtvsra (i64 (vector_extract v2i64:$S2, 1))))));
18550b57cec5SDimitry Andric  dag BVU = (v4f32 (build_vector El0US1, El1US1, El0US2, El1US2));
18560b57cec5SDimitry Andric  dag BVS = (v4f32 (build_vector El0SS1, El1SS1, El0SS2, El1SS2));
18570b57cec5SDimitry Andric}
18580b57cec5SDimitry Andric
18595ffd83dbSDimitry Andricdef WToDPExtractConv {
18605ffd83dbSDimitry Andric  dag El0S = (f64 (PPCfcfid (PPCmtvsra (extractelt v4i32:$A, 0))));
18615ffd83dbSDimitry Andric  dag El1S = (f64 (PPCfcfid (PPCmtvsra (extractelt v4i32:$A, 1))));
18625ffd83dbSDimitry Andric  dag El2S = (f64 (PPCfcfid (PPCmtvsra (extractelt v4i32:$A, 2))));
18635ffd83dbSDimitry Andric  dag El3S = (f64 (PPCfcfid (PPCmtvsra (extractelt v4i32:$A, 3))));
18645ffd83dbSDimitry Andric  dag El0U = (f64 (PPCfcfidu (PPCmtvsrz (extractelt v4i32:$A, 0))));
18655ffd83dbSDimitry Andric  dag El1U = (f64 (PPCfcfidu (PPCmtvsrz (extractelt v4i32:$A, 1))));
18665ffd83dbSDimitry Andric  dag El2U = (f64 (PPCfcfidu (PPCmtvsrz (extractelt v4i32:$A, 2))));
18675ffd83dbSDimitry Andric  dag El3U = (f64 (PPCfcfidu (PPCmtvsrz (extractelt v4i32:$A, 3))));
18685ffd83dbSDimitry Andric  dag BV02S = (v2f64 (build_vector El0S, El2S));
18695ffd83dbSDimitry Andric  dag BV13S = (v2f64 (build_vector El1S, El3S));
18705ffd83dbSDimitry Andric  dag BV02U = (v2f64 (build_vector El0U, El2U));
18715ffd83dbSDimitry Andric  dag BV13U = (v2f64 (build_vector El1U, El3U));
18728bcb0991SDimitry Andric}
18738bcb0991SDimitry Andric
18740b57cec5SDimitry Andric/*  Direct moves of various widths from GPR's into VSR's. Each move lines
18750b57cec5SDimitry Andric    the value up into element 0 (both BE and LE). Namely, entities smaller than
18760b57cec5SDimitry Andric    a doubleword are shifted left and moved for BE. For LE, they're moved, then
18770b57cec5SDimitry Andric    swapped to go into the least significant element of the VSR.
18780b57cec5SDimitry Andric*/
18790b57cec5SDimitry Andricdef MovesToVSR {
18800b57cec5SDimitry Andric  dag BE_BYTE_0 =
18810b57cec5SDimitry Andric    (MTVSRD
18820b57cec5SDimitry Andric      (RLDICR
18830b57cec5SDimitry Andric        (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $A, sub_32), 56, 7));
18840b57cec5SDimitry Andric  dag BE_HALF_0 =
18850b57cec5SDimitry Andric    (MTVSRD
18860b57cec5SDimitry Andric      (RLDICR
18870b57cec5SDimitry Andric        (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $A, sub_32), 48, 15));
18880b57cec5SDimitry Andric  dag BE_WORD_0 =
18890b57cec5SDimitry Andric    (MTVSRD
18900b57cec5SDimitry Andric      (RLDICR
18910b57cec5SDimitry Andric        (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $A, sub_32), 32, 31));
18920b57cec5SDimitry Andric  dag BE_DWORD_0 = (MTVSRD $A);
18930b57cec5SDimitry Andric
18940b57cec5SDimitry Andric  dag LE_MTVSRW = (MTVSRD (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $A, sub_32));
18950b57cec5SDimitry Andric  dag LE_WORD_1 = (v2i64 (INSERT_SUBREG (v2i64 (IMPLICIT_DEF)),
18960b57cec5SDimitry Andric                                        LE_MTVSRW, sub_64));
18970b57cec5SDimitry Andric  dag LE_WORD_0 = (XXPERMDI LE_WORD_1, LE_WORD_1, 2);
18980b57cec5SDimitry Andric  dag LE_DWORD_1 = (v2i64 (INSERT_SUBREG (v2i64 (IMPLICIT_DEF)),
18990b57cec5SDimitry Andric                                         BE_DWORD_0, sub_64));
19000b57cec5SDimitry Andric  dag LE_DWORD_0 = (XXPERMDI LE_DWORD_1, LE_DWORD_1, 2);
19010b57cec5SDimitry Andric}
19020b57cec5SDimitry Andric
19030b57cec5SDimitry Andric/*  Patterns for extracting elements out of vectors. Integer elements are
19040b57cec5SDimitry Andric    extracted using direct move operations. Patterns for extracting elements
19050b57cec5SDimitry Andric    whose indices are not available at compile time are also provided with
19060b57cec5SDimitry Andric    various _VARIABLE_ patterns.
19070b57cec5SDimitry Andric    The numbering for the DAG's is for LE, but when used on BE, the correct
19080b57cec5SDimitry Andric    LE element can just be used (i.e. LE_BYTE_2 == BE_BYTE_13).
19090b57cec5SDimitry Andric*/
19100b57cec5SDimitry Andricdef VectorExtractions {
19110b57cec5SDimitry Andric  // Doubleword extraction
19120b57cec5SDimitry Andric  dag LE_DWORD_0 =
19130b57cec5SDimitry Andric    (MFVSRD
19140b57cec5SDimitry Andric      (EXTRACT_SUBREG
19150b57cec5SDimitry Andric        (XXPERMDI (COPY_TO_REGCLASS $S, VSRC),
19160b57cec5SDimitry Andric                  (COPY_TO_REGCLASS $S, VSRC), 2), sub_64));
19170b57cec5SDimitry Andric  dag LE_DWORD_1 = (MFVSRD
19180b57cec5SDimitry Andric                     (EXTRACT_SUBREG
19190b57cec5SDimitry Andric                       (v2i64 (COPY_TO_REGCLASS $S, VSRC)), sub_64));
19200b57cec5SDimitry Andric
19210b57cec5SDimitry Andric  // Word extraction
19220b57cec5SDimitry Andric  dag LE_WORD_0 = (MFVSRWZ (EXTRACT_SUBREG (XXPERMDI $S, $S, 2), sub_64));
19230b57cec5SDimitry Andric  dag LE_WORD_1 = (MFVSRWZ (EXTRACT_SUBREG (XXSLDWI $S, $S, 1), sub_64));
19240b57cec5SDimitry Andric  dag LE_WORD_2 = (MFVSRWZ (EXTRACT_SUBREG
19250b57cec5SDimitry Andric                             (v2i64 (COPY_TO_REGCLASS $S, VSRC)), sub_64));
19260b57cec5SDimitry Andric  dag LE_WORD_3 = (MFVSRWZ (EXTRACT_SUBREG (XXSLDWI $S, $S, 3), sub_64));
19270b57cec5SDimitry Andric
19280b57cec5SDimitry Andric  // Halfword extraction
19290b57cec5SDimitry Andric  dag LE_HALF_0 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 0, 48), sub_32));
19300b57cec5SDimitry Andric  dag LE_HALF_1 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 48, 48), sub_32));
19310b57cec5SDimitry Andric  dag LE_HALF_2 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 32, 48), sub_32));
19320b57cec5SDimitry Andric  dag LE_HALF_3 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 16, 48), sub_32));
19330b57cec5SDimitry Andric  dag LE_HALF_4 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 0, 48), sub_32));
19340b57cec5SDimitry Andric  dag LE_HALF_5 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 48, 48), sub_32));
19350b57cec5SDimitry Andric  dag LE_HALF_6 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 32, 48), sub_32));
19360b57cec5SDimitry Andric  dag LE_HALF_7 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 16, 48), sub_32));
19370b57cec5SDimitry Andric
19380b57cec5SDimitry Andric  // Byte extraction
19390b57cec5SDimitry Andric  dag LE_BYTE_0 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 0, 56), sub_32));
19400b57cec5SDimitry Andric  dag LE_BYTE_1 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 56, 56), sub_32));
19410b57cec5SDimitry Andric  dag LE_BYTE_2 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 48, 56), sub_32));
19420b57cec5SDimitry Andric  dag LE_BYTE_3 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 40, 56), sub_32));
19430b57cec5SDimitry Andric  dag LE_BYTE_4 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 32, 56), sub_32));
19440b57cec5SDimitry Andric  dag LE_BYTE_5 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 24, 56), sub_32));
19450b57cec5SDimitry Andric  dag LE_BYTE_6 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 16, 56), sub_32));
19460b57cec5SDimitry Andric  dag LE_BYTE_7 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_0, 8, 56), sub_32));
19470b57cec5SDimitry Andric  dag LE_BYTE_8 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 0, 56), sub_32));
19480b57cec5SDimitry Andric  dag LE_BYTE_9 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 56, 56), sub_32));
19490b57cec5SDimitry Andric  dag LE_BYTE_10 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 48, 56), sub_32));
19500b57cec5SDimitry Andric  dag LE_BYTE_11 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 40, 56), sub_32));
19510b57cec5SDimitry Andric  dag LE_BYTE_12 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 32, 56), sub_32));
19520b57cec5SDimitry Andric  dag LE_BYTE_13 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 24, 56), sub_32));
19530b57cec5SDimitry Andric  dag LE_BYTE_14 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 16, 56), sub_32));
19540b57cec5SDimitry Andric  dag LE_BYTE_15 = (i32 (EXTRACT_SUBREG (RLDICL LE_DWORD_1, 8, 56), sub_32));
19550b57cec5SDimitry Andric
19560b57cec5SDimitry Andric  /* Variable element number (BE and LE patterns must be specified separately)
19570b57cec5SDimitry Andric     This is a rather involved process.
19580b57cec5SDimitry Andric
19590b57cec5SDimitry Andric     Conceptually, this is how the move is accomplished:
19600b57cec5SDimitry Andric     1. Identify which doubleword contains the element
19610b57cec5SDimitry Andric     2. Shift in the VMX register so that the correct doubleword is correctly
19620b57cec5SDimitry Andric        lined up for the MFVSRD
19630b57cec5SDimitry Andric     3. Perform the move so that the element (along with some extra stuff)
19640b57cec5SDimitry Andric        is in the GPR
19650b57cec5SDimitry Andric     4. Right shift within the GPR so that the element is right-justified
19660b57cec5SDimitry Andric
19670b57cec5SDimitry Andric     Of course, the index is an element number which has a different meaning
19680b57cec5SDimitry Andric     on LE/BE so the patterns have to be specified separately.
19690b57cec5SDimitry Andric
19700b57cec5SDimitry Andric     Note: The final result will be the element right-justified with high
19710b57cec5SDimitry Andric           order bits being arbitrarily defined (namely, whatever was in the
19720b57cec5SDimitry Andric           vector register to the left of the value originally).
19730b57cec5SDimitry Andric  */
19740b57cec5SDimitry Andric
19750b57cec5SDimitry Andric  /*  LE variable byte
19760b57cec5SDimitry Andric      Number 1. above:
19770b57cec5SDimitry Andric      - For elements 0-7, we shift left by 8 bytes since they're on the right
19780b57cec5SDimitry Andric      - For elements 8-15, we need not shift (shift left by zero bytes)
19790b57cec5SDimitry Andric      This is accomplished by inverting the bits of the index and AND-ing
19800b57cec5SDimitry Andric      with 0x8 (i.e. clearing all bits of the index and inverting bit 60).
19810b57cec5SDimitry Andric  */
19820b57cec5SDimitry Andric  dag LE_VBYTE_PERM_VEC = (v16i8 (LVSL ZERO8, (ANDC8 (LI8 8), $Idx)));
19830b57cec5SDimitry Andric
19840b57cec5SDimitry Andric  //  Number 2. above:
19850b57cec5SDimitry Andric  //  - Now that we set up the shift amount, we shift in the VMX register
19860b57cec5SDimitry Andric  dag LE_VBYTE_PERMUTE = (v16i8 (VPERM $S, $S, LE_VBYTE_PERM_VEC));
19870b57cec5SDimitry Andric
19880b57cec5SDimitry Andric  //  Number 3. above:
19890b57cec5SDimitry Andric  //  - The doubleword containing our element is moved to a GPR
19900b57cec5SDimitry Andric  dag LE_MV_VBYTE = (MFVSRD
19910b57cec5SDimitry Andric                      (EXTRACT_SUBREG
19920b57cec5SDimitry Andric                        (v2i64 (COPY_TO_REGCLASS LE_VBYTE_PERMUTE, VSRC)),
19930b57cec5SDimitry Andric                        sub_64));
19940b57cec5SDimitry Andric
19950b57cec5SDimitry Andric  /*  Number 4. above:
19960b57cec5SDimitry Andric      - Truncate the element number to the range 0-7 (8-15 are symmetrical
19970b57cec5SDimitry Andric        and out of range values are truncated accordingly)
19980b57cec5SDimitry Andric      - Multiply by 8 as we need to shift right by the number of bits, not bytes
19990b57cec5SDimitry Andric      - Shift right in the GPR by the calculated value
20000b57cec5SDimitry Andric  */
20010b57cec5SDimitry Andric  dag LE_VBYTE_SHIFT = (EXTRACT_SUBREG (RLDICR (AND8 (LI8 7), $Idx), 3, 60),
20020b57cec5SDimitry Andric                                       sub_32);
20030b57cec5SDimitry Andric  dag LE_VARIABLE_BYTE = (EXTRACT_SUBREG (SRD LE_MV_VBYTE, LE_VBYTE_SHIFT),
20040b57cec5SDimitry Andric                                         sub_32);
20050b57cec5SDimitry Andric
20060b57cec5SDimitry Andric  /*  LE variable halfword
20070b57cec5SDimitry Andric      Number 1. above:
20080b57cec5SDimitry Andric      - For elements 0-3, we shift left by 8 since they're on the right
20090b57cec5SDimitry Andric      - For elements 4-7, we need not shift (shift left by zero bytes)
20100b57cec5SDimitry Andric      Similarly to the byte pattern, we invert the bits of the index, but we
20110b57cec5SDimitry Andric      AND with 0x4 (i.e. clear all bits of the index and invert bit 61).
20120b57cec5SDimitry Andric      Of course, the shift is still by 8 bytes, so we must multiply by 2.
20130b57cec5SDimitry Andric  */
20140b57cec5SDimitry Andric  dag LE_VHALF_PERM_VEC =
20150b57cec5SDimitry Andric    (v16i8 (LVSL ZERO8, (RLDICR (ANDC8 (LI8 4), $Idx), 1, 62)));
20160b57cec5SDimitry Andric
20170b57cec5SDimitry Andric  //  Number 2. above:
20180b57cec5SDimitry Andric  //  - Now that we set up the shift amount, we shift in the VMX register
20190b57cec5SDimitry Andric  dag LE_VHALF_PERMUTE = (v16i8 (VPERM $S, $S, LE_VHALF_PERM_VEC));
20200b57cec5SDimitry Andric
20210b57cec5SDimitry Andric  //  Number 3. above:
20220b57cec5SDimitry Andric  //  - The doubleword containing our element is moved to a GPR
20230b57cec5SDimitry Andric  dag LE_MV_VHALF = (MFVSRD
20240b57cec5SDimitry Andric                      (EXTRACT_SUBREG
20250b57cec5SDimitry Andric                        (v2i64 (COPY_TO_REGCLASS LE_VHALF_PERMUTE, VSRC)),
20260b57cec5SDimitry Andric                        sub_64));
20270b57cec5SDimitry Andric
20280b57cec5SDimitry Andric  /*  Number 4. above:
20290b57cec5SDimitry Andric      - Truncate the element number to the range 0-3 (4-7 are symmetrical
20300b57cec5SDimitry Andric        and out of range values are truncated accordingly)
20310b57cec5SDimitry Andric      - Multiply by 16 as we need to shift right by the number of bits
20320b57cec5SDimitry Andric      - Shift right in the GPR by the calculated value
20330b57cec5SDimitry Andric  */
20340b57cec5SDimitry Andric  dag LE_VHALF_SHIFT = (EXTRACT_SUBREG (RLDICR (AND8 (LI8 3), $Idx), 4, 59),
20350b57cec5SDimitry Andric                                       sub_32);
20360b57cec5SDimitry Andric  dag LE_VARIABLE_HALF = (EXTRACT_SUBREG (SRD LE_MV_VHALF, LE_VHALF_SHIFT),
20370b57cec5SDimitry Andric                                         sub_32);
20380b57cec5SDimitry Andric
20390b57cec5SDimitry Andric  /*  LE variable word
20400b57cec5SDimitry Andric      Number 1. above:
20410b57cec5SDimitry Andric      - For elements 0-1, we shift left by 8 since they're on the right
20420b57cec5SDimitry Andric      - For elements 2-3, we need not shift
20430b57cec5SDimitry Andric  */
20440b57cec5SDimitry Andric  dag LE_VWORD_PERM_VEC = (v16i8 (LVSL ZERO8,
20450b57cec5SDimitry Andric                                       (RLDICR (ANDC8 (LI8 2), $Idx), 2, 61)));
20460b57cec5SDimitry Andric
20470b57cec5SDimitry Andric  //  Number 2. above:
20480b57cec5SDimitry Andric  //  - Now that we set up the shift amount, we shift in the VMX register
20490b57cec5SDimitry Andric  dag LE_VWORD_PERMUTE = (v16i8 (VPERM $S, $S, LE_VWORD_PERM_VEC));
20500b57cec5SDimitry Andric
20510b57cec5SDimitry Andric  //  Number 3. above:
20520b57cec5SDimitry Andric  //  - The doubleword containing our element is moved to a GPR
20530b57cec5SDimitry Andric  dag LE_MV_VWORD = (MFVSRD
20540b57cec5SDimitry Andric                      (EXTRACT_SUBREG
20550b57cec5SDimitry Andric                        (v2i64 (COPY_TO_REGCLASS LE_VWORD_PERMUTE, VSRC)),
20560b57cec5SDimitry Andric                        sub_64));
20570b57cec5SDimitry Andric
20580b57cec5SDimitry Andric  /*  Number 4. above:
20590b57cec5SDimitry Andric      - Truncate the element number to the range 0-1 (2-3 are symmetrical
20600b57cec5SDimitry Andric        and out of range values are truncated accordingly)
20610b57cec5SDimitry Andric      - Multiply by 32 as we need to shift right by the number of bits
20620b57cec5SDimitry Andric      - Shift right in the GPR by the calculated value
20630b57cec5SDimitry Andric  */
20640b57cec5SDimitry Andric  dag LE_VWORD_SHIFT = (EXTRACT_SUBREG (RLDICR (AND8 (LI8 1), $Idx), 5, 58),
20650b57cec5SDimitry Andric                                       sub_32);
20660b57cec5SDimitry Andric  dag LE_VARIABLE_WORD = (EXTRACT_SUBREG (SRD LE_MV_VWORD, LE_VWORD_SHIFT),
20670b57cec5SDimitry Andric                                         sub_32);
20680b57cec5SDimitry Andric
20690b57cec5SDimitry Andric  /*  LE variable doubleword
20700b57cec5SDimitry Andric      Number 1. above:
20710b57cec5SDimitry Andric      - For element 0, we shift left by 8 since it's on the right
20720b57cec5SDimitry Andric      - For element 1, we need not shift
20730b57cec5SDimitry Andric  */
20740b57cec5SDimitry Andric  dag LE_VDWORD_PERM_VEC = (v16i8 (LVSL ZERO8,
20750b57cec5SDimitry Andric                                        (RLDICR (ANDC8 (LI8 1), $Idx), 3, 60)));
20760b57cec5SDimitry Andric
20770b57cec5SDimitry Andric  //  Number 2. above:
20780b57cec5SDimitry Andric  //  - Now that we set up the shift amount, we shift in the VMX register
20790b57cec5SDimitry Andric  dag LE_VDWORD_PERMUTE = (v16i8 (VPERM $S, $S, LE_VDWORD_PERM_VEC));
20800b57cec5SDimitry Andric
20810b57cec5SDimitry Andric  // Number 3. above:
20820b57cec5SDimitry Andric  //  - The doubleword containing our element is moved to a GPR
20830b57cec5SDimitry Andric  //  - Number 4. is not needed for the doubleword as the value is 64-bits
20840b57cec5SDimitry Andric  dag LE_VARIABLE_DWORD =
20850b57cec5SDimitry Andric        (MFVSRD (EXTRACT_SUBREG
20860b57cec5SDimitry Andric                  (v2i64 (COPY_TO_REGCLASS LE_VDWORD_PERMUTE, VSRC)),
20870b57cec5SDimitry Andric                  sub_64));
20880b57cec5SDimitry Andric
20890b57cec5SDimitry Andric  /*  LE variable float
20900b57cec5SDimitry Andric      - Shift the vector to line up the desired element to BE Word 0
20910b57cec5SDimitry Andric      - Convert 32-bit float to a 64-bit single precision float
20920b57cec5SDimitry Andric  */
20930b57cec5SDimitry Andric  dag LE_VFLOAT_PERM_VEC = (v16i8 (LVSL ZERO8,
20940b57cec5SDimitry Andric                                  (RLDICR (XOR8 (LI8 3), $Idx), 2, 61)));
20950b57cec5SDimitry Andric  dag LE_VFLOAT_PERMUTE = (VPERM $S, $S, LE_VFLOAT_PERM_VEC);
20960b57cec5SDimitry Andric  dag LE_VARIABLE_FLOAT = (XSCVSPDPN LE_VFLOAT_PERMUTE);
20970b57cec5SDimitry Andric
20980b57cec5SDimitry Andric  /*  LE variable double
20990b57cec5SDimitry Andric      Same as the LE doubleword except there is no move.
21000b57cec5SDimitry Andric  */
21010b57cec5SDimitry Andric  dag LE_VDOUBLE_PERMUTE = (v16i8 (VPERM (v16i8 (COPY_TO_REGCLASS $S, VRRC)),
21020b57cec5SDimitry Andric                                         (v16i8 (COPY_TO_REGCLASS $S, VRRC)),
21030b57cec5SDimitry Andric                                         LE_VDWORD_PERM_VEC));
21040b57cec5SDimitry Andric  dag LE_VARIABLE_DOUBLE = (COPY_TO_REGCLASS LE_VDOUBLE_PERMUTE, VSRC);
21050b57cec5SDimitry Andric
21060b57cec5SDimitry Andric  /*  BE variable byte
21070b57cec5SDimitry Andric      The algorithm here is the same as the LE variable byte except:
21080b57cec5SDimitry Andric      - The shift in the VMX register is by 0/8 for opposite element numbers so
21090b57cec5SDimitry Andric        we simply AND the element number with 0x8
21100b57cec5SDimitry Andric      - The order of elements after the move to GPR is reversed, so we invert
21110b57cec5SDimitry Andric        the bits of the index prior to truncating to the range 0-7
21120b57cec5SDimitry Andric  */
2113480093f4SDimitry Andric  dag BE_VBYTE_PERM_VEC = (v16i8 (LVSL ZERO8, (ANDI8_rec $Idx, 8)));
21140b57cec5SDimitry Andric  dag BE_VBYTE_PERMUTE = (v16i8 (VPERM $S, $S, BE_VBYTE_PERM_VEC));
21150b57cec5SDimitry Andric  dag BE_MV_VBYTE = (MFVSRD
21160b57cec5SDimitry Andric                      (EXTRACT_SUBREG
21170b57cec5SDimitry Andric                        (v2i64 (COPY_TO_REGCLASS BE_VBYTE_PERMUTE, VSRC)),
21180b57cec5SDimitry Andric                        sub_64));
21190b57cec5SDimitry Andric  dag BE_VBYTE_SHIFT = (EXTRACT_SUBREG (RLDICR (ANDC8 (LI8 7), $Idx), 3, 60),
21200b57cec5SDimitry Andric                                       sub_32);
21210b57cec5SDimitry Andric  dag BE_VARIABLE_BYTE = (EXTRACT_SUBREG (SRD BE_MV_VBYTE, BE_VBYTE_SHIFT),
21220b57cec5SDimitry Andric                                         sub_32);
21230b57cec5SDimitry Andric
21240b57cec5SDimitry Andric  /*  BE variable halfword
21250b57cec5SDimitry Andric      The algorithm here is the same as the LE variable halfword except:
21260b57cec5SDimitry Andric      - The shift in the VMX register is by 0/8 for opposite element numbers so
21270b57cec5SDimitry Andric        we simply AND the element number with 0x4 and multiply by 2
21280b57cec5SDimitry Andric      - The order of elements after the move to GPR is reversed, so we invert
21290b57cec5SDimitry Andric        the bits of the index prior to truncating to the range 0-3
21300b57cec5SDimitry Andric  */
21310b57cec5SDimitry Andric  dag BE_VHALF_PERM_VEC = (v16i8 (LVSL ZERO8,
2132480093f4SDimitry Andric                                       (RLDICR (ANDI8_rec $Idx, 4), 1, 62)));
21330b57cec5SDimitry Andric  dag BE_VHALF_PERMUTE = (v16i8 (VPERM $S, $S, BE_VHALF_PERM_VEC));
21340b57cec5SDimitry Andric  dag BE_MV_VHALF = (MFVSRD
21350b57cec5SDimitry Andric                      (EXTRACT_SUBREG
21360b57cec5SDimitry Andric                        (v2i64 (COPY_TO_REGCLASS BE_VHALF_PERMUTE, VSRC)),
21370b57cec5SDimitry Andric                        sub_64));
21380b57cec5SDimitry Andric  dag BE_VHALF_SHIFT = (EXTRACT_SUBREG (RLDICR (ANDC8 (LI8 3), $Idx), 4, 59),
21390b57cec5SDimitry Andric                                       sub_32);
21400b57cec5SDimitry Andric  dag BE_VARIABLE_HALF = (EXTRACT_SUBREG (SRD BE_MV_VHALF, BE_VHALF_SHIFT),
21410b57cec5SDimitry Andric                                         sub_32);
21420b57cec5SDimitry Andric
21430b57cec5SDimitry Andric  /*  BE variable word
21440b57cec5SDimitry Andric      The algorithm is the same as the LE variable word except:
21450b57cec5SDimitry Andric      - The shift in the VMX register happens for opposite element numbers
21460b57cec5SDimitry Andric      - The order of elements after the move to GPR is reversed, so we invert
21470b57cec5SDimitry Andric        the bits of the index prior to truncating to the range 0-1
21480b57cec5SDimitry Andric  */
21490b57cec5SDimitry Andric  dag BE_VWORD_PERM_VEC = (v16i8 (LVSL ZERO8,
2150480093f4SDimitry Andric                                       (RLDICR (ANDI8_rec $Idx, 2), 2, 61)));
21510b57cec5SDimitry Andric  dag BE_VWORD_PERMUTE = (v16i8 (VPERM $S, $S, BE_VWORD_PERM_VEC));
21520b57cec5SDimitry Andric  dag BE_MV_VWORD = (MFVSRD
21530b57cec5SDimitry Andric                      (EXTRACT_SUBREG
21540b57cec5SDimitry Andric                        (v2i64 (COPY_TO_REGCLASS BE_VWORD_PERMUTE, VSRC)),
21550b57cec5SDimitry Andric                        sub_64));
21560b57cec5SDimitry Andric  dag BE_VWORD_SHIFT = (EXTRACT_SUBREG (RLDICR (ANDC8 (LI8 1), $Idx), 5, 58),
21570b57cec5SDimitry Andric                                       sub_32);
21580b57cec5SDimitry Andric  dag BE_VARIABLE_WORD = (EXTRACT_SUBREG (SRD BE_MV_VWORD, BE_VWORD_SHIFT),
21590b57cec5SDimitry Andric                                         sub_32);
21600b57cec5SDimitry Andric
21610b57cec5SDimitry Andric  /*  BE variable doubleword
21620b57cec5SDimitry Andric      Same as the LE doubleword except we shift in the VMX register for opposite
21630b57cec5SDimitry Andric      element indices.
21640b57cec5SDimitry Andric  */
21650b57cec5SDimitry Andric  dag BE_VDWORD_PERM_VEC = (v16i8 (LVSL ZERO8,
2166480093f4SDimitry Andric                                        (RLDICR (ANDI8_rec $Idx, 1), 3, 60)));
21670b57cec5SDimitry Andric  dag BE_VDWORD_PERMUTE = (v16i8 (VPERM $S, $S, BE_VDWORD_PERM_VEC));
21680b57cec5SDimitry Andric  dag BE_VARIABLE_DWORD =
21690b57cec5SDimitry Andric        (MFVSRD (EXTRACT_SUBREG
21700b57cec5SDimitry Andric                  (v2i64 (COPY_TO_REGCLASS BE_VDWORD_PERMUTE, VSRC)),
21710b57cec5SDimitry Andric                  sub_64));
21720b57cec5SDimitry Andric
21730b57cec5SDimitry Andric  /*  BE variable float
21740b57cec5SDimitry Andric      - Shift the vector to line up the desired element to BE Word 0
21750b57cec5SDimitry Andric      - Convert 32-bit float to a 64-bit single precision float
21760b57cec5SDimitry Andric  */
21770b57cec5SDimitry Andric  dag BE_VFLOAT_PERM_VEC = (v16i8 (LVSL ZERO8, (RLDICR $Idx, 2, 61)));
21780b57cec5SDimitry Andric  dag BE_VFLOAT_PERMUTE = (VPERM $S, $S, BE_VFLOAT_PERM_VEC);
21790b57cec5SDimitry Andric  dag BE_VARIABLE_FLOAT = (XSCVSPDPN BE_VFLOAT_PERMUTE);
21800b57cec5SDimitry Andric
2181fe6060f1SDimitry Andric  //  BE variable float 32-bit version
2182fe6060f1SDimitry Andric  dag BE_32B_VFLOAT_PERM_VEC = (v16i8 (LVSL (i32 ZERO), (RLWINM $Idx, 2, 0, 29)));
2183fe6060f1SDimitry Andric  dag BE_32B_VFLOAT_PERMUTE = (VPERM $S, $S, BE_32B_VFLOAT_PERM_VEC);
2184fe6060f1SDimitry Andric  dag BE_32B_VARIABLE_FLOAT = (XSCVSPDPN BE_32B_VFLOAT_PERMUTE);
2185fe6060f1SDimitry Andric
21860b57cec5SDimitry Andric  /* BE variable double
21870b57cec5SDimitry Andric      Same as the BE doubleword except there is no move.
21880b57cec5SDimitry Andric  */
21890b57cec5SDimitry Andric  dag BE_VDOUBLE_PERMUTE = (v16i8 (VPERM (v16i8 (COPY_TO_REGCLASS $S, VRRC)),
21900b57cec5SDimitry Andric                                         (v16i8 (COPY_TO_REGCLASS $S, VRRC)),
21910b57cec5SDimitry Andric                                         BE_VDWORD_PERM_VEC));
21920b57cec5SDimitry Andric  dag BE_VARIABLE_DOUBLE = (COPY_TO_REGCLASS BE_VDOUBLE_PERMUTE, VSRC);
2193fe6060f1SDimitry Andric
2194fe6060f1SDimitry Andric  //  BE variable double 32-bit version
2195fe6060f1SDimitry Andric  dag BE_32B_VDWORD_PERM_VEC = (v16i8 (LVSL (i32 ZERO),
2196fe6060f1SDimitry Andric                                        (RLWINM (ANDI_rec $Idx, 1), 3, 0, 28)));
2197fe6060f1SDimitry Andric  dag BE_32B_VDOUBLE_PERMUTE = (v16i8 (VPERM (v16i8 (COPY_TO_REGCLASS $S, VRRC)),
2198fe6060f1SDimitry Andric                                      (v16i8 (COPY_TO_REGCLASS $S, VRRC)),
2199fe6060f1SDimitry Andric                                      BE_32B_VDWORD_PERM_VEC));
2200fe6060f1SDimitry Andric  dag BE_32B_VARIABLE_DOUBLE = (COPY_TO_REGCLASS BE_32B_VDOUBLE_PERMUTE, VSRC);
22010b57cec5SDimitry Andric}
22020b57cec5SDimitry Andric
22030b57cec5SDimitry Andricdef AlignValues {
2204fe6060f1SDimitry Andric  dag F32_TO_BE_WORD1 = (v4f32 (XSCVDPSPN $B));
2205fe6060f1SDimitry Andric  dag I32_TO_BE_WORD1 = (SUBREG_TO_REG (i64 1), (MTVSRWZ $B), sub_64);
22060b57cec5SDimitry Andric}
22070b57cec5SDimitry Andric
22080b57cec5SDimitry Andric// Integer extend helper dags 32 -> 64
22090b57cec5SDimitry Andricdef AnyExts {
22100b57cec5SDimitry Andric  dag A = (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $A, sub_32);
22110b57cec5SDimitry Andric  dag B = (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $B, sub_32);
22120b57cec5SDimitry Andric  dag C = (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $C, sub_32);
22130b57cec5SDimitry Andric  dag D = (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $D, sub_32);
22140b57cec5SDimitry Andric}
22150b57cec5SDimitry Andric
22160b57cec5SDimitry Andricdef DblToFlt {
22175ffd83dbSDimitry Andric  dag A0 = (f32 (any_fpround (f64 (extractelt v2f64:$A, 0))));
22185ffd83dbSDimitry Andric  dag A1 = (f32 (any_fpround (f64 (extractelt v2f64:$A, 1))));
22195ffd83dbSDimitry Andric  dag B0 = (f32 (any_fpround (f64 (extractelt v2f64:$B, 0))));
22205ffd83dbSDimitry Andric  dag B1 = (f32 (any_fpround (f64 (extractelt v2f64:$B, 1))));
22210b57cec5SDimitry Andric}
22220b57cec5SDimitry Andric
22230b57cec5SDimitry Andricdef ExtDbl {
22240b57cec5SDimitry Andric  dag A0S = (i32 (PPCmfvsr (f64 (PPCfctiwz (f64 (extractelt v2f64:$A, 0))))));
22250b57cec5SDimitry Andric  dag A1S = (i32 (PPCmfvsr (f64 (PPCfctiwz (f64 (extractelt v2f64:$A, 1))))));
22260b57cec5SDimitry Andric  dag B0S = (i32 (PPCmfvsr (f64 (PPCfctiwz (f64 (extractelt v2f64:$B, 0))))));
22270b57cec5SDimitry Andric  dag B1S = (i32 (PPCmfvsr (f64 (PPCfctiwz (f64 (extractelt v2f64:$B, 1))))));
22280b57cec5SDimitry Andric  dag A0U = (i32 (PPCmfvsr (f64 (PPCfctiwuz (f64 (extractelt v2f64:$A, 0))))));
22290b57cec5SDimitry Andric  dag A1U = (i32 (PPCmfvsr (f64 (PPCfctiwuz (f64 (extractelt v2f64:$A, 1))))));
22300b57cec5SDimitry Andric  dag B0U = (i32 (PPCmfvsr (f64 (PPCfctiwuz (f64 (extractelt v2f64:$B, 0))))));
22310b57cec5SDimitry Andric  dag B1U = (i32 (PPCmfvsr (f64 (PPCfctiwuz (f64 (extractelt v2f64:$B, 1))))));
22320b57cec5SDimitry Andric}
22330b57cec5SDimitry Andric
22340b57cec5SDimitry Andricdef ByteToWord {
22350b57cec5SDimitry Andric  dag LE_A0 = (i32 (sext_inreg (i32 (vector_extract v16i8:$A, 0)), i8));
22360b57cec5SDimitry Andric  dag LE_A1 = (i32 (sext_inreg (i32 (vector_extract v16i8:$A, 4)), i8));
22370b57cec5SDimitry Andric  dag LE_A2 = (i32 (sext_inreg (i32 (vector_extract v16i8:$A, 8)), i8));
22380b57cec5SDimitry Andric  dag LE_A3 = (i32 (sext_inreg (i32 (vector_extract v16i8:$A, 12)), i8));
22390b57cec5SDimitry Andric  dag BE_A0 = (i32 (sext_inreg (i32 (vector_extract v16i8:$A, 3)), i8));
22400b57cec5SDimitry Andric  dag BE_A1 = (i32 (sext_inreg (i32 (vector_extract v16i8:$A, 7)), i8));
22410b57cec5SDimitry Andric  dag BE_A2 = (i32 (sext_inreg (i32 (vector_extract v16i8:$A, 11)), i8));
22420b57cec5SDimitry Andric  dag BE_A3 = (i32 (sext_inreg (i32 (vector_extract v16i8:$A, 15)), i8));
22430b57cec5SDimitry Andric}
22440b57cec5SDimitry Andric
22450b57cec5SDimitry Andricdef ByteToDWord {
22460b57cec5SDimitry Andric  dag LE_A0 = (i64 (sext_inreg
22470b57cec5SDimitry Andric              (i64 (anyext (i32 (vector_extract v16i8:$A, 0)))), i8));
22480b57cec5SDimitry Andric  dag LE_A1 = (i64 (sext_inreg
22490b57cec5SDimitry Andric              (i64 (anyext (i32 (vector_extract v16i8:$A, 8)))), i8));
22500b57cec5SDimitry Andric  dag BE_A0 = (i64 (sext_inreg
22510b57cec5SDimitry Andric              (i64 (anyext (i32 (vector_extract v16i8:$A, 7)))), i8));
22520b57cec5SDimitry Andric  dag BE_A1 = (i64 (sext_inreg
22530b57cec5SDimitry Andric              (i64 (anyext (i32 (vector_extract v16i8:$A, 15)))), i8));
22540b57cec5SDimitry Andric}
22550b57cec5SDimitry Andric
22560b57cec5SDimitry Andricdef HWordToWord {
22570b57cec5SDimitry Andric  dag LE_A0 = (i32 (sext_inreg (i32 (vector_extract v8i16:$A, 0)), i16));
22580b57cec5SDimitry Andric  dag LE_A1 = (i32 (sext_inreg (i32 (vector_extract v8i16:$A, 2)), i16));
22590b57cec5SDimitry Andric  dag LE_A2 = (i32 (sext_inreg (i32 (vector_extract v8i16:$A, 4)), i16));
22600b57cec5SDimitry Andric  dag LE_A3 = (i32 (sext_inreg (i32 (vector_extract v8i16:$A, 6)), i16));
22610b57cec5SDimitry Andric  dag BE_A0 = (i32 (sext_inreg (i32 (vector_extract v8i16:$A, 1)), i16));
22620b57cec5SDimitry Andric  dag BE_A1 = (i32 (sext_inreg (i32 (vector_extract v8i16:$A, 3)), i16));
22630b57cec5SDimitry Andric  dag BE_A2 = (i32 (sext_inreg (i32 (vector_extract v8i16:$A, 5)), i16));
22640b57cec5SDimitry Andric  dag BE_A3 = (i32 (sext_inreg (i32 (vector_extract v8i16:$A, 7)), i16));
22650b57cec5SDimitry Andric}
22660b57cec5SDimitry Andric
22670b57cec5SDimitry Andricdef HWordToDWord {
22680b57cec5SDimitry Andric  dag LE_A0 = (i64 (sext_inreg
22690b57cec5SDimitry Andric              (i64 (anyext (i32 (vector_extract v8i16:$A, 0)))), i16));
22700b57cec5SDimitry Andric  dag LE_A1 = (i64 (sext_inreg
22710b57cec5SDimitry Andric              (i64 (anyext (i32 (vector_extract v8i16:$A, 4)))), i16));
22720b57cec5SDimitry Andric  dag BE_A0 = (i64 (sext_inreg
22730b57cec5SDimitry Andric              (i64 (anyext (i32 (vector_extract v8i16:$A, 3)))), i16));
22740b57cec5SDimitry Andric  dag BE_A1 = (i64 (sext_inreg
22750b57cec5SDimitry Andric              (i64 (anyext (i32 (vector_extract v8i16:$A, 7)))), i16));
22760b57cec5SDimitry Andric}
22770b57cec5SDimitry Andric
22780b57cec5SDimitry Andricdef WordToDWord {
22790b57cec5SDimitry Andric  dag LE_A0 = (i64 (sext (i32 (vector_extract v4i32:$A, 0))));
22800b57cec5SDimitry Andric  dag LE_A1 = (i64 (sext (i32 (vector_extract v4i32:$A, 2))));
22810b57cec5SDimitry Andric  dag BE_A0 = (i64 (sext (i32 (vector_extract v4i32:$A, 1))));
22820b57cec5SDimitry Andric  dag BE_A1 = (i64 (sext (i32 (vector_extract v4i32:$A, 3))));
22830b57cec5SDimitry Andric}
22840b57cec5SDimitry Andric
22850b57cec5SDimitry Andricdef FltToIntLoad {
2286fe6060f1SDimitry Andric  dag A = (i32 (PPCmfvsr (PPCfctiwz (f64 (extloadf32 ForceXForm:$A)))));
22870b57cec5SDimitry Andric}
22880b57cec5SDimitry Andricdef FltToUIntLoad {
2289fe6060f1SDimitry Andric  dag A = (i32 (PPCmfvsr (PPCfctiwuz (f64 (extloadf32 ForceXForm:$A)))));
22900b57cec5SDimitry Andric}
22910b57cec5SDimitry Andricdef FltToLongLoad {
2292fe6060f1SDimitry Andric  dag A = (i64 (PPCmfvsr (PPCfctidz (f64 (extloadf32 ForceXForm:$A)))));
22930b57cec5SDimitry Andric}
22940b57cec5SDimitry Andricdef FltToLongLoadP9 {
2295fe6060f1SDimitry Andric  dag A = (i64 (PPCmfvsr (PPCfctidz (f64 (extloadf32 DSForm:$A)))));
22960b57cec5SDimitry Andric}
22970b57cec5SDimitry Andricdef FltToULongLoad {
2298fe6060f1SDimitry Andric  dag A = (i64 (PPCmfvsr (PPCfctiduz (f64 (extloadf32 ForceXForm:$A)))));
22990b57cec5SDimitry Andric}
23000b57cec5SDimitry Andricdef FltToULongLoadP9 {
2301fe6060f1SDimitry Andric  dag A = (i64 (PPCmfvsr (PPCfctiduz (f64 (extloadf32 DSForm:$A)))));
23020b57cec5SDimitry Andric}
23030b57cec5SDimitry Andricdef FltToLong {
23040b57cec5SDimitry Andric  dag A = (i64 (PPCmfvsr (f64 (PPCfctidz (fpextend f32:$A)))));
23050b57cec5SDimitry Andric}
23060b57cec5SDimitry Andricdef FltToULong {
23070b57cec5SDimitry Andric  dag A = (i64 (PPCmfvsr (f64 (PPCfctiduz (fpextend f32:$A)))));
23080b57cec5SDimitry Andric}
23090b57cec5SDimitry Andricdef DblToInt {
23100b57cec5SDimitry Andric  dag A = (i32 (PPCmfvsr (f64 (PPCfctiwz f64:$A))));
23110b57cec5SDimitry Andric  dag B = (i32 (PPCmfvsr (f64 (PPCfctiwz f64:$B))));
23120b57cec5SDimitry Andric  dag C = (i32 (PPCmfvsr (f64 (PPCfctiwz f64:$C))));
23130b57cec5SDimitry Andric  dag D = (i32 (PPCmfvsr (f64 (PPCfctiwz f64:$D))));
23140b57cec5SDimitry Andric}
23150b57cec5SDimitry Andricdef DblToUInt {
23160b57cec5SDimitry Andric  dag A = (i32 (PPCmfvsr (f64 (PPCfctiwuz f64:$A))));
23170b57cec5SDimitry Andric  dag B = (i32 (PPCmfvsr (f64 (PPCfctiwuz f64:$B))));
23180b57cec5SDimitry Andric  dag C = (i32 (PPCmfvsr (f64 (PPCfctiwuz f64:$C))));
23190b57cec5SDimitry Andric  dag D = (i32 (PPCmfvsr (f64 (PPCfctiwuz f64:$D))));
23200b57cec5SDimitry Andric}
23210b57cec5SDimitry Andricdef DblToLong {
23220b57cec5SDimitry Andric  dag A = (i64 (PPCmfvsr (f64 (PPCfctidz f64:$A))));
23230b57cec5SDimitry Andric}
23240b57cec5SDimitry Andricdef DblToULong {
23250b57cec5SDimitry Andric  dag A = (i64 (PPCmfvsr (f64 (PPCfctiduz f64:$A))));
23260b57cec5SDimitry Andric}
23270b57cec5SDimitry Andricdef DblToIntLoad {
2328fe6060f1SDimitry Andric  dag A = (i32 (PPCmfvsr (PPCfctiwz (f64 (load ForceXForm:$A)))));
23290b57cec5SDimitry Andric}
23300b57cec5SDimitry Andricdef DblToIntLoadP9 {
2331fe6060f1SDimitry Andric  dag A = (i32 (PPCmfvsr (PPCfctiwz (f64 (load DSForm:$A)))));
23320b57cec5SDimitry Andric}
23330b57cec5SDimitry Andricdef DblToUIntLoad {
2334fe6060f1SDimitry Andric  dag A = (i32 (PPCmfvsr (PPCfctiwuz (f64 (load ForceXForm:$A)))));
23350b57cec5SDimitry Andric}
23360b57cec5SDimitry Andricdef DblToUIntLoadP9 {
2337fe6060f1SDimitry Andric  dag A = (i32 (PPCmfvsr (PPCfctiwuz (f64 (load DSForm:$A)))));
23380b57cec5SDimitry Andric}
23390b57cec5SDimitry Andricdef DblToLongLoad {
2340fe6060f1SDimitry Andric  dag A = (i64 (PPCmfvsr (PPCfctidz (f64 (load ForceXForm:$A)))));
23410b57cec5SDimitry Andric}
23420b57cec5SDimitry Andricdef DblToULongLoad {
2343fe6060f1SDimitry Andric  dag A = (i64 (PPCmfvsr (PPCfctiduz (f64 (load ForceXForm:$A)))));
23440b57cec5SDimitry Andric}
23450b57cec5SDimitry Andric
2346480093f4SDimitry Andric// FP load dags (for f32 -> v4f32)
2347480093f4SDimitry Andricdef LoadFP {
2348fe6060f1SDimitry Andric  dag A = (f32 (load ForceXForm:$A));
2349fe6060f1SDimitry Andric  dag B = (f32 (load ForceXForm:$B));
2350fe6060f1SDimitry Andric  dag C = (f32 (load ForceXForm:$C));
2351fe6060f1SDimitry Andric  dag D = (f32 (load ForceXForm:$D));
2352480093f4SDimitry Andric}
2353480093f4SDimitry Andric
23540b57cec5SDimitry Andric// FP merge dags (for f32 -> v4f32)
23550b57cec5SDimitry Andricdef MrgFP {
2356fe6060f1SDimitry Andric  dag LD32A = (SUBREG_TO_REG (i64 1), (LIWZX ForceXForm:$A), sub_64);
2357fe6060f1SDimitry Andric  dag LD32B = (SUBREG_TO_REG (i64 1), (LIWZX ForceXForm:$B), sub_64);
2358fe6060f1SDimitry Andric  dag LD32C = (SUBREG_TO_REG (i64 1), (LIWZX ForceXForm:$C), sub_64);
2359fe6060f1SDimitry Andric  dag LD32D = (SUBREG_TO_REG (i64 1), (LIWZX ForceXForm:$D), sub_64);
2360fe6060f1SDimitry Andric  dag AC = (XVCVDPSP (XXPERMDI (SUBREG_TO_REG (i64 1), $A, sub_64),
2361fe6060f1SDimitry Andric                               (SUBREG_TO_REG (i64 1), $C, sub_64), 0));
2362fe6060f1SDimitry Andric  dag BD = (XVCVDPSP (XXPERMDI (SUBREG_TO_REG (i64 1), $B, sub_64),
2363fe6060f1SDimitry Andric                               (SUBREG_TO_REG (i64 1), $D, sub_64), 0));
23640b57cec5SDimitry Andric  dag ABhToFlt = (XVCVDPSP (XXPERMDI $A, $B, 0));
23650b57cec5SDimitry Andric  dag ABlToFlt = (XVCVDPSP (XXPERMDI $A, $B, 3));
23660b57cec5SDimitry Andric  dag BAhToFlt = (XVCVDPSP (XXPERMDI $B, $A, 0));
23670b57cec5SDimitry Andric  dag BAlToFlt = (XVCVDPSP (XXPERMDI $B, $A, 3));
23680b57cec5SDimitry Andric}
23690b57cec5SDimitry Andric
23700b57cec5SDimitry Andric// Word-element merge dags - conversions from f64 to i32 merged into vectors.
23710b57cec5SDimitry Andricdef MrgWords {
23720b57cec5SDimitry Andric  // For big endian, we merge low and hi doublewords (A, B).
23730b57cec5SDimitry Andric  dag A0B0 = (v2f64 (XXPERMDI v2f64:$A, v2f64:$B, 0));
23740b57cec5SDimitry Andric  dag A1B1 = (v2f64 (XXPERMDI v2f64:$A, v2f64:$B, 3));
23750b57cec5SDimitry Andric  dag CVA1B1S = (v4i32 (XVCVDPSXWS A1B1));
23760b57cec5SDimitry Andric  dag CVA0B0S = (v4i32 (XVCVDPSXWS A0B0));
23770b57cec5SDimitry Andric  dag CVA1B1U = (v4i32 (XVCVDPUXWS A1B1));
23780b57cec5SDimitry Andric  dag CVA0B0U = (v4i32 (XVCVDPUXWS A0B0));
23790b57cec5SDimitry Andric
23800b57cec5SDimitry Andric  // For little endian, we merge low and hi doublewords (B, A).
23810b57cec5SDimitry Andric  dag B1A1 = (v2f64 (XXPERMDI v2f64:$B, v2f64:$A, 0));
23820b57cec5SDimitry Andric  dag B0A0 = (v2f64 (XXPERMDI v2f64:$B, v2f64:$A, 3));
23830b57cec5SDimitry Andric  dag CVB1A1S = (v4i32 (XVCVDPSXWS B1A1));
23840b57cec5SDimitry Andric  dag CVB0A0S = (v4i32 (XVCVDPSXWS B0A0));
23850b57cec5SDimitry Andric  dag CVB1A1U = (v4i32 (XVCVDPUXWS B1A1));
23860b57cec5SDimitry Andric  dag CVB0A0U = (v4i32 (XVCVDPUXWS B0A0));
23870b57cec5SDimitry Andric
23880b57cec5SDimitry Andric  // For big endian, we merge hi doublewords of (A, C) and (B, D), convert
23890b57cec5SDimitry Andric  // then merge.
2390fe6060f1SDimitry Andric  dag AC = (v2f64 (XXPERMDI (SUBREG_TO_REG (i64 1), f64:$A, sub_64),
2391fe6060f1SDimitry Andric                            (SUBREG_TO_REG (i64 1), f64:$C, sub_64), 0));
2392fe6060f1SDimitry Andric  dag BD = (v2f64 (XXPERMDI (SUBREG_TO_REG (i64 1), f64:$B, sub_64),
2393fe6060f1SDimitry Andric                            (SUBREG_TO_REG (i64 1), f64:$D, sub_64), 0));
23940b57cec5SDimitry Andric  dag CVACS = (v4i32 (XVCVDPSXWS AC));
23950b57cec5SDimitry Andric  dag CVBDS = (v4i32 (XVCVDPSXWS BD));
23960b57cec5SDimitry Andric  dag CVACU = (v4i32 (XVCVDPUXWS AC));
23970b57cec5SDimitry Andric  dag CVBDU = (v4i32 (XVCVDPUXWS BD));
23980b57cec5SDimitry Andric
23990b57cec5SDimitry Andric  // For little endian, we merge hi doublewords of (D, B) and (C, A), convert
24000b57cec5SDimitry Andric  // then merge.
2401fe6060f1SDimitry Andric  dag DB = (v2f64 (XXPERMDI (SUBREG_TO_REG (i64 1), f64:$D, sub_64),
2402fe6060f1SDimitry Andric                            (SUBREG_TO_REG (i64 1), f64:$B, sub_64), 0));
2403fe6060f1SDimitry Andric  dag CA = (v2f64 (XXPERMDI (SUBREG_TO_REG (i64 1), f64:$C, sub_64),
2404fe6060f1SDimitry Andric                            (SUBREG_TO_REG (i64 1), f64:$A, sub_64), 0));
24050b57cec5SDimitry Andric  dag CVDBS = (v4i32 (XVCVDPSXWS DB));
24060b57cec5SDimitry Andric  dag CVCAS = (v4i32 (XVCVDPSXWS CA));
24070b57cec5SDimitry Andric  dag CVDBU = (v4i32 (XVCVDPUXWS DB));
24080b57cec5SDimitry Andric  dag CVCAU = (v4i32 (XVCVDPUXWS CA));
24090b57cec5SDimitry Andric}
24100b57cec5SDimitry Andric
2411fe6060f1SDimitry Andricdef DblwdCmp {
2412fe6060f1SDimitry Andric  dag SGTW = (v2i64 (v2i64 (VCMPGTSW v2i64:$vA, v2i64:$vB)));
2413fe6060f1SDimitry Andric  dag UGTW = (v2i64 (v2i64 (VCMPGTUW v2i64:$vA, v2i64:$vB)));
2414fe6060f1SDimitry Andric  dag EQW = (v2i64 (v2i64 (VCMPEQUW v2i64:$vA, v2i64:$vB)));
2415fe6060f1SDimitry Andric  dag UGTWSHAND = (v2i64 (XXLAND (v2i64 (XXSLDWI UGTW, UGTW, 1)), EQW));
2416fe6060f1SDimitry Andric  dag EQWSHAND = (v2i64 (XXLAND (v2i64 (XXSLDWI EQW, EQW, 1)), EQW));
2417fe6060f1SDimitry Andric  dag SGTWOR = (v2i64 (XXLOR SGTW, UGTWSHAND));
2418fe6060f1SDimitry Andric  dag UGTWOR = (v2i64 (XXLOR UGTW, UGTWSHAND));
2419fe6060f1SDimitry Andric  dag MRGSGT = (v2i64 (XXPERMDI (v2i64 (XXSPLTW SGTWOR, 0)),
2420fe6060f1SDimitry Andric                                (v2i64 (XXSPLTW SGTWOR, 2)), 0));
2421fe6060f1SDimitry Andric  dag MRGUGT = (v2i64 (XXPERMDI (v2i64 (XXSPLTW UGTWOR, 0)),
2422fe6060f1SDimitry Andric                                (v2i64 (XXSPLTW UGTWOR, 2)), 0));
2423fe6060f1SDimitry Andric  dag MRGEQ = (v2i64 (XXPERMDI (v2i64 (XXSPLTW EQWSHAND, 0)),
2424fe6060f1SDimitry Andric                               (v2i64 (XXSPLTW EQWSHAND, 2)), 0));
2425fe6060f1SDimitry Andric}
2426fe6060f1SDimitry Andric
24275ffd83dbSDimitry Andric//---------------------------- Anonymous Patterns ----------------------------//
24285ffd83dbSDimitry Andric// Predicate combinations are kept in roughly chronological order in terms of
24295ffd83dbSDimitry Andric// instruction availability in the architecture. For example, VSX came in with
24305ffd83dbSDimitry Andric// ISA 2.06 (Power7). There have since been additions in ISA 2.07 (Power8) and
24315ffd83dbSDimitry Andric// ISA 3.0 (Power9). However, the granularity of features on later subtargets
24325ffd83dbSDimitry Andric// is finer for various reasons. For example, we have Power8Vector,
24335ffd83dbSDimitry Andric// Power8Altivec, DirectMove that all came in with ISA 2.07. The situation is
24345ffd83dbSDimitry Andric// similar with ISA 3.0 with Power9Vector, Power9Altivec, IsISA3_0. Then there
24355ffd83dbSDimitry Andric// are orthogonal predicates such as endianness for which the order was
24365ffd83dbSDimitry Andric// arbitrarily chosen to be Big, Little.
24375ffd83dbSDimitry Andric//
24385ffd83dbSDimitry Andric// Predicate combinations available:
2439e8d8bef9SDimitry Andric// [HasVSX, IsLittleEndian, HasP8Altivec] Altivec patterns using VSX instr.
2440e8d8bef9SDimitry Andric// [HasVSX, IsBigEndian, HasP8Altivec] Altivec patterns using VSX instr.
24415ffd83dbSDimitry Andric// [HasVSX]
24425ffd83dbSDimitry Andric// [HasVSX, IsBigEndian]
24435ffd83dbSDimitry Andric// [HasVSX, IsLittleEndian]
24445ffd83dbSDimitry Andric// [HasVSX, NoP9Vector]
2445e8d8bef9SDimitry Andric// [HasVSX, NoP9Vector, IsLittleEndian]
2446fe6060f1SDimitry Andric// [HasVSX, NoP9Vector, IsBigEndian]
24475ffd83dbSDimitry Andric// [HasVSX, HasOnlySwappingMemOps]
24485ffd83dbSDimitry Andric// [HasVSX, HasOnlySwappingMemOps, IsBigEndian]
24495ffd83dbSDimitry Andric// [HasVSX, HasP8Vector]
2450fe6060f1SDimitry Andric// [HasVSX, HasP8Vector, IsBigEndian]
2451e8d8bef9SDimitry Andric// [HasVSX, HasP8Vector, IsBigEndian, IsPPC64]
24525ffd83dbSDimitry Andric// [HasVSX, HasP8Vector, IsLittleEndian]
2453e8d8bef9SDimitry Andric// [HasVSX, HasP8Vector, NoP9Vector, IsBigEndian, IsPPC64]
24545ffd83dbSDimitry Andric// [HasVSX, HasP8Vector, NoP9Vector, IsLittleEndian]
24554824e7fdSDimitry Andric// [HasVSX, HasP8Altivec]
24565ffd83dbSDimitry Andric// [HasVSX, HasDirectMove]
24575ffd83dbSDimitry Andric// [HasVSX, HasDirectMove, IsBigEndian]
24585ffd83dbSDimitry Andric// [HasVSX, HasDirectMove, IsLittleEndian]
2459e8d8bef9SDimitry Andric// [HasVSX, HasDirectMove, NoP9Altivec, IsBigEndian, IsPPC64]
2460e8d8bef9SDimitry Andric// [HasVSX, HasDirectMove, NoP9Vector, IsBigEndian, IsPPC64]
24615ffd83dbSDimitry Andric// [HasVSX, HasDirectMove, NoP9Altivec, IsLittleEndian]
24625ffd83dbSDimitry Andric// [HasVSX, HasDirectMove, NoP9Vector, IsLittleEndian]
24635ffd83dbSDimitry Andric// [HasVSX, HasP9Vector]
2464fe6060f1SDimitry Andric// [HasVSX, HasP9Vector, NoP10Vector]
2465fe6060f1SDimitry Andric// [HasVSX, HasP9Vector, IsBigEndian]
2466e8d8bef9SDimitry Andric// [HasVSX, HasP9Vector, IsBigEndian, IsPPC64]
24675ffd83dbSDimitry Andric// [HasVSX, HasP9Vector, IsLittleEndian]
24685ffd83dbSDimitry Andric// [HasVSX, HasP9Altivec]
2469e8d8bef9SDimitry Andric// [HasVSX, HasP9Altivec, IsBigEndian, IsPPC64]
24705ffd83dbSDimitry Andric// [HasVSX, HasP9Altivec, IsLittleEndian]
2471e8d8bef9SDimitry Andric// [HasVSX, IsISA3_0, HasDirectMove, IsBigEndian, IsPPC64]
24725ffd83dbSDimitry Andric// [HasVSX, IsISA3_0, HasDirectMove, IsLittleEndian]
24730b57cec5SDimitry Andric
2474e8d8bef9SDimitry Andric// These Altivec patterns are here because we need a VSX instruction to match
2475e8d8bef9SDimitry Andric// the intrinsic (but only for little endian system).
2476e8d8bef9SDimitry Andriclet Predicates = [HasVSX, IsLittleEndian, HasP8Altivec] in
2477e8d8bef9SDimitry Andric  def : Pat<(v16i8 (int_ppc_altivec_crypto_vpermxor v16i8:$a,
2478e8d8bef9SDimitry Andric                                                    v16i8:$b, v16i8:$c)),
2479e8d8bef9SDimitry Andric            (v16i8 (VPERMXOR $a, $b, (XXLNOR (COPY_TO_REGCLASS $c, VSRC),
2480e8d8bef9SDimitry Andric                                             (COPY_TO_REGCLASS $c, VSRC))))>;
2481e8d8bef9SDimitry Andriclet Predicates = [HasVSX, IsBigEndian, HasP8Altivec] in
2482e8d8bef9SDimitry Andric  def : Pat<(v16i8 (int_ppc_altivec_crypto_vpermxor v16i8:$a,
2483e8d8bef9SDimitry Andric                                                    v16i8:$b, v16i8:$c)),
2484e8d8bef9SDimitry Andric            (v16i8 (VPERMXOR $a, $b, $c))>;
24854824e7fdSDimitry Andriclet Predicates = [HasVSX, HasP8Altivec] in
24864824e7fdSDimitry Andric  def : Pat<(v16i8 (int_ppc_altivec_crypto_vpermxor_be v16i8:$a,
24874824e7fdSDimitry Andric                                                       v16i8:$b, v16i8:$c)),
24884824e7fdSDimitry Andric            (v16i8 (VPERMXOR $a, $b, $c))>;
2489e8d8bef9SDimitry Andric
24905ffd83dbSDimitry Andriclet AddedComplexity = 400 in {
24915ffd83dbSDimitry Andric// Valid for any VSX subtarget, regardless of endianness.
24920b57cec5SDimitry Andriclet Predicates = [HasVSX] in {
2493fe6060f1SDimitry Andricdef : Pat<(v4i32 (vnot v4i32:$A)),
24945ffd83dbSDimitry Andric          (v4i32 (XXLNOR $A, $A))>;
2495fe6060f1SDimitry Andricdef : Pat<(v4i32 (or (and (vnot v4i32:$C), v4i32:$A),
24965ffd83dbSDimitry Andric                     (and v4i32:$B, v4i32:$C))),
24975ffd83dbSDimitry Andric          (v4i32 (XXSEL $A, $B, $C))>;
24985ffd83dbSDimitry Andric
24995ffd83dbSDimitry Andric// Additional fnmsub pattern for PPC specific ISD opcode
25005ffd83dbSDimitry Andricdef : Pat<(PPCfnmsub f64:$A, f64:$B, f64:$C),
25015ffd83dbSDimitry Andric          (XSNMSUBADP $C, $A, $B)>;
25025ffd83dbSDimitry Andricdef : Pat<(fneg (PPCfnmsub f64:$A, f64:$B, f64:$C)),
25035ffd83dbSDimitry Andric          (XSMSUBADP $C, $A, $B)>;
25045ffd83dbSDimitry Andricdef : Pat<(PPCfnmsub f64:$A, f64:$B, (fneg f64:$C)),
25055ffd83dbSDimitry Andric          (XSNMADDADP $C, $A, $B)>;
25065ffd83dbSDimitry Andric
25075ffd83dbSDimitry Andricdef : Pat<(PPCfnmsub v2f64:$A, v2f64:$B, v2f64:$C),
25085ffd83dbSDimitry Andric          (XVNMSUBADP $C, $A, $B)>;
25095ffd83dbSDimitry Andricdef : Pat<(fneg (PPCfnmsub v2f64:$A, v2f64:$B, v2f64:$C)),
25105ffd83dbSDimitry Andric          (XVMSUBADP $C, $A, $B)>;
25115ffd83dbSDimitry Andricdef : Pat<(PPCfnmsub v2f64:$A, v2f64:$B, (fneg v2f64:$C)),
25125ffd83dbSDimitry Andric          (XVNMADDADP $C, $A, $B)>;
25135ffd83dbSDimitry Andric
25145ffd83dbSDimitry Andricdef : Pat<(PPCfnmsub v4f32:$A, v4f32:$B, v4f32:$C),
25155ffd83dbSDimitry Andric          (XVNMSUBASP $C, $A, $B)>;
25165ffd83dbSDimitry Andricdef : Pat<(fneg (PPCfnmsub v4f32:$A, v4f32:$B, v4f32:$C)),
25175ffd83dbSDimitry Andric          (XVMSUBASP $C, $A, $B)>;
25185ffd83dbSDimitry Andricdef : Pat<(PPCfnmsub v4f32:$A, v4f32:$B, (fneg v4f32:$C)),
25195ffd83dbSDimitry Andric          (XVNMADDASP $C, $A, $B)>;
25205ffd83dbSDimitry Andric
2521e8d8bef9SDimitry Andricdef : Pat<(PPCfsqrt f64:$frA), (XSSQRTDP $frA)>;
2522e8d8bef9SDimitry Andricdef : Pat<(PPCfsqrt v2f64:$frA), (XVSQRTDP $frA)>;
2523e8d8bef9SDimitry Andricdef : Pat<(PPCfsqrt v4f32:$frA), (XVSQRTSP $frA)>;
2524e8d8bef9SDimitry Andric
25255ffd83dbSDimitry Andricdef : Pat<(v2f64 (bitconvert v4f32:$A)),
25265ffd83dbSDimitry Andric          (COPY_TO_REGCLASS $A, VSRC)>;
25275ffd83dbSDimitry Andricdef : Pat<(v2f64 (bitconvert v4i32:$A)),
25285ffd83dbSDimitry Andric          (COPY_TO_REGCLASS $A, VSRC)>;
25295ffd83dbSDimitry Andricdef : Pat<(v2f64 (bitconvert v8i16:$A)),
25305ffd83dbSDimitry Andric          (COPY_TO_REGCLASS $A, VSRC)>;
25315ffd83dbSDimitry Andricdef : Pat<(v2f64 (bitconvert v16i8:$A)),
25325ffd83dbSDimitry Andric          (COPY_TO_REGCLASS $A, VSRC)>;
25335ffd83dbSDimitry Andric
25345ffd83dbSDimitry Andricdef : Pat<(v4f32 (bitconvert v2f64:$A)),
25355ffd83dbSDimitry Andric          (COPY_TO_REGCLASS $A, VRRC)>;
25365ffd83dbSDimitry Andricdef : Pat<(v4i32 (bitconvert v2f64:$A)),
25375ffd83dbSDimitry Andric          (COPY_TO_REGCLASS $A, VRRC)>;
25385ffd83dbSDimitry Andricdef : Pat<(v8i16 (bitconvert v2f64:$A)),
25395ffd83dbSDimitry Andric          (COPY_TO_REGCLASS $A, VRRC)>;
25405ffd83dbSDimitry Andricdef : Pat<(v16i8 (bitconvert v2f64:$A)),
25415ffd83dbSDimitry Andric          (COPY_TO_REGCLASS $A, VRRC)>;
25425ffd83dbSDimitry Andric
25435ffd83dbSDimitry Andricdef : Pat<(v2i64 (bitconvert v4f32:$A)),
25445ffd83dbSDimitry Andric          (COPY_TO_REGCLASS $A, VSRC)>;
25455ffd83dbSDimitry Andricdef : Pat<(v2i64 (bitconvert v4i32:$A)),
25465ffd83dbSDimitry Andric          (COPY_TO_REGCLASS $A, VSRC)>;
25475ffd83dbSDimitry Andricdef : Pat<(v2i64 (bitconvert v8i16:$A)),
25485ffd83dbSDimitry Andric          (COPY_TO_REGCLASS $A, VSRC)>;
25495ffd83dbSDimitry Andricdef : Pat<(v2i64 (bitconvert v16i8:$A)),
25505ffd83dbSDimitry Andric          (COPY_TO_REGCLASS $A, VSRC)>;
25515ffd83dbSDimitry Andric
25525ffd83dbSDimitry Andricdef : Pat<(v4f32 (bitconvert v2i64:$A)),
25535ffd83dbSDimitry Andric          (COPY_TO_REGCLASS $A, VRRC)>;
25545ffd83dbSDimitry Andricdef : Pat<(v4i32 (bitconvert v2i64:$A)),
25555ffd83dbSDimitry Andric          (COPY_TO_REGCLASS $A, VRRC)>;
25565ffd83dbSDimitry Andricdef : Pat<(v8i16 (bitconvert v2i64:$A)),
25575ffd83dbSDimitry Andric          (COPY_TO_REGCLASS $A, VRRC)>;
25585ffd83dbSDimitry Andricdef : Pat<(v16i8 (bitconvert v2i64:$A)),
25595ffd83dbSDimitry Andric          (COPY_TO_REGCLASS $A, VRRC)>;
25605ffd83dbSDimitry Andric
25615ffd83dbSDimitry Andricdef : Pat<(v2f64 (bitconvert v2i64:$A)),
25625ffd83dbSDimitry Andric          (COPY_TO_REGCLASS $A, VRRC)>;
25635ffd83dbSDimitry Andricdef : Pat<(v2i64 (bitconvert v2f64:$A)),
25645ffd83dbSDimitry Andric          (COPY_TO_REGCLASS $A, VRRC)>;
25655ffd83dbSDimitry Andric
25665ffd83dbSDimitry Andricdef : Pat<(v2f64 (bitconvert v1i128:$A)),
25675ffd83dbSDimitry Andric          (COPY_TO_REGCLASS $A, VRRC)>;
25685ffd83dbSDimitry Andricdef : Pat<(v1i128 (bitconvert v2f64:$A)),
25695ffd83dbSDimitry Andric          (COPY_TO_REGCLASS $A, VRRC)>;
25705ffd83dbSDimitry Andric
25715ffd83dbSDimitry Andricdef : Pat<(v2i64 (bitconvert f128:$A)),
25725ffd83dbSDimitry Andric          (COPY_TO_REGCLASS $A, VRRC)>;
25735ffd83dbSDimitry Andricdef : Pat<(v4i32 (bitconvert f128:$A)),
25745ffd83dbSDimitry Andric          (COPY_TO_REGCLASS $A, VRRC)>;
25755ffd83dbSDimitry Andricdef : Pat<(v8i16 (bitconvert f128:$A)),
25765ffd83dbSDimitry Andric          (COPY_TO_REGCLASS $A, VRRC)>;
25775ffd83dbSDimitry Andricdef : Pat<(v16i8 (bitconvert f128:$A)),
25785ffd83dbSDimitry Andric          (COPY_TO_REGCLASS $A, VRRC)>;
25795ffd83dbSDimitry Andric
25805ffd83dbSDimitry Andricdef : Pat<(v2f64 (PPCsvec2fp v4i32:$C, 0)),
25815ffd83dbSDimitry Andric          (v2f64 (XVCVSXWDP (v2i64 (XXMRGHW $C, $C))))>;
25825ffd83dbSDimitry Andricdef : Pat<(v2f64 (PPCsvec2fp v4i32:$C, 1)),
25835ffd83dbSDimitry Andric          (v2f64 (XVCVSXWDP (v2i64 (XXMRGLW $C, $C))))>;
25845ffd83dbSDimitry Andric
25855ffd83dbSDimitry Andricdef : Pat<(v2f64 (PPCuvec2fp v4i32:$C, 0)),
25865ffd83dbSDimitry Andric          (v2f64 (XVCVUXWDP (v2i64 (XXMRGHW $C, $C))))>;
25875ffd83dbSDimitry Andricdef : Pat<(v2f64 (PPCuvec2fp v4i32:$C, 1)),
25885ffd83dbSDimitry Andric          (v2f64 (XVCVUXWDP (v2i64 (XXMRGLW $C, $C))))>;
25895ffd83dbSDimitry Andric
25905ffd83dbSDimitry Andricdef : Pat<(v2f64 (PPCfpexth v4f32:$C, 0)), (XVCVSPDP (XXMRGHW $C, $C))>;
25915ffd83dbSDimitry Andricdef : Pat<(v2f64 (PPCfpexth v4f32:$C, 1)), (XVCVSPDP (XXMRGLW $C, $C))>;
25925ffd83dbSDimitry Andric
25935ffd83dbSDimitry Andric// Permutes.
25945ffd83dbSDimitry Andricdef : Pat<(v2f64 (PPCxxswapd v2f64:$src)), (XXPERMDI $src, $src, 2)>;
25955ffd83dbSDimitry Andricdef : Pat<(v2i64 (PPCxxswapd v2i64:$src)), (XXPERMDI $src, $src, 2)>;
25965ffd83dbSDimitry Andricdef : Pat<(v4f32 (PPCxxswapd v4f32:$src)), (XXPERMDI $src, $src, 2)>;
25975ffd83dbSDimitry Andricdef : Pat<(v4i32 (PPCxxswapd v4i32:$src)), (XXPERMDI $src, $src, 2)>;
25985ffd83dbSDimitry Andricdef : Pat<(v2f64 (PPCswapNoChain v2f64:$src)), (XXPERMDI $src, $src, 2)>;
25995ffd83dbSDimitry Andric
26005ffd83dbSDimitry Andric// PPCvecshl XT, XA, XA, 2 can be selected to both XXSLDWI XT,XA,XA,2 and
26015ffd83dbSDimitry Andric// XXSWAPD XT,XA (i.e. XXPERMDI XT,XA,XA,2), the later one is more profitable.
26025ffd83dbSDimitry Andricdef : Pat<(v4i32 (PPCvecshl v4i32:$src, v4i32:$src, 2)),
26035ffd83dbSDimitry Andric          (XXPERMDI $src, $src, 2)>;
26045ffd83dbSDimitry Andric
26055ffd83dbSDimitry Andric// Selects.
26065ffd83dbSDimitry Andricdef : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETLT)),
26075ffd83dbSDimitry Andric          (SELECT_VSRC (CRANDC $lhs, $rhs), $tval, $fval)>;
26085ffd83dbSDimitry Andricdef : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETULT)),
26095ffd83dbSDimitry Andric          (SELECT_VSRC (CRANDC $rhs, $lhs), $tval, $fval)>;
26105ffd83dbSDimitry Andricdef : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETLE)),
26115ffd83dbSDimitry Andric          (SELECT_VSRC (CRORC  $lhs, $rhs), $tval, $fval)>;
26125ffd83dbSDimitry Andricdef : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETULE)),
26135ffd83dbSDimitry Andric          (SELECT_VSRC (CRORC  $rhs, $lhs), $tval, $fval)>;
26145ffd83dbSDimitry Andricdef : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETEQ)),
26155ffd83dbSDimitry Andric          (SELECT_VSRC (CREQV $lhs, $rhs), $tval, $fval)>;
26165ffd83dbSDimitry Andricdef : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETGE)),
26175ffd83dbSDimitry Andric          (SELECT_VSRC (CRORC  $rhs, $lhs), $tval, $fval)>;
26185ffd83dbSDimitry Andricdef : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETUGE)),
26195ffd83dbSDimitry Andric          (SELECT_VSRC (CRORC  $lhs, $rhs), $tval, $fval)>;
26205ffd83dbSDimitry Andricdef : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETGT)),
26215ffd83dbSDimitry Andric          (SELECT_VSRC (CRANDC $rhs, $lhs), $tval, $fval)>;
26225ffd83dbSDimitry Andricdef : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETUGT)),
26235ffd83dbSDimitry Andric          (SELECT_VSRC (CRANDC $lhs, $rhs), $tval, $fval)>;
26245ffd83dbSDimitry Andricdef : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETNE)),
26255ffd83dbSDimitry Andric          (SELECT_VSRC (CRXOR $lhs, $rhs), $tval, $fval)>;
26265ffd83dbSDimitry Andric
26275ffd83dbSDimitry Andricdef : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLT)),
26285ffd83dbSDimitry Andric          (SELECT_VSFRC (CRANDC $lhs, $rhs), $tval, $fval)>;
26295ffd83dbSDimitry Andricdef : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETULT)),
26305ffd83dbSDimitry Andric          (SELECT_VSFRC (CRANDC $rhs, $lhs), $tval, $fval)>;
26315ffd83dbSDimitry Andricdef : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLE)),
26325ffd83dbSDimitry Andric          (SELECT_VSFRC (CRORC  $lhs, $rhs), $tval, $fval)>;
26335ffd83dbSDimitry Andricdef : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETULE)),
26345ffd83dbSDimitry Andric          (SELECT_VSFRC (CRORC  $rhs, $lhs), $tval, $fval)>;
26355ffd83dbSDimitry Andricdef : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETEQ)),
26365ffd83dbSDimitry Andric          (SELECT_VSFRC (CREQV $lhs, $rhs), $tval, $fval)>;
26375ffd83dbSDimitry Andricdef : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGE)),
26385ffd83dbSDimitry Andric          (SELECT_VSFRC (CRORC  $rhs, $lhs), $tval, $fval)>;
26395ffd83dbSDimitry Andricdef : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETUGE)),
26405ffd83dbSDimitry Andric          (SELECT_VSFRC (CRORC  $lhs, $rhs), $tval, $fval)>;
26415ffd83dbSDimitry Andricdef : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGT)),
26425ffd83dbSDimitry Andric          (SELECT_VSFRC (CRANDC $rhs, $lhs), $tval, $fval)>;
26435ffd83dbSDimitry Andricdef : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETUGT)),
26445ffd83dbSDimitry Andric          (SELECT_VSFRC (CRANDC $lhs, $rhs), $tval, $fval)>;
26455ffd83dbSDimitry Andricdef : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETNE)),
26465ffd83dbSDimitry Andric          (SELECT_VSFRC (CRXOR $lhs, $rhs), $tval, $fval)>;
26475ffd83dbSDimitry Andric
26485ffd83dbSDimitry Andric// Divides.
26495ffd83dbSDimitry Andricdef : Pat<(int_ppc_vsx_xvdivsp v4f32:$A, v4f32:$B),
26505ffd83dbSDimitry Andric          (XVDIVSP $A, $B)>;
26515ffd83dbSDimitry Andricdef : Pat<(int_ppc_vsx_xvdivdp v2f64:$A, v2f64:$B),
26525ffd83dbSDimitry Andric          (XVDIVDP $A, $B)>;
26535ffd83dbSDimitry Andric
2654e8d8bef9SDimitry Andric// Vector test for software divide and sqrt.
2655e8d8bef9SDimitry Andricdef : Pat<(i32 (int_ppc_vsx_xvtdivdp v2f64:$A, v2f64:$B)),
2656e8d8bef9SDimitry Andric          (COPY_TO_REGCLASS (XVTDIVDP $A, $B), GPRC)>;
2657e8d8bef9SDimitry Andricdef : Pat<(i32 (int_ppc_vsx_xvtdivsp v4f32:$A, v4f32:$B)),
2658e8d8bef9SDimitry Andric          (COPY_TO_REGCLASS (XVTDIVSP $A, $B), GPRC)>;
2659e8d8bef9SDimitry Andricdef : Pat<(i32 (int_ppc_vsx_xvtsqrtdp v2f64:$A)),
2660e8d8bef9SDimitry Andric          (COPY_TO_REGCLASS (XVTSQRTDP $A), GPRC)>;
2661e8d8bef9SDimitry Andricdef : Pat<(i32 (int_ppc_vsx_xvtsqrtsp v4f32:$A)),
2662e8d8bef9SDimitry Andric          (COPY_TO_REGCLASS (XVTSQRTSP $A), GPRC)>;
2663e8d8bef9SDimitry Andric
26645ffd83dbSDimitry Andric// Reciprocal estimate
26655ffd83dbSDimitry Andricdef : Pat<(int_ppc_vsx_xvresp v4f32:$A),
26665ffd83dbSDimitry Andric          (XVRESP $A)>;
26675ffd83dbSDimitry Andricdef : Pat<(int_ppc_vsx_xvredp v2f64:$A),
26685ffd83dbSDimitry Andric          (XVREDP $A)>;
26695ffd83dbSDimitry Andric
26705ffd83dbSDimitry Andric// Recip. square root estimate
26715ffd83dbSDimitry Andricdef : Pat<(int_ppc_vsx_xvrsqrtesp v4f32:$A),
26725ffd83dbSDimitry Andric          (XVRSQRTESP $A)>;
26735ffd83dbSDimitry Andricdef : Pat<(int_ppc_vsx_xvrsqrtedp v2f64:$A),
26745ffd83dbSDimitry Andric          (XVRSQRTEDP $A)>;
26755ffd83dbSDimitry Andric
26765ffd83dbSDimitry Andric// Vector selection
26775ffd83dbSDimitry Andricdef : Pat<(v16i8 (vselect v16i8:$vA, v16i8:$vB, v16i8:$vC)),
26785ffd83dbSDimitry Andric          (COPY_TO_REGCLASS
26795ffd83dbSDimitry Andric                 (XXSEL (COPY_TO_REGCLASS $vC, VSRC),
26805ffd83dbSDimitry Andric                        (COPY_TO_REGCLASS $vB, VSRC),
26815ffd83dbSDimitry Andric                        (COPY_TO_REGCLASS $vA, VSRC)), VRRC)>;
26825ffd83dbSDimitry Andricdef : Pat<(v8i16 (vselect v8i16:$vA, v8i16:$vB, v8i16:$vC)),
26835ffd83dbSDimitry Andric          (COPY_TO_REGCLASS
26845ffd83dbSDimitry Andric                 (XXSEL (COPY_TO_REGCLASS $vC, VSRC),
26855ffd83dbSDimitry Andric                        (COPY_TO_REGCLASS $vB, VSRC),
26865ffd83dbSDimitry Andric                        (COPY_TO_REGCLASS $vA, VSRC)), VRRC)>;
26875ffd83dbSDimitry Andricdef : Pat<(vselect v4i32:$vA, v4i32:$vB, v4i32:$vC),
26885ffd83dbSDimitry Andric          (XXSEL $vC, $vB, $vA)>;
26895ffd83dbSDimitry Andricdef : Pat<(vselect v2i64:$vA, v2i64:$vB, v2i64:$vC),
26905ffd83dbSDimitry Andric          (XXSEL $vC, $vB, $vA)>;
26915ffd83dbSDimitry Andricdef : Pat<(vselect v4i32:$vA, v4f32:$vB, v4f32:$vC),
26925ffd83dbSDimitry Andric          (XXSEL $vC, $vB, $vA)>;
26935ffd83dbSDimitry Andricdef : Pat<(vselect v2i64:$vA, v2f64:$vB, v2f64:$vC),
26945ffd83dbSDimitry Andric          (XXSEL $vC, $vB, $vA)>;
2695fe6060f1SDimitry Andricdef : Pat<(v1i128 (vselect v1i128:$vA, v1i128:$vB, v1i128:$vC)),
2696fe6060f1SDimitry Andric          (COPY_TO_REGCLASS
2697fe6060f1SDimitry Andric                 (XXSEL (COPY_TO_REGCLASS $vC, VSRC),
2698fe6060f1SDimitry Andric                        (COPY_TO_REGCLASS $vB, VSRC),
2699fe6060f1SDimitry Andric                        (COPY_TO_REGCLASS $vA, VSRC)), VRRC)>;
27005ffd83dbSDimitry Andric
27015ffd83dbSDimitry Andricdef : Pat<(v4f32 (any_fmaxnum v4f32:$src1, v4f32:$src2)),
27025ffd83dbSDimitry Andric          (v4f32 (XVMAXSP $src1, $src2))>;
27035ffd83dbSDimitry Andricdef : Pat<(v4f32 (any_fminnum v4f32:$src1, v4f32:$src2)),
27045ffd83dbSDimitry Andric          (v4f32 (XVMINSP $src1, $src2))>;
27055ffd83dbSDimitry Andricdef : Pat<(v2f64 (any_fmaxnum v2f64:$src1, v2f64:$src2)),
27065ffd83dbSDimitry Andric          (v2f64 (XVMAXDP $src1, $src2))>;
27075ffd83dbSDimitry Andricdef : Pat<(v2f64 (any_fminnum v2f64:$src1, v2f64:$src2)),
27085ffd83dbSDimitry Andric          (v2f64 (XVMINDP $src1, $src2))>;
27095ffd83dbSDimitry Andric
27105ffd83dbSDimitry Andric// f32 abs
27115ffd83dbSDimitry Andricdef : Pat<(f32 (fabs f32:$S)),
27125ffd83dbSDimitry Andric          (f32 (COPY_TO_REGCLASS (XSABSDP
27135ffd83dbSDimitry Andric               (COPY_TO_REGCLASS $S, VSFRC)), VSSRC))>;
27145ffd83dbSDimitry Andric
27155ffd83dbSDimitry Andric// f32 nabs
27165ffd83dbSDimitry Andricdef : Pat<(f32 (fneg (fabs f32:$S))),
27175ffd83dbSDimitry Andric          (f32 (COPY_TO_REGCLASS (XSNABSDP
27185ffd83dbSDimitry Andric               (COPY_TO_REGCLASS $S, VSFRC)), VSSRC))>;
27195ffd83dbSDimitry Andric
27205ffd83dbSDimitry Andric// f32 Min.
27215ffd83dbSDimitry Andricdef : Pat<(f32 (fminnum_ieee f32:$A, f32:$B)),
27225ffd83dbSDimitry Andric          (f32 FpMinMax.F32Min)>;
27235ffd83dbSDimitry Andricdef : Pat<(f32 (fminnum_ieee (fcanonicalize f32:$A), f32:$B)),
27245ffd83dbSDimitry Andric          (f32 FpMinMax.F32Min)>;
27255ffd83dbSDimitry Andricdef : Pat<(f32 (fminnum_ieee f32:$A, (fcanonicalize f32:$B))),
27265ffd83dbSDimitry Andric          (f32 FpMinMax.F32Min)>;
27275ffd83dbSDimitry Andricdef : Pat<(f32 (fminnum_ieee (fcanonicalize f32:$A), (fcanonicalize f32:$B))),
27285ffd83dbSDimitry Andric          (f32 FpMinMax.F32Min)>;
27295ffd83dbSDimitry Andric// F32 Max.
27305ffd83dbSDimitry Andricdef : Pat<(f32 (fmaxnum_ieee f32:$A, f32:$B)),
27315ffd83dbSDimitry Andric          (f32 FpMinMax.F32Max)>;
27325ffd83dbSDimitry Andricdef : Pat<(f32 (fmaxnum_ieee (fcanonicalize f32:$A), f32:$B)),
27335ffd83dbSDimitry Andric          (f32 FpMinMax.F32Max)>;
27345ffd83dbSDimitry Andricdef : Pat<(f32 (fmaxnum_ieee f32:$A, (fcanonicalize f32:$B))),
27355ffd83dbSDimitry Andric          (f32 FpMinMax.F32Max)>;
27365ffd83dbSDimitry Andricdef : Pat<(f32 (fmaxnum_ieee (fcanonicalize f32:$A), (fcanonicalize f32:$B))),
27375ffd83dbSDimitry Andric          (f32 FpMinMax.F32Max)>;
27385ffd83dbSDimitry Andric
27395ffd83dbSDimitry Andric// f64 Min.
27405ffd83dbSDimitry Andricdef : Pat<(f64 (fminnum_ieee f64:$A, f64:$B)),
27415ffd83dbSDimitry Andric          (f64 (XSMINDP $A, $B))>;
27425ffd83dbSDimitry Andricdef : Pat<(f64 (fminnum_ieee (fcanonicalize f64:$A), f64:$B)),
27435ffd83dbSDimitry Andric          (f64 (XSMINDP $A, $B))>;
27445ffd83dbSDimitry Andricdef : Pat<(f64 (fminnum_ieee f64:$A, (fcanonicalize f64:$B))),
27455ffd83dbSDimitry Andric          (f64 (XSMINDP $A, $B))>;
27465ffd83dbSDimitry Andricdef : Pat<(f64 (fminnum_ieee (fcanonicalize f64:$A), (fcanonicalize f64:$B))),
27475ffd83dbSDimitry Andric          (f64 (XSMINDP $A, $B))>;
27485ffd83dbSDimitry Andric// f64 Max.
27495ffd83dbSDimitry Andricdef : Pat<(f64 (fmaxnum_ieee f64:$A, f64:$B)),
27505ffd83dbSDimitry Andric          (f64 (XSMAXDP $A, $B))>;
27515ffd83dbSDimitry Andricdef : Pat<(f64 (fmaxnum_ieee (fcanonicalize f64:$A), f64:$B)),
27525ffd83dbSDimitry Andric          (f64 (XSMAXDP $A, $B))>;
27535ffd83dbSDimitry Andricdef : Pat<(f64 (fmaxnum_ieee f64:$A, (fcanonicalize f64:$B))),
27545ffd83dbSDimitry Andric          (f64 (XSMAXDP $A, $B))>;
27555ffd83dbSDimitry Andricdef : Pat<(f64 (fmaxnum_ieee (fcanonicalize f64:$A), (fcanonicalize f64:$B))),
27565ffd83dbSDimitry Andric          (f64 (XSMAXDP $A, $B))>;
27575ffd83dbSDimitry Andric
2758fe6060f1SDimitry Andricdef : Pat<(int_ppc_vsx_stxvd2x_be v2f64:$rS, ForceXForm:$dst),
2759fe6060f1SDimitry Andric            (STXVD2X $rS, ForceXForm:$dst)>;
2760fe6060f1SDimitry Andricdef : Pat<(int_ppc_vsx_stxvw4x_be v4i32:$rS, ForceXForm:$dst),
2761fe6060f1SDimitry Andric            (STXVW4X $rS, ForceXForm:$dst)>;
2762fe6060f1SDimitry Andricdef : Pat<(v4i32 (int_ppc_vsx_lxvw4x_be ForceXForm:$src)), (LXVW4X ForceXForm:$src)>;
2763fe6060f1SDimitry Andricdef : Pat<(v2f64 (int_ppc_vsx_lxvd2x_be ForceXForm:$src)), (LXVD2X ForceXForm:$src)>;
27645ffd83dbSDimitry Andric
27655ffd83dbSDimitry Andric// Rounding for single precision.
27665ffd83dbSDimitry Andricdef : Pat<(f32 (any_fround f32:$S)),
27675ffd83dbSDimitry Andric          (f32 (COPY_TO_REGCLASS (XSRDPI
27685ffd83dbSDimitry Andric                                   (COPY_TO_REGCLASS $S, VSFRC)), VSSRC))>;
27695ffd83dbSDimitry Andricdef : Pat<(f32 (any_ffloor f32:$S)),
27705ffd83dbSDimitry Andric          (f32 (COPY_TO_REGCLASS (XSRDPIM
27715ffd83dbSDimitry Andric                                   (COPY_TO_REGCLASS $S, VSFRC)), VSSRC))>;
27725ffd83dbSDimitry Andricdef : Pat<(f32 (any_fceil f32:$S)),
27735ffd83dbSDimitry Andric          (f32 (COPY_TO_REGCLASS (XSRDPIP
27745ffd83dbSDimitry Andric                                   (COPY_TO_REGCLASS $S, VSFRC)), VSSRC))>;
27755ffd83dbSDimitry Andricdef : Pat<(f32 (any_ftrunc f32:$S)),
27765ffd83dbSDimitry Andric          (f32 (COPY_TO_REGCLASS (XSRDPIZ
27775ffd83dbSDimitry Andric                                   (COPY_TO_REGCLASS $S, VSFRC)), VSSRC))>;
27785ffd83dbSDimitry Andricdef : Pat<(f32 (any_frint f32:$S)),
27795ffd83dbSDimitry Andric          (f32 (COPY_TO_REGCLASS (XSRDPIC
27805ffd83dbSDimitry Andric                                   (COPY_TO_REGCLASS $S, VSFRC)), VSSRC))>;
2781e8d8bef9SDimitry Andricdef : Pat<(v4f32 (any_frint v4f32:$S)), (v4f32 (XVRSPIC $S))>;
27825ffd83dbSDimitry Andric
27835ffd83dbSDimitry Andric// Rounding for double precision.
2784e8d8bef9SDimitry Andricdef : Pat<(f64 (any_frint f64:$S)), (f64 (XSRDPIC $S))>;
2785e8d8bef9SDimitry Andricdef : Pat<(v2f64 (any_frint v2f64:$S)), (v2f64 (XVRDPIC $S))>;
27865ffd83dbSDimitry Andric
2787349cc55cSDimitry Andric// Rounding without exceptions (nearbyint). Due to strange tblgen behaviour,
2788349cc55cSDimitry Andric// these need to be defined after the any_frint versions so ISEL will correctly
2789349cc55cSDimitry Andric// add the chain to the strict versions.
2790349cc55cSDimitry Andricdef : Pat<(f32 (fnearbyint f32:$S)),
2791349cc55cSDimitry Andric          (f32 (COPY_TO_REGCLASS (XSRDPIC
2792349cc55cSDimitry Andric                                   (COPY_TO_REGCLASS $S, VSFRC)), VSSRC))>;
2793349cc55cSDimitry Andricdef : Pat<(f64 (fnearbyint f64:$S)),
2794349cc55cSDimitry Andric          (f64 (XSRDPIC $S))>;
2795349cc55cSDimitry Andricdef : Pat<(v2f64 (fnearbyint v2f64:$S)),
2796349cc55cSDimitry Andric          (v2f64 (XVRDPIC $S))>;
2797349cc55cSDimitry Andricdef : Pat<(v4f32 (fnearbyint v4f32:$S)),
2798349cc55cSDimitry Andric          (v4f32 (XVRSPIC $S))>;
2799349cc55cSDimitry Andric
28005ffd83dbSDimitry Andric// Materialize a zero-vector of long long
28015ffd83dbSDimitry Andricdef : Pat<(v2i64 immAllZerosV),
28025ffd83dbSDimitry Andric          (v2i64 (XXLXORz))>;
28035ffd83dbSDimitry Andric
28040b57cec5SDimitry Andric// Build vectors of floating point converted to i32.
28050b57cec5SDimitry Andricdef : Pat<(v4i32 (build_vector DblToInt.A, DblToInt.A,
28060b57cec5SDimitry Andric                               DblToInt.A, DblToInt.A)),
2807fe6060f1SDimitry Andric          (v4i32 (XXSPLTW (SUBREG_TO_REG (i64 1), (XSCVDPSXWS $A), sub_64), 1))>;
28080b57cec5SDimitry Andricdef : Pat<(v4i32 (build_vector DblToUInt.A, DblToUInt.A,
28090b57cec5SDimitry Andric                               DblToUInt.A, DblToUInt.A)),
2810fe6060f1SDimitry Andric          (v4i32 (XXSPLTW (SUBREG_TO_REG (i64 1), (XSCVDPUXWS $A), sub_64), 1))>;
28110b57cec5SDimitry Andricdef : Pat<(v2i64 (build_vector DblToLong.A, DblToLong.A)),
2812fe6060f1SDimitry Andric          (v2i64 (XXPERMDI (SUBREG_TO_REG (i64 1), (XSCVDPSXDS $A), sub_64),
2813fe6060f1SDimitry Andric                           (SUBREG_TO_REG (i64 1), (XSCVDPSXDS $A), sub_64), 0))>;
28140b57cec5SDimitry Andricdef : Pat<(v2i64 (build_vector DblToULong.A, DblToULong.A)),
2815fe6060f1SDimitry Andric          (v2i64 (XXPERMDI (SUBREG_TO_REG (i64 1), (XSCVDPUXDS $A), sub_64),
2816fe6060f1SDimitry Andric                           (SUBREG_TO_REG (i64 1), (XSCVDPUXDS $A), sub_64), 0))>;
2817349cc55cSDimitry Andricdef : Pat<(v4i32 (PPCSToV DblToInt.A)),
2818349cc55cSDimitry Andric          (v4i32 (SUBREG_TO_REG (i64 1), (XSCVDPSXWS f64:$A), sub_64))>;
2819349cc55cSDimitry Andricdef : Pat<(v4i32 (PPCSToV DblToUInt.A)),
2820349cc55cSDimitry Andric          (v4i32 (SUBREG_TO_REG (i64 1), (XSCVDPUXWS f64:$A), sub_64))>;
28215ffd83dbSDimitry Andricdefm : ScalToVecWPermute<
28225ffd83dbSDimitry Andric  v4i32, FltToIntLoad.A,
2823fe6060f1SDimitry Andric  (XXSPLTW (SUBREG_TO_REG (i64 1), (XSCVDPSXWSs (XFLOADf32 ForceXForm:$A)), sub_64), 1),
2824fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (XSCVDPSXWSs (XFLOADf32 ForceXForm:$A)), sub_64)>;
28255ffd83dbSDimitry Andricdefm : ScalToVecWPermute<
28265ffd83dbSDimitry Andric  v4i32, FltToUIntLoad.A,
2827fe6060f1SDimitry Andric  (XXSPLTW (SUBREG_TO_REG (i64 1), (XSCVDPUXWSs (XFLOADf32 ForceXForm:$A)), sub_64), 1),
2828fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (XSCVDPUXWSs (XFLOADf32 ForceXForm:$A)), sub_64)>;
2829fe6060f1SDimitry Andricdef : Pat<(v4f32 (build_vector (f32 (fpround f64:$A)), (f32 (fpround f64:$A)),
2830fe6060f1SDimitry Andric                               (f32 (fpround f64:$A)), (f32 (fpround f64:$A)))),
2831fe6060f1SDimitry Andric          (v4f32 (XXSPLTW (SUBREG_TO_REG (i64 1), (XSCVDPSP f64:$A), sub_64), 0))>;
2832fe6060f1SDimitry Andric
28330b57cec5SDimitry Andricdef : Pat<(v4f32 (build_vector f32:$A, f32:$A, f32:$A, f32:$A)),
28340b57cec5SDimitry Andric          (v4f32 (XXSPLTW (v4f32 (XSCVDPSPN $A)), 0))>;
2835349cc55cSDimitry Andric
2836349cc55cSDimitry Andric// Splat loads.
2837fe6060f1SDimitry Andricdef : Pat<(v2f64 (PPCldsplat ForceXForm:$A)),
2838fe6060f1SDimitry Andric          (v2f64 (LXVDSX ForceXForm:$A))>;
2839349cc55cSDimitry Andricdef : Pat<(v4f32 (PPCldsplat ForceXForm:$A)),
2840349cc55cSDimitry Andric          (v4f32 (XXSPLTW (SUBREG_TO_REG (i64 1), (LFIWZX ForceXForm:$A), sub_64), 1))>;
2841fe6060f1SDimitry Andricdef : Pat<(v2i64 (PPCldsplat ForceXForm:$A)),
2842fe6060f1SDimitry Andric          (v2i64 (LXVDSX ForceXForm:$A))>;
2843349cc55cSDimitry Andricdef : Pat<(v4i32 (PPCldsplat ForceXForm:$A)),
2844349cc55cSDimitry Andric          (v4i32 (XXSPLTW (SUBREG_TO_REG (i64 1), (LFIWZX ForceXForm:$A), sub_64), 1))>;
2845349cc55cSDimitry Andricdef : Pat<(v2i64 (PPCzextldsplat ForceXForm:$A)),
2846349cc55cSDimitry Andric          (v2i64 (XXPERMDIs (LFIWZX ForceXForm:$A), 0))>;
2847349cc55cSDimitry Andricdef : Pat<(v2i64 (PPCsextldsplat ForceXForm:$A)),
2848349cc55cSDimitry Andric          (v2i64 (XXPERMDIs (LFIWAX ForceXForm:$A), 0))>;
28490b57cec5SDimitry Andric
28500b57cec5SDimitry Andric// Build vectors of floating point converted to i64.
28510b57cec5SDimitry Andricdef : Pat<(v2i64 (build_vector FltToLong.A, FltToLong.A)),
28520b57cec5SDimitry Andric          (v2i64 (XXPERMDIs
28530b57cec5SDimitry Andric                   (COPY_TO_REGCLASS (XSCVDPSXDSs $A), VSFRC), 0))>;
28540b57cec5SDimitry Andricdef : Pat<(v2i64 (build_vector FltToULong.A, FltToULong.A)),
28550b57cec5SDimitry Andric          (v2i64 (XXPERMDIs
28560b57cec5SDimitry Andric                   (COPY_TO_REGCLASS (XSCVDPUXDSs $A), VSFRC), 0))>;
28575ffd83dbSDimitry Andricdefm : ScalToVecWPermute<
28585ffd83dbSDimitry Andric  v2i64, DblToLongLoad.A,
2859fe6060f1SDimitry Andric  (XVCVDPSXDS (LXVDSX ForceXForm:$A)), (XVCVDPSXDS (LXVDSX ForceXForm:$A))>;
28605ffd83dbSDimitry Andricdefm : ScalToVecWPermute<
28615ffd83dbSDimitry Andric  v2i64, DblToULongLoad.A,
2862fe6060f1SDimitry Andric  (XVCVDPUXDS (LXVDSX ForceXForm:$A)), (XVCVDPUXDS (LXVDSX ForceXForm:$A))>;
2863fe6060f1SDimitry Andric
2864fe6060f1SDimitry Andric// Doubleword vector predicate comparisons without Power8.
2865fe6060f1SDimitry Andriclet AddedComplexity = 0 in {
2866fe6060f1SDimitry Andricdef : Pat<(v2i64 (PPCvcmp_rec v2i64:$vA, v2i64:$vB, 967)),
2867fe6060f1SDimitry Andric          (VCMPGTUB_rec DblwdCmp.MRGSGT, (v2i64 (XXLXORz)))>;
2868fe6060f1SDimitry Andricdef : Pat<(v2i64 (PPCvcmp_rec v2i64:$vA, v2i64:$vB, 711)),
2869fe6060f1SDimitry Andric          (VCMPGTUB_rec DblwdCmp.MRGUGT, (v2i64 (XXLXORz)))>;
2870fe6060f1SDimitry Andricdef : Pat<(v2i64 (PPCvcmp_rec v2i64:$vA, v2i64:$vB, 199)),
2871fe6060f1SDimitry Andric          (VCMPGTUB_rec DblwdCmp.MRGEQ, (v2i64 (XXLXORz)))>;
2872fe6060f1SDimitry Andric} // AddedComplexity = 0
2873fe6060f1SDimitry Andric
2874fe6060f1SDimitry Andric// XL Compat builtins.
2875fe6060f1SDimitry Andricdef : Pat<(int_ppc_fmsub f64:$A, f64:$B, f64:$C), (XSMSUBMDP $A, $B, $C)>;
2876fe6060f1SDimitry Andricdef : Pat<(int_ppc_fnmadd f64:$A, f64:$B, f64:$C), (XSNMADDMDP $A, $B, $C)>;
2877fe6060f1SDimitry Andricdef : Pat<(int_ppc_fre f64:$A), (XSREDP $A)>;
2878fe6060f1SDimitry Andricdef : Pat<(int_ppc_frsqrte vsfrc:$XB), (XSRSQRTEDP $XB)>;
2879*81ad6265SDimitry Andricdef : Pat<(int_ppc_fnabs f64:$A), (XSNABSDP $A)>;
2880*81ad6265SDimitry Andricdef : Pat<(int_ppc_fnabss f32:$A), (XSNABSDPs $A)>;
2881*81ad6265SDimitry Andric
2882*81ad6265SDimitry Andric// XXMRG[LH]W is a direct replacement for VMRG[LH]W respectively.
2883*81ad6265SDimitry Andric// Prefer the VSX form for greater register range.
2884*81ad6265SDimitry Andricdef:Pat<(vmrglw_unary_shuffle v16i8:$vA, undef),
2885*81ad6265SDimitry Andric        (COPY_TO_REGCLASS (XXMRGLW (COPY_TO_REGCLASS $vA, VSRC),
2886*81ad6265SDimitry Andric                                   (COPY_TO_REGCLASS $vA, VSRC)), VRRC)>;
2887*81ad6265SDimitry Andricdef:Pat<(vmrghw_unary_shuffle v16i8:$vA, undef),
2888*81ad6265SDimitry Andric        (COPY_TO_REGCLASS (XXMRGHW (COPY_TO_REGCLASS $vA, VSRC),
2889*81ad6265SDimitry Andric                                   (COPY_TO_REGCLASS $vA, VSRC)), VRRC)>;
2890*81ad6265SDimitry Andricdef:Pat<(vmrglw_shuffle v16i8:$vA, v16i8:$vB),
2891*81ad6265SDimitry Andric        (COPY_TO_REGCLASS (XXMRGLW (COPY_TO_REGCLASS $vA, VSRC),
2892*81ad6265SDimitry Andric                                   (COPY_TO_REGCLASS $vB, VSRC)), VRRC)>;
2893*81ad6265SDimitry Andricdef:Pat<(vmrghw_shuffle v16i8:$vA, v16i8:$vB),
2894*81ad6265SDimitry Andric        (COPY_TO_REGCLASS (XXMRGHW (COPY_TO_REGCLASS $vA, VSRC),
2895*81ad6265SDimitry Andric                                   (COPY_TO_REGCLASS $vB, VSRC)), VRRC)>;
2896*81ad6265SDimitry Andricdef:Pat<(vmrglw_swapped_shuffle v16i8:$vA, v16i8:$vB),
2897*81ad6265SDimitry Andric        (COPY_TO_REGCLASS (XXMRGLW (COPY_TO_REGCLASS $vB, VSRC),
2898*81ad6265SDimitry Andric                                   (COPY_TO_REGCLASS $vA, VSRC)), VRRC)>;
2899*81ad6265SDimitry Andricdef:Pat<(vmrghw_swapped_shuffle v16i8:$vA, v16i8:$vB),
2900*81ad6265SDimitry Andric        (COPY_TO_REGCLASS (XXMRGHW (COPY_TO_REGCLASS $vB, VSRC),
2901*81ad6265SDimitry Andric                                   (COPY_TO_REGCLASS $vA, VSRC)), VRRC)>;
29025ffd83dbSDimitry Andric} // HasVSX
29030b57cec5SDimitry Andric
29045ffd83dbSDimitry Andric// Any big endian VSX subtarget.
29055ffd83dbSDimitry Andriclet Predicates = [HasVSX, IsBigEndian] in {
29065ffd83dbSDimitry Andricdef : Pat<(v2f64 (scalar_to_vector f64:$A)),
29075ffd83dbSDimitry Andric          (v2f64 (SUBREG_TO_REG (i64 1), $A, sub_64))>;
29080b57cec5SDimitry Andric
29095ffd83dbSDimitry Andricdef : Pat<(f64 (extractelt v2f64:$S, 0)),
29105ffd83dbSDimitry Andric          (f64 (EXTRACT_SUBREG $S, sub_64))>;
29115ffd83dbSDimitry Andricdef : Pat<(f64 (extractelt v2f64:$S, 1)),
29125ffd83dbSDimitry Andric          (f64 (EXTRACT_SUBREG (XXPERMDI $S, $S, 2), sub_64))>;
29135ffd83dbSDimitry Andricdef : Pat<(f64 (PPCfcfid (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))),
29145ffd83dbSDimitry Andric          (f64 (XSCVSXDDP (COPY_TO_REGCLASS $S, VSFRC)))>;
29155ffd83dbSDimitry Andricdef : Pat<(f64 (PPCfcfid (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))),
29165ffd83dbSDimitry Andric          (f64 (XSCVSXDDP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
29175ffd83dbSDimitry Andricdef : Pat<(f64 (PPCfcfidu (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))),
29185ffd83dbSDimitry Andric          (f64 (XSCVUXDDP (COPY_TO_REGCLASS $S, VSFRC)))>;
29195ffd83dbSDimitry Andricdef : Pat<(f64 (PPCfcfidu (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))),
29205ffd83dbSDimitry Andric          (f64 (XSCVUXDDP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
29210b57cec5SDimitry Andric
29225ffd83dbSDimitry Andricdef : Pat<(f64 (vector_extract v2f64:$S, i64:$Idx)),
29235ffd83dbSDimitry Andric          (f64 VectorExtractions.BE_VARIABLE_DOUBLE)>;
29240b57cec5SDimitry Andric
29250b57cec5SDimitry Andricdef : Pat<(v2f64 (build_vector f64:$A, f64:$B)),
29260b57cec5SDimitry Andric          (v2f64 (XXPERMDI
2927fe6060f1SDimitry Andric                    (SUBREG_TO_REG (i64 1), $A, sub_64),
2928fe6060f1SDimitry Andric                    (SUBREG_TO_REG (i64 1), $B, sub_64), 0))>;
2929480093f4SDimitry Andric// Using VMRGEW to assemble the final vector would be a lower latency
2930480093f4SDimitry Andric// solution. However, we choose to go with the slightly higher latency
2931480093f4SDimitry Andric// XXPERMDI for 2 reasons:
2932480093f4SDimitry Andric// 1. This is likely to occur in unrolled loops where regpressure is high,
2933480093f4SDimitry Andric//    so we want to use the latter as it has access to all 64 VSX registers.
2934480093f4SDimitry Andric// 2. Using Altivec instructions in this sequence would likely cause the
2935480093f4SDimitry Andric//    allocation of Altivec registers even for the loads which in turn would
2936480093f4SDimitry Andric//    force the use of LXSIWZX for the loads, adding a cycle of latency to
2937480093f4SDimitry Andric//    each of the loads which would otherwise be able to use LFIWZX.
2938480093f4SDimitry Andricdef : Pat<(v4f32 (build_vector LoadFP.A, LoadFP.B, LoadFP.C, LoadFP.D)),
2939480093f4SDimitry Andric          (v4f32 (XXPERMDI (XXMRGHW MrgFP.LD32A, MrgFP.LD32B),
2940480093f4SDimitry Andric                           (XXMRGHW MrgFP.LD32C, MrgFP.LD32D), 3))>;
29410b57cec5SDimitry Andricdef : Pat<(v4f32 (build_vector f32:$A, f32:$B, f32:$C, f32:$D)),
29420b57cec5SDimitry Andric          (VMRGEW MrgFP.AC, MrgFP.BD)>;
29430b57cec5SDimitry Andricdef : Pat<(v4f32 (build_vector DblToFlt.A0, DblToFlt.A1,
29440b57cec5SDimitry Andric                               DblToFlt.B0, DblToFlt.B1)),
29450b57cec5SDimitry Andric          (v4f32 (VMRGEW MrgFP.ABhToFlt, MrgFP.ABlToFlt))>;
29460b57cec5SDimitry Andric
29470b57cec5SDimitry Andric// Convert 4 doubles to a vector of ints.
29480b57cec5SDimitry Andricdef : Pat<(v4i32 (build_vector DblToInt.A, DblToInt.B,
29490b57cec5SDimitry Andric                               DblToInt.C, DblToInt.D)),
29500b57cec5SDimitry Andric          (v4i32 (VMRGEW MrgWords.CVACS, MrgWords.CVBDS))>;
29510b57cec5SDimitry Andricdef : Pat<(v4i32 (build_vector DblToUInt.A, DblToUInt.B,
29520b57cec5SDimitry Andric                               DblToUInt.C, DblToUInt.D)),
29530b57cec5SDimitry Andric          (v4i32 (VMRGEW MrgWords.CVACU, MrgWords.CVBDU))>;
29540b57cec5SDimitry Andricdef : Pat<(v4i32 (build_vector ExtDbl.A0S, ExtDbl.A1S,
29550b57cec5SDimitry Andric                               ExtDbl.B0S, ExtDbl.B1S)),
29560b57cec5SDimitry Andric          (v4i32 (VMRGEW MrgWords.CVA0B0S, MrgWords.CVA1B1S))>;
29570b57cec5SDimitry Andricdef : Pat<(v4i32 (build_vector ExtDbl.A0U, ExtDbl.A1U,
29580b57cec5SDimitry Andric                               ExtDbl.B0U, ExtDbl.B1U)),
29590b57cec5SDimitry Andric          (v4i32 (VMRGEW MrgWords.CVA0B0U, MrgWords.CVA1B1U))>;
29605ffd83dbSDimitry Andricdef : Pat<(v2f64 (build_vector (f64 (fpextend (extractelt v4f32:$A, 0))),
29615ffd83dbSDimitry Andric                               (f64 (fpextend (extractelt v4f32:$A, 1))))),
29625ffd83dbSDimitry Andric          (v2f64 (XVCVSPDP (XXMRGHW $A, $A)))>;
29635ffd83dbSDimitry Andricdef : Pat<(v2f64 (build_vector (f64 (fpextend (extractelt v4f32:$A, 1))),
29645ffd83dbSDimitry Andric                               (f64 (fpextend (extractelt v4f32:$A, 0))))),
29655ffd83dbSDimitry Andric          (v2f64 (XXPERMDI (XVCVSPDP (XXMRGHW $A, $A)),
29665ffd83dbSDimitry Andric                           (XVCVSPDP (XXMRGHW $A, $A)), 2))>;
29675ffd83dbSDimitry Andricdef : Pat<(v2f64 (build_vector (f64 (fpextend (extractelt v4f32:$A, 0))),
29685ffd83dbSDimitry Andric                               (f64 (fpextend (extractelt v4f32:$A, 2))))),
29695ffd83dbSDimitry Andric          (v2f64 (XVCVSPDP $A))>;
29705ffd83dbSDimitry Andricdef : Pat<(v2f64 (build_vector (f64 (fpextend (extractelt v4f32:$A, 1))),
29715ffd83dbSDimitry Andric                               (f64 (fpextend (extractelt v4f32:$A, 3))))),
29725ffd83dbSDimitry Andric          (v2f64 (XVCVSPDP (XXSLDWI $A, $A, 3)))>;
29735ffd83dbSDimitry Andricdef : Pat<(v2f64 (build_vector (f64 (fpextend (extractelt v4f32:$A, 2))),
29745ffd83dbSDimitry Andric                               (f64 (fpextend (extractelt v4f32:$A, 3))))),
29755ffd83dbSDimitry Andric          (v2f64 (XVCVSPDP (XXMRGLW $A, $A)))>;
29765ffd83dbSDimitry Andricdef : Pat<(v2f64 (build_vector (f64 (fpextend (extractelt v4f32:$A, 3))),
29775ffd83dbSDimitry Andric                               (f64 (fpextend (extractelt v4f32:$A, 2))))),
29785ffd83dbSDimitry Andric          (v2f64 (XXPERMDI (XVCVSPDP (XXMRGLW $A, $A)),
29795ffd83dbSDimitry Andric                           (XVCVSPDP (XXMRGLW $A, $A)), 2))>;
29805ffd83dbSDimitry Andricdef : Pat<(v2f64 (build_vector (f64 (fpextend (extractelt v4f32:$A, 0))),
29815ffd83dbSDimitry Andric                               (f64 (fpextend (extractelt v4f32:$B, 0))))),
29825ffd83dbSDimitry Andric          (v2f64 (XVCVSPDP (XXPERMDI $A, $B, 0)))>;
29835ffd83dbSDimitry Andricdef : Pat<(v2f64 (build_vector (f64 (fpextend (extractelt v4f32:$A, 3))),
29845ffd83dbSDimitry Andric                               (f64 (fpextend (extractelt v4f32:$B, 3))))),
29855ffd83dbSDimitry Andric          (v2f64 (XVCVSPDP (XXSLDWI (XXPERMDI $A, $B, 3),
29865ffd83dbSDimitry Andric                                    (XXPERMDI $A, $B, 3), 1)))>;
2987fe6060f1SDimitry Andricdef : Pat<(v2i64 (fp_to_sint
2988fe6060f1SDimitry Andric                   (build_vector (f64 (fpextend (extractelt v4f32:$A, 0))),
2989fe6060f1SDimitry Andric                                 (f64 (fpextend (extractelt v4f32:$A, 2)))))),
2990fe6060f1SDimitry Andric          (v2i64 (XVCVSPSXDS $A))>;
2991fe6060f1SDimitry Andricdef : Pat<(v2i64 (fp_to_uint
2992fe6060f1SDimitry Andric                   (build_vector (f64 (fpextend (extractelt v4f32:$A, 0))),
2993fe6060f1SDimitry Andric                                 (f64 (fpextend (extractelt v4f32:$A, 2)))))),
2994fe6060f1SDimitry Andric          (v2i64 (XVCVSPUXDS $A))>;
2995fe6060f1SDimitry Andricdef : Pat<(v2i64 (fp_to_sint
2996fe6060f1SDimitry Andric                   (build_vector (f64 (fpextend (extractelt v4f32:$A, 1))),
2997fe6060f1SDimitry Andric                                 (f64 (fpextend (extractelt v4f32:$A, 3)))))),
2998fe6060f1SDimitry Andric          (v2i64 (XVCVSPSXDS (XXSLDWI $A, $A, 1)))>;
2999fe6060f1SDimitry Andricdef : Pat<(v2i64 (fp_to_uint
3000fe6060f1SDimitry Andric                   (build_vector (f64 (fpextend (extractelt v4f32:$A, 1))),
3001fe6060f1SDimitry Andric                                 (f64 (fpextend (extractelt v4f32:$A, 3)))))),
3002fe6060f1SDimitry Andric          (v2i64 (XVCVSPUXDS (XXSLDWI $A, $A, 1)))>;
30035ffd83dbSDimitry Andricdef : Pat<WToDPExtractConv.BV02S,
30045ffd83dbSDimitry Andric          (v2f64 (XVCVSXWDP $A))>;
30055ffd83dbSDimitry Andricdef : Pat<WToDPExtractConv.BV13S,
3006349cc55cSDimitry Andric          (v2f64 (XVCVSXWDP (XXSLDWI $A, $A, 1)))>;
30075ffd83dbSDimitry Andricdef : Pat<WToDPExtractConv.BV02U,
30085ffd83dbSDimitry Andric          (v2f64 (XVCVUXWDP $A))>;
30095ffd83dbSDimitry Andricdef : Pat<WToDPExtractConv.BV13U,
3010349cc55cSDimitry Andric          (v2f64 (XVCVUXWDP (XXSLDWI $A, $A, 1)))>;
3011fe6060f1SDimitry Andricdef : Pat<(v2f64 (insertelt v2f64:$A, f64:$B, 0)),
3012fe6060f1SDimitry Andric          (v2f64 (XXPERMDI (SUBREG_TO_REG (i64 1), $B, sub_64), $A, 1))>;
3013fe6060f1SDimitry Andricdef : Pat<(v2f64 (insertelt v2f64:$A, f64:$B, 1)),
3014fe6060f1SDimitry Andric          (v2f64 (XXPERMDI $A, (SUBREG_TO_REG (i64 1), $B, sub_64), 0))>;
30155ffd83dbSDimitry Andric} // HasVSX, IsBigEndian
30160b57cec5SDimitry Andric
30175ffd83dbSDimitry Andric// Any little endian VSX subtarget.
30185ffd83dbSDimitry Andriclet Predicates = [HasVSX, IsLittleEndian] in {
30195ffd83dbSDimitry Andricdefm : ScalToVecWPermute<v2f64, (f64 f64:$A),
30205ffd83dbSDimitry Andric                         (XXPERMDI (SUBREG_TO_REG (i64 1), $A, sub_64),
30215ffd83dbSDimitry Andric                                   (SUBREG_TO_REG (i64 1), $A, sub_64), 0),
30225ffd83dbSDimitry Andric                         (SUBREG_TO_REG (i64 1), $A, sub_64)>;
30230b57cec5SDimitry Andric
3024fe6060f1SDimitry Andricdef : Pat<(f64 (extractelt (v2f64 (bitconvert (v16i8
3025fe6060f1SDimitry Andric                 (PPCvperm v16i8:$A, v16i8:$B, v16i8:$C)))), 0)),
3026fe6060f1SDimitry Andric          (f64 (EXTRACT_SUBREG (VPERM $B, $A, $C), sub_64))>;
30275ffd83dbSDimitry Andricdef : Pat<(f64 (extractelt v2f64:$S, 0)),
30285ffd83dbSDimitry Andric          (f64 (EXTRACT_SUBREG (XXPERMDI $S, $S, 2), sub_64))>;
30295ffd83dbSDimitry Andricdef : Pat<(f64 (extractelt v2f64:$S, 1)),
30305ffd83dbSDimitry Andric          (f64 (EXTRACT_SUBREG $S, sub_64))>;
30310b57cec5SDimitry Andric
3032fe6060f1SDimitry Andricdef : Pat<(v2f64 (PPCld_vec_be ForceXForm:$src)), (LXVD2X ForceXForm:$src)>;
3033fe6060f1SDimitry Andricdef : Pat<(PPCst_vec_be v2f64:$rS, ForceXForm:$dst), (STXVD2X $rS, ForceXForm:$dst)>;
3034fe6060f1SDimitry Andricdef : Pat<(v4f32 (PPCld_vec_be ForceXForm:$src)), (LXVW4X ForceXForm:$src)>;
3035fe6060f1SDimitry Andricdef : Pat<(PPCst_vec_be v4f32:$rS, ForceXForm:$dst), (STXVW4X $rS, ForceXForm:$dst)>;
3036fe6060f1SDimitry Andricdef : Pat<(v2i64 (PPCld_vec_be ForceXForm:$src)), (LXVD2X ForceXForm:$src)>;
3037fe6060f1SDimitry Andricdef : Pat<(PPCst_vec_be v2i64:$rS, ForceXForm:$dst), (STXVD2X $rS, ForceXForm:$dst)>;
3038fe6060f1SDimitry Andricdef : Pat<(v4i32 (PPCld_vec_be ForceXForm:$src)), (LXVW4X ForceXForm:$src)>;
3039fe6060f1SDimitry Andricdef : Pat<(PPCst_vec_be v4i32:$rS, ForceXForm:$dst), (STXVW4X $rS, ForceXForm:$dst)>;
30405ffd83dbSDimitry Andricdef : Pat<(f64 (PPCfcfid (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))),
30415ffd83dbSDimitry Andric          (f64 (XSCVSXDDP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
30425ffd83dbSDimitry Andricdef : Pat<(f64 (PPCfcfid (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))),
30435ffd83dbSDimitry Andric          (f64 (XSCVSXDDP (COPY_TO_REGCLASS (f64 (COPY_TO_REGCLASS $S, VSRC)), VSFRC)))>;
30445ffd83dbSDimitry Andricdef : Pat<(f64 (PPCfcfidu (PPCmtvsra (i64 (vector_extract v2i64:$S, 0))))),
30455ffd83dbSDimitry Andric          (f64 (XSCVUXDDP (COPY_TO_REGCLASS (XXPERMDI $S, $S, 2), VSFRC)))>;
30465ffd83dbSDimitry Andricdef : Pat<(f64 (PPCfcfidu (PPCmtvsra (i64 (vector_extract v2i64:$S, 1))))),
30475ffd83dbSDimitry Andric          (f64 (XSCVUXDDP (COPY_TO_REGCLASS (f64 (COPY_TO_REGCLASS $S, VSRC)), VSFRC)))>;
30480b57cec5SDimitry Andric
30495ffd83dbSDimitry Andricdef : Pat<(f64 (vector_extract v2f64:$S, i64:$Idx)),
30505ffd83dbSDimitry Andric          (f64 VectorExtractions.LE_VARIABLE_DOUBLE)>;
30515ffd83dbSDimitry Andric
30520b57cec5SDimitry Andric// Little endian, available on all targets with VSX
30530b57cec5SDimitry Andricdef : Pat<(v2f64 (build_vector f64:$A, f64:$B)),
30540b57cec5SDimitry Andric          (v2f64 (XXPERMDI
3055fe6060f1SDimitry Andric                    (SUBREG_TO_REG (i64 1), $B, sub_64),
3056fe6060f1SDimitry Andric                    (SUBREG_TO_REG (i64 1), $A, sub_64), 0))>;
3057480093f4SDimitry Andric// Using VMRGEW to assemble the final vector would be a lower latency
3058480093f4SDimitry Andric// solution. However, we choose to go with the slightly higher latency
3059480093f4SDimitry Andric// XXPERMDI for 2 reasons:
3060480093f4SDimitry Andric// 1. This is likely to occur in unrolled loops where regpressure is high,
3061480093f4SDimitry Andric//    so we want to use the latter as it has access to all 64 VSX registers.
3062480093f4SDimitry Andric// 2. Using Altivec instructions in this sequence would likely cause the
3063480093f4SDimitry Andric//    allocation of Altivec registers even for the loads which in turn would
3064480093f4SDimitry Andric//    force the use of LXSIWZX for the loads, adding a cycle of latency to
3065480093f4SDimitry Andric//    each of the loads which would otherwise be able to use LFIWZX.
3066480093f4SDimitry Andricdef : Pat<(v4f32 (build_vector LoadFP.A, LoadFP.B, LoadFP.C, LoadFP.D)),
3067480093f4SDimitry Andric          (v4f32 (XXPERMDI (XXMRGHW MrgFP.LD32D, MrgFP.LD32C),
3068480093f4SDimitry Andric                           (XXMRGHW MrgFP.LD32B, MrgFP.LD32A), 3))>;
30690b57cec5SDimitry Andricdef : Pat<(v4f32 (build_vector f32:$D, f32:$C, f32:$B, f32:$A)),
30700b57cec5SDimitry Andric          (VMRGEW MrgFP.AC, MrgFP.BD)>;
30710b57cec5SDimitry Andricdef : Pat<(v4f32 (build_vector DblToFlt.A0, DblToFlt.A1,
30720b57cec5SDimitry Andric                               DblToFlt.B0, DblToFlt.B1)),
30730b57cec5SDimitry Andric          (v4f32 (VMRGEW MrgFP.BAhToFlt, MrgFP.BAlToFlt))>;
30740b57cec5SDimitry Andric
30750b57cec5SDimitry Andric// Convert 4 doubles to a vector of ints.
30760b57cec5SDimitry Andricdef : Pat<(v4i32 (build_vector DblToInt.A, DblToInt.B,
30770b57cec5SDimitry Andric                               DblToInt.C, DblToInt.D)),
30780b57cec5SDimitry Andric          (v4i32 (VMRGEW MrgWords.CVDBS, MrgWords.CVCAS))>;
30790b57cec5SDimitry Andricdef : Pat<(v4i32 (build_vector DblToUInt.A, DblToUInt.B,
30800b57cec5SDimitry Andric                               DblToUInt.C, DblToUInt.D)),
30810b57cec5SDimitry Andric          (v4i32 (VMRGEW MrgWords.CVDBU, MrgWords.CVCAU))>;
30820b57cec5SDimitry Andricdef : Pat<(v4i32 (build_vector ExtDbl.A0S, ExtDbl.A1S,
30830b57cec5SDimitry Andric                               ExtDbl.B0S, ExtDbl.B1S)),
30840b57cec5SDimitry Andric          (v4i32 (VMRGEW MrgWords.CVB1A1S, MrgWords.CVB0A0S))>;
30850b57cec5SDimitry Andricdef : Pat<(v4i32 (build_vector ExtDbl.A0U, ExtDbl.A1U,
30860b57cec5SDimitry Andric                               ExtDbl.B0U, ExtDbl.B1U)),
30870b57cec5SDimitry Andric          (v4i32 (VMRGEW MrgWords.CVB1A1U, MrgWords.CVB0A0U))>;
30885ffd83dbSDimitry Andricdef : Pat<(v2f64 (build_vector (f64 (fpextend (extractelt v4f32:$A, 0))),
30895ffd83dbSDimitry Andric                               (f64 (fpextend (extractelt v4f32:$A, 1))))),
30905ffd83dbSDimitry Andric          (v2f64 (XVCVSPDP (XXMRGLW $A, $A)))>;
30915ffd83dbSDimitry Andricdef : Pat<(v2f64 (build_vector (f64 (fpextend (extractelt v4f32:$A, 1))),
30925ffd83dbSDimitry Andric                               (f64 (fpextend (extractelt v4f32:$A, 0))))),
30935ffd83dbSDimitry Andric          (v2f64 (XXPERMDI (XVCVSPDP (XXMRGLW $A, $A)),
30945ffd83dbSDimitry Andric                           (XVCVSPDP (XXMRGLW $A, $A)), 2))>;
30955ffd83dbSDimitry Andricdef : Pat<(v2f64 (build_vector (f64 (fpextend (extractelt v4f32:$A, 0))),
30965ffd83dbSDimitry Andric                               (f64 (fpextend (extractelt v4f32:$A, 2))))),
30975ffd83dbSDimitry Andric          (v2f64 (XVCVSPDP (XXSLDWI $A, $A, 1)))>;
30985ffd83dbSDimitry Andricdef : Pat<(v2f64 (build_vector (f64 (fpextend (extractelt v4f32:$A, 1))),
30995ffd83dbSDimitry Andric                               (f64 (fpextend (extractelt v4f32:$A, 3))))),
31005ffd83dbSDimitry Andric          (v2f64 (XVCVSPDP $A))>;
31015ffd83dbSDimitry Andricdef : Pat<(v2f64 (build_vector (f64 (fpextend (extractelt v4f32:$A, 2))),
31025ffd83dbSDimitry Andric                               (f64 (fpextend (extractelt v4f32:$A, 3))))),
31035ffd83dbSDimitry Andric          (v2f64 (XVCVSPDP (XXMRGHW $A, $A)))>;
31045ffd83dbSDimitry Andricdef : Pat<(v2f64 (build_vector (f64 (fpextend (extractelt v4f32:$A, 3))),
31055ffd83dbSDimitry Andric                               (f64 (fpextend (extractelt v4f32:$A, 2))))),
31065ffd83dbSDimitry Andric          (v2f64 (XXPERMDI (XVCVSPDP (XXMRGHW $A, $A)),
31075ffd83dbSDimitry Andric                           (XVCVSPDP (XXMRGHW $A, $A)), 2))>;
31085ffd83dbSDimitry Andricdef : Pat<(v2f64 (build_vector (f64 (fpextend (extractelt v4f32:$A, 0))),
31095ffd83dbSDimitry Andric                               (f64 (fpextend (extractelt v4f32:$B, 0))))),
31105ffd83dbSDimitry Andric          (v2f64 (XVCVSPDP (XXSLDWI (XXPERMDI $B, $A, 3),
31115ffd83dbSDimitry Andric                                    (XXPERMDI $B, $A, 3), 1)))>;
31125ffd83dbSDimitry Andricdef : Pat<(v2f64 (build_vector (f64 (fpextend (extractelt v4f32:$A, 3))),
31135ffd83dbSDimitry Andric                               (f64 (fpextend (extractelt v4f32:$B, 3))))),
31145ffd83dbSDimitry Andric          (v2f64 (XVCVSPDP (XXPERMDI $B, $A, 0)))>;
3115fe6060f1SDimitry Andricdef : Pat<(v2i64 (fp_to_sint
3116fe6060f1SDimitry Andric                   (build_vector (f64 (fpextend (extractelt v4f32:$A, 1))),
3117fe6060f1SDimitry Andric                                 (f64 (fpextend (extractelt v4f32:$A, 3)))))),
3118fe6060f1SDimitry Andric          (v2i64 (XVCVSPSXDS $A))>;
3119fe6060f1SDimitry Andricdef : Pat<(v2i64 (fp_to_uint
3120fe6060f1SDimitry Andric                   (build_vector (f64 (fpextend (extractelt v4f32:$A, 1))),
3121fe6060f1SDimitry Andric                                 (f64 (fpextend (extractelt v4f32:$A, 3)))))),
3122fe6060f1SDimitry Andric          (v2i64 (XVCVSPUXDS $A))>;
3123fe6060f1SDimitry Andricdef : Pat<(v2i64 (fp_to_sint
3124fe6060f1SDimitry Andric                   (build_vector (f64 (fpextend (extractelt v4f32:$A, 0))),
3125fe6060f1SDimitry Andric                                 (f64 (fpextend (extractelt v4f32:$A, 2)))))),
3126fe6060f1SDimitry Andric          (v2i64 (XVCVSPSXDS (XXSLDWI $A, $A, 1)))>;
3127fe6060f1SDimitry Andricdef : Pat<(v2i64 (fp_to_uint
3128fe6060f1SDimitry Andric                   (build_vector (f64 (fpextend (extractelt v4f32:$A, 0))),
3129fe6060f1SDimitry Andric                                 (f64 (fpextend (extractelt v4f32:$A, 2)))))),
3130fe6060f1SDimitry Andric          (v2i64 (XVCVSPUXDS (XXSLDWI $A, $A, 1)))>;
31315ffd83dbSDimitry Andricdef : Pat<WToDPExtractConv.BV02S,
31325ffd83dbSDimitry Andric          (v2f64 (XVCVSXWDP (XXSLDWI $A, $A, 1)))>;
31335ffd83dbSDimitry Andricdef : Pat<WToDPExtractConv.BV13S,
31345ffd83dbSDimitry Andric          (v2f64 (XVCVSXWDP $A))>;
31355ffd83dbSDimitry Andricdef : Pat<WToDPExtractConv.BV02U,
31365ffd83dbSDimitry Andric          (v2f64 (XVCVUXWDP (XXSLDWI $A, $A, 1)))>;
31375ffd83dbSDimitry Andricdef : Pat<WToDPExtractConv.BV13U,
31385ffd83dbSDimitry Andric          (v2f64 (XVCVUXWDP $A))>;
3139fe6060f1SDimitry Andricdef : Pat<(v2f64 (insertelt v2f64:$A, f64:$B, 0)),
3140fe6060f1SDimitry Andric          (v2f64 (XXPERMDI $A, (SUBREG_TO_REG (i64 1), $B, sub_64), 0))>;
3141fe6060f1SDimitry Andricdef : Pat<(v2f64 (insertelt v2f64:$A, f64:$B, 1)),
3142fe6060f1SDimitry Andric          (v2f64 (XXPERMDI (SUBREG_TO_REG (i64 1), $B, sub_64), $A, 1))>;
31435ffd83dbSDimitry Andric} // HasVSX, IsLittleEndian
31440b57cec5SDimitry Andric
31455ffd83dbSDimitry Andric// Any pre-Power9 VSX subtarget.
31465ffd83dbSDimitry Andriclet Predicates = [HasVSX, NoP9Vector] in {
31475ffd83dbSDimitry Andricdef : Pat<(PPCstore_scal_int_from_vsr
3148fe6060f1SDimitry Andric            (f64 (PPCcv_fp_to_sint_in_vsr f64:$src)), ForceXForm:$dst, 8),
3149fe6060f1SDimitry Andric          (STXSDX (XSCVDPSXDS f64:$src), ForceXForm:$dst)>;
31505ffd83dbSDimitry Andricdef : Pat<(PPCstore_scal_int_from_vsr
3151fe6060f1SDimitry Andric            (f64 (PPCcv_fp_to_uint_in_vsr f64:$src)), ForceXForm:$dst, 8),
3152fe6060f1SDimitry Andric          (STXSDX (XSCVDPUXDS f64:$src), ForceXForm:$dst)>;
31535ffd83dbSDimitry Andric
31545ffd83dbSDimitry Andric// Load-and-splat with fp-to-int conversion (using X-Form VSX/FP loads).
31555ffd83dbSDimitry Andricdefm : ScalToVecWPermute<
31565ffd83dbSDimitry Andric  v4i32, DblToIntLoad.A,
3157fe6060f1SDimitry Andric  (XXSPLTW (SUBREG_TO_REG (i64 1), (XSCVDPSXWS (XFLOADf64 ForceXForm:$A)), sub_64), 1),
3158fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (XSCVDPSXWS (XFLOADf64 ForceXForm:$A)), sub_64)>;
31595ffd83dbSDimitry Andricdefm : ScalToVecWPermute<
31605ffd83dbSDimitry Andric  v4i32, DblToUIntLoad.A,
3161fe6060f1SDimitry Andric  (XXSPLTW (SUBREG_TO_REG (i64 1), (XSCVDPUXWS (XFLOADf64 ForceXForm:$A)), sub_64), 1),
3162fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (XSCVDPUXWS (XFLOADf64 ForceXForm:$A)), sub_64)>;
31635ffd83dbSDimitry Andricdefm : ScalToVecWPermute<
31645ffd83dbSDimitry Andric  v2i64, FltToLongLoad.A,
3165fe6060f1SDimitry Andric  (XXPERMDIs (XSCVDPSXDS (COPY_TO_REGCLASS (XFLOADf32 ForceXForm:$A), VSFRC)), 0),
3166fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (XSCVDPSXDS (COPY_TO_REGCLASS (XFLOADf32 ForceXForm:$A),
31675ffd83dbSDimitry Andric                                                        VSFRC)), sub_64)>;
31685ffd83dbSDimitry Andricdefm : ScalToVecWPermute<
31695ffd83dbSDimitry Andric  v2i64, FltToULongLoad.A,
3170fe6060f1SDimitry Andric  (XXPERMDIs (XSCVDPUXDS (COPY_TO_REGCLASS (XFLOADf32 ForceXForm:$A), VSFRC)), 0),
3171fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (XSCVDPUXDS (COPY_TO_REGCLASS (XFLOADf32 ForceXForm:$A),
31725ffd83dbSDimitry Andric                                                        VSFRC)), sub_64)>;
31735ffd83dbSDimitry Andric} // HasVSX, NoP9Vector
31745ffd83dbSDimitry Andric
3175e8d8bef9SDimitry Andric// Any little endian pre-Power9 VSX subtarget.
3176e8d8bef9SDimitry Andriclet Predicates = [HasVSX, NoP9Vector, IsLittleEndian] in {
3177e8d8bef9SDimitry Andric// Load-and-splat using only X-Form VSX loads.
3178e8d8bef9SDimitry Andricdefm : ScalToVecWPermute<
3179fe6060f1SDimitry Andric  v2i64, (i64 (load ForceXForm:$src)),
3180fe6060f1SDimitry Andric  (XXPERMDIs (XFLOADf64 ForceXForm:$src), 2),
3181fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (XFLOADf64 ForceXForm:$src), sub_64)>;
3182e8d8bef9SDimitry Andricdefm : ScalToVecWPermute<
3183fe6060f1SDimitry Andric  v2f64, (f64 (load ForceXForm:$src)),
3184fe6060f1SDimitry Andric  (XXPERMDIs (XFLOADf64 ForceXForm:$src), 2),
3185fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (XFLOADf64 ForceXForm:$src), sub_64)>;
31860eae32dcSDimitry Andric
31870eae32dcSDimitry Andric// Splat loads.
31880eae32dcSDimitry Andricdef : Pat<(v8i16 (PPCldsplatAlign16 ForceXForm:$A)),
31890eae32dcSDimitry Andric          (v8i16 (VSPLTH 7, (LVX ForceXForm:$A)))>;
31900eae32dcSDimitry Andricdef : Pat<(v16i8 (PPCldsplatAlign16 ForceXForm:$A)),
31910eae32dcSDimitry Andric          (v16i8 (VSPLTB 15, (LVX ForceXForm:$A)))>;
3192e8d8bef9SDimitry Andric} // HasVSX, NoP9Vector, IsLittleEndian
3193e8d8bef9SDimitry Andric
3194fe6060f1SDimitry Andriclet Predicates = [HasVSX, NoP9Vector, IsBigEndian] in {
3195fe6060f1SDimitry Andric  def : Pat<(v2f64 (int_ppc_vsx_lxvd2x ForceXForm:$src)),
3196fe6060f1SDimitry Andric            (LXVD2X ForceXForm:$src)>;
3197fe6060f1SDimitry Andric  def : Pat<(int_ppc_vsx_stxvd2x v2f64:$rS, ForceXForm:$dst),
3198fe6060f1SDimitry Andric            (STXVD2X $rS, ForceXForm:$dst)>;
31990eae32dcSDimitry Andric
32000eae32dcSDimitry Andric  // Splat loads.
32010eae32dcSDimitry Andric  def : Pat<(v8i16 (PPCldsplatAlign16 ForceXForm:$A)),
32020eae32dcSDimitry Andric            (v8i16 (VSPLTH 0, (LVX ForceXForm:$A)))>;
32030eae32dcSDimitry Andric  def : Pat<(v16i8 (PPCldsplatAlign16 ForceXForm:$A)),
32040eae32dcSDimitry Andric            (v16i8 (VSPLTB 0, (LVX ForceXForm:$A)))>;
3205fe6060f1SDimitry Andric} // HasVSX, NoP9Vector, IsBigEndian
3206fe6060f1SDimitry Andric
32075ffd83dbSDimitry Andric// Any VSX subtarget that only has loads and stores that load in big endian
32085ffd83dbSDimitry Andric// order regardless of endianness. This is really pre-Power9 subtargets.
32095ffd83dbSDimitry Andriclet Predicates = [HasVSX, HasOnlySwappingMemOps] in {
3210fe6060f1SDimitry Andric  def : Pat<(v2f64 (PPClxvd2x ForceXForm:$src)), (LXVD2X ForceXForm:$src)>;
32115ffd83dbSDimitry Andric
32125ffd83dbSDimitry Andric  // Stores.
3213fe6060f1SDimitry Andric  def : Pat<(PPCstxvd2x v2f64:$rS, ForceXForm:$dst), (STXVD2X $rS, ForceXForm:$dst)>;
32145ffd83dbSDimitry Andric} // HasVSX, HasOnlySwappingMemOps
32155ffd83dbSDimitry Andric
3216e8d8bef9SDimitry Andric// Big endian VSX subtarget that only has loads and stores that always
3217e8d8bef9SDimitry Andric// load in big endian order. Really big endian pre-Power9 subtargets.
32185ffd83dbSDimitry Andriclet Predicates = [HasVSX, HasOnlySwappingMemOps, IsBigEndian] in {
3219fe6060f1SDimitry Andric  def : Pat<(v2f64 (load ForceXForm:$src)), (LXVD2X ForceXForm:$src)>;
3220fe6060f1SDimitry Andric  def : Pat<(v2i64 (load ForceXForm:$src)), (LXVD2X ForceXForm:$src)>;
3221fe6060f1SDimitry Andric  def : Pat<(v4i32 (load ForceXForm:$src)), (LXVW4X ForceXForm:$src)>;
3222fe6060f1SDimitry Andric  def : Pat<(v4i32 (int_ppc_vsx_lxvw4x ForceXForm:$src)), (LXVW4X ForceXForm:$src)>;
3223fe6060f1SDimitry Andric  def : Pat<(store v2f64:$rS, ForceXForm:$dst), (STXVD2X $rS, ForceXForm:$dst)>;
3224fe6060f1SDimitry Andric  def : Pat<(store v2i64:$rS, ForceXForm:$dst), (STXVD2X $rS, ForceXForm:$dst)>;
3225fe6060f1SDimitry Andric  def : Pat<(store v4i32:$XT, ForceXForm:$dst), (STXVW4X $XT, ForceXForm:$dst)>;
3226fe6060f1SDimitry Andric  def : Pat<(int_ppc_vsx_stxvw4x v4i32:$rS, ForceXForm:$dst),
3227fe6060f1SDimitry Andric            (STXVW4X $rS, ForceXForm:$dst)>;
3228fe6060f1SDimitry Andric  def : Pat<(v2i64 (scalar_to_vector (i64 (load ForceXForm:$src)))),
3229fe6060f1SDimitry Andric           (SUBREG_TO_REG (i64 1), (XFLOADf64 ForceXForm:$src), sub_64)>;
32305ffd83dbSDimitry Andric} // HasVSX, HasOnlySwappingMemOps, IsBigEndian
32315ffd83dbSDimitry Andric
32325ffd83dbSDimitry Andric// Any Power8 VSX subtarget.
32335ffd83dbSDimitry Andriclet Predicates = [HasVSX, HasP8Vector] in {
32345ffd83dbSDimitry Andricdef : Pat<(int_ppc_vsx_xxleqv v4i32:$A, v4i32:$B),
32355ffd83dbSDimitry Andric          (XXLEQV $A, $B)>;
3236fe6060f1SDimitry Andricdef : Pat<(f64 (extloadf32 XForm:$src)),
3237fe6060f1SDimitry Andric          (COPY_TO_REGCLASS (XFLOADf32 XForm:$src), VSFRC)>;
3238fe6060f1SDimitry Andricdef : Pat<(f32 (fpround (f64 (extloadf32 ForceXForm:$src)))),
3239fe6060f1SDimitry Andric          (f32 (XFLOADf32 ForceXForm:$src))>;
32405ffd83dbSDimitry Andricdef : Pat<(f64 (any_fpextend f32:$src)),
32415ffd83dbSDimitry Andric          (COPY_TO_REGCLASS $src, VSFRC)>;
32425ffd83dbSDimitry Andric
32435ffd83dbSDimitry Andricdef : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLT)),
32445ffd83dbSDimitry Andric          (SELECT_VSSRC (CRANDC $lhs, $rhs), $tval, $fval)>;
32455ffd83dbSDimitry Andricdef : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETULT)),
32465ffd83dbSDimitry Andric          (SELECT_VSSRC (CRANDC $rhs, $lhs), $tval, $fval)>;
32475ffd83dbSDimitry Andricdef : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLE)),
32485ffd83dbSDimitry Andric          (SELECT_VSSRC (CRORC  $lhs, $rhs), $tval, $fval)>;
32495ffd83dbSDimitry Andricdef : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETULE)),
32505ffd83dbSDimitry Andric          (SELECT_VSSRC (CRORC  $rhs, $lhs), $tval, $fval)>;
32515ffd83dbSDimitry Andricdef : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETEQ)),
32525ffd83dbSDimitry Andric          (SELECT_VSSRC (CREQV $lhs, $rhs), $tval, $fval)>;
32535ffd83dbSDimitry Andricdef : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGE)),
32545ffd83dbSDimitry Andric          (SELECT_VSSRC (CRORC  $rhs, $lhs), $tval, $fval)>;
32555ffd83dbSDimitry Andricdef : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETUGE)),
32565ffd83dbSDimitry Andric          (SELECT_VSSRC (CRORC  $lhs, $rhs), $tval, $fval)>;
32575ffd83dbSDimitry Andricdef : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGT)),
32585ffd83dbSDimitry Andric          (SELECT_VSSRC (CRANDC $rhs, $lhs), $tval, $fval)>;
32595ffd83dbSDimitry Andricdef : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETUGT)),
32605ffd83dbSDimitry Andric          (SELECT_VSSRC (CRANDC $lhs, $rhs), $tval, $fval)>;
32615ffd83dbSDimitry Andricdef : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETNE)),
32625ffd83dbSDimitry Andric          (SELECT_VSSRC (CRXOR $lhs, $rhs), $tval, $fval)>;
32635ffd83dbSDimitry Andric
32645ffd83dbSDimitry Andric// Additional fnmsub pattern for PPC specific ISD opcode
32655ffd83dbSDimitry Andricdef : Pat<(PPCfnmsub f32:$A, f32:$B, f32:$C),
32665ffd83dbSDimitry Andric          (XSNMSUBASP $C, $A, $B)>;
32675ffd83dbSDimitry Andricdef : Pat<(fneg (PPCfnmsub f32:$A, f32:$B, f32:$C)),
32685ffd83dbSDimitry Andric          (XSMSUBASP $C, $A, $B)>;
32695ffd83dbSDimitry Andricdef : Pat<(PPCfnmsub f32:$A, f32:$B, (fneg f32:$C)),
32705ffd83dbSDimitry Andric          (XSNMADDASP $C, $A, $B)>;
32715ffd83dbSDimitry Andric
32725ffd83dbSDimitry Andric// f32 neg
32735ffd83dbSDimitry Andric// Although XSNEGDP is available in P7, we want to select it starting from P8,
32745ffd83dbSDimitry Andric// so that FNMSUBS can be selected for fneg-fmsub pattern on P7. (VSX version,
32755ffd83dbSDimitry Andric// XSNMSUBASP, is available since P8)
32765ffd83dbSDimitry Andricdef : Pat<(f32 (fneg f32:$S)),
32775ffd83dbSDimitry Andric          (f32 (COPY_TO_REGCLASS (XSNEGDP
32785ffd83dbSDimitry Andric               (COPY_TO_REGCLASS $S, VSFRC)), VSSRC))>;
32795ffd83dbSDimitry Andric
32805ffd83dbSDimitry Andric// Instructions for converting float to i32 feeding a store.
32815ffd83dbSDimitry Andricdef : Pat<(PPCstore_scal_int_from_vsr
3282fe6060f1SDimitry Andric            (f64 (PPCcv_fp_to_sint_in_vsr f64:$src)), ForceXForm:$dst, 4),
3283fe6060f1SDimitry Andric          (STIWX (XSCVDPSXWS f64:$src), ForceXForm:$dst)>;
32845ffd83dbSDimitry Andricdef : Pat<(PPCstore_scal_int_from_vsr
3285fe6060f1SDimitry Andric            (f64 (PPCcv_fp_to_uint_in_vsr f64:$src)), ForceXForm:$dst, 4),
3286fe6060f1SDimitry Andric          (STIWX (XSCVDPUXWS f64:$src), ForceXForm:$dst)>;
32875ffd83dbSDimitry Andric
32885ffd83dbSDimitry Andricdef : Pat<(v2i64 (smax v2i64:$src1, v2i64:$src2)),
32895ffd83dbSDimitry Andric          (v2i64 (VMAXSD (COPY_TO_REGCLASS $src1, VRRC),
32905ffd83dbSDimitry Andric                         (COPY_TO_REGCLASS $src2, VRRC)))>;
32915ffd83dbSDimitry Andricdef : Pat<(v2i64 (umax v2i64:$src1, v2i64:$src2)),
32925ffd83dbSDimitry Andric          (v2i64 (VMAXUD (COPY_TO_REGCLASS $src1, VRRC),
32935ffd83dbSDimitry Andric                         (COPY_TO_REGCLASS $src2, VRRC)))>;
32945ffd83dbSDimitry Andricdef : Pat<(v2i64 (smin v2i64:$src1, v2i64:$src2)),
32955ffd83dbSDimitry Andric          (v2i64 (VMINSD (COPY_TO_REGCLASS $src1, VRRC),
32965ffd83dbSDimitry Andric                         (COPY_TO_REGCLASS $src2, VRRC)))>;
32975ffd83dbSDimitry Andricdef : Pat<(v2i64 (umin v2i64:$src1, v2i64:$src2)),
32985ffd83dbSDimitry Andric          (v2i64 (VMINUD (COPY_TO_REGCLASS $src1, VRRC),
32995ffd83dbSDimitry Andric                         (COPY_TO_REGCLASS $src2, VRRC)))>;
33005ffd83dbSDimitry Andric
33015ffd83dbSDimitry Andricdef : Pat<(v1i128 (bitconvert (v16i8 immAllOnesV))),
33025ffd83dbSDimitry Andric          (v1i128 (COPY_TO_REGCLASS(XXLEQVOnes), VSRC))>;
33035ffd83dbSDimitry Andricdef : Pat<(v2i64 (bitconvert (v16i8 immAllOnesV))),
33045ffd83dbSDimitry Andric          (v2i64 (COPY_TO_REGCLASS(XXLEQVOnes), VSRC))>;
33055ffd83dbSDimitry Andricdef : Pat<(v8i16 (bitconvert (v16i8 immAllOnesV))),
33065ffd83dbSDimitry Andric          (v8i16 (COPY_TO_REGCLASS(XXLEQVOnes), VSRC))>;
33075ffd83dbSDimitry Andricdef : Pat<(v16i8 (bitconvert (v16i8 immAllOnesV))),
33085ffd83dbSDimitry Andric          (v16i8 (COPY_TO_REGCLASS(XXLEQVOnes), VSRC))>;
3309fe6060f1SDimitry Andric
3310fe6060f1SDimitry Andric// XL Compat builtins.
3311fe6060f1SDimitry Andricdef : Pat<(int_ppc_fmsubs f32:$A, f32:$B, f32:$C), (XSMSUBMSP $A, $B, $C)>;
3312fe6060f1SDimitry Andricdef : Pat<(int_ppc_fnmadds f32:$A, f32:$B, f32:$C), (XSNMADDMSP $A, $B, $C)>;
3313fe6060f1SDimitry Andricdef : Pat<(int_ppc_fres f32:$A), (XSRESP $A)>;
3314fe6060f1SDimitry Andricdef : Pat<(i32 (int_ppc_extract_exp f64:$A)),
3315fe6060f1SDimitry Andric          (EXTRACT_SUBREG (XSXEXPDP (COPY_TO_REGCLASS $A, VSFRC)), sub_32)>;
3316fe6060f1SDimitry Andricdef : Pat<(int_ppc_extract_sig f64:$A),
3317fe6060f1SDimitry Andric          (XSXSIGDP (COPY_TO_REGCLASS $A, VSFRC))>;
3318fe6060f1SDimitry Andricdef : Pat<(f64 (int_ppc_insert_exp f64:$A, i64:$B)),
3319fe6060f1SDimitry Andric          (COPY_TO_REGCLASS (XSIEXPDP (COPY_TO_REGCLASS $A, G8RC), $B), F8RC)>;
3320fe6060f1SDimitry Andric
3321fe6060f1SDimitry Andricdef : Pat<(int_ppc_stfiw ForceXForm:$dst, f64:$XT),
3322fe6060f1SDimitry Andric          (STXSIWX f64:$XT, ForceXForm:$dst)>;
3323fe6060f1SDimitry Andricdef : Pat<(int_ppc_frsqrtes vssrc:$XB), (XSRSQRTESP $XB)>;
33245ffd83dbSDimitry Andric} // HasVSX, HasP8Vector
33255ffd83dbSDimitry Andric
3326fe6060f1SDimitry Andric// Any big endian Power8 VSX subtarget.
3327fe6060f1SDimitry Andriclet Predicates = [HasVSX, HasP8Vector, IsBigEndian] in {
33285ffd83dbSDimitry Andricdef : Pat<DWToSPExtractConv.El0SS1,
33295ffd83dbSDimitry Andric          (f32 (XSCVSXDSP (COPY_TO_REGCLASS $S1, VSFRC)))>;
33305ffd83dbSDimitry Andricdef : Pat<DWToSPExtractConv.El1SS1,
33315ffd83dbSDimitry Andric          (f32 (XSCVSXDSP (COPY_TO_REGCLASS (XXPERMDI $S1, $S1, 2), VSFRC)))>;
33325ffd83dbSDimitry Andricdef : Pat<DWToSPExtractConv.El0US1,
33335ffd83dbSDimitry Andric          (f32 (XSCVUXDSP (COPY_TO_REGCLASS $S1, VSFRC)))>;
33345ffd83dbSDimitry Andricdef : Pat<DWToSPExtractConv.El1US1,
33355ffd83dbSDimitry Andric          (f32 (XSCVUXDSP (COPY_TO_REGCLASS (XXPERMDI $S1, $S1, 2), VSFRC)))>;
33365ffd83dbSDimitry Andric
33375ffd83dbSDimitry Andric// v4f32 scalar <-> vector conversions (BE)
3338fe6060f1SDimitry Andricdefm : ScalToVecWPermute<v4f32, (f32 f32:$A), (XSCVDPSPN $A), (XSCVDPSPN $A)>;
33395ffd83dbSDimitry Andricdef : Pat<(f32 (vector_extract v4f32:$S, 0)),
33405ffd83dbSDimitry Andric          (f32 (XSCVSPDPN $S))>;
33415ffd83dbSDimitry Andricdef : Pat<(f32 (vector_extract v4f32:$S, 1)),
33425ffd83dbSDimitry Andric          (f32 (XSCVSPDPN (XXSLDWI $S, $S, 1)))>;
33435ffd83dbSDimitry Andricdef : Pat<(f32 (vector_extract v4f32:$S, 2)),
33445ffd83dbSDimitry Andric          (f32 (XSCVSPDPN (XXPERMDI $S, $S, 2)))>;
33455ffd83dbSDimitry Andricdef : Pat<(f32 (vector_extract v4f32:$S, 3)),
33465ffd83dbSDimitry Andric          (f32 (XSCVSPDPN (XXSLDWI $S, $S, 3)))>;
33475ffd83dbSDimitry Andric
33485ffd83dbSDimitry Andricdef : Pat<(f32 (PPCfcfids (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 0)))))),
33495ffd83dbSDimitry Andric          (f32 (XSCVSPDPN (XVCVSXWSP (XXSPLTW $A, 0))))>;
33505ffd83dbSDimitry Andricdef : Pat<(f32 (PPCfcfids (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 1)))))),
33515ffd83dbSDimitry Andric          (f32 (XSCVSPDPN (XVCVSXWSP (XXSPLTW $A, 1))))>;
33525ffd83dbSDimitry Andricdef : Pat<(f32 (PPCfcfids (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 2)))))),
33535ffd83dbSDimitry Andric          (f32 (XSCVSPDPN (XVCVSXWSP (XXSPLTW $A, 2))))>;
33545ffd83dbSDimitry Andricdef : Pat<(f32 (PPCfcfids (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 3)))))),
33555ffd83dbSDimitry Andric          (f32 (XSCVSPDPN (XVCVSXWSP (XXSPLTW $A, 3))))>;
33565ffd83dbSDimitry Andricdef : Pat<(f64 (PPCfcfid (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 0)))))),
33575ffd83dbSDimitry Andric          (f64 (COPY_TO_REGCLASS (XVCVSXWDP (XXSPLTW $A, 0)), VSFRC))>;
33585ffd83dbSDimitry Andricdef : Pat<(f64 (PPCfcfid (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 1)))))),
33595ffd83dbSDimitry Andric          (f64 (COPY_TO_REGCLASS (XVCVSXWDP (XXSPLTW $A, 1)), VSFRC))>;
33605ffd83dbSDimitry Andricdef : Pat<(f64 (PPCfcfid (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 2)))))),
33615ffd83dbSDimitry Andric          (f64 (COPY_TO_REGCLASS (XVCVSXWDP (XXSPLTW $A, 2)), VSFRC))>;
33625ffd83dbSDimitry Andricdef : Pat<(f64 (PPCfcfid (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 3)))))),
33635ffd83dbSDimitry Andric          (f64 (COPY_TO_REGCLASS (XVCVSXWDP (XXSPLTW $A, 3)), VSFRC))>;
33645ffd83dbSDimitry Andric
3365fe6060f1SDimitry Andricdef : Pat<(f32 (vector_extract v4f32:$S, i32:$Idx)),
3366fe6060f1SDimitry Andric          (f32 VectorExtractions.BE_32B_VARIABLE_FLOAT)>;
3367fe6060f1SDimitry Andric
3368fe6060f1SDimitry Andricdef : Pat<(f64 (vector_extract v2f64:$S, i32:$Idx)),
3369fe6060f1SDimitry Andric          (f64 VectorExtractions.BE_32B_VARIABLE_DOUBLE)>;
3370*81ad6265SDimitry Andric
3371*81ad6265SDimitry Andricdefm : ScalToVecWPermute<
3372*81ad6265SDimitry Andric  v4i32, (i32 (load ForceXForm:$src)),
3373*81ad6265SDimitry Andric  (XXSLDWIs (LIWZX ForceXForm:$src), 1),
3374*81ad6265SDimitry Andric  (SUBREG_TO_REG (i64 1), (LIWZX ForceXForm:$src), sub_64)>;
3375*81ad6265SDimitry Andricdefm : ScalToVecWPermute<
3376*81ad6265SDimitry Andric  v4f32, (f32 (load ForceXForm:$src)),
3377*81ad6265SDimitry Andric  (XXSLDWIs (LIWZX ForceXForm:$src), 1),
3378*81ad6265SDimitry Andric  (SUBREG_TO_REG (i64 1), (LIWZX ForceXForm:$src), sub_64)>;
3379fe6060f1SDimitry Andric} // HasVSX, HasP8Vector, IsBigEndian
3380fe6060f1SDimitry Andric
3381fe6060f1SDimitry Andric// Big endian Power8 64Bit VSX subtarget.
3382fe6060f1SDimitry Andriclet Predicates = [HasVSX, HasP8Vector, IsBigEndian, IsPPC64] in {
3383fe6060f1SDimitry Andricdef : Pat<(f32 (vector_extract v4f32:$S, i64:$Idx)),
3384fe6060f1SDimitry Andric          (f32 VectorExtractions.BE_VARIABLE_FLOAT)>;
3385fe6060f1SDimitry Andric
33865ffd83dbSDimitry Andric// LIWAX - This instruction is used for sign extending i32 -> i64.
33875ffd83dbSDimitry Andric// LIWZX - This instruction will be emitted for i32, f32, and when
33885ffd83dbSDimitry Andric//         zero-extending i32 to i64 (zext i32 -> i64).
3389fe6060f1SDimitry Andricdef : Pat<(v2i64 (scalar_to_vector (i64 (sextloadi32 ForceXForm:$src)))),
3390fe6060f1SDimitry Andric          (v2i64 (SUBREG_TO_REG (i64 1), (LIWAX ForceXForm:$src), sub_64))>;
3391fe6060f1SDimitry Andricdef : Pat<(v2i64 (scalar_to_vector (i64 (zextloadi32 ForceXForm:$src)))),
3392fe6060f1SDimitry Andric          (v2i64 (SUBREG_TO_REG (i64 1), (LIWZX ForceXForm:$src), sub_64))>;
33935ffd83dbSDimitry Andric
33945ffd83dbSDimitry Andricdef : Pat<DWToSPExtractConv.BVU,
33955ffd83dbSDimitry Andric          (v4f32 (VPKUDUM (XXSLDWI (XVCVUXDSP $S1), (XVCVUXDSP $S1), 3),
33965ffd83dbSDimitry Andric                          (XXSLDWI (XVCVUXDSP $S2), (XVCVUXDSP $S2), 3)))>;
33975ffd83dbSDimitry Andricdef : Pat<DWToSPExtractConv.BVS,
33985ffd83dbSDimitry Andric          (v4f32 (VPKUDUM (XXSLDWI (XVCVSXDSP $S1), (XVCVSXDSP $S1), 3),
33995ffd83dbSDimitry Andric                          (XXSLDWI (XVCVSXDSP $S2), (XVCVSXDSP $S2), 3)))>;
3400fe6060f1SDimitry Andricdef : Pat<(store (i32 (extractelt v4i32:$A, 1)), ForceXForm:$src),
3401fe6060f1SDimitry Andric          (STIWX (EXTRACT_SUBREG $A, sub_64), ForceXForm:$src)>;
3402fe6060f1SDimitry Andricdef : Pat<(store (f32 (extractelt v4f32:$A, 1)), ForceXForm:$src),
3403fe6060f1SDimitry Andric          (STIWX (EXTRACT_SUBREG $A, sub_64), ForceXForm:$src)>;
34045ffd83dbSDimitry Andric
34055ffd83dbSDimitry Andric// Elements in a register on a BE system are in order <0, 1, 2, 3>.
34065ffd83dbSDimitry Andric// The store instructions store the second word from the left.
34075ffd83dbSDimitry Andric// So to align element zero, we need to modulo-left-shift by 3 words.
34085ffd83dbSDimitry Andric// Similar logic applies for elements 2 and 3.
34095ffd83dbSDimitry Andricforeach Idx = [ [0,3], [2,1], [3,2] ] in {
3410fe6060f1SDimitry Andric  def : Pat<(store (i32 (extractelt v4i32:$A, !head(Idx))), ForceXForm:$src),
34115ffd83dbSDimitry Andric            (STIWX (EXTRACT_SUBREG (XXSLDWI $A, $A, !head(!tail(Idx))),
3412fe6060f1SDimitry Andric                                   sub_64), ForceXForm:$src)>;
3413fe6060f1SDimitry Andric  def : Pat<(store (f32 (extractelt v4f32:$A, !head(Idx))), ForceXForm:$src),
34145ffd83dbSDimitry Andric            (STIWX (EXTRACT_SUBREG (XXSLDWI $A, $A, !head(!tail(Idx))),
3415fe6060f1SDimitry Andric                                   sub_64), ForceXForm:$src)>;
34165ffd83dbSDimitry Andric}
3417e8d8bef9SDimitry Andric} // HasVSX, HasP8Vector, IsBigEndian, IsPPC64
34185ffd83dbSDimitry Andric
34195ffd83dbSDimitry Andric// Little endian Power8 VSX subtarget.
34205ffd83dbSDimitry Andriclet Predicates = [HasVSX, HasP8Vector, IsLittleEndian] in {
34215ffd83dbSDimitry Andricdef : Pat<DWToSPExtractConv.El0SS1,
34225ffd83dbSDimitry Andric          (f32 (XSCVSXDSP (COPY_TO_REGCLASS (XXPERMDI $S1, $S1, 2), VSFRC)))>;
34235ffd83dbSDimitry Andricdef : Pat<DWToSPExtractConv.El1SS1,
34245ffd83dbSDimitry Andric          (f32 (XSCVSXDSP (COPY_TO_REGCLASS
34255ffd83dbSDimitry Andric                            (f64 (COPY_TO_REGCLASS $S1, VSRC)), VSFRC)))>;
34265ffd83dbSDimitry Andricdef : Pat<DWToSPExtractConv.El0US1,
34275ffd83dbSDimitry Andric          (f32 (XSCVUXDSP (COPY_TO_REGCLASS (XXPERMDI $S1, $S1, 2), VSFRC)))>;
34285ffd83dbSDimitry Andricdef : Pat<DWToSPExtractConv.El1US1,
34295ffd83dbSDimitry Andric          (f32 (XSCVUXDSP (COPY_TO_REGCLASS
34305ffd83dbSDimitry Andric                            (f64 (COPY_TO_REGCLASS $S1, VSRC)), VSFRC)))>;
34315ffd83dbSDimitry Andric
34325ffd83dbSDimitry Andric// v4f32 scalar <-> vector conversions (LE)
34335ffd83dbSDimitry Andric  defm : ScalToVecWPermute<v4f32, (f32 f32:$A),
34345ffd83dbSDimitry Andric                           (XXSLDWI (XSCVDPSPN $A), (XSCVDPSPN $A), 1),
3435fe6060f1SDimitry Andric                           (XSCVDPSPN $A)>;
34365ffd83dbSDimitry Andricdef : Pat<(f32 (vector_extract v4f32:$S, 0)),
34375ffd83dbSDimitry Andric          (f32 (XSCVSPDPN (XXSLDWI $S, $S, 3)))>;
34385ffd83dbSDimitry Andricdef : Pat<(f32 (vector_extract v4f32:$S, 1)),
34395ffd83dbSDimitry Andric          (f32 (XSCVSPDPN (XXPERMDI $S, $S, 2)))>;
34405ffd83dbSDimitry Andricdef : Pat<(f32 (vector_extract v4f32:$S, 2)),
34415ffd83dbSDimitry Andric          (f32 (XSCVSPDPN (XXSLDWI $S, $S, 1)))>;
34425ffd83dbSDimitry Andricdef : Pat<(f32 (vector_extract v4f32:$S, 3)),
34435ffd83dbSDimitry Andric          (f32 (XSCVSPDPN $S))>;
34445ffd83dbSDimitry Andricdef : Pat<(f32 (vector_extract v4f32:$S, i64:$Idx)),
34455ffd83dbSDimitry Andric          (f32 VectorExtractions.LE_VARIABLE_FLOAT)>;
34465ffd83dbSDimitry Andric
34475ffd83dbSDimitry Andricdef : Pat<(f32 (PPCfcfids (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 0)))))),
34485ffd83dbSDimitry Andric          (f32 (XSCVSPDPN (XVCVSXWSP (XXSPLTW $A, 3))))>;
34495ffd83dbSDimitry Andricdef : Pat<(f32 (PPCfcfids (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 1)))))),
34505ffd83dbSDimitry Andric          (f32 (XSCVSPDPN (XVCVSXWSP (XXSPLTW $A, 2))))>;
34515ffd83dbSDimitry Andricdef : Pat<(f32 (PPCfcfids (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 2)))))),
34525ffd83dbSDimitry Andric          (f32 (XSCVSPDPN (XVCVSXWSP (XXSPLTW $A, 1))))>;
34535ffd83dbSDimitry Andricdef : Pat<(f32 (PPCfcfids (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 3)))))),
34545ffd83dbSDimitry Andric          (f32 (XSCVSPDPN (XVCVSXWSP (XXSPLTW $A, 0))))>;
34555ffd83dbSDimitry Andricdef : Pat<(f64 (PPCfcfid (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 0)))))),
34565ffd83dbSDimitry Andric          (f64 (COPY_TO_REGCLASS (XVCVSXWDP (XXSPLTW $A, 3)), VSFRC))>;
34575ffd83dbSDimitry Andricdef : Pat<(f64 (PPCfcfid (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 1)))))),
34585ffd83dbSDimitry Andric          (f64 (COPY_TO_REGCLASS (XVCVSXWDP (XXSPLTW $A, 2)), VSFRC))>;
34595ffd83dbSDimitry Andricdef : Pat<(f64 (PPCfcfid (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 2)))))),
34605ffd83dbSDimitry Andric          (f64 (COPY_TO_REGCLASS (XVCVSXWDP (XXSPLTW $A, 1)), VSFRC))>;
34615ffd83dbSDimitry Andricdef : Pat<(f64 (PPCfcfid (f64 (PPCmtvsra (i32 (extractelt v4i32:$A, 3)))))),
34625ffd83dbSDimitry Andric          (f64 (COPY_TO_REGCLASS (XVCVSXWDP (XXSPLTW $A, 0)), VSFRC))>;
34635ffd83dbSDimitry Andric
34645ffd83dbSDimitry Andric// LIWAX - This instruction is used for sign extending i32 -> i64.
34655ffd83dbSDimitry Andric// LIWZX - This instruction will be emitted for i32, f32, and when
34665ffd83dbSDimitry Andric//         zero-extending i32 to i64 (zext i32 -> i64).
34675ffd83dbSDimitry Andricdefm : ScalToVecWPermute<
3468fe6060f1SDimitry Andric  v2i64, (i64 (sextloadi32 ForceXForm:$src)),
3469fe6060f1SDimitry Andric  (XXPERMDIs (LIWAX ForceXForm:$src), 2),
3470fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (LIWAX ForceXForm:$src), sub_64)>;
34715ffd83dbSDimitry Andric
34725ffd83dbSDimitry Andricdefm : ScalToVecWPermute<
3473fe6060f1SDimitry Andric  v2i64, (i64 (zextloadi32 ForceXForm:$src)),
3474fe6060f1SDimitry Andric  (XXPERMDIs (LIWZX ForceXForm:$src), 2),
3475fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (LIWZX ForceXForm:$src), sub_64)>;
34765ffd83dbSDimitry Andric
34775ffd83dbSDimitry Andricdefm : ScalToVecWPermute<
3478fe6060f1SDimitry Andric  v4i32, (i32 (load ForceXForm:$src)),
3479fe6060f1SDimitry Andric  (XXPERMDIs (LIWZX ForceXForm:$src), 2),
3480fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (LIWZX ForceXForm:$src), sub_64)>;
34815ffd83dbSDimitry Andric
34825ffd83dbSDimitry Andricdefm : ScalToVecWPermute<
3483fe6060f1SDimitry Andric  v4f32, (f32 (load ForceXForm:$src)),
3484fe6060f1SDimitry Andric  (XXPERMDIs (LIWZX ForceXForm:$src), 2),
3485fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (LIWZX ForceXForm:$src), sub_64)>;
34865ffd83dbSDimitry Andric
34875ffd83dbSDimitry Andricdef : Pat<DWToSPExtractConv.BVU,
34885ffd83dbSDimitry Andric          (v4f32 (VPKUDUM (XXSLDWI (XVCVUXDSP $S2), (XVCVUXDSP $S2), 3),
34895ffd83dbSDimitry Andric                          (XXSLDWI (XVCVUXDSP $S1), (XVCVUXDSP $S1), 3)))>;
34905ffd83dbSDimitry Andricdef : Pat<DWToSPExtractConv.BVS,
34915ffd83dbSDimitry Andric          (v4f32 (VPKUDUM (XXSLDWI (XVCVSXDSP $S2), (XVCVSXDSP $S2), 3),
34925ffd83dbSDimitry Andric                          (XXSLDWI (XVCVSXDSP $S1), (XVCVSXDSP $S1), 3)))>;
3493fe6060f1SDimitry Andricdef : Pat<(store (i32 (extractelt v4i32:$A, 2)), ForceXForm:$src),
3494fe6060f1SDimitry Andric          (STIWX (EXTRACT_SUBREG $A, sub_64), ForceXForm:$src)>;
3495fe6060f1SDimitry Andricdef : Pat<(store (f32 (extractelt v4f32:$A, 2)), ForceXForm:$src),
3496fe6060f1SDimitry Andric          (STIWX (EXTRACT_SUBREG $A, sub_64), ForceXForm:$src)>;
34975ffd83dbSDimitry Andric
34985ffd83dbSDimitry Andric// Elements in a register on a LE system are in order <3, 2, 1, 0>.
34995ffd83dbSDimitry Andric// The store instructions store the second word from the left.
35005ffd83dbSDimitry Andric// So to align element 3, we need to modulo-left-shift by 3 words.
35015ffd83dbSDimitry Andric// Similar logic applies for elements 0 and 1.
35025ffd83dbSDimitry Andricforeach Idx = [ [0,2], [1,1], [3,3] ] in {
3503fe6060f1SDimitry Andric  def : Pat<(store (i32 (extractelt v4i32:$A, !head(Idx))), ForceXForm:$src),
35045ffd83dbSDimitry Andric            (STIWX (EXTRACT_SUBREG (XXSLDWI $A, $A, !head(!tail(Idx))),
3505fe6060f1SDimitry Andric                                   sub_64), ForceXForm:$src)>;
3506fe6060f1SDimitry Andric  def : Pat<(store (f32 (extractelt v4f32:$A, !head(Idx))), ForceXForm:$src),
35075ffd83dbSDimitry Andric            (STIWX (EXTRACT_SUBREG (XXSLDWI $A, $A, !head(!tail(Idx))),
3508fe6060f1SDimitry Andric                                   sub_64), ForceXForm:$src)>;
35095ffd83dbSDimitry Andric}
35105ffd83dbSDimitry Andric} // HasVSX, HasP8Vector, IsLittleEndian
35115ffd83dbSDimitry Andric
35125ffd83dbSDimitry Andric// Big endian pre-Power9 VSX subtarget.
3513e8d8bef9SDimitry Andriclet Predicates = [HasVSX, HasP8Vector, NoP9Vector, IsBigEndian, IsPPC64] in {
3514fe6060f1SDimitry Andricdef : Pat<(store (i64 (extractelt v2i64:$A, 0)), ForceXForm:$src),
3515fe6060f1SDimitry Andric          (XFSTOREf64 (EXTRACT_SUBREG $A, sub_64), ForceXForm:$src)>;
3516fe6060f1SDimitry Andricdef : Pat<(store (f64 (extractelt v2f64:$A, 0)), ForceXForm:$src),
3517fe6060f1SDimitry Andric          (XFSTOREf64 (EXTRACT_SUBREG $A, sub_64), ForceXForm:$src)>;
3518fe6060f1SDimitry Andricdef : Pat<(store (i64 (extractelt v2i64:$A, 1)), ForceXForm:$src),
35195ffd83dbSDimitry Andric          (XFSTOREf64 (EXTRACT_SUBREG (XXPERMDI $A, $A, 2), sub_64),
3520fe6060f1SDimitry Andric                      ForceXForm:$src)>;
3521fe6060f1SDimitry Andricdef : Pat<(store (f64 (extractelt v2f64:$A, 1)), ForceXForm:$src),
35225ffd83dbSDimitry Andric          (XFSTOREf64 (EXTRACT_SUBREG (XXPERMDI $A, $A, 2), sub_64),
3523fe6060f1SDimitry Andric                      ForceXForm:$src)>;
3524e8d8bef9SDimitry Andric} // HasVSX, HasP8Vector, NoP9Vector, IsBigEndian, IsPPC64
35255ffd83dbSDimitry Andric
35265ffd83dbSDimitry Andric// Little endian pre-Power9 VSX subtarget.
35275ffd83dbSDimitry Andriclet Predicates = [HasVSX, HasP8Vector, NoP9Vector, IsLittleEndian] in {
3528fe6060f1SDimitry Andricdef : Pat<(store (i64 (extractelt v2i64:$A, 0)), ForceXForm:$src),
35295ffd83dbSDimitry Andric          (XFSTOREf64 (EXTRACT_SUBREG (XXPERMDI $A, $A, 2), sub_64),
3530fe6060f1SDimitry Andric                      ForceXForm:$src)>;
3531fe6060f1SDimitry Andricdef : Pat<(store (f64 (extractelt v2f64:$A, 0)), ForceXForm:$src),
35325ffd83dbSDimitry Andric          (XFSTOREf64 (EXTRACT_SUBREG (XXPERMDI $A, $A, 2), sub_64),
3533fe6060f1SDimitry Andric                      ForceXForm:$src)>;
3534fe6060f1SDimitry Andricdef : Pat<(store (i64 (extractelt v2i64:$A, 1)), ForceXForm:$src),
3535fe6060f1SDimitry Andric          (XFSTOREf64 (EXTRACT_SUBREG $A, sub_64), ForceXForm:$src)>;
3536fe6060f1SDimitry Andricdef : Pat<(store (f64 (extractelt v2f64:$A, 1)), ForceXForm:$src),
3537fe6060f1SDimitry Andric          (XFSTOREf64 (EXTRACT_SUBREG $A, sub_64), ForceXForm:$src)>;
35385ffd83dbSDimitry Andric} // HasVSX, HasP8Vector, NoP9Vector, IsLittleEndian
35395ffd83dbSDimitry Andric
35405ffd83dbSDimitry Andric// Any VSX target with direct moves.
35415ffd83dbSDimitry Andriclet Predicates = [HasVSX, HasDirectMove] in {
35425ffd83dbSDimitry Andric// bitconvert f32 -> i32
35435ffd83dbSDimitry Andric// (convert to 32-bit fp single, shift right 1 word, move to GPR)
3544fe6060f1SDimitry Andricdef : Pat<(i32 (bitconvert f32:$A)), Bitcast.FltToInt>;
3545fe6060f1SDimitry Andric
35465ffd83dbSDimitry Andric// bitconvert i32 -> f32
35475ffd83dbSDimitry Andric// (move to FPR, shift left 1 word, convert to 64-bit fp single)
35485ffd83dbSDimitry Andricdef : Pat<(f32 (bitconvert i32:$A)),
35495ffd83dbSDimitry Andric          (f32 (XSCVSPDPN
35505ffd83dbSDimitry Andric                 (XXSLDWI MovesToVSR.LE_WORD_1, MovesToVSR.LE_WORD_1, 1)))>;
35515ffd83dbSDimitry Andric
35525ffd83dbSDimitry Andric// bitconvert f64 -> i64
35535ffd83dbSDimitry Andric// (move to GPR, nothing else needed)
3554fe6060f1SDimitry Andricdef : Pat<(i64 (bitconvert f64:$A)), Bitcast.DblToLong>;
35555ffd83dbSDimitry Andric
35565ffd83dbSDimitry Andric// bitconvert i64 -> f64
35575ffd83dbSDimitry Andric// (move to FPR, nothing else needed)
35585ffd83dbSDimitry Andricdef : Pat<(f64 (bitconvert i64:$S)),
35595ffd83dbSDimitry Andric          (f64 (MTVSRD $S))>;
35605ffd83dbSDimitry Andric
35615ffd83dbSDimitry Andric// Rounding to integer.
35625ffd83dbSDimitry Andricdef : Pat<(i64 (lrint f64:$S)),
35635ffd83dbSDimitry Andric          (i64 (MFVSRD (FCTID $S)))>;
35645ffd83dbSDimitry Andricdef : Pat<(i64 (lrint f32:$S)),
35655ffd83dbSDimitry Andric          (i64 (MFVSRD (FCTID (COPY_TO_REGCLASS $S, F8RC))))>;
35665ffd83dbSDimitry Andricdef : Pat<(i64 (llrint f64:$S)),
35675ffd83dbSDimitry Andric          (i64 (MFVSRD (FCTID $S)))>;
35685ffd83dbSDimitry Andricdef : Pat<(i64 (llrint f32:$S)),
35695ffd83dbSDimitry Andric          (i64 (MFVSRD (FCTID (COPY_TO_REGCLASS $S, F8RC))))>;
35705ffd83dbSDimitry Andricdef : Pat<(i64 (lround f64:$S)),
35715ffd83dbSDimitry Andric          (i64 (MFVSRD (FCTID (XSRDPI $S))))>;
35725ffd83dbSDimitry Andricdef : Pat<(i64 (lround f32:$S)),
35735ffd83dbSDimitry Andric          (i64 (MFVSRD (FCTID (XSRDPI (COPY_TO_REGCLASS $S, VSFRC)))))>;
35745ffd83dbSDimitry Andricdef : Pat<(i64 (llround f64:$S)),
35755ffd83dbSDimitry Andric          (i64 (MFVSRD (FCTID (XSRDPI $S))))>;
35765ffd83dbSDimitry Andricdef : Pat<(i64 (llround f32:$S)),
35775ffd83dbSDimitry Andric          (i64 (MFVSRD (FCTID (XSRDPI (COPY_TO_REGCLASS $S, VSFRC)))))>;
35785ffd83dbSDimitry Andric
35795ffd83dbSDimitry Andric// Alternate patterns for PPCmtvsrz where the output is v8i16 or v16i8 instead
35805ffd83dbSDimitry Andric// of f64
35815ffd83dbSDimitry Andricdef : Pat<(v8i16 (PPCmtvsrz i32:$A)),
35825ffd83dbSDimitry Andric          (v8i16 (SUBREG_TO_REG (i64 1), (MTVSRWZ $A), sub_64))>;
35835ffd83dbSDimitry Andricdef : Pat<(v16i8 (PPCmtvsrz i32:$A)),
35845ffd83dbSDimitry Andric          (v16i8 (SUBREG_TO_REG (i64 1), (MTVSRWZ $A), sub_64))>;
35855ffd83dbSDimitry Andric
35860b57cec5SDimitry Andric// Endianness-neutral constant splat on P8 and newer targets. The reason
35870b57cec5SDimitry Andric// for this pattern is that on targets with direct moves, we don't expand
35880b57cec5SDimitry Andric// BUILD_VECTOR nodes for v4i32.
35890b57cec5SDimitry Andricdef : Pat<(v4i32 (build_vector immSExt5NonZero:$A, immSExt5NonZero:$A,
35900b57cec5SDimitry Andric                               immSExt5NonZero:$A, immSExt5NonZero:$A)),
35910b57cec5SDimitry Andric          (v4i32 (VSPLTISW imm:$A))>;
3592349cc55cSDimitry Andric
3593349cc55cSDimitry Andric// Splat loads.
3594349cc55cSDimitry Andricdef : Pat<(v8i16 (PPCldsplat ForceXForm:$A)),
3595349cc55cSDimitry Andric          (v8i16 (VSPLTHs 3, (MTVSRWZ (LHZX ForceXForm:$A))))>;
3596349cc55cSDimitry Andricdef : Pat<(v16i8 (PPCldsplat ForceXForm:$A)),
3597349cc55cSDimitry Andric          (v16i8 (VSPLTBs 7, (MTVSRWZ (LBZX ForceXForm:$A))))>;
35985ffd83dbSDimitry Andric} // HasVSX, HasDirectMove
35990b57cec5SDimitry Andric
36005ffd83dbSDimitry Andric// Big endian VSX subtarget with direct moves.
36015ffd83dbSDimitry Andriclet Predicates = [HasVSX, HasDirectMove, IsBigEndian] in {
36025ffd83dbSDimitry Andric// v16i8 scalar <-> vector conversions (BE)
3603fe6060f1SDimitry Andricdefm : ScalToVecWPermute<
3604fe6060f1SDimitry Andric  v16i8, (i32 i32:$A),
3605fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), MovesToVSR.BE_BYTE_0, sub_64),
3606fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (MTVSRWZ $A), sub_64)>;
3607fe6060f1SDimitry Andricdefm : ScalToVecWPermute<
3608fe6060f1SDimitry Andric  v8i16, (i32 i32:$A),
3609349cc55cSDimitry Andric  (SUBREG_TO_REG (i64 1), MovesToVSR.BE_HALF_0, sub_64),
3610fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (MTVSRWZ $A), sub_64)>;
3611fe6060f1SDimitry Andricdefm : ScalToVecWPermute<
3612fe6060f1SDimitry Andric  v4i32, (i32 i32:$A),
3613fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), MovesToVSR.BE_WORD_0, sub_64),
3614fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (MTVSRWZ $A), sub_64)>;
36155ffd83dbSDimitry Andricdef : Pat<(v2i64 (scalar_to_vector i64:$A)),
36165ffd83dbSDimitry Andric          (v2i64 (SUBREG_TO_REG (i64 1), MovesToVSR.BE_DWORD_0, sub_64))>;
36175ffd83dbSDimitry Andric
36185ffd83dbSDimitry Andric// v2i64 scalar <-> vector conversions (BE)
36195ffd83dbSDimitry Andricdef : Pat<(i64 (vector_extract v2i64:$S, 0)),
36205ffd83dbSDimitry Andric          (i64 VectorExtractions.LE_DWORD_1)>;
36215ffd83dbSDimitry Andricdef : Pat<(i64 (vector_extract v2i64:$S, 1)),
36225ffd83dbSDimitry Andric          (i64 VectorExtractions.LE_DWORD_0)>;
36235ffd83dbSDimitry Andricdef : Pat<(i64 (vector_extract v2i64:$S, i64:$Idx)),
36245ffd83dbSDimitry Andric          (i64 VectorExtractions.BE_VARIABLE_DWORD)>;
36255ffd83dbSDimitry Andric} // HasVSX, HasDirectMove, IsBigEndian
36265ffd83dbSDimitry Andric
36275ffd83dbSDimitry Andric// Little endian VSX subtarget with direct moves.
36285ffd83dbSDimitry Andriclet Predicates = [HasVSX, HasDirectMove, IsLittleEndian] in {
36295ffd83dbSDimitry Andric  // v16i8 scalar <-> vector conversions (LE)
36305ffd83dbSDimitry Andric  defm : ScalToVecWPermute<v16i8, (i32 i32:$A),
36315ffd83dbSDimitry Andric                           (COPY_TO_REGCLASS MovesToVSR.LE_WORD_0, VSRC),
36325ffd83dbSDimitry Andric                           (COPY_TO_REGCLASS MovesToVSR.LE_WORD_1, VSRC)>;
36335ffd83dbSDimitry Andric  defm : ScalToVecWPermute<v8i16, (i32 i32:$A),
36345ffd83dbSDimitry Andric                           (COPY_TO_REGCLASS MovesToVSR.LE_WORD_0, VSRC),
36355ffd83dbSDimitry Andric                           (COPY_TO_REGCLASS MovesToVSR.LE_WORD_1, VSRC)>;
36365ffd83dbSDimitry Andric  defm : ScalToVecWPermute<v4i32, (i32 i32:$A), MovesToVSR.LE_WORD_0,
36375ffd83dbSDimitry Andric                           (SUBREG_TO_REG (i64 1), (MTVSRWZ $A), sub_64)>;
36385ffd83dbSDimitry Andric  defm : ScalToVecWPermute<v2i64, (i64 i64:$A), MovesToVSR.LE_DWORD_0,
36395ffd83dbSDimitry Andric                           MovesToVSR.LE_DWORD_1>;
36405ffd83dbSDimitry Andric
36415ffd83dbSDimitry Andric  // v2i64 scalar <-> vector conversions (LE)
36425ffd83dbSDimitry Andric  def : Pat<(i64 (vector_extract v2i64:$S, 0)),
36435ffd83dbSDimitry Andric            (i64 VectorExtractions.LE_DWORD_0)>;
36445ffd83dbSDimitry Andric  def : Pat<(i64 (vector_extract v2i64:$S, 1)),
36455ffd83dbSDimitry Andric            (i64 VectorExtractions.LE_DWORD_1)>;
36465ffd83dbSDimitry Andric  def : Pat<(i64 (vector_extract v2i64:$S, i64:$Idx)),
36475ffd83dbSDimitry Andric            (i64 VectorExtractions.LE_VARIABLE_DWORD)>;
36485ffd83dbSDimitry Andric} // HasVSX, HasDirectMove, IsLittleEndian
36495ffd83dbSDimitry Andric
36505ffd83dbSDimitry Andric// Big endian pre-P9 VSX subtarget with direct moves.
36515ffd83dbSDimitry Andriclet Predicates = [HasVSX, HasDirectMove, NoP9Altivec, IsBigEndian] in {
36525ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 0)),
36535ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_15)>;
36545ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 1)),
36555ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_14)>;
36565ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 2)),
36575ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_13)>;
36585ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 3)),
36595ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_12)>;
36605ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 4)),
36615ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_11)>;
36625ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 5)),
36635ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_10)>;
36645ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 6)),
36655ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_9)>;
36665ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 7)),
36675ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_8)>;
36685ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 8)),
36695ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_7)>;
36705ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 9)),
36715ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_6)>;
36725ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 10)),
36735ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_5)>;
36745ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 11)),
36755ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_4)>;
36765ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 12)),
36775ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_3)>;
36785ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 13)),
36795ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_2)>;
36805ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 14)),
36815ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_1)>;
36825ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 15)),
36835ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_0)>;
36845ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, i64:$Idx)),
36855ffd83dbSDimitry Andric          (i32 VectorExtractions.BE_VARIABLE_BYTE)>;
36865ffd83dbSDimitry Andric
36875ffd83dbSDimitry Andric// v8i16 scalar <-> vector conversions (BE)
36885ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 0)),
36895ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_HALF_7)>;
36905ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 1)),
36915ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_HALF_6)>;
36925ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 2)),
36935ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_HALF_5)>;
36945ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 3)),
36955ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_HALF_4)>;
36965ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 4)),
36975ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_HALF_3)>;
36985ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 5)),
36995ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_HALF_2)>;
37005ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 6)),
37015ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_HALF_1)>;
37025ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 7)),
37035ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_HALF_0)>;
37045ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, i64:$Idx)),
37055ffd83dbSDimitry Andric          (i32 VectorExtractions.BE_VARIABLE_HALF)>;
37065ffd83dbSDimitry Andric
37075ffd83dbSDimitry Andric// v4i32 scalar <-> vector conversions (BE)
37085ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v4i32:$S, 0)),
37095ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_WORD_3)>;
37105ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v4i32:$S, 1)),
37115ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_WORD_2)>;
37125ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v4i32:$S, 2)),
37135ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_WORD_1)>;
37145ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v4i32:$S, 3)),
37155ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_WORD_0)>;
37165ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v4i32:$S, i64:$Idx)),
37175ffd83dbSDimitry Andric          (i32 VectorExtractions.BE_VARIABLE_WORD)>;
37185ffd83dbSDimitry Andric} // HasVSX, HasDirectMove, NoP9Altivec, IsBigEndian
37195ffd83dbSDimitry Andric
37205ffd83dbSDimitry Andric// Little endian pre-P9 VSX subtarget with direct moves.
37215ffd83dbSDimitry Andriclet Predicates = [HasVSX, HasDirectMove, NoP9Altivec, IsLittleEndian] in {
37225ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 0)),
37235ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_0)>;
37245ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 1)),
37255ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_1)>;
37265ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 2)),
37275ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_2)>;
37285ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 3)),
37295ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_3)>;
37305ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 4)),
37315ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_4)>;
37325ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 5)),
37335ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_5)>;
37345ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 6)),
37355ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_6)>;
37365ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 7)),
37375ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_7)>;
37385ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 8)),
37395ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_8)>;
37405ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 9)),
37415ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_9)>;
37425ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 10)),
37435ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_10)>;
37445ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 11)),
37455ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_11)>;
37465ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 12)),
37475ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_12)>;
37485ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 13)),
37495ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_13)>;
37505ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 14)),
37515ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_14)>;
37525ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 15)),
37535ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_BYTE_15)>;
37545ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, i64:$Idx)),
37555ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_VARIABLE_BYTE)>;
37565ffd83dbSDimitry Andric
37575ffd83dbSDimitry Andric// v8i16 scalar <-> vector conversions (LE)
37585ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 0)),
37595ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_HALF_0)>;
37605ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 1)),
37615ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_HALF_1)>;
37625ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 2)),
37635ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_HALF_2)>;
37645ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 3)),
37655ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_HALF_3)>;
37665ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 4)),
37675ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_HALF_4)>;
37685ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 5)),
37695ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_HALF_5)>;
37705ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 6)),
37715ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_HALF_6)>;
37725ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 7)),
37735ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_HALF_7)>;
37745ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, i64:$Idx)),
37755ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_VARIABLE_HALF)>;
37765ffd83dbSDimitry Andric
37775ffd83dbSDimitry Andric// v4i32 scalar <-> vector conversions (LE)
37785ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v4i32:$S, 0)),
37795ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_WORD_0)>;
37805ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v4i32:$S, 1)),
37815ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_WORD_1)>;
37825ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v4i32:$S, 2)),
37835ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_WORD_2)>;
37845ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v4i32:$S, 3)),
37855ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_WORD_3)>;
37865ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v4i32:$S, i64:$Idx)),
37875ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_VARIABLE_WORD)>;
37885ffd83dbSDimitry Andric} // HasVSX, HasDirectMove, NoP9Altivec, IsLittleEndian
37895ffd83dbSDimitry Andric
3790e8d8bef9SDimitry Andric// Big endian pre-Power9 64Bit VSX subtarget that has direct moves.
3791e8d8bef9SDimitry Andriclet Predicates = [HasVSX, HasDirectMove, NoP9Vector, IsBigEndian, IsPPC64] in {
37920b57cec5SDimitry Andric// Big endian integer vectors using direct moves.
37930b57cec5SDimitry Andricdef : Pat<(v2i64 (build_vector i64:$A, i64:$B)),
37940b57cec5SDimitry Andric          (v2i64 (XXPERMDI
3795fe6060f1SDimitry Andric                    (SUBREG_TO_REG (i64 1), (MTVSRD $A), sub_64),
3796fe6060f1SDimitry Andric                    (SUBREG_TO_REG (i64 1), (MTVSRD $B), sub_64), 0))>;
37970b57cec5SDimitry Andricdef : Pat<(v4i32 (build_vector i32:$A, i32:$B, i32:$C, i32:$D)),
37980b57cec5SDimitry Andric          (XXPERMDI
3799fe6060f1SDimitry Andric            (SUBREG_TO_REG (i64 1),
3800fe6060f1SDimitry Andric              (MTVSRD (RLDIMI AnyExts.B, AnyExts.A, 32, 0)), sub_64),
3801fe6060f1SDimitry Andric            (SUBREG_TO_REG (i64 1),
3802fe6060f1SDimitry Andric              (MTVSRD (RLDIMI AnyExts.D, AnyExts.C, 32, 0)), sub_64), 0)>;
38030b57cec5SDimitry Andricdef : Pat<(v4i32 (build_vector i32:$A, i32:$A, i32:$A, i32:$A)),
3804fe6060f1SDimitry Andric          (XXSPLTW (SUBREG_TO_REG (i64 1), (MTVSRWZ $A), sub_64), 1)>;
3805e8d8bef9SDimitry Andric} // HasVSX, HasDirectMove, NoP9Vector, IsBigEndian, IsPPC64
38060b57cec5SDimitry Andric
38075ffd83dbSDimitry Andric// Little endian pre-Power9 VSX subtarget that has direct moves.
38085ffd83dbSDimitry Andriclet Predicates = [HasVSX, HasDirectMove, NoP9Vector, IsLittleEndian] in {
38090b57cec5SDimitry Andric// Little endian integer vectors using direct moves.
38100b57cec5SDimitry Andricdef : Pat<(v2i64 (build_vector i64:$A, i64:$B)),
38110b57cec5SDimitry Andric          (v2i64 (XXPERMDI
3812fe6060f1SDimitry Andric                    (SUBREG_TO_REG (i64 1), (MTVSRD $B), sub_64),
3813fe6060f1SDimitry Andric                    (SUBREG_TO_REG (i64 1), (MTVSRD $A), sub_64), 0))>;
38140b57cec5SDimitry Andricdef : Pat<(v4i32 (build_vector i32:$A, i32:$B, i32:$C, i32:$D)),
38150b57cec5SDimitry Andric          (XXPERMDI
3816fe6060f1SDimitry Andric            (SUBREG_TO_REG (i64 1),
3817fe6060f1SDimitry Andric              (MTVSRD (RLDIMI AnyExts.C, AnyExts.D, 32, 0)), sub_64),
3818fe6060f1SDimitry Andric            (SUBREG_TO_REG (i64 1),
3819fe6060f1SDimitry Andric              (MTVSRD (RLDIMI AnyExts.A, AnyExts.B, 32, 0)), sub_64), 0)>;
38200b57cec5SDimitry Andricdef : Pat<(v4i32 (build_vector i32:$A, i32:$A, i32:$A, i32:$A)),
3821fe6060f1SDimitry Andric          (XXSPLTW (SUBREG_TO_REG (i64 1), (MTVSRWZ $A), sub_64), 1)>;
38220b57cec5SDimitry Andric}
38230b57cec5SDimitry Andric
38245ffd83dbSDimitry Andric// Any Power9 VSX subtarget.
38255ffd83dbSDimitry Andriclet Predicates = [HasVSX, HasP9Vector] in {
38265ffd83dbSDimitry Andric// Additional fnmsub pattern for PPC specific ISD opcode
38275ffd83dbSDimitry Andricdef : Pat<(PPCfnmsub f128:$A, f128:$B, f128:$C),
38285ffd83dbSDimitry Andric          (XSNMSUBQP $C, $A, $B)>;
38295ffd83dbSDimitry Andricdef : Pat<(fneg (PPCfnmsub f128:$A, f128:$B, f128:$C)),
38305ffd83dbSDimitry Andric          (XSMSUBQP $C, $A, $B)>;
38315ffd83dbSDimitry Andricdef : Pat<(PPCfnmsub f128:$A, f128:$B, (fneg f128:$C)),
38325ffd83dbSDimitry Andric          (XSNMADDQP $C, $A, $B)>;
38338bcb0991SDimitry Andric
3834e8d8bef9SDimitry Andricdef : Pat<(f128 (any_sint_to_fp i64:$src)),
38355ffd83dbSDimitry Andric          (f128 (XSCVSDQP (COPY_TO_REGCLASS $src, VFRC)))>;
3836e8d8bef9SDimitry Andricdef : Pat<(f128 (any_sint_to_fp (i64 (PPCmfvsr f64:$src)))),
38375ffd83dbSDimitry Andric          (f128 (XSCVSDQP $src))>;
3838e8d8bef9SDimitry Andricdef : Pat<(f128 (any_sint_to_fp (i32 (PPCmfvsr f64:$src)))),
38395ffd83dbSDimitry Andric          (f128 (XSCVSDQP (VEXTSW2Ds $src)))>;
3840e8d8bef9SDimitry Andricdef : Pat<(f128 (any_uint_to_fp i64:$src)),
38415ffd83dbSDimitry Andric          (f128 (XSCVUDQP (COPY_TO_REGCLASS $src, VFRC)))>;
3842e8d8bef9SDimitry Andricdef : Pat<(f128 (any_uint_to_fp (i64 (PPCmfvsr f64:$src)))),
38435ffd83dbSDimitry Andric          (f128 (XSCVUDQP $src))>;
38445ffd83dbSDimitry Andric
38455ffd83dbSDimitry Andric// Convert (Un)Signed Word -> QP.
3846e8d8bef9SDimitry Andricdef : Pat<(f128 (any_sint_to_fp i32:$src)),
38475ffd83dbSDimitry Andric          (f128 (XSCVSDQP (MTVSRWA $src)))>;
3848fe6060f1SDimitry Andricdef : Pat<(f128 (any_sint_to_fp (i32 (load ForceXForm:$src)))),
3849fe6060f1SDimitry Andric          (f128 (XSCVSDQP (LIWAX ForceXForm:$src)))>;
3850e8d8bef9SDimitry Andricdef : Pat<(f128 (any_uint_to_fp i32:$src)),
38515ffd83dbSDimitry Andric          (f128 (XSCVUDQP (MTVSRWZ $src)))>;
3852fe6060f1SDimitry Andricdef : Pat<(f128 (any_uint_to_fp (i32 (load ForceXForm:$src)))),
3853fe6060f1SDimitry Andric          (f128 (XSCVUDQP (LIWZX ForceXForm:$src)))>;
38545ffd83dbSDimitry Andric
38555ffd83dbSDimitry Andric// Pattern for matching Vector HP -> Vector SP intrinsic. Defined as a
38565ffd83dbSDimitry Andric// separate pattern so that it can convert the input register class from
38575ffd83dbSDimitry Andric// VRRC(v8i16) to VSRC.
38585ffd83dbSDimitry Andricdef : Pat<(v4f32 (int_ppc_vsx_xvcvhpsp v8i16:$A)),
38595ffd83dbSDimitry Andric          (v4f32 (XVCVHPSP (COPY_TO_REGCLASS $A, VSRC)))>;
38605ffd83dbSDimitry Andric
38615ffd83dbSDimitry Andric// Use current rounding mode
38625ffd83dbSDimitry Andricdef : Pat<(f128 (any_fnearbyint f128:$vB)), (f128 (XSRQPI 0, $vB, 3))>;
38635ffd83dbSDimitry Andric// Round to nearest, ties away from zero
38645ffd83dbSDimitry Andricdef : Pat<(f128 (any_fround f128:$vB)), (f128 (XSRQPI 0, $vB, 0))>;
38655ffd83dbSDimitry Andric// Round towards Zero
38665ffd83dbSDimitry Andricdef : Pat<(f128 (any_ftrunc f128:$vB)), (f128 (XSRQPI 1, $vB, 1))>;
38675ffd83dbSDimitry Andric// Round towards +Inf
38685ffd83dbSDimitry Andricdef : Pat<(f128 (any_fceil f128:$vB)), (f128 (XSRQPI 1, $vB, 2))>;
38695ffd83dbSDimitry Andric// Round towards -Inf
38705ffd83dbSDimitry Andricdef : Pat<(f128 (any_ffloor f128:$vB)), (f128 (XSRQPI 1, $vB, 3))>;
38715ffd83dbSDimitry Andric// Use current rounding mode, [with Inexact]
38725ffd83dbSDimitry Andricdef : Pat<(f128 (any_frint f128:$vB)), (f128 (XSRQPIX 0, $vB, 3))>;
38735ffd83dbSDimitry Andric
38745ffd83dbSDimitry Andricdef : Pat<(f128 (int_ppc_scalar_insert_exp_qp f128:$vA, i64:$vB)),
38755ffd83dbSDimitry Andric          (f128 (XSIEXPQP $vA, (MTVSRD $vB)))>;
38765ffd83dbSDimitry Andric
38775ffd83dbSDimitry Andricdef : Pat<(i64 (int_ppc_scalar_extract_expq  f128:$vA)),
38785ffd83dbSDimitry Andric          (i64 (MFVSRD (EXTRACT_SUBREG
38795ffd83dbSDimitry Andric                          (v2i64 (XSXEXPQP $vA)), sub_64)))>;
38805ffd83dbSDimitry Andric
38815ffd83dbSDimitry Andric// Extra patterns expanding to vector Extract Word/Insert Word
38825ffd83dbSDimitry Andricdef : Pat<(v4i32 (int_ppc_vsx_xxinsertw v4i32:$A, v2i64:$B, imm:$IMM)),
38835ffd83dbSDimitry Andric          (v4i32 (XXINSERTW $A, $B, imm:$IMM))>;
38845ffd83dbSDimitry Andricdef : Pat<(v2i64 (int_ppc_vsx_xxextractuw v2i64:$A, imm:$IMM)),
38855ffd83dbSDimitry Andric          (v2i64 (COPY_TO_REGCLASS (XXEXTRACTUW $A, imm:$IMM), VSRC))>;
38865ffd83dbSDimitry Andric
38875ffd83dbSDimitry Andric// Vector Reverse
38885ffd83dbSDimitry Andricdef : Pat<(v8i16 (bswap v8i16 :$A)),
38895ffd83dbSDimitry Andric          (v8i16 (COPY_TO_REGCLASS (XXBRH (COPY_TO_REGCLASS $A, VSRC)), VRRC))>;
38905ffd83dbSDimitry Andricdef : Pat<(v1i128 (bswap v1i128 :$A)),
38915ffd83dbSDimitry Andric          (v1i128 (COPY_TO_REGCLASS (XXBRQ (COPY_TO_REGCLASS $A, VSRC)), VRRC))>;
38925ffd83dbSDimitry Andric
38935ffd83dbSDimitry Andric// D-Form Load/Store
3894fe6060f1SDimitry Andricforeach Ty = [v4i32, v4f32, v2i64, v2f64] in {
3895fe6060f1SDimitry Andric  def : Pat<(Ty (load DQForm:$src)), (LXV memrix16:$src)>;
3896fe6060f1SDimitry Andric  def : Pat<(Ty (load XForm:$src)), (LXVX XForm:$src)>;
3897fe6060f1SDimitry Andric  def : Pat<(store Ty:$rS, DQForm:$dst), (STXV $rS, memrix16:$dst)>;
3898fe6060f1SDimitry Andric  def : Pat<(store Ty:$rS, XForm:$dst), (STXVX $rS, XForm:$dst)>;
3899fe6060f1SDimitry Andric}
3900fe6060f1SDimitry Andric
3901fe6060f1SDimitry Andricdef : Pat<(f128 (load DQForm:$src)),
39025ffd83dbSDimitry Andric          (COPY_TO_REGCLASS (LXV memrix16:$src), VRRC)>;
3903fe6060f1SDimitry Andricdef : Pat<(f128 (load XForm:$src)),
3904fe6060f1SDimitry Andric          (COPY_TO_REGCLASS (LXVX XForm:$src), VRRC)>;
3905fe6060f1SDimitry Andricdef : Pat<(v4i32 (int_ppc_vsx_lxvw4x DQForm:$src)), (LXV memrix16:$src)>;
3906fe6060f1SDimitry Andricdef : Pat<(v2f64 (int_ppc_vsx_lxvd2x DQForm:$src)), (LXV memrix16:$src)>;
3907fe6060f1SDimitry Andricdef : Pat<(v4i32 (int_ppc_vsx_lxvw4x XForm:$src)), (LXVX XForm:$src)>;
3908fe6060f1SDimitry Andricdef : Pat<(v2f64 (int_ppc_vsx_lxvd2x XForm:$src)), (LXVX XForm:$src)>;
39095ffd83dbSDimitry Andric
3910fe6060f1SDimitry Andricdef : Pat<(store f128:$rS, DQForm:$dst),
39115ffd83dbSDimitry Andric          (STXV (COPY_TO_REGCLASS $rS, VSRC), memrix16:$dst)>;
3912fe6060f1SDimitry Andricdef : Pat<(store f128:$rS, XForm:$dst),
3913fe6060f1SDimitry Andric          (STXVX (COPY_TO_REGCLASS $rS, VSRC), XForm:$dst)>;
3914fe6060f1SDimitry Andricdef : Pat<(int_ppc_vsx_stxvw4x v4i32:$rS, DQForm:$dst),
39155ffd83dbSDimitry Andric          (STXV $rS, memrix16:$dst)>;
3916fe6060f1SDimitry Andricdef : Pat<(int_ppc_vsx_stxvd2x v2f64:$rS, DQForm:$dst),
39175ffd83dbSDimitry Andric          (STXV $rS, memrix16:$dst)>;
3918fe6060f1SDimitry Andricdef : Pat<(int_ppc_vsx_stxvw4x v4i32:$rS, XForm:$dst),
3919fe6060f1SDimitry Andric          (STXVX $rS, XForm:$dst)>;
3920fe6060f1SDimitry Andricdef : Pat<(int_ppc_vsx_stxvd2x v2f64:$rS, XForm:$dst),
3921fe6060f1SDimitry Andric          (STXVX $rS, XForm:$dst)>;
39225ffd83dbSDimitry Andric
39235ffd83dbSDimitry Andric// Build vectors from i8 loads
39245ffd83dbSDimitry Andricdefm : ScalToVecWPermute<v8i16, ScalarLoads.ZELi8,
3925fe6060f1SDimitry Andric                         (VSPLTHs 3, (LXSIBZX ForceXForm:$src)),
3926fe6060f1SDimitry Andric                         (SUBREG_TO_REG (i64 1), (LXSIBZX ForceXForm:$src), sub_64)>;
39275ffd83dbSDimitry Andricdefm : ScalToVecWPermute<v4i32, ScalarLoads.ZELi8,
3928fe6060f1SDimitry Andric                         (XXSPLTWs (LXSIBZX ForceXForm:$src), 1),
3929fe6060f1SDimitry Andric                         (SUBREG_TO_REG (i64 1), (LXSIBZX ForceXForm:$src), sub_64)>;
39305ffd83dbSDimitry Andricdefm : ScalToVecWPermute<v2i64, ScalarLoads.ZELi8i64,
3931fe6060f1SDimitry Andric                         (XXPERMDIs (LXSIBZX ForceXForm:$src), 0),
3932fe6060f1SDimitry Andric                         (SUBREG_TO_REG (i64 1), (LXSIBZX ForceXForm:$src), sub_64)>;
3933fe6060f1SDimitry Andricdefm : ScalToVecWPermute<
3934fe6060f1SDimitry Andric  v4i32, ScalarLoads.SELi8,
3935fe6060f1SDimitry Andric  (XXSPLTWs (VEXTSB2Ws (LXSIBZX ForceXForm:$src)), 1),
3936fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (VEXTSB2Ws (LXSIBZX ForceXForm:$src)), sub_64)>;
3937fe6060f1SDimitry Andricdefm : ScalToVecWPermute<
3938fe6060f1SDimitry Andric  v2i64, ScalarLoads.SELi8i64,
3939fe6060f1SDimitry Andric  (XXPERMDIs (VEXTSB2Ds (LXSIBZX ForceXForm:$src)), 0),
3940fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (VEXTSB2Ds (LXSIBZX ForceXForm:$src)), sub_64)>;
39415ffd83dbSDimitry Andric
39425ffd83dbSDimitry Andric// Build vectors from i16 loads
3943fe6060f1SDimitry Andricdefm : ScalToVecWPermute<
3944fe6060f1SDimitry Andric  v4i32, ScalarLoads.ZELi16,
3945fe6060f1SDimitry Andric  (XXSPLTWs (LXSIHZX ForceXForm:$src), 1),
3946fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (LXSIHZX ForceXForm:$src), sub_64)>;
3947fe6060f1SDimitry Andricdefm : ScalToVecWPermute<
3948fe6060f1SDimitry Andric  v2i64, ScalarLoads.ZELi16i64,
3949fe6060f1SDimitry Andric  (XXPERMDIs (LXSIHZX ForceXForm:$src), 0),
3950fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (LXSIHZX ForceXForm:$src), sub_64)>;
3951fe6060f1SDimitry Andricdefm : ScalToVecWPermute<
3952fe6060f1SDimitry Andric  v4i32, ScalarLoads.SELi16,
3953fe6060f1SDimitry Andric  (XXSPLTWs (VEXTSH2Ws (LXSIHZX ForceXForm:$src)), 1),
3954fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (VEXTSH2Ws (LXSIHZX ForceXForm:$src)), sub_64)>;
3955fe6060f1SDimitry Andricdefm : ScalToVecWPermute<
3956fe6060f1SDimitry Andric  v2i64, ScalarLoads.SELi16i64,
3957fe6060f1SDimitry Andric  (XXPERMDIs (VEXTSH2Ds (LXSIHZX ForceXForm:$src)), 0),
3958fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (VEXTSH2Ds (LXSIHZX ForceXForm:$src)), sub_64)>;
39595ffd83dbSDimitry Andric
39605ffd83dbSDimitry Andric// Load/convert and convert/store patterns for f16.
3961fe6060f1SDimitry Andricdef : Pat<(f64 (extloadf16 ForceXForm:$src)),
3962fe6060f1SDimitry Andric          (f64 (XSCVHPDP (LXSIHZX ForceXForm:$src)))>;
3963fe6060f1SDimitry Andricdef : Pat<(truncstoref16 f64:$src, ForceXForm:$dst),
3964fe6060f1SDimitry Andric          (STXSIHX (XSCVDPHP $src), ForceXForm:$dst)>;
3965fe6060f1SDimitry Andricdef : Pat<(f32 (extloadf16 ForceXForm:$src)),
3966fe6060f1SDimitry Andric          (f32 (COPY_TO_REGCLASS (XSCVHPDP (LXSIHZX ForceXForm:$src)), VSSRC))>;
3967fe6060f1SDimitry Andricdef : Pat<(truncstoref16 f32:$src, ForceXForm:$dst),
3968fe6060f1SDimitry Andric          (STXSIHX (XSCVDPHP (COPY_TO_REGCLASS $src, VSFRC)), ForceXForm:$dst)>;
39695ffd83dbSDimitry Andricdef : Pat<(f64 (f16_to_fp i32:$A)),
39705ffd83dbSDimitry Andric          (f64 (XSCVHPDP (MTVSRWZ $A)))>;
39715ffd83dbSDimitry Andricdef : Pat<(f32 (f16_to_fp i32:$A)),
39725ffd83dbSDimitry Andric          (f32 (COPY_TO_REGCLASS (XSCVHPDP (MTVSRWZ $A)), VSSRC))>;
39735ffd83dbSDimitry Andricdef : Pat<(i32 (fp_to_f16 f32:$A)),
39745ffd83dbSDimitry Andric          (i32 (MFVSRWZ (XSCVDPHP (COPY_TO_REGCLASS $A, VSFRC))))>;
39755ffd83dbSDimitry Andricdef : Pat<(i32 (fp_to_f16 f64:$A)), (i32 (MFVSRWZ (XSCVDPHP $A)))>;
39765ffd83dbSDimitry Andric
39775ffd83dbSDimitry Andric// Vector sign extensions
39785ffd83dbSDimitry Andricdef : Pat<(f64 (PPCVexts f64:$A, 1)),
39795ffd83dbSDimitry Andric          (f64 (COPY_TO_REGCLASS (VEXTSB2Ds $A), VSFRC))>;
39805ffd83dbSDimitry Andricdef : Pat<(f64 (PPCVexts f64:$A, 2)),
39815ffd83dbSDimitry Andric          (f64 (COPY_TO_REGCLASS (VEXTSH2Ds $A), VSFRC))>;
39825ffd83dbSDimitry Andric
3983fe6060f1SDimitry Andricdef : Pat<(f64 (extloadf32 DSForm:$src)),
3984fe6060f1SDimitry Andric          (COPY_TO_REGCLASS (DFLOADf32 DSForm:$src), VSFRC)>;
3985fe6060f1SDimitry Andricdef : Pat<(f32 (fpround (f64 (extloadf32 DSForm:$src)))),
3986fe6060f1SDimitry Andric          (f32 (DFLOADf32 DSForm:$src))>;
39875ffd83dbSDimitry Andric
3988fe6060f1SDimitry Andricdef : Pat<(v4f32 (PPCldvsxlh XForm:$src)),
3989fe6060f1SDimitry Andric          (SUBREG_TO_REG (i64 1), (XFLOADf64 XForm:$src), sub_64)>;
3990fe6060f1SDimitry Andricdef : Pat<(v4f32 (PPCldvsxlh DSForm:$src)),
3991fe6060f1SDimitry Andric          (SUBREG_TO_REG (i64 1), (DFLOADf64 DSForm:$src), sub_64)>;
39925ffd83dbSDimitry Andric
39935ffd83dbSDimitry Andric// Convert (Un)Signed DWord in memory -> QP
3994fe6060f1SDimitry Andricdef : Pat<(f128 (sint_to_fp (i64 (load XForm:$src)))),
3995fe6060f1SDimitry Andric          (f128 (XSCVSDQP (LXSDX XForm:$src)))>;
3996fe6060f1SDimitry Andricdef : Pat<(f128 (sint_to_fp (i64 (load DSForm:$src)))),
3997fe6060f1SDimitry Andric          (f128 (XSCVSDQP (LXSD DSForm:$src)))>;
3998fe6060f1SDimitry Andricdef : Pat<(f128 (uint_to_fp (i64 (load XForm:$src)))),
3999fe6060f1SDimitry Andric          (f128 (XSCVUDQP (LXSDX XForm:$src)))>;
4000fe6060f1SDimitry Andricdef : Pat<(f128 (uint_to_fp (i64 (load DSForm:$src)))),
4001fe6060f1SDimitry Andric          (f128 (XSCVUDQP (LXSD DSForm:$src)))>;
40025ffd83dbSDimitry Andric
40035ffd83dbSDimitry Andric// Convert Unsigned HWord in memory -> QP
40045ffd83dbSDimitry Andricdef : Pat<(f128 (uint_to_fp ScalarLoads.ZELi16)),
4005fe6060f1SDimitry Andric          (f128 (XSCVUDQP (LXSIHZX XForm:$src)))>;
40065ffd83dbSDimitry Andric
40075ffd83dbSDimitry Andric// Convert Unsigned Byte in memory -> QP
40085ffd83dbSDimitry Andricdef : Pat<(f128 (uint_to_fp ScalarLoads.ZELi8)),
4009fe6060f1SDimitry Andric          (f128 (XSCVUDQP (LXSIBZX ForceXForm:$src)))>;
40105ffd83dbSDimitry Andric
40115ffd83dbSDimitry Andric// Truncate & Convert QP -> (Un)Signed (D)Word.
4012e8d8bef9SDimitry Andricdef : Pat<(i64 (any_fp_to_sint f128:$src)), (i64 (MFVRD (XSCVQPSDZ $src)))>;
4013e8d8bef9SDimitry Andricdef : Pat<(i64 (any_fp_to_uint f128:$src)), (i64 (MFVRD (XSCVQPUDZ $src)))>;
4014e8d8bef9SDimitry Andricdef : Pat<(i32 (any_fp_to_sint f128:$src)),
40155ffd83dbSDimitry Andric          (i32 (MFVSRWZ (COPY_TO_REGCLASS (XSCVQPSWZ $src), VFRC)))>;
4016e8d8bef9SDimitry Andricdef : Pat<(i32 (any_fp_to_uint f128:$src)),
40175ffd83dbSDimitry Andric          (i32 (MFVSRWZ (COPY_TO_REGCLASS (XSCVQPUWZ $src), VFRC)))>;
40185ffd83dbSDimitry Andric
40195ffd83dbSDimitry Andric// Instructions for store(fptosi).
40205ffd83dbSDimitry Andric// The 8-byte version is repeated here due to availability of D-Form STXSD.
40215ffd83dbSDimitry Andricdef : Pat<(PPCstore_scal_int_from_vsr
4022fe6060f1SDimitry Andric            (f64 (PPCcv_fp_to_sint_in_vsr f128:$src)), XForm:$dst, 8),
40235ffd83dbSDimitry Andric          (STXSDX (COPY_TO_REGCLASS (XSCVQPSDZ f128:$src), VFRC),
4024fe6060f1SDimitry Andric                  XForm:$dst)>;
40255ffd83dbSDimitry Andricdef : Pat<(PPCstore_scal_int_from_vsr
4026fe6060f1SDimitry Andric            (f64 (PPCcv_fp_to_sint_in_vsr f128:$src)), DSForm:$dst, 8),
40275ffd83dbSDimitry Andric          (STXSD (COPY_TO_REGCLASS (XSCVQPSDZ f128:$src), VFRC),
4028fe6060f1SDimitry Andric                 DSForm:$dst)>;
40295ffd83dbSDimitry Andricdef : Pat<(PPCstore_scal_int_from_vsr
4030fe6060f1SDimitry Andric            (f64 (PPCcv_fp_to_sint_in_vsr f128:$src)), ForceXForm:$dst, 4),
4031fe6060f1SDimitry Andric          (STXSIWX (COPY_TO_REGCLASS (XSCVQPSWZ $src), VFRC), ForceXForm:$dst)>;
40325ffd83dbSDimitry Andricdef : Pat<(PPCstore_scal_int_from_vsr
4033fe6060f1SDimitry Andric            (f64 (PPCcv_fp_to_sint_in_vsr f128:$src)), ForceXForm:$dst, 2),
4034fe6060f1SDimitry Andric          (STXSIHX (COPY_TO_REGCLASS (XSCVQPSWZ $src), VFRC), ForceXForm:$dst)>;
40355ffd83dbSDimitry Andricdef : Pat<(PPCstore_scal_int_from_vsr
4036fe6060f1SDimitry Andric            (f64 (PPCcv_fp_to_sint_in_vsr f128:$src)), ForceXForm:$dst, 1),
4037fe6060f1SDimitry Andric          (STXSIBX (COPY_TO_REGCLASS (XSCVQPSWZ $src), VFRC), ForceXForm:$dst)>;
40385ffd83dbSDimitry Andricdef : Pat<(PPCstore_scal_int_from_vsr
4039fe6060f1SDimitry Andric            (f64 (PPCcv_fp_to_sint_in_vsr f64:$src)), XForm:$dst, 8),
4040fe6060f1SDimitry Andric          (STXSDX (XSCVDPSXDS f64:$src), XForm:$dst)>;
40415ffd83dbSDimitry Andricdef : Pat<(PPCstore_scal_int_from_vsr
4042fe6060f1SDimitry Andric            (f64 (PPCcv_fp_to_sint_in_vsr f64:$src)), DSForm:$dst, 8),
4043fe6060f1SDimitry Andric          (STXSD (XSCVDPSXDS f64:$src), DSForm:$dst)>;
40445ffd83dbSDimitry Andricdef : Pat<(PPCstore_scal_int_from_vsr
4045fe6060f1SDimitry Andric            (f64 (PPCcv_fp_to_sint_in_vsr f64:$src)), ForceXForm:$dst, 2),
4046fe6060f1SDimitry Andric          (STXSIHX (XSCVDPSXWS f64:$src), ForceXForm:$dst)>;
40475ffd83dbSDimitry Andricdef : Pat<(PPCstore_scal_int_from_vsr
4048fe6060f1SDimitry Andric            (f64 (PPCcv_fp_to_sint_in_vsr f64:$src)), ForceXForm:$dst, 1),
4049fe6060f1SDimitry Andric          (STXSIBX (XSCVDPSXWS f64:$src), ForceXForm:$dst)>;
40505ffd83dbSDimitry Andric
40515ffd83dbSDimitry Andric// Instructions for store(fptoui).
40525ffd83dbSDimitry Andricdef : Pat<(PPCstore_scal_int_from_vsr
4053fe6060f1SDimitry Andric            (f64 (PPCcv_fp_to_uint_in_vsr f128:$src)), XForm:$dst, 8),
40545ffd83dbSDimitry Andric          (STXSDX (COPY_TO_REGCLASS (XSCVQPUDZ f128:$src), VFRC),
4055fe6060f1SDimitry Andric                  XForm:$dst)>;
40565ffd83dbSDimitry Andricdef : Pat<(PPCstore_scal_int_from_vsr
4057fe6060f1SDimitry Andric            (f64 (PPCcv_fp_to_uint_in_vsr f128:$src)), DSForm:$dst, 8),
40585ffd83dbSDimitry Andric          (STXSD (COPY_TO_REGCLASS (XSCVQPUDZ f128:$src), VFRC),
4059fe6060f1SDimitry Andric                 DSForm:$dst)>;
40605ffd83dbSDimitry Andricdef : Pat<(PPCstore_scal_int_from_vsr
4061fe6060f1SDimitry Andric            (f64 (PPCcv_fp_to_uint_in_vsr f128:$src)), ForceXForm:$dst, 4),
4062fe6060f1SDimitry Andric          (STXSIWX (COPY_TO_REGCLASS (XSCVQPUWZ $src), VFRC), ForceXForm:$dst)>;
40635ffd83dbSDimitry Andricdef : Pat<(PPCstore_scal_int_from_vsr
4064fe6060f1SDimitry Andric            (f64 (PPCcv_fp_to_uint_in_vsr f128:$src)), ForceXForm:$dst, 2),
4065fe6060f1SDimitry Andric          (STXSIHX (COPY_TO_REGCLASS (XSCVQPUWZ $src), VFRC), ForceXForm:$dst)>;
40665ffd83dbSDimitry Andricdef : Pat<(PPCstore_scal_int_from_vsr
4067fe6060f1SDimitry Andric            (f64 (PPCcv_fp_to_uint_in_vsr f128:$src)), ForceXForm:$dst, 1),
4068fe6060f1SDimitry Andric          (STXSIBX (COPY_TO_REGCLASS (XSCVQPUWZ $src), VFRC), ForceXForm:$dst)>;
40695ffd83dbSDimitry Andricdef : Pat<(PPCstore_scal_int_from_vsr
4070fe6060f1SDimitry Andric            (f64 (PPCcv_fp_to_uint_in_vsr f64:$src)), XForm:$dst, 8),
4071fe6060f1SDimitry Andric          (STXSDX (XSCVDPUXDS f64:$src), XForm:$dst)>;
40725ffd83dbSDimitry Andricdef : Pat<(PPCstore_scal_int_from_vsr
4073fe6060f1SDimitry Andric            (f64 (PPCcv_fp_to_uint_in_vsr f64:$src)), DSForm:$dst, 8),
4074fe6060f1SDimitry Andric          (STXSD (XSCVDPUXDS f64:$src), DSForm:$dst)>;
40755ffd83dbSDimitry Andricdef : Pat<(PPCstore_scal_int_from_vsr
4076fe6060f1SDimitry Andric            (f64 (PPCcv_fp_to_uint_in_vsr f64:$src)), ForceXForm:$dst, 2),
4077fe6060f1SDimitry Andric          (STXSIHX (XSCVDPUXWS f64:$src), ForceXForm:$dst)>;
40785ffd83dbSDimitry Andricdef : Pat<(PPCstore_scal_int_from_vsr
4079fe6060f1SDimitry Andric            (f64 (PPCcv_fp_to_uint_in_vsr f64:$src)), ForceXForm:$dst, 1),
4080fe6060f1SDimitry Andric          (STXSIBX (XSCVDPUXWS f64:$src), ForceXForm:$dst)>;
40815ffd83dbSDimitry Andric
40825ffd83dbSDimitry Andric// Round & Convert QP -> DP/SP
40835ffd83dbSDimitry Andricdef : Pat<(f64 (any_fpround f128:$src)), (f64 (XSCVQPDP $src))>;
40845ffd83dbSDimitry Andricdef : Pat<(f32 (any_fpround f128:$src)), (f32 (XSRSP (XSCVQPDPO $src)))>;
40855ffd83dbSDimitry Andric
40865ffd83dbSDimitry Andric// Convert SP -> QP
40875ffd83dbSDimitry Andricdef : Pat<(f128 (any_fpextend f32:$src)),
40885ffd83dbSDimitry Andric          (f128 (XSCVDPQP (COPY_TO_REGCLASS $src, VFRC)))>;
40895ffd83dbSDimitry Andric
40905ffd83dbSDimitry Andricdef : Pat<(f32 (PPCxsmaxc f32:$XA, f32:$XB)),
40915ffd83dbSDimitry Andric          (f32 (COPY_TO_REGCLASS (XSMAXCDP (COPY_TO_REGCLASS $XA, VSSRC),
40925ffd83dbSDimitry Andric                                           (COPY_TO_REGCLASS $XB, VSSRC)),
40935ffd83dbSDimitry Andric                                 VSSRC))>;
40945ffd83dbSDimitry Andricdef : Pat<(f32 (PPCxsminc f32:$XA, f32:$XB)),
40955ffd83dbSDimitry Andric          (f32 (COPY_TO_REGCLASS (XSMINCDP (COPY_TO_REGCLASS $XA, VSSRC),
40965ffd83dbSDimitry Andric                                           (COPY_TO_REGCLASS $XB, VSSRC)),
40975ffd83dbSDimitry Andric                                 VSSRC))>;
40985ffd83dbSDimitry Andric
40990b57cec5SDimitry Andric// Endianness-neutral patterns for const splats with ISA 3.0 instructions.
4100fe6060f1SDimitry Andricdefm : ScalToVecWPermute<v4i32, (i32 i32:$A), (MTVSRWS $A),
4101fe6060f1SDimitry Andric                         (SUBREG_TO_REG (i64 1), (MTVSRWZ $A), sub_64)>;
41020b57cec5SDimitry Andricdef : Pat<(v4i32 (build_vector i32:$A, i32:$A, i32:$A, i32:$A)),
41030b57cec5SDimitry Andric          (v4i32 (MTVSRWS $A))>;
41048bcb0991SDimitry Andricdef : Pat<(v16i8 (build_vector immNonAllOneAnyExt8:$A, immNonAllOneAnyExt8:$A,
41058bcb0991SDimitry Andric                               immNonAllOneAnyExt8:$A, immNonAllOneAnyExt8:$A,
41068bcb0991SDimitry Andric                               immNonAllOneAnyExt8:$A, immNonAllOneAnyExt8:$A,
41078bcb0991SDimitry Andric                               immNonAllOneAnyExt8:$A, immNonAllOneAnyExt8:$A,
41088bcb0991SDimitry Andric                               immNonAllOneAnyExt8:$A, immNonAllOneAnyExt8:$A,
41098bcb0991SDimitry Andric                               immNonAllOneAnyExt8:$A, immNonAllOneAnyExt8:$A,
41108bcb0991SDimitry Andric                               immNonAllOneAnyExt8:$A, immNonAllOneAnyExt8:$A,
41118bcb0991SDimitry Andric                               immNonAllOneAnyExt8:$A, immNonAllOneAnyExt8:$A)),
41120b57cec5SDimitry Andric          (v16i8 (COPY_TO_REGCLASS (XXSPLTIB imm:$A), VSRC))>;
4113fe6060f1SDimitry Andricdefm : ScalToVecWPermute<
4114fe6060f1SDimitry Andric  v4i32, FltToIntLoad.A,
4115fe6060f1SDimitry Andric  (XVCVSPSXWS (LXVWSX ForceXForm:$A)),
4116fe6060f1SDimitry Andric  (XVCVSPSXWS (SUBREG_TO_REG (i64 1), (LIWZX ForceXForm:$A), sub_64))>;
4117fe6060f1SDimitry Andricdefm : ScalToVecWPermute<
4118fe6060f1SDimitry Andric  v4i32, FltToUIntLoad.A,
4119fe6060f1SDimitry Andric  (XVCVSPUXWS (LXVWSX ForceXForm:$A)),
4120fe6060f1SDimitry Andric  (XVCVSPUXWS (SUBREG_TO_REG (i64 1), (LIWZX ForceXForm:$A), sub_64))>;
41215ffd83dbSDimitry Andricdefm : ScalToVecWPermute<
41225ffd83dbSDimitry Andric  v4i32, DblToIntLoadP9.A,
4123fe6060f1SDimitry Andric  (XXSPLTW (SUBREG_TO_REG (i64 1), (XSCVDPSXWS (DFLOADf64 DSForm:$A)), sub_64), 1),
4124fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (XSCVDPSXWS (DFLOADf64 DSForm:$A)), sub_64)>;
41255ffd83dbSDimitry Andricdefm : ScalToVecWPermute<
41265ffd83dbSDimitry Andric  v4i32, DblToUIntLoadP9.A,
4127fe6060f1SDimitry Andric  (XXSPLTW (SUBREG_TO_REG (i64 1), (XSCVDPUXWS (DFLOADf64 DSForm:$A)), sub_64), 1),
4128fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (XSCVDPUXWS (DFLOADf64 DSForm:$A)), sub_64)>;
41295ffd83dbSDimitry Andricdefm : ScalToVecWPermute<
41305ffd83dbSDimitry Andric  v2i64, FltToLongLoadP9.A,
4131fe6060f1SDimitry Andric  (XXPERMDIs (XSCVDPSXDS (COPY_TO_REGCLASS (DFLOADf32 DSForm:$A), VSFRC)), 0),
41325ffd83dbSDimitry Andric  (SUBREG_TO_REG
41335ffd83dbSDimitry Andric     (i64 1),
4134fe6060f1SDimitry Andric     (XSCVDPSXDS (COPY_TO_REGCLASS (DFLOADf32 DSForm:$A), VSFRC)), sub_64)>;
41355ffd83dbSDimitry Andricdefm : ScalToVecWPermute<
41365ffd83dbSDimitry Andric  v2i64, FltToULongLoadP9.A,
4137fe6060f1SDimitry Andric  (XXPERMDIs (XSCVDPUXDS (COPY_TO_REGCLASS (DFLOADf32 DSForm:$A), VSFRC)), 0),
41385ffd83dbSDimitry Andric  (SUBREG_TO_REG
41395ffd83dbSDimitry Andric     (i64 1),
4140fe6060f1SDimitry Andric     (XSCVDPUXDS (COPY_TO_REGCLASS (DFLOADf32 DSForm:$A), VSFRC)), sub_64)>;
4141fe6060f1SDimitry Andricdef : Pat<(v4f32 (PPCldsplat ForceXForm:$A)),
4142fe6060f1SDimitry Andric          (v4f32 (LXVWSX ForceXForm:$A))>;
4143fe6060f1SDimitry Andricdef : Pat<(v4i32 (PPCldsplat ForceXForm:$A)),
4144fe6060f1SDimitry Andric          (v4i32 (LXVWSX ForceXForm:$A))>;
4145349cc55cSDimitry Andricdef : Pat<(v8i16 (PPCldsplat ForceXForm:$A)),
4146349cc55cSDimitry Andric          (v8i16 (VSPLTHs 3, (LXSIHZX ForceXForm:$A)))>;
4147349cc55cSDimitry Andricdef : Pat<(v16i8 (PPCldsplat ForceXForm:$A)),
4148349cc55cSDimitry Andric          (v16i8 (VSPLTBs 7, (LXSIBZX ForceXForm:$A)))>;
41495ffd83dbSDimitry Andric} // HasVSX, HasP9Vector
41505ffd83dbSDimitry Andric
4151fe6060f1SDimitry Andric// Any Power9 VSX subtarget with equivalent length but better Power10 VSX
4152fe6060f1SDimitry Andric// patterns.
4153fe6060f1SDimitry Andric// Two identical blocks are required due to the slightly different predicates:
4154fe6060f1SDimitry Andric// One without P10 instructions, the other is BigEndian only with P10 instructions.
4155fe6060f1SDimitry Andriclet Predicates = [HasVSX, HasP9Vector, NoP10Vector] in {
4156fe6060f1SDimitry Andric// Little endian Power10 subtargets produce a shorter pattern but require a
4157fe6060f1SDimitry Andric// COPY_TO_REGCLASS. The COPY_TO_REGCLASS makes it appear to need two instructions
4158fe6060f1SDimitry Andric// to perform the operation, when only one instruction is produced in practice.
4159fe6060f1SDimitry Andric// The NoP10Vector predicate excludes these patterns from Power10 VSX subtargets.
4160fe6060f1SDimitry Andricdefm : ScalToVecWPermute<
4161fe6060f1SDimitry Andric  v16i8, ScalarLoads.Li8,
4162fe6060f1SDimitry Andric  (VSPLTBs 7, (LXSIBZX ForceXForm:$src)),
4163fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (LXSIBZX ForceXForm:$src), sub_64)>;
4164fe6060f1SDimitry Andric// Build vectors from i16 loads
4165fe6060f1SDimitry Andricdefm : ScalToVecWPermute<
4166fe6060f1SDimitry Andric  v8i16, ScalarLoads.Li16,
4167fe6060f1SDimitry Andric  (VSPLTHs 3, (LXSIHZX ForceXForm:$src)),
4168fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (LXSIHZX ForceXForm:$src), sub_64)>;
4169fe6060f1SDimitry Andric} // HasVSX, HasP9Vector, NoP10Vector
4170fe6060f1SDimitry Andric
4171fe6060f1SDimitry Andric// Any big endian Power9 VSX subtarget
4172fe6060f1SDimitry Andriclet Predicates = [HasVSX, HasP9Vector, IsBigEndian] in {
4173fe6060f1SDimitry Andric// Power10 VSX subtargets produce a shorter pattern for little endian targets
4174fe6060f1SDimitry Andric// but this is still the best pattern for Power9 and Power10 VSX big endian
4175fe6060f1SDimitry Andric// Build vectors from i8 loads
4176fe6060f1SDimitry Andricdefm : ScalToVecWPermute<
4177fe6060f1SDimitry Andric  v16i8, ScalarLoads.Li8,
4178fe6060f1SDimitry Andric  (VSPLTBs 7, (LXSIBZX ForceXForm:$src)),
4179fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (LXSIBZX ForceXForm:$src), sub_64)>;
4180fe6060f1SDimitry Andric// Build vectors from i16 loads
4181fe6060f1SDimitry Andricdefm : ScalToVecWPermute<
4182fe6060f1SDimitry Andric  v8i16, ScalarLoads.Li16,
4183fe6060f1SDimitry Andric  (VSPLTHs 3, (LXSIHZX ForceXForm:$src)),
4184fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (LXSIHZX ForceXForm:$src), sub_64)>;
4185fe6060f1SDimitry Andric
41865ffd83dbSDimitry Andricdef : Pat<(f32 (PPCfcfidus (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 0)))))),
41875ffd83dbSDimitry Andric          (f32 (XSCVUXDSP (XXEXTRACTUW $A, 0)))>;
41885ffd83dbSDimitry Andricdef : Pat<(f32 (PPCfcfidus (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 1)))))),
41895ffd83dbSDimitry Andric          (f32 (XSCVUXDSP (XXEXTRACTUW $A, 4)))>;
41905ffd83dbSDimitry Andricdef : Pat<(f32 (PPCfcfidus (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 2)))))),
41915ffd83dbSDimitry Andric          (f32 (XSCVUXDSP (XXEXTRACTUW $A, 8)))>;
41925ffd83dbSDimitry Andricdef : Pat<(f32 (PPCfcfidus (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 3)))))),
41935ffd83dbSDimitry Andric          (f32 (XSCVUXDSP (XXEXTRACTUW $A, 12)))>;
41945ffd83dbSDimitry Andricdef : Pat<(f64 (PPCfcfidu (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 0)))))),
41955ffd83dbSDimitry Andric          (f64 (XSCVUXDDP (XXEXTRACTUW $A, 0)))>;
41965ffd83dbSDimitry Andricdef : Pat<(f64 (PPCfcfidu (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 1)))))),
41975ffd83dbSDimitry Andric          (f64 (XSCVUXDDP (XXEXTRACTUW $A, 4)))>;
41985ffd83dbSDimitry Andricdef : Pat<(f64 (PPCfcfidu (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 2)))))),
41995ffd83dbSDimitry Andric          (f64 (XSCVUXDDP (XXEXTRACTUW $A, 8)))>;
42005ffd83dbSDimitry Andricdef : Pat<(f64 (PPCfcfidu (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 3)))))),
42015ffd83dbSDimitry Andric          (f64 (XSCVUXDDP (XXEXTRACTUW $A, 12)))>;
42025ffd83dbSDimitry Andricdef : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 0)),
42035ffd83dbSDimitry Andric          (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 0))>;
4204349cc55cSDimitry Andricdef : Pat<(v4i32 (insertelt v4i32:$A, DblToInt.B, 0)),
4205349cc55cSDimitry Andric          (v4i32 (XXINSERTW v4i32:$A,
4206349cc55cSDimitry Andric                            (SUBREG_TO_REG (i64 1),
4207349cc55cSDimitry Andric                                           (XSCVDPSXWS f64:$B), sub_64),
4208349cc55cSDimitry Andric                            0))>;
4209349cc55cSDimitry Andricdef : Pat<(v4i32 (insertelt v4i32:$A, DblToUInt.B, 0)),
4210349cc55cSDimitry Andric          (v4i32 (XXINSERTW v4i32:$A,
4211349cc55cSDimitry Andric                            (SUBREG_TO_REG (i64 1),
4212349cc55cSDimitry Andric                                           (XSCVDPUXWS f64:$B), sub_64),
4213349cc55cSDimitry Andric                            0))>;
42145ffd83dbSDimitry Andricdef : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 1)),
42155ffd83dbSDimitry Andric          (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 4))>;
4216349cc55cSDimitry Andricdef : Pat<(v4i32 (insertelt v4i32:$A, DblToInt.B, 1)),
4217349cc55cSDimitry Andric          (v4i32 (XXINSERTW v4i32:$A,
4218349cc55cSDimitry Andric                            (SUBREG_TO_REG (i64 1),
4219349cc55cSDimitry Andric                                           (XSCVDPSXWS f64:$B), sub_64),
4220349cc55cSDimitry Andric                            4))>;
4221349cc55cSDimitry Andricdef : Pat<(v4i32 (insertelt v4i32:$A, DblToUInt.B, 1)),
4222349cc55cSDimitry Andric          (v4i32 (XXINSERTW v4i32:$A,
4223349cc55cSDimitry Andric                            (SUBREG_TO_REG (i64 1),
4224349cc55cSDimitry Andric                                           (XSCVDPUXWS f64:$B), sub_64),
4225349cc55cSDimitry Andric                            4))>;
42265ffd83dbSDimitry Andricdef : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 2)),
42275ffd83dbSDimitry Andric          (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 8))>;
4228349cc55cSDimitry Andricdef : Pat<(v4i32 (insertelt v4i32:$A, DblToInt.B, 2)),
4229349cc55cSDimitry Andric          (v4i32 (XXINSERTW v4i32:$A,
4230349cc55cSDimitry Andric                            (SUBREG_TO_REG (i64 1),
4231349cc55cSDimitry Andric                                           (XSCVDPSXWS f64:$B), sub_64),
4232349cc55cSDimitry Andric                            8))>;
4233349cc55cSDimitry Andricdef : Pat<(v4i32 (insertelt v4i32:$A, DblToUInt.B, 2)),
4234349cc55cSDimitry Andric          (v4i32 (XXINSERTW v4i32:$A,
4235349cc55cSDimitry Andric                            (SUBREG_TO_REG (i64 1),
4236349cc55cSDimitry Andric                                           (XSCVDPUXWS f64:$B), sub_64),
4237349cc55cSDimitry Andric                            8))>;
42385ffd83dbSDimitry Andricdef : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 3)),
42395ffd83dbSDimitry Andric          (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 12))>;
4240349cc55cSDimitry Andricdef : Pat<(v4i32 (insertelt v4i32:$A, DblToInt.B, 3)),
4241349cc55cSDimitry Andric          (v4i32 (XXINSERTW v4i32:$A,
4242349cc55cSDimitry Andric                            (SUBREG_TO_REG (i64 1),
4243349cc55cSDimitry Andric                                           (XSCVDPSXWS f64:$B), sub_64),
4244349cc55cSDimitry Andric                            12))>;
4245349cc55cSDimitry Andricdef : Pat<(v4i32 (insertelt v4i32:$A, DblToUInt.B, 3)),
4246349cc55cSDimitry Andric          (v4i32 (XXINSERTW v4i32:$A,
4247349cc55cSDimitry Andric                            (SUBREG_TO_REG (i64 1),
4248349cc55cSDimitry Andric                                           (XSCVDPUXWS f64:$B), sub_64),
4249349cc55cSDimitry Andric                            12))>;
42505ffd83dbSDimitry Andricdef : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 0)),
42515ffd83dbSDimitry Andric          (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 0))>;
42525ffd83dbSDimitry Andricdef : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 1)),
42535ffd83dbSDimitry Andric          (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 4))>;
42545ffd83dbSDimitry Andricdef : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 2)),
42555ffd83dbSDimitry Andric          (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 8))>;
42565ffd83dbSDimitry Andricdef : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 3)),
42575ffd83dbSDimitry Andric          (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 12))>;
42585ffd83dbSDimitry Andric
4259fe6060f1SDimitry Andricdef : Pat<(v4f32 (insertelt v4f32:$A, (f32 (fpround f64:$B)), 0)),
4260fe6060f1SDimitry Andric          (v4f32 (XXINSERTW v4f32:$A,
4261fe6060f1SDimitry Andric                  (SUBREG_TO_REG (i64 1), (XSCVDPSP f64:$B), sub_64), 0))>;
4262fe6060f1SDimitry Andricdef : Pat<(v4f32 (insertelt v4f32:$A, (f32 (fpround f64:$B)), 1)),
4263fe6060f1SDimitry Andric          (v4f32 (XXINSERTW v4f32:$A,
4264fe6060f1SDimitry Andric                  (SUBREG_TO_REG (i64 1), (XSCVDPSP f64:$B), sub_64), 4))>;
4265fe6060f1SDimitry Andricdef : Pat<(v4f32 (insertelt v4f32:$A, (f32 (fpround f64:$B)), 2)),
4266fe6060f1SDimitry Andric          (v4f32 (XXINSERTW v4f32:$A,
4267fe6060f1SDimitry Andric                  (SUBREG_TO_REG (i64 1), (XSCVDPSP f64:$B), sub_64), 8))>;
4268fe6060f1SDimitry Andricdef : Pat<(v4f32 (insertelt v4f32:$A, (f32 (fpround f64:$B)), 3)),
4269fe6060f1SDimitry Andric          (v4f32 (XXINSERTW v4f32:$A,
4270fe6060f1SDimitry Andric                  (SUBREG_TO_REG (i64 1), (XSCVDPSP f64:$B), sub_64), 12))>;
4271fe6060f1SDimitry Andric
42725ffd83dbSDimitry Andric// Scalar stores of i8
4273fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 0)), ForceXForm:$dst),
4274fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 9)), VSRC), ForceXForm:$dst)>;
4275fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 1)), ForceXForm:$dst),
4276fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 10)), VSRC), ForceXForm:$dst)>;
4277fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 2)), ForceXForm:$dst),
4278fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 11)), VSRC), ForceXForm:$dst)>;
4279fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 3)), ForceXForm:$dst),
4280fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 12)), VSRC), ForceXForm:$dst)>;
4281fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 4)), ForceXForm:$dst),
4282fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 13)), VSRC), ForceXForm:$dst)>;
4283fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 5)), ForceXForm:$dst),
4284fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 14)), VSRC), ForceXForm:$dst)>;
4285fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 6)), ForceXForm:$dst),
4286fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 15)), VSRC), ForceXForm:$dst)>;
4287fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 7)), ForceXForm:$dst),
4288fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS $S, VSRC), ForceXForm:$dst)>;
4289fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 8)), ForceXForm:$dst),
4290fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 1)), VSRC), ForceXForm:$dst)>;
4291fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 9)), ForceXForm:$dst),
4292fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 2)), VSRC), ForceXForm:$dst)>;
4293fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 10)), ForceXForm:$dst),
4294fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 3)), VSRC), ForceXForm:$dst)>;
4295fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 11)), ForceXForm:$dst),
4296fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 4)), VSRC), ForceXForm:$dst)>;
4297fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 12)), ForceXForm:$dst),
4298fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 5)), VSRC), ForceXForm:$dst)>;
4299fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 13)), ForceXForm:$dst),
4300fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 6)), VSRC), ForceXForm:$dst)>;
4301fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 14)), ForceXForm:$dst),
4302fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 7)), VSRC), ForceXForm:$dst)>;
4303fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 15)), ForceXForm:$dst),
4304fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 8)), VSRC), ForceXForm:$dst)>;
43055ffd83dbSDimitry Andric
43065ffd83dbSDimitry Andric// Scalar stores of i16
4307fe6060f1SDimitry Andricdef : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 0)), ForceXForm:$dst),
4308fe6060f1SDimitry Andric          (STXSIHXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 10)), VSRC), ForceXForm:$dst)>;
4309fe6060f1SDimitry Andricdef : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 1)), ForceXForm:$dst),
4310fe6060f1SDimitry Andric          (STXSIHXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 12)), VSRC), ForceXForm:$dst)>;
4311fe6060f1SDimitry Andricdef : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 2)), ForceXForm:$dst),
4312fe6060f1SDimitry Andric          (STXSIHXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 14)), VSRC), ForceXForm:$dst)>;
4313fe6060f1SDimitry Andricdef : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 3)), ForceXForm:$dst),
4314fe6060f1SDimitry Andric          (STXSIHXv (COPY_TO_REGCLASS $S, VSRC), ForceXForm:$dst)>;
4315fe6060f1SDimitry Andricdef : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 4)), ForceXForm:$dst),
4316fe6060f1SDimitry Andric          (STXSIHXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 2)), VSRC), ForceXForm:$dst)>;
4317fe6060f1SDimitry Andricdef : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 5)), ForceXForm:$dst),
4318fe6060f1SDimitry Andric          (STXSIHXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 4)), VSRC), ForceXForm:$dst)>;
4319fe6060f1SDimitry Andricdef : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 6)), ForceXForm:$dst),
4320fe6060f1SDimitry Andric          (STXSIHXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 6)), VSRC), ForceXForm:$dst)>;
4321fe6060f1SDimitry Andricdef : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 7)), ForceXForm:$dst),
4322fe6060f1SDimitry Andric          (STXSIHXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 8)), VSRC), ForceXForm:$dst)>;
4323fe6060f1SDimitry Andric} // HasVSX, HasP9Vector, IsBigEndian
43245ffd83dbSDimitry Andric
4325fe6060f1SDimitry Andric// Big endian 64Bit Power9 subtarget.
4326fe6060f1SDimitry Andriclet Predicates = [HasVSX, HasP9Vector, IsBigEndian, IsPPC64] in {
4327fe6060f1SDimitry Andricdef : Pat<(v2i64 (scalar_to_vector (i64 (load DSForm:$src)))),
4328fe6060f1SDimitry Andric          (v2i64 (SUBREG_TO_REG (i64 1), (DFLOADf64 DSForm:$src), sub_64))>;
4329fe6060f1SDimitry Andricdef : Pat<(v2i64 (scalar_to_vector (i64 (load XForm:$src)))),
4330fe6060f1SDimitry Andric          (v2i64 (SUBREG_TO_REG (i64 1), (XFLOADf64 XForm:$src), sub_64))>;
43315ffd83dbSDimitry Andric
4332fe6060f1SDimitry Andricdef : Pat<(v2f64 (scalar_to_vector (f64 (load DSForm:$src)))),
4333fe6060f1SDimitry Andric          (v2f64 (SUBREG_TO_REG (i64 1), (DFLOADf64 DSForm:$src), sub_64))>;
4334fe6060f1SDimitry Andricdef : Pat<(v2f64 (scalar_to_vector (f64 (load XForm:$src)))),
4335fe6060f1SDimitry Andric          (v2f64 (SUBREG_TO_REG (i64 1), (XFLOADf64 XForm:$src), sub_64))>;
4336fe6060f1SDimitry Andricdef : Pat<(store (i64 (extractelt v2i64:$A, 1)), XForm:$src),
43375ffd83dbSDimitry Andric          (XFSTOREf64 (EXTRACT_SUBREG (XXPERMDI $A, $A, 2),
4338fe6060f1SDimitry Andric                       sub_64), XForm:$src)>;
4339fe6060f1SDimitry Andricdef : Pat<(store (f64 (extractelt v2f64:$A, 1)), XForm:$src),
43405ffd83dbSDimitry Andric          (XFSTOREf64 (EXTRACT_SUBREG (XXPERMDI $A, $A, 2),
4341fe6060f1SDimitry Andric                       sub_64), XForm:$src)>;
4342fe6060f1SDimitry Andricdef : Pat<(store (i64 (extractelt v2i64:$A, 0)), XForm:$src),
4343fe6060f1SDimitry Andric          (XFSTOREf64 (EXTRACT_SUBREG $A, sub_64), XForm:$src)>;
4344fe6060f1SDimitry Andricdef : Pat<(store (f64 (extractelt v2f64:$A, 0)), XForm:$src),
4345fe6060f1SDimitry Andric          (XFSTOREf64 (EXTRACT_SUBREG $A, sub_64), XForm:$src)>;
4346fe6060f1SDimitry Andricdef : Pat<(store (i64 (extractelt v2i64:$A, 1)), DSForm:$src),
43475ffd83dbSDimitry Andric          (DFSTOREf64 (EXTRACT_SUBREG (XXPERMDI $A, $A, 2),
4348fe6060f1SDimitry Andric                       sub_64), DSForm:$src)>;
4349fe6060f1SDimitry Andricdef : Pat<(store (f64 (extractelt v2f64:$A, 1)), DSForm:$src),
43505ffd83dbSDimitry Andric          (DFSTOREf64 (EXTRACT_SUBREG (XXPERMDI $A, $A, 2),
4351fe6060f1SDimitry Andric                       sub_64), DSForm:$src)>;
4352fe6060f1SDimitry Andricdef : Pat<(store (i64 (extractelt v2i64:$A, 0)), DSForm:$src),
4353fe6060f1SDimitry Andric          (DFSTOREf64 (EXTRACT_SUBREG $A, sub_64), DSForm:$src)>;
4354fe6060f1SDimitry Andricdef : Pat<(store (f64 (extractelt v2f64:$A, 0)), DSForm:$src),
4355fe6060f1SDimitry Andric          (DFSTOREf64 (EXTRACT_SUBREG $A, sub_64), DSForm:$src)>;
43565ffd83dbSDimitry Andric
43575ffd83dbSDimitry Andric// (Un)Signed DWord vector extract -> QP
43585ffd83dbSDimitry Andricdef : Pat<(f128 (sint_to_fp (i64 (extractelt v2i64:$src, 0)))),
43595ffd83dbSDimitry Andric          (f128 (XSCVSDQP (COPY_TO_REGCLASS $src, VFRC)))>;
43605ffd83dbSDimitry Andricdef : Pat<(f128 (sint_to_fp (i64 (extractelt v2i64:$src, 1)))),
43615ffd83dbSDimitry Andric          (f128 (XSCVSDQP
43625ffd83dbSDimitry Andric                  (EXTRACT_SUBREG (XXPERMDI $src, $src, 3), sub_64)))>;
43635ffd83dbSDimitry Andricdef : Pat<(f128 (uint_to_fp (i64 (extractelt v2i64:$src, 0)))),
43645ffd83dbSDimitry Andric          (f128 (XSCVUDQP (COPY_TO_REGCLASS $src, VFRC)))>;
43655ffd83dbSDimitry Andricdef : Pat<(f128 (uint_to_fp (i64 (extractelt v2i64:$src, 1)))),
43665ffd83dbSDimitry Andric          (f128 (XSCVUDQP
43675ffd83dbSDimitry Andric                  (EXTRACT_SUBREG (XXPERMDI $src, $src, 3), sub_64)))>;
43685ffd83dbSDimitry Andric
43695ffd83dbSDimitry Andric// (Un)Signed Word vector extract -> QP
43705ffd83dbSDimitry Andricdef : Pat<(f128 (sint_to_fp (i32 (extractelt v4i32:$src, 1)))),
43715ffd83dbSDimitry Andric          (f128 (XSCVSDQP (EXTRACT_SUBREG (VEXTSW2D $src), sub_64)))>;
43725ffd83dbSDimitry Andricforeach Idx = [0,2,3] in {
43735ffd83dbSDimitry Andric  def : Pat<(f128 (sint_to_fp (i32 (extractelt v4i32:$src, Idx)))),
43745ffd83dbSDimitry Andric            (f128 (XSCVSDQP (EXTRACT_SUBREG
43755ffd83dbSDimitry Andric                            (VEXTSW2D (VSPLTW Idx, $src)), sub_64)))>;
43765ffd83dbSDimitry Andric}
43775ffd83dbSDimitry Andricforeach Idx = 0-3 in {
43785ffd83dbSDimitry Andric  def : Pat<(f128 (uint_to_fp (i32 (extractelt v4i32:$src, Idx)))),
43795ffd83dbSDimitry Andric            (f128 (XSCVUDQP (XXEXTRACTUW $src, !shl(Idx, 2))))>;
43800b57cec5SDimitry Andric}
43810b57cec5SDimitry Andric
4382fe6060f1SDimitry Andric// (Un)Signed HWord vector extract -> QP/DP/SP
43835ffd83dbSDimitry Andricforeach Idx = 0-7 in {
43845ffd83dbSDimitry Andric  def : Pat<(f128 (sint_to_fp
43855ffd83dbSDimitry Andric                    (i32 (sext_inreg
43865ffd83dbSDimitry Andric                           (vector_extract v8i16:$src, Idx), i16)))),
43875ffd83dbSDimitry Andric          (f128 (XSCVSDQP (EXTRACT_SUBREG
43885ffd83dbSDimitry Andric                            (VEXTSH2D (VEXTRACTUH !add(Idx, Idx), $src)),
43895ffd83dbSDimitry Andric                            sub_64)))>;
43905ffd83dbSDimitry Andric  // The SDAG adds the `and` since an `i16` is being extracted as an `i32`.
43915ffd83dbSDimitry Andric  def : Pat<(f128 (uint_to_fp
43925ffd83dbSDimitry Andric                    (and (i32 (vector_extract v8i16:$src, Idx)), 65535))),
43935ffd83dbSDimitry Andric            (f128 (XSCVUDQP (EXTRACT_SUBREG
43945ffd83dbSDimitry Andric                              (VEXTRACTUH !add(Idx, Idx), $src), sub_64)))>;
4395fe6060f1SDimitry Andric  def : Pat<(f32 (PPCfcfidus
4396fe6060f1SDimitry Andric                   (f64 (PPCmtvsrz (and (i32 (vector_extract v8i16:$src, Idx)),
4397fe6060f1SDimitry Andric                                        65535))))),
4398fe6060f1SDimitry Andric            (f32 (XSCVUXDSP (EXTRACT_SUBREG
4399fe6060f1SDimitry Andric                              (VEXTRACTUH !add(Idx, Idx), $src), sub_64)))>;
4400fe6060f1SDimitry Andric  def : Pat<(f32 (PPCfcfids
4401fe6060f1SDimitry Andric                   (f64 (PPCmtvsra
4402fe6060f1SDimitry Andric                          (i32 (sext_inreg (vector_extract v8i16:$src, Idx),
4403fe6060f1SDimitry Andric                               i16)))))),
4404fe6060f1SDimitry Andric          (f32 (XSCVSXDSP (EXTRACT_SUBREG
4405fe6060f1SDimitry Andric                            (VEXTSH2D (VEXTRACTUH !add(Idx, Idx), $src)),
4406fe6060f1SDimitry Andric                            sub_64)))>;
4407fe6060f1SDimitry Andric  def : Pat<(f64 (PPCfcfidu
4408fe6060f1SDimitry Andric                   (f64 (PPCmtvsrz
4409fe6060f1SDimitry Andric                          (and (i32 (vector_extract v8i16:$src, Idx)),
4410fe6060f1SDimitry Andric                               65535))))),
4411fe6060f1SDimitry Andric            (f64 (XSCVUXDDP (EXTRACT_SUBREG
4412fe6060f1SDimitry Andric                              (VEXTRACTUH !add(Idx, Idx), $src), sub_64)))>;
4413fe6060f1SDimitry Andric  def : Pat<(f64 (PPCfcfid
4414fe6060f1SDimitry Andric                   (f64 (PPCmtvsra
4415fe6060f1SDimitry Andric                          (i32 (sext_inreg (vector_extract v8i16:$src, Idx),
4416fe6060f1SDimitry Andric                               i16)))))),
4417fe6060f1SDimitry Andric          (f64 (XSCVSXDDP (EXTRACT_SUBREG
4418fe6060f1SDimitry Andric                            (VEXTSH2D (VEXTRACTUH !add(Idx, Idx), $src)),
4419fe6060f1SDimitry Andric                            sub_64)))>;
44200b57cec5SDimitry Andric}
44210b57cec5SDimitry Andric
44225ffd83dbSDimitry Andric// (Un)Signed Byte vector extract -> QP
44235ffd83dbSDimitry Andricforeach Idx = 0-15 in {
44245ffd83dbSDimitry Andric  def : Pat<(f128 (sint_to_fp
44255ffd83dbSDimitry Andric                    (i32 (sext_inreg (vector_extract v16i8:$src, Idx),
44265ffd83dbSDimitry Andric                                     i8)))),
44275ffd83dbSDimitry Andric            (f128 (XSCVSDQP (EXTRACT_SUBREG
44285ffd83dbSDimitry Andric                              (VEXTSB2D (VEXTRACTUB Idx, $src)), sub_64)))>;
44295ffd83dbSDimitry Andric  def : Pat<(f128 (uint_to_fp
44305ffd83dbSDimitry Andric                    (and (i32 (vector_extract v16i8:$src, Idx)), 255))),
44315ffd83dbSDimitry Andric            (f128 (XSCVUDQP
44325ffd83dbSDimitry Andric                    (EXTRACT_SUBREG (VEXTRACTUB Idx, $src), sub_64)))>;
4433fe6060f1SDimitry Andric
4434fe6060f1SDimitry Andric  def : Pat<(f32 (PPCfcfidus
4435fe6060f1SDimitry Andric                   (f64 (PPCmtvsrz
4436fe6060f1SDimitry Andric                          (and (i32 (vector_extract v16i8:$src, Idx)),
4437fe6060f1SDimitry Andric                               255))))),
4438fe6060f1SDimitry Andric            (f32 (XSCVUXDSP (EXTRACT_SUBREG
4439fe6060f1SDimitry Andric                              (VEXTRACTUB !add(Idx, Idx), $src), sub_64)))>;
4440fe6060f1SDimitry Andric  def : Pat<(f32 (PPCfcfids
4441fe6060f1SDimitry Andric                   (f64 (PPCmtvsra
4442fe6060f1SDimitry Andric                          (i32 (sext_inreg (vector_extract v16i8:$src, Idx),
4443fe6060f1SDimitry Andric                               i8)))))),
4444fe6060f1SDimitry Andric          (f32 (XSCVSXDSP (EXTRACT_SUBREG
4445fe6060f1SDimitry Andric                            (VEXTSH2D (VEXTRACTUB !add(Idx, Idx), $src)),
4446fe6060f1SDimitry Andric                            sub_64)))>;
4447fe6060f1SDimitry Andric  def : Pat<(f64 (PPCfcfidu
4448fe6060f1SDimitry Andric                   (f64 (PPCmtvsrz
4449fe6060f1SDimitry Andric                          (and (i32 (vector_extract v16i8:$src, Idx)),
4450fe6060f1SDimitry Andric                          255))))),
4451fe6060f1SDimitry Andric            (f64 (XSCVUXDDP (EXTRACT_SUBREG
4452fe6060f1SDimitry Andric                              (VEXTRACTUB !add(Idx, Idx), $src), sub_64)))>;
4453fe6060f1SDimitry Andric  def : Pat<(f64 (PPCfcfid
4454fe6060f1SDimitry Andric                   (f64 (PPCmtvsra
4455fe6060f1SDimitry Andric                          (i32 (sext_inreg (vector_extract v16i8:$src, Idx),
4456fe6060f1SDimitry Andric                               i8)))))),
4457fe6060f1SDimitry Andric          (f64 (XSCVSXDDP (EXTRACT_SUBREG
4458fe6060f1SDimitry Andric                            (VEXTSH2D (VEXTRACTUB !add(Idx, Idx), $src)),
4459fe6060f1SDimitry Andric                            sub_64)))>;
44600b57cec5SDimitry Andric}
44610b57cec5SDimitry Andric
44625ffd83dbSDimitry Andric// Unsiged int in vsx register -> QP
44635ffd83dbSDimitry Andricdef : Pat<(f128 (uint_to_fp (i32 (PPCmfvsr f64:$src)))),
44645ffd83dbSDimitry Andric          (f128 (XSCVUDQP
44655ffd83dbSDimitry Andric                  (XXEXTRACTUW (SUBREG_TO_REG (i64 1), $src, sub_64), 4)))>;
4466e8d8bef9SDimitry Andric} // HasVSX, HasP9Vector, IsBigEndian, IsPPC64
44675ffd83dbSDimitry Andric
44685ffd83dbSDimitry Andric// Little endian Power9 subtarget.
44695ffd83dbSDimitry Andriclet Predicates = [HasVSX, HasP9Vector, IsLittleEndian] in {
44705ffd83dbSDimitry Andricdef : Pat<(f32 (PPCfcfidus (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 0)))))),
44715ffd83dbSDimitry Andric          (f32 (XSCVUXDSP (XXEXTRACTUW $A, 12)))>;
44725ffd83dbSDimitry Andricdef : Pat<(f32 (PPCfcfidus (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 1)))))),
44735ffd83dbSDimitry Andric          (f32 (XSCVUXDSP (XXEXTRACTUW $A, 8)))>;
44745ffd83dbSDimitry Andricdef : Pat<(f32 (PPCfcfidus (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 2)))))),
44755ffd83dbSDimitry Andric          (f32 (XSCVUXDSP (XXEXTRACTUW $A, 4)))>;
44765ffd83dbSDimitry Andricdef : Pat<(f32 (PPCfcfidus (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 3)))))),
44775ffd83dbSDimitry Andric          (f32 (XSCVUXDSP (XXEXTRACTUW $A, 0)))>;
44785ffd83dbSDimitry Andricdef : Pat<(f64 (PPCfcfidu (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 0)))))),
44795ffd83dbSDimitry Andric          (f64 (XSCVUXDDP (XXEXTRACTUW $A, 12)))>;
44805ffd83dbSDimitry Andricdef : Pat<(f64 (PPCfcfidu (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 1)))))),
44815ffd83dbSDimitry Andric          (f64 (XSCVUXDDP (XXEXTRACTUW $A, 8)))>;
44825ffd83dbSDimitry Andricdef : Pat<(f64 (PPCfcfidu (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 2)))))),
44835ffd83dbSDimitry Andric          (f64 (XSCVUXDDP (XXEXTRACTUW $A, 4)))>;
44845ffd83dbSDimitry Andricdef : Pat<(f64 (PPCfcfidu (f64 (PPCmtvsrz (i32 (extractelt v4i32:$A, 3)))))),
44855ffd83dbSDimitry Andric          (f64 (XSCVUXDDP (XXEXTRACTUW $A, 0)))>;
44865ffd83dbSDimitry Andricdef : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 0)),
44875ffd83dbSDimitry Andric          (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 12))>;
4488349cc55cSDimitry Andricdef : Pat<(v4i32 (insertelt v4i32:$A, DblToInt.B, 0)),
4489349cc55cSDimitry Andric          (v4i32 (XXINSERTW v4i32:$A,
4490349cc55cSDimitry Andric                            (SUBREG_TO_REG (i64 1),
4491349cc55cSDimitry Andric                                           (XSCVDPSXWS f64:$B), sub_64),
4492349cc55cSDimitry Andric                            12))>;
4493349cc55cSDimitry Andricdef : Pat<(v4i32 (insertelt v4i32:$A, DblToUInt.B, 0)),
4494349cc55cSDimitry Andric          (v4i32 (XXINSERTW v4i32:$A,
4495349cc55cSDimitry Andric                            (SUBREG_TO_REG (i64 1),
4496349cc55cSDimitry Andric                                           (XSCVDPUXWS f64:$B), sub_64),
4497349cc55cSDimitry Andric                            12))>;
44985ffd83dbSDimitry Andricdef : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 1)),
44995ffd83dbSDimitry Andric          (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 8))>;
4500349cc55cSDimitry Andricdef : Pat<(v4i32 (insertelt v4i32:$A, DblToInt.B, 1)),
4501349cc55cSDimitry Andric          (v4i32 (XXINSERTW v4i32:$A,
4502349cc55cSDimitry Andric                            (SUBREG_TO_REG (i64 1),
4503349cc55cSDimitry Andric                                           (XSCVDPSXWS f64:$B), sub_64),
4504349cc55cSDimitry Andric                            8))>;
4505349cc55cSDimitry Andricdef : Pat<(v4i32 (insertelt v4i32:$A, DblToUInt.B, 1)),
4506349cc55cSDimitry Andric          (v4i32 (XXINSERTW v4i32:$A,
4507349cc55cSDimitry Andric                            (SUBREG_TO_REG (i64 1),
4508349cc55cSDimitry Andric                                           (XSCVDPUXWS f64:$B), sub_64),
4509349cc55cSDimitry Andric                            8))>;
45105ffd83dbSDimitry Andricdef : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 2)),
45115ffd83dbSDimitry Andric          (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 4))>;
4512349cc55cSDimitry Andricdef : Pat<(v4i32 (insertelt v4i32:$A, DblToInt.B, 2)),
4513349cc55cSDimitry Andric          (v4i32 (XXINSERTW v4i32:$A,
4514349cc55cSDimitry Andric                            (SUBREG_TO_REG (i64 1),
4515349cc55cSDimitry Andric                                           (XSCVDPSXWS f64:$B), sub_64),
4516349cc55cSDimitry Andric                            4))>;
4517349cc55cSDimitry Andricdef : Pat<(v4i32 (insertelt v4i32:$A, DblToUInt.B, 2)),
4518349cc55cSDimitry Andric          (v4i32 (XXINSERTW v4i32:$A,
4519349cc55cSDimitry Andric                            (SUBREG_TO_REG (i64 1),
4520349cc55cSDimitry Andric                                           (XSCVDPUXWS f64:$B), sub_64),
4521349cc55cSDimitry Andric                            4))>;
45225ffd83dbSDimitry Andricdef : Pat<(v4i32 (insertelt v4i32:$A, i32:$B, 3)),
45235ffd83dbSDimitry Andric          (v4i32 (XXINSERTW v4i32:$A, AlignValues.I32_TO_BE_WORD1, 0))>;
4524349cc55cSDimitry Andricdef : Pat<(v4i32 (insertelt v4i32:$A, DblToInt.B, 3)),
4525349cc55cSDimitry Andric          (v4i32 (XXINSERTW v4i32:$A,
4526349cc55cSDimitry Andric                            (SUBREG_TO_REG (i64 1),
4527349cc55cSDimitry Andric                                           (XSCVDPSXWS f64:$B), sub_64),
4528349cc55cSDimitry Andric                            0))>;
4529349cc55cSDimitry Andricdef : Pat<(v4i32 (insertelt v4i32:$A, DblToUInt.B, 3)),
4530349cc55cSDimitry Andric          (v4i32 (XXINSERTW v4i32:$A,
4531349cc55cSDimitry Andric                            (SUBREG_TO_REG (i64 1),
4532349cc55cSDimitry Andric                                           (XSCVDPUXWS f64:$B), sub_64),
4533349cc55cSDimitry Andric                            0))>;
45345ffd83dbSDimitry Andricdef : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 0)),
45355ffd83dbSDimitry Andric          (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 12))>;
45365ffd83dbSDimitry Andricdef : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 1)),
45375ffd83dbSDimitry Andric          (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 8))>;
45385ffd83dbSDimitry Andricdef : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 2)),
45395ffd83dbSDimitry Andric          (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 4))>;
45405ffd83dbSDimitry Andricdef : Pat<(v4f32 (insertelt v4f32:$A, f32:$B, 3)),
45415ffd83dbSDimitry Andric          (v4f32 (XXINSERTW v4f32:$A, AlignValues.F32_TO_BE_WORD1, 0))>;
45425ffd83dbSDimitry Andric
4543fe6060f1SDimitry Andricdef : Pat<(v4f32 (insertelt v4f32:$A, (f32 (fpround f64:$B)), 0)),
4544fe6060f1SDimitry Andric          (v4f32 (XXINSERTW v4f32:$A,
4545fe6060f1SDimitry Andric                  (SUBREG_TO_REG (i64 1), (XSCVDPSP f64:$B), sub_64), 12))>;
4546fe6060f1SDimitry Andricdef : Pat<(v4f32 (insertelt v4f32:$A, (f32 (fpround f64:$B)), 1)),
4547fe6060f1SDimitry Andric          (v4f32 (XXINSERTW v4f32:$A,
4548fe6060f1SDimitry Andric                  (SUBREG_TO_REG (i64 1), (XSCVDPSP f64:$B), sub_64), 8))>;
4549fe6060f1SDimitry Andricdef : Pat<(v4f32 (insertelt v4f32:$A, (f32 (fpround f64:$B)), 2)),
4550fe6060f1SDimitry Andric          (v4f32 (XXINSERTW v4f32:$A,
4551fe6060f1SDimitry Andric                  (SUBREG_TO_REG (i64 1), (XSCVDPSP f64:$B), sub_64), 4))>;
4552fe6060f1SDimitry Andricdef : Pat<(v4f32 (insertelt v4f32:$A, (f32 (fpround f64:$B)), 3)),
4553fe6060f1SDimitry Andric          (v4f32 (XXINSERTW v4f32:$A,
4554fe6060f1SDimitry Andric                  (SUBREG_TO_REG (i64 1), (XSCVDPSP f64:$B), sub_64), 0))>;
45555ffd83dbSDimitry Andric
4556fe6060f1SDimitry Andricdef : Pat<(v8i16 (PPCld_vec_be ForceXForm:$src)),
4557fe6060f1SDimitry Andric          (COPY_TO_REGCLASS (LXVH8X ForceXForm:$src), VRRC)>;
4558fe6060f1SDimitry Andricdef : Pat<(PPCst_vec_be v8i16:$rS, ForceXForm:$dst),
4559fe6060f1SDimitry Andric          (STXVH8X (COPY_TO_REGCLASS $rS, VSRC), ForceXForm:$dst)>;
4560fe6060f1SDimitry Andric
4561fe6060f1SDimitry Andricdef : Pat<(v16i8 (PPCld_vec_be ForceXForm:$src)),
4562fe6060f1SDimitry Andric          (COPY_TO_REGCLASS (LXVB16X ForceXForm:$src), VRRC)>;
4563fe6060f1SDimitry Andricdef : Pat<(PPCst_vec_be v16i8:$rS, ForceXForm:$dst),
4564fe6060f1SDimitry Andric          (STXVB16X (COPY_TO_REGCLASS $rS, VSRC), ForceXForm:$dst)>;
45655ffd83dbSDimitry Andric
45665ffd83dbSDimitry Andric// Scalar stores of i8
4567fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 0)), ForceXForm:$dst),
4568fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 8)), VSRC), ForceXForm:$dst)>;
4569fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 1)), ForceXForm:$dst),
4570fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 7)), VSRC), ForceXForm:$dst)>;
4571fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 2)), ForceXForm:$dst),
4572fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 6)), VSRC), ForceXForm:$dst)>;
4573fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 3)), ForceXForm:$dst),
4574fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 5)), VSRC), ForceXForm:$dst)>;
4575fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 4)), ForceXForm:$dst),
4576fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 4)), VSRC), ForceXForm:$dst)>;
4577fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 5)), ForceXForm:$dst),
4578fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 3)), VSRC), ForceXForm:$dst)>;
4579fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 6)), ForceXForm:$dst),
4580fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 2)), VSRC), ForceXForm:$dst)>;
4581fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 7)), ForceXForm:$dst),
4582fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 1)), VSRC), ForceXForm:$dst)>;
4583fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 8)), ForceXForm:$dst),
4584fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS $S, VSRC), ForceXForm:$dst)>;
4585fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 9)), ForceXForm:$dst),
4586fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 15)), VSRC), ForceXForm:$dst)>;
4587fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 10)), ForceXForm:$dst),
4588fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 14)), VSRC), ForceXForm:$dst)>;
4589fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 11)), ForceXForm:$dst),
4590fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 13)), VSRC), ForceXForm:$dst)>;
4591fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 12)), ForceXForm:$dst),
4592fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 12)), VSRC), ForceXForm:$dst)>;
4593fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 13)), ForceXForm:$dst),
4594fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 11)), VSRC), ForceXForm:$dst)>;
4595fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 14)), ForceXForm:$dst),
4596fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 10)), VSRC), ForceXForm:$dst)>;
4597fe6060f1SDimitry Andricdef : Pat<(truncstorei8 (i32 (vector_extract v16i8:$S, 15)), ForceXForm:$dst),
4598fe6060f1SDimitry Andric          (STXSIBXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 9)), VSRC), ForceXForm:$dst)>;
45995ffd83dbSDimitry Andric
46005ffd83dbSDimitry Andric// Scalar stores of i16
4601fe6060f1SDimitry Andricdef : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 0)), ForceXForm:$dst),
4602fe6060f1SDimitry Andric          (STXSIHXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 8)), VSRC), ForceXForm:$dst)>;
4603fe6060f1SDimitry Andricdef : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 1)), ForceXForm:$dst),
4604fe6060f1SDimitry Andric          (STXSIHXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 6)), VSRC), ForceXForm:$dst)>;
4605fe6060f1SDimitry Andricdef : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 2)), ForceXForm:$dst),
4606fe6060f1SDimitry Andric          (STXSIHXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 4)), VSRC), ForceXForm:$dst)>;
4607fe6060f1SDimitry Andricdef : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 3)), ForceXForm:$dst),
4608fe6060f1SDimitry Andric          (STXSIHXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 2)), VSRC), ForceXForm:$dst)>;
4609fe6060f1SDimitry Andricdef : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 4)), ForceXForm:$dst),
4610fe6060f1SDimitry Andric          (STXSIHXv (COPY_TO_REGCLASS $S, VSRC), ForceXForm:$dst)>;
4611fe6060f1SDimitry Andricdef : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 5)), ForceXForm:$dst),
4612fe6060f1SDimitry Andric          (STXSIHXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 14)), VSRC), ForceXForm:$dst)>;
4613fe6060f1SDimitry Andricdef : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 6)), ForceXForm:$dst),
4614fe6060f1SDimitry Andric          (STXSIHXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 12)), VSRC), ForceXForm:$dst)>;
4615fe6060f1SDimitry Andricdef : Pat<(truncstorei16 (i32 (vector_extract v8i16:$S, 7)), ForceXForm:$dst),
4616fe6060f1SDimitry Andric          (STXSIHXv (COPY_TO_REGCLASS (v16i8 (VSLDOI $S, $S, 10)), VSRC), ForceXForm:$dst)>;
46175ffd83dbSDimitry Andric
46185ffd83dbSDimitry Andricdefm : ScalToVecWPermute<
4619fe6060f1SDimitry Andric  v2i64, (i64 (load DSForm:$src)),
4620fe6060f1SDimitry Andric  (XXPERMDIs (DFLOADf64 DSForm:$src), 2),
4621fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (DFLOADf64 DSForm:$src), sub_64)>;
46225ffd83dbSDimitry Andricdefm : ScalToVecWPermute<
4623fe6060f1SDimitry Andric  v2i64, (i64 (load XForm:$src)),
4624fe6060f1SDimitry Andric  (XXPERMDIs (XFLOADf64 XForm:$src), 2),
4625fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (XFLOADf64 XForm:$src), sub_64)>;
46265ffd83dbSDimitry Andricdefm : ScalToVecWPermute<
4627fe6060f1SDimitry Andric  v2f64, (f64 (load DSForm:$src)),
4628fe6060f1SDimitry Andric  (XXPERMDIs (DFLOADf64 DSForm:$src), 2),
4629fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (DFLOADf64 DSForm:$src), sub_64)>;
46305ffd83dbSDimitry Andricdefm : ScalToVecWPermute<
4631fe6060f1SDimitry Andric  v2f64, (f64 (load XForm:$src)),
4632fe6060f1SDimitry Andric  (XXPERMDIs (XFLOADf64 XForm:$src), 2),
4633fe6060f1SDimitry Andric  (SUBREG_TO_REG (i64 1), (XFLOADf64 XForm:$src), sub_64)>;
46345ffd83dbSDimitry Andric
4635fe6060f1SDimitry Andricdef : Pat<(store (i64 (extractelt v2i64:$A, 0)), XForm:$src),
46365ffd83dbSDimitry Andric          (XFSTOREf64 (EXTRACT_SUBREG (XXPERMDI $A, $A, 2),
4637fe6060f1SDimitry Andric                       sub_64), XForm:$src)>;
4638fe6060f1SDimitry Andricdef : Pat<(store (f64 (extractelt v2f64:$A, 0)), XForm:$src),
46395ffd83dbSDimitry Andric          (XFSTOREf64 (EXTRACT_SUBREG (XXPERMDI $A, $A, 2),
4640fe6060f1SDimitry Andric                       sub_64), XForm:$src)>;
4641fe6060f1SDimitry Andricdef : Pat<(store (i64 (extractelt v2i64:$A, 1)), XForm:$src),
4642fe6060f1SDimitry Andric          (XFSTOREf64 (EXTRACT_SUBREG $A, sub_64), XForm:$src)>;
4643fe6060f1SDimitry Andricdef : Pat<(store (f64 (extractelt v2f64:$A, 1)), XForm:$src),
4644fe6060f1SDimitry Andric          (XFSTOREf64 (EXTRACT_SUBREG $A, sub_64), XForm:$src)>;
4645fe6060f1SDimitry Andricdef : Pat<(store (i64 (extractelt v2i64:$A, 0)), DSForm:$src),
46465ffd83dbSDimitry Andric          (DFSTOREf64 (EXTRACT_SUBREG (XXPERMDI $A, $A, 2),
4647fe6060f1SDimitry Andric                       sub_64), DSForm:$src)>;
4648fe6060f1SDimitry Andricdef : Pat<(store (f64 (extractelt v2f64:$A, 0)), DSForm:$src),
46495ffd83dbSDimitry Andric          (DFSTOREf64 (EXTRACT_SUBREG (XXPERMDI $A, $A, 2), sub_64),
4650fe6060f1SDimitry Andric                      DSForm:$src)>;
4651fe6060f1SDimitry Andricdef : Pat<(store (i64 (extractelt v2i64:$A, 1)), DSForm:$src),
4652fe6060f1SDimitry Andric          (DFSTOREf64 (EXTRACT_SUBREG $A, sub_64), DSForm:$src)>;
4653fe6060f1SDimitry Andricdef : Pat<(store (f64 (extractelt v2f64:$A, 1)), DSForm:$src),
4654fe6060f1SDimitry Andric          (DFSTOREf64 (EXTRACT_SUBREG $A, sub_64), DSForm:$src)>;
46555ffd83dbSDimitry Andric
46565ffd83dbSDimitry Andric// (Un)Signed DWord vector extract -> QP
46575ffd83dbSDimitry Andricdef : Pat<(f128 (sint_to_fp (i64 (extractelt v2i64:$src, 0)))),
46585ffd83dbSDimitry Andric          (f128 (XSCVSDQP
46595ffd83dbSDimitry Andric                  (EXTRACT_SUBREG (XXPERMDI $src, $src, 3), sub_64)))>;
46605ffd83dbSDimitry Andricdef : Pat<(f128 (sint_to_fp (i64 (extractelt v2i64:$src, 1)))),
46615ffd83dbSDimitry Andric          (f128 (XSCVSDQP (COPY_TO_REGCLASS $src, VFRC)))>;
46625ffd83dbSDimitry Andricdef : Pat<(f128 (uint_to_fp (i64 (extractelt v2i64:$src, 0)))),
46635ffd83dbSDimitry Andric          (f128 (XSCVUDQP
46645ffd83dbSDimitry Andric                  (EXTRACT_SUBREG (XXPERMDI $src, $src, 3), sub_64)))>;
46655ffd83dbSDimitry Andricdef : Pat<(f128 (uint_to_fp (i64 (extractelt v2i64:$src, 1)))),
46665ffd83dbSDimitry Andric          (f128 (XSCVUDQP (COPY_TO_REGCLASS $src, VFRC)))>;
46675ffd83dbSDimitry Andric
46685ffd83dbSDimitry Andric// (Un)Signed Word vector extract -> QP
46695ffd83dbSDimitry Andricforeach Idx = [[0,3],[1,2],[3,0]] in {
46705ffd83dbSDimitry Andric  def : Pat<(f128 (sint_to_fp (i32 (extractelt v4i32:$src, !head(Idx))))),
46715ffd83dbSDimitry Andric            (f128 (XSCVSDQP (EXTRACT_SUBREG
46725ffd83dbSDimitry Andric                              (VEXTSW2D (VSPLTW !head(!tail(Idx)), $src)),
46735ffd83dbSDimitry Andric                              sub_64)))>;
46745ffd83dbSDimitry Andric}
46755ffd83dbSDimitry Andricdef : Pat<(f128 (sint_to_fp (i32 (extractelt v4i32:$src, 2)))),
46765ffd83dbSDimitry Andric          (f128 (XSCVSDQP (EXTRACT_SUBREG (VEXTSW2D $src), sub_64)))>;
46775ffd83dbSDimitry Andric
46785ffd83dbSDimitry Andricforeach Idx = [[0,12],[1,8],[2,4],[3,0]] in {
46795ffd83dbSDimitry Andric  def : Pat<(f128 (uint_to_fp (i32 (extractelt v4i32:$src, !head(Idx))))),
46805ffd83dbSDimitry Andric            (f128 (XSCVUDQP (XXEXTRACTUW $src, !head(!tail(Idx)))))>;
46810b57cec5SDimitry Andric}
46820b57cec5SDimitry Andric
4683fe6060f1SDimitry Andric// (Un)Signed HWord vector extract -> QP/DP/SP
46845ffd83dbSDimitry Andric// The Nested foreach lists identifies the vector element and corresponding
46855ffd83dbSDimitry Andric// register byte location.
46865ffd83dbSDimitry Andricforeach Idx = [[0,14],[1,12],[2,10],[3,8],[4,6],[5,4],[6,2],[7,0]] in {
46875ffd83dbSDimitry Andric  def : Pat<(f128 (sint_to_fp
46885ffd83dbSDimitry Andric                    (i32 (sext_inreg
46895ffd83dbSDimitry Andric                           (vector_extract v8i16:$src, !head(Idx)), i16)))),
46905ffd83dbSDimitry Andric            (f128 (XSCVSDQP
46915ffd83dbSDimitry Andric                    (EXTRACT_SUBREG (VEXTSH2D
46925ffd83dbSDimitry Andric                                      (VEXTRACTUH !head(!tail(Idx)), $src)),
46935ffd83dbSDimitry Andric                                    sub_64)))>;
46945ffd83dbSDimitry Andric  def : Pat<(f128 (uint_to_fp
46955ffd83dbSDimitry Andric                    (and (i32 (vector_extract v8i16:$src, !head(Idx))),
46965ffd83dbSDimitry Andric                         65535))),
46975ffd83dbSDimitry Andric            (f128 (XSCVUDQP (EXTRACT_SUBREG
46985ffd83dbSDimitry Andric                              (VEXTRACTUH !head(!tail(Idx)), $src), sub_64)))>;
4699fe6060f1SDimitry Andric  def : Pat<(f32 (PPCfcfidus
4700fe6060f1SDimitry Andric                   (f64 (PPCmtvsrz
4701fe6060f1SDimitry Andric                          (and (i32 (vector_extract v8i16:$src, !head(Idx))),
4702fe6060f1SDimitry Andric                          65535))))),
4703fe6060f1SDimitry Andric            (f32 (XSCVUXDSP (EXTRACT_SUBREG
4704fe6060f1SDimitry Andric                              (VEXTRACTUH !head(!tail(Idx)), $src), sub_64)))>;
4705fe6060f1SDimitry Andric  def : Pat<(f32 (PPCfcfids
4706fe6060f1SDimitry Andric                   (f64 (PPCmtvsra
4707fe6060f1SDimitry Andric                          (i32 (sext_inreg (vector_extract v8i16:$src,
4708fe6060f1SDimitry Andric                                           !head(Idx)), i16)))))),
4709fe6060f1SDimitry Andric            (f32 (XSCVSXDSP
4710fe6060f1SDimitry Andric                    (EXTRACT_SUBREG
4711fe6060f1SDimitry Andric                     (VEXTSH2D (VEXTRACTUH !head(!tail(Idx)), $src)),
4712fe6060f1SDimitry Andric                     sub_64)))>;
4713fe6060f1SDimitry Andric  def : Pat<(f64 (PPCfcfidu
4714fe6060f1SDimitry Andric                   (f64 (PPCmtvsrz
4715fe6060f1SDimitry Andric                          (and (i32 (vector_extract v8i16:$src, !head(Idx))),
4716fe6060f1SDimitry Andric                          65535))))),
4717fe6060f1SDimitry Andric            (f64 (XSCVUXDDP (EXTRACT_SUBREG
4718fe6060f1SDimitry Andric                              (VEXTRACTUH !head(!tail(Idx)), $src), sub_64)))>;
4719fe6060f1SDimitry Andric  def : Pat<(f64 (PPCfcfid
4720fe6060f1SDimitry Andric                   (f64 (PPCmtvsra
4721fe6060f1SDimitry Andric                        (i32 (sext_inreg
4722fe6060f1SDimitry Andric                            (vector_extract v8i16:$src, !head(Idx)), i16)))))),
4723fe6060f1SDimitry Andric            (f64 (XSCVSXDDP
4724fe6060f1SDimitry Andric                    (EXTRACT_SUBREG (VEXTSH2D
4725fe6060f1SDimitry Andric                                      (VEXTRACTUH !head(!tail(Idx)), $src)),
4726fe6060f1SDimitry Andric                                    sub_64)))>;
47270b57cec5SDimitry Andric}
47280b57cec5SDimitry Andric
4729fe6060f1SDimitry Andric// (Un)Signed Byte vector extract -> QP/DP/SP
47305ffd83dbSDimitry Andricforeach Idx = [[0,15],[1,14],[2,13],[3,12],[4,11],[5,10],[6,9],[7,8],[8,7],
47315ffd83dbSDimitry Andric               [9,6],[10,5],[11,4],[12,3],[13,2],[14,1],[15,0]] in {
47325ffd83dbSDimitry Andric  def : Pat<(f128 (sint_to_fp
47335ffd83dbSDimitry Andric                    (i32 (sext_inreg
47345ffd83dbSDimitry Andric                           (vector_extract v16i8:$src, !head(Idx)), i8)))),
47355ffd83dbSDimitry Andric            (f128 (XSCVSDQP
47365ffd83dbSDimitry Andric                    (EXTRACT_SUBREG
47375ffd83dbSDimitry Andric                      (VEXTSB2D (VEXTRACTUB !head(!tail(Idx)), $src)),
47385ffd83dbSDimitry Andric                      sub_64)))>;
47395ffd83dbSDimitry Andric  def : Pat<(f128 (uint_to_fp
47405ffd83dbSDimitry Andric                    (and (i32 (vector_extract v16i8:$src, !head(Idx))),
47415ffd83dbSDimitry Andric                         255))),
47425ffd83dbSDimitry Andric            (f128 (XSCVUDQP
47435ffd83dbSDimitry Andric                    (EXTRACT_SUBREG
47445ffd83dbSDimitry Andric                      (VEXTRACTUB !head(!tail(Idx)), $src), sub_64)))>;
4745fe6060f1SDimitry Andric
4746fe6060f1SDimitry Andric  def : Pat<(f32 (PPCfcfidus
4747fe6060f1SDimitry Andric                   (f64 (PPCmtvsrz
4748fe6060f1SDimitry Andric                          (and (i32 (vector_extract v16i8:$src, !head(Idx))),
4749fe6060f1SDimitry Andric                          255))))),
4750fe6060f1SDimitry Andric            (f32 (XSCVUXDSP (EXTRACT_SUBREG
4751fe6060f1SDimitry Andric                              (VEXTRACTUB !head(!tail(Idx)), $src), sub_64)))>;
4752fe6060f1SDimitry Andric  def : Pat<(f32 (PPCfcfids
4753fe6060f1SDimitry Andric                   (f64 (PPCmtvsra
4754fe6060f1SDimitry Andric                          (i32 (sext_inreg
4755fe6060f1SDimitry Andric                            (vector_extract v16i8:$src, !head(Idx)), i8)))))),
4756fe6060f1SDimitry Andric            (f32 (XSCVSXDSP
4757fe6060f1SDimitry Andric                    (EXTRACT_SUBREG (VEXTSH2D
4758fe6060f1SDimitry Andric                                      (VEXTRACTUB !head(!tail(Idx)), $src)),
4759fe6060f1SDimitry Andric                                    sub_64)))>;
4760fe6060f1SDimitry Andric  def : Pat<(f64 (PPCfcfidu
4761fe6060f1SDimitry Andric                   (f64 (PPCmtvsrz
4762fe6060f1SDimitry Andric                          (and (i32
4763fe6060f1SDimitry Andric                            (vector_extract v16i8:$src, !head(Idx))), 255))))),
4764fe6060f1SDimitry Andric            (f64 (XSCVUXDDP (EXTRACT_SUBREG
4765fe6060f1SDimitry Andric                              (VEXTRACTUB !head(!tail(Idx)), $src), sub_64)))>;
4766fe6060f1SDimitry Andric  def : Pat<(f64 (PPCfcfidu
4767fe6060f1SDimitry Andric                   (f64 (PPCmtvsra
4768fe6060f1SDimitry Andric                        (i32 (sext_inreg
4769fe6060f1SDimitry Andric                            (vector_extract v16i8:$src, !head(Idx)), i8)))))),
4770fe6060f1SDimitry Andric            (f64 (XSCVSXDDP
4771fe6060f1SDimitry Andric                    (EXTRACT_SUBREG (VEXTSH2D
4772fe6060f1SDimitry Andric                                      (VEXTRACTUB !head(!tail(Idx)), $src)),
4773fe6060f1SDimitry Andric                                    sub_64)))>;
4774fe6060f1SDimitry Andric
4775fe6060f1SDimitry Andric  def : Pat<(f64 (PPCfcfid
4776fe6060f1SDimitry Andric                   (f64 (PPCmtvsra
4777fe6060f1SDimitry Andric                        (i32 (sext_inreg
4778fe6060f1SDimitry Andric                          (vector_extract v16i8:$src, !head(Idx)), i8)))))),
4779fe6060f1SDimitry Andric            (f64 (XSCVSXDDP
4780fe6060f1SDimitry Andric                    (EXTRACT_SUBREG (VEXTSH2D
4781fe6060f1SDimitry Andric                                      (VEXTRACTUH !head(!tail(Idx)), $src)),
4782fe6060f1SDimitry Andric                                    sub_64)))>;
47835ffd83dbSDimitry Andric}
47845ffd83dbSDimitry Andric
47855ffd83dbSDimitry Andric// Unsiged int in vsx register -> QP
47865ffd83dbSDimitry Andricdef : Pat<(f128 (uint_to_fp (i32 (PPCmfvsr f64:$src)))),
47875ffd83dbSDimitry Andric          (f128 (XSCVUDQP
47885ffd83dbSDimitry Andric                  (XXEXTRACTUW (SUBREG_TO_REG (i64 1), $src, sub_64), 8)))>;
47895ffd83dbSDimitry Andric} // HasVSX, HasP9Vector, IsLittleEndian
47905ffd83dbSDimitry Andric
47915ffd83dbSDimitry Andric// Any Power9 VSX subtarget that supports Power9 Altivec.
47925ffd83dbSDimitry Andriclet Predicates = [HasVSX, HasP9Altivec] in {
47930b57cec5SDimitry Andric// Put this P9Altivec related definition here since it's possible to be
47940b57cec5SDimitry Andric// selected to VSX instruction xvnegsp, avoid possible undef.
47950b57cec5SDimitry Andricdef : Pat<(v4i32 (PPCvabsd v4i32:$A, v4i32:$B, (i32 0))),
47960b57cec5SDimitry Andric          (v4i32 (VABSDUW $A, $B))>;
47970b57cec5SDimitry Andric
47980b57cec5SDimitry Andricdef : Pat<(v8i16 (PPCvabsd v8i16:$A, v8i16:$B, (i32 0))),
47990b57cec5SDimitry Andric          (v8i16 (VABSDUH $A, $B))>;
48000b57cec5SDimitry Andric
48010b57cec5SDimitry Andricdef : Pat<(v16i8 (PPCvabsd v16i8:$A, v16i8:$B, (i32 0))),
48020b57cec5SDimitry Andric          (v16i8 (VABSDUB $A, $B))>;
48030b57cec5SDimitry Andric
48040b57cec5SDimitry Andric// As PPCVABSD description, the last operand indicates whether do the
48050b57cec5SDimitry Andric// sign bit flip.
48060b57cec5SDimitry Andricdef : Pat<(v4i32 (PPCvabsd v4i32:$A, v4i32:$B, (i32 1))),
48070b57cec5SDimitry Andric          (v4i32 (VABSDUW (XVNEGSP $A), (XVNEGSP $B)))>;
48085ffd83dbSDimitry Andric} // HasVSX, HasP9Altivec
48095ffd83dbSDimitry Andric
4810e8d8bef9SDimitry Andric// Big endian Power9 64Bit VSX subtargets with P9 Altivec support.
4811e8d8bef9SDimitry Andriclet Predicates = [HasVSX, HasP9Altivec, IsBigEndian, IsPPC64] in {
48125ffd83dbSDimitry Andricdef : Pat<(i64 (anyext (i32 (vector_extract v16i8:$S, i64:$Idx)))),
48135ffd83dbSDimitry Andric          (VEXTUBLX $Idx, $S)>;
48145ffd83dbSDimitry Andric
48155ffd83dbSDimitry Andricdef : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, i64:$Idx)))),
48165ffd83dbSDimitry Andric          (VEXTUHLX (RLWINM8 $Idx, 1, 28, 30), $S)>;
48175ffd83dbSDimitry Andricdef : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 0)))),
48185ffd83dbSDimitry Andric          (VEXTUHLX (LI8 0), $S)>;
48195ffd83dbSDimitry Andricdef : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 1)))),
48205ffd83dbSDimitry Andric          (VEXTUHLX (LI8 2), $S)>;
48215ffd83dbSDimitry Andricdef : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 2)))),
48225ffd83dbSDimitry Andric          (VEXTUHLX (LI8 4), $S)>;
48235ffd83dbSDimitry Andricdef : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 3)))),
48245ffd83dbSDimitry Andric          (VEXTUHLX (LI8 6), $S)>;
48255ffd83dbSDimitry Andricdef : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 4)))),
48265ffd83dbSDimitry Andric          (VEXTUHLX (LI8 8), $S)>;
48275ffd83dbSDimitry Andricdef : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 5)))),
48285ffd83dbSDimitry Andric          (VEXTUHLX (LI8 10), $S)>;
48295ffd83dbSDimitry Andricdef : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 6)))),
48305ffd83dbSDimitry Andric          (VEXTUHLX (LI8 12), $S)>;
48315ffd83dbSDimitry Andricdef : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 7)))),
48325ffd83dbSDimitry Andric          (VEXTUHLX (LI8 14), $S)>;
48335ffd83dbSDimitry Andric
48345ffd83dbSDimitry Andricdef : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, i64:$Idx)))),
48355ffd83dbSDimitry Andric          (VEXTUWLX (RLWINM8 $Idx, 2, 28, 29), $S)>;
48365ffd83dbSDimitry Andricdef : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, 0)))),
48375ffd83dbSDimitry Andric          (VEXTUWLX (LI8 0), $S)>;
48385ffd83dbSDimitry Andric
48395ffd83dbSDimitry Andric// For extracting BE word 1, MFVSRWZ is better than VEXTUWLX
48405ffd83dbSDimitry Andricdef : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, 1)))),
48415ffd83dbSDimitry Andric          (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
48425ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_WORD_2), sub_32)>;
48435ffd83dbSDimitry Andricdef : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, 2)))),
48445ffd83dbSDimitry Andric          (VEXTUWLX (LI8 8), $S)>;
48455ffd83dbSDimitry Andricdef : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, 3)))),
48465ffd83dbSDimitry Andric          (VEXTUWLX (LI8 12), $S)>;
48475ffd83dbSDimitry Andric
48485ffd83dbSDimitry Andricdef : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, i64:$Idx)))),
48495ffd83dbSDimitry Andric          (EXTSW (VEXTUWLX (RLWINM8 $Idx, 2, 28, 29), $S))>;
48505ffd83dbSDimitry Andricdef : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, 0)))),
48515ffd83dbSDimitry Andric          (EXTSW (VEXTUWLX (LI8 0), $S))>;
48525ffd83dbSDimitry Andric// For extracting BE word 1, MFVSRWZ is better than VEXTUWLX
48535ffd83dbSDimitry Andricdef : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, 1)))),
48545ffd83dbSDimitry Andric          (EXTSW (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
48555ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_WORD_2), sub_32))>;
48565ffd83dbSDimitry Andricdef : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, 2)))),
48575ffd83dbSDimitry Andric          (EXTSW (VEXTUWLX (LI8 8), $S))>;
48585ffd83dbSDimitry Andricdef : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, 3)))),
48595ffd83dbSDimitry Andric          (EXTSW (VEXTUWLX (LI8 12), $S))>;
48605ffd83dbSDimitry Andric
48615ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, i64:$Idx)),
48625ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBLX $Idx, $S), sub_32))>;
48635ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 0)),
48645ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 0), $S), sub_32))>;
48655ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 1)),
48665ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 1), $S), sub_32))>;
48675ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 2)),
48685ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 2), $S), sub_32))>;
48695ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 3)),
48705ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 3), $S), sub_32))>;
48715ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 4)),
48725ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 4), $S), sub_32))>;
48735ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 5)),
48745ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 5), $S), sub_32))>;
48755ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 6)),
48765ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 6), $S), sub_32))>;
48775ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 7)),
48785ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 7), $S), sub_32))>;
48795ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 8)),
48805ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 8), $S), sub_32))>;
48815ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 9)),
48825ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 9), $S), sub_32))>;
48835ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 10)),
48845ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 10), $S), sub_32))>;
48855ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 11)),
48865ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 11), $S), sub_32))>;
48875ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 12)),
48885ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 12), $S), sub_32))>;
48895ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 13)),
48905ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 13), $S), sub_32))>;
48915ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 14)),
48925ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 14), $S), sub_32))>;
48935ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 15)),
48945ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBLX (LI8 15), $S), sub_32))>;
48955ffd83dbSDimitry Andric
48965ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, i64:$Idx)),
48975ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUHLX
48985ffd83dbSDimitry Andric          (RLWINM8 $Idx, 1, 28, 30), $S), sub_32))>;
48995ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 0)),
49005ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUHLX (LI8 0), $S), sub_32))>;
49015ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 1)),
49025ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUHLX (LI8 2), $S), sub_32))>;
49035ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 2)),
49045ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUHLX (LI8 4), $S), sub_32))>;
49055ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 3)),
49065ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUHLX (LI8 6), $S), sub_32))>;
49075ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 4)),
49085ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUHLX (LI8 8), $S), sub_32))>;
49095ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 5)),
49105ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUHLX (LI8 10), $S), sub_32))>;
49115ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 6)),
49125ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUHLX (LI8 12), $S), sub_32))>;
49135ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 6)),
49145ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUHLX (LI8 14), $S), sub_32))>;
49155ffd83dbSDimitry Andric
49165ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v4i32:$S, i64:$Idx)),
49175ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUWLX
49185ffd83dbSDimitry Andric          (RLWINM8 $Idx, 2, 28, 29), $S), sub_32))>;
49195ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v4i32:$S, 0)),
49205ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUWLX (LI8 0), $S), sub_32))>;
49215ffd83dbSDimitry Andric// For extracting BE word 1, MFVSRWZ is better than VEXTUWLX
49225ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v4i32:$S, 1)),
49235ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_WORD_2)>;
49245ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v4i32:$S, 2)),
49255ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUWLX (LI8 8), $S), sub_32))>;
49265ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v4i32:$S, 3)),
49275ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUWLX (LI8 12), $S), sub_32))>;
49285ffd83dbSDimitry Andric
49295ffd83dbSDimitry Andric// P9 Altivec instructions that can be used to build vectors.
49305ffd83dbSDimitry Andric// Adding them to PPCInstrVSX.td rather than PPCAltivecVSX.td to compete
49315ffd83dbSDimitry Andric// with complexities of existing build vector patterns in this file.
49325ffd83dbSDimitry Andricdef : Pat<(v2i64 (build_vector WordToDWord.BE_A0, WordToDWord.BE_A1)),
49335ffd83dbSDimitry Andric          (v2i64 (VEXTSW2D $A))>;
49345ffd83dbSDimitry Andricdef : Pat<(v2i64 (build_vector HWordToDWord.BE_A0, HWordToDWord.BE_A1)),
49355ffd83dbSDimitry Andric          (v2i64 (VEXTSH2D $A))>;
49365ffd83dbSDimitry Andricdef : Pat<(v4i32 (build_vector HWordToWord.BE_A0, HWordToWord.BE_A1,
49375ffd83dbSDimitry Andric                  HWordToWord.BE_A2, HWordToWord.BE_A3)),
49385ffd83dbSDimitry Andric          (v4i32 (VEXTSH2W $A))>;
49395ffd83dbSDimitry Andricdef : Pat<(v4i32 (build_vector ByteToWord.BE_A0, ByteToWord.BE_A1,
49405ffd83dbSDimitry Andric                  ByteToWord.BE_A2, ByteToWord.BE_A3)),
49415ffd83dbSDimitry Andric          (v4i32 (VEXTSB2W $A))>;
49425ffd83dbSDimitry Andricdef : Pat<(v2i64 (build_vector ByteToDWord.BE_A0, ByteToDWord.BE_A1)),
49435ffd83dbSDimitry Andric          (v2i64 (VEXTSB2D $A))>;
4944e8d8bef9SDimitry Andric} // HasVSX, HasP9Altivec, IsBigEndian, IsPPC64
49455ffd83dbSDimitry Andric
49465ffd83dbSDimitry Andric// Little endian Power9 VSX subtargets with P9 Altivec support.
49475ffd83dbSDimitry Andriclet Predicates = [HasVSX, HasP9Altivec, IsLittleEndian] in {
49485ffd83dbSDimitry Andricdef : Pat<(i64 (anyext (i32 (vector_extract v16i8:$S, i64:$Idx)))),
49495ffd83dbSDimitry Andric          (VEXTUBRX $Idx, $S)>;
49505ffd83dbSDimitry Andric
49515ffd83dbSDimitry Andricdef : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, i64:$Idx)))),
49525ffd83dbSDimitry Andric          (VEXTUHRX (RLWINM8 $Idx, 1, 28, 30), $S)>;
49535ffd83dbSDimitry Andricdef : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 0)))),
49545ffd83dbSDimitry Andric          (VEXTUHRX (LI8 0), $S)>;
49555ffd83dbSDimitry Andricdef : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 1)))),
49565ffd83dbSDimitry Andric          (VEXTUHRX (LI8 2), $S)>;
49575ffd83dbSDimitry Andricdef : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 2)))),
49585ffd83dbSDimitry Andric          (VEXTUHRX (LI8 4), $S)>;
49595ffd83dbSDimitry Andricdef : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 3)))),
49605ffd83dbSDimitry Andric          (VEXTUHRX (LI8 6), $S)>;
49615ffd83dbSDimitry Andricdef : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 4)))),
49625ffd83dbSDimitry Andric          (VEXTUHRX (LI8 8), $S)>;
49635ffd83dbSDimitry Andricdef : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 5)))),
49645ffd83dbSDimitry Andric          (VEXTUHRX (LI8 10), $S)>;
49655ffd83dbSDimitry Andricdef : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 6)))),
49665ffd83dbSDimitry Andric          (VEXTUHRX (LI8 12), $S)>;
49675ffd83dbSDimitry Andricdef : Pat<(i64 (anyext (i32 (vector_extract v8i16:$S, 7)))),
49685ffd83dbSDimitry Andric          (VEXTUHRX (LI8 14), $S)>;
49695ffd83dbSDimitry Andric
49705ffd83dbSDimitry Andricdef : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, i64:$Idx)))),
49715ffd83dbSDimitry Andric          (VEXTUWRX (RLWINM8 $Idx, 2, 28, 29), $S)>;
49725ffd83dbSDimitry Andricdef : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, 0)))),
49735ffd83dbSDimitry Andric          (VEXTUWRX (LI8 0), $S)>;
49745ffd83dbSDimitry Andricdef : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, 1)))),
49755ffd83dbSDimitry Andric          (VEXTUWRX (LI8 4), $S)>;
49765ffd83dbSDimitry Andric// For extracting LE word 2, MFVSRWZ is better than VEXTUWRX
49775ffd83dbSDimitry Andricdef : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, 2)))),
49785ffd83dbSDimitry Andric          (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
49795ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_WORD_2), sub_32)>;
49805ffd83dbSDimitry Andricdef : Pat<(i64 (zext (i32 (vector_extract v4i32:$S, 3)))),
49815ffd83dbSDimitry Andric          (VEXTUWRX (LI8 12), $S)>;
49825ffd83dbSDimitry Andric
49835ffd83dbSDimitry Andricdef : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, i64:$Idx)))),
49845ffd83dbSDimitry Andric          (EXTSW (VEXTUWRX (RLWINM8 $Idx, 2, 28, 29), $S))>;
49855ffd83dbSDimitry Andricdef : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, 0)))),
49865ffd83dbSDimitry Andric          (EXTSW (VEXTUWRX (LI8 0), $S))>;
49875ffd83dbSDimitry Andricdef : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, 1)))),
49885ffd83dbSDimitry Andric          (EXTSW (VEXTUWRX (LI8 4), $S))>;
49895ffd83dbSDimitry Andric// For extracting LE word 2, MFVSRWZ is better than VEXTUWRX
49905ffd83dbSDimitry Andricdef : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, 2)))),
49915ffd83dbSDimitry Andric          (EXTSW (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
49925ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_WORD_2), sub_32))>;
49935ffd83dbSDimitry Andricdef : Pat<(i64 (sext (i32 (vector_extract v4i32:$S, 3)))),
49945ffd83dbSDimitry Andric          (EXTSW (VEXTUWRX (LI8 12), $S))>;
49955ffd83dbSDimitry Andric
49965ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, i64:$Idx)),
49975ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBRX $Idx, $S), sub_32))>;
49985ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 0)),
49995ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 0), $S), sub_32))>;
50005ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 1)),
50015ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 1), $S), sub_32))>;
50025ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 2)),
50035ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 2), $S), sub_32))>;
50045ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 3)),
50055ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 3), $S), sub_32))>;
50065ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 4)),
50075ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 4), $S), sub_32))>;
50085ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 5)),
50095ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 5), $S), sub_32))>;
50105ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 6)),
50115ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 6), $S), sub_32))>;
50125ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 7)),
50135ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 7), $S), sub_32))>;
50145ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 8)),
50155ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 8), $S), sub_32))>;
50165ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 9)),
50175ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 9), $S), sub_32))>;
50185ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 10)),
50195ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 10), $S), sub_32))>;
50205ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 11)),
50215ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 11), $S), sub_32))>;
50225ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 12)),
50235ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 12), $S), sub_32))>;
50245ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 13)),
50255ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 13), $S), sub_32))>;
50265ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 14)),
50275ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 14), $S), sub_32))>;
50285ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v16i8:$S, 15)),
50295ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUBRX (LI8 15), $S), sub_32))>;
50305ffd83dbSDimitry Andric
50315ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, i64:$Idx)),
50325ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUHRX
50335ffd83dbSDimitry Andric          (RLWINM8 $Idx, 1, 28, 30), $S), sub_32))>;
50345ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 0)),
50355ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUHRX (LI8 0), $S), sub_32))>;
50365ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 1)),
50375ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUHRX (LI8 2), $S), sub_32))>;
50385ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 2)),
50395ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUHRX (LI8 4), $S), sub_32))>;
50405ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 3)),
50415ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUHRX (LI8 6), $S), sub_32))>;
50425ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 4)),
50435ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUHRX (LI8 8), $S), sub_32))>;
50445ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 5)),
50455ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUHRX (LI8 10), $S), sub_32))>;
50465ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 6)),
50475ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUHRX (LI8 12), $S), sub_32))>;
50485ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v8i16:$S, 6)),
50495ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUHRX (LI8 14), $S), sub_32))>;
50505ffd83dbSDimitry Andric
50515ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v4i32:$S, i64:$Idx)),
50525ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUWRX
50535ffd83dbSDimitry Andric          (RLWINM8 $Idx, 2, 28, 29), $S), sub_32))>;
50545ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v4i32:$S, 0)),
50555ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUWRX (LI8 0), $S), sub_32))>;
50565ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v4i32:$S, 1)),
50575ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUWRX (LI8 4), $S), sub_32))>;
50585ffd83dbSDimitry Andric// For extracting LE word 2, MFVSRWZ is better than VEXTUWRX
50595ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v4i32:$S, 2)),
50605ffd83dbSDimitry Andric          (i32 VectorExtractions.LE_WORD_2)>;
50615ffd83dbSDimitry Andricdef : Pat<(i32 (vector_extract v4i32:$S, 3)),
50625ffd83dbSDimitry Andric          (i32 (EXTRACT_SUBREG (VEXTUWRX (LI8 12), $S), sub_32))>;
50635ffd83dbSDimitry Andric
50645ffd83dbSDimitry Andric// P9 Altivec instructions that can be used to build vectors.
50655ffd83dbSDimitry Andric// Adding them to PPCInstrVSX.td rather than PPCAltivecVSX.td to compete
50665ffd83dbSDimitry Andric// with complexities of existing build vector patterns in this file.
50675ffd83dbSDimitry Andricdef : Pat<(v2i64 (build_vector WordToDWord.LE_A0, WordToDWord.LE_A1)),
50685ffd83dbSDimitry Andric          (v2i64 (VEXTSW2D $A))>;
50695ffd83dbSDimitry Andricdef : Pat<(v2i64 (build_vector HWordToDWord.LE_A0, HWordToDWord.LE_A1)),
50705ffd83dbSDimitry Andric          (v2i64 (VEXTSH2D $A))>;
50715ffd83dbSDimitry Andricdef : Pat<(v4i32 (build_vector HWordToWord.LE_A0, HWordToWord.LE_A1,
50725ffd83dbSDimitry Andric                  HWordToWord.LE_A2, HWordToWord.LE_A3)),
50735ffd83dbSDimitry Andric          (v4i32 (VEXTSH2W $A))>;
50745ffd83dbSDimitry Andricdef : Pat<(v4i32 (build_vector ByteToWord.LE_A0, ByteToWord.LE_A1,
50755ffd83dbSDimitry Andric                  ByteToWord.LE_A2, ByteToWord.LE_A3)),
50765ffd83dbSDimitry Andric          (v4i32 (VEXTSB2W $A))>;
50775ffd83dbSDimitry Andricdef : Pat<(v2i64 (build_vector ByteToDWord.LE_A0, ByteToDWord.LE_A1)),
50785ffd83dbSDimitry Andric          (v2i64 (VEXTSB2D $A))>;
50795ffd83dbSDimitry Andric} // HasVSX, HasP9Altivec, IsLittleEndian
50805ffd83dbSDimitry Andric
5081e8d8bef9SDimitry Andric// Big endian 64Bit VSX subtarget that supports additional direct moves from
5082e8d8bef9SDimitry Andric// ISA3.0.
5083e8d8bef9SDimitry Andriclet Predicates = [HasVSX, IsISA3_0, HasDirectMove, IsBigEndian, IsPPC64] in {
50845ffd83dbSDimitry Andricdef : Pat<(i64 (extractelt v2i64:$A, 1)),
50855ffd83dbSDimitry Andric          (i64 (MFVSRLD $A))>;
50865ffd83dbSDimitry Andric// Better way to build integer vectors if we have MTVSRDD. Big endian.
50875ffd83dbSDimitry Andricdef : Pat<(v2i64 (build_vector i64:$rB, i64:$rA)),
50885ffd83dbSDimitry Andric          (v2i64 (MTVSRDD $rB, $rA))>;
50895ffd83dbSDimitry Andricdef : Pat<(v4i32 (build_vector i32:$A, i32:$B, i32:$C, i32:$D)),
50905ffd83dbSDimitry Andric          (MTVSRDD
50915ffd83dbSDimitry Andric            (RLDIMI AnyExts.B, AnyExts.A, 32, 0),
50925ffd83dbSDimitry Andric            (RLDIMI AnyExts.D, AnyExts.C, 32, 0))>;
50935ffd83dbSDimitry Andric
50945ffd83dbSDimitry Andricdef : Pat<(f128 (PPCbuild_fp128 i64:$rB, i64:$rA)),
50955ffd83dbSDimitry Andric          (f128 (COPY_TO_REGCLASS (MTVSRDD $rB, $rA), VRRC))>;
5096e8d8bef9SDimitry Andric} // HasVSX, IsISA3_0, HasDirectMove, IsBigEndian, IsPPC64
50975ffd83dbSDimitry Andric
50985ffd83dbSDimitry Andric// Little endian VSX subtarget that supports direct moves from ISA3.0.
50995ffd83dbSDimitry Andriclet Predicates = [HasVSX, IsISA3_0, HasDirectMove, IsLittleEndian] in {
51005ffd83dbSDimitry Andricdef : Pat<(i64 (extractelt v2i64:$A, 0)),
51015ffd83dbSDimitry Andric          (i64 (MFVSRLD $A))>;
51025ffd83dbSDimitry Andric// Better way to build integer vectors if we have MTVSRDD. Little endian.
51035ffd83dbSDimitry Andricdef : Pat<(v2i64 (build_vector i64:$rA, i64:$rB)),
51045ffd83dbSDimitry Andric          (v2i64 (MTVSRDD $rB, $rA))>;
51055ffd83dbSDimitry Andricdef : Pat<(v4i32 (build_vector i32:$A, i32:$B, i32:$C, i32:$D)),
51065ffd83dbSDimitry Andric          (MTVSRDD
51075ffd83dbSDimitry Andric            (RLDIMI AnyExts.C, AnyExts.D, 32, 0),
51085ffd83dbSDimitry Andric            (RLDIMI AnyExts.A, AnyExts.B, 32, 0))>;
51095ffd83dbSDimitry Andric
51105ffd83dbSDimitry Andricdef : Pat<(f128 (PPCbuild_fp128 i64:$rA, i64:$rB)),
51115ffd83dbSDimitry Andric          (f128 (COPY_TO_REGCLASS (MTVSRDD $rB, $rA), VRRC))>;
51125ffd83dbSDimitry Andric} // HasVSX, IsISA3_0, HasDirectMove, IsLittleEndian
51135ffd83dbSDimitry Andric} // AddedComplexity = 400
51145ffd83dbSDimitry Andric
51155ffd83dbSDimitry Andric//---------------------------- Instruction aliases ---------------------------//
51165ffd83dbSDimitry Andricdef : InstAlias<"xvmovdp $XT, $XB",
51175ffd83dbSDimitry Andric                (XVCPSGNDP vsrc:$XT, vsrc:$XB, vsrc:$XB)>;
51185ffd83dbSDimitry Andricdef : InstAlias<"xvmovsp $XT, $XB",
51195ffd83dbSDimitry Andric                (XVCPSGNSP vsrc:$XT, vsrc:$XB, vsrc:$XB)>;
51205ffd83dbSDimitry Andric
5121e8d8bef9SDimitry Andric// Certain versions of the AIX assembler may missassemble these mnemonics.
5122e8d8bef9SDimitry Andriclet Predicates = [ModernAs] in {
51235ffd83dbSDimitry Andric  def : InstAlias<"xxspltd $XT, $XB, 0",
51245ffd83dbSDimitry Andric                  (XXPERMDI vsrc:$XT, vsrc:$XB, vsrc:$XB, 0)>;
51255ffd83dbSDimitry Andric  def : InstAlias<"xxspltd $XT, $XB, 1",
51265ffd83dbSDimitry Andric                  (XXPERMDI vsrc:$XT, vsrc:$XB, vsrc:$XB, 3)>;
5127e8d8bef9SDimitry Andric  def : InstAlias<"xxspltd $XT, $XB, 0",
5128e8d8bef9SDimitry Andric                  (XXPERMDIs vsrc:$XT, vsfrc:$XB, 0)>;
5129e8d8bef9SDimitry Andric  def : InstAlias<"xxspltd $XT, $XB, 1",
5130e8d8bef9SDimitry Andric                  (XXPERMDIs vsrc:$XT, vsfrc:$XB, 3)>;
5131e8d8bef9SDimitry Andric}
5132e8d8bef9SDimitry Andric
51335ffd83dbSDimitry Andricdef : InstAlias<"xxmrghd $XT, $XA, $XB",
51345ffd83dbSDimitry Andric                (XXPERMDI vsrc:$XT, vsrc:$XA, vsrc:$XB, 0)>;
51355ffd83dbSDimitry Andricdef : InstAlias<"xxmrgld $XT, $XA, $XB",
51365ffd83dbSDimitry Andric                (XXPERMDI vsrc:$XT, vsrc:$XA, vsrc:$XB, 3)>;
51375ffd83dbSDimitry Andricdef : InstAlias<"xxswapd $XT, $XB",
51385ffd83dbSDimitry Andric                (XXPERMDI vsrc:$XT, vsrc:$XB, vsrc:$XB, 2)>;
51395ffd83dbSDimitry Andricdef : InstAlias<"xxswapd $XT, $XB",
51405ffd83dbSDimitry Andric                (XXPERMDIs vsrc:$XT, vsfrc:$XB, 2)>;
51415ffd83dbSDimitry Andricdef : InstAlias<"mfvrd $rA, $XT",
51425ffd83dbSDimitry Andric                (MFVRD g8rc:$rA, vrrc:$XT), 0>;
51435ffd83dbSDimitry Andricdef : InstAlias<"mffprd $rA, $src",
51445ffd83dbSDimitry Andric                (MFVSRD g8rc:$rA, f8rc:$src)>;
51455ffd83dbSDimitry Andricdef : InstAlias<"mtvrd $XT, $rA",
51465ffd83dbSDimitry Andric                (MTVRD vrrc:$XT, g8rc:$rA), 0>;
51475ffd83dbSDimitry Andricdef : InstAlias<"mtfprd $dst, $rA",
51485ffd83dbSDimitry Andric                (MTVSRD f8rc:$dst, g8rc:$rA)>;
51495ffd83dbSDimitry Andricdef : InstAlias<"mfvrwz $rA, $XT",
51505ffd83dbSDimitry Andric                (MFVRWZ gprc:$rA, vrrc:$XT), 0>;
51515ffd83dbSDimitry Andricdef : InstAlias<"mffprwz $rA, $src",
51525ffd83dbSDimitry Andric                (MFVSRWZ gprc:$rA, f8rc:$src)>;
51535ffd83dbSDimitry Andricdef : InstAlias<"mtvrwa $XT, $rA",
51545ffd83dbSDimitry Andric                (MTVRWA vrrc:$XT, gprc:$rA), 0>;
51555ffd83dbSDimitry Andricdef : InstAlias<"mtfprwa $dst, $rA",
51565ffd83dbSDimitry Andric                (MTVSRWA f8rc:$dst, gprc:$rA)>;
51575ffd83dbSDimitry Andricdef : InstAlias<"mtvrwz $XT, $rA",
51585ffd83dbSDimitry Andric                (MTVRWZ vrrc:$XT, gprc:$rA), 0>;
51595ffd83dbSDimitry Andricdef : InstAlias<"mtfprwz $dst, $rA",
51605ffd83dbSDimitry Andric                (MTVSRWZ f8rc:$dst, gprc:$rA)>;
5161