xref: /freebsd/contrib/llvm-project/llvm/lib/Target/Mips/MipsCondMov.td (revision 0b57cec536236d46e3dba9bd041533462f33dbb7)
1*0b57cec5SDimitry Andric//===-- MipsCondMov.td - Describe Mips Conditional Moves --*- tablegen -*--===//
2*0b57cec5SDimitry Andric//
3*0b57cec5SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4*0b57cec5SDimitry Andric// See https://llvm.org/LICENSE.txt for license information.
5*0b57cec5SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6*0b57cec5SDimitry Andric//
7*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
8*0b57cec5SDimitry Andric//
9*0b57cec5SDimitry Andric// This is the Conditional Moves implementation.
10*0b57cec5SDimitry Andric//
11*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
12*0b57cec5SDimitry Andric
13*0b57cec5SDimitry Andric// Conditional moves:
14*0b57cec5SDimitry Andric// These instructions are expanded in
15*0b57cec5SDimitry Andric// MipsISelLowering::EmitInstrWithCustomInserter if target does not have
16*0b57cec5SDimitry Andric// conditional move instructions.
17*0b57cec5SDimitry Andric// cond:int, data:int
18*0b57cec5SDimitry Andricclass CMov_I_I_FT<string opstr, RegisterOperand CRC, RegisterOperand DRC,
19*0b57cec5SDimitry Andric                  InstrItinClass Itin> :
20*0b57cec5SDimitry Andric  InstSE<(outs DRC:$rd), (ins DRC:$rs, CRC:$rt, DRC:$F),
21*0b57cec5SDimitry Andric         !strconcat(opstr, "\t$rd, $rs, $rt"), [], Itin, FrmFR, opstr> {
22*0b57cec5SDimitry Andric  let Constraints = "$F = $rd";
23*0b57cec5SDimitry Andric}
24*0b57cec5SDimitry Andric
25*0b57cec5SDimitry Andric// cond:int, data:float
26*0b57cec5SDimitry Andricclass CMov_I_F_FT<string opstr, RegisterOperand CRC, RegisterOperand DRC,
27*0b57cec5SDimitry Andric                  InstrItinClass Itin> :
28*0b57cec5SDimitry Andric  InstSE<(outs DRC:$fd), (ins DRC:$fs, CRC:$rt, DRC:$F),
29*0b57cec5SDimitry Andric         !strconcat(opstr, "\t$fd, $fs, $rt"), [], Itin, FrmFR, opstr>,
30*0b57cec5SDimitry Andric  HARDFLOAT {
31*0b57cec5SDimitry Andric  let Constraints = "$F = $fd";
32*0b57cec5SDimitry Andric}
33*0b57cec5SDimitry Andric
34*0b57cec5SDimitry Andric// cond:float, data:int
35*0b57cec5SDimitry Andricclass CMov_F_I_FT<string opstr, RegisterOperand RC, InstrItinClass Itin,
36*0b57cec5SDimitry Andric                  SDPatternOperator OpNode = null_frag> :
37*0b57cec5SDimitry Andric  InstSE<(outs RC:$rd), (ins RC:$rs, FCCRegsOpnd:$fcc, RC:$F),
38*0b57cec5SDimitry Andric         !strconcat(opstr, "\t$rd, $rs, $fcc"),
39*0b57cec5SDimitry Andric         [(set RC:$rd, (OpNode RC:$rs, FCCRegsOpnd:$fcc, RC:$F))],
40*0b57cec5SDimitry Andric         Itin, FrmFR, opstr>, HARDFLOAT {
41*0b57cec5SDimitry Andric  let Constraints = "$F = $rd";
42*0b57cec5SDimitry Andric}
43*0b57cec5SDimitry Andric
44*0b57cec5SDimitry Andric// cond:float, data:float
45*0b57cec5SDimitry Andricclass CMov_F_F_FT<string opstr, RegisterOperand RC, InstrItinClass Itin,
46*0b57cec5SDimitry Andric                  SDPatternOperator OpNode = null_frag> :
47*0b57cec5SDimitry Andric  InstSE<(outs RC:$fd), (ins RC:$fs, FCCRegsOpnd:$fcc, RC:$F),
48*0b57cec5SDimitry Andric         !strconcat(opstr, "\t$fd, $fs, $fcc"),
49*0b57cec5SDimitry Andric         [(set RC:$fd, (OpNode RC:$fs, FCCRegsOpnd:$fcc, RC:$F))],
50*0b57cec5SDimitry Andric         Itin, FrmFR, opstr>, HARDFLOAT {
51*0b57cec5SDimitry Andric  let Constraints = "$F = $fd";
52*0b57cec5SDimitry Andric}
53*0b57cec5SDimitry Andric
54*0b57cec5SDimitry Andric// select patterns
55*0b57cec5SDimitry Andricmulticlass MovzPats0<RegisterClass CRC, RegisterClass DRC,
56*0b57cec5SDimitry Andric                     Instruction MOVZInst, Instruction SLTOp,
57*0b57cec5SDimitry Andric                     Instruction SLTuOp, Instruction SLTiOp,
58*0b57cec5SDimitry Andric                     Instruction SLTiuOp> {
59*0b57cec5SDimitry Andric  def : MipsPat<(select (i32 (setge CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
60*0b57cec5SDimitry Andric                (MOVZInst DRC:$T, (SLTOp CRC:$lhs, CRC:$rhs), DRC:$F)>;
61*0b57cec5SDimitry Andric  def : MipsPat<(select (i32 (setuge CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
62*0b57cec5SDimitry Andric                (MOVZInst DRC:$T, (SLTuOp CRC:$lhs, CRC:$rhs), DRC:$F)>;
63*0b57cec5SDimitry Andric  def : MipsPat<(select (i32 (setge CRC:$lhs, immSExt16:$rhs)), DRC:$T, DRC:$F),
64*0b57cec5SDimitry Andric                (MOVZInst DRC:$T, (SLTiOp CRC:$lhs, immSExt16:$rhs), DRC:$F)>;
65*0b57cec5SDimitry Andric  def : MipsPat<(select (i32 (setuge CRC:$lh, immSExt16:$rh)), DRC:$T, DRC:$F),
66*0b57cec5SDimitry Andric                (MOVZInst DRC:$T, (SLTiuOp CRC:$lh, immSExt16:$rh), DRC:$F)>;
67*0b57cec5SDimitry Andric  def : MipsPat<(select (i32 (setle CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
68*0b57cec5SDimitry Andric                (MOVZInst DRC:$T, (SLTOp CRC:$rhs, CRC:$lhs), DRC:$F)>;
69*0b57cec5SDimitry Andric  def : MipsPat<(select (i32 (setule CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
70*0b57cec5SDimitry Andric                (MOVZInst DRC:$T, (SLTuOp CRC:$rhs, CRC:$lhs), DRC:$F)>;
71*0b57cec5SDimitry Andric  def : MipsPat<(select (i32 (setgt CRC:$lhs, immSExt16Plus1:$rhs)),
72*0b57cec5SDimitry Andric                        DRC:$T, DRC:$F),
73*0b57cec5SDimitry Andric                (MOVZInst DRC:$T, (SLTiOp CRC:$lhs, (Plus1 imm:$rhs)), DRC:$F)>;
74*0b57cec5SDimitry Andric  def : MipsPat<(select (i32 (setugt CRC:$lhs, immSExt16Plus1:$rhs)),
75*0b57cec5SDimitry Andric                        DRC:$T, DRC:$F),
76*0b57cec5SDimitry Andric                (MOVZInst DRC:$T, (SLTiuOp CRC:$lhs, (Plus1 imm:$rhs)),
77*0b57cec5SDimitry Andric                          DRC:$F)>;
78*0b57cec5SDimitry Andric}
79*0b57cec5SDimitry Andric
80*0b57cec5SDimitry Andricmulticlass MovzPats1<RegisterClass CRC, RegisterClass DRC,
81*0b57cec5SDimitry Andric                     Instruction MOVZInst, Instruction XOROp> {
82*0b57cec5SDimitry Andric  def : MipsPat<(select (i32 (seteq CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
83*0b57cec5SDimitry Andric                (MOVZInst DRC:$T, (XOROp CRC:$lhs, CRC:$rhs), DRC:$F)>;
84*0b57cec5SDimitry Andric  def : MipsPat<(select (i32 (seteq CRC:$lhs, 0)), DRC:$T, DRC:$F),
85*0b57cec5SDimitry Andric                (MOVZInst DRC:$T, CRC:$lhs, DRC:$F)>;
86*0b57cec5SDimitry Andric}
87*0b57cec5SDimitry Andric
88*0b57cec5SDimitry Andricmulticlass MovzPats2<RegisterClass CRC, RegisterClass DRC,
89*0b57cec5SDimitry Andric                     Instruction MOVZInst, Instruction XORiOp> {
90*0b57cec5SDimitry Andric  def : MipsPat<
91*0b57cec5SDimitry Andric            (select (i32 (seteq CRC:$lhs, immZExt16:$uimm16)), DRC:$T, DRC:$F),
92*0b57cec5SDimitry Andric            (MOVZInst DRC:$T, (XORiOp CRC:$lhs, immZExt16:$uimm16), DRC:$F)>;
93*0b57cec5SDimitry Andric}
94*0b57cec5SDimitry Andric
95*0b57cec5SDimitry Andricmulticlass MovnPats<RegisterClass CRC, RegisterClass DRC, Instruction MOVNInst,
96*0b57cec5SDimitry Andric                    Instruction XOROp> {
97*0b57cec5SDimitry Andric  def : MipsPat<(select (i32 (setne CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F),
98*0b57cec5SDimitry Andric                (MOVNInst DRC:$T, (XOROp CRC:$lhs, CRC:$rhs), DRC:$F)>;
99*0b57cec5SDimitry Andric  def : MipsPat<(select CRC:$cond, DRC:$T, DRC:$F),
100*0b57cec5SDimitry Andric                (MOVNInst DRC:$T, CRC:$cond, DRC:$F)>;
101*0b57cec5SDimitry Andric  def : MipsPat<(select (i32 (setne CRC:$lhs, 0)),DRC:$T, DRC:$F),
102*0b57cec5SDimitry Andric                (MOVNInst DRC:$T, CRC:$lhs, DRC:$F)>;
103*0b57cec5SDimitry Andric}
104*0b57cec5SDimitry Andric
105*0b57cec5SDimitry Andric// Instantiation of instructions.
106*0b57cec5SDimitry Andriclet AdditionalPredicates = [NotInMicroMips] in {
107*0b57cec5SDimitry Andric  def MOVZ_I_I : MMRel, CMov_I_I_FT<"movz", GPR32Opnd, GPR32Opnd, II_MOVZ>,
108*0b57cec5SDimitry Andric                 ADD_FM<0, 0xa>, INSN_MIPS4_32_NOT_32R6_64R6;
109*0b57cec5SDimitry Andric
110*0b57cec5SDimitry Andric  let isCodeGenOnly = 1 in {
111*0b57cec5SDimitry Andric    def MOVZ_I_I64   : CMov_I_I_FT<"movz", GPR32Opnd, GPR64Opnd, II_MOVZ>,
112*0b57cec5SDimitry Andric                       ADD_FM<0, 0xa>, INSN_MIPS4_32_NOT_32R6_64R6, GPR_64;
113*0b57cec5SDimitry Andric    def MOVZ_I64_I   : CMov_I_I_FT<"movz", GPR64Opnd, GPR32Opnd, II_MOVZ>,
114*0b57cec5SDimitry Andric                       ADD_FM<0, 0xa>, INSN_MIPS4_32_NOT_32R6_64R6, GPR_64;
115*0b57cec5SDimitry Andric    def MOVZ_I64_I64 : CMov_I_I_FT<"movz", GPR64Opnd, GPR64Opnd, II_MOVZ>,
116*0b57cec5SDimitry Andric                       ADD_FM<0, 0xa>, INSN_MIPS4_32_NOT_32R6_64R6, GPR_64;
117*0b57cec5SDimitry Andric  }
118*0b57cec5SDimitry Andric
119*0b57cec5SDimitry Andric  def MOVN_I_I       : MMRel, CMov_I_I_FT<"movn", GPR32Opnd, GPR32Opnd, II_MOVN>,
120*0b57cec5SDimitry Andric                       ADD_FM<0, 0xb>, INSN_MIPS4_32_NOT_32R6_64R6;
121*0b57cec5SDimitry Andric
122*0b57cec5SDimitry Andric  let isCodeGenOnly = 1 in {
123*0b57cec5SDimitry Andric    def MOVN_I_I64   : CMov_I_I_FT<"movn", GPR32Opnd, GPR64Opnd, II_MOVN>,
124*0b57cec5SDimitry Andric                       ADD_FM<0, 0xb>, INSN_MIPS4_32_NOT_32R6_64R6, GPR_64;
125*0b57cec5SDimitry Andric    def MOVN_I64_I   : CMov_I_I_FT<"movn", GPR64Opnd, GPR32Opnd, II_MOVN>,
126*0b57cec5SDimitry Andric                       ADD_FM<0, 0xb>, INSN_MIPS4_32_NOT_32R6_64R6, GPR_64;
127*0b57cec5SDimitry Andric    def MOVN_I64_I64 : CMov_I_I_FT<"movn", GPR64Opnd, GPR64Opnd, II_MOVN>,
128*0b57cec5SDimitry Andric                       ADD_FM<0, 0xb>, INSN_MIPS4_32_NOT_32R6_64R6, GPR_64;
129*0b57cec5SDimitry Andric  }
130*0b57cec5SDimitry Andric  def MOVZ_I_S : MMRel, CMov_I_F_FT<"movz.s", GPR32Opnd, FGR32Opnd, II_MOVZ_S>,
131*0b57cec5SDimitry Andric                 CMov_I_F_FM<18, 16>, INSN_MIPS4_32_NOT_32R6_64R6;
132*0b57cec5SDimitry Andric
133*0b57cec5SDimitry Andric  let isCodeGenOnly = 1 in
134*0b57cec5SDimitry Andric  def MOVZ_I64_S : CMov_I_F_FT<"movz.s", GPR64Opnd, FGR32Opnd, II_MOVZ_S>,
135*0b57cec5SDimitry Andric                   CMov_I_F_FM<18, 16>, INSN_MIPS4_32_NOT_32R6_64R6, GPR_64;
136*0b57cec5SDimitry Andric
137*0b57cec5SDimitry Andric  def MOVN_I_S : MMRel, CMov_I_F_FT<"movn.s", GPR32Opnd, FGR32Opnd, II_MOVN_S>,
138*0b57cec5SDimitry Andric                 CMov_I_F_FM<19, 16>, INSN_MIPS4_32_NOT_32R6_64R6;
139*0b57cec5SDimitry Andric
140*0b57cec5SDimitry Andric  let isCodeGenOnly = 1 in
141*0b57cec5SDimitry Andric  def MOVN_I64_S : CMov_I_F_FT<"movn.s", GPR64Opnd, FGR32Opnd, II_MOVN_S>,
142*0b57cec5SDimitry Andric                   CMov_I_F_FM<19, 16>, INSN_MIPS4_32_NOT_32R6_64R6, GPR_64;
143*0b57cec5SDimitry Andric
144*0b57cec5SDimitry Andric  def MOVZ_I_D32 : MMRel, CMov_I_F_FT<"movz.d", GPR32Opnd, AFGR64Opnd,
145*0b57cec5SDimitry Andric                                      II_MOVZ_D>, CMov_I_F_FM<18, 17>,
146*0b57cec5SDimitry Andric                   INSN_MIPS4_32_NOT_32R6_64R6, FGR_32;
147*0b57cec5SDimitry Andric  def MOVN_I_D32 : MMRel, CMov_I_F_FT<"movn.d", GPR32Opnd, AFGR64Opnd,
148*0b57cec5SDimitry Andric                                      II_MOVN_D>, CMov_I_F_FM<19, 17>,
149*0b57cec5SDimitry Andric                   INSN_MIPS4_32_NOT_32R6_64R6, FGR_32;
150*0b57cec5SDimitry Andric
151*0b57cec5SDimitry Andric  let DecoderNamespace = "MipsFP64" in {
152*0b57cec5SDimitry Andric    def MOVZ_I_D64 : CMov_I_F_FT<"movz.d", GPR32Opnd, FGR64Opnd, II_MOVZ_D>,
153*0b57cec5SDimitry Andric                     CMov_I_F_FM<18, 17>, INSN_MIPS4_32_NOT_32R6_64R6, FGR_64;
154*0b57cec5SDimitry Andric    def MOVN_I_D64 : CMov_I_F_FT<"movn.d", GPR32Opnd, FGR64Opnd, II_MOVN_D>,
155*0b57cec5SDimitry Andric                     CMov_I_F_FM<19, 17>, INSN_MIPS4_32_NOT_32R6_64R6, FGR_64;
156*0b57cec5SDimitry Andric    let isCodeGenOnly = 1 in {
157*0b57cec5SDimitry Andric      def MOVZ_I64_D64 : CMov_I_F_FT<"movz.d", GPR64Opnd, FGR64Opnd, II_MOVZ_D>,
158*0b57cec5SDimitry Andric                         CMov_I_F_FM<18, 17>,
159*0b57cec5SDimitry Andric                         INSN_MIPS4_32_NOT_32R6_64R6, GPR_64, FGR_64;
160*0b57cec5SDimitry Andric      def MOVN_I64_D64 : CMov_I_F_FT<"movn.d", GPR64Opnd, FGR64Opnd, II_MOVN_D>,
161*0b57cec5SDimitry Andric                         CMov_I_F_FM<19, 17>,
162*0b57cec5SDimitry Andric                         INSN_MIPS4_32_NOT_32R6_64R6, GPR_64, FGR_64;
163*0b57cec5SDimitry Andric    }
164*0b57cec5SDimitry Andric  }
165*0b57cec5SDimitry Andric
166*0b57cec5SDimitry Andric  def MOVT_I : MMRel, CMov_F_I_FT<"movt", GPR32Opnd, II_MOVT, MipsCMovFP_T>,
167*0b57cec5SDimitry Andric               CMov_F_I_FM<1>, INSN_MIPS4_32_NOT_32R6_64R6;
168*0b57cec5SDimitry Andric
169*0b57cec5SDimitry Andric  let isCodeGenOnly = 1 in
170*0b57cec5SDimitry Andric  def MOVT_I64 : CMov_F_I_FT<"movt", GPR64Opnd, II_MOVT, MipsCMovFP_T>,
171*0b57cec5SDimitry Andric                 CMov_F_I_FM<1>, INSN_MIPS4_32_NOT_32R6_64R6, GPR_64;
172*0b57cec5SDimitry Andric
173*0b57cec5SDimitry Andric  def MOVF_I : MMRel, CMov_F_I_FT<"movf", GPR32Opnd, II_MOVF, MipsCMovFP_F>,
174*0b57cec5SDimitry Andric               CMov_F_I_FM<0>, INSN_MIPS4_32_NOT_32R6_64R6;
175*0b57cec5SDimitry Andric
176*0b57cec5SDimitry Andric  let isCodeGenOnly = 1 in
177*0b57cec5SDimitry Andric  def MOVF_I64 : CMov_F_I_FT<"movf", GPR64Opnd, II_MOVF, MipsCMovFP_F>,
178*0b57cec5SDimitry Andric                 CMov_F_I_FM<0>, INSN_MIPS4_32_NOT_32R6_64R6, GPR_64;
179*0b57cec5SDimitry Andric  def MOVT_S : MMRel, CMov_F_F_FT<"movt.s", FGR32Opnd, II_MOVT_S, MipsCMovFP_T>,
180*0b57cec5SDimitry Andric               CMov_F_F_FM<16, 1>, INSN_MIPS4_32_NOT_32R6_64R6;
181*0b57cec5SDimitry Andric  def MOVF_S : MMRel, CMov_F_F_FT<"movf.s", FGR32Opnd, II_MOVF_S, MipsCMovFP_F>,
182*0b57cec5SDimitry Andric               CMov_F_F_FM<16, 0>, INSN_MIPS4_32_NOT_32R6_64R6;
183*0b57cec5SDimitry Andric
184*0b57cec5SDimitry Andric  def MOVT_D32 : MMRel, CMov_F_F_FT<"movt.d", AFGR64Opnd, II_MOVT_D,
185*0b57cec5SDimitry Andric                                    MipsCMovFP_T>, CMov_F_F_FM<17, 1>,
186*0b57cec5SDimitry Andric                 INSN_MIPS4_32_NOT_32R6_64R6, FGR_32;
187*0b57cec5SDimitry Andric  def MOVF_D32 : MMRel, CMov_F_F_FT<"movf.d", AFGR64Opnd, II_MOVF_D,
188*0b57cec5SDimitry Andric                                    MipsCMovFP_F>, CMov_F_F_FM<17, 0>,
189*0b57cec5SDimitry Andric                 INSN_MIPS4_32_NOT_32R6_64R6, FGR_32;
190*0b57cec5SDimitry Andric
191*0b57cec5SDimitry Andric  let DecoderNamespace = "MipsFP64" in {
192*0b57cec5SDimitry Andric    def MOVT_D64 : CMov_F_F_FT<"movt.d", FGR64Opnd, II_MOVT_D, MipsCMovFP_T>,
193*0b57cec5SDimitry Andric                   CMov_F_F_FM<17, 1>, INSN_MIPS4_32_NOT_32R6_64R6, FGR_64;
194*0b57cec5SDimitry Andric    def MOVF_D64 : CMov_F_F_FT<"movf.d", FGR64Opnd, II_MOVF_D, MipsCMovFP_F>,
195*0b57cec5SDimitry Andric                   CMov_F_F_FM<17, 0>, INSN_MIPS4_32_NOT_32R6_64R6, FGR_64;
196*0b57cec5SDimitry Andric  }
197*0b57cec5SDimitry Andric
198*0b57cec5SDimitry Andric  // Instantiation of conditional move patterns.
199*0b57cec5SDimitry Andric  defm : MovzPats0<GPR32, GPR32, MOVZ_I_I, SLT, SLTu, SLTi, SLTiu>,
200*0b57cec5SDimitry Andric         INSN_MIPS4_32_NOT_32R6_64R6;
201*0b57cec5SDimitry Andric  defm : MovzPats1<GPR32, GPR32, MOVZ_I_I, XOR>, INSN_MIPS4_32_NOT_32R6_64R6;
202*0b57cec5SDimitry Andric  defm : MovzPats2<GPR32, GPR32, MOVZ_I_I, XORi>, INSN_MIPS4_32_NOT_32R6_64R6;
203*0b57cec5SDimitry Andric
204*0b57cec5SDimitry Andric  defm : MovzPats0<GPR32, GPR64, MOVZ_I_I64, SLT, SLTu, SLTi, SLTiu>,
205*0b57cec5SDimitry Andric         INSN_MIPS4_32_NOT_32R6_64R6, GPR_64;
206*0b57cec5SDimitry Andric  defm : MovzPats0<GPR64, GPR32, MOVZ_I_I, SLT64, SLTu64, SLTi64, SLTiu64>,
207*0b57cec5SDimitry Andric         INSN_MIPS4_32_NOT_32R6_64R6, GPR_64;
208*0b57cec5SDimitry Andric  defm : MovzPats0<GPR64, GPR64, MOVZ_I_I64, SLT64, SLTu64, SLTi64, SLTiu64>,
209*0b57cec5SDimitry Andric         INSN_MIPS4_32_NOT_32R6_64R6, GPR_64;
210*0b57cec5SDimitry Andric  defm : MovzPats1<GPR32, GPR64, MOVZ_I_I64, XOR>,
211*0b57cec5SDimitry Andric         INSN_MIPS4_32_NOT_32R6_64R6, GPR_64;
212*0b57cec5SDimitry Andric  defm : MovzPats1<GPR64, GPR32, MOVZ_I64_I, XOR64>,
213*0b57cec5SDimitry Andric         INSN_MIPS4_32_NOT_32R6_64R6, GPR_64;
214*0b57cec5SDimitry Andric  defm : MovzPats1<GPR64, GPR64, MOVZ_I64_I64, XOR64>,
215*0b57cec5SDimitry Andric         INSN_MIPS4_32_NOT_32R6_64R6, GPR_64;
216*0b57cec5SDimitry Andric  defm : MovzPats2<GPR32, GPR64, MOVZ_I_I64, XORi>,
217*0b57cec5SDimitry Andric         INSN_MIPS4_32_NOT_32R6_64R6, GPR_64;
218*0b57cec5SDimitry Andric  defm : MovzPats2<GPR64, GPR32, MOVZ_I64_I, XORi64>,
219*0b57cec5SDimitry Andric         INSN_MIPS4_32_NOT_32R6_64R6, GPR_64;
220*0b57cec5SDimitry Andric  defm : MovzPats2<GPR64, GPR64, MOVZ_I64_I64, XORi64>,
221*0b57cec5SDimitry Andric         INSN_MIPS4_32_NOT_32R6_64R6, GPR_64;
222*0b57cec5SDimitry Andric
223*0b57cec5SDimitry Andric  defm : MovnPats<GPR32, GPR32, MOVN_I_I, XOR>, INSN_MIPS4_32_NOT_32R6_64R6;
224*0b57cec5SDimitry Andric
225*0b57cec5SDimitry Andric  defm : MovnPats<GPR32, GPR64, MOVN_I_I64, XOR>, INSN_MIPS4_32_NOT_32R6_64R6,
226*0b57cec5SDimitry Andric         GPR_64;
227*0b57cec5SDimitry Andric  defm : MovnPats<GPR64, GPR32, MOVN_I64_I, XOR64>, INSN_MIPS4_32_NOT_32R6_64R6,
228*0b57cec5SDimitry Andric         GPR_64;
229*0b57cec5SDimitry Andric  defm : MovnPats<GPR64, GPR64, MOVN_I64_I64, XOR64>, INSN_MIPS4_32_NOT_32R6_64R6,
230*0b57cec5SDimitry Andric         GPR_64;
231*0b57cec5SDimitry Andric
232*0b57cec5SDimitry Andric  defm : MovzPats0<GPR32, FGR32, MOVZ_I_S, SLT, SLTu, SLTi, SLTiu>,
233*0b57cec5SDimitry Andric         INSN_MIPS4_32_NOT_32R6_64R6;
234*0b57cec5SDimitry Andric  defm : MovzPats1<GPR32, FGR32, MOVZ_I_S, XOR>, INSN_MIPS4_32_NOT_32R6_64R6;
235*0b57cec5SDimitry Andric  defm : MovnPats<GPR32, FGR32, MOVN_I_S, XOR>, INSN_MIPS4_32_NOT_32R6_64R6;
236*0b57cec5SDimitry Andric
237*0b57cec5SDimitry Andric  defm : MovzPats0<GPR64, FGR32, MOVZ_I_S, SLT64, SLTu64, SLTi64, SLTiu64>,
238*0b57cec5SDimitry Andric         INSN_MIPS4_32_NOT_32R6_64R6, GPR_64;
239*0b57cec5SDimitry Andric  defm : MovzPats1<GPR64, FGR32, MOVZ_I64_S, XOR64>, INSN_MIPS4_32_NOT_32R6_64R6,
240*0b57cec5SDimitry Andric         GPR_64;
241*0b57cec5SDimitry Andric  defm : MovnPats<GPR64, FGR32, MOVN_I64_S, XOR64>, INSN_MIPS4_32_NOT_32R6_64R6,
242*0b57cec5SDimitry Andric         GPR_64;
243*0b57cec5SDimitry Andric
244*0b57cec5SDimitry Andric  defm : MovzPats0<GPR32, AFGR64, MOVZ_I_D32, SLT, SLTu, SLTi, SLTiu>,
245*0b57cec5SDimitry Andric         INSN_MIPS4_32_NOT_32R6_64R6, FGR_32;
246*0b57cec5SDimitry Andric  defm : MovzPats1<GPR32, AFGR64, MOVZ_I_D32, XOR>, INSN_MIPS4_32_NOT_32R6_64R6,
247*0b57cec5SDimitry Andric         FGR_32;
248*0b57cec5SDimitry Andric  defm : MovnPats<GPR32, AFGR64, MOVN_I_D32, XOR>, INSN_MIPS4_32_NOT_32R6_64R6,
249*0b57cec5SDimitry Andric         FGR_32;
250*0b57cec5SDimitry Andric
251*0b57cec5SDimitry Andric  defm : MovzPats0<GPR32, FGR64, MOVZ_I_D64, SLT, SLTu, SLTi, SLTiu>,
252*0b57cec5SDimitry Andric         INSN_MIPS4_32_NOT_32R6_64R6, FGR_64;
253*0b57cec5SDimitry Andric  defm : MovzPats0<GPR64, FGR64, MOVZ_I_D64, SLT64, SLTu64, SLTi64, SLTiu64>,
254*0b57cec5SDimitry Andric         INSN_MIPS4_32_NOT_32R6_64R6, FGR_64;
255*0b57cec5SDimitry Andric  defm : MovzPats1<GPR32, FGR64, MOVZ_I_D64, XOR>, INSN_MIPS4_32_NOT_32R6_64R6,
256*0b57cec5SDimitry Andric         FGR_64;
257*0b57cec5SDimitry Andric  defm : MovzPats1<GPR64, FGR64, MOVZ_I64_D64, XOR64>,
258*0b57cec5SDimitry Andric         INSN_MIPS4_32_NOT_32R6_64R6, FGR_64;
259*0b57cec5SDimitry Andric  defm : MovnPats<GPR32, FGR64, MOVN_I_D64, XOR>, INSN_MIPS4_32_NOT_32R6_64R6,
260*0b57cec5SDimitry Andric         FGR_64;
261*0b57cec5SDimitry Andric  defm : MovnPats<GPR64, FGR64, MOVN_I64_D64, XOR64>, INSN_MIPS4_32_NOT_32R6_64R6,
262*0b57cec5SDimitry Andric         FGR_64;
263*0b57cec5SDimitry Andric}
264*0b57cec5SDimitry Andric// For targets that don't have conditional-move instructions
265*0b57cec5SDimitry Andric// we have to match SELECT nodes with pseudo instructions.
266*0b57cec5SDimitry Andriclet usesCustomInserter = 1, hasNoSchedulingInfo = 1 in {
267*0b57cec5SDimitry Andric  class Select_Pseudo<RegisterOperand RC> :
268*0b57cec5SDimitry Andric    PseudoSE<(outs RC:$dst), (ins GPR32Opnd:$cond, RC:$T, RC:$F),
269*0b57cec5SDimitry Andric            [(set RC:$dst, (select GPR32Opnd:$cond, RC:$T, RC:$F))]>,
270*0b57cec5SDimitry Andric    ISA_MIPS1_NOT_4_32;
271*0b57cec5SDimitry Andric
272*0b57cec5SDimitry Andric  class SelectFP_Pseudo_T<RegisterOperand RC> :
273*0b57cec5SDimitry Andric    PseudoSE<(outs RC:$dst), (ins FCCRegsOpnd:$cond, RC:$T, RC:$F),
274*0b57cec5SDimitry Andric             [(set RC:$dst, (MipsCMovFP_T RC:$T, FCCRegsOpnd:$cond, RC:$F))]>,
275*0b57cec5SDimitry Andric    ISA_MIPS1_NOT_4_32;
276*0b57cec5SDimitry Andric
277*0b57cec5SDimitry Andric  class SelectFP_Pseudo_F<RegisterOperand RC> :
278*0b57cec5SDimitry Andric    PseudoSE<(outs RC:$dst), (ins FCCRegsOpnd:$cond, RC:$T, RC:$F),
279*0b57cec5SDimitry Andric             [(set RC:$dst, (MipsCMovFP_F RC:$T, FCCRegsOpnd:$cond, RC:$F))]>,
280*0b57cec5SDimitry Andric    ISA_MIPS1_NOT_4_32;
281*0b57cec5SDimitry Andric}
282*0b57cec5SDimitry Andric
283*0b57cec5SDimitry Andricdef PseudoSELECT_I : Select_Pseudo<GPR32Opnd>;
284*0b57cec5SDimitry Andricdef PseudoSELECT_I64 : Select_Pseudo<GPR64Opnd>;
285*0b57cec5SDimitry Andricdef PseudoSELECT_S : Select_Pseudo<FGR32Opnd>;
286*0b57cec5SDimitry Andricdef PseudoSELECT_D32 : Select_Pseudo<AFGR64Opnd>, FGR_32;
287*0b57cec5SDimitry Andricdef PseudoSELECT_D64 : Select_Pseudo<FGR64Opnd>, FGR_64;
288*0b57cec5SDimitry Andric
289*0b57cec5SDimitry Andricdef PseudoSELECTFP_T_I : SelectFP_Pseudo_T<GPR32Opnd>;
290*0b57cec5SDimitry Andricdef PseudoSELECTFP_T_I64 : SelectFP_Pseudo_T<GPR64Opnd>;
291*0b57cec5SDimitry Andricdef PseudoSELECTFP_T_S : SelectFP_Pseudo_T<FGR32Opnd>;
292*0b57cec5SDimitry Andricdef PseudoSELECTFP_T_D32 : SelectFP_Pseudo_T<AFGR64Opnd>, FGR_32;
293*0b57cec5SDimitry Andricdef PseudoSELECTFP_T_D64 : SelectFP_Pseudo_T<FGR64Opnd>, FGR_64;
294*0b57cec5SDimitry Andric
295*0b57cec5SDimitry Andricdef PseudoSELECTFP_F_I : SelectFP_Pseudo_F<GPR32Opnd>;
296*0b57cec5SDimitry Andricdef PseudoSELECTFP_F_I64 : SelectFP_Pseudo_F<GPR64Opnd>;
297*0b57cec5SDimitry Andricdef PseudoSELECTFP_F_S : SelectFP_Pseudo_F<FGR32Opnd>;
298*0b57cec5SDimitry Andricdef PseudoSELECTFP_F_D32 : SelectFP_Pseudo_F<AFGR64Opnd>, FGR_32;
299*0b57cec5SDimitry Andricdef PseudoSELECTFP_F_D64 : SelectFP_Pseudo_F<FGR64Opnd>, FGR_64;
300*0b57cec5SDimitry Andric
301*0b57cec5SDimitry Andriclet usesCustomInserter = 1, hasNoSchedulingInfo = 1 in {
302*0b57cec5SDimitry Andricclass D_SELECT_CLASS<RegisterOperand RC> :
303*0b57cec5SDimitry Andric  PseudoSE<(outs RC:$dst1, RC:$dst2),
304*0b57cec5SDimitry Andric           (ins GPR32Opnd:$cond, RC:$a1, RC:$a2, RC:$b1, RC:$b2), []>,
305*0b57cec5SDimitry Andric  ISA_MIPS1_NOT_4_32;
306*0b57cec5SDimitry Andric}
307*0b57cec5SDimitry Andric
308*0b57cec5SDimitry Andricdef PseudoD_SELECT_I   : D_SELECT_CLASS<GPR32Opnd>;
309*0b57cec5SDimitry Andricdef PseudoD_SELECT_I64 : D_SELECT_CLASS<GPR64Opnd>;
310