xref: /freebsd/contrib/llvm-project/llvm/lib/Target/Mips/Mips64InstrInfo.td (revision 0fca6ea1d4eea4c934cfff25ac9ee8ad6fe95583)
10b57cec5SDimitry Andric//===- Mips64InstrInfo.td - Mips64 Instruction Information -*- tablegen -*-===//
20b57cec5SDimitry Andric//
30b57cec5SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric// See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric//
70b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric//
90b57cec5SDimitry Andric// This file describes Mips64 instructions.
100b57cec5SDimitry Andric//
110b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
120b57cec5SDimitry Andric
130b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
140b57cec5SDimitry Andric// Mips Operand, Complex Patterns and Transformations Definitions.
150b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
160b57cec5SDimitry Andric
170b57cec5SDimitry Andric// shamt must fit in 6 bits.
180b57cec5SDimitry Andricdef immZExt6 : ImmLeaf<i32, [{return Imm == (Imm & 0x3f);}]>;
198bcb0991SDimitry Andricdef timmZExt6 : TImmLeaf<i32, [{return Imm == (Imm & 0x3f);}]>;
200b57cec5SDimitry Andric
210b57cec5SDimitry Andric// Node immediate fits as 10-bit sign extended on target immediate.
220b57cec5SDimitry Andric// e.g. seqi, snei
230b57cec5SDimitry Andricdef immSExt10_64 : PatLeaf<(i64 imm),
240b57cec5SDimitry Andric                           [{ return isInt<10>(N->getSExtValue()); }]>;
250b57cec5SDimitry Andric
260b57cec5SDimitry Andricdef immZExt16_64 : PatLeaf<(i64 imm),
270b57cec5SDimitry Andric                           [{ return isUInt<16>(N->getZExtValue()); }]>;
280b57cec5SDimitry Andric
290b57cec5SDimitry Andricdef immZExt5_64 : ImmLeaf<i64, [{ return Imm == (Imm & 0x1f); }]>;
300b57cec5SDimitry Andric
310b57cec5SDimitry Andric// Transformation function: get log2 of low 32 bits of immediate
320b57cec5SDimitry Andricdef Log2LO : SDNodeXForm<imm, [{
330b57cec5SDimitry Andric  return getImm(N, Log2_64((unsigned) N->getZExtValue()));
340b57cec5SDimitry Andric}]>;
350b57cec5SDimitry Andric
360b57cec5SDimitry Andric// Transformation function: get log2 of high 32 bits of immediate
370b57cec5SDimitry Andricdef Log2HI : SDNodeXForm<imm, [{
380b57cec5SDimitry Andric  return getImm(N, Log2_64((unsigned) (N->getZExtValue() >> 32)));
390b57cec5SDimitry Andric}]>;
400b57cec5SDimitry Andric
410b57cec5SDimitry Andric// Predicate: True if immediate is a power of 2 and fits 32 bits
420b57cec5SDimitry Andricdef PowerOf2LO : PatLeaf<(imm), [{
430b57cec5SDimitry Andric  if (N->getValueType(0) == MVT::i64) {
440b57cec5SDimitry Andric    uint64_t Imm = N->getZExtValue();
450b57cec5SDimitry Andric    return isPowerOf2_64(Imm) && (Imm & 0xffffffff) == Imm;
460b57cec5SDimitry Andric  }
470b57cec5SDimitry Andric  else
480b57cec5SDimitry Andric    return false;
490b57cec5SDimitry Andric}]>;
500b57cec5SDimitry Andric
510b57cec5SDimitry Andric// Predicate: True if immediate is a power of 2 and exceeds 32 bits
520b57cec5SDimitry Andricdef PowerOf2HI : PatLeaf<(imm), [{
530b57cec5SDimitry Andric  if (N->getValueType(0) == MVT::i64) {
540b57cec5SDimitry Andric    uint64_t Imm = N->getZExtValue();
550b57cec5SDimitry Andric    return isPowerOf2_64(Imm) && (Imm & 0xffffffff00000000) == Imm;
560b57cec5SDimitry Andric  }
570b57cec5SDimitry Andric  else
580b57cec5SDimitry Andric    return false;
590b57cec5SDimitry Andric}]>;
600b57cec5SDimitry Andric
610b57cec5SDimitry Andricdef PowerOf2LO_i32 : PatLeaf<(imm), [{
620b57cec5SDimitry Andric  if (N->getValueType(0) == MVT::i32) {
630b57cec5SDimitry Andric    uint64_t Imm = N->getZExtValue();
640b57cec5SDimitry Andric    return isPowerOf2_32(Imm) && isUInt<32>(Imm);
650b57cec5SDimitry Andric  }
660b57cec5SDimitry Andric  else
670b57cec5SDimitry Andric    return false;
680b57cec5SDimitry Andric}]>;
690b57cec5SDimitry Andric
700b57cec5SDimitry Andricdef assertzext_lt_i32 : PatFrag<(ops node:$src), (assertzext node:$src), [{
710b57cec5SDimitry Andric  return cast<VTSDNode>(N->getOperand(1))->getVT().bitsLT(MVT::i32);
720b57cec5SDimitry Andric}]>;
730b57cec5SDimitry Andric
740b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
750b57cec5SDimitry Andric// Instructions specific format
760b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
770b57cec5SDimitry Andriclet usesCustomInserter = 1 in {
78*0fca6ea1SDimitry Andric  def ATOMIC_LOAD_ADD_I64  : Atomic2Ops<atomic_load_add_i64, GPR64>;
79*0fca6ea1SDimitry Andric  def ATOMIC_LOAD_SUB_I64  : Atomic2Ops<atomic_load_sub_i64, GPR64>;
80*0fca6ea1SDimitry Andric  def ATOMIC_LOAD_AND_I64  : Atomic2Ops<atomic_load_and_i64, GPR64>;
81*0fca6ea1SDimitry Andric  def ATOMIC_LOAD_OR_I64   : Atomic2Ops<atomic_load_or_i64, GPR64>;
82*0fca6ea1SDimitry Andric  def ATOMIC_LOAD_XOR_I64  : Atomic2Ops<atomic_load_xor_i64, GPR64>;
83*0fca6ea1SDimitry Andric  def ATOMIC_LOAD_NAND_I64 : Atomic2Ops<atomic_load_nand_i64, GPR64>;
84*0fca6ea1SDimitry Andric  def ATOMIC_SWAP_I64      : Atomic2Ops<atomic_swap_i64, GPR64>;
85*0fca6ea1SDimitry Andric  def ATOMIC_CMP_SWAP_I64  : AtomicCmpSwap<atomic_cmp_swap_i64, GPR64>;
86*0fca6ea1SDimitry Andric  def ATOMIC_LOAD_MIN_I64  : Atomic2Ops<atomic_load_min_i64, GPR64>;
87*0fca6ea1SDimitry Andric  def ATOMIC_LOAD_MAX_I64  : Atomic2Ops<atomic_load_max_i64, GPR64>;
88*0fca6ea1SDimitry Andric  def ATOMIC_LOAD_UMIN_I64 : Atomic2Ops<atomic_load_umin_i64, GPR64>;
89*0fca6ea1SDimitry Andric  def ATOMIC_LOAD_UMAX_I64 : Atomic2Ops<atomic_load_umax_i64, GPR64>;
900b57cec5SDimitry Andric}
910b57cec5SDimitry Andric
920b57cec5SDimitry Andricdef ATOMIC_LOAD_ADD_I64_POSTRA  : Atomic2OpsPostRA<GPR64>;
930b57cec5SDimitry Andricdef ATOMIC_LOAD_SUB_I64_POSTRA  : Atomic2OpsPostRA<GPR64>;
940b57cec5SDimitry Andricdef ATOMIC_LOAD_AND_I64_POSTRA  : Atomic2OpsPostRA<GPR64>;
950b57cec5SDimitry Andricdef ATOMIC_LOAD_OR_I64_POSTRA   : Atomic2OpsPostRA<GPR64>;
960b57cec5SDimitry Andricdef ATOMIC_LOAD_XOR_I64_POSTRA  : Atomic2OpsPostRA<GPR64>;
970b57cec5SDimitry Andricdef ATOMIC_LOAD_NAND_I64_POSTRA : Atomic2OpsPostRA<GPR64>;
980b57cec5SDimitry Andric
990b57cec5SDimitry Andricdef ATOMIC_SWAP_I64_POSTRA      : Atomic2OpsPostRA<GPR64>;
1000b57cec5SDimitry Andric
1010b57cec5SDimitry Andricdef ATOMIC_CMP_SWAP_I64_POSTRA  : AtomicCmpSwapPostRA<GPR64>;
1020b57cec5SDimitry Andric
103480093f4SDimitry Andricdef ATOMIC_LOAD_MIN_I64_POSTRA  : Atomic2OpsPostRA<GPR64>;
104480093f4SDimitry Andricdef ATOMIC_LOAD_MAX_I64_POSTRA  : Atomic2OpsPostRA<GPR64>;
105480093f4SDimitry Andricdef ATOMIC_LOAD_UMIN_I64_POSTRA : Atomic2OpsPostRA<GPR64>;
106480093f4SDimitry Andricdef ATOMIC_LOAD_UMAX_I64_POSTRA : Atomic2OpsPostRA<GPR64>;
107480093f4SDimitry Andric
1080b57cec5SDimitry Andric/// Pseudo instructions for loading and storing accumulator registers.
1090b57cec5SDimitry Andriclet isPseudo = 1, isCodeGenOnly = 1, hasNoSchedulingInfo = 1 in {
1100b57cec5SDimitry Andric  def LOAD_ACC128  : Load<"", ACC128>;
1110b57cec5SDimitry Andric  def STORE_ACC128 : Store<"", ACC128>;
1120b57cec5SDimitry Andric}
1130b57cec5SDimitry Andric
1140b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
1150b57cec5SDimitry Andric// Instruction definition
1160b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
1170b57cec5SDimitry Andriclet DecoderNamespace = "Mips64" in {
1180b57cec5SDimitry Andric/// Arithmetic Instructions (ALU Immediate)
1190b57cec5SDimitry Andricdef DADDi   : ArithLogicI<"daddi", simm16_64, GPR64Opnd, II_DADDI>,
1200b57cec5SDimitry Andric              ADDI_FM<0x18>, ISA_MIPS3_NOT_32R6_64R6;
1210b57cec5SDimitry Andriclet AdditionalPredicates = [NotInMicroMips] in {
1220b57cec5SDimitry Andric  def DADDiu : ArithLogicI<"daddiu", simm16_64, GPR64Opnd, II_DADDIU,
1230b57cec5SDimitry Andric                           immSExt16, add>,
1240b57cec5SDimitry Andric               ADDI_FM<0x19>, IsAsCheapAsAMove, ISA_MIPS3;
1250b57cec5SDimitry Andric}
1260b57cec5SDimitry Andric
1270b57cec5SDimitry Andriclet isCodeGenOnly = 1 in {
1280b57cec5SDimitry Andricdef SLTi64  : SetCC_I<"slti", setlt, simm16_64, immSExt16, GPR64Opnd>,
1290b57cec5SDimitry Andric              SLTI_FM<0xa>, GPR_64;
1300b57cec5SDimitry Andricdef SLTiu64 : SetCC_I<"sltiu", setult, simm16_64, immSExt16, GPR64Opnd>,
1310b57cec5SDimitry Andric              SLTI_FM<0xb>, GPR_64;
1320b57cec5SDimitry Andricdef ANDi64 : ArithLogicI<"andi", uimm16_64, GPR64Opnd, II_AND, immZExt16, and>,
1330b57cec5SDimitry Andric             ADDI_FM<0xc>, GPR_64;
1340b57cec5SDimitry Andricdef ORi64   : ArithLogicI<"ori", uimm16_64, GPR64Opnd, II_OR, immZExt16, or>,
1350b57cec5SDimitry Andric              ADDI_FM<0xd>, GPR_64;
1360b57cec5SDimitry Andricdef XORi64  : ArithLogicI<"xori", uimm16_64, GPR64Opnd, II_XOR, immZExt16, xor>,
1370b57cec5SDimitry Andric              ADDI_FM<0xe>, GPR_64;
1380b57cec5SDimitry Andricdef LUi64   : LoadUpper<"lui", GPR64Opnd, uimm16_64_relaxed>, LUI_FM, GPR_64;
1390b57cec5SDimitry Andric}
1400b57cec5SDimitry Andric
1410b57cec5SDimitry Andric/// Arithmetic Instructions (3-Operand, R-Type)
1420b57cec5SDimitry Andriclet AdditionalPredicates = [NotInMicroMips] in {
1430b57cec5SDimitry Andric  def DADD   : ArithLogicR<"dadd", GPR64Opnd, 1, II_DADD>, ADD_FM<0, 0x2c>,
1440b57cec5SDimitry Andric               ISA_MIPS3;
1450b57cec5SDimitry Andric  def DADDu  : ArithLogicR<"daddu", GPR64Opnd, 1, II_DADDU, add>,
1460b57cec5SDimitry Andric               ADD_FM<0, 0x2d>, ISA_MIPS3;
1470b57cec5SDimitry Andric  def DSUBu  : ArithLogicR<"dsubu", GPR64Opnd, 0, II_DSUBU, sub>,
1480b57cec5SDimitry Andric               ADD_FM<0, 0x2f>, ISA_MIPS3;
1490b57cec5SDimitry Andric  def DSUB   : ArithLogicR<"dsub", GPR64Opnd, 0, II_DSUB>, ADD_FM<0, 0x2e>,
1500b57cec5SDimitry Andric               ISA_MIPS3;
1510b57cec5SDimitry Andric}
1520b57cec5SDimitry Andric
1530b57cec5SDimitry Andriclet isCodeGenOnly = 1 in {
1540b57cec5SDimitry Andricdef SLT64  : SetCC_R<"slt", setlt, GPR64Opnd>, ADD_FM<0, 0x2a>, GPR_64;
1550b57cec5SDimitry Andricdef SLTu64 : SetCC_R<"sltu", setult, GPR64Opnd>, ADD_FM<0, 0x2b>, GPR_64;
1560b57cec5SDimitry Andricdef AND64  : ArithLogicR<"and", GPR64Opnd, 1, II_AND, and>, ADD_FM<0, 0x24>,
1570b57cec5SDimitry Andric             GPR_64;
1580b57cec5SDimitry Andricdef OR64   : ArithLogicR<"or", GPR64Opnd, 1, II_OR, or>, ADD_FM<0, 0x25>,
1590b57cec5SDimitry Andric             GPR_64;
1600b57cec5SDimitry Andricdef XOR64  : ArithLogicR<"xor", GPR64Opnd, 1, II_XOR, xor>, ADD_FM<0, 0x26>,
1610b57cec5SDimitry Andric             GPR_64;
1620b57cec5SDimitry Andricdef NOR64  : LogicNOR<"nor", GPR64Opnd>, ADD_FM<0, 0x27>, GPR_64;
1630b57cec5SDimitry Andric}
1640b57cec5SDimitry Andric
1650b57cec5SDimitry Andric/// Shift Instructions
1660b57cec5SDimitry Andriclet AdditionalPredicates = [NotInMicroMips] in {
167647cbc5dSDimitry Andric  def DSLL : shift_rotate_imm<"dsll", uimm6, GPR64Opnd, II_DSLL, mshl_64,
1680b57cec5SDimitry Andric                              immZExt6>,
1690b57cec5SDimitry Andric             SRA_FM<0x38, 0>, ISA_MIPS3;
170647cbc5dSDimitry Andric  def DSRL : shift_rotate_imm<"dsrl", uimm6, GPR64Opnd, II_DSRL, msrl_64,
1710b57cec5SDimitry Andric                              immZExt6>,
1720b57cec5SDimitry Andric             SRA_FM<0x3a, 0>, ISA_MIPS3;
173647cbc5dSDimitry Andric  def DSRA : shift_rotate_imm<"dsra", uimm6, GPR64Opnd, II_DSRA, msra_64,
1740b57cec5SDimitry Andric                              immZExt6>,
1750b57cec5SDimitry Andric             SRA_FM<0x3b, 0>, ISA_MIPS3;
176647cbc5dSDimitry Andric  def DSLLV  : shift_rotate_reg<"dsllv", GPR64Opnd, II_DSLLV, mshl_64>,
1770b57cec5SDimitry Andric               SRLV_FM<0x14, 0>, ISA_MIPS3;
178647cbc5dSDimitry Andric  def DSRAV  : shift_rotate_reg<"dsrav", GPR64Opnd, II_DSRAV, msra_64>,
1790b57cec5SDimitry Andric               SRLV_FM<0x17, 0>, ISA_MIPS3;
180647cbc5dSDimitry Andric  def DSRLV  : shift_rotate_reg<"dsrlv", GPR64Opnd, II_DSRLV, msrl_64>,
1810b57cec5SDimitry Andric               SRLV_FM<0x16, 0>, ISA_MIPS3;
1820b57cec5SDimitry Andric  def DSLL32 : shift_rotate_imm<"dsll32", uimm5, GPR64Opnd, II_DSLL32>,
1830b57cec5SDimitry Andric               SRA_FM<0x3c, 0>, ISA_MIPS3;
1840b57cec5SDimitry Andric  def DSRL32 : shift_rotate_imm<"dsrl32", uimm5, GPR64Opnd, II_DSRL32>,
1850b57cec5SDimitry Andric               SRA_FM<0x3e, 0>, ISA_MIPS3;
1860b57cec5SDimitry Andric  def DSRA32 : shift_rotate_imm<"dsra32", uimm5, GPR64Opnd, II_DSRA32>,
1870b57cec5SDimitry Andric               SRA_FM<0x3f, 0>, ISA_MIPS3;
1880b57cec5SDimitry Andric
1890b57cec5SDimitry Andric// Rotate Instructions
1900b57cec5SDimitry Andric  def DROTR  : shift_rotate_imm<"drotr", uimm6, GPR64Opnd, II_DROTR, rotr,
1910b57cec5SDimitry Andric                                immZExt6>,
1920b57cec5SDimitry Andric               SRA_FM<0x3a, 1>, ISA_MIPS64R2;
1930b57cec5SDimitry Andric  def DROTRV : shift_rotate_reg<"drotrv", GPR64Opnd, II_DROTRV, rotr>,
1940b57cec5SDimitry Andric               SRLV_FM<0x16, 1>, ISA_MIPS64R2;
1950b57cec5SDimitry Andric  def DROTR32 : shift_rotate_imm<"drotr32", uimm5, GPR64Opnd, II_DROTR32>,
1960b57cec5SDimitry Andric                SRA_FM<0x3e, 1>, ISA_MIPS64R2;
1970b57cec5SDimitry Andric}
1980b57cec5SDimitry Andric
1990b57cec5SDimitry Andric/// Load and Store Instructions
2000b57cec5SDimitry Andric///  aligned
2010b57cec5SDimitry Andriclet isCodeGenOnly = 1 in {
2020b57cec5SDimitry Andricdef LB64  : Load<"lb", GPR64Opnd, sextloadi8, II_LB>, LW_FM<0x20>, GPR_64;
2030b57cec5SDimitry Andricdef LBu64 : Load<"lbu", GPR64Opnd, zextloadi8, II_LBU>, LW_FM<0x24>, GPR_64;
2040b57cec5SDimitry Andricdef LH64  : Load<"lh", GPR64Opnd, sextloadi16, II_LH>, LW_FM<0x21>, GPR_64;
2050b57cec5SDimitry Andricdef LHu64 : Load<"lhu", GPR64Opnd, zextloadi16, II_LHU>, LW_FM<0x25>, GPR_64;
2060b57cec5SDimitry Andricdef LW64  : Load<"lw", GPR64Opnd, sextloadi32, II_LW>, LW_FM<0x23>, GPR_64;
2070b57cec5SDimitry Andricdef SB64  : Store<"sb", GPR64Opnd, truncstorei8, II_SB>, LW_FM<0x28>, GPR_64;
2080b57cec5SDimitry Andricdef SH64  : Store<"sh", GPR64Opnd, truncstorei16, II_SH>, LW_FM<0x29>,
2090b57cec5SDimitry Andric            GPR_64;
2100b57cec5SDimitry Andricdef SW64  : Store<"sw", GPR64Opnd, truncstorei32, II_SW>, LW_FM<0x2b>,
2110b57cec5SDimitry Andric            GPR_64;
2120b57cec5SDimitry Andric}
2130b57cec5SDimitry Andric
2140b57cec5SDimitry Andriclet AdditionalPredicates = [NotInMicroMips] in {
2150b57cec5SDimitry Andric  def LWu : MMRel, Load<"lwu", GPR64Opnd, zextloadi32, II_LWU>,
2160b57cec5SDimitry Andric            LW_FM<0x27>, ISA_MIPS3;
2170b57cec5SDimitry Andric  def LD  : LoadMemory<"ld", GPR64Opnd, mem_simmptr, load, II_LD>,
2180b57cec5SDimitry Andric            LW_FM<0x37>, ISA_MIPS3;
2190b57cec5SDimitry Andric  def SD  : StoreMemory<"sd", GPR64Opnd, mem_simmptr, store, II_SD>,
2200b57cec5SDimitry Andric            LW_FM<0x3f>, ISA_MIPS3;
2210b57cec5SDimitry Andric}
2220b57cec5SDimitry Andric
2230b57cec5SDimitry Andric
2240b57cec5SDimitry Andric
2250b57cec5SDimitry Andric/// load/store left/right
2260b57cec5SDimitry Andriclet isCodeGenOnly = 1 in {
2270b57cec5SDimitry Andricdef LWL64 : LoadLeftRight<"lwl", MipsLWL, GPR64Opnd, II_LWL>, LW_FM<0x22>,
2280b57cec5SDimitry Andric            GPR_64;
2290b57cec5SDimitry Andricdef LWR64 : LoadLeftRight<"lwr", MipsLWR, GPR64Opnd, II_LWR>, LW_FM<0x26>,
2300b57cec5SDimitry Andric            GPR_64;
2310b57cec5SDimitry Andricdef SWL64 : StoreLeftRight<"swl", MipsSWL, GPR64Opnd, II_SWL>, LW_FM<0x2a>,
2320b57cec5SDimitry Andric            GPR_64;
2330b57cec5SDimitry Andricdef SWR64 : StoreLeftRight<"swr", MipsSWR, GPR64Opnd, II_SWR>, LW_FM<0x2e>,
2340b57cec5SDimitry Andric            GPR_64;
2350b57cec5SDimitry Andric}
2360b57cec5SDimitry Andric
2370b57cec5SDimitry Andricdef LDL   : LoadLeftRight<"ldl", MipsLDL, GPR64Opnd, II_LDL>, LW_FM<0x1a>,
2380b57cec5SDimitry Andric            ISA_MIPS3_NOT_32R6_64R6;
2390b57cec5SDimitry Andricdef LDR   : LoadLeftRight<"ldr", MipsLDR, GPR64Opnd, II_LDR>, LW_FM<0x1b>,
2400b57cec5SDimitry Andric            ISA_MIPS3_NOT_32R6_64R6;
2410b57cec5SDimitry Andricdef SDL   : StoreLeftRight<"sdl", MipsSDL, GPR64Opnd, II_SDL>, LW_FM<0x2c>,
2420b57cec5SDimitry Andric            ISA_MIPS3_NOT_32R6_64R6;
2430b57cec5SDimitry Andricdef SDR   : StoreLeftRight<"sdr", MipsSDR, GPR64Opnd, II_SDR>, LW_FM<0x2d>,
2440b57cec5SDimitry Andric            ISA_MIPS3_NOT_32R6_64R6;
2450b57cec5SDimitry Andric
2460b57cec5SDimitry Andric/// Load-linked, Store-conditional
2470b57cec5SDimitry Andriclet AdditionalPredicates = [NotInMicroMips] in {
2480b57cec5SDimitry Andric  def LLD : LLBase<"lld", GPR64Opnd, mem_simmptr>, LW_FM<0x34>,
2490b57cec5SDimitry Andric            ISA_MIPS3_NOT_32R6_64R6;
2500b57cec5SDimitry Andric}
2510b57cec5SDimitry Andricdef SCD : SCBase<"scd", GPR64Opnd>, LW_FM<0x3c>, ISA_MIPS3_NOT_32R6_64R6;
2520b57cec5SDimitry Andric
2530b57cec5SDimitry Andriclet AdditionalPredicates = [NotInMicroMips],
2540b57cec5SDimitry Andric    DecoderNamespace = "Mips32_64_PTR64" in {
2550b57cec5SDimitry Andricdef LL64 : LLBase<"ll", GPR32Opnd>, LW_FM<0x30>, PTR_64,
2560b57cec5SDimitry Andric           ISA_MIPS2_NOT_32R6_64R6;
2570b57cec5SDimitry Andricdef SC64 : SCBase<"sc", GPR32Opnd>, LW_FM<0x38>, PTR_64,
2580b57cec5SDimitry Andric           ISA_MIPS2_NOT_32R6_64R6;
2590b57cec5SDimitry Andricdef JR64   : IndirectBranch<"jr", GPR64Opnd>, MTLO_FM<8>, PTR_64;
2600b57cec5SDimitry Andric}
2610b57cec5SDimitry Andric
2620b57cec5SDimitry Andricdef JALR64 : JumpLinkReg<"jalr", GPR64Opnd>, JALR_FM, PTR_64;
2630b57cec5SDimitry Andric
2640b57cec5SDimitry Andric/// Jump and Branch Instructions
2650b57cec5SDimitry Andriclet isCodeGenOnly = 1 in {
2660b57cec5SDimitry Andric  def BEQ64  : CBranch<"beq", brtarget, seteq, GPR64Opnd>, BEQ_FM<4>,
2670b57cec5SDimitry Andric               GPR_64;
2680b57cec5SDimitry Andric  def BNE64  : CBranch<"bne", brtarget, setne, GPR64Opnd>, BEQ_FM<5>,
2690b57cec5SDimitry Andric               GPR_64;
2700b57cec5SDimitry Andric  def BGEZ64 : CBranchZero<"bgez", brtarget, setge, GPR64Opnd>, BGEZ_FM<1, 1>,
2710b57cec5SDimitry Andric               GPR_64;
2720b57cec5SDimitry Andric  def BGTZ64 : CBranchZero<"bgtz", brtarget, setgt, GPR64Opnd>, BGEZ_FM<7, 0>,
2730b57cec5SDimitry Andric               GPR_64;
2740b57cec5SDimitry Andric  def BLEZ64 : CBranchZero<"blez", brtarget, setle, GPR64Opnd>, BGEZ_FM<6, 0>,
2750b57cec5SDimitry Andric               GPR_64;
2760b57cec5SDimitry Andric  def BLTZ64 : CBranchZero<"bltz", brtarget, setlt, GPR64Opnd>, BGEZ_FM<1, 0>,
2770b57cec5SDimitry Andric               GPR_64;
2780b57cec5SDimitry Andric  let AdditionalPredicates = [NoIndirectJumpGuards] in
2790b57cec5SDimitry Andric    def JALR64Pseudo : JumpLinkRegPseudo<GPR64Opnd, JALR, RA, GPR32Opnd>,
2800b57cec5SDimitry Andric                       PTR_64;
2810b57cec5SDimitry Andric}
2820b57cec5SDimitry Andriclet AdditionalPredicates = [NotInMicroMips],
2830b57cec5SDimitry Andric    DecoderNamespace = "Mips64" in {
2840b57cec5SDimitry Andric  def JR_HB64 : JR_HB_DESC<GPR64Opnd>, JR_HB_ENC, ISA_MIPS64_NOT_64R6;
2850b57cec5SDimitry Andric  def JALR_HB64 : JALR_HB_DESC<GPR64Opnd>, JALR_HB_ENC, ISA_MIPS64R2;
2860b57cec5SDimitry Andric}
2870b57cec5SDimitry Andricdef PseudoReturn64 : PseudoReturnBase<GPR64Opnd>, GPR_64;
2880b57cec5SDimitry Andric
2890b57cec5SDimitry Andriclet AdditionalPredicates = [NotInMips16Mode, NotInMicroMips,
2900b57cec5SDimitry Andric                            NoIndirectJumpGuards] in {
2910b57cec5SDimitry Andric  def TAILCALLREG64 : TailCallReg<JR64, GPR64Opnd>, ISA_MIPS3_NOT_32R6_64R6,
2920b57cec5SDimitry Andric                      PTR_64;
2930b57cec5SDimitry Andric  def PseudoIndirectBranch64 : PseudoIndirectBranchBase<JR64, GPR64Opnd>,
2940b57cec5SDimitry Andric                               ISA_MIPS3_NOT_32R6_64R6;
2950b57cec5SDimitry Andric}
2960b57cec5SDimitry Andric
2970b57cec5SDimitry Andriclet AdditionalPredicates = [NotInMips16Mode, NotInMicroMips,
2980b57cec5SDimitry Andric                            UseIndirectJumpsHazard] in {
2990b57cec5SDimitry Andric  def TAILCALLREGHB64 : TailCallReg<JR_HB64, GPR64Opnd>,
3000b57cec5SDimitry Andric                        ISA_MIPS32R2_NOT_32R6_64R6, PTR_64;
3010b57cec5SDimitry Andric  def PseudoIndirectHazardBranch64 : PseudoIndirectBranchBase<JR_HB64,
3020b57cec5SDimitry Andric                                                              GPR64Opnd>,
3030b57cec5SDimitry Andric                                     ISA_MIPS32R2_NOT_32R6_64R6, PTR_64;
3040b57cec5SDimitry Andric}
3050b57cec5SDimitry Andric
3060b57cec5SDimitry Andric/// Multiply and Divide Instructions.
3070b57cec5SDimitry Andriclet AdditionalPredicates = [NotInMicroMips] in {
3080b57cec5SDimitry Andric  def DMULT  : Mult<"dmult", II_DMULT, GPR64Opnd, [HI0_64, LO0_64]>,
3090b57cec5SDimitry Andric               MULT_FM<0, 0x1c>, ISA_MIPS3_NOT_32R6_64R6;
3100b57cec5SDimitry Andric  def DMULTu : Mult<"dmultu", II_DMULTU, GPR64Opnd, [HI0_64, LO0_64]>,
3110b57cec5SDimitry Andric               MULT_FM<0, 0x1d>, ISA_MIPS3_NOT_32R6_64R6;
3120b57cec5SDimitry Andric}
3130b57cec5SDimitry Andricdef PseudoDMULT  : MultDivPseudo<DMULT, ACC128, GPR64Opnd, MipsMult,
3140b57cec5SDimitry Andric                                 II_DMULT>, ISA_MIPS3_NOT_32R6_64R6;
3150b57cec5SDimitry Andricdef PseudoDMULTu : MultDivPseudo<DMULTu, ACC128, GPR64Opnd, MipsMultu,
3160b57cec5SDimitry Andric                                 II_DMULTU>, ISA_MIPS3_NOT_32R6_64R6;
3170b57cec5SDimitry Andriclet AdditionalPredicates = [NotInMicroMips] in {
3180b57cec5SDimitry Andric  def DSDIV : Div<"ddiv", II_DDIV, GPR64Opnd, [HI0_64, LO0_64]>,
3190b57cec5SDimitry Andric              MULT_FM<0, 0x1e>, ISA_MIPS3_NOT_32R6_64R6;
3200b57cec5SDimitry Andric  def DUDIV : Div<"ddivu", II_DDIVU, GPR64Opnd, [HI0_64, LO0_64]>,
3210b57cec5SDimitry Andric              MULT_FM<0, 0x1f>, ISA_MIPS3_NOT_32R6_64R6;
3220b57cec5SDimitry Andric}
3230b57cec5SDimitry Andricdef PseudoDSDIV : MultDivPseudo<DSDIV, ACC128, GPR64Opnd, MipsDivRem,
3240b57cec5SDimitry Andric                                II_DDIV, 0, 1, 1>, ISA_MIPS3_NOT_32R6_64R6;
3250b57cec5SDimitry Andricdef PseudoDUDIV : MultDivPseudo<DUDIV, ACC128, GPR64Opnd, MipsDivRemU,
3260b57cec5SDimitry Andric                                II_DDIVU, 0, 1, 1>, ISA_MIPS3_NOT_32R6_64R6;
3270b57cec5SDimitry Andric
3280b57cec5SDimitry Andriclet isCodeGenOnly = 1 in {
3290b57cec5SDimitry Andricdef MTHI64 : MoveToLOHI<"mthi", GPR64Opnd, [HI0_64]>, MTLO_FM<0x11>,
3300b57cec5SDimitry Andric             ISA_MIPS3_NOT_32R6_64R6;
3310b57cec5SDimitry Andricdef MTLO64 : MoveToLOHI<"mtlo", GPR64Opnd, [LO0_64]>, MTLO_FM<0x13>,
3320b57cec5SDimitry Andric             ISA_MIPS3_NOT_32R6_64R6;
3330b57cec5SDimitry Andricdef MFHI64 : MoveFromLOHI<"mfhi", GPR64Opnd, AC0_64>, MFLO_FM<0x10>,
3340b57cec5SDimitry Andric             ISA_MIPS3_NOT_32R6_64R6;
3350b57cec5SDimitry Andricdef MFLO64 : MoveFromLOHI<"mflo", GPR64Opnd, AC0_64>, MFLO_FM<0x12>,
3360b57cec5SDimitry Andric             ISA_MIPS3_NOT_32R6_64R6;
3370b57cec5SDimitry Andricdef PseudoMFHI64 : PseudoMFLOHI<GPR64, ACC128, MipsMFHI>,
3380b57cec5SDimitry Andric                   ISA_MIPS3_NOT_32R6_64R6;
3390b57cec5SDimitry Andricdef PseudoMFLO64 : PseudoMFLOHI<GPR64, ACC128, MipsMFLO>,
3400b57cec5SDimitry Andric                   ISA_MIPS3_NOT_32R6_64R6;
3410b57cec5SDimitry Andricdef PseudoMTLOHI64 : PseudoMTLOHI<ACC128, GPR64>, ISA_MIPS3_NOT_32R6_64R6;
3420b57cec5SDimitry Andric
3430b57cec5SDimitry Andric/// Sign Ext In Register Instructions.
3440b57cec5SDimitry Andricdef SEB64 : SignExtInReg<"seb", i8, GPR64Opnd, II_SEB>, SEB_FM<0x10, 0x20>,
3450b57cec5SDimitry Andric            ISA_MIPS32R2, GPR_64;
3460b57cec5SDimitry Andricdef SEH64 : SignExtInReg<"seh", i16, GPR64Opnd, II_SEH>, SEB_FM<0x18, 0x20>,
3470b57cec5SDimitry Andric            ISA_MIPS32R2, GPR_64;
3480b57cec5SDimitry Andric}
3490b57cec5SDimitry Andric
3500b57cec5SDimitry Andric/// Count Leading
3510b57cec5SDimitry Andriclet AdditionalPredicates = [NotInMicroMips] in {
3520b57cec5SDimitry Andric  def DCLZ : CountLeading0<"dclz", GPR64Opnd, II_DCLZ>, CLO_FM<0x24>,
3530b57cec5SDimitry Andric             ISA_MIPS64_NOT_64R6, GPR_64;
3540b57cec5SDimitry Andric  def DCLO : CountLeading1<"dclo", GPR64Opnd, II_DCLO>, CLO_FM<0x25>,
3550b57cec5SDimitry Andric             ISA_MIPS64_NOT_64R6, GPR_64;
3560b57cec5SDimitry Andric
3570b57cec5SDimitry Andric/// Double Word Swap Bytes/HalfWords
3580b57cec5SDimitry Andric  def DSBH : SubwordSwap<"dsbh", GPR64Opnd, II_DSBH>, SEB_FM<2, 0x24>,
3590b57cec5SDimitry Andric             ISA_MIPS64R2;
3600b57cec5SDimitry Andric  def DSHD : SubwordSwap<"dshd", GPR64Opnd, II_DSHD>, SEB_FM<5, 0x24>,
3610b57cec5SDimitry Andric             ISA_MIPS64R2;
3620b57cec5SDimitry Andric
3630b57cec5SDimitry Andric  def LEA_ADDiu64 : EffectiveAddress<"daddiu", GPR64Opnd>, LW_FM<0x19>,
3640b57cec5SDimitry Andric                    GPR_64;
3650b57cec5SDimitry Andric}
3660b57cec5SDimitry Andric
3670b57cec5SDimitry Andriclet isCodeGenOnly = 1 in
3680b57cec5SDimitry Andricdef RDHWR64 : ReadHardware<GPR64Opnd, HWRegsOpnd>, RDHWR_FM, GPR_64;
3690b57cec5SDimitry Andric
3700b57cec5SDimitry Andriclet AdditionalPredicates = [NotInMicroMips] in {
3710b57cec5SDimitry Andric  // The 'pos + size' constraints for code generation are enforced by the
3720b57cec5SDimitry Andric  // code that lowers into MipsISD::Ext.
3730b57cec5SDimitry Andric  // For assembly parsing, we alias dextu and dextm to dext, and match by
3740b57cec5SDimitry Andric  // operand were possible then check the 'pos + size' in MipsAsmParser.
3750b57cec5SDimitry Andric  // We override the generated decoder to enforce that dext always comes out
3760b57cec5SDimitry Andric  // for dextm and dextu like binutils.
3770b57cec5SDimitry Andric  let DecoderMethod = "DecodeDEXT" in {
3780b57cec5SDimitry Andric    def DEXT : ExtBase<"dext", GPR64Opnd, uimm5_report_uimm6,
3790b57cec5SDimitry Andric                       uimm5_plus1_report_uimm6, immZExt5, immZExt5Plus1,
3800b57cec5SDimitry Andric                       MipsExt>, EXT_FM<3>, ISA_MIPS64R2;
3810b57cec5SDimitry Andric    def DEXTM : ExtBase<"dextm", GPR64Opnd, uimm5, uimm5_plus33, immZExt5,
3820b57cec5SDimitry Andric                        immZExt5Plus33, MipsExt>, EXT_FM<1>, ISA_MIPS64R2;
3830b57cec5SDimitry Andric    def DEXTU : ExtBase<"dextu", GPR64Opnd, uimm5_plus32, uimm5_plus1,
3840b57cec5SDimitry Andric                        immZExt5Plus32, immZExt5Plus1, MipsExt>, EXT_FM<2>,
3850b57cec5SDimitry Andric                        ISA_MIPS64R2;
3860b57cec5SDimitry Andric  }
3870b57cec5SDimitry Andric  // The 'pos + size' constraints for code generation are enforced by the
3880b57cec5SDimitry Andric  // code that lowers into MipsISD::Ins.
3890b57cec5SDimitry Andric  // For assembly parsing, we alias dinsu and dinsm to dins, and match by
3900b57cec5SDimitry Andric  // operand were possible then check the 'pos + size' in MipsAsmParser.
3910b57cec5SDimitry Andric  // We override the generated decoder to enforce that dins always comes out
3920b57cec5SDimitry Andric  // for dinsm and dinsu like binutils.
3930b57cec5SDimitry Andric  let DecoderMethod = "DecodeDINS" in {
3940b57cec5SDimitry Andric    def DINS  : InsBase<"dins", GPR64Opnd, uimm6, uimm5_inssize_plus1,
3950b57cec5SDimitry Andric                        immZExt5, immZExt5Plus1>, EXT_FM<7>,
3960b57cec5SDimitry Andric                ISA_MIPS64R2;
3970b57cec5SDimitry Andric    def DINSU : InsBase<"dinsu", GPR64Opnd, uimm5_plus32, uimm5_inssize_plus1,
3980b57cec5SDimitry Andric                        immZExt5Plus32, immZExt5Plus1>,
3990b57cec5SDimitry Andric                EXT_FM<6>, ISA_MIPS64R2;
4000b57cec5SDimitry Andric    def DINSM : InsBase<"dinsm", GPR64Opnd, uimm5, uimm_range_2_64,
4010b57cec5SDimitry Andric                        immZExt5, immZExtRange2To64>,
4020b57cec5SDimitry Andric                EXT_FM<5>, ISA_MIPS64R2;
4030b57cec5SDimitry Andric  }
4040b57cec5SDimitry Andric}
4050b57cec5SDimitry Andric
4060b57cec5SDimitry Andriclet isCodeGenOnly = 1, AdditionalPredicates = [NotInMicroMips] in {
407480093f4SDimitry Andric  def DEXT64_32
408480093f4SDimitry Andric      : InstSE<(outs GPR64Opnd:$rt),
409480093f4SDimitry Andric               (ins GPR32Opnd:$rs, uimm5_report_uimm6:$pos, uimm5_plus1:$size),
4100b57cec5SDimitry Andric               "dext $rt, $rs, $pos, $size", [], II_EXT, FrmR, "dext">,
4110b57cec5SDimitry Andric        EXT_FM<3>, ISA_MIPS64R2;
4120b57cec5SDimitry Andric}
4130b57cec5SDimitry Andric
4140b57cec5SDimitry Andriclet isCodeGenOnly = 1, rs = 0, shamt = 0 in {
4150b57cec5SDimitry Andric  def DSLL64_32 : FR<0x00, 0x3c, (outs GPR64:$rd), (ins GPR32:$rt),
4160b57cec5SDimitry Andric                     "dsll\t$rd, $rt, 32", [], II_DSLL>, GPR_64;
4170b57cec5SDimitry Andric  let isMoveReg = 1 in {
4180b57cec5SDimitry Andric    def SLL64_32 : FR<0x0, 0x00, (outs GPR64:$rd), (ins GPR32:$rt),
4190b57cec5SDimitry Andric                      "sll\t$rd, $rt, 0", [], II_SLL>, GPR_64;
4200b57cec5SDimitry Andric    def SLL64_64 : FR<0x0, 0x00, (outs GPR64:$rd), (ins GPR64:$rt),
4210b57cec5SDimitry Andric                      "sll\t$rd, $rt, 0", [], II_SLL>, GPR_64;
4220b57cec5SDimitry Andric  }
4230b57cec5SDimitry Andric}
4240b57cec5SDimitry Andric
4250b57cec5SDimitry Andric// We need the following pseudo instruction to avoid offset calculation for
4260b57cec5SDimitry Andric// long branches.  See the comment in file MipsLongBranch.cpp for detailed
4270b57cec5SDimitry Andric// explanation.
4280b57cec5SDimitry Andric
4290b57cec5SDimitry Andric// Expands to: lui $dst, %highest/%higher/%hi/%lo($tgt)
4300b57cec5SDimitry Andricdef LONG_BRANCH_LUi2Op_64 :
4310b57cec5SDimitry Andric    PseudoSE<(outs GPR64Opnd:$dst), (ins brtarget:$tgt), []>, GPR_64 {
4320b57cec5SDimitry Andric  bit hasNoSchedulingInfo = 1;
4330b57cec5SDimitry Andric}
4340b57cec5SDimitry Andric// Expands to: addiu $dst, %highest/%higher/%hi/%lo($tgt)
4350b57cec5SDimitry Andricdef LONG_BRANCH_DADDiu2Op :
4360b57cec5SDimitry Andric    PseudoSE<(outs GPR64Opnd:$dst), (ins GPR64Opnd:$src, brtarget:$tgt), []>,
4370b57cec5SDimitry Andric    GPR_64 {
4380b57cec5SDimitry Andric  bit hasNoSchedulingInfo = 1;
4390b57cec5SDimitry Andric}
4400b57cec5SDimitry Andric// Expands to: daddiu $dst, $src, %PART($tgt - $baltgt)
4410b57cec5SDimitry Andric// where %PART may be %hi or %lo, depending on the relocation kind
4420b57cec5SDimitry Andric// that $tgt is annotated with.
4430b57cec5SDimitry Andricdef LONG_BRANCH_DADDiu :
4440b57cec5SDimitry Andric    PseudoSE<(outs GPR64Opnd:$dst),
4450b57cec5SDimitry Andric             (ins GPR64Opnd:$src, brtarget:$tgt, brtarget:$baltgt), []>,
4460b57cec5SDimitry Andric    GPR_64 {
4470b57cec5SDimitry Andric  bit hasNoSchedulingInfo = 1;
4480b57cec5SDimitry Andric}
4490b57cec5SDimitry Andric
4500b57cec5SDimitry Andric// Cavium Octeon cnMIPS instructions
4510b57cec5SDimitry Andriclet DecoderNamespace = "CnMips",
4520b57cec5SDimitry Andric    // FIXME: The lack of HasStdEnc is probably a bug
4530b57cec5SDimitry Andric    EncodingPredicates = []<Predicate> in {
4540b57cec5SDimitry Andric
4550b57cec5SDimitry Andricclass Count1s<string opstr, RegisterOperand RO>:
4560b57cec5SDimitry Andric  InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
4570b57cec5SDimitry Andric         [(set RO:$rd, (ctpop RO:$rs))], II_POP, FrmR, opstr> {
4580b57cec5SDimitry Andric  let TwoOperandAliasConstraint = "$rd = $rs";
4590b57cec5SDimitry Andric}
4600b57cec5SDimitry Andric
4610b57cec5SDimitry Andricclass ExtsCins<string opstr, InstrItinClass itin, RegisterOperand RO,
4620b57cec5SDimitry Andric               PatFrag PosImm, SDPatternOperator Op = null_frag>:
4630b57cec5SDimitry Andric  InstSE<(outs RO:$rt), (ins RO:$rs, uimm5:$pos, uimm5:$lenm1),
4640b57cec5SDimitry Andric         !strconcat(opstr, "\t$rt, $rs, $pos, $lenm1"),
4650b57cec5SDimitry Andric         [(set RO:$rt, (Op RO:$rs, PosImm:$pos, imm:$lenm1))],
4660b57cec5SDimitry Andric         itin, FrmR, opstr> {
4670b57cec5SDimitry Andric  let TwoOperandAliasConstraint = "$rt = $rs";
4680b57cec5SDimitry Andric}
4690b57cec5SDimitry Andric
4700b57cec5SDimitry Andricclass SetCC64_R<string opstr, PatFrag cond_op> :
4710b57cec5SDimitry Andric  InstSE<(outs GPR64Opnd:$rd), (ins GPR64Opnd:$rs, GPR64Opnd:$rt),
4720b57cec5SDimitry Andric         !strconcat(opstr, "\t$rd, $rs, $rt"),
4730b57cec5SDimitry Andric         [(set GPR64Opnd:$rd, (zext (cond_op GPR64Opnd:$rs,
4740b57cec5SDimitry Andric                                             GPR64Opnd:$rt)))],
4750b57cec5SDimitry Andric         II_SEQ_SNE, FrmR, opstr> {
4760b57cec5SDimitry Andric  let TwoOperandAliasConstraint = "$rd = $rs";
4770b57cec5SDimitry Andric}
4780b57cec5SDimitry Andric
4790b57cec5SDimitry Andricclass SetCC64_I<string opstr, PatFrag cond_op>:
4800b57cec5SDimitry Andric  InstSE<(outs GPR64Opnd:$rt), (ins GPR64Opnd:$rs, simm10_64:$imm10),
4810b57cec5SDimitry Andric         !strconcat(opstr, "\t$rt, $rs, $imm10"),
4820b57cec5SDimitry Andric         [(set GPR64Opnd:$rt, (zext (cond_op GPR64Opnd:$rs,
4830b57cec5SDimitry Andric                                             immSExt10_64:$imm10)))],
4840b57cec5SDimitry Andric         II_SEQI_SNEI, FrmI, opstr> {
4850b57cec5SDimitry Andric  let TwoOperandAliasConstraint = "$rt = $rs";
4860b57cec5SDimitry Andric}
4870b57cec5SDimitry Andric
4880b57cec5SDimitry Andricclass CBranchBitNum<string opstr, DAGOperand opnd, PatFrag cond_op,
4890b57cec5SDimitry Andric                    RegisterOperand RO, Operand ImmOp, bits<64> shift = 1> :
4900b57cec5SDimitry Andric  InstSE<(outs), (ins RO:$rs, ImmOp:$p, opnd:$offset),
4910b57cec5SDimitry Andric         !strconcat(opstr, "\t$rs, $p, $offset"),
4920b57cec5SDimitry Andric         [(brcond (i32 (cond_op (and RO:$rs, (shl shift, immZExt5_64:$p)), 0)),
4930b57cec5SDimitry Andric                  bb:$offset)], II_BBIT, FrmI, opstr> {
4940b57cec5SDimitry Andric  let isBranch = 1;
4950b57cec5SDimitry Andric  let isTerminator = 1;
4960b57cec5SDimitry Andric  let hasDelaySlot = 1;
4970b57cec5SDimitry Andric  let Defs = [AT];
4980b57cec5SDimitry Andric}
4990b57cec5SDimitry Andric
5000b57cec5SDimitry Andricclass MFC2OP<string asmstr, RegisterOperand RO, InstrItinClass itin> :
5010b57cec5SDimitry Andric  InstSE<(outs RO:$rt, uimm16:$imm16), (ins),
5020b57cec5SDimitry Andric         !strconcat(asmstr, "\t$rt, $imm16"), [], itin, FrmFR>;
5030b57cec5SDimitry Andric
5040b57cec5SDimitry Andric// Unsigned Byte Add
5050b57cec5SDimitry Andricdef BADDu  : ArithLogicR<"baddu", GPR64Opnd, 1, II_BADDU>,
5060b57cec5SDimitry Andric             ADD_FM<0x1c, 0x28>, ASE_CNMIPS {
5070b57cec5SDimitry Andric  let Pattern = [(set GPR64Opnd:$rd,
5080b57cec5SDimitry Andric                      (and (add GPR64Opnd:$rs, GPR64Opnd:$rt), 255))];
5090b57cec5SDimitry Andric}
5100b57cec5SDimitry Andric
5110b57cec5SDimitry Andric// Branch on Bit Clear /+32
5120b57cec5SDimitry Andricdef BBIT0  : CBranchBitNum<"bbit0", brtarget, seteq, GPR64Opnd,
5130b57cec5SDimitry Andric                           uimm5_64_report_uimm6>, BBIT_FM<0x32>, ASE_CNMIPS;
5140b57cec5SDimitry Andricdef BBIT032: CBranchBitNum<"bbit032", brtarget, seteq, GPR64Opnd, uimm5_64,
5150b57cec5SDimitry Andric                           0x100000000>, BBIT_FM<0x36>, ASE_CNMIPS;
5160b57cec5SDimitry Andric
5170b57cec5SDimitry Andric// Branch on Bit Set /+32
5180b57cec5SDimitry Andricdef BBIT1  : CBranchBitNum<"bbit1", brtarget, setne, GPR64Opnd,
5190b57cec5SDimitry Andric                           uimm5_64_report_uimm6>, BBIT_FM<0x3a>, ASE_CNMIPS;
5200b57cec5SDimitry Andricdef BBIT132: CBranchBitNum<"bbit132", brtarget, setne, GPR64Opnd, uimm5_64,
5210b57cec5SDimitry Andric                           0x100000000>, BBIT_FM<0x3e>, ASE_CNMIPS;
5220b57cec5SDimitry Andric
5230b57cec5SDimitry Andric// Multiply Doubleword to GPR
5240b57cec5SDimitry Andricdef DMUL  : ArithLogicR<"dmul", GPR64Opnd, 1, II_DMUL, mul>,
5250b57cec5SDimitry Andric            ADD_FM<0x1c, 0x03>, ASE_CNMIPS {
5260b57cec5SDimitry Andric  let Defs = [HI0, LO0, P0, P1, P2];
5270b57cec5SDimitry Andric}
5280b57cec5SDimitry Andric
5290b57cec5SDimitry Andriclet AdditionalPredicates = [NotInMicroMips] in {
5300b57cec5SDimitry Andric  // Extract a signed bit field /+32
5310b57cec5SDimitry Andric  def EXTS  : ExtsCins<"exts", II_EXT, GPR64Opnd, immZExt5>, EXTS_FM<0x3a>,
5320b57cec5SDimitry Andric              ASE_MIPS64_CNMIPS;
5330b57cec5SDimitry Andric  def EXTS32: ExtsCins<"exts32", II_EXT, GPR64Opnd, immZExt5Plus32>,
5340b57cec5SDimitry Andric              EXTS_FM<0x3b>, ASE_MIPS64_CNMIPS;
5350b57cec5SDimitry Andric
5360b57cec5SDimitry Andric  // Clear and insert a bit field /+32
5370b57cec5SDimitry Andric  def CINS  : ExtsCins<"cins", II_INS, GPR64Opnd, immZExt5, MipsCIns>,
5380b57cec5SDimitry Andric              EXTS_FM<0x32>, ASE_MIPS64_CNMIPS;
5390b57cec5SDimitry Andric  def CINS32: ExtsCins<"cins32", II_INS, GPR64Opnd, immZExt5Plus32, MipsCIns>,
5400b57cec5SDimitry Andric              EXTS_FM<0x33>, ASE_MIPS64_CNMIPS;
5410b57cec5SDimitry Andric  let isCodeGenOnly = 1 in {
5420b57cec5SDimitry Andric    def CINS_i32 : ExtsCins<"cins", II_INS, GPR32Opnd, immZExt5, MipsCIns>,
5430b57cec5SDimitry Andric                   EXTS_FM<0x32>, ASE_MIPS64_CNMIPS;
5440b57cec5SDimitry Andric    def CINS64_32 :InstSE<(outs GPR64Opnd:$rt),
5450b57cec5SDimitry Andric                          (ins GPR32Opnd:$rs, uimm5:$pos, uimm5:$lenm1),
5460b57cec5SDimitry Andric                          "cins\t$rt, $rs, $pos, $lenm1", [], II_INS, FrmR,
5470b57cec5SDimitry Andric                          "cins">,
5480b57cec5SDimitry Andric                   EXTS_FM<0x32>, ASE_MIPS64_CNMIPS;
5490b57cec5SDimitry Andric  }
5500b57cec5SDimitry Andric}
5510b57cec5SDimitry Andric
5520b57cec5SDimitry Andric// Move to multiplier/product register
5530b57cec5SDimitry Andricdef MTM0   : MoveToLOHI<"mtm0", GPR64Opnd, [MPL0, P0, P1, P2]>, MTMR_FM<0x08>,
5540b57cec5SDimitry Andric             ASE_CNMIPS;
5550b57cec5SDimitry Andricdef MTM1   : MoveToLOHI<"mtm1", GPR64Opnd, [MPL1, P0, P1, P2]>, MTMR_FM<0x0c>,
5560b57cec5SDimitry Andric             ASE_CNMIPS;
5570b57cec5SDimitry Andricdef MTM2   : MoveToLOHI<"mtm2", GPR64Opnd, [MPL2, P0, P1, P2]>, MTMR_FM<0x0d>,
5580b57cec5SDimitry Andric             ASE_CNMIPS;
5590b57cec5SDimitry Andricdef MTP0   : MoveToLOHI<"mtp0", GPR64Opnd, [P0]>, MTMR_FM<0x09>, ASE_CNMIPS;
5600b57cec5SDimitry Andricdef MTP1   : MoveToLOHI<"mtp1", GPR64Opnd, [P1]>, MTMR_FM<0x0a>, ASE_CNMIPS;
5610b57cec5SDimitry Andricdef MTP2   : MoveToLOHI<"mtp2", GPR64Opnd, [P2]>, MTMR_FM<0x0b>, ASE_CNMIPS;
5620b57cec5SDimitry Andric
5630b57cec5SDimitry Andric// Count Ones in a Word/Doubleword
5640b57cec5SDimitry Andricdef POP   : Count1s<"pop", GPR32Opnd>, POP_FM<0x2c>, ASE_CNMIPS;
5650b57cec5SDimitry Andricdef DPOP  : Count1s<"dpop", GPR64Opnd>, POP_FM<0x2d>, ASE_CNMIPS;
5660b57cec5SDimitry Andric
5670b57cec5SDimitry Andric// Set on equal/not equal
5680b57cec5SDimitry Andricdef SEQ   : SetCC64_R<"seq", seteq>, SEQ_FM<0x2a>, ASE_CNMIPS;
5690b57cec5SDimitry Andricdef SEQi  : SetCC64_I<"seqi", seteq>, SEQI_FM<0x2e>, ASE_CNMIPS;
5700b57cec5SDimitry Andricdef SNE   : SetCC64_R<"sne", setne>, SEQ_FM<0x2b>, ASE_CNMIPS;
5710b57cec5SDimitry Andricdef SNEi  : SetCC64_I<"snei", setne>, SEQI_FM<0x2f>, ASE_CNMIPS;
5720b57cec5SDimitry Andric
5730b57cec5SDimitry Andric// 192-bit x 64-bit Unsigned Multiply and Add
5740b57cec5SDimitry Andricdef V3MULU: ArithLogicR<"v3mulu", GPR64Opnd, 0, II_DMUL>, ADD_FM<0x1c, 0x11>,
5750b57cec5SDimitry Andric            ASE_CNMIPS {
5760b57cec5SDimitry Andric  let Defs = [P0, P1, P2];
5770b57cec5SDimitry Andric}
5780b57cec5SDimitry Andric
5790b57cec5SDimitry Andric// 64-bit Unsigned Multiply and Add Move
5800b57cec5SDimitry Andricdef VMM0  : ArithLogicR<"vmm0", GPR64Opnd, 0, II_DMUL>, ADD_FM<0x1c, 0x10>,
5810b57cec5SDimitry Andric            ASE_CNMIPS {
5820b57cec5SDimitry Andric  let Defs = [MPL0, P0, P1, P2];
5830b57cec5SDimitry Andric}
5840b57cec5SDimitry Andric
5850b57cec5SDimitry Andric// 64-bit Unsigned Multiply and Add
5860b57cec5SDimitry Andricdef VMULU : ArithLogicR<"vmulu", GPR64Opnd, 0, II_DMUL>, ADD_FM<0x1c, 0x0f>,
5870b57cec5SDimitry Andric            ASE_CNMIPS {
5880b57cec5SDimitry Andric  let Defs = [MPL1, MPL2, P0, P1, P2];
5890b57cec5SDimitry Andric}
5900b57cec5SDimitry Andric
5910b57cec5SDimitry Andric// Move between CPU and coprocessor registers
5920b57cec5SDimitry Andricdef DMFC2_OCTEON : MFC2OP<"dmfc2", GPR64Opnd, II_DMFC2>, MFC2OP_FM<0x12, 1>,
5930b57cec5SDimitry Andric                   ASE_CNMIPS;
5940b57cec5SDimitry Andricdef DMTC2_OCTEON : MFC2OP<"dmtc2", GPR64Opnd, II_DMTC2>, MFC2OP_FM<0x12, 5>,
5950b57cec5SDimitry Andric                   ASE_CNMIPS;
5960b57cec5SDimitry Andric}
5970b57cec5SDimitry Andric
5980b57cec5SDimitry Andric// Cavium Octeon+ cnMIPS instructions
5990b57cec5SDimitry Andriclet DecoderNamespace = "CnMipsP",
6000b57cec5SDimitry Andric    // FIXME: The lack of HasStdEnc is probably a bug
6010b57cec5SDimitry Andric    EncodingPredicates = []<Predicate> in {
6020b57cec5SDimitry Andric
6030b57cec5SDimitry Andricclass Saa<string opstr>:
6040b57cec5SDimitry Andric  InstSE<(outs), (ins GPR64Opnd:$rt, GPR64Opnd:$rs),
6050b57cec5SDimitry Andric         !strconcat(opstr, "\t$rt, (${rs})"), [], NoItinerary, FrmR, opstr>;
6060b57cec5SDimitry Andric
6070b57cec5SDimitry Andricdef SAA  : Saa<"saa">,  SAA_FM<0x18>, ASE_CNMIPSP;
6080b57cec5SDimitry Andricdef SAAD : Saa<"saad">, SAA_FM<0x19>, ASE_CNMIPSP;
6090b57cec5SDimitry Andric
6100b57cec5SDimitry Andricdef SaaAddr  : MipsAsmPseudoInst<(outs), (ins GPR64Opnd:$rt, mem:$addr),
6110b57cec5SDimitry Andric                                 "saa\t$rt, $addr">, ASE_CNMIPSP;
6120b57cec5SDimitry Andricdef SaadAddr : MipsAsmPseudoInst<(outs), (ins GPR64Opnd:$rt, mem:$addr),
6130b57cec5SDimitry Andric                                 "saad\t$rt, $addr">, ASE_CNMIPSP;
6140b57cec5SDimitry Andric}
6150b57cec5SDimitry Andric
6160b57cec5SDimitry Andric}
6170b57cec5SDimitry Andric
6180b57cec5SDimitry Andric/// Move between CPU and coprocessor registers
6190b57cec5SDimitry Andriclet DecoderNamespace = "Mips64" in {
6200b57cec5SDimitry Andricdef DMFC0 : MFC3OP<"dmfc0", GPR64Opnd, COP0Opnd, II_DMFC0>,
6210b57cec5SDimitry Andric            MFC3OP_FM<0x10, 1, 0>, ISA_MIPS3, GPR_64;
6220b57cec5SDimitry Andricdef DMTC0 : MTC3OP<"dmtc0", COP0Opnd, GPR64Opnd, II_DMTC0>,
6230b57cec5SDimitry Andric            MFC3OP_FM<0x10, 5, 0>, ISA_MIPS3, GPR_64;
6240b57cec5SDimitry Andricdef DMFC2 : MFC3OP<"dmfc2", GPR64Opnd, COP2Opnd, II_DMFC2>,
6250b57cec5SDimitry Andric            MFC3OP_FM<0x12, 1, 0>, ISA_MIPS3, GPR_64;
6260b57cec5SDimitry Andricdef DMTC2 : MTC3OP<"dmtc2", COP2Opnd, GPR64Opnd, II_DMTC2>,
6270b57cec5SDimitry Andric            MFC3OP_FM<0x12, 5, 0>, ISA_MIPS3, GPR_64;
6280b57cec5SDimitry Andric}
6290b57cec5SDimitry Andric
6300b57cec5SDimitry Andric/// Move between CPU and guest coprocessor registers (Virtualization ASE)
6310b57cec5SDimitry Andriclet DecoderNamespace = "Mips64" in {
6320b57cec5SDimitry Andric  def DMFGC0 : MFC3OP<"dmfgc0", GPR64Opnd, COP0Opnd, II_DMFGC0>,
6330b57cec5SDimitry Andric               MFC3OP_FM<0x10, 3, 1>, ISA_MIPS64R5, ASE_VIRT;
6340b57cec5SDimitry Andric  def DMTGC0 : MTC3OP<"dmtgc0", COP0Opnd, GPR64Opnd, II_DMTGC0>,
6350b57cec5SDimitry Andric               MFC3OP_FM<0x10, 3, 3>, ISA_MIPS64R5, ASE_VIRT;
6360b57cec5SDimitry Andric}
6370b57cec5SDimitry Andric
6380b57cec5SDimitry Andriclet AdditionalPredicates = [UseIndirectJumpsHazard] in
6390b57cec5SDimitry Andric  def JALRHB64Pseudo : JumpLinkRegPseudo<GPR64Opnd, JALR_HB64, RA_64>, PTR_64;
6400b57cec5SDimitry Andric
6410b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
6420b57cec5SDimitry Andric//  Arbitrary patterns that map to one or more instructions
6430b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
6440b57cec5SDimitry Andric
6450b57cec5SDimitry Andric// Materialize i64 constants.
6460b57cec5SDimitry Andricdefm : MaterializeImms<i64, ZERO_64, DADDiu, LUi64, ORi64>, ISA_MIPS3, GPR_64;
6470b57cec5SDimitry Andric
6480b57cec5SDimitry Andricdef : MipsPat<(i64 immZExt32Low16Zero:$imm),
6490b57cec5SDimitry Andric              (DSLL (ORi64 ZERO_64, (HI16 imm:$imm)), 16)>, ISA_MIPS3, GPR_64;
6500b57cec5SDimitry Andric
6510b57cec5SDimitry Andricdef : MipsPat<(i64 immZExt32:$imm),
6520b57cec5SDimitry Andric              (ORi64 (DSLL (ORi64 ZERO_64, (HI16 imm:$imm)), 16),
6530b57cec5SDimitry Andric                     (LO16 imm:$imm))>, ISA_MIPS3, GPR_64;
6540b57cec5SDimitry Andric
6550b57cec5SDimitry Andric// extended loads
6560b57cec5SDimitry Andricdef : MipsPat<(i64 (extloadi1  addr:$src)), (LB64 addr:$src)>, ISA_MIPS3,
6570b57cec5SDimitry Andric      GPR_64;
6580b57cec5SDimitry Andricdef : MipsPat<(i64 (extloadi8  addr:$src)), (LB64 addr:$src)>, ISA_MIPS3,
6590b57cec5SDimitry Andric      GPR_64;
6600b57cec5SDimitry Andricdef : MipsPat<(i64 (extloadi16 addr:$src)), (LH64 addr:$src)>, ISA_MIPS3,
6610b57cec5SDimitry Andric      GPR_64;
6620b57cec5SDimitry Andricdef : MipsPat<(i64 (extloadi32 addr:$src)), (LW64 addr:$src)>, ISA_MIPS3,
6630b57cec5SDimitry Andric      GPR_64;
6640b57cec5SDimitry Andric
6650b57cec5SDimitry Andric// hi/lo relocs
6660b57cec5SDimitry Andriclet AdditionalPredicates = [NotInMicroMips] in
6670b57cec5SDimitry Andricdefm : MipsHiLoRelocs<LUi64, DADDiu, ZERO_64, GPR64Opnd>, ISA_MIPS3, GPR_64,
6680b57cec5SDimitry Andric       SYM_32;
6690b57cec5SDimitry Andric
6700b57cec5SDimitry Andricdef : MipsPat<(MipsGotHi tglobaladdr:$in), (LUi64 tglobaladdr:$in)>, ISA_MIPS3,
6710b57cec5SDimitry Andric      GPR_64;
6720b57cec5SDimitry Andricdef : MipsPat<(MipsGotHi texternalsym:$in), (LUi64 texternalsym:$in)>,
6730b57cec5SDimitry Andric      ISA_MIPS3, GPR_64;
6740b57cec5SDimitry Andric
6750b57cec5SDimitry Andricdef : MipsPat<(MipsTlsHi tglobaltlsaddr:$in), (LUi64 tglobaltlsaddr:$in)>,
6760b57cec5SDimitry Andric      ISA_MIPS3, GPR_64;
6770b57cec5SDimitry Andric
6780b57cec5SDimitry Andric// highest/higher/hi/lo relocs
6790b57cec5SDimitry Andriclet AdditionalPredicates = [NotInMicroMips] in {
6800b57cec5SDimitry Andric  def : MipsPat<(MipsJmpLink (i64 texternalsym:$dst)),
6810b57cec5SDimitry Andric                (JAL texternalsym:$dst)>, ISA_MIPS3, GPR_64, SYM_64;
6828bcb0991SDimitry Andric
6830b57cec5SDimitry Andric  def : MipsPat<(MipsHighest (i64 tglobaladdr:$in)),
6840b57cec5SDimitry Andric                (LUi64 tglobaladdr:$in)>, ISA_MIPS3, GPR_64, SYM_64;
6850b57cec5SDimitry Andric  def : MipsPat<(MipsHighest (i64 tblockaddress:$in)),
6860b57cec5SDimitry Andric                (LUi64 tblockaddress:$in)>, ISA_MIPS3, GPR_64, SYM_64;
6870b57cec5SDimitry Andric  def : MipsPat<(MipsHighest (i64 tjumptable:$in)),
6880b57cec5SDimitry Andric                (LUi64 tjumptable:$in)>, ISA_MIPS3, GPR_64, SYM_64;
6890b57cec5SDimitry Andric  def : MipsPat<(MipsHighest (i64 tconstpool:$in)),
6900b57cec5SDimitry Andric                (LUi64 tconstpool:$in)>, ISA_MIPS3, GPR_64, SYM_64;
6910b57cec5SDimitry Andric  def : MipsPat<(MipsHighest (i64 texternalsym:$in)),
6920b57cec5SDimitry Andric                (LUi64 texternalsym:$in)>, ISA_MIPS3, GPR_64, SYM_64;
6930b57cec5SDimitry Andric
6940b57cec5SDimitry Andric  def : MipsPat<(MipsHigher (i64 tglobaladdr:$in)),
6950b57cec5SDimitry Andric                (DADDiu ZERO_64, tglobaladdr:$in)>, ISA_MIPS3, GPR_64, SYM_64;
6960b57cec5SDimitry Andric  def : MipsPat<(MipsHigher (i64 tblockaddress:$in)),
6970b57cec5SDimitry Andric                (DADDiu ZERO_64, tblockaddress:$in)>, ISA_MIPS3, GPR_64, SYM_64;
6980b57cec5SDimitry Andric  def : MipsPat<(MipsHigher (i64 tjumptable:$in)),
6990b57cec5SDimitry Andric                (DADDiu ZERO_64, tjumptable:$in)>, ISA_MIPS3, GPR_64, SYM_64;
7000b57cec5SDimitry Andric  def : MipsPat<(MipsHigher (i64 tconstpool:$in)),
7010b57cec5SDimitry Andric                (DADDiu ZERO_64, tconstpool:$in)>, ISA_MIPS3, GPR_64, SYM_64;
7020b57cec5SDimitry Andric  def : MipsPat<(MipsHigher (i64 texternalsym:$in)),
7030b57cec5SDimitry Andric                (DADDiu ZERO_64, texternalsym:$in)>, ISA_MIPS3, GPR_64, SYM_64;
7040b57cec5SDimitry Andric
7050b57cec5SDimitry Andric  def : MipsPat<(add GPR64:$hi, (MipsHigher (i64 tglobaladdr:$lo))),
7060b57cec5SDimitry Andric                (DADDiu GPR64:$hi, tglobaladdr:$lo)>, ISA_MIPS3, GPR_64, SYM_64;
7070b57cec5SDimitry Andric  def : MipsPat<(add GPR64:$hi, (MipsHigher (i64 tblockaddress:$lo))),
7080b57cec5SDimitry Andric                (DADDiu GPR64:$hi, tblockaddress:$lo)>, ISA_MIPS3, GPR_64,
7090b57cec5SDimitry Andric                SYM_64;
7100b57cec5SDimitry Andric  def : MipsPat<(add GPR64:$hi, (MipsHigher (i64 tjumptable:$lo))),
7110b57cec5SDimitry Andric                (DADDiu GPR64:$hi, tjumptable:$lo)>, ISA_MIPS3, GPR_64, SYM_64;
7120b57cec5SDimitry Andric  def : MipsPat<(add GPR64:$hi, (MipsHigher (i64 tconstpool:$lo))),
7130b57cec5SDimitry Andric                (DADDiu GPR64:$hi, tconstpool:$lo)>, ISA_MIPS3, GPR_64, SYM_64;
714f10421e9SDimitry Andric  def : MipsPat<(add GPR64:$hi, (MipsHigher (i64 texternalsym:$lo))),
715f10421e9SDimitry Andric                (DADDiu GPR64:$hi, texternalsym:$lo)>,
716f10421e9SDimitry Andric                ISA_MIPS3, GPR_64, SYM_64;
717f10421e9SDimitry Andric
718f10421e9SDimitry Andric  def : MipsPat<(MipsHi (i64 tglobaladdr:$in)),
719f10421e9SDimitry Andric                (DADDiu ZERO_64, tglobaladdr:$in)>, ISA_MIPS3, GPR_64, SYM_64;
720f10421e9SDimitry Andric  def : MipsPat<(MipsHi (i64 tblockaddress:$in)),
721f10421e9SDimitry Andric                (DADDiu ZERO_64, tblockaddress:$in)>, ISA_MIPS3, GPR_64, SYM_64;
722f10421e9SDimitry Andric  def : MipsPat<(MipsHi (i64 tjumptable:$in)),
723f10421e9SDimitry Andric                (DADDiu ZERO_64, tjumptable:$in)>, ISA_MIPS3, GPR_64, SYM_64;
724f10421e9SDimitry Andric  def : MipsPat<(MipsHi (i64 tconstpool:$in)),
725f10421e9SDimitry Andric                (DADDiu ZERO_64, tconstpool:$in)>, ISA_MIPS3, GPR_64, SYM_64;
726f10421e9SDimitry Andric  def : MipsPat<(MipsHi (i64 texternalsym:$in)),
727f10421e9SDimitry Andric                (DADDiu ZERO_64, texternalsym:$in)>, ISA_MIPS3, GPR_64, SYM_64;
7280b57cec5SDimitry Andric
7290b57cec5SDimitry Andric  def : MipsPat<(add GPR64:$hi, (MipsHi (i64 tglobaladdr:$lo))),
7300b57cec5SDimitry Andric                (DADDiu GPR64:$hi, tglobaladdr:$lo)>, ISA_MIPS3, GPR_64, SYM_64;
7310b57cec5SDimitry Andric  def : MipsPat<(add GPR64:$hi, (MipsHi (i64 tblockaddress:$lo))),
7320b57cec5SDimitry Andric                (DADDiu GPR64:$hi, tblockaddress:$lo)>, ISA_MIPS3, GPR_64,
7330b57cec5SDimitry Andric                SYM_64;
7340b57cec5SDimitry Andric  def : MipsPat<(add GPR64:$hi, (MipsHi (i64 tjumptable:$lo))),
7350b57cec5SDimitry Andric                (DADDiu GPR64:$hi, tjumptable:$lo)>, ISA_MIPS3, GPR_64, SYM_64;
7360b57cec5SDimitry Andric  def : MipsPat<(add GPR64:$hi, (MipsHi (i64 tconstpool:$lo))),
7370b57cec5SDimitry Andric                (DADDiu GPR64:$hi, tconstpool:$lo)>, ISA_MIPS3, GPR_64, SYM_64;
738f10421e9SDimitry Andric  def : MipsPat<(add GPR64:$hi, (MipsHi (i64 texternalsym:$lo))),
739f10421e9SDimitry Andric                (DADDiu GPR64:$hi, texternalsym:$lo)>,
740f10421e9SDimitry Andric                ISA_MIPS3, GPR_64, SYM_64;
741f10421e9SDimitry Andric
742f10421e9SDimitry Andric  def : MipsPat<(MipsLo (i64 tglobaladdr:$in)),
743f10421e9SDimitry Andric                (DADDiu ZERO_64, tglobaladdr:$in)>, ISA_MIPS3, GPR_64, SYM_64;
744f10421e9SDimitry Andric  def : MipsPat<(MipsLo (i64 tblockaddress:$in)),
745f10421e9SDimitry Andric                (DADDiu ZERO_64, tblockaddress:$in)>, ISA_MIPS3, GPR_64, SYM_64;
746f10421e9SDimitry Andric  def : MipsPat<(MipsLo (i64 tjumptable:$in)),
747f10421e9SDimitry Andric                (DADDiu ZERO_64, tjumptable:$in)>, ISA_MIPS3, GPR_64, SYM_64;
748f10421e9SDimitry Andric  def : MipsPat<(MipsLo (i64 tconstpool:$in)),
749f10421e9SDimitry Andric                (DADDiu ZERO_64, tconstpool:$in)>, ISA_MIPS3, GPR_64, SYM_64;
750f10421e9SDimitry Andric  def : MipsPat<(MipsLo (i64 tglobaltlsaddr:$in)),
751f10421e9SDimitry Andric                (DADDiu ZERO_64, tglobaltlsaddr:$in)>,
752f10421e9SDimitry Andric                ISA_MIPS3, GPR_64, SYM_64;
753f10421e9SDimitry Andric  def : MipsPat<(MipsLo (i64 texternalsym:$in)),
754f10421e9SDimitry Andric                (DADDiu ZERO_64, texternalsym:$in)>, ISA_MIPS3, GPR_64, SYM_64;
7550b57cec5SDimitry Andric
7560b57cec5SDimitry Andric  def : MipsPat<(add GPR64:$hi, (MipsLo (i64 tglobaladdr:$lo))),
7570b57cec5SDimitry Andric                (DADDiu GPR64:$hi, tglobaladdr:$lo)>, ISA_MIPS3, GPR_64, SYM_64;
7580b57cec5SDimitry Andric  def : MipsPat<(add GPR64:$hi, (MipsLo (i64 tblockaddress:$lo))),
7590b57cec5SDimitry Andric                (DADDiu GPR64:$hi, tblockaddress:$lo)>, ISA_MIPS3, GPR_64,
7600b57cec5SDimitry Andric                SYM_64;
7610b57cec5SDimitry Andric  def : MipsPat<(add GPR64:$hi, (MipsLo (i64 tjumptable:$lo))),
7620b57cec5SDimitry Andric                (DADDiu GPR64:$hi, tjumptable:$lo)>, ISA_MIPS3, GPR_64, SYM_64;
7630b57cec5SDimitry Andric  def : MipsPat<(add GPR64:$hi, (MipsLo (i64 tconstpool:$lo))),
7640b57cec5SDimitry Andric                (DADDiu GPR64:$hi, tconstpool:$lo)>, ISA_MIPS3, GPR_64, SYM_64;
7650b57cec5SDimitry Andric  def : MipsPat<(add GPR64:$hi, (MipsLo (i64 tglobaltlsaddr:$lo))),
7660b57cec5SDimitry Andric                (DADDiu GPR64:$hi, tglobaltlsaddr:$lo)>, ISA_MIPS3, GPR_64,
7670b57cec5SDimitry Andric                SYM_64;
768f10421e9SDimitry Andric  def : MipsPat<(add GPR64:$hi, (MipsLo (i64 texternalsym:$lo))),
769f10421e9SDimitry Andric                (DADDiu GPR64:$hi, texternalsym:$lo)>,
770f10421e9SDimitry Andric                ISA_MIPS3, GPR_64, SYM_64;
7710b57cec5SDimitry Andric}
7720b57cec5SDimitry Andric
7730b57cec5SDimitry Andric// gp_rel relocs
7740b57cec5SDimitry Andricdef : MipsPat<(add GPR64:$gp, (MipsGPRel tglobaladdr:$in)),
7750b57cec5SDimitry Andric              (DADDiu GPR64:$gp, tglobaladdr:$in)>, ISA_MIPS3, ABI_N64;
7760b57cec5SDimitry Andricdef : MipsPat<(add GPR64:$gp, (MipsGPRel tconstpool:$in)),
7770b57cec5SDimitry Andric              (DADDiu GPR64:$gp, tconstpool:$in)>, ISA_MIPS3, ABI_N64;
7780b57cec5SDimitry Andric
7790b57cec5SDimitry Andricdef : WrapperPat<tglobaladdr, DADDiu, GPR64>, ISA_MIPS3, GPR_64;
7800b57cec5SDimitry Andricdef : WrapperPat<tconstpool, DADDiu, GPR64>, ISA_MIPS3, GPR_64;
7810b57cec5SDimitry Andricdef : WrapperPat<texternalsym, DADDiu, GPR64>, ISA_MIPS3, GPR_64;
7820b57cec5SDimitry Andricdef : WrapperPat<tblockaddress, DADDiu, GPR64>, ISA_MIPS3, GPR_64;
7830b57cec5SDimitry Andricdef : WrapperPat<tjumptable, DADDiu, GPR64>, ISA_MIPS3, GPR_64;
7840b57cec5SDimitry Andricdef : WrapperPat<tglobaltlsaddr, DADDiu, GPR64>, ISA_MIPS3, GPR_64;
7850b57cec5SDimitry Andric
7860b57cec5SDimitry Andric
7870b57cec5SDimitry Andricdefm : BrcondPats<GPR64, BEQ64, BEQ, BNE64, SLT64, SLTu64, SLTi64, SLTiu64,
7880b57cec5SDimitry Andric                  ZERO_64>, ISA_MIPS3, GPR_64;
7890b57cec5SDimitry Andricdef : MipsPat<(brcond (i32 (setlt i64:$lhs, 1)), bb:$dst),
7900b57cec5SDimitry Andric              (BLEZ64 i64:$lhs, bb:$dst)>, ISA_MIPS3, GPR_64;
7910b57cec5SDimitry Andricdef : MipsPat<(brcond (i32 (setgt i64:$lhs, -1)), bb:$dst),
7920b57cec5SDimitry Andric              (BGEZ64 i64:$lhs, bb:$dst)>, ISA_MIPS3, GPR_64;
7930b57cec5SDimitry Andric
7940b57cec5SDimitry Andric// setcc patterns
7950b57cec5SDimitry Andriclet AdditionalPredicates = [NotInMicroMips] in {
7960b57cec5SDimitry Andric  defm : SeteqPats<GPR64, SLTiu64, XOR64, SLTu64, ZERO_64>, ISA_MIPS3, GPR_64;
7970b57cec5SDimitry Andric  defm : SetlePats<GPR64, XORi, SLT64, SLTu64>, ISA_MIPS3, GPR_64;
7980b57cec5SDimitry Andric  defm : SetgtPats<GPR64, SLT64, SLTu64>, ISA_MIPS3, GPR_64;
7990b57cec5SDimitry Andric  defm : SetgePats<GPR64, XORi, SLT64, SLTu64>, ISA_MIPS3, GPR_64;
8000b57cec5SDimitry Andric  defm : SetgeImmPats<GPR64, XORi, SLTi64, SLTiu64>, ISA_MIPS3, GPR_64;
8010b57cec5SDimitry Andric}
8020b57cec5SDimitry Andric// truncate
8030b57cec5SDimitry Andricdef : MipsPat<(trunc (assertsext GPR64:$src)),
8040b57cec5SDimitry Andric              (EXTRACT_SUBREG GPR64:$src, sub_32)>, ISA_MIPS3, GPR_64;
8050b57cec5SDimitry Andric// The forward compatibility strategy employed by MIPS requires us to treat
8060b57cec5SDimitry Andric// values as being sign extended to an infinite number of bits. This allows
8070b57cec5SDimitry Andric// existing software to run without modification on any future MIPS
8080b57cec5SDimitry Andric// implementation (e.g. 128-bit, or 1024-bit). Being compatible with this
8090b57cec5SDimitry Andric// strategy requires that truncation acts as a sign-extension for values being
8100b57cec5SDimitry Andric// fed into instructions operating on 32-bit values. Such instructions have
8110b57cec5SDimitry Andric// undefined results if this is not true.
8120b57cec5SDimitry Andric// For our case, this means that we can't issue an extract_subreg for nodes
8130b57cec5SDimitry Andric// such as (trunc:i32 (assertzext:i64 X, i32)), because the sign-bit of the
8140b57cec5SDimitry Andric// lower subreg would not be replicated into the upper half.
8150b57cec5SDimitry Andricdef : MipsPat<(trunc (assertzext_lt_i32 GPR64:$src)),
8160b57cec5SDimitry Andric              (EXTRACT_SUBREG GPR64:$src, sub_32)>, ISA_MIPS3, GPR_64;
8170b57cec5SDimitry Andricdef : MipsPat<(i32 (trunc GPR64:$src)),
8180b57cec5SDimitry Andric              (SLL (EXTRACT_SUBREG GPR64:$src, sub_32), 0)>, ISA_MIPS3, GPR_64;
8190b57cec5SDimitry Andric
8200b57cec5SDimitry Andric// variable shift instructions patterns
8210b57cec5SDimitry Andricdef : MipsPat<(shl GPR64:$rt, (i32 (trunc GPR64:$rs))),
8220b57cec5SDimitry Andric              (DSLLV GPR64:$rt, (EXTRACT_SUBREG GPR64:$rs, sub_32))>,
8230b57cec5SDimitry Andric              ISA_MIPS3, GPR_64;
8240b57cec5SDimitry Andricdef : MipsPat<(srl GPR64:$rt, (i32 (trunc GPR64:$rs))),
8250b57cec5SDimitry Andric              (DSRLV GPR64:$rt, (EXTRACT_SUBREG GPR64:$rs, sub_32))>,
8260b57cec5SDimitry Andric              ISA_MIPS3, GPR_64;
8270b57cec5SDimitry Andricdef : MipsPat<(sra GPR64:$rt, (i32 (trunc GPR64:$rs))),
8280b57cec5SDimitry Andric              (DSRAV GPR64:$rt, (EXTRACT_SUBREG GPR64:$rs, sub_32))>,
8290b57cec5SDimitry Andric              ISA_MIPS3, GPR_64;
8300b57cec5SDimitry Andricdef : MipsPat<(rotr GPR64:$rt, (i32 (trunc GPR64:$rs))),
8310b57cec5SDimitry Andric              (DROTRV GPR64:$rt, (EXTRACT_SUBREG GPR64:$rs, sub_32))>,
8320b57cec5SDimitry Andric              ISA_MIPS3, GPR_64;
8330b57cec5SDimitry Andric
8340b57cec5SDimitry Andric// 32-to-64-bit extension
8350b57cec5SDimitry Andricdef : MipsPat<(i64 (anyext GPR32:$src)),
8360b57cec5SDimitry Andric              (INSERT_SUBREG (i64 (IMPLICIT_DEF)), GPR32:$src, sub_32)>,
8370b57cec5SDimitry Andric      ISA_MIPS3, GPR_64;
8380b57cec5SDimitry Andricdef : MipsPat<(i64 (zext GPR32:$src)), (DSRL (DSLL64_32 GPR32:$src), 32)>,
8390b57cec5SDimitry Andric      ISA_MIPS3, GPR_64;
8400b57cec5SDimitry Andricdef : MipsPat<(i64 (sext GPR32:$src)), (SLL64_32 GPR32:$src)>, ISA_MIPS3,
8410b57cec5SDimitry Andric      GPR_64;
8420b57cec5SDimitry Andric
8430b57cec5SDimitry Andriclet AdditionalPredicates = [NotInMicroMips] in {
8440b57cec5SDimitry Andric  def : MipsPat<(i64 (zext GPR32:$src)), (DEXT64_32 GPR32:$src, 0, 32)>,
8450b57cec5SDimitry Andric        ISA_MIPS64R2, GPR_64;
8460b57cec5SDimitry Andric  def : MipsPat<(i64 (zext (i32 (shl GPR32:$rt, immZExt5:$imm)))),
8470b57cec5SDimitry Andric                (CINS64_32 GPR32:$rt, imm:$imm, (immZExt5To31 imm:$imm))>,
8480b57cec5SDimitry Andric        ISA_MIPS64R2, GPR_64, ASE_MIPS64_CNMIPS;
8490b57cec5SDimitry Andric}
8500b57cec5SDimitry Andric
8510b57cec5SDimitry Andric// Sign extend in register
8520b57cec5SDimitry Andricdef : MipsPat<(i64 (sext_inreg GPR64:$src, i32)),
8530b57cec5SDimitry Andric              (SLL64_64 GPR64:$src)>, ISA_MIPS3, GPR_64;
8540b57cec5SDimitry Andric
8550b57cec5SDimitry Andric// bswap MipsPattern
8560b57cec5SDimitry Andricdef : MipsPat<(bswap GPR64:$rt), (DSHD (DSBH GPR64:$rt))>, ISA_MIPS64R2;
8570b57cec5SDimitry Andric
8580b57cec5SDimitry Andric// Carry pattern
8590b57cec5SDimitry Andriclet AdditionalPredicates = [NotInMicroMips] in {
8600b57cec5SDimitry Andric  def : MipsPat<(subc GPR64:$lhs, GPR64:$rhs),
8610b57cec5SDimitry Andric                (DSUBu GPR64:$lhs, GPR64:$rhs)>, ISA_MIPS3, GPR_64;
8620b57cec5SDimitry Andric  def : MipsPat<(addc GPR64:$lhs, GPR64:$rhs),
8630b57cec5SDimitry Andric                (DADDu GPR64:$lhs, GPR64:$rhs)>, ISA_MIPS3, ASE_NOT_DSP, GPR_64;
8640b57cec5SDimitry Andric  def : MipsPat<(addc GPR64:$lhs, immSExt16:$imm),
8650b57cec5SDimitry Andric                (DADDiu GPR64:$lhs, imm:$imm)>, ISA_MIPS3, ASE_NOT_DSP, GPR_64;
8660b57cec5SDimitry Andric}
8670b57cec5SDimitry Andric
8680b57cec5SDimitry Andric// Octeon bbit0/bbit1 MipsPattern
8690b57cec5SDimitry Andricdef : MipsPat<(brcond (i32 (seteq (and i64:$lhs, PowerOf2LO:$mask), 0)), bb:$dst),
8700b57cec5SDimitry Andric              (BBIT0 i64:$lhs, (Log2LO PowerOf2LO:$mask), bb:$dst)>,
8710b57cec5SDimitry Andric              ISA_MIPS64R2, ASE_MIPS64_CNMIPS;
8720b57cec5SDimitry Andricdef : MipsPat<(brcond (i32 (seteq (and i64:$lhs, PowerOf2HI:$mask), 0)), bb:$dst),
8730b57cec5SDimitry Andric              (BBIT032 i64:$lhs, (Log2HI PowerOf2HI:$mask), bb:$dst)>,
8740b57cec5SDimitry Andric              ISA_MIPS64R2, ASE_MIPS64_CNMIPS;
8750b57cec5SDimitry Andricdef : MipsPat<(brcond (i32 (setne (and i64:$lhs, PowerOf2LO:$mask), 0)), bb:$dst),
8760b57cec5SDimitry Andric              (BBIT1 i64:$lhs, (Log2LO PowerOf2LO:$mask), bb:$dst)>,
8770b57cec5SDimitry Andric              ISA_MIPS64R2, ASE_MIPS64_CNMIPS;
8780b57cec5SDimitry Andricdef : MipsPat<(brcond (i32 (setne (and i64:$lhs, PowerOf2HI:$mask), 0)), bb:$dst),
8790b57cec5SDimitry Andric              (BBIT132 i64:$lhs, (Log2HI PowerOf2HI:$mask), bb:$dst)>,
8800b57cec5SDimitry Andric              ISA_MIPS64R2, ASE_MIPS64_CNMIPS;
8810b57cec5SDimitry Andricdef : MipsPat<(brcond (i32 (seteq (and i32:$lhs, PowerOf2LO_i32:$mask), 0)), bb:$dst),
8820b57cec5SDimitry Andric              (BBIT0 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), i32:$lhs, sub_32),
8830b57cec5SDimitry Andric                     (Log2LO PowerOf2LO_i32:$mask), bb:$dst)>, ISA_MIPS64R2,
8840b57cec5SDimitry Andric      ASE_MIPS64_CNMIPS;
8850b57cec5SDimitry Andricdef : MipsPat<(brcond (i32 (setne (and i32:$lhs, PowerOf2LO_i32:$mask), 0)), bb:$dst),
8860b57cec5SDimitry Andric              (BBIT1 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), i32:$lhs, sub_32),
8870b57cec5SDimitry Andric                     (Log2LO PowerOf2LO_i32:$mask), bb:$dst)>, ISA_MIPS64R2,
8880b57cec5SDimitry Andric      ASE_MIPS64_CNMIPS;
8890b57cec5SDimitry Andric
8900b57cec5SDimitry Andric// Atomic load patterns.
8910b57cec5SDimitry Andricdef : MipsPat<(atomic_load_8 addr:$a), (LB64 addr:$a)>, ISA_MIPS3, GPR_64;
8920b57cec5SDimitry Andricdef : MipsPat<(atomic_load_16 addr:$a), (LH64 addr:$a)>, ISA_MIPS3, GPR_64;
8930b57cec5SDimitry Andricdef : MipsPat<(atomic_load_32 addr:$a), (LW64 addr:$a)>, ISA_MIPS3, GPR_64;
8940b57cec5SDimitry Andricdef : MipsPat<(atomic_load_64 addr:$a), (LD addr:$a)>, ISA_MIPS3, GPR_64;
8950b57cec5SDimitry Andric
8960b57cec5SDimitry Andric// Atomic store patterns.
8975f757f3fSDimitry Andricdef : MipsPat<(atomic_store_8 GPR64:$v, addr:$a), (SB64 GPR64:$v, addr:$a)>,
8980b57cec5SDimitry Andric      ISA_MIPS3, GPR_64;
8995f757f3fSDimitry Andricdef : MipsPat<(atomic_store_16 GPR64:$v, addr:$a), (SH64 GPR64:$v, addr:$a)>,
9000b57cec5SDimitry Andric      ISA_MIPS3, GPR_64;
9015f757f3fSDimitry Andricdef : MipsPat<(atomic_store_32 GPR64:$v, addr:$a), (SW64 GPR64:$v, addr:$a)>,
9020b57cec5SDimitry Andric      ISA_MIPS3, GPR_64;
9035f757f3fSDimitry Andricdef : MipsPat<(atomic_store_64 GPR64:$v, addr:$a), (SD GPR64:$v, addr:$a)>,
9040b57cec5SDimitry Andric      ISA_MIPS3, GPR_64;
9050b57cec5SDimitry Andric
9060b57cec5SDimitry Andric// Patterns used for matching away redundant sign extensions.
9070b57cec5SDimitry Andric// MIPS32 arithmetic instructions sign extend their result implicitly.
9080b57cec5SDimitry Andricdef : MipsPat<(i64 (sext (i32 (add GPR32:$src, immSExt16:$imm16)))),
9090b57cec5SDimitry Andric              (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
9100b57cec5SDimitry Andric              (ADDiu GPR32:$src, immSExt16:$imm16), sub_32)>;
9110b57cec5SDimitry Andricdef : MipsPat<(i64 (sext (i32 (add GPR32:$src, GPR32:$src2)))),
9120b57cec5SDimitry Andric              (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
9130b57cec5SDimitry Andric              (ADDu GPR32:$src, GPR32:$src2), sub_32)>;
9140b57cec5SDimitry Andricdef : MipsPat<(i64 (sext (i32 (sub GPR32:$src, GPR32:$src2)))),
9150b57cec5SDimitry Andric              (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
9160b57cec5SDimitry Andric              (SUBu GPR32:$src, GPR32:$src2), sub_32)>;
9170b57cec5SDimitry Andricdef : MipsPat<(i64 (sext (i32 (mul GPR32:$src, GPR32:$src2)))),
9180b57cec5SDimitry Andric              (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
9190b57cec5SDimitry Andric              (MUL GPR32:$src, GPR32:$src2), sub_32)>, ISA_MIPS32_NOT_32R6_64R6;
9200b57cec5SDimitry Andricdef : MipsPat<(i64 (sext (i32 (MipsMFHI ACC64:$src)))),
9210b57cec5SDimitry Andric              (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
9220b57cec5SDimitry Andric              (PseudoMFHI ACC64:$src), sub_32)>;
9230b57cec5SDimitry Andricdef : MipsPat<(i64 (sext (i32 (MipsMFLO ACC64:$src)))),
9240b57cec5SDimitry Andric              (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
9250b57cec5SDimitry Andric              (PseudoMFLO ACC64:$src), sub_32)>;
9260b57cec5SDimitry Andricdef : MipsPat<(i64 (sext (i32 (shl GPR32:$src, immZExt5:$imm5)))),
9270b57cec5SDimitry Andric              (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
9280b57cec5SDimitry Andric              (SLL GPR32:$src, immZExt5:$imm5), sub_32)>;
9290b57cec5SDimitry Andricdef : MipsPat<(i64 (sext (i32 (shl GPR32:$src, GPR32:$src2)))),
9300b57cec5SDimitry Andric              (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
9310b57cec5SDimitry Andric              (SLLV GPR32:$src, GPR32:$src2), sub_32)>;
9320b57cec5SDimitry Andricdef : MipsPat<(i64 (sext (i32 (srl GPR32:$src, immZExt5:$imm5)))),
9330b57cec5SDimitry Andric              (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
9340b57cec5SDimitry Andric              (SRL GPR32:$src, immZExt5:$imm5), sub_32)>;
9350b57cec5SDimitry Andricdef : MipsPat<(i64 (sext (i32 (srl GPR32:$src, GPR32:$src2)))),
9360b57cec5SDimitry Andric              (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
9370b57cec5SDimitry Andric              (SRLV GPR32:$src, GPR32:$src2), sub_32)>;
9380b57cec5SDimitry Andricdef : MipsPat<(i64 (sext (i32 (sra GPR32:$src, immZExt5:$imm5)))),
9390b57cec5SDimitry Andric              (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
9400b57cec5SDimitry Andric              (SRA GPR32:$src, immZExt5:$imm5), sub_32)>;
9410b57cec5SDimitry Andricdef : MipsPat<(i64 (sext (i32 (sra GPR32:$src, GPR32:$src2)))),
9420b57cec5SDimitry Andric              (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
9430b57cec5SDimitry Andric              (SRAV GPR32:$src, GPR32:$src2), sub_32)>;
9440b57cec5SDimitry Andric
9450b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
9460b57cec5SDimitry Andric// Instruction aliases
9470b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
9480b57cec5SDimitry Andriclet AdditionalPredicates = [NotInMicroMips] in {
9490b57cec5SDimitry Andric  def : MipsInstAlias<"move $dst, $src",
9500b57cec5SDimitry Andric                      (OR64 GPR64Opnd:$dst,  GPR64Opnd:$src, ZERO_64), 1>,
9510b57cec5SDimitry Andric        GPR_64;
9520b57cec5SDimitry Andric  def : MipsInstAlias<"move $dst, $src",
9530b57cec5SDimitry Andric                      (DADDu GPR64Opnd:$dst,  GPR64Opnd:$src, ZERO_64), 1>,
9540b57cec5SDimitry Andric        GPR_64;
9550b57cec5SDimitry Andric  def : MipsInstAlias<"dadd $rs, $rt, $imm",
9560b57cec5SDimitry Andric                      (DADDi GPR64Opnd:$rs, GPR64Opnd:$rt, simm16_64:$imm),
9570b57cec5SDimitry Andric                      0>, ISA_MIPS3_NOT_32R6_64R6;
9580b57cec5SDimitry Andric  def : MipsInstAlias<"dadd $rs, $imm",
9590b57cec5SDimitry Andric                      (DADDi GPR64Opnd:$rs, GPR64Opnd:$rs, simm16_64:$imm),
9600b57cec5SDimitry Andric                      0>, ISA_MIPS3_NOT_32R6_64R6;
9610b57cec5SDimitry Andric  def : MipsInstAlias<"daddu $rs, $rt, $imm",
9620b57cec5SDimitry Andric                      (DADDiu GPR64Opnd:$rs, GPR64Opnd:$rt, simm16_64:$imm),
9630b57cec5SDimitry Andric                      0>, ISA_MIPS3;
9640b57cec5SDimitry Andric  def : MipsInstAlias<"daddu $rs, $imm",
9650b57cec5SDimitry Andric                      (DADDiu GPR64Opnd:$rs, GPR64Opnd:$rs, simm16_64:$imm),
9660b57cec5SDimitry Andric                      0>, ISA_MIPS3;
9670b57cec5SDimitry Andric
9680b57cec5SDimitry Andric  defm : OneOrTwoOperandMacroImmediateAlias<"and", ANDi64, GPR64Opnd, imm64>,
9690b57cec5SDimitry Andric         ISA_MIPS3, GPR_64;
9700b57cec5SDimitry Andric
9710b57cec5SDimitry Andric  defm : OneOrTwoOperandMacroImmediateAlias<"or", ORi64, GPR64Opnd, imm64>,
9720b57cec5SDimitry Andric         ISA_MIPS3, GPR_64;
9730b57cec5SDimitry Andric
9740b57cec5SDimitry Andric  defm : OneOrTwoOperandMacroImmediateAlias<"xor", XORi64, GPR64Opnd, imm64>,
9750b57cec5SDimitry Andric         ISA_MIPS3, GPR_64;
9760b57cec5SDimitry Andric}
9770b57cec5SDimitry Andriclet AdditionalPredicates = [NotInMicroMips] in {
9780b57cec5SDimitry Andric  def : MipsInstAlias<"dneg $rt, $rs",
9790b57cec5SDimitry Andric                      (DSUB GPR64Opnd:$rt, ZERO_64, GPR64Opnd:$rs), 1>,
9800b57cec5SDimitry Andric                      ISA_MIPS3;
9810b57cec5SDimitry Andric  def : MipsInstAlias<"dneg $rt",
9820b57cec5SDimitry Andric                      (DSUB GPR64Opnd:$rt, ZERO_64, GPR64Opnd:$rt), 1>,
9830b57cec5SDimitry Andric                      ISA_MIPS3;
9840b57cec5SDimitry Andric  def : MipsInstAlias<"dnegu $rt, $rs",
9850b57cec5SDimitry Andric                      (DSUBu GPR64Opnd:$rt, ZERO_64, GPR64Opnd:$rs), 1>,
9860b57cec5SDimitry Andric                      ISA_MIPS3;
9870b57cec5SDimitry Andric  def : MipsInstAlias<"dnegu $rt",
9880b57cec5SDimitry Andric                      (DSUBu GPR64Opnd:$rt, ZERO_64, GPR64Opnd:$rt), 1>,
9890b57cec5SDimitry Andric                      ISA_MIPS3;
9900b57cec5SDimitry Andric}
9910b57cec5SDimitry Andricdef : MipsInstAlias<"dsubi $rs, $rt, $imm",
9920b57cec5SDimitry Andric                    (DADDi GPR64Opnd:$rs, GPR64Opnd:$rt,
9930b57cec5SDimitry Andric                           InvertedImOperand64:$imm),
9940b57cec5SDimitry Andric                    0>, ISA_MIPS3_NOT_32R6_64R6;
9950b57cec5SDimitry Andricdef : MipsInstAlias<"dsubi $rs, $imm",
9960b57cec5SDimitry Andric                    (DADDi GPR64Opnd:$rs, GPR64Opnd:$rs,
9970b57cec5SDimitry Andric                           InvertedImOperand64:$imm),
9980b57cec5SDimitry Andric                    0>, ISA_MIPS3_NOT_32R6_64R6;
9990b57cec5SDimitry Andricdef : MipsInstAlias<"dsub $rs, $rt, $imm",
10000b57cec5SDimitry Andric                    (DADDi GPR64Opnd:$rs, GPR64Opnd:$rt,
10010b57cec5SDimitry Andric                           InvertedImOperand64:$imm),
10020b57cec5SDimitry Andric                    0>, ISA_MIPS3_NOT_32R6_64R6;
10030b57cec5SDimitry Andricdef : MipsInstAlias<"dsub $rs, $imm",
10040b57cec5SDimitry Andric                    (DADDi GPR64Opnd:$rs, GPR64Opnd:$rs,
10050b57cec5SDimitry Andric                           InvertedImOperand64:$imm),
10060b57cec5SDimitry Andric                    0>, ISA_MIPS3_NOT_32R6_64R6;
10070b57cec5SDimitry Andriclet AdditionalPredicates = [NotInMicroMips] in {
10080b57cec5SDimitry Andric  def : MipsInstAlias<"dsubu $rt, $rs, $imm",
10090b57cec5SDimitry Andric                      (DADDiu GPR64Opnd:$rt, GPR64Opnd:$rs,
10100b57cec5SDimitry Andric                              InvertedImOperand64:$imm), 0>, ISA_MIPS3;
10110b57cec5SDimitry Andric  def : MipsInstAlias<"dsubu $rs, $imm",
10120b57cec5SDimitry Andric                      (DADDiu GPR64Opnd:$rs, GPR64Opnd:$rs,
10130b57cec5SDimitry Andric                              InvertedImOperand64:$imm), 0>, ISA_MIPS3;
10140b57cec5SDimitry Andric}
10150b57cec5SDimitry Andricdef : MipsInstAlias<"dsra $rd, $rt, $rs",
10160b57cec5SDimitry Andric                    (DSRAV GPR64Opnd:$rd, GPR64Opnd:$rt, GPR32Opnd:$rs), 0>,
10170b57cec5SDimitry Andric                    ISA_MIPS3;
10180b57cec5SDimitry Andriclet AdditionalPredicates = [NotInMicroMips] in {
10190b57cec5SDimitry Andric  def : MipsInstAlias<"dsll $rd, $rt, $rs",
10200b57cec5SDimitry Andric                      (DSLLV GPR64Opnd:$rd, GPR64Opnd:$rt, GPR32Opnd:$rs), 0>,
10210b57cec5SDimitry Andric                      ISA_MIPS3;
10220b57cec5SDimitry Andric  def : MipsInstAlias<"dsrl $rd, $rt, $rs",
10230b57cec5SDimitry Andric                      (DSRLV GPR64Opnd:$rd, GPR64Opnd:$rt, GPR32Opnd:$rs), 0>,
10240b57cec5SDimitry Andric                      ISA_MIPS3;
10250b57cec5SDimitry Andric  def : MipsInstAlias<"dsrl $rd, $rt",
10260b57cec5SDimitry Andric                      (DSRLV GPR64Opnd:$rd, GPR64Opnd:$rd, GPR32Opnd:$rt), 0>,
10270b57cec5SDimitry Andric                      ISA_MIPS3;
10280b57cec5SDimitry Andric  def : MipsInstAlias<"dsll $rd, $rt",
10290b57cec5SDimitry Andric                      (DSLLV GPR64Opnd:$rd, GPR64Opnd:$rd, GPR32Opnd:$rt), 0>,
10300b57cec5SDimitry Andric                      ISA_MIPS3;
10310b57cec5SDimitry Andric  def : MipsInstAlias<"dins $rt, $rs, $pos, $size",
10320b57cec5SDimitry Andric                      (DINSM GPR64Opnd:$rt, GPR64Opnd:$rs, uimm5:$pos,
10330b57cec5SDimitry Andric                             uimm_range_2_64:$size), 0>, ISA_MIPS64R2;
10340b57cec5SDimitry Andric  def : MipsInstAlias<"dins $rt, $rs, $pos, $size",
10350b57cec5SDimitry Andric                      (DINSU GPR64Opnd:$rt, GPR64Opnd:$rs, uimm5_plus32:$pos,
10360b57cec5SDimitry Andric                             uimm5_plus1:$size), 0>, ISA_MIPS64R2;
10370b57cec5SDimitry Andric  def : MipsInstAlias<"dext $rt, $rs, $pos, $size",
10380b57cec5SDimitry Andric                      (DEXTM GPR64Opnd:$rt, GPR64Opnd:$rs, uimm5:$pos,
10390b57cec5SDimitry Andric                             uimm5_plus33:$size), 0>, ISA_MIPS64R2;
10400b57cec5SDimitry Andric  def : MipsInstAlias<"dext $rt, $rs, $pos, $size",
10410b57cec5SDimitry Andric                      (DEXTU GPR64Opnd:$rt, GPR64Opnd:$rs, uimm5_plus32:$pos,
10420b57cec5SDimitry Andric                             uimm5_plus1:$size), 0>, ISA_MIPS64R2;
10430b57cec5SDimitry Andric  def : MipsInstAlias<"jalr.hb $rs", (JALR_HB64 RA_64, GPR64Opnd:$rs), 1>,
10440b57cec5SDimitry Andric        ISA_MIPS64;
10450b57cec5SDimitry Andric// Two operand (implicit 0 selector) versions:
10460b57cec5SDimitry Andric  def : MipsInstAlias<"dmtc0 $rt, $rd",
10470b57cec5SDimitry Andric                      (DMTC0 COP0Opnd:$rd, GPR64Opnd:$rt, 0), 0>;
10480b57cec5SDimitry Andric  def : MipsInstAlias<"dmfc0 $rt, $rd",
10490b57cec5SDimitry Andric                      (DMFC0 GPR64Opnd:$rt, COP0Opnd:$rd, 0), 0>;
10500b57cec5SDimitry Andric  def : MipsInstAlias<"dmfgc0 $rt, $rd",
10510b57cec5SDimitry Andric                      (DMFGC0 GPR64Opnd:$rt, COP0Opnd:$rd, 0), 0>,
10520b57cec5SDimitry Andric                      ISA_MIPS64R5, ASE_VIRT;
10530b57cec5SDimitry Andric  def : MipsInstAlias<"dmtgc0 $rt, $rd",
10540b57cec5SDimitry Andric                      (DMTGC0 COP0Opnd:$rd, GPR64Opnd:$rt, 0), 0>,
10550b57cec5SDimitry Andric                      ISA_MIPS64R5, ASE_VIRT;
10560b57cec5SDimitry Andric}
1057480093f4SDimitry Andricdef : MipsInstAlias<"dmfc2 $rt, $rd",
1058480093f4SDimitry Andric                    (DMFC2 GPR64Opnd:$rt, COP2Opnd:$rd, 0), 0>;
1059480093f4SDimitry Andricdef : MipsInstAlias<"dmtc2 $rt, $rd",
1060480093f4SDimitry Andric                    (DMTC2 COP2Opnd:$rd, GPR64Opnd:$rt, 0), 0>;
10610b57cec5SDimitry Andric
10620b57cec5SDimitry Andricdef : MipsInstAlias<"synciobdma", (SYNC 0x2), 0>, ASE_MIPS64_CNMIPS;
10630b57cec5SDimitry Andricdef : MipsInstAlias<"syncs", (SYNC 0x6), 0>, ASE_MIPS64_CNMIPS;
10640b57cec5SDimitry Andricdef : MipsInstAlias<"syncw", (SYNC 0x4), 0>, ASE_MIPS64_CNMIPS;
10650b57cec5SDimitry Andricdef : MipsInstAlias<"syncws", (SYNC 0x5), 0>, ASE_MIPS64_CNMIPS;
10660b57cec5SDimitry Andric
10670b57cec5SDimitry Andric// cnMIPS Aliases.
10680b57cec5SDimitry Andric
10690b57cec5SDimitry Andric// bbit* with $p 32-63 converted to bbit*32 with $p 0-31
10700b57cec5SDimitry Andricdef : MipsInstAlias<"bbit0 $rs, $p, $offset",
10710b57cec5SDimitry Andric                    (BBIT032 GPR64Opnd:$rs, uimm5_plus32_normalize_64:$p,
10720b57cec5SDimitry Andric                             brtarget:$offset), 0>,
10730b57cec5SDimitry Andric      ASE_CNMIPS;
10740b57cec5SDimitry Andricdef : MipsInstAlias<"bbit1 $rs, $p, $offset",
10750b57cec5SDimitry Andric                    (BBIT132 GPR64Opnd:$rs, uimm5_plus32_normalize_64:$p,
10760b57cec5SDimitry Andric                             brtarget:$offset), 0>,
10770b57cec5SDimitry Andric      ASE_CNMIPS;
10780b57cec5SDimitry Andric
10790b57cec5SDimitry Andric// exts with $pos 32-63 in converted to exts32 with $pos 0-31
10800b57cec5SDimitry Andricdef : MipsInstAlias<"exts $rt, $rs, $pos, $lenm1",
10810b57cec5SDimitry Andric                    (EXTS32 GPR64Opnd:$rt, GPR64Opnd:$rs,
10820b57cec5SDimitry Andric                            uimm5_plus32_normalize:$pos, uimm5:$lenm1), 0>,
10830b57cec5SDimitry Andric      ASE_MIPS64_CNMIPS;
10840b57cec5SDimitry Andricdef : MipsInstAlias<"exts $rt, $pos, $lenm1",
10850b57cec5SDimitry Andric                    (EXTS32 GPR64Opnd:$rt, GPR64Opnd:$rt,
10860b57cec5SDimitry Andric                            uimm5_plus32_normalize:$pos, uimm5:$lenm1), 0>,
10870b57cec5SDimitry Andric      ASE_MIPS64_CNMIPS;
10880b57cec5SDimitry Andric
10890b57cec5SDimitry Andric// cins with $pos 32-63 in converted to cins32 with $pos 0-31
10900b57cec5SDimitry Andricdef : MipsInstAlias<"cins $rt, $rs, $pos, $lenm1",
10910b57cec5SDimitry Andric                    (CINS32 GPR64Opnd:$rt, GPR64Opnd:$rs,
10920b57cec5SDimitry Andric                            uimm5_plus32_normalize:$pos, uimm5:$lenm1), 0>,
10930b57cec5SDimitry Andric      ASE_MIPS64_CNMIPS;
10940b57cec5SDimitry Andricdef : MipsInstAlias<"cins $rt, $pos, $lenm1",
10950b57cec5SDimitry Andric                    (CINS32 GPR64Opnd:$rt, GPR64Opnd:$rt,
10960b57cec5SDimitry Andric                            uimm5_plus32_normalize:$pos, uimm5:$lenm1), 0>,
10970b57cec5SDimitry Andric      ASE_MIPS64_CNMIPS;
10980b57cec5SDimitry Andric
10990b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
11000b57cec5SDimitry Andric// Assembler Pseudo Instructions
11010b57cec5SDimitry Andric//===----------------------------------------------------------------------===//
11020b57cec5SDimitry Andric
11030b57cec5SDimitry Andricclass LoadImmediate64<string instr_asm, Operand Od, RegisterOperand RO> :
11040b57cec5SDimitry Andric  MipsAsmPseudoInst<(outs RO:$rt), (ins Od:$imm64),
11050b57cec5SDimitry Andric                     !strconcat(instr_asm, "\t$rt, $imm64")> ;
11060b57cec5SDimitry Andricdef LoadImm64 : LoadImmediate64<"dli", imm64, GPR64Opnd>;
11070b57cec5SDimitry Andric
11080b57cec5SDimitry Andricdef LoadAddrReg64 : MipsAsmPseudoInst<(outs GPR64Opnd:$rt), (ins mem:$addr),
11090b57cec5SDimitry Andric                                       "dla\t$rt, $addr">;
11100b57cec5SDimitry Andricdef LoadAddrImm64 : MipsAsmPseudoInst<(outs GPR64Opnd:$rt), (ins imm64:$imm64),
11110b57cec5SDimitry Andric                                       "dla\t$rt, $imm64">;
11120b57cec5SDimitry Andric
11130b57cec5SDimitry Andricdef DMULImmMacro : MipsAsmPseudoInst<(outs), (ins GPR64Opnd:$rs, GPR64Opnd:$rt,
11140b57cec5SDimitry Andric                                                  simm32_relaxed:$imm),
11150b57cec5SDimitry Andric                                     "dmul\t$rs, $rt, $imm">,
11160b57cec5SDimitry Andric                   ISA_MIPS3_NOT_32R6_64R6;
11170b57cec5SDimitry Andricdef DMULOMacro : MipsAsmPseudoInst<(outs), (ins GPR64Opnd:$rs, GPR64Opnd:$rt,
11180b57cec5SDimitry Andric                                                GPR64Opnd:$rd),
11190b57cec5SDimitry Andric                                   "dmulo\t$rs, $rt, $rd">,
11200b57cec5SDimitry Andric                 ISA_MIPS3_NOT_32R6_64R6;
11210b57cec5SDimitry Andricdef DMULOUMacro : MipsAsmPseudoInst<(outs), (ins GPR64Opnd:$rs, GPR64Opnd:$rt,
11220b57cec5SDimitry Andric                                                 GPR64Opnd:$rd),
11230b57cec5SDimitry Andric                                    "dmulou\t$rs, $rt, $rd">,
11240b57cec5SDimitry Andric                  ISA_MIPS3_NOT_32R6_64R6;
11250b57cec5SDimitry Andric
11260b57cec5SDimitry Andricdef DMULMacro : MipsAsmPseudoInst<(outs), (ins GPR64Opnd:$rs, GPR64Opnd:$rt,
11270b57cec5SDimitry Andric                                               GPR64Opnd:$rd),
11280b57cec5SDimitry Andric                                  "dmul\t$rs, $rt, $rd"> {
11290b57cec5SDimitry Andric  let InsnPredicates = [HasMips3, NotMips64r6, NotCnMips];
11300b57cec5SDimitry Andric}
11310b57cec5SDimitry Andric
11320b57cec5SDimitry Andriclet AdditionalPredicates = [NotInMicroMips] in {
11330b57cec5SDimitry Andric  def DSDivMacro : MipsAsmPseudoInst<(outs GPR64Opnd:$rd),
11340b57cec5SDimitry Andric                                     (ins GPR64Opnd:$rs, GPR64Opnd:$rt),
11350b57cec5SDimitry Andric                                     "ddiv\t$rd, $rs, $rt">,
11360b57cec5SDimitry Andric                   ISA_MIPS3_NOT_32R6_64R6;
11370b57cec5SDimitry Andric  def DSDivIMacro : MipsAsmPseudoInst<(outs GPR64Opnd:$rd),
11380b57cec5SDimitry Andric                                      (ins GPR64Opnd:$rs, imm64:$imm),
11390b57cec5SDimitry Andric                                      "ddiv\t$rd, $rs, $imm">,
11400b57cec5SDimitry Andric                    ISA_MIPS3_NOT_32R6_64R6;
11410b57cec5SDimitry Andric  def DUDivMacro : MipsAsmPseudoInst<(outs GPR64Opnd:$rd),
11420b57cec5SDimitry Andric                                     (ins GPR64Opnd:$rs, GPR64Opnd:$rt),
11430b57cec5SDimitry Andric                                     "ddivu\t$rd, $rs, $rt">,
11440b57cec5SDimitry Andric                   ISA_MIPS3_NOT_32R6_64R6;
11450b57cec5SDimitry Andric  def DUDivIMacro : MipsAsmPseudoInst<(outs GPR64Opnd:$rd),
11460b57cec5SDimitry Andric                                      (ins GPR64Opnd:$rs, imm64:$imm),
11470b57cec5SDimitry Andric                                      "ddivu\t$rd, $rs, $imm">,
11480b57cec5SDimitry Andric                    ISA_MIPS3_NOT_32R6_64R6;
11490b57cec5SDimitry Andric
11500b57cec5SDimitry Andric  // GAS expands 'div' and 'ddiv' differently when the destination
11510b57cec5SDimitry Andric  // register is $zero and the instruction is in the two operand
11520b57cec5SDimitry Andric  // form. 'ddiv' gets expanded, while 'div' is not expanded.
11530b57cec5SDimitry Andric
11540b57cec5SDimitry Andric  def : MipsInstAlias<"ddiv $rs, $rt", (DSDivMacro GPR64Opnd:$rs,
11550b57cec5SDimitry Andric                                               GPR64Opnd:$rs,
11560b57cec5SDimitry Andric                                               GPR64Opnd:$rt), 0>,
11570b57cec5SDimitry Andric        ISA_MIPS3_NOT_32R6_64R6;
11580b57cec5SDimitry Andric  def : MipsInstAlias<"ddiv $rd, $imm", (DSDivIMacro GPR64Opnd:$rd,
11590b57cec5SDimitry Andric                                                     GPR64Opnd:$rd,
11600b57cec5SDimitry Andric                                                     imm64:$imm), 0>,
11610b57cec5SDimitry Andric        ISA_MIPS3_NOT_32R6_64R6;
11620b57cec5SDimitry Andric
11630b57cec5SDimitry Andric  // GAS expands 'divu' and 'ddivu' differently when the destination
11640b57cec5SDimitry Andric  // register is $zero and the instruction is in the two operand
11650b57cec5SDimitry Andric  // form. 'ddivu' gets expanded, while 'divu' is not expanded.
11660b57cec5SDimitry Andric
11670b57cec5SDimitry Andric  def : MipsInstAlias<"ddivu $rt, $rs", (DUDivMacro GPR64Opnd:$rt,
11680b57cec5SDimitry Andric                                                    GPR64Opnd:$rt,
11690b57cec5SDimitry Andric                                                    GPR64Opnd:$rs), 0>,
11700b57cec5SDimitry Andric        ISA_MIPS3_NOT_32R6_64R6;
11710b57cec5SDimitry Andric  def : MipsInstAlias<"ddivu $rd, $imm", (DUDivIMacro GPR64Opnd:$rd,
11720b57cec5SDimitry Andric                                                      GPR64Opnd:$rd,
11730b57cec5SDimitry Andric                                                      imm64:$imm), 0>,
11740b57cec5SDimitry Andric        ISA_MIPS3_NOT_32R6_64R6;
11750b57cec5SDimitry Andric  def DSRemMacro : MipsAsmPseudoInst<(outs GPR64Opnd:$rd),
11760b57cec5SDimitry Andric                                     (ins GPR64Opnd:$rs, GPR64Opnd:$rt),
11770b57cec5SDimitry Andric                                     "drem\t$rd, $rs, $rt">,
11780b57cec5SDimitry Andric                   ISA_MIPS3_NOT_32R6_64R6;
11790b57cec5SDimitry Andric  def DSRemIMacro : MipsAsmPseudoInst<(outs GPR64Opnd:$rd),
11800b57cec5SDimitry Andric                                      (ins GPR64Opnd:$rs, simm32_relaxed:$imm),
11810b57cec5SDimitry Andric                                      "drem\t$rd, $rs, $imm">,
11820b57cec5SDimitry Andric                    ISA_MIPS3_NOT_32R6_64R6;
11830b57cec5SDimitry Andric  def DURemMacro : MipsAsmPseudoInst<(outs GPR64Opnd:$rd),
11840b57cec5SDimitry Andric                                     (ins GPR64Opnd:$rs, GPR64Opnd:$rt),
11850b57cec5SDimitry Andric                                     "dremu\t$rd, $rs, $rt">,
11860b57cec5SDimitry Andric                   ISA_MIPS3_NOT_32R6_64R6;
11870b57cec5SDimitry Andric  def DURemIMacro : MipsAsmPseudoInst<(outs GPR64Opnd:$rd),
11880b57cec5SDimitry Andric                                      (ins GPR64Opnd:$rs, simm32_relaxed:$imm),
11890b57cec5SDimitry Andric                                      "dremu\t$rd, $rs, $imm">,
11900b57cec5SDimitry Andric                    ISA_MIPS3_NOT_32R6_64R6;
11910b57cec5SDimitry Andric  def : MipsInstAlias<"drem $rt, $rs", (DSRemMacro GPR64Opnd:$rt,
11920b57cec5SDimitry Andric                                                   GPR64Opnd:$rt,
11930b57cec5SDimitry Andric                                                   GPR64Opnd:$rs), 0>,
11940b57cec5SDimitry Andric        ISA_MIPS3_NOT_32R6_64R6;
11950b57cec5SDimitry Andric  def : MipsInstAlias<"drem $rd, $imm", (DSRemIMacro GPR64Opnd:$rd,
11960b57cec5SDimitry Andric                                                     GPR64Opnd:$rd,
11970b57cec5SDimitry Andric                                                     simm32_relaxed:$imm), 0>,
11980b57cec5SDimitry Andric        ISA_MIPS3_NOT_32R6_64R6;
11990b57cec5SDimitry Andric  def : MipsInstAlias<"dremu $rt, $rs", (DURemMacro GPR64Opnd:$rt,
12000b57cec5SDimitry Andric                                                    GPR64Opnd:$rt,
12010b57cec5SDimitry Andric                                                    GPR64Opnd:$rs), 0>,
12020b57cec5SDimitry Andric        ISA_MIPS3_NOT_32R6_64R6;
12030b57cec5SDimitry Andric  def : MipsInstAlias<"dremu $rd, $imm", (DURemIMacro GPR64Opnd:$rd,
12040b57cec5SDimitry Andric                                                      GPR64Opnd:$rd,
12050b57cec5SDimitry Andric                                                      simm32_relaxed:$imm), 0>,
12060b57cec5SDimitry Andric        ISA_MIPS3_NOT_32R6_64R6;
12070b57cec5SDimitry Andric}
12080b57cec5SDimitry Andric
12090b57cec5SDimitry Andricdef NORImm64 : NORIMM_DESC_BASE<GPR64Opnd, imm64>, GPR_64;
12100b57cec5SDimitry Andricdef : MipsInstAlias<"nor\t$rs, $imm", (NORImm64 GPR64Opnd:$rs, GPR64Opnd:$rs,
12110b57cec5SDimitry Andric                                                imm64:$imm)>, GPR_64;
12120b57cec5SDimitry Andricdef SLTImm64 : MipsAsmPseudoInst<(outs GPR64Opnd:$rs),
12130b57cec5SDimitry Andric                                 (ins GPR64Opnd:$rt, imm64:$imm),
12140b57cec5SDimitry Andric                                 "slt\t$rs, $rt, $imm">, GPR_64;
12150b57cec5SDimitry Andricdef : MipsInstAlias<"slt\t$rs, $imm", (SLTImm64 GPR64Opnd:$rs, GPR64Opnd:$rs,
12160b57cec5SDimitry Andric                                                imm64:$imm)>, GPR_64;
12170b57cec5SDimitry Andricdef SLTUImm64 : MipsAsmPseudoInst<(outs GPR64Opnd:$rs),
12180b57cec5SDimitry Andric                                  (ins GPR64Opnd:$rt, imm64:$imm),
12190b57cec5SDimitry Andric                                  "sltu\t$rs, $rt, $imm">, GPR_64;
12200b57cec5SDimitry Andricdef : MipsInstAlias<"sltu\t$rs, $imm", (SLTUImm64 GPR64Opnd:$rs, GPR64Opnd:$rs,
12210b57cec5SDimitry Andric                                                  imm64:$imm)>, GPR_64;
12220b57cec5SDimitry Andric
12230b57cec5SDimitry Andricdef SGEImm64 : MipsAsmPseudoInst<(outs GPR64Opnd:$rd),
12240b57cec5SDimitry Andric                                 (ins GPR64Opnd:$rs, imm64:$imm),
12250b57cec5SDimitry Andric                                 "sge\t$rd, $rs, $imm">, GPR_64;
12260b57cec5SDimitry Andricdef : MipsInstAlias<"sge $rs, $imm", (SGEImm64 GPR64Opnd:$rs,
12270b57cec5SDimitry Andric                                               GPR64Opnd:$rs,
12280b57cec5SDimitry Andric                                               imm64:$imm), 0>, GPR_64;
12290b57cec5SDimitry Andric
12300b57cec5SDimitry Andricdef SGEUImm64 : MipsAsmPseudoInst<(outs GPR64Opnd:$rd),
12310b57cec5SDimitry Andric                                  (ins GPR64Opnd:$rs, imm64:$imm),
12320b57cec5SDimitry Andric                                  "sgeu\t$rd, $rs, $imm">, GPR_64;
12330b57cec5SDimitry Andricdef : MipsInstAlias<"sgeu $rs, $imm", (SGEUImm64 GPR64Opnd:$rs,
12340b57cec5SDimitry Andric                                                 GPR64Opnd:$rs,
12350b57cec5SDimitry Andric                                                 imm64:$imm), 0>, GPR_64;
12360b57cec5SDimitry Andric
12370b57cec5SDimitry Andricdef SGTImm64 : MipsAsmPseudoInst<(outs GPR64Opnd:$rd),
12380b57cec5SDimitry Andric                                 (ins GPR64Opnd:$rs, imm64:$imm),
12390b57cec5SDimitry Andric                                 "sgt\t$rd, $rs, $imm">, GPR_64;
12400b57cec5SDimitry Andricdef : MipsInstAlias<"sgt $rs, $imm", (SGTImm64 GPR64Opnd:$rs,
12410b57cec5SDimitry Andric                                               GPR64Opnd:$rs,
12420b57cec5SDimitry Andric                                               imm64:$imm), 0>, GPR_64;
12430b57cec5SDimitry Andric
12440b57cec5SDimitry Andricdef SGTUImm64 : MipsAsmPseudoInst<(outs GPR64Opnd:$rd),
12450b57cec5SDimitry Andric                                  (ins GPR64Opnd:$rs, imm64:$imm),
12460b57cec5SDimitry Andric                                  "sgtu\t$rd, $rs, $imm">, GPR_64;
12470b57cec5SDimitry Andricdef : MipsInstAlias<"sgtu $rs, $imm", (SGTUImm64 GPR64Opnd:$rs,
12480b57cec5SDimitry Andric                                                 GPR64Opnd:$rs,
12490b57cec5SDimitry Andric                                                 imm64:$imm), 0>, GPR_64;
12500b57cec5SDimitry Andric
12515ffd83dbSDimitry Andricdef SLEImm64 : MipsAsmPseudoInst<(outs GPR64Opnd:$rd),
12525ffd83dbSDimitry Andric                                 (ins GPR64Opnd:$rs, imm64:$imm),
12535ffd83dbSDimitry Andric                                 "sle\t$rd, $rs, $imm">, GPR_64;
12545ffd83dbSDimitry Andricdef : MipsInstAlias<"sle $rs, $imm", (SLEImm64 GPR64Opnd:$rs,
12555ffd83dbSDimitry Andric                                               GPR64Opnd:$rs,
12565ffd83dbSDimitry Andric                                               imm64:$imm), 0>, GPR_64;
12575ffd83dbSDimitry Andric
12585ffd83dbSDimitry Andricdef SLEUImm64 : MipsAsmPseudoInst<(outs GPR64Opnd:$rd),
12595ffd83dbSDimitry Andric                                  (ins GPR64Opnd:$rs, imm64:$imm),
12605ffd83dbSDimitry Andric                                  "sleu\t$rd, $rs, $imm">, GPR_64;
12615ffd83dbSDimitry Andricdef : MipsInstAlias<"sleu $rs, $imm", (SLEUImm64 GPR64Opnd:$rs,
12625ffd83dbSDimitry Andric                                                 GPR64Opnd:$rs,
12635ffd83dbSDimitry Andric                                                 imm64:$imm), 0>, GPR_64;
12645ffd83dbSDimitry Andric
12650b57cec5SDimitry Andricdef : MipsInstAlias<"rdhwr $rt, $rs",
12660b57cec5SDimitry Andric                    (RDHWR64 GPR64Opnd:$rt, HWRegsOpnd:$rs, 0), 1>, GPR_64;
1267