1//===-- Mips.td - Describe the Mips Target Machine ---------*- tablegen -*-===// 2// 3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4// See https://llvm.org/LICENSE.txt for license information. 5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6// 7//===----------------------------------------------------------------------===// 8// This is the top level entry point for the Mips target. 9//===----------------------------------------------------------------------===// 10 11//===----------------------------------------------------------------------===// 12// Target-independent interfaces 13//===----------------------------------------------------------------------===// 14 15include "llvm/Target/Target.td" 16 17// The overall idea of the PredicateControl class is to chop the Predicates list 18// into subsets that are usually overridden independently. This allows 19// subclasses to partially override the predicates of their superclasses without 20// having to re-add all the existing predicates. 21class PredicateControl { 22 // Predicates for the encoding scheme in use such as HasStdEnc 23 list<Predicate> EncodingPredicates = []; 24 // Predicates for the GPR size such as IsGP64bit 25 list<Predicate> GPRPredicates = []; 26 // Predicates for the PTR size such as IsPTR64bit 27 list<Predicate> PTRPredicates = []; 28 // Predicates for a symbol's size such as hasSym32. 29 list<Predicate> SYMPredicates = []; 30 // Predicates for the FGR size and layout such as IsFP64bit 31 list<Predicate> FGRPredicates = []; 32 // Predicates for the instruction group membership such as ISA's. 33 list<Predicate> InsnPredicates = []; 34 // Predicate for the ASE that an instruction belongs to. 35 list<Predicate> ASEPredicate = []; 36 // Predicate for marking the instruction as usable in hard-float mode only. 37 list<Predicate> HardFloatPredicate = []; 38 // Predicates for anything else 39 list<Predicate> AdditionalPredicates = []; 40 list<Predicate> Predicates = !listconcat(EncodingPredicates, 41 GPRPredicates, 42 PTRPredicates, 43 SYMPredicates, 44 FGRPredicates, 45 InsnPredicates, 46 HardFloatPredicate, 47 ASEPredicate, 48 AdditionalPredicates); 49} 50 51// Like Requires<> but for the AdditionalPredicates list 52class AdditionalRequires<list<Predicate> preds> { 53 list<Predicate> AdditionalPredicates = preds; 54} 55 56//===----------------------------------------------------------------------===// 57// Mips Subtarget features // 58//===----------------------------------------------------------------------===// 59 60def FeatureNoABICalls : SubtargetFeature<"noabicalls", "NoABICalls", "true", 61 "Disable SVR4-style position-independent code">; 62def FeaturePTR64Bit : SubtargetFeature<"ptr64", "IsPTR64bit", "true", 63 "Pointers are 64-bit wide">; 64def FeatureGP64Bit : SubtargetFeature<"gp64", "IsGP64bit", "true", 65 "General Purpose Registers are 64-bit wide">; 66def FeatureFP64Bit : SubtargetFeature<"fp64", "IsFP64bit", "true", 67 "Support 64-bit FP registers">; 68def FeatureFPXX : SubtargetFeature<"fpxx", "IsFPXX", "true", 69 "Support for FPXX">; 70def FeatureNaN2008 : SubtargetFeature<"nan2008", "IsNaN2008bit", "true", 71 "IEEE 754-2008 NaN encoding">; 72def FeatureAbs2008 : SubtargetFeature<"abs2008", "Abs2008", "true", 73 "Disable IEEE 754-2008 abs.fmt mode">; 74def FeatureSingleFloat : SubtargetFeature<"single-float", "IsSingleFloat", 75 "true", "Only supports single precision float">; 76def FeatureSoftFloat : SubtargetFeature<"soft-float", "IsSoftFloat", "true", 77 "Does not support floating point instructions">; 78def FeatureNoOddSPReg : SubtargetFeature<"nooddspreg", "UseOddSPReg", "false", 79 "Disable odd numbered single-precision " 80 "registers">; 81def FeatureVFPU : SubtargetFeature<"vfpu", "HasVFPU", 82 "true", "Enable vector FPU instructions">; 83def FeatureMips1 : SubtargetFeature<"mips1", "MipsArchVersion", "Mips1", 84 "Mips I ISA Support [highly experimental]">; 85def FeatureMips2 : SubtargetFeature<"mips2", "MipsArchVersion", "Mips2", 86 "Mips II ISA Support [highly experimental]", 87 [FeatureMips1]>; 88def FeatureMips3_32 : SubtargetFeature<"mips3_32", "HasMips3_32", "true", 89 "Subset of MIPS-III that is also in MIPS32 " 90 "[highly experimental]">; 91def FeatureMips3_32r2 : SubtargetFeature<"mips3_32r2", "HasMips3_32r2", "true", 92 "Subset of MIPS-III that is also in MIPS32r2 " 93 "[highly experimental]">; 94def FeatureMips3 : SubtargetFeature<"mips3", "MipsArchVersion", "Mips3", 95 "MIPS III ISA Support [highly experimental]", 96 [FeatureMips2, FeatureMips3_32, 97 FeatureMips3_32r2, FeatureGP64Bit, 98 FeatureFP64Bit]>; 99def FeatureMips4_32 : SubtargetFeature<"mips4_32", "HasMips4_32", "true", 100 "Subset of MIPS-IV that is also in MIPS32 " 101 "[highly experimental]">; 102def FeatureMips4_32r2 : SubtargetFeature<"mips4_32r2", "HasMips4_32r2", "true", 103 "Subset of MIPS-IV that is also in MIPS32r2 " 104 "[highly experimental]">; 105def FeatureMips4 : SubtargetFeature<"mips4", "MipsArchVersion", 106 "Mips4", "MIPS IV ISA Support", 107 [FeatureMips3, FeatureMips4_32, 108 FeatureMips4_32r2]>; 109def FeatureMips5_32r2 : SubtargetFeature<"mips5_32r2", "HasMips5_32r2", "true", 110 "Subset of MIPS-V that is also in MIPS32r2 " 111 "[highly experimental]">; 112def FeatureMips5 : SubtargetFeature<"mips5", "MipsArchVersion", "Mips5", 113 "MIPS V ISA Support [highly experimental]", 114 [FeatureMips4, FeatureMips5_32r2]>; 115def FeatureMips32 : SubtargetFeature<"mips32", "MipsArchVersion", "Mips32", 116 "Mips32 ISA Support", 117 [FeatureMips2, FeatureMips3_32, 118 FeatureMips4_32]>; 119def FeatureMips32r2 : SubtargetFeature<"mips32r2", "MipsArchVersion", 120 "Mips32r2", "Mips32r2 ISA Support", 121 [FeatureMips3_32r2, FeatureMips4_32r2, 122 FeatureMips5_32r2, FeatureMips32]>; 123def FeatureMips32r3 : SubtargetFeature<"mips32r3", "MipsArchVersion", 124 "Mips32r3", "Mips32r3 ISA Support", 125 [FeatureMips32r2]>; 126def FeatureMips32r5 : SubtargetFeature<"mips32r5", "MipsArchVersion", 127 "Mips32r5", "Mips32r5 ISA Support", 128 [FeatureMips32r3]>; 129def FeatureMips32r6 : SubtargetFeature<"mips32r6", "MipsArchVersion", 130 "Mips32r6", 131 "Mips32r6 ISA Support [experimental]", 132 [FeatureMips32r5, FeatureFP64Bit, 133 FeatureNaN2008, FeatureAbs2008]>; 134def FeatureMips64 : SubtargetFeature<"mips64", "MipsArchVersion", 135 "Mips64", "Mips64 ISA Support", 136 [FeatureMips5, FeatureMips32]>; 137def FeatureMips64r2 : SubtargetFeature<"mips64r2", "MipsArchVersion", 138 "Mips64r2", "Mips64r2 ISA Support", 139 [FeatureMips64, FeatureMips32r2]>; 140def FeatureMips64r3 : SubtargetFeature<"mips64r3", "MipsArchVersion", 141 "Mips64r3", "Mips64r3 ISA Support", 142 [FeatureMips64r2, FeatureMips32r3]>; 143def FeatureMips64r5 : SubtargetFeature<"mips64r5", "MipsArchVersion", 144 "Mips64r5", "Mips64r5 ISA Support", 145 [FeatureMips64r3, FeatureMips32r5]>; 146def FeatureMips64r6 : SubtargetFeature<"mips64r6", "MipsArchVersion", 147 "Mips64r6", 148 "Mips64r6 ISA Support [experimental]", 149 [FeatureMips32r6, FeatureMips64r5, 150 FeatureNaN2008, FeatureAbs2008]>; 151def FeatureSym32 : SubtargetFeature<"sym32", "HasSym32", "true", 152 "Symbols are 32 bit on Mips64">; 153 154def FeatureMips16 : SubtargetFeature<"mips16", "InMips16Mode", "true", 155 "Mips16 mode">; 156 157def FeatureDSP : SubtargetFeature<"dsp", "HasDSP", "true", "Mips DSP ASE">; 158def FeatureDSPR2 : SubtargetFeature<"dspr2", "HasDSPR2", "true", 159 "Mips DSP-R2 ASE", [FeatureDSP]>; 160def FeatureDSPR3 161 : SubtargetFeature<"dspr3", "HasDSPR3", "true", "Mips DSP-R3 ASE", 162 [ FeatureDSP, FeatureDSPR2 ]>; 163 164def FeatureMips3D : SubtargetFeature<"mips3d", "Has3D", "true", "Mips 3D ASE">; 165 166def FeatureMSA : SubtargetFeature<"msa", "HasMSA", "true", "Mips MSA ASE">; 167 168def FeatureEVA : SubtargetFeature<"eva", "HasEVA", "true", "Mips EVA ASE">; 169 170def FeatureCRC : SubtargetFeature<"crc", "HasCRC", "true", "Mips R6 CRC ASE">; 171 172def FeatureVirt : SubtargetFeature<"virt", "HasVirt", "true", 173 "Mips Virtualization ASE">; 174 175def FeatureGINV : SubtargetFeature<"ginv", "HasGINV", "true", 176 "Mips Global Invalidate ASE">; 177 178def FeatureMicroMips : SubtargetFeature<"micromips", "InMicroMipsMode", "true", 179 "microMips mode">; 180 181def FeatureCnMips : SubtargetFeature<"cnmips", "HasCnMips", 182 "true", "Octeon cnMIPS Support", 183 [FeatureMips64r2]>; 184 185def FeatureCnMipsP : SubtargetFeature<"cnmipsp", "HasCnMipsP", 186 "true", "Octeon+ cnMIPS Support", 187 [FeatureCnMips]>; 188 189def FeatureUseTCCInDIV : SubtargetFeature< 190 "use-tcc-in-div", 191 "UseTCCInDIV", "false", 192 "Force the assembler to use trapping">; 193 194def FeatureNoMadd4 195 : SubtargetFeature<"nomadd4", "DisableMadd4", "true", 196 "Disable 4-operand madd.fmt and related instructions">; 197 198def FeatureMT : SubtargetFeature<"mt", "HasMT", "true", "Mips MT ASE">; 199 200def FeatureLongCalls : SubtargetFeature<"long-calls", "UseLongCalls", "true", 201 "Disable use of the jal instruction">; 202 203def FeatureXGOT 204 : SubtargetFeature<"xgot", "UseXGOT", "true", "Assume 32-bit GOT">; 205 206def FeatureUseIndirectJumpsHazard : SubtargetFeature<"use-indirect-jump-hazard", 207 "UseIndirectJumpsHazard", 208 "true", "Use indirect jump" 209 " guards to prevent certain speculation based attacks">; 210 211//===----------------------------------------------------------------------===// 212// Register File, Calling Conv, Instruction Descriptions 213//===----------------------------------------------------------------------===// 214 215include "MipsRegisterInfo.td" 216include "MipsSchedule.td" 217include "MipsInstrInfo.td" 218include "MipsCallingConv.td" 219include "MipsRegisterBanks.td" 220include "MipsCombine.td" 221 222// Avoid forward declaration issues. 223include "MipsScheduleP5600.td" 224include "MipsScheduleGeneric.td" 225 226def MipsInstrInfo : InstrInfo { 227} 228 229//===----------------------------------------------------------------------===// 230// Mips processors supported. 231//===----------------------------------------------------------------------===// 232 233def ImplP5600 : SubtargetFeature<"p5600", "ProcImpl", 234 "MipsSubtarget::CPU::P5600", 235 "The P5600 Processor", [FeatureMips32r5]>; 236 237class Proc<string Name, list<SubtargetFeature> Features> 238 : ProcessorModel<Name, MipsGenericModel, Features>; 239 240def : Proc<"generic", [FeatureMips32]>; 241def : Proc<"mips1", [FeatureMips1]>; 242def : Proc<"mips2", [FeatureMips2]>; 243def : Proc<"mips32", [FeatureMips32]>; 244def : Proc<"mips32r2", [FeatureMips32r2]>; 245def : Proc<"mips32r3", [FeatureMips32r3]>; 246def : Proc<"mips32r5", [FeatureMips32r5]>; 247def : Proc<"mips32r6", [FeatureMips32r6]>; 248 249def : Proc<"mips3", [FeatureMips3]>; 250def : Proc<"mips4", [FeatureMips4]>; 251def : Proc<"mips5", [FeatureMips5]>; 252def : Proc<"mips64", [FeatureMips64]>; 253def : Proc<"mips64r2", [FeatureMips64r2]>; 254def : Proc<"mips64r3", [FeatureMips64r3]>; 255def : Proc<"mips64r5", [FeatureMips64r5]>; 256def : Proc<"mips64r6", [FeatureMips64r6]>; 257def : Proc<"octeon", [FeatureMips64r2, FeatureCnMips]>; 258def : Proc<"octeon+", [FeatureMips64r2, FeatureCnMips, FeatureCnMipsP]>; 259def : ProcessorModel<"p5600", MipsP5600Model, [ImplP5600]>; 260 261def MipsAsmParser : AsmParser { 262 let ShouldEmitMatchRegisterName = 0; 263} 264 265def MipsAsmParserVariant : AsmParserVariant { 266 int Variant = 0; 267 268 // Recognize hard coded registers. 269 string RegisterPrefix = "$"; 270} 271 272def MipsAsmWriter : AsmWriter { 273 int PassSubtarget = 1; 274} 275 276def Mips : Target { 277 let InstructionSet = MipsInstrInfo; 278 let AssemblyWriters = [MipsAsmWriter]; 279 let AssemblyParsers = [MipsAsmParser]; 280 let AssemblyParserVariants = [MipsAsmParserVariant]; 281 let AllowRegisterRenaming = 1; 282} 283 284//===----------------------------------------------------------------------===// 285// Pfm Counters 286//===----------------------------------------------------------------------===// 287 288include "MipsPfmCounters.td" 289