1*0b57cec5SDimitry Andric //===-- MSP430RegisterInfo.cpp - MSP430 Register Information --------------===// 2*0b57cec5SDimitry Andric // 3*0b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4*0b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 5*0b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6*0b57cec5SDimitry Andric // 7*0b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 8*0b57cec5SDimitry Andric // 9*0b57cec5SDimitry Andric // This file contains the MSP430 implementation of the TargetRegisterInfo class. 10*0b57cec5SDimitry Andric // 11*0b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 12*0b57cec5SDimitry Andric 13*0b57cec5SDimitry Andric #include "MSP430RegisterInfo.h" 14*0b57cec5SDimitry Andric #include "MSP430.h" 15*0b57cec5SDimitry Andric #include "MSP430MachineFunctionInfo.h" 16*0b57cec5SDimitry Andric #include "MSP430TargetMachine.h" 17*0b57cec5SDimitry Andric #include "llvm/ADT/BitVector.h" 18*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h" 19*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h" 20*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h" 21*0b57cec5SDimitry Andric #include "llvm/IR/Function.h" 22*0b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h" 23*0b57cec5SDimitry Andric #include "llvm/Target/TargetMachine.h" 24*0b57cec5SDimitry Andric #include "llvm/Target/TargetOptions.h" 25*0b57cec5SDimitry Andric 26*0b57cec5SDimitry Andric using namespace llvm; 27*0b57cec5SDimitry Andric 28*0b57cec5SDimitry Andric #define DEBUG_TYPE "msp430-reg-info" 29*0b57cec5SDimitry Andric 30*0b57cec5SDimitry Andric #define GET_REGINFO_TARGET_DESC 31*0b57cec5SDimitry Andric #include "MSP430GenRegisterInfo.inc" 32*0b57cec5SDimitry Andric 33*0b57cec5SDimitry Andric // FIXME: Provide proper call frame setup / destroy opcodes. 34*0b57cec5SDimitry Andric MSP430RegisterInfo::MSP430RegisterInfo() 35*0b57cec5SDimitry Andric : MSP430GenRegisterInfo(MSP430::PC) {} 36*0b57cec5SDimitry Andric 37*0b57cec5SDimitry Andric const MCPhysReg* 38*0b57cec5SDimitry Andric MSP430RegisterInfo::getCalleeSavedRegs(const MachineFunction *MF) const { 39*0b57cec5SDimitry Andric const MSP430FrameLowering *TFI = getFrameLowering(*MF); 40*0b57cec5SDimitry Andric const Function* F = &MF->getFunction(); 41*0b57cec5SDimitry Andric static const MCPhysReg CalleeSavedRegs[] = { 42*0b57cec5SDimitry Andric MSP430::FP, MSP430::R5, MSP430::R6, MSP430::R7, 43*0b57cec5SDimitry Andric MSP430::R8, MSP430::R9, MSP430::R10, 44*0b57cec5SDimitry Andric 0 45*0b57cec5SDimitry Andric }; 46*0b57cec5SDimitry Andric static const MCPhysReg CalleeSavedRegsFP[] = { 47*0b57cec5SDimitry Andric MSP430::R5, MSP430::R6, MSP430::R7, 48*0b57cec5SDimitry Andric MSP430::R8, MSP430::R9, MSP430::R10, 49*0b57cec5SDimitry Andric 0 50*0b57cec5SDimitry Andric }; 51*0b57cec5SDimitry Andric static const MCPhysReg CalleeSavedRegsIntr[] = { 52*0b57cec5SDimitry Andric MSP430::FP, MSP430::R5, MSP430::R6, MSP430::R7, 53*0b57cec5SDimitry Andric MSP430::R8, MSP430::R9, MSP430::R10, MSP430::R11, 54*0b57cec5SDimitry Andric MSP430::R12, MSP430::R13, MSP430::R14, MSP430::R15, 55*0b57cec5SDimitry Andric 0 56*0b57cec5SDimitry Andric }; 57*0b57cec5SDimitry Andric static const MCPhysReg CalleeSavedRegsIntrFP[] = { 58*0b57cec5SDimitry Andric MSP430::R5, MSP430::R6, MSP430::R7, 59*0b57cec5SDimitry Andric MSP430::R8, MSP430::R9, MSP430::R10, MSP430::R11, 60*0b57cec5SDimitry Andric MSP430::R12, MSP430::R13, MSP430::R14, MSP430::R15, 61*0b57cec5SDimitry Andric 0 62*0b57cec5SDimitry Andric }; 63*0b57cec5SDimitry Andric 64*0b57cec5SDimitry Andric if (TFI->hasFP(*MF)) 65*0b57cec5SDimitry Andric return (F->getCallingConv() == CallingConv::MSP430_INTR ? 66*0b57cec5SDimitry Andric CalleeSavedRegsIntrFP : CalleeSavedRegsFP); 67*0b57cec5SDimitry Andric else 68*0b57cec5SDimitry Andric return (F->getCallingConv() == CallingConv::MSP430_INTR ? 69*0b57cec5SDimitry Andric CalleeSavedRegsIntr : CalleeSavedRegs); 70*0b57cec5SDimitry Andric 71*0b57cec5SDimitry Andric } 72*0b57cec5SDimitry Andric 73*0b57cec5SDimitry Andric BitVector MSP430RegisterInfo::getReservedRegs(const MachineFunction &MF) const { 74*0b57cec5SDimitry Andric BitVector Reserved(getNumRegs()); 75*0b57cec5SDimitry Andric const MSP430FrameLowering *TFI = getFrameLowering(MF); 76*0b57cec5SDimitry Andric 77*0b57cec5SDimitry Andric // Mark 4 special registers with subregisters as reserved. 78*0b57cec5SDimitry Andric Reserved.set(MSP430::PCB); 79*0b57cec5SDimitry Andric Reserved.set(MSP430::SPB); 80*0b57cec5SDimitry Andric Reserved.set(MSP430::SRB); 81*0b57cec5SDimitry Andric Reserved.set(MSP430::CGB); 82*0b57cec5SDimitry Andric Reserved.set(MSP430::PC); 83*0b57cec5SDimitry Andric Reserved.set(MSP430::SP); 84*0b57cec5SDimitry Andric Reserved.set(MSP430::SR); 85*0b57cec5SDimitry Andric Reserved.set(MSP430::CG); 86*0b57cec5SDimitry Andric 87*0b57cec5SDimitry Andric // Mark frame pointer as reserved if needed. 88*0b57cec5SDimitry Andric if (TFI->hasFP(MF)) { 89*0b57cec5SDimitry Andric Reserved.set(MSP430::FPB); 90*0b57cec5SDimitry Andric Reserved.set(MSP430::FP); 91*0b57cec5SDimitry Andric } 92*0b57cec5SDimitry Andric 93*0b57cec5SDimitry Andric return Reserved; 94*0b57cec5SDimitry Andric } 95*0b57cec5SDimitry Andric 96*0b57cec5SDimitry Andric const TargetRegisterClass * 97*0b57cec5SDimitry Andric MSP430RegisterInfo::getPointerRegClass(const MachineFunction &MF, unsigned Kind) 98*0b57cec5SDimitry Andric const { 99*0b57cec5SDimitry Andric return &MSP430::GR16RegClass; 100*0b57cec5SDimitry Andric } 101*0b57cec5SDimitry Andric 102*0b57cec5SDimitry Andric void 103*0b57cec5SDimitry Andric MSP430RegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator II, 104*0b57cec5SDimitry Andric int SPAdj, unsigned FIOperandNum, 105*0b57cec5SDimitry Andric RegScavenger *RS) const { 106*0b57cec5SDimitry Andric assert(SPAdj == 0 && "Unexpected"); 107*0b57cec5SDimitry Andric 108*0b57cec5SDimitry Andric MachineInstr &MI = *II; 109*0b57cec5SDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 110*0b57cec5SDimitry Andric MachineFunction &MF = *MBB.getParent(); 111*0b57cec5SDimitry Andric const MSP430FrameLowering *TFI = getFrameLowering(MF); 112*0b57cec5SDimitry Andric DebugLoc dl = MI.getDebugLoc(); 113*0b57cec5SDimitry Andric int FrameIndex = MI.getOperand(FIOperandNum).getIndex(); 114*0b57cec5SDimitry Andric 115*0b57cec5SDimitry Andric unsigned BasePtr = (TFI->hasFP(MF) ? MSP430::FP : MSP430::SP); 116*0b57cec5SDimitry Andric int Offset = MF.getFrameInfo().getObjectOffset(FrameIndex); 117*0b57cec5SDimitry Andric 118*0b57cec5SDimitry Andric // Skip the saved PC 119*0b57cec5SDimitry Andric Offset += 2; 120*0b57cec5SDimitry Andric 121*0b57cec5SDimitry Andric if (!TFI->hasFP(MF)) 122*0b57cec5SDimitry Andric Offset += MF.getFrameInfo().getStackSize(); 123*0b57cec5SDimitry Andric else 124*0b57cec5SDimitry Andric Offset += 2; // Skip the saved FP 125*0b57cec5SDimitry Andric 126*0b57cec5SDimitry Andric // Fold imm into offset 127*0b57cec5SDimitry Andric Offset += MI.getOperand(FIOperandNum + 1).getImm(); 128*0b57cec5SDimitry Andric 129*0b57cec5SDimitry Andric if (MI.getOpcode() == MSP430::ADDframe) { 130*0b57cec5SDimitry Andric // This is actually "load effective address" of the stack slot 131*0b57cec5SDimitry Andric // instruction. We have only two-address instructions, thus we need to 132*0b57cec5SDimitry Andric // expand it into mov + add 133*0b57cec5SDimitry Andric const TargetInstrInfo &TII = *MF.getSubtarget().getInstrInfo(); 134*0b57cec5SDimitry Andric 135*0b57cec5SDimitry Andric MI.setDesc(TII.get(MSP430::MOV16rr)); 136*0b57cec5SDimitry Andric MI.getOperand(FIOperandNum).ChangeToRegister(BasePtr, false); 137*0b57cec5SDimitry Andric 138*0b57cec5SDimitry Andric if (Offset == 0) 139*0b57cec5SDimitry Andric return; 140*0b57cec5SDimitry Andric 141*0b57cec5SDimitry Andric // We need to materialize the offset via add instruction. 142*0b57cec5SDimitry Andric unsigned DstReg = MI.getOperand(0).getReg(); 143*0b57cec5SDimitry Andric if (Offset < 0) 144*0b57cec5SDimitry Andric BuildMI(MBB, std::next(II), dl, TII.get(MSP430::SUB16ri), DstReg) 145*0b57cec5SDimitry Andric .addReg(DstReg).addImm(-Offset); 146*0b57cec5SDimitry Andric else 147*0b57cec5SDimitry Andric BuildMI(MBB, std::next(II), dl, TII.get(MSP430::ADD16ri), DstReg) 148*0b57cec5SDimitry Andric .addReg(DstReg).addImm(Offset); 149*0b57cec5SDimitry Andric 150*0b57cec5SDimitry Andric return; 151*0b57cec5SDimitry Andric } 152*0b57cec5SDimitry Andric 153*0b57cec5SDimitry Andric MI.getOperand(FIOperandNum).ChangeToRegister(BasePtr, false); 154*0b57cec5SDimitry Andric MI.getOperand(FIOperandNum + 1).ChangeToImmediate(Offset); 155*0b57cec5SDimitry Andric } 156*0b57cec5SDimitry Andric 157*0b57cec5SDimitry Andric Register MSP430RegisterInfo::getFrameRegister(const MachineFunction &MF) const { 158*0b57cec5SDimitry Andric const MSP430FrameLowering *TFI = getFrameLowering(MF); 159*0b57cec5SDimitry Andric return TFI->hasFP(MF) ? MSP430::FP : MSP430::SP; 160*0b57cec5SDimitry Andric } 161