xref: /freebsd/contrib/llvm-project/llvm/lib/Target/M68k/M68kInstrData.td (revision 81ad626541db97eb356e2c1d4a20eb2a26a766ab)
104eeddc0SDimitry Andric//===-- M68kInstrData.td - M68k Data Movement Instructions -*- tablegen -*-===//
2fe6060f1SDimitry Andric//
3fe6060f1SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4fe6060f1SDimitry Andric// See https://llvm.org/LICENSE.txt for license information.
5fe6060f1SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6fe6060f1SDimitry Andric//
7fe6060f1SDimitry Andric//===----------------------------------------------------------------------===//
8fe6060f1SDimitry Andric///
9fe6060f1SDimitry Andric/// \file
10fe6060f1SDimitry Andric/// This file describes the Motorola 680x0 data movement instructions which are
11fe6060f1SDimitry Andric/// the basic means of transferring and storing addresses and data. Here is the
12fe6060f1SDimitry Andric/// current status of the file:
13fe6060f1SDimitry Andric///
14fe6060f1SDimitry Andric///  Machine:
15fe6060f1SDimitry Andric///
16fe6060f1SDimitry Andric///     EXG   [ ]     FMOVE [ ]     FSMOVE [ ]     FDMOVE [ ]     FMOVEM [ ]
17fe6060f1SDimitry Andric///     LEA   [~]     PEA   [ ]     MOVE   [~]     MOVE16 [ ]     MOVEA  [ ]
18fe6060f1SDimitry Andric///     MOVEM [ ]     MOVEP [ ]     MOVEQ  [ ]     LINK   [ ]     UNLK   [ ]
19fe6060f1SDimitry Andric///
20fe6060f1SDimitry Andric///  Pseudo:
21fe6060f1SDimitry Andric///
22fe6060f1SDimitry Andric///     MOVSX [x]     MOVZX [x]     MOVX   [x]
23fe6060f1SDimitry Andric///
24fe6060f1SDimitry Andric///  Map:
25fe6060f1SDimitry Andric///
26fe6060f1SDimitry Andric///   [ ] - was not touched at all
27fe6060f1SDimitry Andric///   [!] - requires extarnal stuff implemented
28fe6060f1SDimitry Andric///   [~] - in progress but usable
29fe6060f1SDimitry Andric///   [x] - done
30fe6060f1SDimitry Andric///
31fe6060f1SDimitry Andric//===----------------------------------------------------------------------===//
32fe6060f1SDimitry Andric
33fe6060f1SDimitry Andric//===----------------------------------------------------------------------===//
34fe6060f1SDimitry Andric// MOVE
35fe6060f1SDimitry Andric//===----------------------------------------------------------------------===//
36fe6060f1SDimitry Andric
37fe6060f1SDimitry Andric/// -----------------------------------------------------
38fe6060f1SDimitry Andric///  F  E | D  C | B  A  9 | 8  7  6 | 5  4  3 | 2  1  0
39fe6060f1SDimitry Andric/// -----------------------------------------------------
40fe6060f1SDimitry Andric///       |      |    DESTINATION    |       SOURCE
41fe6060f1SDimitry Andric///  0  0 | SIZE |   REG   |   MODE  |   MODE  |   REG
42fe6060f1SDimitry Andric/// -----------------------------------------------------
43fe6060f1SDimitry Andric///
44fe6060f1SDimitry Andric/// NOTE Move requires EA X version for direct register destination(0)
45fe6060f1SDimitry Andric
46*81ad6265SDimitry Andric// MOVE has a different size encoding.
47*81ad6265SDimitry Andricclass MxMoveSize<bits<2> value> {
48*81ad6265SDimitry Andric  bits<2> Value = value;
49*81ad6265SDimitry Andric}
50fe6060f1SDimitry Andricdef MxMoveSize8  : MxMoveSize<0b01>;
51fe6060f1SDimitry Andricdef MxMoveSize16 : MxMoveSize<0b11>;
52fe6060f1SDimitry Andricdef MxMoveSize32 : MxMoveSize<0b10>;
53fe6060f1SDimitry Andric
54*81ad6265SDimitry Andricclass MxMoveEncoding<MxMoveSize size, MxEncMemOp dst_enc, MxEncMemOp src_enc> {
55*81ad6265SDimitry Andric  dag Value = (ascend
56*81ad6265SDimitry Andric    (descend 0b00, size.Value,
57*81ad6265SDimitry Andric             !cond(
58*81ad6265SDimitry Andric               !eq(!getdagop(dst_enc.EA), descend): !setdagop(dst_enc.EA, ascend),
59*81ad6265SDimitry Andric               !eq(!getdagop(dst_enc.EA), ascend): !setdagop(dst_enc.EA, descend)),
60*81ad6265SDimitry Andric             src_enc.EA),
61*81ad6265SDimitry Andric    // Source extension
62*81ad6265SDimitry Andric    src_enc.Supplement,
63*81ad6265SDimitry Andric    // Destination extension
64*81ad6265SDimitry Andric    dst_enc.Supplement
65*81ad6265SDimitry Andric  );
66*81ad6265SDimitry Andric}
67fe6060f1SDimitry Andric
68*81ad6265SDimitry Andric// Special encoding for Xn
69*81ad6265SDimitry Andricclass MxMoveEncAddrMode_r<string reg_opnd> : MxEncMemOp {
70*81ad6265SDimitry Andric  let EA = (descend (descend 0b00, (slice "$"#reg_opnd, 3, 3)),
71*81ad6265SDimitry Andric                    (operand "$"#reg_opnd, 3));
72*81ad6265SDimitry Andric}
73*81ad6265SDimitry Andric
74*81ad6265SDimitry Andric// TODO: Generalize and adopt this utility in other .td files as well.
75*81ad6265SDimitry Andricmulticlass MxMoveOperandEncodings<string opnd_name> {
76*81ad6265SDimitry Andric  // Dn
77*81ad6265SDimitry Andric  def MxMove#NAME#OpEnc_d : MxEncAddrMode_d<opnd_name>;
78*81ad6265SDimitry Andric  // An
79*81ad6265SDimitry Andric  def MxMove#NAME#OpEnc_a : MxEncAddrMode_a<opnd_name>;
80*81ad6265SDimitry Andric  // Xn
81*81ad6265SDimitry Andric  def MxMove#NAME#OpEnc_r : MxMoveEncAddrMode_r<opnd_name>;
82*81ad6265SDimitry Andric  // (An)+
83*81ad6265SDimitry Andric  def MxMove#NAME#OpEnc_o : MxEncAddrMode_o<opnd_name>;
84*81ad6265SDimitry Andric  // -(An)
85*81ad6265SDimitry Andric  def MxMove#NAME#OpEnc_e : MxEncAddrMode_e<opnd_name>;
86*81ad6265SDimitry Andric  // (i,PC,Xn)
87*81ad6265SDimitry Andric  def MxMove#NAME#OpEnc_k : MxEncAddrMode_k<opnd_name>;
88*81ad6265SDimitry Andric  // (i,PC)
89*81ad6265SDimitry Andric  def MxMove#NAME#OpEnc_q : MxEncAddrMode_q<opnd_name>;
90*81ad6265SDimitry Andric  // (i,An,Xn)
91*81ad6265SDimitry Andric  def MxMove#NAME#OpEnc_f : MxEncAddrMode_f<opnd_name>;
92*81ad6265SDimitry Andric  // (i,An)
93*81ad6265SDimitry Andric  def MxMove#NAME#OpEnc_p : MxEncAddrMode_p<opnd_name>;
94*81ad6265SDimitry Andric  // (ABS).L
95*81ad6265SDimitry Andric  def MxMove#NAME#OpEnc_b : MxEncAddrMode_abs<opnd_name, /*W/L=*/true>;
96*81ad6265SDimitry Andric  // (An)
97*81ad6265SDimitry Andric  def MxMove#NAME#OpEnc_j : MxEncAddrMode_j<opnd_name>;
98*81ad6265SDimitry Andric}
99*81ad6265SDimitry Andric
100*81ad6265SDimitry Andricdefm Src : MxMoveOperandEncodings<"src">;
101*81ad6265SDimitry Andricdefm Dst : MxMoveOperandEncodings<"dst">;
102*81ad6265SDimitry Andric
103*81ad6265SDimitry Andricdefvar MxMoveSupportedAMs = ["o", "e", "k", "q", "f", "p", "b", "j"];
104*81ad6265SDimitry Andric
105*81ad6265SDimitry Andriclet Defs = [CCR] in
106*81ad6265SDimitry Andricclass MxMove<string size, dag outs, dag ins, list<dag> pattern, MxMoveEncoding enc>
107*81ad6265SDimitry Andric    : MxInst<outs, ins, "move."#size#"\t$src, $dst", pattern> {
108*81ad6265SDimitry Andric  let Inst = enc.Value;
109*81ad6265SDimitry Andric}
110*81ad6265SDimitry Andric
111*81ad6265SDimitry Andric// R <- R
112*81ad6265SDimitry Andricclass MxMove_RR<MxType TYPE, string DST_REG, string SRC_REG,
113*81ad6265SDimitry Andric                MxMoveEncoding ENC,
114*81ad6265SDimitry Andric                MxOpBundle DST = !cast<MxOpBundle>("MxOp"#TYPE.Size#"AddrMode_"#DST_REG),
115*81ad6265SDimitry Andric                MxOpBundle SRC = !cast<MxOpBundle>("MxOp"#TYPE.Size#"AddrMode_"#SRC_REG)>
116*81ad6265SDimitry Andric    : MxMove<TYPE.Prefix,
117*81ad6265SDimitry Andric             (outs DST.Op:$dst), (ins SRC.Op:$src),
118fe6060f1SDimitry Andric             [(null_frag)], ENC>;
119fe6060f1SDimitry Andric
120*81ad6265SDimitry Andricforeach DST_REG = ["r", "a"] in {
121*81ad6265SDimitry Andric  foreach SRC_REG = ["r", "a"] in
122*81ad6265SDimitry Andric  foreach TYPE = [MxType16, MxType32] in
123*81ad6265SDimitry Andric  def MOV # TYPE.Size # DST_REG # SRC_REG # TYPE.Postfix
124*81ad6265SDimitry Andric      : MxMove_RR<TYPE, DST_REG, SRC_REG,
125*81ad6265SDimitry Andric                  MxMoveEncoding<!cast<MxMoveSize>("MxMoveSize"#TYPE.Size),
126*81ad6265SDimitry Andric                                 !cast<MxEncMemOp>("MxMoveDstOpEnc_"#DST_REG),
127*81ad6265SDimitry Andric                                 !cast<MxEncMemOp>("MxMoveSrcOpEnc_"#SRC_REG)>>;
128*81ad6265SDimitry Andric} // foreach DST_REG
129*81ad6265SDimitry Andricforeach TYPE = [MxType8, MxType16, MxType32] in
130*81ad6265SDimitry Andricdef MOV # TYPE.Size # dd # TYPE.Postfix
131*81ad6265SDimitry Andric    : MxMove_RR<TYPE, "d", "d",
132*81ad6265SDimitry Andric                MxMoveEncoding<!cast<MxMoveSize>("MxMoveSize"#TYPE.Size),
133*81ad6265SDimitry Andric                               MxMoveDstOpEnc_d, MxMoveSrcOpEnc_d>>;
134fe6060f1SDimitry Andric
135*81ad6265SDimitry Andric// M <- R
136*81ad6265SDimitry Andriclet mayStore = 1 in {
137*81ad6265SDimitry Andricclass MxMove_MR<MxType TYPE, MxOpBundle DST, string SRC_REG, MxMoveEncoding ENC,
138*81ad6265SDimitry Andric                MxOpBundle SRC = !cast<MxOpBundle>("MxOp"#TYPE.Size#"AddrMode_"#SRC_REG)>
139*81ad6265SDimitry Andric    : MxMove<TYPE.Prefix, (outs), (ins DST.Op:$dst, SRC.Op:$src),
140*81ad6265SDimitry Andric             [(store TYPE.VT:$src, DST.Pat:$dst)], ENC>;
141*81ad6265SDimitry Andric
142*81ad6265SDimitry Andricclass MxMove_MI<MxType TYPE, MxOpBundle DST, MxMoveEncoding ENC,
143*81ad6265SDimitry Andric                MxImmOpBundle SRC = !cast<MxImmOpBundle>("MxOp"#TYPE.Size#"AddrMode_i")>
144*81ad6265SDimitry Andric    : MxMove<TYPE.Prefix, (outs), (ins DST.Op:$dst, SRC.Op:$src),
145*81ad6265SDimitry Andric             [(store SRC.ImmPat:$src, DST.Pat:$dst)], ENC>;
146fe6060f1SDimitry Andric} // let mayStore = 1
147fe6060f1SDimitry Andric
148*81ad6265SDimitry Andricforeach REG = ["r", "a", "d"] in
149*81ad6265SDimitry Andricforeach AM = MxMoveSupportedAMs in {
150*81ad6265SDimitry Andric  foreach TYPE = !if(!eq(REG, "d"), [MxType8, MxType16, MxType32], [MxType16, MxType32]) in
151*81ad6265SDimitry Andric  def MOV # TYPE.Size # AM # REG # TYPE.Postfix
152*81ad6265SDimitry Andric      : MxMove_MR<TYPE, !cast<MxOpBundle>("MxOp"#TYPE.Size#"AddrMode_"#AM), REG,
153*81ad6265SDimitry Andric                  MxMoveEncoding<!cast<MxMoveSize>("MxMoveSize"#TYPE.Size),
154*81ad6265SDimitry Andric                                 !cast<MxEncMemOp>("MxMoveDstOpEnc_"#AM),
155*81ad6265SDimitry Andric                                 !cast<MxEncMemOp>("MxMoveSrcOpEnc_"#REG)>>;
156*81ad6265SDimitry Andric} // foreach AM
157fe6060f1SDimitry Andric
158*81ad6265SDimitry Andricforeach AM = MxMoveSupportedAMs in {
159*81ad6265SDimitry Andric  foreach TYPE = [MxType8, MxType16, MxType32] in
160*81ad6265SDimitry Andric  def MOV # TYPE.Size # AM # i # TYPE.Postfix
161*81ad6265SDimitry Andric      : MxMove_MI<TYPE, !cast<MxOpBundle>("MxOp"#TYPE.Size#"AddrMode_"#AM),
162*81ad6265SDimitry Andric                  MxMoveEncoding<!cast<MxMoveSize>("MxMoveSize"#TYPE.Size),
163*81ad6265SDimitry Andric                                 !cast<MxEncMemOp>("MxMoveDstOpEnc_"#AM),
164*81ad6265SDimitry Andric                                 MxEncAddrMode_i<"src", TYPE.Size>>>;
165*81ad6265SDimitry Andric} // foreach AM
166fe6060f1SDimitry Andric
167*81ad6265SDimitry Andric// R <- I
168*81ad6265SDimitry Andricclass MxMove_RI<MxType TYPE, string DST_REG, MxMoveEncoding ENC,
169*81ad6265SDimitry Andric                MxImmOpBundle SRC = !cast<MxImmOpBundle>("MxOp"#TYPE.Size#"AddrMode_i"),
170*81ad6265SDimitry Andric                MxOpBundle DST = !cast<MxOpBundle>("MxOp"#TYPE.Size#"AddrMode_"#DST_REG)>
171*81ad6265SDimitry Andric    : MxMove<TYPE.Prefix, (outs DST.Op:$dst), (ins SRC.Op:$src),
172*81ad6265SDimitry Andric              [(set TYPE.VT:$dst, SRC.ImmPat:$src)], ENC>;
173*81ad6265SDimitry Andric
174*81ad6265SDimitry Andricforeach REG = ["r", "a", "d"] in {
175*81ad6265SDimitry Andric  foreach TYPE = !if(!eq(REG, "d"), [MxType8, MxType16, MxType32], [MxType16, MxType32]) in
176*81ad6265SDimitry Andric  def MOV # TYPE.Size # REG # i # TYPE.Postfix
177*81ad6265SDimitry Andric      : MxMove_RI<TYPE, REG,
178*81ad6265SDimitry Andric                  MxMoveEncoding<!cast<MxMoveSize>("MxMoveSize"#TYPE.Size),
179*81ad6265SDimitry Andric                                 !cast<MxEncMemOp>("MxMoveDstOpEnc_"#REG),
180*81ad6265SDimitry Andric                                 MxEncAddrMode_i<"src", TYPE.Size>>>;
181*81ad6265SDimitry Andric} // foreach REG
182*81ad6265SDimitry Andric
183*81ad6265SDimitry Andric// R <- M
184fe6060f1SDimitry Andriclet mayLoad = 1 in
185*81ad6265SDimitry Andricclass MxMove_RM<MxType TYPE, string DST_REG, MxOpBundle SRC, MxEncMemOp SRC_ENC,
186*81ad6265SDimitry Andric                MxMoveSize SIZE_ENC = !cast<MxMoveSize>("MxMoveSize"#TYPE.Size),
187*81ad6265SDimitry Andric                MxOpBundle DST = !cast<MxOpBundle>("MxOp"#TYPE.Size#"AddrMode_"#DST_REG),
188*81ad6265SDimitry Andric                MxEncMemOp DST_ENC = !cast<MxEncMemOp>("MxMoveDstOpEnc_"#DST_REG)>
189*81ad6265SDimitry Andric    : MxMove<TYPE.Prefix, (outs DST.Op:$dst), (ins SRC.Op:$src),
190*81ad6265SDimitry Andric             [(set TYPE.VT:$dst, (TYPE.Load SRC.Pat:$src))],
191*81ad6265SDimitry Andric             MxMoveEncoding<SIZE_ENC, DST_ENC, SRC_ENC>>;
192fe6060f1SDimitry Andric
193*81ad6265SDimitry Andricforeach REG = ["r", "a", "d"] in
194*81ad6265SDimitry Andricforeach AM = MxMoveSupportedAMs in {
195*81ad6265SDimitry Andric  foreach TYPE = !if(!eq(REG, "d"), [MxType8, MxType16, MxType32], [MxType16, MxType32]) in
196*81ad6265SDimitry Andric  def MOV # TYPE.Size # REG # AM # TYPE.Postfix
197*81ad6265SDimitry Andric      : MxMove_RM<TYPE, REG, !cast<MxOpBundle>("MxOp"#TYPE.Size#"AddrMode_"#AM),
198*81ad6265SDimitry Andric                  !cast<MxEncMemOp>("MxMoveSrcOpEnc_"#AM)>;
199*81ad6265SDimitry Andric} // foreach AM
200fe6060f1SDimitry Andric
201*81ad6265SDimitry Andric// Tail call version
202*81ad6265SDimitry Andriclet Pattern = [(null_frag)] in {
203*81ad6265SDimitry Andric  foreach REG = ["r", "a"] in
204*81ad6265SDimitry Andric  foreach AM = MxMoveSupportedAMs in {
205*81ad6265SDimitry Andric    foreach TYPE = [MxType16, MxType32] in
206*81ad6265SDimitry Andric    def MOV # TYPE.Size # REG # AM # _TC
207*81ad6265SDimitry Andric        : MxMove_RM<TYPE, REG, !cast<MxOpBundle>("MxOp"#TYPE.Size#"AddrMode_"#AM),
208*81ad6265SDimitry Andric                    !cast<MxEncMemOp>("MxMoveSrcOpEnc_"#AM)> {
209*81ad6265SDimitry Andric      let isCodeGenOnly = true;
210fe6060f1SDimitry Andric    }
211*81ad6265SDimitry Andric  } // foreach AM
212*81ad6265SDimitry Andric} // let Pattern
213fe6060f1SDimitry Andric
214*81ad6265SDimitry Andriclet mayLoad = 1, mayStore = 1 in
215*81ad6265SDimitry Andricclass MxMove_MM<MxType TYPE, MxOpBundle DST, MxOpBundle SRC,
216*81ad6265SDimitry Andric                MxEncMemOp DST_ENC, MxEncMemOp SRC_ENC>
217*81ad6265SDimitry Andric    : MxMove<TYPE.Prefix, (outs), (ins DST.Op:$dst, SRC.Op:$src),
218*81ad6265SDimitry Andric             [(store (TYPE.Load SRC.Pat:$src), DST.Pat:$dst)],
219*81ad6265SDimitry Andric             MxMoveEncoding<!cast<MxMoveSize>("MxMoveSize"#TYPE.Size),
220*81ad6265SDimitry Andric                            DST_ENC, SRC_ENC>>;
221fe6060f1SDimitry Andric
222*81ad6265SDimitry Andricforeach DST_AM = MxMoveSupportedAMs in
223*81ad6265SDimitry Andricforeach SRC_AM = MxMoveSupportedAMs in {
224*81ad6265SDimitry Andric  foreach TYPE = [MxType8, MxType16, MxType32] in
225*81ad6265SDimitry Andric  def MOV # TYPE.Size # DST_AM # SRC_AM # TYPE.Postfix
226*81ad6265SDimitry Andric      : MxMove_MM<TYPE, !cast<MxOpBundle>("MxOp"#TYPE.Size#"AddrMode_"#DST_AM),
227*81ad6265SDimitry Andric                  !cast<MxOpBundle>("MxOp"#TYPE.Size#"AddrMode_"#SRC_AM),
228*81ad6265SDimitry Andric                  !cast<MxEncMemOp>("MxMoveDstOpEnc_"#DST_AM),
229*81ad6265SDimitry Andric                  !cast<MxEncMemOp>("MxMoveSrcOpEnc_"#SRC_AM)>;
230*81ad6265SDimitry Andric} // foreach SRC_AM
231fe6060f1SDimitry Andric
232fe6060f1SDimitry Andric// Store ABS(basically pointer) as Immdiate to Mem
233fe6060f1SDimitry Andricdef : Pat<(store   MxType32.BPat :$src, MxType32.PPat :$dst),
234fe6060f1SDimitry Andric          (MOV32pi MxType32.POp  :$dst, MxType32.IOp  :$src)>;
235fe6060f1SDimitry Andric
236fe6060f1SDimitry Andricdef : Pat<(store   MxType32.BPat :$src, MxType32.FPat :$dst),
237fe6060f1SDimitry Andric          (MOV32fi MxType32.FOp  :$dst, MxType32.IOp  :$src)>;
238fe6060f1SDimitry Andric
239fe6060f1SDimitry Andricdef : Pat<(store   MxType32.BPat :$src, MxType32.BPat :$dst),
240fe6060f1SDimitry Andric          (MOV32bi MxType32.BOp  :$dst, MxType32.IOp  :$src)>;
241fe6060f1SDimitry Andric
242fe6060f1SDimitry Andricdef : Pat<(store   MxType32.BPat :$src, MxType32.JPat :$dst),
243fe6060f1SDimitry Andric          (MOV32ji MxType32.JOp  :$dst, MxType32.IOp  :$src)>;
244fe6060f1SDimitry Andric
245fe6060f1SDimitry Andric//===----------------------------------------------------------------------===//
246fe6060f1SDimitry Andric// MOVEM
247fe6060f1SDimitry Andric//
248fe6060f1SDimitry Andric// The mask is already pre-processed by the save/restore spill hook
249fe6060f1SDimitry Andric//===----------------------------------------------------------------------===//
250fe6060f1SDimitry Andric
251fe6060f1SDimitry Andric// Direction
252*81ad6265SDimitry Andricdefvar MxMOVEM_MR = false;
253*81ad6265SDimitry Andricdefvar MxMOVEM_RM = true;
254fe6060f1SDimitry Andric
255fe6060f1SDimitry Andric// Size
256*81ad6265SDimitry Andricdefvar MxMOVEM_W = false;
257*81ad6265SDimitry Andricdefvar MxMOVEM_L = true;
258fe6060f1SDimitry Andric
259fe6060f1SDimitry Andric/// ---------------+-------------+-------------+---------
260fe6060f1SDimitry Andric///  F  E  D  C  B | A | 9  8  7 | 6 | 5  4  3 | 2  1  0
261fe6060f1SDimitry Andric/// ---------------+---+---------+---+---------+---------
262fe6060f1SDimitry Andric///  0  1  0  0  1 | D | 0  0  1 | S |   MODE  |   REG
263fe6060f1SDimitry Andric/// ---------------+---+---------+---+---------+---------
264fe6060f1SDimitry Andric///                  REGISTER LIST MASK
265fe6060f1SDimitry Andric/// -----------------------------------------------------
266fe6060f1SDimitry Andric/// D - direction(RM,MR)
267fe6060f1SDimitry Andric/// S - size(W,L)
268*81ad6265SDimitry Andricclass MxMOVEMEncoding<MxEncMemOp opnd_enc, bit size, bit direction,
269*81ad6265SDimitry Andric                      string mask_op_name> {
270*81ad6265SDimitry Andric  dag Value = (ascend
271*81ad6265SDimitry Andric    (descend 0b01001, direction, 0b001, size, opnd_enc.EA),
272*81ad6265SDimitry Andric    // Mask
273*81ad6265SDimitry Andric    (operand "$"#mask_op_name, 16),
274*81ad6265SDimitry Andric    opnd_enc.Supplement
275*81ad6265SDimitry Andric  );
276*81ad6265SDimitry Andric}
277fe6060f1SDimitry Andric
278fe6060f1SDimitry Andriclet mayStore = 1 in
279*81ad6265SDimitry Andricclass MxMOVEM_MR<MxType TYPE, bit SIZE_ENC,
280*81ad6265SDimitry Andric                 MxOperand MEMOp, MxEncMemOp MEM_ENC>
281fe6060f1SDimitry Andric    : MxInst<(outs), (ins MEMOp:$dst, MxMoveMask:$mask),
282*81ad6265SDimitry Andric             "movem."#TYPE.Prefix#"\t$mask, $dst", []> {
283*81ad6265SDimitry Andric  let Inst = MxMOVEMEncoding<MEM_ENC, SIZE_ENC, MxMOVEM_MR, "mask">.Value;
284*81ad6265SDimitry Andric}
285*81ad6265SDimitry Andric
286*81ad6265SDimitry Andricforeach AM = MxMoveSupportedAMs in {
287*81ad6265SDimitry Andric  foreach TYPE = [MxType16, MxType32] in
288*81ad6265SDimitry Andric  def MOVM # TYPE.Size # AM # m # TYPE.Postfix
289*81ad6265SDimitry Andric      : MxMOVEM_MR<TYPE, !if(!eq(TYPE, MxType16), MxMOVEM_W, MxMOVEM_L),
290*81ad6265SDimitry Andric                   !cast<MxOpBundle>("MxOp"#TYPE.Size#"AddrMode_"#AM).Op,
291*81ad6265SDimitry Andric                   !cast<MxEncMemOp>("MxMoveDstOpEnc_"#AM)>;
292*81ad6265SDimitry Andric} // foreach AM
293fe6060f1SDimitry Andric
294fe6060f1SDimitry Andriclet mayLoad = 1 in
295*81ad6265SDimitry Andricclass MxMOVEM_RM<MxType TYPE, bit SIZE_ENC,
296*81ad6265SDimitry Andric                 MxOperand MEMOp, MxEncMemOp MEM_ENC>
297fe6060f1SDimitry Andric    : MxInst<(outs), (ins MxMoveMask:$mask, MEMOp:$src),
298*81ad6265SDimitry Andric             "movem."#TYPE.Prefix#"\t$src, $mask", []> {
299*81ad6265SDimitry Andric  let Inst = MxMOVEMEncoding<MEM_ENC, SIZE_ENC, MxMOVEM_RM, "mask">.Value;
300*81ad6265SDimitry Andric}
301fe6060f1SDimitry Andric
302*81ad6265SDimitry Andricforeach AM = MxMoveSupportedAMs in {
303*81ad6265SDimitry Andric  foreach TYPE = [MxType16, MxType32] in
304*81ad6265SDimitry Andric  def MOVM # TYPE.Size # m # AM # TYPE.Postfix
305*81ad6265SDimitry Andric      : MxMOVEM_RM<TYPE, !if(!eq(TYPE, MxType16), MxMOVEM_W, MxMOVEM_L),
306*81ad6265SDimitry Andric                   !cast<MxOpBundle>("MxOp"#TYPE.Size#"AddrMode_"#AM).Op,
307*81ad6265SDimitry Andric                   !cast<MxEncMemOp>("MxMoveSrcOpEnc_"#AM)>;
308*81ad6265SDimitry Andric} // foreach AM
309fe6060f1SDimitry Andric
310fe6060f1SDimitry Andric// Pseudo versions. These a required by virtual register spill/restore since
311fe6060f1SDimitry Andric// the mask requires real register to encode. These instruction will be expanded
312fe6060f1SDimitry Andric// into real MOVEM after RA finishes.
313fe6060f1SDimitry Andriclet mayStore = 1 in
314fe6060f1SDimitry Andricclass MxMOVEM_MR_Pseudo<MxType TYPE, MxOperand MEMOp>
315fe6060f1SDimitry Andric    : MxPseudo<(outs), (ins MEMOp:$dst, TYPE.ROp:$reg)>;
316fe6060f1SDimitry Andriclet mayLoad = 1 in
317fe6060f1SDimitry Andricclass MxMOVEM_RM_Pseudo<MxType TYPE, MxOperand MEMOp>
318fe6060f1SDimitry Andric    : MxPseudo<(outs TYPE.ROp:$dst), (ins MEMOp:$src)>;
319fe6060f1SDimitry Andric
320fe6060f1SDimitry Andric// Mem <- Reg
321fe6060f1SDimitry Andricdef MOVM8jm_P  : MxMOVEM_MR_Pseudo<MxType8d,  MxType8.JOp>;
322fe6060f1SDimitry Andricdef MOVM16jm_P : MxMOVEM_MR_Pseudo<MxType16r, MxType16.JOp>;
323fe6060f1SDimitry Andricdef MOVM32jm_P : MxMOVEM_MR_Pseudo<MxType32r, MxType32.JOp>;
324fe6060f1SDimitry Andric
325fe6060f1SDimitry Andricdef MOVM8pm_P  : MxMOVEM_MR_Pseudo<MxType8d,  MxType8.POp>;
326fe6060f1SDimitry Andricdef MOVM16pm_P : MxMOVEM_MR_Pseudo<MxType16r, MxType16.POp>;
327fe6060f1SDimitry Andricdef MOVM32pm_P : MxMOVEM_MR_Pseudo<MxType32r, MxType32.POp>;
328fe6060f1SDimitry Andric
329fe6060f1SDimitry Andric// Reg <- Mem
330fe6060f1SDimitry Andricdef MOVM8mj_P  : MxMOVEM_RM_Pseudo<MxType8d,  MxType8.JOp>;
331fe6060f1SDimitry Andricdef MOVM16mj_P : MxMOVEM_RM_Pseudo<MxType16r, MxType16.JOp>;
332fe6060f1SDimitry Andricdef MOVM32mj_P : MxMOVEM_RM_Pseudo<MxType32r, MxType32.JOp>;
333fe6060f1SDimitry Andric
334fe6060f1SDimitry Andricdef MOVM8mp_P  : MxMOVEM_RM_Pseudo<MxType8d,  MxType8.POp>;
335fe6060f1SDimitry Andricdef MOVM16mp_P : MxMOVEM_RM_Pseudo<MxType16r, MxType16.POp>;
336fe6060f1SDimitry Andricdef MOVM32mp_P : MxMOVEM_RM_Pseudo<MxType32r, MxType32.POp>;
337fe6060f1SDimitry Andric
338fe6060f1SDimitry Andric
339fe6060f1SDimitry Andric//===----------------------------------------------------------------------===//
340fe6060f1SDimitry Andric// MOVE to/from SR/CCR
341fe6060f1SDimitry Andric//
342fe6060f1SDimitry Andric// A special care must be taken working with to/from CCR since it is basically
343fe6060f1SDimitry Andric// word-size SR register truncated for user mode thus it only supports word-size
344fe6060f1SDimitry Andric// instructions. Plus the original M68000 does not support moves from CCR. So in
345fe6060f1SDimitry Andric// order to use CCR effectively one MUST use proper byte-size pseudo instructi-
346fe6060f1SDimitry Andric// ons that will be resolved sometime after RA pass.
347fe6060f1SDimitry Andric//===----------------------------------------------------------------------===//
348fe6060f1SDimitry Andric
349fe6060f1SDimitry Andric/// --------------------------------------------------
350fe6060f1SDimitry Andric///  F  E  D  C  B  A  9  8  7  6 | 5  4  3 | 2  1  0
351fe6060f1SDimitry Andric/// --------------------------------------------------
352fe6060f1SDimitry Andric///                               | EFFECTIVE ADDRESS
353fe6060f1SDimitry Andric///  0  1  0  0  0  1  0  0  1  1 |   MODE  |   REG
354fe6060f1SDimitry Andric/// --------------------------------------------------
355fe6060f1SDimitry Andriclet Defs = [CCR] in
356*81ad6265SDimitry Andricclass MxMoveToCCR<MxOperand MEMOp, MxEncMemOp SRC_ENC>
357*81ad6265SDimitry Andric    : MxInst<(outs CCRC:$dst), (ins MEMOp:$src), "move.w\t$src, $dst", []> {
358*81ad6265SDimitry Andric  let Inst = (ascend
359*81ad6265SDimitry Andric    (descend 0b0100010011, SRC_ENC.EA),
360*81ad6265SDimitry Andric    SRC_ENC.Supplement
361*81ad6265SDimitry Andric  );
362*81ad6265SDimitry Andric}
363fe6060f1SDimitry Andric
364*81ad6265SDimitry Andricclass MxMoveToCCRPseudo<MxOperand MEMOp>
365*81ad6265SDimitry Andric    : MxPseudo<(outs CCRC:$dst), (ins MEMOp:$src)>;
366fe6060f1SDimitry Andric
367*81ad6265SDimitry Andriclet mayLoad = 1 in
368*81ad6265SDimitry Andricforeach AM = MxMoveSupportedAMs in {
369*81ad6265SDimitry Andric  def MOV16c # AM : MxMoveToCCR<!cast<MxOpBundle>("MxOp16AddrMode_"#AM).Op,
370*81ad6265SDimitry Andric                                !cast<MxEncMemOp>("MxMoveSrcOpEnc_"#AM)>;
371*81ad6265SDimitry Andric  def MOV8c # AM  : MxMoveToCCRPseudo<!cast<MxOpBundle>("MxOp8AddrMode_"#AM).Op>;
372*81ad6265SDimitry Andric} // foreach AM
373fe6060f1SDimitry Andric
374*81ad6265SDimitry Andric// Only data register is allowed.
375*81ad6265SDimitry Andricdef MOV16cd : MxMoveToCCR<MxOp16AddrMode_d.Op, MxMoveSrcOpEnc_d>;
376*81ad6265SDimitry Andricdef MOV8cd  : MxMoveToCCRPseudo<MxOp8AddrMode_d.Op>;
377fe6060f1SDimitry Andric
378fe6060f1SDimitry Andric/// Move from CCR
379fe6060f1SDimitry Andric/// --------------------------------------------------
380fe6060f1SDimitry Andric///  F  E  D  C  B  A  9  8  7  6 | 5  4  3 | 2  1  0
381fe6060f1SDimitry Andric/// --------------------------------------------------
382fe6060f1SDimitry Andric///                               | EFFECTIVE ADDRESS
383fe6060f1SDimitry Andric///  0  1  0  0  0  0  1  0  1  1 |   MODE  |   REG
384fe6060f1SDimitry Andric/// --------------------------------------------------
385*81ad6265SDimitry Andriclet Uses = [CCR] in {
386*81ad6265SDimitry Andricclass MxMoveFromCCR_R
387*81ad6265SDimitry Andric    : MxInst<(outs MxDRD16:$dst), (ins CCRC:$src), "move.w\t$src, $dst", []>,
388*81ad6265SDimitry Andric      Requires<[ IsM68010 ]> {
389*81ad6265SDimitry Andric  let Inst = (descend 0b0100001011, MxEncAddrMode_d<"dst">.EA);
390*81ad6265SDimitry Andric}
391fe6060f1SDimitry Andric
392*81ad6265SDimitry Andricclass MxMoveFromCCR_M<MxOperand MEMOp, MxEncMemOp DST_ENC>
393*81ad6265SDimitry Andric    : MxInst<(outs), (ins MEMOp:$dst, CCRC:$src), "move.w\t$src, $dst", []>,
394*81ad6265SDimitry Andric      Requires<[ IsM68010 ]> {
395*81ad6265SDimitry Andric  let Inst = (ascend
396*81ad6265SDimitry Andric    (descend 0b0100001011, DST_ENC.EA),
397*81ad6265SDimitry Andric    DST_ENC.Supplement
398*81ad6265SDimitry Andric  );
399*81ad6265SDimitry Andric}
400fe6060f1SDimitry Andric
401*81ad6265SDimitry Andricclass MxMoveFromCCRPseudo<MxOperand MEMOp>
402*81ad6265SDimitry Andric    : MxPseudo<(outs), (ins MEMOp:$dst, CCRC:$src)>;
403*81ad6265SDimitry Andric} // let Uses = [CCR]
404fe6060f1SDimitry Andric
405*81ad6265SDimitry Andriclet mayStore = 1 in
406*81ad6265SDimitry Andricforeach AM = MxMoveSupportedAMs in {
407*81ad6265SDimitry Andric  def MOV16 # AM # c
408*81ad6265SDimitry Andric    : MxMoveFromCCR_M<!cast<MxOpBundle>("MxOp16AddrMode_"#AM).Op,
409*81ad6265SDimitry Andric                      !cast<MxEncMemOp>("MxMoveDstOpEnc_"#AM)>;
410*81ad6265SDimitry Andric  def MOV8 # AM # c
411*81ad6265SDimitry Andric    : MxMoveFromCCRPseudo<!cast<MxOpBundle>("MxOp8AddrMode_"#AM).Op>;
412*81ad6265SDimitry Andric} // foreach AM
413fe6060f1SDimitry Andric
414*81ad6265SDimitry Andric// Only data register is allowed.
415*81ad6265SDimitry Andricdef MOV16dc : MxMoveFromCCR_R;
416*81ad6265SDimitry Andricdef MOV8dc  : MxMoveFromCCRPseudo<MxOp8AddrMode_d.Op>;
417fe6060f1SDimitry Andric
418fe6060f1SDimitry Andric//===----------------------------------------------------------------------===//
419fe6060f1SDimitry Andric// LEA
420fe6060f1SDimitry Andric//===----------------------------------------------------------------------===//
421fe6060f1SDimitry Andric
422fe6060f1SDimitry Andric/// ----------------------------------------------------
423fe6060f1SDimitry Andric///  F  E  D  C | B  A  9 | 8  7  6 | 5  4  3 | 2  1  0
424fe6060f1SDimitry Andric/// ----------------------------------------------------
425fe6060f1SDimitry Andric///  0  1  0  0 | DST REG | 1  1  1 |   MODE  |   REG
426fe6060f1SDimitry Andric/// ----------------------------------------------------
427*81ad6265SDimitry Andricclass MxLEA<MxOpBundle SRC, MxEncMemOp SRC_ENC>
428*81ad6265SDimitry Andric    : MxInst<(outs MxARD32:$dst), (ins SRC.Op:$src),
429*81ad6265SDimitry Andric             "lea\t$src, $dst", [(set i32:$dst, SRC.Pat:$src)]> {
430*81ad6265SDimitry Andric  let Inst = (ascend
431*81ad6265SDimitry Andric    (descend 0b0100, (operand "$dst", 3), 0b111, SRC_ENC.EA),
432*81ad6265SDimitry Andric    SRC_ENC.Supplement
433*81ad6265SDimitry Andric  );
434*81ad6265SDimitry Andric}
435fe6060f1SDimitry Andric
436*81ad6265SDimitry Andricforeach AM = ["p", "f", "b", "q", "k"] in
437*81ad6265SDimitry Andricdef LEA32 # AM : MxLEA<!cast<MxOpBundle>("MxOp32AddrMode_"#AM),
438*81ad6265SDimitry Andric                       !cast<MxEncMemOp>("MxMoveSrcOpEnc_"#AM)>;
439fe6060f1SDimitry Andric
440fe6060f1SDimitry Andric//===----------------------------------------------------------------------===//
441fe6060f1SDimitry Andric// Pseudos
442fe6060f1SDimitry Andric//===----------------------------------------------------------------------===//
443fe6060f1SDimitry Andric
444fe6060f1SDimitry Andric/// Pushe/Pop to/from SP for simplicity
445fe6060f1SDimitry Andriclet Uses = [SP], Defs = [SP], hasSideEffects = 0 in {
446fe6060f1SDimitry Andric
447fe6060f1SDimitry Andric// SP <- SP - <size>; (SP) <- Dn
448fe6060f1SDimitry Andriclet mayStore = 1 in {
449fe6060f1SDimitry Andricdef PUSH8d  : MxPseudo<(outs), (ins DR8:$reg)>;
450fe6060f1SDimitry Andricdef PUSH16d : MxPseudo<(outs), (ins DR16:$reg)>;
451fe6060f1SDimitry Andricdef PUSH32r : MxPseudo<(outs), (ins XR32:$reg)>;
452fe6060f1SDimitry Andric} // let mayStore = 1
453fe6060f1SDimitry Andric
454fe6060f1SDimitry Andric// Dn <- (SP); SP <- SP + <size>
455fe6060f1SDimitry Andriclet mayLoad = 1 in {
456fe6060f1SDimitry Andricdef POP8d  : MxPseudo<(outs DR8:$reg),  (ins)>;
457fe6060f1SDimitry Andricdef POP16d : MxPseudo<(outs DR16:$reg), (ins)>;
458fe6060f1SDimitry Andricdef POP32r : MxPseudo<(outs XR32:$reg), (ins)>;
459fe6060f1SDimitry Andric} // let mayLoad = 1
460fe6060f1SDimitry Andric
461fe6060f1SDimitry Andric} // let Uses/Defs = [SP], hasSideEffects = 0
462fe6060f1SDimitry Andric
463fe6060f1SDimitry Andric
464fe6060f1SDimitry Andriclet Defs = [CCR] in {
465fe6060f1SDimitry Andricclass MxPseudoMove_RR<MxType DST, MxType SRC, list<dag> PAT = []>
466fe6060f1SDimitry Andric    : MxPseudo<(outs DST.ROp:$dst), (ins SRC.ROp:$src), PAT>;
467fe6060f1SDimitry Andric
468fe6060f1SDimitry Andricclass MxPseudoMove_RM<MxType DST, MxOperand SRCOpd, list<dag> PAT = []>
469fe6060f1SDimitry Andric    : MxPseudo<(outs DST.ROp:$dst), (ins SRCOpd:$src), PAT>;
470fe6060f1SDimitry Andric}
471fe6060f1SDimitry Andric
472fe6060f1SDimitry Andric/// This group of Pseudos is analogues to the real x86 extending moves, but
473fe6060f1SDimitry Andric/// since M68k does not have those we need to emulate. These instructions
474fe6060f1SDimitry Andric/// will be expanded right after RA completed because we need to know precisely
475fe6060f1SDimitry Andric/// what registers are allocated for the operands and if they overlap we just
476fe6060f1SDimitry Andric/// extend the value if the registers are completely different we need to move
477fe6060f1SDimitry Andric/// first.
478fe6060f1SDimitry Andricforeach EXT = ["S", "Z"] in {
479fe6060f1SDimitry Andric  let hasSideEffects = 0 in {
480fe6060f1SDimitry Andric
481fe6060f1SDimitry Andric    def MOV#EXT#Xd16d8  : MxPseudoMove_RR<MxType16d,  MxType8d>;
482fe6060f1SDimitry Andric    def MOV#EXT#Xd32d8  : MxPseudoMove_RR<MxType32d,  MxType8d>;
483fe6060f1SDimitry Andric    def MOV#EXT#Xd32d16 : MxPseudoMove_RR<MxType32r, MxType16r>;
484fe6060f1SDimitry Andric
485fe6060f1SDimitry Andric    let mayLoad = 1 in {
486fe6060f1SDimitry Andric
487fe6060f1SDimitry Andric      def MOV#EXT#Xd16j8   : MxPseudoMove_RM<MxType16d,  MxType8.JOp>;
488fe6060f1SDimitry Andric      def MOV#EXT#Xd32j8   : MxPseudoMove_RM<MxType32d,  MxType8.JOp>;
489fe6060f1SDimitry Andric      def MOV#EXT#Xd32j16  : MxPseudoMove_RM<MxType32d, MxType16.JOp>;
490fe6060f1SDimitry Andric
491fe6060f1SDimitry Andric      def MOV#EXT#Xd16p8   : MxPseudoMove_RM<MxType16d,  MxType8.POp>;
492fe6060f1SDimitry Andric      def MOV#EXT#Xd32p8   : MxPseudoMove_RM<MxType32d,  MxType8.POp>;
493fe6060f1SDimitry Andric      def MOV#EXT#Xd32p16  : MxPseudoMove_RM<MxType32d, MxType16.POp>;
494fe6060f1SDimitry Andric
495fe6060f1SDimitry Andric      def MOV#EXT#Xd16f8   : MxPseudoMove_RM<MxType16d,  MxType8.FOp>;
496fe6060f1SDimitry Andric      def MOV#EXT#Xd32f8   : MxPseudoMove_RM<MxType32d,  MxType8.FOp>;
497fe6060f1SDimitry Andric      def MOV#EXT#Xd32f16  : MxPseudoMove_RM<MxType32d, MxType16.FOp>;
498fe6060f1SDimitry Andric
499fe6060f1SDimitry Andric    }
500fe6060f1SDimitry Andric  }
501fe6060f1SDimitry Andric}
502fe6060f1SDimitry Andric
503fe6060f1SDimitry Andric/// This group of instructions is similar to the group above but DOES NOT do
504fe6060f1SDimitry Andric/// any value extension, they just load a smaller register into the lower part
505fe6060f1SDimitry Andric/// of another register if operands' real registers are different or does
506fe6060f1SDimitry Andric/// nothing if they are the same.
507fe6060f1SDimitry Andricdef MOVXd16d8  : MxPseudoMove_RR<MxType16d,  MxType8d>;
508fe6060f1SDimitry Andricdef MOVXd32d8  : MxPseudoMove_RR<MxType32d,  MxType8d>;
509fe6060f1SDimitry Andricdef MOVXd32d16 : MxPseudoMove_RR<MxType32r, MxType16r>;
510fe6060f1SDimitry Andric
511fe6060f1SDimitry Andric//===----------------------------------------------------------------------===//
512fe6060f1SDimitry Andric// Extend/Truncate Patterns
513fe6060f1SDimitry Andric//===----------------------------------------------------------------------===//
514fe6060f1SDimitry Andric
515fe6060f1SDimitry Andric// i16 <- sext i8
516fe6060f1SDimitry Andricdef: Pat<(i16 (sext i8:$src)),
517fe6060f1SDimitry Andric          (EXTRACT_SUBREG (MOVSXd32d8 MxDRD8:$src), MxSubRegIndex16Lo)>;
518fe6060f1SDimitry Andricdef: Pat<(MxSExtLoadi16i8 MxCP_ARI:$src),
519fe6060f1SDimitry Andric          (EXTRACT_SUBREG (MOVSXd32j8 MxARI8:$src), MxSubRegIndex16Lo)>;
520fe6060f1SDimitry Andricdef: Pat<(MxSExtLoadi16i8 MxCP_ARID:$src),
521fe6060f1SDimitry Andric          (EXTRACT_SUBREG (MOVSXd32p8 MxARID8:$src), MxSubRegIndex16Lo)>;
522fe6060f1SDimitry Andricdef: Pat<(MxSExtLoadi16i8 MxCP_ARII:$src),
523fe6060f1SDimitry Andric          (EXTRACT_SUBREG (MOVSXd32f8 MxARII8:$src), MxSubRegIndex16Lo)>;
524fe6060f1SDimitry Andric
525fe6060f1SDimitry Andric// i32 <- sext i8
526fe6060f1SDimitry Andricdef: Pat<(i32 (sext i8:$src)), (MOVSXd32d8 MxDRD8:$src)>;
527fe6060f1SDimitry Andricdef: Pat<(MxSExtLoadi32i8 MxCP_ARI :$src), (MOVSXd32j8 MxARI8 :$src)>;
528fe6060f1SDimitry Andricdef: Pat<(MxSExtLoadi32i8 MxCP_ARID:$src), (MOVSXd32p8 MxARID8:$src)>;
529fe6060f1SDimitry Andricdef: Pat<(MxSExtLoadi32i8 MxCP_ARII:$src), (MOVSXd32f8 MxARII8:$src)>;
530fe6060f1SDimitry Andric
531fe6060f1SDimitry Andric// i32 <- sext i16
532fe6060f1SDimitry Andricdef: Pat<(i32 (sext i16:$src)), (MOVSXd32d16 MxDRD16:$src)>;
533fe6060f1SDimitry Andricdef: Pat<(MxSExtLoadi32i16 MxCP_ARI :$src), (MOVSXd32j16 MxARI16 :$src)>;
534fe6060f1SDimitry Andricdef: Pat<(MxSExtLoadi32i16 MxCP_ARID:$src), (MOVSXd32p16 MxARID16:$src)>;
535fe6060f1SDimitry Andricdef: Pat<(MxSExtLoadi32i16 MxCP_ARII:$src), (MOVSXd32f16 MxARII16:$src)>;
536fe6060f1SDimitry Andric
537fe6060f1SDimitry Andric// i16 <- zext i8
538fe6060f1SDimitry Andricdef: Pat<(i16 (zext i8:$src)),
539fe6060f1SDimitry Andric          (EXTRACT_SUBREG (MOVZXd32d8 MxDRD8:$src), MxSubRegIndex16Lo)>;
540fe6060f1SDimitry Andricdef: Pat<(MxZExtLoadi16i8 MxCP_ARI:$src),
541fe6060f1SDimitry Andric          (EXTRACT_SUBREG (MOVZXd32j8 MxARI8:$src), MxSubRegIndex16Lo)>;
542fe6060f1SDimitry Andricdef: Pat<(MxZExtLoadi16i8 MxCP_ARID:$src),
543fe6060f1SDimitry Andric          (EXTRACT_SUBREG (MOVZXd32p8 MxARID8:$src), MxSubRegIndex16Lo)>;
544fe6060f1SDimitry Andricdef: Pat<(MxZExtLoadi16i8 MxCP_ARII:$src),
545fe6060f1SDimitry Andric          (EXTRACT_SUBREG (MOVZXd32f8 MxARII8:$src), MxSubRegIndex16Lo)>;
546fe6060f1SDimitry Andric
547fe6060f1SDimitry Andric// i32 <- zext i8
548fe6060f1SDimitry Andricdef: Pat<(i32 (zext i8:$src)), (MOVZXd32d8 MxDRD8:$src)>;
549fe6060f1SDimitry Andricdef: Pat<(MxZExtLoadi32i8 MxCP_ARI :$src), (MOVZXd32j8 MxARI8 :$src)>;
550fe6060f1SDimitry Andricdef: Pat<(MxZExtLoadi32i8 MxCP_ARID:$src), (MOVZXd32p8 MxARID8:$src)>;
551fe6060f1SDimitry Andricdef: Pat<(MxZExtLoadi32i8 MxCP_ARII:$src), (MOVZXd32f8 MxARII8:$src)>;
552fe6060f1SDimitry Andric
553fe6060f1SDimitry Andric// i32 <- zext i16
554fe6060f1SDimitry Andricdef: Pat<(i32 (zext i16:$src)), (MOVZXd32d16 MxDRD16:$src)>;
555fe6060f1SDimitry Andricdef: Pat<(MxZExtLoadi32i16 MxCP_ARI :$src), (MOVZXd32j16 MxARI16 :$src)>;
556fe6060f1SDimitry Andricdef: Pat<(MxZExtLoadi32i16 MxCP_ARID:$src), (MOVZXd32p16 MxARID16:$src)>;
557fe6060f1SDimitry Andricdef: Pat<(MxZExtLoadi32i16 MxCP_ARII:$src), (MOVZXd32f16 MxARII16:$src)>;
558fe6060f1SDimitry Andric
559fe6060f1SDimitry Andric// i16 <- anyext i8
560fe6060f1SDimitry Andricdef: Pat<(i16 (anyext i8:$src)),
561fe6060f1SDimitry Andric          (EXTRACT_SUBREG (MOVZXd32d8 MxDRD8:$src), MxSubRegIndex16Lo)>;
562fe6060f1SDimitry Andricdef: Pat<(MxExtLoadi16i8 MxCP_ARI:$src),
563fe6060f1SDimitry Andric          (EXTRACT_SUBREG (MOVZXd32j8 MxARI8:$src), MxSubRegIndex16Lo)>;
564fe6060f1SDimitry Andricdef: Pat<(MxExtLoadi16i8 MxCP_ARID:$src),
565fe6060f1SDimitry Andric          (EXTRACT_SUBREG (MOVZXd32p8 MxARID8:$src), MxSubRegIndex16Lo)>;
566fe6060f1SDimitry Andricdef: Pat<(MxExtLoadi16i8 MxCP_ARII:$src),
567fe6060f1SDimitry Andric          (EXTRACT_SUBREG (MOVZXd32f8 MxARII8:$src), MxSubRegIndex16Lo)>;
568fe6060f1SDimitry Andric
569fe6060f1SDimitry Andric// i32 <- anyext i8
570fe6060f1SDimitry Andricdef: Pat<(i32 (anyext i8:$src)), (MOVZXd32d8 MxDRD8:$src)>;
571fe6060f1SDimitry Andricdef: Pat<(MxExtLoadi32i8 MxCP_ARI :$src), (MOVZXd32j8 MxARI8 :$src)>;
572fe6060f1SDimitry Andricdef: Pat<(MxExtLoadi32i8 MxCP_ARID:$src), (MOVZXd32p8 MxARID8:$src)>;
573fe6060f1SDimitry Andricdef: Pat<(MxExtLoadi32i8 MxCP_ARII:$src), (MOVZXd32f8 MxARII8:$src)>;
574fe6060f1SDimitry Andric
575fe6060f1SDimitry Andric// i32 <- anyext i16
576fe6060f1SDimitry Andricdef: Pat<(i32 (anyext i16:$src)), (MOVZXd32d16 MxDRD16:$src)>;
577fe6060f1SDimitry Andricdef: Pat<(MxExtLoadi32i16 MxCP_ARI :$src), (MOVZXd32j16 MxARI16 :$src)>;
578fe6060f1SDimitry Andricdef: Pat<(MxExtLoadi32i16 MxCP_ARID:$src), (MOVZXd32p16 MxARID16:$src)>;
579fe6060f1SDimitry Andricdef: Pat<(MxExtLoadi32i16 MxCP_ARII:$src), (MOVZXd32f16 MxARII16:$src)>;
580fe6060f1SDimitry Andric
581fe6060f1SDimitry Andric// trunc patterns
582fe6060f1SDimitry Andricdef : Pat<(i16 (trunc i32:$src)),
583fe6060f1SDimitry Andric          (EXTRACT_SUBREG MxXRD32:$src, MxSubRegIndex16Lo)>;
584fe6060f1SDimitry Andricdef : Pat<(i8  (trunc i32:$src)),
585fe6060f1SDimitry Andric          (EXTRACT_SUBREG MxXRD32:$src, MxSubRegIndex8Lo)>;
586fe6060f1SDimitry Andricdef : Pat<(i8  (trunc i16:$src)),
587fe6060f1SDimitry Andric          (EXTRACT_SUBREG MxXRD16:$src, MxSubRegIndex8Lo)>;
588