xref: /freebsd/contrib/llvm-project/llvm/lib/Target/Hexagon/HexagonTargetMachine.cpp (revision 5ffd83dbcc34f10e07f6d3e968ae6365869615f4)
10b57cec5SDimitry Andric //===-- HexagonTargetMachine.cpp - Define TargetMachine for Hexagon -------===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric // Implements the info about Hexagon target spec.
100b57cec5SDimitry Andric //
110b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
120b57cec5SDimitry Andric 
130b57cec5SDimitry Andric #include "HexagonTargetMachine.h"
140b57cec5SDimitry Andric #include "Hexagon.h"
150b57cec5SDimitry Andric #include "HexagonISelLowering.h"
160b57cec5SDimitry Andric #include "HexagonMachineScheduler.h"
170b57cec5SDimitry Andric #include "HexagonTargetObjectFile.h"
180b57cec5SDimitry Andric #include "HexagonTargetTransformInfo.h"
190b57cec5SDimitry Andric #include "TargetInfo/HexagonTargetInfo.h"
200b57cec5SDimitry Andric #include "llvm/CodeGen/Passes.h"
210b57cec5SDimitry Andric #include "llvm/CodeGen/TargetPassConfig.h"
220b57cec5SDimitry Andric #include "llvm/IR/LegacyPassManager.h"
230b57cec5SDimitry Andric #include "llvm/IR/Module.h"
240b57cec5SDimitry Andric #include "llvm/Support/CommandLine.h"
250b57cec5SDimitry Andric #include "llvm/Support/TargetRegistry.h"
260b57cec5SDimitry Andric #include "llvm/Transforms/IPO/PassManagerBuilder.h"
270b57cec5SDimitry Andric #include "llvm/Transforms/Scalar.h"
280b57cec5SDimitry Andric 
290b57cec5SDimitry Andric using namespace llvm;
300b57cec5SDimitry Andric 
310b57cec5SDimitry Andric static cl::opt<bool> EnableCExtOpt("hexagon-cext", cl::Hidden, cl::ZeroOrMore,
320b57cec5SDimitry Andric   cl::init(true), cl::desc("Enable Hexagon constant-extender optimization"));
330b57cec5SDimitry Andric 
340b57cec5SDimitry Andric static cl::opt<bool> EnableRDFOpt("rdf-opt", cl::Hidden, cl::ZeroOrMore,
350b57cec5SDimitry Andric   cl::init(true), cl::desc("Enable RDF-based optimizations"));
360b57cec5SDimitry Andric 
370b57cec5SDimitry Andric static cl::opt<bool> DisableHardwareLoops("disable-hexagon-hwloops",
380b57cec5SDimitry Andric   cl::Hidden, cl::desc("Disable Hardware Loops for Hexagon target"));
390b57cec5SDimitry Andric 
400b57cec5SDimitry Andric static cl::opt<bool> DisableAModeOpt("disable-hexagon-amodeopt",
410b57cec5SDimitry Andric   cl::Hidden, cl::ZeroOrMore, cl::init(false),
420b57cec5SDimitry Andric   cl::desc("Disable Hexagon Addressing Mode Optimization"));
430b57cec5SDimitry Andric 
440b57cec5SDimitry Andric static cl::opt<bool> DisableHexagonCFGOpt("disable-hexagon-cfgopt",
450b57cec5SDimitry Andric   cl::Hidden, cl::ZeroOrMore, cl::init(false),
460b57cec5SDimitry Andric   cl::desc("Disable Hexagon CFG Optimization"));
470b57cec5SDimitry Andric 
480b57cec5SDimitry Andric static cl::opt<bool> DisableHCP("disable-hcp", cl::init(false), cl::Hidden,
490b57cec5SDimitry Andric   cl::ZeroOrMore, cl::desc("Disable Hexagon constant propagation"));
500b57cec5SDimitry Andric 
510b57cec5SDimitry Andric static cl::opt<bool> DisableStoreWidening("disable-store-widen",
520b57cec5SDimitry Andric   cl::Hidden, cl::init(false), cl::desc("Disable store widening"));
530b57cec5SDimitry Andric 
540b57cec5SDimitry Andric static cl::opt<bool> EnableExpandCondsets("hexagon-expand-condsets",
550b57cec5SDimitry Andric   cl::init(true), cl::Hidden, cl::ZeroOrMore,
560b57cec5SDimitry Andric   cl::desc("Early expansion of MUX"));
570b57cec5SDimitry Andric 
580b57cec5SDimitry Andric static cl::opt<bool> EnableEarlyIf("hexagon-eif", cl::init(true), cl::Hidden,
590b57cec5SDimitry Andric   cl::ZeroOrMore, cl::desc("Enable early if-conversion"));
600b57cec5SDimitry Andric 
610b57cec5SDimitry Andric static cl::opt<bool> EnableGenInsert("hexagon-insert", cl::init(true),
620b57cec5SDimitry Andric   cl::Hidden, cl::desc("Generate \"insert\" instructions"));
630b57cec5SDimitry Andric 
640b57cec5SDimitry Andric static cl::opt<bool> EnableCommGEP("hexagon-commgep", cl::init(true),
650b57cec5SDimitry Andric   cl::Hidden, cl::ZeroOrMore, cl::desc("Enable commoning of GEP instructions"));
660b57cec5SDimitry Andric 
670b57cec5SDimitry Andric static cl::opt<bool> EnableGenExtract("hexagon-extract", cl::init(true),
680b57cec5SDimitry Andric   cl::Hidden, cl::desc("Generate \"extract\" instructions"));
690b57cec5SDimitry Andric 
700b57cec5SDimitry Andric static cl::opt<bool> EnableGenMux("hexagon-mux", cl::init(true), cl::Hidden,
710b57cec5SDimitry Andric   cl::desc("Enable converting conditional transfers into MUX instructions"));
720b57cec5SDimitry Andric 
730b57cec5SDimitry Andric static cl::opt<bool> EnableGenPred("hexagon-gen-pred", cl::init(true),
740b57cec5SDimitry Andric   cl::Hidden, cl::desc("Enable conversion of arithmetic operations to "
750b57cec5SDimitry Andric   "predicate instructions"));
760b57cec5SDimitry Andric 
770b57cec5SDimitry Andric static cl::opt<bool> EnableLoopPrefetch("hexagon-loop-prefetch",
780b57cec5SDimitry Andric   cl::init(false), cl::Hidden, cl::ZeroOrMore,
790b57cec5SDimitry Andric   cl::desc("Enable loop data prefetch on Hexagon"));
800b57cec5SDimitry Andric 
810b57cec5SDimitry Andric static cl::opt<bool> DisableHSDR("disable-hsdr", cl::init(false), cl::Hidden,
820b57cec5SDimitry Andric   cl::desc("Disable splitting double registers"));
830b57cec5SDimitry Andric 
840b57cec5SDimitry Andric static cl::opt<bool> EnableBitSimplify("hexagon-bit", cl::init(true),
850b57cec5SDimitry Andric   cl::Hidden, cl::desc("Bit simplification"));
860b57cec5SDimitry Andric 
870b57cec5SDimitry Andric static cl::opt<bool> EnableLoopResched("hexagon-loop-resched", cl::init(true),
880b57cec5SDimitry Andric   cl::Hidden, cl::desc("Loop rescheduling"));
890b57cec5SDimitry Andric 
900b57cec5SDimitry Andric static cl::opt<bool> HexagonNoOpt("hexagon-noopt", cl::init(false),
910b57cec5SDimitry Andric   cl::Hidden, cl::desc("Disable backend optimizations"));
920b57cec5SDimitry Andric 
930b57cec5SDimitry Andric static cl::opt<bool> EnableVectorPrint("enable-hexagon-vector-print",
940b57cec5SDimitry Andric   cl::Hidden, cl::ZeroOrMore, cl::init(false),
950b57cec5SDimitry Andric   cl::desc("Enable Hexagon Vector print instr pass"));
960b57cec5SDimitry Andric 
970b57cec5SDimitry Andric static cl::opt<bool> EnableVExtractOpt("hexagon-opt-vextract", cl::Hidden,
980b57cec5SDimitry Andric   cl::ZeroOrMore, cl::init(true), cl::desc("Enable vextract optimization"));
990b57cec5SDimitry Andric 
1000b57cec5SDimitry Andric static cl::opt<bool> EnableInitialCFGCleanup("hexagon-initial-cfg-cleanup",
1010b57cec5SDimitry Andric   cl::Hidden, cl::ZeroOrMore, cl::init(true),
1020b57cec5SDimitry Andric   cl::desc("Simplify the CFG after atomic expansion pass"));
1030b57cec5SDimitry Andric 
1040b57cec5SDimitry Andric /// HexagonTargetMachineModule - Note that this is used on hosts that
1050b57cec5SDimitry Andric /// cannot link in a library unless there are references into the
1060b57cec5SDimitry Andric /// library.  In particular, it seems that it is not possible to get
1070b57cec5SDimitry Andric /// things to work on Win32 without this.  Though it is unused, do not
1080b57cec5SDimitry Andric /// remove it.
1090b57cec5SDimitry Andric extern "C" int HexagonTargetMachineModule;
1100b57cec5SDimitry Andric int HexagonTargetMachineModule = 0;
1110b57cec5SDimitry Andric 
1120b57cec5SDimitry Andric static ScheduleDAGInstrs *createVLIWMachineSched(MachineSchedContext *C) {
1130b57cec5SDimitry Andric   ScheduleDAGMILive *DAG =
1148bcb0991SDimitry Andric     new VLIWMachineScheduler(C, std::make_unique<ConvergingVLIWScheduler>());
1158bcb0991SDimitry Andric   DAG->addMutation(std::make_unique<HexagonSubtarget::UsrOverflowMutation>());
1168bcb0991SDimitry Andric   DAG->addMutation(std::make_unique<HexagonSubtarget::HVXMemLatencyMutation>());
1178bcb0991SDimitry Andric   DAG->addMutation(std::make_unique<HexagonSubtarget::CallMutation>());
1180b57cec5SDimitry Andric   DAG->addMutation(createCopyConstrainDAGMutation(DAG->TII, DAG->TRI));
1190b57cec5SDimitry Andric   return DAG;
1200b57cec5SDimitry Andric }
1210b57cec5SDimitry Andric 
1220b57cec5SDimitry Andric static MachineSchedRegistry
1230b57cec5SDimitry Andric SchedCustomRegistry("hexagon", "Run Hexagon's custom scheduler",
1240b57cec5SDimitry Andric                     createVLIWMachineSched);
1250b57cec5SDimitry Andric 
1260b57cec5SDimitry Andric namespace llvm {
1270b57cec5SDimitry Andric   extern char &HexagonExpandCondsetsID;
1280b57cec5SDimitry Andric   void initializeHexagonBitSimplifyPass(PassRegistry&);
1290b57cec5SDimitry Andric   void initializeHexagonConstExtendersPass(PassRegistry&);
1300b57cec5SDimitry Andric   void initializeHexagonConstPropagationPass(PassRegistry&);
1310b57cec5SDimitry Andric   void initializeHexagonEarlyIfConversionPass(PassRegistry&);
1320b57cec5SDimitry Andric   void initializeHexagonExpandCondsetsPass(PassRegistry&);
1330b57cec5SDimitry Andric   void initializeHexagonGenMuxPass(PassRegistry&);
1340b57cec5SDimitry Andric   void initializeHexagonHardwareLoopsPass(PassRegistry&);
1350b57cec5SDimitry Andric   void initializeHexagonLoopIdiomRecognizePass(PassRegistry&);
1360b57cec5SDimitry Andric   void initializeHexagonVectorLoopCarriedReusePass(PassRegistry&);
1370b57cec5SDimitry Andric   void initializeHexagonNewValueJumpPass(PassRegistry&);
1380b57cec5SDimitry Andric   void initializeHexagonOptAddrModePass(PassRegistry&);
1390b57cec5SDimitry Andric   void initializeHexagonPacketizerPass(PassRegistry&);
1400b57cec5SDimitry Andric   void initializeHexagonRDFOptPass(PassRegistry&);
1410b57cec5SDimitry Andric   void initializeHexagonSplitDoubleRegsPass(PassRegistry&);
1420b57cec5SDimitry Andric   void initializeHexagonVExtractPass(PassRegistry&);
1430b57cec5SDimitry Andric   Pass *createHexagonLoopIdiomPass();
1440b57cec5SDimitry Andric   Pass *createHexagonVectorLoopCarriedReusePass();
1450b57cec5SDimitry Andric 
1460b57cec5SDimitry Andric   FunctionPass *createHexagonBitSimplify();
1470b57cec5SDimitry Andric   FunctionPass *createHexagonBranchRelaxation();
1480b57cec5SDimitry Andric   FunctionPass *createHexagonCallFrameInformation();
1490b57cec5SDimitry Andric   FunctionPass *createHexagonCFGOptimizer();
1500b57cec5SDimitry Andric   FunctionPass *createHexagonCommonGEP();
1510b57cec5SDimitry Andric   FunctionPass *createHexagonConstExtenders();
1520b57cec5SDimitry Andric   FunctionPass *createHexagonConstPropagationPass();
1530b57cec5SDimitry Andric   FunctionPass *createHexagonCopyToCombine();
1540b57cec5SDimitry Andric   FunctionPass *createHexagonEarlyIfConversion();
1550b57cec5SDimitry Andric   FunctionPass *createHexagonFixupHwLoops();
1560b57cec5SDimitry Andric   FunctionPass *createHexagonGenExtract();
1570b57cec5SDimitry Andric   FunctionPass *createHexagonGenInsert();
1580b57cec5SDimitry Andric   FunctionPass *createHexagonGenMux();
1590b57cec5SDimitry Andric   FunctionPass *createHexagonGenPredicate();
1600b57cec5SDimitry Andric   FunctionPass *createHexagonHardwareLoops();
1610b57cec5SDimitry Andric   FunctionPass *createHexagonISelDag(HexagonTargetMachine &TM,
1620b57cec5SDimitry Andric                                      CodeGenOpt::Level OptLevel);
1630b57cec5SDimitry Andric   FunctionPass *createHexagonLoopRescheduling();
1640b57cec5SDimitry Andric   FunctionPass *createHexagonNewValueJump();
1650b57cec5SDimitry Andric   FunctionPass *createHexagonOptimizeSZextends();
1660b57cec5SDimitry Andric   FunctionPass *createHexagonOptAddrMode();
1670b57cec5SDimitry Andric   FunctionPass *createHexagonPacketizer(bool Minimal);
1680b57cec5SDimitry Andric   FunctionPass *createHexagonPeephole();
1690b57cec5SDimitry Andric   FunctionPass *createHexagonRDFOpt();
1700b57cec5SDimitry Andric   FunctionPass *createHexagonSplitConst32AndConst64();
1710b57cec5SDimitry Andric   FunctionPass *createHexagonSplitDoubleRegs();
1720b57cec5SDimitry Andric   FunctionPass *createHexagonStoreWidening();
1730b57cec5SDimitry Andric   FunctionPass *createHexagonVectorPrint();
1740b57cec5SDimitry Andric   FunctionPass *createHexagonVExtract();
1750b57cec5SDimitry Andric } // end namespace llvm;
1760b57cec5SDimitry Andric 
1770b57cec5SDimitry Andric static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
1780b57cec5SDimitry Andric   if (!RM.hasValue())
1790b57cec5SDimitry Andric     return Reloc::Static;
1800b57cec5SDimitry Andric   return *RM;
1810b57cec5SDimitry Andric }
1820b57cec5SDimitry Andric 
183480093f4SDimitry Andric extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeHexagonTarget() {
1840b57cec5SDimitry Andric   // Register the target.
1850b57cec5SDimitry Andric   RegisterTargetMachine<HexagonTargetMachine> X(getTheHexagonTarget());
1860b57cec5SDimitry Andric 
1870b57cec5SDimitry Andric   PassRegistry &PR = *PassRegistry::getPassRegistry();
1880b57cec5SDimitry Andric   initializeHexagonBitSimplifyPass(PR);
1890b57cec5SDimitry Andric   initializeHexagonConstExtendersPass(PR);
1900b57cec5SDimitry Andric   initializeHexagonConstPropagationPass(PR);
1910b57cec5SDimitry Andric   initializeHexagonEarlyIfConversionPass(PR);
1920b57cec5SDimitry Andric   initializeHexagonGenMuxPass(PR);
1930b57cec5SDimitry Andric   initializeHexagonHardwareLoopsPass(PR);
1940b57cec5SDimitry Andric   initializeHexagonLoopIdiomRecognizePass(PR);
1950b57cec5SDimitry Andric   initializeHexagonVectorLoopCarriedReusePass(PR);
1960b57cec5SDimitry Andric   initializeHexagonNewValueJumpPass(PR);
1970b57cec5SDimitry Andric   initializeHexagonOptAddrModePass(PR);
1980b57cec5SDimitry Andric   initializeHexagonPacketizerPass(PR);
1990b57cec5SDimitry Andric   initializeHexagonRDFOptPass(PR);
2000b57cec5SDimitry Andric   initializeHexagonSplitDoubleRegsPass(PR);
2010b57cec5SDimitry Andric   initializeHexagonVExtractPass(PR);
2020b57cec5SDimitry Andric }
2030b57cec5SDimitry Andric 
2040b57cec5SDimitry Andric HexagonTargetMachine::HexagonTargetMachine(const Target &T, const Triple &TT,
2050b57cec5SDimitry Andric                                            StringRef CPU, StringRef FS,
2060b57cec5SDimitry Andric                                            const TargetOptions &Options,
2070b57cec5SDimitry Andric                                            Optional<Reloc::Model> RM,
2080b57cec5SDimitry Andric                                            Optional<CodeModel::Model> CM,
2090b57cec5SDimitry Andric                                            CodeGenOpt::Level OL, bool JIT)
2100b57cec5SDimitry Andric     // Specify the vector alignment explicitly. For v512x1, the calculated
2110b57cec5SDimitry Andric     // alignment would be 512*alignment(i1), which is 512 bytes, instead of
2120b57cec5SDimitry Andric     // the required minimum of 64 bytes.
2130b57cec5SDimitry Andric     : LLVMTargetMachine(
2140b57cec5SDimitry Andric           T,
2150b57cec5SDimitry Andric           "e-m:e-p:32:32:32-a:0-n16:32-"
2160b57cec5SDimitry Andric           "i64:64:64-i32:32:32-i16:16:16-i1:8:8-f32:32:32-f64:64:64-"
2170b57cec5SDimitry Andric           "v32:32:32-v64:64:64-v512:512:512-v1024:1024:1024-v2048:2048:2048",
2180b57cec5SDimitry Andric           TT, CPU, FS, Options, getEffectiveRelocModel(RM),
2190b57cec5SDimitry Andric           getEffectiveCodeModel(CM, CodeModel::Small),
2200b57cec5SDimitry Andric           (HexagonNoOpt ? CodeGenOpt::None : OL)),
2218bcb0991SDimitry Andric       TLOF(std::make_unique<HexagonTargetObjectFile>()) {
2220b57cec5SDimitry Andric   initializeHexagonExpandCondsetsPass(*PassRegistry::getPassRegistry());
2230b57cec5SDimitry Andric   initAsmInfo();
2240b57cec5SDimitry Andric }
2250b57cec5SDimitry Andric 
2260b57cec5SDimitry Andric const HexagonSubtarget *
2270b57cec5SDimitry Andric HexagonTargetMachine::getSubtargetImpl(const Function &F) const {
2280b57cec5SDimitry Andric   AttributeList FnAttrs = F.getAttributes();
2290b57cec5SDimitry Andric   Attribute CPUAttr =
2300b57cec5SDimitry Andric       FnAttrs.getAttribute(AttributeList::FunctionIndex, "target-cpu");
2310b57cec5SDimitry Andric   Attribute FSAttr =
2320b57cec5SDimitry Andric       FnAttrs.getAttribute(AttributeList::FunctionIndex, "target-features");
2330b57cec5SDimitry Andric 
2340b57cec5SDimitry Andric   std::string CPU = !CPUAttr.hasAttribute(Attribute::None)
2350b57cec5SDimitry Andric                         ? CPUAttr.getValueAsString().str()
2360b57cec5SDimitry Andric                         : TargetCPU;
2370b57cec5SDimitry Andric   std::string FS = !FSAttr.hasAttribute(Attribute::None)
2380b57cec5SDimitry Andric                        ? FSAttr.getValueAsString().str()
2390b57cec5SDimitry Andric                        : TargetFS;
240*5ffd83dbSDimitry Andric   // Append the preexisting target features last, so that +mattr overrides
241*5ffd83dbSDimitry Andric   // the "unsafe-fp-math" function attribute.
242*5ffd83dbSDimitry Andric   // Creating a separate target feature is not strictly necessary, it only
243*5ffd83dbSDimitry Andric   // exists to make "unsafe-fp-math" force creating a new subtarget.
244*5ffd83dbSDimitry Andric 
245*5ffd83dbSDimitry Andric   if (FnAttrs.hasFnAttribute("unsafe-fp-math") &&
246*5ffd83dbSDimitry Andric       F.getFnAttribute("unsafe-fp-math").getValueAsString() == "true")
247*5ffd83dbSDimitry Andric     FS = FS.empty() ? "+unsafe-fp" : "+unsafe-fp," + FS;
2480b57cec5SDimitry Andric 
2490b57cec5SDimitry Andric   auto &I = SubtargetMap[CPU + FS];
2500b57cec5SDimitry Andric   if (!I) {
2510b57cec5SDimitry Andric     // This needs to be done before we create a new subtarget since any
2520b57cec5SDimitry Andric     // creation will depend on the TM and the code generation flags on the
2530b57cec5SDimitry Andric     // function that reside in TargetOptions.
2540b57cec5SDimitry Andric     resetTargetOptions(F);
2558bcb0991SDimitry Andric     I = std::make_unique<HexagonSubtarget>(TargetTriple, CPU, FS, *this);
2560b57cec5SDimitry Andric   }
2570b57cec5SDimitry Andric   return I.get();
2580b57cec5SDimitry Andric }
2590b57cec5SDimitry Andric 
2600b57cec5SDimitry Andric void HexagonTargetMachine::adjustPassManager(PassManagerBuilder &PMB) {
2610b57cec5SDimitry Andric   PMB.addExtension(
2620b57cec5SDimitry Andric     PassManagerBuilder::EP_LateLoopOptimizations,
2630b57cec5SDimitry Andric     [&](const PassManagerBuilder &, legacy::PassManagerBase &PM) {
2640b57cec5SDimitry Andric       PM.add(createHexagonLoopIdiomPass());
2650b57cec5SDimitry Andric     });
2660b57cec5SDimitry Andric   PMB.addExtension(
2670b57cec5SDimitry Andric     PassManagerBuilder::EP_LoopOptimizerEnd,
2680b57cec5SDimitry Andric     [&](const PassManagerBuilder &, legacy::PassManagerBase &PM) {
2690b57cec5SDimitry Andric       PM.add(createHexagonVectorLoopCarriedReusePass());
2700b57cec5SDimitry Andric     });
2710b57cec5SDimitry Andric }
2720b57cec5SDimitry Andric 
2730b57cec5SDimitry Andric TargetTransformInfo
2740b57cec5SDimitry Andric HexagonTargetMachine::getTargetTransformInfo(const Function &F) {
2750b57cec5SDimitry Andric   return TargetTransformInfo(HexagonTTIImpl(this, F));
2760b57cec5SDimitry Andric }
2770b57cec5SDimitry Andric 
2780b57cec5SDimitry Andric 
2790b57cec5SDimitry Andric HexagonTargetMachine::~HexagonTargetMachine() {}
2800b57cec5SDimitry Andric 
2810b57cec5SDimitry Andric namespace {
2820b57cec5SDimitry Andric /// Hexagon Code Generator Pass Configuration Options.
2830b57cec5SDimitry Andric class HexagonPassConfig : public TargetPassConfig {
2840b57cec5SDimitry Andric public:
2850b57cec5SDimitry Andric   HexagonPassConfig(HexagonTargetMachine &TM, PassManagerBase &PM)
2860b57cec5SDimitry Andric     : TargetPassConfig(TM, PM) {}
2870b57cec5SDimitry Andric 
2880b57cec5SDimitry Andric   HexagonTargetMachine &getHexagonTargetMachine() const {
2890b57cec5SDimitry Andric     return getTM<HexagonTargetMachine>();
2900b57cec5SDimitry Andric   }
2910b57cec5SDimitry Andric 
2920b57cec5SDimitry Andric   ScheduleDAGInstrs *
2930b57cec5SDimitry Andric   createMachineScheduler(MachineSchedContext *C) const override {
2940b57cec5SDimitry Andric     return createVLIWMachineSched(C);
2950b57cec5SDimitry Andric   }
2960b57cec5SDimitry Andric 
2970b57cec5SDimitry Andric   void addIRPasses() override;
2980b57cec5SDimitry Andric   bool addInstSelector() override;
2990b57cec5SDimitry Andric   void addPreRegAlloc() override;
3000b57cec5SDimitry Andric   void addPostRegAlloc() override;
3010b57cec5SDimitry Andric   void addPreSched2() override;
3020b57cec5SDimitry Andric   void addPreEmitPass() override;
3030b57cec5SDimitry Andric };
3040b57cec5SDimitry Andric } // namespace
3050b57cec5SDimitry Andric 
3060b57cec5SDimitry Andric TargetPassConfig *HexagonTargetMachine::createPassConfig(PassManagerBase &PM) {
3070b57cec5SDimitry Andric   return new HexagonPassConfig(*this, PM);
3080b57cec5SDimitry Andric }
3090b57cec5SDimitry Andric 
3100b57cec5SDimitry Andric void HexagonPassConfig::addIRPasses() {
3110b57cec5SDimitry Andric   TargetPassConfig::addIRPasses();
3120b57cec5SDimitry Andric   bool NoOpt = (getOptLevel() == CodeGenOpt::None);
3130b57cec5SDimitry Andric 
3140b57cec5SDimitry Andric   if (!NoOpt) {
3150b57cec5SDimitry Andric     addPass(createConstantPropagationPass());
3160b57cec5SDimitry Andric     addPass(createDeadCodeEliminationPass());
3170b57cec5SDimitry Andric   }
3180b57cec5SDimitry Andric 
3190b57cec5SDimitry Andric   addPass(createAtomicExpandPass());
3200b57cec5SDimitry Andric 
3210b57cec5SDimitry Andric   if (!NoOpt) {
3220b57cec5SDimitry Andric     if (EnableInitialCFGCleanup)
3230b57cec5SDimitry Andric       addPass(createCFGSimplificationPass(1, true, true, false, true));
3240b57cec5SDimitry Andric     if (EnableLoopPrefetch)
3250b57cec5SDimitry Andric       addPass(createLoopDataPrefetchPass());
3260b57cec5SDimitry Andric     if (EnableCommGEP)
3270b57cec5SDimitry Andric       addPass(createHexagonCommonGEP());
3280b57cec5SDimitry Andric     // Replace certain combinations of shifts and ands with extracts.
3290b57cec5SDimitry Andric     if (EnableGenExtract)
3300b57cec5SDimitry Andric       addPass(createHexagonGenExtract());
3310b57cec5SDimitry Andric   }
3320b57cec5SDimitry Andric }
3330b57cec5SDimitry Andric 
3340b57cec5SDimitry Andric bool HexagonPassConfig::addInstSelector() {
3350b57cec5SDimitry Andric   HexagonTargetMachine &TM = getHexagonTargetMachine();
3360b57cec5SDimitry Andric   bool NoOpt = (getOptLevel() == CodeGenOpt::None);
3370b57cec5SDimitry Andric 
3380b57cec5SDimitry Andric   if (!NoOpt)
3390b57cec5SDimitry Andric     addPass(createHexagonOptimizeSZextends());
3400b57cec5SDimitry Andric 
3410b57cec5SDimitry Andric   addPass(createHexagonISelDag(TM, getOptLevel()));
3420b57cec5SDimitry Andric 
3430b57cec5SDimitry Andric   if (!NoOpt) {
3440b57cec5SDimitry Andric     if (EnableVExtractOpt)
3450b57cec5SDimitry Andric       addPass(createHexagonVExtract());
3460b57cec5SDimitry Andric     // Create logical operations on predicate registers.
3470b57cec5SDimitry Andric     if (EnableGenPred)
3480b57cec5SDimitry Andric       addPass(createHexagonGenPredicate());
3490b57cec5SDimitry Andric     // Rotate loops to expose bit-simplification opportunities.
3500b57cec5SDimitry Andric     if (EnableLoopResched)
3510b57cec5SDimitry Andric       addPass(createHexagonLoopRescheduling());
3520b57cec5SDimitry Andric     // Split double registers.
3530b57cec5SDimitry Andric     if (!DisableHSDR)
3540b57cec5SDimitry Andric       addPass(createHexagonSplitDoubleRegs());
3550b57cec5SDimitry Andric     // Bit simplification.
3560b57cec5SDimitry Andric     if (EnableBitSimplify)
3570b57cec5SDimitry Andric       addPass(createHexagonBitSimplify());
3580b57cec5SDimitry Andric     addPass(createHexagonPeephole());
3590b57cec5SDimitry Andric     // Constant propagation.
3600b57cec5SDimitry Andric     if (!DisableHCP) {
3610b57cec5SDimitry Andric       addPass(createHexagonConstPropagationPass());
3620b57cec5SDimitry Andric       addPass(&UnreachableMachineBlockElimID);
3630b57cec5SDimitry Andric     }
3640b57cec5SDimitry Andric     if (EnableGenInsert)
3650b57cec5SDimitry Andric       addPass(createHexagonGenInsert());
3660b57cec5SDimitry Andric     if (EnableEarlyIf)
3670b57cec5SDimitry Andric       addPass(createHexagonEarlyIfConversion());
3680b57cec5SDimitry Andric   }
3690b57cec5SDimitry Andric 
3700b57cec5SDimitry Andric   return false;
3710b57cec5SDimitry Andric }
3720b57cec5SDimitry Andric 
3730b57cec5SDimitry Andric void HexagonPassConfig::addPreRegAlloc() {
3740b57cec5SDimitry Andric   if (getOptLevel() != CodeGenOpt::None) {
3750b57cec5SDimitry Andric     if (EnableCExtOpt)
3760b57cec5SDimitry Andric       addPass(createHexagonConstExtenders());
3770b57cec5SDimitry Andric     if (EnableExpandCondsets)
3780b57cec5SDimitry Andric       insertPass(&RegisterCoalescerID, &HexagonExpandCondsetsID);
3790b57cec5SDimitry Andric     if (!DisableStoreWidening)
3800b57cec5SDimitry Andric       addPass(createHexagonStoreWidening());
3810b57cec5SDimitry Andric     if (!DisableHardwareLoops)
3820b57cec5SDimitry Andric       addPass(createHexagonHardwareLoops());
3830b57cec5SDimitry Andric   }
3840b57cec5SDimitry Andric   if (TM->getOptLevel() >= CodeGenOpt::Default)
3850b57cec5SDimitry Andric     addPass(&MachinePipelinerID);
3860b57cec5SDimitry Andric }
3870b57cec5SDimitry Andric 
3880b57cec5SDimitry Andric void HexagonPassConfig::addPostRegAlloc() {
3890b57cec5SDimitry Andric   if (getOptLevel() != CodeGenOpt::None) {
3900b57cec5SDimitry Andric     if (EnableRDFOpt)
3910b57cec5SDimitry Andric       addPass(createHexagonRDFOpt());
3920b57cec5SDimitry Andric     if (!DisableHexagonCFGOpt)
3930b57cec5SDimitry Andric       addPass(createHexagonCFGOptimizer());
3940b57cec5SDimitry Andric     if (!DisableAModeOpt)
3950b57cec5SDimitry Andric       addPass(createHexagonOptAddrMode());
3960b57cec5SDimitry Andric   }
3970b57cec5SDimitry Andric }
3980b57cec5SDimitry Andric 
3990b57cec5SDimitry Andric void HexagonPassConfig::addPreSched2() {
4000b57cec5SDimitry Andric   addPass(createHexagonCopyToCombine());
4010b57cec5SDimitry Andric   if (getOptLevel() != CodeGenOpt::None)
4020b57cec5SDimitry Andric     addPass(&IfConverterID);
4030b57cec5SDimitry Andric   addPass(createHexagonSplitConst32AndConst64());
4040b57cec5SDimitry Andric }
4050b57cec5SDimitry Andric 
4060b57cec5SDimitry Andric void HexagonPassConfig::addPreEmitPass() {
4070b57cec5SDimitry Andric   bool NoOpt = (getOptLevel() == CodeGenOpt::None);
4080b57cec5SDimitry Andric 
4090b57cec5SDimitry Andric   if (!NoOpt)
4100b57cec5SDimitry Andric     addPass(createHexagonNewValueJump());
4110b57cec5SDimitry Andric 
4120b57cec5SDimitry Andric   addPass(createHexagonBranchRelaxation());
4130b57cec5SDimitry Andric 
4140b57cec5SDimitry Andric   if (!NoOpt) {
4150b57cec5SDimitry Andric     if (!DisableHardwareLoops)
4160b57cec5SDimitry Andric       addPass(createHexagonFixupHwLoops());
4170b57cec5SDimitry Andric     // Generate MUX from pairs of conditional transfers.
4180b57cec5SDimitry Andric     if (EnableGenMux)
4190b57cec5SDimitry Andric       addPass(createHexagonGenMux());
4200b57cec5SDimitry Andric   }
4210b57cec5SDimitry Andric 
4220b57cec5SDimitry Andric   // Packetization is mandatory: it handles gather/scatter at all opt levels.
4230b57cec5SDimitry Andric   addPass(createHexagonPacketizer(NoOpt), false);
4240b57cec5SDimitry Andric 
4250b57cec5SDimitry Andric   if (EnableVectorPrint)
4260b57cec5SDimitry Andric     addPass(createHexagonVectorPrint(), false);
4270b57cec5SDimitry Andric 
4280b57cec5SDimitry Andric   // Add CFI instructions if necessary.
4290b57cec5SDimitry Andric   addPass(createHexagonCallFrameInformation(), false);
4300b57cec5SDimitry Andric }
431