1*0b57cec5SDimitry Andricdef SDTVecLeaf: 2*0b57cec5SDimitry Andric SDTypeProfile<1, 0, [SDTCisVec<0>]>; 3*0b57cec5SDimitry Andricdef SDTVecBinOp: 4*0b57cec5SDimitry Andric SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>, SDTCisSameAs<1,2>]>; 5*0b57cec5SDimitry Andric 6*0b57cec5SDimitry Andricdef SDTHexagonVEXTRACTW: SDTypeProfile<1, 2, 7*0b57cec5SDimitry Andric [SDTCisVT<0, i32>, SDTCisVec<1>, SDTCisVT<2, i32>]>; 8*0b57cec5SDimitry Andricdef HexagonVEXTRACTW : SDNode<"HexagonISD::VEXTRACTW", SDTHexagonVEXTRACTW>; 9*0b57cec5SDimitry Andric 10*0b57cec5SDimitry Andricdef SDTHexagonVINSERTW0: SDTypeProfile<1, 2, 11*0b57cec5SDimitry Andric [SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisVT<2, i32>]>; 12*0b57cec5SDimitry Andricdef HexagonVINSERTW0: SDNode<"HexagonISD::VINSERTW0", SDTHexagonVINSERTW0>; 13*0b57cec5SDimitry Andric 14*0b57cec5SDimitry Andricdef SDTHexagonVSPLATW: SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>; 15*0b57cec5SDimitry Andricdef HexagonVSPLATW: SDNode<"HexagonISD::VSPLATW", SDTHexagonVSPLATW>; 16*0b57cec5SDimitry Andric 17*0b57cec5SDimitry Andricdef HwLen2: SDNodeXForm<imm, [{ 18*0b57cec5SDimitry Andric const auto &ST = static_cast<const HexagonSubtarget&>(CurDAG->getSubtarget()); 19*0b57cec5SDimitry Andric return CurDAG->getTargetConstant(ST.getVectorLength()/2, SDLoc(N), MVT::i32); 20*0b57cec5SDimitry Andric}]>; 21*0b57cec5SDimitry Andric 22*0b57cec5SDimitry Andricdef Q2V: OutPatFrag<(ops node:$Qs), (V6_vandqrt $Qs, (A2_tfrsi -1))>; 23*0b57cec5SDimitry Andric 24*0b57cec5SDimitry Andricdef Combinev: OutPatFrag<(ops node:$Vs, node:$Vt), 25*0b57cec5SDimitry Andric (REG_SEQUENCE HvxWR, $Vs, vsub_hi, $Vt, vsub_lo)>; 26*0b57cec5SDimitry Andric 27*0b57cec5SDimitry Andricdef Combineq: OutPatFrag<(ops node:$Qs, node:$Qt), 28*0b57cec5SDimitry Andric (V6_vandvrt 29*0b57cec5SDimitry Andric (V6_vor 30*0b57cec5SDimitry Andric (V6_vror (V6_vpackeb (V6_vd0), (Q2V $Qs)), 31*0b57cec5SDimitry Andric (A2_tfrsi (HwLen2 (i32 0)))), // Half the vector length 32*0b57cec5SDimitry Andric (V6_vpackeb (V6_vd0), (Q2V $Qt))), 33*0b57cec5SDimitry Andric (A2_tfrsi -1))>; 34*0b57cec5SDimitry Andric 35*0b57cec5SDimitry Andricdef LoVec: OutPatFrag<(ops node:$Vs), (EXTRACT_SUBREG $Vs, vsub_lo)>; 36*0b57cec5SDimitry Andricdef HiVec: OutPatFrag<(ops node:$Vs), (EXTRACT_SUBREG $Vs, vsub_hi)>; 37*0b57cec5SDimitry Andric 38*0b57cec5SDimitry Andricdef HexagonVZERO: SDNode<"HexagonISD::VZERO", SDTVecLeaf>; 39*0b57cec5SDimitry Andricdef HexagonQCAT: SDNode<"HexagonISD::QCAT", SDTVecBinOp>; 40*0b57cec5SDimitry Andricdef HexagonQTRUE: SDNode<"HexagonISD::QTRUE", SDTVecLeaf>; 41*0b57cec5SDimitry Andricdef HexagonQFALSE: SDNode<"HexagonISD::QFALSE", SDTVecLeaf>; 42*0b57cec5SDimitry Andric 43*0b57cec5SDimitry Andricdef vzero: PatFrag<(ops), (HexagonVZERO)>; 44*0b57cec5SDimitry Andricdef qtrue: PatFrag<(ops), (HexagonQTRUE)>; 45*0b57cec5SDimitry Andricdef qfalse: PatFrag<(ops), (HexagonQFALSE)>; 46*0b57cec5SDimitry Andricdef qcat: PatFrag<(ops node:$Qs, node:$Qt), 47*0b57cec5SDimitry Andric (HexagonQCAT node:$Qs, node:$Qt)>; 48*0b57cec5SDimitry Andric 49*0b57cec5SDimitry Andricdef qnot: PatFrag<(ops node:$Qs), (xor node:$Qs, qtrue)>; 50*0b57cec5SDimitry Andric 51*0b57cec5SDimitry Andricdef VSxtb: OutPatFrag<(ops node:$Vs), (V6_vunpackb $Vs)>; 52*0b57cec5SDimitry Andricdef VSxth: OutPatFrag<(ops node:$Vs), (V6_vunpackh $Vs)>; 53*0b57cec5SDimitry Andricdef VZxtb: OutPatFrag<(ops node:$Vs), (V6_vunpackub $Vs)>; 54*0b57cec5SDimitry Andricdef VZxth: OutPatFrag<(ops node:$Vs), (V6_vunpackuh $Vs)>; 55*0b57cec5SDimitry Andric 56*0b57cec5SDimitry Andricdef SplatB: SDNodeXForm<imm, [{ 57*0b57cec5SDimitry Andric uint32_t V = N->getZExtValue(); 58*0b57cec5SDimitry Andric assert(isUInt<8>(V)); 59*0b57cec5SDimitry Andric uint32_t S = V << 24 | V << 16 | V << 8 | V; 60*0b57cec5SDimitry Andric return CurDAG->getTargetConstant(S, SDLoc(N), MVT::i32); 61*0b57cec5SDimitry Andric}]>; 62*0b57cec5SDimitry Andric 63*0b57cec5SDimitry Andricdef SplatH: SDNodeXForm<imm, [{ 64*0b57cec5SDimitry Andric uint32_t V = N->getZExtValue(); 65*0b57cec5SDimitry Andric assert(isUInt<16>(V)); 66*0b57cec5SDimitry Andric return CurDAG->getTargetConstant(V << 16 | V, SDLoc(N), MVT::i32); 67*0b57cec5SDimitry Andric}]>; 68*0b57cec5SDimitry Andric 69*0b57cec5SDimitry Andricdef IsVecOff : PatLeaf<(i32 imm), [{ 70*0b57cec5SDimitry Andric int32_t V = N->getSExtValue(); 71*0b57cec5SDimitry Andric int32_t VecSize = HRI->getSpillSize(Hexagon::HvxVRRegClass); 72*0b57cec5SDimitry Andric assert(isPowerOf2_32(VecSize)); 73*0b57cec5SDimitry Andric if ((uint32_t(V) & (uint32_t(VecSize)-1)) != 0) 74*0b57cec5SDimitry Andric return false; 75*0b57cec5SDimitry Andric int32_t L = Log2_32(VecSize); 76*0b57cec5SDimitry Andric return isInt<4>(V >> L); 77*0b57cec5SDimitry Andric}]>; 78*0b57cec5SDimitry Andric 79*0b57cec5SDimitry Andric 80*0b57cec5SDimitry Andricdef alignedload: PatFrag<(ops node:$a), (load $a), [{ 81*0b57cec5SDimitry Andric return isAlignedMemNode(dyn_cast<MemSDNode>(N)); 82*0b57cec5SDimitry Andric}]>; 83*0b57cec5SDimitry Andric 84*0b57cec5SDimitry Andricdef unalignedload: PatFrag<(ops node:$a), (load $a), [{ 85*0b57cec5SDimitry Andric return !isAlignedMemNode(dyn_cast<MemSDNode>(N)); 86*0b57cec5SDimitry Andric}]>; 87*0b57cec5SDimitry Andric 88*0b57cec5SDimitry Andricdef alignedstore: PatFrag<(ops node:$v, node:$a), (store $v, $a), [{ 89*0b57cec5SDimitry Andric return isAlignedMemNode(dyn_cast<MemSDNode>(N)); 90*0b57cec5SDimitry Andric}]>; 91*0b57cec5SDimitry Andric 92*0b57cec5SDimitry Andricdef unalignedstore: PatFrag<(ops node:$v, node:$a), (store $v, $a), [{ 93*0b57cec5SDimitry Andric return !isAlignedMemNode(dyn_cast<MemSDNode>(N)); 94*0b57cec5SDimitry Andric}]>; 95*0b57cec5SDimitry Andric 96*0b57cec5SDimitry Andric 97*0b57cec5SDimitry Andric// HVX loads 98*0b57cec5SDimitry Andric 99*0b57cec5SDimitry Andricmulticlass HvxLd_pat<InstHexagon MI, PatFrag Load, ValueType ResType, 100*0b57cec5SDimitry Andric PatFrag ImmPred> { 101*0b57cec5SDimitry Andric def: Pat<(ResType (Load I32:$Rt)), 102*0b57cec5SDimitry Andric (MI I32:$Rt, 0)>; 103*0b57cec5SDimitry Andric def: Pat<(ResType (Load (add I32:$Rt, ImmPred:$s))), 104*0b57cec5SDimitry Andric (MI I32:$Rt, imm:$s)>; 105*0b57cec5SDimitry Andric // The HVX selection code for shuffles can generate vector constants. 106*0b57cec5SDimitry Andric // Calling "Select" on the resulting loads from CP fails without these 107*0b57cec5SDimitry Andric // patterns. 108*0b57cec5SDimitry Andric def: Pat<(ResType (Load (HexagonCP tconstpool:$A))), 109*0b57cec5SDimitry Andric (MI (A2_tfrsi imm:$A), 0)>; 110*0b57cec5SDimitry Andric def: Pat<(ResType (Load (HexagonAtPcrel tconstpool:$A))), 111*0b57cec5SDimitry Andric (MI (C4_addipc imm:$A), 0)>; 112*0b57cec5SDimitry Andric} 113*0b57cec5SDimitry Andric 114*0b57cec5SDimitry Andricmulticlass HvxLda_pat<InstHexagon MI, PatFrag Load, ValueType ResType, 115*0b57cec5SDimitry Andric PatFrag ImmPred> { 116*0b57cec5SDimitry Andric let AddedComplexity = 50 in { 117*0b57cec5SDimitry Andric def: Pat<(ResType (Load (valignaddr I32:$Rt))), 118*0b57cec5SDimitry Andric (MI I32:$Rt, 0)>; 119*0b57cec5SDimitry Andric def: Pat<(ResType (Load (add (valignaddr I32:$Rt), ImmPred:$Off))), 120*0b57cec5SDimitry Andric (MI I32:$Rt, imm:$Off)>; 121*0b57cec5SDimitry Andric } 122*0b57cec5SDimitry Andric defm: HvxLd_pat<MI, Load, ResType, ImmPred>; 123*0b57cec5SDimitry Andric} 124*0b57cec5SDimitry Andric 125*0b57cec5SDimitry Andriclet Predicates = [UseHVX] in { 126*0b57cec5SDimitry Andric defm: HvxLda_pat<V6_vL32b_nt_ai, alignednontemporalload, VecI8, IsVecOff>; 127*0b57cec5SDimitry Andric defm: HvxLda_pat<V6_vL32b_nt_ai, alignednontemporalload, VecI16, IsVecOff>; 128*0b57cec5SDimitry Andric defm: HvxLda_pat<V6_vL32b_nt_ai, alignednontemporalload, VecI32, IsVecOff>; 129*0b57cec5SDimitry Andric 130*0b57cec5SDimitry Andric defm: HvxLda_pat<V6_vL32b_ai, alignedload, VecI8, IsVecOff>; 131*0b57cec5SDimitry Andric defm: HvxLda_pat<V6_vL32b_ai, alignedload, VecI16, IsVecOff>; 132*0b57cec5SDimitry Andric defm: HvxLda_pat<V6_vL32b_ai, alignedload, VecI32, IsVecOff>; 133*0b57cec5SDimitry Andric 134*0b57cec5SDimitry Andric defm: HvxLd_pat<V6_vL32Ub_ai, unalignedload, VecI8, IsVecOff>; 135*0b57cec5SDimitry Andric defm: HvxLd_pat<V6_vL32Ub_ai, unalignedload, VecI16, IsVecOff>; 136*0b57cec5SDimitry Andric defm: HvxLd_pat<V6_vL32Ub_ai, unalignedload, VecI32, IsVecOff>; 137*0b57cec5SDimitry Andric} 138*0b57cec5SDimitry Andric 139*0b57cec5SDimitry Andric// HVX stores 140*0b57cec5SDimitry Andric 141*0b57cec5SDimitry Andricmulticlass HvxSt_pat<InstHexagon MI, PatFrag Store, PatFrag ImmPred, 142*0b57cec5SDimitry Andric PatFrag Value> { 143*0b57cec5SDimitry Andric def: Pat<(Store Value:$Vs, I32:$Rt), 144*0b57cec5SDimitry Andric (MI I32:$Rt, 0, Value:$Vs)>; 145*0b57cec5SDimitry Andric def: Pat<(Store Value:$Vs, (add I32:$Rt, ImmPred:$s)), 146*0b57cec5SDimitry Andric (MI I32:$Rt, imm:$s, Value:$Vs)>; 147*0b57cec5SDimitry Andric} 148*0b57cec5SDimitry Andric 149*0b57cec5SDimitry Andriclet Predicates = [UseHVX] in { 150*0b57cec5SDimitry Andric defm: HvxSt_pat<V6_vS32b_nt_ai, alignednontemporalstore, IsVecOff, HVI8>; 151*0b57cec5SDimitry Andric defm: HvxSt_pat<V6_vS32b_nt_ai, alignednontemporalstore, IsVecOff, HVI16>; 152*0b57cec5SDimitry Andric defm: HvxSt_pat<V6_vS32b_nt_ai, alignednontemporalstore, IsVecOff, HVI32>; 153*0b57cec5SDimitry Andric 154*0b57cec5SDimitry Andric defm: HvxSt_pat<V6_vS32b_ai, alignedstore, IsVecOff, HVI8>; 155*0b57cec5SDimitry Andric defm: HvxSt_pat<V6_vS32b_ai, alignedstore, IsVecOff, HVI16>; 156*0b57cec5SDimitry Andric defm: HvxSt_pat<V6_vS32b_ai, alignedstore, IsVecOff, HVI32>; 157*0b57cec5SDimitry Andric 158*0b57cec5SDimitry Andric defm: HvxSt_pat<V6_vS32Ub_ai, unalignedstore, IsVecOff, HVI8>; 159*0b57cec5SDimitry Andric defm: HvxSt_pat<V6_vS32Ub_ai, unalignedstore, IsVecOff, HVI16>; 160*0b57cec5SDimitry Andric defm: HvxSt_pat<V6_vS32Ub_ai, unalignedstore, IsVecOff, HVI32>; 161*0b57cec5SDimitry Andric} 162*0b57cec5SDimitry Andric 163*0b57cec5SDimitry Andric// Bitcasts between same-size vector types are no-ops, except for the 164*0b57cec5SDimitry Andric// actual type change. 165*0b57cec5SDimitry Andricclass Bitcast<ValueType ResTy, ValueType InpTy, RegisterClass RC> 166*0b57cec5SDimitry Andric : Pat<(ResTy (bitconvert (InpTy RC:$Val))), (ResTy RC:$Val)>; 167*0b57cec5SDimitry Andric 168*0b57cec5SDimitry Andriclet Predicates = [UseHVX] in { 169*0b57cec5SDimitry Andric def: Bitcast<VecI8, VecI16, HvxVR>; 170*0b57cec5SDimitry Andric def: Bitcast<VecI8, VecI32, HvxVR>; 171*0b57cec5SDimitry Andric def: Bitcast<VecI16, VecI8, HvxVR>; 172*0b57cec5SDimitry Andric def: Bitcast<VecI16, VecI32, HvxVR>; 173*0b57cec5SDimitry Andric def: Bitcast<VecI32, VecI8, HvxVR>; 174*0b57cec5SDimitry Andric def: Bitcast<VecI32, VecI16, HvxVR>; 175*0b57cec5SDimitry Andric 176*0b57cec5SDimitry Andric def: Bitcast<VecPI8, VecPI16, HvxWR>; 177*0b57cec5SDimitry Andric def: Bitcast<VecPI8, VecPI32, HvxWR>; 178*0b57cec5SDimitry Andric def: Bitcast<VecPI16, VecPI8, HvxWR>; 179*0b57cec5SDimitry Andric def: Bitcast<VecPI16, VecPI32, HvxWR>; 180*0b57cec5SDimitry Andric def: Bitcast<VecPI32, VecPI8, HvxWR>; 181*0b57cec5SDimitry Andric def: Bitcast<VecPI32, VecPI16, HvxWR>; 182*0b57cec5SDimitry Andric} 183*0b57cec5SDimitry Andric 184*0b57cec5SDimitry Andriclet Predicates = [UseHVX] in { 185*0b57cec5SDimitry Andric def: Pat<(VecI8 vzero), (V6_vd0)>; 186*0b57cec5SDimitry Andric def: Pat<(VecI16 vzero), (V6_vd0)>; 187*0b57cec5SDimitry Andric def: Pat<(VecI32 vzero), (V6_vd0)>; 188*0b57cec5SDimitry Andric def: Pat<(VecPI8 vzero), (PS_vdd0)>; 189*0b57cec5SDimitry Andric def: Pat<(VecPI16 vzero), (PS_vdd0)>; 190*0b57cec5SDimitry Andric def: Pat<(VecPI32 vzero), (PS_vdd0)>; 191*0b57cec5SDimitry Andric 192*0b57cec5SDimitry Andric def: Pat<(concat_vectors (VecI8 vzero), (VecI8 vzero)), (PS_vdd0)>; 193*0b57cec5SDimitry Andric def: Pat<(concat_vectors (VecI16 vzero), (VecI16 vzero)), (PS_vdd0)>; 194*0b57cec5SDimitry Andric def: Pat<(concat_vectors (VecI32 vzero), (VecI32 vzero)), (PS_vdd0)>; 195*0b57cec5SDimitry Andric 196*0b57cec5SDimitry Andric def: Pat<(VecPI8 (concat_vectors HVI8:$Vs, HVI8:$Vt)), 197*0b57cec5SDimitry Andric (Combinev HvxVR:$Vt, HvxVR:$Vs)>; 198*0b57cec5SDimitry Andric def: Pat<(VecPI16 (concat_vectors HVI16:$Vs, HVI16:$Vt)), 199*0b57cec5SDimitry Andric (Combinev HvxVR:$Vt, HvxVR:$Vs)>; 200*0b57cec5SDimitry Andric def: Pat<(VecPI32 (concat_vectors HVI32:$Vs, HVI32:$Vt)), 201*0b57cec5SDimitry Andric (Combinev HvxVR:$Vt, HvxVR:$Vs)>; 202*0b57cec5SDimitry Andric 203*0b57cec5SDimitry Andric def: Pat<(VecQ8 (qcat HQ16:$Qs, HQ16:$Qt)), (Combineq $Qt, $Qs)>; 204*0b57cec5SDimitry Andric def: Pat<(VecQ16 (qcat HQ32:$Qs, HQ32:$Qt)), (Combineq $Qt, $Qs)>; 205*0b57cec5SDimitry Andric 206*0b57cec5SDimitry Andric def: Pat<(HexagonVEXTRACTW HVI8:$Vu, I32:$Rs), 207*0b57cec5SDimitry Andric (V6_extractw HvxVR:$Vu, I32:$Rs)>; 208*0b57cec5SDimitry Andric def: Pat<(HexagonVEXTRACTW HVI16:$Vu, I32:$Rs), 209*0b57cec5SDimitry Andric (V6_extractw HvxVR:$Vu, I32:$Rs)>; 210*0b57cec5SDimitry Andric def: Pat<(HexagonVEXTRACTW HVI32:$Vu, I32:$Rs), 211*0b57cec5SDimitry Andric (V6_extractw HvxVR:$Vu, I32:$Rs)>; 212*0b57cec5SDimitry Andric 213*0b57cec5SDimitry Andric def: Pat<(HexagonVINSERTW0 HVI8:$Vu, I32:$Rt), 214*0b57cec5SDimitry Andric (V6_vinsertwr HvxVR:$Vu, I32:$Rt)>; 215*0b57cec5SDimitry Andric def: Pat<(HexagonVINSERTW0 HVI16:$Vu, I32:$Rt), 216*0b57cec5SDimitry Andric (V6_vinsertwr HvxVR:$Vu, I32:$Rt)>; 217*0b57cec5SDimitry Andric def: Pat<(HexagonVINSERTW0 HVI32:$Vu, I32:$Rt), 218*0b57cec5SDimitry Andric (V6_vinsertwr HvxVR:$Vu, I32:$Rt)>; 219*0b57cec5SDimitry Andric} 220*0b57cec5SDimitry Andric 221*0b57cec5SDimitry Andricdef Vsplatib: OutPatFrag<(ops node:$V), (V6_lvsplatw (ToI32 (SplatB $V)))>; 222*0b57cec5SDimitry Andricdef Vsplatih: OutPatFrag<(ops node:$V), (V6_lvsplatw (ToI32 (SplatH $V)))>; 223*0b57cec5SDimitry Andricdef Vsplatiw: OutPatFrag<(ops node:$V), (V6_lvsplatw (ToI32 $V))>; 224*0b57cec5SDimitry Andric 225*0b57cec5SDimitry Andricdef Vsplatrb: OutPatFrag<(ops node:$Rs), (V6_lvsplatw (S2_vsplatrb $Rs))>; 226*0b57cec5SDimitry Andricdef Vsplatrh: OutPatFrag<(ops node:$Rs), 227*0b57cec5SDimitry Andric (V6_lvsplatw (A2_combine_ll $Rs, $Rs))>; 228*0b57cec5SDimitry Andricdef Vsplatrw: OutPatFrag<(ops node:$Rs), (V6_lvsplatw $Rs)>; 229*0b57cec5SDimitry Andric 230*0b57cec5SDimitry Andricdef Rep: OutPatFrag<(ops node:$N), (Combinev $N, $N)>; 231*0b57cec5SDimitry Andric 232*0b57cec5SDimitry Andriclet Predicates = [UseHVX] in { 233*0b57cec5SDimitry Andric let AddedComplexity = 10 in { 234*0b57cec5SDimitry Andric def: Pat<(VecI8 (HexagonVSPLAT u8_0ImmPred:$V)), (Vsplatib $V)>; 235*0b57cec5SDimitry Andric def: Pat<(VecI16 (HexagonVSPLAT u16_0ImmPred:$V)), (Vsplatih $V)>; 236*0b57cec5SDimitry Andric def: Pat<(VecI32 (HexagonVSPLAT anyimm:$V)), (Vsplatiw $V)>; 237*0b57cec5SDimitry Andric def: Pat<(VecPI8 (HexagonVSPLAT u8_0ImmPred:$V)), (Rep (Vsplatib $V))>; 238*0b57cec5SDimitry Andric def: Pat<(VecPI16 (HexagonVSPLAT u16_0ImmPred:$V)), (Rep (Vsplatih $V))>; 239*0b57cec5SDimitry Andric def: Pat<(VecPI32 (HexagonVSPLAT anyimm:$V)), (Rep (Vsplatiw $V))>; 240*0b57cec5SDimitry Andric } 241*0b57cec5SDimitry Andric def: Pat<(VecI8 (HexagonVSPLAT I32:$Rs)), (Vsplatrb $Rs)>; 242*0b57cec5SDimitry Andric def: Pat<(VecI16 (HexagonVSPLAT I32:$Rs)), (Vsplatrh $Rs)>; 243*0b57cec5SDimitry Andric def: Pat<(VecI32 (HexagonVSPLAT I32:$Rs)), (Vsplatrw $Rs)>; 244*0b57cec5SDimitry Andric def: Pat<(VecPI8 (HexagonVSPLAT I32:$Rs)), (Rep (Vsplatrb $Rs))>; 245*0b57cec5SDimitry Andric def: Pat<(VecPI16 (HexagonVSPLAT I32:$Rs)), (Rep (Vsplatrh $Rs))>; 246*0b57cec5SDimitry Andric def: Pat<(VecPI32 (HexagonVSPLAT I32:$Rs)), (Rep (Vsplatrw $Rs))>; 247*0b57cec5SDimitry Andric 248*0b57cec5SDimitry Andric def: Pat<(VecI8 (HexagonVSPLATW I32:$Rs)), (Vsplatrw $Rs)>; 249*0b57cec5SDimitry Andric def: Pat<(VecI16 (HexagonVSPLATW I32:$Rs)), (Vsplatrw $Rs)>; 250*0b57cec5SDimitry Andric def: Pat<(VecI32 (HexagonVSPLATW I32:$Rs)), (Vsplatrw $Rs)>; 251*0b57cec5SDimitry Andric def: Pat<(VecPI8 (HexagonVSPLATW I32:$Rs)), (Rep (Vsplatrw $Rs))>; 252*0b57cec5SDimitry Andric def: Pat<(VecPI16 (HexagonVSPLATW I32:$Rs)), (Rep (Vsplatrw $Rs))>; 253*0b57cec5SDimitry Andric def: Pat<(VecPI32 (HexagonVSPLATW I32:$Rs)), (Rep (Vsplatrw $Rs))>; 254*0b57cec5SDimitry Andric} 255*0b57cec5SDimitry Andric 256*0b57cec5SDimitry Andricclass Vneg1<ValueType VecTy> 257*0b57cec5SDimitry Andric : PatFrag<(ops), (VecTy (HexagonVSPLATW (i32 -1)))>; 258*0b57cec5SDimitry Andric 259*0b57cec5SDimitry Andricclass Vnot<ValueType VecTy> 260*0b57cec5SDimitry Andric : PatFrag<(ops node:$Vs), (xor $Vs, Vneg1<VecTy>)>; 261*0b57cec5SDimitry Andric 262*0b57cec5SDimitry Andriclet Predicates = [UseHVX] in { 263*0b57cec5SDimitry Andric let AddedComplexity = 200 in { 264*0b57cec5SDimitry Andric def: Pat<(Vnot<VecI8> HVI8:$Vs), (V6_vnot HvxVR:$Vs)>; 265*0b57cec5SDimitry Andric def: Pat<(Vnot<VecI16> HVI16:$Vs), (V6_vnot HvxVR:$Vs)>; 266*0b57cec5SDimitry Andric def: Pat<(Vnot<VecI32> HVI32:$Vs), (V6_vnot HvxVR:$Vs)>; 267*0b57cec5SDimitry Andric } 268*0b57cec5SDimitry Andric 269*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_vaddb, Add, VecI8, HVI8>; 270*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_vaddh, Add, VecI16, HVI16>; 271*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_vaddw, Add, VecI32, HVI32>; 272*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_vaddb_dv, Add, VecPI8, HWI8>; 273*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_vaddh_dv, Add, VecPI16, HWI16>; 274*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_vaddw_dv, Add, VecPI32, HWI32>; 275*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_vsubb, Sub, VecI8, HVI8>; 276*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_vsubh, Sub, VecI16, HVI16>; 277*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_vsubw, Sub, VecI32, HVI32>; 278*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_vsubb_dv, Sub, VecPI8, HWI8>; 279*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_vsubh_dv, Sub, VecPI16, HWI16>; 280*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_vsubw_dv, Sub, VecPI32, HWI32>; 281*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_vand, And, VecI8, HVI8>; 282*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_vand, And, VecI16, HVI16>; 283*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_vand, And, VecI32, HVI32>; 284*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_vor, Or, VecI8, HVI8>; 285*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_vor, Or, VecI16, HVI16>; 286*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_vor, Or, VecI32, HVI32>; 287*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_vxor, Xor, VecI8, HVI8>; 288*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_vxor, Xor, VecI16, HVI16>; 289*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_vxor, Xor, VecI32, HVI32>; 290*0b57cec5SDimitry Andric 291*0b57cec5SDimitry Andric def: Pat<(vselect HQ8:$Qu, HVI8:$Vs, HVI8:$Vt), 292*0b57cec5SDimitry Andric (V6_vmux HvxQR:$Qu, HvxVR:$Vs, HvxVR:$Vt)>; 293*0b57cec5SDimitry Andric def: Pat<(vselect HQ16:$Qu, HVI16:$Vs, HVI16:$Vt), 294*0b57cec5SDimitry Andric (V6_vmux HvxQR:$Qu, HvxVR:$Vs, HvxVR:$Vt)>; 295*0b57cec5SDimitry Andric def: Pat<(vselect HQ32:$Qu, HVI32:$Vs, HVI32:$Vt), 296*0b57cec5SDimitry Andric (V6_vmux HvxQR:$Qu, HvxVR:$Vs, HvxVR:$Vt)>; 297*0b57cec5SDimitry Andric 298*0b57cec5SDimitry Andric def: Pat<(vselect (qnot HQ8:$Qu), HVI8:$Vs, HVI8:$Vt), 299*0b57cec5SDimitry Andric (V6_vmux HvxQR:$Qu, HvxVR:$Vt, HvxVR:$Vs)>; 300*0b57cec5SDimitry Andric def: Pat<(vselect (qnot HQ16:$Qu), HVI16:$Vs, HVI16:$Vt), 301*0b57cec5SDimitry Andric (V6_vmux HvxQR:$Qu, HvxVR:$Vt, HvxVR:$Vs)>; 302*0b57cec5SDimitry Andric def: Pat<(vselect (qnot HQ32:$Qu), HVI32:$Vs, HVI32:$Vt), 303*0b57cec5SDimitry Andric (V6_vmux HvxQR:$Qu, HvxVR:$Vt, HvxVR:$Vs)>; 304*0b57cec5SDimitry Andric} 305*0b57cec5SDimitry Andric 306*0b57cec5SDimitry Andriclet Predicates = [UseHVX] in { 307*0b57cec5SDimitry Andric def: Pat<(VecPI16 (sext HVI8:$Vs)), (VSxtb $Vs)>; 308*0b57cec5SDimitry Andric def: Pat<(VecPI32 (sext HVI16:$Vs)), (VSxth $Vs)>; 309*0b57cec5SDimitry Andric def: Pat<(VecPI16 (zext HVI8:$Vs)), (VZxtb $Vs)>; 310*0b57cec5SDimitry Andric def: Pat<(VecPI32 (zext HVI16:$Vs)), (VZxth $Vs)>; 311*0b57cec5SDimitry Andric 312*0b57cec5SDimitry Andric def: Pat<(VecI16 (sext_invec HVI8:$Vs)), (LoVec (VSxtb $Vs))>; 313*0b57cec5SDimitry Andric def: Pat<(VecI32 (sext_invec HVI16:$Vs)), (LoVec (VSxth $Vs))>; 314*0b57cec5SDimitry Andric def: Pat<(VecI32 (sext_invec HVI8:$Vs)), 315*0b57cec5SDimitry Andric (LoVec (VSxth (LoVec (VSxtb $Vs))))>; 316*0b57cec5SDimitry Andric def: Pat<(VecPI16 (sext_invec HWI8:$Vss)), (VSxtb (LoVec $Vss))>; 317*0b57cec5SDimitry Andric def: Pat<(VecPI32 (sext_invec HWI16:$Vss)), (VSxth (LoVec $Vss))>; 318*0b57cec5SDimitry Andric def: Pat<(VecPI32 (sext_invec HWI8:$Vss)), 319*0b57cec5SDimitry Andric (VSxth (LoVec (VSxtb (LoVec $Vss))))>; 320*0b57cec5SDimitry Andric 321*0b57cec5SDimitry Andric def: Pat<(VecI16 (zext_invec HVI8:$Vs)), (LoVec (VZxtb $Vs))>; 322*0b57cec5SDimitry Andric def: Pat<(VecI32 (zext_invec HVI16:$Vs)), (LoVec (VZxth $Vs))>; 323*0b57cec5SDimitry Andric def: Pat<(VecI32 (zext_invec HVI8:$Vs)), 324*0b57cec5SDimitry Andric (LoVec (VZxth (LoVec (VZxtb $Vs))))>; 325*0b57cec5SDimitry Andric def: Pat<(VecPI16 (zext_invec HWI8:$Vss)), (VZxtb (LoVec $Vss))>; 326*0b57cec5SDimitry Andric def: Pat<(VecPI32 (zext_invec HWI16:$Vss)), (VZxth (LoVec $Vss))>; 327*0b57cec5SDimitry Andric def: Pat<(VecPI32 (zext_invec HWI8:$Vss)), 328*0b57cec5SDimitry Andric (VZxth (LoVec (VZxtb (LoVec $Vss))))>; 329*0b57cec5SDimitry Andric 330*0b57cec5SDimitry Andric def: Pat<(VecI8 (trunc HWI16:$Vss)), 331*0b57cec5SDimitry Andric (V6_vpackeb (HiVec $Vss), (LoVec $Vss))>; 332*0b57cec5SDimitry Andric def: Pat<(VecI16 (trunc HWI32:$Vss)), 333*0b57cec5SDimitry Andric (V6_vpackeh (HiVec $Vss), (LoVec $Vss))>; 334*0b57cec5SDimitry Andric 335*0b57cec5SDimitry Andric def: Pat<(VecQ8 (trunc HVI8:$Vs)), 336*0b57cec5SDimitry Andric (V6_vandvrt HvxVR:$Vs, (A2_tfrsi 0x01010101))>; 337*0b57cec5SDimitry Andric def: Pat<(VecQ16 (trunc HVI16:$Vs)), 338*0b57cec5SDimitry Andric (V6_vandvrt HvxVR:$Vs, (A2_tfrsi 0x01010101))>; 339*0b57cec5SDimitry Andric def: Pat<(VecQ32 (trunc HVI32:$Vs)), 340*0b57cec5SDimitry Andric (V6_vandvrt HvxVR:$Vs, (A2_tfrsi 0x01010101))>; 341*0b57cec5SDimitry Andric} 342*0b57cec5SDimitry Andric 343*0b57cec5SDimitry Andriclet Predicates = [UseHVX] in { 344*0b57cec5SDimitry Andric // The "source" types are not legal, and there are no parameterized 345*0b57cec5SDimitry Andric // definitions for them, but they are length-specific. 346*0b57cec5SDimitry Andric let Predicates = [UseHVX,UseHVX64B] in { 347*0b57cec5SDimitry Andric def: Pat<(VecI16 (sext_inreg HVI16:$Vs, v32i8)), 348*0b57cec5SDimitry Andric (V6_vasrh (V6_vaslh HVI16:$Vs, (A2_tfrsi 8)), (A2_tfrsi 8))>; 349*0b57cec5SDimitry Andric def: Pat<(VecI32 (sext_inreg HVI32:$Vs, v16i8)), 350*0b57cec5SDimitry Andric (V6_vasrw (V6_vaslw HVI32:$Vs, (A2_tfrsi 24)), (A2_tfrsi 24))>; 351*0b57cec5SDimitry Andric def: Pat<(VecI32 (sext_inreg HVI32:$Vs, v16i16)), 352*0b57cec5SDimitry Andric (V6_vasrw (V6_vaslw HVI32:$Vs, (A2_tfrsi 16)), (A2_tfrsi 16))>; 353*0b57cec5SDimitry Andric } 354*0b57cec5SDimitry Andric let Predicates = [UseHVX,UseHVX128B] in { 355*0b57cec5SDimitry Andric def: Pat<(VecI16 (sext_inreg HVI16:$Vs, v64i8)), 356*0b57cec5SDimitry Andric (V6_vasrh (V6_vaslh HVI16:$Vs, (A2_tfrsi 8)), (A2_tfrsi 8))>; 357*0b57cec5SDimitry Andric def: Pat<(VecI32 (sext_inreg HVI32:$Vs, v32i8)), 358*0b57cec5SDimitry Andric (V6_vasrw (V6_vaslw HVI32:$Vs, (A2_tfrsi 24)), (A2_tfrsi 24))>; 359*0b57cec5SDimitry Andric def: Pat<(VecI32 (sext_inreg HVI32:$Vs, v32i16)), 360*0b57cec5SDimitry Andric (V6_vasrw (V6_vaslw HVI32:$Vs, (A2_tfrsi 16)), (A2_tfrsi 16))>; 361*0b57cec5SDimitry Andric } 362*0b57cec5SDimitry Andric 363*0b57cec5SDimitry Andric def: Pat<(HexagonVASL HVI8:$Vs, I32:$Rt), 364*0b57cec5SDimitry Andric (V6_vpackeb (V6_vaslh (HiVec (VZxtb HvxVR:$Vs)), I32:$Rt), 365*0b57cec5SDimitry Andric (V6_vaslh (LoVec (VZxtb HvxVR:$Vs)), I32:$Rt))>; 366*0b57cec5SDimitry Andric def: Pat<(HexagonVASR HVI8:$Vs, I32:$Rt), 367*0b57cec5SDimitry Andric (V6_vpackeb (V6_vasrh (HiVec (VSxtb HvxVR:$Vs)), I32:$Rt), 368*0b57cec5SDimitry Andric (V6_vasrh (LoVec (VSxtb HvxVR:$Vs)), I32:$Rt))>; 369*0b57cec5SDimitry Andric def: Pat<(HexagonVLSR HVI8:$Vs, I32:$Rt), 370*0b57cec5SDimitry Andric (V6_vpackeb (V6_vlsrh (HiVec (VZxtb HvxVR:$Vs)), I32:$Rt), 371*0b57cec5SDimitry Andric (V6_vlsrh (LoVec (VZxtb HvxVR:$Vs)), I32:$Rt))>; 372*0b57cec5SDimitry Andric 373*0b57cec5SDimitry Andric def: Pat<(HexagonVASL HVI16:$Vs, I32:$Rt), (V6_vaslh HvxVR:$Vs, I32:$Rt)>; 374*0b57cec5SDimitry Andric def: Pat<(HexagonVASL HVI32:$Vs, I32:$Rt), (V6_vaslw HvxVR:$Vs, I32:$Rt)>; 375*0b57cec5SDimitry Andric def: Pat<(HexagonVASR HVI16:$Vs, I32:$Rt), (V6_vasrh HvxVR:$Vs, I32:$Rt)>; 376*0b57cec5SDimitry Andric def: Pat<(HexagonVASR HVI32:$Vs, I32:$Rt), (V6_vasrw HvxVR:$Vs, I32:$Rt)>; 377*0b57cec5SDimitry Andric def: Pat<(HexagonVLSR HVI16:$Vs, I32:$Rt), (V6_vlsrh HvxVR:$Vs, I32:$Rt)>; 378*0b57cec5SDimitry Andric def: Pat<(HexagonVLSR HVI32:$Vs, I32:$Rt), (V6_vlsrw HvxVR:$Vs, I32:$Rt)>; 379*0b57cec5SDimitry Andric 380*0b57cec5SDimitry Andric def: Pat<(add HVI32:$Vx, (HexagonVASL HVI32:$Vu, I32:$Rt)), 381*0b57cec5SDimitry Andric (V6_vaslw_acc HvxVR:$Vx, HvxVR:$Vu, I32:$Rt)>; 382*0b57cec5SDimitry Andric def: Pat<(add HVI32:$Vx, (HexagonVASR HVI32:$Vu, I32:$Rt)), 383*0b57cec5SDimitry Andric (V6_vasrw_acc HvxVR:$Vx, HvxVR:$Vu, I32:$Rt)>; 384*0b57cec5SDimitry Andric 385*0b57cec5SDimitry Andric def: Pat<(shl HVI16:$Vs, HVI16:$Vt), (V6_vaslhv HvxVR:$Vs, HvxVR:$Vt)>; 386*0b57cec5SDimitry Andric def: Pat<(shl HVI32:$Vs, HVI32:$Vt), (V6_vaslwv HvxVR:$Vs, HvxVR:$Vt)>; 387*0b57cec5SDimitry Andric def: Pat<(sra HVI16:$Vs, HVI16:$Vt), (V6_vasrhv HvxVR:$Vs, HvxVR:$Vt)>; 388*0b57cec5SDimitry Andric def: Pat<(sra HVI32:$Vs, HVI32:$Vt), (V6_vasrwv HvxVR:$Vs, HvxVR:$Vt)>; 389*0b57cec5SDimitry Andric def: Pat<(srl HVI16:$Vs, HVI16:$Vt), (V6_vlsrhv HvxVR:$Vs, HvxVR:$Vt)>; 390*0b57cec5SDimitry Andric def: Pat<(srl HVI32:$Vs, HVI32:$Vt), (V6_vlsrwv HvxVR:$Vs, HvxVR:$Vt)>; 391*0b57cec5SDimitry Andric 392*0b57cec5SDimitry Andric def: Pat<(VecI16 (bswap HVI16:$Vs)), 393*0b57cec5SDimitry Andric (V6_vdelta HvxVR:$Vs, (V6_lvsplatw (A2_tfrsi 0x01010101)))>; 394*0b57cec5SDimitry Andric def: Pat<(VecI32 (bswap HVI32:$Vs)), 395*0b57cec5SDimitry Andric (V6_vdelta HvxVR:$Vs, (V6_lvsplatw (A2_tfrsi 0x03030303)))>; 396*0b57cec5SDimitry Andric 397*0b57cec5SDimitry Andric def: Pat<(VecI8 (ctpop HVI8:$Vs)), 398*0b57cec5SDimitry Andric (V6_vpackeb (V6_vpopcounth (HiVec (V6_vunpackub HvxVR:$Vs))), 399*0b57cec5SDimitry Andric (V6_vpopcounth (LoVec (V6_vunpackub HvxVR:$Vs))))>; 400*0b57cec5SDimitry Andric def: Pat<(VecI16 (ctpop HVI16:$Vs)), (V6_vpopcounth HvxVR:$Vs)>; 401*0b57cec5SDimitry Andric def: Pat<(VecI32 (ctpop HVI32:$Vs)), 402*0b57cec5SDimitry Andric (V6_vaddw (LoVec (V6_vzh (V6_vpopcounth HvxVR:$Vs))), 403*0b57cec5SDimitry Andric (HiVec (V6_vzh (V6_vpopcounth HvxVR:$Vs))))>; 404*0b57cec5SDimitry Andric 405*0b57cec5SDimitry Andric def: Pat<(VecI8 (ctlz HVI8:$Vs)), 406*0b57cec5SDimitry Andric (V6_vsubb (V6_vpackeb (V6_vcl0h (HiVec (V6_vunpackub HvxVR:$Vs))), 407*0b57cec5SDimitry Andric (V6_vcl0h (LoVec (V6_vunpackub HvxVR:$Vs)))), 408*0b57cec5SDimitry Andric (V6_lvsplatw (A2_tfrsi 0x08080808)))>; 409*0b57cec5SDimitry Andric def: Pat<(VecI16 (ctlz HVI16:$Vs)), (V6_vcl0h HvxVR:$Vs)>; 410*0b57cec5SDimitry Andric def: Pat<(VecI32 (ctlz HVI32:$Vs)), (V6_vcl0w HvxVR:$Vs)>; 411*0b57cec5SDimitry Andric} 412*0b57cec5SDimitry Andric 413*0b57cec5SDimitry Andricclass HvxSel_pat<InstHexagon MI, PatFrag RegPred> 414*0b57cec5SDimitry Andric : Pat<(select I1:$Pu, RegPred:$Vs, RegPred:$Vt), 415*0b57cec5SDimitry Andric (MI I1:$Pu, RegPred:$Vs, RegPred:$Vt)>; 416*0b57cec5SDimitry Andric 417*0b57cec5SDimitry Andriclet Predicates = [UseHVX] in { 418*0b57cec5SDimitry Andric def: HvxSel_pat<PS_vselect, HVI8>; 419*0b57cec5SDimitry Andric def: HvxSel_pat<PS_vselect, HVI16>; 420*0b57cec5SDimitry Andric def: HvxSel_pat<PS_vselect, HVI32>; 421*0b57cec5SDimitry Andric def: HvxSel_pat<PS_wselect, HWI8>; 422*0b57cec5SDimitry Andric def: HvxSel_pat<PS_wselect, HWI16>; 423*0b57cec5SDimitry Andric def: HvxSel_pat<PS_wselect, HWI32>; 424*0b57cec5SDimitry Andric} 425*0b57cec5SDimitry Andric 426*0b57cec5SDimitry Andriclet Predicates = [UseHVX] in { 427*0b57cec5SDimitry Andric def: Pat<(VecQ8 (qtrue)), (PS_qtrue)>; 428*0b57cec5SDimitry Andric def: Pat<(VecQ16 (qtrue)), (PS_qtrue)>; 429*0b57cec5SDimitry Andric def: Pat<(VecQ32 (qtrue)), (PS_qtrue)>; 430*0b57cec5SDimitry Andric def: Pat<(VecQ8 (qfalse)), (PS_qfalse)>; 431*0b57cec5SDimitry Andric def: Pat<(VecQ16 (qfalse)), (PS_qfalse)>; 432*0b57cec5SDimitry Andric def: Pat<(VecQ32 (qfalse)), (PS_qfalse)>; 433*0b57cec5SDimitry Andric 434*0b57cec5SDimitry Andric def: Pat<(vnot HQ8:$Qs), (V6_pred_not HvxQR:$Qs)>; 435*0b57cec5SDimitry Andric def: Pat<(vnot HQ16:$Qs), (V6_pred_not HvxQR:$Qs)>; 436*0b57cec5SDimitry Andric def: Pat<(vnot HQ32:$Qs), (V6_pred_not HvxQR:$Qs)>; 437*0b57cec5SDimitry Andric def: Pat<(qnot HQ8:$Qs), (V6_pred_not HvxQR:$Qs)>; 438*0b57cec5SDimitry Andric def: Pat<(qnot HQ16:$Qs), (V6_pred_not HvxQR:$Qs)>; 439*0b57cec5SDimitry Andric def: Pat<(qnot HQ32:$Qs), (V6_pred_not HvxQR:$Qs)>; 440*0b57cec5SDimitry Andric 441*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_pred_and, And, VecQ8, HQ8>; 442*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_pred_and, And, VecQ16, HQ16>; 443*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_pred_and, And, VecQ32, HQ32>; 444*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_pred_or, Or, VecQ8, HQ8>; 445*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_pred_or, Or, VecQ16, HQ16>; 446*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_pred_or, Or, VecQ32, HQ32>; 447*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_pred_xor, Xor, VecQ8, HQ8>; 448*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_pred_xor, Xor, VecQ16, HQ16>; 449*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_pred_xor, Xor, VecQ32, HQ32>; 450*0b57cec5SDimitry Andric 451*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_pred_and_n, Not2<And>, VecQ8, HQ8>; 452*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_pred_and_n, Not2<And>, VecQ16, HQ16>; 453*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_pred_and_n, Not2<And>, VecQ32, HQ32>; 454*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_pred_or_n, Not2<Or>, VecQ8, HQ8>; 455*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_pred_or_n, Not2<Or>, VecQ16, HQ16>; 456*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_pred_or_n, Not2<Or>, VecQ32, HQ32>; 457*0b57cec5SDimitry Andric 458*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_veqb, seteq, VecQ8, HVI8>; 459*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_veqh, seteq, VecQ16, HVI16>; 460*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_veqw, seteq, VecQ32, HVI32>; 461*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_vgtb, setgt, VecQ8, HVI8>; 462*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_vgth, setgt, VecQ16, HVI16>; 463*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_vgtw, setgt, VecQ32, HVI32>; 464*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_vgtub, setugt, VecQ8, HVI8>; 465*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_vgtuh, setugt, VecQ16, HVI16>; 466*0b57cec5SDimitry Andric def: OpR_RR_pat<V6_vgtuw, setugt, VecQ32, HVI32>; 467*0b57cec5SDimitry Andric 468*0b57cec5SDimitry Andric def: AccRRR_pat<V6_veqb_and, And, seteq, HQ8, HVI8, HVI8>; 469*0b57cec5SDimitry Andric def: AccRRR_pat<V6_veqb_or, Or, seteq, HQ8, HVI8, HVI8>; 470*0b57cec5SDimitry Andric def: AccRRR_pat<V6_veqb_xor, Xor, seteq, HQ8, HVI8, HVI8>; 471*0b57cec5SDimitry Andric def: AccRRR_pat<V6_veqh_and, And, seteq, HQ16, HVI16, HVI16>; 472*0b57cec5SDimitry Andric def: AccRRR_pat<V6_veqh_or, Or, seteq, HQ16, HVI16, HVI16>; 473*0b57cec5SDimitry Andric def: AccRRR_pat<V6_veqh_xor, Xor, seteq, HQ16, HVI16, HVI16>; 474*0b57cec5SDimitry Andric def: AccRRR_pat<V6_veqw_and, And, seteq, HQ32, HVI32, HVI32>; 475*0b57cec5SDimitry Andric def: AccRRR_pat<V6_veqw_or, Or, seteq, HQ32, HVI32, HVI32>; 476*0b57cec5SDimitry Andric def: AccRRR_pat<V6_veqw_xor, Xor, seteq, HQ32, HVI32, HVI32>; 477*0b57cec5SDimitry Andric 478*0b57cec5SDimitry Andric def: AccRRR_pat<V6_vgtb_and, And, setgt, HQ8, HVI8, HVI8>; 479*0b57cec5SDimitry Andric def: AccRRR_pat<V6_vgtb_or, Or, setgt, HQ8, HVI8, HVI8>; 480*0b57cec5SDimitry Andric def: AccRRR_pat<V6_vgtb_xor, Xor, setgt, HQ8, HVI8, HVI8>; 481*0b57cec5SDimitry Andric def: AccRRR_pat<V6_vgth_and, And, setgt, HQ16, HVI16, HVI16>; 482*0b57cec5SDimitry Andric def: AccRRR_pat<V6_vgth_or, Or, setgt, HQ16, HVI16, HVI16>; 483*0b57cec5SDimitry Andric def: AccRRR_pat<V6_vgth_xor, Xor, setgt, HQ16, HVI16, HVI16>; 484*0b57cec5SDimitry Andric def: AccRRR_pat<V6_vgtw_and, And, setgt, HQ32, HVI32, HVI32>; 485*0b57cec5SDimitry Andric def: AccRRR_pat<V6_vgtw_or, Or, setgt, HQ32, HVI32, HVI32>; 486*0b57cec5SDimitry Andric def: AccRRR_pat<V6_vgtw_xor, Xor, setgt, HQ32, HVI32, HVI32>; 487*0b57cec5SDimitry Andric 488*0b57cec5SDimitry Andric def: AccRRR_pat<V6_vgtub_and, And, setugt, HQ8, HVI8, HVI8>; 489*0b57cec5SDimitry Andric def: AccRRR_pat<V6_vgtub_or, Or, setugt, HQ8, HVI8, HVI8>; 490*0b57cec5SDimitry Andric def: AccRRR_pat<V6_vgtub_xor, Xor, setugt, HQ8, HVI8, HVI8>; 491*0b57cec5SDimitry Andric def: AccRRR_pat<V6_vgtuh_and, And, setugt, HQ16, HVI16, HVI16>; 492*0b57cec5SDimitry Andric def: AccRRR_pat<V6_vgtuh_or, Or, setugt, HQ16, HVI16, HVI16>; 493*0b57cec5SDimitry Andric def: AccRRR_pat<V6_vgtuh_xor, Xor, setugt, HQ16, HVI16, HVI16>; 494*0b57cec5SDimitry Andric def: AccRRR_pat<V6_vgtuw_and, And, setugt, HQ32, HVI32, HVI32>; 495*0b57cec5SDimitry Andric def: AccRRR_pat<V6_vgtuw_or, Or, setugt, HQ32, HVI32, HVI32>; 496*0b57cec5SDimitry Andric def: AccRRR_pat<V6_vgtuw_xor, Xor, setugt, HQ32, HVI32, HVI32>; 497*0b57cec5SDimitry Andric} 498