10b57cec5SDimitry Andric //===- HexagonOptAddrMode.cpp ---------------------------------------------===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric // This implements a Hexagon-specific pass to optimize addressing mode for
90b57cec5SDimitry Andric // load/store instructions.
100b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
110b57cec5SDimitry Andric
120b57cec5SDimitry Andric #include "HexagonInstrInfo.h"
130b57cec5SDimitry Andric #include "HexagonSubtarget.h"
140b57cec5SDimitry Andric #include "MCTargetDesc/HexagonBaseInfo.h"
150b57cec5SDimitry Andric #include "llvm/ADT/DenseMap.h"
160b57cec5SDimitry Andric #include "llvm/ADT/DenseSet.h"
170b57cec5SDimitry Andric #include "llvm/ADT/StringRef.h"
180b57cec5SDimitry Andric #include "llvm/CodeGen/MachineBasicBlock.h"
190b57cec5SDimitry Andric #include "llvm/CodeGen/MachineDominanceFrontier.h"
200b57cec5SDimitry Andric #include "llvm/CodeGen/MachineDominators.h"
210b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h"
220b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunctionPass.h"
230b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstr.h"
240b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h"
250b57cec5SDimitry Andric #include "llvm/CodeGen/MachineOperand.h"
260b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h"
270946e70aSDimitry Andric #include "llvm/CodeGen/RDFGraph.h"
280946e70aSDimitry Andric #include "llvm/CodeGen/RDFLiveness.h"
290946e70aSDimitry Andric #include "llvm/CodeGen/RDFRegisters.h"
300b57cec5SDimitry Andric #include "llvm/CodeGen/TargetSubtargetInfo.h"
31480093f4SDimitry Andric #include "llvm/InitializePasses.h"
320b57cec5SDimitry Andric #include "llvm/MC/MCInstrDesc.h"
330b57cec5SDimitry Andric #include "llvm/Pass.h"
340b57cec5SDimitry Andric #include "llvm/Support/CommandLine.h"
350b57cec5SDimitry Andric #include "llvm/Support/Debug.h"
360b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h"
370b57cec5SDimitry Andric #include "llvm/Support/raw_ostream.h"
380b57cec5SDimitry Andric #include <cassert>
390b57cec5SDimitry Andric #include <cstdint>
400b57cec5SDimitry Andric
410b57cec5SDimitry Andric #define DEBUG_TYPE "opt-addr-mode"
420b57cec5SDimitry Andric
430b57cec5SDimitry Andric using namespace llvm;
440b57cec5SDimitry Andric using namespace rdf;
450b57cec5SDimitry Andric
460b57cec5SDimitry Andric static cl::opt<int> CodeGrowthLimit("hexagon-amode-growth-limit",
470b57cec5SDimitry Andric cl::Hidden, cl::init(0), cl::desc("Code growth limit for address mode "
480b57cec5SDimitry Andric "optimization"));
490b57cec5SDimitry Andric
50*0fca6ea1SDimitry Andric extern cl::opt<unsigned> RDFFuncBlockLimit;
51*0fca6ea1SDimitry Andric
520b57cec5SDimitry Andric namespace llvm {
530b57cec5SDimitry Andric
540b57cec5SDimitry Andric FunctionPass *createHexagonOptAddrMode();
550b57cec5SDimitry Andric void initializeHexagonOptAddrModePass(PassRegistry&);
560b57cec5SDimitry Andric
570b57cec5SDimitry Andric } // end namespace llvm
580b57cec5SDimitry Andric
590b57cec5SDimitry Andric namespace {
600b57cec5SDimitry Andric
610b57cec5SDimitry Andric class HexagonOptAddrMode : public MachineFunctionPass {
620b57cec5SDimitry Andric public:
630b57cec5SDimitry Andric static char ID;
640b57cec5SDimitry Andric
HexagonOptAddrMode()650b57cec5SDimitry Andric HexagonOptAddrMode() : MachineFunctionPass(ID) {}
660b57cec5SDimitry Andric
getPassName() const670b57cec5SDimitry Andric StringRef getPassName() const override {
680b57cec5SDimitry Andric return "Optimize addressing mode of load/store";
690b57cec5SDimitry Andric }
700b57cec5SDimitry Andric
getAnalysisUsage(AnalysisUsage & AU) const710b57cec5SDimitry Andric void getAnalysisUsage(AnalysisUsage &AU) const override {
720b57cec5SDimitry Andric MachineFunctionPass::getAnalysisUsage(AU);
73*0fca6ea1SDimitry Andric AU.addRequired<MachineDominatorTreeWrapperPass>();
740b57cec5SDimitry Andric AU.addRequired<MachineDominanceFrontier>();
750b57cec5SDimitry Andric AU.setPreservesAll();
760b57cec5SDimitry Andric }
770b57cec5SDimitry Andric
780b57cec5SDimitry Andric bool runOnMachineFunction(MachineFunction &MF) override;
790b57cec5SDimitry Andric
800b57cec5SDimitry Andric private:
810b57cec5SDimitry Andric using MISetType = DenseSet<MachineInstr *>;
820b57cec5SDimitry Andric using InstrEvalMap = DenseMap<MachineInstr *, bool>;
830b57cec5SDimitry Andric
840b57cec5SDimitry Andric MachineRegisterInfo *MRI = nullptr;
850b57cec5SDimitry Andric const HexagonInstrInfo *HII = nullptr;
860b57cec5SDimitry Andric const HexagonRegisterInfo *HRI = nullptr;
870b57cec5SDimitry Andric MachineDominatorTree *MDT = nullptr;
880b57cec5SDimitry Andric DataFlowGraph *DFG = nullptr;
890b57cec5SDimitry Andric DataFlowGraph::DefStackMap DefM;
900b57cec5SDimitry Andric Liveness *LV = nullptr;
910b57cec5SDimitry Andric MISetType Deleted;
920b57cec5SDimitry Andric
930b57cec5SDimitry Andric bool processBlock(NodeAddr<BlockNode *> BA);
940b57cec5SDimitry Andric bool xformUseMI(MachineInstr *TfrMI, MachineInstr *UseMI,
950b57cec5SDimitry Andric NodeAddr<UseNode *> UseN, unsigned UseMOnum);
960b57cec5SDimitry Andric bool processAddUses(NodeAddr<StmtNode *> AddSN, MachineInstr *AddMI,
970b57cec5SDimitry Andric const NodeList &UNodeList);
980b57cec5SDimitry Andric bool updateAddUses(MachineInstr *AddMI, MachineInstr *UseMI);
990b57cec5SDimitry Andric bool analyzeUses(unsigned DefR, const NodeList &UNodeList,
1000b57cec5SDimitry Andric InstrEvalMap &InstrEvalResult, short &SizeInc);
1010b57cec5SDimitry Andric bool hasRepForm(MachineInstr &MI, unsigned TfrDefR);
1020b57cec5SDimitry Andric bool canRemoveAddasl(NodeAddr<StmtNode *> AddAslSN, MachineInstr &MI,
1030b57cec5SDimitry Andric const NodeList &UNodeList);
1040b57cec5SDimitry Andric bool isSafeToExtLR(NodeAddr<StmtNode *> SN, MachineInstr *MI,
1050b57cec5SDimitry Andric unsigned LRExtReg, const NodeList &UNodeList);
1060b57cec5SDimitry Andric void getAllRealUses(NodeAddr<StmtNode *> SN, NodeList &UNodeList);
1070b57cec5SDimitry Andric bool allValidCandidates(NodeAddr<StmtNode *> SA, NodeList &UNodeList);
1080b57cec5SDimitry Andric short getBaseWithLongOffset(const MachineInstr &MI) const;
1090b57cec5SDimitry Andric bool changeStore(MachineInstr *OldMI, MachineOperand ImmOp,
1100b57cec5SDimitry Andric unsigned ImmOpNum);
1110b57cec5SDimitry Andric bool changeLoad(MachineInstr *OldMI, MachineOperand ImmOp, unsigned ImmOpNum);
1120b57cec5SDimitry Andric bool changeAddAsl(NodeAddr<UseNode *> AddAslUN, MachineInstr *AddAslMI,
1130b57cec5SDimitry Andric const MachineOperand &ImmOp, unsigned ImmOpNum);
1140b57cec5SDimitry Andric bool isValidOffset(MachineInstr *MI, int Offset);
11504eeddc0SDimitry Andric unsigned getBaseOpPosition(MachineInstr *MI);
11604eeddc0SDimitry Andric unsigned getOffsetOpPosition(MachineInstr *MI);
1170b57cec5SDimitry Andric };
1180b57cec5SDimitry Andric
1190b57cec5SDimitry Andric } // end anonymous namespace
1200b57cec5SDimitry Andric
1210b57cec5SDimitry Andric char HexagonOptAddrMode::ID = 0;
1220b57cec5SDimitry Andric
1230b57cec5SDimitry Andric INITIALIZE_PASS_BEGIN(HexagonOptAddrMode, "amode-opt",
1240b57cec5SDimitry Andric "Optimize addressing mode", false, false)
INITIALIZE_PASS_DEPENDENCY(MachineDominatorTreeWrapperPass)125*0fca6ea1SDimitry Andric INITIALIZE_PASS_DEPENDENCY(MachineDominatorTreeWrapperPass)
1260b57cec5SDimitry Andric INITIALIZE_PASS_DEPENDENCY(MachineDominanceFrontier)
1270b57cec5SDimitry Andric INITIALIZE_PASS_END(HexagonOptAddrMode, "amode-opt", "Optimize addressing mode",
1280b57cec5SDimitry Andric false, false)
1290b57cec5SDimitry Andric
1300b57cec5SDimitry Andric bool HexagonOptAddrMode::hasRepForm(MachineInstr &MI, unsigned TfrDefR) {
1310b57cec5SDimitry Andric const MCInstrDesc &MID = MI.getDesc();
1320b57cec5SDimitry Andric
1330b57cec5SDimitry Andric if ((!MID.mayStore() && !MID.mayLoad()) || HII->isPredicated(MI))
1340b57cec5SDimitry Andric return false;
1350b57cec5SDimitry Andric
1360b57cec5SDimitry Andric if (MID.mayStore()) {
1370b57cec5SDimitry Andric MachineOperand StOp = MI.getOperand(MI.getNumOperands() - 1);
1380b57cec5SDimitry Andric if (StOp.isReg() && StOp.getReg() == TfrDefR)
1390b57cec5SDimitry Andric return false;
1400b57cec5SDimitry Andric }
1410b57cec5SDimitry Andric
1420b57cec5SDimitry Andric if (HII->getAddrMode(MI) == HexagonII::BaseRegOffset)
1430b57cec5SDimitry Andric // Tranform to Absolute plus register offset.
1440b57cec5SDimitry Andric return (HII->changeAddrMode_rr_ur(MI) >= 0);
1450b57cec5SDimitry Andric else if (HII->getAddrMode(MI) == HexagonII::BaseImmOffset)
1460b57cec5SDimitry Andric // Tranform to absolute addressing mode.
1470b57cec5SDimitry Andric return (HII->changeAddrMode_io_abs(MI) >= 0);
1480b57cec5SDimitry Andric
1490b57cec5SDimitry Andric return false;
1500b57cec5SDimitry Andric }
1510b57cec5SDimitry Andric
1520b57cec5SDimitry Andric // Check if addasl instruction can be removed. This is possible only
1530b57cec5SDimitry Andric // if it's feeding to only load/store instructions with base + register
1540b57cec5SDimitry Andric // offset as these instruction can be tranformed to use 'absolute plus
1550b57cec5SDimitry Andric // shifted register offset'.
1560b57cec5SDimitry Andric // ex:
1570b57cec5SDimitry Andric // Rs = ##foo
1580b57cec5SDimitry Andric // Rx = addasl(Rs, Rt, #2)
1590b57cec5SDimitry Andric // Rd = memw(Rx + #28)
1600b57cec5SDimitry Andric // Above three instructions can be replaced with Rd = memw(Rt<<#2 + ##foo+28)
1610b57cec5SDimitry Andric
canRemoveAddasl(NodeAddr<StmtNode * > AddAslSN,MachineInstr & MI,const NodeList & UNodeList)1620b57cec5SDimitry Andric bool HexagonOptAddrMode::canRemoveAddasl(NodeAddr<StmtNode *> AddAslSN,
1630b57cec5SDimitry Andric MachineInstr &MI,
1640b57cec5SDimitry Andric const NodeList &UNodeList) {
1650b57cec5SDimitry Andric // check offset size in addasl. if 'offset > 3' return false
1660b57cec5SDimitry Andric const MachineOperand &OffsetOp = MI.getOperand(3);
1670b57cec5SDimitry Andric if (!OffsetOp.isImm() || OffsetOp.getImm() > 3)
1680b57cec5SDimitry Andric return false;
1690b57cec5SDimitry Andric
1708bcb0991SDimitry Andric Register OffsetReg = MI.getOperand(2).getReg();
1710b57cec5SDimitry Andric RegisterRef OffsetRR;
1720b57cec5SDimitry Andric NodeId OffsetRegRD = 0;
1730b57cec5SDimitry Andric for (NodeAddr<UseNode *> UA : AddAslSN.Addr->members_if(DFG->IsUse, *DFG)) {
1740b57cec5SDimitry Andric RegisterRef RR = UA.Addr->getRegRef(*DFG);
1750b57cec5SDimitry Andric if (OffsetReg == RR.Reg) {
1760b57cec5SDimitry Andric OffsetRR = RR;
1770b57cec5SDimitry Andric OffsetRegRD = UA.Addr->getReachingDef();
1780b57cec5SDimitry Andric }
1790b57cec5SDimitry Andric }
1800b57cec5SDimitry Andric
1810b57cec5SDimitry Andric for (auto I = UNodeList.rbegin(), E = UNodeList.rend(); I != E; ++I) {
1820b57cec5SDimitry Andric NodeAddr<UseNode *> UA = *I;
1830b57cec5SDimitry Andric NodeAddr<InstrNode *> IA = UA.Addr->getOwner(*DFG);
1840b57cec5SDimitry Andric if (UA.Addr->getFlags() & NodeAttrs::PhiRef)
1850b57cec5SDimitry Andric return false;
1860b57cec5SDimitry Andric NodeAddr<RefNode*> AA = LV->getNearestAliasedRef(OffsetRR, IA);
1870b57cec5SDimitry Andric if ((DFG->IsDef(AA) && AA.Id != OffsetRegRD) ||
1880b57cec5SDimitry Andric AA.Addr->getReachingDef() != OffsetRegRD)
1890b57cec5SDimitry Andric return false;
1900b57cec5SDimitry Andric
1910b57cec5SDimitry Andric MachineInstr &UseMI = *NodeAddr<StmtNode *>(IA).Addr->getCode();
1920b57cec5SDimitry Andric NodeAddr<DefNode *> OffsetRegDN = DFG->addr<DefNode *>(OffsetRegRD);
1930b57cec5SDimitry Andric // Reaching Def to an offset register can't be a phi.
1940b57cec5SDimitry Andric if ((OffsetRegDN.Addr->getFlags() & NodeAttrs::PhiRef) &&
1950b57cec5SDimitry Andric MI.getParent() != UseMI.getParent())
1960b57cec5SDimitry Andric return false;
1970b57cec5SDimitry Andric
1980b57cec5SDimitry Andric const MCInstrDesc &UseMID = UseMI.getDesc();
1990b57cec5SDimitry Andric if ((!UseMID.mayLoad() && !UseMID.mayStore()) ||
2000b57cec5SDimitry Andric HII->getAddrMode(UseMI) != HexagonII::BaseImmOffset ||
2010b57cec5SDimitry Andric getBaseWithLongOffset(UseMI) < 0)
2020b57cec5SDimitry Andric return false;
2030b57cec5SDimitry Andric
2040b57cec5SDimitry Andric // Addasl output can't be a store value.
2050b57cec5SDimitry Andric if (UseMID.mayStore() && UseMI.getOperand(2).isReg() &&
2060b57cec5SDimitry Andric UseMI.getOperand(2).getReg() == MI.getOperand(0).getReg())
2070b57cec5SDimitry Andric return false;
2080b57cec5SDimitry Andric
2090b57cec5SDimitry Andric for (auto &Mo : UseMI.operands())
2100b57cec5SDimitry Andric if (Mo.isFI())
2110b57cec5SDimitry Andric return false;
2120b57cec5SDimitry Andric }
2130b57cec5SDimitry Andric return true;
2140b57cec5SDimitry Andric }
2150b57cec5SDimitry Andric
allValidCandidates(NodeAddr<StmtNode * > SA,NodeList & UNodeList)2160b57cec5SDimitry Andric bool HexagonOptAddrMode::allValidCandidates(NodeAddr<StmtNode *> SA,
2170b57cec5SDimitry Andric NodeList &UNodeList) {
2180b57cec5SDimitry Andric for (auto I = UNodeList.rbegin(), E = UNodeList.rend(); I != E; ++I) {
2190b57cec5SDimitry Andric NodeAddr<UseNode *> UN = *I;
2200b57cec5SDimitry Andric RegisterRef UR = UN.Addr->getRegRef(*DFG);
2210b57cec5SDimitry Andric NodeSet Visited, Defs;
2220b57cec5SDimitry Andric const auto &P = LV->getAllReachingDefsRec(UR, UN, Visited, Defs);
2230b57cec5SDimitry Andric if (!P.second) {
2240b57cec5SDimitry Andric LLVM_DEBUG({
2250b57cec5SDimitry Andric dbgs() << "*** Unable to collect all reaching defs for use ***\n"
2260b57cec5SDimitry Andric << PrintNode<UseNode*>(UN, *DFG) << '\n'
2270b57cec5SDimitry Andric << "The program's complexity may exceed the limits.\n";
2280b57cec5SDimitry Andric });
2290b57cec5SDimitry Andric return false;
2300b57cec5SDimitry Andric }
2310b57cec5SDimitry Andric const auto &ReachingDefs = P.first;
2320b57cec5SDimitry Andric if (ReachingDefs.size() > 1) {
2330b57cec5SDimitry Andric LLVM_DEBUG({
2340b57cec5SDimitry Andric dbgs() << "*** Multiple Reaching Defs found!!! ***\n";
2350b57cec5SDimitry Andric for (auto DI : ReachingDefs) {
2360b57cec5SDimitry Andric NodeAddr<UseNode *> DA = DFG->addr<UseNode *>(DI);
2370b57cec5SDimitry Andric NodeAddr<StmtNode *> TempIA = DA.Addr->getOwner(*DFG);
2380b57cec5SDimitry Andric dbgs() << "\t\t[Reaching Def]: "
2390b57cec5SDimitry Andric << Print<NodeAddr<InstrNode *>>(TempIA, *DFG) << "\n";
2400b57cec5SDimitry Andric }
2410b57cec5SDimitry Andric });
2420b57cec5SDimitry Andric return false;
2430b57cec5SDimitry Andric }
2440b57cec5SDimitry Andric }
2450b57cec5SDimitry Andric return true;
2460b57cec5SDimitry Andric }
2470b57cec5SDimitry Andric
getAllRealUses(NodeAddr<StmtNode * > SA,NodeList & UNodeList)2480b57cec5SDimitry Andric void HexagonOptAddrMode::getAllRealUses(NodeAddr<StmtNode *> SA,
2490b57cec5SDimitry Andric NodeList &UNodeList) {
2500b57cec5SDimitry Andric for (NodeAddr<DefNode *> DA : SA.Addr->members_if(DFG->IsDef, *DFG)) {
2510b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\t\t[DefNode]: "
2520b57cec5SDimitry Andric << Print<NodeAddr<DefNode *>>(DA, *DFG) << "\n");
253e8d8bef9SDimitry Andric RegisterRef DR = DA.Addr->getRegRef(*DFG);
2540b57cec5SDimitry Andric
2550b57cec5SDimitry Andric auto UseSet = LV->getAllReachedUses(DR, DA);
2560b57cec5SDimitry Andric
2570b57cec5SDimitry Andric for (auto UI : UseSet) {
2580b57cec5SDimitry Andric NodeAddr<UseNode *> UA = DFG->addr<UseNode *>(UI);
2590b57cec5SDimitry Andric LLVM_DEBUG({
2600b57cec5SDimitry Andric NodeAddr<StmtNode *> TempIA = UA.Addr->getOwner(*DFG);
2610b57cec5SDimitry Andric dbgs() << "\t\t\t[Reached Use]: "
2620b57cec5SDimitry Andric << Print<NodeAddr<InstrNode *>>(TempIA, *DFG) << "\n";
2630b57cec5SDimitry Andric });
2640b57cec5SDimitry Andric
2650b57cec5SDimitry Andric if (UA.Addr->getFlags() & NodeAttrs::PhiRef) {
2660b57cec5SDimitry Andric NodeAddr<PhiNode *> PA = UA.Addr->getOwner(*DFG);
2670b57cec5SDimitry Andric NodeId id = PA.Id;
2680b57cec5SDimitry Andric const Liveness::RefMap &phiUse = LV->getRealUses(id);
2690b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\t\t\t\tphi real Uses"
2700b57cec5SDimitry Andric << Print<Liveness::RefMap>(phiUse, *DFG) << "\n");
2710b57cec5SDimitry Andric if (!phiUse.empty()) {
2720b57cec5SDimitry Andric for (auto I : phiUse) {
2730b57cec5SDimitry Andric if (!DFG->getPRI().alias(RegisterRef(I.first), DR))
2740b57cec5SDimitry Andric continue;
2750b57cec5SDimitry Andric auto phiUseSet = I.second;
2760b57cec5SDimitry Andric for (auto phiUI : phiUseSet) {
2770b57cec5SDimitry Andric NodeAddr<UseNode *> phiUA = DFG->addr<UseNode *>(phiUI.first);
2780b57cec5SDimitry Andric UNodeList.push_back(phiUA);
2790b57cec5SDimitry Andric }
2800b57cec5SDimitry Andric }
2810b57cec5SDimitry Andric }
2820b57cec5SDimitry Andric } else
2830b57cec5SDimitry Andric UNodeList.push_back(UA);
2840b57cec5SDimitry Andric }
2850b57cec5SDimitry Andric }
2860b57cec5SDimitry Andric }
2870b57cec5SDimitry Andric
isSafeToExtLR(NodeAddr<StmtNode * > SN,MachineInstr * MI,unsigned LRExtReg,const NodeList & UNodeList)2880b57cec5SDimitry Andric bool HexagonOptAddrMode::isSafeToExtLR(NodeAddr<StmtNode *> SN,
2890b57cec5SDimitry Andric MachineInstr *MI, unsigned LRExtReg,
2900b57cec5SDimitry Andric const NodeList &UNodeList) {
2910b57cec5SDimitry Andric RegisterRef LRExtRR;
2920b57cec5SDimitry Andric NodeId LRExtRegRD = 0;
2930b57cec5SDimitry Andric // Iterate through all the UseNodes in SN and find the reaching def
2940b57cec5SDimitry Andric // for the LRExtReg.
2950b57cec5SDimitry Andric for (NodeAddr<UseNode *> UA : SN.Addr->members_if(DFG->IsUse, *DFG)) {
2960b57cec5SDimitry Andric RegisterRef RR = UA.Addr->getRegRef(*DFG);
2970b57cec5SDimitry Andric if (LRExtReg == RR.Reg) {
2980b57cec5SDimitry Andric LRExtRR = RR;
2990b57cec5SDimitry Andric LRExtRegRD = UA.Addr->getReachingDef();
3000b57cec5SDimitry Andric }
3010b57cec5SDimitry Andric }
3020b57cec5SDimitry Andric
3030b57cec5SDimitry Andric for (auto I = UNodeList.rbegin(), E = UNodeList.rend(); I != E; ++I) {
3040b57cec5SDimitry Andric NodeAddr<UseNode *> UA = *I;
3050b57cec5SDimitry Andric NodeAddr<InstrNode *> IA = UA.Addr->getOwner(*DFG);
3060b57cec5SDimitry Andric // The reaching def of LRExtRR at load/store node should be same as the
3070b57cec5SDimitry Andric // one reaching at the SN.
3080b57cec5SDimitry Andric if (UA.Addr->getFlags() & NodeAttrs::PhiRef)
3090b57cec5SDimitry Andric return false;
3100b57cec5SDimitry Andric NodeAddr<RefNode*> AA = LV->getNearestAliasedRef(LRExtRR, IA);
3110b57cec5SDimitry Andric if ((DFG->IsDef(AA) && AA.Id != LRExtRegRD) ||
3120b57cec5SDimitry Andric AA.Addr->getReachingDef() != LRExtRegRD) {
3130b57cec5SDimitry Andric LLVM_DEBUG(
3140b57cec5SDimitry Andric dbgs() << "isSafeToExtLR: Returning false; another reaching def\n");
3150b57cec5SDimitry Andric return false;
3160b57cec5SDimitry Andric }
3170b57cec5SDimitry Andric
3181fd87a68SDimitry Andric // If the register is undefined (for example if it's a reserved register),
3191fd87a68SDimitry Andric // it may still be possible to extend the range, but it's safer to be
3201fd87a68SDimitry Andric // conservative and just punt.
3211fd87a68SDimitry Andric if (LRExtRegRD == 0)
3221fd87a68SDimitry Andric return false;
3231fd87a68SDimitry Andric
3240b57cec5SDimitry Andric MachineInstr *UseMI = NodeAddr<StmtNode *>(IA).Addr->getCode();
3250b57cec5SDimitry Andric NodeAddr<DefNode *> LRExtRegDN = DFG->addr<DefNode *>(LRExtRegRD);
3260b57cec5SDimitry Andric // Reaching Def to LRExtReg can't be a phi.
3270b57cec5SDimitry Andric if ((LRExtRegDN.Addr->getFlags() & NodeAttrs::PhiRef) &&
3280b57cec5SDimitry Andric MI->getParent() != UseMI->getParent())
3290b57cec5SDimitry Andric return false;
3300b57cec5SDimitry Andric }
3310b57cec5SDimitry Andric return true;
3320b57cec5SDimitry Andric }
3330b57cec5SDimitry Andric
isValidOffset(MachineInstr * MI,int Offset)3340b57cec5SDimitry Andric bool HexagonOptAddrMode::isValidOffset(MachineInstr *MI, int Offset) {
33504eeddc0SDimitry Andric if (HII->isHVXVec(*MI)) {
33604eeddc0SDimitry Andric // only HVX vgather instructions handled
33704eeddc0SDimitry Andric // TODO: extend the pass to other vector load/store operations
33804eeddc0SDimitry Andric switch (MI->getOpcode()) {
33904eeddc0SDimitry Andric case Hexagon::V6_vgathermh_pseudo:
34004eeddc0SDimitry Andric case Hexagon::V6_vgathermw_pseudo:
34104eeddc0SDimitry Andric case Hexagon::V6_vgathermhw_pseudo:
34204eeddc0SDimitry Andric case Hexagon::V6_vgathermhq_pseudo:
34304eeddc0SDimitry Andric case Hexagon::V6_vgathermwq_pseudo:
34404eeddc0SDimitry Andric case Hexagon::V6_vgathermhwq_pseudo:
34504eeddc0SDimitry Andric return HII->isValidOffset(MI->getOpcode(), Offset, HRI, false);
34604eeddc0SDimitry Andric default:
34704eeddc0SDimitry Andric return false;
34804eeddc0SDimitry Andric }
34904eeddc0SDimitry Andric }
35004eeddc0SDimitry Andric
35104eeddc0SDimitry Andric if (HII->getAddrMode(*MI) != HexagonII::BaseImmOffset)
35204eeddc0SDimitry Andric return false;
35304eeddc0SDimitry Andric
3540b57cec5SDimitry Andric unsigned AlignMask = 0;
3550b57cec5SDimitry Andric switch (HII->getMemAccessSize(*MI)) {
3560b57cec5SDimitry Andric case HexagonII::MemAccessSize::DoubleWordAccess:
3570b57cec5SDimitry Andric AlignMask = 0x7;
3580b57cec5SDimitry Andric break;
3590b57cec5SDimitry Andric case HexagonII::MemAccessSize::WordAccess:
3600b57cec5SDimitry Andric AlignMask = 0x3;
3610b57cec5SDimitry Andric break;
3620b57cec5SDimitry Andric case HexagonII::MemAccessSize::HalfWordAccess:
3630b57cec5SDimitry Andric AlignMask = 0x1;
3640b57cec5SDimitry Andric break;
3650b57cec5SDimitry Andric case HexagonII::MemAccessSize::ByteAccess:
3660b57cec5SDimitry Andric AlignMask = 0x0;
3670b57cec5SDimitry Andric break;
3680b57cec5SDimitry Andric default:
3690b57cec5SDimitry Andric return false;
3700b57cec5SDimitry Andric }
3710b57cec5SDimitry Andric
3720b57cec5SDimitry Andric if ((AlignMask & Offset) != 0)
3730b57cec5SDimitry Andric return false;
3740b57cec5SDimitry Andric return HII->isValidOffset(MI->getOpcode(), Offset, HRI, false);
3750b57cec5SDimitry Andric }
3760b57cec5SDimitry Andric
getBaseOpPosition(MachineInstr * MI)37704eeddc0SDimitry Andric unsigned HexagonOptAddrMode::getBaseOpPosition(MachineInstr *MI) {
37804eeddc0SDimitry Andric const MCInstrDesc &MID = MI->getDesc();
37904eeddc0SDimitry Andric switch (MI->getOpcode()) {
38004eeddc0SDimitry Andric // vgather pseudos are mayLoad and mayStore
38104eeddc0SDimitry Andric // hence need to explicitly specify Base and
38204eeddc0SDimitry Andric // Offset operand positions
38304eeddc0SDimitry Andric case Hexagon::V6_vgathermh_pseudo:
38404eeddc0SDimitry Andric case Hexagon::V6_vgathermw_pseudo:
38504eeddc0SDimitry Andric case Hexagon::V6_vgathermhw_pseudo:
38604eeddc0SDimitry Andric case Hexagon::V6_vgathermhq_pseudo:
38704eeddc0SDimitry Andric case Hexagon::V6_vgathermwq_pseudo:
38804eeddc0SDimitry Andric case Hexagon::V6_vgathermhwq_pseudo:
38904eeddc0SDimitry Andric return 0;
39004eeddc0SDimitry Andric default:
39104eeddc0SDimitry Andric return MID.mayLoad() ? 1 : 0;
39204eeddc0SDimitry Andric }
39304eeddc0SDimitry Andric }
39404eeddc0SDimitry Andric
getOffsetOpPosition(MachineInstr * MI)39504eeddc0SDimitry Andric unsigned HexagonOptAddrMode::getOffsetOpPosition(MachineInstr *MI) {
39604eeddc0SDimitry Andric assert(
39704eeddc0SDimitry Andric (HII->getAddrMode(*MI) == HexagonII::BaseImmOffset) &&
39804eeddc0SDimitry Andric "Looking for an offset in non-BaseImmOffset addressing mode instruction");
39904eeddc0SDimitry Andric
40004eeddc0SDimitry Andric const MCInstrDesc &MID = MI->getDesc();
40104eeddc0SDimitry Andric switch (MI->getOpcode()) {
40204eeddc0SDimitry Andric // vgather pseudos are mayLoad and mayStore
40304eeddc0SDimitry Andric // hence need to explicitly specify Base and
40404eeddc0SDimitry Andric // Offset operand positions
40504eeddc0SDimitry Andric case Hexagon::V6_vgathermh_pseudo:
40604eeddc0SDimitry Andric case Hexagon::V6_vgathermw_pseudo:
40704eeddc0SDimitry Andric case Hexagon::V6_vgathermhw_pseudo:
40804eeddc0SDimitry Andric case Hexagon::V6_vgathermhq_pseudo:
40904eeddc0SDimitry Andric case Hexagon::V6_vgathermwq_pseudo:
41004eeddc0SDimitry Andric case Hexagon::V6_vgathermhwq_pseudo:
41104eeddc0SDimitry Andric return 1;
41204eeddc0SDimitry Andric default:
41304eeddc0SDimitry Andric return MID.mayLoad() ? 2 : 1;
41404eeddc0SDimitry Andric }
41504eeddc0SDimitry Andric }
41604eeddc0SDimitry Andric
processAddUses(NodeAddr<StmtNode * > AddSN,MachineInstr * AddMI,const NodeList & UNodeList)4170b57cec5SDimitry Andric bool HexagonOptAddrMode::processAddUses(NodeAddr<StmtNode *> AddSN,
4180b57cec5SDimitry Andric MachineInstr *AddMI,
4190b57cec5SDimitry Andric const NodeList &UNodeList) {
4200b57cec5SDimitry Andric
4218bcb0991SDimitry Andric Register AddDefR = AddMI->getOperand(0).getReg();
42204eeddc0SDimitry Andric Register BaseReg = AddMI->getOperand(1).getReg();
4230b57cec5SDimitry Andric for (auto I = UNodeList.rbegin(), E = UNodeList.rend(); I != E; ++I) {
4240b57cec5SDimitry Andric NodeAddr<UseNode *> UN = *I;
4250b57cec5SDimitry Andric NodeAddr<StmtNode *> SN = UN.Addr->getOwner(*DFG);
4260b57cec5SDimitry Andric MachineInstr *MI = SN.Addr->getCode();
4270b57cec5SDimitry Andric const MCInstrDesc &MID = MI->getDesc();
4280b57cec5SDimitry Andric if ((!MID.mayLoad() && !MID.mayStore()) ||
42904eeddc0SDimitry Andric HII->getAddrMode(*MI) != HexagonII::BaseImmOffset)
4300b57cec5SDimitry Andric return false;
4310b57cec5SDimitry Andric
43204eeddc0SDimitry Andric MachineOperand BaseOp = MI->getOperand(getBaseOpPosition(MI));
4330b57cec5SDimitry Andric
4340b57cec5SDimitry Andric if (!BaseOp.isReg() || BaseOp.getReg() != AddDefR)
4350b57cec5SDimitry Andric return false;
4360b57cec5SDimitry Andric
43704eeddc0SDimitry Andric MachineOperand OffsetOp = MI->getOperand(getOffsetOpPosition(MI));
4380b57cec5SDimitry Andric if (!OffsetOp.isImm())
4390b57cec5SDimitry Andric return false;
4400b57cec5SDimitry Andric
4410b57cec5SDimitry Andric int64_t newOffset = OffsetOp.getImm() + AddMI->getOperand(2).getImm();
4420b57cec5SDimitry Andric if (!isValidOffset(MI, newOffset))
4430b57cec5SDimitry Andric return false;
4440b57cec5SDimitry Andric
4450b57cec5SDimitry Andric // Since we'll be extending the live range of Rt in the following example,
4460b57cec5SDimitry Andric // make sure that is safe. another definition of Rt doesn't exist between 'add'
4470b57cec5SDimitry Andric // and load/store instruction.
4480b57cec5SDimitry Andric //
4490b57cec5SDimitry Andric // Ex: Rx= add(Rt,#10)
4500b57cec5SDimitry Andric // memw(Rx+#0) = Rs
4510b57cec5SDimitry Andric // will be replaced with => memw(Rt+#10) = Rs
4520b57cec5SDimitry Andric if (!isSafeToExtLR(AddSN, AddMI, BaseReg, UNodeList))
4530b57cec5SDimitry Andric return false;
4540b57cec5SDimitry Andric }
4550b57cec5SDimitry Andric
45604eeddc0SDimitry Andric NodeId LRExtRegRD = 0;
45704eeddc0SDimitry Andric // Iterate through all the UseNodes in SN and find the reaching def
45804eeddc0SDimitry Andric // for the LRExtReg.
45904eeddc0SDimitry Andric for (NodeAddr<UseNode *> UA : AddSN.Addr->members_if(DFG->IsUse, *DFG)) {
46004eeddc0SDimitry Andric RegisterRef RR = UA.Addr->getRegRef(*DFG);
46104eeddc0SDimitry Andric if (BaseReg == RR.Reg)
46204eeddc0SDimitry Andric LRExtRegRD = UA.Addr->getReachingDef();
46304eeddc0SDimitry Andric }
46404eeddc0SDimitry Andric
4650b57cec5SDimitry Andric // Update all the uses of 'add' with the appropriate base and offset
4660b57cec5SDimitry Andric // values.
4670b57cec5SDimitry Andric bool Changed = false;
4680b57cec5SDimitry Andric for (auto I = UNodeList.rbegin(), E = UNodeList.rend(); I != E; ++I) {
4690b57cec5SDimitry Andric NodeAddr<UseNode *> UseN = *I;
4700b57cec5SDimitry Andric assert(!(UseN.Addr->getFlags() & NodeAttrs::PhiRef) &&
4710b57cec5SDimitry Andric "Found a PhiRef node as a real reached use!!");
4720b57cec5SDimitry Andric
4730b57cec5SDimitry Andric NodeAddr<StmtNode *> OwnerN = UseN.Addr->getOwner(*DFG);
4740b57cec5SDimitry Andric MachineInstr *UseMI = OwnerN.Addr->getCode();
4750b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\t\t[MI <BB#" << UseMI->getParent()->getNumber()
4760b57cec5SDimitry Andric << ">]: " << *UseMI << "\n");
4770b57cec5SDimitry Andric Changed |= updateAddUses(AddMI, UseMI);
47804eeddc0SDimitry Andric
47904eeddc0SDimitry Andric // Set the reachingDef for UseNode under consideration
48004eeddc0SDimitry Andric // after updating the Add use. This local change is
48104eeddc0SDimitry Andric // to avoid rebuilding of the RDF graph after update.
48204eeddc0SDimitry Andric NodeAddr<DefNode *> LRExtRegDN = DFG->addr<DefNode *>(LRExtRegRD);
48304eeddc0SDimitry Andric UseN.Addr->linkToDef(UseN.Id, LRExtRegDN);
4840b57cec5SDimitry Andric }
4850b57cec5SDimitry Andric
4860b57cec5SDimitry Andric if (Changed)
4870b57cec5SDimitry Andric Deleted.insert(AddMI);
4880b57cec5SDimitry Andric
4890b57cec5SDimitry Andric return Changed;
4900b57cec5SDimitry Andric }
4910b57cec5SDimitry Andric
updateAddUses(MachineInstr * AddMI,MachineInstr * UseMI)4920b57cec5SDimitry Andric bool HexagonOptAddrMode::updateAddUses(MachineInstr *AddMI,
4930b57cec5SDimitry Andric MachineInstr *UseMI) {
4940b57cec5SDimitry Andric const MachineOperand ImmOp = AddMI->getOperand(2);
4950b57cec5SDimitry Andric const MachineOperand AddRegOp = AddMI->getOperand(1);
49604eeddc0SDimitry Andric Register NewReg = AddRegOp.getReg();
4970b57cec5SDimitry Andric
49804eeddc0SDimitry Andric MachineOperand &BaseOp = UseMI->getOperand(getBaseOpPosition(UseMI));
49904eeddc0SDimitry Andric MachineOperand &OffsetOp = UseMI->getOperand(getOffsetOpPosition(UseMI));
50004eeddc0SDimitry Andric BaseOp.setReg(NewReg);
5010b57cec5SDimitry Andric BaseOp.setIsUndef(AddRegOp.isUndef());
5020b57cec5SDimitry Andric BaseOp.setImplicit(AddRegOp.isImplicit());
5030b57cec5SDimitry Andric OffsetOp.setImm(ImmOp.getImm() + OffsetOp.getImm());
50404eeddc0SDimitry Andric MRI->clearKillFlags(NewReg);
5050b57cec5SDimitry Andric
5060b57cec5SDimitry Andric return true;
5070b57cec5SDimitry Andric }
5080b57cec5SDimitry Andric
analyzeUses(unsigned tfrDefR,const NodeList & UNodeList,InstrEvalMap & InstrEvalResult,short & SizeInc)5090b57cec5SDimitry Andric bool HexagonOptAddrMode::analyzeUses(unsigned tfrDefR,
5100b57cec5SDimitry Andric const NodeList &UNodeList,
5110b57cec5SDimitry Andric InstrEvalMap &InstrEvalResult,
5120b57cec5SDimitry Andric short &SizeInc) {
5130b57cec5SDimitry Andric bool KeepTfr = false;
5140b57cec5SDimitry Andric bool HasRepInstr = false;
5150b57cec5SDimitry Andric InstrEvalResult.clear();
5160b57cec5SDimitry Andric
5170b57cec5SDimitry Andric for (auto I = UNodeList.rbegin(), E = UNodeList.rend(); I != E; ++I) {
5180b57cec5SDimitry Andric bool CanBeReplaced = false;
5190b57cec5SDimitry Andric NodeAddr<UseNode *> UN = *I;
5200b57cec5SDimitry Andric NodeAddr<StmtNode *> SN = UN.Addr->getOwner(*DFG);
5210b57cec5SDimitry Andric MachineInstr &MI = *SN.Addr->getCode();
5220b57cec5SDimitry Andric const MCInstrDesc &MID = MI.getDesc();
5230b57cec5SDimitry Andric if ((MID.mayLoad() || MID.mayStore())) {
5240b57cec5SDimitry Andric if (!hasRepForm(MI, tfrDefR)) {
5250b57cec5SDimitry Andric KeepTfr = true;
5260b57cec5SDimitry Andric continue;
5270b57cec5SDimitry Andric }
5280b57cec5SDimitry Andric SizeInc++;
5290b57cec5SDimitry Andric CanBeReplaced = true;
5300b57cec5SDimitry Andric } else if (MI.getOpcode() == Hexagon::S2_addasl_rrri) {
5310b57cec5SDimitry Andric NodeList AddaslUseList;
5320b57cec5SDimitry Andric
5330b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\nGetting ReachedUses for === " << MI << "\n");
5340b57cec5SDimitry Andric getAllRealUses(SN, AddaslUseList);
5350b57cec5SDimitry Andric // Process phi nodes.
5360b57cec5SDimitry Andric if (allValidCandidates(SN, AddaslUseList) &&
5370b57cec5SDimitry Andric canRemoveAddasl(SN, MI, AddaslUseList)) {
5380b57cec5SDimitry Andric SizeInc += AddaslUseList.size();
5390b57cec5SDimitry Andric SizeInc -= 1; // Reduce size by 1 as addasl itself can be removed.
5400b57cec5SDimitry Andric CanBeReplaced = true;
5410b57cec5SDimitry Andric } else
5420b57cec5SDimitry Andric SizeInc++;
5430b57cec5SDimitry Andric } else
5440b57cec5SDimitry Andric // Currently, only load/store and addasl are handled.
5450b57cec5SDimitry Andric // Some other instructions to consider -
5460b57cec5SDimitry Andric // A2_add -> A2_addi
5470b57cec5SDimitry Andric // M4_mpyrr_addr -> M4_mpyrr_addi
5480b57cec5SDimitry Andric KeepTfr = true;
5490b57cec5SDimitry Andric
5500b57cec5SDimitry Andric InstrEvalResult[&MI] = CanBeReplaced;
5510b57cec5SDimitry Andric HasRepInstr |= CanBeReplaced;
5520b57cec5SDimitry Andric }
5530b57cec5SDimitry Andric
5540b57cec5SDimitry Andric // Reduce total size by 2 if original tfr can be deleted.
5550b57cec5SDimitry Andric if (!KeepTfr)
5560b57cec5SDimitry Andric SizeInc -= 2;
5570b57cec5SDimitry Andric
5580b57cec5SDimitry Andric return HasRepInstr;
5590b57cec5SDimitry Andric }
5600b57cec5SDimitry Andric
changeLoad(MachineInstr * OldMI,MachineOperand ImmOp,unsigned ImmOpNum)5610b57cec5SDimitry Andric bool HexagonOptAddrMode::changeLoad(MachineInstr *OldMI, MachineOperand ImmOp,
5620b57cec5SDimitry Andric unsigned ImmOpNum) {
5630b57cec5SDimitry Andric bool Changed = false;
5640b57cec5SDimitry Andric MachineBasicBlock *BB = OldMI->getParent();
5650b57cec5SDimitry Andric auto UsePos = MachineBasicBlock::iterator(OldMI);
5660b57cec5SDimitry Andric MachineBasicBlock::instr_iterator InsertPt = UsePos.getInstrIterator();
5670b57cec5SDimitry Andric ++InsertPt;
5680b57cec5SDimitry Andric unsigned OpStart;
5690b57cec5SDimitry Andric unsigned OpEnd = OldMI->getNumOperands();
5700b57cec5SDimitry Andric MachineInstrBuilder MIB;
5710b57cec5SDimitry Andric
5720b57cec5SDimitry Andric if (ImmOpNum == 1) {
5730b57cec5SDimitry Andric if (HII->getAddrMode(*OldMI) == HexagonII::BaseRegOffset) {
5740b57cec5SDimitry Andric short NewOpCode = HII->changeAddrMode_rr_ur(*OldMI);
5750b57cec5SDimitry Andric assert(NewOpCode >= 0 && "Invalid New opcode\n");
5760b57cec5SDimitry Andric MIB = BuildMI(*BB, InsertPt, OldMI->getDebugLoc(), HII->get(NewOpCode));
5770b57cec5SDimitry Andric MIB.add(OldMI->getOperand(0));
5780b57cec5SDimitry Andric MIB.add(OldMI->getOperand(2));
5790b57cec5SDimitry Andric MIB.add(OldMI->getOperand(3));
5800b57cec5SDimitry Andric MIB.add(ImmOp);
5810b57cec5SDimitry Andric OpStart = 4;
5820b57cec5SDimitry Andric Changed = true;
5830b57cec5SDimitry Andric } else if (HII->getAddrMode(*OldMI) == HexagonII::BaseImmOffset &&
5840b57cec5SDimitry Andric OldMI->getOperand(2).isImm()) {
5850b57cec5SDimitry Andric short NewOpCode = HII->changeAddrMode_io_abs(*OldMI);
5860b57cec5SDimitry Andric assert(NewOpCode >= 0 && "Invalid New opcode\n");
5870b57cec5SDimitry Andric MIB = BuildMI(*BB, InsertPt, OldMI->getDebugLoc(), HII->get(NewOpCode))
5880b57cec5SDimitry Andric .add(OldMI->getOperand(0));
5890b57cec5SDimitry Andric const GlobalValue *GV = ImmOp.getGlobal();
5900b57cec5SDimitry Andric int64_t Offset = ImmOp.getOffset() + OldMI->getOperand(2).getImm();
5910b57cec5SDimitry Andric
5920b57cec5SDimitry Andric MIB.addGlobalAddress(GV, Offset, ImmOp.getTargetFlags());
5930b57cec5SDimitry Andric OpStart = 3;
5940b57cec5SDimitry Andric Changed = true;
5950b57cec5SDimitry Andric } else
5960b57cec5SDimitry Andric Changed = false;
5970b57cec5SDimitry Andric
5980b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "[Changing]: " << *OldMI << "\n");
5990b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "[TO]: " << *MIB << "\n");
6000b57cec5SDimitry Andric } else if (ImmOpNum == 2) {
6010b57cec5SDimitry Andric if (OldMI->getOperand(3).isImm() && OldMI->getOperand(3).getImm() == 0) {
6020b57cec5SDimitry Andric short NewOpCode = HII->changeAddrMode_rr_io(*OldMI);
6030b57cec5SDimitry Andric assert(NewOpCode >= 0 && "Invalid New opcode\n");
6040b57cec5SDimitry Andric MIB = BuildMI(*BB, InsertPt, OldMI->getDebugLoc(), HII->get(NewOpCode));
6050b57cec5SDimitry Andric MIB.add(OldMI->getOperand(0));
6060b57cec5SDimitry Andric MIB.add(OldMI->getOperand(1));
6070b57cec5SDimitry Andric MIB.add(ImmOp);
6080b57cec5SDimitry Andric OpStart = 4;
6090b57cec5SDimitry Andric Changed = true;
6100b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "[Changing]: " << *OldMI << "\n");
6110b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "[TO]: " << *MIB << "\n");
6120b57cec5SDimitry Andric }
6130b57cec5SDimitry Andric }
6140b57cec5SDimitry Andric
6150b57cec5SDimitry Andric if (Changed)
6160b57cec5SDimitry Andric for (unsigned i = OpStart; i < OpEnd; ++i)
6170b57cec5SDimitry Andric MIB.add(OldMI->getOperand(i));
6180b57cec5SDimitry Andric
6190b57cec5SDimitry Andric return Changed;
6200b57cec5SDimitry Andric }
6210b57cec5SDimitry Andric
changeStore(MachineInstr * OldMI,MachineOperand ImmOp,unsigned ImmOpNum)6220b57cec5SDimitry Andric bool HexagonOptAddrMode::changeStore(MachineInstr *OldMI, MachineOperand ImmOp,
6230b57cec5SDimitry Andric unsigned ImmOpNum) {
6240b57cec5SDimitry Andric bool Changed = false;
6258bcb0991SDimitry Andric unsigned OpStart = 0;
6260b57cec5SDimitry Andric unsigned OpEnd = OldMI->getNumOperands();
6270b57cec5SDimitry Andric MachineBasicBlock *BB = OldMI->getParent();
6280b57cec5SDimitry Andric auto UsePos = MachineBasicBlock::iterator(OldMI);
6290b57cec5SDimitry Andric MachineBasicBlock::instr_iterator InsertPt = UsePos.getInstrIterator();
6300b57cec5SDimitry Andric ++InsertPt;
6310b57cec5SDimitry Andric MachineInstrBuilder MIB;
6320b57cec5SDimitry Andric if (ImmOpNum == 0) {
6330b57cec5SDimitry Andric if (HII->getAddrMode(*OldMI) == HexagonII::BaseRegOffset) {
6340b57cec5SDimitry Andric short NewOpCode = HII->changeAddrMode_rr_ur(*OldMI);
6350b57cec5SDimitry Andric assert(NewOpCode >= 0 && "Invalid New opcode\n");
6360b57cec5SDimitry Andric MIB = BuildMI(*BB, InsertPt, OldMI->getDebugLoc(), HII->get(NewOpCode));
6370b57cec5SDimitry Andric MIB.add(OldMI->getOperand(1));
6380b57cec5SDimitry Andric MIB.add(OldMI->getOperand(2));
6390b57cec5SDimitry Andric MIB.add(ImmOp);
6400b57cec5SDimitry Andric MIB.add(OldMI->getOperand(3));
6410b57cec5SDimitry Andric OpStart = 4;
6425ffd83dbSDimitry Andric Changed = true;
6430b57cec5SDimitry Andric } else if (HII->getAddrMode(*OldMI) == HexagonII::BaseImmOffset) {
6440b57cec5SDimitry Andric short NewOpCode = HII->changeAddrMode_io_abs(*OldMI);
6450b57cec5SDimitry Andric assert(NewOpCode >= 0 && "Invalid New opcode\n");
6460b57cec5SDimitry Andric MIB = BuildMI(*BB, InsertPt, OldMI->getDebugLoc(), HII->get(NewOpCode));
6470b57cec5SDimitry Andric const GlobalValue *GV = ImmOp.getGlobal();
6480b57cec5SDimitry Andric int64_t Offset = ImmOp.getOffset() + OldMI->getOperand(1).getImm();
6490b57cec5SDimitry Andric MIB.addGlobalAddress(GV, Offset, ImmOp.getTargetFlags());
6500b57cec5SDimitry Andric MIB.add(OldMI->getOperand(2));
6510b57cec5SDimitry Andric OpStart = 3;
6520b57cec5SDimitry Andric Changed = true;
6535ffd83dbSDimitry Andric }
6540b57cec5SDimitry Andric } else if (ImmOpNum == 1 && OldMI->getOperand(2).getImm() == 0) {
6550b57cec5SDimitry Andric short NewOpCode = HII->changeAddrMode_rr_io(*OldMI);
6560b57cec5SDimitry Andric assert(NewOpCode >= 0 && "Invalid New opcode\n");
6570b57cec5SDimitry Andric MIB = BuildMI(*BB, InsertPt, OldMI->getDebugLoc(), HII->get(NewOpCode));
6580b57cec5SDimitry Andric MIB.add(OldMI->getOperand(0));
6590b57cec5SDimitry Andric MIB.add(ImmOp);
6600b57cec5SDimitry Andric OpStart = 3;
6610b57cec5SDimitry Andric Changed = true;
6625ffd83dbSDimitry Andric }
6635ffd83dbSDimitry Andric if (Changed) {
6640b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "[Changing]: " << *OldMI << "\n");
6650b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "[TO]: " << *MIB << "\n");
6665ffd83dbSDimitry Andric
6670b57cec5SDimitry Andric for (unsigned i = OpStart; i < OpEnd; ++i)
6680b57cec5SDimitry Andric MIB.add(OldMI->getOperand(i));
6695ffd83dbSDimitry Andric }
6700b57cec5SDimitry Andric
6710b57cec5SDimitry Andric return Changed;
6720b57cec5SDimitry Andric }
6730b57cec5SDimitry Andric
getBaseWithLongOffset(const MachineInstr & MI) const6740b57cec5SDimitry Andric short HexagonOptAddrMode::getBaseWithLongOffset(const MachineInstr &MI) const {
6750b57cec5SDimitry Andric if (HII->getAddrMode(MI) == HexagonII::BaseImmOffset) {
6760b57cec5SDimitry Andric short TempOpCode = HII->changeAddrMode_io_rr(MI);
6770b57cec5SDimitry Andric return HII->changeAddrMode_rr_ur(TempOpCode);
6780b57cec5SDimitry Andric }
6790b57cec5SDimitry Andric return HII->changeAddrMode_rr_ur(MI);
6800b57cec5SDimitry Andric }
6810b57cec5SDimitry Andric
changeAddAsl(NodeAddr<UseNode * > AddAslUN,MachineInstr * AddAslMI,const MachineOperand & ImmOp,unsigned ImmOpNum)6820b57cec5SDimitry Andric bool HexagonOptAddrMode::changeAddAsl(NodeAddr<UseNode *> AddAslUN,
6830b57cec5SDimitry Andric MachineInstr *AddAslMI,
6840b57cec5SDimitry Andric const MachineOperand &ImmOp,
6850b57cec5SDimitry Andric unsigned ImmOpNum) {
6860b57cec5SDimitry Andric NodeAddr<StmtNode *> SA = AddAslUN.Addr->getOwner(*DFG);
6870b57cec5SDimitry Andric
6880b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Processing addasl :" << *AddAslMI << "\n");
6890b57cec5SDimitry Andric
6900b57cec5SDimitry Andric NodeList UNodeList;
6910b57cec5SDimitry Andric getAllRealUses(SA, UNodeList);
6920b57cec5SDimitry Andric
6930b57cec5SDimitry Andric for (auto I = UNodeList.rbegin(), E = UNodeList.rend(); I != E; ++I) {
6940b57cec5SDimitry Andric NodeAddr<UseNode *> UseUN = *I;
6950b57cec5SDimitry Andric assert(!(UseUN.Addr->getFlags() & NodeAttrs::PhiRef) &&
6960b57cec5SDimitry Andric "Can't transform this 'AddAsl' instruction!");
6970b57cec5SDimitry Andric
6980b57cec5SDimitry Andric NodeAddr<StmtNode *> UseIA = UseUN.Addr->getOwner(*DFG);
6990b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "[InstrNode]: "
7000b57cec5SDimitry Andric << Print<NodeAddr<InstrNode *>>(UseIA, *DFG) << "\n");
7010b57cec5SDimitry Andric MachineInstr *UseMI = UseIA.Addr->getCode();
7020b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "[MI <" << printMBBReference(*UseMI->getParent())
7030b57cec5SDimitry Andric << ">]: " << *UseMI << "\n");
7040b57cec5SDimitry Andric const MCInstrDesc &UseMID = UseMI->getDesc();
7050b57cec5SDimitry Andric assert(HII->getAddrMode(*UseMI) == HexagonII::BaseImmOffset);
7060b57cec5SDimitry Andric
7070b57cec5SDimitry Andric auto UsePos = MachineBasicBlock::iterator(UseMI);
7080b57cec5SDimitry Andric MachineBasicBlock::instr_iterator InsertPt = UsePos.getInstrIterator();
7090b57cec5SDimitry Andric short NewOpCode = getBaseWithLongOffset(*UseMI);
7100b57cec5SDimitry Andric assert(NewOpCode >= 0 && "Invalid New opcode\n");
7110b57cec5SDimitry Andric
7120b57cec5SDimitry Andric unsigned OpStart;
7130b57cec5SDimitry Andric unsigned OpEnd = UseMI->getNumOperands();
7140b57cec5SDimitry Andric
7150b57cec5SDimitry Andric MachineBasicBlock *BB = UseMI->getParent();
7160b57cec5SDimitry Andric MachineInstrBuilder MIB =
7170b57cec5SDimitry Andric BuildMI(*BB, InsertPt, UseMI->getDebugLoc(), HII->get(NewOpCode));
7180b57cec5SDimitry Andric // change mem(Rs + # ) -> mem(Rt << # + ##)
7190b57cec5SDimitry Andric if (UseMID.mayLoad()) {
7200b57cec5SDimitry Andric MIB.add(UseMI->getOperand(0));
7210b57cec5SDimitry Andric MIB.add(AddAslMI->getOperand(2));
7220b57cec5SDimitry Andric MIB.add(AddAslMI->getOperand(3));
7230b57cec5SDimitry Andric const GlobalValue *GV = ImmOp.getGlobal();
7240b57cec5SDimitry Andric MIB.addGlobalAddress(GV, UseMI->getOperand(2).getImm()+ImmOp.getOffset(),
7250b57cec5SDimitry Andric ImmOp.getTargetFlags());
7260b57cec5SDimitry Andric OpStart = 3;
7270b57cec5SDimitry Andric } else if (UseMID.mayStore()) {
7280b57cec5SDimitry Andric MIB.add(AddAslMI->getOperand(2));
7290b57cec5SDimitry Andric MIB.add(AddAslMI->getOperand(3));
7300b57cec5SDimitry Andric const GlobalValue *GV = ImmOp.getGlobal();
7310b57cec5SDimitry Andric MIB.addGlobalAddress(GV, UseMI->getOperand(1).getImm()+ImmOp.getOffset(),
7320b57cec5SDimitry Andric ImmOp.getTargetFlags());
7330b57cec5SDimitry Andric MIB.add(UseMI->getOperand(2));
7340b57cec5SDimitry Andric OpStart = 3;
7350b57cec5SDimitry Andric } else
7360b57cec5SDimitry Andric llvm_unreachable("Unhandled instruction");
7370b57cec5SDimitry Andric
7380b57cec5SDimitry Andric for (unsigned i = OpStart; i < OpEnd; ++i)
7390b57cec5SDimitry Andric MIB.add(UseMI->getOperand(i));
7400b57cec5SDimitry Andric
7410b57cec5SDimitry Andric Deleted.insert(UseMI);
7420b57cec5SDimitry Andric }
7430b57cec5SDimitry Andric
7440b57cec5SDimitry Andric return true;
7450b57cec5SDimitry Andric }
7460b57cec5SDimitry Andric
xformUseMI(MachineInstr * TfrMI,MachineInstr * UseMI,NodeAddr<UseNode * > UseN,unsigned UseMOnum)7470b57cec5SDimitry Andric bool HexagonOptAddrMode::xformUseMI(MachineInstr *TfrMI, MachineInstr *UseMI,
7480b57cec5SDimitry Andric NodeAddr<UseNode *> UseN,
7490b57cec5SDimitry Andric unsigned UseMOnum) {
7500b57cec5SDimitry Andric const MachineOperand ImmOp = TfrMI->getOperand(1);
7510b57cec5SDimitry Andric const MCInstrDesc &MID = UseMI->getDesc();
7520b57cec5SDimitry Andric unsigned Changed = false;
7530b57cec5SDimitry Andric if (MID.mayLoad())
7540b57cec5SDimitry Andric Changed = changeLoad(UseMI, ImmOp, UseMOnum);
7550b57cec5SDimitry Andric else if (MID.mayStore())
7560b57cec5SDimitry Andric Changed = changeStore(UseMI, ImmOp, UseMOnum);
7570b57cec5SDimitry Andric else if (UseMI->getOpcode() == Hexagon::S2_addasl_rrri)
7580b57cec5SDimitry Andric Changed = changeAddAsl(UseN, UseMI, ImmOp, UseMOnum);
7590b57cec5SDimitry Andric
7600b57cec5SDimitry Andric if (Changed)
7610b57cec5SDimitry Andric Deleted.insert(UseMI);
7620b57cec5SDimitry Andric
7630b57cec5SDimitry Andric return Changed;
7640b57cec5SDimitry Andric }
7650b57cec5SDimitry Andric
processBlock(NodeAddr<BlockNode * > BA)7660b57cec5SDimitry Andric bool HexagonOptAddrMode::processBlock(NodeAddr<BlockNode *> BA) {
7670b57cec5SDimitry Andric bool Changed = false;
7680b57cec5SDimitry Andric
7690b57cec5SDimitry Andric for (auto IA : BA.Addr->members(*DFG)) {
7700b57cec5SDimitry Andric if (!DFG->IsCode<NodeAttrs::Stmt>(IA))
7710b57cec5SDimitry Andric continue;
7720b57cec5SDimitry Andric
7730b57cec5SDimitry Andric NodeAddr<StmtNode *> SA = IA;
7740b57cec5SDimitry Andric MachineInstr *MI = SA.Addr->getCode();
7750b57cec5SDimitry Andric if ((MI->getOpcode() != Hexagon::A2_tfrsi ||
7760b57cec5SDimitry Andric !MI->getOperand(1).isGlobal()) &&
7770b57cec5SDimitry Andric (MI->getOpcode() != Hexagon::A2_addi ||
7780b57cec5SDimitry Andric !MI->getOperand(2).isImm() || HII->isConstExtended(*MI)))
7790b57cec5SDimitry Andric continue;
7800b57cec5SDimitry Andric
7810b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "[Analyzing " << HII->getName(MI->getOpcode())
7820b57cec5SDimitry Andric << "]: " << *MI << "\n\t[InstrNode]: "
7830b57cec5SDimitry Andric << Print<NodeAddr<InstrNode *>>(IA, *DFG) << '\n');
7840b57cec5SDimitry Andric
7850b57cec5SDimitry Andric NodeList UNodeList;
7860b57cec5SDimitry Andric getAllRealUses(SA, UNodeList);
7870b57cec5SDimitry Andric
7880b57cec5SDimitry Andric if (!allValidCandidates(SA, UNodeList))
7890b57cec5SDimitry Andric continue;
7900b57cec5SDimitry Andric
7910b57cec5SDimitry Andric // Analyze all uses of 'add'. If the output of 'add' is used as an address
7920b57cec5SDimitry Andric // in the base+immediate addressing mode load/store instructions, see if
7930b57cec5SDimitry Andric // they can be updated to use the immediate value as an offet. Thus,
7940b57cec5SDimitry Andric // providing us the opportunity to eliminate 'add'.
7950b57cec5SDimitry Andric // Ex: Rx= add(Rt,#12)
7960b57cec5SDimitry Andric // memw(Rx+#0) = Rs
7970b57cec5SDimitry Andric // This can be replaced with memw(Rt+#12) = Rs
7980b57cec5SDimitry Andric //
7990b57cec5SDimitry Andric // This transformation is only performed if all uses can be updated and
8000b57cec5SDimitry Andric // the offset isn't required to be constant extended.
8010b57cec5SDimitry Andric if (MI->getOpcode() == Hexagon::A2_addi) {
8020b57cec5SDimitry Andric Changed |= processAddUses(SA, MI, UNodeList);
8030b57cec5SDimitry Andric continue;
8040b57cec5SDimitry Andric }
8050b57cec5SDimitry Andric
8060b57cec5SDimitry Andric short SizeInc = 0;
8078bcb0991SDimitry Andric Register DefR = MI->getOperand(0).getReg();
8080b57cec5SDimitry Andric InstrEvalMap InstrEvalResult;
8090b57cec5SDimitry Andric
8100b57cec5SDimitry Andric // Analyze all uses and calculate increase in size. Perform the optimization
8110b57cec5SDimitry Andric // only if there is no increase in size.
8120b57cec5SDimitry Andric if (!analyzeUses(DefR, UNodeList, InstrEvalResult, SizeInc))
8130b57cec5SDimitry Andric continue;
8140b57cec5SDimitry Andric if (SizeInc > CodeGrowthLimit)
8150b57cec5SDimitry Andric continue;
8160b57cec5SDimitry Andric
8170b57cec5SDimitry Andric bool KeepTfr = false;
8180b57cec5SDimitry Andric
8190b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\t[Total reached uses] : " << UNodeList.size()
8200b57cec5SDimitry Andric << "\n");
8210b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\t[Processing Reached Uses] ===\n");
8220b57cec5SDimitry Andric for (auto I = UNodeList.rbegin(), E = UNodeList.rend(); I != E; ++I) {
8230b57cec5SDimitry Andric NodeAddr<UseNode *> UseN = *I;
8240b57cec5SDimitry Andric assert(!(UseN.Addr->getFlags() & NodeAttrs::PhiRef) &&
8250b57cec5SDimitry Andric "Found a PhiRef node as a real reached use!!");
8260b57cec5SDimitry Andric
8270b57cec5SDimitry Andric NodeAddr<StmtNode *> OwnerN = UseN.Addr->getOwner(*DFG);
8280b57cec5SDimitry Andric MachineInstr *UseMI = OwnerN.Addr->getCode();
8290b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\t\t[MI <" << printMBBReference(*UseMI->getParent())
8300b57cec5SDimitry Andric << ">]: " << *UseMI << "\n");
8310b57cec5SDimitry Andric
8320b57cec5SDimitry Andric int UseMOnum = -1;
8330b57cec5SDimitry Andric unsigned NumOperands = UseMI->getNumOperands();
8340b57cec5SDimitry Andric for (unsigned j = 0; j < NumOperands - 1; ++j) {
8350b57cec5SDimitry Andric const MachineOperand &op = UseMI->getOperand(j);
8360b57cec5SDimitry Andric if (op.isReg() && op.isUse() && DefR == op.getReg())
8370b57cec5SDimitry Andric UseMOnum = j;
8380b57cec5SDimitry Andric }
8390b57cec5SDimitry Andric // It is possible that the register will not be found in any operand.
8400b57cec5SDimitry Andric // This could happen, for example, when DefR = R4, but the used
8410b57cec5SDimitry Andric // register is D2.
8420b57cec5SDimitry Andric
8430b57cec5SDimitry Andric // Change UseMI if replacement is possible. If any replacement failed,
8440b57cec5SDimitry Andric // or wasn't attempted, make sure to keep the TFR.
8450b57cec5SDimitry Andric bool Xformed = false;
8460b57cec5SDimitry Andric if (UseMOnum >= 0 && InstrEvalResult[UseMI])
8470b57cec5SDimitry Andric Xformed = xformUseMI(MI, UseMI, UseN, UseMOnum);
8480b57cec5SDimitry Andric Changed |= Xformed;
8490b57cec5SDimitry Andric KeepTfr |= !Xformed;
8500b57cec5SDimitry Andric }
8510b57cec5SDimitry Andric if (!KeepTfr)
8520b57cec5SDimitry Andric Deleted.insert(MI);
8530b57cec5SDimitry Andric }
8540b57cec5SDimitry Andric return Changed;
8550b57cec5SDimitry Andric }
8560b57cec5SDimitry Andric
runOnMachineFunction(MachineFunction & MF)8570b57cec5SDimitry Andric bool HexagonOptAddrMode::runOnMachineFunction(MachineFunction &MF) {
8580b57cec5SDimitry Andric if (skipFunction(MF.getFunction()))
8590b57cec5SDimitry Andric return false;
8600b57cec5SDimitry Andric
861*0fca6ea1SDimitry Andric // Perform RDF optimizations only if number of basic blocks in the
862*0fca6ea1SDimitry Andric // function is less than the limit
863*0fca6ea1SDimitry Andric if (MF.size() > RDFFuncBlockLimit) {
864*0fca6ea1SDimitry Andric LLVM_DEBUG(dbgs() << "Skipping " << getPassName()
865*0fca6ea1SDimitry Andric << ": too many basic blocks\n");
866*0fca6ea1SDimitry Andric return false;
867*0fca6ea1SDimitry Andric }
868*0fca6ea1SDimitry Andric
8690b57cec5SDimitry Andric bool Changed = false;
8700b57cec5SDimitry Andric auto &HST = MF.getSubtarget<HexagonSubtarget>();
8710b57cec5SDimitry Andric MRI = &MF.getRegInfo();
8720b57cec5SDimitry Andric HII = HST.getInstrInfo();
8730b57cec5SDimitry Andric HRI = HST.getRegisterInfo();
8740b57cec5SDimitry Andric const auto &MDF = getAnalysis<MachineDominanceFrontier>();
875*0fca6ea1SDimitry Andric MDT = &getAnalysis<MachineDominatorTreeWrapperPass>().getDomTree();
8760b57cec5SDimitry Andric
877bdd1243dSDimitry Andric DataFlowGraph G(MF, *HII, *HRI, *MDT, MDF);
8780b57cec5SDimitry Andric // Need to keep dead phis because we can propagate uses of registers into
8790b57cec5SDimitry Andric // nodes dominated by those would-be phis.
8800b57cec5SDimitry Andric G.build(BuildOptions::KeepDeadPhis);
8810b57cec5SDimitry Andric DFG = &G;
8820b57cec5SDimitry Andric
8830b57cec5SDimitry Andric Liveness L(*MRI, *DFG);
8840b57cec5SDimitry Andric L.computePhiInfo();
8850b57cec5SDimitry Andric LV = &L;
8860b57cec5SDimitry Andric
8870b57cec5SDimitry Andric Deleted.clear();
8880b57cec5SDimitry Andric NodeAddr<FuncNode *> FA = DFG->getFunc();
8890b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "==== [RefMap#]=====:\n "
8900b57cec5SDimitry Andric << Print<NodeAddr<FuncNode *>>(FA, *DFG) << "\n");
8910b57cec5SDimitry Andric
8920b57cec5SDimitry Andric for (NodeAddr<BlockNode *> BA : FA.Addr->members(*DFG))
8930b57cec5SDimitry Andric Changed |= processBlock(BA);
8940b57cec5SDimitry Andric
895bdd1243dSDimitry Andric for (auto *MI : Deleted)
8960b57cec5SDimitry Andric MI->eraseFromParent();
8970b57cec5SDimitry Andric
8980b57cec5SDimitry Andric if (Changed) {
8990b57cec5SDimitry Andric G.build();
9000b57cec5SDimitry Andric L.computeLiveIns();
9010b57cec5SDimitry Andric L.resetLiveIns();
9020b57cec5SDimitry Andric L.resetKills();
9030b57cec5SDimitry Andric }
9040b57cec5SDimitry Andric
9050b57cec5SDimitry Andric return Changed;
9060b57cec5SDimitry Andric }
9070b57cec5SDimitry Andric
9080b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
9090b57cec5SDimitry Andric // Public Constructor Functions
9100b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
9110b57cec5SDimitry Andric
createHexagonOptAddrMode()9120b57cec5SDimitry Andric FunctionPass *llvm::createHexagonOptAddrMode() {
9130b57cec5SDimitry Andric return new HexagonOptAddrMode();
9140b57cec5SDimitry Andric }
915