10b57cec5SDimitry Andric //===-- HexagonISelLowering.cpp - Hexagon DAG Lowering Implementation -----===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric // This file implements the interfaces that Hexagon uses to lower LLVM code 100b57cec5SDimitry Andric // into a selection DAG. 110b57cec5SDimitry Andric // 120b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 130b57cec5SDimitry Andric 140b57cec5SDimitry Andric #include "HexagonISelLowering.h" 150b57cec5SDimitry Andric #include "Hexagon.h" 160b57cec5SDimitry Andric #include "HexagonMachineFunctionInfo.h" 170b57cec5SDimitry Andric #include "HexagonRegisterInfo.h" 180b57cec5SDimitry Andric #include "HexagonSubtarget.h" 190b57cec5SDimitry Andric #include "HexagonTargetMachine.h" 200b57cec5SDimitry Andric #include "HexagonTargetObjectFile.h" 210b57cec5SDimitry Andric #include "llvm/ADT/APInt.h" 220b57cec5SDimitry Andric #include "llvm/ADT/ArrayRef.h" 230b57cec5SDimitry Andric #include "llvm/ADT/SmallVector.h" 240b57cec5SDimitry Andric #include "llvm/ADT/StringSwitch.h" 250b57cec5SDimitry Andric #include "llvm/CodeGen/CallingConvLower.h" 260b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h" 270b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h" 280b57cec5SDimitry Andric #include "llvm/CodeGen/MachineMemOperand.h" 290b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h" 300b57cec5SDimitry Andric #include "llvm/CodeGen/RuntimeLibcalls.h" 310b57cec5SDimitry Andric #include "llvm/CodeGen/SelectionDAG.h" 320b57cec5SDimitry Andric #include "llvm/CodeGen/TargetCallingConv.h" 330b57cec5SDimitry Andric #include "llvm/CodeGen/ValueTypes.h" 340b57cec5SDimitry Andric #include "llvm/IR/BasicBlock.h" 350b57cec5SDimitry Andric #include "llvm/IR/CallingConv.h" 360b57cec5SDimitry Andric #include "llvm/IR/DataLayout.h" 370b57cec5SDimitry Andric #include "llvm/IR/DerivedTypes.h" 38fe6060f1SDimitry Andric #include "llvm/IR/DiagnosticInfo.h" 39fe6060f1SDimitry Andric #include "llvm/IR/DiagnosticPrinter.h" 400b57cec5SDimitry Andric #include "llvm/IR/Function.h" 410b57cec5SDimitry Andric #include "llvm/IR/GlobalValue.h" 420b57cec5SDimitry Andric #include "llvm/IR/InlineAsm.h" 430b57cec5SDimitry Andric #include "llvm/IR/Instructions.h" 440b57cec5SDimitry Andric #include "llvm/IR/IntrinsicInst.h" 45480093f4SDimitry Andric #include "llvm/IR/Intrinsics.h" 46480093f4SDimitry Andric #include "llvm/IR/IntrinsicsHexagon.h" 47fe6060f1SDimitry Andric #include "llvm/IR/IRBuilder.h" 480b57cec5SDimitry Andric #include "llvm/IR/Module.h" 490b57cec5SDimitry Andric #include "llvm/IR/Type.h" 500b57cec5SDimitry Andric #include "llvm/IR/Value.h" 510b57cec5SDimitry Andric #include "llvm/MC/MCRegisterInfo.h" 520b57cec5SDimitry Andric #include "llvm/Support/Casting.h" 530b57cec5SDimitry Andric #include "llvm/Support/CodeGen.h" 540b57cec5SDimitry Andric #include "llvm/Support/CommandLine.h" 550b57cec5SDimitry Andric #include "llvm/Support/Debug.h" 560b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h" 570b57cec5SDimitry Andric #include "llvm/Support/MathExtras.h" 580b57cec5SDimitry Andric #include "llvm/Support/raw_ostream.h" 590b57cec5SDimitry Andric #include "llvm/Target/TargetMachine.h" 600b57cec5SDimitry Andric #include <algorithm> 610b57cec5SDimitry Andric #include <cassert> 620b57cec5SDimitry Andric #include <cstddef> 630b57cec5SDimitry Andric #include <cstdint> 640b57cec5SDimitry Andric #include <limits> 650b57cec5SDimitry Andric #include <utility> 660b57cec5SDimitry Andric 670b57cec5SDimitry Andric using namespace llvm; 680b57cec5SDimitry Andric 690b57cec5SDimitry Andric #define DEBUG_TYPE "hexagon-lowering" 700b57cec5SDimitry Andric 710b57cec5SDimitry Andric static cl::opt<bool> EmitJumpTables("hexagon-emit-jump-tables", 720b57cec5SDimitry Andric cl::init(true), cl::Hidden, 730b57cec5SDimitry Andric cl::desc("Control jump table emission on Hexagon target")); 740b57cec5SDimitry Andric 7581ad6265SDimitry Andric static cl::opt<bool> 7681ad6265SDimitry Andric EnableHexSDNodeSched("enable-hexagon-sdnode-sched", cl::Hidden, 770b57cec5SDimitry Andric cl::desc("Enable Hexagon SDNode scheduling")); 780b57cec5SDimitry Andric 7981ad6265SDimitry Andric static cl::opt<bool> EnableFastMath("ffast-math", cl::Hidden, 800b57cec5SDimitry Andric cl::desc("Enable Fast Math processing")); 810b57cec5SDimitry Andric 8281ad6265SDimitry Andric static cl::opt<int> MinimumJumpTables("minimum-jump-tables", cl::Hidden, 8381ad6265SDimitry Andric cl::init(5), 840b57cec5SDimitry Andric cl::desc("Set minimum jump tables")); 850b57cec5SDimitry Andric 8681ad6265SDimitry Andric static cl::opt<int> 8781ad6265SDimitry Andric MaxStoresPerMemcpyCL("max-store-memcpy", cl::Hidden, cl::init(6), 880b57cec5SDimitry Andric cl::desc("Max #stores to inline memcpy")); 890b57cec5SDimitry Andric 9081ad6265SDimitry Andric static cl::opt<int> 9181ad6265SDimitry Andric MaxStoresPerMemcpyOptSizeCL("max-store-memcpy-Os", cl::Hidden, cl::init(4), 920b57cec5SDimitry Andric cl::desc("Max #stores to inline memcpy")); 930b57cec5SDimitry Andric 9481ad6265SDimitry Andric static cl::opt<int> 9581ad6265SDimitry Andric MaxStoresPerMemmoveCL("max-store-memmove", cl::Hidden, cl::init(6), 960b57cec5SDimitry Andric cl::desc("Max #stores to inline memmove")); 970b57cec5SDimitry Andric 9881ad6265SDimitry Andric static cl::opt<int> 9981ad6265SDimitry Andric MaxStoresPerMemmoveOptSizeCL("max-store-memmove-Os", cl::Hidden, 10081ad6265SDimitry Andric cl::init(4), 1010b57cec5SDimitry Andric cl::desc("Max #stores to inline memmove")); 1020b57cec5SDimitry Andric 10381ad6265SDimitry Andric static cl::opt<int> 10481ad6265SDimitry Andric MaxStoresPerMemsetCL("max-store-memset", cl::Hidden, cl::init(8), 1050b57cec5SDimitry Andric cl::desc("Max #stores to inline memset")); 1060b57cec5SDimitry Andric 10781ad6265SDimitry Andric static cl::opt<int> 10881ad6265SDimitry Andric MaxStoresPerMemsetOptSizeCL("max-store-memset-Os", cl::Hidden, cl::init(4), 1090b57cec5SDimitry Andric cl::desc("Max #stores to inline memset")); 1100b57cec5SDimitry Andric 1110b57cec5SDimitry Andric static cl::opt<bool> AlignLoads("hexagon-align-loads", 1120b57cec5SDimitry Andric cl::Hidden, cl::init(false), 1130b57cec5SDimitry Andric cl::desc("Rewrite unaligned loads as a pair of aligned loads")); 1140b57cec5SDimitry Andric 1155ffd83dbSDimitry Andric static cl::opt<bool> 1165ffd83dbSDimitry Andric DisableArgsMinAlignment("hexagon-disable-args-min-alignment", cl::Hidden, 1175ffd83dbSDimitry Andric cl::init(false), 1185ffd83dbSDimitry Andric cl::desc("Disable minimum alignment of 1 for " 1195ffd83dbSDimitry Andric "arguments passed by value on stack")); 1200b57cec5SDimitry Andric 1210b57cec5SDimitry Andric namespace { 1220b57cec5SDimitry Andric 1230b57cec5SDimitry Andric class HexagonCCState : public CCState { 1240b57cec5SDimitry Andric unsigned NumNamedVarArgParams = 0; 1250b57cec5SDimitry Andric 1260b57cec5SDimitry Andric public: 1270b57cec5SDimitry Andric HexagonCCState(CallingConv::ID CC, bool IsVarArg, MachineFunction &MF, 1280b57cec5SDimitry Andric SmallVectorImpl<CCValAssign> &locs, LLVMContext &C, 1290b57cec5SDimitry Andric unsigned NumNamedArgs) 1300b57cec5SDimitry Andric : CCState(CC, IsVarArg, MF, locs, C), 1310b57cec5SDimitry Andric NumNamedVarArgParams(NumNamedArgs) {} 1320b57cec5SDimitry Andric unsigned getNumNamedVarArgParams() const { return NumNamedVarArgParams; } 1330b57cec5SDimitry Andric }; 1340b57cec5SDimitry Andric 1350b57cec5SDimitry Andric } // end anonymous namespace 1360b57cec5SDimitry Andric 1370b57cec5SDimitry Andric 1380b57cec5SDimitry Andric // Implement calling convention for Hexagon. 1390b57cec5SDimitry Andric 1400b57cec5SDimitry Andric static bool CC_SkipOdd(unsigned &ValNo, MVT &ValVT, MVT &LocVT, 1410b57cec5SDimitry Andric CCValAssign::LocInfo &LocInfo, 1420b57cec5SDimitry Andric ISD::ArgFlagsTy &ArgFlags, CCState &State) { 1430b57cec5SDimitry Andric static const MCPhysReg ArgRegs[] = { 1440b57cec5SDimitry Andric Hexagon::R0, Hexagon::R1, Hexagon::R2, 1450b57cec5SDimitry Andric Hexagon::R3, Hexagon::R4, Hexagon::R5 1460b57cec5SDimitry Andric }; 147*bdd1243dSDimitry Andric const unsigned NumArgRegs = std::size(ArgRegs); 1480b57cec5SDimitry Andric unsigned RegNum = State.getFirstUnallocated(ArgRegs); 1490b57cec5SDimitry Andric 1500b57cec5SDimitry Andric // RegNum is an index into ArgRegs: skip a register if RegNum is odd. 1510b57cec5SDimitry Andric if (RegNum != NumArgRegs && RegNum % 2 == 1) 1520b57cec5SDimitry Andric State.AllocateReg(ArgRegs[RegNum]); 1530b57cec5SDimitry Andric 1540b57cec5SDimitry Andric // Always return false here, as this function only makes sure that the first 1550b57cec5SDimitry Andric // unallocated register has an even register number and does not actually 1560b57cec5SDimitry Andric // allocate a register for the current argument. 1570b57cec5SDimitry Andric return false; 1580b57cec5SDimitry Andric } 1590b57cec5SDimitry Andric 1600b57cec5SDimitry Andric #include "HexagonGenCallingConv.inc" 1610b57cec5SDimitry Andric 1620b57cec5SDimitry Andric 1630b57cec5SDimitry Andric SDValue 1640b57cec5SDimitry Andric HexagonTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) 1650b57cec5SDimitry Andric const { 1660b57cec5SDimitry Andric return SDValue(); 1670b57cec5SDimitry Andric } 1680b57cec5SDimitry Andric 1690b57cec5SDimitry Andric /// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified 1700b57cec5SDimitry Andric /// by "Src" to address "Dst" of size "Size". Alignment information is 1710b57cec5SDimitry Andric /// specified by the specific parameter attribute. The copy will be passed as 1720b57cec5SDimitry Andric /// a byval function parameter. Sometimes what we are copying is the end of a 1730b57cec5SDimitry Andric /// larger object, the part that does not fit in registers. 1740b57cec5SDimitry Andric static SDValue CreateCopyOfByValArgument(SDValue Src, SDValue Dst, 1750b57cec5SDimitry Andric SDValue Chain, ISD::ArgFlagsTy Flags, 1760b57cec5SDimitry Andric SelectionDAG &DAG, const SDLoc &dl) { 1770b57cec5SDimitry Andric SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), dl, MVT::i32); 1785ffd83dbSDimitry Andric return DAG.getMemcpy( 1795ffd83dbSDimitry Andric Chain, dl, Dst, Src, SizeNode, Flags.getNonZeroByValAlign(), 1800b57cec5SDimitry Andric /*isVolatile=*/false, /*AlwaysInline=*/false, 1815ffd83dbSDimitry Andric /*isTailCall=*/false, MachinePointerInfo(), MachinePointerInfo()); 1820b57cec5SDimitry Andric } 1830b57cec5SDimitry Andric 1840b57cec5SDimitry Andric bool 1850b57cec5SDimitry Andric HexagonTargetLowering::CanLowerReturn( 1860b57cec5SDimitry Andric CallingConv::ID CallConv, MachineFunction &MF, bool IsVarArg, 1870b57cec5SDimitry Andric const SmallVectorImpl<ISD::OutputArg> &Outs, 1880b57cec5SDimitry Andric LLVMContext &Context) const { 1890b57cec5SDimitry Andric SmallVector<CCValAssign, 16> RVLocs; 1900b57cec5SDimitry Andric CCState CCInfo(CallConv, IsVarArg, MF, RVLocs, Context); 1910b57cec5SDimitry Andric 1920b57cec5SDimitry Andric if (MF.getSubtarget<HexagonSubtarget>().useHVXOps()) 1930b57cec5SDimitry Andric return CCInfo.CheckReturn(Outs, RetCC_Hexagon_HVX); 1940b57cec5SDimitry Andric return CCInfo.CheckReturn(Outs, RetCC_Hexagon); 1950b57cec5SDimitry Andric } 1960b57cec5SDimitry Andric 1970b57cec5SDimitry Andric // LowerReturn - Lower ISD::RET. If a struct is larger than 8 bytes and is 1980b57cec5SDimitry Andric // passed by value, the function prototype is modified to return void and 1990b57cec5SDimitry Andric // the value is stored in memory pointed by a pointer passed by caller. 2000b57cec5SDimitry Andric SDValue 2010b57cec5SDimitry Andric HexagonTargetLowering::LowerReturn(SDValue Chain, CallingConv::ID CallConv, 2020b57cec5SDimitry Andric bool IsVarArg, 2030b57cec5SDimitry Andric const SmallVectorImpl<ISD::OutputArg> &Outs, 2040b57cec5SDimitry Andric const SmallVectorImpl<SDValue> &OutVals, 2050b57cec5SDimitry Andric const SDLoc &dl, SelectionDAG &DAG) const { 2060b57cec5SDimitry Andric // CCValAssign - represent the assignment of the return value to locations. 2070b57cec5SDimitry Andric SmallVector<CCValAssign, 16> RVLocs; 2080b57cec5SDimitry Andric 2090b57cec5SDimitry Andric // CCState - Info about the registers and stack slot. 2100b57cec5SDimitry Andric CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), RVLocs, 2110b57cec5SDimitry Andric *DAG.getContext()); 2120b57cec5SDimitry Andric 2130b57cec5SDimitry Andric // Analyze return values of ISD::RET 2140b57cec5SDimitry Andric if (Subtarget.useHVXOps()) 2150b57cec5SDimitry Andric CCInfo.AnalyzeReturn(Outs, RetCC_Hexagon_HVX); 2160b57cec5SDimitry Andric else 2170b57cec5SDimitry Andric CCInfo.AnalyzeReturn(Outs, RetCC_Hexagon); 2180b57cec5SDimitry Andric 2190b57cec5SDimitry Andric SDValue Flag; 2200b57cec5SDimitry Andric SmallVector<SDValue, 4> RetOps(1, Chain); 2210b57cec5SDimitry Andric 2220b57cec5SDimitry Andric // Copy the result values into the output registers. 2230b57cec5SDimitry Andric for (unsigned i = 0; i != RVLocs.size(); ++i) { 2240b57cec5SDimitry Andric CCValAssign &VA = RVLocs[i]; 225fe6060f1SDimitry Andric SDValue Val = OutVals[i]; 2260b57cec5SDimitry Andric 227fe6060f1SDimitry Andric switch (VA.getLocInfo()) { 228fe6060f1SDimitry Andric default: 229fe6060f1SDimitry Andric // Loc info must be one of Full, BCvt, SExt, ZExt, or AExt. 230fe6060f1SDimitry Andric llvm_unreachable("Unknown loc info!"); 231fe6060f1SDimitry Andric case CCValAssign::Full: 232fe6060f1SDimitry Andric break; 233fe6060f1SDimitry Andric case CCValAssign::BCvt: 234fe6060f1SDimitry Andric Val = DAG.getBitcast(VA.getLocVT(), Val); 235fe6060f1SDimitry Andric break; 236fe6060f1SDimitry Andric case CCValAssign::SExt: 237fe6060f1SDimitry Andric Val = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Val); 238fe6060f1SDimitry Andric break; 239fe6060f1SDimitry Andric case CCValAssign::ZExt: 240fe6060f1SDimitry Andric Val = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Val); 241fe6060f1SDimitry Andric break; 242fe6060f1SDimitry Andric case CCValAssign::AExt: 243fe6060f1SDimitry Andric Val = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Val); 244fe6060f1SDimitry Andric break; 245fe6060f1SDimitry Andric } 246fe6060f1SDimitry Andric 247fe6060f1SDimitry Andric Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Val, Flag); 2480b57cec5SDimitry Andric 2490b57cec5SDimitry Andric // Guarantee that all emitted copies are stuck together with flags. 2500b57cec5SDimitry Andric Flag = Chain.getValue(1); 2510b57cec5SDimitry Andric RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT())); 2520b57cec5SDimitry Andric } 2530b57cec5SDimitry Andric 2540b57cec5SDimitry Andric RetOps[0] = Chain; // Update chain. 2550b57cec5SDimitry Andric 2560b57cec5SDimitry Andric // Add the flag if we have it. 2570b57cec5SDimitry Andric if (Flag.getNode()) 2580b57cec5SDimitry Andric RetOps.push_back(Flag); 2590b57cec5SDimitry Andric 2600b57cec5SDimitry Andric return DAG.getNode(HexagonISD::RET_FLAG, dl, MVT::Other, RetOps); 2610b57cec5SDimitry Andric } 2620b57cec5SDimitry Andric 2630b57cec5SDimitry Andric bool HexagonTargetLowering::mayBeEmittedAsTailCall(const CallInst *CI) const { 2640b57cec5SDimitry Andric // If either no tail call or told not to tail call at all, don't. 265480093f4SDimitry Andric return CI->isTailCall(); 2660b57cec5SDimitry Andric } 2670b57cec5SDimitry Andric 268480093f4SDimitry Andric Register HexagonTargetLowering::getRegisterByName( 269480093f4SDimitry Andric const char* RegName, LLT VT, const MachineFunction &) const { 2700b57cec5SDimitry Andric // Just support r19, the linux kernel uses it. 2718bcb0991SDimitry Andric Register Reg = StringSwitch<Register>(RegName) 272480093f4SDimitry Andric .Case("r0", Hexagon::R0) 273480093f4SDimitry Andric .Case("r1", Hexagon::R1) 274480093f4SDimitry Andric .Case("r2", Hexagon::R2) 275480093f4SDimitry Andric .Case("r3", Hexagon::R3) 276480093f4SDimitry Andric .Case("r4", Hexagon::R4) 277480093f4SDimitry Andric .Case("r5", Hexagon::R5) 278480093f4SDimitry Andric .Case("r6", Hexagon::R6) 279480093f4SDimitry Andric .Case("r7", Hexagon::R7) 280480093f4SDimitry Andric .Case("r8", Hexagon::R8) 281480093f4SDimitry Andric .Case("r9", Hexagon::R9) 282480093f4SDimitry Andric .Case("r10", Hexagon::R10) 283480093f4SDimitry Andric .Case("r11", Hexagon::R11) 284480093f4SDimitry Andric .Case("r12", Hexagon::R12) 285480093f4SDimitry Andric .Case("r13", Hexagon::R13) 286480093f4SDimitry Andric .Case("r14", Hexagon::R14) 287480093f4SDimitry Andric .Case("r15", Hexagon::R15) 288480093f4SDimitry Andric .Case("r16", Hexagon::R16) 289480093f4SDimitry Andric .Case("r17", Hexagon::R17) 290480093f4SDimitry Andric .Case("r18", Hexagon::R18) 2910b57cec5SDimitry Andric .Case("r19", Hexagon::R19) 292480093f4SDimitry Andric .Case("r20", Hexagon::R20) 293480093f4SDimitry Andric .Case("r21", Hexagon::R21) 294480093f4SDimitry Andric .Case("r22", Hexagon::R22) 295480093f4SDimitry Andric .Case("r23", Hexagon::R23) 296480093f4SDimitry Andric .Case("r24", Hexagon::R24) 297480093f4SDimitry Andric .Case("r25", Hexagon::R25) 298480093f4SDimitry Andric .Case("r26", Hexagon::R26) 299480093f4SDimitry Andric .Case("r27", Hexagon::R27) 300480093f4SDimitry Andric .Case("r28", Hexagon::R28) 301480093f4SDimitry Andric .Case("r29", Hexagon::R29) 302480093f4SDimitry Andric .Case("r30", Hexagon::R30) 303480093f4SDimitry Andric .Case("r31", Hexagon::R31) 304480093f4SDimitry Andric .Case("r1:0", Hexagon::D0) 305480093f4SDimitry Andric .Case("r3:2", Hexagon::D1) 306480093f4SDimitry Andric .Case("r5:4", Hexagon::D2) 307480093f4SDimitry Andric .Case("r7:6", Hexagon::D3) 308480093f4SDimitry Andric .Case("r9:8", Hexagon::D4) 309480093f4SDimitry Andric .Case("r11:10", Hexagon::D5) 310480093f4SDimitry Andric .Case("r13:12", Hexagon::D6) 311480093f4SDimitry Andric .Case("r15:14", Hexagon::D7) 312480093f4SDimitry Andric .Case("r17:16", Hexagon::D8) 313480093f4SDimitry Andric .Case("r19:18", Hexagon::D9) 314480093f4SDimitry Andric .Case("r21:20", Hexagon::D10) 315480093f4SDimitry Andric .Case("r23:22", Hexagon::D11) 316480093f4SDimitry Andric .Case("r25:24", Hexagon::D12) 317480093f4SDimitry Andric .Case("r27:26", Hexagon::D13) 318480093f4SDimitry Andric .Case("r29:28", Hexagon::D14) 319480093f4SDimitry Andric .Case("r31:30", Hexagon::D15) 320480093f4SDimitry Andric .Case("sp", Hexagon::R29) 321480093f4SDimitry Andric .Case("fp", Hexagon::R30) 322480093f4SDimitry Andric .Case("lr", Hexagon::R31) 323480093f4SDimitry Andric .Case("p0", Hexagon::P0) 324480093f4SDimitry Andric .Case("p1", Hexagon::P1) 325480093f4SDimitry Andric .Case("p2", Hexagon::P2) 326480093f4SDimitry Andric .Case("p3", Hexagon::P3) 327480093f4SDimitry Andric .Case("sa0", Hexagon::SA0) 328480093f4SDimitry Andric .Case("lc0", Hexagon::LC0) 329480093f4SDimitry Andric .Case("sa1", Hexagon::SA1) 330480093f4SDimitry Andric .Case("lc1", Hexagon::LC1) 331480093f4SDimitry Andric .Case("m0", Hexagon::M0) 332480093f4SDimitry Andric .Case("m1", Hexagon::M1) 333480093f4SDimitry Andric .Case("usr", Hexagon::USR) 334480093f4SDimitry Andric .Case("ugp", Hexagon::UGP) 335fe6060f1SDimitry Andric .Case("cs0", Hexagon::CS0) 336fe6060f1SDimitry Andric .Case("cs1", Hexagon::CS1) 3378bcb0991SDimitry Andric .Default(Register()); 3380b57cec5SDimitry Andric if (Reg) 3390b57cec5SDimitry Andric return Reg; 3400b57cec5SDimitry Andric 3410b57cec5SDimitry Andric report_fatal_error("Invalid register name global variable"); 3420b57cec5SDimitry Andric } 3430b57cec5SDimitry Andric 3440b57cec5SDimitry Andric /// LowerCallResult - Lower the result values of an ISD::CALL into the 3450b57cec5SDimitry Andric /// appropriate copies out of appropriate physical registers. This assumes that 3460b57cec5SDimitry Andric /// Chain/Glue are the input chain/glue to use, and that TheCall is the call 3470b57cec5SDimitry Andric /// being lowered. Returns a SDNode with the same number of values as the 3480b57cec5SDimitry Andric /// ISD::CALL. 3490b57cec5SDimitry Andric SDValue HexagonTargetLowering::LowerCallResult( 3500b57cec5SDimitry Andric SDValue Chain, SDValue Glue, CallingConv::ID CallConv, bool IsVarArg, 3510b57cec5SDimitry Andric const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl, 3520b57cec5SDimitry Andric SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals, 3530b57cec5SDimitry Andric const SmallVectorImpl<SDValue> &OutVals, SDValue Callee) const { 3540b57cec5SDimitry Andric // Assign locations to each value returned by this call. 3550b57cec5SDimitry Andric SmallVector<CCValAssign, 16> RVLocs; 3560b57cec5SDimitry Andric 3570b57cec5SDimitry Andric CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), RVLocs, 3580b57cec5SDimitry Andric *DAG.getContext()); 3590b57cec5SDimitry Andric 3600b57cec5SDimitry Andric if (Subtarget.useHVXOps()) 3610b57cec5SDimitry Andric CCInfo.AnalyzeCallResult(Ins, RetCC_Hexagon_HVX); 3620b57cec5SDimitry Andric else 3630b57cec5SDimitry Andric CCInfo.AnalyzeCallResult(Ins, RetCC_Hexagon); 3640b57cec5SDimitry Andric 3650b57cec5SDimitry Andric // Copy all of the result registers out of their specified physreg. 3660b57cec5SDimitry Andric for (unsigned i = 0; i != RVLocs.size(); ++i) { 3670b57cec5SDimitry Andric SDValue RetVal; 3680b57cec5SDimitry Andric if (RVLocs[i].getValVT() == MVT::i1) { 3690b57cec5SDimitry Andric // Return values of type MVT::i1 require special handling. The reason 3700b57cec5SDimitry Andric // is that MVT::i1 is associated with the PredRegs register class, but 3710b57cec5SDimitry Andric // values of that type are still returned in R0. Generate an explicit 3720b57cec5SDimitry Andric // copy into a predicate register from R0, and treat the value of the 3730b57cec5SDimitry Andric // predicate register as the call result. 3740b57cec5SDimitry Andric auto &MRI = DAG.getMachineFunction().getRegInfo(); 3750b57cec5SDimitry Andric SDValue FR0 = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(), 3760b57cec5SDimitry Andric MVT::i32, Glue); 3770b57cec5SDimitry Andric // FR0 = (Value, Chain, Glue) 3788bcb0991SDimitry Andric Register PredR = MRI.createVirtualRegister(&Hexagon::PredRegsRegClass); 3790b57cec5SDimitry Andric SDValue TPR = DAG.getCopyToReg(FR0.getValue(1), dl, PredR, 3800b57cec5SDimitry Andric FR0.getValue(0), FR0.getValue(2)); 3810b57cec5SDimitry Andric // TPR = (Chain, Glue) 3820b57cec5SDimitry Andric // Don't glue this CopyFromReg, because it copies from a virtual 3830b57cec5SDimitry Andric // register. If it is glued to the call, InstrEmitter will add it 3840b57cec5SDimitry Andric // as an implicit def to the call (EmitMachineNode). 3850b57cec5SDimitry Andric RetVal = DAG.getCopyFromReg(TPR.getValue(0), dl, PredR, MVT::i1); 3860b57cec5SDimitry Andric Glue = TPR.getValue(1); 3870b57cec5SDimitry Andric Chain = TPR.getValue(0); 3880b57cec5SDimitry Andric } else { 3890b57cec5SDimitry Andric RetVal = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(), 3900b57cec5SDimitry Andric RVLocs[i].getValVT(), Glue); 3910b57cec5SDimitry Andric Glue = RetVal.getValue(2); 3920b57cec5SDimitry Andric Chain = RetVal.getValue(1); 3930b57cec5SDimitry Andric } 3940b57cec5SDimitry Andric InVals.push_back(RetVal.getValue(0)); 3950b57cec5SDimitry Andric } 3960b57cec5SDimitry Andric 3970b57cec5SDimitry Andric return Chain; 3980b57cec5SDimitry Andric } 3990b57cec5SDimitry Andric 4000b57cec5SDimitry Andric /// LowerCall - Functions arguments are copied from virtual regs to 4010b57cec5SDimitry Andric /// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted. 4020b57cec5SDimitry Andric SDValue 4030b57cec5SDimitry Andric HexagonTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI, 4040b57cec5SDimitry Andric SmallVectorImpl<SDValue> &InVals) const { 4050b57cec5SDimitry Andric SelectionDAG &DAG = CLI.DAG; 4060b57cec5SDimitry Andric SDLoc &dl = CLI.DL; 4070b57cec5SDimitry Andric SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs; 4080b57cec5SDimitry Andric SmallVectorImpl<SDValue> &OutVals = CLI.OutVals; 4090b57cec5SDimitry Andric SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins; 4100b57cec5SDimitry Andric SDValue Chain = CLI.Chain; 4110b57cec5SDimitry Andric SDValue Callee = CLI.Callee; 4120b57cec5SDimitry Andric CallingConv::ID CallConv = CLI.CallConv; 4130b57cec5SDimitry Andric bool IsVarArg = CLI.IsVarArg; 4140b57cec5SDimitry Andric bool DoesNotReturn = CLI.DoesNotReturn; 4150b57cec5SDimitry Andric 4160b57cec5SDimitry Andric bool IsStructRet = Outs.empty() ? false : Outs[0].Flags.isSRet(); 4170b57cec5SDimitry Andric MachineFunction &MF = DAG.getMachineFunction(); 4180b57cec5SDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 4190b57cec5SDimitry Andric auto PtrVT = getPointerTy(MF.getDataLayout()); 4200b57cec5SDimitry Andric 4215ffd83dbSDimitry Andric unsigned NumParams = CLI.CB ? CLI.CB->getFunctionType()->getNumParams() : 0; 4220b57cec5SDimitry Andric if (GlobalAddressSDNode *GAN = dyn_cast<GlobalAddressSDNode>(Callee)) 4230b57cec5SDimitry Andric Callee = DAG.getTargetGlobalAddress(GAN->getGlobal(), dl, MVT::i32); 4240b57cec5SDimitry Andric 4255ffd83dbSDimitry Andric // Linux ABI treats var-arg calls the same way as regular ones. 4265ffd83dbSDimitry Andric bool TreatAsVarArg = !Subtarget.isEnvironmentMusl() && IsVarArg; 4275ffd83dbSDimitry Andric 4280b57cec5SDimitry Andric // Analyze operands of the call, assigning locations to each operand. 4290b57cec5SDimitry Andric SmallVector<CCValAssign, 16> ArgLocs; 4305ffd83dbSDimitry Andric HexagonCCState CCInfo(CallConv, TreatAsVarArg, MF, ArgLocs, *DAG.getContext(), 4310b57cec5SDimitry Andric NumParams); 4320b57cec5SDimitry Andric 4330b57cec5SDimitry Andric if (Subtarget.useHVXOps()) 4340b57cec5SDimitry Andric CCInfo.AnalyzeCallOperands(Outs, CC_Hexagon_HVX); 4355ffd83dbSDimitry Andric else if (DisableArgsMinAlignment) 4365ffd83dbSDimitry Andric CCInfo.AnalyzeCallOperands(Outs, CC_Hexagon_Legacy); 4370b57cec5SDimitry Andric else 4380b57cec5SDimitry Andric CCInfo.AnalyzeCallOperands(Outs, CC_Hexagon); 4390b57cec5SDimitry Andric 4400b57cec5SDimitry Andric if (CLI.IsTailCall) { 4410b57cec5SDimitry Andric bool StructAttrFlag = MF.getFunction().hasStructRetAttr(); 4420b57cec5SDimitry Andric CLI.IsTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, 4430b57cec5SDimitry Andric IsVarArg, IsStructRet, StructAttrFlag, Outs, 4440b57cec5SDimitry Andric OutVals, Ins, DAG); 4454824e7fdSDimitry Andric for (const CCValAssign &VA : ArgLocs) { 4460b57cec5SDimitry Andric if (VA.isMemLoc()) { 4470b57cec5SDimitry Andric CLI.IsTailCall = false; 4480b57cec5SDimitry Andric break; 4490b57cec5SDimitry Andric } 4500b57cec5SDimitry Andric } 4510b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << (CLI.IsTailCall ? "Eligible for Tail Call\n" 4520b57cec5SDimitry Andric : "Argument must be passed on stack. " 4530b57cec5SDimitry Andric "Not eligible for Tail Call\n")); 4540b57cec5SDimitry Andric } 4550b57cec5SDimitry Andric // Get a count of how many bytes are to be pushed on the stack. 4560b57cec5SDimitry Andric unsigned NumBytes = CCInfo.getNextStackOffset(); 4570b57cec5SDimitry Andric SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass; 4580b57cec5SDimitry Andric SmallVector<SDValue, 8> MemOpChains; 4590b57cec5SDimitry Andric 4600b57cec5SDimitry Andric const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo(); 4610b57cec5SDimitry Andric SDValue StackPtr = 4620b57cec5SDimitry Andric DAG.getCopyFromReg(Chain, dl, HRI.getStackRegister(), PtrVT); 4630b57cec5SDimitry Andric 4640b57cec5SDimitry Andric bool NeedsArgAlign = false; 4655ffd83dbSDimitry Andric Align LargestAlignSeen; 4660b57cec5SDimitry Andric // Walk the register/memloc assignments, inserting copies/loads. 4670b57cec5SDimitry Andric for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { 4680b57cec5SDimitry Andric CCValAssign &VA = ArgLocs[i]; 4690b57cec5SDimitry Andric SDValue Arg = OutVals[i]; 4700b57cec5SDimitry Andric ISD::ArgFlagsTy Flags = Outs[i].Flags; 4710b57cec5SDimitry Andric // Record if we need > 8 byte alignment on an argument. 4720b57cec5SDimitry Andric bool ArgAlign = Subtarget.isHVXVectorType(VA.getValVT()); 4730b57cec5SDimitry Andric NeedsArgAlign |= ArgAlign; 4740b57cec5SDimitry Andric 4750b57cec5SDimitry Andric // Promote the value if needed. 4760b57cec5SDimitry Andric switch (VA.getLocInfo()) { 4770b57cec5SDimitry Andric default: 4780b57cec5SDimitry Andric // Loc info must be one of Full, BCvt, SExt, ZExt, or AExt. 4790b57cec5SDimitry Andric llvm_unreachable("Unknown loc info!"); 4800b57cec5SDimitry Andric case CCValAssign::Full: 4810b57cec5SDimitry Andric break; 4820b57cec5SDimitry Andric case CCValAssign::BCvt: 4830b57cec5SDimitry Andric Arg = DAG.getBitcast(VA.getLocVT(), Arg); 4840b57cec5SDimitry Andric break; 4850b57cec5SDimitry Andric case CCValAssign::SExt: 4860b57cec5SDimitry Andric Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg); 4870b57cec5SDimitry Andric break; 4880b57cec5SDimitry Andric case CCValAssign::ZExt: 4890b57cec5SDimitry Andric Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg); 4900b57cec5SDimitry Andric break; 4910b57cec5SDimitry Andric case CCValAssign::AExt: 4920b57cec5SDimitry Andric Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg); 4930b57cec5SDimitry Andric break; 4940b57cec5SDimitry Andric } 4950b57cec5SDimitry Andric 4960b57cec5SDimitry Andric if (VA.isMemLoc()) { 4970b57cec5SDimitry Andric unsigned LocMemOffset = VA.getLocMemOffset(); 4980b57cec5SDimitry Andric SDValue MemAddr = DAG.getConstant(LocMemOffset, dl, 4990b57cec5SDimitry Andric StackPtr.getValueType()); 5000b57cec5SDimitry Andric MemAddr = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, MemAddr); 5010b57cec5SDimitry Andric if (ArgAlign) 5025ffd83dbSDimitry Andric LargestAlignSeen = std::max( 5035ffd83dbSDimitry Andric LargestAlignSeen, Align(VA.getLocVT().getStoreSizeInBits() / 8)); 5040b57cec5SDimitry Andric if (Flags.isByVal()) { 5050b57cec5SDimitry Andric // The argument is a struct passed by value. According to LLVM, "Arg" 5060b57cec5SDimitry Andric // is a pointer. 5070b57cec5SDimitry Andric MemOpChains.push_back(CreateCopyOfByValArgument(Arg, MemAddr, Chain, 5080b57cec5SDimitry Andric Flags, DAG, dl)); 5090b57cec5SDimitry Andric } else { 5100b57cec5SDimitry Andric MachinePointerInfo LocPI = MachinePointerInfo::getStack( 5110b57cec5SDimitry Andric DAG.getMachineFunction(), LocMemOffset); 5120b57cec5SDimitry Andric SDValue S = DAG.getStore(Chain, dl, Arg, MemAddr, LocPI); 5130b57cec5SDimitry Andric MemOpChains.push_back(S); 5140b57cec5SDimitry Andric } 5150b57cec5SDimitry Andric continue; 5160b57cec5SDimitry Andric } 5170b57cec5SDimitry Andric 5180b57cec5SDimitry Andric // Arguments that can be passed on register must be kept at RegsToPass 5190b57cec5SDimitry Andric // vector. 5200b57cec5SDimitry Andric if (VA.isRegLoc()) 5210b57cec5SDimitry Andric RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg)); 5220b57cec5SDimitry Andric } 5230b57cec5SDimitry Andric 5240b57cec5SDimitry Andric if (NeedsArgAlign && Subtarget.hasV60Ops()) { 5250b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Function needs byte stack align due to call args\n"); 526fe6060f1SDimitry Andric Align VecAlign = HRI.getSpillAlign(Hexagon::HvxVRRegClass); 5270b57cec5SDimitry Andric LargestAlignSeen = std::max(LargestAlignSeen, VecAlign); 5280b57cec5SDimitry Andric MFI.ensureMaxAlignment(LargestAlignSeen); 5290b57cec5SDimitry Andric } 5300b57cec5SDimitry Andric // Transform all store nodes into one single node because all store 5310b57cec5SDimitry Andric // nodes are independent of each other. 5320b57cec5SDimitry Andric if (!MemOpChains.empty()) 5330b57cec5SDimitry Andric Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains); 5340b57cec5SDimitry Andric 5350b57cec5SDimitry Andric SDValue Glue; 5360b57cec5SDimitry Andric if (!CLI.IsTailCall) { 5370b57cec5SDimitry Andric Chain = DAG.getCALLSEQ_START(Chain, NumBytes, 0, dl); 5380b57cec5SDimitry Andric Glue = Chain.getValue(1); 5390b57cec5SDimitry Andric } 5400b57cec5SDimitry Andric 5410b57cec5SDimitry Andric // Build a sequence of copy-to-reg nodes chained together with token 5420b57cec5SDimitry Andric // chain and flag operands which copy the outgoing args into registers. 5430b57cec5SDimitry Andric // The Glue is necessary since all emitted instructions must be 5440b57cec5SDimitry Andric // stuck together. 5450b57cec5SDimitry Andric if (!CLI.IsTailCall) { 54604eeddc0SDimitry Andric for (const auto &R : RegsToPass) { 54704eeddc0SDimitry Andric Chain = DAG.getCopyToReg(Chain, dl, R.first, R.second, Glue); 5480b57cec5SDimitry Andric Glue = Chain.getValue(1); 5490b57cec5SDimitry Andric } 5500b57cec5SDimitry Andric } else { 5510b57cec5SDimitry Andric // For tail calls lower the arguments to the 'real' stack slot. 5520b57cec5SDimitry Andric // 5530b57cec5SDimitry Andric // Force all the incoming stack arguments to be loaded from the stack 5540b57cec5SDimitry Andric // before any new outgoing arguments are stored to the stack, because the 5550b57cec5SDimitry Andric // outgoing stack slots may alias the incoming argument stack slots, and 5560b57cec5SDimitry Andric // the alias isn't otherwise explicit. This is slightly more conservative 5570b57cec5SDimitry Andric // than necessary, because it means that each store effectively depends 5580b57cec5SDimitry Andric // on every argument instead of just those arguments it would clobber. 5590b57cec5SDimitry Andric // 5600b57cec5SDimitry Andric // Do not flag preceding copytoreg stuff together with the following stuff. 5610b57cec5SDimitry Andric Glue = SDValue(); 56204eeddc0SDimitry Andric for (const auto &R : RegsToPass) { 56304eeddc0SDimitry Andric Chain = DAG.getCopyToReg(Chain, dl, R.first, R.second, Glue); 5640b57cec5SDimitry Andric Glue = Chain.getValue(1); 5650b57cec5SDimitry Andric } 5660b57cec5SDimitry Andric Glue = SDValue(); 5670b57cec5SDimitry Andric } 5680b57cec5SDimitry Andric 5690b57cec5SDimitry Andric bool LongCalls = MF.getSubtarget<HexagonSubtarget>().useLongCalls(); 5700b57cec5SDimitry Andric unsigned Flags = LongCalls ? HexagonII::HMOTF_ConstExtended : 0; 5710b57cec5SDimitry Andric 5720b57cec5SDimitry Andric // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every 5730b57cec5SDimitry Andric // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol 5740b57cec5SDimitry Andric // node so that legalize doesn't hack it. 5750b57cec5SDimitry Andric if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) { 5760b57cec5SDimitry Andric Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, PtrVT, 0, Flags); 5770b57cec5SDimitry Andric } else if (ExternalSymbolSDNode *S = 5780b57cec5SDimitry Andric dyn_cast<ExternalSymbolSDNode>(Callee)) { 5790b57cec5SDimitry Andric Callee = DAG.getTargetExternalSymbol(S->getSymbol(), PtrVT, Flags); 5800b57cec5SDimitry Andric } 5810b57cec5SDimitry Andric 5820b57cec5SDimitry Andric // Returns a chain & a flag for retval copy to use. 5830b57cec5SDimitry Andric SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 5840b57cec5SDimitry Andric SmallVector<SDValue, 8> Ops; 5850b57cec5SDimitry Andric Ops.push_back(Chain); 5860b57cec5SDimitry Andric Ops.push_back(Callee); 5870b57cec5SDimitry Andric 5880b57cec5SDimitry Andric // Add argument registers to the end of the list so that they are 5890b57cec5SDimitry Andric // known live into the call. 59004eeddc0SDimitry Andric for (const auto &R : RegsToPass) 59104eeddc0SDimitry Andric Ops.push_back(DAG.getRegister(R.first, R.second.getValueType())); 5920b57cec5SDimitry Andric 5930b57cec5SDimitry Andric const uint32_t *Mask = HRI.getCallPreservedMask(MF, CallConv); 5940b57cec5SDimitry Andric assert(Mask && "Missing call preserved mask for calling convention"); 5950b57cec5SDimitry Andric Ops.push_back(DAG.getRegisterMask(Mask)); 5960b57cec5SDimitry Andric 5970b57cec5SDimitry Andric if (Glue.getNode()) 5980b57cec5SDimitry Andric Ops.push_back(Glue); 5990b57cec5SDimitry Andric 6000b57cec5SDimitry Andric if (CLI.IsTailCall) { 6010b57cec5SDimitry Andric MFI.setHasTailCall(); 6020b57cec5SDimitry Andric return DAG.getNode(HexagonISD::TC_RETURN, dl, NodeTys, Ops); 6030b57cec5SDimitry Andric } 6040b57cec5SDimitry Andric 6050b57cec5SDimitry Andric // Set this here because we need to know this for "hasFP" in frame lowering. 6060b57cec5SDimitry Andric // The target-independent code calls getFrameRegister before setting it, and 6070b57cec5SDimitry Andric // getFrameRegister uses hasFP to determine whether the function has FP. 6080b57cec5SDimitry Andric MFI.setHasCalls(true); 6090b57cec5SDimitry Andric 6100b57cec5SDimitry Andric unsigned OpCode = DoesNotReturn ? HexagonISD::CALLnr : HexagonISD::CALL; 6110b57cec5SDimitry Andric Chain = DAG.getNode(OpCode, dl, NodeTys, Ops); 6120b57cec5SDimitry Andric Glue = Chain.getValue(1); 6130b57cec5SDimitry Andric 6140b57cec5SDimitry Andric // Create the CALLSEQ_END node. 615*bdd1243dSDimitry Andric Chain = DAG.getCALLSEQ_END(Chain, NumBytes, 0, Glue, dl); 6160b57cec5SDimitry Andric Glue = Chain.getValue(1); 6170b57cec5SDimitry Andric 6180b57cec5SDimitry Andric // Handle result values, copying them out of physregs into vregs that we 6190b57cec5SDimitry Andric // return. 6200b57cec5SDimitry Andric return LowerCallResult(Chain, Glue, CallConv, IsVarArg, Ins, dl, DAG, 6210b57cec5SDimitry Andric InVals, OutVals, Callee); 6220b57cec5SDimitry Andric } 6230b57cec5SDimitry Andric 6240b57cec5SDimitry Andric /// Returns true by value, base pointer and offset pointer and addressing 6250b57cec5SDimitry Andric /// mode by reference if this node can be combined with a load / store to 6260b57cec5SDimitry Andric /// form a post-indexed load / store. 6270b57cec5SDimitry Andric bool HexagonTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op, 6280b57cec5SDimitry Andric SDValue &Base, SDValue &Offset, ISD::MemIndexedMode &AM, 6290b57cec5SDimitry Andric SelectionDAG &DAG) const { 6300b57cec5SDimitry Andric LSBaseSDNode *LSN = dyn_cast<LSBaseSDNode>(N); 6310b57cec5SDimitry Andric if (!LSN) 6320b57cec5SDimitry Andric return false; 6330b57cec5SDimitry Andric EVT VT = LSN->getMemoryVT(); 6340b57cec5SDimitry Andric if (!VT.isSimple()) 6350b57cec5SDimitry Andric return false; 6360b57cec5SDimitry Andric bool IsLegalType = VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32 || 6370b57cec5SDimitry Andric VT == MVT::i64 || VT == MVT::f32 || VT == MVT::f64 || 6380b57cec5SDimitry Andric VT == MVT::v2i16 || VT == MVT::v2i32 || VT == MVT::v4i8 || 6390b57cec5SDimitry Andric VT == MVT::v4i16 || VT == MVT::v8i8 || 6400b57cec5SDimitry Andric Subtarget.isHVXVectorType(VT.getSimpleVT()); 6410b57cec5SDimitry Andric if (!IsLegalType) 6420b57cec5SDimitry Andric return false; 6430b57cec5SDimitry Andric 6440b57cec5SDimitry Andric if (Op->getOpcode() != ISD::ADD) 6450b57cec5SDimitry Andric return false; 6460b57cec5SDimitry Andric Base = Op->getOperand(0); 6470b57cec5SDimitry Andric Offset = Op->getOperand(1); 6480b57cec5SDimitry Andric if (!isa<ConstantSDNode>(Offset.getNode())) 6490b57cec5SDimitry Andric return false; 6500b57cec5SDimitry Andric AM = ISD::POST_INC; 6510b57cec5SDimitry Andric 6520b57cec5SDimitry Andric int32_t V = cast<ConstantSDNode>(Offset.getNode())->getSExtValue(); 6530b57cec5SDimitry Andric return Subtarget.getInstrInfo()->isValidAutoIncImm(VT, V); 6540b57cec5SDimitry Andric } 6550b57cec5SDimitry Andric 6560b57cec5SDimitry Andric SDValue 6570b57cec5SDimitry Andric HexagonTargetLowering::LowerINLINEASM(SDValue Op, SelectionDAG &DAG) const { 6580b57cec5SDimitry Andric MachineFunction &MF = DAG.getMachineFunction(); 6590b57cec5SDimitry Andric auto &HMFI = *MF.getInfo<HexagonMachineFunctionInfo>(); 6600b57cec5SDimitry Andric const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo(); 6610b57cec5SDimitry Andric unsigned LR = HRI.getRARegister(); 6620b57cec5SDimitry Andric 6630b57cec5SDimitry Andric if ((Op.getOpcode() != ISD::INLINEASM && 6640b57cec5SDimitry Andric Op.getOpcode() != ISD::INLINEASM_BR) || HMFI.hasClobberLR()) 6650b57cec5SDimitry Andric return Op; 6660b57cec5SDimitry Andric 6670b57cec5SDimitry Andric unsigned NumOps = Op.getNumOperands(); 6680b57cec5SDimitry Andric if (Op.getOperand(NumOps-1).getValueType() == MVT::Glue) 6690b57cec5SDimitry Andric --NumOps; // Ignore the flag operand. 6700b57cec5SDimitry Andric 6710b57cec5SDimitry Andric for (unsigned i = InlineAsm::Op_FirstOperand; i != NumOps;) { 6720b57cec5SDimitry Andric unsigned Flags = cast<ConstantSDNode>(Op.getOperand(i))->getZExtValue(); 6730b57cec5SDimitry Andric unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags); 6740b57cec5SDimitry Andric ++i; // Skip the ID value. 6750b57cec5SDimitry Andric 6760b57cec5SDimitry Andric switch (InlineAsm::getKind(Flags)) { 6770b57cec5SDimitry Andric default: 6780b57cec5SDimitry Andric llvm_unreachable("Bad flags!"); 6790b57cec5SDimitry Andric case InlineAsm::Kind_RegUse: 6800b57cec5SDimitry Andric case InlineAsm::Kind_Imm: 6810b57cec5SDimitry Andric case InlineAsm::Kind_Mem: 6820b57cec5SDimitry Andric i += NumVals; 6830b57cec5SDimitry Andric break; 6840b57cec5SDimitry Andric case InlineAsm::Kind_Clobber: 6850b57cec5SDimitry Andric case InlineAsm::Kind_RegDef: 6860b57cec5SDimitry Andric case InlineAsm::Kind_RegDefEarlyClobber: { 6870b57cec5SDimitry Andric for (; NumVals; --NumVals, ++i) { 68804eeddc0SDimitry Andric Register Reg = cast<RegisterSDNode>(Op.getOperand(i))->getReg(); 6890b57cec5SDimitry Andric if (Reg != LR) 6900b57cec5SDimitry Andric continue; 6910b57cec5SDimitry Andric HMFI.setHasClobberLR(true); 6920b57cec5SDimitry Andric return Op; 6930b57cec5SDimitry Andric } 6940b57cec5SDimitry Andric break; 6950b57cec5SDimitry Andric } 6960b57cec5SDimitry Andric } 6970b57cec5SDimitry Andric } 6980b57cec5SDimitry Andric 6990b57cec5SDimitry Andric return Op; 7000b57cec5SDimitry Andric } 7010b57cec5SDimitry Andric 7020b57cec5SDimitry Andric // Need to transform ISD::PREFETCH into something that doesn't inherit 7030b57cec5SDimitry Andric // all of the properties of ISD::PREFETCH, specifically SDNPMayLoad and 7040b57cec5SDimitry Andric // SDNPMayStore. 7050b57cec5SDimitry Andric SDValue HexagonTargetLowering::LowerPREFETCH(SDValue Op, 7060b57cec5SDimitry Andric SelectionDAG &DAG) const { 7070b57cec5SDimitry Andric SDValue Chain = Op.getOperand(0); 7080b57cec5SDimitry Andric SDValue Addr = Op.getOperand(1); 7090b57cec5SDimitry Andric // Lower it to DCFETCH($reg, #0). A "pat" will try to merge the offset in, 7100b57cec5SDimitry Andric // if the "reg" is fed by an "add". 7110b57cec5SDimitry Andric SDLoc DL(Op); 7120b57cec5SDimitry Andric SDValue Zero = DAG.getConstant(0, DL, MVT::i32); 7130b57cec5SDimitry Andric return DAG.getNode(HexagonISD::DCFETCH, DL, MVT::Other, Chain, Addr, Zero); 7140b57cec5SDimitry Andric } 7150b57cec5SDimitry Andric 7160b57cec5SDimitry Andric // Custom-handle ISD::READCYCLECOUNTER because the target-independent SDNode 7170b57cec5SDimitry Andric // is marked as having side-effects, while the register read on Hexagon does 7180b57cec5SDimitry Andric // not have any. TableGen refuses to accept the direct pattern from that node 7190b57cec5SDimitry Andric // to the A4_tfrcpp. 7200b57cec5SDimitry Andric SDValue HexagonTargetLowering::LowerREADCYCLECOUNTER(SDValue Op, 7210b57cec5SDimitry Andric SelectionDAG &DAG) const { 7220b57cec5SDimitry Andric SDValue Chain = Op.getOperand(0); 7230b57cec5SDimitry Andric SDLoc dl(Op); 724fe6060f1SDimitry Andric SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other); 7250b57cec5SDimitry Andric return DAG.getNode(HexagonISD::READCYCLE, dl, VTs, Chain); 7260b57cec5SDimitry Andric } 7270b57cec5SDimitry Andric 7280b57cec5SDimitry Andric SDValue HexagonTargetLowering::LowerINTRINSIC_VOID(SDValue Op, 7290b57cec5SDimitry Andric SelectionDAG &DAG) const { 7300b57cec5SDimitry Andric SDValue Chain = Op.getOperand(0); 7310b57cec5SDimitry Andric unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); 7320b57cec5SDimitry Andric // Lower the hexagon_prefetch builtin to DCFETCH, as above. 7330b57cec5SDimitry Andric if (IntNo == Intrinsic::hexagon_prefetch) { 7340b57cec5SDimitry Andric SDValue Addr = Op.getOperand(2); 7350b57cec5SDimitry Andric SDLoc DL(Op); 7360b57cec5SDimitry Andric SDValue Zero = DAG.getConstant(0, DL, MVT::i32); 7370b57cec5SDimitry Andric return DAG.getNode(HexagonISD::DCFETCH, DL, MVT::Other, Chain, Addr, Zero); 7380b57cec5SDimitry Andric } 7390b57cec5SDimitry Andric return SDValue(); 7400b57cec5SDimitry Andric } 7410b57cec5SDimitry Andric 7420b57cec5SDimitry Andric SDValue 7430b57cec5SDimitry Andric HexagonTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, 7440b57cec5SDimitry Andric SelectionDAG &DAG) const { 7450b57cec5SDimitry Andric SDValue Chain = Op.getOperand(0); 7460b57cec5SDimitry Andric SDValue Size = Op.getOperand(1); 7470b57cec5SDimitry Andric SDValue Align = Op.getOperand(2); 7480b57cec5SDimitry Andric SDLoc dl(Op); 7490b57cec5SDimitry Andric 7500b57cec5SDimitry Andric ConstantSDNode *AlignConst = dyn_cast<ConstantSDNode>(Align); 7510b57cec5SDimitry Andric assert(AlignConst && "Non-constant Align in LowerDYNAMIC_STACKALLOC"); 7520b57cec5SDimitry Andric 7530b57cec5SDimitry Andric unsigned A = AlignConst->getSExtValue(); 7540b57cec5SDimitry Andric auto &HFI = *Subtarget.getFrameLowering(); 7550b57cec5SDimitry Andric // "Zero" means natural stack alignment. 7560b57cec5SDimitry Andric if (A == 0) 7575ffd83dbSDimitry Andric A = HFI.getStackAlign().value(); 7580b57cec5SDimitry Andric 7590b57cec5SDimitry Andric LLVM_DEBUG({ 7600b57cec5SDimitry Andric dbgs () << __func__ << " Align: " << A << " Size: "; 7610b57cec5SDimitry Andric Size.getNode()->dump(&DAG); 7620b57cec5SDimitry Andric dbgs() << "\n"; 7630b57cec5SDimitry Andric }); 7640b57cec5SDimitry Andric 7650b57cec5SDimitry Andric SDValue AC = DAG.getConstant(A, dl, MVT::i32); 7660b57cec5SDimitry Andric SDVTList VTs = DAG.getVTList(MVT::i32, MVT::Other); 7670b57cec5SDimitry Andric SDValue AA = DAG.getNode(HexagonISD::ALLOCA, dl, VTs, Chain, Size, AC); 7680b57cec5SDimitry Andric 7690b57cec5SDimitry Andric DAG.ReplaceAllUsesOfValueWith(Op, AA); 7700b57cec5SDimitry Andric return AA; 7710b57cec5SDimitry Andric } 7720b57cec5SDimitry Andric 7730b57cec5SDimitry Andric SDValue HexagonTargetLowering::LowerFormalArguments( 7740b57cec5SDimitry Andric SDValue Chain, CallingConv::ID CallConv, bool IsVarArg, 7750b57cec5SDimitry Andric const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl, 7760b57cec5SDimitry Andric SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const { 7770b57cec5SDimitry Andric MachineFunction &MF = DAG.getMachineFunction(); 7780b57cec5SDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 7790b57cec5SDimitry Andric MachineRegisterInfo &MRI = MF.getRegInfo(); 7800b57cec5SDimitry Andric 7815ffd83dbSDimitry Andric // Linux ABI treats var-arg calls the same way as regular ones. 7825ffd83dbSDimitry Andric bool TreatAsVarArg = !Subtarget.isEnvironmentMusl() && IsVarArg; 7835ffd83dbSDimitry Andric 7840b57cec5SDimitry Andric // Assign locations to all of the incoming arguments. 7850b57cec5SDimitry Andric SmallVector<CCValAssign, 16> ArgLocs; 7865ffd83dbSDimitry Andric HexagonCCState CCInfo(CallConv, TreatAsVarArg, MF, ArgLocs, 7875ffd83dbSDimitry Andric *DAG.getContext(), 7880b57cec5SDimitry Andric MF.getFunction().getFunctionType()->getNumParams()); 7890b57cec5SDimitry Andric 7900b57cec5SDimitry Andric if (Subtarget.useHVXOps()) 7910b57cec5SDimitry Andric CCInfo.AnalyzeFormalArguments(Ins, CC_Hexagon_HVX); 7925ffd83dbSDimitry Andric else if (DisableArgsMinAlignment) 7935ffd83dbSDimitry Andric CCInfo.AnalyzeFormalArguments(Ins, CC_Hexagon_Legacy); 7940b57cec5SDimitry Andric else 7950b57cec5SDimitry Andric CCInfo.AnalyzeFormalArguments(Ins, CC_Hexagon); 7960b57cec5SDimitry Andric 7970b57cec5SDimitry Andric // For LLVM, in the case when returning a struct by value (>8byte), 7980b57cec5SDimitry Andric // the first argument is a pointer that points to the location on caller's 7990b57cec5SDimitry Andric // stack where the return value will be stored. For Hexagon, the location on 8000b57cec5SDimitry Andric // caller's stack is passed only when the struct size is smaller than (and 8010b57cec5SDimitry Andric // equal to) 8 bytes. If not, no address will be passed into callee and 8020b57cec5SDimitry Andric // callee return the result direclty through R0/R1. 8035ffd83dbSDimitry Andric auto NextSingleReg = [] (const TargetRegisterClass &RC, unsigned Reg) { 8045ffd83dbSDimitry Andric switch (RC.getID()) { 8055ffd83dbSDimitry Andric case Hexagon::IntRegsRegClassID: 8065ffd83dbSDimitry Andric return Reg - Hexagon::R0 + 1; 8075ffd83dbSDimitry Andric case Hexagon::DoubleRegsRegClassID: 8085ffd83dbSDimitry Andric return (Reg - Hexagon::D0 + 1) * 2; 8095ffd83dbSDimitry Andric case Hexagon::HvxVRRegClassID: 8105ffd83dbSDimitry Andric return Reg - Hexagon::V0 + 1; 8115ffd83dbSDimitry Andric case Hexagon::HvxWRRegClassID: 8125ffd83dbSDimitry Andric return (Reg - Hexagon::W0 + 1) * 2; 8135ffd83dbSDimitry Andric } 8145ffd83dbSDimitry Andric llvm_unreachable("Unexpected register class"); 8155ffd83dbSDimitry Andric }; 8160b57cec5SDimitry Andric 8175ffd83dbSDimitry Andric auto &HFL = const_cast<HexagonFrameLowering&>(*Subtarget.getFrameLowering()); 8180b57cec5SDimitry Andric auto &HMFI = *MF.getInfo<HexagonMachineFunctionInfo>(); 8195ffd83dbSDimitry Andric HFL.FirstVarArgSavedReg = 0; 8205ffd83dbSDimitry Andric HMFI.setFirstNamedArgFrameIndex(-int(MFI.getNumFixedObjects())); 8210b57cec5SDimitry Andric 8220b57cec5SDimitry Andric for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { 8230b57cec5SDimitry Andric CCValAssign &VA = ArgLocs[i]; 8240b57cec5SDimitry Andric ISD::ArgFlagsTy Flags = Ins[i].Flags; 8250b57cec5SDimitry Andric bool ByVal = Flags.isByVal(); 8260b57cec5SDimitry Andric 8270b57cec5SDimitry Andric // Arguments passed in registers: 8280b57cec5SDimitry Andric // 1. 32- and 64-bit values and HVX vectors are passed directly, 8290b57cec5SDimitry Andric // 2. Large structs are passed via an address, and the address is 8300b57cec5SDimitry Andric // passed in a register. 8310b57cec5SDimitry Andric if (VA.isRegLoc() && ByVal && Flags.getByValSize() <= 8) 8320b57cec5SDimitry Andric llvm_unreachable("ByValSize must be bigger than 8 bytes"); 8330b57cec5SDimitry Andric 8340b57cec5SDimitry Andric bool InReg = VA.isRegLoc() && 8350b57cec5SDimitry Andric (!ByVal || (ByVal && Flags.getByValSize() > 8)); 8360b57cec5SDimitry Andric 8370b57cec5SDimitry Andric if (InReg) { 8380b57cec5SDimitry Andric MVT RegVT = VA.getLocVT(); 8390b57cec5SDimitry Andric if (VA.getLocInfo() == CCValAssign::BCvt) 8400b57cec5SDimitry Andric RegVT = VA.getValVT(); 8410b57cec5SDimitry Andric 8420b57cec5SDimitry Andric const TargetRegisterClass *RC = getRegClassFor(RegVT); 8438bcb0991SDimitry Andric Register VReg = MRI.createVirtualRegister(RC); 8440b57cec5SDimitry Andric SDValue Copy = DAG.getCopyFromReg(Chain, dl, VReg, RegVT); 8450b57cec5SDimitry Andric 8460b57cec5SDimitry Andric // Treat values of type MVT::i1 specially: they are passed in 8470b57cec5SDimitry Andric // registers of type i32, but they need to remain as values of 8480b57cec5SDimitry Andric // type i1 for consistency of the argument lowering. 8490b57cec5SDimitry Andric if (VA.getValVT() == MVT::i1) { 8500b57cec5SDimitry Andric assert(RegVT.getSizeInBits() <= 32); 8510b57cec5SDimitry Andric SDValue T = DAG.getNode(ISD::AND, dl, RegVT, 8520b57cec5SDimitry Andric Copy, DAG.getConstant(1, dl, RegVT)); 8530b57cec5SDimitry Andric Copy = DAG.getSetCC(dl, MVT::i1, T, DAG.getConstant(0, dl, RegVT), 8540b57cec5SDimitry Andric ISD::SETNE); 8550b57cec5SDimitry Andric } else { 8560b57cec5SDimitry Andric #ifndef NDEBUG 8570b57cec5SDimitry Andric unsigned RegSize = RegVT.getSizeInBits(); 8580b57cec5SDimitry Andric assert(RegSize == 32 || RegSize == 64 || 8590b57cec5SDimitry Andric Subtarget.isHVXVectorType(RegVT)); 8600b57cec5SDimitry Andric #endif 8610b57cec5SDimitry Andric } 8620b57cec5SDimitry Andric InVals.push_back(Copy); 8630b57cec5SDimitry Andric MRI.addLiveIn(VA.getLocReg(), VReg); 8645ffd83dbSDimitry Andric HFL.FirstVarArgSavedReg = NextSingleReg(*RC, VA.getLocReg()); 8650b57cec5SDimitry Andric } else { 8660b57cec5SDimitry Andric assert(VA.isMemLoc() && "Argument should be passed in memory"); 8670b57cec5SDimitry Andric 8680b57cec5SDimitry Andric // If it's a byval parameter, then we need to compute the 8690b57cec5SDimitry Andric // "real" size, not the size of the pointer. 8700b57cec5SDimitry Andric unsigned ObjSize = Flags.isByVal() 8710b57cec5SDimitry Andric ? Flags.getByValSize() 8720b57cec5SDimitry Andric : VA.getLocVT().getStoreSizeInBits() / 8; 8730b57cec5SDimitry Andric 8740b57cec5SDimitry Andric // Create the frame index object for this incoming parameter. 8750b57cec5SDimitry Andric int Offset = HEXAGON_LRFP_SIZE + VA.getLocMemOffset(); 8760b57cec5SDimitry Andric int FI = MFI.CreateFixedObject(ObjSize, Offset, true); 8770b57cec5SDimitry Andric SDValue FIN = DAG.getFrameIndex(FI, MVT::i32); 8780b57cec5SDimitry Andric 8790b57cec5SDimitry Andric if (Flags.isByVal()) { 8800b57cec5SDimitry Andric // If it's a pass-by-value aggregate, then do not dereference the stack 8810b57cec5SDimitry Andric // location. Instead, we should generate a reference to the stack 8820b57cec5SDimitry Andric // location. 8830b57cec5SDimitry Andric InVals.push_back(FIN); 8840b57cec5SDimitry Andric } else { 8850b57cec5SDimitry Andric SDValue L = DAG.getLoad(VA.getValVT(), dl, Chain, FIN, 8860b57cec5SDimitry Andric MachinePointerInfo::getFixedStack(MF, FI, 0)); 8870b57cec5SDimitry Andric InVals.push_back(L); 8880b57cec5SDimitry Andric } 8890b57cec5SDimitry Andric } 8900b57cec5SDimitry Andric } 8910b57cec5SDimitry Andric 8925ffd83dbSDimitry Andric if (IsVarArg && Subtarget.isEnvironmentMusl()) { 8935ffd83dbSDimitry Andric for (int i = HFL.FirstVarArgSavedReg; i < 6; i++) 8945ffd83dbSDimitry Andric MRI.addLiveIn(Hexagon::R0+i); 8955ffd83dbSDimitry Andric } 8960b57cec5SDimitry Andric 8975ffd83dbSDimitry Andric if (IsVarArg && Subtarget.isEnvironmentMusl()) { 8985ffd83dbSDimitry Andric HMFI.setFirstNamedArgFrameIndex(HMFI.getFirstNamedArgFrameIndex() - 1); 8995ffd83dbSDimitry Andric HMFI.setLastNamedArgFrameIndex(-int(MFI.getNumFixedObjects())); 9005ffd83dbSDimitry Andric 9015ffd83dbSDimitry Andric // Create Frame index for the start of register saved area. 9025ffd83dbSDimitry Andric int NumVarArgRegs = 6 - HFL.FirstVarArgSavedReg; 9035ffd83dbSDimitry Andric bool RequiresPadding = (NumVarArgRegs & 1); 9045ffd83dbSDimitry Andric int RegSaveAreaSizePlusPadding = RequiresPadding 9055ffd83dbSDimitry Andric ? (NumVarArgRegs + 1) * 4 9065ffd83dbSDimitry Andric : NumVarArgRegs * 4; 9075ffd83dbSDimitry Andric 9085ffd83dbSDimitry Andric if (RegSaveAreaSizePlusPadding > 0) { 9095ffd83dbSDimitry Andric // The offset to saved register area should be 8 byte aligned. 9105ffd83dbSDimitry Andric int RegAreaStart = HEXAGON_LRFP_SIZE + CCInfo.getNextStackOffset(); 9115ffd83dbSDimitry Andric if (!(RegAreaStart % 8)) 9125ffd83dbSDimitry Andric RegAreaStart = (RegAreaStart + 7) & -8; 9135ffd83dbSDimitry Andric 9145ffd83dbSDimitry Andric int RegSaveAreaFrameIndex = 9155ffd83dbSDimitry Andric MFI.CreateFixedObject(RegSaveAreaSizePlusPadding, RegAreaStart, true); 9165ffd83dbSDimitry Andric HMFI.setRegSavedAreaStartFrameIndex(RegSaveAreaFrameIndex); 9175ffd83dbSDimitry Andric 9185ffd83dbSDimitry Andric // This will point to the next argument passed via stack. 9195ffd83dbSDimitry Andric int Offset = RegAreaStart + RegSaveAreaSizePlusPadding; 9205ffd83dbSDimitry Andric int FI = MFI.CreateFixedObject(Hexagon_PointerSize, Offset, true); 9215ffd83dbSDimitry Andric HMFI.setVarArgsFrameIndex(FI); 9225ffd83dbSDimitry Andric } else { 9235ffd83dbSDimitry Andric // This will point to the next argument passed via stack, when 9245ffd83dbSDimitry Andric // there is no saved register area. 9255ffd83dbSDimitry Andric int Offset = HEXAGON_LRFP_SIZE + CCInfo.getNextStackOffset(); 9265ffd83dbSDimitry Andric int FI = MFI.CreateFixedObject(Hexagon_PointerSize, Offset, true); 9275ffd83dbSDimitry Andric HMFI.setRegSavedAreaStartFrameIndex(FI); 9285ffd83dbSDimitry Andric HMFI.setVarArgsFrameIndex(FI); 9295ffd83dbSDimitry Andric } 9305ffd83dbSDimitry Andric } 9315ffd83dbSDimitry Andric 9325ffd83dbSDimitry Andric 9335ffd83dbSDimitry Andric if (IsVarArg && !Subtarget.isEnvironmentMusl()) { 9340b57cec5SDimitry Andric // This will point to the next argument passed via stack. 9350b57cec5SDimitry Andric int Offset = HEXAGON_LRFP_SIZE + CCInfo.getNextStackOffset(); 9360b57cec5SDimitry Andric int FI = MFI.CreateFixedObject(Hexagon_PointerSize, Offset, true); 9370b57cec5SDimitry Andric HMFI.setVarArgsFrameIndex(FI); 9380b57cec5SDimitry Andric } 9390b57cec5SDimitry Andric 9400b57cec5SDimitry Andric return Chain; 9410b57cec5SDimitry Andric } 9420b57cec5SDimitry Andric 9430b57cec5SDimitry Andric SDValue 9440b57cec5SDimitry Andric HexagonTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const { 9450b57cec5SDimitry Andric // VASTART stores the address of the VarArgsFrameIndex slot into the 9460b57cec5SDimitry Andric // memory location argument. 9470b57cec5SDimitry Andric MachineFunction &MF = DAG.getMachineFunction(); 9480b57cec5SDimitry Andric HexagonMachineFunctionInfo *QFI = MF.getInfo<HexagonMachineFunctionInfo>(); 9490b57cec5SDimitry Andric SDValue Addr = DAG.getFrameIndex(QFI->getVarArgsFrameIndex(), MVT::i32); 9500b57cec5SDimitry Andric const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); 9515ffd83dbSDimitry Andric 9525ffd83dbSDimitry Andric if (!Subtarget.isEnvironmentMusl()) { 9530b57cec5SDimitry Andric return DAG.getStore(Op.getOperand(0), SDLoc(Op), Addr, Op.getOperand(1), 9540b57cec5SDimitry Andric MachinePointerInfo(SV)); 9550b57cec5SDimitry Andric } 9565ffd83dbSDimitry Andric auto &FuncInfo = *MF.getInfo<HexagonMachineFunctionInfo>(); 9575ffd83dbSDimitry Andric auto &HFL = *Subtarget.getFrameLowering(); 9585ffd83dbSDimitry Andric SDLoc DL(Op); 9595ffd83dbSDimitry Andric SmallVector<SDValue, 8> MemOps; 9605ffd83dbSDimitry Andric 9615ffd83dbSDimitry Andric // Get frame index of va_list. 9625ffd83dbSDimitry Andric SDValue FIN = Op.getOperand(1); 9635ffd83dbSDimitry Andric 9645ffd83dbSDimitry Andric // If first Vararg register is odd, add 4 bytes to start of 9655ffd83dbSDimitry Andric // saved register area to point to the first register location. 9665ffd83dbSDimitry Andric // This is because the saved register area has to be 8 byte aligned. 9675ffd83dbSDimitry Andric // Incase of an odd start register, there will be 4 bytes of padding in 9685ffd83dbSDimitry Andric // the beginning of saved register area. If all registers area used up, 9695ffd83dbSDimitry Andric // the following condition will handle it correctly. 9705ffd83dbSDimitry Andric SDValue SavedRegAreaStartFrameIndex = 9715ffd83dbSDimitry Andric DAG.getFrameIndex(FuncInfo.getRegSavedAreaStartFrameIndex(), MVT::i32); 9725ffd83dbSDimitry Andric 9735ffd83dbSDimitry Andric auto PtrVT = getPointerTy(DAG.getDataLayout()); 9745ffd83dbSDimitry Andric 9755ffd83dbSDimitry Andric if (HFL.FirstVarArgSavedReg & 1) 9765ffd83dbSDimitry Andric SavedRegAreaStartFrameIndex = 9775ffd83dbSDimitry Andric DAG.getNode(ISD::ADD, DL, PtrVT, 9785ffd83dbSDimitry Andric DAG.getFrameIndex(FuncInfo.getRegSavedAreaStartFrameIndex(), 9795ffd83dbSDimitry Andric MVT::i32), 9805ffd83dbSDimitry Andric DAG.getIntPtrConstant(4, DL)); 9815ffd83dbSDimitry Andric 9825ffd83dbSDimitry Andric // Store the saved register area start pointer. 9835ffd83dbSDimitry Andric SDValue Store = 9845ffd83dbSDimitry Andric DAG.getStore(Op.getOperand(0), DL, 9855ffd83dbSDimitry Andric SavedRegAreaStartFrameIndex, 9865ffd83dbSDimitry Andric FIN, MachinePointerInfo(SV)); 9875ffd83dbSDimitry Andric MemOps.push_back(Store); 9885ffd83dbSDimitry Andric 9895ffd83dbSDimitry Andric // Store saved register area end pointer. 9905ffd83dbSDimitry Andric FIN = DAG.getNode(ISD::ADD, DL, PtrVT, 9915ffd83dbSDimitry Andric FIN, DAG.getIntPtrConstant(4, DL)); 9925ffd83dbSDimitry Andric Store = DAG.getStore(Op.getOperand(0), DL, 9935ffd83dbSDimitry Andric DAG.getFrameIndex(FuncInfo.getVarArgsFrameIndex(), 9945ffd83dbSDimitry Andric PtrVT), 9955ffd83dbSDimitry Andric FIN, MachinePointerInfo(SV, 4)); 9965ffd83dbSDimitry Andric MemOps.push_back(Store); 9975ffd83dbSDimitry Andric 9985ffd83dbSDimitry Andric // Store overflow area pointer. 9995ffd83dbSDimitry Andric FIN = DAG.getNode(ISD::ADD, DL, PtrVT, 10005ffd83dbSDimitry Andric FIN, DAG.getIntPtrConstant(4, DL)); 10015ffd83dbSDimitry Andric Store = DAG.getStore(Op.getOperand(0), DL, 10025ffd83dbSDimitry Andric DAG.getFrameIndex(FuncInfo.getVarArgsFrameIndex(), 10035ffd83dbSDimitry Andric PtrVT), 10045ffd83dbSDimitry Andric FIN, MachinePointerInfo(SV, 8)); 10055ffd83dbSDimitry Andric MemOps.push_back(Store); 10065ffd83dbSDimitry Andric 10075ffd83dbSDimitry Andric return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, MemOps); 10085ffd83dbSDimitry Andric } 10095ffd83dbSDimitry Andric 10105ffd83dbSDimitry Andric SDValue 10115ffd83dbSDimitry Andric HexagonTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const { 10125ffd83dbSDimitry Andric // Assert that the linux ABI is enabled for the current compilation. 10135ffd83dbSDimitry Andric assert(Subtarget.isEnvironmentMusl() && "Linux ABI should be enabled"); 10145ffd83dbSDimitry Andric SDValue Chain = Op.getOperand(0); 10155ffd83dbSDimitry Andric SDValue DestPtr = Op.getOperand(1); 10165ffd83dbSDimitry Andric SDValue SrcPtr = Op.getOperand(2); 10175ffd83dbSDimitry Andric const Value *DestSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue(); 10185ffd83dbSDimitry Andric const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue(); 10195ffd83dbSDimitry Andric SDLoc DL(Op); 10205ffd83dbSDimitry Andric // Size of the va_list is 12 bytes as it has 3 pointers. Therefore, 10215ffd83dbSDimitry Andric // we need to memcopy 12 bytes from va_list to another similar list. 10225ffd83dbSDimitry Andric return DAG.getMemcpy(Chain, DL, DestPtr, SrcPtr, 10235ffd83dbSDimitry Andric DAG.getIntPtrConstant(12, DL), Align(4), 10245ffd83dbSDimitry Andric /*isVolatile*/ false, false, false, 10255ffd83dbSDimitry Andric MachinePointerInfo(DestSV), MachinePointerInfo(SrcSV)); 10265ffd83dbSDimitry Andric } 10270b57cec5SDimitry Andric 10280b57cec5SDimitry Andric SDValue HexagonTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const { 10290b57cec5SDimitry Andric const SDLoc &dl(Op); 10300b57cec5SDimitry Andric SDValue LHS = Op.getOperand(0); 10310b57cec5SDimitry Andric SDValue RHS = Op.getOperand(1); 10320b57cec5SDimitry Andric ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get(); 10330b57cec5SDimitry Andric MVT ResTy = ty(Op); 10340b57cec5SDimitry Andric MVT OpTy = ty(LHS); 10350b57cec5SDimitry Andric 10360b57cec5SDimitry Andric if (OpTy == MVT::v2i16 || OpTy == MVT::v4i8) { 10370b57cec5SDimitry Andric MVT ElemTy = OpTy.getVectorElementType(); 10380b57cec5SDimitry Andric assert(ElemTy.isScalarInteger()); 10390b57cec5SDimitry Andric MVT WideTy = MVT::getVectorVT(MVT::getIntegerVT(2*ElemTy.getSizeInBits()), 10400b57cec5SDimitry Andric OpTy.getVectorNumElements()); 10410b57cec5SDimitry Andric return DAG.getSetCC(dl, ResTy, 10420b57cec5SDimitry Andric DAG.getSExtOrTrunc(LHS, SDLoc(LHS), WideTy), 10430b57cec5SDimitry Andric DAG.getSExtOrTrunc(RHS, SDLoc(RHS), WideTy), CC); 10440b57cec5SDimitry Andric } 10450b57cec5SDimitry Andric 10460b57cec5SDimitry Andric // Treat all other vector types as legal. 10470b57cec5SDimitry Andric if (ResTy.isVector()) 10480b57cec5SDimitry Andric return Op; 10490b57cec5SDimitry Andric 10500b57cec5SDimitry Andric // Comparisons of short integers should use sign-extend, not zero-extend, 10510b57cec5SDimitry Andric // since we can represent small negative values in the compare instructions. 10520b57cec5SDimitry Andric // The LLVM default is to use zero-extend arbitrarily in these cases. 10530b57cec5SDimitry Andric auto isSExtFree = [this](SDValue N) { 10540b57cec5SDimitry Andric switch (N.getOpcode()) { 10550b57cec5SDimitry Andric case ISD::TRUNCATE: { 10560b57cec5SDimitry Andric // A sign-extend of a truncate of a sign-extend is free. 10570b57cec5SDimitry Andric SDValue Op = N.getOperand(0); 10580b57cec5SDimitry Andric if (Op.getOpcode() != ISD::AssertSext) 10590b57cec5SDimitry Andric return false; 10600b57cec5SDimitry Andric EVT OrigTy = cast<VTSDNode>(Op.getOperand(1))->getVT(); 10610b57cec5SDimitry Andric unsigned ThisBW = ty(N).getSizeInBits(); 10620b57cec5SDimitry Andric unsigned OrigBW = OrigTy.getSizeInBits(); 10630b57cec5SDimitry Andric // The type that was sign-extended to get the AssertSext must be 10640b57cec5SDimitry Andric // narrower than the type of N (so that N has still the same value 10650b57cec5SDimitry Andric // as the original). 10660b57cec5SDimitry Andric return ThisBW >= OrigBW; 10670b57cec5SDimitry Andric } 10680b57cec5SDimitry Andric case ISD::LOAD: 10690b57cec5SDimitry Andric // We have sign-extended loads. 10700b57cec5SDimitry Andric return true; 10710b57cec5SDimitry Andric } 10720b57cec5SDimitry Andric return false; 10730b57cec5SDimitry Andric }; 10740b57cec5SDimitry Andric 10750b57cec5SDimitry Andric if (OpTy == MVT::i8 || OpTy == MVT::i16) { 10760b57cec5SDimitry Andric ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS); 10770b57cec5SDimitry Andric bool IsNegative = C && C->getAPIntValue().isNegative(); 10780b57cec5SDimitry Andric if (IsNegative || isSExtFree(LHS) || isSExtFree(RHS)) 10790b57cec5SDimitry Andric return DAG.getSetCC(dl, ResTy, 10800b57cec5SDimitry Andric DAG.getSExtOrTrunc(LHS, SDLoc(LHS), MVT::i32), 10810b57cec5SDimitry Andric DAG.getSExtOrTrunc(RHS, SDLoc(RHS), MVT::i32), CC); 10820b57cec5SDimitry Andric } 10830b57cec5SDimitry Andric 10840b57cec5SDimitry Andric return SDValue(); 10850b57cec5SDimitry Andric } 10860b57cec5SDimitry Andric 10870b57cec5SDimitry Andric SDValue 10880b57cec5SDimitry Andric HexagonTargetLowering::LowerVSELECT(SDValue Op, SelectionDAG &DAG) const { 10890b57cec5SDimitry Andric SDValue PredOp = Op.getOperand(0); 10900b57cec5SDimitry Andric SDValue Op1 = Op.getOperand(1), Op2 = Op.getOperand(2); 10918bcb0991SDimitry Andric MVT OpTy = ty(Op1); 10928bcb0991SDimitry Andric const SDLoc &dl(Op); 10930b57cec5SDimitry Andric 10948bcb0991SDimitry Andric if (OpTy == MVT::v2i16 || OpTy == MVT::v4i8) { 10958bcb0991SDimitry Andric MVT ElemTy = OpTy.getVectorElementType(); 10968bcb0991SDimitry Andric assert(ElemTy.isScalarInteger()); 10978bcb0991SDimitry Andric MVT WideTy = MVT::getVectorVT(MVT::getIntegerVT(2*ElemTy.getSizeInBits()), 10988bcb0991SDimitry Andric OpTy.getVectorNumElements()); 10998bcb0991SDimitry Andric // Generate (trunc (select (_, sext, sext))). 11008bcb0991SDimitry Andric return DAG.getSExtOrTrunc( 11018bcb0991SDimitry Andric DAG.getSelect(dl, WideTy, PredOp, 11028bcb0991SDimitry Andric DAG.getSExtOrTrunc(Op1, dl, WideTy), 11038bcb0991SDimitry Andric DAG.getSExtOrTrunc(Op2, dl, WideTy)), 11048bcb0991SDimitry Andric dl, OpTy); 11050b57cec5SDimitry Andric } 11060b57cec5SDimitry Andric 11070b57cec5SDimitry Andric return SDValue(); 11080b57cec5SDimitry Andric } 11090b57cec5SDimitry Andric 11100b57cec5SDimitry Andric SDValue 11110b57cec5SDimitry Andric HexagonTargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const { 11120b57cec5SDimitry Andric EVT ValTy = Op.getValueType(); 11130b57cec5SDimitry Andric ConstantPoolSDNode *CPN = cast<ConstantPoolSDNode>(Op); 11140b57cec5SDimitry Andric Constant *CVal = nullptr; 11150b57cec5SDimitry Andric bool isVTi1Type = false; 11165ffd83dbSDimitry Andric if (auto *CV = dyn_cast<ConstantVector>(CPN->getConstVal())) { 11175ffd83dbSDimitry Andric if (cast<VectorType>(CV->getType())->getElementType()->isIntegerTy(1)) { 11185ffd83dbSDimitry Andric IRBuilder<> IRB(CV->getContext()); 11195ffd83dbSDimitry Andric SmallVector<Constant*, 128> NewConst; 11205ffd83dbSDimitry Andric unsigned VecLen = CV->getNumOperands(); 11215ffd83dbSDimitry Andric assert(isPowerOf2_32(VecLen) && 11225ffd83dbSDimitry Andric "conversion only supported for pow2 VectorSize"); 11235ffd83dbSDimitry Andric for (unsigned i = 0; i < VecLen; ++i) 11245ffd83dbSDimitry Andric NewConst.push_back(IRB.getInt8(CV->getOperand(i)->isZeroValue())); 11255ffd83dbSDimitry Andric 11265ffd83dbSDimitry Andric CVal = ConstantVector::get(NewConst); 11275ffd83dbSDimitry Andric isVTi1Type = true; 11280b57cec5SDimitry Andric } 11290b57cec5SDimitry Andric } 11305ffd83dbSDimitry Andric Align Alignment = CPN->getAlign(); 11310b57cec5SDimitry Andric bool IsPositionIndependent = isPositionIndependent(); 11320b57cec5SDimitry Andric unsigned char TF = IsPositionIndependent ? HexagonII::MO_PCREL : 0; 11330b57cec5SDimitry Andric 11340b57cec5SDimitry Andric unsigned Offset = 0; 11350b57cec5SDimitry Andric SDValue T; 11360b57cec5SDimitry Andric if (CPN->isMachineConstantPoolEntry()) 11375ffd83dbSDimitry Andric T = DAG.getTargetConstantPool(CPN->getMachineCPVal(), ValTy, Alignment, 11385ffd83dbSDimitry Andric Offset, TF); 11390b57cec5SDimitry Andric else if (isVTi1Type) 11405ffd83dbSDimitry Andric T = DAG.getTargetConstantPool(CVal, ValTy, Alignment, Offset, TF); 11410b57cec5SDimitry Andric else 11425ffd83dbSDimitry Andric T = DAG.getTargetConstantPool(CPN->getConstVal(), ValTy, Alignment, Offset, 11435ffd83dbSDimitry Andric TF); 11440b57cec5SDimitry Andric 11450b57cec5SDimitry Andric assert(cast<ConstantPoolSDNode>(T)->getTargetFlags() == TF && 11460b57cec5SDimitry Andric "Inconsistent target flag encountered"); 11470b57cec5SDimitry Andric 11480b57cec5SDimitry Andric if (IsPositionIndependent) 11490b57cec5SDimitry Andric return DAG.getNode(HexagonISD::AT_PCREL, SDLoc(Op), ValTy, T); 11500b57cec5SDimitry Andric return DAG.getNode(HexagonISD::CP, SDLoc(Op), ValTy, T); 11510b57cec5SDimitry Andric } 11520b57cec5SDimitry Andric 11530b57cec5SDimitry Andric SDValue 11540b57cec5SDimitry Andric HexagonTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const { 11550b57cec5SDimitry Andric EVT VT = Op.getValueType(); 11560b57cec5SDimitry Andric int Idx = cast<JumpTableSDNode>(Op)->getIndex(); 11570b57cec5SDimitry Andric if (isPositionIndependent()) { 11580b57cec5SDimitry Andric SDValue T = DAG.getTargetJumpTable(Idx, VT, HexagonII::MO_PCREL); 11590b57cec5SDimitry Andric return DAG.getNode(HexagonISD::AT_PCREL, SDLoc(Op), VT, T); 11600b57cec5SDimitry Andric } 11610b57cec5SDimitry Andric 11620b57cec5SDimitry Andric SDValue T = DAG.getTargetJumpTable(Idx, VT); 11630b57cec5SDimitry Andric return DAG.getNode(HexagonISD::JT, SDLoc(Op), VT, T); 11640b57cec5SDimitry Andric } 11650b57cec5SDimitry Andric 11660b57cec5SDimitry Andric SDValue 11670b57cec5SDimitry Andric HexagonTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const { 11680b57cec5SDimitry Andric const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo(); 11690b57cec5SDimitry Andric MachineFunction &MF = DAG.getMachineFunction(); 11700b57cec5SDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 11710b57cec5SDimitry Andric MFI.setReturnAddressIsTaken(true); 11720b57cec5SDimitry Andric 11730b57cec5SDimitry Andric if (verifyReturnAddressArgumentIsConstant(Op, DAG)) 11740b57cec5SDimitry Andric return SDValue(); 11750b57cec5SDimitry Andric 11760b57cec5SDimitry Andric EVT VT = Op.getValueType(); 11770b57cec5SDimitry Andric SDLoc dl(Op); 11780b57cec5SDimitry Andric unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); 11790b57cec5SDimitry Andric if (Depth) { 11800b57cec5SDimitry Andric SDValue FrameAddr = LowerFRAMEADDR(Op, DAG); 11810b57cec5SDimitry Andric SDValue Offset = DAG.getConstant(4, dl, MVT::i32); 11820b57cec5SDimitry Andric return DAG.getLoad(VT, dl, DAG.getEntryNode(), 11830b57cec5SDimitry Andric DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset), 11840b57cec5SDimitry Andric MachinePointerInfo()); 11850b57cec5SDimitry Andric } 11860b57cec5SDimitry Andric 11870b57cec5SDimitry Andric // Return LR, which contains the return address. Mark it an implicit live-in. 118804eeddc0SDimitry Andric Register Reg = MF.addLiveIn(HRI.getRARegister(), getRegClassFor(MVT::i32)); 11890b57cec5SDimitry Andric return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, VT); 11900b57cec5SDimitry Andric } 11910b57cec5SDimitry Andric 11920b57cec5SDimitry Andric SDValue 11930b57cec5SDimitry Andric HexagonTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const { 11940b57cec5SDimitry Andric const HexagonRegisterInfo &HRI = *Subtarget.getRegisterInfo(); 11950b57cec5SDimitry Andric MachineFrameInfo &MFI = DAG.getMachineFunction().getFrameInfo(); 11960b57cec5SDimitry Andric MFI.setFrameAddressIsTaken(true); 11970b57cec5SDimitry Andric 11980b57cec5SDimitry Andric EVT VT = Op.getValueType(); 11990b57cec5SDimitry Andric SDLoc dl(Op); 12000b57cec5SDimitry Andric unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); 12010b57cec5SDimitry Andric SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, 12020b57cec5SDimitry Andric HRI.getFrameRegister(), VT); 12030b57cec5SDimitry Andric while (Depth--) 12040b57cec5SDimitry Andric FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, 12050b57cec5SDimitry Andric MachinePointerInfo()); 12060b57cec5SDimitry Andric return FrameAddr; 12070b57cec5SDimitry Andric } 12080b57cec5SDimitry Andric 12090b57cec5SDimitry Andric SDValue 12100b57cec5SDimitry Andric HexagonTargetLowering::LowerATOMIC_FENCE(SDValue Op, SelectionDAG& DAG) const { 12110b57cec5SDimitry Andric SDLoc dl(Op); 12120b57cec5SDimitry Andric return DAG.getNode(HexagonISD::BARRIER, dl, MVT::Other, Op.getOperand(0)); 12130b57cec5SDimitry Andric } 12140b57cec5SDimitry Andric 12150b57cec5SDimitry Andric SDValue 12160b57cec5SDimitry Andric HexagonTargetLowering::LowerGLOBALADDRESS(SDValue Op, SelectionDAG &DAG) const { 12170b57cec5SDimitry Andric SDLoc dl(Op); 12180b57cec5SDimitry Andric auto *GAN = cast<GlobalAddressSDNode>(Op); 12190b57cec5SDimitry Andric auto PtrVT = getPointerTy(DAG.getDataLayout()); 12200b57cec5SDimitry Andric auto *GV = GAN->getGlobal(); 12210b57cec5SDimitry Andric int64_t Offset = GAN->getOffset(); 12220b57cec5SDimitry Andric 12230b57cec5SDimitry Andric auto &HLOF = *HTM.getObjFileLowering(); 12240b57cec5SDimitry Andric Reloc::Model RM = HTM.getRelocationModel(); 12250b57cec5SDimitry Andric 12260b57cec5SDimitry Andric if (RM == Reloc::Static) { 12270b57cec5SDimitry Andric SDValue GA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, Offset); 1228349cc55cSDimitry Andric const GlobalObject *GO = GV->getAliaseeObject(); 12290b57cec5SDimitry Andric if (GO && Subtarget.useSmallData() && HLOF.isGlobalInSmallSection(GO, HTM)) 12300b57cec5SDimitry Andric return DAG.getNode(HexagonISD::CONST32_GP, dl, PtrVT, GA); 12310b57cec5SDimitry Andric return DAG.getNode(HexagonISD::CONST32, dl, PtrVT, GA); 12320b57cec5SDimitry Andric } 12330b57cec5SDimitry Andric 12340b57cec5SDimitry Andric bool UsePCRel = getTargetMachine().shouldAssumeDSOLocal(*GV->getParent(), GV); 12350b57cec5SDimitry Andric if (UsePCRel) { 12360b57cec5SDimitry Andric SDValue GA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, Offset, 12370b57cec5SDimitry Andric HexagonII::MO_PCREL); 12380b57cec5SDimitry Andric return DAG.getNode(HexagonISD::AT_PCREL, dl, PtrVT, GA); 12390b57cec5SDimitry Andric } 12400b57cec5SDimitry Andric 12410b57cec5SDimitry Andric // Use GOT index. 12420b57cec5SDimitry Andric SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT); 12430b57cec5SDimitry Andric SDValue GA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, HexagonII::MO_GOT); 12440b57cec5SDimitry Andric SDValue Off = DAG.getConstant(Offset, dl, MVT::i32); 12450b57cec5SDimitry Andric return DAG.getNode(HexagonISD::AT_GOT, dl, PtrVT, GOT, GA, Off); 12460b57cec5SDimitry Andric } 12470b57cec5SDimitry Andric 12480b57cec5SDimitry Andric // Specifies that for loads and stores VT can be promoted to PromotedLdStVT. 12490b57cec5SDimitry Andric SDValue 12500b57cec5SDimitry Andric HexagonTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const { 12510b57cec5SDimitry Andric const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress(); 12520b57cec5SDimitry Andric SDLoc dl(Op); 12530b57cec5SDimitry Andric EVT PtrVT = getPointerTy(DAG.getDataLayout()); 12540b57cec5SDimitry Andric 12550b57cec5SDimitry Andric Reloc::Model RM = HTM.getRelocationModel(); 12560b57cec5SDimitry Andric if (RM == Reloc::Static) { 12570b57cec5SDimitry Andric SDValue A = DAG.getTargetBlockAddress(BA, PtrVT); 12580b57cec5SDimitry Andric return DAG.getNode(HexagonISD::CONST32_GP, dl, PtrVT, A); 12590b57cec5SDimitry Andric } 12600b57cec5SDimitry Andric 12610b57cec5SDimitry Andric SDValue A = DAG.getTargetBlockAddress(BA, PtrVT, 0, HexagonII::MO_PCREL); 12620b57cec5SDimitry Andric return DAG.getNode(HexagonISD::AT_PCREL, dl, PtrVT, A); 12630b57cec5SDimitry Andric } 12640b57cec5SDimitry Andric 12650b57cec5SDimitry Andric SDValue 12660b57cec5SDimitry Andric HexagonTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op, SelectionDAG &DAG) 12670b57cec5SDimitry Andric const { 12680b57cec5SDimitry Andric EVT PtrVT = getPointerTy(DAG.getDataLayout()); 12690b57cec5SDimitry Andric SDValue GOTSym = DAG.getTargetExternalSymbol(HEXAGON_GOT_SYM_NAME, PtrVT, 12700b57cec5SDimitry Andric HexagonII::MO_PCREL); 12710b57cec5SDimitry Andric return DAG.getNode(HexagonISD::AT_PCREL, SDLoc(Op), PtrVT, GOTSym); 12720b57cec5SDimitry Andric } 12730b57cec5SDimitry Andric 12740b57cec5SDimitry Andric SDValue 12750b57cec5SDimitry Andric HexagonTargetLowering::GetDynamicTLSAddr(SelectionDAG &DAG, SDValue Chain, 12760b57cec5SDimitry Andric GlobalAddressSDNode *GA, SDValue Glue, EVT PtrVT, unsigned ReturnReg, 12770b57cec5SDimitry Andric unsigned char OperandFlags) const { 12780b57cec5SDimitry Andric MachineFunction &MF = DAG.getMachineFunction(); 12790b57cec5SDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 12800b57cec5SDimitry Andric SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); 12810b57cec5SDimitry Andric SDLoc dl(GA); 12820b57cec5SDimitry Andric SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl, 12830b57cec5SDimitry Andric GA->getValueType(0), 12840b57cec5SDimitry Andric GA->getOffset(), 12850b57cec5SDimitry Andric OperandFlags); 12860b57cec5SDimitry Andric // Create Operands for the call.The Operands should have the following: 12870b57cec5SDimitry Andric // 1. Chain SDValue 12880b57cec5SDimitry Andric // 2. Callee which in this case is the Global address value. 12890b57cec5SDimitry Andric // 3. Registers live into the call.In this case its R0, as we 12900b57cec5SDimitry Andric // have just one argument to be passed. 12910b57cec5SDimitry Andric // 4. Glue. 12920b57cec5SDimitry Andric // Note: The order is important. 12930b57cec5SDimitry Andric 12940b57cec5SDimitry Andric const auto &HRI = *Subtarget.getRegisterInfo(); 12950b57cec5SDimitry Andric const uint32_t *Mask = HRI.getCallPreservedMask(MF, CallingConv::C); 12960b57cec5SDimitry Andric assert(Mask && "Missing call preserved mask for calling convention"); 12970b57cec5SDimitry Andric SDValue Ops[] = { Chain, TGA, DAG.getRegister(Hexagon::R0, PtrVT), 12980b57cec5SDimitry Andric DAG.getRegisterMask(Mask), Glue }; 12990b57cec5SDimitry Andric Chain = DAG.getNode(HexagonISD::CALL, dl, NodeTys, Ops); 13000b57cec5SDimitry Andric 13010b57cec5SDimitry Andric // Inform MFI that function has calls. 13020b57cec5SDimitry Andric MFI.setAdjustsStack(true); 13030b57cec5SDimitry Andric 13040b57cec5SDimitry Andric Glue = Chain.getValue(1); 13050b57cec5SDimitry Andric return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Glue); 13060b57cec5SDimitry Andric } 13070b57cec5SDimitry Andric 13080b57cec5SDimitry Andric // 13090b57cec5SDimitry Andric // Lower using the intial executable model for TLS addresses 13100b57cec5SDimitry Andric // 13110b57cec5SDimitry Andric SDValue 13120b57cec5SDimitry Andric HexagonTargetLowering::LowerToTLSInitialExecModel(GlobalAddressSDNode *GA, 13130b57cec5SDimitry Andric SelectionDAG &DAG) const { 13140b57cec5SDimitry Andric SDLoc dl(GA); 13150b57cec5SDimitry Andric int64_t Offset = GA->getOffset(); 13160b57cec5SDimitry Andric auto PtrVT = getPointerTy(DAG.getDataLayout()); 13170b57cec5SDimitry Andric 13180b57cec5SDimitry Andric // Get the thread pointer. 13190b57cec5SDimitry Andric SDValue TP = DAG.getCopyFromReg(DAG.getEntryNode(), dl, Hexagon::UGP, PtrVT); 13200b57cec5SDimitry Andric 13210b57cec5SDimitry Andric bool IsPositionIndependent = isPositionIndependent(); 13220b57cec5SDimitry Andric unsigned char TF = 13230b57cec5SDimitry Andric IsPositionIndependent ? HexagonII::MO_IEGOT : HexagonII::MO_IE; 13240b57cec5SDimitry Andric 13250b57cec5SDimitry Andric // First generate the TLS symbol address 13260b57cec5SDimitry Andric SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl, PtrVT, 13270b57cec5SDimitry Andric Offset, TF); 13280b57cec5SDimitry Andric 13290b57cec5SDimitry Andric SDValue Sym = DAG.getNode(HexagonISD::CONST32, dl, PtrVT, TGA); 13300b57cec5SDimitry Andric 13310b57cec5SDimitry Andric if (IsPositionIndependent) { 13320b57cec5SDimitry Andric // Generate the GOT pointer in case of position independent code 13330b57cec5SDimitry Andric SDValue GOT = LowerGLOBAL_OFFSET_TABLE(Sym, DAG); 13340b57cec5SDimitry Andric 13350b57cec5SDimitry Andric // Add the TLS Symbol address to GOT pointer.This gives 13360b57cec5SDimitry Andric // GOT relative relocation for the symbol. 13370b57cec5SDimitry Andric Sym = DAG.getNode(ISD::ADD, dl, PtrVT, GOT, Sym); 13380b57cec5SDimitry Andric } 13390b57cec5SDimitry Andric 13400b57cec5SDimitry Andric // Load the offset value for TLS symbol.This offset is relative to 13410b57cec5SDimitry Andric // thread pointer. 13420b57cec5SDimitry Andric SDValue LoadOffset = 13430b57cec5SDimitry Andric DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Sym, MachinePointerInfo()); 13440b57cec5SDimitry Andric 13450b57cec5SDimitry Andric // Address of the thread local variable is the add of thread 13460b57cec5SDimitry Andric // pointer and the offset of the variable. 13470b57cec5SDimitry Andric return DAG.getNode(ISD::ADD, dl, PtrVT, TP, LoadOffset); 13480b57cec5SDimitry Andric } 13490b57cec5SDimitry Andric 13500b57cec5SDimitry Andric // 13510b57cec5SDimitry Andric // Lower using the local executable model for TLS addresses 13520b57cec5SDimitry Andric // 13530b57cec5SDimitry Andric SDValue 13540b57cec5SDimitry Andric HexagonTargetLowering::LowerToTLSLocalExecModel(GlobalAddressSDNode *GA, 13550b57cec5SDimitry Andric SelectionDAG &DAG) const { 13560b57cec5SDimitry Andric SDLoc dl(GA); 13570b57cec5SDimitry Andric int64_t Offset = GA->getOffset(); 13580b57cec5SDimitry Andric auto PtrVT = getPointerTy(DAG.getDataLayout()); 13590b57cec5SDimitry Andric 13600b57cec5SDimitry Andric // Get the thread pointer. 13610b57cec5SDimitry Andric SDValue TP = DAG.getCopyFromReg(DAG.getEntryNode(), dl, Hexagon::UGP, PtrVT); 13620b57cec5SDimitry Andric // Generate the TLS symbol address 13630b57cec5SDimitry Andric SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl, PtrVT, Offset, 13640b57cec5SDimitry Andric HexagonII::MO_TPREL); 13650b57cec5SDimitry Andric SDValue Sym = DAG.getNode(HexagonISD::CONST32, dl, PtrVT, TGA); 13660b57cec5SDimitry Andric 13670b57cec5SDimitry Andric // Address of the thread local variable is the add of thread 13680b57cec5SDimitry Andric // pointer and the offset of the variable. 13690b57cec5SDimitry Andric return DAG.getNode(ISD::ADD, dl, PtrVT, TP, Sym); 13700b57cec5SDimitry Andric } 13710b57cec5SDimitry Andric 13720b57cec5SDimitry Andric // 13730b57cec5SDimitry Andric // Lower using the general dynamic model for TLS addresses 13740b57cec5SDimitry Andric // 13750b57cec5SDimitry Andric SDValue 13760b57cec5SDimitry Andric HexagonTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA, 13770b57cec5SDimitry Andric SelectionDAG &DAG) const { 13780b57cec5SDimitry Andric SDLoc dl(GA); 13790b57cec5SDimitry Andric int64_t Offset = GA->getOffset(); 13800b57cec5SDimitry Andric auto PtrVT = getPointerTy(DAG.getDataLayout()); 13810b57cec5SDimitry Andric 13820b57cec5SDimitry Andric // First generate the TLS symbol address 13830b57cec5SDimitry Andric SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl, PtrVT, Offset, 13840b57cec5SDimitry Andric HexagonII::MO_GDGOT); 13850b57cec5SDimitry Andric 13860b57cec5SDimitry Andric // Then, generate the GOT pointer 13870b57cec5SDimitry Andric SDValue GOT = LowerGLOBAL_OFFSET_TABLE(TGA, DAG); 13880b57cec5SDimitry Andric 13890b57cec5SDimitry Andric // Add the TLS symbol and the GOT pointer 13900b57cec5SDimitry Andric SDValue Sym = DAG.getNode(HexagonISD::CONST32, dl, PtrVT, TGA); 13910b57cec5SDimitry Andric SDValue Chain = DAG.getNode(ISD::ADD, dl, PtrVT, GOT, Sym); 13920b57cec5SDimitry Andric 13930b57cec5SDimitry Andric // Copy over the argument to R0 13940b57cec5SDimitry Andric SDValue InFlag; 13950b57cec5SDimitry Andric Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, Hexagon::R0, Chain, InFlag); 13960b57cec5SDimitry Andric InFlag = Chain.getValue(1); 13970b57cec5SDimitry Andric 139881ad6265SDimitry Andric unsigned Flags = DAG.getSubtarget<HexagonSubtarget>().useLongCalls() 13990b57cec5SDimitry Andric ? HexagonII::MO_GDPLT | HexagonII::HMOTF_ConstExtended 14000b57cec5SDimitry Andric : HexagonII::MO_GDPLT; 14010b57cec5SDimitry Andric 14020b57cec5SDimitry Andric return GetDynamicTLSAddr(DAG, Chain, GA, InFlag, PtrVT, 14030b57cec5SDimitry Andric Hexagon::R0, Flags); 14040b57cec5SDimitry Andric } 14050b57cec5SDimitry Andric 14060b57cec5SDimitry Andric // 14070b57cec5SDimitry Andric // Lower TLS addresses. 14080b57cec5SDimitry Andric // 14090b57cec5SDimitry Andric // For now for dynamic models, we only support the general dynamic model. 14100b57cec5SDimitry Andric // 14110b57cec5SDimitry Andric SDValue 14120b57cec5SDimitry Andric HexagonTargetLowering::LowerGlobalTLSAddress(SDValue Op, 14130b57cec5SDimitry Andric SelectionDAG &DAG) const { 14140b57cec5SDimitry Andric GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op); 14150b57cec5SDimitry Andric 14160b57cec5SDimitry Andric switch (HTM.getTLSModel(GA->getGlobal())) { 14170b57cec5SDimitry Andric case TLSModel::GeneralDynamic: 14180b57cec5SDimitry Andric case TLSModel::LocalDynamic: 14190b57cec5SDimitry Andric return LowerToTLSGeneralDynamicModel(GA, DAG); 14200b57cec5SDimitry Andric case TLSModel::InitialExec: 14210b57cec5SDimitry Andric return LowerToTLSInitialExecModel(GA, DAG); 14220b57cec5SDimitry Andric case TLSModel::LocalExec: 14230b57cec5SDimitry Andric return LowerToTLSLocalExecModel(GA, DAG); 14240b57cec5SDimitry Andric } 14250b57cec5SDimitry Andric llvm_unreachable("Bogus TLS model"); 14260b57cec5SDimitry Andric } 14270b57cec5SDimitry Andric 14280b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 14290b57cec5SDimitry Andric // TargetLowering Implementation 14300b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 14310b57cec5SDimitry Andric 14320b57cec5SDimitry Andric HexagonTargetLowering::HexagonTargetLowering(const TargetMachine &TM, 14330b57cec5SDimitry Andric const HexagonSubtarget &ST) 14340b57cec5SDimitry Andric : TargetLowering(TM), HTM(static_cast<const HexagonTargetMachine&>(TM)), 14350b57cec5SDimitry Andric Subtarget(ST) { 14360b57cec5SDimitry Andric auto &HRI = *Subtarget.getRegisterInfo(); 14370b57cec5SDimitry Andric 14388bcb0991SDimitry Andric setPrefLoopAlignment(Align(16)); 14398bcb0991SDimitry Andric setMinFunctionAlignment(Align(4)); 14408bcb0991SDimitry Andric setPrefFunctionAlignment(Align(16)); 14410b57cec5SDimitry Andric setStackPointerRegisterToSaveRestore(HRI.getStackRegister()); 14420b57cec5SDimitry Andric setBooleanContents(TargetLoweringBase::UndefinedBooleanContent); 14430b57cec5SDimitry Andric setBooleanVectorContents(TargetLoweringBase::UndefinedBooleanContent); 14440b57cec5SDimitry Andric 14450b57cec5SDimitry Andric setMaxAtomicSizeInBitsSupported(64); 14460b57cec5SDimitry Andric setMinCmpXchgSizeInBits(32); 14470b57cec5SDimitry Andric 14480b57cec5SDimitry Andric if (EnableHexSDNodeSched) 14490b57cec5SDimitry Andric setSchedulingPreference(Sched::VLIW); 14500b57cec5SDimitry Andric else 14510b57cec5SDimitry Andric setSchedulingPreference(Sched::Source); 14520b57cec5SDimitry Andric 14530b57cec5SDimitry Andric // Limits for inline expansion of memcpy/memmove 14540b57cec5SDimitry Andric MaxStoresPerMemcpy = MaxStoresPerMemcpyCL; 14550b57cec5SDimitry Andric MaxStoresPerMemcpyOptSize = MaxStoresPerMemcpyOptSizeCL; 14560b57cec5SDimitry Andric MaxStoresPerMemmove = MaxStoresPerMemmoveCL; 14570b57cec5SDimitry Andric MaxStoresPerMemmoveOptSize = MaxStoresPerMemmoveOptSizeCL; 14580b57cec5SDimitry Andric MaxStoresPerMemset = MaxStoresPerMemsetCL; 14590b57cec5SDimitry Andric MaxStoresPerMemsetOptSize = MaxStoresPerMemsetOptSizeCL; 14600b57cec5SDimitry Andric 14610b57cec5SDimitry Andric // 14620b57cec5SDimitry Andric // Set up register classes. 14630b57cec5SDimitry Andric // 14640b57cec5SDimitry Andric 14650b57cec5SDimitry Andric addRegisterClass(MVT::i1, &Hexagon::PredRegsRegClass); 14660b57cec5SDimitry Andric addRegisterClass(MVT::v2i1, &Hexagon::PredRegsRegClass); // bbbbaaaa 14670b57cec5SDimitry Andric addRegisterClass(MVT::v4i1, &Hexagon::PredRegsRegClass); // ddccbbaa 14680b57cec5SDimitry Andric addRegisterClass(MVT::v8i1, &Hexagon::PredRegsRegClass); // hgfedcba 14690b57cec5SDimitry Andric addRegisterClass(MVT::i32, &Hexagon::IntRegsRegClass); 14700b57cec5SDimitry Andric addRegisterClass(MVT::v2i16, &Hexagon::IntRegsRegClass); 14710b57cec5SDimitry Andric addRegisterClass(MVT::v4i8, &Hexagon::IntRegsRegClass); 14720b57cec5SDimitry Andric addRegisterClass(MVT::i64, &Hexagon::DoubleRegsRegClass); 14730b57cec5SDimitry Andric addRegisterClass(MVT::v8i8, &Hexagon::DoubleRegsRegClass); 14740b57cec5SDimitry Andric addRegisterClass(MVT::v4i16, &Hexagon::DoubleRegsRegClass); 14750b57cec5SDimitry Andric addRegisterClass(MVT::v2i32, &Hexagon::DoubleRegsRegClass); 14760b57cec5SDimitry Andric 14770b57cec5SDimitry Andric addRegisterClass(MVT::f32, &Hexagon::IntRegsRegClass); 14780b57cec5SDimitry Andric addRegisterClass(MVT::f64, &Hexagon::DoubleRegsRegClass); 14790b57cec5SDimitry Andric 14800b57cec5SDimitry Andric // 14810b57cec5SDimitry Andric // Handling of scalar operations. 14820b57cec5SDimitry Andric // 14830b57cec5SDimitry Andric // All operations default to "legal", except: 14840b57cec5SDimitry Andric // - indexed loads and stores (pre-/post-incremented), 14850b57cec5SDimitry Andric // - ANY_EXTEND_VECTOR_INREG, ATOMIC_CMP_SWAP_WITH_SUCCESS, CONCAT_VECTORS, 14860b57cec5SDimitry Andric // ConstantFP, DEBUGTRAP, FCEIL, FCOPYSIGN, FEXP, FEXP2, FFLOOR, FGETSIGN, 14870b57cec5SDimitry Andric // FLOG, FLOG2, FLOG10, FMAXNUM, FMINNUM, FNEARBYINT, FRINT, FROUND, TRAP, 14880b57cec5SDimitry Andric // FTRUNC, PREFETCH, SIGN_EXTEND_VECTOR_INREG, ZERO_EXTEND_VECTOR_INREG, 14890b57cec5SDimitry Andric // which default to "expand" for at least one type. 14900b57cec5SDimitry Andric 14910b57cec5SDimitry Andric // Misc operations. 14920b57cec5SDimitry Andric setOperationAction(ISD::ConstantFP, MVT::f32, Legal); 14930b57cec5SDimitry Andric setOperationAction(ISD::ConstantFP, MVT::f64, Legal); 14940b57cec5SDimitry Andric setOperationAction(ISD::TRAP, MVT::Other, Legal); 14950b57cec5SDimitry Andric setOperationAction(ISD::ConstantPool, MVT::i32, Custom); 14960b57cec5SDimitry Andric setOperationAction(ISD::JumpTable, MVT::i32, Custom); 14970b57cec5SDimitry Andric setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand); 14980b57cec5SDimitry Andric setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand); 14990b57cec5SDimitry Andric setOperationAction(ISD::INLINEASM, MVT::Other, Custom); 15000b57cec5SDimitry Andric setOperationAction(ISD::INLINEASM_BR, MVT::Other, Custom); 15010b57cec5SDimitry Andric setOperationAction(ISD::PREFETCH, MVT::Other, Custom); 15020b57cec5SDimitry Andric setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Custom); 15030b57cec5SDimitry Andric setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom); 15040b57cec5SDimitry Andric setOperationAction(ISD::EH_RETURN, MVT::Other, Custom); 15050b57cec5SDimitry Andric setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom); 15060b57cec5SDimitry Andric setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom); 15070b57cec5SDimitry Andric setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom); 15080b57cec5SDimitry Andric 15090b57cec5SDimitry Andric // Custom legalize GlobalAddress nodes into CONST32. 15100b57cec5SDimitry Andric setOperationAction(ISD::GlobalAddress, MVT::i32, Custom); 15110b57cec5SDimitry Andric setOperationAction(ISD::GlobalAddress, MVT::i8, Custom); 15120b57cec5SDimitry Andric setOperationAction(ISD::BlockAddress, MVT::i32, Custom); 15130b57cec5SDimitry Andric 15140b57cec5SDimitry Andric // Hexagon needs to optimize cases with negative constants. 15150b57cec5SDimitry Andric setOperationAction(ISD::SETCC, MVT::i8, Custom); 15160b57cec5SDimitry Andric setOperationAction(ISD::SETCC, MVT::i16, Custom); 15170b57cec5SDimitry Andric setOperationAction(ISD::SETCC, MVT::v4i8, Custom); 15180b57cec5SDimitry Andric setOperationAction(ISD::SETCC, MVT::v2i16, Custom); 15190b57cec5SDimitry Andric 15200b57cec5SDimitry Andric // VASTART needs to be custom lowered to use the VarArgsFrameIndex. 15210b57cec5SDimitry Andric setOperationAction(ISD::VASTART, MVT::Other, Custom); 15220b57cec5SDimitry Andric setOperationAction(ISD::VAEND, MVT::Other, Expand); 15230b57cec5SDimitry Andric setOperationAction(ISD::VAARG, MVT::Other, Expand); 15245ffd83dbSDimitry Andric if (Subtarget.isEnvironmentMusl()) 15255ffd83dbSDimitry Andric setOperationAction(ISD::VACOPY, MVT::Other, Custom); 15265ffd83dbSDimitry Andric else 15270b57cec5SDimitry Andric setOperationAction(ISD::VACOPY, MVT::Other, Expand); 15280b57cec5SDimitry Andric 15290b57cec5SDimitry Andric setOperationAction(ISD::STACKSAVE, MVT::Other, Expand); 15300b57cec5SDimitry Andric setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand); 15310b57cec5SDimitry Andric setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom); 15320b57cec5SDimitry Andric 15330b57cec5SDimitry Andric if (EmitJumpTables) 15340b57cec5SDimitry Andric setMinimumJumpTableEntries(MinimumJumpTables); 15350b57cec5SDimitry Andric else 15360b57cec5SDimitry Andric setMinimumJumpTableEntries(std::numeric_limits<unsigned>::max()); 15370b57cec5SDimitry Andric setOperationAction(ISD::BR_JT, MVT::Other, Expand); 15380b57cec5SDimitry Andric 1539e8d8bef9SDimitry Andric for (unsigned LegalIntOp : 1540e8d8bef9SDimitry Andric {ISD::ABS, ISD::SMIN, ISD::SMAX, ISD::UMIN, ISD::UMAX}) { 1541e8d8bef9SDimitry Andric setOperationAction(LegalIntOp, MVT::i32, Legal); 1542e8d8bef9SDimitry Andric setOperationAction(LegalIntOp, MVT::i64, Legal); 1543e8d8bef9SDimitry Andric } 15440b57cec5SDimitry Andric 15450b57cec5SDimitry Andric // Hexagon has A4_addp_c and A4_subp_c that take and generate a carry bit, 15460b57cec5SDimitry Andric // but they only operate on i64. 15470b57cec5SDimitry Andric for (MVT VT : MVT::integer_valuetypes()) { 15480b57cec5SDimitry Andric setOperationAction(ISD::UADDO, VT, Custom); 15490b57cec5SDimitry Andric setOperationAction(ISD::USUBO, VT, Custom); 15500b57cec5SDimitry Andric setOperationAction(ISD::SADDO, VT, Expand); 15510b57cec5SDimitry Andric setOperationAction(ISD::SSUBO, VT, Expand); 15520b57cec5SDimitry Andric setOperationAction(ISD::ADDCARRY, VT, Expand); 15530b57cec5SDimitry Andric setOperationAction(ISD::SUBCARRY, VT, Expand); 15540b57cec5SDimitry Andric } 15550b57cec5SDimitry Andric setOperationAction(ISD::ADDCARRY, MVT::i64, Custom); 15560b57cec5SDimitry Andric setOperationAction(ISD::SUBCARRY, MVT::i64, Custom); 15570b57cec5SDimitry Andric 15580b57cec5SDimitry Andric setOperationAction(ISD::CTLZ, MVT::i8, Promote); 15590b57cec5SDimitry Andric setOperationAction(ISD::CTLZ, MVT::i16, Promote); 15600b57cec5SDimitry Andric setOperationAction(ISD::CTTZ, MVT::i8, Promote); 15610b57cec5SDimitry Andric setOperationAction(ISD::CTTZ, MVT::i16, Promote); 15620b57cec5SDimitry Andric 15630b57cec5SDimitry Andric // Popcount can count # of 1s in i64 but returns i32. 15640b57cec5SDimitry Andric setOperationAction(ISD::CTPOP, MVT::i8, Promote); 15650b57cec5SDimitry Andric setOperationAction(ISD::CTPOP, MVT::i16, Promote); 15660b57cec5SDimitry Andric setOperationAction(ISD::CTPOP, MVT::i32, Promote); 15670b57cec5SDimitry Andric setOperationAction(ISD::CTPOP, MVT::i64, Legal); 15680b57cec5SDimitry Andric 15690b57cec5SDimitry Andric setOperationAction(ISD::BITREVERSE, MVT::i32, Legal); 15700b57cec5SDimitry Andric setOperationAction(ISD::BITREVERSE, MVT::i64, Legal); 15710b57cec5SDimitry Andric setOperationAction(ISD::BSWAP, MVT::i32, Legal); 15720b57cec5SDimitry Andric setOperationAction(ISD::BSWAP, MVT::i64, Legal); 15730b57cec5SDimitry Andric 15740b57cec5SDimitry Andric setOperationAction(ISD::FSHL, MVT::i32, Legal); 15750b57cec5SDimitry Andric setOperationAction(ISD::FSHL, MVT::i64, Legal); 15760b57cec5SDimitry Andric setOperationAction(ISD::FSHR, MVT::i32, Legal); 15770b57cec5SDimitry Andric setOperationAction(ISD::FSHR, MVT::i64, Legal); 15780b57cec5SDimitry Andric 15790b57cec5SDimitry Andric for (unsigned IntExpOp : 15800b57cec5SDimitry Andric {ISD::SDIV, ISD::UDIV, ISD::SREM, ISD::UREM, 15810b57cec5SDimitry Andric ISD::SDIVREM, ISD::UDIVREM, ISD::ROTL, ISD::ROTR, 15820b57cec5SDimitry Andric ISD::SHL_PARTS, ISD::SRA_PARTS, ISD::SRL_PARTS, 15830b57cec5SDimitry Andric ISD::SMUL_LOHI, ISD::UMUL_LOHI}) { 15840b57cec5SDimitry Andric for (MVT VT : MVT::integer_valuetypes()) 15850b57cec5SDimitry Andric setOperationAction(IntExpOp, VT, Expand); 15860b57cec5SDimitry Andric } 15870b57cec5SDimitry Andric 15880b57cec5SDimitry Andric for (unsigned FPExpOp : 15890b57cec5SDimitry Andric {ISD::FDIV, ISD::FREM, ISD::FSQRT, ISD::FSIN, ISD::FCOS, ISD::FSINCOS, 15900b57cec5SDimitry Andric ISD::FPOW, ISD::FCOPYSIGN}) { 15910b57cec5SDimitry Andric for (MVT VT : MVT::fp_valuetypes()) 15920b57cec5SDimitry Andric setOperationAction(FPExpOp, VT, Expand); 15930b57cec5SDimitry Andric } 15940b57cec5SDimitry Andric 15950b57cec5SDimitry Andric // No extending loads from i32. 15960b57cec5SDimitry Andric for (MVT VT : MVT::integer_valuetypes()) { 15970b57cec5SDimitry Andric setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i32, Expand); 15980b57cec5SDimitry Andric setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i32, Expand); 15990b57cec5SDimitry Andric setLoadExtAction(ISD::EXTLOAD, VT, MVT::i32, Expand); 16000b57cec5SDimitry Andric } 16010b57cec5SDimitry Andric // Turn FP truncstore into trunc + store. 16020b57cec5SDimitry Andric setTruncStoreAction(MVT::f64, MVT::f32, Expand); 16030b57cec5SDimitry Andric // Turn FP extload into load/fpextend. 16040b57cec5SDimitry Andric for (MVT VT : MVT::fp_valuetypes()) 16050b57cec5SDimitry Andric setLoadExtAction(ISD::EXTLOAD, VT, MVT::f32, Expand); 16060b57cec5SDimitry Andric 16070b57cec5SDimitry Andric // Expand BR_CC and SELECT_CC for all integer and fp types. 16080b57cec5SDimitry Andric for (MVT VT : MVT::integer_valuetypes()) { 16090b57cec5SDimitry Andric setOperationAction(ISD::BR_CC, VT, Expand); 16100b57cec5SDimitry Andric setOperationAction(ISD::SELECT_CC, VT, Expand); 16110b57cec5SDimitry Andric } 16120b57cec5SDimitry Andric for (MVT VT : MVT::fp_valuetypes()) { 16130b57cec5SDimitry Andric setOperationAction(ISD::BR_CC, VT, Expand); 16140b57cec5SDimitry Andric setOperationAction(ISD::SELECT_CC, VT, Expand); 16150b57cec5SDimitry Andric } 16160b57cec5SDimitry Andric setOperationAction(ISD::BR_CC, MVT::Other, Expand); 16170b57cec5SDimitry Andric 16180b57cec5SDimitry Andric // 16190b57cec5SDimitry Andric // Handling of vector operations. 16200b57cec5SDimitry Andric // 16210b57cec5SDimitry Andric 16220b57cec5SDimitry Andric // Set the action for vector operations to "expand", then override it with 16230b57cec5SDimitry Andric // either "custom" or "legal" for specific cases. 16240b57cec5SDimitry Andric static const unsigned VectExpOps[] = { 16250b57cec5SDimitry Andric // Integer arithmetic: 16260b57cec5SDimitry Andric ISD::ADD, ISD::SUB, ISD::MUL, ISD::SDIV, ISD::UDIV, 16270b57cec5SDimitry Andric ISD::SREM, ISD::UREM, ISD::SDIVREM, ISD::UDIVREM, ISD::SADDO, 16280b57cec5SDimitry Andric ISD::UADDO, ISD::SSUBO, ISD::USUBO, ISD::SMUL_LOHI, ISD::UMUL_LOHI, 16290b57cec5SDimitry Andric // Logical/bit: 16300b57cec5SDimitry Andric ISD::AND, ISD::OR, ISD::XOR, ISD::ROTL, ISD::ROTR, 16310b57cec5SDimitry Andric ISD::CTPOP, ISD::CTLZ, ISD::CTTZ, 16320b57cec5SDimitry Andric // Floating point arithmetic/math functions: 16330b57cec5SDimitry Andric ISD::FADD, ISD::FSUB, ISD::FMUL, ISD::FMA, ISD::FDIV, 16340b57cec5SDimitry Andric ISD::FREM, ISD::FNEG, ISD::FABS, ISD::FSQRT, ISD::FSIN, 16350b57cec5SDimitry Andric ISD::FCOS, ISD::FPOW, ISD::FLOG, ISD::FLOG2, 16360b57cec5SDimitry Andric ISD::FLOG10, ISD::FEXP, ISD::FEXP2, ISD::FCEIL, ISD::FTRUNC, 16370b57cec5SDimitry Andric ISD::FRINT, ISD::FNEARBYINT, ISD::FROUND, ISD::FFLOOR, 16380b57cec5SDimitry Andric ISD::FMINNUM, ISD::FMAXNUM, ISD::FSINCOS, 16390b57cec5SDimitry Andric // Misc: 16400b57cec5SDimitry Andric ISD::BR_CC, ISD::SELECT_CC, ISD::ConstantPool, 16410b57cec5SDimitry Andric // Vector: 16420b57cec5SDimitry Andric ISD::BUILD_VECTOR, ISD::SCALAR_TO_VECTOR, 16430b57cec5SDimitry Andric ISD::EXTRACT_VECTOR_ELT, ISD::INSERT_VECTOR_ELT, 16440b57cec5SDimitry Andric ISD::EXTRACT_SUBVECTOR, ISD::INSERT_SUBVECTOR, 1645e8d8bef9SDimitry Andric ISD::CONCAT_VECTORS, ISD::VECTOR_SHUFFLE, 1646e8d8bef9SDimitry Andric ISD::SPLAT_VECTOR, 16470b57cec5SDimitry Andric }; 16480b57cec5SDimitry Andric 16498bcb0991SDimitry Andric for (MVT VT : MVT::fixedlen_vector_valuetypes()) { 16500b57cec5SDimitry Andric for (unsigned VectExpOp : VectExpOps) 16510b57cec5SDimitry Andric setOperationAction(VectExpOp, VT, Expand); 16520b57cec5SDimitry Andric 16530b57cec5SDimitry Andric // Expand all extending loads and truncating stores: 16548bcb0991SDimitry Andric for (MVT TargetVT : MVT::fixedlen_vector_valuetypes()) { 16550b57cec5SDimitry Andric if (TargetVT == VT) 16560b57cec5SDimitry Andric continue; 16570b57cec5SDimitry Andric setLoadExtAction(ISD::EXTLOAD, TargetVT, VT, Expand); 16580b57cec5SDimitry Andric setLoadExtAction(ISD::ZEXTLOAD, TargetVT, VT, Expand); 16590b57cec5SDimitry Andric setLoadExtAction(ISD::SEXTLOAD, TargetVT, VT, Expand); 16600b57cec5SDimitry Andric setTruncStoreAction(VT, TargetVT, Expand); 16610b57cec5SDimitry Andric } 16620b57cec5SDimitry Andric 16630b57cec5SDimitry Andric // Normalize all inputs to SELECT to be vectors of i32. 16640b57cec5SDimitry Andric if (VT.getVectorElementType() != MVT::i32) { 16650b57cec5SDimitry Andric MVT VT32 = MVT::getVectorVT(MVT::i32, VT.getSizeInBits()/32); 16660b57cec5SDimitry Andric setOperationAction(ISD::SELECT, VT, Promote); 16670b57cec5SDimitry Andric AddPromotedToType(ISD::SELECT, VT, VT32); 16680b57cec5SDimitry Andric } 16690b57cec5SDimitry Andric setOperationAction(ISD::SRA, VT, Custom); 16700b57cec5SDimitry Andric setOperationAction(ISD::SHL, VT, Custom); 16710b57cec5SDimitry Andric setOperationAction(ISD::SRL, VT, Custom); 16720b57cec5SDimitry Andric } 16730b57cec5SDimitry Andric 16740b57cec5SDimitry Andric // Extending loads from (native) vectors of i8 into (native) vectors of i16 16750b57cec5SDimitry Andric // are legal. 16760b57cec5SDimitry Andric setLoadExtAction(ISD::EXTLOAD, MVT::v2i16, MVT::v2i8, Legal); 16770b57cec5SDimitry Andric setLoadExtAction(ISD::ZEXTLOAD, MVT::v2i16, MVT::v2i8, Legal); 16780b57cec5SDimitry Andric setLoadExtAction(ISD::SEXTLOAD, MVT::v2i16, MVT::v2i8, Legal); 16790b57cec5SDimitry Andric setLoadExtAction(ISD::EXTLOAD, MVT::v4i16, MVT::v4i8, Legal); 16800b57cec5SDimitry Andric setLoadExtAction(ISD::ZEXTLOAD, MVT::v4i16, MVT::v4i8, Legal); 16810b57cec5SDimitry Andric setLoadExtAction(ISD::SEXTLOAD, MVT::v4i16, MVT::v4i8, Legal); 16820b57cec5SDimitry Andric 1683480093f4SDimitry Andric setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Legal); 1684480093f4SDimitry Andric setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Legal); 1685480093f4SDimitry Andric setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal); 1686480093f4SDimitry Andric 16870b57cec5SDimitry Andric // Types natively supported: 16880b57cec5SDimitry Andric for (MVT NativeVT : {MVT::v8i1, MVT::v4i1, MVT::v2i1, MVT::v4i8, 16890b57cec5SDimitry Andric MVT::v8i8, MVT::v2i16, MVT::v4i16, MVT::v2i32}) { 16900b57cec5SDimitry Andric setOperationAction(ISD::BUILD_VECTOR, NativeVT, Custom); 16910b57cec5SDimitry Andric setOperationAction(ISD::EXTRACT_VECTOR_ELT, NativeVT, Custom); 16920b57cec5SDimitry Andric setOperationAction(ISD::INSERT_VECTOR_ELT, NativeVT, Custom); 16930b57cec5SDimitry Andric setOperationAction(ISD::EXTRACT_SUBVECTOR, NativeVT, Custom); 16940b57cec5SDimitry Andric setOperationAction(ISD::INSERT_SUBVECTOR, NativeVT, Custom); 16950b57cec5SDimitry Andric setOperationAction(ISD::CONCAT_VECTORS, NativeVT, Custom); 16960b57cec5SDimitry Andric 16970b57cec5SDimitry Andric setOperationAction(ISD::ADD, NativeVT, Legal); 16980b57cec5SDimitry Andric setOperationAction(ISD::SUB, NativeVT, Legal); 16990b57cec5SDimitry Andric setOperationAction(ISD::MUL, NativeVT, Legal); 17000b57cec5SDimitry Andric setOperationAction(ISD::AND, NativeVT, Legal); 17010b57cec5SDimitry Andric setOperationAction(ISD::OR, NativeVT, Legal); 17020b57cec5SDimitry Andric setOperationAction(ISD::XOR, NativeVT, Legal); 1703e8d8bef9SDimitry Andric 1704e8d8bef9SDimitry Andric if (NativeVT.getVectorElementType() != MVT::i1) 1705e8d8bef9SDimitry Andric setOperationAction(ISD::SPLAT_VECTOR, NativeVT, Legal); 1706e8d8bef9SDimitry Andric } 1707e8d8bef9SDimitry Andric 1708e8d8bef9SDimitry Andric for (MVT VT : {MVT::v8i8, MVT::v4i16, MVT::v2i32}) { 1709e8d8bef9SDimitry Andric setOperationAction(ISD::SMIN, VT, Legal); 1710e8d8bef9SDimitry Andric setOperationAction(ISD::SMAX, VT, Legal); 1711e8d8bef9SDimitry Andric setOperationAction(ISD::UMIN, VT, Legal); 1712e8d8bef9SDimitry Andric setOperationAction(ISD::UMAX, VT, Legal); 17130b57cec5SDimitry Andric } 17140b57cec5SDimitry Andric 17150b57cec5SDimitry Andric // Custom lower unaligned loads. 17160b57cec5SDimitry Andric // Also, for both loads and stores, verify the alignment of the address 17170b57cec5SDimitry Andric // in case it is a compile-time constant. This is a usability feature to 17180b57cec5SDimitry Andric // provide a meaningful error message to users. 17190b57cec5SDimitry Andric for (MVT VT : {MVT::i16, MVT::i32, MVT::v4i8, MVT::i64, MVT::v8i8, 17200b57cec5SDimitry Andric MVT::v2i16, MVT::v4i16, MVT::v2i32}) { 17210b57cec5SDimitry Andric setOperationAction(ISD::LOAD, VT, Custom); 17220b57cec5SDimitry Andric setOperationAction(ISD::STORE, VT, Custom); 17230b57cec5SDimitry Andric } 17240b57cec5SDimitry Andric 1725fe6060f1SDimitry Andric // Custom-lower load/stores of boolean vectors. 1726fe6060f1SDimitry Andric for (MVT VT : {MVT::v2i1, MVT::v4i1, MVT::v8i1}) { 1727fe6060f1SDimitry Andric setOperationAction(ISD::LOAD, VT, Custom); 1728fe6060f1SDimitry Andric setOperationAction(ISD::STORE, VT, Custom); 1729fe6060f1SDimitry Andric } 1730fe6060f1SDimitry Andric 17318bcb0991SDimitry Andric for (MVT VT : {MVT::v2i16, MVT::v4i8, MVT::v8i8, MVT::v2i32, MVT::v4i16, 17328bcb0991SDimitry Andric MVT::v2i32}) { 17338bcb0991SDimitry Andric setCondCodeAction(ISD::SETNE, VT, Expand); 17340b57cec5SDimitry Andric setCondCodeAction(ISD::SETLE, VT, Expand); 17358bcb0991SDimitry Andric setCondCodeAction(ISD::SETGE, VT, Expand); 17368bcb0991SDimitry Andric setCondCodeAction(ISD::SETLT, VT, Expand); 17370b57cec5SDimitry Andric setCondCodeAction(ISD::SETULE, VT, Expand); 17388bcb0991SDimitry Andric setCondCodeAction(ISD::SETUGE, VT, Expand); 17398bcb0991SDimitry Andric setCondCodeAction(ISD::SETULT, VT, Expand); 17400b57cec5SDimitry Andric } 17410b57cec5SDimitry Andric 17420b57cec5SDimitry Andric // Custom-lower bitcasts from i8 to v8i1. 17430b57cec5SDimitry Andric setOperationAction(ISD::BITCAST, MVT::i8, Custom); 17440b57cec5SDimitry Andric setOperationAction(ISD::SETCC, MVT::v2i16, Custom); 17458bcb0991SDimitry Andric setOperationAction(ISD::VSELECT, MVT::v4i8, Custom); 17460b57cec5SDimitry Andric setOperationAction(ISD::VSELECT, MVT::v2i16, Custom); 17470b57cec5SDimitry Andric setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i8, Custom); 17480b57cec5SDimitry Andric setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom); 17490b57cec5SDimitry Andric setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom); 17500b57cec5SDimitry Andric 17510b57cec5SDimitry Andric // V5+. 17520b57cec5SDimitry Andric setOperationAction(ISD::FMA, MVT::f64, Expand); 17530b57cec5SDimitry Andric setOperationAction(ISD::FADD, MVT::f64, Expand); 17540b57cec5SDimitry Andric setOperationAction(ISD::FSUB, MVT::f64, Expand); 17550b57cec5SDimitry Andric setOperationAction(ISD::FMUL, MVT::f64, Expand); 17560b57cec5SDimitry Andric 17570b57cec5SDimitry Andric setOperationAction(ISD::FMINNUM, MVT::f32, Legal); 17580b57cec5SDimitry Andric setOperationAction(ISD::FMAXNUM, MVT::f32, Legal); 17590b57cec5SDimitry Andric 17600b57cec5SDimitry Andric setOperationAction(ISD::FP_TO_UINT, MVT::i1, Promote); 17610b57cec5SDimitry Andric setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote); 17620b57cec5SDimitry Andric setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote); 17630b57cec5SDimitry Andric setOperationAction(ISD::FP_TO_SINT, MVT::i1, Promote); 17640b57cec5SDimitry Andric setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote); 17650b57cec5SDimitry Andric setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote); 17660b57cec5SDimitry Andric setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote); 17670b57cec5SDimitry Andric setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote); 17680b57cec5SDimitry Andric setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote); 17690b57cec5SDimitry Andric setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote); 17700b57cec5SDimitry Andric setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote); 17710b57cec5SDimitry Andric setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote); 17720b57cec5SDimitry Andric 177304eeddc0SDimitry Andric // Special handling for half-precision floating point conversions. 177404eeddc0SDimitry Andric // Lower half float conversions into library calls. 177504eeddc0SDimitry Andric setOperationAction(ISD::FP16_TO_FP, MVT::f32, Expand); 177604eeddc0SDimitry Andric setOperationAction(ISD::FP16_TO_FP, MVT::f64, Expand); 177704eeddc0SDimitry Andric setOperationAction(ISD::FP_TO_FP16, MVT::f32, Expand); 177804eeddc0SDimitry Andric setOperationAction(ISD::FP_TO_FP16, MVT::f64, Expand); 177904eeddc0SDimitry Andric 178004eeddc0SDimitry Andric setLoadExtAction(ISD::EXTLOAD, MVT::f32, MVT::f16, Expand); 178104eeddc0SDimitry Andric setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f16, Expand); 178204eeddc0SDimitry Andric setTruncStoreAction(MVT::f32, MVT::f16, Expand); 178304eeddc0SDimitry Andric setTruncStoreAction(MVT::f64, MVT::f16, Expand); 178404eeddc0SDimitry Andric 17850b57cec5SDimitry Andric // Handling of indexed loads/stores: default is "expand". 17860b57cec5SDimitry Andric // 17870b57cec5SDimitry Andric for (MVT VT : {MVT::i8, MVT::i16, MVT::i32, MVT::i64, MVT::f32, MVT::f64, 17880b57cec5SDimitry Andric MVT::v2i16, MVT::v2i32, MVT::v4i8, MVT::v4i16, MVT::v8i8}) { 17890b57cec5SDimitry Andric setIndexedLoadAction(ISD::POST_INC, VT, Legal); 17900b57cec5SDimitry Andric setIndexedStoreAction(ISD::POST_INC, VT, Legal); 17910b57cec5SDimitry Andric } 17920b57cec5SDimitry Andric 17930b57cec5SDimitry Andric // Subtarget-specific operation actions. 17940b57cec5SDimitry Andric // 17950b57cec5SDimitry Andric if (Subtarget.hasV60Ops()) { 17960b57cec5SDimitry Andric setOperationAction(ISD::ROTL, MVT::i32, Legal); 17970b57cec5SDimitry Andric setOperationAction(ISD::ROTL, MVT::i64, Legal); 17980b57cec5SDimitry Andric setOperationAction(ISD::ROTR, MVT::i32, Legal); 17990b57cec5SDimitry Andric setOperationAction(ISD::ROTR, MVT::i64, Legal); 18000b57cec5SDimitry Andric } 18010b57cec5SDimitry Andric if (Subtarget.hasV66Ops()) { 18020b57cec5SDimitry Andric setOperationAction(ISD::FADD, MVT::f64, Legal); 18030b57cec5SDimitry Andric setOperationAction(ISD::FSUB, MVT::f64, Legal); 18040b57cec5SDimitry Andric } 18055ffd83dbSDimitry Andric if (Subtarget.hasV67Ops()) { 18065ffd83dbSDimitry Andric setOperationAction(ISD::FMINNUM, MVT::f64, Legal); 18075ffd83dbSDimitry Andric setOperationAction(ISD::FMAXNUM, MVT::f64, Legal); 18085ffd83dbSDimitry Andric setOperationAction(ISD::FMUL, MVT::f64, Legal); 18095ffd83dbSDimitry Andric } 18100b57cec5SDimitry Andric 1811*bdd1243dSDimitry Andric setTargetDAGCombine(ISD::OR); 1812*bdd1243dSDimitry Andric setTargetDAGCombine(ISD::TRUNCATE); 18138bcb0991SDimitry Andric setTargetDAGCombine(ISD::VSELECT); 18148bcb0991SDimitry Andric 18150b57cec5SDimitry Andric if (Subtarget.useHVXOps()) 18160b57cec5SDimitry Andric initializeHVXLowering(); 18170b57cec5SDimitry Andric 18180b57cec5SDimitry Andric computeRegisterProperties(&HRI); 18190b57cec5SDimitry Andric 18200b57cec5SDimitry Andric // 18210b57cec5SDimitry Andric // Library calls for unsupported operations 18220b57cec5SDimitry Andric // 18230b57cec5SDimitry Andric bool FastMath = EnableFastMath; 18240b57cec5SDimitry Andric 18250b57cec5SDimitry Andric setLibcallName(RTLIB::SDIV_I32, "__hexagon_divsi3"); 18260b57cec5SDimitry Andric setLibcallName(RTLIB::SDIV_I64, "__hexagon_divdi3"); 18270b57cec5SDimitry Andric setLibcallName(RTLIB::UDIV_I32, "__hexagon_udivsi3"); 18280b57cec5SDimitry Andric setLibcallName(RTLIB::UDIV_I64, "__hexagon_udivdi3"); 18290b57cec5SDimitry Andric setLibcallName(RTLIB::SREM_I32, "__hexagon_modsi3"); 18300b57cec5SDimitry Andric setLibcallName(RTLIB::SREM_I64, "__hexagon_moddi3"); 18310b57cec5SDimitry Andric setLibcallName(RTLIB::UREM_I32, "__hexagon_umodsi3"); 18320b57cec5SDimitry Andric setLibcallName(RTLIB::UREM_I64, "__hexagon_umoddi3"); 18330b57cec5SDimitry Andric 18340b57cec5SDimitry Andric setLibcallName(RTLIB::SINTTOFP_I128_F64, "__hexagon_floattidf"); 18350b57cec5SDimitry Andric setLibcallName(RTLIB::SINTTOFP_I128_F32, "__hexagon_floattisf"); 18360b57cec5SDimitry Andric setLibcallName(RTLIB::FPTOUINT_F32_I128, "__hexagon_fixunssfti"); 18370b57cec5SDimitry Andric setLibcallName(RTLIB::FPTOUINT_F64_I128, "__hexagon_fixunsdfti"); 18380b57cec5SDimitry Andric setLibcallName(RTLIB::FPTOSINT_F32_I128, "__hexagon_fixsfti"); 18390b57cec5SDimitry Andric setLibcallName(RTLIB::FPTOSINT_F64_I128, "__hexagon_fixdfti"); 18400b57cec5SDimitry Andric 18410b57cec5SDimitry Andric // This is the only fast library function for sqrtd. 18420b57cec5SDimitry Andric if (FastMath) 18430b57cec5SDimitry Andric setLibcallName(RTLIB::SQRT_F64, "__hexagon_fast2_sqrtdf2"); 18440b57cec5SDimitry Andric 18450b57cec5SDimitry Andric // Prefix is: nothing for "slow-math", 18460b57cec5SDimitry Andric // "fast2_" for V5+ fast-math double-precision 18470b57cec5SDimitry Andric // (actually, keep fast-math and fast-math2 separate for now) 18480b57cec5SDimitry Andric if (FastMath) { 18490b57cec5SDimitry Andric setLibcallName(RTLIB::ADD_F64, "__hexagon_fast_adddf3"); 18500b57cec5SDimitry Andric setLibcallName(RTLIB::SUB_F64, "__hexagon_fast_subdf3"); 18510b57cec5SDimitry Andric setLibcallName(RTLIB::MUL_F64, "__hexagon_fast_muldf3"); 18520b57cec5SDimitry Andric setLibcallName(RTLIB::DIV_F64, "__hexagon_fast_divdf3"); 18530b57cec5SDimitry Andric setLibcallName(RTLIB::DIV_F32, "__hexagon_fast_divsf3"); 18540b57cec5SDimitry Andric } else { 18550b57cec5SDimitry Andric setLibcallName(RTLIB::ADD_F64, "__hexagon_adddf3"); 18560b57cec5SDimitry Andric setLibcallName(RTLIB::SUB_F64, "__hexagon_subdf3"); 18570b57cec5SDimitry Andric setLibcallName(RTLIB::MUL_F64, "__hexagon_muldf3"); 18580b57cec5SDimitry Andric setLibcallName(RTLIB::DIV_F64, "__hexagon_divdf3"); 18590b57cec5SDimitry Andric setLibcallName(RTLIB::DIV_F32, "__hexagon_divsf3"); 18600b57cec5SDimitry Andric } 18610b57cec5SDimitry Andric 18620b57cec5SDimitry Andric if (FastMath) 18630b57cec5SDimitry Andric setLibcallName(RTLIB::SQRT_F32, "__hexagon_fast2_sqrtf"); 18640b57cec5SDimitry Andric else 18650b57cec5SDimitry Andric setLibcallName(RTLIB::SQRT_F32, "__hexagon_sqrtf"); 18660b57cec5SDimitry Andric 186704eeddc0SDimitry Andric // Routines to handle fp16 storage type. 186804eeddc0SDimitry Andric setLibcallName(RTLIB::FPROUND_F32_F16, "__truncsfhf2"); 186904eeddc0SDimitry Andric setLibcallName(RTLIB::FPROUND_F64_F16, "__truncdfhf2"); 187004eeddc0SDimitry Andric setLibcallName(RTLIB::FPEXT_F16_F32, "__extendhfsf2"); 187104eeddc0SDimitry Andric 18720b57cec5SDimitry Andric // These cause problems when the shift amount is non-constant. 18730b57cec5SDimitry Andric setLibcallName(RTLIB::SHL_I128, nullptr); 18740b57cec5SDimitry Andric setLibcallName(RTLIB::SRL_I128, nullptr); 18750b57cec5SDimitry Andric setLibcallName(RTLIB::SRA_I128, nullptr); 18760b57cec5SDimitry Andric } 18770b57cec5SDimitry Andric 18780b57cec5SDimitry Andric const char* HexagonTargetLowering::getTargetNodeName(unsigned Opcode) const { 18790b57cec5SDimitry Andric switch ((HexagonISD::NodeType)Opcode) { 18800b57cec5SDimitry Andric case HexagonISD::ADDC: return "HexagonISD::ADDC"; 18810b57cec5SDimitry Andric case HexagonISD::SUBC: return "HexagonISD::SUBC"; 18820b57cec5SDimitry Andric case HexagonISD::ALLOCA: return "HexagonISD::ALLOCA"; 18830b57cec5SDimitry Andric case HexagonISD::AT_GOT: return "HexagonISD::AT_GOT"; 18840b57cec5SDimitry Andric case HexagonISD::AT_PCREL: return "HexagonISD::AT_PCREL"; 18850b57cec5SDimitry Andric case HexagonISD::BARRIER: return "HexagonISD::BARRIER"; 18860b57cec5SDimitry Andric case HexagonISD::CALL: return "HexagonISD::CALL"; 18870b57cec5SDimitry Andric case HexagonISD::CALLnr: return "HexagonISD::CALLnr"; 18880b57cec5SDimitry Andric case HexagonISD::CALLR: return "HexagonISD::CALLR"; 18890b57cec5SDimitry Andric case HexagonISD::COMBINE: return "HexagonISD::COMBINE"; 18900b57cec5SDimitry Andric case HexagonISD::CONST32_GP: return "HexagonISD::CONST32_GP"; 18910b57cec5SDimitry Andric case HexagonISD::CONST32: return "HexagonISD::CONST32"; 18920b57cec5SDimitry Andric case HexagonISD::CP: return "HexagonISD::CP"; 18930b57cec5SDimitry Andric case HexagonISD::DCFETCH: return "HexagonISD::DCFETCH"; 18940b57cec5SDimitry Andric case HexagonISD::EH_RETURN: return "HexagonISD::EH_RETURN"; 18950b57cec5SDimitry Andric case HexagonISD::TSTBIT: return "HexagonISD::TSTBIT"; 18960b57cec5SDimitry Andric case HexagonISD::EXTRACTU: return "HexagonISD::EXTRACTU"; 18970b57cec5SDimitry Andric case HexagonISD::INSERT: return "HexagonISD::INSERT"; 18980b57cec5SDimitry Andric case HexagonISD::JT: return "HexagonISD::JT"; 18990b57cec5SDimitry Andric case HexagonISD::RET_FLAG: return "HexagonISD::RET_FLAG"; 19000b57cec5SDimitry Andric case HexagonISD::TC_RETURN: return "HexagonISD::TC_RETURN"; 19010b57cec5SDimitry Andric case HexagonISD::VASL: return "HexagonISD::VASL"; 19020b57cec5SDimitry Andric case HexagonISD::VASR: return "HexagonISD::VASR"; 19030b57cec5SDimitry Andric case HexagonISD::VLSR: return "HexagonISD::VLSR"; 1904*bdd1243dSDimitry Andric case HexagonISD::MFSHL: return "HexagonISD::MFSHL"; 1905*bdd1243dSDimitry Andric case HexagonISD::MFSHR: return "HexagonISD::MFSHR"; 1906*bdd1243dSDimitry Andric case HexagonISD::SSAT: return "HexagonISD::SSAT"; 1907*bdd1243dSDimitry Andric case HexagonISD::USAT: return "HexagonISD::USAT"; 1908*bdd1243dSDimitry Andric case HexagonISD::SMUL_LOHI: return "HexagonISD::SMUL_LOHI"; 1909*bdd1243dSDimitry Andric case HexagonISD::UMUL_LOHI: return "HexagonISD::UMUL_LOHI"; 1910*bdd1243dSDimitry Andric case HexagonISD::USMUL_LOHI: return "HexagonISD::USMUL_LOHI"; 19110b57cec5SDimitry Andric case HexagonISD::VEXTRACTW: return "HexagonISD::VEXTRACTW"; 19120b57cec5SDimitry Andric case HexagonISD::VINSERTW0: return "HexagonISD::VINSERTW0"; 19130b57cec5SDimitry Andric case HexagonISD::VROR: return "HexagonISD::VROR"; 19140b57cec5SDimitry Andric case HexagonISD::READCYCLE: return "HexagonISD::READCYCLE"; 19158bcb0991SDimitry Andric case HexagonISD::PTRUE: return "HexagonISD::PTRUE"; 19168bcb0991SDimitry Andric case HexagonISD::PFALSE: return "HexagonISD::PFALSE"; 19170b57cec5SDimitry Andric case HexagonISD::D2P: return "HexagonISD::D2P"; 19180b57cec5SDimitry Andric case HexagonISD::P2D: return "HexagonISD::P2D"; 19190b57cec5SDimitry Andric case HexagonISD::V2Q: return "HexagonISD::V2Q"; 19200b57cec5SDimitry Andric case HexagonISD::Q2V: return "HexagonISD::Q2V"; 19210b57cec5SDimitry Andric case HexagonISD::QCAT: return "HexagonISD::QCAT"; 19220b57cec5SDimitry Andric case HexagonISD::QTRUE: return "HexagonISD::QTRUE"; 19230b57cec5SDimitry Andric case HexagonISD::QFALSE: return "HexagonISD::QFALSE"; 1924*bdd1243dSDimitry Andric case HexagonISD::TL_EXTEND: return "HexagonISD::TL_EXTEND"; 1925*bdd1243dSDimitry Andric case HexagonISD::TL_TRUNCATE: return "HexagonISD::TL_TRUNCATE"; 19260b57cec5SDimitry Andric case HexagonISD::TYPECAST: return "HexagonISD::TYPECAST"; 19270b57cec5SDimitry Andric case HexagonISD::VALIGN: return "HexagonISD::VALIGN"; 19280b57cec5SDimitry Andric case HexagonISD::VALIGNADDR: return "HexagonISD::VALIGNADDR"; 1929e8d8bef9SDimitry Andric case HexagonISD::ISEL: return "HexagonISD::ISEL"; 19300b57cec5SDimitry Andric case HexagonISD::OP_END: break; 19310b57cec5SDimitry Andric } 19320b57cec5SDimitry Andric return nullptr; 19330b57cec5SDimitry Andric } 19340b57cec5SDimitry Andric 1935fe6060f1SDimitry Andric bool 1936fe6060f1SDimitry Andric HexagonTargetLowering::validateConstPtrAlignment(SDValue Ptr, Align NeedAlign, 1937fe6060f1SDimitry Andric const SDLoc &dl, SelectionDAG &DAG) const { 19380b57cec5SDimitry Andric auto *CA = dyn_cast<ConstantSDNode>(Ptr); 19390b57cec5SDimitry Andric if (!CA) 1940fe6060f1SDimitry Andric return true; 19410b57cec5SDimitry Andric unsigned Addr = CA->getZExtValue(); 1942fe6060f1SDimitry Andric Align HaveAlign = 1943fe6060f1SDimitry Andric Addr != 0 ? Align(1ull << countTrailingZeros(Addr)) : NeedAlign; 1944fe6060f1SDimitry Andric if (HaveAlign >= NeedAlign) 1945fe6060f1SDimitry Andric return true; 1946fe6060f1SDimitry Andric 1947fe6060f1SDimitry Andric static int DK_MisalignedTrap = llvm::getNextAvailablePluginDiagnosticKind(); 1948fe6060f1SDimitry Andric 1949fe6060f1SDimitry Andric struct DiagnosticInfoMisalignedTrap : public DiagnosticInfo { 1950fe6060f1SDimitry Andric DiagnosticInfoMisalignedTrap(StringRef M) 1951fe6060f1SDimitry Andric : DiagnosticInfo(DK_MisalignedTrap, DS_Remark), Msg(M) {} 1952fe6060f1SDimitry Andric void print(DiagnosticPrinter &DP) const override { 1953fe6060f1SDimitry Andric DP << Msg; 1954fe6060f1SDimitry Andric } 1955fe6060f1SDimitry Andric static bool classof(const DiagnosticInfo *DI) { 1956fe6060f1SDimitry Andric return DI->getKind() == DK_MisalignedTrap; 1957fe6060f1SDimitry Andric } 1958fe6060f1SDimitry Andric StringRef Msg; 1959fe6060f1SDimitry Andric }; 1960fe6060f1SDimitry Andric 19610b57cec5SDimitry Andric std::string ErrMsg; 19620b57cec5SDimitry Andric raw_string_ostream O(ErrMsg); 19630b57cec5SDimitry Andric O << "Misaligned constant address: " << format_hex(Addr, 10) 1964fe6060f1SDimitry Andric << " has alignment " << HaveAlign.value() 1965fe6060f1SDimitry Andric << ", but the memory access requires " << NeedAlign.value(); 19660b57cec5SDimitry Andric if (DebugLoc DL = dl.getDebugLoc()) 19670b57cec5SDimitry Andric DL.print(O << ", at "); 1968fe6060f1SDimitry Andric O << ". The instruction has been replaced with a trap."; 1969fe6060f1SDimitry Andric 1970fe6060f1SDimitry Andric DAG.getContext()->diagnose(DiagnosticInfoMisalignedTrap(O.str())); 1971fe6060f1SDimitry Andric return false; 19720b57cec5SDimitry Andric } 1973fe6060f1SDimitry Andric 1974fe6060f1SDimitry Andric SDValue 1975fe6060f1SDimitry Andric HexagonTargetLowering::replaceMemWithUndef(SDValue Op, SelectionDAG &DAG) 1976fe6060f1SDimitry Andric const { 1977fe6060f1SDimitry Andric const SDLoc &dl(Op); 1978fe6060f1SDimitry Andric auto *LS = cast<LSBaseSDNode>(Op.getNode()); 1979fe6060f1SDimitry Andric assert(!LS->isIndexed() && "Not expecting indexed ops on constant address"); 1980fe6060f1SDimitry Andric 1981fe6060f1SDimitry Andric SDValue Chain = LS->getChain(); 1982fe6060f1SDimitry Andric SDValue Trap = DAG.getNode(ISD::TRAP, dl, MVT::Other, Chain); 1983fe6060f1SDimitry Andric if (LS->getOpcode() == ISD::LOAD) 1984fe6060f1SDimitry Andric return DAG.getMergeValues({DAG.getUNDEF(ty(Op)), Trap}, dl); 1985fe6060f1SDimitry Andric return Trap; 19860b57cec5SDimitry Andric } 19870b57cec5SDimitry Andric 19880b57cec5SDimitry Andric // Bit-reverse Load Intrinsic: Check if the instruction is a bit reverse load 19890b57cec5SDimitry Andric // intrinsic. 19900b57cec5SDimitry Andric static bool isBrevLdIntrinsic(const Value *Inst) { 19910b57cec5SDimitry Andric unsigned ID = cast<IntrinsicInst>(Inst)->getIntrinsicID(); 19920b57cec5SDimitry Andric return (ID == Intrinsic::hexagon_L2_loadrd_pbr || 19930b57cec5SDimitry Andric ID == Intrinsic::hexagon_L2_loadri_pbr || 19940b57cec5SDimitry Andric ID == Intrinsic::hexagon_L2_loadrh_pbr || 19950b57cec5SDimitry Andric ID == Intrinsic::hexagon_L2_loadruh_pbr || 19960b57cec5SDimitry Andric ID == Intrinsic::hexagon_L2_loadrb_pbr || 19970b57cec5SDimitry Andric ID == Intrinsic::hexagon_L2_loadrub_pbr); 19980b57cec5SDimitry Andric } 19990b57cec5SDimitry Andric 20000b57cec5SDimitry Andric // Bit-reverse Load Intrinsic :Crawl up and figure out the object from previous 20010b57cec5SDimitry Andric // instruction. So far we only handle bitcast, extract value and bit reverse 20020b57cec5SDimitry Andric // load intrinsic instructions. Should we handle CGEP ? 20030b57cec5SDimitry Andric static Value *getBrevLdObject(Value *V) { 20040b57cec5SDimitry Andric if (Operator::getOpcode(V) == Instruction::ExtractValue || 20050b57cec5SDimitry Andric Operator::getOpcode(V) == Instruction::BitCast) 20060b57cec5SDimitry Andric V = cast<Operator>(V)->getOperand(0); 20070b57cec5SDimitry Andric else if (isa<IntrinsicInst>(V) && isBrevLdIntrinsic(V)) 20080b57cec5SDimitry Andric V = cast<Instruction>(V)->getOperand(0); 20090b57cec5SDimitry Andric return V; 20100b57cec5SDimitry Andric } 20110b57cec5SDimitry Andric 20120b57cec5SDimitry Andric // Bit-reverse Load Intrinsic: For a PHI Node return either an incoming edge or 20130b57cec5SDimitry Andric // a back edge. If the back edge comes from the intrinsic itself, the incoming 20140b57cec5SDimitry Andric // edge is returned. 20150b57cec5SDimitry Andric static Value *returnEdge(const PHINode *PN, Value *IntrBaseVal) { 20160b57cec5SDimitry Andric const BasicBlock *Parent = PN->getParent(); 20170b57cec5SDimitry Andric int Idx = -1; 20180b57cec5SDimitry Andric for (unsigned i = 0, e = PN->getNumIncomingValues(); i < e; ++i) { 20190b57cec5SDimitry Andric BasicBlock *Blk = PN->getIncomingBlock(i); 20200b57cec5SDimitry Andric // Determine if the back edge is originated from intrinsic. 20210b57cec5SDimitry Andric if (Blk == Parent) { 20220b57cec5SDimitry Andric Value *BackEdgeVal = PN->getIncomingValue(i); 20230b57cec5SDimitry Andric Value *BaseVal; 20240b57cec5SDimitry Andric // Loop over till we return the same Value or we hit the IntrBaseVal. 20250b57cec5SDimitry Andric do { 20260b57cec5SDimitry Andric BaseVal = BackEdgeVal; 20270b57cec5SDimitry Andric BackEdgeVal = getBrevLdObject(BackEdgeVal); 20280b57cec5SDimitry Andric } while ((BaseVal != BackEdgeVal) && (IntrBaseVal != BackEdgeVal)); 20290b57cec5SDimitry Andric // If the getBrevLdObject returns IntrBaseVal, we should return the 20300b57cec5SDimitry Andric // incoming edge. 20310b57cec5SDimitry Andric if (IntrBaseVal == BackEdgeVal) 20320b57cec5SDimitry Andric continue; 20330b57cec5SDimitry Andric Idx = i; 20340b57cec5SDimitry Andric break; 20350b57cec5SDimitry Andric } else // Set the node to incoming edge. 20360b57cec5SDimitry Andric Idx = i; 20370b57cec5SDimitry Andric } 20380b57cec5SDimitry Andric assert(Idx >= 0 && "Unexpected index to incoming argument in PHI"); 20390b57cec5SDimitry Andric return PN->getIncomingValue(Idx); 20400b57cec5SDimitry Andric } 20410b57cec5SDimitry Andric 20420b57cec5SDimitry Andric // Bit-reverse Load Intrinsic: Figure out the underlying object the base 20430b57cec5SDimitry Andric // pointer points to, for the bit-reverse load intrinsic. Setting this to 20440b57cec5SDimitry Andric // memoperand might help alias analysis to figure out the dependencies. 20450b57cec5SDimitry Andric static Value *getUnderLyingObjectForBrevLdIntr(Value *V) { 20460b57cec5SDimitry Andric Value *IntrBaseVal = V; 20470b57cec5SDimitry Andric Value *BaseVal; 20480b57cec5SDimitry Andric // Loop over till we return the same Value, implies we either figure out 20490b57cec5SDimitry Andric // the object or we hit a PHI 20500b57cec5SDimitry Andric do { 20510b57cec5SDimitry Andric BaseVal = V; 20520b57cec5SDimitry Andric V = getBrevLdObject(V); 20530b57cec5SDimitry Andric } while (BaseVal != V); 20540b57cec5SDimitry Andric 20550b57cec5SDimitry Andric // Identify the object from PHINode. 20560b57cec5SDimitry Andric if (const PHINode *PN = dyn_cast<PHINode>(V)) 20570b57cec5SDimitry Andric return returnEdge(PN, IntrBaseVal); 20580b57cec5SDimitry Andric // For non PHI nodes, the object is the last value returned by getBrevLdObject 20590b57cec5SDimitry Andric else 20600b57cec5SDimitry Andric return V; 20610b57cec5SDimitry Andric } 20620b57cec5SDimitry Andric 20630b57cec5SDimitry Andric /// Given an intrinsic, checks if on the target the intrinsic will need to map 20640b57cec5SDimitry Andric /// to a MemIntrinsicNode (touches memory). If this is the case, it returns 20650b57cec5SDimitry Andric /// true and store the intrinsic information into the IntrinsicInfo that was 20660b57cec5SDimitry Andric /// passed to the function. 20670b57cec5SDimitry Andric bool HexagonTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info, 20680b57cec5SDimitry Andric const CallInst &I, 20690b57cec5SDimitry Andric MachineFunction &MF, 20700b57cec5SDimitry Andric unsigned Intrinsic) const { 20710b57cec5SDimitry Andric switch (Intrinsic) { 20720b57cec5SDimitry Andric case Intrinsic::hexagon_L2_loadrd_pbr: 20730b57cec5SDimitry Andric case Intrinsic::hexagon_L2_loadri_pbr: 20740b57cec5SDimitry Andric case Intrinsic::hexagon_L2_loadrh_pbr: 20750b57cec5SDimitry Andric case Intrinsic::hexagon_L2_loadruh_pbr: 20760b57cec5SDimitry Andric case Intrinsic::hexagon_L2_loadrb_pbr: 20770b57cec5SDimitry Andric case Intrinsic::hexagon_L2_loadrub_pbr: { 20780b57cec5SDimitry Andric Info.opc = ISD::INTRINSIC_W_CHAIN; 20790b57cec5SDimitry Andric auto &DL = I.getCalledFunction()->getParent()->getDataLayout(); 20800b57cec5SDimitry Andric auto &Cont = I.getCalledFunction()->getParent()->getContext(); 20810b57cec5SDimitry Andric // The intrinsic function call is of the form { ElTy, i8* } 20820b57cec5SDimitry Andric // @llvm.hexagon.L2.loadXX.pbr(i8*, i32). The pointer and memory access type 20830b57cec5SDimitry Andric // should be derived from ElTy. 20840b57cec5SDimitry Andric Type *ElTy = I.getCalledFunction()->getReturnType()->getStructElementType(0); 20850b57cec5SDimitry Andric Info.memVT = MVT::getVT(ElTy); 20860b57cec5SDimitry Andric llvm::Value *BasePtrVal = I.getOperand(0); 20870b57cec5SDimitry Andric Info.ptrVal = getUnderLyingObjectForBrevLdIntr(BasePtrVal); 20880b57cec5SDimitry Andric // The offset value comes through Modifier register. For now, assume the 20890b57cec5SDimitry Andric // offset is 0. 20900b57cec5SDimitry Andric Info.offset = 0; 20915ffd83dbSDimitry Andric Info.align = DL.getABITypeAlign(Info.memVT.getTypeForEVT(Cont)); 20920b57cec5SDimitry Andric Info.flags = MachineMemOperand::MOLoad; 20930b57cec5SDimitry Andric return true; 20940b57cec5SDimitry Andric } 20950b57cec5SDimitry Andric case Intrinsic::hexagon_V6_vgathermw: 20960b57cec5SDimitry Andric case Intrinsic::hexagon_V6_vgathermw_128B: 20970b57cec5SDimitry Andric case Intrinsic::hexagon_V6_vgathermh: 20980b57cec5SDimitry Andric case Intrinsic::hexagon_V6_vgathermh_128B: 20990b57cec5SDimitry Andric case Intrinsic::hexagon_V6_vgathermhw: 21000b57cec5SDimitry Andric case Intrinsic::hexagon_V6_vgathermhw_128B: 21010b57cec5SDimitry Andric case Intrinsic::hexagon_V6_vgathermwq: 21020b57cec5SDimitry Andric case Intrinsic::hexagon_V6_vgathermwq_128B: 21030b57cec5SDimitry Andric case Intrinsic::hexagon_V6_vgathermhq: 21040b57cec5SDimitry Andric case Intrinsic::hexagon_V6_vgathermhq_128B: 21050b57cec5SDimitry Andric case Intrinsic::hexagon_V6_vgathermhwq: 21060b57cec5SDimitry Andric case Intrinsic::hexagon_V6_vgathermhwq_128B: { 21070b57cec5SDimitry Andric const Module &M = *I.getParent()->getParent()->getParent(); 21080b57cec5SDimitry Andric Info.opc = ISD::INTRINSIC_W_CHAIN; 21090b57cec5SDimitry Andric Type *VecTy = I.getArgOperand(1)->getType(); 21100b57cec5SDimitry Andric Info.memVT = MVT::getVT(VecTy); 21110b57cec5SDimitry Andric Info.ptrVal = I.getArgOperand(0); 21120b57cec5SDimitry Andric Info.offset = 0; 21138bcb0991SDimitry Andric Info.align = 21148bcb0991SDimitry Andric MaybeAlign(M.getDataLayout().getTypeAllocSizeInBits(VecTy) / 8); 21150b57cec5SDimitry Andric Info.flags = MachineMemOperand::MOLoad | 21160b57cec5SDimitry Andric MachineMemOperand::MOStore | 21170b57cec5SDimitry Andric MachineMemOperand::MOVolatile; 21180b57cec5SDimitry Andric return true; 21190b57cec5SDimitry Andric } 21200b57cec5SDimitry Andric default: 21210b57cec5SDimitry Andric break; 21220b57cec5SDimitry Andric } 21230b57cec5SDimitry Andric return false; 21240b57cec5SDimitry Andric } 21250b57cec5SDimitry Andric 21268bcb0991SDimitry Andric bool HexagonTargetLowering::hasBitTest(SDValue X, SDValue Y) const { 21278bcb0991SDimitry Andric return X.getValueType().isScalarInteger(); // 'tstbit' 21288bcb0991SDimitry Andric } 21298bcb0991SDimitry Andric 21300b57cec5SDimitry Andric bool HexagonTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const { 21310b57cec5SDimitry Andric return isTruncateFree(EVT::getEVT(Ty1), EVT::getEVT(Ty2)); 21320b57cec5SDimitry Andric } 21330b57cec5SDimitry Andric 21340b57cec5SDimitry Andric bool HexagonTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const { 21350b57cec5SDimitry Andric if (!VT1.isSimple() || !VT2.isSimple()) 21360b57cec5SDimitry Andric return false; 21370b57cec5SDimitry Andric return VT1.getSimpleVT() == MVT::i64 && VT2.getSimpleVT() == MVT::i32; 21380b57cec5SDimitry Andric } 21390b57cec5SDimitry Andric 2140480093f4SDimitry Andric bool HexagonTargetLowering::isFMAFasterThanFMulAndFAdd( 2141480093f4SDimitry Andric const MachineFunction &MF, EVT VT) const { 21420b57cec5SDimitry Andric return isOperationLegalOrCustom(ISD::FMA, VT); 21430b57cec5SDimitry Andric } 21440b57cec5SDimitry Andric 21450b57cec5SDimitry Andric // Should we expand the build vector with shuffles? 21460b57cec5SDimitry Andric bool HexagonTargetLowering::shouldExpandBuildVectorWithShuffles(EVT VT, 21470b57cec5SDimitry Andric unsigned DefinedValues) const { 21480b57cec5SDimitry Andric return false; 21490b57cec5SDimitry Andric } 21500b57cec5SDimitry Andric 2151*bdd1243dSDimitry Andric bool HexagonTargetLowering::isExtractSubvectorCheap(EVT ResVT, EVT SrcVT, 2152*bdd1243dSDimitry Andric unsigned Index) const { 2153*bdd1243dSDimitry Andric assert(ResVT.getVectorElementType() == SrcVT.getVectorElementType()); 2154*bdd1243dSDimitry Andric if (!ResVT.isSimple() || !SrcVT.isSimple()) 2155*bdd1243dSDimitry Andric return false; 2156*bdd1243dSDimitry Andric 2157*bdd1243dSDimitry Andric MVT ResTy = ResVT.getSimpleVT(), SrcTy = SrcVT.getSimpleVT(); 2158*bdd1243dSDimitry Andric if (ResTy.getVectorElementType() != MVT::i1) 2159*bdd1243dSDimitry Andric return true; 2160*bdd1243dSDimitry Andric 2161*bdd1243dSDimitry Andric // Non-HVX bool vectors are relatively cheap. 2162*bdd1243dSDimitry Andric return SrcTy.getVectorNumElements() <= 8; 2163*bdd1243dSDimitry Andric } 2164*bdd1243dSDimitry Andric 2165*bdd1243dSDimitry Andric bool HexagonTargetLowering::isTargetCanonicalConstantNode(SDValue Op) const { 2166*bdd1243dSDimitry Andric return Op.getOpcode() == ISD::CONCAT_VECTORS || 2167*bdd1243dSDimitry Andric TargetLowering::isTargetCanonicalConstantNode(Op); 2168*bdd1243dSDimitry Andric } 2169*bdd1243dSDimitry Andric 21700b57cec5SDimitry Andric bool HexagonTargetLowering::isShuffleMaskLegal(ArrayRef<int> Mask, 21710b57cec5SDimitry Andric EVT VT) const { 21720b57cec5SDimitry Andric return true; 21730b57cec5SDimitry Andric } 21740b57cec5SDimitry Andric 21750b57cec5SDimitry Andric TargetLoweringBase::LegalizeTypeAction 21760b57cec5SDimitry Andric HexagonTargetLowering::getPreferredVectorAction(MVT VT) const { 2177fe6060f1SDimitry Andric unsigned VecLen = VT.getVectorMinNumElements(); 21788bcb0991SDimitry Andric MVT ElemTy = VT.getVectorElementType(); 21798bcb0991SDimitry Andric 21808bcb0991SDimitry Andric if (VecLen == 1 || VT.isScalableVector()) 21810b57cec5SDimitry Andric return TargetLoweringBase::TypeScalarizeVector; 21820b57cec5SDimitry Andric 21830b57cec5SDimitry Andric if (Subtarget.useHVXOps()) { 2184e8d8bef9SDimitry Andric unsigned Action = getPreferredHvxVectorAction(VT); 2185e8d8bef9SDimitry Andric if (Action != ~0u) 2186e8d8bef9SDimitry Andric return static_cast<TargetLoweringBase::LegalizeTypeAction>(Action); 21870b57cec5SDimitry Andric } 21888bcb0991SDimitry Andric 21898bcb0991SDimitry Andric // Always widen (remaining) vectors of i1. 21908bcb0991SDimitry Andric if (ElemTy == MVT::i1) 21918bcb0991SDimitry Andric return TargetLoweringBase::TypeWidenVector; 219281ad6265SDimitry Andric // Widen non-power-of-2 vectors. Such types cannot be split right now, 219381ad6265SDimitry Andric // and computeRegisterProperties will override "split" with "widen", 219481ad6265SDimitry Andric // which can cause other issues. 219581ad6265SDimitry Andric if (!isPowerOf2_32(VecLen)) 219681ad6265SDimitry Andric return TargetLoweringBase::TypeWidenVector; 21978bcb0991SDimitry Andric 21980b57cec5SDimitry Andric return TargetLoweringBase::TypeSplitVector; 21990b57cec5SDimitry Andric } 22000b57cec5SDimitry Andric 2201*bdd1243dSDimitry Andric TargetLoweringBase::LegalizeAction 2202*bdd1243dSDimitry Andric HexagonTargetLowering::getCustomOperationAction(SDNode &Op) const { 2203*bdd1243dSDimitry Andric if (Subtarget.useHVXOps()) { 2204*bdd1243dSDimitry Andric unsigned Action = getCustomHvxOperationAction(Op); 2205*bdd1243dSDimitry Andric if (Action != ~0u) 2206*bdd1243dSDimitry Andric return static_cast<TargetLoweringBase::LegalizeAction>(Action); 2207*bdd1243dSDimitry Andric } 2208*bdd1243dSDimitry Andric return TargetLoweringBase::Legal; 2209*bdd1243dSDimitry Andric } 2210*bdd1243dSDimitry Andric 22110b57cec5SDimitry Andric std::pair<SDValue, int> 22120b57cec5SDimitry Andric HexagonTargetLowering::getBaseAndOffset(SDValue Addr) const { 22130b57cec5SDimitry Andric if (Addr.getOpcode() == ISD::ADD) { 22140b57cec5SDimitry Andric SDValue Op1 = Addr.getOperand(1); 22150b57cec5SDimitry Andric if (auto *CN = dyn_cast<const ConstantSDNode>(Op1.getNode())) 22160b57cec5SDimitry Andric return { Addr.getOperand(0), CN->getSExtValue() }; 22170b57cec5SDimitry Andric } 22180b57cec5SDimitry Andric return { Addr, 0 }; 22190b57cec5SDimitry Andric } 22200b57cec5SDimitry Andric 22210b57cec5SDimitry Andric // Lower a vector shuffle (V1, V2, V3). V1 and V2 are the two vectors 22220b57cec5SDimitry Andric // to select data from, V3 is the permutation. 22230b57cec5SDimitry Andric SDValue 22240b57cec5SDimitry Andric HexagonTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) 22250b57cec5SDimitry Andric const { 22260b57cec5SDimitry Andric const auto *SVN = cast<ShuffleVectorSDNode>(Op); 22270b57cec5SDimitry Andric ArrayRef<int> AM = SVN->getMask(); 22280b57cec5SDimitry Andric assert(AM.size() <= 8 && "Unexpected shuffle mask"); 22290b57cec5SDimitry Andric unsigned VecLen = AM.size(); 22300b57cec5SDimitry Andric 22310b57cec5SDimitry Andric MVT VecTy = ty(Op); 22320b57cec5SDimitry Andric assert(!Subtarget.isHVXVectorType(VecTy, true) && 22330b57cec5SDimitry Andric "HVX shuffles should be legal"); 22340b57cec5SDimitry Andric assert(VecTy.getSizeInBits() <= 64 && "Unexpected vector length"); 22350b57cec5SDimitry Andric 22360b57cec5SDimitry Andric SDValue Op0 = Op.getOperand(0); 22370b57cec5SDimitry Andric SDValue Op1 = Op.getOperand(1); 22380b57cec5SDimitry Andric const SDLoc &dl(Op); 22390b57cec5SDimitry Andric 22400b57cec5SDimitry Andric // If the inputs are not the same as the output, bail. This is not an 22410b57cec5SDimitry Andric // error situation, but complicates the handling and the default expansion 22420b57cec5SDimitry Andric // (into BUILD_VECTOR) should be adequate. 22430b57cec5SDimitry Andric if (ty(Op0) != VecTy || ty(Op1) != VecTy) 22440b57cec5SDimitry Andric return SDValue(); 22450b57cec5SDimitry Andric 22460b57cec5SDimitry Andric // Normalize the mask so that the first non-negative index comes from 22470b57cec5SDimitry Andric // the first operand. 22480b57cec5SDimitry Andric SmallVector<int,8> Mask(AM.begin(), AM.end()); 22490b57cec5SDimitry Andric unsigned F = llvm::find_if(AM, [](int M) { return M >= 0; }) - AM.data(); 22500b57cec5SDimitry Andric if (F == AM.size()) 22510b57cec5SDimitry Andric return DAG.getUNDEF(VecTy); 22520b57cec5SDimitry Andric if (AM[F] >= int(VecLen)) { 22530b57cec5SDimitry Andric ShuffleVectorSDNode::commuteMask(Mask); 22540b57cec5SDimitry Andric std::swap(Op0, Op1); 22550b57cec5SDimitry Andric } 22560b57cec5SDimitry Andric 22570b57cec5SDimitry Andric // Express the shuffle mask in terms of bytes. 22580b57cec5SDimitry Andric SmallVector<int,8> ByteMask; 22590b57cec5SDimitry Andric unsigned ElemBytes = VecTy.getVectorElementType().getSizeInBits() / 8; 226004eeddc0SDimitry Andric for (int M : Mask) { 22610b57cec5SDimitry Andric if (M < 0) { 22620b57cec5SDimitry Andric for (unsigned j = 0; j != ElemBytes; ++j) 22630b57cec5SDimitry Andric ByteMask.push_back(-1); 22640b57cec5SDimitry Andric } else { 22650b57cec5SDimitry Andric for (unsigned j = 0; j != ElemBytes; ++j) 22660b57cec5SDimitry Andric ByteMask.push_back(M*ElemBytes + j); 22670b57cec5SDimitry Andric } 22680b57cec5SDimitry Andric } 22690b57cec5SDimitry Andric assert(ByteMask.size() <= 8); 22700b57cec5SDimitry Andric 22710b57cec5SDimitry Andric // All non-undef (non-negative) indexes are well within [0..127], so they 22720b57cec5SDimitry Andric // fit in a single byte. Build two 64-bit words: 22730b57cec5SDimitry Andric // - MaskIdx where each byte is the corresponding index (for non-negative 22740b57cec5SDimitry Andric // indexes), and 0xFF for negative indexes, and 22750b57cec5SDimitry Andric // - MaskUnd that has 0xFF for each negative index. 22760b57cec5SDimitry Andric uint64_t MaskIdx = 0; 22770b57cec5SDimitry Andric uint64_t MaskUnd = 0; 22780b57cec5SDimitry Andric for (unsigned i = 0, e = ByteMask.size(); i != e; ++i) { 22790b57cec5SDimitry Andric unsigned S = 8*i; 22800b57cec5SDimitry Andric uint64_t M = ByteMask[i] & 0xFF; 22810b57cec5SDimitry Andric if (M == 0xFF) 22820b57cec5SDimitry Andric MaskUnd |= M << S; 22830b57cec5SDimitry Andric MaskIdx |= M << S; 22840b57cec5SDimitry Andric } 22850b57cec5SDimitry Andric 22860b57cec5SDimitry Andric if (ByteMask.size() == 4) { 22870b57cec5SDimitry Andric // Identity. 22880b57cec5SDimitry Andric if (MaskIdx == (0x03020100 | MaskUnd)) 22890b57cec5SDimitry Andric return Op0; 22900b57cec5SDimitry Andric // Byte swap. 22910b57cec5SDimitry Andric if (MaskIdx == (0x00010203 | MaskUnd)) { 22920b57cec5SDimitry Andric SDValue T0 = DAG.getBitcast(MVT::i32, Op0); 22930b57cec5SDimitry Andric SDValue T1 = DAG.getNode(ISD::BSWAP, dl, MVT::i32, T0); 22940b57cec5SDimitry Andric return DAG.getBitcast(VecTy, T1); 22950b57cec5SDimitry Andric } 22960b57cec5SDimitry Andric 22970b57cec5SDimitry Andric // Byte packs. 2298*bdd1243dSDimitry Andric SDValue Concat10 = 2299*bdd1243dSDimitry Andric getCombine(Op1, Op0, dl, typeJoin({ty(Op1), ty(Op0)}), DAG); 23000b57cec5SDimitry Andric if (MaskIdx == (0x06040200 | MaskUnd)) 23010b57cec5SDimitry Andric return getInstr(Hexagon::S2_vtrunehb, dl, VecTy, {Concat10}, DAG); 23020b57cec5SDimitry Andric if (MaskIdx == (0x07050301 | MaskUnd)) 23030b57cec5SDimitry Andric return getInstr(Hexagon::S2_vtrunohb, dl, VecTy, {Concat10}, DAG); 23040b57cec5SDimitry Andric 2305*bdd1243dSDimitry Andric SDValue Concat01 = 2306*bdd1243dSDimitry Andric getCombine(Op0, Op1, dl, typeJoin({ty(Op0), ty(Op1)}), DAG); 23070b57cec5SDimitry Andric if (MaskIdx == (0x02000604 | MaskUnd)) 23080b57cec5SDimitry Andric return getInstr(Hexagon::S2_vtrunehb, dl, VecTy, {Concat01}, DAG); 23090b57cec5SDimitry Andric if (MaskIdx == (0x03010705 | MaskUnd)) 23100b57cec5SDimitry Andric return getInstr(Hexagon::S2_vtrunohb, dl, VecTy, {Concat01}, DAG); 23110b57cec5SDimitry Andric } 23120b57cec5SDimitry Andric 23130b57cec5SDimitry Andric if (ByteMask.size() == 8) { 23140b57cec5SDimitry Andric // Identity. 23150b57cec5SDimitry Andric if (MaskIdx == (0x0706050403020100ull | MaskUnd)) 23160b57cec5SDimitry Andric return Op0; 23170b57cec5SDimitry Andric // Byte swap. 23180b57cec5SDimitry Andric if (MaskIdx == (0x0001020304050607ull | MaskUnd)) { 23190b57cec5SDimitry Andric SDValue T0 = DAG.getBitcast(MVT::i64, Op0); 23200b57cec5SDimitry Andric SDValue T1 = DAG.getNode(ISD::BSWAP, dl, MVT::i64, T0); 23210b57cec5SDimitry Andric return DAG.getBitcast(VecTy, T1); 23220b57cec5SDimitry Andric } 23230b57cec5SDimitry Andric 23240b57cec5SDimitry Andric // Halfword picks. 23250b57cec5SDimitry Andric if (MaskIdx == (0x0d0c050409080100ull | MaskUnd)) 23260b57cec5SDimitry Andric return getInstr(Hexagon::S2_shuffeh, dl, VecTy, {Op1, Op0}, DAG); 23270b57cec5SDimitry Andric if (MaskIdx == (0x0f0e07060b0a0302ull | MaskUnd)) 23280b57cec5SDimitry Andric return getInstr(Hexagon::S2_shuffoh, dl, VecTy, {Op1, Op0}, DAG); 23290b57cec5SDimitry Andric if (MaskIdx == (0x0d0c090805040100ull | MaskUnd)) 23300b57cec5SDimitry Andric return getInstr(Hexagon::S2_vtrunewh, dl, VecTy, {Op1, Op0}, DAG); 23310b57cec5SDimitry Andric if (MaskIdx == (0x0f0e0b0a07060302ull | MaskUnd)) 23320b57cec5SDimitry Andric return getInstr(Hexagon::S2_vtrunowh, dl, VecTy, {Op1, Op0}, DAG); 23330b57cec5SDimitry Andric if (MaskIdx == (0x0706030205040100ull | MaskUnd)) { 23340b57cec5SDimitry Andric VectorPair P = opSplit(Op0, dl, DAG); 23350b57cec5SDimitry Andric return getInstr(Hexagon::S2_packhl, dl, VecTy, {P.second, P.first}, DAG); 23360b57cec5SDimitry Andric } 23370b57cec5SDimitry Andric 23380b57cec5SDimitry Andric // Byte packs. 23390b57cec5SDimitry Andric if (MaskIdx == (0x0e060c040a020800ull | MaskUnd)) 23400b57cec5SDimitry Andric return getInstr(Hexagon::S2_shuffeb, dl, VecTy, {Op1, Op0}, DAG); 23410b57cec5SDimitry Andric if (MaskIdx == (0x0f070d050b030901ull | MaskUnd)) 23420b57cec5SDimitry Andric return getInstr(Hexagon::S2_shuffob, dl, VecTy, {Op1, Op0}, DAG); 23430b57cec5SDimitry Andric } 23440b57cec5SDimitry Andric 23450b57cec5SDimitry Andric return SDValue(); 23460b57cec5SDimitry Andric } 23470b57cec5SDimitry Andric 2348*bdd1243dSDimitry Andric SDValue 2349*bdd1243dSDimitry Andric HexagonTargetLowering::getSplatValue(SDValue Op, SelectionDAG &DAG) const { 2350*bdd1243dSDimitry Andric switch (Op.getOpcode()) { 2351*bdd1243dSDimitry Andric case ISD::BUILD_VECTOR: 2352*bdd1243dSDimitry Andric if (SDValue S = cast<BuildVectorSDNode>(Op)->getSplatValue()) 2353*bdd1243dSDimitry Andric return S; 2354*bdd1243dSDimitry Andric break; 2355*bdd1243dSDimitry Andric case ISD::SPLAT_VECTOR: 2356*bdd1243dSDimitry Andric return Op.getOperand(0); 2357*bdd1243dSDimitry Andric } 2358*bdd1243dSDimitry Andric return SDValue(); 2359*bdd1243dSDimitry Andric } 2360*bdd1243dSDimitry Andric 23610b57cec5SDimitry Andric // Create a Hexagon-specific node for shifting a vector by an integer. 23620b57cec5SDimitry Andric SDValue 23630b57cec5SDimitry Andric HexagonTargetLowering::getVectorShiftByInt(SDValue Op, SelectionDAG &DAG) 23640b57cec5SDimitry Andric const { 23650b57cec5SDimitry Andric unsigned NewOpc; 23660b57cec5SDimitry Andric switch (Op.getOpcode()) { 23670b57cec5SDimitry Andric case ISD::SHL: 23680b57cec5SDimitry Andric NewOpc = HexagonISD::VASL; 23690b57cec5SDimitry Andric break; 23700b57cec5SDimitry Andric case ISD::SRA: 23710b57cec5SDimitry Andric NewOpc = HexagonISD::VASR; 23720b57cec5SDimitry Andric break; 23730b57cec5SDimitry Andric case ISD::SRL: 23740b57cec5SDimitry Andric NewOpc = HexagonISD::VLSR; 23750b57cec5SDimitry Andric break; 23760b57cec5SDimitry Andric default: 23770b57cec5SDimitry Andric llvm_unreachable("Unexpected shift opcode"); 23780b57cec5SDimitry Andric } 23790b57cec5SDimitry Andric 2380*bdd1243dSDimitry Andric if (SDValue Sp = getSplatValue(Op.getOperand(1), DAG)) 2381*bdd1243dSDimitry Andric return DAG.getNode(NewOpc, SDLoc(Op), ty(Op), Op.getOperand(0), Sp); 23820b57cec5SDimitry Andric return SDValue(); 23830b57cec5SDimitry Andric } 23840b57cec5SDimitry Andric 23850b57cec5SDimitry Andric SDValue 23860b57cec5SDimitry Andric HexagonTargetLowering::LowerVECTOR_SHIFT(SDValue Op, SelectionDAG &DAG) const { 2387*bdd1243dSDimitry Andric const SDLoc &dl(Op); 2388*bdd1243dSDimitry Andric 2389*bdd1243dSDimitry Andric // First try to convert the shift (by vector) to a shift by a scalar. 2390*bdd1243dSDimitry Andric // If we first split the shift, the shift amount will become 'extract 2391*bdd1243dSDimitry Andric // subvector', and will no longer be recognized as scalar. 2392*bdd1243dSDimitry Andric SDValue Res = Op; 2393*bdd1243dSDimitry Andric if (SDValue S = getVectorShiftByInt(Op, DAG)) 2394*bdd1243dSDimitry Andric Res = S; 2395*bdd1243dSDimitry Andric 2396*bdd1243dSDimitry Andric unsigned Opc = Res.getOpcode(); 2397*bdd1243dSDimitry Andric switch (Opc) { 2398*bdd1243dSDimitry Andric case HexagonISD::VASR: 2399*bdd1243dSDimitry Andric case HexagonISD::VLSR: 2400*bdd1243dSDimitry Andric case HexagonISD::VASL: 2401*bdd1243dSDimitry Andric break; 2402*bdd1243dSDimitry Andric default: 2403*bdd1243dSDimitry Andric // No instructions for shifts by non-scalars. 2404*bdd1243dSDimitry Andric return SDValue(); 2405*bdd1243dSDimitry Andric } 2406*bdd1243dSDimitry Andric 2407*bdd1243dSDimitry Andric MVT ResTy = ty(Res); 2408*bdd1243dSDimitry Andric if (ResTy.getVectorElementType() != MVT::i8) 2409*bdd1243dSDimitry Andric return Res; 2410*bdd1243dSDimitry Andric 2411*bdd1243dSDimitry Andric // For shifts of i8, extend the inputs to i16, then truncate back to i8. 2412*bdd1243dSDimitry Andric assert(ResTy.getVectorElementType() == MVT::i8); 2413*bdd1243dSDimitry Andric SDValue Val = Res.getOperand(0), Amt = Res.getOperand(1); 2414*bdd1243dSDimitry Andric 2415*bdd1243dSDimitry Andric auto ShiftPartI8 = [&dl, &DAG, this](unsigned Opc, SDValue V, SDValue A) { 2416*bdd1243dSDimitry Andric MVT Ty = ty(V); 2417*bdd1243dSDimitry Andric MVT ExtTy = MVT::getVectorVT(MVT::i16, Ty.getVectorNumElements()); 2418*bdd1243dSDimitry Andric SDValue ExtV = Opc == HexagonISD::VASR ? DAG.getSExtOrTrunc(V, dl, ExtTy) 2419*bdd1243dSDimitry Andric : DAG.getZExtOrTrunc(V, dl, ExtTy); 2420*bdd1243dSDimitry Andric SDValue ExtS = DAG.getNode(Opc, dl, ExtTy, {ExtV, A}); 2421*bdd1243dSDimitry Andric return DAG.getZExtOrTrunc(ExtS, dl, Ty); 2422*bdd1243dSDimitry Andric }; 2423*bdd1243dSDimitry Andric 2424*bdd1243dSDimitry Andric if (ResTy.getSizeInBits() == 32) 2425*bdd1243dSDimitry Andric return ShiftPartI8(Opc, Val, Amt); 2426*bdd1243dSDimitry Andric 2427*bdd1243dSDimitry Andric auto [LoV, HiV] = opSplit(Val, dl, DAG); 2428*bdd1243dSDimitry Andric return DAG.getNode(ISD::CONCAT_VECTORS, dl, ResTy, 2429*bdd1243dSDimitry Andric {ShiftPartI8(Opc, LoV, Amt), ShiftPartI8(Opc, HiV, Amt)}); 24300b57cec5SDimitry Andric } 24310b57cec5SDimitry Andric 24320b57cec5SDimitry Andric SDValue 24330b57cec5SDimitry Andric HexagonTargetLowering::LowerROTL(SDValue Op, SelectionDAG &DAG) const { 24340b57cec5SDimitry Andric if (isa<ConstantSDNode>(Op.getOperand(1).getNode())) 24350b57cec5SDimitry Andric return Op; 24360b57cec5SDimitry Andric return SDValue(); 24370b57cec5SDimitry Andric } 24380b57cec5SDimitry Andric 24390b57cec5SDimitry Andric SDValue 24400b57cec5SDimitry Andric HexagonTargetLowering::LowerBITCAST(SDValue Op, SelectionDAG &DAG) const { 24410b57cec5SDimitry Andric MVT ResTy = ty(Op); 24420b57cec5SDimitry Andric SDValue InpV = Op.getOperand(0); 24430b57cec5SDimitry Andric MVT InpTy = ty(InpV); 24440b57cec5SDimitry Andric assert(ResTy.getSizeInBits() == InpTy.getSizeInBits()); 24450b57cec5SDimitry Andric const SDLoc &dl(Op); 24460b57cec5SDimitry Andric 24470b57cec5SDimitry Andric // Handle conversion from i8 to v8i1. 24485ffd83dbSDimitry Andric if (InpTy == MVT::i8) { 24490b57cec5SDimitry Andric if (ResTy == MVT::v8i1) { 24500b57cec5SDimitry Andric SDValue Sc = DAG.getBitcast(tyScalar(InpTy), InpV); 24510b57cec5SDimitry Andric SDValue Ext = DAG.getZExtOrTrunc(Sc, dl, MVT::i32); 24520b57cec5SDimitry Andric return getInstr(Hexagon::C2_tfrrp, dl, ResTy, Ext, DAG); 24530b57cec5SDimitry Andric } 24540b57cec5SDimitry Andric return SDValue(); 24550b57cec5SDimitry Andric } 24560b57cec5SDimitry Andric 24575ffd83dbSDimitry Andric return Op; 24585ffd83dbSDimitry Andric } 24595ffd83dbSDimitry Andric 24600b57cec5SDimitry Andric bool 24610b57cec5SDimitry Andric HexagonTargetLowering::getBuildVectorConstInts(ArrayRef<SDValue> Values, 24620b57cec5SDimitry Andric MVT VecTy, SelectionDAG &DAG, 24630b57cec5SDimitry Andric MutableArrayRef<ConstantInt*> Consts) const { 24640b57cec5SDimitry Andric MVT ElemTy = VecTy.getVectorElementType(); 24650b57cec5SDimitry Andric unsigned ElemWidth = ElemTy.getSizeInBits(); 24660b57cec5SDimitry Andric IntegerType *IntTy = IntegerType::get(*DAG.getContext(), ElemWidth); 24670b57cec5SDimitry Andric bool AllConst = true; 24680b57cec5SDimitry Andric 24690b57cec5SDimitry Andric for (unsigned i = 0, e = Values.size(); i != e; ++i) { 24700b57cec5SDimitry Andric SDValue V = Values[i]; 24710b57cec5SDimitry Andric if (V.isUndef()) { 24720b57cec5SDimitry Andric Consts[i] = ConstantInt::get(IntTy, 0); 24730b57cec5SDimitry Andric continue; 24740b57cec5SDimitry Andric } 24750b57cec5SDimitry Andric // Make sure to always cast to IntTy. 24760b57cec5SDimitry Andric if (auto *CN = dyn_cast<ConstantSDNode>(V.getNode())) { 24770b57cec5SDimitry Andric const ConstantInt *CI = CN->getConstantIntValue(); 24780b57cec5SDimitry Andric Consts[i] = ConstantInt::get(IntTy, CI->getValue().getSExtValue()); 24790b57cec5SDimitry Andric } else if (auto *CN = dyn_cast<ConstantFPSDNode>(V.getNode())) { 24800b57cec5SDimitry Andric const ConstantFP *CF = CN->getConstantFPValue(); 24810b57cec5SDimitry Andric APInt A = CF->getValueAPF().bitcastToAPInt(); 24820b57cec5SDimitry Andric Consts[i] = ConstantInt::get(IntTy, A.getZExtValue()); 24830b57cec5SDimitry Andric } else { 24840b57cec5SDimitry Andric AllConst = false; 24850b57cec5SDimitry Andric } 24860b57cec5SDimitry Andric } 24870b57cec5SDimitry Andric return AllConst; 24880b57cec5SDimitry Andric } 24890b57cec5SDimitry Andric 24900b57cec5SDimitry Andric SDValue 24910b57cec5SDimitry Andric HexagonTargetLowering::buildVector32(ArrayRef<SDValue> Elem, const SDLoc &dl, 24920b57cec5SDimitry Andric MVT VecTy, SelectionDAG &DAG) const { 24930b57cec5SDimitry Andric MVT ElemTy = VecTy.getVectorElementType(); 24940b57cec5SDimitry Andric assert(VecTy.getVectorNumElements() == Elem.size()); 24950b57cec5SDimitry Andric 24960b57cec5SDimitry Andric SmallVector<ConstantInt*,4> Consts(Elem.size()); 24970b57cec5SDimitry Andric bool AllConst = getBuildVectorConstInts(Elem, VecTy, DAG, Consts); 24980b57cec5SDimitry Andric 24990b57cec5SDimitry Andric unsigned First, Num = Elem.size(); 2500e8d8bef9SDimitry Andric for (First = 0; First != Num; ++First) { 25010b57cec5SDimitry Andric if (!isUndef(Elem[First])) 25020b57cec5SDimitry Andric break; 2503e8d8bef9SDimitry Andric } 25040b57cec5SDimitry Andric if (First == Num) 25050b57cec5SDimitry Andric return DAG.getUNDEF(VecTy); 25060b57cec5SDimitry Andric 25070b57cec5SDimitry Andric if (AllConst && 25080b57cec5SDimitry Andric llvm::all_of(Consts, [](ConstantInt *CI) { return CI->isZero(); })) 25090b57cec5SDimitry Andric return getZero(dl, VecTy, DAG); 25100b57cec5SDimitry Andric 251181ad6265SDimitry Andric if (ElemTy == MVT::i16 || ElemTy == MVT::f16) { 25120b57cec5SDimitry Andric assert(Elem.size() == 2); 25130b57cec5SDimitry Andric if (AllConst) { 251481ad6265SDimitry Andric // The 'Consts' array will have all values as integers regardless 251581ad6265SDimitry Andric // of the vector element type. 25160b57cec5SDimitry Andric uint32_t V = (Consts[0]->getZExtValue() & 0xFFFF) | 25170b57cec5SDimitry Andric Consts[1]->getZExtValue() << 16; 251881ad6265SDimitry Andric return DAG.getBitcast(VecTy, DAG.getConstant(V, dl, MVT::i32)); 25190b57cec5SDimitry Andric } 252081ad6265SDimitry Andric SDValue E0, E1; 252181ad6265SDimitry Andric if (ElemTy == MVT::f16) { 252281ad6265SDimitry Andric E0 = DAG.getZExtOrTrunc(DAG.getBitcast(MVT::i16, Elem[0]), dl, MVT::i32); 252381ad6265SDimitry Andric E1 = DAG.getZExtOrTrunc(DAG.getBitcast(MVT::i16, Elem[1]), dl, MVT::i32); 252481ad6265SDimitry Andric } else { 252581ad6265SDimitry Andric E0 = Elem[0]; 252681ad6265SDimitry Andric E1 = Elem[1]; 252781ad6265SDimitry Andric } 252881ad6265SDimitry Andric SDValue N = getInstr(Hexagon::A2_combine_ll, dl, MVT::i32, {E1, E0}, DAG); 252981ad6265SDimitry Andric return DAG.getBitcast(VecTy, N); 25300b57cec5SDimitry Andric } 25310b57cec5SDimitry Andric 25320b57cec5SDimitry Andric if (ElemTy == MVT::i8) { 25330b57cec5SDimitry Andric // First try generating a constant. 25340b57cec5SDimitry Andric if (AllConst) { 25350b57cec5SDimitry Andric int32_t V = (Consts[0]->getZExtValue() & 0xFF) | 25360b57cec5SDimitry Andric (Consts[1]->getZExtValue() & 0xFF) << 8 | 253704eeddc0SDimitry Andric (Consts[2]->getZExtValue() & 0xFF) << 16 | 253804eeddc0SDimitry Andric Consts[3]->getZExtValue() << 24; 25390b57cec5SDimitry Andric return DAG.getBitcast(MVT::v4i8, DAG.getConstant(V, dl, MVT::i32)); 25400b57cec5SDimitry Andric } 25410b57cec5SDimitry Andric 25420b57cec5SDimitry Andric // Then try splat. 25430b57cec5SDimitry Andric bool IsSplat = true; 2544e8d8bef9SDimitry Andric for (unsigned i = First+1; i != Num; ++i) { 25450b57cec5SDimitry Andric if (Elem[i] == Elem[First] || isUndef(Elem[i])) 25460b57cec5SDimitry Andric continue; 25470b57cec5SDimitry Andric IsSplat = false; 25480b57cec5SDimitry Andric break; 25490b57cec5SDimitry Andric } 25500b57cec5SDimitry Andric if (IsSplat) { 2551e8d8bef9SDimitry Andric // Legalize the operand of SPLAT_VECTOR. 25520b57cec5SDimitry Andric SDValue Ext = DAG.getZExtOrTrunc(Elem[First], dl, MVT::i32); 2553e8d8bef9SDimitry Andric return DAG.getNode(ISD::SPLAT_VECTOR, dl, VecTy, Ext); 25540b57cec5SDimitry Andric } 25550b57cec5SDimitry Andric 25560b57cec5SDimitry Andric // Generate 25570b57cec5SDimitry Andric // (zxtb(Elem[0]) | (zxtb(Elem[1]) << 8)) | 25580b57cec5SDimitry Andric // (zxtb(Elem[2]) | (zxtb(Elem[3]) << 8)) << 16 25590b57cec5SDimitry Andric assert(Elem.size() == 4); 25600b57cec5SDimitry Andric SDValue Vs[4]; 25610b57cec5SDimitry Andric for (unsigned i = 0; i != 4; ++i) { 25620b57cec5SDimitry Andric Vs[i] = DAG.getZExtOrTrunc(Elem[i], dl, MVT::i32); 25630b57cec5SDimitry Andric Vs[i] = DAG.getZeroExtendInReg(Vs[i], dl, MVT::i8); 25640b57cec5SDimitry Andric } 25650b57cec5SDimitry Andric SDValue S8 = DAG.getConstant(8, dl, MVT::i32); 25660b57cec5SDimitry Andric SDValue T0 = DAG.getNode(ISD::SHL, dl, MVT::i32, {Vs[1], S8}); 25670b57cec5SDimitry Andric SDValue T1 = DAG.getNode(ISD::SHL, dl, MVT::i32, {Vs[3], S8}); 25680b57cec5SDimitry Andric SDValue B0 = DAG.getNode(ISD::OR, dl, MVT::i32, {Vs[0], T0}); 25690b57cec5SDimitry Andric SDValue B1 = DAG.getNode(ISD::OR, dl, MVT::i32, {Vs[2], T1}); 25700b57cec5SDimitry Andric 25710b57cec5SDimitry Andric SDValue R = getInstr(Hexagon::A2_combine_ll, dl, MVT::i32, {B1, B0}, DAG); 25720b57cec5SDimitry Andric return DAG.getBitcast(MVT::v4i8, R); 25730b57cec5SDimitry Andric } 25740b57cec5SDimitry Andric 25750b57cec5SDimitry Andric #ifndef NDEBUG 25760b57cec5SDimitry Andric dbgs() << "VecTy: " << EVT(VecTy).getEVTString() << '\n'; 25770b57cec5SDimitry Andric #endif 25780b57cec5SDimitry Andric llvm_unreachable("Unexpected vector element type"); 25790b57cec5SDimitry Andric } 25800b57cec5SDimitry Andric 25810b57cec5SDimitry Andric SDValue 25820b57cec5SDimitry Andric HexagonTargetLowering::buildVector64(ArrayRef<SDValue> Elem, const SDLoc &dl, 25830b57cec5SDimitry Andric MVT VecTy, SelectionDAG &DAG) const { 25840b57cec5SDimitry Andric MVT ElemTy = VecTy.getVectorElementType(); 25850b57cec5SDimitry Andric assert(VecTy.getVectorNumElements() == Elem.size()); 25860b57cec5SDimitry Andric 25870b57cec5SDimitry Andric SmallVector<ConstantInt*,8> Consts(Elem.size()); 25880b57cec5SDimitry Andric bool AllConst = getBuildVectorConstInts(Elem, VecTy, DAG, Consts); 25890b57cec5SDimitry Andric 25900b57cec5SDimitry Andric unsigned First, Num = Elem.size(); 2591e8d8bef9SDimitry Andric for (First = 0; First != Num; ++First) { 25920b57cec5SDimitry Andric if (!isUndef(Elem[First])) 25930b57cec5SDimitry Andric break; 2594e8d8bef9SDimitry Andric } 25950b57cec5SDimitry Andric if (First == Num) 25960b57cec5SDimitry Andric return DAG.getUNDEF(VecTy); 25970b57cec5SDimitry Andric 25980b57cec5SDimitry Andric if (AllConst && 25990b57cec5SDimitry Andric llvm::all_of(Consts, [](ConstantInt *CI) { return CI->isZero(); })) 26000b57cec5SDimitry Andric return getZero(dl, VecTy, DAG); 26010b57cec5SDimitry Andric 26020b57cec5SDimitry Andric // First try splat if possible. 260381ad6265SDimitry Andric if (ElemTy == MVT::i16 || ElemTy == MVT::f16) { 26040b57cec5SDimitry Andric bool IsSplat = true; 2605e8d8bef9SDimitry Andric for (unsigned i = First+1; i != Num; ++i) { 26060b57cec5SDimitry Andric if (Elem[i] == Elem[First] || isUndef(Elem[i])) 26070b57cec5SDimitry Andric continue; 26080b57cec5SDimitry Andric IsSplat = false; 26090b57cec5SDimitry Andric break; 26100b57cec5SDimitry Andric } 26110b57cec5SDimitry Andric if (IsSplat) { 2612e8d8bef9SDimitry Andric // Legalize the operand of SPLAT_VECTOR 261381ad6265SDimitry Andric SDValue S = ElemTy == MVT::f16 ? DAG.getBitcast(MVT::i16, Elem[First]) 261481ad6265SDimitry Andric : Elem[First]; 261581ad6265SDimitry Andric SDValue Ext = DAG.getZExtOrTrunc(S, dl, MVT::i32); 2616e8d8bef9SDimitry Andric return DAG.getNode(ISD::SPLAT_VECTOR, dl, VecTy, Ext); 26170b57cec5SDimitry Andric } 26180b57cec5SDimitry Andric } 26190b57cec5SDimitry Andric 26200b57cec5SDimitry Andric // Then try constant. 26210b57cec5SDimitry Andric if (AllConst) { 26220b57cec5SDimitry Andric uint64_t Val = 0; 26230b57cec5SDimitry Andric unsigned W = ElemTy.getSizeInBits(); 262481ad6265SDimitry Andric uint64_t Mask = (1ull << W) - 1; 26250b57cec5SDimitry Andric for (unsigned i = 0; i != Num; ++i) 26260b57cec5SDimitry Andric Val = (Val << W) | (Consts[Num-1-i]->getZExtValue() & Mask); 26270b57cec5SDimitry Andric SDValue V0 = DAG.getConstant(Val, dl, MVT::i64); 26280b57cec5SDimitry Andric return DAG.getBitcast(VecTy, V0); 26290b57cec5SDimitry Andric } 26300b57cec5SDimitry Andric 26310b57cec5SDimitry Andric // Build two 32-bit vectors and concatenate. 26320b57cec5SDimitry Andric MVT HalfTy = MVT::getVectorVT(ElemTy, Num/2); 26330b57cec5SDimitry Andric SDValue L = (ElemTy == MVT::i32) 26340b57cec5SDimitry Andric ? Elem[0] 26350b57cec5SDimitry Andric : buildVector32(Elem.take_front(Num/2), dl, HalfTy, DAG); 26360b57cec5SDimitry Andric SDValue H = (ElemTy == MVT::i32) 26370b57cec5SDimitry Andric ? Elem[1] 26380b57cec5SDimitry Andric : buildVector32(Elem.drop_front(Num/2), dl, HalfTy, DAG); 2639*bdd1243dSDimitry Andric return getCombine(H, L, dl, VecTy, DAG); 26400b57cec5SDimitry Andric } 26410b57cec5SDimitry Andric 26420b57cec5SDimitry Andric SDValue 26430b57cec5SDimitry Andric HexagonTargetLowering::extractVector(SDValue VecV, SDValue IdxV, 26440b57cec5SDimitry Andric const SDLoc &dl, MVT ValTy, MVT ResTy, 26450b57cec5SDimitry Andric SelectionDAG &DAG) const { 26460b57cec5SDimitry Andric MVT VecTy = ty(VecV); 26470b57cec5SDimitry Andric assert(!ValTy.isVector() || 26480b57cec5SDimitry Andric VecTy.getVectorElementType() == ValTy.getVectorElementType()); 2649*bdd1243dSDimitry Andric if (VecTy.getVectorElementType() == MVT::i1) 2650*bdd1243dSDimitry Andric return extractVectorPred(VecV, IdxV, dl, ValTy, ResTy, DAG); 2651*bdd1243dSDimitry Andric 26520b57cec5SDimitry Andric unsigned VecWidth = VecTy.getSizeInBits(); 26530b57cec5SDimitry Andric unsigned ValWidth = ValTy.getSizeInBits(); 26540b57cec5SDimitry Andric unsigned ElemWidth = VecTy.getVectorElementType().getSizeInBits(); 26550b57cec5SDimitry Andric assert((VecWidth % ElemWidth) == 0); 2656*bdd1243dSDimitry Andric assert(VecWidth == 32 || VecWidth == 64); 26570b57cec5SDimitry Andric 2658*bdd1243dSDimitry Andric // Cast everything to scalar integer types. 2659*bdd1243dSDimitry Andric MVT ScalarTy = tyScalar(VecTy); 2660*bdd1243dSDimitry Andric VecV = DAG.getBitcast(ScalarTy, VecV); 2661*bdd1243dSDimitry Andric 2662*bdd1243dSDimitry Andric SDValue WidthV = DAG.getConstant(ValWidth, dl, MVT::i32); 2663*bdd1243dSDimitry Andric SDValue ExtV; 2664*bdd1243dSDimitry Andric 2665*bdd1243dSDimitry Andric if (auto *IdxN = dyn_cast<ConstantSDNode>(IdxV)) { 2666*bdd1243dSDimitry Andric unsigned Off = IdxN->getZExtValue() * ElemWidth; 2667*bdd1243dSDimitry Andric if (VecWidth == 64 && ValWidth == 32) { 2668*bdd1243dSDimitry Andric assert(Off == 0 || Off == 32); 2669*bdd1243dSDimitry Andric ExtV = Off == 0 ? LoHalf(VecV, DAG) : HiHalf(VecV, DAG); 2670*bdd1243dSDimitry Andric } else if (Off == 0 && (ValWidth % 8) == 0) { 2671*bdd1243dSDimitry Andric ExtV = DAG.getZeroExtendInReg(VecV, dl, tyScalar(ValTy)); 2672*bdd1243dSDimitry Andric } else { 2673*bdd1243dSDimitry Andric SDValue OffV = DAG.getConstant(Off, dl, MVT::i32); 2674*bdd1243dSDimitry Andric // The return type of EXTRACTU must be the same as the type of the 2675*bdd1243dSDimitry Andric // input vector. 2676*bdd1243dSDimitry Andric ExtV = DAG.getNode(HexagonISD::EXTRACTU, dl, ScalarTy, 2677*bdd1243dSDimitry Andric {VecV, WidthV, OffV}); 2678*bdd1243dSDimitry Andric } 2679*bdd1243dSDimitry Andric } else { 2680*bdd1243dSDimitry Andric if (ty(IdxV) != MVT::i32) 2681*bdd1243dSDimitry Andric IdxV = DAG.getZExtOrTrunc(IdxV, dl, MVT::i32); 2682*bdd1243dSDimitry Andric SDValue OffV = DAG.getNode(ISD::MUL, dl, MVT::i32, IdxV, 2683*bdd1243dSDimitry Andric DAG.getConstant(ElemWidth, dl, MVT::i32)); 2684*bdd1243dSDimitry Andric ExtV = DAG.getNode(HexagonISD::EXTRACTU, dl, ScalarTy, 2685*bdd1243dSDimitry Andric {VecV, WidthV, OffV}); 2686*bdd1243dSDimitry Andric } 2687*bdd1243dSDimitry Andric 2688*bdd1243dSDimitry Andric // Cast ExtV to the requested result type. 2689*bdd1243dSDimitry Andric ExtV = DAG.getZExtOrTrunc(ExtV, dl, tyScalar(ResTy)); 2690*bdd1243dSDimitry Andric ExtV = DAG.getBitcast(ResTy, ExtV); 2691*bdd1243dSDimitry Andric return ExtV; 2692*bdd1243dSDimitry Andric } 2693*bdd1243dSDimitry Andric 2694*bdd1243dSDimitry Andric SDValue 2695*bdd1243dSDimitry Andric HexagonTargetLowering::extractVectorPred(SDValue VecV, SDValue IdxV, 2696*bdd1243dSDimitry Andric const SDLoc &dl, MVT ValTy, MVT ResTy, 2697*bdd1243dSDimitry Andric SelectionDAG &DAG) const { 26980b57cec5SDimitry Andric // Special case for v{8,4,2}i1 (the only boolean vectors legal in Hexagon 26990b57cec5SDimitry Andric // without any coprocessors). 2700*bdd1243dSDimitry Andric MVT VecTy = ty(VecV); 2701*bdd1243dSDimitry Andric unsigned VecWidth = VecTy.getSizeInBits(); 2702*bdd1243dSDimitry Andric unsigned ValWidth = ValTy.getSizeInBits(); 27034824e7fdSDimitry Andric assert(VecWidth == VecTy.getVectorNumElements() && 27044824e7fdSDimitry Andric "Vector elements should equal vector width size"); 27050b57cec5SDimitry Andric assert(VecWidth == 8 || VecWidth == 4 || VecWidth == 2); 2706*bdd1243dSDimitry Andric 27070b57cec5SDimitry Andric // Check if this is an extract of the lowest bit. 2708*bdd1243dSDimitry Andric if (auto *IdxN = dyn_cast<ConstantSDNode>(IdxV)) { 27090b57cec5SDimitry Andric // Extracting the lowest bit is a no-op, but it changes the type, 27100b57cec5SDimitry Andric // so it must be kept as an operation to avoid errors related to 27110b57cec5SDimitry Andric // type mismatches. 2712349cc55cSDimitry Andric if (IdxN->isZero() && ValTy.getSizeInBits() == 1) 27130b57cec5SDimitry Andric return DAG.getNode(HexagonISD::TYPECAST, dl, MVT::i1, VecV); 27140b57cec5SDimitry Andric } 27150b57cec5SDimitry Andric 27160b57cec5SDimitry Andric // If the value extracted is a single bit, use tstbit. 27170b57cec5SDimitry Andric if (ValWidth == 1) { 27180b57cec5SDimitry Andric SDValue A0 = getInstr(Hexagon::C2_tfrpr, dl, MVT::i32, {VecV}, DAG); 27190b57cec5SDimitry Andric SDValue M0 = DAG.getConstant(8 / VecWidth, dl, MVT::i32); 27200b57cec5SDimitry Andric SDValue I0 = DAG.getNode(ISD::MUL, dl, MVT::i32, IdxV, M0); 27210b57cec5SDimitry Andric return DAG.getNode(HexagonISD::TSTBIT, dl, MVT::i1, A0, I0); 27220b57cec5SDimitry Andric } 27230b57cec5SDimitry Andric 27240b57cec5SDimitry Andric // Each bool vector (v2i1, v4i1, v8i1) always occupies 8 bits in 27250b57cec5SDimitry Andric // a predicate register. The elements of the vector are repeated 27260b57cec5SDimitry Andric // in the register (if necessary) so that the total number is 8. 27270b57cec5SDimitry Andric // The extracted subvector will need to be expanded in such a way. 27280b57cec5SDimitry Andric unsigned Scale = VecWidth / ValWidth; 27290b57cec5SDimitry Andric 27300b57cec5SDimitry Andric // Generate (p2d VecV) >> 8*Idx to move the interesting bytes to 27310b57cec5SDimitry Andric // position 0. 27320b57cec5SDimitry Andric assert(ty(IdxV) == MVT::i32); 27330b57cec5SDimitry Andric unsigned VecRep = 8 / VecWidth; 27340b57cec5SDimitry Andric SDValue S0 = DAG.getNode(ISD::MUL, dl, MVT::i32, IdxV, 27350b57cec5SDimitry Andric DAG.getConstant(8*VecRep, dl, MVT::i32)); 27360b57cec5SDimitry Andric SDValue T0 = DAG.getNode(HexagonISD::P2D, dl, MVT::i64, VecV); 27370b57cec5SDimitry Andric SDValue T1 = DAG.getNode(ISD::SRL, dl, MVT::i64, T0, S0); 27380b57cec5SDimitry Andric while (Scale > 1) { 27390b57cec5SDimitry Andric // The longest possible subvector is at most 32 bits, so it is always 27400b57cec5SDimitry Andric // contained in the low subregister. 2741*bdd1243dSDimitry Andric T1 = LoHalf(T1, DAG); 27420b57cec5SDimitry Andric T1 = expandPredicate(T1, dl, DAG); 27430b57cec5SDimitry Andric Scale /= 2; 27440b57cec5SDimitry Andric } 27450b57cec5SDimitry Andric 27460b57cec5SDimitry Andric return DAG.getNode(HexagonISD::D2P, dl, ResTy, T1); 27470b57cec5SDimitry Andric } 27480b57cec5SDimitry Andric 27490b57cec5SDimitry Andric SDValue 27500b57cec5SDimitry Andric HexagonTargetLowering::insertVector(SDValue VecV, SDValue ValV, SDValue IdxV, 27510b57cec5SDimitry Andric const SDLoc &dl, MVT ValTy, 27520b57cec5SDimitry Andric SelectionDAG &DAG) const { 27530b57cec5SDimitry Andric MVT VecTy = ty(VecV); 2754*bdd1243dSDimitry Andric if (VecTy.getVectorElementType() == MVT::i1) 2755*bdd1243dSDimitry Andric return insertVectorPred(VecV, ValV, IdxV, dl, ValTy, DAG); 27560b57cec5SDimitry Andric 27570b57cec5SDimitry Andric unsigned VecWidth = VecTy.getSizeInBits(); 27580b57cec5SDimitry Andric unsigned ValWidth = ValTy.getSizeInBits(); 27590b57cec5SDimitry Andric assert(VecWidth == 32 || VecWidth == 64); 27600b57cec5SDimitry Andric assert((VecWidth % ValWidth) == 0); 27610b57cec5SDimitry Andric 27620b57cec5SDimitry Andric // Cast everything to scalar integer types. 27630b57cec5SDimitry Andric MVT ScalarTy = MVT::getIntegerVT(VecWidth); 27640b57cec5SDimitry Andric // The actual type of ValV may be different than ValTy (which is related 27650b57cec5SDimitry Andric // to the vector type). 27660b57cec5SDimitry Andric unsigned VW = ty(ValV).getSizeInBits(); 27670b57cec5SDimitry Andric ValV = DAG.getBitcast(MVT::getIntegerVT(VW), ValV); 27680b57cec5SDimitry Andric VecV = DAG.getBitcast(ScalarTy, VecV); 27690b57cec5SDimitry Andric if (VW != VecWidth) 27700b57cec5SDimitry Andric ValV = DAG.getAnyExtOrTrunc(ValV, dl, ScalarTy); 27710b57cec5SDimitry Andric 27720b57cec5SDimitry Andric SDValue WidthV = DAG.getConstant(ValWidth, dl, MVT::i32); 27730b57cec5SDimitry Andric SDValue InsV; 27740b57cec5SDimitry Andric 27750b57cec5SDimitry Andric if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(IdxV)) { 27760b57cec5SDimitry Andric unsigned W = C->getZExtValue() * ValWidth; 27770b57cec5SDimitry Andric SDValue OffV = DAG.getConstant(W, dl, MVT::i32); 27780b57cec5SDimitry Andric InsV = DAG.getNode(HexagonISD::INSERT, dl, ScalarTy, 27790b57cec5SDimitry Andric {VecV, ValV, WidthV, OffV}); 27800b57cec5SDimitry Andric } else { 27810b57cec5SDimitry Andric if (ty(IdxV) != MVT::i32) 27820b57cec5SDimitry Andric IdxV = DAG.getZExtOrTrunc(IdxV, dl, MVT::i32); 27830b57cec5SDimitry Andric SDValue OffV = DAG.getNode(ISD::MUL, dl, MVT::i32, IdxV, WidthV); 27840b57cec5SDimitry Andric InsV = DAG.getNode(HexagonISD::INSERT, dl, ScalarTy, 27850b57cec5SDimitry Andric {VecV, ValV, WidthV, OffV}); 27860b57cec5SDimitry Andric } 27870b57cec5SDimitry Andric 27880b57cec5SDimitry Andric return DAG.getNode(ISD::BITCAST, dl, VecTy, InsV); 27890b57cec5SDimitry Andric } 27900b57cec5SDimitry Andric 27910b57cec5SDimitry Andric SDValue 2792*bdd1243dSDimitry Andric HexagonTargetLowering::insertVectorPred(SDValue VecV, SDValue ValV, 2793*bdd1243dSDimitry Andric SDValue IdxV, const SDLoc &dl, 2794*bdd1243dSDimitry Andric MVT ValTy, SelectionDAG &DAG) const { 2795*bdd1243dSDimitry Andric MVT VecTy = ty(VecV); 2796*bdd1243dSDimitry Andric unsigned VecLen = VecTy.getVectorNumElements(); 2797*bdd1243dSDimitry Andric 2798*bdd1243dSDimitry Andric if (ValTy == MVT::i1) { 2799*bdd1243dSDimitry Andric SDValue ToReg = getInstr(Hexagon::C2_tfrpr, dl, MVT::i32, {VecV}, DAG); 2800*bdd1243dSDimitry Andric SDValue Ext = DAG.getSExtOrTrunc(ValV, dl, MVT::i32); 2801*bdd1243dSDimitry Andric SDValue Width = DAG.getConstant(8 / VecLen, dl, MVT::i32); 2802*bdd1243dSDimitry Andric SDValue Idx = DAG.getNode(ISD::MUL, dl, MVT::i32, IdxV, Width); 2803*bdd1243dSDimitry Andric SDValue Ins = 2804*bdd1243dSDimitry Andric DAG.getNode(HexagonISD::INSERT, dl, MVT::i32, {ToReg, Ext, Width, Idx}); 2805*bdd1243dSDimitry Andric return getInstr(Hexagon::C2_tfrrp, dl, VecTy, {Ins}, DAG); 2806*bdd1243dSDimitry Andric } 2807*bdd1243dSDimitry Andric 2808*bdd1243dSDimitry Andric assert(ValTy.getVectorElementType() == MVT::i1); 2809*bdd1243dSDimitry Andric SDValue ValR = ValTy.isVector() 2810*bdd1243dSDimitry Andric ? DAG.getNode(HexagonISD::P2D, dl, MVT::i64, ValV) 2811*bdd1243dSDimitry Andric : DAG.getSExtOrTrunc(ValV, dl, MVT::i64); 2812*bdd1243dSDimitry Andric 2813*bdd1243dSDimitry Andric unsigned Scale = VecLen / ValTy.getVectorNumElements(); 2814*bdd1243dSDimitry Andric assert(Scale > 1); 2815*bdd1243dSDimitry Andric 2816*bdd1243dSDimitry Andric for (unsigned R = Scale; R > 1; R /= 2) { 2817*bdd1243dSDimitry Andric ValR = contractPredicate(ValR, dl, DAG); 2818*bdd1243dSDimitry Andric ValR = getCombine(DAG.getUNDEF(MVT::i32), ValR, dl, MVT::i64, DAG); 2819*bdd1243dSDimitry Andric } 2820*bdd1243dSDimitry Andric 2821*bdd1243dSDimitry Andric SDValue Width = DAG.getConstant(64 / Scale, dl, MVT::i32); 2822*bdd1243dSDimitry Andric SDValue Idx = DAG.getNode(ISD::MUL, dl, MVT::i32, IdxV, Width); 2823*bdd1243dSDimitry Andric SDValue VecR = DAG.getNode(HexagonISD::P2D, dl, MVT::i64, VecV); 2824*bdd1243dSDimitry Andric SDValue Ins = 2825*bdd1243dSDimitry Andric DAG.getNode(HexagonISD::INSERT, dl, MVT::i64, {VecR, ValR, Width, Idx}); 2826*bdd1243dSDimitry Andric return DAG.getNode(HexagonISD::D2P, dl, VecTy, Ins); 2827*bdd1243dSDimitry Andric } 2828*bdd1243dSDimitry Andric 2829*bdd1243dSDimitry Andric SDValue 28300b57cec5SDimitry Andric HexagonTargetLowering::expandPredicate(SDValue Vec32, const SDLoc &dl, 28310b57cec5SDimitry Andric SelectionDAG &DAG) const { 28320b57cec5SDimitry Andric assert(ty(Vec32).getSizeInBits() == 32); 28330b57cec5SDimitry Andric if (isUndef(Vec32)) 28340b57cec5SDimitry Andric return DAG.getUNDEF(MVT::i64); 2835*bdd1243dSDimitry Andric SDValue P = DAG.getBitcast(MVT::v4i8, Vec32); 2836*bdd1243dSDimitry Andric SDValue X = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i16, P); 2837*bdd1243dSDimitry Andric return DAG.getBitcast(MVT::i64, X); 28380b57cec5SDimitry Andric } 28390b57cec5SDimitry Andric 28400b57cec5SDimitry Andric SDValue 28410b57cec5SDimitry Andric HexagonTargetLowering::contractPredicate(SDValue Vec64, const SDLoc &dl, 28420b57cec5SDimitry Andric SelectionDAG &DAG) const { 28430b57cec5SDimitry Andric assert(ty(Vec64).getSizeInBits() == 64); 28440b57cec5SDimitry Andric if (isUndef(Vec64)) 28450b57cec5SDimitry Andric return DAG.getUNDEF(MVT::i32); 2846*bdd1243dSDimitry Andric // Collect even bytes: 2847*bdd1243dSDimitry Andric SDValue A = DAG.getBitcast(MVT::v8i8, Vec64); 2848*bdd1243dSDimitry Andric SDValue S = DAG.getVectorShuffle(MVT::v8i8, dl, A, DAG.getUNDEF(MVT::v8i8), 2849*bdd1243dSDimitry Andric {0, 2, 4, 6, 1, 3, 5, 7}); 2850*bdd1243dSDimitry Andric return extractVector(S, DAG.getConstant(0, dl, MVT::i32), dl, MVT::v4i8, 2851*bdd1243dSDimitry Andric MVT::i32, DAG); 28520b57cec5SDimitry Andric } 28530b57cec5SDimitry Andric 28540b57cec5SDimitry Andric SDValue 28550b57cec5SDimitry Andric HexagonTargetLowering::getZero(const SDLoc &dl, MVT Ty, SelectionDAG &DAG) 28560b57cec5SDimitry Andric const { 28570b57cec5SDimitry Andric if (Ty.isVector()) { 28580b57cec5SDimitry Andric unsigned W = Ty.getSizeInBits(); 28590b57cec5SDimitry Andric if (W <= 64) 28600b57cec5SDimitry Andric return DAG.getBitcast(Ty, DAG.getConstant(0, dl, MVT::getIntegerVT(W))); 2861e8d8bef9SDimitry Andric return DAG.getNode(ISD::SPLAT_VECTOR, dl, Ty, getZero(dl, MVT::i32, DAG)); 28620b57cec5SDimitry Andric } 28630b57cec5SDimitry Andric 28640b57cec5SDimitry Andric if (Ty.isInteger()) 28650b57cec5SDimitry Andric return DAG.getConstant(0, dl, Ty); 28660b57cec5SDimitry Andric if (Ty.isFloatingPoint()) 28670b57cec5SDimitry Andric return DAG.getConstantFP(0.0, dl, Ty); 28680b57cec5SDimitry Andric llvm_unreachable("Invalid type for zero"); 28690b57cec5SDimitry Andric } 28700b57cec5SDimitry Andric 28710b57cec5SDimitry Andric SDValue 2872e8d8bef9SDimitry Andric HexagonTargetLowering::appendUndef(SDValue Val, MVT ResTy, SelectionDAG &DAG) 2873e8d8bef9SDimitry Andric const { 2874e8d8bef9SDimitry Andric MVT ValTy = ty(Val); 2875e8d8bef9SDimitry Andric assert(ValTy.getVectorElementType() == ResTy.getVectorElementType()); 2876e8d8bef9SDimitry Andric 2877e8d8bef9SDimitry Andric unsigned ValLen = ValTy.getVectorNumElements(); 2878e8d8bef9SDimitry Andric unsigned ResLen = ResTy.getVectorNumElements(); 2879e8d8bef9SDimitry Andric if (ValLen == ResLen) 2880e8d8bef9SDimitry Andric return Val; 2881e8d8bef9SDimitry Andric 2882e8d8bef9SDimitry Andric const SDLoc &dl(Val); 2883e8d8bef9SDimitry Andric assert(ValLen < ResLen); 2884e8d8bef9SDimitry Andric assert(ResLen % ValLen == 0); 2885e8d8bef9SDimitry Andric 2886e8d8bef9SDimitry Andric SmallVector<SDValue, 4> Concats = {Val}; 2887e8d8bef9SDimitry Andric for (unsigned i = 1, e = ResLen / ValLen; i < e; ++i) 2888e8d8bef9SDimitry Andric Concats.push_back(DAG.getUNDEF(ValTy)); 2889e8d8bef9SDimitry Andric 2890e8d8bef9SDimitry Andric return DAG.getNode(ISD::CONCAT_VECTORS, dl, ResTy, Concats); 2891e8d8bef9SDimitry Andric } 2892e8d8bef9SDimitry Andric 2893e8d8bef9SDimitry Andric SDValue 2894*bdd1243dSDimitry Andric HexagonTargetLowering::getCombine(SDValue Hi, SDValue Lo, const SDLoc &dl, 2895*bdd1243dSDimitry Andric MVT ResTy, SelectionDAG &DAG) const { 2896*bdd1243dSDimitry Andric MVT ElemTy = ty(Hi); 2897*bdd1243dSDimitry Andric assert(ElemTy == ty(Lo)); 2898*bdd1243dSDimitry Andric 2899*bdd1243dSDimitry Andric if (!ElemTy.isVector()) { 2900*bdd1243dSDimitry Andric assert(ElemTy.isScalarInteger()); 2901*bdd1243dSDimitry Andric MVT PairTy = MVT::getIntegerVT(2 * ElemTy.getSizeInBits()); 2902*bdd1243dSDimitry Andric SDValue Pair = DAG.getNode(ISD::BUILD_PAIR, dl, PairTy, Lo, Hi); 2903*bdd1243dSDimitry Andric return DAG.getBitcast(ResTy, Pair); 2904*bdd1243dSDimitry Andric } 2905*bdd1243dSDimitry Andric 2906*bdd1243dSDimitry Andric unsigned Width = ElemTy.getSizeInBits(); 2907*bdd1243dSDimitry Andric MVT IntTy = MVT::getIntegerVT(Width); 2908*bdd1243dSDimitry Andric MVT PairTy = MVT::getIntegerVT(2 * Width); 2909*bdd1243dSDimitry Andric SDValue Pair = 2910*bdd1243dSDimitry Andric DAG.getNode(ISD::BUILD_PAIR, dl, PairTy, 2911*bdd1243dSDimitry Andric {DAG.getBitcast(IntTy, Lo), DAG.getBitcast(IntTy, Hi)}); 2912*bdd1243dSDimitry Andric return DAG.getBitcast(ResTy, Pair); 2913*bdd1243dSDimitry Andric } 2914*bdd1243dSDimitry Andric 2915*bdd1243dSDimitry Andric SDValue 29160b57cec5SDimitry Andric HexagonTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const { 29170b57cec5SDimitry Andric MVT VecTy = ty(Op); 29180b57cec5SDimitry Andric unsigned BW = VecTy.getSizeInBits(); 29190b57cec5SDimitry Andric const SDLoc &dl(Op); 29200b57cec5SDimitry Andric SmallVector<SDValue,8> Ops; 29210b57cec5SDimitry Andric for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) 29220b57cec5SDimitry Andric Ops.push_back(Op.getOperand(i)); 29230b57cec5SDimitry Andric 29240b57cec5SDimitry Andric if (BW == 32) 29250b57cec5SDimitry Andric return buildVector32(Ops, dl, VecTy, DAG); 29260b57cec5SDimitry Andric if (BW == 64) 29270b57cec5SDimitry Andric return buildVector64(Ops, dl, VecTy, DAG); 29280b57cec5SDimitry Andric 29290b57cec5SDimitry Andric if (VecTy == MVT::v8i1 || VecTy == MVT::v4i1 || VecTy == MVT::v2i1) { 29308bcb0991SDimitry Andric // Check if this is a special case or all-0 or all-1. 29318bcb0991SDimitry Andric bool All0 = true, All1 = true; 29328bcb0991SDimitry Andric for (SDValue P : Ops) { 29338bcb0991SDimitry Andric auto *CN = dyn_cast<ConstantSDNode>(P.getNode()); 29348bcb0991SDimitry Andric if (CN == nullptr) { 29358bcb0991SDimitry Andric All0 = All1 = false; 29368bcb0991SDimitry Andric break; 29378bcb0991SDimitry Andric } 29388bcb0991SDimitry Andric uint32_t C = CN->getZExtValue(); 29398bcb0991SDimitry Andric All0 &= (C == 0); 29408bcb0991SDimitry Andric All1 &= (C == 1); 29418bcb0991SDimitry Andric } 29428bcb0991SDimitry Andric if (All0) 29438bcb0991SDimitry Andric return DAG.getNode(HexagonISD::PFALSE, dl, VecTy); 29448bcb0991SDimitry Andric if (All1) 29458bcb0991SDimitry Andric return DAG.getNode(HexagonISD::PTRUE, dl, VecTy); 29468bcb0991SDimitry Andric 29470b57cec5SDimitry Andric // For each i1 element in the resulting predicate register, put 1 29480b57cec5SDimitry Andric // shifted by the index of the element into a general-purpose register, 29490b57cec5SDimitry Andric // then or them together and transfer it back into a predicate register. 29500b57cec5SDimitry Andric SDValue Rs[8]; 29510b57cec5SDimitry Andric SDValue Z = getZero(dl, MVT::i32, DAG); 29520b57cec5SDimitry Andric // Always produce 8 bits, repeat inputs if necessary. 29530b57cec5SDimitry Andric unsigned Rep = 8 / VecTy.getVectorNumElements(); 29540b57cec5SDimitry Andric for (unsigned i = 0; i != 8; ++i) { 29550b57cec5SDimitry Andric SDValue S = DAG.getConstant(1ull << i, dl, MVT::i32); 29560b57cec5SDimitry Andric Rs[i] = DAG.getSelect(dl, MVT::i32, Ops[i/Rep], S, Z); 29570b57cec5SDimitry Andric } 29580b57cec5SDimitry Andric for (ArrayRef<SDValue> A(Rs); A.size() != 1; A = A.drop_back(A.size()/2)) { 29590b57cec5SDimitry Andric for (unsigned i = 0, e = A.size()/2; i != e; ++i) 29600b57cec5SDimitry Andric Rs[i] = DAG.getNode(ISD::OR, dl, MVT::i32, Rs[2*i], Rs[2*i+1]); 29610b57cec5SDimitry Andric } 29620b57cec5SDimitry Andric // Move the value directly to a predicate register. 29630b57cec5SDimitry Andric return getInstr(Hexagon::C2_tfrrp, dl, VecTy, {Rs[0]}, DAG); 29640b57cec5SDimitry Andric } 29650b57cec5SDimitry Andric 29660b57cec5SDimitry Andric return SDValue(); 29670b57cec5SDimitry Andric } 29680b57cec5SDimitry Andric 29690b57cec5SDimitry Andric SDValue 29700b57cec5SDimitry Andric HexagonTargetLowering::LowerCONCAT_VECTORS(SDValue Op, 29710b57cec5SDimitry Andric SelectionDAG &DAG) const { 29720b57cec5SDimitry Andric MVT VecTy = ty(Op); 29730b57cec5SDimitry Andric const SDLoc &dl(Op); 29740b57cec5SDimitry Andric if (VecTy.getSizeInBits() == 64) { 29750b57cec5SDimitry Andric assert(Op.getNumOperands() == 2); 2976*bdd1243dSDimitry Andric return getCombine(Op.getOperand(1), Op.getOperand(0), dl, VecTy, DAG); 29770b57cec5SDimitry Andric } 29780b57cec5SDimitry Andric 29790b57cec5SDimitry Andric MVT ElemTy = VecTy.getVectorElementType(); 29800b57cec5SDimitry Andric if (ElemTy == MVT::i1) { 29810b57cec5SDimitry Andric assert(VecTy == MVT::v2i1 || VecTy == MVT::v4i1 || VecTy == MVT::v8i1); 29820b57cec5SDimitry Andric MVT OpTy = ty(Op.getOperand(0)); 29830b57cec5SDimitry Andric // Scale is how many times the operands need to be contracted to match 29840b57cec5SDimitry Andric // the representation in the target register. 29850b57cec5SDimitry Andric unsigned Scale = VecTy.getVectorNumElements() / OpTy.getVectorNumElements(); 29860b57cec5SDimitry Andric assert(Scale == Op.getNumOperands() && Scale > 1); 29870b57cec5SDimitry Andric 29880b57cec5SDimitry Andric // First, convert all bool vectors to integers, then generate pairwise 29890b57cec5SDimitry Andric // inserts to form values of doubled length. Up until there are only 29900b57cec5SDimitry Andric // two values left to concatenate, all of these values will fit in a 29910b57cec5SDimitry Andric // 32-bit integer, so keep them as i32 to use 32-bit inserts. 29920b57cec5SDimitry Andric SmallVector<SDValue,4> Words[2]; 29930b57cec5SDimitry Andric unsigned IdxW = 0; 29940b57cec5SDimitry Andric 29950b57cec5SDimitry Andric for (SDValue P : Op.getNode()->op_values()) { 29960b57cec5SDimitry Andric SDValue W = DAG.getNode(HexagonISD::P2D, dl, MVT::i64, P); 29970b57cec5SDimitry Andric for (unsigned R = Scale; R > 1; R /= 2) { 29980b57cec5SDimitry Andric W = contractPredicate(W, dl, DAG); 2999*bdd1243dSDimitry Andric W = getCombine(DAG.getUNDEF(MVT::i32), W, dl, MVT::i64, DAG); 30000b57cec5SDimitry Andric } 3001*bdd1243dSDimitry Andric W = LoHalf(W, DAG); 30020b57cec5SDimitry Andric Words[IdxW].push_back(W); 30030b57cec5SDimitry Andric } 30040b57cec5SDimitry Andric 30050b57cec5SDimitry Andric while (Scale > 2) { 30060b57cec5SDimitry Andric SDValue WidthV = DAG.getConstant(64 / Scale, dl, MVT::i32); 30070b57cec5SDimitry Andric Words[IdxW ^ 1].clear(); 30080b57cec5SDimitry Andric 30090b57cec5SDimitry Andric for (unsigned i = 0, e = Words[IdxW].size(); i != e; i += 2) { 30100b57cec5SDimitry Andric SDValue W0 = Words[IdxW][i], W1 = Words[IdxW][i+1]; 30110b57cec5SDimitry Andric // Insert W1 into W0 right next to the significant bits of W0. 30120b57cec5SDimitry Andric SDValue T = DAG.getNode(HexagonISD::INSERT, dl, MVT::i32, 30130b57cec5SDimitry Andric {W0, W1, WidthV, WidthV}); 30140b57cec5SDimitry Andric Words[IdxW ^ 1].push_back(T); 30150b57cec5SDimitry Andric } 30160b57cec5SDimitry Andric IdxW ^= 1; 30170b57cec5SDimitry Andric Scale /= 2; 30180b57cec5SDimitry Andric } 30190b57cec5SDimitry Andric 30204824e7fdSDimitry Andric // At this point there should only be two words left, and Scale should be 2. 30210b57cec5SDimitry Andric assert(Scale == 2 && Words[IdxW].size() == 2); 30220b57cec5SDimitry Andric 3023*bdd1243dSDimitry Andric SDValue WW = getCombine(Words[IdxW][1], Words[IdxW][0], dl, MVT::i64, DAG); 30240b57cec5SDimitry Andric return DAG.getNode(HexagonISD::D2P, dl, VecTy, WW); 30250b57cec5SDimitry Andric } 30260b57cec5SDimitry Andric 30270b57cec5SDimitry Andric return SDValue(); 30280b57cec5SDimitry Andric } 30290b57cec5SDimitry Andric 30300b57cec5SDimitry Andric SDValue 30310b57cec5SDimitry Andric HexagonTargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, 30320b57cec5SDimitry Andric SelectionDAG &DAG) const { 30330b57cec5SDimitry Andric SDValue Vec = Op.getOperand(0); 30340b57cec5SDimitry Andric MVT ElemTy = ty(Vec).getVectorElementType(); 30350b57cec5SDimitry Andric return extractVector(Vec, Op.getOperand(1), SDLoc(Op), ElemTy, ty(Op), DAG); 30360b57cec5SDimitry Andric } 30370b57cec5SDimitry Andric 30380b57cec5SDimitry Andric SDValue 30390b57cec5SDimitry Andric HexagonTargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, 30400b57cec5SDimitry Andric SelectionDAG &DAG) const { 30410b57cec5SDimitry Andric return extractVector(Op.getOperand(0), Op.getOperand(1), SDLoc(Op), 30420b57cec5SDimitry Andric ty(Op), ty(Op), DAG); 30430b57cec5SDimitry Andric } 30440b57cec5SDimitry Andric 30450b57cec5SDimitry Andric SDValue 30460b57cec5SDimitry Andric HexagonTargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, 30470b57cec5SDimitry Andric SelectionDAG &DAG) const { 30480b57cec5SDimitry Andric return insertVector(Op.getOperand(0), Op.getOperand(1), Op.getOperand(2), 30490b57cec5SDimitry Andric SDLoc(Op), ty(Op).getVectorElementType(), DAG); 30500b57cec5SDimitry Andric } 30510b57cec5SDimitry Andric 30520b57cec5SDimitry Andric SDValue 30530b57cec5SDimitry Andric HexagonTargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, 30540b57cec5SDimitry Andric SelectionDAG &DAG) const { 30550b57cec5SDimitry Andric SDValue ValV = Op.getOperand(1); 30560b57cec5SDimitry Andric return insertVector(Op.getOperand(0), ValV, Op.getOperand(2), 30570b57cec5SDimitry Andric SDLoc(Op), ty(ValV), DAG); 30580b57cec5SDimitry Andric } 30590b57cec5SDimitry Andric 30600b57cec5SDimitry Andric bool 30610b57cec5SDimitry Andric HexagonTargetLowering::allowTruncateForTailCall(Type *Ty1, Type *Ty2) const { 30620b57cec5SDimitry Andric // Assuming the caller does not have either a signext or zeroext modifier, and 30630b57cec5SDimitry Andric // only one value is accepted, any reasonable truncation is allowed. 30640b57cec5SDimitry Andric if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy()) 30650b57cec5SDimitry Andric return false; 30660b57cec5SDimitry Andric 30670b57cec5SDimitry Andric // FIXME: in principle up to 64-bit could be made safe, but it would be very 30680b57cec5SDimitry Andric // fragile at the moment: any support for multiple value returns would be 30690b57cec5SDimitry Andric // liable to disallow tail calls involving i64 -> iN truncation in many cases. 30700b57cec5SDimitry Andric return Ty1->getPrimitiveSizeInBits() <= 32; 30710b57cec5SDimitry Andric } 30720b57cec5SDimitry Andric 30730b57cec5SDimitry Andric SDValue 30740b57cec5SDimitry Andric HexagonTargetLowering::LowerLoad(SDValue Op, SelectionDAG &DAG) const { 3075fe6060f1SDimitry Andric MVT Ty = ty(Op); 3076fe6060f1SDimitry Andric const SDLoc &dl(Op); 30770b57cec5SDimitry Andric LoadSDNode *LN = cast<LoadSDNode>(Op.getNode()); 3078*bdd1243dSDimitry Andric MVT MemTy = LN->getMemoryVT().getSimpleVT(); 3079*bdd1243dSDimitry Andric ISD::LoadExtType ET = LN->getExtensionType(); 3080*bdd1243dSDimitry Andric 3081*bdd1243dSDimitry Andric bool LoadPred = MemTy == MVT::v2i1 || MemTy == MVT::v4i1 || MemTy == MVT::v8i1; 3082*bdd1243dSDimitry Andric if (LoadPred) { 3083fe6060f1SDimitry Andric SDValue NL = DAG.getLoad( 3084*bdd1243dSDimitry Andric LN->getAddressingMode(), ISD::ZEXTLOAD, MVT::i32, dl, LN->getChain(), 3085*bdd1243dSDimitry Andric LN->getBasePtr(), LN->getOffset(), LN->getPointerInfo(), 3086*bdd1243dSDimitry Andric /*MemoryVT*/ MVT::i8, LN->getAlign(), LN->getMemOperand()->getFlags(), 3087fe6060f1SDimitry Andric LN->getAAInfo(), LN->getRanges()); 3088fe6060f1SDimitry Andric LN = cast<LoadSDNode>(NL.getNode()); 3089fe6060f1SDimitry Andric } 3090fe6060f1SDimitry Andric 3091fe6060f1SDimitry Andric Align ClaimAlign = LN->getAlign(); 3092fe6060f1SDimitry Andric if (!validateConstPtrAlignment(LN->getBasePtr(), ClaimAlign, dl, DAG)) 3093fe6060f1SDimitry Andric return replaceMemWithUndef(Op, DAG); 3094fe6060f1SDimitry Andric 30950b57cec5SDimitry Andric // Call LowerUnalignedLoad for all loads, it recognizes loads that 30960b57cec5SDimitry Andric // don't need extra aligning. 3097fe6060f1SDimitry Andric SDValue LU = LowerUnalignedLoad(SDValue(LN, 0), DAG); 3098*bdd1243dSDimitry Andric if (LoadPred) { 3099*bdd1243dSDimitry Andric SDValue TP = getInstr(Hexagon::C2_tfrrp, dl, MemTy, {LU}, DAG); 3100*bdd1243dSDimitry Andric if (ET == ISD::SEXTLOAD) { 3101*bdd1243dSDimitry Andric TP = DAG.getSExtOrTrunc(TP, dl, Ty); 3102*bdd1243dSDimitry Andric } else if (ET != ISD::NON_EXTLOAD) { 3103*bdd1243dSDimitry Andric TP = DAG.getZExtOrTrunc(TP, dl, Ty); 3104*bdd1243dSDimitry Andric } 3105fe6060f1SDimitry Andric SDValue Ch = cast<LoadSDNode>(LU.getNode())->getChain(); 3106*bdd1243dSDimitry Andric return DAG.getMergeValues({TP, Ch}, dl); 3107fe6060f1SDimitry Andric } 3108fe6060f1SDimitry Andric return LU; 31090b57cec5SDimitry Andric } 31100b57cec5SDimitry Andric 31110b57cec5SDimitry Andric SDValue 31120b57cec5SDimitry Andric HexagonTargetLowering::LowerStore(SDValue Op, SelectionDAG &DAG) const { 31130b57cec5SDimitry Andric const SDLoc &dl(Op); 3114fe6060f1SDimitry Andric StoreSDNode *SN = cast<StoreSDNode>(Op.getNode()); 3115fe6060f1SDimitry Andric SDValue Val = SN->getValue(); 3116fe6060f1SDimitry Andric MVT Ty = ty(Val); 3117fe6060f1SDimitry Andric 3118*bdd1243dSDimitry Andric if (Ty == MVT::v2i1 || Ty == MVT::v4i1 || Ty == MVT::v8i1) { 3119*bdd1243dSDimitry Andric // Store the exact predicate (all bits). 3120*bdd1243dSDimitry Andric SDValue TR = getInstr(Hexagon::C2_tfrpr, dl, MVT::i32, {Val}, DAG); 3121*bdd1243dSDimitry Andric SDValue NS = DAG.getTruncStore(SN->getChain(), dl, TR, SN->getBasePtr(), 3122*bdd1243dSDimitry Andric MVT::i8, SN->getMemOperand()); 3123fe6060f1SDimitry Andric if (SN->isIndexed()) { 3124fe6060f1SDimitry Andric NS = DAG.getIndexedStore(NS, dl, SN->getBasePtr(), SN->getOffset(), 3125fe6060f1SDimitry Andric SN->getAddressingMode()); 3126fe6060f1SDimitry Andric } 3127fe6060f1SDimitry Andric SN = cast<StoreSDNode>(NS.getNode()); 3128fe6060f1SDimitry Andric } 3129fe6060f1SDimitry Andric 3130fe6060f1SDimitry Andric Align ClaimAlign = SN->getAlign(); 3131fe6060f1SDimitry Andric if (!validateConstPtrAlignment(SN->getBasePtr(), ClaimAlign, dl, DAG)) 3132fe6060f1SDimitry Andric return replaceMemWithUndef(Op, DAG); 31330b57cec5SDimitry Andric 31340b57cec5SDimitry Andric MVT StoreTy = SN->getMemoryVT().getSimpleVT(); 3135fe6060f1SDimitry Andric Align NeedAlign = Subtarget.getTypeAlignment(StoreTy); 31360b57cec5SDimitry Andric if (ClaimAlign < NeedAlign) 31370b57cec5SDimitry Andric return expandUnalignedStore(SN, DAG); 3138fe6060f1SDimitry Andric return SDValue(SN, 0); 31390b57cec5SDimitry Andric } 31400b57cec5SDimitry Andric 31410b57cec5SDimitry Andric SDValue 31420b57cec5SDimitry Andric HexagonTargetLowering::LowerUnalignedLoad(SDValue Op, SelectionDAG &DAG) 31430b57cec5SDimitry Andric const { 31440b57cec5SDimitry Andric LoadSDNode *LN = cast<LoadSDNode>(Op.getNode()); 31450b57cec5SDimitry Andric MVT LoadTy = ty(Op); 3146fe6060f1SDimitry Andric unsigned NeedAlign = Subtarget.getTypeAlignment(LoadTy).value(); 3147fe6060f1SDimitry Andric unsigned HaveAlign = LN->getAlign().value(); 31480b57cec5SDimitry Andric if (HaveAlign >= NeedAlign) 31490b57cec5SDimitry Andric return Op; 31500b57cec5SDimitry Andric 31510b57cec5SDimitry Andric const SDLoc &dl(Op); 31520b57cec5SDimitry Andric const DataLayout &DL = DAG.getDataLayout(); 31530b57cec5SDimitry Andric LLVMContext &Ctx = *DAG.getContext(); 31540b57cec5SDimitry Andric 31550b57cec5SDimitry Andric // If the load aligning is disabled or the load can be broken up into two 31560b57cec5SDimitry Andric // smaller legal loads, do the default (target-independent) expansion. 31570b57cec5SDimitry Andric bool DoDefault = false; 31580b57cec5SDimitry Andric // Handle it in the default way if this is an indexed load. 31590b57cec5SDimitry Andric if (!LN->isUnindexed()) 31600b57cec5SDimitry Andric DoDefault = true; 31610b57cec5SDimitry Andric 31620b57cec5SDimitry Andric if (!AlignLoads) { 31638bcb0991SDimitry Andric if (allowsMemoryAccessForAlignment(Ctx, DL, LN->getMemoryVT(), 31648bcb0991SDimitry Andric *LN->getMemOperand())) 31650b57cec5SDimitry Andric return Op; 31660b57cec5SDimitry Andric DoDefault = true; 31670b57cec5SDimitry Andric } 31680b57cec5SDimitry Andric if (!DoDefault && (2 * HaveAlign) == NeedAlign) { 31690b57cec5SDimitry Andric // The PartTy is the equivalent of "getLoadableTypeOfSize(HaveAlign)". 31700b57cec5SDimitry Andric MVT PartTy = HaveAlign <= 8 ? MVT::getIntegerVT(8 * HaveAlign) 31710b57cec5SDimitry Andric : MVT::getVectorVT(MVT::i8, HaveAlign); 31728bcb0991SDimitry Andric DoDefault = 31738bcb0991SDimitry Andric allowsMemoryAccessForAlignment(Ctx, DL, PartTy, *LN->getMemOperand()); 31740b57cec5SDimitry Andric } 31750b57cec5SDimitry Andric if (DoDefault) { 31760b57cec5SDimitry Andric std::pair<SDValue, SDValue> P = expandUnalignedLoad(LN, DAG); 31770b57cec5SDimitry Andric return DAG.getMergeValues({P.first, P.second}, dl); 31780b57cec5SDimitry Andric } 31790b57cec5SDimitry Andric 31800b57cec5SDimitry Andric // The code below generates two loads, both aligned as NeedAlign, and 31810b57cec5SDimitry Andric // with the distance of NeedAlign between them. For that to cover the 31820b57cec5SDimitry Andric // bits that need to be loaded (and without overlapping), the size of 31830b57cec5SDimitry Andric // the loads should be equal to NeedAlign. This is true for all loadable 31840b57cec5SDimitry Andric // types, but add an assertion in case something changes in the future. 31850b57cec5SDimitry Andric assert(LoadTy.getSizeInBits() == 8*NeedAlign); 31860b57cec5SDimitry Andric 31870b57cec5SDimitry Andric unsigned LoadLen = NeedAlign; 31880b57cec5SDimitry Andric SDValue Base = LN->getBasePtr(); 31890b57cec5SDimitry Andric SDValue Chain = LN->getChain(); 31900b57cec5SDimitry Andric auto BO = getBaseAndOffset(Base); 31910b57cec5SDimitry Andric unsigned BaseOpc = BO.first.getOpcode(); 31920b57cec5SDimitry Andric if (BaseOpc == HexagonISD::VALIGNADDR && BO.second % LoadLen == 0) 31930b57cec5SDimitry Andric return Op; 31940b57cec5SDimitry Andric 31950b57cec5SDimitry Andric if (BO.second % LoadLen != 0) { 31960b57cec5SDimitry Andric BO.first = DAG.getNode(ISD::ADD, dl, MVT::i32, BO.first, 31970b57cec5SDimitry Andric DAG.getConstant(BO.second % LoadLen, dl, MVT::i32)); 31980b57cec5SDimitry Andric BO.second -= BO.second % LoadLen; 31990b57cec5SDimitry Andric } 32000b57cec5SDimitry Andric SDValue BaseNoOff = (BaseOpc != HexagonISD::VALIGNADDR) 32010b57cec5SDimitry Andric ? DAG.getNode(HexagonISD::VALIGNADDR, dl, MVT::i32, BO.first, 32020b57cec5SDimitry Andric DAG.getConstant(NeedAlign, dl, MVT::i32)) 32030b57cec5SDimitry Andric : BO.first; 3204e8d8bef9SDimitry Andric SDValue Base0 = 3205e8d8bef9SDimitry Andric DAG.getMemBasePlusOffset(BaseNoOff, TypeSize::Fixed(BO.second), dl); 3206e8d8bef9SDimitry Andric SDValue Base1 = DAG.getMemBasePlusOffset( 3207e8d8bef9SDimitry Andric BaseNoOff, TypeSize::Fixed(BO.second + LoadLen), dl); 32080b57cec5SDimitry Andric 32090b57cec5SDimitry Andric MachineMemOperand *WideMMO = nullptr; 32100b57cec5SDimitry Andric if (MachineMemOperand *MMO = LN->getMemOperand()) { 32110b57cec5SDimitry Andric MachineFunction &MF = DAG.getMachineFunction(); 32125ffd83dbSDimitry Andric WideMMO = MF.getMachineMemOperand( 32135ffd83dbSDimitry Andric MMO->getPointerInfo(), MMO->getFlags(), 2 * LoadLen, Align(LoadLen), 32145ffd83dbSDimitry Andric MMO->getAAInfo(), MMO->getRanges(), MMO->getSyncScopeID(), 3215fe6060f1SDimitry Andric MMO->getSuccessOrdering(), MMO->getFailureOrdering()); 32160b57cec5SDimitry Andric } 32170b57cec5SDimitry Andric 32180b57cec5SDimitry Andric SDValue Load0 = DAG.getLoad(LoadTy, dl, Chain, Base0, WideMMO); 32190b57cec5SDimitry Andric SDValue Load1 = DAG.getLoad(LoadTy, dl, Chain, Base1, WideMMO); 32200b57cec5SDimitry Andric 32210b57cec5SDimitry Andric SDValue Aligned = DAG.getNode(HexagonISD::VALIGN, dl, LoadTy, 32220b57cec5SDimitry Andric {Load1, Load0, BaseNoOff.getOperand(0)}); 32230b57cec5SDimitry Andric SDValue NewChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, 32240b57cec5SDimitry Andric Load0.getValue(1), Load1.getValue(1)); 32250b57cec5SDimitry Andric SDValue M = DAG.getMergeValues({Aligned, NewChain}, dl); 32260b57cec5SDimitry Andric return M; 32270b57cec5SDimitry Andric } 32280b57cec5SDimitry Andric 32290b57cec5SDimitry Andric SDValue 32300b57cec5SDimitry Andric HexagonTargetLowering::LowerUAddSubO(SDValue Op, SelectionDAG &DAG) const { 32310b57cec5SDimitry Andric SDValue X = Op.getOperand(0), Y = Op.getOperand(1); 32320b57cec5SDimitry Andric auto *CY = dyn_cast<ConstantSDNode>(Y); 32330b57cec5SDimitry Andric if (!CY) 32340b57cec5SDimitry Andric return SDValue(); 32350b57cec5SDimitry Andric 32360b57cec5SDimitry Andric const SDLoc &dl(Op); 32370b57cec5SDimitry Andric SDVTList VTs = Op.getNode()->getVTList(); 32380b57cec5SDimitry Andric assert(VTs.NumVTs == 2); 32390b57cec5SDimitry Andric assert(VTs.VTs[1] == MVT::i1); 32400b57cec5SDimitry Andric unsigned Opc = Op.getOpcode(); 32410b57cec5SDimitry Andric 32420b57cec5SDimitry Andric if (CY) { 32430b57cec5SDimitry Andric uint32_t VY = CY->getZExtValue(); 32440b57cec5SDimitry Andric assert(VY != 0 && "This should have been folded"); 32450b57cec5SDimitry Andric // X +/- 1 32460b57cec5SDimitry Andric if (VY != 1) 32470b57cec5SDimitry Andric return SDValue(); 32480b57cec5SDimitry Andric 32490b57cec5SDimitry Andric if (Opc == ISD::UADDO) { 32500b57cec5SDimitry Andric SDValue Op = DAG.getNode(ISD::ADD, dl, VTs.VTs[0], {X, Y}); 32510b57cec5SDimitry Andric SDValue Ov = DAG.getSetCC(dl, MVT::i1, Op, getZero(dl, ty(Op), DAG), 32520b57cec5SDimitry Andric ISD::SETEQ); 32530b57cec5SDimitry Andric return DAG.getMergeValues({Op, Ov}, dl); 32540b57cec5SDimitry Andric } 32550b57cec5SDimitry Andric if (Opc == ISD::USUBO) { 32560b57cec5SDimitry Andric SDValue Op = DAG.getNode(ISD::SUB, dl, VTs.VTs[0], {X, Y}); 32570b57cec5SDimitry Andric SDValue Ov = DAG.getSetCC(dl, MVT::i1, Op, 32580b57cec5SDimitry Andric DAG.getConstant(-1, dl, ty(Op)), ISD::SETEQ); 32590b57cec5SDimitry Andric return DAG.getMergeValues({Op, Ov}, dl); 32600b57cec5SDimitry Andric } 32610b57cec5SDimitry Andric } 32620b57cec5SDimitry Andric 32630b57cec5SDimitry Andric return SDValue(); 32640b57cec5SDimitry Andric } 32650b57cec5SDimitry Andric 32660b57cec5SDimitry Andric SDValue 32670b57cec5SDimitry Andric HexagonTargetLowering::LowerAddSubCarry(SDValue Op, SelectionDAG &DAG) const { 32680b57cec5SDimitry Andric const SDLoc &dl(Op); 32690b57cec5SDimitry Andric unsigned Opc = Op.getOpcode(); 32700b57cec5SDimitry Andric SDValue X = Op.getOperand(0), Y = Op.getOperand(1), C = Op.getOperand(2); 32710b57cec5SDimitry Andric 32720b57cec5SDimitry Andric if (Opc == ISD::ADDCARRY) 32730b57cec5SDimitry Andric return DAG.getNode(HexagonISD::ADDC, dl, Op.getNode()->getVTList(), 32740b57cec5SDimitry Andric { X, Y, C }); 32750b57cec5SDimitry Andric 32760b57cec5SDimitry Andric EVT CarryTy = C.getValueType(); 32770b57cec5SDimitry Andric SDValue SubC = DAG.getNode(HexagonISD::SUBC, dl, Op.getNode()->getVTList(), 32780b57cec5SDimitry Andric { X, Y, DAG.getLogicalNOT(dl, C, CarryTy) }); 32790b57cec5SDimitry Andric SDValue Out[] = { SubC.getValue(0), 32800b57cec5SDimitry Andric DAG.getLogicalNOT(dl, SubC.getValue(1), CarryTy) }; 32810b57cec5SDimitry Andric return DAG.getMergeValues(Out, dl); 32820b57cec5SDimitry Andric } 32830b57cec5SDimitry Andric 32840b57cec5SDimitry Andric SDValue 32850b57cec5SDimitry Andric HexagonTargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const { 32860b57cec5SDimitry Andric SDValue Chain = Op.getOperand(0); 32870b57cec5SDimitry Andric SDValue Offset = Op.getOperand(1); 32880b57cec5SDimitry Andric SDValue Handler = Op.getOperand(2); 32890b57cec5SDimitry Andric SDLoc dl(Op); 32900b57cec5SDimitry Andric auto PtrVT = getPointerTy(DAG.getDataLayout()); 32910b57cec5SDimitry Andric 32920b57cec5SDimitry Andric // Mark function as containing a call to EH_RETURN. 32930b57cec5SDimitry Andric HexagonMachineFunctionInfo *FuncInfo = 32940b57cec5SDimitry Andric DAG.getMachineFunction().getInfo<HexagonMachineFunctionInfo>(); 32950b57cec5SDimitry Andric FuncInfo->setHasEHReturn(); 32960b57cec5SDimitry Andric 32970b57cec5SDimitry Andric unsigned OffsetReg = Hexagon::R28; 32980b57cec5SDimitry Andric 32990b57cec5SDimitry Andric SDValue StoreAddr = 33000b57cec5SDimitry Andric DAG.getNode(ISD::ADD, dl, PtrVT, DAG.getRegister(Hexagon::R30, PtrVT), 33010b57cec5SDimitry Andric DAG.getIntPtrConstant(4, dl)); 33020b57cec5SDimitry Andric Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo()); 33030b57cec5SDimitry Andric Chain = DAG.getCopyToReg(Chain, dl, OffsetReg, Offset); 33040b57cec5SDimitry Andric 33050b57cec5SDimitry Andric // Not needed we already use it as explict input to EH_RETURN. 33060b57cec5SDimitry Andric // MF.getRegInfo().addLiveOut(OffsetReg); 33070b57cec5SDimitry Andric 33080b57cec5SDimitry Andric return DAG.getNode(HexagonISD::EH_RETURN, dl, MVT::Other, Chain); 33090b57cec5SDimitry Andric } 33100b57cec5SDimitry Andric 33110b57cec5SDimitry Andric SDValue 33120b57cec5SDimitry Andric HexagonTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const { 33130b57cec5SDimitry Andric unsigned Opc = Op.getOpcode(); 33140b57cec5SDimitry Andric 33150b57cec5SDimitry Andric // Handle INLINEASM first. 33160b57cec5SDimitry Andric if (Opc == ISD::INLINEASM || Opc == ISD::INLINEASM_BR) 33170b57cec5SDimitry Andric return LowerINLINEASM(Op, DAG); 33180b57cec5SDimitry Andric 3319e8d8bef9SDimitry Andric if (isHvxOperation(Op.getNode(), DAG)) { 33200b57cec5SDimitry Andric // If HVX lowering returns nothing, try the default lowering. 33210b57cec5SDimitry Andric if (SDValue V = LowerHvxOperation(Op, DAG)) 33220b57cec5SDimitry Andric return V; 33230b57cec5SDimitry Andric } 33240b57cec5SDimitry Andric 33250b57cec5SDimitry Andric switch (Opc) { 33260b57cec5SDimitry Andric default: 33270b57cec5SDimitry Andric #ifndef NDEBUG 33280b57cec5SDimitry Andric Op.getNode()->dumpr(&DAG); 33290b57cec5SDimitry Andric if (Opc > HexagonISD::OP_BEGIN && Opc < HexagonISD::OP_END) 33300b57cec5SDimitry Andric errs() << "Error: check for a non-legal type in this operation\n"; 33310b57cec5SDimitry Andric #endif 33320b57cec5SDimitry Andric llvm_unreachable("Should not custom lower this!"); 33330b57cec5SDimitry Andric case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG); 33340b57cec5SDimitry Andric case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG); 33350b57cec5SDimitry Andric case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG); 33360b57cec5SDimitry Andric case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG); 33370b57cec5SDimitry Andric case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG); 33380b57cec5SDimitry Andric case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG); 33390b57cec5SDimitry Andric case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG); 33400b57cec5SDimitry Andric case ISD::BITCAST: return LowerBITCAST(Op, DAG); 33410b57cec5SDimitry Andric case ISD::LOAD: return LowerLoad(Op, DAG); 33420b57cec5SDimitry Andric case ISD::STORE: return LowerStore(Op, DAG); 33430b57cec5SDimitry Andric case ISD::UADDO: 33440b57cec5SDimitry Andric case ISD::USUBO: return LowerUAddSubO(Op, DAG); 33450b57cec5SDimitry Andric case ISD::ADDCARRY: 33460b57cec5SDimitry Andric case ISD::SUBCARRY: return LowerAddSubCarry(Op, DAG); 33470b57cec5SDimitry Andric case ISD::SRA: 33480b57cec5SDimitry Andric case ISD::SHL: 33490b57cec5SDimitry Andric case ISD::SRL: return LowerVECTOR_SHIFT(Op, DAG); 33500b57cec5SDimitry Andric case ISD::ROTL: return LowerROTL(Op, DAG); 33510b57cec5SDimitry Andric case ISD::ConstantPool: return LowerConstantPool(Op, DAG); 33520b57cec5SDimitry Andric case ISD::JumpTable: return LowerJumpTable(Op, DAG); 33530b57cec5SDimitry Andric case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG); 33540b57cec5SDimitry Andric case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG); 33550b57cec5SDimitry Andric case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG); 33560b57cec5SDimitry Andric case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG); 33570b57cec5SDimitry Andric case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG); 33580b57cec5SDimitry Andric case ISD::GlobalAddress: return LowerGLOBALADDRESS(Op, DAG); 33590b57cec5SDimitry Andric case ISD::BlockAddress: return LowerBlockAddress(Op, DAG); 33600b57cec5SDimitry Andric case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG); 33615ffd83dbSDimitry Andric case ISD::VACOPY: return LowerVACOPY(Op, DAG); 33620b57cec5SDimitry Andric case ISD::VASTART: return LowerVASTART(Op, DAG); 33630b57cec5SDimitry Andric case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG); 33640b57cec5SDimitry Andric case ISD::SETCC: return LowerSETCC(Op, DAG); 33650b57cec5SDimitry Andric case ISD::VSELECT: return LowerVSELECT(Op, DAG); 33660b57cec5SDimitry Andric case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG); 33670b57cec5SDimitry Andric case ISD::INTRINSIC_VOID: return LowerINTRINSIC_VOID(Op, DAG); 33680b57cec5SDimitry Andric case ISD::PREFETCH: return LowerPREFETCH(Op, DAG); 33690b57cec5SDimitry Andric case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG); 33700b57cec5SDimitry Andric break; 33710b57cec5SDimitry Andric } 33720b57cec5SDimitry Andric 33730b57cec5SDimitry Andric return SDValue(); 33740b57cec5SDimitry Andric } 33750b57cec5SDimitry Andric 33760b57cec5SDimitry Andric void 33770b57cec5SDimitry Andric HexagonTargetLowering::LowerOperationWrapper(SDNode *N, 33780b57cec5SDimitry Andric SmallVectorImpl<SDValue> &Results, 33790b57cec5SDimitry Andric SelectionDAG &DAG) const { 3380e8d8bef9SDimitry Andric if (isHvxOperation(N, DAG)) { 33815ffd83dbSDimitry Andric LowerHvxOperationWrapper(N, Results, DAG); 33825ffd83dbSDimitry Andric if (!Results.empty()) 33835ffd83dbSDimitry Andric return; 33845ffd83dbSDimitry Andric } 33855ffd83dbSDimitry Andric 3386*bdd1243dSDimitry Andric SDValue Op(N, 0); 3387*bdd1243dSDimitry Andric unsigned Opc = N->getOpcode(); 3388*bdd1243dSDimitry Andric 3389*bdd1243dSDimitry Andric switch (Opc) { 3390*bdd1243dSDimitry Andric case HexagonISD::SSAT: 3391*bdd1243dSDimitry Andric case HexagonISD::USAT: 3392*bdd1243dSDimitry Andric Results.push_back(opJoin(SplitVectorOp(Op, DAG), SDLoc(Op), DAG)); 3393*bdd1243dSDimitry Andric break; 3394*bdd1243dSDimitry Andric case ISD::STORE: 33950b57cec5SDimitry Andric // We are only custom-lowering stores to verify the alignment of the 3396*bdd1243dSDimitry Andric // address if it is a compile-time constant. Since a store can be 3397*bdd1243dSDimitry Andric // modified during type-legalization (the value being stored may need 3398*bdd1243dSDimitry Andric // legalization), return empty Results here to indicate that we don't 3399*bdd1243dSDimitry Andric // really make any changes in the custom lowering. 3400*bdd1243dSDimitry Andric return; 3401*bdd1243dSDimitry Andric default: 3402*bdd1243dSDimitry Andric TargetLowering::LowerOperationWrapper(N, Results, DAG); 3403*bdd1243dSDimitry Andric break; 3404*bdd1243dSDimitry Andric } 34050b57cec5SDimitry Andric } 34060b57cec5SDimitry Andric 34070b57cec5SDimitry Andric void 34080b57cec5SDimitry Andric HexagonTargetLowering::ReplaceNodeResults(SDNode *N, 34090b57cec5SDimitry Andric SmallVectorImpl<SDValue> &Results, 34100b57cec5SDimitry Andric SelectionDAG &DAG) const { 3411e8d8bef9SDimitry Andric if (isHvxOperation(N, DAG)) { 34125ffd83dbSDimitry Andric ReplaceHvxNodeResults(N, Results, DAG); 34135ffd83dbSDimitry Andric if (!Results.empty()) 34145ffd83dbSDimitry Andric return; 34155ffd83dbSDimitry Andric } 34165ffd83dbSDimitry Andric 34170b57cec5SDimitry Andric const SDLoc &dl(N); 34180b57cec5SDimitry Andric switch (N->getOpcode()) { 34190b57cec5SDimitry Andric case ISD::SRL: 34200b57cec5SDimitry Andric case ISD::SRA: 34210b57cec5SDimitry Andric case ISD::SHL: 34220b57cec5SDimitry Andric return; 34230b57cec5SDimitry Andric case ISD::BITCAST: 34240b57cec5SDimitry Andric // Handle a bitcast from v8i1 to i8. 34250b57cec5SDimitry Andric if (N->getValueType(0) == MVT::i8) { 3426e8d8bef9SDimitry Andric if (N->getOperand(0).getValueType() == MVT::v8i1) { 34270b57cec5SDimitry Andric SDValue P = getInstr(Hexagon::C2_tfrpr, dl, MVT::i32, 34280b57cec5SDimitry Andric N->getOperand(0), DAG); 34298bcb0991SDimitry Andric SDValue T = DAG.getAnyExtOrTrunc(P, dl, MVT::i8); 34308bcb0991SDimitry Andric Results.push_back(T); 34310b57cec5SDimitry Andric } 3432e8d8bef9SDimitry Andric } 34330b57cec5SDimitry Andric break; 34340b57cec5SDimitry Andric } 34350b57cec5SDimitry Andric } 34360b57cec5SDimitry Andric 34378bcb0991SDimitry Andric SDValue 3438*bdd1243dSDimitry Andric HexagonTargetLowering::PerformDAGCombine(SDNode *N, 3439*bdd1243dSDimitry Andric DAGCombinerInfo &DCI) const { 3440e8d8bef9SDimitry Andric if (isHvxOperation(N, DCI.DAG)) { 34418bcb0991SDimitry Andric if (SDValue V = PerformHvxDAGCombine(N, DCI)) 34428bcb0991SDimitry Andric return V; 34438bcb0991SDimitry Andric return SDValue(); 34448bcb0991SDimitry Andric } 34458bcb0991SDimitry Andric 3446e8d8bef9SDimitry Andric SDValue Op(N, 0); 34478bcb0991SDimitry Andric const SDLoc &dl(Op); 34488bcb0991SDimitry Andric unsigned Opc = Op.getOpcode(); 34498bcb0991SDimitry Andric 3450*bdd1243dSDimitry Andric if (Opc == ISD::TRUNCATE) { 3451*bdd1243dSDimitry Andric SDValue Op0 = Op.getOperand(0); 3452*bdd1243dSDimitry Andric // fold (truncate (build pair x, y)) -> (truncate x) or x 3453*bdd1243dSDimitry Andric if (Op0.getOpcode() == ISD::BUILD_PAIR) { 3454*bdd1243dSDimitry Andric EVT TruncTy = Op.getValueType(); 3455*bdd1243dSDimitry Andric SDValue Elem0 = Op0.getOperand(0); 3456*bdd1243dSDimitry Andric // if we match the low element of the pair, just return it. 3457*bdd1243dSDimitry Andric if (Elem0.getValueType() == TruncTy) 3458*bdd1243dSDimitry Andric return Elem0; 3459*bdd1243dSDimitry Andric // otherwise, if the low part is still too large, apply the truncate. 3460*bdd1243dSDimitry Andric if (Elem0.getValueType().bitsGT(TruncTy)) 3461*bdd1243dSDimitry Andric return DCI.DAG.getNode(ISD::TRUNCATE, dl, TruncTy, Elem0); 3462*bdd1243dSDimitry Andric } 3463*bdd1243dSDimitry Andric } 3464*bdd1243dSDimitry Andric 3465*bdd1243dSDimitry Andric if (DCI.isBeforeLegalizeOps()) 3466*bdd1243dSDimitry Andric return SDValue(); 3467*bdd1243dSDimitry Andric 34688bcb0991SDimitry Andric if (Opc == HexagonISD::P2D) { 34698bcb0991SDimitry Andric SDValue P = Op.getOperand(0); 34708bcb0991SDimitry Andric switch (P.getOpcode()) { 34718bcb0991SDimitry Andric case HexagonISD::PTRUE: 34728bcb0991SDimitry Andric return DCI.DAG.getConstant(-1, dl, ty(Op)); 34738bcb0991SDimitry Andric case HexagonISD::PFALSE: 34748bcb0991SDimitry Andric return getZero(dl, ty(Op), DCI.DAG); 34758bcb0991SDimitry Andric default: 34768bcb0991SDimitry Andric break; 34778bcb0991SDimitry Andric } 34788bcb0991SDimitry Andric } else if (Opc == ISD::VSELECT) { 34798bcb0991SDimitry Andric // This is pretty much duplicated in HexagonISelLoweringHVX... 34808bcb0991SDimitry Andric // 34818bcb0991SDimitry Andric // (vselect (xor x, ptrue), v0, v1) -> (vselect x, v1, v0) 34828bcb0991SDimitry Andric SDValue Cond = Op.getOperand(0); 34838bcb0991SDimitry Andric if (Cond->getOpcode() == ISD::XOR) { 34848bcb0991SDimitry Andric SDValue C0 = Cond.getOperand(0), C1 = Cond.getOperand(1); 34858bcb0991SDimitry Andric if (C1->getOpcode() == HexagonISD::PTRUE) { 34868bcb0991SDimitry Andric SDValue VSel = DCI.DAG.getNode(ISD::VSELECT, dl, ty(Op), C0, 34878bcb0991SDimitry Andric Op.getOperand(2), Op.getOperand(1)); 34888bcb0991SDimitry Andric return VSel; 34898bcb0991SDimitry Andric } 34908bcb0991SDimitry Andric } 3491*bdd1243dSDimitry Andric } else if (Opc == ISD::TRUNCATE) { 3492*bdd1243dSDimitry Andric SDValue Op0 = Op.getOperand(0); 3493*bdd1243dSDimitry Andric // fold (truncate (build pair x, y)) -> (truncate x) or x 3494*bdd1243dSDimitry Andric if (Op0.getOpcode() == ISD::BUILD_PAIR) { 3495*bdd1243dSDimitry Andric MVT TruncTy = ty(Op); 3496*bdd1243dSDimitry Andric SDValue Elem0 = Op0.getOperand(0); 3497*bdd1243dSDimitry Andric // if we match the low element of the pair, just return it. 3498*bdd1243dSDimitry Andric if (ty(Elem0) == TruncTy) 3499*bdd1243dSDimitry Andric return Elem0; 3500*bdd1243dSDimitry Andric // otherwise, if the low part is still too large, apply the truncate. 3501*bdd1243dSDimitry Andric if (ty(Elem0).bitsGT(TruncTy)) 3502*bdd1243dSDimitry Andric return DCI.DAG.getNode(ISD::TRUNCATE, dl, TruncTy, Elem0); 3503*bdd1243dSDimitry Andric } 3504*bdd1243dSDimitry Andric } else if (Opc == ISD::OR) { 3505*bdd1243dSDimitry Andric // fold (or (shl xx, s), (zext y)) -> (COMBINE (shl xx, s-32), y) 3506*bdd1243dSDimitry Andric // if s >= 32 3507*bdd1243dSDimitry Andric auto fold0 = [&, this](SDValue Op) { 3508*bdd1243dSDimitry Andric if (ty(Op) != MVT::i64) 3509*bdd1243dSDimitry Andric return SDValue(); 3510*bdd1243dSDimitry Andric SDValue Shl = Op.getOperand(0); 3511*bdd1243dSDimitry Andric SDValue Zxt = Op.getOperand(1); 3512*bdd1243dSDimitry Andric if (Shl.getOpcode() != ISD::SHL) 3513*bdd1243dSDimitry Andric std::swap(Shl, Zxt); 3514*bdd1243dSDimitry Andric 3515*bdd1243dSDimitry Andric if (Shl.getOpcode() != ISD::SHL || Zxt.getOpcode() != ISD::ZERO_EXTEND) 3516*bdd1243dSDimitry Andric return SDValue(); 3517*bdd1243dSDimitry Andric 3518*bdd1243dSDimitry Andric SDValue Z = Zxt.getOperand(0); 3519*bdd1243dSDimitry Andric auto *Amt = dyn_cast<ConstantSDNode>(Shl.getOperand(1)); 3520*bdd1243dSDimitry Andric if (Amt && Amt->getZExtValue() >= 32 && ty(Z).getSizeInBits() <= 32) { 3521*bdd1243dSDimitry Andric unsigned A = Amt->getZExtValue(); 3522*bdd1243dSDimitry Andric SDValue S = Shl.getOperand(0); 3523*bdd1243dSDimitry Andric SDValue T0 = DCI.DAG.getNode(ISD::SHL, dl, ty(S), S, 3524*bdd1243dSDimitry Andric DCI.DAG.getConstant(32 - A, dl, MVT::i32)); 3525*bdd1243dSDimitry Andric SDValue T1 = DCI.DAG.getZExtOrTrunc(T0, dl, MVT::i32); 3526*bdd1243dSDimitry Andric SDValue T2 = DCI.DAG.getZExtOrTrunc(Z, dl, MVT::i32); 3527*bdd1243dSDimitry Andric return DCI.DAG.getNode(HexagonISD::COMBINE, dl, MVT::i64, {T1, T2}); 3528*bdd1243dSDimitry Andric } 3529*bdd1243dSDimitry Andric return SDValue(); 3530*bdd1243dSDimitry Andric }; 3531*bdd1243dSDimitry Andric 3532*bdd1243dSDimitry Andric if (SDValue R = fold0(Op)) 3533*bdd1243dSDimitry Andric return R; 35348bcb0991SDimitry Andric } 35358bcb0991SDimitry Andric 35368bcb0991SDimitry Andric return SDValue(); 35378bcb0991SDimitry Andric } 35388bcb0991SDimitry Andric 35390b57cec5SDimitry Andric /// Returns relocation base for the given PIC jumptable. 35400b57cec5SDimitry Andric SDValue 35410b57cec5SDimitry Andric HexagonTargetLowering::getPICJumpTableRelocBase(SDValue Table, 35420b57cec5SDimitry Andric SelectionDAG &DAG) const { 35430b57cec5SDimitry Andric int Idx = cast<JumpTableSDNode>(Table)->getIndex(); 35440b57cec5SDimitry Andric EVT VT = Table.getValueType(); 35450b57cec5SDimitry Andric SDValue T = DAG.getTargetJumpTable(Idx, VT, HexagonII::MO_PCREL); 35460b57cec5SDimitry Andric return DAG.getNode(HexagonISD::AT_PCREL, SDLoc(Table), VT, T); 35470b57cec5SDimitry Andric } 35480b57cec5SDimitry Andric 35490b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 35500b57cec5SDimitry Andric // Inline Assembly Support 35510b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 35520b57cec5SDimitry Andric 35530b57cec5SDimitry Andric TargetLowering::ConstraintType 35540b57cec5SDimitry Andric HexagonTargetLowering::getConstraintType(StringRef Constraint) const { 35550b57cec5SDimitry Andric if (Constraint.size() == 1) { 35560b57cec5SDimitry Andric switch (Constraint[0]) { 35570b57cec5SDimitry Andric case 'q': 35580b57cec5SDimitry Andric case 'v': 35590b57cec5SDimitry Andric if (Subtarget.useHVXOps()) 35600b57cec5SDimitry Andric return C_RegisterClass; 35610b57cec5SDimitry Andric break; 35620b57cec5SDimitry Andric case 'a': 35630b57cec5SDimitry Andric return C_RegisterClass; 35640b57cec5SDimitry Andric default: 35650b57cec5SDimitry Andric break; 35660b57cec5SDimitry Andric } 35670b57cec5SDimitry Andric } 35680b57cec5SDimitry Andric return TargetLowering::getConstraintType(Constraint); 35690b57cec5SDimitry Andric } 35700b57cec5SDimitry Andric 35710b57cec5SDimitry Andric std::pair<unsigned, const TargetRegisterClass*> 35720b57cec5SDimitry Andric HexagonTargetLowering::getRegForInlineAsmConstraint( 35730b57cec5SDimitry Andric const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const { 35740b57cec5SDimitry Andric 35750b57cec5SDimitry Andric if (Constraint.size() == 1) { 35760b57cec5SDimitry Andric switch (Constraint[0]) { 35770b57cec5SDimitry Andric case 'r': // R0-R31 35780b57cec5SDimitry Andric switch (VT.SimpleTy) { 35790b57cec5SDimitry Andric default: 35800b57cec5SDimitry Andric return {0u, nullptr}; 35810b57cec5SDimitry Andric case MVT::i1: 35820b57cec5SDimitry Andric case MVT::i8: 35830b57cec5SDimitry Andric case MVT::i16: 35840b57cec5SDimitry Andric case MVT::i32: 35850b57cec5SDimitry Andric case MVT::f32: 35860b57cec5SDimitry Andric return {0u, &Hexagon::IntRegsRegClass}; 35870b57cec5SDimitry Andric case MVT::i64: 35880b57cec5SDimitry Andric case MVT::f64: 35890b57cec5SDimitry Andric return {0u, &Hexagon::DoubleRegsRegClass}; 35900b57cec5SDimitry Andric } 35910b57cec5SDimitry Andric break; 35920b57cec5SDimitry Andric case 'a': // M0-M1 35930b57cec5SDimitry Andric if (VT != MVT::i32) 35940b57cec5SDimitry Andric return {0u, nullptr}; 35950b57cec5SDimitry Andric return {0u, &Hexagon::ModRegsRegClass}; 35960b57cec5SDimitry Andric case 'q': // q0-q3 35970b57cec5SDimitry Andric switch (VT.getSizeInBits()) { 35980b57cec5SDimitry Andric default: 35990b57cec5SDimitry Andric return {0u, nullptr}; 36005ffd83dbSDimitry Andric case 64: 36015ffd83dbSDimitry Andric case 128: 36020b57cec5SDimitry Andric return {0u, &Hexagon::HvxQRRegClass}; 36030b57cec5SDimitry Andric } 36040b57cec5SDimitry Andric break; 36050b57cec5SDimitry Andric case 'v': // V0-V31 36060b57cec5SDimitry Andric switch (VT.getSizeInBits()) { 36070b57cec5SDimitry Andric default: 36080b57cec5SDimitry Andric return {0u, nullptr}; 36090b57cec5SDimitry Andric case 512: 36100b57cec5SDimitry Andric return {0u, &Hexagon::HvxVRRegClass}; 36110b57cec5SDimitry Andric case 1024: 36120b57cec5SDimitry Andric if (Subtarget.hasV60Ops() && Subtarget.useHVX128BOps()) 36130b57cec5SDimitry Andric return {0u, &Hexagon::HvxVRRegClass}; 36140b57cec5SDimitry Andric return {0u, &Hexagon::HvxWRRegClass}; 36150b57cec5SDimitry Andric case 2048: 36160b57cec5SDimitry Andric return {0u, &Hexagon::HvxWRRegClass}; 36170b57cec5SDimitry Andric } 36180b57cec5SDimitry Andric break; 36190b57cec5SDimitry Andric default: 36200b57cec5SDimitry Andric return {0u, nullptr}; 36210b57cec5SDimitry Andric } 36220b57cec5SDimitry Andric } 36230b57cec5SDimitry Andric 36240b57cec5SDimitry Andric return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT); 36250b57cec5SDimitry Andric } 36260b57cec5SDimitry Andric 36270b57cec5SDimitry Andric /// isFPImmLegal - Returns true if the target can instruction select the 36280b57cec5SDimitry Andric /// specified FP immediate natively. If false, the legalizer will 36290b57cec5SDimitry Andric /// materialize the FP immediate as a load from a constant pool. 36300b57cec5SDimitry Andric bool HexagonTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT, 36310b57cec5SDimitry Andric bool ForCodeSize) const { 36320b57cec5SDimitry Andric return true; 36330b57cec5SDimitry Andric } 36340b57cec5SDimitry Andric 36350b57cec5SDimitry Andric /// isLegalAddressingMode - Return true if the addressing mode represented by 36360b57cec5SDimitry Andric /// AM is legal for this target, for a load/store of the specified type. 36370b57cec5SDimitry Andric bool HexagonTargetLowering::isLegalAddressingMode(const DataLayout &DL, 36380b57cec5SDimitry Andric const AddrMode &AM, Type *Ty, 36390b57cec5SDimitry Andric unsigned AS, Instruction *I) const { 36400b57cec5SDimitry Andric if (Ty->isSized()) { 36410b57cec5SDimitry Andric // When LSR detects uses of the same base address to access different 36420b57cec5SDimitry Andric // types (e.g. unions), it will assume a conservative type for these 36430b57cec5SDimitry Andric // uses: 36440b57cec5SDimitry Andric // LSR Use: Kind=Address of void in addrspace(4294967295), ... 36450b57cec5SDimitry Andric // The type Ty passed here would then be "void". Skip the alignment 36460b57cec5SDimitry Andric // checks, but do not return false right away, since that confuses 36470b57cec5SDimitry Andric // LSR into crashing. 36485ffd83dbSDimitry Andric Align A = DL.getABITypeAlign(Ty); 36490b57cec5SDimitry Andric // The base offset must be a multiple of the alignment. 36505ffd83dbSDimitry Andric if (!isAligned(A, AM.BaseOffs)) 36510b57cec5SDimitry Andric return false; 36520b57cec5SDimitry Andric // The shifted offset must fit in 11 bits. 36535ffd83dbSDimitry Andric if (!isInt<11>(AM.BaseOffs >> Log2(A))) 36540b57cec5SDimitry Andric return false; 36550b57cec5SDimitry Andric } 36560b57cec5SDimitry Andric 36570b57cec5SDimitry Andric // No global is ever allowed as a base. 36580b57cec5SDimitry Andric if (AM.BaseGV) 36590b57cec5SDimitry Andric return false; 36600b57cec5SDimitry Andric 36610b57cec5SDimitry Andric int Scale = AM.Scale; 36620b57cec5SDimitry Andric if (Scale < 0) 36630b57cec5SDimitry Andric Scale = -Scale; 36640b57cec5SDimitry Andric switch (Scale) { 36650b57cec5SDimitry Andric case 0: // No scale reg, "r+i", "r", or just "i". 36660b57cec5SDimitry Andric break; 36670b57cec5SDimitry Andric default: // No scaled addressing mode. 36680b57cec5SDimitry Andric return false; 36690b57cec5SDimitry Andric } 36700b57cec5SDimitry Andric return true; 36710b57cec5SDimitry Andric } 36720b57cec5SDimitry Andric 36730b57cec5SDimitry Andric /// Return true if folding a constant offset with the given GlobalAddress is 36740b57cec5SDimitry Andric /// legal. It is frequently not legal in PIC relocation models. 36750b57cec5SDimitry Andric bool HexagonTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) 36760b57cec5SDimitry Andric const { 36770b57cec5SDimitry Andric return HTM.getRelocationModel() == Reloc::Static; 36780b57cec5SDimitry Andric } 36790b57cec5SDimitry Andric 36800b57cec5SDimitry Andric /// isLegalICmpImmediate - Return true if the specified immediate is legal 36810b57cec5SDimitry Andric /// icmp immediate, that is the target has icmp instructions which can compare 36820b57cec5SDimitry Andric /// a register against the immediate without having to materialize the 36830b57cec5SDimitry Andric /// immediate into a register. 36840b57cec5SDimitry Andric bool HexagonTargetLowering::isLegalICmpImmediate(int64_t Imm) const { 36850b57cec5SDimitry Andric return Imm >= -512 && Imm <= 511; 36860b57cec5SDimitry Andric } 36870b57cec5SDimitry Andric 36880b57cec5SDimitry Andric /// IsEligibleForTailCallOptimization - Check whether the call is eligible 36890b57cec5SDimitry Andric /// for tail call optimization. Targets which want to do tail call 36900b57cec5SDimitry Andric /// optimization should implement this function. 36910b57cec5SDimitry Andric bool HexagonTargetLowering::IsEligibleForTailCallOptimization( 36920b57cec5SDimitry Andric SDValue Callee, 36930b57cec5SDimitry Andric CallingConv::ID CalleeCC, 36940b57cec5SDimitry Andric bool IsVarArg, 36950b57cec5SDimitry Andric bool IsCalleeStructRet, 36960b57cec5SDimitry Andric bool IsCallerStructRet, 36970b57cec5SDimitry Andric const SmallVectorImpl<ISD::OutputArg> &Outs, 36980b57cec5SDimitry Andric const SmallVectorImpl<SDValue> &OutVals, 36990b57cec5SDimitry Andric const SmallVectorImpl<ISD::InputArg> &Ins, 37000b57cec5SDimitry Andric SelectionDAG& DAG) const { 37010b57cec5SDimitry Andric const Function &CallerF = DAG.getMachineFunction().getFunction(); 37020b57cec5SDimitry Andric CallingConv::ID CallerCC = CallerF.getCallingConv(); 37030b57cec5SDimitry Andric bool CCMatch = CallerCC == CalleeCC; 37040b57cec5SDimitry Andric 37050b57cec5SDimitry Andric // *************************************************************************** 37060b57cec5SDimitry Andric // Look for obvious safe cases to perform tail call optimization that do not 37070b57cec5SDimitry Andric // require ABI changes. 37080b57cec5SDimitry Andric // *************************************************************************** 37090b57cec5SDimitry Andric 37100b57cec5SDimitry Andric // If this is a tail call via a function pointer, then don't do it! 37110b57cec5SDimitry Andric if (!isa<GlobalAddressSDNode>(Callee) && 37120b57cec5SDimitry Andric !isa<ExternalSymbolSDNode>(Callee)) { 37130b57cec5SDimitry Andric return false; 37140b57cec5SDimitry Andric } 37150b57cec5SDimitry Andric 37160b57cec5SDimitry Andric // Do not optimize if the calling conventions do not match and the conventions 37170b57cec5SDimitry Andric // used are not C or Fast. 37180b57cec5SDimitry Andric if (!CCMatch) { 37190b57cec5SDimitry Andric bool R = (CallerCC == CallingConv::C || CallerCC == CallingConv::Fast); 37200b57cec5SDimitry Andric bool E = (CalleeCC == CallingConv::C || CalleeCC == CallingConv::Fast); 37210b57cec5SDimitry Andric // If R & E, then ok. 37220b57cec5SDimitry Andric if (!R || !E) 37230b57cec5SDimitry Andric return false; 37240b57cec5SDimitry Andric } 37250b57cec5SDimitry Andric 37260b57cec5SDimitry Andric // Do not tail call optimize vararg calls. 37270b57cec5SDimitry Andric if (IsVarArg) 37280b57cec5SDimitry Andric return false; 37290b57cec5SDimitry Andric 37300b57cec5SDimitry Andric // Also avoid tail call optimization if either caller or callee uses struct 37310b57cec5SDimitry Andric // return semantics. 37320b57cec5SDimitry Andric if (IsCalleeStructRet || IsCallerStructRet) 37330b57cec5SDimitry Andric return false; 37340b57cec5SDimitry Andric 37350b57cec5SDimitry Andric // In addition to the cases above, we also disable Tail Call Optimization if 37360b57cec5SDimitry Andric // the calling convention code that at least one outgoing argument needs to 37370b57cec5SDimitry Andric // go on the stack. We cannot check that here because at this point that 37380b57cec5SDimitry Andric // information is not available. 37390b57cec5SDimitry Andric return true; 37400b57cec5SDimitry Andric } 37410b57cec5SDimitry Andric 37420b57cec5SDimitry Andric /// Returns the target specific optimal type for load and store operations as 37430b57cec5SDimitry Andric /// a result of memset, memcpy, and memmove lowering. 37440b57cec5SDimitry Andric /// 37450b57cec5SDimitry Andric /// If DstAlign is zero that means it's safe to destination alignment can 37460b57cec5SDimitry Andric /// satisfy any constraint. Similarly if SrcAlign is zero it means there isn't 37470b57cec5SDimitry Andric /// a need to check it against alignment requirement, probably because the 37480b57cec5SDimitry Andric /// source does not need to be loaded. If 'IsMemset' is true, that means it's 37490b57cec5SDimitry Andric /// expanding a memset. If 'ZeroMemset' is true, that means it's a memset of 37500b57cec5SDimitry Andric /// zero. 'MemcpyStrSrc' indicates whether the memcpy source is constant so it 37510b57cec5SDimitry Andric /// does not need to be loaded. It returns EVT::Other if the type should be 37520b57cec5SDimitry Andric /// determined using generic target-independent logic. 37535ffd83dbSDimitry Andric EVT HexagonTargetLowering::getOptimalMemOpType( 37545ffd83dbSDimitry Andric const MemOp &Op, const AttributeList &FuncAttributes) const { 37555ffd83dbSDimitry Andric if (Op.size() >= 8 && Op.isAligned(Align(8))) 37560b57cec5SDimitry Andric return MVT::i64; 37575ffd83dbSDimitry Andric if (Op.size() >= 4 && Op.isAligned(Align(4))) 37580b57cec5SDimitry Andric return MVT::i32; 37595ffd83dbSDimitry Andric if (Op.size() >= 2 && Op.isAligned(Align(2))) 37600b57cec5SDimitry Andric return MVT::i16; 37610b57cec5SDimitry Andric return MVT::Other; 37620b57cec5SDimitry Andric } 37630b57cec5SDimitry Andric 37645ffd83dbSDimitry Andric bool HexagonTargetLowering::allowsMemoryAccess( 37655ffd83dbSDimitry Andric LLVMContext &Context, const DataLayout &DL, EVT VT, unsigned AddrSpace, 3766*bdd1243dSDimitry Andric Align Alignment, MachineMemOperand::Flags Flags, unsigned *Fast) const { 37675ffd83dbSDimitry Andric MVT SVT = VT.getSimpleVT(); 37685ffd83dbSDimitry Andric if (Subtarget.isHVXVectorType(SVT, true)) 37695ffd83dbSDimitry Andric return allowsHvxMemoryAccess(SVT, Flags, Fast); 37705ffd83dbSDimitry Andric return TargetLoweringBase::allowsMemoryAccess( 37715ffd83dbSDimitry Andric Context, DL, VT, AddrSpace, Alignment, Flags, Fast); 37725ffd83dbSDimitry Andric } 37735ffd83dbSDimitry Andric 37740b57cec5SDimitry Andric bool HexagonTargetLowering::allowsMisalignedMemoryAccesses( 3775fe6060f1SDimitry Andric EVT VT, unsigned AddrSpace, Align Alignment, MachineMemOperand::Flags Flags, 3776*bdd1243dSDimitry Andric unsigned *Fast) const { 37775ffd83dbSDimitry Andric MVT SVT = VT.getSimpleVT(); 37785ffd83dbSDimitry Andric if (Subtarget.isHVXVectorType(SVT, true)) 37795ffd83dbSDimitry Andric return allowsHvxMisalignedMemoryAccesses(SVT, Flags, Fast); 37800b57cec5SDimitry Andric if (Fast) 3781*bdd1243dSDimitry Andric *Fast = 0; 37825ffd83dbSDimitry Andric return false; 37830b57cec5SDimitry Andric } 37840b57cec5SDimitry Andric 37850b57cec5SDimitry Andric std::pair<const TargetRegisterClass*, uint8_t> 37860b57cec5SDimitry Andric HexagonTargetLowering::findRepresentativeClass(const TargetRegisterInfo *TRI, 37870b57cec5SDimitry Andric MVT VT) const { 37880b57cec5SDimitry Andric if (Subtarget.isHVXVectorType(VT, true)) { 37890b57cec5SDimitry Andric unsigned BitWidth = VT.getSizeInBits(); 37900b57cec5SDimitry Andric unsigned VecWidth = Subtarget.getVectorLength() * 8; 37910b57cec5SDimitry Andric 37920b57cec5SDimitry Andric if (VT.getVectorElementType() == MVT::i1) 37930b57cec5SDimitry Andric return std::make_pair(&Hexagon::HvxQRRegClass, 1); 37940b57cec5SDimitry Andric if (BitWidth == VecWidth) 37950b57cec5SDimitry Andric return std::make_pair(&Hexagon::HvxVRRegClass, 1); 37960b57cec5SDimitry Andric assert(BitWidth == 2 * VecWidth); 37970b57cec5SDimitry Andric return std::make_pair(&Hexagon::HvxWRRegClass, 1); 37980b57cec5SDimitry Andric } 37990b57cec5SDimitry Andric 38000b57cec5SDimitry Andric return TargetLowering::findRepresentativeClass(TRI, VT); 38010b57cec5SDimitry Andric } 38020b57cec5SDimitry Andric 38030b57cec5SDimitry Andric bool HexagonTargetLowering::shouldReduceLoadWidth(SDNode *Load, 38040b57cec5SDimitry Andric ISD::LoadExtType ExtTy, EVT NewVT) const { 38050b57cec5SDimitry Andric // TODO: This may be worth removing. Check regression tests for diffs. 38060b57cec5SDimitry Andric if (!TargetLoweringBase::shouldReduceLoadWidth(Load, ExtTy, NewVT)) 38070b57cec5SDimitry Andric return false; 38080b57cec5SDimitry Andric 38090b57cec5SDimitry Andric auto *L = cast<LoadSDNode>(Load); 38100b57cec5SDimitry Andric std::pair<SDValue,int> BO = getBaseAndOffset(L->getBasePtr()); 38110b57cec5SDimitry Andric // Small-data object, do not shrink. 38120b57cec5SDimitry Andric if (BO.first.getOpcode() == HexagonISD::CONST32_GP) 38130b57cec5SDimitry Andric return false; 38140b57cec5SDimitry Andric if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(BO.first)) { 38150b57cec5SDimitry Andric auto &HTM = static_cast<const HexagonTargetMachine&>(getTargetMachine()); 38160b57cec5SDimitry Andric const auto *GO = dyn_cast_or_null<const GlobalObject>(GA->getGlobal()); 38170b57cec5SDimitry Andric return !GO || !HTM.getObjFileLowering()->isGlobalInSmallSection(GO, HTM); 38180b57cec5SDimitry Andric } 38190b57cec5SDimitry Andric return true; 38200b57cec5SDimitry Andric } 38210b57cec5SDimitry Andric 3822*bdd1243dSDimitry Andric void HexagonTargetLowering::AdjustInstrPostInstrSelection(MachineInstr &MI, 3823*bdd1243dSDimitry Andric SDNode *Node) const { 3824*bdd1243dSDimitry Andric AdjustHvxInstrPostInstrSelection(MI, Node); 3825*bdd1243dSDimitry Andric } 3826*bdd1243dSDimitry Andric 3827fe6060f1SDimitry Andric Value *HexagonTargetLowering::emitLoadLinked(IRBuilderBase &Builder, 3828fe6060f1SDimitry Andric Type *ValueTy, Value *Addr, 38290b57cec5SDimitry Andric AtomicOrdering Ord) const { 38300b57cec5SDimitry Andric BasicBlock *BB = Builder.GetInsertBlock(); 38310b57cec5SDimitry Andric Module *M = BB->getParent()->getParent(); 3832fe6060f1SDimitry Andric unsigned SZ = ValueTy->getPrimitiveSizeInBits(); 38330b57cec5SDimitry Andric assert((SZ == 32 || SZ == 64) && "Only 32/64-bit atomic loads supported"); 38340b57cec5SDimitry Andric Intrinsic::ID IntID = (SZ == 32) ? Intrinsic::hexagon_L2_loadw_locked 38350b57cec5SDimitry Andric : Intrinsic::hexagon_L4_loadd_locked; 38360b57cec5SDimitry Andric Function *Fn = Intrinsic::getDeclaration(M, IntID); 38370b57cec5SDimitry Andric 3838fe6060f1SDimitry Andric auto PtrTy = cast<PointerType>(Addr->getType()); 3839fe6060f1SDimitry Andric PointerType *NewPtrTy = 3840fe6060f1SDimitry Andric Builder.getIntNTy(SZ)->getPointerTo(PtrTy->getAddressSpace()); 38410b57cec5SDimitry Andric Addr = Builder.CreateBitCast(Addr, NewPtrTy); 38420b57cec5SDimitry Andric 38430b57cec5SDimitry Andric Value *Call = Builder.CreateCall(Fn, Addr, "larx"); 38440b57cec5SDimitry Andric 3845fe6060f1SDimitry Andric return Builder.CreateBitCast(Call, ValueTy); 38460b57cec5SDimitry Andric } 38470b57cec5SDimitry Andric 38480b57cec5SDimitry Andric /// Perform a store-conditional operation to Addr. Return the status of the 38490b57cec5SDimitry Andric /// store. This should be 0 if the store succeeded, non-zero otherwise. 3850fe6060f1SDimitry Andric Value *HexagonTargetLowering::emitStoreConditional(IRBuilderBase &Builder, 3851fe6060f1SDimitry Andric Value *Val, Value *Addr, 3852fe6060f1SDimitry Andric AtomicOrdering Ord) const { 38530b57cec5SDimitry Andric BasicBlock *BB = Builder.GetInsertBlock(); 38540b57cec5SDimitry Andric Module *M = BB->getParent()->getParent(); 38550b57cec5SDimitry Andric Type *Ty = Val->getType(); 38560b57cec5SDimitry Andric unsigned SZ = Ty->getPrimitiveSizeInBits(); 38570b57cec5SDimitry Andric 38580b57cec5SDimitry Andric Type *CastTy = Builder.getIntNTy(SZ); 38590b57cec5SDimitry Andric assert((SZ == 32 || SZ == 64) && "Only 32/64-bit atomic stores supported"); 38600b57cec5SDimitry Andric Intrinsic::ID IntID = (SZ == 32) ? Intrinsic::hexagon_S2_storew_locked 38610b57cec5SDimitry Andric : Intrinsic::hexagon_S4_stored_locked; 38620b57cec5SDimitry Andric Function *Fn = Intrinsic::getDeclaration(M, IntID); 38630b57cec5SDimitry Andric 38640b57cec5SDimitry Andric unsigned AS = Addr->getType()->getPointerAddressSpace(); 38650b57cec5SDimitry Andric Addr = Builder.CreateBitCast(Addr, CastTy->getPointerTo(AS)); 38660b57cec5SDimitry Andric Val = Builder.CreateBitCast(Val, CastTy); 38670b57cec5SDimitry Andric 38680b57cec5SDimitry Andric Value *Call = Builder.CreateCall(Fn, {Addr, Val}, "stcx"); 38690b57cec5SDimitry Andric Value *Cmp = Builder.CreateICmpEQ(Call, Builder.getInt32(0), ""); 38700b57cec5SDimitry Andric Value *Ext = Builder.CreateZExt(Cmp, Type::getInt32Ty(M->getContext())); 38710b57cec5SDimitry Andric return Ext; 38720b57cec5SDimitry Andric } 38730b57cec5SDimitry Andric 38740b57cec5SDimitry Andric TargetLowering::AtomicExpansionKind 38750b57cec5SDimitry Andric HexagonTargetLowering::shouldExpandAtomicLoadInIR(LoadInst *LI) const { 38760b57cec5SDimitry Andric // Do not expand loads and stores that don't exceed 64 bits. 38770b57cec5SDimitry Andric return LI->getType()->getPrimitiveSizeInBits() > 64 38780b57cec5SDimitry Andric ? AtomicExpansionKind::LLOnly 38790b57cec5SDimitry Andric : AtomicExpansionKind::None; 38800b57cec5SDimitry Andric } 38810b57cec5SDimitry Andric 388281ad6265SDimitry Andric TargetLowering::AtomicExpansionKind 388381ad6265SDimitry Andric HexagonTargetLowering::shouldExpandAtomicStoreInIR(StoreInst *SI) const { 38840b57cec5SDimitry Andric // Do not expand loads and stores that don't exceed 64 bits. 388581ad6265SDimitry Andric return SI->getValueOperand()->getType()->getPrimitiveSizeInBits() > 64 388681ad6265SDimitry Andric ? AtomicExpansionKind::Expand 388781ad6265SDimitry Andric : AtomicExpansionKind::None; 38880b57cec5SDimitry Andric } 38890b57cec5SDimitry Andric 38900b57cec5SDimitry Andric TargetLowering::AtomicExpansionKind 38910b57cec5SDimitry Andric HexagonTargetLowering::shouldExpandAtomicCmpXchgInIR( 38920b57cec5SDimitry Andric AtomicCmpXchgInst *AI) const { 38930b57cec5SDimitry Andric return AtomicExpansionKind::LLSC; 38940b57cec5SDimitry Andric } 3895