xref: /freebsd/contrib/llvm-project/llvm/lib/Target/Hexagon/HexagonGenInsert.cpp (revision 5e801ac66d24704442eba426ed13c3effb8a34e7)
1 //===- HexagonGenInsert.cpp -----------------------------------------------===//
2 //
3 // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4 // See https://llvm.org/LICENSE.txt for license information.
5 // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6 //
7 //===----------------------------------------------------------------------===//
8 
9 #include "BitTracker.h"
10 #include "HexagonBitTracker.h"
11 #include "HexagonInstrInfo.h"
12 #include "HexagonRegisterInfo.h"
13 #include "HexagonSubtarget.h"
14 #include "llvm/ADT/BitVector.h"
15 #include "llvm/ADT/DenseMap.h"
16 #include "llvm/ADT/GraphTraits.h"
17 #include "llvm/ADT/PostOrderIterator.h"
18 #include "llvm/ADT/STLExtras.h"
19 #include "llvm/ADT/SmallSet.h"
20 #include "llvm/ADT/SmallVector.h"
21 #include "llvm/ADT/StringRef.h"
22 #include "llvm/CodeGen/MachineBasicBlock.h"
23 #include "llvm/CodeGen/MachineDominators.h"
24 #include "llvm/CodeGen/MachineFunction.h"
25 #include "llvm/CodeGen/MachineFunctionPass.h"
26 #include "llvm/CodeGen/MachineInstr.h"
27 #include "llvm/CodeGen/MachineInstrBuilder.h"
28 #include "llvm/CodeGen/MachineOperand.h"
29 #include "llvm/CodeGen/MachineRegisterInfo.h"
30 #include "llvm/CodeGen/TargetRegisterInfo.h"
31 #include "llvm/IR/DebugLoc.h"
32 #include "llvm/InitializePasses.h"
33 #include "llvm/Pass.h"
34 #include "llvm/Support/CommandLine.h"
35 #include "llvm/Support/Debug.h"
36 #include "llvm/Support/MathExtras.h"
37 #include "llvm/Support/Timer.h"
38 #include "llvm/Support/raw_ostream.h"
39 #include <algorithm>
40 #include <cassert>
41 #include <cstdint>
42 #include <iterator>
43 #include <utility>
44 #include <vector>
45 
46 #define DEBUG_TYPE "hexinsert"
47 
48 using namespace llvm;
49 
50 static cl::opt<unsigned> VRegIndexCutoff("insert-vreg-cutoff", cl::init(~0U),
51   cl::Hidden, cl::ZeroOrMore, cl::desc("Vreg# cutoff for insert generation."));
52 // The distance cutoff is selected based on the precheckin-perf results:
53 // cutoffs 20, 25, 35, and 40 are worse than 30.
54 static cl::opt<unsigned> VRegDistCutoff("insert-dist-cutoff", cl::init(30U),
55   cl::Hidden, cl::ZeroOrMore, cl::desc("Vreg distance cutoff for insert "
56   "generation."));
57 
58 // Limit the container sizes for extreme cases where we run out of memory.
59 static cl::opt<unsigned> MaxORLSize("insert-max-orl", cl::init(4096),
60   cl::Hidden, cl::ZeroOrMore, cl::desc("Maximum size of OrderedRegisterList"));
61 static cl::opt<unsigned> MaxIFMSize("insert-max-ifmap", cl::init(1024),
62   cl::Hidden, cl::ZeroOrMore, cl::desc("Maximum size of IFMap"));
63 
64 static cl::opt<bool> OptTiming("insert-timing", cl::init(false), cl::Hidden,
65   cl::ZeroOrMore, cl::desc("Enable timing of insert generation"));
66 static cl::opt<bool> OptTimingDetail("insert-timing-detail", cl::init(false),
67   cl::Hidden, cl::ZeroOrMore, cl::desc("Enable detailed timing of insert "
68   "generation"));
69 
70 static cl::opt<bool> OptSelectAll0("insert-all0", cl::init(false), cl::Hidden,
71   cl::ZeroOrMore);
72 static cl::opt<bool> OptSelectHas0("insert-has0", cl::init(false), cl::Hidden,
73   cl::ZeroOrMore);
74 // Whether to construct constant values via "insert". Could eliminate constant
75 // extenders, but often not practical.
76 static cl::opt<bool> OptConst("insert-const", cl::init(false), cl::Hidden,
77   cl::ZeroOrMore);
78 
79 // The preprocessor gets confused when the DEBUG macro is passed larger
80 // chunks of code. Use this function to detect debugging.
81 inline static bool isDebug() {
82 #ifndef NDEBUG
83   return DebugFlag && isCurrentDebugType(DEBUG_TYPE);
84 #else
85   return false;
86 #endif
87 }
88 
89 namespace {
90 
91   // Set of virtual registers, based on BitVector.
92   struct RegisterSet : private BitVector {
93     RegisterSet() = default;
94     explicit RegisterSet(unsigned s, bool t = false) : BitVector(s, t) {}
95     RegisterSet(const RegisterSet &RS) : BitVector(RS) {}
96     RegisterSet &operator=(const RegisterSet &RS) {
97       BitVector::operator=(RS);
98       return *this;
99     }
100 
101     using BitVector::clear;
102 
103     unsigned find_first() const {
104       int First = BitVector::find_first();
105       if (First < 0)
106         return 0;
107       return x2v(First);
108     }
109 
110     unsigned find_next(unsigned Prev) const {
111       int Next = BitVector::find_next(v2x(Prev));
112       if (Next < 0)
113         return 0;
114       return x2v(Next);
115     }
116 
117     RegisterSet &insert(unsigned R) {
118       unsigned Idx = v2x(R);
119       ensure(Idx);
120       return static_cast<RegisterSet&>(BitVector::set(Idx));
121     }
122     RegisterSet &remove(unsigned R) {
123       unsigned Idx = v2x(R);
124       if (Idx >= size())
125         return *this;
126       return static_cast<RegisterSet&>(BitVector::reset(Idx));
127     }
128 
129     RegisterSet &insert(const RegisterSet &Rs) {
130       return static_cast<RegisterSet&>(BitVector::operator|=(Rs));
131     }
132     RegisterSet &remove(const RegisterSet &Rs) {
133       return static_cast<RegisterSet&>(BitVector::reset(Rs));
134     }
135 
136     reference operator[](unsigned R) {
137       unsigned Idx = v2x(R);
138       ensure(Idx);
139       return BitVector::operator[](Idx);
140     }
141     bool operator[](unsigned R) const {
142       unsigned Idx = v2x(R);
143       assert(Idx < size());
144       return BitVector::operator[](Idx);
145     }
146     bool has(unsigned R) const {
147       unsigned Idx = v2x(R);
148       if (Idx >= size())
149         return false;
150       return BitVector::test(Idx);
151     }
152 
153     bool empty() const {
154       return !BitVector::any();
155     }
156     bool includes(const RegisterSet &Rs) const {
157       // A.BitVector::test(B)  <=>  A-B != {}
158       return !Rs.BitVector::test(*this);
159     }
160     bool intersects(const RegisterSet &Rs) const {
161       return BitVector::anyCommon(Rs);
162     }
163 
164   private:
165     void ensure(unsigned Idx) {
166       if (size() <= Idx)
167         resize(std::max(Idx+1, 32U));
168     }
169 
170     static inline unsigned v2x(unsigned v) {
171       return Register::virtReg2Index(v);
172     }
173 
174     static inline unsigned x2v(unsigned x) {
175       return Register::index2VirtReg(x);
176     }
177   };
178 
179   struct PrintRegSet {
180     PrintRegSet(const RegisterSet &S, const TargetRegisterInfo *RI)
181       : RS(S), TRI(RI) {}
182 
183     friend raw_ostream &operator<< (raw_ostream &OS,
184           const PrintRegSet &P);
185 
186   private:
187     const RegisterSet &RS;
188     const TargetRegisterInfo *TRI;
189   };
190 
191   raw_ostream &operator<< (raw_ostream &OS, const PrintRegSet &P) {
192     OS << '{';
193     for (unsigned R = P.RS.find_first(); R; R = P.RS.find_next(R))
194       OS << ' ' << printReg(R, P.TRI);
195     OS << " }";
196     return OS;
197   }
198 
199   // A convenience class to associate unsigned numbers (such as virtual
200   // registers) with unsigned numbers.
201   struct UnsignedMap : public DenseMap<unsigned,unsigned> {
202     UnsignedMap() = default;
203 
204   private:
205     using BaseType = DenseMap<unsigned, unsigned>;
206   };
207 
208   // A utility to establish an ordering between virtual registers:
209   // VRegA < VRegB  <=>  RegisterOrdering[VRegA] < RegisterOrdering[VRegB]
210   // This is meant as a cache for the ordering of virtual registers defined
211   // by a potentially expensive comparison function, or obtained by a proce-
212   // dure that should not be repeated each time two registers are compared.
213   struct RegisterOrdering : public UnsignedMap {
214     RegisterOrdering() = default;
215 
216     unsigned operator[](unsigned VR) const {
217       const_iterator F = find(VR);
218       assert(F != end());
219       return F->second;
220     }
221 
222     // Add operator(), so that objects of this class can be used as
223     // comparators in std::sort et al.
224     bool operator() (unsigned VR1, unsigned VR2) const {
225       return operator[](VR1) < operator[](VR2);
226     }
227   };
228 
229   // Ordering of bit values. This class does not have operator[], but
230   // is supplies a comparison operator() for use in std:: algorithms.
231   // The order is as follows:
232   // - 0 < 1 < ref
233   // - ref1 < ref2, if ord(ref1.Reg) < ord(ref2.Reg),
234   //   or ord(ref1.Reg) == ord(ref2.Reg), and ref1.Pos < ref2.Pos.
235   struct BitValueOrdering {
236     BitValueOrdering(const RegisterOrdering &RB) : BaseOrd(RB) {}
237 
238     bool operator() (const BitTracker::BitValue &V1,
239           const BitTracker::BitValue &V2) const;
240 
241     const RegisterOrdering &BaseOrd;
242   };
243 
244 } // end anonymous namespace
245 
246 bool BitValueOrdering::operator() (const BitTracker::BitValue &V1,
247       const BitTracker::BitValue &V2) const {
248   if (V1 == V2)
249     return false;
250   // V1==0 => true, V2==0 => false
251   if (V1.is(0) || V2.is(0))
252     return V1.is(0);
253   // Neither of V1,V2 is 0, and V1!=V2.
254   // V2==1 => false, V1==1 => true
255   if (V2.is(1) || V1.is(1))
256     return !V2.is(1);
257   // Both V1,V2 are refs.
258   unsigned Ind1 = BaseOrd[V1.RefI.Reg], Ind2 = BaseOrd[V2.RefI.Reg];
259   if (Ind1 != Ind2)
260     return Ind1 < Ind2;
261   // If V1.Pos==V2.Pos
262   assert(V1.RefI.Pos != V2.RefI.Pos && "Bit values should be different");
263   return V1.RefI.Pos < V2.RefI.Pos;
264 }
265 
266 namespace {
267 
268   // Cache for the BitTracker's cell map. Map lookup has a logarithmic
269   // complexity, this class will memoize the lookup results to reduce
270   // the access time for repeated lookups of the same cell.
271   struct CellMapShadow {
272     CellMapShadow(const BitTracker &T) : BT(T) {}
273 
274     const BitTracker::RegisterCell &lookup(unsigned VR) {
275       unsigned RInd = Register::virtReg2Index(VR);
276       // Grow the vector to at least 32 elements.
277       if (RInd >= CVect.size())
278         CVect.resize(std::max(RInd+16, 32U), nullptr);
279       const BitTracker::RegisterCell *CP = CVect[RInd];
280       if (CP == nullptr)
281         CP = CVect[RInd] = &BT.lookup(VR);
282       return *CP;
283     }
284 
285     const BitTracker &BT;
286 
287   private:
288     using CellVectType = std::vector<const BitTracker::RegisterCell *>;
289 
290     CellVectType CVect;
291   };
292 
293   // Comparator class for lexicographic ordering of virtual registers
294   // according to the corresponding BitTracker::RegisterCell objects.
295   struct RegisterCellLexCompare {
296     RegisterCellLexCompare(const BitValueOrdering &BO, CellMapShadow &M)
297       : BitOrd(BO), CM(M) {}
298 
299     bool operator() (unsigned VR1, unsigned VR2) const;
300 
301   private:
302     const BitValueOrdering &BitOrd;
303     CellMapShadow &CM;
304   };
305 
306   // Comparator class for lexicographic ordering of virtual registers
307   // according to the specified bits of the corresponding BitTracker::
308   // RegisterCell objects.
309   // Specifically, this class will be used to compare bit B of a register
310   // cell for a selected virtual register R with bit N of any register
311   // other than R.
312   struct RegisterCellBitCompareSel {
313     RegisterCellBitCompareSel(unsigned R, unsigned B, unsigned N,
314           const BitValueOrdering &BO, CellMapShadow &M)
315       : SelR(R), SelB(B), BitN(N), BitOrd(BO), CM(M) {}
316 
317     bool operator() (unsigned VR1, unsigned VR2) const;
318 
319   private:
320     const unsigned SelR, SelB;
321     const unsigned BitN;
322     const BitValueOrdering &BitOrd;
323     CellMapShadow &CM;
324   };
325 
326 } // end anonymous namespace
327 
328 bool RegisterCellLexCompare::operator() (unsigned VR1, unsigned VR2) const {
329   // Ordering of registers, made up from two given orderings:
330   // - the ordering of the register numbers, and
331   // - the ordering of register cells.
332   // Def. R1 < R2 if:
333   // - cell(R1) < cell(R2), or
334   // - cell(R1) == cell(R2), and index(R1) < index(R2).
335   //
336   // For register cells, the ordering is lexicographic, with index 0 being
337   // the most significant.
338   if (VR1 == VR2)
339     return false;
340 
341   const BitTracker::RegisterCell &RC1 = CM.lookup(VR1), &RC2 = CM.lookup(VR2);
342   uint16_t W1 = RC1.width(), W2 = RC2.width();
343   for (uint16_t i = 0, w = std::min(W1, W2); i < w; ++i) {
344     const BitTracker::BitValue &V1 = RC1[i], &V2 = RC2[i];
345     if (V1 != V2)
346       return BitOrd(V1, V2);
347   }
348   // Cells are equal up until the common length.
349   if (W1 != W2)
350     return W1 < W2;
351 
352   return BitOrd.BaseOrd[VR1] < BitOrd.BaseOrd[VR2];
353 }
354 
355 bool RegisterCellBitCompareSel::operator() (unsigned VR1, unsigned VR2) const {
356   if (VR1 == VR2)
357     return false;
358   const BitTracker::RegisterCell &RC1 = CM.lookup(VR1);
359   const BitTracker::RegisterCell &RC2 = CM.lookup(VR2);
360   uint16_t W1 = RC1.width(), W2 = RC2.width();
361   uint16_t Bit1 = (VR1 == SelR) ? SelB : BitN;
362   uint16_t Bit2 = (VR2 == SelR) ? SelB : BitN;
363   // If Bit1 exceeds the width of VR1, then:
364   // - return false, if at the same time Bit2 exceeds VR2, or
365   // - return true, otherwise.
366   // (I.e. "a bit value that does not exist is less than any bit value
367   // that does exist".)
368   if (W1 <= Bit1)
369     return Bit2 < W2;
370   // If Bit1 is within VR1, but Bit2 is not within VR2, return false.
371   if (W2 <= Bit2)
372     return false;
373 
374   const BitTracker::BitValue &V1 = RC1[Bit1], V2 = RC2[Bit2];
375   if (V1 != V2)
376     return BitOrd(V1, V2);
377   return false;
378 }
379 
380 namespace {
381 
382   class OrderedRegisterList {
383     using ListType = std::vector<unsigned>;
384     const unsigned MaxSize;
385 
386   public:
387     OrderedRegisterList(const RegisterOrdering &RO)
388       : MaxSize(MaxORLSize), Ord(RO) {}
389 
390     void insert(unsigned VR);
391     void remove(unsigned VR);
392 
393     unsigned operator[](unsigned Idx) const {
394       assert(Idx < Seq.size());
395       return Seq[Idx];
396     }
397 
398     unsigned size() const {
399       return Seq.size();
400     }
401 
402     using iterator = ListType::iterator;
403     using const_iterator = ListType::const_iterator;
404 
405     iterator begin() { return Seq.begin(); }
406     iterator end() { return Seq.end(); }
407     const_iterator begin() const { return Seq.begin(); }
408     const_iterator end() const { return Seq.end(); }
409 
410     // Convenience function to convert an iterator to the corresponding index.
411     unsigned idx(iterator It) const { return It-begin(); }
412 
413   private:
414     ListType Seq;
415     const RegisterOrdering &Ord;
416   };
417 
418   struct PrintORL {
419     PrintORL(const OrderedRegisterList &L, const TargetRegisterInfo *RI)
420       : RL(L), TRI(RI) {}
421 
422     friend raw_ostream &operator<< (raw_ostream &OS, const PrintORL &P);
423 
424   private:
425     const OrderedRegisterList &RL;
426     const TargetRegisterInfo *TRI;
427   };
428 
429   raw_ostream &operator<< (raw_ostream &OS, const PrintORL &P) {
430     OS << '(';
431     OrderedRegisterList::const_iterator B = P.RL.begin(), E = P.RL.end();
432     for (OrderedRegisterList::const_iterator I = B; I != E; ++I) {
433       if (I != B)
434         OS << ", ";
435       OS << printReg(*I, P.TRI);
436     }
437     OS << ')';
438     return OS;
439   }
440 
441 } // end anonymous namespace
442 
443 void OrderedRegisterList::insert(unsigned VR) {
444   iterator L = llvm::lower_bound(Seq, VR, Ord);
445   if (L == Seq.end())
446     Seq.push_back(VR);
447   else
448     Seq.insert(L, VR);
449 
450   unsigned S = Seq.size();
451   if (S > MaxSize)
452     Seq.resize(MaxSize);
453   assert(Seq.size() <= MaxSize);
454 }
455 
456 void OrderedRegisterList::remove(unsigned VR) {
457   iterator L = llvm::lower_bound(Seq, VR, Ord);
458   if (L != Seq.end())
459     Seq.erase(L);
460 }
461 
462 namespace {
463 
464   // A record of the insert form. The fields correspond to the operands
465   // of the "insert" instruction:
466   // ... = insert(SrcR, InsR, #Wdh, #Off)
467   struct IFRecord {
468     IFRecord(unsigned SR = 0, unsigned IR = 0, uint16_t W = 0, uint16_t O = 0)
469       : SrcR(SR), InsR(IR), Wdh(W), Off(O) {}
470 
471     unsigned SrcR, InsR;
472     uint16_t Wdh, Off;
473   };
474 
475   struct PrintIFR {
476     PrintIFR(const IFRecord &R, const TargetRegisterInfo *RI)
477       : IFR(R), TRI(RI) {}
478 
479   private:
480     friend raw_ostream &operator<< (raw_ostream &OS, const PrintIFR &P);
481 
482     const IFRecord &IFR;
483     const TargetRegisterInfo *TRI;
484   };
485 
486   raw_ostream &operator<< (raw_ostream &OS, const PrintIFR &P) {
487     unsigned SrcR = P.IFR.SrcR, InsR = P.IFR.InsR;
488     OS << '(' << printReg(SrcR, P.TRI) << ',' << printReg(InsR, P.TRI)
489        << ",#" << P.IFR.Wdh << ",#" << P.IFR.Off << ')';
490     return OS;
491   }
492 
493   using IFRecordWithRegSet = std::pair<IFRecord, RegisterSet>;
494 
495 } // end anonymous namespace
496 
497 namespace llvm {
498 
499   void initializeHexagonGenInsertPass(PassRegistry&);
500   FunctionPass *createHexagonGenInsert();
501 
502 } // end namespace llvm
503 
504 namespace {
505 
506   class HexagonGenInsert : public MachineFunctionPass {
507   public:
508     static char ID;
509 
510     HexagonGenInsert() : MachineFunctionPass(ID) {
511       initializeHexagonGenInsertPass(*PassRegistry::getPassRegistry());
512     }
513 
514     StringRef getPassName() const override {
515       return "Hexagon generate \"insert\" instructions";
516     }
517 
518     void getAnalysisUsage(AnalysisUsage &AU) const override {
519       AU.addRequired<MachineDominatorTree>();
520       AU.addPreserved<MachineDominatorTree>();
521       MachineFunctionPass::getAnalysisUsage(AU);
522     }
523 
524     bool runOnMachineFunction(MachineFunction &MF) override;
525 
526   private:
527     using PairMapType = DenseMap<std::pair<unsigned, unsigned>, unsigned>;
528 
529     void buildOrderingMF(RegisterOrdering &RO) const;
530     void buildOrderingBT(RegisterOrdering &RB, RegisterOrdering &RO) const;
531     bool isIntClass(const TargetRegisterClass *RC) const;
532     bool isConstant(unsigned VR) const;
533     bool isSmallConstant(unsigned VR) const;
534     bool isValidInsertForm(unsigned DstR, unsigned SrcR, unsigned InsR,
535           uint16_t L, uint16_t S) const;
536     bool findSelfReference(unsigned VR) const;
537     bool findNonSelfReference(unsigned VR) const;
538     void getInstrDefs(const MachineInstr *MI, RegisterSet &Defs) const;
539     void getInstrUses(const MachineInstr *MI, RegisterSet &Uses) const;
540     unsigned distance(const MachineBasicBlock *FromB,
541           const MachineBasicBlock *ToB, const UnsignedMap &RPO,
542           PairMapType &M) const;
543     unsigned distance(MachineBasicBlock::const_iterator FromI,
544           MachineBasicBlock::const_iterator ToI, const UnsignedMap &RPO,
545           PairMapType &M) const;
546     bool findRecordInsertForms(unsigned VR, OrderedRegisterList &AVs);
547     void collectInBlock(MachineBasicBlock *B, OrderedRegisterList &AVs);
548     void findRemovableRegisters(unsigned VR, IFRecord IF,
549           RegisterSet &RMs) const;
550     void computeRemovableRegisters();
551 
552     void pruneEmptyLists();
553     void pruneCoveredSets(unsigned VR);
554     void pruneUsesTooFar(unsigned VR, const UnsignedMap &RPO, PairMapType &M);
555     void pruneRegCopies(unsigned VR);
556     void pruneCandidates();
557     void selectCandidates();
558     bool generateInserts();
559 
560     bool removeDeadCode(MachineDomTreeNode *N);
561 
562     // IFRecord coupled with a set of potentially removable registers:
563     using IFListType = std::vector<IFRecordWithRegSet>;
564     using IFMapType = DenseMap<unsigned, IFListType>; // vreg -> IFListType
565 
566     void dump_map() const;
567 
568     const HexagonInstrInfo *HII = nullptr;
569     const HexagonRegisterInfo *HRI = nullptr;
570 
571     MachineFunction *MFN;
572     MachineRegisterInfo *MRI;
573     MachineDominatorTree *MDT;
574     CellMapShadow *CMS;
575 
576     RegisterOrdering BaseOrd;
577     RegisterOrdering CellOrd;
578     IFMapType IFMap;
579   };
580 
581 } // end anonymous namespace
582 
583 char HexagonGenInsert::ID = 0;
584 
585 void HexagonGenInsert::dump_map() const {
586   using iterator = IFMapType::const_iterator;
587 
588   for (iterator I = IFMap.begin(), E = IFMap.end(); I != E; ++I) {
589     dbgs() << "  " << printReg(I->first, HRI) << ":\n";
590     const IFListType &LL = I->second;
591     for (unsigned i = 0, n = LL.size(); i < n; ++i)
592       dbgs() << "    " << PrintIFR(LL[i].first, HRI) << ", "
593              << PrintRegSet(LL[i].second, HRI) << '\n';
594   }
595 }
596 
597 void HexagonGenInsert::buildOrderingMF(RegisterOrdering &RO) const {
598   unsigned Index = 0;
599 
600   using mf_iterator = MachineFunction::const_iterator;
601 
602   for (mf_iterator A = MFN->begin(), Z = MFN->end(); A != Z; ++A) {
603     const MachineBasicBlock &B = *A;
604     if (!CMS->BT.reached(&B))
605       continue;
606 
607     using mb_iterator = MachineBasicBlock::const_iterator;
608 
609     for (mb_iterator I = B.begin(), E = B.end(); I != E; ++I) {
610       const MachineInstr *MI = &*I;
611       for (unsigned i = 0, n = MI->getNumOperands(); i < n; ++i) {
612         const MachineOperand &MO = MI->getOperand(i);
613         if (MO.isReg() && MO.isDef()) {
614           Register R = MO.getReg();
615           assert(MO.getSubReg() == 0 && "Unexpected subregister in definition");
616           if (R.isVirtual())
617             RO.insert(std::make_pair(R, Index++));
618         }
619       }
620     }
621   }
622   // Since some virtual registers may have had their def and uses eliminated,
623   // they are no longer referenced in the code, and so they will not appear
624   // in the map.
625 }
626 
627 void HexagonGenInsert::buildOrderingBT(RegisterOrdering &RB,
628       RegisterOrdering &RO) const {
629   // Create a vector of all virtual registers (collect them from the base
630   // ordering RB), and then sort it using the RegisterCell comparator.
631   BitValueOrdering BVO(RB);
632   RegisterCellLexCompare LexCmp(BVO, *CMS);
633 
634   using SortableVectorType = std::vector<unsigned>;
635 
636   SortableVectorType VRs;
637   for (RegisterOrdering::iterator I = RB.begin(), E = RB.end(); I != E; ++I)
638     VRs.push_back(I->first);
639   llvm::sort(VRs, LexCmp);
640   // Transfer the results to the outgoing register ordering.
641   for (unsigned i = 0, n = VRs.size(); i < n; ++i)
642     RO.insert(std::make_pair(VRs[i], i));
643 }
644 
645 inline bool HexagonGenInsert::isIntClass(const TargetRegisterClass *RC) const {
646   return RC == &Hexagon::IntRegsRegClass || RC == &Hexagon::DoubleRegsRegClass;
647 }
648 
649 bool HexagonGenInsert::isConstant(unsigned VR) const {
650   const BitTracker::RegisterCell &RC = CMS->lookup(VR);
651   uint16_t W = RC.width();
652   for (uint16_t i = 0; i < W; ++i) {
653     const BitTracker::BitValue &BV = RC[i];
654     if (BV.is(0) || BV.is(1))
655       continue;
656     return false;
657   }
658   return true;
659 }
660 
661 bool HexagonGenInsert::isSmallConstant(unsigned VR) const {
662   const BitTracker::RegisterCell &RC = CMS->lookup(VR);
663   uint16_t W = RC.width();
664   if (W > 64)
665     return false;
666   uint64_t V = 0, B = 1;
667   for (uint16_t i = 0; i < W; ++i) {
668     const BitTracker::BitValue &BV = RC[i];
669     if (BV.is(1))
670       V |= B;
671     else if (!BV.is(0))
672       return false;
673     B <<= 1;
674   }
675 
676   // For 32-bit registers, consider: Rd = #s16.
677   if (W == 32)
678     return isInt<16>(V);
679 
680   // For 64-bit registers, it's Rdd = #s8 or Rdd = combine(#s8,#s8)
681   return isInt<8>(Lo_32(V)) && isInt<8>(Hi_32(V));
682 }
683 
684 bool HexagonGenInsert::isValidInsertForm(unsigned DstR, unsigned SrcR,
685       unsigned InsR, uint16_t L, uint16_t S) const {
686   const TargetRegisterClass *DstRC = MRI->getRegClass(DstR);
687   const TargetRegisterClass *SrcRC = MRI->getRegClass(SrcR);
688   const TargetRegisterClass *InsRC = MRI->getRegClass(InsR);
689   // Only integet (32-/64-bit) register classes.
690   if (!isIntClass(DstRC) || !isIntClass(SrcRC) || !isIntClass(InsRC))
691     return false;
692   // The "source" register must be of the same class as DstR.
693   if (DstRC != SrcRC)
694     return false;
695   if (DstRC == InsRC)
696     return true;
697   // A 64-bit register can only be generated from other 64-bit registers.
698   if (DstRC == &Hexagon::DoubleRegsRegClass)
699     return false;
700   // Otherwise, the L and S cannot span 32-bit word boundary.
701   if (S < 32 && S+L > 32)
702     return false;
703   return true;
704 }
705 
706 bool HexagonGenInsert::findSelfReference(unsigned VR) const {
707   const BitTracker::RegisterCell &RC = CMS->lookup(VR);
708   for (uint16_t i = 0, w = RC.width(); i < w; ++i) {
709     const BitTracker::BitValue &V = RC[i];
710     if (V.Type == BitTracker::BitValue::Ref && V.RefI.Reg == VR)
711       return true;
712   }
713   return false;
714 }
715 
716 bool HexagonGenInsert::findNonSelfReference(unsigned VR) const {
717   BitTracker::RegisterCell RC = CMS->lookup(VR);
718   for (uint16_t i = 0, w = RC.width(); i < w; ++i) {
719     const BitTracker::BitValue &V = RC[i];
720     if (V.Type == BitTracker::BitValue::Ref && V.RefI.Reg != VR)
721       return true;
722   }
723   return false;
724 }
725 
726 void HexagonGenInsert::getInstrDefs(const MachineInstr *MI,
727       RegisterSet &Defs) const {
728   for (unsigned i = 0, n = MI->getNumOperands(); i < n; ++i) {
729     const MachineOperand &MO = MI->getOperand(i);
730     if (!MO.isReg() || !MO.isDef())
731       continue;
732     Register R = MO.getReg();
733     if (!R.isVirtual())
734       continue;
735     Defs.insert(R);
736   }
737 }
738 
739 void HexagonGenInsert::getInstrUses(const MachineInstr *MI,
740       RegisterSet &Uses) const {
741   for (unsigned i = 0, n = MI->getNumOperands(); i < n; ++i) {
742     const MachineOperand &MO = MI->getOperand(i);
743     if (!MO.isReg() || !MO.isUse())
744       continue;
745     Register R = MO.getReg();
746     if (!R.isVirtual())
747       continue;
748     Uses.insert(R);
749   }
750 }
751 
752 unsigned HexagonGenInsert::distance(const MachineBasicBlock *FromB,
753       const MachineBasicBlock *ToB, const UnsignedMap &RPO,
754       PairMapType &M) const {
755   // Forward distance from the end of a block to the beginning of it does
756   // not make sense. This function should not be called with FromB == ToB.
757   assert(FromB != ToB);
758 
759   unsigned FromN = FromB->getNumber(), ToN = ToB->getNumber();
760   // If we have already computed it, return the cached result.
761   PairMapType::iterator F = M.find(std::make_pair(FromN, ToN));
762   if (F != M.end())
763     return F->second;
764   unsigned ToRPO = RPO.lookup(ToN);
765 
766   unsigned MaxD = 0;
767 
768   for (const MachineBasicBlock *PB : ToB->predecessors()) {
769     // Skip back edges. Also, if FromB is a predecessor of ToB, the distance
770     // along that path will be 0, and we don't need to do any calculations
771     // on it.
772     if (PB == FromB || RPO.lookup(PB->getNumber()) >= ToRPO)
773       continue;
774     unsigned D = PB->size() + distance(FromB, PB, RPO, M);
775     if (D > MaxD)
776       MaxD = D;
777   }
778 
779   // Memoize the result for later lookup.
780   M.insert(std::make_pair(std::make_pair(FromN, ToN), MaxD));
781   return MaxD;
782 }
783 
784 unsigned HexagonGenInsert::distance(MachineBasicBlock::const_iterator FromI,
785       MachineBasicBlock::const_iterator ToI, const UnsignedMap &RPO,
786       PairMapType &M) const {
787   const MachineBasicBlock *FB = FromI->getParent(), *TB = ToI->getParent();
788   if (FB == TB)
789     return std::distance(FromI, ToI);
790   unsigned D1 = std::distance(TB->begin(), ToI);
791   unsigned D2 = distance(FB, TB, RPO, M);
792   unsigned D3 = std::distance(FromI, FB->end());
793   return D1+D2+D3;
794 }
795 
796 bool HexagonGenInsert::findRecordInsertForms(unsigned VR,
797       OrderedRegisterList &AVs) {
798   if (isDebug()) {
799     dbgs() << __func__ << ": " << printReg(VR, HRI)
800            << "  AVs: " << PrintORL(AVs, HRI) << "\n";
801   }
802   if (AVs.size() == 0)
803     return false;
804 
805   using iterator = OrderedRegisterList::iterator;
806 
807   BitValueOrdering BVO(BaseOrd);
808   const BitTracker::RegisterCell &RC = CMS->lookup(VR);
809   uint16_t W = RC.width();
810 
811   using RSRecord = std::pair<unsigned, uint16_t>; // (reg,shift)
812   using RSListType = std::vector<RSRecord>;
813   // Have a map, with key being the matching prefix length, and the value
814   // being the list of pairs (R,S), where R's prefix matches VR at S.
815   // (DenseMap<uint16_t,RSListType> fails to instantiate.)
816   using LRSMapType = DenseMap<unsigned, RSListType>;
817   LRSMapType LM;
818 
819   // Conceptually, rotate the cell RC right (i.e. towards the LSB) by S,
820   // and find matching prefixes from AVs with the rotated RC. Such a prefix
821   // would match a string of bits (of length L) in RC starting at S.
822   for (uint16_t S = 0; S < W; ++S) {
823     iterator B = AVs.begin(), E = AVs.end();
824     // The registers in AVs are ordered according to the lexical order of
825     // the corresponding register cells. This means that the range of regis-
826     // ters in AVs that match a prefix of length L+1 will be contained in
827     // the range that matches a prefix of length L. This means that we can
828     // keep narrowing the search space as the prefix length goes up. This
829     // helps reduce the overall complexity of the search.
830     uint16_t L;
831     for (L = 0; L < W-S; ++L) {
832       // Compare against VR's bits starting at S, which emulates rotation
833       // of VR by S.
834       RegisterCellBitCompareSel RCB(VR, S+L, L, BVO, *CMS);
835       iterator NewB = std::lower_bound(B, E, VR, RCB);
836       iterator NewE = std::upper_bound(NewB, E, VR, RCB);
837       // For the registers that are eliminated from the next range, L is
838       // the longest prefix matching VR at position S (their prefixes
839       // differ from VR at S+L). If L>0, record this information for later
840       // use.
841       if (L > 0) {
842         for (iterator I = B; I != NewB; ++I)
843           LM[L].push_back(std::make_pair(*I, S));
844         for (iterator I = NewE; I != E; ++I)
845           LM[L].push_back(std::make_pair(*I, S));
846       }
847       B = NewB, E = NewE;
848       if (B == E)
849         break;
850     }
851     // Record the final register range. If this range is non-empty, then
852     // L=W-S.
853     assert(B == E || L == W-S);
854     if (B != E) {
855       for (iterator I = B; I != E; ++I)
856         LM[L].push_back(std::make_pair(*I, S));
857       // If B!=E, then we found a range of registers whose prefixes cover the
858       // rest of VR from position S. There is no need to further advance S.
859       break;
860     }
861   }
862 
863   if (isDebug()) {
864     dbgs() << "Prefixes matching register " << printReg(VR, HRI) << "\n";
865     for (LRSMapType::iterator I = LM.begin(), E = LM.end(); I != E; ++I) {
866       dbgs() << "  L=" << I->first << ':';
867       const RSListType &LL = I->second;
868       for (unsigned i = 0, n = LL.size(); i < n; ++i)
869         dbgs() << " (" << printReg(LL[i].first, HRI) << ",@"
870                << LL[i].second << ')';
871       dbgs() << '\n';
872     }
873   }
874 
875   bool Recorded = false;
876 
877   for (iterator I = AVs.begin(), E = AVs.end(); I != E; ++I) {
878     unsigned SrcR = *I;
879     int FDi = -1, LDi = -1;   // First/last different bit.
880     const BitTracker::RegisterCell &AC = CMS->lookup(SrcR);
881     uint16_t AW = AC.width();
882     for (uint16_t i = 0, w = std::min(W, AW); i < w; ++i) {
883       if (RC[i] == AC[i])
884         continue;
885       if (FDi == -1)
886         FDi = i;
887       LDi = i;
888     }
889     if (FDi == -1)
890       continue;  // TODO (future): Record identical registers.
891     // Look for a register whose prefix could patch the range [FD..LD]
892     // where VR and SrcR differ.
893     uint16_t FD = FDi, LD = LDi;  // Switch to unsigned type.
894     uint16_t MinL = LD-FD+1;
895     for (uint16_t L = MinL; L < W; ++L) {
896       LRSMapType::iterator F = LM.find(L);
897       if (F == LM.end())
898         continue;
899       RSListType &LL = F->second;
900       for (unsigned i = 0, n = LL.size(); i < n; ++i) {
901         uint16_t S = LL[i].second;
902         // MinL is the minimum length of the prefix. Any length above MinL
903         // allows some flexibility as to where the prefix can start:
904         // given the extra length EL=L-MinL, the prefix must start between
905         // max(0,FD-EL) and FD.
906         if (S > FD)   // Starts too late.
907           continue;
908         uint16_t EL = L-MinL;
909         uint16_t LowS = (EL < FD) ? FD-EL : 0;
910         if (S < LowS) // Starts too early.
911           continue;
912         unsigned InsR = LL[i].first;
913         if (!isValidInsertForm(VR, SrcR, InsR, L, S))
914           continue;
915         if (isDebug()) {
916           dbgs() << printReg(VR, HRI) << " = insert(" << printReg(SrcR, HRI)
917                  << ',' << printReg(InsR, HRI) << ",#" << L << ",#"
918                  << S << ")\n";
919         }
920         IFRecordWithRegSet RR(IFRecord(SrcR, InsR, L, S), RegisterSet());
921         IFMap[VR].push_back(RR);
922         Recorded = true;
923       }
924     }
925   }
926 
927   return Recorded;
928 }
929 
930 void HexagonGenInsert::collectInBlock(MachineBasicBlock *B,
931       OrderedRegisterList &AVs) {
932   if (isDebug())
933     dbgs() << "visiting block " << printMBBReference(*B) << "\n";
934 
935   // First, check if this block is reachable at all. If not, the bit tracker
936   // will not have any information about registers in it.
937   if (!CMS->BT.reached(B))
938     return;
939 
940   bool DoConst = OptConst;
941   // Keep a separate set of registers defined in this block, so that we
942   // can remove them from the list of available registers once all DT
943   // successors have been processed.
944   RegisterSet BlockDefs, InsDefs;
945   for (MachineBasicBlock::iterator I = B->begin(), E = B->end(); I != E; ++I) {
946     MachineInstr *MI = &*I;
947     InsDefs.clear();
948     getInstrDefs(MI, InsDefs);
949     // Leave those alone. They are more transparent than "insert".
950     bool Skip = MI->isCopy() || MI->isRegSequence();
951 
952     if (!Skip) {
953       // Visit all defined registers, and attempt to find the corresponding
954       // "insert" representations.
955       for (unsigned VR = InsDefs.find_first(); VR; VR = InsDefs.find_next(VR)) {
956         // Do not collect registers that are known to be compile-time cons-
957         // tants, unless requested.
958         if (!DoConst && isConstant(VR))
959           continue;
960         // If VR's cell contains a reference to VR, then VR cannot be defined
961         // via "insert". If VR is a constant that can be generated in a single
962         // instruction (without constant extenders), generating it via insert
963         // makes no sense.
964         if (findSelfReference(VR) || isSmallConstant(VR))
965           continue;
966 
967         findRecordInsertForms(VR, AVs);
968         // Stop if the map size is too large.
969         if (IFMap.size() > MaxIFMSize)
970           return;
971       }
972     }
973 
974     // Insert the defined registers into the list of available registers
975     // after they have been processed.
976     for (unsigned VR = InsDefs.find_first(); VR; VR = InsDefs.find_next(VR))
977       AVs.insert(VR);
978     BlockDefs.insert(InsDefs);
979   }
980 
981   for (auto *DTN : children<MachineDomTreeNode*>(MDT->getNode(B))) {
982     MachineBasicBlock *SB = DTN->getBlock();
983     collectInBlock(SB, AVs);
984   }
985 
986   for (unsigned VR = BlockDefs.find_first(); VR; VR = BlockDefs.find_next(VR))
987     AVs.remove(VR);
988 }
989 
990 void HexagonGenInsert::findRemovableRegisters(unsigned VR, IFRecord IF,
991       RegisterSet &RMs) const {
992   // For a given register VR and a insert form, find the registers that are
993   // used by the current definition of VR, and which would no longer be
994   // needed for it after the definition of VR is replaced with the insert
995   // form. These are the registers that could potentially become dead.
996   RegisterSet Regs[2];
997 
998   unsigned S = 0;  // Register set selector.
999   Regs[S].insert(VR);
1000 
1001   while (!Regs[S].empty()) {
1002     // Breadth-first search.
1003     unsigned OtherS = 1-S;
1004     Regs[OtherS].clear();
1005     for (unsigned R = Regs[S].find_first(); R; R = Regs[S].find_next(R)) {
1006       Regs[S].remove(R);
1007       if (R == IF.SrcR || R == IF.InsR)
1008         continue;
1009       // Check if a given register has bits that are references to any other
1010       // registers. This is to detect situations where the instruction that
1011       // defines register R takes register Q as an operand, but R itself does
1012       // not contain any bits from Q. Loads are examples of how this could
1013       // happen:
1014       //   R = load Q
1015       // In this case (assuming we do not have any knowledge about the loaded
1016       // value), we must not treat R as a "conveyance" of the bits from Q.
1017       // (The information in BT about R's bits would have them as constants,
1018       // in case of zero-extending loads, or refs to R.)
1019       if (!findNonSelfReference(R))
1020         continue;
1021       RMs.insert(R);
1022       const MachineInstr *DefI = MRI->getVRegDef(R);
1023       assert(DefI);
1024       // Do not iterate past PHI nodes to avoid infinite loops. This can
1025       // make the final set a bit less accurate, but the removable register
1026       // sets are an approximation anyway.
1027       if (DefI->isPHI())
1028         continue;
1029       getInstrUses(DefI, Regs[OtherS]);
1030     }
1031     S = OtherS;
1032   }
1033   // The register VR is added to the list as a side-effect of the algorithm,
1034   // but it is not "potentially removable". A potentially removable register
1035   // is one that may become unused (dead) after conversion to the insert form
1036   // IF, and obviously VR (or its replacement) will not become dead by apply-
1037   // ing IF.
1038   RMs.remove(VR);
1039 }
1040 
1041 void HexagonGenInsert::computeRemovableRegisters() {
1042   for (IFMapType::iterator I = IFMap.begin(), E = IFMap.end(); I != E; ++I) {
1043     IFListType &LL = I->second;
1044     for (unsigned i = 0, n = LL.size(); i < n; ++i)
1045       findRemovableRegisters(I->first, LL[i].first, LL[i].second);
1046   }
1047 }
1048 
1049 void HexagonGenInsert::pruneEmptyLists() {
1050   // Remove all entries from the map, where the register has no insert forms
1051   // associated with it.
1052   using IterListType = SmallVector<IFMapType::iterator, 16>;
1053   IterListType Prune;
1054   for (IFMapType::iterator I = IFMap.begin(), E = IFMap.end(); I != E; ++I) {
1055     if (I->second.empty())
1056       Prune.push_back(I);
1057   }
1058   for (unsigned i = 0, n = Prune.size(); i < n; ++i)
1059     IFMap.erase(Prune[i]);
1060 }
1061 
1062 void HexagonGenInsert::pruneCoveredSets(unsigned VR) {
1063   IFMapType::iterator F = IFMap.find(VR);
1064   assert(F != IFMap.end());
1065   IFListType &LL = F->second;
1066 
1067   // First, examine the IF candidates for register VR whose removable-regis-
1068   // ter sets are empty. This means that a given candidate will not help eli-
1069   // minate any registers, but since "insert" is not a constant-extendable
1070   // instruction, using such a candidate may reduce code size if the defini-
1071   // tion of VR is constant-extended.
1072   // If there exists a candidate with a non-empty set, the ones with empty
1073   // sets will not be used and can be removed.
1074   MachineInstr *DefVR = MRI->getVRegDef(VR);
1075   bool DefEx = HII->isConstExtended(*DefVR);
1076   bool HasNE = false;
1077   for (unsigned i = 0, n = LL.size(); i < n; ++i) {
1078     if (LL[i].second.empty())
1079       continue;
1080     HasNE = true;
1081     break;
1082   }
1083   if (!DefEx || HasNE) {
1084     // The definition of VR is not constant-extended, or there is a candidate
1085     // with a non-empty set. Remove all candidates with empty sets.
1086     auto IsEmpty = [] (const IFRecordWithRegSet &IR) -> bool {
1087       return IR.second.empty();
1088     };
1089     llvm::erase_if(LL, IsEmpty);
1090   } else {
1091     // The definition of VR is constant-extended, and all candidates have
1092     // empty removable-register sets. Pick the maximum candidate, and remove
1093     // all others. The "maximum" does not have any special meaning here, it
1094     // is only so that the candidate that will remain on the list is selec-
1095     // ted deterministically.
1096     IFRecord MaxIF = LL[0].first;
1097     for (unsigned i = 1, n = LL.size(); i < n; ++i) {
1098       // If LL[MaxI] < LL[i], then MaxI = i.
1099       const IFRecord &IF = LL[i].first;
1100       unsigned M0 = BaseOrd[MaxIF.SrcR], M1 = BaseOrd[MaxIF.InsR];
1101       unsigned R0 = BaseOrd[IF.SrcR], R1 = BaseOrd[IF.InsR];
1102       if (M0 > R0)
1103         continue;
1104       if (M0 == R0) {
1105         if (M1 > R1)
1106           continue;
1107         if (M1 == R1) {
1108           if (MaxIF.Wdh > IF.Wdh)
1109             continue;
1110           if (MaxIF.Wdh == IF.Wdh && MaxIF.Off >= IF.Off)
1111             continue;
1112         }
1113       }
1114       // MaxIF < IF.
1115       MaxIF = IF;
1116     }
1117     // Remove everything except the maximum candidate. All register sets
1118     // are empty, so no need to preserve anything.
1119     LL.clear();
1120     LL.push_back(std::make_pair(MaxIF, RegisterSet()));
1121   }
1122 
1123   // Now, remove those whose sets of potentially removable registers are
1124   // contained in another IF candidate for VR. For example, given these
1125   // candidates for %45,
1126   //   %45:
1127   //     (%44,%41,#9,#8), { %42 }
1128   //     (%43,%41,#9,#8), { %42 %44 }
1129   // remove the first one, since it is contained in the second one.
1130   for (unsigned i = 0, n = LL.size(); i < n; ) {
1131     const RegisterSet &RMi = LL[i].second;
1132     unsigned j = 0;
1133     while (j < n) {
1134       if (j != i && LL[j].second.includes(RMi))
1135         break;
1136       j++;
1137     }
1138     if (j == n) {   // RMi not contained in anything else.
1139       i++;
1140       continue;
1141     }
1142     LL.erase(LL.begin()+i);
1143     n = LL.size();
1144   }
1145 }
1146 
1147 void HexagonGenInsert::pruneUsesTooFar(unsigned VR, const UnsignedMap &RPO,
1148       PairMapType &M) {
1149   IFMapType::iterator F = IFMap.find(VR);
1150   assert(F != IFMap.end());
1151   IFListType &LL = F->second;
1152   unsigned Cutoff = VRegDistCutoff;
1153   const MachineInstr *DefV = MRI->getVRegDef(VR);
1154 
1155   for (unsigned i = LL.size(); i > 0; --i) {
1156     unsigned SR = LL[i-1].first.SrcR, IR = LL[i-1].first.InsR;
1157     const MachineInstr *DefS = MRI->getVRegDef(SR);
1158     const MachineInstr *DefI = MRI->getVRegDef(IR);
1159     unsigned DSV = distance(DefS, DefV, RPO, M);
1160     if (DSV < Cutoff) {
1161       unsigned DIV = distance(DefI, DefV, RPO, M);
1162       if (DIV < Cutoff)
1163         continue;
1164     }
1165     LL.erase(LL.begin()+(i-1));
1166   }
1167 }
1168 
1169 void HexagonGenInsert::pruneRegCopies(unsigned VR) {
1170   IFMapType::iterator F = IFMap.find(VR);
1171   assert(F != IFMap.end());
1172   IFListType &LL = F->second;
1173 
1174   auto IsCopy = [] (const IFRecordWithRegSet &IR) -> bool {
1175     return IR.first.Wdh == 32 && (IR.first.Off == 0 || IR.first.Off == 32);
1176   };
1177   llvm::erase_if(LL, IsCopy);
1178 }
1179 
1180 void HexagonGenInsert::pruneCandidates() {
1181   // Remove candidates that are not beneficial, regardless of the final
1182   // selection method.
1183   // First, remove candidates whose potentially removable set is a subset
1184   // of another candidate's set.
1185   for (IFMapType::iterator I = IFMap.begin(), E = IFMap.end(); I != E; ++I)
1186     pruneCoveredSets(I->first);
1187 
1188   UnsignedMap RPO;
1189 
1190   using RPOTType = ReversePostOrderTraversal<const MachineFunction *>;
1191 
1192   RPOTType RPOT(MFN);
1193   unsigned RPON = 0;
1194   for (RPOTType::rpo_iterator I = RPOT.begin(), E = RPOT.end(); I != E; ++I)
1195     RPO[(*I)->getNumber()] = RPON++;
1196 
1197   PairMapType Memo; // Memoization map for distance calculation.
1198   // Remove candidates that would use registers defined too far away.
1199   for (IFMapType::iterator I = IFMap.begin(), E = IFMap.end(); I != E; ++I)
1200     pruneUsesTooFar(I->first, RPO, Memo);
1201 
1202   pruneEmptyLists();
1203 
1204   for (IFMapType::iterator I = IFMap.begin(), E = IFMap.end(); I != E; ++I)
1205     pruneRegCopies(I->first);
1206 }
1207 
1208 namespace {
1209 
1210   // Class for comparing IF candidates for registers that have multiple of
1211   // them. The smaller the candidate, according to this ordering, the better.
1212   // First, compare the number of zeros in the associated potentially remova-
1213   // ble register sets. "Zero" indicates that the register is very likely to
1214   // become dead after this transformation.
1215   // Second, compare "averages", i.e. use-count per size. The lower wins.
1216   // After that, it does not really matter which one is smaller. Resolve
1217   // the tie in some deterministic way.
1218   struct IFOrdering {
1219     IFOrdering(const UnsignedMap &UC, const RegisterOrdering &BO)
1220       : UseC(UC), BaseOrd(BO) {}
1221 
1222     bool operator() (const IFRecordWithRegSet &A,
1223                      const IFRecordWithRegSet &B) const;
1224 
1225   private:
1226     void stats(const RegisterSet &Rs, unsigned &Size, unsigned &Zero,
1227           unsigned &Sum) const;
1228 
1229     const UnsignedMap &UseC;
1230     const RegisterOrdering &BaseOrd;
1231   };
1232 
1233 } // end anonymous namespace
1234 
1235 bool IFOrdering::operator() (const IFRecordWithRegSet &A,
1236       const IFRecordWithRegSet &B) const {
1237   unsigned SizeA = 0, ZeroA = 0, SumA = 0;
1238   unsigned SizeB = 0, ZeroB = 0, SumB = 0;
1239   stats(A.second, SizeA, ZeroA, SumA);
1240   stats(B.second, SizeB, ZeroB, SumB);
1241 
1242   // We will pick the minimum element. The more zeros, the better.
1243   if (ZeroA != ZeroB)
1244     return ZeroA > ZeroB;
1245   // Compare SumA/SizeA with SumB/SizeB, lower is better.
1246   uint64_t AvgA = SumA*SizeB, AvgB = SumB*SizeA;
1247   if (AvgA != AvgB)
1248     return AvgA < AvgB;
1249 
1250   // The sets compare identical so far. Resort to comparing the IF records.
1251   // The actual values don't matter, this is only for determinism.
1252   unsigned OSA = BaseOrd[A.first.SrcR], OSB = BaseOrd[B.first.SrcR];
1253   if (OSA != OSB)
1254     return OSA < OSB;
1255   unsigned OIA = BaseOrd[A.first.InsR], OIB = BaseOrd[B.first.InsR];
1256   if (OIA != OIB)
1257     return OIA < OIB;
1258   if (A.first.Wdh != B.first.Wdh)
1259     return A.first.Wdh < B.first.Wdh;
1260   return A.first.Off < B.first.Off;
1261 }
1262 
1263 void IFOrdering::stats(const RegisterSet &Rs, unsigned &Size, unsigned &Zero,
1264       unsigned &Sum) const {
1265   for (unsigned R = Rs.find_first(); R; R = Rs.find_next(R)) {
1266     UnsignedMap::const_iterator F = UseC.find(R);
1267     assert(F != UseC.end());
1268     unsigned UC = F->second;
1269     if (UC == 0)
1270       Zero++;
1271     Sum += UC;
1272     Size++;
1273   }
1274 }
1275 
1276 void HexagonGenInsert::selectCandidates() {
1277   // Some registers may have multiple valid candidates. Pick the best one
1278   // (or decide not to use any).
1279 
1280   // Compute the "removability" measure of R:
1281   // For each potentially removable register R, record the number of regis-
1282   // ters with IF candidates, where R appears in at least one set.
1283   RegisterSet AllRMs;
1284   UnsignedMap UseC, RemC;
1285   IFMapType::iterator End = IFMap.end();
1286 
1287   for (IFMapType::iterator I = IFMap.begin(); I != End; ++I) {
1288     const IFListType &LL = I->second;
1289     RegisterSet TT;
1290     for (unsigned i = 0, n = LL.size(); i < n; ++i)
1291       TT.insert(LL[i].second);
1292     for (unsigned R = TT.find_first(); R; R = TT.find_next(R))
1293       RemC[R]++;
1294     AllRMs.insert(TT);
1295   }
1296 
1297   for (unsigned R = AllRMs.find_first(); R; R = AllRMs.find_next(R)) {
1298     using use_iterator = MachineRegisterInfo::use_nodbg_iterator;
1299     using InstrSet = SmallSet<const MachineInstr *, 16>;
1300 
1301     InstrSet UIs;
1302     // Count as the number of instructions in which R is used, not the
1303     // number of operands.
1304     use_iterator E = MRI->use_nodbg_end();
1305     for (use_iterator I = MRI->use_nodbg_begin(R); I != E; ++I)
1306       UIs.insert(I->getParent());
1307     unsigned C = UIs.size();
1308     // Calculate a measure, which is the number of instructions using R,
1309     // minus the "removability" count computed earlier.
1310     unsigned D = RemC[R];
1311     UseC[R] = (C > D) ? C-D : 0;  // doz
1312   }
1313 
1314   bool SelectAll0 = OptSelectAll0, SelectHas0 = OptSelectHas0;
1315   if (!SelectAll0 && !SelectHas0)
1316     SelectAll0 = true;
1317 
1318   // The smaller the number UseC for a given register R, the "less used"
1319   // R is aside from the opportunities for removal offered by generating
1320   // "insert" instructions.
1321   // Iterate over the IF map, and for those registers that have multiple
1322   // candidates, pick the minimum one according to IFOrdering.
1323   IFOrdering IFO(UseC, BaseOrd);
1324   for (IFMapType::iterator I = IFMap.begin(); I != End; ++I) {
1325     IFListType &LL = I->second;
1326     if (LL.empty())
1327       continue;
1328     // Get the minimum element, remember it and clear the list. If the
1329     // element found is adequate, we will put it back on the list, other-
1330     // wise the list will remain empty, and the entry for this register
1331     // will be removed (i.e. this register will not be replaced by insert).
1332     IFListType::iterator MinI = std::min_element(LL.begin(), LL.end(), IFO);
1333     assert(MinI != LL.end());
1334     IFRecordWithRegSet M = *MinI;
1335     LL.clear();
1336 
1337     // We want to make sure that this replacement will have a chance to be
1338     // beneficial, and that means that we want to have indication that some
1339     // register will be removed. The most likely registers to be eliminated
1340     // are the use operands in the definition of I->first. Accept/reject a
1341     // candidate based on how many of its uses it can potentially eliminate.
1342 
1343     RegisterSet Us;
1344     const MachineInstr *DefI = MRI->getVRegDef(I->first);
1345     getInstrUses(DefI, Us);
1346     bool Accept = false;
1347 
1348     if (SelectAll0) {
1349       bool All0 = true;
1350       for (unsigned R = Us.find_first(); R; R = Us.find_next(R)) {
1351         if (UseC[R] == 0)
1352           continue;
1353         All0 = false;
1354         break;
1355       }
1356       Accept = All0;
1357     } else if (SelectHas0) {
1358       bool Has0 = false;
1359       for (unsigned R = Us.find_first(); R; R = Us.find_next(R)) {
1360         if (UseC[R] != 0)
1361           continue;
1362         Has0 = true;
1363         break;
1364       }
1365       Accept = Has0;
1366     }
1367     if (Accept)
1368       LL.push_back(M);
1369   }
1370 
1371   // Remove candidates that add uses of removable registers, unless the
1372   // removable registers are among replacement candidates.
1373   // Recompute the removable registers, since some candidates may have
1374   // been eliminated.
1375   AllRMs.clear();
1376   for (IFMapType::iterator I = IFMap.begin(); I != End; ++I) {
1377     const IFListType &LL = I->second;
1378     if (!LL.empty())
1379       AllRMs.insert(LL[0].second);
1380   }
1381   for (IFMapType::iterator I = IFMap.begin(); I != End; ++I) {
1382     IFListType &LL = I->second;
1383     if (LL.empty())
1384       continue;
1385     unsigned SR = LL[0].first.SrcR, IR = LL[0].first.InsR;
1386     if (AllRMs[SR] || AllRMs[IR])
1387       LL.clear();
1388   }
1389 
1390   pruneEmptyLists();
1391 }
1392 
1393 bool HexagonGenInsert::generateInserts() {
1394   // Create a new register for each one from IFMap, and store them in the
1395   // map.
1396   UnsignedMap RegMap;
1397   for (IFMapType::iterator I = IFMap.begin(), E = IFMap.end(); I != E; ++I) {
1398     unsigned VR = I->first;
1399     const TargetRegisterClass *RC = MRI->getRegClass(VR);
1400     Register NewVR = MRI->createVirtualRegister(RC);
1401     RegMap[VR] = NewVR;
1402   }
1403 
1404   // We can generate the "insert" instructions using potentially stale re-
1405   // gisters: SrcR and InsR for a given VR may be among other registers that
1406   // are also replaced. This is fine, we will do the mass "rauw" a bit later.
1407   for (IFMapType::iterator I = IFMap.begin(), E = IFMap.end(); I != E; ++I) {
1408     MachineInstr *MI = MRI->getVRegDef(I->first);
1409     MachineBasicBlock &B = *MI->getParent();
1410     DebugLoc DL = MI->getDebugLoc();
1411     unsigned NewR = RegMap[I->first];
1412     bool R32 = MRI->getRegClass(NewR) == &Hexagon::IntRegsRegClass;
1413     const MCInstrDesc &D = R32 ? HII->get(Hexagon::S2_insert)
1414                                : HII->get(Hexagon::S2_insertp);
1415     IFRecord IF = I->second[0].first;
1416     unsigned Wdh = IF.Wdh, Off = IF.Off;
1417     unsigned InsS = 0;
1418     if (R32 && MRI->getRegClass(IF.InsR) == &Hexagon::DoubleRegsRegClass) {
1419       InsS = Hexagon::isub_lo;
1420       if (Off >= 32) {
1421         InsS = Hexagon::isub_hi;
1422         Off -= 32;
1423       }
1424     }
1425     // Advance to the proper location for inserting instructions. This could
1426     // be B.end().
1427     MachineBasicBlock::iterator At = MI;
1428     if (MI->isPHI())
1429       At = B.getFirstNonPHI();
1430 
1431     BuildMI(B, At, DL, D, NewR)
1432       .addReg(IF.SrcR)
1433       .addReg(IF.InsR, 0, InsS)
1434       .addImm(Wdh)
1435       .addImm(Off);
1436 
1437     MRI->clearKillFlags(IF.SrcR);
1438     MRI->clearKillFlags(IF.InsR);
1439   }
1440 
1441   for (IFMapType::iterator I = IFMap.begin(), E = IFMap.end(); I != E; ++I) {
1442     MachineInstr *DefI = MRI->getVRegDef(I->first);
1443     MRI->replaceRegWith(I->first, RegMap[I->first]);
1444     DefI->eraseFromParent();
1445   }
1446 
1447   return true;
1448 }
1449 
1450 bool HexagonGenInsert::removeDeadCode(MachineDomTreeNode *N) {
1451   bool Changed = false;
1452 
1453   for (auto *DTN : children<MachineDomTreeNode*>(N))
1454     Changed |= removeDeadCode(DTN);
1455 
1456   MachineBasicBlock *B = N->getBlock();
1457   std::vector<MachineInstr*> Instrs;
1458   for (auto I = B->rbegin(), E = B->rend(); I != E; ++I)
1459     Instrs.push_back(&*I);
1460 
1461   for (auto I = Instrs.begin(), E = Instrs.end(); I != E; ++I) {
1462     MachineInstr *MI = *I;
1463     unsigned Opc = MI->getOpcode();
1464     // Do not touch lifetime markers. This is why the target-independent DCE
1465     // cannot be used.
1466     if (Opc == TargetOpcode::LIFETIME_START ||
1467         Opc == TargetOpcode::LIFETIME_END)
1468       continue;
1469     bool Store = false;
1470     if (MI->isInlineAsm() || !MI->isSafeToMove(nullptr, Store))
1471       continue;
1472 
1473     bool AllDead = true;
1474     SmallVector<unsigned,2> Regs;
1475     for (const MachineOperand &MO : MI->operands()) {
1476       if (!MO.isReg() || !MO.isDef())
1477         continue;
1478       Register R = MO.getReg();
1479       if (!R.isVirtual() || !MRI->use_nodbg_empty(R)) {
1480         AllDead = false;
1481         break;
1482       }
1483       Regs.push_back(R);
1484     }
1485     if (!AllDead)
1486       continue;
1487 
1488     B->erase(MI);
1489     for (unsigned I = 0, N = Regs.size(); I != N; ++I)
1490       MRI->markUsesInDebugValueAsUndef(Regs[I]);
1491     Changed = true;
1492   }
1493 
1494   return Changed;
1495 }
1496 
1497 bool HexagonGenInsert::runOnMachineFunction(MachineFunction &MF) {
1498   if (skipFunction(MF.getFunction()))
1499     return false;
1500 
1501   bool Timing = OptTiming, TimingDetail = Timing && OptTimingDetail;
1502   bool Changed = false;
1503 
1504   // Sanity check: one, but not both.
1505   assert(!OptSelectAll0 || !OptSelectHas0);
1506 
1507   IFMap.clear();
1508   BaseOrd.clear();
1509   CellOrd.clear();
1510 
1511   const auto &ST = MF.getSubtarget<HexagonSubtarget>();
1512   HII = ST.getInstrInfo();
1513   HRI = ST.getRegisterInfo();
1514   MFN = &MF;
1515   MRI = &MF.getRegInfo();
1516   MDT = &getAnalysis<MachineDominatorTree>();
1517 
1518   // Clean up before any further processing, so that dead code does not
1519   // get used in a newly generated "insert" instruction. Have a custom
1520   // version of DCE that preserves lifetime markers. Without it, merging
1521   // of stack objects can fail to recognize and merge disjoint objects
1522   // leading to unnecessary stack growth.
1523   Changed = removeDeadCode(MDT->getRootNode());
1524 
1525   const HexagonEvaluator HE(*HRI, *MRI, *HII, MF);
1526   BitTracker BTLoc(HE, MF);
1527   BTLoc.trace(isDebug());
1528   BTLoc.run();
1529   CellMapShadow MS(BTLoc);
1530   CMS = &MS;
1531 
1532   buildOrderingMF(BaseOrd);
1533   buildOrderingBT(BaseOrd, CellOrd);
1534 
1535   if (isDebug()) {
1536     dbgs() << "Cell ordering:\n";
1537     for (RegisterOrdering::iterator I = CellOrd.begin(), E = CellOrd.end();
1538         I != E; ++I) {
1539       unsigned VR = I->first, Pos = I->second;
1540       dbgs() << printReg(VR, HRI) << " -> " << Pos << "\n";
1541     }
1542   }
1543 
1544   // Collect candidates for conversion into the insert forms.
1545   MachineBasicBlock *RootB = MDT->getRoot();
1546   OrderedRegisterList AvailR(CellOrd);
1547 
1548   const char *const TGName = "hexinsert";
1549   const char *const TGDesc = "Generate Insert Instructions";
1550 
1551   {
1552     NamedRegionTimer _T("collection", "collection", TGName, TGDesc,
1553                         TimingDetail);
1554     collectInBlock(RootB, AvailR);
1555     // Complete the information gathered in IFMap.
1556     computeRemovableRegisters();
1557   }
1558 
1559   if (isDebug()) {
1560     dbgs() << "Candidates after collection:\n";
1561     dump_map();
1562   }
1563 
1564   if (IFMap.empty())
1565     return Changed;
1566 
1567   {
1568     NamedRegionTimer _T("pruning", "pruning", TGName, TGDesc, TimingDetail);
1569     pruneCandidates();
1570   }
1571 
1572   if (isDebug()) {
1573     dbgs() << "Candidates after pruning:\n";
1574     dump_map();
1575   }
1576 
1577   if (IFMap.empty())
1578     return Changed;
1579 
1580   {
1581     NamedRegionTimer _T("selection", "selection", TGName, TGDesc, TimingDetail);
1582     selectCandidates();
1583   }
1584 
1585   if (isDebug()) {
1586     dbgs() << "Candidates after selection:\n";
1587     dump_map();
1588   }
1589 
1590   // Filter out vregs beyond the cutoff.
1591   if (VRegIndexCutoff.getPosition()) {
1592     unsigned Cutoff = VRegIndexCutoff;
1593 
1594     using IterListType = SmallVector<IFMapType::iterator, 16>;
1595 
1596     IterListType Out;
1597     for (IFMapType::iterator I = IFMap.begin(), E = IFMap.end(); I != E; ++I) {
1598       unsigned Idx = Register::virtReg2Index(I->first);
1599       if (Idx >= Cutoff)
1600         Out.push_back(I);
1601     }
1602     for (unsigned i = 0, n = Out.size(); i < n; ++i)
1603       IFMap.erase(Out[i]);
1604   }
1605   if (IFMap.empty())
1606     return Changed;
1607 
1608   {
1609     NamedRegionTimer _T("generation", "generation", TGName, TGDesc,
1610                         TimingDetail);
1611     generateInserts();
1612   }
1613 
1614   return true;
1615 }
1616 
1617 FunctionPass *llvm::createHexagonGenInsert() {
1618   return new HexagonGenInsert();
1619 }
1620 
1621 //===----------------------------------------------------------------------===//
1622 //                         Public Constructor Functions
1623 //===----------------------------------------------------------------------===//
1624 
1625 INITIALIZE_PASS_BEGIN(HexagonGenInsert, "hexinsert",
1626   "Hexagon generate \"insert\" instructions", false, false)
1627 INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
1628 INITIALIZE_PASS_END(HexagonGenInsert, "hexinsert",
1629   "Hexagon generate \"insert\" instructions", false, false)
1630