xref: /freebsd/contrib/llvm-project/llvm/lib/Target/Hexagon/HexagonCopyToCombine.cpp (revision e8d8bef961a50d4dc22501cde4fb9fb0be1b2532)
10b57cec5SDimitry Andric //===------- HexagonCopyToCombine.cpp - Hexagon Copy-To-Combine Pass ------===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric // This pass replaces transfer instructions by combine instructions.
90b57cec5SDimitry Andric // We walk along a basic block and look for two combinable instructions and try
100b57cec5SDimitry Andric // to move them together. If we can move them next to each other we do so and
110b57cec5SDimitry Andric // replace them with a combine instruction.
120b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
13*e8d8bef9SDimitry Andric 
140b57cec5SDimitry Andric #include "HexagonInstrInfo.h"
150b57cec5SDimitry Andric #include "HexagonSubtarget.h"
160b57cec5SDimitry Andric #include "llvm/ADT/DenseMap.h"
170b57cec5SDimitry Andric #include "llvm/ADT/DenseSet.h"
180b57cec5SDimitry Andric #include "llvm/CodeGen/MachineBasicBlock.h"
190b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h"
200b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunctionPass.h"
210b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstr.h"
220b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h"
230b57cec5SDimitry Andric #include "llvm/CodeGen/Passes.h"
240b57cec5SDimitry Andric #include "llvm/CodeGen/TargetRegisterInfo.h"
255ffd83dbSDimitry Andric #include "llvm/Pass.h"
260b57cec5SDimitry Andric #include "llvm/Support/CodeGen.h"
270b57cec5SDimitry Andric #include "llvm/Support/CommandLine.h"
280b57cec5SDimitry Andric #include "llvm/Support/Debug.h"
290b57cec5SDimitry Andric #include "llvm/Support/raw_ostream.h"
30*e8d8bef9SDimitry Andric #include "llvm/Target/TargetMachine.h"
310b57cec5SDimitry Andric 
320b57cec5SDimitry Andric using namespace llvm;
330b57cec5SDimitry Andric 
340b57cec5SDimitry Andric #define DEBUG_TYPE "hexagon-copy-combine"
350b57cec5SDimitry Andric 
360b57cec5SDimitry Andric static
370b57cec5SDimitry Andric cl::opt<bool> IsCombinesDisabled("disable-merge-into-combines",
380b57cec5SDimitry Andric                                  cl::Hidden, cl::ZeroOrMore,
390b57cec5SDimitry Andric                                  cl::init(false),
400b57cec5SDimitry Andric                                  cl::desc("Disable merging into combines"));
410b57cec5SDimitry Andric static
420b57cec5SDimitry Andric cl::opt<bool> IsConst64Disabled("disable-const64",
430b57cec5SDimitry Andric                                  cl::Hidden, cl::ZeroOrMore,
440b57cec5SDimitry Andric                                  cl::init(false),
450b57cec5SDimitry Andric                                  cl::desc("Disable generation of const64"));
460b57cec5SDimitry Andric static
470b57cec5SDimitry Andric cl::opt<unsigned>
480b57cec5SDimitry Andric MaxNumOfInstsBetweenNewValueStoreAndTFR("max-num-inst-between-tfr-and-nv-store",
490b57cec5SDimitry Andric                    cl::Hidden, cl::init(4),
500b57cec5SDimitry Andric                    cl::desc("Maximum distance between a tfr feeding a store we "
510b57cec5SDimitry Andric                             "consider the store still to be newifiable"));
520b57cec5SDimitry Andric 
530b57cec5SDimitry Andric namespace llvm {
540b57cec5SDimitry Andric   FunctionPass *createHexagonCopyToCombine();
550b57cec5SDimitry Andric   void initializeHexagonCopyToCombinePass(PassRegistry&);
560b57cec5SDimitry Andric }
570b57cec5SDimitry Andric 
580b57cec5SDimitry Andric 
590b57cec5SDimitry Andric namespace {
600b57cec5SDimitry Andric 
610b57cec5SDimitry Andric class HexagonCopyToCombine : public MachineFunctionPass  {
620b57cec5SDimitry Andric   const HexagonInstrInfo *TII;
630b57cec5SDimitry Andric   const TargetRegisterInfo *TRI;
640b57cec5SDimitry Andric   const HexagonSubtarget *ST;
650b57cec5SDimitry Andric   bool ShouldCombineAggressively;
660b57cec5SDimitry Andric 
670b57cec5SDimitry Andric   DenseSet<MachineInstr *> PotentiallyNewifiableTFR;
680b57cec5SDimitry Andric   SmallVector<MachineInstr *, 8> DbgMItoMove;
690b57cec5SDimitry Andric 
700b57cec5SDimitry Andric public:
710b57cec5SDimitry Andric   static char ID;
720b57cec5SDimitry Andric 
730b57cec5SDimitry Andric   HexagonCopyToCombine() : MachineFunctionPass(ID) {
740b57cec5SDimitry Andric     initializeHexagonCopyToCombinePass(*PassRegistry::getPassRegistry());
750b57cec5SDimitry Andric   }
760b57cec5SDimitry Andric 
770b57cec5SDimitry Andric   void getAnalysisUsage(AnalysisUsage &AU) const override {
780b57cec5SDimitry Andric     MachineFunctionPass::getAnalysisUsage(AU);
790b57cec5SDimitry Andric   }
800b57cec5SDimitry Andric 
810b57cec5SDimitry Andric   StringRef getPassName() const override {
820b57cec5SDimitry Andric     return "Hexagon Copy-To-Combine Pass";
830b57cec5SDimitry Andric   }
840b57cec5SDimitry Andric 
850b57cec5SDimitry Andric   bool runOnMachineFunction(MachineFunction &Fn) override;
860b57cec5SDimitry Andric 
870b57cec5SDimitry Andric   MachineFunctionProperties getRequiredProperties() const override {
880b57cec5SDimitry Andric     return MachineFunctionProperties().set(
890b57cec5SDimitry Andric         MachineFunctionProperties::Property::NoVRegs);
900b57cec5SDimitry Andric   }
910b57cec5SDimitry Andric 
920b57cec5SDimitry Andric private:
930b57cec5SDimitry Andric   MachineInstr *findPairable(MachineInstr &I1, bool &DoInsertAtI1,
940b57cec5SDimitry Andric                              bool AllowC64);
950b57cec5SDimitry Andric 
960b57cec5SDimitry Andric   void findPotentialNewifiableTFRs(MachineBasicBlock &);
970b57cec5SDimitry Andric 
980b57cec5SDimitry Andric   void combine(MachineInstr &I1, MachineInstr &I2,
990b57cec5SDimitry Andric                MachineBasicBlock::iterator &MI, bool DoInsertAtI1,
1000b57cec5SDimitry Andric                bool OptForSize);
1010b57cec5SDimitry Andric 
1020b57cec5SDimitry Andric   bool isSafeToMoveTogether(MachineInstr &I1, MachineInstr &I2,
1030b57cec5SDimitry Andric                             unsigned I1DestReg, unsigned I2DestReg,
1040b57cec5SDimitry Andric                             bool &DoInsertAtI1);
1050b57cec5SDimitry Andric 
1060b57cec5SDimitry Andric   void emitCombineRR(MachineBasicBlock::iterator &Before, unsigned DestReg,
1070b57cec5SDimitry Andric                      MachineOperand &HiOperand, MachineOperand &LoOperand);
1080b57cec5SDimitry Andric 
1090b57cec5SDimitry Andric   void emitCombineRI(MachineBasicBlock::iterator &Before, unsigned DestReg,
1100b57cec5SDimitry Andric                      MachineOperand &HiOperand, MachineOperand &LoOperand);
1110b57cec5SDimitry Andric 
1120b57cec5SDimitry Andric   void emitCombineIR(MachineBasicBlock::iterator &Before, unsigned DestReg,
1130b57cec5SDimitry Andric                      MachineOperand &HiOperand, MachineOperand &LoOperand);
1140b57cec5SDimitry Andric 
1150b57cec5SDimitry Andric   void emitCombineII(MachineBasicBlock::iterator &Before, unsigned DestReg,
1160b57cec5SDimitry Andric                      MachineOperand &HiOperand, MachineOperand &LoOperand);
1170b57cec5SDimitry Andric 
1180b57cec5SDimitry Andric   void emitConst64(MachineBasicBlock::iterator &Before, unsigned DestReg,
1190b57cec5SDimitry Andric                    MachineOperand &HiOperand, MachineOperand &LoOperand);
1200b57cec5SDimitry Andric };
1210b57cec5SDimitry Andric 
1220b57cec5SDimitry Andric } // End anonymous namespace.
1230b57cec5SDimitry Andric 
1240b57cec5SDimitry Andric char HexagonCopyToCombine::ID = 0;
1250b57cec5SDimitry Andric 
1260b57cec5SDimitry Andric INITIALIZE_PASS(HexagonCopyToCombine, "hexagon-copy-combine",
1270b57cec5SDimitry Andric                 "Hexagon Copy-To-Combine Pass", false, false)
1280b57cec5SDimitry Andric 
1290b57cec5SDimitry Andric static bool isCombinableInstType(MachineInstr &MI, const HexagonInstrInfo *TII,
1300b57cec5SDimitry Andric                                  bool ShouldCombineAggressively) {
1310b57cec5SDimitry Andric   switch (MI.getOpcode()) {
1320b57cec5SDimitry Andric   case Hexagon::A2_tfr: {
1330b57cec5SDimitry Andric     // A COPY instruction can be combined if its arguments are IntRegs (32bit).
1340b57cec5SDimitry Andric     const MachineOperand &Op0 = MI.getOperand(0);
1350b57cec5SDimitry Andric     const MachineOperand &Op1 = MI.getOperand(1);
1360b57cec5SDimitry Andric     assert(Op0.isReg() && Op1.isReg());
1370b57cec5SDimitry Andric 
1388bcb0991SDimitry Andric     Register DestReg = Op0.getReg();
1398bcb0991SDimitry Andric     Register SrcReg = Op1.getReg();
1400b57cec5SDimitry Andric     return Hexagon::IntRegsRegClass.contains(DestReg) &&
1410b57cec5SDimitry Andric            Hexagon::IntRegsRegClass.contains(SrcReg);
1420b57cec5SDimitry Andric   }
1430b57cec5SDimitry Andric 
1440b57cec5SDimitry Andric   case Hexagon::A2_tfrsi: {
1450b57cec5SDimitry Andric     // A transfer-immediate can be combined if its argument is a signed 8bit
1460b57cec5SDimitry Andric     // value.
1470b57cec5SDimitry Andric     const MachineOperand &Op0 = MI.getOperand(0);
1480b57cec5SDimitry Andric     const MachineOperand &Op1 = MI.getOperand(1);
1490b57cec5SDimitry Andric     assert(Op0.isReg());
1500b57cec5SDimitry Andric 
1518bcb0991SDimitry Andric     Register DestReg = Op0.getReg();
1520b57cec5SDimitry Andric     // Ensure that TargetFlags are MO_NO_FLAG for a global. This is a
1530b57cec5SDimitry Andric     // workaround for an ABI bug that prevents GOT relocations on combine
1540b57cec5SDimitry Andric     // instructions
1550b57cec5SDimitry Andric     if (!Op1.isImm() && Op1.getTargetFlags() != HexagonII::MO_NO_FLAG)
1560b57cec5SDimitry Andric       return false;
1570b57cec5SDimitry Andric 
1580b57cec5SDimitry Andric     // Only combine constant extended A2_tfrsi if we are in aggressive mode.
1590b57cec5SDimitry Andric     bool NotExt = Op1.isImm() && isInt<8>(Op1.getImm());
1600b57cec5SDimitry Andric     return Hexagon::IntRegsRegClass.contains(DestReg) &&
1610b57cec5SDimitry Andric            (ShouldCombineAggressively || NotExt);
1620b57cec5SDimitry Andric   }
1630b57cec5SDimitry Andric 
1640b57cec5SDimitry Andric   case Hexagon::V6_vassign:
1650b57cec5SDimitry Andric     return true;
1660b57cec5SDimitry Andric 
1670b57cec5SDimitry Andric   default:
1680b57cec5SDimitry Andric     break;
1690b57cec5SDimitry Andric   }
1700b57cec5SDimitry Andric 
1710b57cec5SDimitry Andric   return false;
1720b57cec5SDimitry Andric }
1730b57cec5SDimitry Andric 
1740b57cec5SDimitry Andric template <unsigned N> static bool isGreaterThanNBitTFRI(const MachineInstr &I) {
1750b57cec5SDimitry Andric   if (I.getOpcode() == Hexagon::TFRI64_V4 ||
1760b57cec5SDimitry Andric       I.getOpcode() == Hexagon::A2_tfrsi) {
1770b57cec5SDimitry Andric     const MachineOperand &Op = I.getOperand(1);
1780b57cec5SDimitry Andric     return !Op.isImm() || !isInt<N>(Op.getImm());
1790b57cec5SDimitry Andric   }
1800b57cec5SDimitry Andric   return false;
1810b57cec5SDimitry Andric }
1820b57cec5SDimitry Andric 
1830b57cec5SDimitry Andric /// areCombinableOperations - Returns true if the two instruction can be merge
1840b57cec5SDimitry Andric /// into a combine (ignoring register constraints).
1850b57cec5SDimitry Andric static bool areCombinableOperations(const TargetRegisterInfo *TRI,
1860b57cec5SDimitry Andric                                     MachineInstr &HighRegInst,
1870b57cec5SDimitry Andric                                     MachineInstr &LowRegInst, bool AllowC64) {
1880b57cec5SDimitry Andric   unsigned HiOpc = HighRegInst.getOpcode();
1890b57cec5SDimitry Andric   unsigned LoOpc = LowRegInst.getOpcode();
1900b57cec5SDimitry Andric 
1910b57cec5SDimitry Andric   auto verifyOpc = [](unsigned Opc) -> void {
1920b57cec5SDimitry Andric     switch (Opc) {
1930b57cec5SDimitry Andric       case Hexagon::A2_tfr:
1940b57cec5SDimitry Andric       case Hexagon::A2_tfrsi:
1950b57cec5SDimitry Andric       case Hexagon::V6_vassign:
1960b57cec5SDimitry Andric         break;
1970b57cec5SDimitry Andric       default:
1980b57cec5SDimitry Andric         llvm_unreachable("Unexpected opcode");
1990b57cec5SDimitry Andric     }
2000b57cec5SDimitry Andric   };
2010b57cec5SDimitry Andric   verifyOpc(HiOpc);
2020b57cec5SDimitry Andric   verifyOpc(LoOpc);
2030b57cec5SDimitry Andric 
2040b57cec5SDimitry Andric   if (HiOpc == Hexagon::V6_vassign || LoOpc == Hexagon::V6_vassign)
2050b57cec5SDimitry Andric     return HiOpc == LoOpc;
2060b57cec5SDimitry Andric 
2070b57cec5SDimitry Andric   if (!AllowC64) {
2080b57cec5SDimitry Andric     // There is no combine of two constant extended values.
2090b57cec5SDimitry Andric     if (isGreaterThanNBitTFRI<8>(HighRegInst) &&
2100b57cec5SDimitry Andric         isGreaterThanNBitTFRI<6>(LowRegInst))
2110b57cec5SDimitry Andric       return false;
2120b57cec5SDimitry Andric   }
2130b57cec5SDimitry Andric 
2140b57cec5SDimitry Andric   // There is a combine of two constant extended values into CONST64,
2150b57cec5SDimitry Andric   // provided both constants are true immediates.
2160b57cec5SDimitry Andric   if (isGreaterThanNBitTFRI<16>(HighRegInst) &&
2175ffd83dbSDimitry Andric       isGreaterThanNBitTFRI<16>(LowRegInst) && !IsConst64Disabled)
2180b57cec5SDimitry Andric     return (HighRegInst.getOperand(1).isImm() &&
2190b57cec5SDimitry Andric             LowRegInst.getOperand(1).isImm());
2200b57cec5SDimitry Andric 
2210b57cec5SDimitry Andric   // There is no combine of two constant extended values, unless handled above
2220b57cec5SDimitry Andric   // Make both 8-bit size checks to allow both combine (#,##) and combine(##,#)
2230b57cec5SDimitry Andric   if (isGreaterThanNBitTFRI<8>(HighRegInst) &&
2240b57cec5SDimitry Andric       isGreaterThanNBitTFRI<8>(LowRegInst))
2250b57cec5SDimitry Andric     return false;
2260b57cec5SDimitry Andric 
2270b57cec5SDimitry Andric   return true;
2280b57cec5SDimitry Andric }
2290b57cec5SDimitry Andric 
2300b57cec5SDimitry Andric static bool isEvenReg(unsigned Reg) {
2318bcb0991SDimitry Andric   assert(Register::isPhysicalRegister(Reg));
2320b57cec5SDimitry Andric   if (Hexagon::IntRegsRegClass.contains(Reg))
2330b57cec5SDimitry Andric     return (Reg - Hexagon::R0) % 2 == 0;
2340b57cec5SDimitry Andric   if (Hexagon::HvxVRRegClass.contains(Reg))
2350b57cec5SDimitry Andric     return (Reg - Hexagon::V0) % 2 == 0;
2360b57cec5SDimitry Andric   llvm_unreachable("Invalid register");
2370b57cec5SDimitry Andric }
2380b57cec5SDimitry Andric 
2390b57cec5SDimitry Andric static void removeKillInfo(MachineInstr &MI, unsigned RegNotKilled) {
2400b57cec5SDimitry Andric   for (unsigned I = 0, E = MI.getNumOperands(); I != E; ++I) {
2410b57cec5SDimitry Andric     MachineOperand &Op = MI.getOperand(I);
2420b57cec5SDimitry Andric     if (!Op.isReg() || Op.getReg() != RegNotKilled || !Op.isKill())
2430b57cec5SDimitry Andric       continue;
2440b57cec5SDimitry Andric     Op.setIsKill(false);
2450b57cec5SDimitry Andric   }
2460b57cec5SDimitry Andric }
2470b57cec5SDimitry Andric 
2480b57cec5SDimitry Andric /// Returns true if it is unsafe to move a copy instruction from \p UseReg to
2490b57cec5SDimitry Andric /// \p DestReg over the instruction \p MI.
2500b57cec5SDimitry Andric static bool isUnsafeToMoveAcross(MachineInstr &MI, unsigned UseReg,
2510b57cec5SDimitry Andric                                  unsigned DestReg,
2520b57cec5SDimitry Andric                                  const TargetRegisterInfo *TRI) {
2530b57cec5SDimitry Andric   return (UseReg && (MI.modifiesRegister(UseReg, TRI))) ||
2540b57cec5SDimitry Andric          MI.modifiesRegister(DestReg, TRI) || MI.readsRegister(DestReg, TRI) ||
2550b57cec5SDimitry Andric          MI.hasUnmodeledSideEffects() || MI.isInlineAsm() ||
2560b57cec5SDimitry Andric          MI.isMetaInstruction();
2570b57cec5SDimitry Andric }
2580b57cec5SDimitry Andric 
2590b57cec5SDimitry Andric static Register UseReg(const MachineOperand& MO) {
2600b57cec5SDimitry Andric   return MO.isReg() ? MO.getReg() : Register();
2610b57cec5SDimitry Andric }
2620b57cec5SDimitry Andric 
2630b57cec5SDimitry Andric /// isSafeToMoveTogether - Returns true if it is safe to move I1 next to I2 such
2640b57cec5SDimitry Andric /// that the two instructions can be paired in a combine.
2650b57cec5SDimitry Andric bool HexagonCopyToCombine::isSafeToMoveTogether(MachineInstr &I1,
2660b57cec5SDimitry Andric                                                 MachineInstr &I2,
2670b57cec5SDimitry Andric                                                 unsigned I1DestReg,
2680b57cec5SDimitry Andric                                                 unsigned I2DestReg,
2690b57cec5SDimitry Andric                                                 bool &DoInsertAtI1) {
2708bcb0991SDimitry Andric   Register I2UseReg = UseReg(I2.getOperand(1));
2710b57cec5SDimitry Andric 
2720b57cec5SDimitry Andric   // It is not safe to move I1 and I2 into one combine if I2 has a true
2730b57cec5SDimitry Andric   // dependence on I1.
2740b57cec5SDimitry Andric   if (I2UseReg && I1.modifiesRegister(I2UseReg, TRI))
2750b57cec5SDimitry Andric     return false;
2760b57cec5SDimitry Andric 
2770b57cec5SDimitry Andric   bool isSafe = true;
2780b57cec5SDimitry Andric 
2790b57cec5SDimitry Andric   // First try to move I2 towards I1.
2800b57cec5SDimitry Andric   {
2810b57cec5SDimitry Andric     // A reverse_iterator instantiated like below starts before I2, and I1
2820b57cec5SDimitry Andric     // respectively.
2830b57cec5SDimitry Andric     // Look at instructions I in between I2 and (excluding) I1.
2845ffd83dbSDimitry Andric     MachineBasicBlock::reverse_iterator I = ++I2.getIterator().getReverse();
2855ffd83dbSDimitry Andric     MachineBasicBlock::reverse_iterator End = I1.getIterator().getReverse();
2860b57cec5SDimitry Andric     // At 03 we got better results (dhrystone!) by being more conservative.
2870b57cec5SDimitry Andric     if (!ShouldCombineAggressively)
2885ffd83dbSDimitry Andric       End = ++I1.getIterator().getReverse();
2890b57cec5SDimitry Andric     // If I2 kills its operand and we move I2 over an instruction that also
2900b57cec5SDimitry Andric     // uses I2's use reg we need to modify that (first) instruction to now kill
2910b57cec5SDimitry Andric     // this reg.
2920b57cec5SDimitry Andric     unsigned KilledOperand = 0;
2930b57cec5SDimitry Andric     if (I2.killsRegister(I2UseReg))
2940b57cec5SDimitry Andric       KilledOperand = I2UseReg;
2950b57cec5SDimitry Andric     MachineInstr *KillingInstr = nullptr;
2960b57cec5SDimitry Andric 
2970b57cec5SDimitry Andric     for (; I != End; ++I) {
2980b57cec5SDimitry Andric       // If the intervening instruction I:
2990b57cec5SDimitry Andric       //   * modifies I2's use reg
3000b57cec5SDimitry Andric       //   * modifies I2's def reg
3010b57cec5SDimitry Andric       //   * reads I2's def reg
3020b57cec5SDimitry Andric       //   * or has unmodelled side effects
3030b57cec5SDimitry Andric       // we can't move I2 across it.
3040b57cec5SDimitry Andric       if (I->isDebugInstr())
3050b57cec5SDimitry Andric         continue;
3060b57cec5SDimitry Andric 
3070b57cec5SDimitry Andric       if (isUnsafeToMoveAcross(*I, I2UseReg, I2DestReg, TRI)) {
3080b57cec5SDimitry Andric         isSafe = false;
3090b57cec5SDimitry Andric         break;
3100b57cec5SDimitry Andric       }
3110b57cec5SDimitry Andric 
3120b57cec5SDimitry Andric       // Update first use of the killed operand.
3130b57cec5SDimitry Andric       if (!KillingInstr && KilledOperand &&
3140b57cec5SDimitry Andric           I->readsRegister(KilledOperand, TRI))
3150b57cec5SDimitry Andric         KillingInstr = &*I;
3160b57cec5SDimitry Andric     }
3170b57cec5SDimitry Andric     if (isSafe) {
3180b57cec5SDimitry Andric       // Update the intermediate instruction to with the kill flag.
3190b57cec5SDimitry Andric       if (KillingInstr) {
3200b57cec5SDimitry Andric         bool Added = KillingInstr->addRegisterKilled(KilledOperand, TRI, true);
3210b57cec5SDimitry Andric         (void)Added; // suppress compiler warning
3220b57cec5SDimitry Andric         assert(Added && "Must successfully update kill flag");
3230b57cec5SDimitry Andric         removeKillInfo(I2, KilledOperand);
3240b57cec5SDimitry Andric       }
3250b57cec5SDimitry Andric       DoInsertAtI1 = true;
3260b57cec5SDimitry Andric       return true;
3270b57cec5SDimitry Andric     }
3280b57cec5SDimitry Andric   }
3290b57cec5SDimitry Andric 
3300b57cec5SDimitry Andric   // Try to move I1 towards I2.
3310b57cec5SDimitry Andric   {
3320b57cec5SDimitry Andric     // Look at instructions I in between I1 and (excluding) I2.
3330b57cec5SDimitry Andric     MachineBasicBlock::iterator I(I1), End(I2);
3340b57cec5SDimitry Andric     // At O3 we got better results (dhrystone) by being more conservative here.
3350b57cec5SDimitry Andric     if (!ShouldCombineAggressively)
3360b57cec5SDimitry Andric       End = std::next(MachineBasicBlock::iterator(I2));
3378bcb0991SDimitry Andric     Register I1UseReg = UseReg(I1.getOperand(1));
3380b57cec5SDimitry Andric     // Track killed operands. If we move across an instruction that kills our
3390b57cec5SDimitry Andric     // operand, we need to update the kill information on the moved I1. It kills
3400b57cec5SDimitry Andric     // the operand now.
3410b57cec5SDimitry Andric     MachineInstr *KillingInstr = nullptr;
3420b57cec5SDimitry Andric     unsigned KilledOperand = 0;
3430b57cec5SDimitry Andric 
3440b57cec5SDimitry Andric     while(++I != End) {
3450b57cec5SDimitry Andric       MachineInstr &MI = *I;
3460b57cec5SDimitry Andric       // If the intervening instruction MI:
3470b57cec5SDimitry Andric       //   * modifies I1's use reg
3480b57cec5SDimitry Andric       //   * modifies I1's def reg
3490b57cec5SDimitry Andric       //   * reads I1's def reg
3500b57cec5SDimitry Andric       //   * or has unmodelled side effects
3510b57cec5SDimitry Andric       //   We introduce this special case because llvm has no api to remove a
3520b57cec5SDimitry Andric       //   kill flag for a register (a removeRegisterKilled() analogous to
3530b57cec5SDimitry Andric       //   addRegisterKilled) that handles aliased register correctly.
3540b57cec5SDimitry Andric       //   * or has a killed aliased register use of I1's use reg
3550b57cec5SDimitry Andric       //           %d4 = A2_tfrpi 16
3560b57cec5SDimitry Andric       //           %r6 = A2_tfr %r9
3570b57cec5SDimitry Andric       //           %r8 = KILL %r8, implicit killed %d4
3580b57cec5SDimitry Andric       //      If we want to move R6 = across the KILL instruction we would have
3590b57cec5SDimitry Andric       //      to remove the implicit killed %d4 operand. For now, we are
3600b57cec5SDimitry Andric       //      conservative and disallow the move.
3610b57cec5SDimitry Andric       // we can't move I1 across it.
3620b57cec5SDimitry Andric       if (MI.isDebugInstr()) {
3630b57cec5SDimitry Andric         if (MI.readsRegister(I1DestReg, TRI)) // Move this instruction after I2.
3640b57cec5SDimitry Andric           DbgMItoMove.push_back(&MI);
3650b57cec5SDimitry Andric         continue;
3660b57cec5SDimitry Andric       }
3670b57cec5SDimitry Andric 
3680b57cec5SDimitry Andric       if (isUnsafeToMoveAcross(MI, I1UseReg, I1DestReg, TRI) ||
3690b57cec5SDimitry Andric           // Check for an aliased register kill. Bail out if we see one.
3700b57cec5SDimitry Andric           (!MI.killsRegister(I1UseReg) && MI.killsRegister(I1UseReg, TRI)))
3710b57cec5SDimitry Andric         return false;
3720b57cec5SDimitry Andric 
3730b57cec5SDimitry Andric       // Check for an exact kill (registers match).
3740b57cec5SDimitry Andric       if (I1UseReg && MI.killsRegister(I1UseReg)) {
3750b57cec5SDimitry Andric         assert(!KillingInstr && "Should only see one killing instruction");
3760b57cec5SDimitry Andric         KilledOperand = I1UseReg;
3770b57cec5SDimitry Andric         KillingInstr = &MI;
3780b57cec5SDimitry Andric       }
3790b57cec5SDimitry Andric     }
3800b57cec5SDimitry Andric     if (KillingInstr) {
3810b57cec5SDimitry Andric       removeKillInfo(*KillingInstr, KilledOperand);
3820b57cec5SDimitry Andric       // Update I1 to set the kill flag. This flag will later be picked up by
3830b57cec5SDimitry Andric       // the new COMBINE instruction.
3840b57cec5SDimitry Andric       bool Added = I1.addRegisterKilled(KilledOperand, TRI);
3850b57cec5SDimitry Andric       (void)Added; // suppress compiler warning
3860b57cec5SDimitry Andric       assert(Added && "Must successfully update kill flag");
3870b57cec5SDimitry Andric     }
3880b57cec5SDimitry Andric     DoInsertAtI1 = false;
3890b57cec5SDimitry Andric   }
3900b57cec5SDimitry Andric 
3910b57cec5SDimitry Andric   return true;
3920b57cec5SDimitry Andric }
3930b57cec5SDimitry Andric 
3940b57cec5SDimitry Andric /// findPotentialNewifiableTFRs - Finds tranfers that feed stores that could be
3950b57cec5SDimitry Andric /// newified. (A use of a 64 bit register define can not be newified)
3960b57cec5SDimitry Andric void
3970b57cec5SDimitry Andric HexagonCopyToCombine::findPotentialNewifiableTFRs(MachineBasicBlock &BB) {
3980b57cec5SDimitry Andric   DenseMap<unsigned, MachineInstr *> LastDef;
3990b57cec5SDimitry Andric   for (MachineInstr &MI : BB) {
4000b57cec5SDimitry Andric     if (MI.isDebugInstr())
4010b57cec5SDimitry Andric       continue;
4020b57cec5SDimitry Andric 
4030b57cec5SDimitry Andric     // Mark TFRs that feed a potential new value store as such.
4040b57cec5SDimitry Andric     if (TII->mayBeNewStore(MI)) {
4050b57cec5SDimitry Andric       // Look for uses of TFR instructions.
4060b57cec5SDimitry Andric       for (unsigned OpdIdx = 0, OpdE = MI.getNumOperands(); OpdIdx != OpdE;
4070b57cec5SDimitry Andric            ++OpdIdx) {
4080b57cec5SDimitry Andric         MachineOperand &Op = MI.getOperand(OpdIdx);
4090b57cec5SDimitry Andric 
4100b57cec5SDimitry Andric         // Skip over anything except register uses.
4110b57cec5SDimitry Andric         if (!Op.isReg() || !Op.isUse() || !Op.getReg())
4120b57cec5SDimitry Andric           continue;
4130b57cec5SDimitry Andric 
4140b57cec5SDimitry Andric         // Look for the defining instruction.
4158bcb0991SDimitry Andric         Register Reg = Op.getReg();
4160b57cec5SDimitry Andric         MachineInstr *DefInst = LastDef[Reg];
4170b57cec5SDimitry Andric         if (!DefInst)
4180b57cec5SDimitry Andric           continue;
4190b57cec5SDimitry Andric         if (!isCombinableInstType(*DefInst, TII, ShouldCombineAggressively))
4200b57cec5SDimitry Andric           continue;
4210b57cec5SDimitry Andric 
4220b57cec5SDimitry Andric         // Only close newifiable stores should influence the decision.
4230b57cec5SDimitry Andric         // Ignore the debug instructions in between.
4240b57cec5SDimitry Andric         MachineBasicBlock::iterator It(DefInst);
4250b57cec5SDimitry Andric         unsigned NumInstsToDef = 0;
4260b57cec5SDimitry Andric         while (&*It != &MI) {
4270b57cec5SDimitry Andric           if (!It->isDebugInstr())
4280b57cec5SDimitry Andric             ++NumInstsToDef;
4290b57cec5SDimitry Andric           ++It;
4300b57cec5SDimitry Andric         }
4310b57cec5SDimitry Andric 
4320b57cec5SDimitry Andric         if (NumInstsToDef > MaxNumOfInstsBetweenNewValueStoreAndTFR)
4330b57cec5SDimitry Andric           continue;
4340b57cec5SDimitry Andric 
4350b57cec5SDimitry Andric         PotentiallyNewifiableTFR.insert(DefInst);
4360b57cec5SDimitry Andric       }
4370b57cec5SDimitry Andric       // Skip to next instruction.
4380b57cec5SDimitry Andric       continue;
4390b57cec5SDimitry Andric     }
4400b57cec5SDimitry Andric 
4410b57cec5SDimitry Andric     // Put instructions that last defined integer or double registers into the
4420b57cec5SDimitry Andric     // map.
4430b57cec5SDimitry Andric     for (MachineOperand &Op : MI.operands()) {
4440b57cec5SDimitry Andric       if (Op.isReg()) {
4450b57cec5SDimitry Andric         if (!Op.isDef() || !Op.getReg())
4460b57cec5SDimitry Andric           continue;
4478bcb0991SDimitry Andric         Register Reg = Op.getReg();
4480b57cec5SDimitry Andric         if (Hexagon::DoubleRegsRegClass.contains(Reg)) {
4490b57cec5SDimitry Andric           for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs)
4500b57cec5SDimitry Andric             LastDef[*SubRegs] = &MI;
4510b57cec5SDimitry Andric         } else if (Hexagon::IntRegsRegClass.contains(Reg))
4520b57cec5SDimitry Andric           LastDef[Reg] = &MI;
4530b57cec5SDimitry Andric       } else if (Op.isRegMask()) {
4540b57cec5SDimitry Andric         for (unsigned Reg : Hexagon::IntRegsRegClass)
4550b57cec5SDimitry Andric           if (Op.clobbersPhysReg(Reg))
4560b57cec5SDimitry Andric             LastDef[Reg] = &MI;
4570b57cec5SDimitry Andric       }
4580b57cec5SDimitry Andric     }
4590b57cec5SDimitry Andric   }
4600b57cec5SDimitry Andric }
4610b57cec5SDimitry Andric 
4620b57cec5SDimitry Andric bool HexagonCopyToCombine::runOnMachineFunction(MachineFunction &MF) {
4630b57cec5SDimitry Andric   if (skipFunction(MF.getFunction()))
4640b57cec5SDimitry Andric     return false;
4650b57cec5SDimitry Andric 
4660b57cec5SDimitry Andric   if (IsCombinesDisabled) return false;
4670b57cec5SDimitry Andric 
4680b57cec5SDimitry Andric   bool HasChanged = false;
4690b57cec5SDimitry Andric 
4700b57cec5SDimitry Andric   // Get target info.
4710b57cec5SDimitry Andric   ST = &MF.getSubtarget<HexagonSubtarget>();
4720b57cec5SDimitry Andric   TRI = ST->getRegisterInfo();
4730b57cec5SDimitry Andric   TII = ST->getInstrInfo();
4740b57cec5SDimitry Andric 
4750b57cec5SDimitry Andric   const Function &F = MF.getFunction();
4760b57cec5SDimitry Andric   bool OptForSize = F.hasFnAttribute(Attribute::OptimizeForSize);
4770b57cec5SDimitry Andric 
4780b57cec5SDimitry Andric   // Combine aggressively (for code size)
4790b57cec5SDimitry Andric   ShouldCombineAggressively =
4800b57cec5SDimitry Andric     MF.getTarget().getOptLevel() <= CodeGenOpt::Default;
4810b57cec5SDimitry Andric 
4825ffd83dbSDimitry Andric   // Disable CONST64 for tiny core since it takes a LD resource.
4835ffd83dbSDimitry Andric   if (!OptForSize && ST->isTinyCore())
4845ffd83dbSDimitry Andric     IsConst64Disabled = true;
4855ffd83dbSDimitry Andric 
4860b57cec5SDimitry Andric   // Traverse basic blocks.
4870b57cec5SDimitry Andric   for (MachineFunction::iterator BI = MF.begin(), BE = MF.end(); BI != BE;
4880b57cec5SDimitry Andric        ++BI) {
4890b57cec5SDimitry Andric     PotentiallyNewifiableTFR.clear();
4900b57cec5SDimitry Andric     findPotentialNewifiableTFRs(*BI);
4910b57cec5SDimitry Andric 
4920b57cec5SDimitry Andric     // Traverse instructions in basic block.
4930b57cec5SDimitry Andric     for(MachineBasicBlock::iterator MI = BI->begin(), End = BI->end();
4940b57cec5SDimitry Andric         MI != End;) {
4950b57cec5SDimitry Andric       MachineInstr &I1 = *MI++;
4960b57cec5SDimitry Andric 
4970b57cec5SDimitry Andric       if (I1.isDebugInstr())
4980b57cec5SDimitry Andric         continue;
4990b57cec5SDimitry Andric 
5000b57cec5SDimitry Andric       // Don't combine a TFR whose user could be newified (instructions that
5010b57cec5SDimitry Andric       // define double registers can not be newified - Programmer's Ref Manual
5020b57cec5SDimitry Andric       // 5.4.2 New-value stores).
5030b57cec5SDimitry Andric       if (ShouldCombineAggressively && PotentiallyNewifiableTFR.count(&I1))
5040b57cec5SDimitry Andric         continue;
5050b57cec5SDimitry Andric 
5060b57cec5SDimitry Andric       // Ignore instructions that are not combinable.
5070b57cec5SDimitry Andric       if (!isCombinableInstType(I1, TII, ShouldCombineAggressively))
5080b57cec5SDimitry Andric         continue;
5090b57cec5SDimitry Andric 
5100b57cec5SDimitry Andric       // Find a second instruction that can be merged into a combine
5110b57cec5SDimitry Andric       // instruction. In addition, also find all the debug instructions that
5120b57cec5SDimitry Andric       // need to be moved along with it.
5130b57cec5SDimitry Andric       bool DoInsertAtI1 = false;
5140b57cec5SDimitry Andric       DbgMItoMove.clear();
5150b57cec5SDimitry Andric       MachineInstr *I2 = findPairable(I1, DoInsertAtI1, OptForSize);
5160b57cec5SDimitry Andric       if (I2) {
5170b57cec5SDimitry Andric         HasChanged = true;
5180b57cec5SDimitry Andric         combine(I1, *I2, MI, DoInsertAtI1, OptForSize);
5190b57cec5SDimitry Andric       }
5200b57cec5SDimitry Andric     }
5210b57cec5SDimitry Andric   }
5220b57cec5SDimitry Andric 
5230b57cec5SDimitry Andric   return HasChanged;
5240b57cec5SDimitry Andric }
5250b57cec5SDimitry Andric 
5260b57cec5SDimitry Andric /// findPairable - Returns an instruction that can be merged with \p I1 into a
5270b57cec5SDimitry Andric /// COMBINE instruction or 0 if no such instruction can be found. Returns true
5280b57cec5SDimitry Andric /// in \p DoInsertAtI1 if the combine must be inserted at instruction \p I1
5290b57cec5SDimitry Andric /// false if the combine must be inserted at the returned instruction.
5300b57cec5SDimitry Andric MachineInstr *HexagonCopyToCombine::findPairable(MachineInstr &I1,
5310b57cec5SDimitry Andric                                                  bool &DoInsertAtI1,
5320b57cec5SDimitry Andric                                                  bool AllowC64) {
5330b57cec5SDimitry Andric   MachineBasicBlock::iterator I2 = std::next(MachineBasicBlock::iterator(I1));
5340b57cec5SDimitry Andric   while (I2 != I1.getParent()->end() && I2->isDebugInstr())
5350b57cec5SDimitry Andric     ++I2;
5360b57cec5SDimitry Andric 
5378bcb0991SDimitry Andric   Register I1DestReg = I1.getOperand(0).getReg();
5380b57cec5SDimitry Andric 
5390b57cec5SDimitry Andric   for (MachineBasicBlock::iterator End = I1.getParent()->end(); I2 != End;
5400b57cec5SDimitry Andric        ++I2) {
5410b57cec5SDimitry Andric     // Bail out early if we see a second definition of I1DestReg.
5420b57cec5SDimitry Andric     if (I2->modifiesRegister(I1DestReg, TRI))
5430b57cec5SDimitry Andric       break;
5440b57cec5SDimitry Andric 
5450b57cec5SDimitry Andric     // Ignore non-combinable instructions.
5460b57cec5SDimitry Andric     if (!isCombinableInstType(*I2, TII, ShouldCombineAggressively))
5470b57cec5SDimitry Andric       continue;
5480b57cec5SDimitry Andric 
5490b57cec5SDimitry Andric     // Don't combine a TFR whose user could be newified.
5500b57cec5SDimitry Andric     if (ShouldCombineAggressively && PotentiallyNewifiableTFR.count(&*I2))
5510b57cec5SDimitry Andric       continue;
5520b57cec5SDimitry Andric 
5538bcb0991SDimitry Andric     Register I2DestReg = I2->getOperand(0).getReg();
5540b57cec5SDimitry Andric 
5550b57cec5SDimitry Andric     // Check that registers are adjacent and that the first destination register
5560b57cec5SDimitry Andric     // is even.
5570b57cec5SDimitry Andric     bool IsI1LowReg = (I2DestReg - I1DestReg) == 1;
5580b57cec5SDimitry Andric     bool IsI2LowReg = (I1DestReg - I2DestReg) == 1;
5590b57cec5SDimitry Andric     unsigned FirstRegIndex = IsI1LowReg ? I1DestReg : I2DestReg;
5600b57cec5SDimitry Andric     if ((!IsI1LowReg && !IsI2LowReg) || !isEvenReg(FirstRegIndex))
5610b57cec5SDimitry Andric       continue;
5620b57cec5SDimitry Andric 
5630b57cec5SDimitry Andric     // Check that the two instructions are combinable.
5640b57cec5SDimitry Andric     // The order matters because in a A2_tfrsi we might can encode a int8 as
5650b57cec5SDimitry Andric     // the hi reg operand but only a uint6 as the low reg operand.
5660b57cec5SDimitry Andric     if ((IsI2LowReg && !areCombinableOperations(TRI, I1, *I2, AllowC64)) ||
5670b57cec5SDimitry Andric         (IsI1LowReg && !areCombinableOperations(TRI, *I2, I1, AllowC64)))
5680b57cec5SDimitry Andric       break;
5690b57cec5SDimitry Andric 
5700b57cec5SDimitry Andric     if (isSafeToMoveTogether(I1, *I2, I1DestReg, I2DestReg, DoInsertAtI1))
5710b57cec5SDimitry Andric       return &*I2;
5720b57cec5SDimitry Andric 
5730b57cec5SDimitry Andric     // Not safe. Stop searching.
5740b57cec5SDimitry Andric     break;
5750b57cec5SDimitry Andric   }
5760b57cec5SDimitry Andric   return nullptr;
5770b57cec5SDimitry Andric }
5780b57cec5SDimitry Andric 
5790b57cec5SDimitry Andric void HexagonCopyToCombine::combine(MachineInstr &I1, MachineInstr &I2,
5800b57cec5SDimitry Andric                                    MachineBasicBlock::iterator &MI,
5810b57cec5SDimitry Andric                                    bool DoInsertAtI1, bool OptForSize) {
5820b57cec5SDimitry Andric   // We are going to delete I2. If MI points to I2 advance it to the next
5830b57cec5SDimitry Andric   // instruction.
5840b57cec5SDimitry Andric   if (MI == I2.getIterator())
5850b57cec5SDimitry Andric     ++MI;
5860b57cec5SDimitry Andric 
5870b57cec5SDimitry Andric   // Figure out whether I1 or I2 goes into the lowreg part.
5888bcb0991SDimitry Andric   Register I1DestReg = I1.getOperand(0).getReg();
5898bcb0991SDimitry Andric   Register I2DestReg = I2.getOperand(0).getReg();
5900b57cec5SDimitry Andric   bool IsI1Loreg = (I2DestReg - I1DestReg) == 1;
5910b57cec5SDimitry Andric   unsigned LoRegDef = IsI1Loreg ? I1DestReg : I2DestReg;
5920b57cec5SDimitry Andric   unsigned SubLo;
5930b57cec5SDimitry Andric 
5940b57cec5SDimitry Andric   const TargetRegisterClass *SuperRC = nullptr;
5950b57cec5SDimitry Andric   if (Hexagon::IntRegsRegClass.contains(LoRegDef)) {
5960b57cec5SDimitry Andric     SuperRC = &Hexagon::DoubleRegsRegClass;
5970b57cec5SDimitry Andric     SubLo = Hexagon::isub_lo;
5980b57cec5SDimitry Andric   } else if (Hexagon::HvxVRRegClass.contains(LoRegDef)) {
5990b57cec5SDimitry Andric     assert(ST->useHVXOps());
6000b57cec5SDimitry Andric     SuperRC = &Hexagon::HvxWRRegClass;
6010b57cec5SDimitry Andric     SubLo = Hexagon::vsub_lo;
6020b57cec5SDimitry Andric   } else
6030b57cec5SDimitry Andric     llvm_unreachable("Unexpected register class");
6040b57cec5SDimitry Andric 
6050b57cec5SDimitry Andric   // Get the double word register.
6060b57cec5SDimitry Andric   unsigned DoubleRegDest = TRI->getMatchingSuperReg(LoRegDef, SubLo, SuperRC);
6070b57cec5SDimitry Andric   assert(DoubleRegDest != 0 && "Expect a valid register");
6080b57cec5SDimitry Andric 
6090b57cec5SDimitry Andric   // Setup source operands.
6100b57cec5SDimitry Andric   MachineOperand &LoOperand = IsI1Loreg ? I1.getOperand(1) : I2.getOperand(1);
6110b57cec5SDimitry Andric   MachineOperand &HiOperand = IsI1Loreg ? I2.getOperand(1) : I1.getOperand(1);
6120b57cec5SDimitry Andric 
6130b57cec5SDimitry Andric   // Figure out which source is a register and which a constant.
6140b57cec5SDimitry Andric   bool IsHiReg = HiOperand.isReg();
6150b57cec5SDimitry Andric   bool IsLoReg = LoOperand.isReg();
6160b57cec5SDimitry Andric 
6170b57cec5SDimitry Andric   // There is a combine of two constant extended values into CONST64.
6180b57cec5SDimitry Andric   bool IsC64 = OptForSize && LoOperand.isImm() && HiOperand.isImm() &&
6190b57cec5SDimitry Andric                isGreaterThanNBitTFRI<16>(I1) && isGreaterThanNBitTFRI<16>(I2);
6200b57cec5SDimitry Andric 
6210b57cec5SDimitry Andric   MachineBasicBlock::iterator InsertPt(DoInsertAtI1 ? I1 : I2);
6220b57cec5SDimitry Andric   // Emit combine.
6230b57cec5SDimitry Andric   if (IsHiReg && IsLoReg)
6240b57cec5SDimitry Andric     emitCombineRR(InsertPt, DoubleRegDest, HiOperand, LoOperand);
6250b57cec5SDimitry Andric   else if (IsHiReg)
6260b57cec5SDimitry Andric     emitCombineRI(InsertPt, DoubleRegDest, HiOperand, LoOperand);
6270b57cec5SDimitry Andric   else if (IsLoReg)
6280b57cec5SDimitry Andric     emitCombineIR(InsertPt, DoubleRegDest, HiOperand, LoOperand);
6290b57cec5SDimitry Andric   else if (IsC64 && !IsConst64Disabled)
6300b57cec5SDimitry Andric     emitConst64(InsertPt, DoubleRegDest, HiOperand, LoOperand);
6310b57cec5SDimitry Andric   else
6320b57cec5SDimitry Andric     emitCombineII(InsertPt, DoubleRegDest, HiOperand, LoOperand);
6330b57cec5SDimitry Andric 
6340b57cec5SDimitry Andric   // Move debug instructions along with I1 if it's being
6350b57cec5SDimitry Andric   // moved towards I2.
6360b57cec5SDimitry Andric   if (!DoInsertAtI1 && DbgMItoMove.size() != 0) {
6370b57cec5SDimitry Andric     // Insert debug instructions at the new location before I2.
6380b57cec5SDimitry Andric     MachineBasicBlock *BB = InsertPt->getParent();
6390b57cec5SDimitry Andric     for (auto NewMI : DbgMItoMove) {
6400b57cec5SDimitry Andric       // If iterator MI is pointing to DEBUG_VAL, make sure
6410b57cec5SDimitry Andric       // MI now points to next relevant instruction.
6420b57cec5SDimitry Andric       if (NewMI == MI)
6430b57cec5SDimitry Andric         ++MI;
6440b57cec5SDimitry Andric       BB->splice(InsertPt, BB, NewMI);
6450b57cec5SDimitry Andric     }
6460b57cec5SDimitry Andric   }
6470b57cec5SDimitry Andric 
6480b57cec5SDimitry Andric   I1.eraseFromParent();
6490b57cec5SDimitry Andric   I2.eraseFromParent();
6500b57cec5SDimitry Andric }
6510b57cec5SDimitry Andric 
6520b57cec5SDimitry Andric void HexagonCopyToCombine::emitConst64(MachineBasicBlock::iterator &InsertPt,
6530b57cec5SDimitry Andric                                        unsigned DoubleDestReg,
6540b57cec5SDimitry Andric                                        MachineOperand &HiOperand,
6550b57cec5SDimitry Andric                                        MachineOperand &LoOperand) {
6560b57cec5SDimitry Andric   LLVM_DEBUG(dbgs() << "Found a CONST64\n");
6570b57cec5SDimitry Andric 
6580b57cec5SDimitry Andric   DebugLoc DL = InsertPt->getDebugLoc();
6590b57cec5SDimitry Andric   MachineBasicBlock *BB = InsertPt->getParent();
6600b57cec5SDimitry Andric   assert(LoOperand.isImm() && HiOperand.isImm() &&
6610b57cec5SDimitry Andric          "Both operands must be immediate");
6620b57cec5SDimitry Andric 
6630b57cec5SDimitry Andric   int64_t V = HiOperand.getImm();
6640b57cec5SDimitry Andric   V = (V << 32) | (0x0ffffffffLL & LoOperand.getImm());
6650b57cec5SDimitry Andric   BuildMI(*BB, InsertPt, DL, TII->get(Hexagon::CONST64), DoubleDestReg)
6660b57cec5SDimitry Andric     .addImm(V);
6670b57cec5SDimitry Andric }
6680b57cec5SDimitry Andric 
6690b57cec5SDimitry Andric void HexagonCopyToCombine::emitCombineII(MachineBasicBlock::iterator &InsertPt,
6700b57cec5SDimitry Andric                                          unsigned DoubleDestReg,
6710b57cec5SDimitry Andric                                          MachineOperand &HiOperand,
6720b57cec5SDimitry Andric                                          MachineOperand &LoOperand) {
6730b57cec5SDimitry Andric   DebugLoc DL = InsertPt->getDebugLoc();
6740b57cec5SDimitry Andric   MachineBasicBlock *BB = InsertPt->getParent();
6750b57cec5SDimitry Andric 
6760b57cec5SDimitry Andric   // Handle globals.
6770b57cec5SDimitry Andric   if (HiOperand.isGlobal()) {
6780b57cec5SDimitry Andric     BuildMI(*BB, InsertPt, DL, TII->get(Hexagon::A2_combineii), DoubleDestReg)
6790b57cec5SDimitry Andric       .addGlobalAddress(HiOperand.getGlobal(), HiOperand.getOffset(),
6800b57cec5SDimitry Andric                         HiOperand.getTargetFlags())
6810b57cec5SDimitry Andric       .addImm(LoOperand.getImm());
6820b57cec5SDimitry Andric     return;
6830b57cec5SDimitry Andric   }
6840b57cec5SDimitry Andric   if (LoOperand.isGlobal()) {
6850b57cec5SDimitry Andric     BuildMI(*BB, InsertPt, DL, TII->get(Hexagon::A4_combineii), DoubleDestReg)
6860b57cec5SDimitry Andric       .addImm(HiOperand.getImm())
6870b57cec5SDimitry Andric       .addGlobalAddress(LoOperand.getGlobal(), LoOperand.getOffset(),
6880b57cec5SDimitry Andric                         LoOperand.getTargetFlags());
6890b57cec5SDimitry Andric     return;
6900b57cec5SDimitry Andric   }
6910b57cec5SDimitry Andric 
6920b57cec5SDimitry Andric   // Handle block addresses.
6930b57cec5SDimitry Andric   if (HiOperand.isBlockAddress()) {
6940b57cec5SDimitry Andric     BuildMI(*BB, InsertPt, DL, TII->get(Hexagon::A2_combineii), DoubleDestReg)
6950b57cec5SDimitry Andric       .addBlockAddress(HiOperand.getBlockAddress(), HiOperand.getOffset(),
6960b57cec5SDimitry Andric                        HiOperand.getTargetFlags())
6970b57cec5SDimitry Andric       .addImm(LoOperand.getImm());
6980b57cec5SDimitry Andric     return;
6990b57cec5SDimitry Andric   }
7000b57cec5SDimitry Andric   if (LoOperand.isBlockAddress()) {
7010b57cec5SDimitry Andric     BuildMI(*BB, InsertPt, DL, TII->get(Hexagon::A4_combineii), DoubleDestReg)
7020b57cec5SDimitry Andric       .addImm(HiOperand.getImm())
7030b57cec5SDimitry Andric       .addBlockAddress(LoOperand.getBlockAddress(), LoOperand.getOffset(),
7040b57cec5SDimitry Andric                        LoOperand.getTargetFlags());
7050b57cec5SDimitry Andric     return;
7060b57cec5SDimitry Andric   }
7070b57cec5SDimitry Andric 
7080b57cec5SDimitry Andric   // Handle jump tables.
7090b57cec5SDimitry Andric   if (HiOperand.isJTI()) {
7100b57cec5SDimitry Andric     BuildMI(*BB, InsertPt, DL, TII->get(Hexagon::A2_combineii), DoubleDestReg)
7110b57cec5SDimitry Andric       .addJumpTableIndex(HiOperand.getIndex(), HiOperand.getTargetFlags())
7120b57cec5SDimitry Andric       .addImm(LoOperand.getImm());
7130b57cec5SDimitry Andric     return;
7140b57cec5SDimitry Andric   }
7150b57cec5SDimitry Andric   if (LoOperand.isJTI()) {
7160b57cec5SDimitry Andric     BuildMI(*BB, InsertPt, DL, TII->get(Hexagon::A4_combineii), DoubleDestReg)
7170b57cec5SDimitry Andric       .addImm(HiOperand.getImm())
7180b57cec5SDimitry Andric       .addJumpTableIndex(LoOperand.getIndex(), LoOperand.getTargetFlags());
7190b57cec5SDimitry Andric     return;
7200b57cec5SDimitry Andric   }
7210b57cec5SDimitry Andric 
7220b57cec5SDimitry Andric   // Handle constant pools.
7230b57cec5SDimitry Andric   if (HiOperand.isCPI()) {
7240b57cec5SDimitry Andric     BuildMI(*BB, InsertPt, DL, TII->get(Hexagon::A2_combineii), DoubleDestReg)
7250b57cec5SDimitry Andric       .addConstantPoolIndex(HiOperand.getIndex(), HiOperand.getOffset(),
7260b57cec5SDimitry Andric                             HiOperand.getTargetFlags())
7270b57cec5SDimitry Andric       .addImm(LoOperand.getImm());
7280b57cec5SDimitry Andric     return;
7290b57cec5SDimitry Andric   }
7300b57cec5SDimitry Andric   if (LoOperand.isCPI()) {
7310b57cec5SDimitry Andric     BuildMI(*BB, InsertPt, DL, TII->get(Hexagon::A4_combineii), DoubleDestReg)
7320b57cec5SDimitry Andric       .addImm(HiOperand.getImm())
7330b57cec5SDimitry Andric       .addConstantPoolIndex(LoOperand.getIndex(), LoOperand.getOffset(),
7340b57cec5SDimitry Andric                             LoOperand.getTargetFlags());
7350b57cec5SDimitry Andric     return;
7360b57cec5SDimitry Andric   }
7370b57cec5SDimitry Andric 
7380b57cec5SDimitry Andric   // First preference should be given to Hexagon::A2_combineii instruction
7390b57cec5SDimitry Andric   // as it can include U6 (in Hexagon::A4_combineii) as well.
7400b57cec5SDimitry Andric   // In this instruction, HiOperand is const extended, if required.
7410b57cec5SDimitry Andric   if (isInt<8>(LoOperand.getImm())) {
7420b57cec5SDimitry Andric     BuildMI(*BB, InsertPt, DL, TII->get(Hexagon::A2_combineii), DoubleDestReg)
7430b57cec5SDimitry Andric       .addImm(HiOperand.getImm())
7440b57cec5SDimitry Andric       .addImm(LoOperand.getImm());
7450b57cec5SDimitry Andric       return;
7460b57cec5SDimitry Andric   }
7470b57cec5SDimitry Andric 
7480b57cec5SDimitry Andric   // In this instruction, LoOperand is const extended, if required.
7490b57cec5SDimitry Andric   if (isInt<8>(HiOperand.getImm())) {
7500b57cec5SDimitry Andric     BuildMI(*BB, InsertPt, DL, TII->get(Hexagon::A4_combineii), DoubleDestReg)
7510b57cec5SDimitry Andric       .addImm(HiOperand.getImm())
7520b57cec5SDimitry Andric       .addImm(LoOperand.getImm());
7530b57cec5SDimitry Andric     return;
7540b57cec5SDimitry Andric   }
7550b57cec5SDimitry Andric 
7560b57cec5SDimitry Andric   // Insert new combine instruction.
7570b57cec5SDimitry Andric   //  DoubleRegDest = combine #HiImm, #LoImm
7580b57cec5SDimitry Andric   BuildMI(*BB, InsertPt, DL, TII->get(Hexagon::A2_combineii), DoubleDestReg)
7590b57cec5SDimitry Andric     .addImm(HiOperand.getImm())
7600b57cec5SDimitry Andric     .addImm(LoOperand.getImm());
7610b57cec5SDimitry Andric }
7620b57cec5SDimitry Andric 
7630b57cec5SDimitry Andric void HexagonCopyToCombine::emitCombineIR(MachineBasicBlock::iterator &InsertPt,
7640b57cec5SDimitry Andric                                          unsigned DoubleDestReg,
7650b57cec5SDimitry Andric                                          MachineOperand &HiOperand,
7660b57cec5SDimitry Andric                                          MachineOperand &LoOperand) {
7678bcb0991SDimitry Andric   Register LoReg = LoOperand.getReg();
7680b57cec5SDimitry Andric   unsigned LoRegKillFlag = getKillRegState(LoOperand.isKill());
7690b57cec5SDimitry Andric 
7700b57cec5SDimitry Andric   DebugLoc DL = InsertPt->getDebugLoc();
7710b57cec5SDimitry Andric   MachineBasicBlock *BB = InsertPt->getParent();
7720b57cec5SDimitry Andric 
7730b57cec5SDimitry Andric   // Handle globals.
7740b57cec5SDimitry Andric   if (HiOperand.isGlobal()) {
7750b57cec5SDimitry Andric     BuildMI(*BB, InsertPt, DL, TII->get(Hexagon::A4_combineir), DoubleDestReg)
7760b57cec5SDimitry Andric       .addGlobalAddress(HiOperand.getGlobal(), HiOperand.getOffset(),
7770b57cec5SDimitry Andric                         HiOperand.getTargetFlags())
7780b57cec5SDimitry Andric       .addReg(LoReg, LoRegKillFlag);
7790b57cec5SDimitry Andric     return;
7800b57cec5SDimitry Andric   }
7810b57cec5SDimitry Andric   // Handle block addresses.
7820b57cec5SDimitry Andric   if (HiOperand.isBlockAddress()) {
7830b57cec5SDimitry Andric     BuildMI(*BB, InsertPt, DL, TII->get(Hexagon::A4_combineir), DoubleDestReg)
7840b57cec5SDimitry Andric       .addBlockAddress(HiOperand.getBlockAddress(), HiOperand.getOffset(),
7850b57cec5SDimitry Andric                        HiOperand.getTargetFlags())
7860b57cec5SDimitry Andric       .addReg(LoReg, LoRegKillFlag);
7870b57cec5SDimitry Andric     return;
7880b57cec5SDimitry Andric   }
7890b57cec5SDimitry Andric   // Handle jump tables.
7900b57cec5SDimitry Andric   if (HiOperand.isJTI()) {
7910b57cec5SDimitry Andric     BuildMI(*BB, InsertPt, DL, TII->get(Hexagon::A4_combineir), DoubleDestReg)
7920b57cec5SDimitry Andric       .addJumpTableIndex(HiOperand.getIndex(), HiOperand.getTargetFlags())
7930b57cec5SDimitry Andric       .addReg(LoReg, LoRegKillFlag);
7940b57cec5SDimitry Andric     return;
7950b57cec5SDimitry Andric   }
7960b57cec5SDimitry Andric   // Handle constant pools.
7970b57cec5SDimitry Andric   if (HiOperand.isCPI()) {
7980b57cec5SDimitry Andric     BuildMI(*BB, InsertPt, DL, TII->get(Hexagon::A4_combineir), DoubleDestReg)
7990b57cec5SDimitry Andric       .addConstantPoolIndex(HiOperand.getIndex(), HiOperand.getOffset(),
8000b57cec5SDimitry Andric                             HiOperand.getTargetFlags())
8010b57cec5SDimitry Andric       .addReg(LoReg, LoRegKillFlag);
8020b57cec5SDimitry Andric     return;
8030b57cec5SDimitry Andric   }
8040b57cec5SDimitry Andric   // Insert new combine instruction.
8050b57cec5SDimitry Andric   //  DoubleRegDest = combine #HiImm, LoReg
8060b57cec5SDimitry Andric   BuildMI(*BB, InsertPt, DL, TII->get(Hexagon::A4_combineir), DoubleDestReg)
8070b57cec5SDimitry Andric     .addImm(HiOperand.getImm())
8080b57cec5SDimitry Andric     .addReg(LoReg, LoRegKillFlag);
8090b57cec5SDimitry Andric }
8100b57cec5SDimitry Andric 
8110b57cec5SDimitry Andric void HexagonCopyToCombine::emitCombineRI(MachineBasicBlock::iterator &InsertPt,
8120b57cec5SDimitry Andric                                          unsigned DoubleDestReg,
8130b57cec5SDimitry Andric                                          MachineOperand &HiOperand,
8140b57cec5SDimitry Andric                                          MachineOperand &LoOperand) {
8150b57cec5SDimitry Andric   unsigned HiRegKillFlag = getKillRegState(HiOperand.isKill());
8168bcb0991SDimitry Andric   Register HiReg = HiOperand.getReg();
8170b57cec5SDimitry Andric 
8180b57cec5SDimitry Andric   DebugLoc DL = InsertPt->getDebugLoc();
8190b57cec5SDimitry Andric   MachineBasicBlock *BB = InsertPt->getParent();
8200b57cec5SDimitry Andric 
8210b57cec5SDimitry Andric   // Handle global.
8220b57cec5SDimitry Andric   if (LoOperand.isGlobal()) {
8230b57cec5SDimitry Andric     BuildMI(*BB, InsertPt, DL, TII->get(Hexagon::A4_combineri), DoubleDestReg)
8240b57cec5SDimitry Andric       .addReg(HiReg, HiRegKillFlag)
8250b57cec5SDimitry Andric       .addGlobalAddress(LoOperand.getGlobal(), LoOperand.getOffset(),
8260b57cec5SDimitry Andric                         LoOperand.getTargetFlags());
8270b57cec5SDimitry Andric     return;
8280b57cec5SDimitry Andric   }
8290b57cec5SDimitry Andric   // Handle block addresses.
8300b57cec5SDimitry Andric   if (LoOperand.isBlockAddress()) {
8310b57cec5SDimitry Andric     BuildMI(*BB, InsertPt, DL, TII->get(Hexagon::A4_combineri), DoubleDestReg)
8320b57cec5SDimitry Andric       .addReg(HiReg, HiRegKillFlag)
8330b57cec5SDimitry Andric       .addBlockAddress(LoOperand.getBlockAddress(), LoOperand.getOffset(),
8340b57cec5SDimitry Andric                        LoOperand.getTargetFlags());
8350b57cec5SDimitry Andric     return;
8360b57cec5SDimitry Andric   }
8370b57cec5SDimitry Andric   // Handle jump tables.
8380b57cec5SDimitry Andric   if (LoOperand.isJTI()) {
8390b57cec5SDimitry Andric     BuildMI(*BB, InsertPt, DL, TII->get(Hexagon::A4_combineri), DoubleDestReg)
8400b57cec5SDimitry Andric       .addReg(HiOperand.getReg(), HiRegKillFlag)
8410b57cec5SDimitry Andric       .addJumpTableIndex(LoOperand.getIndex(), LoOperand.getTargetFlags());
8420b57cec5SDimitry Andric     return;
8430b57cec5SDimitry Andric   }
8440b57cec5SDimitry Andric   // Handle constant pools.
8450b57cec5SDimitry Andric   if (LoOperand.isCPI()) {
8460b57cec5SDimitry Andric     BuildMI(*BB, InsertPt, DL, TII->get(Hexagon::A4_combineri), DoubleDestReg)
8470b57cec5SDimitry Andric       .addReg(HiOperand.getReg(), HiRegKillFlag)
8480b57cec5SDimitry Andric       .addConstantPoolIndex(LoOperand.getIndex(), LoOperand.getOffset(),
8490b57cec5SDimitry Andric                             LoOperand.getTargetFlags());
8500b57cec5SDimitry Andric     return;
8510b57cec5SDimitry Andric   }
8520b57cec5SDimitry Andric 
8530b57cec5SDimitry Andric   // Insert new combine instruction.
8540b57cec5SDimitry Andric   //  DoubleRegDest = combine HiReg, #LoImm
8550b57cec5SDimitry Andric   BuildMI(*BB, InsertPt, DL, TII->get(Hexagon::A4_combineri), DoubleDestReg)
8560b57cec5SDimitry Andric     .addReg(HiReg, HiRegKillFlag)
8570b57cec5SDimitry Andric     .addImm(LoOperand.getImm());
8580b57cec5SDimitry Andric }
8590b57cec5SDimitry Andric 
8600b57cec5SDimitry Andric void HexagonCopyToCombine::emitCombineRR(MachineBasicBlock::iterator &InsertPt,
8610b57cec5SDimitry Andric                                          unsigned DoubleDestReg,
8620b57cec5SDimitry Andric                                          MachineOperand &HiOperand,
8630b57cec5SDimitry Andric                                          MachineOperand &LoOperand) {
8640b57cec5SDimitry Andric   unsigned LoRegKillFlag = getKillRegState(LoOperand.isKill());
8650b57cec5SDimitry Andric   unsigned HiRegKillFlag = getKillRegState(HiOperand.isKill());
8668bcb0991SDimitry Andric   Register LoReg = LoOperand.getReg();
8678bcb0991SDimitry Andric   Register HiReg = HiOperand.getReg();
8680b57cec5SDimitry Andric 
8690b57cec5SDimitry Andric   DebugLoc DL = InsertPt->getDebugLoc();
8700b57cec5SDimitry Andric   MachineBasicBlock *BB = InsertPt->getParent();
8710b57cec5SDimitry Andric 
8720b57cec5SDimitry Andric   // Insert new combine instruction.
8730b57cec5SDimitry Andric   //  DoubleRegDest = combine HiReg, LoReg
8740b57cec5SDimitry Andric   unsigned NewOpc;
8750b57cec5SDimitry Andric   if (Hexagon::DoubleRegsRegClass.contains(DoubleDestReg)) {
8760b57cec5SDimitry Andric     NewOpc = Hexagon::A2_combinew;
8770b57cec5SDimitry Andric   } else if (Hexagon::HvxWRRegClass.contains(DoubleDestReg)) {
8780b57cec5SDimitry Andric     assert(ST->useHVXOps());
8790b57cec5SDimitry Andric     NewOpc = Hexagon::V6_vcombine;
8800b57cec5SDimitry Andric   } else
8810b57cec5SDimitry Andric     llvm_unreachable("Unexpected register");
8820b57cec5SDimitry Andric 
8830b57cec5SDimitry Andric   BuildMI(*BB, InsertPt, DL, TII->get(NewOpc), DoubleDestReg)
8840b57cec5SDimitry Andric     .addReg(HiReg, HiRegKillFlag)
8850b57cec5SDimitry Andric     .addReg(LoReg, LoRegKillFlag);
8860b57cec5SDimitry Andric }
8870b57cec5SDimitry Andric 
8880b57cec5SDimitry Andric FunctionPass *llvm::createHexagonCopyToCombine() {
8890b57cec5SDimitry Andric   return new HexagonCopyToCombine();
8900b57cec5SDimitry Andric }
891