10b57cec5SDimitry Andric //===----- BPFMISimplifyPatchable.cpp - MI Simplify Patchable Insts -------===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric // This pass targets a subset of instructions like below 100b57cec5SDimitry Andric // ld_imm64 r1, @global 110b57cec5SDimitry Andric // ldd r2, r1, 0 120b57cec5SDimitry Andric // add r3, struct_base_reg, r2 130b57cec5SDimitry Andric // 148bcb0991SDimitry Andric // Here @global should represent an AMA (abstruct member access). 158bcb0991SDimitry Andric // Such an access is subject to bpf load time patching. After this pass, the 160b57cec5SDimitry Andric // code becomes 170b57cec5SDimitry Andric // ld_imm64 r1, @global 180b57cec5SDimitry Andric // add r3, struct_base_reg, r1 190b57cec5SDimitry Andric // 200b57cec5SDimitry Andric // Eventually, at BTF output stage, a relocation record will be generated 210b57cec5SDimitry Andric // for ld_imm64 which should be replaced later by bpf loader: 228bcb0991SDimitry Andric // r1 = <calculated field_info> 230b57cec5SDimitry Andric // add r3, struct_base_reg, r1 240b57cec5SDimitry Andric // 250b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 260b57cec5SDimitry Andric 270b57cec5SDimitry Andric #include "BPF.h" 280b57cec5SDimitry Andric #include "BPFCORE.h" 290b57cec5SDimitry Andric #include "BPFInstrInfo.h" 300b57cec5SDimitry Andric #include "BPFTargetMachine.h" 310b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h" 320b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h" 338bcb0991SDimitry Andric #include "llvm/Support/Debug.h" 340b57cec5SDimitry Andric 350b57cec5SDimitry Andric using namespace llvm; 360b57cec5SDimitry Andric 370b57cec5SDimitry Andric #define DEBUG_TYPE "bpf-mi-simplify-patchable" 380b57cec5SDimitry Andric 390b57cec5SDimitry Andric namespace { 400b57cec5SDimitry Andric 410b57cec5SDimitry Andric struct BPFMISimplifyPatchable : public MachineFunctionPass { 420b57cec5SDimitry Andric 430b57cec5SDimitry Andric static char ID; 440b57cec5SDimitry Andric const BPFInstrInfo *TII; 450b57cec5SDimitry Andric MachineFunction *MF; 460b57cec5SDimitry Andric 470b57cec5SDimitry Andric BPFMISimplifyPatchable() : MachineFunctionPass(ID) { 480b57cec5SDimitry Andric initializeBPFMISimplifyPatchablePass(*PassRegistry::getPassRegistry()); 490b57cec5SDimitry Andric } 500b57cec5SDimitry Andric 510b57cec5SDimitry Andric private: 520b57cec5SDimitry Andric // Initialize class variables. 530b57cec5SDimitry Andric void initialize(MachineFunction &MFParm); 540b57cec5SDimitry Andric 550b57cec5SDimitry Andric bool removeLD(void); 56480093f4SDimitry Andric void processCandidate(MachineRegisterInfo *MRI, MachineBasicBlock &MBB, 57480093f4SDimitry Andric MachineInstr &MI, Register &SrcReg, Register &DstReg, 58480093f4SDimitry Andric const GlobalValue *GVal); 59480093f4SDimitry Andric void processDstReg(MachineRegisterInfo *MRI, Register &DstReg, 60480093f4SDimitry Andric Register &SrcReg, const GlobalValue *GVal, 61480093f4SDimitry Andric bool doSrcRegProp); 62480093f4SDimitry Andric void processInst(MachineRegisterInfo *MRI, MachineInstr *Inst, 63480093f4SDimitry Andric MachineOperand *RelocOp, const GlobalValue *GVal); 64480093f4SDimitry Andric void checkADDrr(MachineRegisterInfo *MRI, MachineOperand *RelocOp, 65480093f4SDimitry Andric const GlobalValue *GVal); 66480093f4SDimitry Andric void checkShift(MachineRegisterInfo *MRI, MachineBasicBlock &MBB, 67480093f4SDimitry Andric MachineOperand *RelocOp, const GlobalValue *GVal, 68480093f4SDimitry Andric unsigned Opcode); 690b57cec5SDimitry Andric 700b57cec5SDimitry Andric public: 710b57cec5SDimitry Andric // Main entry point for this pass. 720b57cec5SDimitry Andric bool runOnMachineFunction(MachineFunction &MF) override { 73*13138422SDimitry Andric if (skipFunction(MF.getFunction())) 74*13138422SDimitry Andric return false; 75*13138422SDimitry Andric 760b57cec5SDimitry Andric initialize(MF); 770b57cec5SDimitry Andric return removeLD(); 780b57cec5SDimitry Andric } 790b57cec5SDimitry Andric }; 800b57cec5SDimitry Andric 810b57cec5SDimitry Andric // Initialize class variables. 820b57cec5SDimitry Andric void BPFMISimplifyPatchable::initialize(MachineFunction &MFParm) { 830b57cec5SDimitry Andric MF = &MFParm; 840b57cec5SDimitry Andric TII = MF->getSubtarget<BPFSubtarget>().getInstrInfo(); 850b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "*** BPF simplify patchable insts pass ***\n\n"); 860b57cec5SDimitry Andric } 870b57cec5SDimitry Andric 88480093f4SDimitry Andric void BPFMISimplifyPatchable::checkADDrr(MachineRegisterInfo *MRI, 89480093f4SDimitry Andric MachineOperand *RelocOp, const GlobalValue *GVal) { 90480093f4SDimitry Andric const MachineInstr *Inst = RelocOp->getParent(); 91480093f4SDimitry Andric const MachineOperand *Op1 = &Inst->getOperand(1); 92480093f4SDimitry Andric const MachineOperand *Op2 = &Inst->getOperand(2); 93480093f4SDimitry Andric const MachineOperand *BaseOp = (RelocOp == Op1) ? Op2 : Op1; 94480093f4SDimitry Andric 95480093f4SDimitry Andric // Go through all uses of %1 as in %1 = ADD_rr %2, %3 96480093f4SDimitry Andric const MachineOperand Op0 = Inst->getOperand(0); 97480093f4SDimitry Andric auto Begin = MRI->use_begin(Op0.getReg()), End = MRI->use_end(); 98480093f4SDimitry Andric decltype(End) NextI; 99480093f4SDimitry Andric for (auto I = Begin; I != End; I = NextI) { 100480093f4SDimitry Andric NextI = std::next(I); 101480093f4SDimitry Andric // The candidate needs to have a unique definition. 102480093f4SDimitry Andric if (!MRI->getUniqueVRegDef(I->getReg())) 103480093f4SDimitry Andric continue; 104480093f4SDimitry Andric 105480093f4SDimitry Andric MachineInstr *DefInst = I->getParent(); 106480093f4SDimitry Andric unsigned Opcode = DefInst->getOpcode(); 107480093f4SDimitry Andric unsigned COREOp; 108480093f4SDimitry Andric if (Opcode == BPF::LDB || Opcode == BPF::LDH || Opcode == BPF::LDW || 109480093f4SDimitry Andric Opcode == BPF::LDD || Opcode == BPF::STB || Opcode == BPF::STH || 110480093f4SDimitry Andric Opcode == BPF::STW || Opcode == BPF::STD) 111480093f4SDimitry Andric COREOp = BPF::CORE_MEM; 112480093f4SDimitry Andric else if (Opcode == BPF::LDB32 || Opcode == BPF::LDH32 || 113480093f4SDimitry Andric Opcode == BPF::LDW32 || Opcode == BPF::STB32 || 114480093f4SDimitry Andric Opcode == BPF::STH32 || Opcode == BPF::STW32) 115480093f4SDimitry Andric COREOp = BPF::CORE_ALU32_MEM; 116480093f4SDimitry Andric else 117480093f4SDimitry Andric continue; 118480093f4SDimitry Andric 119480093f4SDimitry Andric // It must be a form of %1 = *(type *)(%2 + 0) or *(type *)(%2 + 0) = %1. 120480093f4SDimitry Andric const MachineOperand &ImmOp = DefInst->getOperand(2); 121480093f4SDimitry Andric if (!ImmOp.isImm() || ImmOp.getImm() != 0) 122480093f4SDimitry Andric continue; 123480093f4SDimitry Andric 124480093f4SDimitry Andric BuildMI(*DefInst->getParent(), *DefInst, DefInst->getDebugLoc(), TII->get(COREOp)) 125480093f4SDimitry Andric .add(DefInst->getOperand(0)).addImm(Opcode).add(*BaseOp) 126480093f4SDimitry Andric .addGlobalAddress(GVal); 127480093f4SDimitry Andric DefInst->eraseFromParent(); 128480093f4SDimitry Andric } 129480093f4SDimitry Andric } 130480093f4SDimitry Andric 131480093f4SDimitry Andric void BPFMISimplifyPatchable::checkShift(MachineRegisterInfo *MRI, 132480093f4SDimitry Andric MachineBasicBlock &MBB, MachineOperand *RelocOp, const GlobalValue *GVal, 133480093f4SDimitry Andric unsigned Opcode) { 134480093f4SDimitry Andric // Relocation operand should be the operand #2. 135480093f4SDimitry Andric MachineInstr *Inst = RelocOp->getParent(); 136480093f4SDimitry Andric if (RelocOp != &Inst->getOperand(2)) 137480093f4SDimitry Andric return; 138480093f4SDimitry Andric 139480093f4SDimitry Andric BuildMI(MBB, *Inst, Inst->getDebugLoc(), TII->get(BPF::CORE_SHIFT)) 140480093f4SDimitry Andric .add(Inst->getOperand(0)).addImm(Opcode) 141480093f4SDimitry Andric .add(Inst->getOperand(1)).addGlobalAddress(GVal); 142480093f4SDimitry Andric Inst->eraseFromParent(); 143480093f4SDimitry Andric } 144480093f4SDimitry Andric 145480093f4SDimitry Andric void BPFMISimplifyPatchable::processCandidate(MachineRegisterInfo *MRI, 146480093f4SDimitry Andric MachineBasicBlock &MBB, MachineInstr &MI, Register &SrcReg, 147480093f4SDimitry Andric Register &DstReg, const GlobalValue *GVal) { 148480093f4SDimitry Andric if (MRI->getRegClass(DstReg) == &BPF::GPR32RegClass) { 149480093f4SDimitry Andric // We can optimize such a pattern: 150480093f4SDimitry Andric // %1:gpr = LD_imm64 @"llvm.s:0:4$0:2" 151480093f4SDimitry Andric // %2:gpr32 = LDW32 %1:gpr, 0 152480093f4SDimitry Andric // %3:gpr = SUBREG_TO_REG 0, %2:gpr32, %subreg.sub_32 153480093f4SDimitry Andric // %4:gpr = ADD_rr %0:gpr, %3:gpr 154480093f4SDimitry Andric // or similar patterns below for non-alu32 case. 155480093f4SDimitry Andric auto Begin = MRI->use_begin(DstReg), End = MRI->use_end(); 156480093f4SDimitry Andric decltype(End) NextI; 157480093f4SDimitry Andric for (auto I = Begin; I != End; I = NextI) { 158480093f4SDimitry Andric NextI = std::next(I); 159480093f4SDimitry Andric if (!MRI->getUniqueVRegDef(I->getReg())) 160480093f4SDimitry Andric continue; 161480093f4SDimitry Andric 162480093f4SDimitry Andric unsigned Opcode = I->getParent()->getOpcode(); 163480093f4SDimitry Andric if (Opcode == BPF::SUBREG_TO_REG) { 164480093f4SDimitry Andric Register TmpReg = I->getParent()->getOperand(0).getReg(); 165480093f4SDimitry Andric processDstReg(MRI, TmpReg, DstReg, GVal, false); 166480093f4SDimitry Andric } 167480093f4SDimitry Andric } 168480093f4SDimitry Andric 169480093f4SDimitry Andric BuildMI(MBB, MI, MI.getDebugLoc(), TII->get(BPF::COPY), DstReg) 170480093f4SDimitry Andric .addReg(SrcReg, 0, BPF::sub_32); 171480093f4SDimitry Andric return; 172480093f4SDimitry Andric } 173480093f4SDimitry Andric 174480093f4SDimitry Andric // All uses of DstReg replaced by SrcReg 175480093f4SDimitry Andric processDstReg(MRI, DstReg, SrcReg, GVal, true); 176480093f4SDimitry Andric } 177480093f4SDimitry Andric 178480093f4SDimitry Andric void BPFMISimplifyPatchable::processDstReg(MachineRegisterInfo *MRI, 179480093f4SDimitry Andric Register &DstReg, Register &SrcReg, const GlobalValue *GVal, 180480093f4SDimitry Andric bool doSrcRegProp) { 181480093f4SDimitry Andric auto Begin = MRI->use_begin(DstReg), End = MRI->use_end(); 182480093f4SDimitry Andric decltype(End) NextI; 183480093f4SDimitry Andric for (auto I = Begin; I != End; I = NextI) { 184480093f4SDimitry Andric NextI = std::next(I); 185480093f4SDimitry Andric if (doSrcRegProp) 186480093f4SDimitry Andric I->setReg(SrcReg); 187480093f4SDimitry Andric 188480093f4SDimitry Andric // The candidate needs to have a unique definition. 189480093f4SDimitry Andric if (MRI->getUniqueVRegDef(I->getReg())) 190480093f4SDimitry Andric processInst(MRI, I->getParent(), &*I, GVal); 191480093f4SDimitry Andric } 192480093f4SDimitry Andric } 193480093f4SDimitry Andric 194480093f4SDimitry Andric // Check to see whether we could do some optimization 195480093f4SDimitry Andric // to attach relocation to downstream dependent instructions. 196480093f4SDimitry Andric // Two kinds of patterns are recognized below: 197480093f4SDimitry Andric // Pattern 1: 198480093f4SDimitry Andric // %1 = LD_imm64 @"llvm.b:0:4$0:1" <== patch_imm = 4 199480093f4SDimitry Andric // %2 = LDD %1, 0 <== this insn will be removed 200480093f4SDimitry Andric // %3 = ADD_rr %0, %2 201480093f4SDimitry Andric // %4 = LDW[32] %3, 0 OR STW[32] %4, %3, 0 202480093f4SDimitry Andric // The `%4 = ...` will be transformed to 203480093f4SDimitry Andric // CORE_[ALU32_]MEM(%4, mem_opcode, %0, @"llvm.b:0:4$0:1") 204480093f4SDimitry Andric // and later on, BTF emit phase will translate to 205480093f4SDimitry Andric // %4 = LDW[32] %0, 4 STW[32] %4, %0, 4 206480093f4SDimitry Andric // and attach a relocation to it. 207480093f4SDimitry Andric // Pattern 2: 208480093f4SDimitry Andric // %15 = LD_imm64 @"llvm.t:5:63$0:2" <== relocation type 5 209480093f4SDimitry Andric // %16 = LDD %15, 0 <== this insn will be removed 210480093f4SDimitry Andric // %17 = SRA_rr %14, %16 211480093f4SDimitry Andric // The `%17 = ...` will be transformed to 212480093f4SDimitry Andric // %17 = CORE_SHIFT(SRA_ri, %14, @"llvm.t:5:63$0:2") 213480093f4SDimitry Andric // and later on, BTF emit phase will translate to 214480093f4SDimitry Andric // %r4 = SRA_ri %r4, 63 215480093f4SDimitry Andric void BPFMISimplifyPatchable::processInst(MachineRegisterInfo *MRI, 216480093f4SDimitry Andric MachineInstr *Inst, MachineOperand *RelocOp, const GlobalValue *GVal) { 217480093f4SDimitry Andric unsigned Opcode = Inst->getOpcode(); 218480093f4SDimitry Andric if (Opcode == BPF::ADD_rr) 219480093f4SDimitry Andric checkADDrr(MRI, RelocOp, GVal); 220480093f4SDimitry Andric else if (Opcode == BPF::SLL_rr) 221480093f4SDimitry Andric checkShift(MRI, *Inst->getParent(), RelocOp, GVal, BPF::SLL_ri); 222480093f4SDimitry Andric else if (Opcode == BPF::SRA_rr) 223480093f4SDimitry Andric checkShift(MRI, *Inst->getParent(), RelocOp, GVal, BPF::SRA_ri); 224480093f4SDimitry Andric else if (Opcode == BPF::SRL_rr) 225480093f4SDimitry Andric checkShift(MRI, *Inst->getParent(), RelocOp, GVal, BPF::SRL_ri); 226480093f4SDimitry Andric } 227480093f4SDimitry Andric 2280b57cec5SDimitry Andric /// Remove unneeded Load instructions. 2290b57cec5SDimitry Andric bool BPFMISimplifyPatchable::removeLD() { 2300b57cec5SDimitry Andric MachineRegisterInfo *MRI = &MF->getRegInfo(); 2310b57cec5SDimitry Andric MachineInstr *ToErase = nullptr; 2320b57cec5SDimitry Andric bool Changed = false; 2330b57cec5SDimitry Andric 2340b57cec5SDimitry Andric for (MachineBasicBlock &MBB : *MF) { 2350b57cec5SDimitry Andric for (MachineInstr &MI : MBB) { 2360b57cec5SDimitry Andric if (ToErase) { 2370b57cec5SDimitry Andric ToErase->eraseFromParent(); 2380b57cec5SDimitry Andric ToErase = nullptr; 2390b57cec5SDimitry Andric } 2400b57cec5SDimitry Andric 2410b57cec5SDimitry Andric // Ensure the register format is LOAD <reg>, <reg>, 0 2420b57cec5SDimitry Andric if (MI.getOpcode() != BPF::LDD && MI.getOpcode() != BPF::LDW && 2430b57cec5SDimitry Andric MI.getOpcode() != BPF::LDH && MI.getOpcode() != BPF::LDB && 2440b57cec5SDimitry Andric MI.getOpcode() != BPF::LDW32 && MI.getOpcode() != BPF::LDH32 && 2450b57cec5SDimitry Andric MI.getOpcode() != BPF::LDB32) 2460b57cec5SDimitry Andric continue; 2470b57cec5SDimitry Andric 2480b57cec5SDimitry Andric if (!MI.getOperand(0).isReg() || !MI.getOperand(1).isReg()) 2490b57cec5SDimitry Andric continue; 2500b57cec5SDimitry Andric 2510b57cec5SDimitry Andric if (!MI.getOperand(2).isImm() || MI.getOperand(2).getImm()) 2520b57cec5SDimitry Andric continue; 2530b57cec5SDimitry Andric 2548bcb0991SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 2558bcb0991SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 2560b57cec5SDimitry Andric 2570b57cec5SDimitry Andric MachineInstr *DefInst = MRI->getUniqueVRegDef(SrcReg); 2580b57cec5SDimitry Andric if (!DefInst) 2590b57cec5SDimitry Andric continue; 2600b57cec5SDimitry Andric 2610b57cec5SDimitry Andric bool IsCandidate = false; 262480093f4SDimitry Andric const GlobalValue *GVal = nullptr; 2630b57cec5SDimitry Andric if (DefInst->getOpcode() == BPF::LD_imm64) { 2640b57cec5SDimitry Andric const MachineOperand &MO = DefInst->getOperand(1); 2650b57cec5SDimitry Andric if (MO.isGlobal()) { 266480093f4SDimitry Andric GVal = MO.getGlobal(); 2670b57cec5SDimitry Andric auto *GVar = dyn_cast<GlobalVariable>(GVal); 2680b57cec5SDimitry Andric if (GVar) { 2690b57cec5SDimitry Andric // Global variables representing structure offset or 2700b57cec5SDimitry Andric // patchable extern globals. 2710b57cec5SDimitry Andric if (GVar->hasAttribute(BPFCoreSharedInfo::AmaAttr)) { 2728bcb0991SDimitry Andric assert(MI.getOperand(2).getImm() == 0); 2730b57cec5SDimitry Andric IsCandidate = true; 2740b57cec5SDimitry Andric } 2750b57cec5SDimitry Andric } 2760b57cec5SDimitry Andric } 2770b57cec5SDimitry Andric } 2780b57cec5SDimitry Andric 2790b57cec5SDimitry Andric if (!IsCandidate) 2800b57cec5SDimitry Andric continue; 2810b57cec5SDimitry Andric 282480093f4SDimitry Andric processCandidate(MRI, MBB, MI, SrcReg, DstReg, GVal); 2830b57cec5SDimitry Andric 2840b57cec5SDimitry Andric ToErase = &MI; 2850b57cec5SDimitry Andric Changed = true; 2860b57cec5SDimitry Andric } 2870b57cec5SDimitry Andric } 2880b57cec5SDimitry Andric 2890b57cec5SDimitry Andric return Changed; 2900b57cec5SDimitry Andric } 2910b57cec5SDimitry Andric 2920b57cec5SDimitry Andric } // namespace 2930b57cec5SDimitry Andric 2940b57cec5SDimitry Andric INITIALIZE_PASS(BPFMISimplifyPatchable, DEBUG_TYPE, 2950b57cec5SDimitry Andric "BPF PreEmit SimplifyPatchable", false, false) 2960b57cec5SDimitry Andric 2970b57cec5SDimitry Andric char BPFMISimplifyPatchable::ID = 0; 2980b57cec5SDimitry Andric FunctionPass *llvm::createBPFMISimplifyPatchablePass() { 2990b57cec5SDimitry Andric return new BPFMISimplifyPatchable(); 3000b57cec5SDimitry Andric } 301