10b57cec5SDimitry Andric//===-- AVRRegisterInfo.td - AVR Register defs -------------*- tablegen -*-===// 20b57cec5SDimitry Andric// 30b57cec5SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric// See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric// 70b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric 90b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 100b57cec5SDimitry Andric// Declarations that describe the AVR register file 110b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 120b57cec5SDimitry Andric 130b57cec5SDimitry Andric// 8-bit General purpose register definition. 140b57cec5SDimitry Andricclass AVRReg<bits<16> num, 150b57cec5SDimitry Andric string name, 160b57cec5SDimitry Andric list<Register> subregs = [], 170b57cec5SDimitry Andric list<string> altNames = []> 180b57cec5SDimitry Andric : RegisterWithSubRegs<name, subregs> 190b57cec5SDimitry Andric{ 200b57cec5SDimitry Andric field bits<16> Num = num; 210b57cec5SDimitry Andric 220b57cec5SDimitry Andric let HWEncoding = num; 230b57cec5SDimitry Andric let Namespace = "AVR"; 240b57cec5SDimitry Andric let SubRegs = subregs; 250b57cec5SDimitry Andric let AltNames = altNames; 260b57cec5SDimitry Andric} 270b57cec5SDimitry Andric 280b57cec5SDimitry Andric// Subregister indices. 290b57cec5SDimitry Andriclet Namespace = "AVR" in 300b57cec5SDimitry Andric{ 310b57cec5SDimitry Andric def sub_lo : SubRegIndex<8>; 320b57cec5SDimitry Andric def sub_hi : SubRegIndex<8, 8>; 330b57cec5SDimitry Andric} 340b57cec5SDimitry Andric 350b57cec5SDimitry Andriclet Namespace = "AVR" in { 360b57cec5SDimitry Andric def ptr : RegAltNameIndex; 370b57cec5SDimitry Andric} 380b57cec5SDimitry Andric 390b57cec5SDimitry Andric 400b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 410b57cec5SDimitry Andric// 8-bit general purpose registers 420b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 430b57cec5SDimitry Andric 440b57cec5SDimitry Andricdef R0 : AVRReg<0, "r0">, DwarfRegNum<[0]>; 450b57cec5SDimitry Andricdef R1 : AVRReg<1, "r1">, DwarfRegNum<[1]>; 460b57cec5SDimitry Andricdef R2 : AVRReg<2, "r2">, DwarfRegNum<[2]>; 470b57cec5SDimitry Andricdef R3 : AVRReg<3, "r3">, DwarfRegNum<[3]>; 480b57cec5SDimitry Andricdef R4 : AVRReg<4, "r4">, DwarfRegNum<[4]>; 490b57cec5SDimitry Andricdef R5 : AVRReg<5, "r5">, DwarfRegNum<[5]>; 500b57cec5SDimitry Andricdef R6 : AVRReg<6, "r6">, DwarfRegNum<[6]>; 510b57cec5SDimitry Andricdef R7 : AVRReg<7, "r7">, DwarfRegNum<[7]>; 520b57cec5SDimitry Andricdef R8 : AVRReg<8, "r8">, DwarfRegNum<[8]>; 530b57cec5SDimitry Andricdef R9 : AVRReg<9, "r9">, DwarfRegNum<[9]>; 540b57cec5SDimitry Andricdef R10 : AVRReg<10, "r10">, DwarfRegNum<[10]>; 550b57cec5SDimitry Andricdef R11 : AVRReg<11, "r11">, DwarfRegNum<[11]>; 560b57cec5SDimitry Andricdef R12 : AVRReg<12, "r12">, DwarfRegNum<[12]>; 570b57cec5SDimitry Andricdef R13 : AVRReg<13, "r13">, DwarfRegNum<[13]>; 580b57cec5SDimitry Andricdef R14 : AVRReg<14, "r14">, DwarfRegNum<[14]>; 590b57cec5SDimitry Andricdef R15 : AVRReg<15, "r15">, DwarfRegNum<[15]>; 600b57cec5SDimitry Andricdef R16 : AVRReg<16, "r16">, DwarfRegNum<[16]>; 610b57cec5SDimitry Andricdef R17 : AVRReg<17, "r17">, DwarfRegNum<[17]>; 620b57cec5SDimitry Andricdef R18 : AVRReg<18, "r18">, DwarfRegNum<[18]>; 630b57cec5SDimitry Andricdef R19 : AVRReg<19, "r19">, DwarfRegNum<[19]>; 640b57cec5SDimitry Andricdef R20 : AVRReg<20, "r20">, DwarfRegNum<[20]>; 650b57cec5SDimitry Andricdef R21 : AVRReg<21, "r21">, DwarfRegNum<[21]>; 660b57cec5SDimitry Andricdef R22 : AVRReg<22, "r22">, DwarfRegNum<[22]>; 670b57cec5SDimitry Andricdef R23 : AVRReg<23, "r23">, DwarfRegNum<[23]>; 680b57cec5SDimitry Andricdef R24 : AVRReg<24, "r24">, DwarfRegNum<[24]>; 690b57cec5SDimitry Andricdef R25 : AVRReg<25, "r25">, DwarfRegNum<[25]>; 700b57cec5SDimitry Andricdef R26 : AVRReg<26, "r26">, DwarfRegNum<[26]>; 710b57cec5SDimitry Andricdef R27 : AVRReg<27, "r27">, DwarfRegNum<[27]>; 720b57cec5SDimitry Andricdef R28 : AVRReg<28, "r28">, DwarfRegNum<[28]>; 730b57cec5SDimitry Andricdef R29 : AVRReg<29, "r29">, DwarfRegNum<[29]>; 740b57cec5SDimitry Andricdef R30 : AVRReg<30, "r30">, DwarfRegNum<[30]>; 750b57cec5SDimitry Andricdef R31 : AVRReg<31, "r31">, DwarfRegNum<[31]>; 760b57cec5SDimitry Andricdef SPL : AVRReg<32, "SPL">, DwarfRegNum<[32]>; 770b57cec5SDimitry Andricdef SPH : AVRReg<33, "SPH">, DwarfRegNum<[33]>; 780b57cec5SDimitry Andric 790b57cec5SDimitry Andriclet SubRegIndices = [sub_lo, sub_hi], 800b57cec5SDimitry AndricCoveredBySubRegs = 1 in 810b57cec5SDimitry Andric{ 820b57cec5SDimitry Andric // 16 bit GPR pairs. 830b57cec5SDimitry Andric def SP : AVRReg<32, "SP", [SPL, SPH]>, DwarfRegNum<[32]>; 840b57cec5SDimitry Andric 850b57cec5SDimitry Andric // The pointer registers (X,Y,Z) are a special case because they 860b57cec5SDimitry Andric // are printed as a `high:low` pair when a DREG is expected, 870b57cec5SDimitry Andric // but printed using `X`, `Y`, `Z` when a pointer register is expected. 880b57cec5SDimitry Andric let RegAltNameIndices = [ptr] in { 890b57cec5SDimitry Andric def R31R30 : AVRReg<30, "r31:r30", [R30, R31], ["Z"]>, DwarfRegNum<[30]>; 900b57cec5SDimitry Andric def R29R28 : AVRReg<28, "r29:r28", [R28, R29], ["Y"]>, DwarfRegNum<[28]>; 910b57cec5SDimitry Andric def R27R26 : AVRReg<26, "r27:r26", [R26, R27], ["X"]>, DwarfRegNum<[26]>; 920b57cec5SDimitry Andric } 930b57cec5SDimitry Andric def R25R24 : AVRReg<24, "r25:r24", [R24, R25]>, DwarfRegNum<[24]>; 940b57cec5SDimitry Andric def R23R22 : AVRReg<22, "r23:r22", [R22, R23]>, DwarfRegNum<[22]>; 950b57cec5SDimitry Andric def R21R20 : AVRReg<20, "r21:r20", [R20, R21]>, DwarfRegNum<[20]>; 960b57cec5SDimitry Andric def R19R18 : AVRReg<18, "r19:r18", [R18, R19]>, DwarfRegNum<[18]>; 970b57cec5SDimitry Andric def R17R16 : AVRReg<16, "r17:r16", [R16, R17]>, DwarfRegNum<[16]>; 980b57cec5SDimitry Andric def R15R14 : AVRReg<14, "r15:r14", [R14, R15]>, DwarfRegNum<[14]>; 990b57cec5SDimitry Andric def R13R12 : AVRReg<12, "r13:r12", [R12, R13]>, DwarfRegNum<[12]>; 1000b57cec5SDimitry Andric def R11R10 : AVRReg<10, "r11:r10", [R10, R11]>, DwarfRegNum<[10]>; 1010b57cec5SDimitry Andric def R9R8 : AVRReg<8, "r9:r8", [R8, R9]>, DwarfRegNum<[8]>; 1020b57cec5SDimitry Andric def R7R6 : AVRReg<6, "r7:r6", [R6, R7]>, DwarfRegNum<[6]>; 1030b57cec5SDimitry Andric def R5R4 : AVRReg<4, "r5:r4", [R4, R5]>, DwarfRegNum<[4]>; 1040b57cec5SDimitry Andric def R3R2 : AVRReg<2, "r3:r2", [R2, R3]>, DwarfRegNum<[2]>; 1050b57cec5SDimitry Andric def R1R0 : AVRReg<0, "r1:r0", [R0, R1]>, DwarfRegNum<[0]>; 106*5ffd83dbSDimitry Andric 107*5ffd83dbSDimitry Andric // Pseudo registers for unaligned i16 108*5ffd83dbSDimitry Andric def R26R25 : AVRReg<25, "r26:r25", [R25, R26]>, DwarfRegNum<[25]>; 109*5ffd83dbSDimitry Andric def R24R23 : AVRReg<23, "r24:r23", [R23, R24]>, DwarfRegNum<[23]>; 110*5ffd83dbSDimitry Andric def R22R21 : AVRReg<21, "r22:r21", [R21, R22]>, DwarfRegNum<[21]>; 111*5ffd83dbSDimitry Andric def R20R19 : AVRReg<19, "r20:r19", [R19, R20]>, DwarfRegNum<[19]>; 112*5ffd83dbSDimitry Andric def R18R17 : AVRReg<17, "r18:r17", [R17, R18]>, DwarfRegNum<[17]>; 113*5ffd83dbSDimitry Andric def R16R15 : AVRReg<15, "r16:r15", [R15, R16]>, DwarfRegNum<[15]>; 114*5ffd83dbSDimitry Andric def R14R13 : AVRReg<13, "r14:r13", [R13, R14]>, DwarfRegNum<[13]>; 115*5ffd83dbSDimitry Andric def R12R11 : AVRReg<11, "r12:r11", [R11, R12]>, DwarfRegNum<[11]>; 116*5ffd83dbSDimitry Andric def R10R9 : AVRReg<9, "r10:r9", [R9, R10]>, DwarfRegNum<[9]>; 1170b57cec5SDimitry Andric} 1180b57cec5SDimitry Andric 1190b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 1200b57cec5SDimitry Andric// Register Classes 1210b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 1220b57cec5SDimitry Andric 1230b57cec5SDimitry Andric// Main 8-bit register class. 1240b57cec5SDimitry Andricdef GPR8 : RegisterClass<"AVR", [i8], 8, 1250b57cec5SDimitry Andric ( 1260b57cec5SDimitry Andric // Return value and argument registers. 1270b57cec5SDimitry Andric add R24, R25, R18, R19, R20, R21, R22, R23, 1280b57cec5SDimitry Andric // Scratch registers. 1290b57cec5SDimitry Andric R30, R31, R26, R27, 1300b57cec5SDimitry Andric // Callee saved registers. 1310b57cec5SDimitry Andric R28, R29, R17, R16, R15, R14, R13, R12, R11, R10, 1320b57cec5SDimitry Andric R9, R8, R7, R6, R5, R4, R3, R2, R0, R1 1330b57cec5SDimitry Andric )>; 1340b57cec5SDimitry Andric 1350b57cec5SDimitry Andric// Simple lower registers r0..r15 1360b57cec5SDimitry Andricdef GPR8lo : RegisterClass<"AVR", [i8], 8, 1370b57cec5SDimitry Andric ( 1380b57cec5SDimitry Andric add R15, R14, R13, R12, R11, R10, R9, R8, R7, R6, R5, R4, R3, R2, R0, R1 1390b57cec5SDimitry Andric )>; 1400b57cec5SDimitry Andric 1410b57cec5SDimitry Andric// 8-bit register class for instructions which take immediates. 1420b57cec5SDimitry Andricdef LD8 : RegisterClass<"AVR", [i8], 8, 1430b57cec5SDimitry Andric ( 1440b57cec5SDimitry Andric // Return value and arguments. 1450b57cec5SDimitry Andric add R24, R25, R18, R19, R20, R21, R22, R23, 1460b57cec5SDimitry Andric // Scratch registers. 1470b57cec5SDimitry Andric R30, R31, R26, R27, 1480b57cec5SDimitry Andric // Callee saved registers. 1490b57cec5SDimitry Andric R28, R29, R17, R16 1500b57cec5SDimitry Andric )>; 1510b57cec5SDimitry Andric 1520b57cec5SDimitry Andric// Simple lower registers r16..r23 1530b57cec5SDimitry Andricdef LD8lo : RegisterClass<"AVR", [i8], 8, 1540b57cec5SDimitry Andric ( 1550b57cec5SDimitry Andric add R23, R22, R21, R20, R19, R18, R17, R16 1560b57cec5SDimitry Andric )>; 1570b57cec5SDimitry Andric 1580b57cec5SDimitry Andric// Main 16-bit pair register class. 1590b57cec5SDimitry Andricdef DREGS : RegisterClass<"AVR", [i16], 8, 1600b57cec5SDimitry Andric ( 1610b57cec5SDimitry Andric // Return value and arguments. 1620b57cec5SDimitry Andric add R25R24, R19R18, R21R20, R23R22, 1630b57cec5SDimitry Andric // Scratch registers. 1640b57cec5SDimitry Andric R31R30, R27R26, 1650b57cec5SDimitry Andric // Callee saved registers. 1660b57cec5SDimitry Andric R29R28, R17R16, R15R14, R13R12, R11R10, 167*5ffd83dbSDimitry Andric R9R8, R7R6, R5R4, R3R2, R1R0, 168*5ffd83dbSDimitry Andric // Pseudo regs for unaligned 16-bits 169*5ffd83dbSDimitry Andric R26R25, R24R23, R22R21, 170*5ffd83dbSDimitry Andric R20R19, R18R17, R16R15, 171*5ffd83dbSDimitry Andric R14R13, R12R11, R10R9 172*5ffd83dbSDimitry Andric )>; 173*5ffd83dbSDimitry Andric 174*5ffd83dbSDimitry Andric// 16-bit pair register class for movw 175*5ffd83dbSDimitry Andricdef DREGSMOVW : RegisterClass<"AVR", [i16], 8, 176*5ffd83dbSDimitry Andric ( 177*5ffd83dbSDimitry Andric // Return value and arguments. 178*5ffd83dbSDimitry Andric add R25R24, R19R18, R21R20, R23R22, 179*5ffd83dbSDimitry Andric // Scratch registers. 180*5ffd83dbSDimitry Andric R31R30, R27R26, 181*5ffd83dbSDimitry Andric // Callee saved registers. 182*5ffd83dbSDimitry Andric R29R28, R17R16, R15R14, R13R12, R11R10, 1830b57cec5SDimitry Andric R9R8, R7R6, R5R4, R3R2, R1R0 1840b57cec5SDimitry Andric )>; 1850b57cec5SDimitry Andric 1860b57cec5SDimitry Andric// The 16-bit DREGS register class, excluding the Z pointer register. 1870b57cec5SDimitry Andric// 1880b57cec5SDimitry Andric// This is used by instructions which cause high pointer register 1890b57cec5SDimitry Andric// contention which leads to an assertion in the register allocator. 1900b57cec5SDimitry Andric// 1910b57cec5SDimitry Andric// There is no technical reason why instructions that use this class 1920b57cec5SDimitry Andric// cannot use Z; it's simply a workaround a regalloc bug. 1930b57cec5SDimitry Andric// 1940b57cec5SDimitry Andric// More information can be found in PR39553. 1950b57cec5SDimitry Andricdef DREGS_WITHOUT_YZ_WORKAROUND : RegisterClass<"AVR", [i16], 8, 1960b57cec5SDimitry Andric ( 1970b57cec5SDimitry Andric // Return value and arguments. 1980b57cec5SDimitry Andric add R25R24, R19R18, R21R20, R23R22, 1990b57cec5SDimitry Andric // Scratch registers. 2000b57cec5SDimitry Andric R27R26, 2010b57cec5SDimitry Andric // Callee saved registers. 2020b57cec5SDimitry Andric R17R16, R15R14, R13R12, R11R10, 2030b57cec5SDimitry Andric R9R8, R7R6, R5R4, R3R2, R1R0 2040b57cec5SDimitry Andric )>; 2050b57cec5SDimitry Andric 2060b57cec5SDimitry Andric// 16-bit register class for immediate instructions. 2070b57cec5SDimitry Andricdef DLDREGS : RegisterClass<"AVR", [i16], 8, 2080b57cec5SDimitry Andric ( 2090b57cec5SDimitry Andric // Return value and arguments. 2100b57cec5SDimitry Andric add R25R24, R19R18, R21R20, R23R22, 2110b57cec5SDimitry Andric // Scratch registers. 2120b57cec5SDimitry Andric R31R30, R27R26, 2130b57cec5SDimitry Andric // Callee saved registers. 2140b57cec5SDimitry Andric R29R28, R17R16 2150b57cec5SDimitry Andric )>; 2160b57cec5SDimitry Andric 2170b57cec5SDimitry Andric// 16-bit register class for the adiw/sbiw instructions. 2180b57cec5SDimitry Andricdef IWREGS : RegisterClass<"AVR", [i16], 8, 2190b57cec5SDimitry Andric ( 2200b57cec5SDimitry Andric // Return value and arguments. 2210b57cec5SDimitry Andric add R25R24, 2220b57cec5SDimitry Andric // Scratch registers. 2230b57cec5SDimitry Andric R31R30, R27R26, 2240b57cec5SDimitry Andric // Callee saved registers. 2250b57cec5SDimitry Andric R29R28 2260b57cec5SDimitry Andric )>; 2270b57cec5SDimitry Andric 2280b57cec5SDimitry Andric// 16-bit register class for the ld and st instructions. 2290b57cec5SDimitry Andric// AKA X,Y, and Z 2300b57cec5SDimitry Andricdef PTRREGS : RegisterClass<"AVR", [i16], 8, 2310b57cec5SDimitry Andric ( 2320b57cec5SDimitry Andric add R27R26, // X 2330b57cec5SDimitry Andric R29R28, // Y 2340b57cec5SDimitry Andric R31R30 // Z 2350b57cec5SDimitry Andric ), ptr>; 2360b57cec5SDimitry Andric 2370b57cec5SDimitry Andric// 16-bit register class for the ldd and std instructions. 2380b57cec5SDimitry Andric// AKA Y and Z. 2390b57cec5SDimitry Andricdef PTRDISPREGS : RegisterClass<"AVR", [i16], 8, 2400b57cec5SDimitry Andric ( 2410b57cec5SDimitry Andric add R31R30, R29R28 2420b57cec5SDimitry Andric ), ptr>; 2430b57cec5SDimitry Andric 2440b57cec5SDimitry Andric// We have a bunch of instructions with an explicit Z register argument. We 2450b57cec5SDimitry Andric// model this using a register class containing only the Z register. 2460b57cec5SDimitry Andricdef ZREG : RegisterClass<"AVR", [i16], 8, (add R31R30)>; 2470b57cec5SDimitry Andric 2480b57cec5SDimitry Andric// Register class used for the stack read pseudo instruction. 2490b57cec5SDimitry Andricdef GPRSP: RegisterClass<"AVR", [i16], 8, (add SP)>; 2500b57cec5SDimitry Andric 2510b57cec5SDimitry Andric// Status register. 2520b57cec5SDimitry Andricdef SREG : AVRReg<14, "FLAGS">, DwarfRegNum<[88]>; 2530b57cec5SDimitry Andricdef CCR : RegisterClass<"AVR", [i8], 8, (add SREG)> 2540b57cec5SDimitry Andric{ 2550b57cec5SDimitry Andric let CopyCost = -1; // Don't allow copying of status registers 2560b57cec5SDimitry Andric} 2570b57cec5SDimitry Andric 258