10b57cec5SDimitry Andric //===- Thumb2InstrInfo.cpp - Thumb-2 Instruction Information --------------===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric // This file contains the Thumb-2 implementation of the TargetInstrInfo class.
100b57cec5SDimitry Andric //
110b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
120b57cec5SDimitry Andric
130b57cec5SDimitry Andric #include "Thumb2InstrInfo.h"
140b57cec5SDimitry Andric #include "ARMMachineFunctionInfo.h"
15e8d8bef9SDimitry Andric #include "ARMSubtarget.h"
160b57cec5SDimitry Andric #include "MCTargetDesc/ARMAddressingModes.h"
170b57cec5SDimitry Andric #include "llvm/CodeGen/MachineBasicBlock.h"
180b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h"
190b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h"
200b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstr.h"
210b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h"
220b57cec5SDimitry Andric #include "llvm/CodeGen/MachineMemOperand.h"
230b57cec5SDimitry Andric #include "llvm/CodeGen/MachineOperand.h"
240b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h"
250b57cec5SDimitry Andric #include "llvm/CodeGen/TargetRegisterInfo.h"
260b57cec5SDimitry Andric #include "llvm/IR/DebugLoc.h"
27*0fca6ea1SDimitry Andric #include "llvm/IR/Module.h"
280b57cec5SDimitry Andric #include "llvm/MC/MCInst.h"
29fe6060f1SDimitry Andric #include "llvm/MC/MCInstBuilder.h"
300b57cec5SDimitry Andric #include "llvm/MC/MCInstrDesc.h"
310b57cec5SDimitry Andric #include "llvm/Support/CommandLine.h"
320b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h"
330b57cec5SDimitry Andric #include "llvm/Support/MathExtras.h"
340b57cec5SDimitry Andric #include "llvm/Target/TargetMachine.h"
350b57cec5SDimitry Andric #include <cassert>
360b57cec5SDimitry Andric
370b57cec5SDimitry Andric using namespace llvm;
380b57cec5SDimitry Andric
390b57cec5SDimitry Andric static cl::opt<bool>
400b57cec5SDimitry Andric OldT2IfCvt("old-thumb2-ifcvt", cl::Hidden,
410b57cec5SDimitry Andric cl::desc("Use old-style Thumb2 if-conversion heuristics"),
420b57cec5SDimitry Andric cl::init(false));
430b57cec5SDimitry Andric
44e8d8bef9SDimitry Andric static cl::opt<bool>
45e8d8bef9SDimitry Andric PreferNoCSEL("prefer-no-csel", cl::Hidden,
46e8d8bef9SDimitry Andric cl::desc("Prefer predicated Move to CSEL"),
47e8d8bef9SDimitry Andric cl::init(false));
48e8d8bef9SDimitry Andric
Thumb2InstrInfo(const ARMSubtarget & STI)490b57cec5SDimitry Andric Thumb2InstrInfo::Thumb2InstrInfo(const ARMSubtarget &STI)
500b57cec5SDimitry Andric : ARMBaseInstrInfo(STI) {}
510b57cec5SDimitry Andric
520b57cec5SDimitry Andric /// Return the noop instruction to use for a noop.
getNop() const53fe6060f1SDimitry Andric MCInst Thumb2InstrInfo::getNop() const {
54fe6060f1SDimitry Andric return MCInstBuilder(ARM::tHINT).addImm(0).addImm(ARMCC::AL).addReg(0);
550b57cec5SDimitry Andric }
560b57cec5SDimitry Andric
getUnindexedOpcode(unsigned Opc) const570b57cec5SDimitry Andric unsigned Thumb2InstrInfo::getUnindexedOpcode(unsigned Opc) const {
580b57cec5SDimitry Andric // FIXME
590b57cec5SDimitry Andric return 0;
600b57cec5SDimitry Andric }
610b57cec5SDimitry Andric
620b57cec5SDimitry Andric void
ReplaceTailWithBranchTo(MachineBasicBlock::iterator Tail,MachineBasicBlock * NewDest) const630b57cec5SDimitry Andric Thumb2InstrInfo::ReplaceTailWithBranchTo(MachineBasicBlock::iterator Tail,
640b57cec5SDimitry Andric MachineBasicBlock *NewDest) const {
650b57cec5SDimitry Andric MachineBasicBlock *MBB = Tail->getParent();
660b57cec5SDimitry Andric ARMFunctionInfo *AFI = MBB->getParent()->getInfo<ARMFunctionInfo>();
670b57cec5SDimitry Andric if (!AFI->hasITBlocks() || Tail->isBranch()) {
680b57cec5SDimitry Andric TargetInstrInfo::ReplaceTailWithBranchTo(Tail, NewDest);
690b57cec5SDimitry Andric return;
700b57cec5SDimitry Andric }
710b57cec5SDimitry Andric
720b57cec5SDimitry Andric // If the first instruction of Tail is predicated, we may have to update
730b57cec5SDimitry Andric // the IT instruction.
745ffd83dbSDimitry Andric Register PredReg;
750b57cec5SDimitry Andric ARMCC::CondCodes CC = getInstrPredicate(*Tail, PredReg);
760b57cec5SDimitry Andric MachineBasicBlock::iterator MBBI = Tail;
770b57cec5SDimitry Andric if (CC != ARMCC::AL)
780b57cec5SDimitry Andric // Expecting at least the t2IT instruction before it.
790b57cec5SDimitry Andric --MBBI;
800b57cec5SDimitry Andric
810b57cec5SDimitry Andric // Actually replace the tail.
820b57cec5SDimitry Andric TargetInstrInfo::ReplaceTailWithBranchTo(Tail, NewDest);
830b57cec5SDimitry Andric
840b57cec5SDimitry Andric // Fix up IT.
850b57cec5SDimitry Andric if (CC != ARMCC::AL) {
860b57cec5SDimitry Andric MachineBasicBlock::iterator E = MBB->begin();
870b57cec5SDimitry Andric unsigned Count = 4; // At most 4 instructions in an IT block.
880b57cec5SDimitry Andric while (Count && MBBI != E) {
890b57cec5SDimitry Andric if (MBBI->isDebugInstr()) {
900b57cec5SDimitry Andric --MBBI;
910b57cec5SDimitry Andric continue;
920b57cec5SDimitry Andric }
930b57cec5SDimitry Andric if (MBBI->getOpcode() == ARM::t2IT) {
940b57cec5SDimitry Andric unsigned Mask = MBBI->getOperand(1).getImm();
950b57cec5SDimitry Andric if (Count == 4)
960b57cec5SDimitry Andric MBBI->eraseFromParent();
970b57cec5SDimitry Andric else {
980b57cec5SDimitry Andric unsigned MaskOn = 1 << Count;
990b57cec5SDimitry Andric unsigned MaskOff = ~(MaskOn - 1);
1000b57cec5SDimitry Andric MBBI->getOperand(1).setImm((Mask & MaskOff) | MaskOn);
1010b57cec5SDimitry Andric }
1020b57cec5SDimitry Andric return;
1030b57cec5SDimitry Andric }
1040b57cec5SDimitry Andric --MBBI;
1050b57cec5SDimitry Andric --Count;
1060b57cec5SDimitry Andric }
1070b57cec5SDimitry Andric
1080b57cec5SDimitry Andric // Ctrl flow can reach here if branch folding is run before IT block
1090b57cec5SDimitry Andric // formation pass.
1100b57cec5SDimitry Andric }
1110b57cec5SDimitry Andric }
1120b57cec5SDimitry Andric
1130b57cec5SDimitry Andric bool
isLegalToSplitMBBAt(MachineBasicBlock & MBB,MachineBasicBlock::iterator MBBI) const1140b57cec5SDimitry Andric Thumb2InstrInfo::isLegalToSplitMBBAt(MachineBasicBlock &MBB,
1150b57cec5SDimitry Andric MachineBasicBlock::iterator MBBI) const {
1160b57cec5SDimitry Andric while (MBBI->isDebugInstr()) {
1170b57cec5SDimitry Andric ++MBBI;
1180b57cec5SDimitry Andric if (MBBI == MBB.end())
1190b57cec5SDimitry Andric return false;
1200b57cec5SDimitry Andric }
1210b57cec5SDimitry Andric
1225ffd83dbSDimitry Andric Register PredReg;
1230b57cec5SDimitry Andric return getITInstrPredicate(*MBBI, PredReg) == ARMCC::AL;
1240b57cec5SDimitry Andric }
1250b57cec5SDimitry Andric
126e8d8bef9SDimitry Andric MachineInstr *
optimizeSelect(MachineInstr & MI,SmallPtrSetImpl<MachineInstr * > & SeenMIs,bool PreferFalse) const127e8d8bef9SDimitry Andric Thumb2InstrInfo::optimizeSelect(MachineInstr &MI,
128e8d8bef9SDimitry Andric SmallPtrSetImpl<MachineInstr *> &SeenMIs,
129e8d8bef9SDimitry Andric bool PreferFalse) const {
130e8d8bef9SDimitry Andric // Try to use the base optimizeSelect, which uses canFoldIntoMOVCC to fold the
131e8d8bef9SDimitry Andric // MOVCC into another instruction. If that fails on 8.1-M fall back to using a
132e8d8bef9SDimitry Andric // CSEL.
133e8d8bef9SDimitry Andric MachineInstr *RV = ARMBaseInstrInfo::optimizeSelect(MI, SeenMIs, PreferFalse);
134e8d8bef9SDimitry Andric if (!RV && getSubtarget().hasV8_1MMainlineOps() && !PreferNoCSEL) {
135e8d8bef9SDimitry Andric Register DestReg = MI.getOperand(0).getReg();
136e8d8bef9SDimitry Andric
137e8d8bef9SDimitry Andric if (!DestReg.isVirtual())
138e8d8bef9SDimitry Andric return nullptr;
139e8d8bef9SDimitry Andric
140e8d8bef9SDimitry Andric MachineInstrBuilder NewMI = BuildMI(*MI.getParent(), MI, MI.getDebugLoc(),
141e8d8bef9SDimitry Andric get(ARM::t2CSEL), DestReg)
142e8d8bef9SDimitry Andric .add(MI.getOperand(2))
143e8d8bef9SDimitry Andric .add(MI.getOperand(1))
144e8d8bef9SDimitry Andric .add(MI.getOperand(3));
145e8d8bef9SDimitry Andric SeenMIs.insert(NewMI);
146e8d8bef9SDimitry Andric return NewMI;
147e8d8bef9SDimitry Andric }
148e8d8bef9SDimitry Andric return RV;
149e8d8bef9SDimitry Andric }
150e8d8bef9SDimitry Andric
copyPhysReg(MachineBasicBlock & MBB,MachineBasicBlock::iterator I,const DebugLoc & DL,MCRegister DestReg,MCRegister SrcReg,bool KillSrc) const1510b57cec5SDimitry Andric void Thumb2InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
1520b57cec5SDimitry Andric MachineBasicBlock::iterator I,
153480093f4SDimitry Andric const DebugLoc &DL, MCRegister DestReg,
154480093f4SDimitry Andric MCRegister SrcReg, bool KillSrc) const {
1550b57cec5SDimitry Andric // Handle SPR, DPR, and QPR copies.
1560b57cec5SDimitry Andric if (!ARM::GPRRegClass.contains(DestReg, SrcReg))
1570b57cec5SDimitry Andric return ARMBaseInstrInfo::copyPhysReg(MBB, I, DL, DestReg, SrcReg, KillSrc);
1580b57cec5SDimitry Andric
1590b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(ARM::tMOVr), DestReg)
1600b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc))
1610b57cec5SDimitry Andric .add(predOps(ARMCC::AL));
1620b57cec5SDimitry Andric }
1630b57cec5SDimitry Andric
storeRegToStackSlot(MachineBasicBlock & MBB,MachineBasicBlock::iterator I,Register SrcReg,bool isKill,int FI,const TargetRegisterClass * RC,const TargetRegisterInfo * TRI,Register VReg) const164bdd1243dSDimitry Andric void Thumb2InstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
165bdd1243dSDimitry Andric MachineBasicBlock::iterator I,
1665ffd83dbSDimitry Andric Register SrcReg, bool isKill, int FI,
1670b57cec5SDimitry Andric const TargetRegisterClass *RC,
168bdd1243dSDimitry Andric const TargetRegisterInfo *TRI,
169bdd1243dSDimitry Andric Register VReg) const {
1700b57cec5SDimitry Andric DebugLoc DL;
1710b57cec5SDimitry Andric if (I != MBB.end()) DL = I->getDebugLoc();
1720b57cec5SDimitry Andric
1730b57cec5SDimitry Andric MachineFunction &MF = *MBB.getParent();
1740b57cec5SDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo();
1750b57cec5SDimitry Andric MachineMemOperand *MMO = MF.getMachineMemOperand(
1760b57cec5SDimitry Andric MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOStore,
1775ffd83dbSDimitry Andric MFI.getObjectSize(FI), MFI.getObjectAlign(FI));
1780b57cec5SDimitry Andric
1790b57cec5SDimitry Andric if (ARM::GPRRegClass.hasSubClassEq(RC)) {
1800b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(ARM::t2STRi12))
1810b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(isKill))
1820b57cec5SDimitry Andric .addFrameIndex(FI)
1830b57cec5SDimitry Andric .addImm(0)
1840b57cec5SDimitry Andric .addMemOperand(MMO)
1850b57cec5SDimitry Andric .add(predOps(ARMCC::AL));
1860b57cec5SDimitry Andric return;
1870b57cec5SDimitry Andric }
1880b57cec5SDimitry Andric
1890b57cec5SDimitry Andric if (ARM::GPRPairRegClass.hasSubClassEq(RC)) {
1900b57cec5SDimitry Andric // Thumb2 STRD expects its dest-registers to be in rGPR. Not a problem for
1910b57cec5SDimitry Andric // gsub_0, but needs an extra constraint for gsub_1 (which could be sp
1920b57cec5SDimitry Andric // otherwise).
193bdd1243dSDimitry Andric if (SrcReg.isVirtual()) {
1940b57cec5SDimitry Andric MachineRegisterInfo *MRI = &MF.getRegInfo();
1958bcb0991SDimitry Andric MRI->constrainRegClass(SrcReg, &ARM::GPRPairnospRegClass);
1960b57cec5SDimitry Andric }
1970b57cec5SDimitry Andric
1980b57cec5SDimitry Andric MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::t2STRDi8));
1990b57cec5SDimitry Andric AddDReg(MIB, SrcReg, ARM::gsub_0, getKillRegState(isKill), TRI);
2000b57cec5SDimitry Andric AddDReg(MIB, SrcReg, ARM::gsub_1, 0, TRI);
2010b57cec5SDimitry Andric MIB.addFrameIndex(FI).addImm(0).addMemOperand(MMO).add(predOps(ARMCC::AL));
2020b57cec5SDimitry Andric return;
2030b57cec5SDimitry Andric }
2040b57cec5SDimitry Andric
205bdd1243dSDimitry Andric ARMBaseInstrInfo::storeRegToStackSlot(MBB, I, SrcReg, isKill, FI, RC, TRI,
206bdd1243dSDimitry Andric Register());
2070b57cec5SDimitry Andric }
2080b57cec5SDimitry Andric
loadRegFromStackSlot(MachineBasicBlock & MBB,MachineBasicBlock::iterator I,Register DestReg,int FI,const TargetRegisterClass * RC,const TargetRegisterInfo * TRI,Register VReg) const209bdd1243dSDimitry Andric void Thumb2InstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
210bdd1243dSDimitry Andric MachineBasicBlock::iterator I,
2115ffd83dbSDimitry Andric Register DestReg, int FI,
2120b57cec5SDimitry Andric const TargetRegisterClass *RC,
213bdd1243dSDimitry Andric const TargetRegisterInfo *TRI,
214bdd1243dSDimitry Andric Register VReg) const {
2150b57cec5SDimitry Andric MachineFunction &MF = *MBB.getParent();
2160b57cec5SDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo();
2170b57cec5SDimitry Andric MachineMemOperand *MMO = MF.getMachineMemOperand(
2180b57cec5SDimitry Andric MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOLoad,
2195ffd83dbSDimitry Andric MFI.getObjectSize(FI), MFI.getObjectAlign(FI));
2200b57cec5SDimitry Andric DebugLoc DL;
2210b57cec5SDimitry Andric if (I != MBB.end()) DL = I->getDebugLoc();
2220b57cec5SDimitry Andric
2230b57cec5SDimitry Andric if (ARM::GPRRegClass.hasSubClassEq(RC)) {
2240b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(ARM::t2LDRi12), DestReg)
2250b57cec5SDimitry Andric .addFrameIndex(FI)
2260b57cec5SDimitry Andric .addImm(0)
2270b57cec5SDimitry Andric .addMemOperand(MMO)
2280b57cec5SDimitry Andric .add(predOps(ARMCC::AL));
2290b57cec5SDimitry Andric return;
2300b57cec5SDimitry Andric }
2310b57cec5SDimitry Andric
2320b57cec5SDimitry Andric if (ARM::GPRPairRegClass.hasSubClassEq(RC)) {
2330b57cec5SDimitry Andric // Thumb2 LDRD expects its dest-registers to be in rGPR. Not a problem for
2340b57cec5SDimitry Andric // gsub_0, but needs an extra constraint for gsub_1 (which could be sp
2350b57cec5SDimitry Andric // otherwise).
236bdd1243dSDimitry Andric if (DestReg.isVirtual()) {
2370b57cec5SDimitry Andric MachineRegisterInfo *MRI = &MF.getRegInfo();
2388bcb0991SDimitry Andric MRI->constrainRegClass(DestReg, &ARM::GPRPairnospRegClass);
2390b57cec5SDimitry Andric }
2400b57cec5SDimitry Andric
2410b57cec5SDimitry Andric MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::t2LDRDi8));
2420b57cec5SDimitry Andric AddDReg(MIB, DestReg, ARM::gsub_0, RegState::DefineNoRead, TRI);
2430b57cec5SDimitry Andric AddDReg(MIB, DestReg, ARM::gsub_1, RegState::DefineNoRead, TRI);
2440b57cec5SDimitry Andric MIB.addFrameIndex(FI).addImm(0).addMemOperand(MMO).add(predOps(ARMCC::AL));
2450b57cec5SDimitry Andric
246bdd1243dSDimitry Andric if (DestReg.isPhysical())
2470b57cec5SDimitry Andric MIB.addReg(DestReg, RegState::ImplicitDefine);
2480b57cec5SDimitry Andric return;
2490b57cec5SDimitry Andric }
2500b57cec5SDimitry Andric
251bdd1243dSDimitry Andric ARMBaseInstrInfo::loadRegFromStackSlot(MBB, I, DestReg, FI, RC, TRI,
252bdd1243dSDimitry Andric Register());
2530b57cec5SDimitry Andric }
2540b57cec5SDimitry Andric
expandLoadStackGuard(MachineBasicBlock::iterator MI) const2550b57cec5SDimitry Andric void Thumb2InstrInfo::expandLoadStackGuard(
2560b57cec5SDimitry Andric MachineBasicBlock::iterator MI) const {
2570b57cec5SDimitry Andric MachineFunction &MF = *MI->getParent()->getParent();
258349cc55cSDimitry Andric Module &M = *MF.getFunction().getParent();
259349cc55cSDimitry Andric
260349cc55cSDimitry Andric if (M.getStackProtectorGuard() == "tls") {
261349cc55cSDimitry Andric expandLoadStackGuardBase(MI, ARM::t2MRC, ARM::t2LDRi12);
262349cc55cSDimitry Andric return;
263349cc55cSDimitry Andric }
264349cc55cSDimitry Andric
2657a6dacacSDimitry Andric const auto *GV = cast<GlobalValue>((*MI->memoperands_begin())->getValue());
2667a6dacacSDimitry Andric if (MF.getSubtarget<ARMSubtarget>().isTargetELF() && !GV->isDSOLocal())
2674824e7fdSDimitry Andric expandLoadStackGuardBase(MI, ARM::t2LDRLIT_ga_pcrel, ARM::t2LDRi12);
268349cc55cSDimitry Andric else if (MF.getTarget().isPositionIndependent())
2690b57cec5SDimitry Andric expandLoadStackGuardBase(MI, ARM::t2MOV_ga_pcrel, ARM::t2LDRi12);
2700b57cec5SDimitry Andric else
2710b57cec5SDimitry Andric expandLoadStackGuardBase(MI, ARM::t2MOVi32imm, ARM::t2LDRi12);
2720b57cec5SDimitry Andric }
2730b57cec5SDimitry Andric
commuteInstructionImpl(MachineInstr & MI,bool NewMI,unsigned OpIdx1,unsigned OpIdx2) const274e8d8bef9SDimitry Andric MachineInstr *Thumb2InstrInfo::commuteInstructionImpl(MachineInstr &MI,
275e8d8bef9SDimitry Andric bool NewMI,
276e8d8bef9SDimitry Andric unsigned OpIdx1,
277e8d8bef9SDimitry Andric unsigned OpIdx2) const {
278e8d8bef9SDimitry Andric switch (MI.getOpcode()) {
279e8d8bef9SDimitry Andric case ARM::MVE_VMAXNMAf16:
280e8d8bef9SDimitry Andric case ARM::MVE_VMAXNMAf32:
281e8d8bef9SDimitry Andric case ARM::MVE_VMINNMAf16:
282e8d8bef9SDimitry Andric case ARM::MVE_VMINNMAf32:
283e8d8bef9SDimitry Andric // Don't allow predicated instructions to be commuted.
284e8d8bef9SDimitry Andric if (getVPTInstrPredicate(MI) != ARMVCC::None)
285e8d8bef9SDimitry Andric return nullptr;
286e8d8bef9SDimitry Andric }
287e8d8bef9SDimitry Andric return ARMBaseInstrInfo::commuteInstructionImpl(MI, NewMI, OpIdx1, OpIdx2);
288e8d8bef9SDimitry Andric }
289e8d8bef9SDimitry Andric
isSchedulingBoundary(const MachineInstr & MI,const MachineBasicBlock * MBB,const MachineFunction & MF) const290*0fca6ea1SDimitry Andric bool Thumb2InstrInfo::isSchedulingBoundary(const MachineInstr &MI,
291*0fca6ea1SDimitry Andric const MachineBasicBlock *MBB,
292*0fca6ea1SDimitry Andric const MachineFunction &MF) const {
293*0fca6ea1SDimitry Andric // BTI clearing instructions shall not take part in scheduling regions as
294*0fca6ea1SDimitry Andric // they must stay in their intended place. Although PAC isn't BTI clearing,
295*0fca6ea1SDimitry Andric // it can be transformed into PACBTI after the pre-RA Machine Scheduling
296*0fca6ea1SDimitry Andric // has taken place, so its movement must also be restricted.
297*0fca6ea1SDimitry Andric switch (MI.getOpcode()) {
298*0fca6ea1SDimitry Andric case ARM::t2BTI:
299*0fca6ea1SDimitry Andric case ARM::t2PAC:
300*0fca6ea1SDimitry Andric case ARM::t2PACBTI:
301*0fca6ea1SDimitry Andric case ARM::t2SG:
302*0fca6ea1SDimitry Andric return true;
303*0fca6ea1SDimitry Andric default:
304*0fca6ea1SDimitry Andric break;
305*0fca6ea1SDimitry Andric }
306*0fca6ea1SDimitry Andric return ARMBaseInstrInfo::isSchedulingBoundary(MI, MBB, MF);
307*0fca6ea1SDimitry Andric }
308*0fca6ea1SDimitry Andric
emitT2RegPlusImmediate(MachineBasicBlock & MBB,MachineBasicBlock::iterator & MBBI,const DebugLoc & dl,Register DestReg,Register BaseReg,int NumBytes,ARMCC::CondCodes Pred,Register PredReg,const ARMBaseInstrInfo & TII,unsigned MIFlags)3090b57cec5SDimitry Andric void llvm::emitT2RegPlusImmediate(MachineBasicBlock &MBB,
3100b57cec5SDimitry Andric MachineBasicBlock::iterator &MBBI,
3115ffd83dbSDimitry Andric const DebugLoc &dl, Register DestReg,
3125ffd83dbSDimitry Andric Register BaseReg, int NumBytes,
3135ffd83dbSDimitry Andric ARMCC::CondCodes Pred, Register PredReg,
3140b57cec5SDimitry Andric const ARMBaseInstrInfo &TII,
3150b57cec5SDimitry Andric unsigned MIFlags) {
3160b57cec5SDimitry Andric if (NumBytes == 0 && DestReg != BaseReg) {
3170b57cec5SDimitry Andric BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), DestReg)
3180b57cec5SDimitry Andric .addReg(BaseReg, RegState::Kill)
3190b57cec5SDimitry Andric .addImm((unsigned)Pred).addReg(PredReg).setMIFlags(MIFlags);
3200b57cec5SDimitry Andric return;
3210b57cec5SDimitry Andric }
3220b57cec5SDimitry Andric
3230b57cec5SDimitry Andric bool isSub = NumBytes < 0;
3240b57cec5SDimitry Andric if (isSub) NumBytes = -NumBytes;
3250b57cec5SDimitry Andric
3260b57cec5SDimitry Andric // If profitable, use a movw or movt to materialize the offset.
3270b57cec5SDimitry Andric // FIXME: Use the scavenger to grab a scratch register.
3280b57cec5SDimitry Andric if (DestReg != ARM::SP && DestReg != BaseReg &&
3290b57cec5SDimitry Andric NumBytes >= 4096 &&
3300b57cec5SDimitry Andric ARM_AM::getT2SOImmVal(NumBytes) == -1) {
3310b57cec5SDimitry Andric bool Fits = false;
3320b57cec5SDimitry Andric if (NumBytes < 65536) {
3330b57cec5SDimitry Andric // Use a movw to materialize the 16-bit constant.
3340b57cec5SDimitry Andric BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), DestReg)
3350b57cec5SDimitry Andric .addImm(NumBytes)
3360b57cec5SDimitry Andric .addImm((unsigned)Pred).addReg(PredReg).setMIFlags(MIFlags);
3370b57cec5SDimitry Andric Fits = true;
3380b57cec5SDimitry Andric } else if ((NumBytes & 0xffff) == 0) {
3390b57cec5SDimitry Andric // Use a movt to materialize the 32-bit constant.
3400b57cec5SDimitry Andric BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVTi16), DestReg)
3410b57cec5SDimitry Andric .addReg(DestReg)
3420b57cec5SDimitry Andric .addImm(NumBytes >> 16)
3430b57cec5SDimitry Andric .addImm((unsigned)Pred).addReg(PredReg).setMIFlags(MIFlags);
3440b57cec5SDimitry Andric Fits = true;
3450b57cec5SDimitry Andric }
3460b57cec5SDimitry Andric
3470b57cec5SDimitry Andric if (Fits) {
3480b57cec5SDimitry Andric if (isSub) {
3490b57cec5SDimitry Andric BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr), DestReg)
3500b57cec5SDimitry Andric .addReg(BaseReg)
3510b57cec5SDimitry Andric .addReg(DestReg, RegState::Kill)
3520b57cec5SDimitry Andric .add(predOps(Pred, PredReg))
3530b57cec5SDimitry Andric .add(condCodeOp())
3540b57cec5SDimitry Andric .setMIFlags(MIFlags);
3550b57cec5SDimitry Andric } else {
3560b57cec5SDimitry Andric // Here we know that DestReg is not SP but we do not
3570b57cec5SDimitry Andric // know anything about BaseReg. t2ADDrr is an invalid
3580b57cec5SDimitry Andric // instruction is SP is used as the second argument, but
3590b57cec5SDimitry Andric // is fine if SP is the first argument. To be sure we
3600b57cec5SDimitry Andric // do not generate invalid encoding, put BaseReg first.
3610b57cec5SDimitry Andric BuildMI(MBB, MBBI, dl, TII.get(ARM::t2ADDrr), DestReg)
3620b57cec5SDimitry Andric .addReg(BaseReg)
3630b57cec5SDimitry Andric .addReg(DestReg, RegState::Kill)
3640b57cec5SDimitry Andric .add(predOps(Pred, PredReg))
3650b57cec5SDimitry Andric .add(condCodeOp())
3660b57cec5SDimitry Andric .setMIFlags(MIFlags);
3670b57cec5SDimitry Andric }
3680b57cec5SDimitry Andric return;
3690b57cec5SDimitry Andric }
3700b57cec5SDimitry Andric }
3710b57cec5SDimitry Andric
3720b57cec5SDimitry Andric while (NumBytes) {
3730b57cec5SDimitry Andric unsigned ThisVal = NumBytes;
3740b57cec5SDimitry Andric unsigned Opc = 0;
3750b57cec5SDimitry Andric if (DestReg == ARM::SP && BaseReg != ARM::SP) {
3760b57cec5SDimitry Andric // mov sp, rn. Note t2MOVr cannot be used.
3770b57cec5SDimitry Andric BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), DestReg)
3780b57cec5SDimitry Andric .addReg(BaseReg)
3790b57cec5SDimitry Andric .setMIFlags(MIFlags)
3800b57cec5SDimitry Andric .add(predOps(ARMCC::AL));
3810b57cec5SDimitry Andric BaseReg = ARM::SP;
3820b57cec5SDimitry Andric continue;
3830b57cec5SDimitry Andric }
3840b57cec5SDimitry Andric
385480093f4SDimitry Andric assert((DestReg != ARM::SP || BaseReg == ARM::SP) &&
386480093f4SDimitry Andric "Writing to SP, from other register.");
387480093f4SDimitry Andric
388480093f4SDimitry Andric // Try to use T1, as it smaller
389480093f4SDimitry Andric if ((DestReg == ARM::SP) && (ThisVal < ((1 << 7) - 1) * 4)) {
3900b57cec5SDimitry Andric assert((ThisVal & 3) == 0 && "Stack update is not multiple of 4?");
3910b57cec5SDimitry Andric Opc = isSub ? ARM::tSUBspi : ARM::tADDspi;
3920b57cec5SDimitry Andric BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
3930b57cec5SDimitry Andric .addReg(BaseReg)
3940b57cec5SDimitry Andric .addImm(ThisVal / 4)
3950b57cec5SDimitry Andric .setMIFlags(MIFlags)
3960b57cec5SDimitry Andric .add(predOps(ARMCC::AL));
397480093f4SDimitry Andric break;
3980b57cec5SDimitry Andric }
399480093f4SDimitry Andric bool HasCCOut = true;
400480093f4SDimitry Andric int ImmIsT2SO = ARM_AM::getT2SOImmVal(ThisVal);
401480093f4SDimitry Andric bool ToSP = DestReg == ARM::SP;
402480093f4SDimitry Andric unsigned t2SUB = ToSP ? ARM::t2SUBspImm : ARM::t2SUBri;
403480093f4SDimitry Andric unsigned t2ADD = ToSP ? ARM::t2ADDspImm : ARM::t2ADDri;
404480093f4SDimitry Andric unsigned t2SUBi12 = ToSP ? ARM::t2SUBspImm12 : ARM::t2SUBri12;
405480093f4SDimitry Andric unsigned t2ADDi12 = ToSP ? ARM::t2ADDspImm12 : ARM::t2ADDri12;
406480093f4SDimitry Andric Opc = isSub ? t2SUB : t2ADD;
407480093f4SDimitry Andric // Prefer T2: sub rd, rn, so_imm | sub sp, sp, so_imm
408480093f4SDimitry Andric if (ImmIsT2SO != -1) {
4090b57cec5SDimitry Andric NumBytes = 0;
4100b57cec5SDimitry Andric } else if (ThisVal < 4096) {
411480093f4SDimitry Andric // Prefer T3 if can make it in a single go: subw rd, rn, imm12 | subw sp,
412480093f4SDimitry Andric // sp, imm12
413480093f4SDimitry Andric Opc = isSub ? t2SUBi12 : t2ADDi12;
4140b57cec5SDimitry Andric HasCCOut = false;
4150b57cec5SDimitry Andric NumBytes = 0;
4160b57cec5SDimitry Andric } else {
417480093f4SDimitry Andric // Use one T2 instruction to reduce NumBytes
4180b57cec5SDimitry Andric // FIXME: Move this to ARMAddressingModes.h?
41906c3fb27SDimitry Andric unsigned RotAmt = llvm::countl_zero(ThisVal);
42006c3fb27SDimitry Andric ThisVal = ThisVal & llvm::rotr<uint32_t>(0xff000000U, RotAmt);
4210b57cec5SDimitry Andric NumBytes &= ~ThisVal;
4220b57cec5SDimitry Andric assert(ARM_AM::getT2SOImmVal(ThisVal) != -1 &&
4230b57cec5SDimitry Andric "Bit extraction didn't work?");
4240b57cec5SDimitry Andric }
4250b57cec5SDimitry Andric
4260b57cec5SDimitry Andric // Build the new ADD / SUB.
4270b57cec5SDimitry Andric MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
4280b57cec5SDimitry Andric .addReg(BaseReg, RegState::Kill)
4290b57cec5SDimitry Andric .addImm(ThisVal)
4300b57cec5SDimitry Andric .add(predOps(ARMCC::AL))
4310b57cec5SDimitry Andric .setMIFlags(MIFlags);
4320b57cec5SDimitry Andric if (HasCCOut)
4330b57cec5SDimitry Andric MIB.add(condCodeOp());
4340b57cec5SDimitry Andric
4350b57cec5SDimitry Andric BaseReg = DestReg;
4360b57cec5SDimitry Andric }
4370b57cec5SDimitry Andric }
4380b57cec5SDimitry Andric
4390b57cec5SDimitry Andric static unsigned
negativeOffsetOpcode(unsigned opcode)4400b57cec5SDimitry Andric negativeOffsetOpcode(unsigned opcode)
4410b57cec5SDimitry Andric {
4420b57cec5SDimitry Andric switch (opcode) {
4430b57cec5SDimitry Andric case ARM::t2LDRi12: return ARM::t2LDRi8;
4440b57cec5SDimitry Andric case ARM::t2LDRHi12: return ARM::t2LDRHi8;
4450b57cec5SDimitry Andric case ARM::t2LDRBi12: return ARM::t2LDRBi8;
4460b57cec5SDimitry Andric case ARM::t2LDRSHi12: return ARM::t2LDRSHi8;
4470b57cec5SDimitry Andric case ARM::t2LDRSBi12: return ARM::t2LDRSBi8;
4480b57cec5SDimitry Andric case ARM::t2STRi12: return ARM::t2STRi8;
4490b57cec5SDimitry Andric case ARM::t2STRBi12: return ARM::t2STRBi8;
4500b57cec5SDimitry Andric case ARM::t2STRHi12: return ARM::t2STRHi8;
4510b57cec5SDimitry Andric case ARM::t2PLDi12: return ARM::t2PLDi8;
452480093f4SDimitry Andric case ARM::t2PLDWi12: return ARM::t2PLDWi8;
453480093f4SDimitry Andric case ARM::t2PLIi12: return ARM::t2PLIi8;
4540b57cec5SDimitry Andric
4550b57cec5SDimitry Andric case ARM::t2LDRi8:
4560b57cec5SDimitry Andric case ARM::t2LDRHi8:
4570b57cec5SDimitry Andric case ARM::t2LDRBi8:
4580b57cec5SDimitry Andric case ARM::t2LDRSHi8:
4590b57cec5SDimitry Andric case ARM::t2LDRSBi8:
4600b57cec5SDimitry Andric case ARM::t2STRi8:
4610b57cec5SDimitry Andric case ARM::t2STRBi8:
4620b57cec5SDimitry Andric case ARM::t2STRHi8:
4630b57cec5SDimitry Andric case ARM::t2PLDi8:
464480093f4SDimitry Andric case ARM::t2PLDWi8:
465480093f4SDimitry Andric case ARM::t2PLIi8:
4660b57cec5SDimitry Andric return opcode;
4670b57cec5SDimitry Andric
4680b57cec5SDimitry Andric default:
469480093f4SDimitry Andric llvm_unreachable("unknown thumb2 opcode.");
4700b57cec5SDimitry Andric }
4710b57cec5SDimitry Andric }
4720b57cec5SDimitry Andric
4730b57cec5SDimitry Andric static unsigned
positiveOffsetOpcode(unsigned opcode)4740b57cec5SDimitry Andric positiveOffsetOpcode(unsigned opcode)
4750b57cec5SDimitry Andric {
4760b57cec5SDimitry Andric switch (opcode) {
4770b57cec5SDimitry Andric case ARM::t2LDRi8: return ARM::t2LDRi12;
4780b57cec5SDimitry Andric case ARM::t2LDRHi8: return ARM::t2LDRHi12;
4790b57cec5SDimitry Andric case ARM::t2LDRBi8: return ARM::t2LDRBi12;
4800b57cec5SDimitry Andric case ARM::t2LDRSHi8: return ARM::t2LDRSHi12;
4810b57cec5SDimitry Andric case ARM::t2LDRSBi8: return ARM::t2LDRSBi12;
4820b57cec5SDimitry Andric case ARM::t2STRi8: return ARM::t2STRi12;
4830b57cec5SDimitry Andric case ARM::t2STRBi8: return ARM::t2STRBi12;
4840b57cec5SDimitry Andric case ARM::t2STRHi8: return ARM::t2STRHi12;
4850b57cec5SDimitry Andric case ARM::t2PLDi8: return ARM::t2PLDi12;
486480093f4SDimitry Andric case ARM::t2PLDWi8: return ARM::t2PLDWi12;
487480093f4SDimitry Andric case ARM::t2PLIi8: return ARM::t2PLIi12;
4880b57cec5SDimitry Andric
4890b57cec5SDimitry Andric case ARM::t2LDRi12:
4900b57cec5SDimitry Andric case ARM::t2LDRHi12:
4910b57cec5SDimitry Andric case ARM::t2LDRBi12:
4920b57cec5SDimitry Andric case ARM::t2LDRSHi12:
4930b57cec5SDimitry Andric case ARM::t2LDRSBi12:
4940b57cec5SDimitry Andric case ARM::t2STRi12:
4950b57cec5SDimitry Andric case ARM::t2STRBi12:
4960b57cec5SDimitry Andric case ARM::t2STRHi12:
4970b57cec5SDimitry Andric case ARM::t2PLDi12:
498480093f4SDimitry Andric case ARM::t2PLDWi12:
499480093f4SDimitry Andric case ARM::t2PLIi12:
5000b57cec5SDimitry Andric return opcode;
5010b57cec5SDimitry Andric
5020b57cec5SDimitry Andric default:
503480093f4SDimitry Andric llvm_unreachable("unknown thumb2 opcode.");
5040b57cec5SDimitry Andric }
5050b57cec5SDimitry Andric }
5060b57cec5SDimitry Andric
5070b57cec5SDimitry Andric static unsigned
immediateOffsetOpcode(unsigned opcode)5080b57cec5SDimitry Andric immediateOffsetOpcode(unsigned opcode)
5090b57cec5SDimitry Andric {
5100b57cec5SDimitry Andric switch (opcode) {
5110b57cec5SDimitry Andric case ARM::t2LDRs: return ARM::t2LDRi12;
5120b57cec5SDimitry Andric case ARM::t2LDRHs: return ARM::t2LDRHi12;
5130b57cec5SDimitry Andric case ARM::t2LDRBs: return ARM::t2LDRBi12;
5140b57cec5SDimitry Andric case ARM::t2LDRSHs: return ARM::t2LDRSHi12;
5150b57cec5SDimitry Andric case ARM::t2LDRSBs: return ARM::t2LDRSBi12;
5160b57cec5SDimitry Andric case ARM::t2STRs: return ARM::t2STRi12;
5170b57cec5SDimitry Andric case ARM::t2STRBs: return ARM::t2STRBi12;
5180b57cec5SDimitry Andric case ARM::t2STRHs: return ARM::t2STRHi12;
5190b57cec5SDimitry Andric case ARM::t2PLDs: return ARM::t2PLDi12;
520480093f4SDimitry Andric case ARM::t2PLDWs: return ARM::t2PLDWi12;
521480093f4SDimitry Andric case ARM::t2PLIs: return ARM::t2PLIi12;
5220b57cec5SDimitry Andric
5230b57cec5SDimitry Andric case ARM::t2LDRi12:
5240b57cec5SDimitry Andric case ARM::t2LDRHi12:
5250b57cec5SDimitry Andric case ARM::t2LDRBi12:
5260b57cec5SDimitry Andric case ARM::t2LDRSHi12:
5270b57cec5SDimitry Andric case ARM::t2LDRSBi12:
5280b57cec5SDimitry Andric case ARM::t2STRi12:
5290b57cec5SDimitry Andric case ARM::t2STRBi12:
5300b57cec5SDimitry Andric case ARM::t2STRHi12:
5310b57cec5SDimitry Andric case ARM::t2PLDi12:
532480093f4SDimitry Andric case ARM::t2PLDWi12:
533480093f4SDimitry Andric case ARM::t2PLIi12:
5340b57cec5SDimitry Andric case ARM::t2LDRi8:
5350b57cec5SDimitry Andric case ARM::t2LDRHi8:
5360b57cec5SDimitry Andric case ARM::t2LDRBi8:
5370b57cec5SDimitry Andric case ARM::t2LDRSHi8:
5380b57cec5SDimitry Andric case ARM::t2LDRSBi8:
5390b57cec5SDimitry Andric case ARM::t2STRi8:
5400b57cec5SDimitry Andric case ARM::t2STRBi8:
5410b57cec5SDimitry Andric case ARM::t2STRHi8:
5420b57cec5SDimitry Andric case ARM::t2PLDi8:
543480093f4SDimitry Andric case ARM::t2PLDWi8:
544480093f4SDimitry Andric case ARM::t2PLIi8:
5450b57cec5SDimitry Andric return opcode;
5460b57cec5SDimitry Andric
5470b57cec5SDimitry Andric default:
548480093f4SDimitry Andric llvm_unreachable("unknown thumb2 opcode.");
5490b57cec5SDimitry Andric }
5500b57cec5SDimitry Andric }
5510b57cec5SDimitry Andric
rewriteT2FrameIndex(MachineInstr & MI,unsigned FrameRegIdx,Register FrameReg,int & Offset,const ARMBaseInstrInfo & TII,const TargetRegisterInfo * TRI)5520b57cec5SDimitry Andric bool llvm::rewriteT2FrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
5535ffd83dbSDimitry Andric Register FrameReg, int &Offset,
5548bcb0991SDimitry Andric const ARMBaseInstrInfo &TII,
5558bcb0991SDimitry Andric const TargetRegisterInfo *TRI) {
5560b57cec5SDimitry Andric unsigned Opcode = MI.getOpcode();
5570b57cec5SDimitry Andric const MCInstrDesc &Desc = MI.getDesc();
5580b57cec5SDimitry Andric unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
5590b57cec5SDimitry Andric bool isSub = false;
5600b57cec5SDimitry Andric
5618bcb0991SDimitry Andric MachineFunction &MF = *MI.getParent()->getParent();
5628bcb0991SDimitry Andric const TargetRegisterClass *RegClass =
5638bcb0991SDimitry Andric TII.getRegClass(Desc, FrameRegIdx, TRI, MF);
5648bcb0991SDimitry Andric
5650b57cec5SDimitry Andric // Memory operands in inline assembly always use AddrModeT2_i12.
5660b57cec5SDimitry Andric if (Opcode == ARM::INLINEASM || Opcode == ARM::INLINEASM_BR)
5670b57cec5SDimitry Andric AddrMode = ARMII::AddrModeT2_i12; // FIXME. mode for thumb2?
5680b57cec5SDimitry Andric
569480093f4SDimitry Andric const bool IsSP = Opcode == ARM::t2ADDspImm12 || Opcode == ARM::t2ADDspImm;
570480093f4SDimitry Andric if (IsSP || Opcode == ARM::t2ADDri || Opcode == ARM::t2ADDri12) {
5710b57cec5SDimitry Andric Offset += MI.getOperand(FrameRegIdx+1).getImm();
5720b57cec5SDimitry Andric
5735ffd83dbSDimitry Andric Register PredReg;
5740b57cec5SDimitry Andric if (Offset == 0 && getInstrPredicate(MI, PredReg) == ARMCC::AL &&
575*0fca6ea1SDimitry Andric !MI.definesRegister(ARM::CPSR, /*TRI=*/nullptr)) {
5760b57cec5SDimitry Andric // Turn it into a move.
5770b57cec5SDimitry Andric MI.setDesc(TII.get(ARM::tMOVr));
5780b57cec5SDimitry Andric MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
5790b57cec5SDimitry Andric // Remove offset and remaining explicit predicate operands.
58081ad6265SDimitry Andric do MI.removeOperand(FrameRegIdx+1);
5810b57cec5SDimitry Andric while (MI.getNumOperands() > FrameRegIdx+1);
5820b57cec5SDimitry Andric MachineInstrBuilder MIB(*MI.getParent()->getParent(), &MI);
5830b57cec5SDimitry Andric MIB.add(predOps(ARMCC::AL));
5840b57cec5SDimitry Andric return true;
5850b57cec5SDimitry Andric }
5860b57cec5SDimitry Andric
587480093f4SDimitry Andric bool HasCCOut = (Opcode != ARM::t2ADDspImm12 && Opcode != ARM::t2ADDri12);
5880b57cec5SDimitry Andric
5890b57cec5SDimitry Andric if (Offset < 0) {
5900b57cec5SDimitry Andric Offset = -Offset;
5910b57cec5SDimitry Andric isSub = true;
592480093f4SDimitry Andric MI.setDesc(IsSP ? TII.get(ARM::t2SUBspImm) : TII.get(ARM::t2SUBri));
5930b57cec5SDimitry Andric } else {
594480093f4SDimitry Andric MI.setDesc(IsSP ? TII.get(ARM::t2ADDspImm) : TII.get(ARM::t2ADDri));
5950b57cec5SDimitry Andric }
5960b57cec5SDimitry Andric
5970b57cec5SDimitry Andric // Common case: small offset, fits into instruction.
5980b57cec5SDimitry Andric if (ARM_AM::getT2SOImmVal(Offset) != -1) {
5990b57cec5SDimitry Andric MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
6000b57cec5SDimitry Andric MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
6010b57cec5SDimitry Andric // Add cc_out operand if the original instruction did not have one.
6020b57cec5SDimitry Andric if (!HasCCOut)
6030b57cec5SDimitry Andric MI.addOperand(MachineOperand::CreateReg(0, false));
6040b57cec5SDimitry Andric Offset = 0;
6050b57cec5SDimitry Andric return true;
6060b57cec5SDimitry Andric }
6070b57cec5SDimitry Andric // Another common case: imm12.
6080b57cec5SDimitry Andric if (Offset < 4096 &&
6090b57cec5SDimitry Andric (!HasCCOut || MI.getOperand(MI.getNumOperands()-1).getReg() == 0)) {
610480093f4SDimitry Andric unsigned NewOpc = isSub ? IsSP ? ARM::t2SUBspImm12 : ARM::t2SUBri12
611480093f4SDimitry Andric : IsSP ? ARM::t2ADDspImm12 : ARM::t2ADDri12;
6120b57cec5SDimitry Andric MI.setDesc(TII.get(NewOpc));
6130b57cec5SDimitry Andric MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
6140b57cec5SDimitry Andric MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
6150b57cec5SDimitry Andric // Remove the cc_out operand.
6160b57cec5SDimitry Andric if (HasCCOut)
61781ad6265SDimitry Andric MI.removeOperand(MI.getNumOperands()-1);
6180b57cec5SDimitry Andric Offset = 0;
6190b57cec5SDimitry Andric return true;
6200b57cec5SDimitry Andric }
6210b57cec5SDimitry Andric
6220b57cec5SDimitry Andric // Otherwise, extract 8 adjacent bits from the immediate into this
6230b57cec5SDimitry Andric // t2ADDri/t2SUBri.
62406c3fb27SDimitry Andric unsigned RotAmt = llvm::countl_zero<unsigned>(Offset);
62506c3fb27SDimitry Andric unsigned ThisImmVal = Offset & llvm::rotr<uint32_t>(0xff000000U, RotAmt);
6260b57cec5SDimitry Andric
6270b57cec5SDimitry Andric // We will handle these bits from offset, clear them.
6280b57cec5SDimitry Andric Offset &= ~ThisImmVal;
6290b57cec5SDimitry Andric
6300b57cec5SDimitry Andric assert(ARM_AM::getT2SOImmVal(ThisImmVal) != -1 &&
6310b57cec5SDimitry Andric "Bit extraction didn't work?");
6320b57cec5SDimitry Andric MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
6330b57cec5SDimitry Andric // Add cc_out operand if the original instruction did not have one.
6340b57cec5SDimitry Andric if (!HasCCOut)
6350b57cec5SDimitry Andric MI.addOperand(MachineOperand::CreateReg(0, false));
6360b57cec5SDimitry Andric } else {
6370b57cec5SDimitry Andric // AddrMode4 and AddrMode6 cannot handle any offset.
6380b57cec5SDimitry Andric if (AddrMode == ARMII::AddrMode4 || AddrMode == ARMII::AddrMode6)
6390b57cec5SDimitry Andric return false;
6400b57cec5SDimitry Andric
6410b57cec5SDimitry Andric // AddrModeT2_so cannot handle any offset. If there is no offset
6420b57cec5SDimitry Andric // register then we change to an immediate version.
6430b57cec5SDimitry Andric unsigned NewOpc = Opcode;
6440b57cec5SDimitry Andric if (AddrMode == ARMII::AddrModeT2_so) {
6458bcb0991SDimitry Andric Register OffsetReg = MI.getOperand(FrameRegIdx + 1).getReg();
6460b57cec5SDimitry Andric if (OffsetReg != 0) {
6470b57cec5SDimitry Andric MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
6480b57cec5SDimitry Andric return Offset == 0;
6490b57cec5SDimitry Andric }
6500b57cec5SDimitry Andric
65181ad6265SDimitry Andric MI.removeOperand(FrameRegIdx+1);
6520b57cec5SDimitry Andric MI.getOperand(FrameRegIdx+1).ChangeToImmediate(0);
6530b57cec5SDimitry Andric NewOpc = immediateOffsetOpcode(Opcode);
6540b57cec5SDimitry Andric AddrMode = ARMII::AddrModeT2_i12;
6550b57cec5SDimitry Andric }
6560b57cec5SDimitry Andric
6570b57cec5SDimitry Andric unsigned NumBits = 0;
6580b57cec5SDimitry Andric unsigned Scale = 1;
6594824e7fdSDimitry Andric if (AddrMode == ARMII::AddrModeT2_i8neg ||
6604824e7fdSDimitry Andric AddrMode == ARMII::AddrModeT2_i12) {
6610b57cec5SDimitry Andric // i8 supports only negative, and i12 supports only positive, so
6620b57cec5SDimitry Andric // based on Offset sign convert Opcode to the appropriate
6630b57cec5SDimitry Andric // instruction
6640b57cec5SDimitry Andric Offset += MI.getOperand(FrameRegIdx+1).getImm();
6650b57cec5SDimitry Andric if (Offset < 0) {
6660b57cec5SDimitry Andric NewOpc = negativeOffsetOpcode(Opcode);
6670b57cec5SDimitry Andric NumBits = 8;
6680b57cec5SDimitry Andric isSub = true;
6690b57cec5SDimitry Andric Offset = -Offset;
6700b57cec5SDimitry Andric } else {
6710b57cec5SDimitry Andric NewOpc = positiveOffsetOpcode(Opcode);
6720b57cec5SDimitry Andric NumBits = 12;
6730b57cec5SDimitry Andric }
6740b57cec5SDimitry Andric } else if (AddrMode == ARMII::AddrMode5) {
6750b57cec5SDimitry Andric // VFP address mode.
6760b57cec5SDimitry Andric const MachineOperand &OffOp = MI.getOperand(FrameRegIdx+1);
6770b57cec5SDimitry Andric int InstrOffs = ARM_AM::getAM5Offset(OffOp.getImm());
6780b57cec5SDimitry Andric if (ARM_AM::getAM5Op(OffOp.getImm()) == ARM_AM::sub)
6790b57cec5SDimitry Andric InstrOffs *= -1;
6800b57cec5SDimitry Andric NumBits = 8;
6810b57cec5SDimitry Andric Scale = 4;
6820b57cec5SDimitry Andric Offset += InstrOffs * 4;
6830b57cec5SDimitry Andric assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
6840b57cec5SDimitry Andric if (Offset < 0) {
6850b57cec5SDimitry Andric Offset = -Offset;
6860b57cec5SDimitry Andric isSub = true;
6870b57cec5SDimitry Andric }
6880b57cec5SDimitry Andric } else if (AddrMode == ARMII::AddrMode5FP16) {
6890b57cec5SDimitry Andric // VFP address mode.
6900b57cec5SDimitry Andric const MachineOperand &OffOp = MI.getOperand(FrameRegIdx+1);
6910b57cec5SDimitry Andric int InstrOffs = ARM_AM::getAM5FP16Offset(OffOp.getImm());
6920b57cec5SDimitry Andric if (ARM_AM::getAM5FP16Op(OffOp.getImm()) == ARM_AM::sub)
6930b57cec5SDimitry Andric InstrOffs *= -1;
6940b57cec5SDimitry Andric NumBits = 8;
6950b57cec5SDimitry Andric Scale = 2;
6960b57cec5SDimitry Andric Offset += InstrOffs * 2;
6970b57cec5SDimitry Andric assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
6980b57cec5SDimitry Andric if (Offset < 0) {
6990b57cec5SDimitry Andric Offset = -Offset;
7000b57cec5SDimitry Andric isSub = true;
7010b57cec5SDimitry Andric }
7020b57cec5SDimitry Andric } else if (AddrMode == ARMII::AddrModeT2_i7s4 ||
7030b57cec5SDimitry Andric AddrMode == ARMII::AddrModeT2_i7s2 ||
7040b57cec5SDimitry Andric AddrMode == ARMII::AddrModeT2_i7) {
7050b57cec5SDimitry Andric Offset += MI.getOperand(FrameRegIdx + 1).getImm();
7060b57cec5SDimitry Andric unsigned OffsetMask;
7070b57cec5SDimitry Andric switch (AddrMode) {
7080b57cec5SDimitry Andric case ARMII::AddrModeT2_i7s4: NumBits = 9; OffsetMask = 0x3; break;
7090b57cec5SDimitry Andric case ARMII::AddrModeT2_i7s2: NumBits = 8; OffsetMask = 0x1; break;
7100b57cec5SDimitry Andric default: NumBits = 7; OffsetMask = 0x0; break;
7110b57cec5SDimitry Andric }
7120b57cec5SDimitry Andric // MCInst operand expects already scaled value.
7130b57cec5SDimitry Andric Scale = 1;
7140b57cec5SDimitry Andric assert((Offset & OffsetMask) == 0 && "Can't encode this offset!");
7150b57cec5SDimitry Andric (void)OffsetMask; // squash unused-variable warning at -NDEBUG
7160b57cec5SDimitry Andric } else if (AddrMode == ARMII::AddrModeT2_i8s4) {
7175ffd83dbSDimitry Andric Offset += MI.getOperand(FrameRegIdx + 1).getImm();
7180b57cec5SDimitry Andric NumBits = 8 + 2;
7190b57cec5SDimitry Andric // MCInst operand expects already scaled value.
7200b57cec5SDimitry Andric Scale = 1;
7210b57cec5SDimitry Andric assert((Offset & 3) == 0 && "Can't encode this offset!");
7220b57cec5SDimitry Andric } else if (AddrMode == ARMII::AddrModeT2_ldrex) {
7230b57cec5SDimitry Andric Offset += MI.getOperand(FrameRegIdx + 1).getImm() * 4;
7240b57cec5SDimitry Andric NumBits = 8; // 8 bits scaled by 4
7250b57cec5SDimitry Andric Scale = 4;
7260b57cec5SDimitry Andric assert((Offset & 3) == 0 && "Can't encode this offset!");
7270b57cec5SDimitry Andric } else {
7280b57cec5SDimitry Andric llvm_unreachable("Unsupported addressing mode!");
7290b57cec5SDimitry Andric }
7300b57cec5SDimitry Andric
7310b57cec5SDimitry Andric if (NewOpc != Opcode)
7320b57cec5SDimitry Andric MI.setDesc(TII.get(NewOpc));
7330b57cec5SDimitry Andric
7340b57cec5SDimitry Andric MachineOperand &ImmOp = MI.getOperand(FrameRegIdx+1);
7350b57cec5SDimitry Andric
7360b57cec5SDimitry Andric // Attempt to fold address computation
7378bcb0991SDimitry Andric // Common case: small offset, fits into instruction. We need to make sure
7388bcb0991SDimitry Andric // the register class is correct too, for instructions like the MVE
7398bcb0991SDimitry Andric // VLDRH.32, which only accepts low tGPR registers.
7400b57cec5SDimitry Andric int ImmedOffset = Offset / Scale;
7410b57cec5SDimitry Andric unsigned Mask = (1 << NumBits) - 1;
7428bcb0991SDimitry Andric if ((unsigned)Offset <= Mask * Scale &&
743bdd1243dSDimitry Andric (FrameReg.isVirtual() || RegClass->contains(FrameReg))) {
744bdd1243dSDimitry Andric if (FrameReg.isVirtual()) {
7458bcb0991SDimitry Andric // Make sure the register class for the virtual register is correct
7468bcb0991SDimitry Andric MachineRegisterInfo *MRI = &MF.getRegInfo();
7478bcb0991SDimitry Andric if (!MRI->constrainRegClass(FrameReg, RegClass))
7488bcb0991SDimitry Andric llvm_unreachable("Unable to constrain virtual register class.");
7498bcb0991SDimitry Andric }
7508bcb0991SDimitry Andric
7510b57cec5SDimitry Andric // Replace the FrameIndex with fp/sp
7520b57cec5SDimitry Andric MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
7530b57cec5SDimitry Andric if (isSub) {
7540b57cec5SDimitry Andric if (AddrMode == ARMII::AddrMode5 || AddrMode == ARMII::AddrMode5FP16)
7550b57cec5SDimitry Andric // FIXME: Not consistent.
7560b57cec5SDimitry Andric ImmedOffset |= 1 << NumBits;
7570b57cec5SDimitry Andric else
7580b57cec5SDimitry Andric ImmedOffset = -ImmedOffset;
7590b57cec5SDimitry Andric }
7600b57cec5SDimitry Andric ImmOp.ChangeToImmediate(ImmedOffset);
7610b57cec5SDimitry Andric Offset = 0;
7620b57cec5SDimitry Andric return true;
7630b57cec5SDimitry Andric }
7640b57cec5SDimitry Andric
7650b57cec5SDimitry Andric // Otherwise, offset doesn't fit. Pull in what we can to simplify
7660b57cec5SDimitry Andric ImmedOffset = ImmedOffset & Mask;
7670b57cec5SDimitry Andric if (isSub) {
7680b57cec5SDimitry Andric if (AddrMode == ARMII::AddrMode5 || AddrMode == ARMII::AddrMode5FP16)
7690b57cec5SDimitry Andric // FIXME: Not consistent.
7700b57cec5SDimitry Andric ImmedOffset |= 1 << NumBits;
7710b57cec5SDimitry Andric else {
7720b57cec5SDimitry Andric ImmedOffset = -ImmedOffset;
7730b57cec5SDimitry Andric if (ImmedOffset == 0)
7740b57cec5SDimitry Andric // Change the opcode back if the encoded offset is zero.
7750b57cec5SDimitry Andric MI.setDesc(TII.get(positiveOffsetOpcode(NewOpc)));
7760b57cec5SDimitry Andric }
7770b57cec5SDimitry Andric }
7780b57cec5SDimitry Andric ImmOp.ChangeToImmediate(ImmedOffset);
7790b57cec5SDimitry Andric Offset &= ~(Mask*Scale);
7800b57cec5SDimitry Andric }
7810b57cec5SDimitry Andric
7820b57cec5SDimitry Andric Offset = (isSub) ? -Offset : Offset;
783bdd1243dSDimitry Andric return Offset == 0 && (FrameReg.isVirtual() || RegClass->contains(FrameReg));
7840b57cec5SDimitry Andric }
7850b57cec5SDimitry Andric
getITInstrPredicate(const MachineInstr & MI,Register & PredReg)7860b57cec5SDimitry Andric ARMCC::CondCodes llvm::getITInstrPredicate(const MachineInstr &MI,
7875ffd83dbSDimitry Andric Register &PredReg) {
7880b57cec5SDimitry Andric unsigned Opc = MI.getOpcode();
7890b57cec5SDimitry Andric if (Opc == ARM::tBcc || Opc == ARM::t2Bcc)
7900b57cec5SDimitry Andric return ARMCC::AL;
7910b57cec5SDimitry Andric return getInstrPredicate(MI, PredReg);
7920b57cec5SDimitry Andric }
7930b57cec5SDimitry Andric
findFirstVPTPredOperandIdx(const MachineInstr & MI)7940b57cec5SDimitry Andric int llvm::findFirstVPTPredOperandIdx(const MachineInstr &MI) {
7950b57cec5SDimitry Andric const MCInstrDesc &MCID = MI.getDesc();
7960b57cec5SDimitry Andric
7970b57cec5SDimitry Andric for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i)
798bdd1243dSDimitry Andric if (ARM::isVpred(MCID.operands()[i].OperandType))
7990b57cec5SDimitry Andric return i;
8000b57cec5SDimitry Andric
8010b57cec5SDimitry Andric return -1;
8020b57cec5SDimitry Andric }
8030b57cec5SDimitry Andric
getVPTInstrPredicate(const MachineInstr & MI,Register & PredReg)8040b57cec5SDimitry Andric ARMVCC::VPTCodes llvm::getVPTInstrPredicate(const MachineInstr &MI,
8055ffd83dbSDimitry Andric Register &PredReg) {
8060b57cec5SDimitry Andric int PIdx = findFirstVPTPredOperandIdx(MI);
8070b57cec5SDimitry Andric if (PIdx == -1) {
8080b57cec5SDimitry Andric PredReg = 0;
8090b57cec5SDimitry Andric return ARMVCC::None;
8100b57cec5SDimitry Andric }
8110b57cec5SDimitry Andric
8120b57cec5SDimitry Andric PredReg = MI.getOperand(PIdx+1).getReg();
8130b57cec5SDimitry Andric return (ARMVCC::VPTCodes)MI.getOperand(PIdx).getImm();
8140b57cec5SDimitry Andric }
8155ffd83dbSDimitry Andric
recomputeVPTBlockMask(MachineInstr & Instr)8165ffd83dbSDimitry Andric void llvm::recomputeVPTBlockMask(MachineInstr &Instr) {
8175ffd83dbSDimitry Andric assert(isVPTOpcode(Instr.getOpcode()) && "Not a VPST or VPT Instruction!");
8185ffd83dbSDimitry Andric
8195ffd83dbSDimitry Andric MachineOperand &MaskOp = Instr.getOperand(0);
8205ffd83dbSDimitry Andric assert(MaskOp.isImm() && "Operand 0 is not the block mask of the VPT/VPST?!");
8215ffd83dbSDimitry Andric
8225ffd83dbSDimitry Andric MachineBasicBlock::iterator Iter = ++Instr.getIterator(),
8235ffd83dbSDimitry Andric End = Instr.getParent()->end();
8245ffd83dbSDimitry Andric
825349cc55cSDimitry Andric while (Iter != End && Iter->isDebugInstr())
826349cc55cSDimitry Andric ++Iter;
827349cc55cSDimitry Andric
8285ffd83dbSDimitry Andric // Verify that the instruction after the VPT/VPST is predicated (it should
8295ffd83dbSDimitry Andric // be), and skip it.
830349cc55cSDimitry Andric assert(Iter != End && "Expected some instructions in any VPT block");
8315ffd83dbSDimitry Andric assert(
8325ffd83dbSDimitry Andric getVPTInstrPredicate(*Iter) == ARMVCC::Then &&
8335ffd83dbSDimitry Andric "VPT/VPST should be followed by an instruction with a 'then' predicate!");
8345ffd83dbSDimitry Andric ++Iter;
8355ffd83dbSDimitry Andric
8365ffd83dbSDimitry Andric // Iterate over the predicated instructions, updating the BlockMask as we go.
8375ffd83dbSDimitry Andric ARM::PredBlockMask BlockMask = ARM::PredBlockMask::T;
8385ffd83dbSDimitry Andric while (Iter != End) {
839349cc55cSDimitry Andric if (Iter->isDebugInstr()) {
840349cc55cSDimitry Andric ++Iter;
841349cc55cSDimitry Andric continue;
842349cc55cSDimitry Andric }
8435ffd83dbSDimitry Andric ARMVCC::VPTCodes Pred = getVPTInstrPredicate(*Iter);
8445ffd83dbSDimitry Andric if (Pred == ARMVCC::None)
8455ffd83dbSDimitry Andric break;
8465ffd83dbSDimitry Andric BlockMask = expandPredBlockMask(BlockMask, Pred);
8475ffd83dbSDimitry Andric ++Iter;
8485ffd83dbSDimitry Andric }
8495ffd83dbSDimitry Andric
8505ffd83dbSDimitry Andric // Rewrite the BlockMask.
8515ffd83dbSDimitry Andric MaskOp.setImm((int64_t)(BlockMask));
8525ffd83dbSDimitry Andric }
853