10b57cec5SDimitry Andric//=- ARMScheduleSwift.td - Swift Scheduling Definitions -*- tablegen -*----===// 20b57cec5SDimitry Andric// 30b57cec5SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric// See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric// 70b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric// 90b57cec5SDimitry Andric// This file defines the itinerary class data for the Swift processor.. 100b57cec5SDimitry Andric// 110b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 120b57cec5SDimitry Andric 130b57cec5SDimitry Andric// ===---------------------------------------------------------------------===// 140b57cec5SDimitry Andric// This section contains legacy support for itineraries. This is 150b57cec5SDimitry Andric// required until SD and PostRA schedulers are replaced by MachineScheduler. 160b57cec5SDimitry Andric 170b57cec5SDimitry Andricdef SW_DIS0 : FuncUnit; 180b57cec5SDimitry Andricdef SW_DIS1 : FuncUnit; 190b57cec5SDimitry Andricdef SW_DIS2 : FuncUnit; 200b57cec5SDimitry Andric 210b57cec5SDimitry Andricdef SW_ALU0 : FuncUnit; 220b57cec5SDimitry Andricdef SW_ALU1 : FuncUnit; 230b57cec5SDimitry Andricdef SW_LS : FuncUnit; 240b57cec5SDimitry Andricdef SW_IDIV : FuncUnit; 250b57cec5SDimitry Andricdef SW_FDIV : FuncUnit; 260b57cec5SDimitry Andric 270b57cec5SDimitry Andric// FIXME: Need bypasses. 280b57cec5SDimitry Andric// FIXME: Model the multiple stages of IIC_iMOVix2, IIC_iMOVix2addpc, and 290b57cec5SDimitry Andric// IIC_iMOVix2ld better. 300b57cec5SDimitry Andric// FIXME: Model the special immediate shifts that are not microcoded. 310b57cec5SDimitry Andric// FIXME: Do we need to model the fact that uses of r15 in a micro-op force it 320b57cec5SDimitry Andric// to issue on pipe 1? 330b57cec5SDimitry Andric// FIXME: Model the pipelined behavior of CMP / TST instructions. 340b57cec5SDimitry Andric// FIXME: Better model the microcode stages of multiply instructions, especially 350b57cec5SDimitry Andric// conditional variants. 360b57cec5SDimitry Andric// FIXME: Add preload instruction when it is documented. 370b57cec5SDimitry Andric// FIXME: Model non-pipelined nature of FP div / sqrt unit. 380b57cec5SDimitry Andric 390b57cec5SDimitry Andric// Swift machine model for scheduling and other instruction cost heuristics. 400b57cec5SDimitry Andricdef SwiftModel : SchedMachineModel { 410b57cec5SDimitry Andric let IssueWidth = 3; // 3 micro-ops are dispatched per cycle. 420b57cec5SDimitry Andric let MicroOpBufferSize = 45; // Based on NEON renamed registers. 430b57cec5SDimitry Andric let LoadLatency = 3; 440b57cec5SDimitry Andric let MispredictPenalty = 14; // A branch direction mispredict. 450b57cec5SDimitry Andric let CompleteModel = 0; // FIXME: Remove if all instructions are covered. 460b57cec5SDimitry Andric 470b57cec5SDimitry Andric // FIXME: Remove when all errors have been fixed. 480b57cec5SDimitry Andric let FullInstRWOverlapCheck = 0; 490b57cec5SDimitry Andric} 500b57cec5SDimitry Andric 510b57cec5SDimitry Andric// Swift predicates. 520b57cec5SDimitry Andricdef IsFastImmShiftSwiftPred : SchedPredicate<[{TII->isSwiftFastImmShift(MI)}]>; 530b57cec5SDimitry Andric 540b57cec5SDimitry Andric// Swift resource mapping. 550b57cec5SDimitry Andriclet SchedModel = SwiftModel in { 560b57cec5SDimitry Andric // Processor resources. 570b57cec5SDimitry Andric def SwiftUnitP01 : ProcResource<2>; // ALU unit. 580b57cec5SDimitry Andric def SwiftUnitP0 : ProcResource<1> { let Super = SwiftUnitP01; } // Mul unit. 590b57cec5SDimitry Andric def SwiftUnitP1 : ProcResource<1> { let Super = SwiftUnitP01; } // Br unit. 600b57cec5SDimitry Andric def SwiftUnitP2 : ProcResource<1>; // LS unit. 610b57cec5SDimitry Andric def SwiftUnitDiv : ProcResource<1>; 620b57cec5SDimitry Andric 630b57cec5SDimitry Andric // Generic resource requirements. 640b57cec5SDimitry Andric def SwiftWriteP0OneCycle : SchedWriteRes<[SwiftUnitP0]>; 650b57cec5SDimitry Andric def SwiftWriteP0TwoCycle : SchedWriteRes<[SwiftUnitP0]> { let Latency = 2; } 660b57cec5SDimitry Andric def SwiftWriteP0FourCycle : SchedWriteRes<[SwiftUnitP0]> { let Latency = 4; } 670b57cec5SDimitry Andric def SwiftWriteP0SixCycle : SchedWriteRes<[SwiftUnitP0]> { let Latency = 6; } 680b57cec5SDimitry Andric def SwiftWriteP0P1FourCycle : SchedWriteRes<[SwiftUnitP0, SwiftUnitP1]> { 690b57cec5SDimitry Andric let Latency = 4; 700b57cec5SDimitry Andric } 710b57cec5SDimitry Andric def SwiftWriteP0P1SixCycle : SchedWriteRes<[SwiftUnitP0, SwiftUnitP1]> { 720b57cec5SDimitry Andric let Latency = 6; 730b57cec5SDimitry Andric } 740b57cec5SDimitry Andric def SwiftWriteP01OneCycle : SchedWriteRes<[SwiftUnitP01]>; 750b57cec5SDimitry Andric def SwiftWriteP1TwoCycle : SchedWriteRes<[SwiftUnitP1]> { let Latency = 2; } 760b57cec5SDimitry Andric def SwiftWriteP1FourCycle : SchedWriteRes<[SwiftUnitP1]> { let Latency = 4; } 770b57cec5SDimitry Andric def SwiftWriteP1SixCycle : SchedWriteRes<[SwiftUnitP1]> { let Latency = 6; } 780b57cec5SDimitry Andric def SwiftWriteP1EightCycle : SchedWriteRes<[SwiftUnitP1]> { let Latency = 8; } 790b57cec5SDimitry Andric def SwiftWriteP1TwelveCyc : SchedWriteRes<[SwiftUnitP1]> { let Latency = 12; } 800b57cec5SDimitry Andric def SwiftWriteP01OneCycle2x : WriteSequence<[SwiftWriteP01OneCycle], 2>; 810b57cec5SDimitry Andric def SwiftWriteP01OneCycle3x : WriteSequence<[SwiftWriteP01OneCycle], 3>; 820b57cec5SDimitry Andric def SwiftWriteP01TwoCycle : SchedWriteRes<[SwiftUnitP01]> { let Latency = 2; } 830b57cec5SDimitry Andric def SwiftWriteP01ThreeCycleTwoUops : SchedWriteRes<[SwiftUnitP01, 840b57cec5SDimitry Andric SwiftUnitP01]> { 850b57cec5SDimitry Andric let Latency = 3; 860b57cec5SDimitry Andric let NumMicroOps = 2; 870b57cec5SDimitry Andric } 880b57cec5SDimitry Andric def SwiftWriteP0ThreeCycleThreeUops : SchedWriteRes<[SwiftUnitP0]> { 890b57cec5SDimitry Andric let Latency = 3; 900b57cec5SDimitry Andric let NumMicroOps = 3; 910b57cec5SDimitry Andric let ResourceCycles = [3]; 920b57cec5SDimitry Andric } 930b57cec5SDimitry Andric // Plain load without writeback. 940b57cec5SDimitry Andric def SwiftWriteP2ThreeCycle : SchedWriteRes<[SwiftUnitP2]> { 950b57cec5SDimitry Andric let Latency = 3; 960b57cec5SDimitry Andric } 970b57cec5SDimitry Andric def SwiftWriteP2FourCycle : SchedWriteRes<[SwiftUnitP2]> { 980b57cec5SDimitry Andric let Latency = 4; 990b57cec5SDimitry Andric } 1000b57cec5SDimitry Andric // A store does not write to a register. 1010b57cec5SDimitry Andric def SwiftWriteP2 : SchedWriteRes<[SwiftUnitP2]> { 1020b57cec5SDimitry Andric let Latency = 0; 1030b57cec5SDimitry Andric } 1040b57cec5SDimitry Andric foreach Num = 1-4 in { 1050b57cec5SDimitry Andric def SwiftWrite#Num#xP2 : WriteSequence<[SwiftWriteP2], Num>; 1060b57cec5SDimitry Andric } 1070b57cec5SDimitry Andric def SwiftWriteP01OneCycle2x_load : WriteSequence<[SwiftWriteP01OneCycle, 1080b57cec5SDimitry Andric SwiftWriteP01OneCycle, 1090b57cec5SDimitry Andric SwiftWriteP2ThreeCycle]>; 1100b57cec5SDimitry Andric // 4.2.4 Arithmetic and Logical. 1110b57cec5SDimitry Andric // ALU operation register shifted by immediate variant. 1120b57cec5SDimitry Andric def SwiftWriteALUsi : SchedWriteVariant<[ 1130b57cec5SDimitry Andric // lsl #2, lsl #1, or lsr #1. 1140b57cec5SDimitry Andric SchedVar<IsFastImmShiftSwiftPred, [SwiftWriteP01TwoCycle]>, 1150b57cec5SDimitry Andric SchedVar<NoSchedPred, [WriteALU]> 1160b57cec5SDimitry Andric ]>; 1170b57cec5SDimitry Andric def SwiftWriteALUsr : SchedWriteVariant<[ 1180b57cec5SDimitry Andric SchedVar<IsPredicatedPred, [SwiftWriteP01ThreeCycleTwoUops]>, 1190b57cec5SDimitry Andric SchedVar<NoSchedPred, [SwiftWriteP01TwoCycle]> 1200b57cec5SDimitry Andric ]>; 1210b57cec5SDimitry Andric def SwiftWriteALUSsr : SchedWriteVariant<[ 1220b57cec5SDimitry Andric SchedVar<IsPredicatedPred, [SwiftWriteP0ThreeCycleThreeUops]>, 1230b57cec5SDimitry Andric SchedVar<NoSchedPred, [SwiftWriteP01TwoCycle]> 1240b57cec5SDimitry Andric ]>; 1250b57cec5SDimitry Andric def SwiftReadAdvanceALUsr : SchedReadVariant<[ 1260b57cec5SDimitry Andric SchedVar<IsPredicatedPred, [SchedReadAdvance<2>]>, 1270b57cec5SDimitry Andric SchedVar<NoSchedPred, [NoReadAdvance]> 1280b57cec5SDimitry Andric ]>; 1290b57cec5SDimitry Andric // ADC,ADD,NEG,RSB,RSC,SBC,SUB,ADR 1300b57cec5SDimitry Andric // AND,BIC,EOR,ORN,ORR 1310b57cec5SDimitry Andric // CLZ,RBIT,REV,REV16,REVSH,PKH 1320b57cec5SDimitry Andric def : WriteRes<WriteALU, [SwiftUnitP01]>; 1330b57cec5SDimitry Andric def : SchedAlias<WriteALUsi, SwiftWriteALUsi>; 1340b57cec5SDimitry Andric def : SchedAlias<WriteALUsr, SwiftWriteALUsr>; 1350b57cec5SDimitry Andric def : SchedAlias<WriteALUSsr, SwiftWriteALUSsr>; 1360b57cec5SDimitry Andric def : ReadAdvance<ReadALU, 0>; 1370b57cec5SDimitry Andric def : SchedAlias<ReadALUsr, SwiftReadAdvanceALUsr>; 1380b57cec5SDimitry Andric def : SchedAlias<WriteLd, SwiftWriteP2ThreeCycle>; 1390b57cec5SDimitry Andric def : SchedAlias<WriteST, SwiftWriteP2>; 1400b57cec5SDimitry Andric 1410b57cec5SDimitry Andric 1420b57cec5SDimitry Andric def SwiftChooseShiftKindP01OneOrTwoCycle : SchedWriteVariant<[ 1430b57cec5SDimitry Andric SchedVar<IsFastImmShiftSwiftPred, [SwiftWriteP01OneCycle]>, 1440b57cec5SDimitry Andric SchedVar<NoSchedPred, [SwiftWriteP01TwoCycle]> 1450b57cec5SDimitry Andric ]>; 1460b57cec5SDimitry Andric 1470b57cec5SDimitry Andric // 4.2.5 Integer comparison 1480b57cec5SDimitry Andric def : WriteRes<WriteCMP, [SwiftUnitP01]>; 1490b57cec5SDimitry Andric def : SchedAlias<WriteCMPsi, SwiftChooseShiftKindP01OneOrTwoCycle>; 1500b57cec5SDimitry Andric def : SchedAlias<WriteCMPsr, SwiftWriteP01TwoCycle>; 1510b57cec5SDimitry Andric 1520b57cec5SDimitry Andric // 4.2.6 Shift, Move 1530b57cec5SDimitry Andric // Shift 1540b57cec5SDimitry Andric // ASR,LSL,ROR,RRX 1550b57cec5SDimitry Andric // MOV(register-shiftedregister) MVN(register-shiftedregister) 1560b57cec5SDimitry Andric // Move 1570b57cec5SDimitry Andric // MOV,MVN 1580b57cec5SDimitry Andric // MOVT 1590b57cec5SDimitry Andric // Sign/Zero extension 1600b57cec5SDimitry Andric def : InstRW<[SwiftWriteP01OneCycle], 1610b57cec5SDimitry Andric (instregex "SXTB", "SXTH", "SXTB16", "UXTB", "UXTH", "UXTB16", 1620b57cec5SDimitry Andric "t2SXTB", "t2SXTH", "t2SXTB16", "t2UXTB", "t2UXTH", 1630b57cec5SDimitry Andric "t2UXTB16")>; 1640b57cec5SDimitry Andric // Pseudo instructions. 1650b57cec5SDimitry Andric def : InstRW<[SwiftWriteP01OneCycle2x], 1660b57cec5SDimitry Andric (instregex "MOVCCi32imm", "MOVi32imm", "t2MOVCCi32imm", 1670b57cec5SDimitry Andric "t2MOVi32imm")>; 1680b57cec5SDimitry Andric def : InstRW<[SwiftWriteP01OneCycle3x], 1690b57cec5SDimitry Andric (instregex "MOV_ga_pcrel", "t2MOV_ga_pcrel", "t2MOVi16_ga_pcrel")>; 1700b57cec5SDimitry Andric def : InstRW<[SwiftWriteP01OneCycle2x_load], 1710b57cec5SDimitry Andric (instregex "MOV_ga_pcrel_ldr")>; 1720b57cec5SDimitry Andric 1730b57cec5SDimitry Andric def SwiftWriteP0TwoCycleTwoUops : WriteSequence<[SwiftWriteP0OneCycle], 2>; 1740b57cec5SDimitry Andric 1750b57cec5SDimitry Andric def SwiftPredP0OneOrTwoCycle : SchedWriteVariant<[ 1760b57cec5SDimitry Andric SchedVar<IsPredicatedPred, [ SwiftWriteP0TwoCycleTwoUops ]>, 1770b57cec5SDimitry Andric SchedVar<NoSchedPred, [ SwiftWriteP0OneCycle ]> 1780b57cec5SDimitry Andric ]>; 1790b57cec5SDimitry Andric 1800b57cec5SDimitry Andric // 4.2.7 Select 1810b57cec5SDimitry Andric // SEL 1820b57cec5SDimitry Andric def : InstRW<[SwiftPredP0OneOrTwoCycle], (instregex "SEL", "t2SEL")>; 1830b57cec5SDimitry Andric 1840b57cec5SDimitry Andric // 4.2.8 Bitfield 1850b57cec5SDimitry Andric // BFI,BFC, SBFX,UBFX 1860b57cec5SDimitry Andric def : InstRW< [SwiftWriteP01TwoCycle], 1870b57cec5SDimitry Andric (instregex "BFC", "BFI", "UBFX", "SBFX", "(t|t2)BFC", "(t|t2)BFI", 1880b57cec5SDimitry Andric "(t|t2)UBFX", "(t|t2)SBFX")>; 1890b57cec5SDimitry Andric 1900b57cec5SDimitry Andric // 4.2.9 Saturating arithmetic 1910b57cec5SDimitry Andric def : InstRW< [SwiftWriteP01TwoCycle], 1920b57cec5SDimitry Andric (instregex "QADD", "QSUB", "QDADD", "QDSUB", "SSAT", "SSAT16", "USAT", 1930b57cec5SDimitry Andric "USAT16", "QADD8", "QADD16", "QSUB8", "QSUB16", "QASX", "QSAX", 1940b57cec5SDimitry Andric "UQADD8", "UQADD16","UQSUB8","UQSUB16","UQASX","UQSAX", "t2QADD", 1950b57cec5SDimitry Andric "t2QSUB", "t2QDADD", "t2QDSUB", "t2SSAT", "t2SSAT16", "t2USAT", 1960b57cec5SDimitry Andric "t2QADD8", "t2QADD16", "t2QSUB8", "t2QSUB16", "t2QASX", "t2QSAX", 1970b57cec5SDimitry Andric "t2UQADD8", "t2UQADD16","t2UQSUB8","t2UQSUB16","t2UQASX","t2UQSAX")>; 1980b57cec5SDimitry Andric 1990b57cec5SDimitry Andric // 4.2.10 Parallel Arithmetic 2000b57cec5SDimitry Andric // Not flag setting. 2010b57cec5SDimitry Andric def : InstRW< [SwiftWriteALUsr], 2020b57cec5SDimitry Andric (instregex "SADD8", "SADD16", "SSUB8", "SSUB16", "SASX", "SSAX", 2030b57cec5SDimitry Andric "UADD8", "UADD16", "USUB8", "USUB16", "UASX", "USAX", "t2SADD8", 2040b57cec5SDimitry Andric "t2SADD16", "t2SSUB8", "t2SSUB16", "t2SASX", "t2SSAX", "t2UADD8", 2050b57cec5SDimitry Andric "t2UADD16", "t2USUB8", "t2USUB16", "t2UASX", "t2USAX")>; 2060b57cec5SDimitry Andric // Flag setting. 2070b57cec5SDimitry Andric def : InstRW< [SwiftWriteP01TwoCycle], 2080b57cec5SDimitry Andric (instregex "SHADD8", "SHADD16", "SHSUB8", "SHSUB16", "SHASX", "SHSAX", 2090b57cec5SDimitry Andric "SXTAB", "SXTAB16", "SXTAH", "UHADD8", "UHADD16", "UHSUB8", "UHSUB16", 2100b57cec5SDimitry Andric "UHASX", "UHSAX", "UXTAB", "UXTAB16", "UXTAH", "t2SHADD8", "t2SHADD16", 2110b57cec5SDimitry Andric "t2SHSUB8", "t2SHSUB16", "t2SHASX", "t2SHSAX", "t2SXTAB", "t2SXTAB16", 2120b57cec5SDimitry Andric "t2SXTAH", "t2UHADD8", "t2UHADD16", "t2UHSUB8", "t2UHSUB16", "t2UHASX", 2130b57cec5SDimitry Andric "t2UHSAX", "t2UXTAB", "t2UXTAB16", "t2UXTAH")>; 2140b57cec5SDimitry Andric 2150b57cec5SDimitry Andric // 4.2.11 Sum of Absolute Difference 2160b57cec5SDimitry Andric def : InstRW< [SwiftWriteP0P1FourCycle], (instregex "USAD8") >; 2170b57cec5SDimitry Andric def : InstRW<[SwiftWriteP0P1FourCycle, ReadALU, ReadALU, SchedReadAdvance<2>], 2180b57cec5SDimitry Andric (instregex "USADA8")>; 2190b57cec5SDimitry Andric 2200b57cec5SDimitry Andric // 4.2.12 Integer Multiply (32-bit result) 2210b57cec5SDimitry Andric // Two sources. 2220b57cec5SDimitry Andric def : InstRW< [SwiftWriteP0FourCycle], 2230b57cec5SDimitry Andric (instregex "MUL", "SMMUL", "SMMULR", "SMULBB", "SMULBT", 2240b57cec5SDimitry Andric "SMULTB", "SMULTT", "SMULWB", "SMULWT", "SMUSD", "SMUSDX", "t2MUL", 2250b57cec5SDimitry Andric "t2SMMUL", "t2SMMULR", "t2SMULBB", "t2SMULBT", "t2SMULTB", "t2SMULTT", 2260b57cec5SDimitry Andric "t2SMULWB", "t2SMULWT", "t2SMUSD")>; 2270b57cec5SDimitry Andric 2280b57cec5SDimitry Andric def SwiftWriteP0P01FiveCycleTwoUops : 2290b57cec5SDimitry Andric SchedWriteRes<[SwiftUnitP0, SwiftUnitP01]> { 2300b57cec5SDimitry Andric let Latency = 5; 2310b57cec5SDimitry Andric } 2320b57cec5SDimitry Andric 2330b57cec5SDimitry Andric def SwiftPredP0P01FourFiveCycle : SchedWriteVariant<[ 2340b57cec5SDimitry Andric SchedVar<IsPredicatedPred, [ SwiftWriteP0P01FiveCycleTwoUops ]>, 2350b57cec5SDimitry Andric SchedVar<NoSchedPred, [ SwiftWriteP0FourCycle ]> 2360b57cec5SDimitry Andric ]>; 2370b57cec5SDimitry Andric 2380b57cec5SDimitry Andric def SwiftReadAdvanceFourCyclesPred : SchedReadVariant<[ 2390b57cec5SDimitry Andric SchedVar<IsPredicatedPred, [SchedReadAdvance<4>]>, 2400b57cec5SDimitry Andric SchedVar<NoSchedPred, [ReadALU]> 2410b57cec5SDimitry Andric ]>; 2420b57cec5SDimitry Andric 2430b57cec5SDimitry Andric // Multiply accumulate, three sources 2440b57cec5SDimitry Andric def : InstRW< [SwiftPredP0P01FourFiveCycle, ReadALU, ReadALU, 2450b57cec5SDimitry Andric SwiftReadAdvanceFourCyclesPred], 2460b57cec5SDimitry Andric (instregex "MLA", "MLS", "SMMLA", "SMMLAR", "SMMLS", "SMMLSR", 2470b57cec5SDimitry Andric "t2MLA", "t2MLS", "t2SMMLA", "t2SMMLAR", "t2SMMLS", 2480b57cec5SDimitry Andric "t2SMMLSR")>; 2490b57cec5SDimitry Andric 2500b57cec5SDimitry Andric // 4.2.13 Integer Multiply (32-bit result, Q flag) 2510b57cec5SDimitry Andric def : InstRW< [SwiftWriteP0FourCycle], 2520b57cec5SDimitry Andric (instregex "SMUAD", "SMUADX", "t2SMUAD", "t2SMUADX")>; 2530b57cec5SDimitry Andric def : InstRW< [SwiftPredP0P01FourFiveCycle, ReadALU, ReadALU, 2540b57cec5SDimitry Andric SwiftReadAdvanceFourCyclesPred], 2550b57cec5SDimitry Andric (instregex "SMLABB", "SMLABT", "SMLATB", "SMLATT", "SMLSD", "SMLSDX", 2560b57cec5SDimitry Andric "SMLAWB", "SMLAWT", "t2SMLABB", "t2SMLABT", "t2SMLATB", "t2SMLATT", 2570b57cec5SDimitry Andric "t2SMLSD", "t2SMLSDX", "t2SMLAWB", "t2SMLAWT")>; 2580b57cec5SDimitry Andric def : InstRW< [SwiftPredP0P01FourFiveCycle], 2590b57cec5SDimitry Andric (instregex "SMLAD", "SMLADX", "t2SMLAD", "t2SMLADX")>; 2600b57cec5SDimitry Andric 2610b57cec5SDimitry Andric def SwiftP0P0P01FiveCycle : SchedWriteRes<[SwiftUnitP0, SwiftUnitP01]> { 2620b57cec5SDimitry Andric let Latency = 5; 2630b57cec5SDimitry Andric let NumMicroOps = 3; 2640b57cec5SDimitry Andric let ResourceCycles = [2, 1]; 2650b57cec5SDimitry Andric } 2660b57cec5SDimitry Andric def SwiftWrite1Cycle : SchedWriteRes<[]> { 2670b57cec5SDimitry Andric let Latency = 1; 2680b57cec5SDimitry Andric let NumMicroOps = 0; 2690b57cec5SDimitry Andric } 2700b57cec5SDimitry Andric def SwiftWrite5Cycle : SchedWriteRes<[]> { 2710b57cec5SDimitry Andric let Latency = 5; 2720b57cec5SDimitry Andric let NumMicroOps = 0; 2730b57cec5SDimitry Andric } 2740b57cec5SDimitry Andric def SwiftWrite6Cycle : SchedWriteRes<[]> { 2750b57cec5SDimitry Andric let Latency = 6; 2760b57cec5SDimitry Andric let NumMicroOps = 0; 2770b57cec5SDimitry Andric } 2780b57cec5SDimitry Andric 2790b57cec5SDimitry Andric // 4.2.14 Integer Multiply, Long 2800b57cec5SDimitry Andric def : InstRW< [SwiftP0P0P01FiveCycle, SwiftWrite5Cycle], 2810b57cec5SDimitry Andric (instregex "SMULL$", "UMULL$", "t2SMULL$", "t2UMULL$")>; 2820b57cec5SDimitry Andric 2830b57cec5SDimitry Andric def Swift2P03P01FiveCycle : SchedWriteRes<[SwiftUnitP0, SwiftUnitP01]> { 2840b57cec5SDimitry Andric let Latency = 7; 2850b57cec5SDimitry Andric let NumMicroOps = 5; 2860b57cec5SDimitry Andric let ResourceCycles = [2, 3]; 2870b57cec5SDimitry Andric } 2880b57cec5SDimitry Andric 2890b57cec5SDimitry Andric // Aliasing sub-target specific WriteRes to generic ones 2900b57cec5SDimitry Andric def : SchedAlias<WriteMUL16, SwiftWriteP0FourCycle>; 2910b57cec5SDimitry Andric def : SchedAlias<WriteMUL32, SwiftWriteP0FourCycle>; 2920b57cec5SDimitry Andric def : SchedAlias<WriteMUL64Lo, SwiftP0P0P01FiveCycle>; 2930b57cec5SDimitry Andric def : SchedAlias<WriteMUL64Hi, SwiftWrite5Cycle>; 2940b57cec5SDimitry Andric def : SchedAlias<WriteMAC16, SwiftPredP0P01FourFiveCycle>; 2950b57cec5SDimitry Andric def : SchedAlias<WriteMAC32, SwiftPredP0P01FourFiveCycle>; 2960b57cec5SDimitry Andric def : SchedAlias<WriteMAC64Lo, SwiftWrite5Cycle>; 2970b57cec5SDimitry Andric def : SchedAlias<WriteMAC64Hi, Swift2P03P01FiveCycle>; 2980b57cec5SDimitry Andric def : ReadAdvance<ReadMUL, 0>; 2990b57cec5SDimitry Andric def : SchedAlias<ReadMAC, SwiftReadAdvanceFourCyclesPred>; 3000b57cec5SDimitry Andric 3010b57cec5SDimitry Andric // 4.2.15 Integer Multiply Accumulate, Long 3020b57cec5SDimitry Andric // 4.2.16 Integer Multiply Accumulate, Dual 3030b57cec5SDimitry Andric // 4.2.17 Integer Multiply Accumulate Accumulate, Long 3040b57cec5SDimitry Andric // We are being a bit inaccurate here. 3050b57cec5SDimitry Andric def : InstRW< [SwiftWrite5Cycle, Swift2P03P01FiveCycle, ReadALU, ReadALU, 3060b57cec5SDimitry Andric SchedReadAdvance<4>, SchedReadAdvance<3>], 3070b57cec5SDimitry Andric (instregex "SMLAL", "UMLAL", "SMLALBT", 3080b57cec5SDimitry Andric "SMLALTB", "SMLALTT", "SMLALD", "SMLALDX", "SMLSLD", "SMLSLDX", 3090b57cec5SDimitry Andric "UMAAL", "t2SMLAL", "t2UMLAL", "t2SMLALBB", "t2SMLALBT", 3100b57cec5SDimitry Andric "t2SMLALTB", "t2SMLALTT", "t2SMLALD", "t2SMLALDX", "t2SMLSLD", "t2SMLSLDX", 3110b57cec5SDimitry Andric "t2UMAAL")>; 3120b57cec5SDimitry Andric 3130b57cec5SDimitry Andric def SwiftDiv : SchedWriteRes<[SwiftUnitP0, SwiftUnitDiv]> { 3140b57cec5SDimitry Andric let NumMicroOps = 1; 3150b57cec5SDimitry Andric let Latency = 14; 3160b57cec5SDimitry Andric let ResourceCycles = [1, 14]; 3170b57cec5SDimitry Andric } 3180b57cec5SDimitry Andric // 4.2.18 Integer Divide 3190b57cec5SDimitry Andric def : WriteRes<WriteDIV, [SwiftUnitDiv]>; // Workaround. 3200b57cec5SDimitry Andric def : InstRW <[SwiftDiv], 3210b57cec5SDimitry Andric (instregex "SDIV", "UDIV", "t2SDIV", "t2UDIV")>; 3220b57cec5SDimitry Andric 3230b57cec5SDimitry Andric // 4.2.19 Integer Load Single Element 3240b57cec5SDimitry Andric // 4.2.20 Integer Load Signextended 3250b57cec5SDimitry Andric def SwiftWriteP2P01ThreeCycle : SchedWriteRes<[SwiftUnitP2, SwiftUnitP01]> { 3260b57cec5SDimitry Andric let Latency = 3; 3270b57cec5SDimitry Andric let NumMicroOps = 2; 3280b57cec5SDimitry Andric } 3290b57cec5SDimitry Andric def SwiftWriteP2P01FourCycle : SchedWriteRes<[SwiftUnitP2, SwiftUnitP01]> { 3300b57cec5SDimitry Andric let Latency = 4; 3310b57cec5SDimitry Andric let NumMicroOps = 2; 3320b57cec5SDimitry Andric } 3330b57cec5SDimitry Andric def SwiftWriteP2P01P01FourCycle : SchedWriteRes<[SwiftUnitP2, SwiftUnitP01, 3340b57cec5SDimitry Andric SwiftUnitP01]> { 3350b57cec5SDimitry Andric let Latency = 4; 3360b57cec5SDimitry Andric let NumMicroOps = 3; 3370b57cec5SDimitry Andric } 3380b57cec5SDimitry Andric def SwiftWriteP2P2ThreeCycle : SchedWriteRes<[SwiftUnitP2, SwiftUnitP2]> { 3390b57cec5SDimitry Andric let Latency = 3; 3400b57cec5SDimitry Andric let NumMicroOps = 2; 3410b57cec5SDimitry Andric } 3420b57cec5SDimitry Andric def SwiftWriteP2P2P01ThreeCycle : SchedWriteRes<[SwiftUnitP2, SwiftUnitP2, 3430b57cec5SDimitry Andric SwiftUnitP01]> { 3440b57cec5SDimitry Andric let Latency = 3; 3450b57cec5SDimitry Andric let NumMicroOps = 3; 3460b57cec5SDimitry Andric } 3470b57cec5SDimitry Andric def SwiftWrBackOne : SchedWriteRes<[]> { 3480b57cec5SDimitry Andric let Latency = 1; 3490b57cec5SDimitry Andric let NumMicroOps = 0; 3500b57cec5SDimitry Andric } 3510b57cec5SDimitry Andric def SwiftWriteLdFour : SchedWriteRes<[]> { 3520b57cec5SDimitry Andric let Latency = 4; 3530b57cec5SDimitry Andric let NumMicroOps = 0; 3540b57cec5SDimitry Andric } 3550b57cec5SDimitry Andric // Not accurate. 3560b57cec5SDimitry Andric def : InstRW<[SwiftWriteP2ThreeCycle], 3570b57cec5SDimitry Andric (instregex "LDR(i12|rs)$", "LDRB(i12|rs)$", "t2LDR(i8|i12|s|pci)", 3580b57cec5SDimitry Andric "t2LDR(H|B)(i8|i12|s|pci)", "LDREX", "tLDR[BH](r|i|spi|pci|pciASM)", 3590b57cec5SDimitry Andric "tLDR(r|i|spi|pci|pciASM)")>; 3600b57cec5SDimitry Andric def : InstRW<[SwiftWriteP2ThreeCycle], 3610b57cec5SDimitry Andric (instregex "LDRH$", "PICLDR$", "PICLDR(H|B)$", "LDRcp$")>; 3620b57cec5SDimitry Andric def : InstRW<[SwiftWriteP2P01FourCycle], 3630b57cec5SDimitry Andric (instregex "PICLDRS(H|B)$", "t2LDRS(H|B)(i|r|p|s)", "LDRS(H|B)$", 3640b57cec5SDimitry Andric "t2LDRpci_pic", "tLDRS(B|H)")>; 3650b57cec5SDimitry Andric def : InstRW<[SwiftWriteP2P01ThreeCycle, SwiftWrBackOne], 3660b57cec5SDimitry Andric (instregex "LD(RB|R)(_|T_)(POST|PRE)_(IMM|REG)", "LDRH(_PRE|_POST)", 3670b57cec5SDimitry Andric "LDR(T|BT)_POST_(REG|IMM)", "LDRHT(i|r)", 3680b57cec5SDimitry Andric "t2LD(R|RB|RH)_(PRE|POST)", "t2LD(R|RB|RH)T")>; 3690b57cec5SDimitry Andric def : InstRW<[SwiftWriteP2P01P01FourCycle, SwiftWrBackOne], 3700b57cec5SDimitry Andric (instregex "LDR(SH|SB)(_POST|_PRE)", "t2LDR(SH|SB)(_POST|_PRE)", 3710b57cec5SDimitry Andric "LDRS(B|H)T(i|r)", "t2LDRS(B|H)T(i|r)?")>; 3720b57cec5SDimitry Andric 3730b57cec5SDimitry Andric // 4.2.21 Integer Dual Load 3740b57cec5SDimitry Andric // Not accurate. 3750b57cec5SDimitry Andric def : InstRW<[SwiftWriteP2P2ThreeCycle, SwiftWriteLdFour], 3760b57cec5SDimitry Andric (instregex "t2LDRDi8", "LDRD$")>; 3770b57cec5SDimitry Andric def : InstRW<[SwiftWriteP2P2P01ThreeCycle, SwiftWriteLdFour, SwiftWrBackOne], 3780b57cec5SDimitry Andric (instregex "LDRD_(POST|PRE)", "t2LDRD_(POST|PRE)")>; 3790b57cec5SDimitry Andric 3800b57cec5SDimitry Andric // 4.2.22 Integer Load, Multiple 3810b57cec5SDimitry Andric // NumReg = 1 .. 16 3820b57cec5SDimitry Andric foreach Lat = 3-25 in { 3830b57cec5SDimitry Andric def SwiftWriteLM#Lat#Cy : SchedWriteRes<[SwiftUnitP2]> { 3840b57cec5SDimitry Andric let Latency = Lat; 3850b57cec5SDimitry Andric } 3860b57cec5SDimitry Andric def SwiftWriteLM#Lat#CyNo : SchedWriteRes<[]> { 3870b57cec5SDimitry Andric let Latency = Lat; 3880b57cec5SDimitry Andric let NumMicroOps = 0; 3890b57cec5SDimitry Andric } 3900b57cec5SDimitry Andric } 3910b57cec5SDimitry Andric // Predicate. 3920b57cec5SDimitry Andric foreach NumAddr = 1-16 in { 3930b57cec5SDimitry Andric def SwiftLMAddr#NumAddr#Pred : SchedPredicate<"TII->getNumLDMAddresses(*MI) == "#NumAddr>; 3940b57cec5SDimitry Andric } 3950b57cec5SDimitry Andric def SwiftWriteLDMAddrNoWB : SchedWriteRes<[SwiftUnitP01]> { let Latency = 0; } 3960b57cec5SDimitry Andric def SwiftWriteLDMAddrWB : SchedWriteRes<[SwiftUnitP01, SwiftUnitP01]>; 3970b57cec5SDimitry Andric def SwiftWriteLM : SchedWriteVariant<[ 3980b57cec5SDimitry Andric SchedVar<SwiftLMAddr2Pred, [SwiftWriteLM3Cy, SwiftWriteLM4Cy]>, 3990b57cec5SDimitry Andric SchedVar<SwiftLMAddr3Pred, [SwiftWriteLM3Cy, SwiftWriteLM4Cy, 4000b57cec5SDimitry Andric SwiftWriteLM5Cy]>, 4010b57cec5SDimitry Andric SchedVar<SwiftLMAddr4Pred, [SwiftWriteLM3Cy, SwiftWriteLM4Cy, 4020b57cec5SDimitry Andric SwiftWriteLM5Cy, SwiftWriteLM6Cy]>, 4030b57cec5SDimitry Andric SchedVar<SwiftLMAddr5Pred, [SwiftWriteLM3Cy, SwiftWriteLM4Cy, 4040b57cec5SDimitry Andric SwiftWriteLM5Cy, SwiftWriteLM6Cy, 4050b57cec5SDimitry Andric SwiftWriteLM7Cy]>, 4060b57cec5SDimitry Andric SchedVar<SwiftLMAddr6Pred, [SwiftWriteLM3Cy, SwiftWriteLM4Cy, 4070b57cec5SDimitry Andric SwiftWriteLM5Cy, SwiftWriteLM6Cy, 4080b57cec5SDimitry Andric SwiftWriteLM7Cy, SwiftWriteLM8Cy]>, 4090b57cec5SDimitry Andric SchedVar<SwiftLMAddr7Pred, [SwiftWriteLM3Cy, SwiftWriteLM4Cy, 4100b57cec5SDimitry Andric SwiftWriteLM5Cy, SwiftWriteLM6Cy, 4110b57cec5SDimitry Andric SwiftWriteLM7Cy, SwiftWriteLM8Cy, 4120b57cec5SDimitry Andric SwiftWriteLM9Cy]>, 4130b57cec5SDimitry Andric SchedVar<SwiftLMAddr8Pred, [SwiftWriteLM3Cy, SwiftWriteLM4Cy, 4140b57cec5SDimitry Andric SwiftWriteLM5Cy, SwiftWriteLM6Cy, 4150b57cec5SDimitry Andric SwiftWriteLM7Cy, SwiftWriteLM8Cy, 4160b57cec5SDimitry Andric SwiftWriteLM9Cy, SwiftWriteLM10Cy]>, 4170b57cec5SDimitry Andric SchedVar<SwiftLMAddr9Pred, [SwiftWriteLM3Cy, SwiftWriteLM4Cy, 4180b57cec5SDimitry Andric SwiftWriteLM5Cy, SwiftWriteLM6Cy, 4190b57cec5SDimitry Andric SwiftWriteLM7Cy, SwiftWriteLM8Cy, 4200b57cec5SDimitry Andric SwiftWriteLM9Cy, SwiftWriteLM10Cy, 4210b57cec5SDimitry Andric SwiftWriteLM11Cy]>, 4220b57cec5SDimitry Andric SchedVar<SwiftLMAddr10Pred,[SwiftWriteLM3Cy, SwiftWriteLM4Cy, 4230b57cec5SDimitry Andric SwiftWriteLM5Cy, SwiftWriteLM6Cy, 4240b57cec5SDimitry Andric SwiftWriteLM7Cy, SwiftWriteLM8Cy, 4250b57cec5SDimitry Andric SwiftWriteLM9Cy, SwiftWriteLM10Cy, 4260b57cec5SDimitry Andric SwiftWriteLM11Cy, SwiftWriteLM12Cy]>, 4270b57cec5SDimitry Andric SchedVar<SwiftLMAddr11Pred,[SwiftWriteLM3Cy, SwiftWriteLM4Cy, 4280b57cec5SDimitry Andric SwiftWriteLM5Cy, SwiftWriteLM6Cy, 4290b57cec5SDimitry Andric SwiftWriteLM7Cy, SwiftWriteLM8Cy, 4300b57cec5SDimitry Andric SwiftWriteLM9Cy, SwiftWriteLM10Cy, 4310b57cec5SDimitry Andric SwiftWriteLM11Cy, SwiftWriteLM12Cy, 4320b57cec5SDimitry Andric SwiftWriteLM13Cy]>, 4330b57cec5SDimitry Andric SchedVar<SwiftLMAddr12Pred,[SwiftWriteLM3Cy, SwiftWriteLM4Cy, 4340b57cec5SDimitry Andric SwiftWriteLM5Cy, SwiftWriteLM6Cy, 4350b57cec5SDimitry Andric SwiftWriteLM7Cy, SwiftWriteLM8Cy, 4360b57cec5SDimitry Andric SwiftWriteLM9Cy, SwiftWriteLM10Cy, 4370b57cec5SDimitry Andric SwiftWriteLM11Cy, SwiftWriteLM12Cy, 4380b57cec5SDimitry Andric SwiftWriteLM13Cy, SwiftWriteLM14Cy]>, 4390b57cec5SDimitry Andric SchedVar<SwiftLMAddr13Pred,[SwiftWriteLM3Cy, SwiftWriteLM4Cy, 4400b57cec5SDimitry Andric SwiftWriteLM5Cy, SwiftWriteLM6Cy, 4410b57cec5SDimitry Andric SwiftWriteLM7Cy, SwiftWriteLM8Cy, 4420b57cec5SDimitry Andric SwiftWriteLM9Cy, SwiftWriteLM10Cy, 4430b57cec5SDimitry Andric SwiftWriteLM11Cy, SwiftWriteLM12Cy, 4440b57cec5SDimitry Andric SwiftWriteLM13Cy, SwiftWriteLM14Cy, 4450b57cec5SDimitry Andric SwiftWriteLM15Cy]>, 4460b57cec5SDimitry Andric SchedVar<SwiftLMAddr14Pred,[SwiftWriteLM3Cy, SwiftWriteLM4Cy, 4470b57cec5SDimitry Andric SwiftWriteLM5Cy, SwiftWriteLM6Cy, 4480b57cec5SDimitry Andric SwiftWriteLM7Cy, SwiftWriteLM8Cy, 4490b57cec5SDimitry Andric SwiftWriteLM9Cy, SwiftWriteLM10Cy, 4500b57cec5SDimitry Andric SwiftWriteLM11Cy, SwiftWriteLM12Cy, 4510b57cec5SDimitry Andric SwiftWriteLM13Cy, SwiftWriteLM14Cy, 4520b57cec5SDimitry Andric SwiftWriteLM15Cy, SwiftWriteLM16Cy]>, 4530b57cec5SDimitry Andric SchedVar<SwiftLMAddr15Pred,[SwiftWriteLM3Cy, SwiftWriteLM4Cy, 4540b57cec5SDimitry Andric SwiftWriteLM5Cy, SwiftWriteLM6Cy, 4550b57cec5SDimitry Andric SwiftWriteLM7Cy, SwiftWriteLM8Cy, 4560b57cec5SDimitry Andric SwiftWriteLM9Cy, SwiftWriteLM10Cy, 4570b57cec5SDimitry Andric SwiftWriteLM11Cy, SwiftWriteLM12Cy, 4580b57cec5SDimitry Andric SwiftWriteLM13Cy, SwiftWriteLM14Cy, 4590b57cec5SDimitry Andric SwiftWriteLM15Cy, SwiftWriteLM16Cy, 4600b57cec5SDimitry Andric SwiftWriteLM17Cy]>, 4610b57cec5SDimitry Andric SchedVar<SwiftLMAddr16Pred,[SwiftWriteLM3Cy, SwiftWriteLM4Cy, 4620b57cec5SDimitry Andric SwiftWriteLM5Cy, SwiftWriteLM6Cy, 4630b57cec5SDimitry Andric SwiftWriteLM7Cy, SwiftWriteLM8Cy, 4640b57cec5SDimitry Andric SwiftWriteLM9Cy, SwiftWriteLM10Cy, 4650b57cec5SDimitry Andric SwiftWriteLM11Cy, SwiftWriteLM12Cy, 4660b57cec5SDimitry Andric SwiftWriteLM13Cy, SwiftWriteLM14Cy, 4670b57cec5SDimitry Andric SwiftWriteLM15Cy, SwiftWriteLM16Cy, 4680b57cec5SDimitry Andric SwiftWriteLM17Cy, SwiftWriteLM18Cy]>, 4690b57cec5SDimitry Andric // Unknow number of registers, just use resources for two registers. 4700b57cec5SDimitry Andric SchedVar<NoSchedPred, [SwiftWriteLM3Cy, SwiftWriteLM4Cy, 4710b57cec5SDimitry Andric SwiftWriteLM5CyNo, SwiftWriteLM6CyNo, 4720b57cec5SDimitry Andric SwiftWriteLM7CyNo, SwiftWriteLM8CyNo, 4730b57cec5SDimitry Andric SwiftWriteLM9CyNo, SwiftWriteLM10CyNo, 4740b57cec5SDimitry Andric SwiftWriteLM11CyNo, SwiftWriteLM12CyNo, 4750b57cec5SDimitry Andric SwiftWriteLM13CyNo, SwiftWriteLM14CyNo, 4760b57cec5SDimitry Andric SwiftWriteLM15CyNo, SwiftWriteLM16CyNo, 4770b57cec5SDimitry Andric SwiftWriteLM17CyNo, SwiftWriteLM18CyNo]> 4780b57cec5SDimitry Andric 4790b57cec5SDimitry Andric ]> { let Variadic=1; } 4800b57cec5SDimitry Andric 4810b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM, SwiftWriteLDMAddrNoWB], 4820b57cec5SDimitry Andric (instregex "LDM(IA|DA|DB|IB)$", "t2LDM(IA|DA|DB|IB)$", 4830b57cec5SDimitry Andric "(t|sys)LDM(IA|DA|DB|IB)$")>; 4840b57cec5SDimitry Andric def : InstRW<[SwiftWriteLDMAddrWB, SwiftWriteLM], 4850b57cec5SDimitry Andric (instregex /*"t2LDMIA_RET", "tLDMIA_RET", "LDMIA_RET",*/ 4860b57cec5SDimitry Andric "LDM(IA|DA|DB|IB)_UPD", "(t2|sys|t)LDM(IA|DA|DB|IB)_UPD")>; 4870b57cec5SDimitry Andric def : InstRW<[SwiftWriteLDMAddrWB, SwiftWriteLM, SwiftWriteP1TwoCycle], 4880b57cec5SDimitry Andric (instregex "LDMIA_RET", "(t|t2)LDMIA_RET", "tPOP")>; 4890b57cec5SDimitry Andric // 4.2.23 Integer Store, Single Element 4900b57cec5SDimitry Andric def : InstRW<[SwiftWriteP2], 4910b57cec5SDimitry Andric (instregex "PICSTR", "STR(i12|rs)", "STRB(i12|rs)", "STRH$", "STREX", 4920b57cec5SDimitry Andric "t2STR(i12|i8|s)$", "t2STR[BH](i12|i8|s)$", "tSTR[BH](i|r)", "tSTR(i|r)", "tSTRspi")>; 4930b57cec5SDimitry Andric 4940b57cec5SDimitry Andric def : InstRW<[SwiftWriteP01OneCycle, SwiftWriteP2], 4950b57cec5SDimitry Andric (instregex "STR(B_|_|BT_|T_)(PRE_IMM|PRE_REG|POST_REG|POST_IMM)", 4960b57cec5SDimitry Andric "STR(i|r)_preidx", "STRB(i|r)_preidx", "STRH_preidx", "STR(H_|HT_)(PRE|POST)", 4970b57cec5SDimitry Andric "STR(BT|HT|T)", "t2STR_(PRE|POST)", "t2STR[BH]_(PRE|POST)", 4980b57cec5SDimitry Andric "t2STR_preidx", "t2STR[BH]_preidx", "t2ST(RB|RH|R)T")>; 4990b57cec5SDimitry Andric 5000b57cec5SDimitry Andric // 4.2.24 Integer Store, Dual 5010b57cec5SDimitry Andric def : InstRW<[SwiftWriteP2, SwiftWriteP2, SwiftWriteP01OneCycle], 5020b57cec5SDimitry Andric (instregex "STRD$", "t2STRDi8")>; 5030b57cec5SDimitry Andric def : InstRW<[SwiftWriteP01OneCycle, SwiftWriteP2, SwiftWriteP2, 5040b57cec5SDimitry Andric SwiftWriteP01OneCycle], 5050b57cec5SDimitry Andric (instregex "(t2|t)STRD_(POST|PRE)", "STRD_(POST|PRE)")>; 5060b57cec5SDimitry Andric 5070b57cec5SDimitry Andric // 4.2.25 Integer Store, Multiple 5080b57cec5SDimitry Andric def SwiftWriteStIncAddr : SchedWriteRes<[SwiftUnitP2, SwiftUnitP01]> { 5090b57cec5SDimitry Andric let Latency = 0; 5100b57cec5SDimitry Andric let NumMicroOps = 2; 5110b57cec5SDimitry Andric } 5120b57cec5SDimitry Andric foreach NumAddr = 1-16 in { 5130b57cec5SDimitry Andric def SwiftWriteSTM#NumAddr : WriteSequence<[SwiftWriteStIncAddr], NumAddr>; 5140b57cec5SDimitry Andric } 5150b57cec5SDimitry Andric def SwiftWriteSTM : SchedWriteVariant<[ 5160b57cec5SDimitry Andric SchedVar<SwiftLMAddr2Pred, [SwiftWriteSTM2]>, 5170b57cec5SDimitry Andric SchedVar<SwiftLMAddr3Pred, [SwiftWriteSTM3]>, 5180b57cec5SDimitry Andric SchedVar<SwiftLMAddr4Pred, [SwiftWriteSTM4]>, 5190b57cec5SDimitry Andric SchedVar<SwiftLMAddr5Pred, [SwiftWriteSTM5]>, 5200b57cec5SDimitry Andric SchedVar<SwiftLMAddr6Pred, [SwiftWriteSTM6]>, 5210b57cec5SDimitry Andric SchedVar<SwiftLMAddr7Pred, [SwiftWriteSTM7]>, 5220b57cec5SDimitry Andric SchedVar<SwiftLMAddr8Pred, [SwiftWriteSTM8]>, 5230b57cec5SDimitry Andric SchedVar<SwiftLMAddr9Pred, [SwiftWriteSTM9]>, 5240b57cec5SDimitry Andric SchedVar<SwiftLMAddr10Pred,[SwiftWriteSTM10]>, 5250b57cec5SDimitry Andric SchedVar<SwiftLMAddr11Pred,[SwiftWriteSTM11]>, 5260b57cec5SDimitry Andric SchedVar<SwiftLMAddr12Pred,[SwiftWriteSTM12]>, 5270b57cec5SDimitry Andric SchedVar<SwiftLMAddr13Pred,[SwiftWriteSTM13]>, 5280b57cec5SDimitry Andric SchedVar<SwiftLMAddr14Pred,[SwiftWriteSTM14]>, 5290b57cec5SDimitry Andric SchedVar<SwiftLMAddr15Pred,[SwiftWriteSTM15]>, 5300b57cec5SDimitry Andric SchedVar<SwiftLMAddr16Pred,[SwiftWriteSTM16]>, 5310b57cec5SDimitry Andric // Unknow number of registers, just use resources for two registers. 5320b57cec5SDimitry Andric SchedVar<NoSchedPred, [SwiftWriteSTM2]> 5330b57cec5SDimitry Andric ]>; 5340b57cec5SDimitry Andric def : InstRW<[SwiftWriteSTM], 5350b57cec5SDimitry Andric (instregex "STM(IB|IA|DB|DA)$", "(t2|sys|t)STM(IB|IA|DB|DA)$")>; 5360b57cec5SDimitry Andric def : InstRW<[SwiftWriteP01OneCycle, SwiftWriteSTM], 5370b57cec5SDimitry Andric (instregex "STM(IB|IA|DB|DA)_UPD", "(t2|sys|t)STM(IB|IA|DB|DA)_UPD", 5380b57cec5SDimitry Andric "tPUSH")>; 5390b57cec5SDimitry Andric 5400b57cec5SDimitry Andric // LDRLIT pseudo instructions, they expand to LDR + PICADD 5410b57cec5SDimitry Andric def : InstRW<[SwiftWriteP2ThreeCycle, WriteALU], 5420b57cec5SDimitry Andric (instregex "t?LDRLIT_ga_abs", "t?LDRLIT_ga_pcrel")>; 5430b57cec5SDimitry Andric // LDRLIT_ga_pcrel_ldr expands to LDR + PICLDR 5440b57cec5SDimitry Andric def : InstRW<[SwiftWriteP2ThreeCycle, SwiftWriteP2ThreeCycle], 5450b57cec5SDimitry Andric (instregex "LDRLIT_ga_pcrel_ldr")>; 5460b57cec5SDimitry Andric 5470b57cec5SDimitry Andric // 4.2.26 Branch 5480b57cec5SDimitry Andric def : WriteRes<WriteBr, [SwiftUnitP1]> { let Latency = 0; } 5490b57cec5SDimitry Andric def : WriteRes<WriteBrL, [SwiftUnitP1]> { let Latency = 2; } 5500b57cec5SDimitry Andric def : WriteRes<WriteBrTbl, [SwiftUnitP1, SwiftUnitP2]> { let Latency = 0; } 5510b57cec5SDimitry Andric 5520b57cec5SDimitry Andric // 4.2.27 Not issued 5530b57cec5SDimitry Andric def : WriteRes<WriteNoop, []> { let Latency = 0; let NumMicroOps = 0; } 5540b57cec5SDimitry Andric def : InstRW<[WriteNoop], (instregex "t2IT", "IT")>; 5550b57cec5SDimitry Andric 5560b57cec5SDimitry Andric // 4.2.28 Advanced SIMD, Integer, 2 cycle 5570b57cec5SDimitry Andric def : InstRW<[SwiftWriteP0TwoCycle], 5580b57cec5SDimitry Andric (instregex "VADDv", "VSUBv", "VNEG(s|f|v)", "VADDL", "VSUBL", 5590b57cec5SDimitry Andric "VADDW", "VSUBW", "VHADD", "VHSUB", "VRHADD", "VPADDi", 5600b57cec5SDimitry Andric "VPADDL", "VAND", "VBIC", "VEOR", "VORN", "VORR", "VTST", 561*e8d8bef9SDimitry Andric "VSHL", "VSHR(s|u)", "VSHLL", "VQSHL(s|u)", "VBIF", "VBIT", 562*e8d8bef9SDimitry Andric "VBSL", "VBSP", "VSLI", "VSRI", "VCLS", "VCLZ", "VCNT")>; 5630b57cec5SDimitry Andric 5640b57cec5SDimitry Andric def : InstRW<[SwiftWriteP1TwoCycle], 5650b57cec5SDimitry Andric (instregex "VEXT", "VREV16", "VREV32", "VREV64")>; 5660b57cec5SDimitry Andric 5670b57cec5SDimitry Andric // 4.2.29 Advanced SIMD, Integer, 4 cycle 5680b57cec5SDimitry Andric // 4.2.30 Advanced SIMD, Integer with Accumulate 5690b57cec5SDimitry Andric def : InstRW<[SwiftWriteP0FourCycle], 5700b57cec5SDimitry Andric (instregex "VABA", "VABAL", "VPADAL", "VRSRA", "VSRA", "VACGE", "VACGT", 5710b57cec5SDimitry Andric "VCEQ", "VCGE", "VCGT", "VCLE", "VCLT", "VRSHL", 5720b57cec5SDimitry Andric "VQRSHL", "VRSHR(u|s)", "VABS(f|v)", "VQABS", "VQNEG", "VQADD", 5730b57cec5SDimitry Andric "VQSUB")>; 5740b57cec5SDimitry Andric def : InstRW<[SwiftWriteP1FourCycle], 5750b57cec5SDimitry Andric (instregex "VRECPE", "VRSQRTE")>; 5760b57cec5SDimitry Andric 5770b57cec5SDimitry Andric // 4.2.31 Advanced SIMD, Add and Shift with Narrow 5780b57cec5SDimitry Andric def : InstRW<[SwiftWriteP0P1FourCycle], 5790b57cec5SDimitry Andric (instregex "VADDHN", "VSUBHN", "VSHRN")>; 5800b57cec5SDimitry Andric def : InstRW<[SwiftWriteP0P1SixCycle], 5810b57cec5SDimitry Andric (instregex "VRADDHN", "VRSUBHN", "VRSHRN", "VQSHRN", "VQSHRUN", 5820b57cec5SDimitry Andric "VQRSHRN", "VQRSHRUN")>; 5830b57cec5SDimitry Andric 5840b57cec5SDimitry Andric // 4.2.32 Advanced SIMD, Vector Table Lookup 5850b57cec5SDimitry Andric foreach Num = 1-4 in { 5860b57cec5SDimitry Andric def SwiftWrite#Num#xP1TwoCycle : WriteSequence<[SwiftWriteP1TwoCycle], Num>; 5870b57cec5SDimitry Andric } 5880b57cec5SDimitry Andric def : InstRW<[SwiftWrite1xP1TwoCycle], 5890b57cec5SDimitry Andric (instregex "VTB(L|X)1")>; 5900b57cec5SDimitry Andric def : InstRW<[SwiftWrite2xP1TwoCycle], 5910b57cec5SDimitry Andric (instregex "VTB(L|X)2")>; 5920b57cec5SDimitry Andric def : InstRW<[SwiftWrite3xP1TwoCycle], 5930b57cec5SDimitry Andric (instregex "VTB(L|X)3")>; 5940b57cec5SDimitry Andric def : InstRW<[SwiftWrite4xP1TwoCycle], 5950b57cec5SDimitry Andric (instregex "VTB(L|X)4")>; 5960b57cec5SDimitry Andric 5970b57cec5SDimitry Andric // 4.2.33 Advanced SIMD, Transpose 5980b57cec5SDimitry Andric def : InstRW<[SwiftWriteP1FourCycle, SwiftWriteP1FourCycle, 5990b57cec5SDimitry Andric SwiftWriteP1TwoCycle/*RsrcOnly*/, SchedReadAdvance<2>], 6000b57cec5SDimitry Andric (instregex "VSWP", "VTRN", "VUZP", "VZIP")>; 6010b57cec5SDimitry Andric 6020b57cec5SDimitry Andric // 4.2.34 Advanced SIMD and VFP, Floating Point 6030b57cec5SDimitry Andric def : InstRW<[SwiftWriteP0TwoCycle], (instregex "VABS(S|D)$", "VNEG(S|D)$")>; 6040b57cec5SDimitry Andric def : InstRW<[SwiftWriteP0FourCycle], 6050b57cec5SDimitry Andric (instregex "VCMP(D|S|ZD|ZS)$", "VCMPE(D|S|ZD|ZS)")>; 6060b57cec5SDimitry Andric def : InstRW<[SwiftWriteP0FourCycle], 6070b57cec5SDimitry Andric (instregex "VADD(S|f)", "VSUB(S|f)", "VABD", "VPADDf", "VMAX", "VMIN", "VPMAX", 6080b57cec5SDimitry Andric "VPMIN")>; 6090b57cec5SDimitry Andric def : InstRW<[SwiftWriteP0SixCycle], (instregex "VADDD$", "VSUBD$")>; 6100b57cec5SDimitry Andric def : InstRW<[SwiftWriteP1EightCycle], (instregex "VRECPS", "VRSQRTS")>; 6110b57cec5SDimitry Andric 6120b57cec5SDimitry Andric // 4.2.35 Advanced SIMD and VFP, Multiply 6130b57cec5SDimitry Andric def : InstRW<[SwiftWriteP1FourCycle], 6140b57cec5SDimitry Andric (instregex "VMUL(S|v|p|f|s)", "VNMULS", "VQDMULH", "VQRDMULH", 6150b57cec5SDimitry Andric "VMULL", "VQDMULL")>; 6160b57cec5SDimitry Andric def : InstRW<[SwiftWriteP1FourCycle], 6170b57cec5SDimitry Andric (instregex "VMLA", "VMLS", "VNMLA", "VNMLS", "VFMA(S|D)", "VFMS(S|D)", 6180b57cec5SDimitry Andric "VFNMA", "VFNMS", "VMLAL", "VMLSL","VQDMLAL", "VQDMLSL")>; 6190b57cec5SDimitry Andric def : InstRW<[SwiftWriteP1EightCycle], (instregex "VFMAfd", "VFMSfd")>; 6200b57cec5SDimitry Andric def : InstRW<[SwiftWriteP1TwelveCyc], (instregex "VFMAfq", "VFMSfq")>; 6210b57cec5SDimitry Andric 6220b57cec5SDimitry Andric // 4.2.36 Advanced SIMD and VFP, Convert 6230b57cec5SDimitry Andric def : InstRW<[SwiftWriteP1FourCycle], (instregex "VCVT", "V(S|U)IT", "VTO(S|U)")>; 6240b57cec5SDimitry Andric 6250b57cec5SDimitry Andric // 4.2.37 Advanced SIMD and VFP, Move 6260b57cec5SDimitry Andric def : InstRW<[SwiftWriteP0TwoCycle], 6270b57cec5SDimitry Andric (instregex "VMOVv", "VMOV(S|D)$", "VMOV(S|D)cc", 6280b57cec5SDimitry Andric "VMVNv", "VMVN(d|q)", 6290b57cec5SDimitry Andric "FCONST(D|S)")>; 6300b57cec5SDimitry Andric def : InstRW<[SwiftWriteP1TwoCycle], (instregex "VMOVN", "VMOVL")>; 6310b57cec5SDimitry Andric def : InstRW<[WriteSequence<[SwiftWriteP0FourCycle, SwiftWriteP1TwoCycle]>], 6320b57cec5SDimitry Andric (instregex "VQMOVN")>; 6330b57cec5SDimitry Andric def : InstRW<[SwiftWriteP1TwoCycle], (instregex "VDUPLN")>; 6340b57cec5SDimitry Andric def : InstRW<[WriteSequence<[SwiftWriteP2FourCycle, SwiftWriteP1TwoCycle]>], 6350b57cec5SDimitry Andric (instregex "VDUP(8|16|32)")>; 6360b57cec5SDimitry Andric def : InstRW<[SwiftWriteP2ThreeCycle], (instregex "VMOVRS$")>; 6370b57cec5SDimitry Andric def : InstRW<[WriteSequence<[SwiftWriteP2FourCycle, SwiftWriteP0TwoCycle]>], 6380b57cec5SDimitry Andric (instregex "VMOVSR$", "VSETLN")>; 6390b57cec5SDimitry Andric def : InstRW<[SwiftWriteP2ThreeCycle, SwiftWriteP2FourCycle], 6400b57cec5SDimitry Andric (instregex "VMOVRR(D|S)$")>; 6410b57cec5SDimitry Andric def : InstRW<[SwiftWriteP2FourCycle], (instregex "VMOVDRR$")>; 6420b57cec5SDimitry Andric def : InstRW<[WriteSequence<[SwiftWriteP2FourCycle, SwiftWriteP1TwoCycle]>, 6430b57cec5SDimitry Andric WriteSequence<[SwiftWrite1Cycle, SwiftWriteP2FourCycle, 6440b57cec5SDimitry Andric SwiftWriteP1TwoCycle]>], 6450b57cec5SDimitry Andric (instregex "VMOVSRR$")>; 6460b57cec5SDimitry Andric def : InstRW<[WriteSequence<[SwiftWriteP1TwoCycle, SwiftWriteP2ThreeCycle]>], 6470b57cec5SDimitry Andric (instregex "VGETLN(u|i)")>; 6480b57cec5SDimitry Andric def : InstRW<[WriteSequence<[SwiftWriteP1TwoCycle, SwiftWriteP2ThreeCycle, 6490b57cec5SDimitry Andric SwiftWriteP01OneCycle]>], 6500b57cec5SDimitry Andric (instregex "VGETLNs")>; 6510b57cec5SDimitry Andric 6520b57cec5SDimitry Andric // 4.2.38 Advanced SIMD and VFP, Move FPSCR 6530b57cec5SDimitry Andric // Serializing instructions. 6540b57cec5SDimitry Andric def SwiftWaitP0For15Cy : SchedWriteRes<[SwiftUnitP0]> { 6550b57cec5SDimitry Andric let Latency = 15; 6560b57cec5SDimitry Andric let ResourceCycles = [15]; 6570b57cec5SDimitry Andric } 6580b57cec5SDimitry Andric def SwiftWaitP1For15Cy : SchedWriteRes<[SwiftUnitP1]> { 6590b57cec5SDimitry Andric let Latency = 15; 6600b57cec5SDimitry Andric let ResourceCycles = [15]; 6610b57cec5SDimitry Andric } 6620b57cec5SDimitry Andric def SwiftWaitP2For15Cy : SchedWriteRes<[SwiftUnitP2]> { 6630b57cec5SDimitry Andric let Latency = 15; 6640b57cec5SDimitry Andric let ResourceCycles = [15]; 6650b57cec5SDimitry Andric } 6660b57cec5SDimitry Andric def : InstRW<[SwiftWaitP0For15Cy, SwiftWaitP1For15Cy, SwiftWaitP2For15Cy], 6670b57cec5SDimitry Andric (instregex "VMRS")>; 6680b57cec5SDimitry Andric def : InstRW<[SwiftWaitP0For15Cy, SwiftWaitP1For15Cy, SwiftWaitP2For15Cy], 6690b57cec5SDimitry Andric (instregex "VMSR")>; 6700b57cec5SDimitry Andric // Not serializing. 6710b57cec5SDimitry Andric def : InstRW<[SwiftWriteP0TwoCycle], (instregex "FMSTAT")>; 6720b57cec5SDimitry Andric 6730b57cec5SDimitry Andric // 4.2.39 Advanced SIMD and VFP, Load Single Element 6740b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM4Cy], (instregex "VLDRD$", "VLDRS$")>; 6750b57cec5SDimitry Andric 6760b57cec5SDimitry Andric // 4.2.40 Advanced SIMD and VFP, Store Single Element 6770b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM4Cy], (instregex "VSTRD$", "VSTRS$")>; 6780b57cec5SDimitry Andric 6790b57cec5SDimitry Andric // 4.2.41 Advanced SIMD and VFP, Load Multiple 6800b57cec5SDimitry Andric // 4.2.42 Advanced SIMD and VFP, Store Multiple 6810b57cec5SDimitry Andric 6820b57cec5SDimitry Andric // Resource requirement for permuting, just reserves the resources. 6830b57cec5SDimitry Andric foreach Num = 1-28 in { 6840b57cec5SDimitry Andric def SwiftVLDMPerm#Num : SchedWriteRes<[SwiftUnitP1]> { 6850b57cec5SDimitry Andric let Latency = 0; 6860b57cec5SDimitry Andric let NumMicroOps = Num; 6870b57cec5SDimitry Andric let ResourceCycles = [Num]; 6880b57cec5SDimitry Andric } 6890b57cec5SDimitry Andric } 6900b57cec5SDimitry Andric 6910b57cec5SDimitry Andric // Pre RA pseudos - load/store to a Q register as a D register pair. 6920b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM4Cy], (instregex "VLDMQIA$", "VSTMQIA$")>; 6930b57cec5SDimitry Andric 6940b57cec5SDimitry Andric // Post RA not modelled accurately. We assume that register use of width 64 6950b57cec5SDimitry Andric // bit maps to a D register, 128 maps to a Q register. Not all different kinds 6960b57cec5SDimitry Andric // are accurately represented. 6970b57cec5SDimitry Andric def SwiftWriteVLDM : SchedWriteVariant<[ 6980b57cec5SDimitry Andric // Load of one S register. 6990b57cec5SDimitry Andric SchedVar<SwiftLMAddr1Pred, [SwiftWriteLM4Cy]>, 7000b57cec5SDimitry Andric // Load of one D register. 7010b57cec5SDimitry Andric SchedVar<SwiftLMAddr2Pred, [SwiftWriteLM4Cy, SwiftWriteLM4CyNo]>, 7020b57cec5SDimitry Andric // Load of 3 S register. 7030b57cec5SDimitry Andric SchedVar<SwiftLMAddr3Pred, [SwiftWriteLM9Cy, SwiftWriteLM10Cy, 7040b57cec5SDimitry Andric SwiftWriteLM13CyNo, SwiftWriteP01OneCycle, 7050b57cec5SDimitry Andric SwiftVLDMPerm3]>, 7060b57cec5SDimitry Andric // Load of a Q register (not necessarily true). We should not be mapping to 7070b57cec5SDimitry Andric // 4 S registers, either. 7080b57cec5SDimitry Andric SchedVar<SwiftLMAddr4Pred, [SwiftWriteLM4Cy, SwiftWriteLM4CyNo, 7090b57cec5SDimitry Andric SwiftWriteLM4CyNo, SwiftWriteLM4CyNo]>, 7100b57cec5SDimitry Andric // Load of 5 S registers. 7110b57cec5SDimitry Andric SchedVar<SwiftLMAddr5Pred, [SwiftWriteLM9Cy, SwiftWriteLM10Cy, 7120b57cec5SDimitry Andric SwiftWriteLM13CyNo, SwiftWriteLM14CyNo, 7130b57cec5SDimitry Andric SwiftWriteLM17CyNo, SwiftWriteP01OneCycle, 7140b57cec5SDimitry Andric SwiftVLDMPerm5]>, 7150b57cec5SDimitry Andric // Load of 3 D registers. (Must also be able to handle s register list - 7160b57cec5SDimitry Andric // though, not accurate) 7170b57cec5SDimitry Andric SchedVar<SwiftLMAddr6Pred, [SwiftWriteLM7Cy, SwiftWriteLM8Cy, 7180b57cec5SDimitry Andric SwiftWriteLM10Cy, SwiftWriteLM14CyNo, 7190b57cec5SDimitry Andric SwiftWriteLM14CyNo, SwiftWriteLM14CyNo, 7200b57cec5SDimitry Andric SwiftWriteP01OneCycle, SwiftVLDMPerm5]>, 7210b57cec5SDimitry Andric // Load of 7 S registers. 7220b57cec5SDimitry Andric SchedVar<SwiftLMAddr7Pred, [SwiftWriteLM9Cy, SwiftWriteLM10Cy, 7230b57cec5SDimitry Andric SwiftWriteLM13Cy, SwiftWriteLM14CyNo, 7240b57cec5SDimitry Andric SwiftWriteLM17CyNo, SwiftWriteLM18CyNo, 7250b57cec5SDimitry Andric SwiftWriteLM21CyNo, SwiftWriteP01OneCycle, 7260b57cec5SDimitry Andric SwiftVLDMPerm7]>, 7270b57cec5SDimitry Andric // Load of two Q registers. 7280b57cec5SDimitry Andric SchedVar<SwiftLMAddr8Pred, [SwiftWriteLM7Cy, SwiftWriteLM8Cy, 7290b57cec5SDimitry Andric SwiftWriteLM13Cy, SwiftWriteLM13CyNo, 7300b57cec5SDimitry Andric SwiftWriteLM13CyNo, SwiftWriteLM13CyNo, 7310b57cec5SDimitry Andric SwiftWriteLM13CyNo, SwiftWriteLM13CyNo, 7320b57cec5SDimitry Andric SwiftWriteP01OneCycle, SwiftVLDMPerm2]>, 7330b57cec5SDimitry Andric // Load of 9 S registers. 7340b57cec5SDimitry Andric SchedVar<SwiftLMAddr9Pred, [SwiftWriteLM9Cy, SwiftWriteLM10Cy, 7350b57cec5SDimitry Andric SwiftWriteLM13Cy, SwiftWriteLM14CyNo, 7360b57cec5SDimitry Andric SwiftWriteLM17CyNo, SwiftWriteLM18CyNo, 7370b57cec5SDimitry Andric SwiftWriteLM21CyNo, SwiftWriteLM22CyNo, 7380b57cec5SDimitry Andric SwiftWriteLM25CyNo, SwiftWriteP01OneCycle, 7390b57cec5SDimitry Andric SwiftVLDMPerm9]>, 7400b57cec5SDimitry Andric // Load of 5 D registers. 7410b57cec5SDimitry Andric SchedVar<SwiftLMAddr10Pred,[SwiftWriteLM7Cy, SwiftWriteLM8Cy, 7420b57cec5SDimitry Andric SwiftWriteLM10Cy, SwiftWriteLM14Cy, 7430b57cec5SDimitry Andric SwiftWriteLM14CyNo, SwiftWriteLM14CyNo, 7440b57cec5SDimitry Andric SwiftWriteLM14CyNo, SwiftWriteLM14CyNo, 7450b57cec5SDimitry Andric SwiftWriteLM14CyNo, SwiftWriteLM14CyNo, 7460b57cec5SDimitry Andric SwiftWriteP01OneCycle, SwiftVLDMPerm5]>, 7475ffd83dbSDimitry Andric // Inaccurate: reuse description from 9 S registers. 7480b57cec5SDimitry Andric SchedVar<SwiftLMAddr11Pred,[SwiftWriteLM9Cy, SwiftWriteLM10Cy, 7490b57cec5SDimitry Andric SwiftWriteLM13Cy, SwiftWriteLM14CyNo, 7500b57cec5SDimitry Andric SwiftWriteLM17CyNo, SwiftWriteLM18CyNo, 7510b57cec5SDimitry Andric SwiftWriteLM21CyNo, SwiftWriteLM22CyNo, 7520b57cec5SDimitry Andric SwiftWriteLM21CyNo, SwiftWriteLM22CyNo, 7530b57cec5SDimitry Andric SwiftWriteLM25CyNo, SwiftWriteP01OneCycle, 7540b57cec5SDimitry Andric SwiftVLDMPerm9]>, 7550b57cec5SDimitry Andric // Load of three Q registers. 7560b57cec5SDimitry Andric SchedVar<SwiftLMAddr12Pred,[SwiftWriteLM7Cy, SwiftWriteLM8Cy, 7570b57cec5SDimitry Andric SwiftWriteLM11Cy, SwiftWriteLM11Cy, 7580b57cec5SDimitry Andric SwiftWriteLM11CyNo, SwiftWriteLM11CyNo, 7590b57cec5SDimitry Andric SwiftWriteLM11CyNo, SwiftWriteLM11CyNo, 7600b57cec5SDimitry Andric SwiftWriteLM11CyNo, SwiftWriteLM11CyNo, 7610b57cec5SDimitry Andric SwiftWriteLM11CyNo, SwiftWriteLM11CyNo, 7620b57cec5SDimitry Andric SwiftWriteP01OneCycle, SwiftVLDMPerm3]>, 7635ffd83dbSDimitry Andric // Inaccurate: reuse description from 9 S registers. 7640b57cec5SDimitry Andric SchedVar<SwiftLMAddr13Pred, [SwiftWriteLM9Cy, SwiftWriteLM10Cy, 7650b57cec5SDimitry Andric SwiftWriteLM13Cy, SwiftWriteLM14CyNo, 7660b57cec5SDimitry Andric SwiftWriteLM17CyNo, SwiftWriteLM18CyNo, 7670b57cec5SDimitry Andric SwiftWriteLM21CyNo, SwiftWriteLM22CyNo, 7680b57cec5SDimitry Andric SwiftWriteLM21CyNo, SwiftWriteLM22CyNo, 7690b57cec5SDimitry Andric SwiftWriteLM21CyNo, SwiftWriteLM22CyNo, 7700b57cec5SDimitry Andric SwiftWriteLM25CyNo, SwiftWriteP01OneCycle, 7710b57cec5SDimitry Andric SwiftVLDMPerm9]>, 7720b57cec5SDimitry Andric // Load of 7 D registers inaccurate. 7730b57cec5SDimitry Andric SchedVar<SwiftLMAddr14Pred,[SwiftWriteLM7Cy, SwiftWriteLM8Cy, 7740b57cec5SDimitry Andric SwiftWriteLM10Cy, SwiftWriteLM14Cy, 7750b57cec5SDimitry Andric SwiftWriteLM14Cy, SwiftWriteLM14CyNo, 7760b57cec5SDimitry Andric SwiftWriteLM14CyNo, SwiftWriteLM14CyNo, 7770b57cec5SDimitry Andric SwiftWriteLM14CyNo, SwiftWriteLM14CyNo, 7780b57cec5SDimitry Andric SwiftWriteLM14CyNo, SwiftWriteLM14CyNo, 7790b57cec5SDimitry Andric SwiftWriteP01OneCycle, SwiftVLDMPerm7]>, 7800b57cec5SDimitry Andric SchedVar<SwiftLMAddr15Pred,[SwiftWriteLM9Cy, SwiftWriteLM10Cy, 7810b57cec5SDimitry Andric SwiftWriteLM13Cy, SwiftWriteLM14Cy, 7820b57cec5SDimitry Andric SwiftWriteLM17Cy, SwiftWriteLM18CyNo, 7830b57cec5SDimitry Andric SwiftWriteLM21CyNo, SwiftWriteLM22CyNo, 7840b57cec5SDimitry Andric SwiftWriteLM21CyNo, SwiftWriteLM22CyNo, 7850b57cec5SDimitry Andric SwiftWriteLM21CyNo, SwiftWriteLM22CyNo, 7860b57cec5SDimitry Andric SwiftWriteLM21CyNo, SwiftWriteLM22CyNo, 7870b57cec5SDimitry Andric SwiftWriteLM25CyNo, SwiftWriteP01OneCycle, 7880b57cec5SDimitry Andric SwiftVLDMPerm9]>, 7890b57cec5SDimitry Andric // Load of 4 Q registers. 7900b57cec5SDimitry Andric SchedVar<SwiftLMAddr16Pred,[SwiftWriteLM7Cy, SwiftWriteLM10Cy, 7910b57cec5SDimitry Andric SwiftWriteLM11Cy, SwiftWriteLM14Cy, 7920b57cec5SDimitry Andric SwiftWriteLM15Cy, SwiftWriteLM18CyNo, 7930b57cec5SDimitry Andric SwiftWriteLM19CyNo, SwiftWriteLM22CyNo, 7940b57cec5SDimitry Andric SwiftWriteLM19CyNo, SwiftWriteLM22CyNo, 7950b57cec5SDimitry Andric SwiftWriteLM19CyNo, SwiftWriteLM22CyNo, 7960b57cec5SDimitry Andric SwiftWriteLM19CyNo, SwiftWriteLM22CyNo, 7970b57cec5SDimitry Andric SwiftWriteLM19CyNo, SwiftWriteLM22CyNo, 7980b57cec5SDimitry Andric SwiftWriteP01OneCycle, SwiftVLDMPerm4]>, 7990b57cec5SDimitry Andric // Unknow number of registers, just use resources for two registers. 8000b57cec5SDimitry Andric SchedVar<NoSchedPred, [SwiftWriteLM7Cy, SwiftWriteLM8Cy, 8010b57cec5SDimitry Andric SwiftWriteLM13Cy, SwiftWriteLM13CyNo, 8020b57cec5SDimitry Andric SwiftWriteLM13CyNo, SwiftWriteLM13CyNo, 8030b57cec5SDimitry Andric SwiftWriteLM13CyNo, SwiftWriteLM13CyNo, 8040b57cec5SDimitry Andric SwiftWriteLM13CyNo, SwiftWriteLM13CyNo, 8050b57cec5SDimitry Andric SwiftWriteLM13CyNo, SwiftWriteLM13CyNo, 8060b57cec5SDimitry Andric SwiftWriteLM13CyNo, SwiftWriteLM13CyNo, 8070b57cec5SDimitry Andric SwiftWriteLM13CyNo, SwiftWriteLM13CyNo, 8080b57cec5SDimitry Andric SwiftWriteLM13CyNo, SwiftWriteLM13CyNo, 8090b57cec5SDimitry Andric SwiftWriteLM13CyNo, SwiftWriteLM13CyNo, 8100b57cec5SDimitry Andric SwiftWriteLM13CyNo, SwiftWriteLM13CyNo, 8110b57cec5SDimitry Andric SwiftWriteLM13CyNo, SwiftWriteLM13CyNo, 8120b57cec5SDimitry Andric SwiftWriteLM13CyNo, SwiftWriteLM13CyNo, 8130b57cec5SDimitry Andric SwiftWriteLM13CyNo, SwiftWriteLM13CyNo, 8140b57cec5SDimitry Andric SwiftWriteLM13CyNo, SwiftWriteLM13CyNo, 8150b57cec5SDimitry Andric SwiftWriteLM13CyNo, SwiftWriteLM13CyNo, 8160b57cec5SDimitry Andric SwiftWriteP01OneCycle, SwiftVLDMPerm2]> 8170b57cec5SDimitry Andric ]> { let Variadic = 1; } 8180b57cec5SDimitry Andric 8190b57cec5SDimitry Andric def : InstRW<[SwiftWriteVLDM], (instregex "VLDM[SD](IA|DB)$")>; 8200b57cec5SDimitry Andric 8210b57cec5SDimitry Andric def : InstRW<[SwiftWriteP01OneCycle2x, SwiftWriteVLDM], 8220b57cec5SDimitry Andric (instregex "VLDM[SD](IA|DB)_UPD$")>; 8230b57cec5SDimitry Andric 8240b57cec5SDimitry Andric def SwiftWriteVSTM : SchedWriteVariant<[ 8250b57cec5SDimitry Andric // One S register. 8260b57cec5SDimitry Andric SchedVar<SwiftLMAddr1Pred, [SwiftWriteSTM1]>, 8270b57cec5SDimitry Andric // One D register. 8280b57cec5SDimitry Andric SchedVar<SwiftLMAddr2Pred, [SwiftWriteSTM1]>, 8290b57cec5SDimitry Andric // Three S registers. 8300b57cec5SDimitry Andric SchedVar<SwiftLMAddr3Pred, [SwiftWriteSTM4]>, 8310b57cec5SDimitry Andric // Assume one Q register. 8320b57cec5SDimitry Andric SchedVar<SwiftLMAddr4Pred, [SwiftWriteSTM1]>, 8330b57cec5SDimitry Andric SchedVar<SwiftLMAddr5Pred, [SwiftWriteSTM6]>, 8340b57cec5SDimitry Andric // Assume three D registers. 8350b57cec5SDimitry Andric SchedVar<SwiftLMAddr6Pred, [SwiftWriteSTM4]>, 8360b57cec5SDimitry Andric SchedVar<SwiftLMAddr7Pred, [SwiftWriteSTM8]>, 8370b57cec5SDimitry Andric // Assume two Q registers. 8380b57cec5SDimitry Andric SchedVar<SwiftLMAddr8Pred, [SwiftWriteSTM3]>, 8390b57cec5SDimitry Andric SchedVar<SwiftLMAddr9Pred, [SwiftWriteSTM10]>, 8400b57cec5SDimitry Andric // Assume 5 D registers. 8410b57cec5SDimitry Andric SchedVar<SwiftLMAddr10Pred, [SwiftWriteSTM6]>, 8420b57cec5SDimitry Andric SchedVar<SwiftLMAddr11Pred, [SwiftWriteSTM12]>, 8430b57cec5SDimitry Andric // Assume three Q registers. 8440b57cec5SDimitry Andric SchedVar<SwiftLMAddr12Pred, [SwiftWriteSTM4]>, 8450b57cec5SDimitry Andric SchedVar<SwiftLMAddr13Pred, [SwiftWriteSTM14]>, 8460b57cec5SDimitry Andric // Assume 7 D registers. 8470b57cec5SDimitry Andric SchedVar<SwiftLMAddr14Pred, [SwiftWriteSTM8]>, 8480b57cec5SDimitry Andric SchedVar<SwiftLMAddr15Pred, [SwiftWriteSTM16]>, 8490b57cec5SDimitry Andric // Assume four Q registers. 8500b57cec5SDimitry Andric SchedVar<SwiftLMAddr16Pred, [SwiftWriteSTM5]>, 8510b57cec5SDimitry Andric // Asumme two Q registers. 8520b57cec5SDimitry Andric SchedVar<NoSchedPred, [SwiftWriteSTM3]> 8530b57cec5SDimitry Andric ]> { let Variadic = 1; } 8540b57cec5SDimitry Andric 8550b57cec5SDimitry Andric def : InstRW<[SwiftWriteVSTM], (instregex "VSTM[SD](IA|DB)$")>; 8560b57cec5SDimitry Andric 8570b57cec5SDimitry Andric def : InstRW<[SwiftWriteP01OneCycle2x, SwiftWriteVSTM], 8580b57cec5SDimitry Andric (instregex "VSTM[SD](IA|DB)_UPD")>; 8590b57cec5SDimitry Andric 8600b57cec5SDimitry Andric // 4.2.43 Advanced SIMD, Element or Structure Load and Store 8610b57cec5SDimitry Andric def SwiftWrite2xP2FourCy : SchedWriteRes<[SwiftUnitP2]> { 8620b57cec5SDimitry Andric let Latency = 4; 8630b57cec5SDimitry Andric let ResourceCycles = [2]; 8640b57cec5SDimitry Andric } 8650b57cec5SDimitry Andric def SwiftWrite3xP2FourCy : SchedWriteRes<[SwiftUnitP2]> { 8660b57cec5SDimitry Andric let Latency = 4; 8670b57cec5SDimitry Andric let ResourceCycles = [3]; 8680b57cec5SDimitry Andric } 8690b57cec5SDimitry Andric foreach Num = 1-2 in { 8700b57cec5SDimitry Andric def SwiftExt#Num#xP0 : SchedWriteRes<[SwiftUnitP0]> { 8710b57cec5SDimitry Andric let Latency = 0; 8720b57cec5SDimitry Andric let NumMicroOps = Num; 8730b57cec5SDimitry Andric let ResourceCycles = [Num]; 8740b57cec5SDimitry Andric } 8750b57cec5SDimitry Andric } 8760b57cec5SDimitry Andric // VLDx 8770b57cec5SDimitry Andric // Multiple structures. 8780b57cec5SDimitry Andric // Single element structure loads. 8790b57cec5SDimitry Andric // We assume aligned. 8800b57cec5SDimitry Andric // Single/two register. 8810b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM4Cy], (instregex "VLD1(d|q)(8|16|32|64)$")>; 8820b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM4Cy, SwiftWriteP01OneCycle], 8830b57cec5SDimitry Andric (instregex "VLD1(d|q)(8|16|32|64)wb")>; 8840b57cec5SDimitry Andric // Three register. 8850b57cec5SDimitry Andric def : InstRW<[SwiftWrite3xP2FourCy], 8860b57cec5SDimitry Andric (instregex "VLD1(d|q)(8|16|32|64)T$", "VLD1d64TPseudo")>; 8870b57cec5SDimitry Andric def : InstRW<[SwiftWrite3xP2FourCy, SwiftWriteP01OneCycle], 8880b57cec5SDimitry Andric (instregex "VLD1(d|q)(8|16|32|64)Twb")>; 8890b57cec5SDimitry Andric /// Four Register. 8900b57cec5SDimitry Andric def : InstRW<[SwiftWrite2xP2FourCy], 8910b57cec5SDimitry Andric (instregex "VLD1(d|q)(8|16|32|64)Q$", "VLD1d64QPseudo")>; 8920b57cec5SDimitry Andric def : InstRW<[SwiftWrite2xP2FourCy, SwiftWriteP01OneCycle], 8930b57cec5SDimitry Andric (instregex "VLD1(d|q)(8|16|32|64)Qwb")>; 8940b57cec5SDimitry Andric // Two element structure loads. 8950b57cec5SDimitry Andric // Two/four register. 8960b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM9Cy, SwiftExt2xP0, SwiftVLDMPerm2], 8970b57cec5SDimitry Andric (instregex "VLD2(d|q|b)(8|16|32)$", "VLD2q(8|16|32)Pseudo$")>; 8980b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM9Cy, SwiftWriteP01OneCycle, SwiftExt2xP0, 8990b57cec5SDimitry Andric SwiftVLDMPerm2], 9000b57cec5SDimitry Andric (instregex "VLD2(d|q|b)(8|16|32)wb", "VLD2q(8|16|32)PseudoWB")>; 9010b57cec5SDimitry Andric // Three element structure. 9020b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM9Cy, SwiftWriteLM9CyNo, SwiftWriteLM9CyNo, 9030b57cec5SDimitry Andric SwiftVLDMPerm3, SwiftWrite3xP2FourCy], 9040b57cec5SDimitry Andric (instregex "VLD3(d|q)(8|16|32)$")>; 9050b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM9Cy, SwiftVLDMPerm3, SwiftWrite3xP2FourCy], 9060b57cec5SDimitry Andric (instregex "VLD3(d|q)(8|16|32)(oddP|P)seudo$")>; 9070b57cec5SDimitry Andric 9080b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM9Cy, SwiftWriteLM9CyNo, SwiftWriteLM9CyNo, 9090b57cec5SDimitry Andric SwiftWriteP01OneCycle, SwiftVLDMPerm3, SwiftWrite3xP2FourCy], 9100b57cec5SDimitry Andric (instregex "VLD3(d|q)(8|16|32)_UPD$")>; 9110b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM9Cy, SwiftWriteP01OneCycle, SwiftVLDMPerm3, 9120b57cec5SDimitry Andric SwiftWrite3xP2FourCy], 9130b57cec5SDimitry Andric (instregex "VLD3(d|q)(8|16|32)(oddP|P)seudo_UPD")>; 9140b57cec5SDimitry Andric // Four element structure loads. 9150b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM11Cy, SwiftWriteLM11Cy, SwiftWriteLM11Cy, 9160b57cec5SDimitry Andric SwiftWriteLM11Cy, SwiftExt2xP0, SwiftVLDMPerm4, 9170b57cec5SDimitry Andric SwiftWrite3xP2FourCy], 9180b57cec5SDimitry Andric (instregex "VLD4(d|q)(8|16|32)$")>; 9190b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM11Cy, SwiftExt2xP0, SwiftVLDMPerm4, 9200b57cec5SDimitry Andric SwiftWrite3xP2FourCy], 9210b57cec5SDimitry Andric (instregex "VLD4(d|q)(8|16|32)(oddP|P)seudo$")>; 9220b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM11Cy, SwiftWriteLM11Cy, SwiftWriteLM11Cy, 9230b57cec5SDimitry Andric SwiftWriteLM11Cy, SwiftWriteP01OneCycle, SwiftExt2xP0, 9240b57cec5SDimitry Andric SwiftVLDMPerm4, SwiftWrite3xP2FourCy], 9250b57cec5SDimitry Andric (instregex "VLD4(d|q)(8|16|32)_UPD")>; 9260b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM11Cy, SwiftWriteP01OneCycle, SwiftExt2xP0, 9270b57cec5SDimitry Andric SwiftVLDMPerm4, SwiftWrite3xP2FourCy], 9280b57cec5SDimitry Andric (instregex "VLD4(d|q)(8|16|32)(oddP|P)seudo_UPD")>; 9290b57cec5SDimitry Andric 9300b57cec5SDimitry Andric // Single all/lane loads. 9310b57cec5SDimitry Andric // One element structure. 9320b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM6Cy, SwiftVLDMPerm2], 9330b57cec5SDimitry Andric (instregex "VLD1(LN|DUP)(d|q)(8|16|32)$", "VLD1(LN|DUP)(d|q)(8|16|32)Pseudo$")>; 9340b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM6Cy, SwiftWriteP01OneCycle, SwiftVLDMPerm2], 9350b57cec5SDimitry Andric (instregex "VLD1(LN|DUP)(d|q)(8|16|32)(wb|_UPD)", 9360b57cec5SDimitry Andric "VLD1LNq(8|16|32)Pseudo_UPD")>; 9370b57cec5SDimitry Andric // Two element structure. 9380b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM6Cy, SwiftWriteLM6Cy, SwiftExt1xP0, SwiftVLDMPerm2], 9390b57cec5SDimitry Andric (instregex "VLD2(DUP|LN)(d|q)(8|16|32|8x2|16x2|32x2)$", 9400b57cec5SDimitry Andric "VLD2LN(d|q)(8|16|32)Pseudo$")>; 9410b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM6Cy, SwiftWriteLM6Cy, SwiftWriteP01OneCycle, 9420b57cec5SDimitry Andric SwiftExt1xP0, SwiftVLDMPerm2], 9430b57cec5SDimitry Andric (instregex "VLD2LN(d|q)(8|16|32)_UPD$")>; 9440b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM6Cy, SwiftWriteP01OneCycle, SwiftWriteLM6Cy, 9450b57cec5SDimitry Andric SwiftExt1xP0, SwiftVLDMPerm2], 9460b57cec5SDimitry Andric (instregex "VLD2DUPd(8|16|32|8x2|16x2|32x2)wb")>; 9470b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM6Cy, SwiftWriteP01OneCycle, SwiftWriteLM6Cy, 9480b57cec5SDimitry Andric SwiftExt1xP0, SwiftVLDMPerm2], 9490b57cec5SDimitry Andric (instregex "VLD2LN(d|q)(8|16|32)Pseudo_UPD")>; 9500b57cec5SDimitry Andric // Three element structure. 9510b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM7Cy, SwiftWriteLM8Cy, SwiftWriteLM8Cy, SwiftExt1xP0, 9520b57cec5SDimitry Andric SwiftVLDMPerm3], 9530b57cec5SDimitry Andric (instregex "VLD3(DUP|LN)(d|q)(8|16|32)$", 9540b57cec5SDimitry Andric "VLD3(LN|DUP)(d|q)(8|16|32)Pseudo$")>; 9550b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM7Cy, SwiftWriteLM8Cy, SwiftWriteLM8Cy, 9560b57cec5SDimitry Andric SwiftWriteP01OneCycle, SwiftExt1xP0, SwiftVLDMPerm3], 9570b57cec5SDimitry Andric (instregex "VLD3(LN|DUP)(d|q)(8|16|32)_UPD")>; 9580b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM7Cy, SwiftWriteP01OneCycle, SwiftWriteLM8Cy, 9590b57cec5SDimitry Andric SwiftWriteLM8Cy, SwiftExt1xP0, SwiftVLDMPerm3], 9600b57cec5SDimitry Andric (instregex "VLD3(LN|DUP)(d|q)(8|16|32)Pseudo_UPD")>; 9615ffd83dbSDimitry Andric // Four element structure. 9620b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM8Cy, SwiftWriteLM9Cy, SwiftWriteLM10CyNo, 9630b57cec5SDimitry Andric SwiftWriteLM10CyNo, SwiftExt1xP0, SwiftVLDMPerm5], 9640b57cec5SDimitry Andric (instregex "VLD4(LN|DUP)(d|q)(8|16|32)$", 9650b57cec5SDimitry Andric "VLD4(LN|DUP)(d|q)(8|16|32)Pseudo$")>; 9660b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM8Cy, SwiftWriteLM9Cy, SwiftWriteLM10CyNo, 9670b57cec5SDimitry Andric SwiftWriteLM10CyNo, SwiftWriteP01OneCycle, SwiftExt1xP0, 9680b57cec5SDimitry Andric SwiftVLDMPerm5], 9690b57cec5SDimitry Andric (instregex "VLD4(DUP|LN)(d|q)(8|16|32)_UPD")>; 9700b57cec5SDimitry Andric def : InstRW<[SwiftWriteLM8Cy, SwiftWriteP01OneCycle, SwiftWriteLM9Cy, 9710b57cec5SDimitry Andric SwiftWriteLM10CyNo, SwiftWriteLM10CyNo, SwiftExt1xP0, 9720b57cec5SDimitry Andric SwiftVLDMPerm5], 9730b57cec5SDimitry Andric (instregex "VLD4(DUP|LN)(d|q)(8|16|32)Pseudo_UPD")>; 9740b57cec5SDimitry Andric // VSTx 9750b57cec5SDimitry Andric // Multiple structures. 9760b57cec5SDimitry Andric // Single element structure store. 9770b57cec5SDimitry Andric def : InstRW<[SwiftWrite1xP2], (instregex "VST1d(8|16|32|64)$")>; 9780b57cec5SDimitry Andric def : InstRW<[SwiftWrite2xP2], (instregex "VST1q(8|16|32|64)$")>; 9790b57cec5SDimitry Andric def : InstRW<[SwiftWriteP01OneCycle, SwiftWrite1xP2], 9800b57cec5SDimitry Andric (instregex "VST1d(8|16|32|64)wb")>; 9810b57cec5SDimitry Andric def : InstRW<[SwiftWriteP01OneCycle, SwiftWrite2xP2], 9820b57cec5SDimitry Andric (instregex "VST1q(8|16|32|64)wb")>; 9830b57cec5SDimitry Andric def : InstRW<[SwiftWrite3xP2], 9840b57cec5SDimitry Andric (instregex "VST1d(8|16|32|64)T$", "VST1d64TPseudo$")>; 9850b57cec5SDimitry Andric def : InstRW<[SwiftWriteP01OneCycle, SwiftWrite3xP2], 9860b57cec5SDimitry Andric (instregex "VST1d(8|16|32|64)Twb", "VST1d64TPseudoWB")>; 9870b57cec5SDimitry Andric def : InstRW<[SwiftWrite4xP2], 9880b57cec5SDimitry Andric (instregex "VST1d(8|16|32|64)(Q|QPseudo)$")>; 9890b57cec5SDimitry Andric def : InstRW<[SwiftWriteP01OneCycle, SwiftWrite4xP2], 9900b57cec5SDimitry Andric (instregex "VST1d(8|16|32|64)(Qwb|QPseudoWB)")>; 9910b57cec5SDimitry Andric // Two element structure store. 9920b57cec5SDimitry Andric def : InstRW<[SwiftWrite1xP2, SwiftVLDMPerm1], 9930b57cec5SDimitry Andric (instregex "VST2(d|b)(8|16|32)$")>; 9940b57cec5SDimitry Andric def : InstRW<[SwiftWriteP01OneCycle, SwiftWrite1xP2, SwiftVLDMPerm1], 9950b57cec5SDimitry Andric (instregex "VST2(b|d)(8|16|32)wb")>; 9960b57cec5SDimitry Andric def : InstRW<[SwiftWrite2xP2, SwiftVLDMPerm2], 9970b57cec5SDimitry Andric (instregex "VST2q(8|16|32)$", "VST2q(8|16|32)Pseudo$")>; 9980b57cec5SDimitry Andric def : InstRW<[SwiftWrite2xP2, SwiftVLDMPerm2], 9990b57cec5SDimitry Andric (instregex "VST2q(8|16|32)wb", "VST2q(8|16|32)PseudoWB")>; 10000b57cec5SDimitry Andric // Three element structure store. 10010b57cec5SDimitry Andric def : InstRW<[SwiftWrite4xP2, SwiftVLDMPerm2], 10020b57cec5SDimitry Andric (instregex "VST3(d|q)(8|16|32)$", "VST3(d|q)(8|16|32)(oddP|P)seudo$")>; 10030b57cec5SDimitry Andric def : InstRW<[SwiftWriteP01OneCycle, SwiftWrite4xP2, SwiftVLDMPerm2], 10040b57cec5SDimitry Andric (instregex "VST3(d|q)(8|16|32)_UPD", 10050b57cec5SDimitry Andric "VST3(d|q)(8|16|32)(oddP|P)seudo_UPD$")>; 10060b57cec5SDimitry Andric // Four element structure store. 10070b57cec5SDimitry Andric def : InstRW<[SwiftWrite4xP2, SwiftVLDMPerm2], 10080b57cec5SDimitry Andric (instregex "VST4(d|q)(8|16|32)$", "VST4(d|q)(8|16|32)(oddP|P)seudo$")>; 10090b57cec5SDimitry Andric def : InstRW<[SwiftWriteP01OneCycle, SwiftWrite4xP2, SwiftVLDMPerm4], 10100b57cec5SDimitry Andric (instregex "VST4(d|q)(8|16|32)_UPD", 10110b57cec5SDimitry Andric "VST4(d|q)(8|16|32)(oddP|P)seudo_UPD$")>; 10120b57cec5SDimitry Andric // Single/all lane store. 10130b57cec5SDimitry Andric // One element structure. 10140b57cec5SDimitry Andric def : InstRW<[SwiftWrite1xP2, SwiftVLDMPerm1], 10150b57cec5SDimitry Andric (instregex "VST1LNd(8|16|32)$", "VST1LNq(8|16|32)Pseudo$")>; 10160b57cec5SDimitry Andric def : InstRW<[SwiftWriteP01OneCycle, SwiftWrite1xP2, SwiftVLDMPerm1], 10170b57cec5SDimitry Andric (instregex "VST1LNd(8|16|32)_UPD", "VST1LNq(8|16|32)Pseudo_UPD")>; 10180b57cec5SDimitry Andric // Two element structure. 10190b57cec5SDimitry Andric def : InstRW<[SwiftWrite1xP2, SwiftVLDMPerm2], 10200b57cec5SDimitry Andric (instregex "VST2LN(d|q)(8|16|32)$", "VST2LN(d|q)(8|16|32)Pseudo$")>; 10210b57cec5SDimitry Andric def : InstRW<[SwiftWriteP01OneCycle, SwiftWrite1xP2, SwiftVLDMPerm2], 10220b57cec5SDimitry Andric (instregex "VST2LN(d|q)(8|16|32)_UPD", 10230b57cec5SDimitry Andric "VST2LN(d|q)(8|16|32)Pseudo_UPD")>; 10240b57cec5SDimitry Andric // Three element structure. 10250b57cec5SDimitry Andric def : InstRW<[SwiftWrite4xP2, SwiftVLDMPerm2], 10260b57cec5SDimitry Andric (instregex "VST3LN(d|q)(8|16|32)$", "VST3LN(d|q)(8|16|32)Pseudo$")>; 10270b57cec5SDimitry Andric def : InstRW<[SwiftWriteP01OneCycle, SwiftWrite4xP2, SwiftVLDMPerm2], 10280b57cec5SDimitry Andric (instregex "VST3LN(d|q)(8|16|32)_UPD", 10290b57cec5SDimitry Andric "VST3LN(d|q)(8|16|32)Pseudo_UPD")>; 10300b57cec5SDimitry Andric // Four element structure. 10310b57cec5SDimitry Andric def : InstRW<[SwiftWrite2xP2, SwiftVLDMPerm2], 10320b57cec5SDimitry Andric (instregex "VST4LN(d|q)(8|16|32)$", "VST4LN(d|q)(8|16|32)Pseudo$")>; 10330b57cec5SDimitry Andric def : InstRW<[SwiftWriteP01OneCycle, SwiftWrite2xP2, SwiftVLDMPerm2], 10340b57cec5SDimitry Andric (instregex "VST4LN(d|q)(8|16|32)_UPD", 10350b57cec5SDimitry Andric "VST4LN(d|q)(8|16|32)Pseudo_UPD")>; 10360b57cec5SDimitry Andric 10370b57cec5SDimitry Andric // 4.2.44 VFP, Divide and Square Root 10380b57cec5SDimitry Andric def SwiftDiv17 : SchedWriteRes<[SwiftUnitP0, SwiftUnitDiv]> { 10390b57cec5SDimitry Andric let NumMicroOps = 1; 10400b57cec5SDimitry Andric let Latency = 17; 10410b57cec5SDimitry Andric let ResourceCycles = [1, 15]; 10420b57cec5SDimitry Andric } 10430b57cec5SDimitry Andric def SwiftDiv32 : SchedWriteRes<[SwiftUnitP0, SwiftUnitDiv]> { 10440b57cec5SDimitry Andric let NumMicroOps = 1; 10450b57cec5SDimitry Andric let Latency = 32; 10460b57cec5SDimitry Andric let ResourceCycles = [1, 30]; 10470b57cec5SDimitry Andric } 10480b57cec5SDimitry Andric def : InstRW<[SwiftDiv17], (instregex "VDIVS", "VSQRTS")>; 10490b57cec5SDimitry Andric def : InstRW<[SwiftDiv32], (instregex "VDIVD", "VSQRTD")>; 10500b57cec5SDimitry Andric 10510b57cec5SDimitry Andric // ===---------------------------------------------------------------------===// 10520b57cec5SDimitry Andric // Floating-point. Map target defined SchedReadWrite to processor specific ones 10530b57cec5SDimitry Andric // 10540b57cec5SDimitry Andric def : SchedAlias<WriteFPCVT, SwiftWriteP1FourCycle>; 10550b57cec5SDimitry Andric def : SchedAlias<WriteFPMOV, SwiftWriteP2ThreeCycle>; 10560b57cec5SDimitry Andric 10570b57cec5SDimitry Andric def : SchedAlias<WriteFPALU32, SwiftWriteP0FourCycle>; 10580b57cec5SDimitry Andric def : SchedAlias<WriteFPALU64, SwiftWriteP0SixCycle>; 10590b57cec5SDimitry Andric 10600b57cec5SDimitry Andric def : SchedAlias<WriteFPMUL32, SwiftWriteP1FourCycle>; 10610b57cec5SDimitry Andric def : SchedAlias<WriteFPMUL64, SwiftWriteP1SixCycle>; 10620b57cec5SDimitry Andric 10630b57cec5SDimitry Andric def : SchedAlias<WriteFPMAC32, SwiftWriteP1FourCycle>; 10640b57cec5SDimitry Andric def : SchedAlias<WriteFPMAC64, SwiftWriteP1FourCycle>; 10650b57cec5SDimitry Andric 10660b57cec5SDimitry Andric def : SchedAlias<WriteFPDIV32, SwiftDiv17>; 10670b57cec5SDimitry Andric def : SchedAlias<WriteFPSQRT32, SwiftDiv17>; 10680b57cec5SDimitry Andric 10690b57cec5SDimitry Andric def : SchedAlias<WriteFPDIV64, SwiftDiv32>; 10700b57cec5SDimitry Andric def : SchedAlias<WriteFPSQRT64, SwiftDiv32>; 10710b57cec5SDimitry Andric 10720b57cec5SDimitry Andric def : ReadAdvance<ReadFPMUL, 0>; 10730b57cec5SDimitry Andric def : ReadAdvance<ReadFPMAC, 0>; 10740b57cec5SDimitry Andric 10750b57cec5SDimitry Andric // Overriden via InstRW for this processor. 10760b57cec5SDimitry Andric def : WriteRes<WriteVLD1, []>; 10770b57cec5SDimitry Andric def : WriteRes<WriteVLD2, []>; 10780b57cec5SDimitry Andric def : WriteRes<WriteVLD3, []>; 10790b57cec5SDimitry Andric def : WriteRes<WriteVLD4, []>; 10800b57cec5SDimitry Andric def : WriteRes<WriteVST1, []>; 10810b57cec5SDimitry Andric def : WriteRes<WriteVST2, []>; 10820b57cec5SDimitry Andric def : WriteRes<WriteVST3, []>; 10830b57cec5SDimitry Andric def : WriteRes<WriteVST4, []>; 10840b57cec5SDimitry Andric 10850b57cec5SDimitry Andric // Not specified. 10860b57cec5SDimitry Andric def : InstRW<[SwiftWriteP01OneCycle2x], (instregex "ABS")>; 10870b57cec5SDimitry Andric // Preload. 10880b57cec5SDimitry Andric def : WriteRes<WritePreLd, [SwiftUnitP2]> { let Latency = 0; 10890b57cec5SDimitry Andric let ResourceCycles = [0]; 10900b57cec5SDimitry Andric } 10910b57cec5SDimitry Andric 10920b57cec5SDimitry Andric} 1093