1//===-- ARMInstrThumb2.td - Thumb2 support for ARM ---------*- tablegen -*-===// 2// 3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4// See https://llvm.org/LICENSE.txt for license information. 5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6// 7//===----------------------------------------------------------------------===// 8// 9// This file describes the Thumb2 instruction set. 10// 11//===----------------------------------------------------------------------===// 12 13// IT block predicate field 14def it_pred_asmoperand : AsmOperandClass { 15 let Name = "ITCondCode"; 16 let ParserMethod = "parseITCondCode"; 17} 18def it_pred : Operand<i32> { 19 let PrintMethod = "printMandatoryPredicateOperand"; 20 let ParserMatchClass = it_pred_asmoperand; 21} 22 23// IT block condition mask 24def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; } 25def it_mask : Operand<i32> { 26 let PrintMethod = "printThumbITMask"; 27 let ParserMatchClass = it_mask_asmoperand; 28 let EncoderMethod = "getITMaskOpValue"; 29} 30 31// t2_shift_imm: An integer that encodes a shift amount and the type of shift 32// (asr or lsl). The 6-bit immediate encodes as: 33// {5} 0 ==> lsl 34// 1 asr 35// {4-0} imm5 shift amount. 36// asr #32 not allowed 37def t2_shift_imm : Operand<i32> { 38 let PrintMethod = "printShiftImmOperand"; 39 let ParserMatchClass = ShifterImmAsmOperand; 40 let DecoderMethod = "DecodeT2ShifterImmOperand"; 41} 42 43def mve_shift_imm : AsmOperandClass { 44 let Name = "MVELongShift"; 45 let RenderMethod = "addImmOperands"; 46 let DiagnosticString = "operand must be an immediate in the range [1,32]"; 47} 48def long_shift : Operand<i32>, 49 ImmLeaf<i32, [{ return Imm > 0 && Imm <= 32; }]> { 50 let ParserMatchClass = mve_shift_imm; 51 let DecoderMethod = "DecodeLongShiftOperand"; 52} 53 54// Shifted operands. No register controlled shifts for Thumb2. 55// Note: We do not support rrx shifted operands yet. 56def t2_so_reg : Operand<i32>, // reg imm 57 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand", 58 [shl,srl,sra,rotr]> { 59 let EncoderMethod = "getT2SORegOpValue"; 60 let PrintMethod = "printT2SOOperand"; 61 let DecoderMethod = "DecodeSORegImmOperand"; 62 let ParserMatchClass = ShiftedImmAsmOperand; 63 let MIOperandInfo = (ops rGPR, i32imm); 64} 65 66// Same as above, but only matching on a single use node. 67def t2_so_reg_oneuse : Operand<i32>, 68 ComplexPattern<i32, 2, 69 "SelectShiftImmShifterOperandOneUse", 70 [shl,srl,sra,rotr]>; 71 72// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value 73def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{ 74 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), SDLoc(N), 75 MVT::i32); 76}]>; 77 78// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value 79def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{ 80 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), SDLoc(N), 81 MVT::i32); 82}]>; 83 84// so_imm_notSext_XFORM - Return a so_imm value packed into the format 85// described for so_imm_notSext def below, with sign extension from 16 86// bits. 87def t2_so_imm_notSext16_XFORM : SDNodeXForm<imm, [{ 88 APInt apIntN = N->getAPIntValue(); 89 unsigned N16bitSignExt = apIntN.trunc(16).sext(32).getZExtValue(); 90 return CurDAG->getTargetConstant(~N16bitSignExt, SDLoc(N), MVT::i32); 91}]>; 92 93// t2_so_imm - Match a 32-bit immediate operand, which is an 94// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit 95// immediate splatted into multiple bytes of the word. 96def t2_so_imm_asmoperand : AsmOperandClass { 97 let Name = "T2SOImm"; 98 let RenderMethod = "addImmOperands"; 99 100} 101def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{ 102 return ARM_AM::getT2SOImmVal(Imm) != -1; 103 }]> { 104 let ParserMatchClass = t2_so_imm_asmoperand; 105 let EncoderMethod = "getT2SOImmOpValue"; 106 let DecoderMethod = "DecodeT2SOImm"; 107} 108 109// t2_so_imm_not - Match an immediate that is a complement 110// of a t2_so_imm. 111// Note: this pattern doesn't require an encoder method and such, as it's 112// only used on aliases (Pat<> and InstAlias<>). The actual encoding 113// is handled by the destination instructions, which use t2_so_imm. 114def t2_so_imm_not_asmoperand : AsmOperandClass { let Name = "T2SOImmNot"; } 115def t2_so_imm_not : Operand<i32>, PatLeaf<(imm), [{ 116 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1; 117}], t2_so_imm_not_XFORM> { 118 let ParserMatchClass = t2_so_imm_not_asmoperand; 119} 120 121// t2_so_imm_notSext - match an immediate that is a complement of a t2_so_imm 122// if the upper 16 bits are zero. 123def t2_so_imm_notSext : Operand<i32>, PatLeaf<(imm), [{ 124 APInt apIntN = N->getAPIntValue(); 125 if (!apIntN.isIntN(16)) return false; 126 unsigned N16bitSignExt = apIntN.trunc(16).sext(32).getZExtValue(); 127 return ARM_AM::getT2SOImmVal(~N16bitSignExt) != -1; 128 }], t2_so_imm_notSext16_XFORM> { 129 let ParserMatchClass = t2_so_imm_not_asmoperand; 130} 131 132// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm. 133def t2_so_imm_neg_asmoperand : AsmOperandClass { let Name = "T2SOImmNeg"; } 134def t2_so_imm_neg : Operand<i32>, ImmLeaf<i32, [{ 135 return Imm && ARM_AM::getT2SOImmVal(-(uint32_t)Imm) != -1; 136}], t2_so_imm_neg_XFORM> { 137 let ParserMatchClass = t2_so_imm_neg_asmoperand; 138} 139 140/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0,4095]. 141def imm0_4095_asmoperand: ImmAsmOperand<0,4095> { let Name = "Imm0_4095"; } 142def imm0_4095 : Operand<i32>, ImmLeaf<i32, [{ 143 return Imm >= 0 && Imm < 4096; 144}]> { 145 let ParserMatchClass = imm0_4095_asmoperand; 146} 147 148def imm0_4095_neg_asmoperand: AsmOperandClass { let Name = "Imm0_4095Neg"; } 149def imm0_4095_neg : Operand<i32>, PatLeaf<(i32 imm), [{ 150 return (uint32_t)(-N->getZExtValue()) < 4096; 151}], imm_neg_XFORM> { 152 let ParserMatchClass = imm0_4095_neg_asmoperand; 153} 154 155def imm1_255_neg : PatLeaf<(i32 imm), [{ 156 uint32_t Val = -N->getZExtValue(); 157 return (Val > 0 && Val < 255); 158}], imm_neg_XFORM>; 159 160def imm0_255_not : PatLeaf<(i32 imm), [{ 161 return (uint32_t)(~N->getZExtValue()) < 255; 162}], imm_not_XFORM>; 163 164def lo5AllOne : PatLeaf<(i32 imm), [{ 165 // Returns true if all low 5-bits are 1. 166 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL; 167}]>; 168 169// Define Thumb2 specific addressing modes. 170 171// t2_addr_offset_none := reg 172def MemNoOffsetT2AsmOperand 173 : AsmOperandClass { let Name = "MemNoOffsetT2"; } 174def t2_addr_offset_none : MemOperand { 175 let PrintMethod = "printAddrMode7Operand"; 176 let DecoderMethod = "DecodeGPRnopcRegisterClass"; 177 let ParserMatchClass = MemNoOffsetT2AsmOperand; 178 let MIOperandInfo = (ops GPRnopc:$base); 179} 180 181// t2_nosp_addr_offset_none := reg 182def MemNoOffsetT2NoSpAsmOperand 183 : AsmOperandClass { let Name = "MemNoOffsetT2NoSp"; } 184def t2_nosp_addr_offset_none : MemOperand { 185 let PrintMethod = "printAddrMode7Operand"; 186 let DecoderMethod = "DecoderGPRRegisterClass"; 187 let ParserMatchClass = MemNoOffsetT2NoSpAsmOperand; 188 let MIOperandInfo = (ops rGPR:$base); 189} 190 191// t2addrmode_imm12 := reg + imm12 192def t2addrmode_imm12_asmoperand : AsmOperandClass {let Name="MemUImm12Offset";} 193def t2addrmode_imm12 : MemOperand, 194 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> { 195 let PrintMethod = "printAddrModeImm12Operand<false>"; 196 let EncoderMethod = "getAddrModeImm12OpValue"; 197 let DecoderMethod = "DecodeT2AddrModeImm12"; 198 let ParserMatchClass = t2addrmode_imm12_asmoperand; 199 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); 200} 201 202// t2ldrlabel := imm12 203def t2ldrlabel : MemOperand { 204 let EncoderMethod = "getAddrModeImm12OpValue"; 205 let PrintMethod = "printThumbLdrLabelOperand"; 206} 207 208def t2ldr_pcrel_imm12_asmoperand : AsmOperandClass {let Name = "MemPCRelImm12";} 209def t2ldr_pcrel_imm12 : Operand<i32> { 210 let ParserMatchClass = t2ldr_pcrel_imm12_asmoperand; 211 // used for assembler pseudo instruction and maps to t2ldrlabel, so 212 // doesn't need encoder or print methods of its own. 213} 214 215// ADR instruction labels. 216def t2adrlabel : Operand<i32> { 217 let EncoderMethod = "getT2AdrLabelOpValue"; 218 let PrintMethod = "printAdrLabelOperand<0>"; 219} 220 221// t2addrmode_posimm8 := reg + imm8 222def MemPosImm8OffsetAsmOperand : AsmOperandClass { 223 let Name="MemPosImm8Offset"; 224 let RenderMethod = "addMemImmOffsetOperands"; 225} 226def t2addrmode_posimm8 : MemOperand { 227 let PrintMethod = "printT2AddrModeImm8Operand<false>"; 228 let EncoderMethod = "getT2AddrModeImmOpValue<8,0>"; 229 let DecoderMethod = "DecodeT2AddrModeImm8"; 230 let ParserMatchClass = MemPosImm8OffsetAsmOperand; 231 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); 232} 233 234// t2addrmode_negimm8 := reg - imm8 235def MemNegImm8OffsetAsmOperand : AsmOperandClass { 236 let Name="MemNegImm8Offset"; 237 let RenderMethod = "addMemImmOffsetOperands"; 238} 239def t2addrmode_negimm8 : MemOperand, 240 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> { 241 let PrintMethod = "printT2AddrModeImm8Operand<false>"; 242 let EncoderMethod = "getT2AddrModeImmOpValue<8,0>"; 243 let DecoderMethod = "DecodeT2AddrModeImm8"; 244 let ParserMatchClass = MemNegImm8OffsetAsmOperand; 245 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); 246} 247 248// t2addrmode_imm8 := reg +/- imm8 249def MemImm8OffsetAsmOperand : AsmOperandClass { 250 let Name = "MemImm8Offset"; 251 let RenderMethod = "addMemImmOffsetOperands"; 252} 253class T2AddrMode_Imm8 : MemOperand, 254 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> { 255 let EncoderMethod = "getT2AddrModeImmOpValue<8,0>"; 256 let DecoderMethod = "DecodeT2AddrModeImm8"; 257 let ParserMatchClass = MemImm8OffsetAsmOperand; 258 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); 259} 260 261def t2addrmode_imm8 : T2AddrMode_Imm8 { 262 let PrintMethod = "printT2AddrModeImm8Operand<false>"; 263} 264 265def t2addrmode_imm8_pre : T2AddrMode_Imm8 { 266 let PrintMethod = "printT2AddrModeImm8Operand<true>"; 267} 268 269def t2am_imm8_offset : MemOperand, 270 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset", 271 [], [SDNPWantRoot]> { 272 let PrintMethod = "printT2AddrModeImm8OffsetOperand"; 273 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue"; 274 let DecoderMethod = "DecodeT2Imm8"; 275} 276 277// t2addrmode_imm8s4 := reg +/- (imm8 << 2) 278def MemImm8s4OffsetAsmOperand : AsmOperandClass {let Name = "MemImm8s4Offset";} 279class T2AddrMode_Imm8s4 : MemOperand, 280 ComplexPattern<i32, 2, "SelectT2AddrModeImm8<2>", []> { 281 let EncoderMethod = "getT2AddrModeImm8s4OpValue"; 282 let DecoderMethod = "DecodeT2AddrModeImm8s4"; 283 let ParserMatchClass = MemImm8s4OffsetAsmOperand; 284 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); 285} 286 287def t2addrmode_imm8s4 : T2AddrMode_Imm8s4 { 288 let PrintMethod = "printT2AddrModeImm8s4Operand<false>"; 289} 290 291def t2addrmode_imm8s4_pre : T2AddrMode_Imm8s4 { 292 let PrintMethod = "printT2AddrModeImm8s4Operand<true>"; 293} 294 295def t2am_imm8s4_offset_asmoperand : AsmOperandClass { let Name = "Imm8s4"; } 296def t2am_imm8s4_offset : MemOperand { 297 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand"; 298 let EncoderMethod = "getT2ScaledImmOpValue<8,2>"; 299 let DecoderMethod = "DecodeT2Imm8S4"; 300} 301 302// t2addrmode_imm7s4 := reg +/- (imm7 << 2) 303def MemImm7s4OffsetAsmOperand : AsmOperandClass {let Name = "MemImm7s4Offset";} 304class T2AddrMode_Imm7s4 : MemOperand { 305 let EncoderMethod = "getT2AddrModeImm7s4OpValue"; 306 let DecoderMethod = "DecodeT2AddrModeImm7<2,0>"; 307 let ParserMatchClass = MemImm7s4OffsetAsmOperand; 308 let MIOperandInfo = (ops GPRnopc:$base, i32imm:$offsimm); 309} 310 311def t2addrmode_imm7s4 : T2AddrMode_Imm7s4 { 312 // They are printed the same way as the imm8 version 313 let PrintMethod = "printT2AddrModeImm8s4Operand<false>"; 314} 315 316def t2addrmode_imm7s4_pre : T2AddrMode_Imm7s4 { 317 // They are printed the same way as the imm8 version 318 let PrintMethod = "printT2AddrModeImm8s4Operand<true>"; 319} 320 321def t2am_imm7s4_offset_asmoperand : AsmOperandClass { let Name = "Imm7s4"; } 322def t2am_imm7s4_offset : MemOperand { 323 // They are printed the same way as the imm8 version 324 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand"; 325 let ParserMatchClass = t2am_imm7s4_offset_asmoperand; 326 let EncoderMethod = "getT2ScaledImmOpValue<7,2>"; 327 let DecoderMethod = "DecodeT2Imm7S4"; 328} 329 330// t2addrmode_imm0_1020s4 := reg + (imm8 << 2) 331def MemImm0_1020s4OffsetAsmOperand : AsmOperandClass { 332 let Name = "MemImm0_1020s4Offset"; 333} 334def t2addrmode_imm0_1020s4 : MemOperand, 335 ComplexPattern<i32, 2, "SelectT2AddrModeExclusive"> { 336 let PrintMethod = "printT2AddrModeImm0_1020s4Operand"; 337 let EncoderMethod = "getT2AddrModeImm0_1020s4OpValue"; 338 let DecoderMethod = "DecodeT2AddrModeImm0_1020s4"; 339 let ParserMatchClass = MemImm0_1020s4OffsetAsmOperand; 340 let MIOperandInfo = (ops GPRnopc:$base, i32imm:$offsimm); 341} 342 343// t2addrmode_so_reg := reg + (reg << imm2) 344def t2addrmode_so_reg_asmoperand : AsmOperandClass {let Name="T2MemRegOffset";} 345def t2addrmode_so_reg : MemOperand, 346 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> { 347 let PrintMethod = "printT2AddrModeSoRegOperand"; 348 let EncoderMethod = "getT2AddrModeSORegOpValue"; 349 let DecoderMethod = "DecodeT2AddrModeSOReg"; 350 let ParserMatchClass = t2addrmode_so_reg_asmoperand; 351 let MIOperandInfo = (ops GPRnopc:$base, rGPR:$offsreg, i32imm:$offsimm); 352} 353 354// Addresses for the TBB/TBH instructions. 355def addrmode_tbb_asmoperand : AsmOperandClass { let Name = "MemTBB"; } 356def addrmode_tbb : MemOperand { 357 let PrintMethod = "printAddrModeTBB"; 358 let ParserMatchClass = addrmode_tbb_asmoperand; 359 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm); 360} 361def addrmode_tbh_asmoperand : AsmOperandClass { let Name = "MemTBH"; } 362def addrmode_tbh : MemOperand { 363 let PrintMethod = "printAddrModeTBH"; 364 let ParserMatchClass = addrmode_tbh_asmoperand; 365 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm); 366} 367 368// Define ARMv8.1-M specific addressing modes. 369 370// Label operands for BF/BFL/WLS/DLS/LE 371class BFLabelOp<string signed, string isNeg, string zeroPermitted, string size, 372 string fixup> 373 : Operand<OtherVT> { 374 let EncoderMethod = !strconcat("getBFTargetOpValue<", isNeg, ", ", 375 fixup, ">"); 376 let OperandType = "OPERAND_PCREL"; 377 let DecoderMethod = !strconcat("DecodeBFLabelOperand<", signed, ", ", 378 isNeg, ", ", zeroPermitted, ", ", size, ">"); 379} 380def bflabel_u4 : BFLabelOp<"false", "false", "false", "4", "ARM::fixup_bf_branch">; 381def bflabel_s12 : BFLabelOp<"true", "false", "true", "12", "ARM::fixup_bfc_target">; 382def bflabel_s16 : BFLabelOp<"true", "false", "true", "16", "ARM::fixup_bf_target">; 383def bflabel_s18 : BFLabelOp<"true", "false", "true", "18", "ARM::fixup_bfl_target">; 384 385def wlslabel_u11_asmoperand : AsmOperandClass { 386 let Name = "WLSLabel"; 387 let RenderMethod = "addImmOperands"; 388 let PredicateMethod = "isUnsignedOffset<11, 1>"; 389 let DiagnosticString = 390 "loop end is out of range or not a positive multiple of 2"; 391} 392def wlslabel_u11 : BFLabelOp<"false", "false", "true", "11", "ARM::fixup_wls"> { 393 let ParserMatchClass = wlslabel_u11_asmoperand; 394} 395def lelabel_u11_asmoperand : AsmOperandClass { 396 let Name = "LELabel"; 397 let RenderMethod = "addImmOperands"; 398 let PredicateMethod = "isLEOffset"; 399 let DiagnosticString = 400 "loop start is out of range or not a negative multiple of 2"; 401} 402def lelabel_u11 : BFLabelOp<"false", "true", "true", "11", "ARM::fixup_le"> { 403 let ParserMatchClass = lelabel_u11_asmoperand; 404} 405 406def bfafter_target : Operand<OtherVT> { 407 let EncoderMethod = "getBFAfterTargetOpValue"; 408 let OperandType = "OPERAND_PCREL"; 409 let DecoderMethod = "DecodeBFAfterTargetOperand"; 410} 411 412// pred operand excluding AL 413def pred_noal_asmoperand : AsmOperandClass { 414 let Name = "CondCodeNoAL"; 415 let RenderMethod = "addITCondCodeOperands"; 416 let PredicateMethod = "isITCondCodeNoAL"; 417 let ParserMethod = "parseITCondCode"; 418} 419def pred_noal : Operand<i32> { 420 let PrintMethod = "printMandatoryPredicateOperand"; 421 let ParserMatchClass = pred_noal_asmoperand; 422 let DecoderMethod = "DecodePredNoALOperand"; 423} 424 425 426// CSEL aliases inverted predicate 427def pred_noal_inv_asmoperand : AsmOperandClass { 428 let Name = "CondCodeNoALInv"; 429 let RenderMethod = "addITCondCodeInvOperands"; 430 let PredicateMethod = "isITCondCodeNoAL"; 431 let ParserMethod = "parseITCondCode"; 432} 433def pred_noal_inv : Operand<i32> { 434 let PrintMethod = "printMandatoryInvertedPredicateOperand"; 435 let ParserMatchClass = pred_noal_inv_asmoperand; 436} 437//===----------------------------------------------------------------------===// 438// Multiclass helpers... 439// 440 441 442class T2OneRegImm<dag oops, dag iops, InstrItinClass itin, 443 string opc, string asm, list<dag> pattern> 444 : T2I<oops, iops, itin, opc, asm, pattern> { 445 bits<4> Rd; 446 bits<12> imm; 447 448 let Inst{11-8} = Rd; 449 let Inst{26} = imm{11}; 450 let Inst{14-12} = imm{10-8}; 451 let Inst{7-0} = imm{7-0}; 452} 453 454 455class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin, 456 string opc, string asm, list<dag> pattern> 457 : T2sI<oops, iops, itin, opc, asm, pattern> { 458 bits<4> Rd; 459 bits<4> Rn; 460 bits<12> imm; 461 462 let Inst{11-8} = Rd; 463 let Inst{26} = imm{11}; 464 let Inst{14-12} = imm{10-8}; 465 let Inst{7-0} = imm{7-0}; 466} 467 468class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin, 469 string opc, string asm, list<dag> pattern> 470 : T2I<oops, iops, itin, opc, asm, pattern> { 471 bits<4> Rn; 472 bits<12> imm; 473 474 let Inst{19-16} = Rn; 475 let Inst{26} = imm{11}; 476 let Inst{14-12} = imm{10-8}; 477 let Inst{7-0} = imm{7-0}; 478} 479 480 481class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin, 482 string opc, string asm, list<dag> pattern> 483 : T2I<oops, iops, itin, opc, asm, pattern> { 484 bits<4> Rd; 485 bits<12> ShiftedRm; 486 487 let Inst{11-8} = Rd; 488 let Inst{3-0} = ShiftedRm{3-0}; 489 let Inst{5-4} = ShiftedRm{6-5}; 490 let Inst{14-12} = ShiftedRm{11-9}; 491 let Inst{7-6} = ShiftedRm{8-7}; 492} 493 494class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin, 495 string opc, string asm, list<dag> pattern> 496 : T2sI<oops, iops, itin, opc, asm, pattern> { 497 bits<4> Rd; 498 bits<12> ShiftedRm; 499 500 let Inst{11-8} = Rd; 501 let Inst{3-0} = ShiftedRm{3-0}; 502 let Inst{5-4} = ShiftedRm{6-5}; 503 let Inst{14-12} = ShiftedRm{11-9}; 504 let Inst{7-6} = ShiftedRm{8-7}; 505} 506 507class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin, 508 string opc, string asm, list<dag> pattern> 509 : T2I<oops, iops, itin, opc, asm, pattern> { 510 bits<4> Rn; 511 bits<12> ShiftedRm; 512 513 let Inst{19-16} = Rn; 514 let Inst{3-0} = ShiftedRm{3-0}; 515 let Inst{5-4} = ShiftedRm{6-5}; 516 let Inst{14-12} = ShiftedRm{11-9}; 517 let Inst{7-6} = ShiftedRm{8-7}; 518} 519 520class T2TwoReg<dag oops, dag iops, InstrItinClass itin, 521 string opc, string asm, list<dag> pattern> 522 : T2I<oops, iops, itin, opc, asm, pattern> { 523 bits<4> Rd; 524 bits<4> Rm; 525 526 let Inst{11-8} = Rd; 527 let Inst{3-0} = Rm; 528} 529 530class T2sTwoReg<dag oops, dag iops, InstrItinClass itin, 531 string opc, string asm, list<dag> pattern> 532 : T2sI<oops, iops, itin, opc, asm, pattern> { 533 bits<4> Rd; 534 bits<4> Rm; 535 536 let Inst{11-8} = Rd; 537 let Inst{3-0} = Rm; 538} 539 540class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin, 541 string opc, string asm, list<dag> pattern> 542 : T2I<oops, iops, itin, opc, asm, pattern> { 543 bits<4> Rn; 544 bits<4> Rm; 545 546 let Inst{19-16} = Rn; 547 let Inst{3-0} = Rm; 548} 549 550 551class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin, 552 string opc, string asm, list<dag> pattern> 553 : T2I<oops, iops, itin, opc, asm, pattern> { 554 bits<4> Rd; 555 bits<4> Rn; 556 bits<12> imm; 557 558 let Inst{11-8} = Rd; 559 let Inst{19-16} = Rn; 560 let Inst{26} = imm{11}; 561 let Inst{14-12} = imm{10-8}; 562 let Inst{7-0} = imm{7-0}; 563} 564 565class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin, 566 string opc, string asm, list<dag> pattern> 567 : T2sI<oops, iops, itin, opc, asm, pattern> { 568 bits<4> Rd; 569 bits<4> Rn; 570 bits<12> imm; 571 572 let Inst{11-8} = Rd; 573 let Inst{19-16} = Rn; 574 let Inst{26} = imm{11}; 575 let Inst{14-12} = imm{10-8}; 576 let Inst{7-0} = imm{7-0}; 577} 578 579class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin, 580 string opc, string asm, list<dag> pattern> 581 : T2I<oops, iops, itin, opc, asm, pattern> { 582 bits<4> Rd; 583 bits<4> Rm; 584 bits<5> imm; 585 586 let Inst{11-8} = Rd; 587 let Inst{3-0} = Rm; 588 let Inst{14-12} = imm{4-2}; 589 let Inst{7-6} = imm{1-0}; 590} 591 592class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin, 593 string opc, string asm, list<dag> pattern> 594 : T2sI<oops, iops, itin, opc, asm, pattern> { 595 bits<4> Rd; 596 bits<4> Rm; 597 bits<5> imm; 598 599 let Inst{11-8} = Rd; 600 let Inst{3-0} = Rm; 601 let Inst{14-12} = imm{4-2}; 602 let Inst{7-6} = imm{1-0}; 603} 604 605class T2ThreeReg<dag oops, dag iops, InstrItinClass itin, 606 string opc, string asm, list<dag> pattern> 607 : T2I<oops, iops, itin, opc, asm, pattern> { 608 bits<4> Rd; 609 bits<4> Rn; 610 bits<4> Rm; 611 612 let Inst{11-8} = Rd; 613 let Inst{19-16} = Rn; 614 let Inst{3-0} = Rm; 615} 616 617class T2ThreeRegNoP<dag oops, dag iops, InstrItinClass itin, 618 string asm, list<dag> pattern> 619 : T2XI<oops, iops, itin, asm, pattern> { 620 bits<4> Rd; 621 bits<4> Rn; 622 bits<4> Rm; 623 624 let Inst{11-8} = Rd; 625 let Inst{19-16} = Rn; 626 let Inst{3-0} = Rm; 627} 628 629class T2sThreeReg<dag oops, dag iops, InstrItinClass itin, 630 string opc, string asm, list<dag> pattern> 631 : T2sI<oops, iops, itin, opc, asm, pattern> { 632 bits<4> Rd; 633 bits<4> Rn; 634 bits<4> Rm; 635 636 let Inst{11-8} = Rd; 637 let Inst{19-16} = Rn; 638 let Inst{3-0} = Rm; 639} 640 641class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin, 642 string opc, string asm, list<dag> pattern> 643 : T2I<oops, iops, itin, opc, asm, pattern> { 644 bits<4> Rd; 645 bits<4> Rn; 646 bits<12> ShiftedRm; 647 648 let Inst{11-8} = Rd; 649 let Inst{19-16} = Rn; 650 let Inst{3-0} = ShiftedRm{3-0}; 651 let Inst{5-4} = ShiftedRm{6-5}; 652 let Inst{14-12} = ShiftedRm{11-9}; 653 let Inst{7-6} = ShiftedRm{8-7}; 654} 655 656class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin, 657 string opc, string asm, list<dag> pattern> 658 : T2sI<oops, iops, itin, opc, asm, pattern> { 659 bits<4> Rd; 660 bits<4> Rn; 661 bits<12> ShiftedRm; 662 663 let Inst{11-8} = Rd; 664 let Inst{19-16} = Rn; 665 let Inst{3-0} = ShiftedRm{3-0}; 666 let Inst{5-4} = ShiftedRm{6-5}; 667 let Inst{14-12} = ShiftedRm{11-9}; 668 let Inst{7-6} = ShiftedRm{8-7}; 669} 670 671class T2FourReg<dag oops, dag iops, InstrItinClass itin, 672 string opc, string asm, list<dag> pattern> 673 : T2I<oops, iops, itin, opc, asm, pattern> { 674 bits<4> Rd; 675 bits<4> Rn; 676 bits<4> Rm; 677 bits<4> Ra; 678 679 let Inst{19-16} = Rn; 680 let Inst{15-12} = Ra; 681 let Inst{11-8} = Rd; 682 let Inst{3-0} = Rm; 683} 684 685class T2MulLong<bits<3> opc22_20, bits<4> opc7_4, 686 string opc, list<dag> pattern> 687 : T2I<(outs rGPR:$RdLo, rGPR:$RdHi), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64, 688 opc, "\t$RdLo, $RdHi, $Rn, $Rm", pattern>, 689 Sched<[WriteMUL64Lo, WriteMUL64Hi, ReadMUL, ReadMUL]> { 690 bits<4> RdLo; 691 bits<4> RdHi; 692 bits<4> Rn; 693 bits<4> Rm; 694 695 let Inst{31-23} = 0b111110111; 696 let Inst{22-20} = opc22_20; 697 let Inst{19-16} = Rn; 698 let Inst{15-12} = RdLo; 699 let Inst{11-8} = RdHi; 700 let Inst{7-4} = opc7_4; 701 let Inst{3-0} = Rm; 702} 703class T2MlaLong<bits<3> opc22_20, bits<4> opc7_4, string opc> 704 : T2I<(outs rGPR:$RdLo, rGPR:$RdHi), 705 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi), IIC_iMAC64, 706 opc, "\t$RdLo, $RdHi, $Rn, $Rm", []>, 707 RegConstraint<"$RLo = $RdLo, $RHi = $RdHi">, 708 Sched<[WriteMAC64Lo, WriteMAC64Hi, ReadMUL, ReadMUL, ReadMAC, ReadMAC]> { 709 bits<4> RdLo; 710 bits<4> RdHi; 711 bits<4> Rn; 712 bits<4> Rm; 713 714 let Inst{31-23} = 0b111110111; 715 let Inst{22-20} = opc22_20; 716 let Inst{19-16} = Rn; 717 let Inst{15-12} = RdLo; 718 let Inst{11-8} = RdHi; 719 let Inst{7-4} = opc7_4; 720 let Inst{3-0} = Rm; 721} 722 723 724/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a 725/// binary operation that produces a value. These are predicable and can be 726/// changed to modify CPSR. 727multiclass T2I_bin_irs<bits<4> opcod, string opc, 728 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, 729 SDPatternOperator opnode, bit Commutable = 0, 730 string wide = ""> { 731 // shifted imm 732 def ri : T2sTwoRegImm< 733 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii, 734 opc, "\t$Rd, $Rn, $imm", 735 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>, 736 Sched<[WriteALU, ReadALU]> { 737 let Inst{31-27} = 0b11110; 738 let Inst{25} = 0; 739 let Inst{24-21} = opcod; 740 let Inst{15} = 0; 741 } 742 // register 743 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir, 744 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"), 745 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>, 746 Sched<[WriteALU, ReadALU, ReadALU]> { 747 let isCommutable = Commutable; 748 let Inst{31-27} = 0b11101; 749 let Inst{26-25} = 0b01; 750 let Inst{24-21} = opcod; 751 let Inst{15} = 0b0; 752 // In most of these instructions, and most versions of the Arm 753 // architecture, bit 15 of this encoding is listed as (0) rather 754 // than 0, i.e. setting it to 1 is UNPREDICTABLE or a soft-fail 755 // rather than a hard failure. In v8.1-M, this requirement is 756 // upgraded to a hard one for ORR, so that the encodings with 1 757 // in this bit can be reused for other instructions (such as 758 // CSEL). Setting Unpredictable{15} = 1 here would reintroduce 759 // that encoding clash in the auto- generated MC decoder, so I 760 // comment it out. 761 let Unpredictable{15} = !if(!eq(opcod, 0b0010), 0b0, 0b1); 762 let Inst{14-12} = 0b000; // imm3 763 let Inst{7-6} = 0b00; // imm2 764 let Inst{5-4} = 0b00; // type 765 } 766 // shifted register 767 def rs : T2sTwoRegShiftedReg< 768 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis, 769 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"), 770 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>, 771 Sched<[WriteALUsi, ReadALU]> { 772 let Inst{31-27} = 0b11101; 773 let Inst{26-25} = 0b01; 774 let Inst{24-21} = opcod; 775 let Inst{15} = 0; 776 let Unpredictable{15} = !if(!eq(opcod, 0b0010), 0b0, 0b1); // see above 777 } 778 // Assembly aliases for optional destination operand when it's the same 779 // as the source operand. 780 def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"), 781 (!cast<Instruction>(NAME#"ri") rGPR:$Rdn, rGPR:$Rdn, 782 t2_so_imm:$imm, pred:$p, 783 cc_out:$s)>; 784 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"), 785 (!cast<Instruction>(NAME#"rr") rGPR:$Rdn, rGPR:$Rdn, 786 rGPR:$Rm, pred:$p, 787 cc_out:$s)>; 788 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"), 789 (!cast<Instruction>(NAME#"rs") rGPR:$Rdn, rGPR:$Rdn, 790 t2_so_reg:$shift, pred:$p, 791 cc_out:$s)>; 792} 793 794/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need 795// the ".w" suffix to indicate that they are wide. 796multiclass T2I_bin_w_irs<bits<4> opcod, string opc, 797 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, 798 SDPatternOperator opnode, bit Commutable = 0> : 799 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w"> { 800 // Assembler aliases w/ the ".w" suffix. 801 def : t2InstAlias<!strconcat(opc, "${s}${p}.w", " $Rd, $Rn, $imm"), 802 (!cast<Instruction>(NAME#"ri") rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p, 803 cc_out:$s)>; 804 // Assembler aliases w/o the ".w" suffix. 805 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"), 806 (!cast<Instruction>(NAME#"rr") rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, 807 cc_out:$s)>; 808 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $shift"), 809 (!cast<Instruction>(NAME#"rs") rGPR:$Rd, rGPR:$Rn, t2_so_reg:$shift, 810 pred:$p, cc_out:$s)>; 811 812 // and with the optional destination operand, too. 813 def : t2InstAlias<!strconcat(opc, "${s}${p}.w", " $Rdn, $imm"), 814 (!cast<Instruction>(NAME#"ri") rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, 815 pred:$p, cc_out:$s)>; 816 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"), 817 (!cast<Instruction>(NAME#"rr") rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, 818 cc_out:$s)>; 819 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $shift"), 820 (!cast<Instruction>(NAME#"rs") rGPR:$Rdn, rGPR:$Rdn, t2_so_reg:$shift, 821 pred:$p, cc_out:$s)>; 822} 823 824/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are 825/// reversed. The 'rr' form is only defined for the disassembler; for codegen 826/// it is equivalent to the T2I_bin_irs counterpart. 827multiclass T2I_rbin_irs<bits<4> opcod, string opc, SDNode opnode> { 828 // shifted imm 829 def ri : T2sTwoRegImm< 830 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi, 831 opc, ".w\t$Rd, $Rn, $imm", 832 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]>, 833 Sched<[WriteALU, ReadALU]> { 834 let Inst{31-27} = 0b11110; 835 let Inst{25} = 0; 836 let Inst{24-21} = opcod; 837 let Inst{15} = 0; 838 } 839 // register 840 def rr : T2sThreeReg< 841 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr, 842 opc, "\t$Rd, $Rn, $Rm", 843 [/* For disassembly only; pattern left blank */]>, 844 Sched<[WriteALU, ReadALU, ReadALU]> { 845 let Inst{31-27} = 0b11101; 846 let Inst{26-25} = 0b01; 847 let Inst{24-21} = opcod; 848 let Inst{14-12} = 0b000; // imm3 849 let Inst{7-6} = 0b00; // imm2 850 let Inst{5-4} = 0b00; // type 851 } 852 // shifted register 853 def rs : T2sTwoRegShiftedReg< 854 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), 855 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm", 856 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]>, 857 Sched<[WriteALUsi, ReadALU]> { 858 let Inst{31-27} = 0b11101; 859 let Inst{26-25} = 0b01; 860 let Inst{24-21} = opcod; 861 } 862} 863 864/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the 865/// instruction modifies the CPSR register. 866/// 867/// These opcodes will be converted to the real non-S opcodes by 868/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand. 869let hasPostISelHook = 1, Defs = [CPSR] in { 870multiclass T2I_bin_s_irs<InstrItinClass iii, InstrItinClass iir, 871 InstrItinClass iis, SDNode opnode, 872 bit Commutable = 0> { 873 // shifted imm 874 def ri : t2PseudoInst<(outs rGPR:$Rd), 875 (ins GPRnopc:$Rn, t2_so_imm:$imm, pred:$p), 876 4, iii, 877 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn, 878 t2_so_imm:$imm))]>, 879 Sched<[WriteALU, ReadALU]>; 880 // register 881 def rr : t2PseudoInst<(outs rGPR:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm, pred:$p), 882 4, iir, 883 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn, 884 rGPR:$Rm))]>, 885 Sched<[WriteALU, ReadALU, ReadALU]> { 886 let isCommutable = Commutable; 887 } 888 // shifted register 889 def rs : t2PseudoInst<(outs rGPR:$Rd), 890 (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm, pred:$p), 891 4, iis, 892 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn, 893 t2_so_reg:$ShiftedRm))]>, 894 Sched<[WriteALUsi, ReadALUsr]>; 895} 896} 897 898/// T2I_rbin_s_is - Same as T2I_bin_s_irs, except selection DAG 899/// operands are reversed. 900let hasPostISelHook = 1, Defs = [CPSR] in { 901multiclass T2I_rbin_s_is<SDNode opnode> { 902 // shifted imm 903 def ri : t2PseudoInst<(outs rGPR:$Rd), 904 (ins rGPR:$Rn, t2_so_imm:$imm, pred:$p), 905 4, IIC_iALUi, 906 [(set rGPR:$Rd, CPSR, (opnode t2_so_imm:$imm, 907 rGPR:$Rn))]>, 908 Sched<[WriteALU, ReadALU]>; 909 // shifted register 910 def rs : t2PseudoInst<(outs rGPR:$Rd), 911 (ins rGPR:$Rn, t2_so_reg:$ShiftedRm, pred:$p), 912 4, IIC_iALUsi, 913 [(set rGPR:$Rd, CPSR, (opnode t2_so_reg:$ShiftedRm, 914 rGPR:$Rn))]>, 915 Sched<[WriteALUsi, ReadALU]>; 916} 917} 918 919/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg}) 920/// patterns for a binary operation that produces a value. 921multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, SDNode opnode, 922 bit Commutable = 0> { 923 // shifted imm 924 // The register-immediate version is re-materializable. This is useful 925 // in particular for taking the address of a local. 926 let isReMaterializable = 1 in { 927 def spImm : T2sTwoRegImm< 928 (outs GPRsp:$Rd), (ins GPRsp:$Rn, t2_so_imm:$imm), IIC_iALUi, 929 opc, ".w\t$Rd, $Rn, $imm", 930 []>, 931 Sched<[WriteALU, ReadALU]> { 932 let Rn = 13; 933 let Rd = 13; 934 935 let Inst{31-27} = 0b11110; 936 let Inst{25-24} = 0b01; 937 let Inst{23-21} = op23_21; 938 let Inst{15} = 0; 939 940 let DecoderMethod = "DecodeT2AddSubSPImm"; 941 } 942 943 def ri : T2sTwoRegImm< 944 (outs rGPR:$Rd), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iALUi, 945 opc, ".w\t$Rd, $Rn, $imm", 946 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, t2_so_imm:$imm))]>, 947 Sched<[WriteALU, ReadALU]> { 948 let Inst{31-27} = 0b11110; 949 let Inst{25} = 0; 950 let Inst{24} = 1; 951 let Inst{23-21} = op23_21; 952 let Inst{15} = 0; 953 } 954 } 955 // 12-bit imm 956 def ri12 : T2I< 957 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi, 958 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm", 959 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]>, 960 Sched<[WriteALU, ReadALU]> { 961 bits<4> Rd; 962 bits<4> Rn; 963 bits<12> imm; 964 let Inst{31-27} = 0b11110; 965 let Inst{26} = imm{11}; 966 let Inst{25-24} = 0b10; 967 let Inst{23-21} = op23_21; 968 let Inst{20} = 0; // The S bit. 969 let Inst{19-16} = Rn; 970 let Inst{15} = 0; 971 let Inst{14-12} = imm{10-8}; 972 let Inst{11-8} = Rd; 973 let Inst{7-0} = imm{7-0}; 974 } 975 def spImm12 : T2I< 976 (outs GPRsp:$Rd), (ins GPRsp:$Rn, imm0_4095:$imm), IIC_iALUi, 977 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm", 978 []>, 979 Sched<[WriteALU, ReadALU]> { 980 bits<4> Rd = 13; 981 bits<4> Rn = 13; 982 bits<12> imm; 983 let Inst{31-27} = 0b11110; 984 let Inst{26} = imm{11}; 985 let Inst{25-24} = 0b10; 986 let Inst{23-21} = op23_21; 987 let Inst{20} = 0; // The S bit. 988 let Inst{19-16} = Rn; 989 let Inst{15} = 0; 990 let Inst{14-12} = imm{10-8}; 991 let Inst{11-8} = Rd; 992 let Inst{7-0} = imm{7-0}; 993 let DecoderMethod = "DecodeT2AddSubSPImm"; 994 } 995 // register 996 def rr : T2sThreeReg<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm), 997 IIC_iALUr, opc, ".w\t$Rd, $Rn, $Rm", 998 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, rGPR:$Rm))]>, 999 Sched<[WriteALU, ReadALU, ReadALU]> { 1000 let isCommutable = Commutable; 1001 let Inst{31-27} = 0b11101; 1002 let Inst{26-25} = 0b01; 1003 let Inst{24} = 1; 1004 let Inst{23-21} = op23_21; 1005 let Inst{14-12} = 0b000; // imm3 1006 let Inst{7-6} = 0b00; // imm2 1007 let Inst{5-4} = 0b00; // type 1008 } 1009 // shifted register 1010 def rs : T2sTwoRegShiftedReg< 1011 (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm), 1012 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm", 1013 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm))]>, 1014 Sched<[WriteALUsi, ReadALU]> { 1015 let Inst{31-27} = 0b11101; 1016 let Inst{26-25} = 0b01; 1017 let Inst{24} = 1; 1018 let Inst{23-21} = op23_21; 1019 } 1020} 1021 1022/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns 1023/// for a binary operation that produces a value and use the carry 1024/// bit. It's not predicable. 1025multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, SDNode opnode, 1026 bit Commutable = 0, bit PostISelHook = 0> { 1027 let Defs = [CPSR], Uses = [CPSR], hasPostISelHook = PostISelHook in { 1028 // shifted imm 1029 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), 1030 IIC_iALUi, opc, "\t$Rd, $Rn, $imm", 1031 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_imm:$imm, CPSR))]>, 1032 Requires<[IsThumb2]>, Sched<[WriteALU, ReadALU]> { 1033 let Inst{31-27} = 0b11110; 1034 let Inst{25} = 0; 1035 let Inst{24-21} = opcod; 1036 let Inst{15} = 0; 1037 } 1038 // register 1039 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr, 1040 opc, ".w\t$Rd, $Rn, $Rm", 1041 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, rGPR:$Rm, CPSR))]>, 1042 Requires<[IsThumb2]>, Sched<[WriteALU, ReadALU, ReadALU]> { 1043 let isCommutable = Commutable; 1044 let Inst{31-27} = 0b11101; 1045 let Inst{26-25} = 0b01; 1046 let Inst{24-21} = opcod; 1047 let Inst{14-12} = 0b000; // imm3 1048 let Inst{7-6} = 0b00; // imm2 1049 let Inst{5-4} = 0b00; // type 1050 } 1051 // shifted register 1052 def rs : T2sTwoRegShiftedReg< 1053 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), 1054 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm", 1055 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm, CPSR))]>, 1056 Requires<[IsThumb2]>, Sched<[WriteALUsi, ReadALU]> { 1057 let Inst{31-27} = 0b11101; 1058 let Inst{26-25} = 0b01; 1059 let Inst{24-21} = opcod; 1060 } 1061 } 1062 // Shortened forms 1063 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $imm"), 1064 (!cast<Instruction>(NAME#"ri") rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, 1065 cc_out:$s)>; 1066 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $Rm"), 1067 (!cast<Instruction>(NAME#"rr") rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, 1068 cc_out:$s)>; 1069 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $ShiftedRm"), 1070 (!cast<Instruction>(NAME#"rs") rGPR:$Rdn, rGPR:$Rdn, t2_so_reg:$ShiftedRm, pred:$p, 1071 cc_out:$s)>; 1072 def : t2InstAlias<!strconcat(opc, "${s}${p}", "$Rdn, $imm"), 1073 (!cast<Instruction>(NAME#"ri") rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, 1074 cc_out:$s)>; 1075 def : t2InstAlias<!strconcat(opc, "${s}${p}", "$Rdn, $Rm"), 1076 (!cast<Instruction>(NAME#"rr") rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, 1077 cc_out:$s)>; 1078 def : t2InstAlias<!strconcat(opc, "${s}${p}", "$Rdn, $ShiftedRm"), 1079 (!cast<Instruction>(NAME#"rs") rGPR:$Rdn, rGPR:$Rdn, t2_so_reg:$ShiftedRm, pred:$p, 1080 cc_out:$s)>; 1081} 1082 1083/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift / 1084// rotate operation that produces a value. 1085multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, SDNode opnode> { 1086 // 5-bit imm 1087 def ri : T2sTwoRegShiftImm< 1088 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi, 1089 opc, ".w\t$Rd, $Rm, $imm", 1090 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]>, 1091 Sched<[WriteALU]> { 1092 let Inst{31-27} = 0b11101; 1093 let Inst{26-21} = 0b010010; 1094 let Inst{19-16} = 0b1111; // Rn 1095 let Inst{15} = 0b0; 1096 let Inst{5-4} = opcod; 1097 } 1098 // register 1099 def rr : T2sThreeReg< 1100 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr, 1101 opc, ".w\t$Rd, $Rn, $Rm", 1102 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>, 1103 Sched<[WriteALU]> { 1104 let Inst{31-27} = 0b11111; 1105 let Inst{26-23} = 0b0100; 1106 let Inst{22-21} = opcod; 1107 let Inst{15-12} = 0b1111; 1108 let Inst{7-4} = 0b0000; 1109 } 1110 1111 // Optional destination register 1112 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $imm"), 1113 (!cast<Instruction>(NAME#"ri") rGPR:$Rdn, rGPR:$Rdn, ty:$imm, pred:$p, 1114 cc_out:$s)>; 1115 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $Rm"), 1116 (!cast<Instruction>(NAME#"rr") rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, 1117 cc_out:$s)>; 1118 1119 // Assembler aliases w/o the ".w" suffix. 1120 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $imm"), 1121 (!cast<Instruction>(NAME#"ri") rGPR:$Rd, rGPR:$Rn, ty:$imm, pred:$p, 1122 cc_out:$s)>; 1123 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"), 1124 (!cast<Instruction>(NAME#"rr") rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, 1125 cc_out:$s)>; 1126 1127 // and with the optional destination operand, too. 1128 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $imm"), 1129 (!cast<Instruction>(NAME#"ri") rGPR:$Rdn, rGPR:$Rdn, ty:$imm, pred:$p, 1130 cc_out:$s)>; 1131 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"), 1132 (!cast<Instruction>(NAME#"rr") rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, 1133 cc_out:$s)>; 1134} 1135 1136/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test 1137/// patterns. Similar to T2I_bin_irs except the instruction does not produce 1138/// a explicit result, only implicitly set CPSR. 1139multiclass T2I_cmp_irs<bits<4> opcod, string opc, RegisterClass LHSGPR, 1140 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, 1141 SDPatternOperator opnode> { 1142let isCompare = 1, Defs = [CPSR] in { 1143 // shifted imm 1144 def ri : T2OneRegCmpImm< 1145 (outs), (ins LHSGPR:$Rn, t2_so_imm:$imm), iii, 1146 opc, ".w\t$Rn, $imm", 1147 [(opnode LHSGPR:$Rn, t2_so_imm:$imm)]>, Sched<[WriteCMP]> { 1148 let Inst{31-27} = 0b11110; 1149 let Inst{25} = 0; 1150 let Inst{24-21} = opcod; 1151 let Inst{20} = 1; // The S bit. 1152 let Inst{15} = 0; 1153 let Inst{11-8} = 0b1111; // Rd 1154 } 1155 // register 1156 def rr : T2TwoRegCmp< 1157 (outs), (ins LHSGPR:$Rn, rGPR:$Rm), iir, 1158 opc, ".w\t$Rn, $Rm", 1159 [(opnode LHSGPR:$Rn, rGPR:$Rm)]>, Sched<[WriteCMP]> { 1160 let Inst{31-27} = 0b11101; 1161 let Inst{26-25} = 0b01; 1162 let Inst{24-21} = opcod; 1163 let Inst{20} = 1; // The S bit. 1164 let Inst{14-12} = 0b000; // imm3 1165 let Inst{11-8} = 0b1111; // Rd 1166 let Inst{7-6} = 0b00; // imm2 1167 let Inst{5-4} = 0b00; // type 1168 } 1169 // shifted register 1170 def rs : T2OneRegCmpShiftedReg< 1171 (outs), (ins LHSGPR:$Rn, t2_so_reg:$ShiftedRm), iis, 1172 opc, ".w\t$Rn, $ShiftedRm", 1173 [(opnode LHSGPR:$Rn, t2_so_reg:$ShiftedRm)]>, 1174 Sched<[WriteCMPsi]> { 1175 let Inst{31-27} = 0b11101; 1176 let Inst{26-25} = 0b01; 1177 let Inst{24-21} = opcod; 1178 let Inst{20} = 1; // The S bit. 1179 let Inst{11-8} = 0b1111; // Rd 1180 } 1181} 1182 1183 // Assembler aliases w/o the ".w" suffix. 1184 // No alias here for 'rr' version as not all instantiations of this 1185 // multiclass want one (CMP in particular, does not). 1186 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $imm"), 1187 (!cast<Instruction>(NAME#"ri") LHSGPR:$Rn, t2_so_imm:$imm, pred:$p)>; 1188 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $shift"), 1189 (!cast<Instruction>(NAME#"rs") LHSGPR:$Rn, t2_so_reg:$shift, pred:$p)>; 1190} 1191 1192/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns. 1193multiclass T2I_ld<bit signed, bits<2> opcod, string opc, 1194 InstrItinClass iii, InstrItinClass iis, RegisterClass target, 1195 PatFrag opnode> { 1196 def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii, 1197 opc, ".w\t$Rt, $addr", 1198 [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]>, 1199 Sched<[WriteLd]> { 1200 bits<4> Rt; 1201 bits<17> addr; 1202 let Inst{31-25} = 0b1111100; 1203 let Inst{24} = signed; 1204 let Inst{23} = 1; 1205 let Inst{22-21} = opcod; 1206 let Inst{20} = 1; // load 1207 let Inst{19-16} = addr{16-13}; // Rn 1208 let Inst{15-12} = Rt; 1209 let Inst{11-0} = addr{11-0}; // imm 1210 1211 let DecoderMethod = "DecodeT2LoadImm12"; 1212 } 1213 def i8 : T2Ii8n <(outs target:$Rt), (ins t2addrmode_negimm8:$addr), iii, 1214 opc, "\t$Rt, $addr", 1215 [(set target:$Rt, (opnode t2addrmode_negimm8:$addr))]>, 1216 Sched<[WriteLd]> { 1217 bits<4> Rt; 1218 bits<13> addr; 1219 let Inst{31-27} = 0b11111; 1220 let Inst{26-25} = 0b00; 1221 let Inst{24} = signed; 1222 let Inst{23} = 0; 1223 let Inst{22-21} = opcod; 1224 let Inst{20} = 1; // load 1225 let Inst{19-16} = addr{12-9}; // Rn 1226 let Inst{15-12} = Rt; 1227 let Inst{11} = 1; 1228 // Offset: index==TRUE, wback==FALSE 1229 let Inst{10} = 1; // The P bit. 1230 let Inst{9} = addr{8}; // U 1231 let Inst{8} = 0; // The W bit. 1232 let Inst{7-0} = addr{7-0}; // imm 1233 1234 let DecoderMethod = "DecodeT2LoadImm8"; 1235 } 1236 def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis, 1237 opc, ".w\t$Rt, $addr", 1238 [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]>, 1239 Sched<[WriteLd]> { 1240 let Inst{31-27} = 0b11111; 1241 let Inst{26-25} = 0b00; 1242 let Inst{24} = signed; 1243 let Inst{23} = 0; 1244 let Inst{22-21} = opcod; 1245 let Inst{20} = 1; // load 1246 let Inst{11-6} = 0b000000; 1247 1248 bits<4> Rt; 1249 let Inst{15-12} = Rt; 1250 1251 bits<10> addr; 1252 let Inst{19-16} = addr{9-6}; // Rn 1253 let Inst{3-0} = addr{5-2}; // Rm 1254 let Inst{5-4} = addr{1-0}; // imm 1255 1256 let DecoderMethod = "DecodeT2LoadShift"; 1257 } 1258 1259 // pci variant is very similar to i12, but supports negative offsets 1260 // from the PC. 1261 def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii, 1262 opc, ".w\t$Rt, $addr", 1263 [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]>, 1264 Sched<[WriteLd]> { 1265 let isReMaterializable = 1; 1266 let Inst{31-27} = 0b11111; 1267 let Inst{26-25} = 0b00; 1268 let Inst{24} = signed; 1269 let Inst{22-21} = opcod; 1270 let Inst{20} = 1; // load 1271 let Inst{19-16} = 0b1111; // Rn 1272 1273 bits<4> Rt; 1274 let Inst{15-12} = Rt{3-0}; 1275 1276 bits<13> addr; 1277 let Inst{23} = addr{12}; // add = (U == '1') 1278 let Inst{11-0} = addr{11-0}; 1279 1280 let DecoderMethod = "DecodeT2LoadLabel"; 1281 } 1282} 1283 1284/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns. 1285multiclass T2I_st<bits<2> opcod, string opc, 1286 InstrItinClass iii, InstrItinClass iis, RegisterClass target, 1287 PatFrag opnode> { 1288 def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii, 1289 opc, ".w\t$Rt, $addr", 1290 [(opnode target:$Rt, t2addrmode_imm12:$addr)]>, 1291 Sched<[WriteST]> { 1292 let Inst{31-27} = 0b11111; 1293 let Inst{26-23} = 0b0001; 1294 let Inst{22-21} = opcod; 1295 let Inst{20} = 0; // !load 1296 1297 bits<4> Rt; 1298 let Inst{15-12} = Rt; 1299 1300 bits<17> addr; 1301 let addr{12} = 1; // add = TRUE 1302 let Inst{19-16} = addr{16-13}; // Rn 1303 let Inst{23} = addr{12}; // U 1304 let Inst{11-0} = addr{11-0}; // imm 1305 } 1306 def i8 : T2Ii8n <(outs), (ins target:$Rt, t2addrmode_negimm8:$addr), iii, 1307 opc, "\t$Rt, $addr", 1308 [(opnode target:$Rt, t2addrmode_negimm8:$addr)]>, 1309 Sched<[WriteST]> { 1310 let Inst{31-27} = 0b11111; 1311 let Inst{26-23} = 0b0000; 1312 let Inst{22-21} = opcod; 1313 let Inst{20} = 0; // !load 1314 let Inst{11} = 1; 1315 // Offset: index==TRUE, wback==FALSE 1316 let Inst{10} = 1; // The P bit. 1317 let Inst{8} = 0; // The W bit. 1318 1319 bits<4> Rt; 1320 let Inst{15-12} = Rt; 1321 1322 bits<13> addr; 1323 let Inst{19-16} = addr{12-9}; // Rn 1324 let Inst{9} = addr{8}; // U 1325 let Inst{7-0} = addr{7-0}; // imm 1326 } 1327 def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis, 1328 opc, ".w\t$Rt, $addr", 1329 [(opnode target:$Rt, t2addrmode_so_reg:$addr)]>, 1330 Sched<[WriteST]> { 1331 let Inst{31-27} = 0b11111; 1332 let Inst{26-23} = 0b0000; 1333 let Inst{22-21} = opcod; 1334 let Inst{20} = 0; // !load 1335 let Inst{11-6} = 0b000000; 1336 1337 bits<4> Rt; 1338 let Inst{15-12} = Rt; 1339 1340 bits<10> addr; 1341 let Inst{19-16} = addr{9-6}; // Rn 1342 let Inst{3-0} = addr{5-2}; // Rm 1343 let Inst{5-4} = addr{1-0}; // imm 1344 } 1345} 1346 1347/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a 1348/// register and one whose operand is a register rotated by 8/16/24. 1349class T2I_ext_rrot_base<bits<3> opcod, dag iops, dag oops, 1350 string opc, string oprs, 1351 list<dag> pattern> 1352 : T2TwoReg<iops, oops, IIC_iEXTr, opc, oprs, pattern> { 1353 bits<2> rot; 1354 let Inst{31-27} = 0b11111; 1355 let Inst{26-23} = 0b0100; 1356 let Inst{22-20} = opcod; 1357 let Inst{19-16} = 0b1111; // Rn 1358 let Inst{15-12} = 0b1111; 1359 let Inst{7} = 1; 1360 let Inst{5-4} = rot; // rotate 1361} 1362 1363class T2I_ext_rrot<bits<3> opcod, string opc> 1364 : T2I_ext_rrot_base<opcod, 1365 (outs rGPR:$Rd), 1366 (ins rGPR:$Rm, rot_imm:$rot), 1367 opc, ".w\t$Rd, $Rm$rot", []>, 1368 Requires<[IsThumb2]>, 1369 Sched<[WriteALU, ReadALU]>; 1370 1371// UXTB16, SXTB16 - Requires HasDSP, does not need the .w qualifier. 1372class T2I_ext_rrot_xtb16<bits<3> opcod, string opc> 1373 : T2I_ext_rrot_base<opcod, 1374 (outs rGPR:$Rd), 1375 (ins rGPR:$Rm, rot_imm:$rot), 1376 opc, "\t$Rd, $Rm$rot", []>, 1377 Requires<[HasDSP, IsThumb2]>, 1378 Sched<[WriteALU, ReadALU]>; 1379 1380/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a 1381/// register and one whose operand is a register rotated by 8/16/24. 1382class T2I_exta_rrot<bits<3> opcod, string opc> 1383 : T2ThreeReg<(outs rGPR:$Rd), 1384 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot), 1385 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []>, 1386 Requires<[HasDSP, IsThumb2]>, 1387 Sched<[WriteALU, ReadALU]> { 1388 bits<2> rot; 1389 let Inst{31-27} = 0b11111; 1390 let Inst{26-23} = 0b0100; 1391 let Inst{22-20} = opcod; 1392 let Inst{15-12} = 0b1111; 1393 let Inst{7} = 1; 1394 let Inst{5-4} = rot; 1395} 1396 1397//===----------------------------------------------------------------------===// 1398// Instructions 1399//===----------------------------------------------------------------------===// 1400 1401//===----------------------------------------------------------------------===// 1402// Miscellaneous Instructions. 1403// 1404 1405class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin, 1406 string asm, list<dag> pattern> 1407 : T2XI<oops, iops, itin, asm, pattern> { 1408 bits<4> Rd; 1409 bits<12> label; 1410 1411 let Inst{11-8} = Rd; 1412 let Inst{26} = label{11}; 1413 let Inst{14-12} = label{10-8}; 1414 let Inst{7-0} = label{7-0}; 1415} 1416 1417// LEApcrel - Load a pc-relative address into a register without offending the 1418// assembler. 1419def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd), 1420 (ins t2adrlabel:$addr, pred:$p), 1421 IIC_iALUi, "adr{$p}.w\t$Rd, $addr", []>, 1422 Sched<[WriteALU, ReadALU]> { 1423 let Inst{31-27} = 0b11110; 1424 let Inst{25-24} = 0b10; 1425 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE) 1426 let Inst{22} = 0; 1427 let Inst{20} = 0; 1428 let Inst{19-16} = 0b1111; // Rn 1429 let Inst{15} = 0; 1430 1431 bits<4> Rd; 1432 bits<13> addr; 1433 let Inst{11-8} = Rd; 1434 let Inst{23} = addr{12}; 1435 let Inst{21} = addr{12}; 1436 let Inst{26} = addr{11}; 1437 let Inst{14-12} = addr{10-8}; 1438 let Inst{7-0} = addr{7-0}; 1439 1440 let DecoderMethod = "DecodeT2Adr"; 1441} 1442 1443let hasSideEffects = 0, isReMaterializable = 1 in 1444def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p), 1445 4, IIC_iALUi, []>, Sched<[WriteALU, ReadALU]>; 1446let hasSideEffects = 1 in 1447def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd), 1448 (ins i32imm:$label, pred:$p), 1449 4, IIC_iALUi, 1450 []>, Sched<[WriteALU, ReadALU]>; 1451 1452 1453//===----------------------------------------------------------------------===// 1454// Load / store Instructions. 1455// 1456 1457// Load 1458let canFoldAsLoad = 1, isReMaterializable = 1 in 1459defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR, load>; 1460 1461// Loads with zero extension 1462defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si, 1463 GPRnopc, zextloadi16>; 1464defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si, 1465 GPRnopc, zextloadi8>; 1466 1467// Loads with sign extension 1468defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si, 1469 GPRnopc, sextloadi16>; 1470defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si, 1471 GPRnopc, sextloadi8>; 1472 1473let mayLoad = 1, hasSideEffects = 0, hasExtraDefRegAllocReq = 1 in { 1474// Load doubleword 1475def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2), 1476 (ins t2addrmode_imm8s4:$addr), 1477 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", "", 1478 [(set rGPR:$Rt, rGPR:$Rt2, (ARMldrd t2addrmode_imm8s4:$addr))]>, 1479 Sched<[WriteLd]>; 1480} // mayLoad = 1, hasSideEffects = 0, hasExtraDefRegAllocReq = 1 1481 1482// zextload i1 -> zextload i8 1483def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr), 1484 (t2LDRBi12 t2addrmode_imm12:$addr)>; 1485def : T2Pat<(zextloadi1 t2addrmode_negimm8:$addr), 1486 (t2LDRBi8 t2addrmode_negimm8:$addr)>; 1487def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr), 1488 (t2LDRBs t2addrmode_so_reg:$addr)>; 1489def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)), 1490 (t2LDRBpci tconstpool:$addr)>; 1491 1492// extload -> zextload 1493// FIXME: Reduce the number of patterns by legalizing extload to zextload 1494// earlier? 1495def : T2Pat<(extloadi1 t2addrmode_imm12:$addr), 1496 (t2LDRBi12 t2addrmode_imm12:$addr)>; 1497def : T2Pat<(extloadi1 t2addrmode_negimm8:$addr), 1498 (t2LDRBi8 t2addrmode_negimm8:$addr)>; 1499def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr), 1500 (t2LDRBs t2addrmode_so_reg:$addr)>; 1501def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)), 1502 (t2LDRBpci tconstpool:$addr)>; 1503 1504def : T2Pat<(extloadi8 t2addrmode_imm12:$addr), 1505 (t2LDRBi12 t2addrmode_imm12:$addr)>; 1506def : T2Pat<(extloadi8 t2addrmode_negimm8:$addr), 1507 (t2LDRBi8 t2addrmode_negimm8:$addr)>; 1508def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr), 1509 (t2LDRBs t2addrmode_so_reg:$addr)>; 1510def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)), 1511 (t2LDRBpci tconstpool:$addr)>; 1512 1513def : T2Pat<(extloadi16 t2addrmode_imm12:$addr), 1514 (t2LDRHi12 t2addrmode_imm12:$addr)>; 1515def : T2Pat<(extloadi16 t2addrmode_negimm8:$addr), 1516 (t2LDRHi8 t2addrmode_negimm8:$addr)>; 1517def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr), 1518 (t2LDRHs t2addrmode_so_reg:$addr)>; 1519def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)), 1520 (t2LDRHpci tconstpool:$addr)>; 1521 1522// FIXME: The destination register of the loads and stores can't be PC, but 1523// can be SP. We need another regclass (similar to rGPR) to represent 1524// that. Not a pressing issue since these are selected manually, 1525// not via pattern. 1526 1527// Indexed loads 1528 1529let mayLoad = 1, hasSideEffects = 0 in { 1530def t2LDR_PRE : T2Ipreldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb), 1531 (ins t2addrmode_imm8_pre:$addr), 1532 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu, 1533 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>, 1534 Sched<[WriteLd]>; 1535 1536def t2LDR_POST : T2Ipostldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), 1537 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset), 1538 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu, 1539 "ldr", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>, 1540 Sched<[WriteLd]>; 1541 1542def t2LDRB_PRE : T2Ipreldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb), 1543 (ins t2addrmode_imm8_pre:$addr), 1544 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu, 1545 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>, 1546 Sched<[WriteLd]>; 1547 1548def t2LDRB_POST : T2Ipostldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), 1549 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset), 1550 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu, 1551 "ldrb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>, 1552 Sched<[WriteLd]>; 1553 1554def t2LDRH_PRE : T2Ipreldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb), 1555 (ins t2addrmode_imm8_pre:$addr), 1556 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu, 1557 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>, 1558 Sched<[WriteLd]>; 1559 1560def t2LDRH_POST : T2Ipostldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), 1561 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset), 1562 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu, 1563 "ldrh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>, 1564 Sched<[WriteLd]>; 1565 1566def t2LDRSB_PRE : T2Ipreldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb), 1567 (ins t2addrmode_imm8_pre:$addr), 1568 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu, 1569 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb", 1570 []>, Sched<[WriteLd]>; 1571 1572def t2LDRSB_POST : T2Ipostldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), 1573 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset), 1574 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu, 1575 "ldrsb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>, 1576 Sched<[WriteLd]>; 1577 1578def t2LDRSH_PRE : T2Ipreldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb), 1579 (ins t2addrmode_imm8_pre:$addr), 1580 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu, 1581 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", 1582 []>, Sched<[WriteLd]>; 1583 1584def t2LDRSH_POST : T2Ipostldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), 1585 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset), 1586 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu, 1587 "ldrsh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>, 1588 Sched<[WriteLd]>; 1589} // mayLoad = 1, hasSideEffects = 0 1590 1591// F5.1.72 LDR (immediate) T4 1592// .w suffixes; Constraints can't be used on t2InstAlias to describe 1593// "$Rn = $Rn_wb" on POST or "$addr.base = $Rn_wb" on PRE. 1594def t2LDR_PRE_imm : t2AsmPseudo<"ldr${p}.w $Rt, $addr!", 1595 (ins GPR:$Rt, t2addrmode_imm8_pre:$addr, pred:$p)>; 1596def t2LDR_POST_imm : t2AsmPseudo<"ldr${p}.w $Rt, $Rn, $imm", 1597 (ins GPR:$Rt, addr_offset_none:$Rn, t2am_imm8_offset:$imm, pred:$p)>; 1598 1599// A7.7.46 LDRB (immediate) T3 1600// .w suffixes; Constraints can't be used on t2InstAlias to describe 1601// "$Rn = $Rn_wb" on POST or "$addr.base = $Rn_wb" on PRE. 1602def t2LDRB_OFFSET_imm : t2AsmPseudo<"ldrb${p}.w $Rt, $addr", 1603 (ins GPR:$Rt, t2addrmode_negimm8:$addr, pred:$p)>; 1604def t2LDRB_PRE_imm : t2AsmPseudo<"ldrb${p}.w $Rt, $addr!", 1605 (ins GPR:$Rt, t2addrmode_imm8_pre:$addr, pred:$p)>; 1606def t2LDRB_POST_imm : t2AsmPseudo<"ldrb${p}.w $Rt, $Rn, $imm", 1607 (ins GPR:$Rt, addr_offset_none:$Rn, t2am_imm8_offset:$imm, pred:$p)>; 1608 1609// A7.7.55 LDRH (immediate) T3 1610// .w suffixes; Constraints can't be used on t2InstAlias to describe 1611// "$Rn = $Rn_wb" on POST or "$addr.base = $Rn_wb" on PRE. 1612def t2LDRH_OFFSET_imm : t2AsmPseudo<"ldrh${p}.w $Rt, $addr", 1613 (ins GPR:$Rt, t2addrmode_negimm8:$addr, pred:$p)>; 1614def t2LDRH_PRE_imm : t2AsmPseudo<"ldrh${p}.w $Rt, $addr!", 1615 (ins GPR:$Rt, t2addrmode_imm8_pre:$addr, pred:$p)>; 1616def t2LDRH_POST_imm : t2AsmPseudo<"ldrh${p}.w $Rt, $Rn, $imm", 1617 (ins GPR:$Rt, addr_offset_none:$Rn, t2am_imm8_offset:$imm, pred:$p)>; 1618 1619// A7.7.59 LDRSB (immediate) T2 1620// .w suffixes; Constraints can't be used on t2InstAlias to describe 1621// "$Rn = $Rn_wb" on POST or "$addr.base = $Rn_wb" on PRE. 1622def t2LDRSB_OFFSET_imm : t2AsmPseudo<"ldrsb${p}.w $Rt, $addr", 1623 (ins GPR:$Rt, t2addrmode_negimm8:$addr, pred:$p)>; 1624def t2LDRSB_PRE_imm : t2AsmPseudo<"ldrsb${p}.w $Rt, $addr!", 1625 (ins GPR:$Rt, t2addrmode_imm8_pre:$addr, pred:$p)>; 1626def t2LDRSB_POST_imm : t2AsmPseudo<"ldrsb${p}.w $Rt, $Rn, $imm", 1627 (ins GPR:$Rt, addr_offset_none:$Rn, t2am_imm8_offset:$imm, pred:$p)>; 1628 1629// A7.7.63 LDRSH (immediate) T2 1630// .w suffixes; Constraints can't be used on t2InstAlias to describe 1631// "$Rn = $Rn_wb" on POST or "$addr.base = $Rn_wb" on PRE. 1632def t2LDRSH_OFFSET_imm : t2AsmPseudo<"ldrsh${p}.w $Rt, $addr", 1633 (ins GPR:$Rt, t2addrmode_negimm8:$addr, pred:$p)>; 1634def t2LDRSH_PRE_imm : t2AsmPseudo<"ldrsh${p}.w $Rt, $addr!", 1635 (ins GPR:$Rt, t2addrmode_imm8_pre:$addr, pred:$p)>; 1636def t2LDRSH_POST_imm : t2AsmPseudo<"ldrsh${p}.w $Rt, $Rn, $imm", 1637 (ins GPR:$Rt, addr_offset_none:$Rn, t2am_imm8_offset:$imm, pred:$p)>; 1638 1639// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110). 1640// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4 1641class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii> 1642 : T2Ii8p<(outs rGPR:$Rt), (ins t2addrmode_posimm8:$addr), ii, opc, 1643 "\t$Rt, $addr", []>, Sched<[WriteLd]> { 1644 bits<4> Rt; 1645 bits<13> addr; 1646 let Inst{31-27} = 0b11111; 1647 let Inst{26-25} = 0b00; 1648 let Inst{24} = signed; 1649 let Inst{23} = 0; 1650 let Inst{22-21} = type; 1651 let Inst{20} = 1; // load 1652 let Inst{19-16} = addr{12-9}; 1653 let Inst{15-12} = Rt; 1654 let Inst{11} = 1; 1655 let Inst{10-8} = 0b110; // PUW. 1656 let Inst{7-0} = addr{7-0}; 1657 1658 let DecoderMethod = "DecodeT2LoadT"; 1659} 1660 1661def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>; 1662def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>; 1663def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>; 1664def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>; 1665def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>; 1666 1667class T2Ildacq<bits<4> bits23_20, bits<2> bit54, dag oops, dag iops, 1668 string opc, string asm, list<dag> pattern> 1669 : Thumb2I<oops, iops, AddrModeNone, 4, NoItinerary, 1670 opc, asm, "", pattern>, Requires<[IsThumb, HasAcquireRelease]> { 1671 bits<4> Rt; 1672 bits<4> addr; 1673 1674 let Inst{31-27} = 0b11101; 1675 let Inst{26-24} = 0b000; 1676 let Inst{23-20} = bits23_20; 1677 let Inst{11-6} = 0b111110; 1678 let Inst{5-4} = bit54; 1679 let Inst{3-0} = 0b1111; 1680 1681 // Encode instruction operands 1682 let Inst{19-16} = addr; 1683 let Inst{15-12} = Rt; 1684} 1685 1686def t2LDA : T2Ildacq<0b1101, 0b10, (outs rGPR:$Rt), 1687 (ins addr_offset_none:$addr), "lda", "\t$Rt, $addr", []>, 1688 Sched<[WriteLd]>; 1689def t2LDAB : T2Ildacq<0b1101, 0b00, (outs rGPR:$Rt), 1690 (ins addr_offset_none:$addr), "ldab", "\t$Rt, $addr", []>, 1691 Sched<[WriteLd]>; 1692def t2LDAH : T2Ildacq<0b1101, 0b01, (outs rGPR:$Rt), 1693 (ins addr_offset_none:$addr), "ldah", "\t$Rt, $addr", []>, 1694 Sched<[WriteLd]>; 1695 1696// Store 1697defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR, store>; 1698defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si, 1699 rGPR, truncstorei8>; 1700defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si, 1701 rGPR, truncstorei16>; 1702 1703// Store doubleword 1704let mayStore = 1, hasSideEffects = 0, hasExtraSrcRegAllocReq = 1 in 1705def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs), 1706 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4:$addr), 1707 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", "", 1708 [(ARMstrd rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4:$addr)]>, 1709 Sched<[WriteST]>; 1710 1711// Indexed stores 1712 1713let mayStore = 1, hasSideEffects = 0 in { 1714def t2STR_PRE : T2Ipreldst<0, 0b10, 0, 1, (outs GPRnopc:$Rn_wb), 1715 (ins GPRnopc:$Rt, t2addrmode_imm8_pre:$addr), 1716 AddrModeT2_i8, IndexModePre, IIC_iStore_iu, 1717 "str", "\t$Rt, $addr!", 1718 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []>, 1719 Sched<[WriteST]>; 1720 1721def t2STRH_PRE : T2Ipreldst<0, 0b01, 0, 1, (outs GPRnopc:$Rn_wb), 1722 (ins rGPR:$Rt, t2addrmode_imm8_pre:$addr), 1723 AddrModeT2_i8, IndexModePre, IIC_iStore_iu, 1724 "strh", "\t$Rt, $addr!", 1725 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []>, 1726 Sched<[WriteST]>; 1727 1728def t2STRB_PRE : T2Ipreldst<0, 0b00, 0, 1, (outs GPRnopc:$Rn_wb), 1729 (ins rGPR:$Rt, t2addrmode_imm8_pre:$addr), 1730 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu, 1731 "strb", "\t$Rt, $addr!", 1732 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []>, 1733 Sched<[WriteST]>; 1734} // mayStore = 1, hasSideEffects = 0 1735 1736def t2STR_POST : T2Ipostldst<0, 0b10, 0, 0, (outs GPRnopc:$Rn_wb), 1737 (ins GPRnopc:$Rt, addr_offset_none:$Rn, 1738 t2am_imm8_offset:$offset), 1739 AddrModeT2_i8, IndexModePost, IIC_iStore_iu, 1740 "str", "\t$Rt, $Rn$offset", 1741 "$Rn = $Rn_wb,@earlyclobber $Rn_wb", 1742 [(set GPRnopc:$Rn_wb, 1743 (post_store GPRnopc:$Rt, addr_offset_none:$Rn, 1744 t2am_imm8_offset:$offset))]>, 1745 Sched<[WriteST]>; 1746 1747def t2STRH_POST : T2Ipostldst<0, 0b01, 0, 0, (outs GPRnopc:$Rn_wb), 1748 (ins rGPR:$Rt, addr_offset_none:$Rn, 1749 t2am_imm8_offset:$offset), 1750 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu, 1751 "strh", "\t$Rt, $Rn$offset", 1752 "$Rn = $Rn_wb,@earlyclobber $Rn_wb", 1753 [(set GPRnopc:$Rn_wb, 1754 (post_truncsti16 rGPR:$Rt, addr_offset_none:$Rn, 1755 t2am_imm8_offset:$offset))]>, 1756 Sched<[WriteST]>; 1757 1758def t2STRB_POST : T2Ipostldst<0, 0b00, 0, 0, (outs GPRnopc:$Rn_wb), 1759 (ins rGPR:$Rt, addr_offset_none:$Rn, 1760 t2am_imm8_offset:$offset), 1761 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu, 1762 "strb", "\t$Rt, $Rn$offset", 1763 "$Rn = $Rn_wb,@earlyclobber $Rn_wb", 1764 [(set GPRnopc:$Rn_wb, 1765 (post_truncsti8 rGPR:$Rt, addr_offset_none:$Rn, 1766 t2am_imm8_offset:$offset))]>, 1767 Sched<[WriteST]>; 1768 1769// Pseudo-instructions for pattern matching the pre-indexed stores. We can't 1770// put the patterns on the instruction definitions directly as ISel wants 1771// the address base and offset to be separate operands, not a single 1772// complex operand like we represent the instructions themselves. The 1773// pseudos map between the two. 1774let usesCustomInserter = 1, 1775 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in { 1776def t2STR_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb), 1777 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p), 1778 4, IIC_iStore_ru, 1779 [(set GPRnopc:$Rn_wb, 1780 (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>, 1781 Sched<[WriteST]>; 1782def t2STRB_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb), 1783 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p), 1784 4, IIC_iStore_ru, 1785 [(set GPRnopc:$Rn_wb, 1786 (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>, 1787 Sched<[WriteST]>; 1788def t2STRH_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb), 1789 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p), 1790 4, IIC_iStore_ru, 1791 [(set GPRnopc:$Rn_wb, 1792 (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>, 1793 Sched<[WriteST]>; 1794} 1795 1796// F5.1.229 STR (immediate) T4 1797// .w suffixes; Constraints can't be used on t2InstAlias to describe 1798// "$Rn = $Rn_wb,@earlyclobber $Rn_wb" on POST or 1799// "$addr.base = $Rn_wb,@earlyclobber $Rn_wb" on PRE. 1800def t2STR_PRE_imm : t2AsmPseudo<"str${p}.w $Rt, $addr!", 1801 (ins GPR:$Rt, t2addrmode_imm8_pre:$addr, pred:$p)>; 1802def t2STR_POST_imm : t2AsmPseudo<"str${p}.w $Rt, $Rn, $imm", 1803 (ins GPR:$Rt, addr_offset_none:$Rn, t2am_imm8_offset:$imm, pred:$p)>; 1804 1805// A7.7.163 STRB (immediate) T3 1806// .w suffixes; Constraints can't be used on t2InstAlias to describe 1807// "$Rn = $Rn_wb" on POST or "$addr.base = $Rn_wb" on PRE. 1808def t2STRB_OFFSET_imm : t2AsmPseudo<"strb${p}.w $Rt, $addr", 1809 (ins GPR:$Rt, t2addrmode_negimm8:$addr, pred:$p)>; 1810def t2STRB_PRE_imm : t2AsmPseudo<"strb${p}.w $Rt, $addr!", 1811 (ins GPR:$Rt, t2addrmode_imm8_pre:$addr, pred:$p)>; 1812def t2STRB_POST_imm : t2AsmPseudo<"strb${p}.w $Rt, $Rn, $imm", 1813 (ins GPR:$Rt, addr_offset_none:$Rn, t2am_imm8_offset:$imm, pred:$p)>; 1814 1815// A7.7.170 STRH (immediate) T3 1816// .w suffixes; Constraints can't be used on t2InstAlias to describe 1817// "$Rn = $Rn_wb" on POST or "$addr.base = $Rn_wb" on PRE. 1818def t2STRH_OFFSET_imm : t2AsmPseudo<"strh${p}.w $Rt, $addr", 1819 (ins GPR:$Rt, t2addrmode_negimm8:$addr, pred:$p)>; 1820def t2STRH_PRE_imm : t2AsmPseudo<"strh${p}.w $Rt, $addr!", 1821 (ins GPR:$Rt, t2addrmode_imm8_pre:$addr, pred:$p)>; 1822def t2STRH_POST_imm : t2AsmPseudo<"strh${p}.w $Rt, $Rn, $imm", 1823 (ins GPR:$Rt, addr_offset_none:$Rn, t2am_imm8_offset:$imm, pred:$p)>; 1824 1825// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly 1826// only. 1827// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4 1828class T2IstT<bits<2> type, string opc, InstrItinClass ii> 1829 : T2Ii8p<(outs), (ins rGPR:$Rt, t2addrmode_posimm8:$addr), ii, opc, 1830 "\t$Rt, $addr", []>, Sched<[WriteST]> { 1831 let Inst{31-27} = 0b11111; 1832 let Inst{26-25} = 0b00; 1833 let Inst{24} = 0; // not signed 1834 let Inst{23} = 0; 1835 let Inst{22-21} = type; 1836 let Inst{20} = 0; // store 1837 let Inst{11} = 1; 1838 let Inst{10-8} = 0b110; // PUW 1839 1840 bits<4> Rt; 1841 bits<13> addr; 1842 let Inst{15-12} = Rt; 1843 let Inst{19-16} = addr{12-9}; 1844 let Inst{7-0} = addr{7-0}; 1845} 1846 1847def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>; 1848def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>; 1849def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>; 1850 1851// ldrd / strd pre / post variants 1852 1853let mayLoad = 1, hasSideEffects = 0 in 1854def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb), 1855 (ins t2addrmode_imm8s4_pre:$addr), IIC_iLoad_d_ru, 1856 "ldrd", "\t$Rt, $Rt2, $addr!", "$addr.base = $wb", []>, 1857 Sched<[WriteLd]> { 1858 let DecoderMethod = "DecodeT2LDRDPreInstruction"; 1859} 1860 1861let mayLoad = 1, hasSideEffects = 0 in 1862def t2LDRD_POST : T2Ii8s4post<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb), 1863 (ins addr_offset_none:$addr, t2am_imm8s4_offset:$imm), 1864 IIC_iLoad_d_ru, "ldrd", "\t$Rt, $Rt2, $addr$imm", 1865 "$addr.base = $wb", []>, Sched<[WriteLd]>; 1866 1867let mayStore = 1, hasSideEffects = 0 in 1868def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs GPR:$wb), 1869 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4_pre:$addr), 1870 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr!", 1871 "$addr.base = $wb", []>, Sched<[WriteST]> { 1872 let DecoderMethod = "DecodeT2STRDPreInstruction"; 1873} 1874 1875let mayStore = 1, hasSideEffects = 0 in 1876def t2STRD_POST : T2Ii8s4post<0, 1, 0, (outs GPR:$wb), 1877 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr, 1878 t2am_imm8s4_offset:$imm), 1879 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr$imm", 1880 "$addr.base = $wb", []>, Sched<[WriteST]>; 1881 1882class T2Istrrel<bits<2> bit54, dag oops, dag iops, 1883 string opc, string asm, list<dag> pattern> 1884 : Thumb2I<oops, iops, AddrModeNone, 4, NoItinerary, opc, 1885 asm, "", pattern>, Requires<[IsThumb, HasAcquireRelease]>, 1886 Sched<[WriteST]> { 1887 bits<4> Rt; 1888 bits<4> addr; 1889 1890 let Inst{31-27} = 0b11101; 1891 let Inst{26-20} = 0b0001100; 1892 let Inst{11-6} = 0b111110; 1893 let Inst{5-4} = bit54; 1894 let Inst{3-0} = 0b1111; 1895 1896 // Encode instruction operands 1897 let Inst{19-16} = addr; 1898 let Inst{15-12} = Rt; 1899} 1900 1901def t2STL : T2Istrrel<0b10, (outs), (ins rGPR:$Rt, addr_offset_none:$addr), 1902 "stl", "\t$Rt, $addr", []>; 1903def t2STLB : T2Istrrel<0b00, (outs), (ins rGPR:$Rt, addr_offset_none:$addr), 1904 "stlb", "\t$Rt, $addr", []>; 1905def t2STLH : T2Istrrel<0b01, (outs), (ins rGPR:$Rt, addr_offset_none:$addr), 1906 "stlh", "\t$Rt, $addr", []>; 1907 1908// T2Ipl (Preload Data/Instruction) signals the memory system of possible future 1909// data/instruction access. 1910// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0), 1911// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1). 1912multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> { 1913 1914 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc, 1915 "\t$addr", 1916 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]>, 1917 Sched<[WritePreLd]> { 1918 let Inst{31-25} = 0b1111100; 1919 let Inst{24} = instr; 1920 let Inst{23} = 1; 1921 let Inst{22} = 0; 1922 let Inst{21} = write; 1923 let Inst{20} = 1; 1924 let Inst{15-12} = 0b1111; 1925 1926 bits<17> addr; 1927 let Inst{19-16} = addr{16-13}; // Rn 1928 let Inst{11-0} = addr{11-0}; // imm12 1929 1930 let DecoderMethod = "DecodeT2LoadImm12"; 1931 } 1932 1933 def i8 : T2Ii8n<(outs), (ins t2addrmode_negimm8:$addr), IIC_Preload, opc, 1934 "\t$addr", 1935 [(ARMPreload t2addrmode_negimm8:$addr, (i32 write), (i32 instr))]>, 1936 Sched<[WritePreLd]> { 1937 let Inst{31-25} = 0b1111100; 1938 let Inst{24} = instr; 1939 let Inst{23} = 0; // U = 0 1940 let Inst{22} = 0; 1941 let Inst{21} = write; 1942 let Inst{20} = 1; 1943 let Inst{15-12} = 0b1111; 1944 let Inst{11-8} = 0b1100; 1945 1946 bits<13> addr; 1947 let Inst{19-16} = addr{12-9}; // Rn 1948 let Inst{7-0} = addr{7-0}; // imm8 1949 1950 let DecoderMethod = "DecodeT2LoadImm8"; 1951 } 1952 1953 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc, 1954 "\t$addr", 1955 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]>, 1956 Sched<[WritePreLd]> { 1957 let Inst{31-25} = 0b1111100; 1958 let Inst{24} = instr; 1959 let Inst{23} = 0; // add = TRUE for T1 1960 let Inst{22} = 0; 1961 let Inst{21} = write; 1962 let Inst{20} = 1; 1963 let Inst{15-12} = 0b1111; 1964 let Inst{11-6} = 0b000000; 1965 1966 bits<10> addr; 1967 let Inst{19-16} = addr{9-6}; // Rn 1968 let Inst{3-0} = addr{5-2}; // Rm 1969 let Inst{5-4} = addr{1-0}; // imm2 1970 1971 let DecoderMethod = "DecodeT2LoadShift"; 1972 } 1973} 1974 1975defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>; 1976defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>; 1977defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>; 1978 1979// PLD/PLDW/PLI aliases w/ the optional .w suffix 1980def : t2InstAlias<"pld${p}.w\t$addr", 1981 (t2PLDi12 t2addrmode_imm12:$addr, pred:$p)>; 1982def : t2InstAlias<"pld${p}.w\t$addr", 1983 (t2PLDi8 t2addrmode_negimm8:$addr, pred:$p)>; 1984def : t2InstAlias<"pld${p}.w\t$addr", 1985 (t2PLDs t2addrmode_so_reg:$addr, pred:$p)>; 1986 1987def : InstAlias<"pldw${p}.w\t$addr", 1988 (t2PLDWi12 t2addrmode_imm12:$addr, pred:$p), 0>, 1989 Requires<[IsThumb2,HasV7,HasMP]>; 1990def : InstAlias<"pldw${p}.w\t$addr", 1991 (t2PLDWi8 t2addrmode_negimm8:$addr, pred:$p), 0>, 1992 Requires<[IsThumb2,HasV7,HasMP]>; 1993def : InstAlias<"pldw${p}.w\t$addr", 1994 (t2PLDWs t2addrmode_so_reg:$addr, pred:$p), 0>, 1995 Requires<[IsThumb2,HasV7,HasMP]>; 1996 1997def : InstAlias<"pli${p}.w\t$addr", 1998 (t2PLIi12 t2addrmode_imm12:$addr, pred:$p), 0>, 1999 Requires<[IsThumb2,HasV7]>; 2000def : InstAlias<"pli${p}.w\t$addr", 2001 (t2PLIi8 t2addrmode_negimm8:$addr, pred:$p), 0>, 2002 Requires<[IsThumb2,HasV7]>; 2003def : InstAlias<"pli${p}.w\t$addr", 2004 (t2PLIs t2addrmode_so_reg:$addr, pred:$p), 0>, 2005 Requires<[IsThumb2,HasV7]>; 2006 2007// pci variant is very similar to i12, but supports negative offsets 2008// from the PC. Only PLD and PLI have pci variants (not PLDW) 2009class T2Iplpci<bits<1> inst, string opc> : T2Ipc<(outs), (ins t2ldrlabel:$addr), 2010 IIC_Preload, opc, "\t$addr", 2011 [(ARMPreload (ARMWrapper tconstpool:$addr), 2012 (i32 0), (i32 inst))]>, Sched<[WritePreLd]> { 2013 let Inst{31-25} = 0b1111100; 2014 let Inst{24} = inst; 2015 let Inst{22-20} = 0b001; 2016 let Inst{19-16} = 0b1111; 2017 let Inst{15-12} = 0b1111; 2018 2019 bits<13> addr; 2020 let Inst{23} = addr{12}; // add = (U == '1') 2021 let Inst{11-0} = addr{11-0}; // imm12 2022 2023 let DecoderMethod = "DecodeT2LoadLabel"; 2024} 2025 2026def t2PLDpci : T2Iplpci<0, "pld">, Requires<[IsThumb2]>; 2027def t2PLIpci : T2Iplpci<1, "pli">, Requires<[IsThumb2,HasV7]>; 2028 2029def : t2InstAlias<"pld${p}.w $addr", 2030 (t2PLDpci t2ldrlabel:$addr, pred:$p)>; 2031def : InstAlias<"pli${p}.w $addr", 2032 (t2PLIpci t2ldrlabel:$addr, pred:$p), 0>, 2033 Requires<[IsThumb2,HasV7]>; 2034 2035// PLD/PLI with alternate literal form. 2036def : t2InstAlias<"pld${p} $addr", 2037 (t2PLDpci t2ldr_pcrel_imm12:$addr, pred:$p)>; 2038def : InstAlias<"pli${p} $addr", 2039 (t2PLIpci t2ldr_pcrel_imm12:$addr, pred:$p), 0>, 2040 Requires<[IsThumb2,HasV7]>; 2041def : t2InstAlias<"pld${p}.w $addr", 2042 (t2PLDpci t2ldr_pcrel_imm12:$addr, pred:$p)>; 2043def : InstAlias<"pli${p}.w $addr", 2044 (t2PLIpci t2ldr_pcrel_imm12:$addr, pred:$p), 0>, 2045 Requires<[IsThumb2,HasV7]>; 2046 2047//===----------------------------------------------------------------------===// 2048// Load / store multiple Instructions. 2049// 2050 2051multiclass thumb2_ld_mult<string asm, InstrItinClass itin, 2052 InstrItinClass itin_upd, bit L_bit> { 2053 def IA : 2054 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), 2055 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> { 2056 bits<4> Rn; 2057 bits<16> regs; 2058 2059 let Inst{31-27} = 0b11101; 2060 let Inst{26-25} = 0b00; 2061 let Inst{24-23} = 0b01; // Increment After 2062 let Inst{22} = 0; 2063 let Inst{21} = 0; // No writeback 2064 let Inst{20} = L_bit; 2065 let Inst{19-16} = Rn; 2066 let Inst{15-0} = regs; 2067 } 2068 def IA_UPD : 2069 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), 2070 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> { 2071 bits<4> Rn; 2072 bits<16> regs; 2073 2074 let Inst{31-27} = 0b11101; 2075 let Inst{26-25} = 0b00; 2076 let Inst{24-23} = 0b01; // Increment After 2077 let Inst{22} = 0; 2078 let Inst{21} = 1; // Writeback 2079 let Inst{20} = L_bit; 2080 let Inst{19-16} = Rn; 2081 let Inst{15-0} = regs; 2082 } 2083 def DB : 2084 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), 2085 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> { 2086 bits<4> Rn; 2087 bits<16> regs; 2088 2089 let Inst{31-27} = 0b11101; 2090 let Inst{26-25} = 0b00; 2091 let Inst{24-23} = 0b10; // Decrement Before 2092 let Inst{22} = 0; 2093 let Inst{21} = 0; // No writeback 2094 let Inst{20} = L_bit; 2095 let Inst{19-16} = Rn; 2096 let Inst{15-0} = regs; 2097 } 2098 def DB_UPD : 2099 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), 2100 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> { 2101 bits<4> Rn; 2102 bits<16> regs; 2103 2104 let Inst{31-27} = 0b11101; 2105 let Inst{26-25} = 0b00; 2106 let Inst{24-23} = 0b10; // Decrement Before 2107 let Inst{22} = 0; 2108 let Inst{21} = 1; // Writeback 2109 let Inst{20} = L_bit; 2110 let Inst{19-16} = Rn; 2111 let Inst{15-0} = regs; 2112 } 2113} 2114 2115let hasSideEffects = 0 in { 2116 2117let mayLoad = 1, hasExtraDefRegAllocReq = 1, variadicOpsAreDefs = 1 in 2118defm t2LDM : thumb2_ld_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>; 2119 2120multiclass thumb2_st_mult<string asm, InstrItinClass itin, 2121 InstrItinClass itin_upd, bit L_bit> { 2122 def IA : 2123 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), 2124 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> { 2125 bits<4> Rn; 2126 bits<16> regs; 2127 2128 let Inst{31-27} = 0b11101; 2129 let Inst{26-25} = 0b00; 2130 let Inst{24-23} = 0b01; // Increment After 2131 let Inst{22} = 0; 2132 let Inst{21} = 0; // No writeback 2133 let Inst{20} = L_bit; 2134 let Inst{19-16} = Rn; 2135 let Inst{15} = 0; 2136 let Inst{14} = regs{14}; 2137 let Inst{13} = 0; 2138 let Inst{12-0} = regs{12-0}; 2139 } 2140 def IA_UPD : 2141 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), 2142 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> { 2143 bits<4> Rn; 2144 bits<16> regs; 2145 2146 let Inst{31-27} = 0b11101; 2147 let Inst{26-25} = 0b00; 2148 let Inst{24-23} = 0b01; // Increment After 2149 let Inst{22} = 0; 2150 let Inst{21} = 1; // Writeback 2151 let Inst{20} = L_bit; 2152 let Inst{19-16} = Rn; 2153 let Inst{15} = 0; 2154 let Inst{14} = regs{14}; 2155 let Inst{13} = 0; 2156 let Inst{12-0} = regs{12-0}; 2157 } 2158 def DB : 2159 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), 2160 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> { 2161 bits<4> Rn; 2162 bits<16> regs; 2163 2164 let Inst{31-27} = 0b11101; 2165 let Inst{26-25} = 0b00; 2166 let Inst{24-23} = 0b10; // Decrement Before 2167 let Inst{22} = 0; 2168 let Inst{21} = 0; // No writeback 2169 let Inst{20} = L_bit; 2170 let Inst{19-16} = Rn; 2171 let Inst{15} = 0; 2172 let Inst{14} = regs{14}; 2173 let Inst{13} = 0; 2174 let Inst{12-0} = regs{12-0}; 2175 } 2176 def DB_UPD : 2177 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), 2178 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> { 2179 bits<4> Rn; 2180 bits<16> regs; 2181 2182 let Inst{31-27} = 0b11101; 2183 let Inst{26-25} = 0b00; 2184 let Inst{24-23} = 0b10; // Decrement Before 2185 let Inst{22} = 0; 2186 let Inst{21} = 1; // Writeback 2187 let Inst{20} = L_bit; 2188 let Inst{19-16} = Rn; 2189 let Inst{15} = 0; 2190 let Inst{14} = regs{14}; 2191 let Inst{13} = 0; 2192 let Inst{12-0} = regs{12-0}; 2193 } 2194} 2195 2196 2197let mayStore = 1, hasExtraSrcRegAllocReq = 1 in 2198defm t2STM : thumb2_st_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>; 2199 2200} // hasSideEffects 2201 2202 2203//===----------------------------------------------------------------------===// 2204// Move Instructions. 2205// 2206 2207let hasSideEffects = 0 in 2208def t2MOVr : T2sTwoReg<(outs GPRnopc:$Rd), (ins GPRnopc:$Rm), IIC_iMOVr, 2209 "mov", ".w\t$Rd, $Rm", []>, Sched<[WriteALU]> { 2210 let Inst{31-27} = 0b11101; 2211 let Inst{26-25} = 0b01; 2212 let Inst{24-21} = 0b0010; 2213 let Inst{19-16} = 0b1111; // Rn 2214 let Inst{15} = 0b0; 2215 let Inst{14-12} = 0b000; 2216 let Inst{7-4} = 0b0000; 2217} 2218def : t2InstAlias<"mov${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPRnopc:$Rm, 2219 pred:$p, zero_reg)>; 2220def : t2InstAlias<"movs${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPRnopc:$Rm, 2221 pred:$p, CPSR)>; 2222def : t2InstAlias<"movs${p} $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPRnopc:$Rm, 2223 pred:$p, CPSR)>; 2224 2225// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16. 2226let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1, 2227 AddedComplexity = 1 in 2228def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi, 2229 "mov", ".w\t$Rd, $imm", 2230 [(set rGPR:$Rd, t2_so_imm:$imm)]>, Sched<[WriteALU]> { 2231 let Inst{31-27} = 0b11110; 2232 let Inst{25} = 0; 2233 let Inst{24-21} = 0b0010; 2234 let Inst{19-16} = 0b1111; // Rn 2235 let Inst{15} = 0; 2236} 2237 2238// cc_out is handled as part of the explicit mnemonic in the parser for 'mov'. 2239// Use aliases to get that to play nice here. 2240def : t2InstAlias<"movs${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm, 2241 pred:$p, CPSR)>; 2242def : t2InstAlias<"movs${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm, 2243 pred:$p, CPSR)>; 2244 2245def : t2InstAlias<"mov${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm, 2246 pred:$p, zero_reg)>; 2247def : t2InstAlias<"mov${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm, 2248 pred:$p, zero_reg)>; 2249 2250let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in 2251def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi, 2252 "movw", "\t$Rd, $imm", 2253 [(set rGPR:$Rd, imm0_65535:$imm)]>, Sched<[WriteALU]>, 2254 Requires<[IsThumb, HasV8MBaseline]> { 2255 let Inst{31-27} = 0b11110; 2256 let Inst{25} = 1; 2257 let Inst{24-21} = 0b0010; 2258 let Inst{20} = 0; // The S bit. 2259 let Inst{15} = 0; 2260 2261 bits<4> Rd; 2262 bits<16> imm; 2263 2264 let Inst{11-8} = Rd; 2265 let Inst{19-16} = imm{15-12}; 2266 let Inst{26} = imm{11}; 2267 let Inst{14-12} = imm{10-8}; 2268 let Inst{7-0} = imm{7-0}; 2269 let DecoderMethod = "DecodeT2MOVTWInstruction"; 2270} 2271 2272def : InstAlias<"mov${p} $Rd, $imm", 2273 (t2MOVi16 rGPR:$Rd, imm256_65535_expr:$imm, pred:$p), 0>, 2274 Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteALU]>; 2275 2276// This gets lowered to a single 4-byte instructions 2277let Size = 4 in 2278def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd), 2279 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>, 2280 Sched<[WriteALU]>; 2281 2282let Constraints = "$src = $Rd" in { 2283def t2MOVTi16 : T2I<(outs rGPR:$Rd), 2284 (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi, 2285 "movt", "\t$Rd, $imm", 2286 [(set rGPR:$Rd, 2287 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]>, 2288 Sched<[WriteALU]>, 2289 Requires<[IsThumb, HasV8MBaseline]> { 2290 let Inst{31-27} = 0b11110; 2291 let Inst{25} = 1; 2292 let Inst{24-21} = 0b0110; 2293 let Inst{20} = 0; // The S bit. 2294 let Inst{15} = 0; 2295 2296 bits<4> Rd; 2297 bits<16> imm; 2298 2299 let Inst{11-8} = Rd; 2300 let Inst{19-16} = imm{15-12}; 2301 let Inst{26} = imm{11}; 2302 let Inst{14-12} = imm{10-8}; 2303 let Inst{7-0} = imm{7-0}; 2304 let DecoderMethod = "DecodeT2MOVTWInstruction"; 2305} 2306 2307// This gets lowered to a single 4-byte instructions 2308let Size = 4 in 2309def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd), 2310 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>, 2311 Sched<[WriteALU]>, Requires<[IsThumb, HasV8MBaseline]>; 2312} // Constraints 2313 2314def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>; 2315 2316//===----------------------------------------------------------------------===// 2317// Extend Instructions. 2318// 2319 2320// Sign extenders 2321 2322def t2SXTB : T2I_ext_rrot<0b100, "sxtb">; 2323def t2SXTH : T2I_ext_rrot<0b000, "sxth">; 2324def t2SXTB16 : T2I_ext_rrot_xtb16<0b010, "sxtb16">; 2325 2326def t2SXTAB : T2I_exta_rrot<0b100, "sxtab">; 2327def t2SXTAH : T2I_exta_rrot<0b000, "sxtah">; 2328def t2SXTAB16 : T2I_exta_rrot<0b010, "sxtab16">; 2329 2330def : T2Pat<(sext_inreg (rotr rGPR:$Rn, rot_imm:$rot), i8), 2331 (t2SXTB rGPR:$Rn, rot_imm:$rot)>; 2332def : T2Pat<(sext_inreg (rotr rGPR:$Rn, rot_imm:$rot), i16), 2333 (t2SXTH rGPR:$Rn, rot_imm:$rot)>; 2334def : Thumb2DSPPat<(add rGPR:$Rn, 2335 (sext_inreg (rotr rGPR:$Rm, rot_imm:$rot), i8)), 2336 (t2SXTAB rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>; 2337def : Thumb2DSPPat<(add rGPR:$Rn, 2338 (sext_inreg (rotr rGPR:$Rm, rot_imm:$rot), i16)), 2339 (t2SXTAH rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>; 2340def : Thumb2DSPPat<(int_arm_sxtb16 rGPR:$Rn), 2341 (t2SXTB16 rGPR:$Rn, 0)>; 2342def : Thumb2DSPPat<(int_arm_sxtab16 rGPR:$Rn, rGPR:$Rm), 2343 (t2SXTAB16 rGPR:$Rn, rGPR:$Rm, 0)>; 2344def : Thumb2DSPPat<(int_arm_sxtb16 (rotr rGPR:$Rn, rot_imm:$rot)), 2345 (t2SXTB16 rGPR:$Rn, rot_imm:$rot)>; 2346def : Thumb2DSPPat<(int_arm_sxtab16 rGPR:$Rn, (rotr rGPR:$Rm, rot_imm:$rot)), 2347 (t2SXTAB16 rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>; 2348 2349 2350// A simple right-shift can also be used in most cases (the exception is the 2351// SXTH operations with a rotate of 24: there the non-contiguous bits are 2352// relevant). 2353def : Thumb2DSPPat<(add rGPR:$Rn, (sext_inreg 2354 (srl rGPR:$Rm, rot_imm:$rot), i8)), 2355 (t2SXTAB rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>; 2356def : Thumb2DSPPat<(add rGPR:$Rn, (sext_inreg 2357 (srl rGPR:$Rm, imm8_or_16:$rot), i16)), 2358 (t2SXTAH rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>; 2359def : Thumb2DSPPat<(add rGPR:$Rn, (sext_inreg 2360 (rotr rGPR:$Rm, (i32 24)), i16)), 2361 (t2SXTAH rGPR:$Rn, rGPR:$Rm, (i32 3))>; 2362def : Thumb2DSPPat<(add rGPR:$Rn, (sext_inreg 2363 (or (srl rGPR:$Rm, (i32 24)), 2364 (shl rGPR:$Rm, (i32 8))), i16)), 2365 (t2SXTAH rGPR:$Rn, rGPR:$Rm, (i32 3))>; 2366 2367// Zero extenders 2368 2369let AddedComplexity = 16 in { 2370def t2UXTB : T2I_ext_rrot<0b101, "uxtb">; 2371def t2UXTH : T2I_ext_rrot<0b001, "uxth">; 2372def t2UXTB16 : T2I_ext_rrot_xtb16<0b011, "uxtb16">; 2373 2374def : Thumb2DSPPat<(and (rotr rGPR:$Rm, rot_imm:$rot), 0x000000FF), 2375 (t2UXTB rGPR:$Rm, rot_imm:$rot)>; 2376def : Thumb2DSPPat<(and (rotr rGPR:$Rm, rot_imm:$rot), 0x0000FFFF), 2377 (t2UXTH rGPR:$Rm, rot_imm:$rot)>; 2378def : Thumb2DSPPat<(and (rotr rGPR:$Rm, rot_imm:$rot), 0x00FF00FF), 2379 (t2UXTB16 rGPR:$Rm, rot_imm:$rot)>; 2380 2381def : Thumb2DSPPat<(int_arm_uxtb16 rGPR:$Rm), 2382 (t2UXTB16 rGPR:$Rm, 0)>; 2383def : Thumb2DSPPat<(int_arm_uxtb16 (rotr rGPR:$Rn, rot_imm:$rot)), 2384 (t2UXTB16 rGPR:$Rn, rot_imm:$rot)>; 2385 2386// FIXME: This pattern incorrectly assumes the shl operator is a rotate. 2387// The transformation should probably be done as a combiner action 2388// instead so we can include a check for masking back in the upper 2389// eight bits of the source into the lower eight bits of the result. 2390//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF), 2391// (t2UXTB16 rGPR:$Src, 3)>, 2392// Requires<[HasDSP, IsThumb2]>; 2393def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF), 2394 (t2UXTB16 rGPR:$Src, 1)>, 2395 Requires<[HasDSP, IsThumb2]>; 2396 2397def t2UXTAB : T2I_exta_rrot<0b101, "uxtab">; 2398def t2UXTAH : T2I_exta_rrot<0b001, "uxtah">; 2399def t2UXTAB16 : T2I_exta_rrot<0b011, "uxtab16">; 2400 2401def : Thumb2DSPPat<(add rGPR:$Rn, (and (rotr rGPR:$Rm, rot_imm:$rot), 2402 0x00FF)), 2403 (t2UXTAB rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>; 2404def : Thumb2DSPPat<(add rGPR:$Rn, (and (rotr rGPR:$Rm, rot_imm:$rot), 2405 0xFFFF)), 2406 (t2UXTAH rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>; 2407def : Thumb2DSPPat<(add rGPR:$Rn, (and (srl rGPR:$Rm, rot_imm:$rot), 2408 0xFF)), 2409 (t2UXTAB rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>; 2410def : Thumb2DSPPat<(add rGPR:$Rn, (and (srl rGPR:$Rm, imm8_or_16:$rot), 2411 0xFFFF)), 2412 (t2UXTAH rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>; 2413def : Thumb2DSPPat<(int_arm_uxtab16 rGPR:$Rn, rGPR:$Rm), 2414 (t2UXTAB16 rGPR:$Rn, rGPR:$Rm, 0)>; 2415def : Thumb2DSPPat<(int_arm_uxtab16 rGPR:$Rn, (rotr rGPR:$Rm, rot_imm:$rot)), 2416 (t2UXTAB16 rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>; 2417} 2418 2419 2420//===----------------------------------------------------------------------===// 2421// Arithmetic Instructions. 2422// 2423 2424let isAdd = 1 in 2425defm t2ADD : T2I_bin_ii12rs<0b000, "add", add, 1>; 2426defm t2SUB : T2I_bin_ii12rs<0b101, "sub", sub>; 2427 2428// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants. 2429// 2430// Currently, t2ADDS/t2SUBS are pseudo opcodes that exist only in the 2431// selection DAG. They are "lowered" to real t2ADD/t2SUB opcodes by 2432// AdjustInstrPostInstrSelection where we determine whether or not to 2433// set the "s" bit based on CPSR liveness. 2434// 2435// FIXME: Eliminate t2ADDS/t2SUBS pseudo opcodes after adding tablegen 2436// support for an optional CPSR definition that corresponds to the DAG 2437// node's second value. We can then eliminate the implicit def of CPSR. 2438defm t2ADDS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi, ARMaddc, 1>; 2439defm t2SUBS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi, ARMsubc>; 2440 2441def : T2Pat<(ARMsubs GPRnopc:$Rn, t2_so_imm:$imm), 2442 (t2SUBSri $Rn, t2_so_imm:$imm)>; 2443def : T2Pat<(ARMsubs GPRnopc:$Rn, rGPR:$Rm), (t2SUBSrr $Rn, $Rm)>; 2444def : T2Pat<(ARMsubs GPRnopc:$Rn, t2_so_reg:$ShiftedRm), 2445 (t2SUBSrs $Rn, t2_so_reg:$ShiftedRm)>; 2446 2447defm t2ADC : T2I_adde_sube_irs<0b1010, "adc", ARMadde, 1, 1>; 2448defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc", ARMsube, 0, 1>; 2449 2450def : t2InstSubst<"adc${s}${p} $rd, $rn, $imm", 2451 (t2SBCri rGPR:$rd, rGPR:$rn, t2_so_imm_not:$imm, pred:$p, s_cc_out:$s)>; 2452def : t2InstSubst<"adc${s}${p} $rdn, $imm", 2453 (t2SBCri rGPR:$rdn, rGPR:$rdn, t2_so_imm_not:$imm, pred:$p, s_cc_out:$s)>; 2454def : t2InstSubst<"sbc${s}${p} $rd, $rn, $imm", 2455 (t2ADCri rGPR:$rd, rGPR:$rn, t2_so_imm_not:$imm, pred:$p, s_cc_out:$s)>; 2456def : t2InstSubst<"sbc${s}${p} $rdn, $imm", 2457 (t2ADCri rGPR:$rdn, rGPR:$rdn, t2_so_imm_not:$imm, pred:$p, s_cc_out:$s)>; 2458 2459def : t2InstSubst<"add${s}${p}.w $rd, $rn, $imm", 2460 (t2SUBri rGPR:$rd, GPRnopc:$rn, t2_so_imm_neg:$imm, pred:$p, s_cc_out:$s)>; 2461def : t2InstSubst<"sub${s}${p}.w $rd, $rn, $imm", 2462 (t2ADDri rGPR:$rd, GPRnopc:$rn, t2_so_imm_neg:$imm, pred:$p, s_cc_out:$s)>; 2463def : t2InstSubst<"subw${p} $Rd, $Rn, $imm", 2464 (t2ADDri12 rGPR:$Rd, GPR:$Rn, imm0_4095_neg:$imm, pred:$p)>; 2465def : t2InstSubst<"sub${s}${p} $rd, $rn, $imm", 2466 (t2ADDri rGPR:$rd, GPRnopc:$rn, t2_so_imm_neg:$imm, pred:$p, s_cc_out:$s)>; 2467def : t2InstSubst<"sub${p} $rd, $rn, $imm", 2468 (t2ADDri12 rGPR:$rd, GPR:$rn, imm0_4095_neg:$imm, pred:$p)>; 2469 2470// SP to SP alike 2471def : t2InstSubst<"add${s}${p}.w $rd, $rn, $imm", 2472 (t2SUBspImm GPRsp:$rd, GPRsp:$rn, t2_so_imm_neg:$imm, pred:$p, s_cc_out:$s)>; 2473def : t2InstSubst<"sub${s}${p}.w $rd, $rn, $imm", 2474 (t2ADDspImm GPRsp:$rd, GPRsp:$rn, t2_so_imm_neg:$imm, pred:$p, s_cc_out:$s)>; 2475def : t2InstSubst<"subw${p} $Rd, $Rn, $imm", 2476 (t2ADDspImm12 GPRsp:$Rd, GPRsp:$Rn, imm0_4095_neg:$imm, pred:$p)>; 2477def : t2InstSubst<"sub${s}${p} $rd, $rn, $imm", 2478 (t2ADDspImm GPRsp:$rd, GPRsp:$rn, t2_so_imm_neg:$imm, pred:$p, s_cc_out:$s)>; 2479def : t2InstSubst<"sub${p} $rd, $rn, $imm", 2480 (t2ADDspImm12 GPRsp:$rd, GPRsp:$rn, imm0_4095_neg:$imm, pred:$p)>; 2481 2482 2483// RSB 2484defm t2RSB : T2I_rbin_irs <0b1110, "rsb", sub>; 2485 2486// FIXME: Eliminate them if we can write def : Pat patterns which defines 2487// CPSR and the implicit def of CPSR is not needed. 2488defm t2RSBS : T2I_rbin_s_is <ARMsubc>; 2489 2490// (sub X, imm) gets canonicalized to (add X, -imm). Match this form. 2491// The assume-no-carry-in form uses the negation of the input since add/sub 2492// assume opposite meanings of the carry flag (i.e., carry == !borrow). 2493// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory 2494// details. 2495// The AddedComplexity preferences the first variant over the others since 2496// it can be shrunk to a 16-bit wide encoding, while the others cannot. 2497let AddedComplexity = 1 in 2498def : T2Pat<(add rGPR:$src, imm1_255_neg:$imm), 2499 (t2SUBri rGPR:$src, imm1_255_neg:$imm)>; 2500def : T2Pat<(add rGPR:$src, t2_so_imm_neg:$imm), 2501 (t2SUBri rGPR:$src, t2_so_imm_neg:$imm)>; 2502def : T2Pat<(add rGPR:$src, imm0_4095_neg:$imm), 2503 (t2SUBri12 rGPR:$src, imm0_4095_neg:$imm)>; 2504def : T2Pat<(add GPR:$src, imm0_65535_neg:$imm), 2505 (t2SUBrr GPR:$src, (t2MOVi16 (imm_neg_XFORM imm:$imm)))>; 2506 2507// Do the same for v8m targets since they support movw with a 16-bit value. 2508def : T1Pat<(add tGPR:$src, imm0_65535_neg:$imm), 2509 (tSUBrr tGPR:$src, (t2MOVi16 (imm_neg_XFORM imm:$imm)))>, 2510 Requires<[HasV8MBaseline]>; 2511 2512let AddedComplexity = 1 in 2513def : T2Pat<(ARMaddc rGPR:$src, imm1_255_neg:$imm), 2514 (t2SUBSri rGPR:$src, imm1_255_neg:$imm)>; 2515def : T2Pat<(ARMaddc rGPR:$src, t2_so_imm_neg:$imm), 2516 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>; 2517def : T2Pat<(ARMaddc rGPR:$src, imm0_65535_neg:$imm), 2518 (t2SUBSrr rGPR:$src, (t2MOVi16 (imm_neg_XFORM imm:$imm)))>; 2519// The with-carry-in form matches bitwise not instead of the negation. 2520// Effectively, the inverse interpretation of the carry flag already accounts 2521// for part of the negation. 2522let AddedComplexity = 1 in 2523def : T2Pat<(ARMadde rGPR:$src, imm0_255_not:$imm, CPSR), 2524 (t2SBCri rGPR:$src, imm0_255_not:$imm)>; 2525def : T2Pat<(ARMadde rGPR:$src, t2_so_imm_not:$imm, CPSR), 2526 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>; 2527def : T2Pat<(ARMadde rGPR:$src, imm0_65535_neg:$imm, CPSR), 2528 (t2SBCrr rGPR:$src, (t2MOVi16 (imm_not_XFORM imm:$imm)))>; 2529 2530def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), 2531 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", 2532 [(set GPR:$Rd, (int_arm_sel GPR:$Rn, GPR:$Rm))]>, 2533 Requires<[IsThumb2, HasDSP]> { 2534 let Inst{31-27} = 0b11111; 2535 let Inst{26-24} = 0b010; 2536 let Inst{23} = 0b1; 2537 let Inst{22-20} = 0b010; 2538 let Inst{15-12} = 0b1111; 2539 let Inst{7} = 0b1; 2540 let Inst{6-4} = 0b000; 2541} 2542 2543// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned) 2544// And Miscellaneous operations -- for disassembly only 2545class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc, 2546 list<dag> pat, dag iops, string asm> 2547 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>, 2548 Requires<[IsThumb2, HasDSP]> { 2549 let Inst{31-27} = 0b11111; 2550 let Inst{26-23} = 0b0101; 2551 let Inst{22-20} = op22_20; 2552 let Inst{15-12} = 0b1111; 2553 let Inst{7-4} = op7_4; 2554 2555 bits<4> Rd; 2556 bits<4> Rn; 2557 bits<4> Rm; 2558 2559 let Inst{11-8} = Rd; 2560 let Inst{19-16} = Rn; 2561 let Inst{3-0} = Rm; 2562} 2563 2564class T2I_pam_intrinsics<bits<3> op22_20, bits<4> op7_4, string opc, 2565 Intrinsic intrinsic> 2566 : T2I_pam<op22_20, op7_4, opc, 2567 [(set rGPR:$Rd, (intrinsic rGPR:$Rn, rGPR:$Rm))], 2568 (ins rGPR:$Rn, rGPR:$Rm), "\t$Rd, $Rn, $Rm">; 2569 2570class T2I_pam_intrinsics_rev<bits<3> op22_20, bits<4> op7_4, string opc> 2571 : T2I_pam<op22_20, op7_4, opc, [], 2572 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">; 2573 2574// Saturating add/subtract 2575def t2QADD16 : T2I_pam_intrinsics<0b001, 0b0001, "qadd16", int_arm_qadd16>; 2576def t2QADD8 : T2I_pam_intrinsics<0b000, 0b0001, "qadd8", int_arm_qadd8>; 2577def t2QASX : T2I_pam_intrinsics<0b010, 0b0001, "qasx", int_arm_qasx>; 2578def t2UQSUB8 : T2I_pam_intrinsics<0b100, 0b0101, "uqsub8", int_arm_uqsub8>; 2579def t2QSAX : T2I_pam_intrinsics<0b110, 0b0001, "qsax", int_arm_qsax>; 2580def t2QSUB16 : T2I_pam_intrinsics<0b101, 0b0001, "qsub16", int_arm_qsub16>; 2581def t2QSUB8 : T2I_pam_intrinsics<0b100, 0b0001, "qsub8", int_arm_qsub8>; 2582def t2UQADD16 : T2I_pam_intrinsics<0b001, 0b0101, "uqadd16", int_arm_uqadd16>; 2583def t2UQADD8 : T2I_pam_intrinsics<0b000, 0b0101, "uqadd8", int_arm_uqadd8>; 2584def t2UQASX : T2I_pam_intrinsics<0b010, 0b0101, "uqasx", int_arm_uqasx>; 2585def t2UQSAX : T2I_pam_intrinsics<0b110, 0b0101, "uqsax", int_arm_uqsax>; 2586def t2UQSUB16 : T2I_pam_intrinsics<0b101, 0b0101, "uqsub16", int_arm_uqsub16>; 2587def t2QADD : T2I_pam_intrinsics_rev<0b000, 0b1000, "qadd">; 2588def t2QSUB : T2I_pam_intrinsics_rev<0b000, 0b1010, "qsub">; 2589def t2QDADD : T2I_pam_intrinsics_rev<0b000, 0b1001, "qdadd">; 2590def t2QDSUB : T2I_pam_intrinsics_rev<0b000, 0b1011, "qdsub">; 2591 2592def : Thumb2DSPPat<(int_arm_qadd rGPR:$Rm, rGPR:$Rn), 2593 (t2QADD rGPR:$Rm, rGPR:$Rn)>; 2594def : Thumb2DSPPat<(int_arm_qsub rGPR:$Rm, rGPR:$Rn), 2595 (t2QSUB rGPR:$Rm, rGPR:$Rn)>; 2596def : Thumb2DSPPat<(int_arm_qadd rGPR:$Rm, (int_arm_qadd rGPR:$Rn, rGPR:$Rn)), 2597 (t2QDADD rGPR:$Rm, rGPR:$Rn)>; 2598def : Thumb2DSPPat<(int_arm_qsub rGPR:$Rm, (int_arm_qadd rGPR:$Rn, rGPR:$Rn)), 2599 (t2QDSUB rGPR:$Rm, rGPR:$Rn)>; 2600 2601def : Thumb2DSPPat<(saddsat rGPR:$Rm, rGPR:$Rn), 2602 (t2QADD rGPR:$Rm, rGPR:$Rn)>; 2603def : Thumb2DSPPat<(ssubsat rGPR:$Rm, rGPR:$Rn), 2604 (t2QSUB rGPR:$Rm, rGPR:$Rn)>; 2605def : Thumb2DSPPat<(saddsat rGPR:$Rm, (saddsat rGPR:$Rn, rGPR:$Rn)), 2606 (t2QDADD rGPR:$Rm, rGPR:$Rn)>; 2607def : Thumb2DSPPat<(ssubsat rGPR:$Rm, (saddsat rGPR:$Rn, rGPR:$Rn)), 2608 (t2QDSUB rGPR:$Rm, rGPR:$Rn)>; 2609 2610def : Thumb2DSPPat<(ARMqadd8b rGPR:$Rm, rGPR:$Rn), 2611 (t2QADD8 rGPR:$Rm, rGPR:$Rn)>; 2612def : Thumb2DSPPat<(ARMqsub8b rGPR:$Rm, rGPR:$Rn), 2613 (t2QSUB8 rGPR:$Rm, rGPR:$Rn)>; 2614def : Thumb2DSPPat<(ARMqadd16b rGPR:$Rm, rGPR:$Rn), 2615 (t2QADD16 rGPR:$Rm, rGPR:$Rn)>; 2616def : Thumb2DSPPat<(ARMqsub16b rGPR:$Rm, rGPR:$Rn), 2617 (t2QSUB16 rGPR:$Rm, rGPR:$Rn)>; 2618 2619def : Thumb2DSPPat<(ARMuqadd8b rGPR:$Rm, rGPR:$Rn), 2620 (t2UQADD8 rGPR:$Rm, rGPR:$Rn)>; 2621def : Thumb2DSPPat<(ARMuqsub8b rGPR:$Rm, rGPR:$Rn), 2622 (t2UQSUB8 rGPR:$Rm, rGPR:$Rn)>; 2623def : Thumb2DSPPat<(ARMuqadd16b rGPR:$Rm, rGPR:$Rn), 2624 (t2UQADD16 rGPR:$Rm, rGPR:$Rn)>; 2625def : Thumb2DSPPat<(ARMuqsub16b rGPR:$Rm, rGPR:$Rn), 2626 (t2UQSUB16 rGPR:$Rm, rGPR:$Rn)>; 2627 2628// Signed/Unsigned add/subtract 2629 2630def t2SASX : T2I_pam_intrinsics<0b010, 0b0000, "sasx", int_arm_sasx>; 2631def t2SADD16 : T2I_pam_intrinsics<0b001, 0b0000, "sadd16", int_arm_sadd16>; 2632def t2SADD8 : T2I_pam_intrinsics<0b000, 0b0000, "sadd8", int_arm_sadd8>; 2633def t2SSAX : T2I_pam_intrinsics<0b110, 0b0000, "ssax", int_arm_ssax>; 2634def t2SSUB16 : T2I_pam_intrinsics<0b101, 0b0000, "ssub16", int_arm_ssub16>; 2635def t2SSUB8 : T2I_pam_intrinsics<0b100, 0b0000, "ssub8", int_arm_ssub8>; 2636def t2UASX : T2I_pam_intrinsics<0b010, 0b0100, "uasx", int_arm_uasx>; 2637def t2UADD16 : T2I_pam_intrinsics<0b001, 0b0100, "uadd16", int_arm_uadd16>; 2638def t2UADD8 : T2I_pam_intrinsics<0b000, 0b0100, "uadd8", int_arm_uadd8>; 2639def t2USAX : T2I_pam_intrinsics<0b110, 0b0100, "usax", int_arm_usax>; 2640def t2USUB16 : T2I_pam_intrinsics<0b101, 0b0100, "usub16", int_arm_usub16>; 2641def t2USUB8 : T2I_pam_intrinsics<0b100, 0b0100, "usub8", int_arm_usub8>; 2642 2643// Signed/Unsigned halving add/subtract 2644 2645def t2SHASX : T2I_pam_intrinsics<0b010, 0b0010, "shasx", int_arm_shasx>; 2646def t2SHADD16 : T2I_pam_intrinsics<0b001, 0b0010, "shadd16", int_arm_shadd16>; 2647def t2SHADD8 : T2I_pam_intrinsics<0b000, 0b0010, "shadd8", int_arm_shadd8>; 2648def t2SHSAX : T2I_pam_intrinsics<0b110, 0b0010, "shsax", int_arm_shsax>; 2649def t2SHSUB16 : T2I_pam_intrinsics<0b101, 0b0010, "shsub16", int_arm_shsub16>; 2650def t2SHSUB8 : T2I_pam_intrinsics<0b100, 0b0010, "shsub8", int_arm_shsub8>; 2651def t2UHASX : T2I_pam_intrinsics<0b010, 0b0110, "uhasx", int_arm_uhasx>; 2652def t2UHADD16 : T2I_pam_intrinsics<0b001, 0b0110, "uhadd16", int_arm_uhadd16>; 2653def t2UHADD8 : T2I_pam_intrinsics<0b000, 0b0110, "uhadd8", int_arm_uhadd8>; 2654def t2UHSAX : T2I_pam_intrinsics<0b110, 0b0110, "uhsax", int_arm_uhsax>; 2655def t2UHSUB16 : T2I_pam_intrinsics<0b101, 0b0110, "uhsub16", int_arm_uhsub16>; 2656def t2UHSUB8 : T2I_pam_intrinsics<0b100, 0b0110, "uhsub8", int_arm_uhsub8>; 2657 2658// Helper class for disassembly only 2659// A6.3.16 & A6.3.17 2660// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions. 2661class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops, 2662 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern> 2663 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> { 2664 let Inst{31-27} = 0b11111; 2665 let Inst{26-24} = 0b011; 2666 let Inst{23} = long; 2667 let Inst{22-20} = op22_20; 2668 let Inst{7-4} = op7_4; 2669} 2670 2671class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops, 2672 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern> 2673 : T2FourReg<oops, iops, itin, opc, asm, pattern> { 2674 let Inst{31-27} = 0b11111; 2675 let Inst{26-24} = 0b011; 2676 let Inst{23} = long; 2677 let Inst{22-20} = op22_20; 2678 let Inst{7-4} = op7_4; 2679} 2680 2681// Unsigned Sum of Absolute Differences [and Accumulate]. 2682def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd), 2683 (ins rGPR:$Rn, rGPR:$Rm), 2684 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", 2685 [(set rGPR:$Rd, (int_arm_usad8 rGPR:$Rn, rGPR:$Rm))]>, 2686 Requires<[IsThumb2, HasDSP]> { 2687 let Inst{15-12} = 0b1111; 2688} 2689def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd), 2690 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary, 2691 "usada8", "\t$Rd, $Rn, $Rm, $Ra", 2692 [(set rGPR:$Rd, (int_arm_usada8 rGPR:$Rn, rGPR:$Rm, rGPR:$Ra))]>, 2693 Requires<[IsThumb2, HasDSP]>; 2694 2695// Signed/Unsigned saturate. 2696class T2SatI<dag iops, string opc, string asm> 2697 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, []> { 2698 bits<4> Rd; 2699 bits<4> Rn; 2700 bits<5> sat_imm; 2701 bits<6> sh; 2702 2703 let Inst{31-24} = 0b11110011; 2704 let Inst{21} = sh{5}; 2705 let Inst{20} = 0; 2706 let Inst{19-16} = Rn; 2707 let Inst{15} = 0; 2708 let Inst{14-12} = sh{4-2}; 2709 let Inst{11-8} = Rd; 2710 let Inst{7-6} = sh{1-0}; 2711 let Inst{5} = 0; 2712 let Inst{4-0} = sat_imm; 2713} 2714 2715def t2SSAT: T2SatI<(ins imm1_32:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh), 2716 "ssat", "\t$Rd, $sat_imm, $Rn$sh">, 2717 Requires<[IsThumb2]>, Sched<[WriteALU]> { 2718 let Inst{23-22} = 0b00; 2719 let Inst{5} = 0; 2720} 2721 2722def t2SSAT16: T2SatI<(ins imm1_16:$sat_imm, rGPR:$Rn), 2723 "ssat16", "\t$Rd, $sat_imm, $Rn">, 2724 Requires<[IsThumb2, HasDSP]>, Sched<[WriteALU]> { 2725 let Inst{23-22} = 0b00; 2726 let sh = 0b100000; 2727 let Inst{4} = 0; 2728} 2729 2730def t2USAT: T2SatI<(ins imm0_31:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh), 2731 "usat", "\t$Rd, $sat_imm, $Rn$sh">, 2732 Requires<[IsThumb2]>, Sched<[WriteALU]> { 2733 let Inst{23-22} = 0b10; 2734} 2735 2736def t2USAT16: T2SatI<(ins imm0_15:$sat_imm, rGPR:$Rn), 2737 "usat16", "\t$Rd, $sat_imm, $Rn">, 2738 Requires<[IsThumb2, HasDSP]>, Sched<[WriteALU]> { 2739 let Inst{23-22} = 0b10; 2740 let sh = 0b100000; 2741 let Inst{4} = 0; 2742} 2743 2744def : T2Pat<(ARMssat GPRnopc:$Rn, imm0_31:$imm), 2745 (t2SSAT imm0_31:$imm, GPRnopc:$Rn, 0)>; 2746def : T2Pat<(ARMusat GPRnopc:$Rn, imm0_31:$imm), 2747 (t2USAT imm0_31:$imm, GPRnopc:$Rn, 0)>; 2748def : T2Pat<(int_arm_ssat GPR:$a, imm1_32:$pos), 2749 (t2SSAT imm1_32:$pos, GPR:$a, 0)>; 2750def : T2Pat<(int_arm_usat GPR:$a, imm0_31:$pos), 2751 (t2USAT imm0_31:$pos, GPR:$a, 0)>; 2752def : T2Pat<(int_arm_ssat16 GPR:$a, imm1_16:$pos), 2753 (t2SSAT16 imm1_16:$pos, GPR:$a)>; 2754def : T2Pat<(int_arm_usat16 GPR:$a, imm0_15:$pos), 2755 (t2USAT16 imm0_15:$pos, GPR:$a)>; 2756def : T2Pat<(int_arm_ssat (shl GPRnopc:$a, imm0_31:$shft), imm1_32:$pos), 2757 (t2SSAT imm1_32:$pos, GPRnopc:$a, imm0_31:$shft)>; 2758def : T2Pat<(int_arm_ssat (sra GPRnopc:$a, asr_imm:$shft), imm1_32:$pos), 2759 (t2SSAT imm1_32:$pos, GPRnopc:$a, asr_imm:$shft)>; 2760def : T2Pat<(int_arm_usat (shl GPRnopc:$a, imm0_31:$shft), imm0_31:$pos), 2761 (t2USAT imm0_31:$pos, GPRnopc:$a, imm0_31:$shft)>; 2762def : T2Pat<(int_arm_usat (sra GPRnopc:$a, asr_imm:$shft), imm0_31:$pos), 2763 (t2USAT imm0_31:$pos, GPRnopc:$a, asr_imm:$shft)>; 2764def : T2Pat<(ARMssat (shl GPRnopc:$a, imm0_31:$shft), imm0_31:$pos), 2765 (t2SSAT imm0_31:$pos, GPRnopc:$a, imm0_31:$shft)>; 2766def : T2Pat<(ARMssat (sra GPRnopc:$Rn, asr_imm:$shft), imm0_31:$pos), 2767 (t2SSAT imm0_31:$pos, GPRnopc:$Rn, asr_imm:$shft)>; 2768def : T2Pat<(ARMusat (shl GPRnopc:$a, imm0_31:$shft), imm0_31:$pos), 2769 (t2USAT imm0_31:$pos, GPRnopc:$a, imm0_31:$shft)>; 2770def : T2Pat<(ARMusat (sra GPRnopc:$Rn, asr_imm:$shft), imm0_31:$pos), 2771 (t2USAT imm0_31:$pos, GPRnopc:$Rn, asr_imm:$shft)>; 2772 2773 2774//===----------------------------------------------------------------------===// 2775// Shift and rotate Instructions. 2776// 2777 2778defm t2LSL : T2I_sh_ir<0b00, "lsl", imm1_31, shl>; 2779defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr, srl>; 2780defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr, sra>; 2781defm t2ROR : T2I_sh_ir<0b11, "ror", imm1_31, rotr>; 2782 2783// LSL #0 is actually MOV, and has slightly different permitted registers to 2784// LSL with non-zero shift 2785def : t2InstAlias<"lsl${s}${p} $Rd, $Rm, #0", 2786 (t2MOVr GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>; 2787def : t2InstAlias<"lsl${s}${p}.w $Rd, $Rm, #0", 2788 (t2MOVr GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>; 2789 2790// (rotr x, (and y, 0x...1f)) ==> (ROR x, y) 2791def : T2Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)), 2792 (t2RORrr rGPR:$lhs, rGPR:$rhs)>; 2793 2794let Uses = [CPSR] in { 2795def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi, 2796 "rrx", "\t$Rd, $Rm", 2797 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]>, Sched<[WriteALU]> { 2798 let Inst{31-27} = 0b11101; 2799 let Inst{26-25} = 0b01; 2800 let Inst{24-21} = 0b0010; 2801 let Inst{19-16} = 0b1111; // Rn 2802 let Inst{15} = 0b0; 2803 let Unpredictable{15} = 0b1; 2804 let Inst{14-12} = 0b000; 2805 let Inst{7-4} = 0b0011; 2806} 2807} 2808 2809let isCodeGenOnly = 1, Defs = [CPSR] in { 2810def t2MOVsrl_glue : T2TwoRegShiftImm< 2811 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi, 2812 "lsrs", ".w\t$Rd, $Rm, #1", 2813 [(set rGPR:$Rd, (ARMsrl_glue rGPR:$Rm))]>, 2814 Sched<[WriteALU]> { 2815 let Inst{31-27} = 0b11101; 2816 let Inst{26-25} = 0b01; 2817 let Inst{24-21} = 0b0010; 2818 let Inst{20} = 1; // The S bit. 2819 let Inst{19-16} = 0b1111; // Rn 2820 let Inst{5-4} = 0b01; // Shift type. 2821 // Shift amount = Inst{14-12:7-6} = 1. 2822 let Inst{14-12} = 0b000; 2823 let Inst{7-6} = 0b01; 2824} 2825def t2MOVsra_glue : T2TwoRegShiftImm< 2826 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi, 2827 "asrs", ".w\t$Rd, $Rm, #1", 2828 [(set rGPR:$Rd, (ARMsra_glue rGPR:$Rm))]>, 2829 Sched<[WriteALU]> { 2830 let Inst{31-27} = 0b11101; 2831 let Inst{26-25} = 0b01; 2832 let Inst{24-21} = 0b0010; 2833 let Inst{20} = 1; // The S bit. 2834 let Inst{19-16} = 0b1111; // Rn 2835 let Inst{5-4} = 0b10; // Shift type. 2836 // Shift amount = Inst{14-12:7-6} = 1. 2837 let Inst{14-12} = 0b000; 2838 let Inst{7-6} = 0b01; 2839} 2840} 2841 2842//===----------------------------------------------------------------------===// 2843// Bitwise Instructions. 2844// 2845 2846defm t2AND : T2I_bin_w_irs<0b0000, "and", 2847 IIC_iBITi, IIC_iBITr, IIC_iBITsi, and, 1>; 2848defm t2ORR : T2I_bin_w_irs<0b0010, "orr", 2849 IIC_iBITi, IIC_iBITr, IIC_iBITsi, or, 1>; 2850defm t2EOR : T2I_bin_w_irs<0b0100, "eor", 2851 IIC_iBITi, IIC_iBITr, IIC_iBITsi, xor, 1>; 2852 2853defm t2BIC : T2I_bin_w_irs<0b0001, "bic", 2854 IIC_iBITi, IIC_iBITr, IIC_iBITsi, 2855 BinOpFrag<(and node:$LHS, (not node:$RHS))>>; 2856 2857class T2BitFI<dag oops, dag iops, InstrItinClass itin, 2858 string opc, string asm, list<dag> pattern> 2859 : T2I<oops, iops, itin, opc, asm, pattern> { 2860 bits<4> Rd; 2861 bits<5> msb; 2862 bits<5> lsb; 2863 2864 let Inst{11-8} = Rd; 2865 let Inst{4-0} = msb{4-0}; 2866 let Inst{14-12} = lsb{4-2}; 2867 let Inst{7-6} = lsb{1-0}; 2868} 2869 2870class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin, 2871 string opc, string asm, list<dag> pattern> 2872 : T2BitFI<oops, iops, itin, opc, asm, pattern> { 2873 bits<4> Rn; 2874 2875 let Inst{19-16} = Rn; 2876} 2877 2878let Constraints = "$src = $Rd" in 2879def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm), 2880 IIC_iUNAsi, "bfc", "\t$Rd, $imm", 2881 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]>, Sched<[WriteALU]> { 2882 let Inst{31-27} = 0b11110; 2883 let Inst{26} = 0; // should be 0. 2884 let Inst{25} = 1; 2885 let Inst{24-20} = 0b10110; 2886 let Inst{19-16} = 0b1111; // Rn 2887 let Inst{15} = 0; 2888 let Inst{5} = 0; // should be 0. 2889 2890 bits<10> imm; 2891 let msb{4-0} = imm{9-5}; 2892 let lsb{4-0} = imm{4-0}; 2893} 2894 2895def t2SBFX: T2TwoRegBitFI< 2896 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb), 2897 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []>, Sched<[WriteALU]> { 2898 let Inst{31-27} = 0b11110; 2899 let Inst{25} = 1; 2900 let Inst{24-20} = 0b10100; 2901 let Inst{15} = 0; 2902 2903 let hasSideEffects = 0; 2904} 2905 2906def t2UBFX: T2TwoRegBitFI< 2907 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb), 2908 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []>, Sched<[WriteALU]> { 2909 let Inst{31-27} = 0b11110; 2910 let Inst{25} = 1; 2911 let Inst{24-20} = 0b11100; 2912 let Inst{15} = 0; 2913 2914 let hasSideEffects = 0; 2915} 2916 2917// A8.8.247 UDF - Undefined (Encoding T2) 2918def t2UDF : T2XI<(outs), (ins imm0_65535:$imm16), IIC_Br, "udf.w\t$imm16", 2919 [(int_arm_undefined imm0_65535:$imm16)]> { 2920 bits<16> imm16; 2921 let Inst{31-29} = 0b111; 2922 let Inst{28-27} = 0b10; 2923 let Inst{26-20} = 0b1111111; 2924 let Inst{19-16} = imm16{15-12}; 2925 let Inst{15} = 0b1; 2926 let Inst{14-12} = 0b010; 2927 let Inst{11-0} = imm16{11-0}; 2928} 2929 2930// A8.6.18 BFI - Bitfield insert (Encoding T1) 2931let Constraints = "$src = $Rd" in { 2932 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd), 2933 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm), 2934 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm", 2935 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn, 2936 bf_inv_mask_imm:$imm))]>, Sched<[WriteALU]> { 2937 let Inst{31-27} = 0b11110; 2938 let Inst{26} = 0; // should be 0. 2939 let Inst{25} = 1; 2940 let Inst{24-20} = 0b10110; 2941 let Inst{15} = 0; 2942 let Inst{5} = 0; // should be 0. 2943 2944 bits<10> imm; 2945 let msb{4-0} = imm{9-5}; 2946 let lsb{4-0} = imm{4-0}; 2947 } 2948} 2949 2950defm t2ORN : T2I_bin_irs<0b0011, "orn", 2951 IIC_iBITi, IIC_iBITr, IIC_iBITsi, 2952 BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">; 2953def : t2InstAlias<"orn${s}${p}.w $Rd, $Rn, $imm", 2954 (t2ORNri rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>; 2955def : t2InstAlias<"orn${s}${p}.w $Rd, $Rn, $Rm", 2956 (t2ORNrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>; 2957def : t2InstAlias<"orn${s}${p}.w $Rd, $Rn, $ShiftedRm", 2958 (t2ORNrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm, pred:$p, cc_out:$s)>; 2959 2960/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a 2961/// unary operation that produces a value. These are predicable and can be 2962/// changed to modify CPSR. 2963multiclass T2I_un_irs<bits<4> opcod, string opc, 2964 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, 2965 PatFrag opnode, 2966 bit Cheap = 0, bit ReMat = 0, bit MoveImm = 0> { 2967 // shifted imm 2968 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii, 2969 opc, "\t$Rd, $imm", 2970 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]>, Sched<[WriteALU]> { 2971 let isAsCheapAsAMove = Cheap; 2972 let isReMaterializable = ReMat; 2973 let isMoveImm = MoveImm; 2974 let Inst{31-27} = 0b11110; 2975 let Inst{25} = 0; 2976 let Inst{24-21} = opcod; 2977 let Inst{19-16} = 0b1111; // Rn 2978 let Inst{15} = 0; 2979 } 2980 // register 2981 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir, 2982 opc, ".w\t$Rd, $Rm", 2983 [(set rGPR:$Rd, (opnode rGPR:$Rm))]>, Sched<[WriteALU]> { 2984 let Inst{31-27} = 0b11101; 2985 let Inst{26-25} = 0b01; 2986 let Inst{24-21} = opcod; 2987 let Inst{19-16} = 0b1111; // Rn 2988 let Inst{14-12} = 0b000; // imm3 2989 let Inst{7-6} = 0b00; // imm2 2990 let Inst{5-4} = 0b00; // type 2991 } 2992 // shifted register 2993 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis, 2994 opc, ".w\t$Rd, $ShiftedRm", 2995 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]>, 2996 Sched<[WriteALU]> { 2997 let Inst{31-27} = 0b11101; 2998 let Inst{26-25} = 0b01; 2999 let Inst{24-21} = opcod; 3000 let Inst{19-16} = 0b1111; // Rn 3001 } 3002} 3003 3004// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version 3005let AddedComplexity = 1 in 3006defm t2MVN : T2I_un_irs <0b0011, "mvn", 3007 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi, 3008 not, 1, 1, 1>; 3009 3010let AddedComplexity = 1 in 3011def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm), 3012 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>; 3013 3014// so_imm_notSext is needed instead of so_imm_not, as the value of imm 3015// will match the extended, not the original bitWidth for $src. 3016def : T2Pat<(and top16Zero:$src, t2_so_imm_notSext:$imm), 3017 (t2BICri rGPR:$src, t2_so_imm_notSext:$imm)>; 3018 3019// FIXME: Disable this pattern on Darwin to workaround an assembler bug. 3020def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm), 3021 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>, 3022 Requires<[IsThumb2]>; 3023 3024def : T2Pat<(t2_so_imm_not:$src), 3025 (t2MVNi t2_so_imm_not:$src)>; 3026 3027// There are shorter Thumb encodings for ADD than ORR, so to increase 3028// Thumb2SizeReduction's chances later on we select a t2ADD for an or where 3029// possible. 3030def : T2Pat<(or AddLikeOrOp:$Rn, t2_so_imm:$imm), 3031 (t2ADDri rGPR:$Rn, t2_so_imm:$imm)>; 3032 3033def : T2Pat<(or AddLikeOrOp:$Rn, imm0_4095:$Rm), 3034 (t2ADDri12 rGPR:$Rn, imm0_4095:$Rm)>; 3035 3036def : T2Pat<(or AddLikeOrOp:$Rn, non_imm32:$Rm), 3037 (t2ADDrr $Rn, $Rm)>; 3038 3039//===----------------------------------------------------------------------===// 3040// Multiply Instructions. 3041// 3042let isCommutable = 1 in 3043def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32, 3044 "mul", "\t$Rd, $Rn, $Rm", 3045 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]>, 3046 Sched<[WriteMUL32, ReadMUL, ReadMUL]> { 3047 let Inst{31-27} = 0b11111; 3048 let Inst{26-23} = 0b0110; 3049 let Inst{22-20} = 0b000; 3050 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) 3051 let Inst{7-4} = 0b0000; // Multiply 3052} 3053 3054class T2FourRegMLA<bits<4> op7_4, string opc, list<dag> pattern> 3055 : T2FourReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, 3056 opc, "\t$Rd, $Rn, $Rm, $Ra", pattern>, 3057 Requires<[IsThumb2, UseMulOps]>, 3058 Sched<[WriteMAC32, ReadMUL, ReadMUL, ReadMAC]> { 3059 let Inst{31-27} = 0b11111; 3060 let Inst{26-23} = 0b0110; 3061 let Inst{22-20} = 0b000; 3062 let Inst{7-4} = op7_4; 3063} 3064 3065def t2MLA : T2FourRegMLA<0b0000, "mla", 3066 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), 3067 rGPR:$Ra))]>; 3068def t2MLS: T2FourRegMLA<0b0001, "mls", 3069 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, 3070 rGPR:$Rm)))]>; 3071 3072// Extra precision multiplies with low / high results 3073let hasSideEffects = 0 in { 3074let isCommutable = 1 in { 3075def t2SMULL : T2MulLong<0b000, 0b0000, "smull", 3076 [(set rGPR:$RdLo, rGPR:$RdHi, 3077 (smullohi rGPR:$Rn, rGPR:$Rm))]>; 3078def t2UMULL : T2MulLong<0b010, 0b0000, "umull", 3079 [(set rGPR:$RdLo, rGPR:$RdHi, 3080 (umullohi rGPR:$Rn, rGPR:$Rm))]>; 3081} // isCommutable 3082 3083// Multiply + accumulate 3084def t2SMLAL : T2MlaLong<0b100, 0b0000, "smlal">; 3085def t2UMLAL : T2MlaLong<0b110, 0b0000, "umlal">; 3086def t2UMAAL : T2MlaLong<0b110, 0b0110, "umaal">, Requires<[IsThumb2, HasDSP]>; 3087} // hasSideEffects 3088 3089// Rounding variants of the below included for disassembly only 3090 3091// Most significant word multiply 3092class T2SMMUL<bits<4> op7_4, string opc, list<dag> pattern> 3093 : T2ThreeReg<(outs rGPR:$Rd), 3094 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32, 3095 opc, "\t$Rd, $Rn, $Rm", pattern>, 3096 Requires<[IsThumb2, HasDSP]>, 3097 Sched<[WriteMUL32, ReadMUL, ReadMUL]> { 3098 let Inst{31-27} = 0b11111; 3099 let Inst{26-23} = 0b0110; 3100 let Inst{22-20} = 0b101; 3101 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) 3102 let Inst{7-4} = op7_4; 3103} 3104def t2SMMUL : T2SMMUL<0b0000, "smmul", [(set rGPR:$Rd, (mulhs rGPR:$Rn, 3105 rGPR:$Rm))]>; 3106def t2SMMULR : 3107 T2SMMUL<0b0001, "smmulr", 3108 [(set rGPR:$Rd, (ARMsmmlar rGPR:$Rn, rGPR:$Rm, (i32 0)))]>; 3109 3110class T2FourRegSMMLA<bits<3> op22_20, bits<4> op7_4, string opc, 3111 list<dag> pattern> 3112 : T2FourReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, 3113 opc, "\t$Rd, $Rn, $Rm, $Ra", pattern>, 3114 Requires<[IsThumb2, HasDSP, UseMulOps]>, 3115 Sched<[WriteMAC32, ReadMUL, ReadMUL, ReadMAC]> { 3116 let Inst{31-27} = 0b11111; 3117 let Inst{26-23} = 0b0110; 3118 let Inst{22-20} = op22_20; 3119 let Inst{7-4} = op7_4; 3120} 3121 3122def t2SMMLA : T2FourRegSMMLA<0b101, 0b0000, "smmla", 3123 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>; 3124def t2SMMLAR: T2FourRegSMMLA<0b101, 0b0001, "smmlar", 3125 [(set rGPR:$Rd, (ARMsmmlar rGPR:$Rn, rGPR:$Rm, rGPR:$Ra))]>; 3126def t2SMMLS: T2FourRegSMMLA<0b110, 0b0000, "smmls", []>; 3127def t2SMMLSR: T2FourRegSMMLA<0b110, 0b0001, "smmlsr", 3128 [(set rGPR:$Rd, (ARMsmmlsr rGPR:$Rn, rGPR:$Rm, rGPR:$Ra))]>; 3129 3130class T2ThreeRegSMUL<bits<3> op22_20, bits<2> op5_4, string opc, 3131 list<dag> pattern> 3132 : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16, opc, 3133 "\t$Rd, $Rn, $Rm", pattern>, 3134 Requires<[IsThumb2, HasDSP]>, 3135 Sched<[WriteMUL16, ReadMUL, ReadMUL]> { 3136 let Inst{31-27} = 0b11111; 3137 let Inst{26-23} = 0b0110; 3138 let Inst{22-20} = op22_20; 3139 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) 3140 let Inst{7-6} = 0b00; 3141 let Inst{5-4} = op5_4; 3142} 3143 3144def t2SMULBB : T2ThreeRegSMUL<0b001, 0b00, "smulbb", 3145 [(set rGPR:$Rd, (bb_mul rGPR:$Rn, rGPR:$Rm))]>; 3146def t2SMULBT : T2ThreeRegSMUL<0b001, 0b01, "smulbt", 3147 [(set rGPR:$Rd, (bt_mul rGPR:$Rn, rGPR:$Rm))]>; 3148def t2SMULTB : T2ThreeRegSMUL<0b001, 0b10, "smultb", 3149 [(set rGPR:$Rd, (tb_mul rGPR:$Rn, rGPR:$Rm))]>; 3150def t2SMULTT : T2ThreeRegSMUL<0b001, 0b11, "smultt", 3151 [(set rGPR:$Rd, (tt_mul rGPR:$Rn, rGPR:$Rm))]>; 3152def t2SMULWB : T2ThreeRegSMUL<0b011, 0b00, "smulwb", 3153 [(set rGPR:$Rd, (ARMsmulwb rGPR:$Rn, rGPR:$Rm))]>; 3154def t2SMULWT : T2ThreeRegSMUL<0b011, 0b01, "smulwt", 3155 [(set rGPR:$Rd, (ARMsmulwt rGPR:$Rn, rGPR:$Rm))]>; 3156 3157def : Thumb2DSPPat<(mul sext_16_node:$Rn, (sext_bottom_16 rGPR:$Rm)), 3158 (t2SMULBB rGPR:$Rn, rGPR:$Rm)>; 3159def : Thumb2DSPPat<(mul sext_16_node:$Rn, (sext_top_16 rGPR:$Rm)), 3160 (t2SMULBT rGPR:$Rn, rGPR:$Rm)>; 3161def : Thumb2DSPPat<(mul (sext_top_16 rGPR:$Rn), sext_16_node:$Rm), 3162 (t2SMULTB rGPR:$Rn, rGPR:$Rm)>; 3163 3164def : Thumb2DSPPat<(int_arm_smulbb rGPR:$Rn, rGPR:$Rm), 3165 (t2SMULBB rGPR:$Rn, rGPR:$Rm)>; 3166def : Thumb2DSPPat<(int_arm_smulbt rGPR:$Rn, rGPR:$Rm), 3167 (t2SMULBT rGPR:$Rn, rGPR:$Rm)>; 3168def : Thumb2DSPPat<(int_arm_smultb rGPR:$Rn, rGPR:$Rm), 3169 (t2SMULTB rGPR:$Rn, rGPR:$Rm)>; 3170def : Thumb2DSPPat<(int_arm_smultt rGPR:$Rn, rGPR:$Rm), 3171 (t2SMULTT rGPR:$Rn, rGPR:$Rm)>; 3172def : Thumb2DSPPat<(int_arm_smulwb rGPR:$Rn, rGPR:$Rm), 3173 (t2SMULWB rGPR:$Rn, rGPR:$Rm)>; 3174def : Thumb2DSPPat<(int_arm_smulwt rGPR:$Rn, rGPR:$Rm), 3175 (t2SMULWT rGPR:$Rn, rGPR:$Rm)>; 3176 3177class T2FourRegSMLA<bits<3> op22_20, bits<2> op5_4, string opc, 3178 list<dag> pattern> 3179 : T2FourReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMUL16, 3180 opc, "\t$Rd, $Rn, $Rm, $Ra", pattern>, 3181 Requires<[IsThumb2, HasDSP, UseMulOps]>, 3182 Sched<[WriteMAC16, ReadMUL, ReadMUL, ReadMAC]> { 3183 let Inst{31-27} = 0b11111; 3184 let Inst{26-23} = 0b0110; 3185 let Inst{22-20} = op22_20; 3186 let Inst{7-6} = 0b00; 3187 let Inst{5-4} = op5_4; 3188} 3189 3190def t2SMLABB : T2FourRegSMLA<0b001, 0b00, "smlabb", 3191 [(set rGPR:$Rd, (add rGPR:$Ra, (bb_mul rGPR:$Rn, rGPR:$Rm)))]>; 3192def t2SMLABT : T2FourRegSMLA<0b001, 0b01, "smlabt", 3193 [(set rGPR:$Rd, (add rGPR:$Ra, (bt_mul rGPR:$Rn, rGPR:$Rm)))]>; 3194def t2SMLATB : T2FourRegSMLA<0b001, 0b10, "smlatb", 3195 [(set rGPR:$Rd, (add rGPR:$Ra, (tb_mul rGPR:$Rn, rGPR:$Rm)))]>; 3196def t2SMLATT : T2FourRegSMLA<0b001, 0b11, "smlatt", 3197 [(set rGPR:$Rd, (add rGPR:$Ra, (tt_mul rGPR:$Rn, rGPR:$Rm)))]>; 3198def t2SMLAWB : T2FourRegSMLA<0b011, 0b00, "smlawb", 3199 [(set rGPR:$Rd, (add rGPR:$Ra, (ARMsmulwb rGPR:$Rn, rGPR:$Rm)))]>; 3200def t2SMLAWT : T2FourRegSMLA<0b011, 0b01, "smlawt", 3201 [(set rGPR:$Rd, (add rGPR:$Ra, (ARMsmulwt rGPR:$Rn, rGPR:$Rm)))]>; 3202 3203def : Thumb2DSPMulPat<(add rGPR:$Ra, (mul sext_16_node:$Rn, sext_16_node:$Rm)), 3204 (t2SMLABB rGPR:$Rn, rGPR:$Rm, rGPR:$Ra)>; 3205def : Thumb2DSPMulPat<(add rGPR:$Ra, (mul sext_16_node:$Rn, 3206 (sext_bottom_16 rGPR:$Rm))), 3207 (t2SMLABB rGPR:$Rn, rGPR:$Rm, rGPR:$Ra)>; 3208def : Thumb2DSPMulPat<(add rGPR:$Ra, (mul sext_16_node:$Rn, 3209 (sext_top_16 rGPR:$Rm))), 3210 (t2SMLABT rGPR:$Rn, rGPR:$Rm, rGPR:$Ra)>; 3211def : Thumb2DSPMulPat<(add rGPR:$Ra, (mul (sext_top_16 rGPR:$Rn), 3212 sext_16_node:$Rm)), 3213 (t2SMLATB rGPR:$Rn, rGPR:$Rm, rGPR:$Ra)>; 3214 3215def : Thumb2DSPPat<(int_arm_smlabb GPR:$a, GPR:$b, GPR:$acc), 3216 (t2SMLABB GPR:$a, GPR:$b, GPR:$acc)>; 3217def : Thumb2DSPPat<(int_arm_smlabt GPR:$a, GPR:$b, GPR:$acc), 3218 (t2SMLABT GPR:$a, GPR:$b, GPR:$acc)>; 3219def : Thumb2DSPPat<(int_arm_smlatb GPR:$a, GPR:$b, GPR:$acc), 3220 (t2SMLATB GPR:$a, GPR:$b, GPR:$acc)>; 3221def : Thumb2DSPPat<(int_arm_smlatt GPR:$a, GPR:$b, GPR:$acc), 3222 (t2SMLATT GPR:$a, GPR:$b, GPR:$acc)>; 3223def : Thumb2DSPPat<(int_arm_smlawb GPR:$a, GPR:$b, GPR:$acc), 3224 (t2SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; 3225def : Thumb2DSPPat<(int_arm_smlawt GPR:$a, GPR:$b, GPR:$acc), 3226 (t2SMLAWT GPR:$a, GPR:$b, GPR:$acc)>; 3227 3228// Halfword multiple accumulate long: SMLAL<x><y> 3229def t2SMLALBB : T2MlaLong<0b100, 0b1000, "smlalbb">, 3230 Requires<[IsThumb2, HasDSP]>; 3231def t2SMLALBT : T2MlaLong<0b100, 0b1001, "smlalbt">, 3232 Requires<[IsThumb2, HasDSP]>; 3233def t2SMLALTB : T2MlaLong<0b100, 0b1010, "smlaltb">, 3234 Requires<[IsThumb2, HasDSP]>; 3235def t2SMLALTT : T2MlaLong<0b100, 0b1011, "smlaltt">, 3236 Requires<[IsThumb2, HasDSP]>; 3237 3238def : Thumb2DSPPat<(ARMsmlalbb GPR:$Rn, GPR:$Rm, GPR:$RLo, GPR:$RHi), 3239 (t2SMLALBB $Rn, $Rm, $RLo, $RHi)>; 3240def : Thumb2DSPPat<(ARMsmlalbt GPR:$Rn, GPR:$Rm, GPR:$RLo, GPR:$RHi), 3241 (t2SMLALBT $Rn, $Rm, $RLo, $RHi)>; 3242def : Thumb2DSPPat<(ARMsmlaltb GPR:$Rn, GPR:$Rm, GPR:$RLo, GPR:$RHi), 3243 (t2SMLALTB $Rn, $Rm, $RLo, $RHi)>; 3244def : Thumb2DSPPat<(ARMsmlaltt GPR:$Rn, GPR:$Rm, GPR:$RLo, GPR:$RHi), 3245 (t2SMLALTT $Rn, $Rm, $RLo, $RHi)>; 3246 3247class T2DualHalfMul<bits<3> op22_20, bits<4> op7_4, string opc, 3248 Intrinsic intrinsic> 3249 : T2ThreeReg_mac<0, op22_20, op7_4, 3250 (outs rGPR:$Rd), 3251 (ins rGPR:$Rn, rGPR:$Rm), 3252 IIC_iMAC32, opc, "\t$Rd, $Rn, $Rm", 3253 [(set rGPR:$Rd, (intrinsic rGPR:$Rn, rGPR:$Rm))]>, 3254 Requires<[IsThumb2, HasDSP]>, 3255 Sched<[WriteMAC32, ReadMUL, ReadMUL, ReadMAC]> { 3256 let Inst{15-12} = 0b1111; 3257} 3258 3259// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD 3260def t2SMUAD: T2DualHalfMul<0b010, 0b0000, "smuad", int_arm_smuad>; 3261def t2SMUADX: T2DualHalfMul<0b010, 0b0001, "smuadx", int_arm_smuadx>; 3262def t2SMUSD: T2DualHalfMul<0b100, 0b0000, "smusd", int_arm_smusd>; 3263def t2SMUSDX: T2DualHalfMul<0b100, 0b0001, "smusdx", int_arm_smusdx>; 3264 3265class T2DualHalfMulAdd<bits<3> op22_20, bits<4> op7_4, string opc, 3266 Intrinsic intrinsic> 3267 : T2FourReg_mac<0, op22_20, op7_4, 3268 (outs rGPR:$Rd), 3269 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), 3270 IIC_iMAC32, opc, "\t$Rd, $Rn, $Rm, $Ra", 3271 [(set rGPR:$Rd, (intrinsic rGPR:$Rn, rGPR:$Rm, rGPR:$Ra))]>, 3272 Requires<[IsThumb2, HasDSP]>; 3273 3274def t2SMLAD : T2DualHalfMulAdd<0b010, 0b0000, "smlad", int_arm_smlad>; 3275def t2SMLADX : T2DualHalfMulAdd<0b010, 0b0001, "smladx", int_arm_smladx>; 3276def t2SMLSD : T2DualHalfMulAdd<0b100, 0b0000, "smlsd", int_arm_smlsd>; 3277def t2SMLSDX : T2DualHalfMulAdd<0b100, 0b0001, "smlsdx", int_arm_smlsdx>; 3278 3279class T2DualHalfMulAddLong<bits<3> op22_20, bits<4> op7_4, string opc> 3280 : T2FourReg_mac<1, op22_20, op7_4, 3281 (outs rGPR:$Ra, rGPR:$Rd), 3282 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi), 3283 IIC_iMAC64, opc, "\t$Ra, $Rd, $Rn, $Rm", []>, 3284 RegConstraint<"$Ra = $RLo, $Rd = $RHi">, 3285 Requires<[IsThumb2, HasDSP]>, 3286 Sched<[WriteMAC64Lo, WriteMAC64Hi, ReadMUL, ReadMUL, ReadMAC, ReadMAC]>; 3287 3288def t2SMLALD : T2DualHalfMulAddLong<0b100, 0b1100, "smlald">; 3289def t2SMLALDX : T2DualHalfMulAddLong<0b100, 0b1101, "smlaldx">; 3290def t2SMLSLD : T2DualHalfMulAddLong<0b101, 0b1100, "smlsld">; 3291def t2SMLSLDX : T2DualHalfMulAddLong<0b101, 0b1101, "smlsldx">; 3292 3293def : Thumb2DSPPat<(ARMSmlald rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi), 3294 (t2SMLALD rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi)>; 3295def : Thumb2DSPPat<(ARMSmlaldx rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi), 3296 (t2SMLALDX rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi)>; 3297def : Thumb2DSPPat<(ARMSmlsld rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi), 3298 (t2SMLSLD rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi)>; 3299def : Thumb2DSPPat<(ARMSmlsldx rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi), 3300 (t2SMLSLDX rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi)>; 3301 3302//===----------------------------------------------------------------------===// 3303// Division Instructions. 3304// Signed and unsigned division on v7-M 3305// 3306def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iDIV, 3307 "sdiv", "\t$Rd, $Rn, $Rm", 3308 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>, 3309 Requires<[HasDivideInThumb, IsThumb, HasV8MBaseline]>, 3310 Sched<[WriteDIV]> { 3311 let Inst{31-27} = 0b11111; 3312 let Inst{26-21} = 0b011100; 3313 let Inst{20} = 0b1; 3314 let Inst{15-12} = 0b1111; 3315 let Inst{7-4} = 0b1111; 3316} 3317 3318def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iDIV, 3319 "udiv", "\t$Rd, $Rn, $Rm", 3320 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>, 3321 Requires<[HasDivideInThumb, IsThumb, HasV8MBaseline]>, 3322 Sched<[WriteDIV]> { 3323 let Inst{31-27} = 0b11111; 3324 let Inst{26-21} = 0b011101; 3325 let Inst{20} = 0b1; 3326 let Inst{15-12} = 0b1111; 3327 let Inst{7-4} = 0b1111; 3328} 3329 3330//===----------------------------------------------------------------------===// 3331// Misc. Arithmetic Instructions. 3332// 3333 3334class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops, 3335 InstrItinClass itin, string opc, string asm, list<dag> pattern> 3336 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> { 3337 let Inst{31-27} = 0b11111; 3338 let Inst{26-22} = 0b01010; 3339 let Inst{21-20} = op1; 3340 let Inst{15-12} = 0b1111; 3341 let Inst{7-6} = 0b10; 3342 let Inst{5-4} = op2; 3343 let Rn{3-0} = Rm; 3344} 3345 3346def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr, 3347 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>, 3348 Sched<[WriteALU]>; 3349 3350def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr, 3351 "rbit", "\t$Rd, $Rm", 3352 [(set rGPR:$Rd, (bitreverse rGPR:$Rm))]>, 3353 Sched<[WriteALU]>; 3354 3355def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr, 3356 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>, 3357 Sched<[WriteALU]>; 3358 3359def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr, 3360 "rev16", ".w\t$Rd, $Rm", 3361 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>, 3362 Sched<[WriteALU]>; 3363 3364def : T2Pat<(srl (bswap top16Zero:$Rn), (i32 16)), 3365 (t2REV16 rGPR:$Rn)>; 3366 3367def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr, 3368 "revsh", ".w\t$Rd, $Rm", 3369 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>, 3370 Sched<[WriteALU]>; 3371 3372def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)), 3373 (and (srl rGPR:$Rm, (i32 8)), 0xFF)), 3374 (t2REVSH rGPR:$Rm)>; 3375 3376def t2PKHBT : T2ThreeReg< 3377 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_lsl_amt:$sh), 3378 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh", 3379 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF), 3380 (and (shl rGPR:$Rm, pkh_lsl_amt:$sh), 3381 0xFFFF0000)))]>, 3382 Requires<[HasDSP, IsThumb2]>, 3383 Sched<[WriteALUsi, ReadALU]> { 3384 let Inst{31-27} = 0b11101; 3385 let Inst{26-25} = 0b01; 3386 let Inst{24-20} = 0b01100; 3387 let Inst{5} = 0; // BT form 3388 let Inst{4} = 0; 3389 3390 bits<5> sh; 3391 let Inst{14-12} = sh{4-2}; 3392 let Inst{7-6} = sh{1-0}; 3393} 3394 3395// Alternate cases for PKHBT where identities eliminate some nodes. 3396def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)), 3397 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>, 3398 Requires<[HasDSP, IsThumb2]>; 3399def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)), 3400 (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>, 3401 Requires<[HasDSP, IsThumb2]>; 3402 3403// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and 3404// will match the pattern below. 3405def t2PKHTB : T2ThreeReg< 3406 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_asr_amt:$sh), 3407 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh", 3408 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000), 3409 (and (sra rGPR:$Rm, pkh_asr_amt:$sh), 3410 0xFFFF)))]>, 3411 Requires<[HasDSP, IsThumb2]>, 3412 Sched<[WriteALUsi, ReadALU]> { 3413 let Inst{31-27} = 0b11101; 3414 let Inst{26-25} = 0b01; 3415 let Inst{24-20} = 0b01100; 3416 let Inst{5} = 1; // TB form 3417 let Inst{4} = 0; 3418 3419 bits<5> sh; 3420 let Inst{14-12} = sh{4-2}; 3421 let Inst{7-6} = sh{1-0}; 3422} 3423 3424// Alternate cases for PKHTB where identities eliminate some nodes. Note that 3425// a shift amount of 0 is *not legal* here, it is PKHBT instead. 3426// We also can not replace a srl (17..31) by an arithmetic shift we would use in 3427// pkhtb src1, src2, asr (17..31). 3428def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16:$sh)), 3429 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16:$sh)>, 3430 Requires<[HasDSP, IsThumb2]>; 3431def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (sra rGPR:$src2, imm16_31:$sh)), 3432 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>, 3433 Requires<[HasDSP, IsThumb2]>; 3434def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), 3435 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)), 3436 (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>, 3437 Requires<[HasDSP, IsThumb2]>; 3438 3439//===----------------------------------------------------------------------===// 3440// CRC32 Instructions 3441// 3442// Polynomials: 3443// + CRC32{B,H,W} 0x04C11DB7 3444// + CRC32C{B,H,W} 0x1EDC6F41 3445// 3446 3447class T2I_crc32<bit C, bits<2> sz, string suffix, SDPatternOperator builtin> 3448 : T2ThreeRegNoP<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), NoItinerary, 3449 !strconcat("crc32", suffix, "\t$Rd, $Rn, $Rm"), 3450 [(set rGPR:$Rd, (builtin rGPR:$Rn, rGPR:$Rm))]>, 3451 Requires<[IsThumb2, HasCRC]> { 3452 let Inst{31-27} = 0b11111; 3453 let Inst{26-21} = 0b010110; 3454 let Inst{20} = C; 3455 let Inst{15-12} = 0b1111; 3456 let Inst{7-6} = 0b10; 3457 let Inst{5-4} = sz; 3458} 3459 3460def t2CRC32B : T2I_crc32<0, 0b00, "b", int_arm_crc32b>; 3461def t2CRC32CB : T2I_crc32<1, 0b00, "cb", int_arm_crc32cb>; 3462def t2CRC32H : T2I_crc32<0, 0b01, "h", int_arm_crc32h>; 3463def t2CRC32CH : T2I_crc32<1, 0b01, "ch", int_arm_crc32ch>; 3464def t2CRC32W : T2I_crc32<0, 0b10, "w", int_arm_crc32w>; 3465def t2CRC32CW : T2I_crc32<1, 0b10, "cw", int_arm_crc32cw>; 3466 3467//===----------------------------------------------------------------------===// 3468// Comparison Instructions... 3469// 3470defm t2CMP : T2I_cmp_irs<0b1101, "cmp", GPRnopc, 3471 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi, ARMcmp>; 3472 3473def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_imm:$imm), 3474 (t2CMPri GPRnopc:$lhs, t2_so_imm:$imm)>; 3475def : T2Pat<(ARMcmpZ GPRnopc:$lhs, rGPR:$rhs), 3476 (t2CMPrr GPRnopc:$lhs, rGPR:$rhs)>; 3477def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_reg_oneuse:$rhs), 3478 (t2CMPrs GPRnopc:$lhs, t2_so_reg_oneuse:$rhs)>; 3479 3480let isCompare = 1, Defs = [CPSR] in { 3481 // shifted imm 3482 def t2CMNri : T2OneRegCmpImm< 3483 (outs), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iCMPi, 3484 "cmn", ".w\t$Rn, $imm", 3485 [(ARMcmn GPRnopc:$Rn, (ineg t2_so_imm:$imm))]>, 3486 Sched<[WriteCMP, ReadALU]> { 3487 let Inst{31-27} = 0b11110; 3488 let Inst{25} = 0; 3489 let Inst{24-21} = 0b1000; 3490 let Inst{20} = 1; // The S bit. 3491 let Inst{15} = 0; 3492 let Inst{11-8} = 0b1111; // Rd 3493 } 3494 // register 3495 def t2CMNzrr : T2TwoRegCmp< 3496 (outs), (ins GPRnopc:$Rn, rGPR:$Rm), IIC_iCMPr, 3497 "cmn", ".w\t$Rn, $Rm", 3498 [(BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))> 3499 GPRnopc:$Rn, rGPR:$Rm)]>, Sched<[WriteCMP, ReadALU, ReadALU]> { 3500 let Inst{31-27} = 0b11101; 3501 let Inst{26-25} = 0b01; 3502 let Inst{24-21} = 0b1000; 3503 let Inst{20} = 1; // The S bit. 3504 let Inst{14-12} = 0b000; // imm3 3505 let Inst{11-8} = 0b1111; // Rd 3506 let Inst{7-6} = 0b00; // imm2 3507 let Inst{5-4} = 0b00; // type 3508 } 3509 // shifted register 3510 def t2CMNzrs : T2OneRegCmpShiftedReg< 3511 (outs), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm), IIC_iCMPsi, 3512 "cmn", ".w\t$Rn, $ShiftedRm", 3513 [(BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))> 3514 GPRnopc:$Rn, t2_so_reg:$ShiftedRm)]>, 3515 Sched<[WriteCMPsi, ReadALU, ReadALU]> { 3516 let Inst{31-27} = 0b11101; 3517 let Inst{26-25} = 0b01; 3518 let Inst{24-21} = 0b1000; 3519 let Inst{20} = 1; // The S bit. 3520 let Inst{11-8} = 0b1111; // Rd 3521 } 3522} 3523 3524// Assembler aliases w/o the ".w" suffix. 3525// No alias here for 'rr' version as not all instantiations of this multiclass 3526// want one (CMP in particular, does not). 3527def : t2InstAlias<"cmn${p} $Rn, $imm", 3528 (t2CMNri GPRnopc:$Rn, t2_so_imm:$imm, pred:$p)>; 3529def : t2InstAlias<"cmn${p} $Rn, $shift", 3530 (t2CMNzrs GPRnopc:$Rn, t2_so_reg:$shift, pred:$p)>; 3531 3532def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm), 3533 (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>; 3534 3535def : T2Pat<(ARMcmpZ GPRnopc:$src, t2_so_imm_neg:$imm), 3536 (t2CMNri GPRnopc:$src, t2_so_imm_neg:$imm)>; 3537 3538defm t2TST : T2I_cmp_irs<0b0000, "tst", rGPR, 3539 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi, 3540 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>; 3541defm t2TEQ : T2I_cmp_irs<0b0100, "teq", rGPR, 3542 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi, 3543 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>; 3544 3545// Conditional moves 3546let hasSideEffects = 0 in { 3547 3548let isCommutable = 1, isSelect = 1 in 3549def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd), 3550 (ins rGPR:$false, rGPR:$Rm, cmovpred:$p), 3551 4, IIC_iCMOVr, 3552 [(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, 3553 cmovpred:$p))]>, 3554 RegConstraint<"$false = $Rd">, Sched<[WriteALU]>; 3555 3556let isMoveImm = 1 in 3557def t2MOVCCi 3558 : t2PseudoInst<(outs rGPR:$Rd), 3559 (ins rGPR:$false, t2_so_imm:$imm, cmovpred:$p), 3560 4, IIC_iCMOVi, 3561 [(set rGPR:$Rd, (ARMcmov rGPR:$false,t2_so_imm:$imm, 3562 cmovpred:$p))]>, 3563 RegConstraint<"$false = $Rd">, Sched<[WriteALU]>; 3564 3565let isCodeGenOnly = 1 in { 3566let isMoveImm = 1 in 3567def t2MOVCCi16 3568 : t2PseudoInst<(outs rGPR:$Rd), 3569 (ins rGPR:$false, imm0_65535_expr:$imm, cmovpred:$p), 3570 4, IIC_iCMOVi, 3571 [(set rGPR:$Rd, (ARMcmov rGPR:$false, imm0_65535:$imm, 3572 cmovpred:$p))]>, 3573 RegConstraint<"$false = $Rd">, Sched<[WriteALU]>; 3574 3575let isMoveImm = 1 in 3576def t2MVNCCi 3577 : t2PseudoInst<(outs rGPR:$Rd), 3578 (ins rGPR:$false, t2_so_imm:$imm, cmovpred:$p), 3579 4, IIC_iCMOVi, 3580 [(set rGPR:$Rd, 3581 (ARMcmov rGPR:$false, t2_so_imm_not:$imm, 3582 cmovpred:$p))]>, 3583 RegConstraint<"$false = $Rd">, Sched<[WriteALU]>; 3584 3585class MOVCCShPseudo<SDPatternOperator opnode, Operand ty> 3586 : t2PseudoInst<(outs rGPR:$Rd), 3587 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm, cmovpred:$p), 3588 4, IIC_iCMOVsi, 3589 [(set rGPR:$Rd, (ARMcmov rGPR:$false, 3590 (opnode rGPR:$Rm, (i32 ty:$imm)), 3591 cmovpred:$p))]>, 3592 RegConstraint<"$false = $Rd">, Sched<[WriteALU]>; 3593 3594def t2MOVCClsl : MOVCCShPseudo<shl, imm0_31>; 3595def t2MOVCClsr : MOVCCShPseudo<srl, imm_sr>; 3596def t2MOVCCasr : MOVCCShPseudo<sra, imm_sr>; 3597def t2MOVCCror : MOVCCShPseudo<rotr, imm0_31>; 3598 3599let isMoveImm = 1 in 3600def t2MOVCCi32imm 3601 : t2PseudoInst<(outs rGPR:$dst), 3602 (ins rGPR:$false, i32imm:$src, cmovpred:$p), 3603 8, IIC_iCMOVix2, 3604 [(set rGPR:$dst, (ARMcmov rGPR:$false, imm:$src, 3605 cmovpred:$p))]>, 3606 RegConstraint<"$false = $dst">; 3607} // isCodeGenOnly = 1 3608 3609} // hasSideEffects 3610 3611//===----------------------------------------------------------------------===// 3612// Atomic operations intrinsics 3613// 3614 3615// memory barriers protect the atomic sequences 3616let hasSideEffects = 1 in { 3617def t2DMB : T2I<(outs), (ins memb_opt:$opt), NoItinerary, 3618 "dmb", "\t$opt", [(int_arm_dmb (i32 imm0_15:$opt))]>, 3619 Requires<[IsThumb, HasDB]> { 3620 bits<4> opt; 3621 let Inst{31-4} = 0xf3bf8f5; 3622 let Inst{3-0} = opt; 3623} 3624 3625def t2DSB : T2I<(outs), (ins memb_opt:$opt), NoItinerary, 3626 "dsb", "\t$opt", [(int_arm_dsb (i32 imm0_15:$opt))]>, 3627 Requires<[IsThumb, HasDB]> { 3628 bits<4> opt; 3629 let Inst{31-4} = 0xf3bf8f4; 3630 let Inst{3-0} = opt; 3631} 3632 3633def t2ISB : T2I<(outs), (ins instsyncb_opt:$opt), NoItinerary, 3634 "isb", "\t$opt", [(int_arm_isb (i32 imm0_15:$opt))]>, 3635 Requires<[IsThumb, HasDB]> { 3636 bits<4> opt; 3637 let Inst{31-4} = 0xf3bf8f6; 3638 let Inst{3-0} = opt; 3639} 3640 3641let hasNoSchedulingInfo = 1 in 3642def t2TSB : T2I<(outs), (ins tsb_opt:$opt), NoItinerary, 3643 "tsb", "\t$opt", []>, Requires<[IsThumb, HasV8_4a]> { 3644 let Inst{31-0} = 0xf3af8012; 3645 let DecoderMethod = "DecodeTSBInstruction"; 3646} 3647} 3648 3649// Armv8.5-A speculation barrier 3650def t2SB : Thumb2XI<(outs), (ins), AddrModeNone, 4, NoItinerary, "sb", "", []>, 3651 Requires<[IsThumb2, HasSB]>, Sched<[]> { 3652 let Inst{31-0} = 0xf3bf8f70; 3653 let Unpredictable = 0x000f2f0f; 3654 let hasSideEffects = 1; 3655} 3656 3657class T2I_ldrex<bits<4> opcod, dag oops, dag iops, AddrMode am, int sz, 3658 InstrItinClass itin, string opc, string asm, string cstr, 3659 list<dag> pattern, bits<4> rt2 = 0b1111> 3660 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> { 3661 let Inst{31-27} = 0b11101; 3662 let Inst{26-20} = 0b0001101; 3663 let Inst{11-8} = rt2; 3664 let Inst{7-4} = opcod; 3665 let Inst{3-0} = 0b1111; 3666 3667 bits<4> addr; 3668 bits<4> Rt; 3669 let Inst{19-16} = addr; 3670 let Inst{15-12} = Rt; 3671} 3672class T2I_strex<bits<4> opcod, dag oops, dag iops, AddrMode am, int sz, 3673 InstrItinClass itin, string opc, string asm, string cstr, 3674 list<dag> pattern, bits<4> rt2 = 0b1111> 3675 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> { 3676 let Inst{31-27} = 0b11101; 3677 let Inst{26-20} = 0b0001100; 3678 let Inst{11-8} = rt2; 3679 let Inst{7-4} = opcod; 3680 3681 bits<4> Rd; 3682 bits<4> addr; 3683 bits<4> Rt; 3684 let Inst{3-0} = Rd; 3685 let Inst{19-16} = addr; 3686 let Inst{15-12} = Rt; 3687} 3688 3689let mayLoad = 1 in { 3690def t2LDREXB : T2I_ldrex<0b0100, (outs rGPR:$Rt), (ins addr_offset_none:$addr), 3691 AddrModeNone, 4, NoItinerary, 3692 "ldrexb", "\t$Rt, $addr", "", 3693 [(set rGPR:$Rt, (ldrex_1 addr_offset_none:$addr))]>, 3694 Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteLd]>; 3695def t2LDREXH : T2I_ldrex<0b0101, (outs rGPR:$Rt), (ins addr_offset_none:$addr), 3696 AddrModeNone, 4, NoItinerary, 3697 "ldrexh", "\t$Rt, $addr", "", 3698 [(set rGPR:$Rt, (ldrex_2 addr_offset_none:$addr))]>, 3699 Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteLd]>; 3700def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_imm0_1020s4:$addr), 3701 AddrModeT2_ldrex, 4, NoItinerary, 3702 "ldrex", "\t$Rt, $addr", "", 3703 [(set rGPR:$Rt, (ldrex_4 t2addrmode_imm0_1020s4:$addr))]>, 3704 Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteLd]> { 3705 bits<4> Rt; 3706 bits<12> addr; 3707 let Inst{31-27} = 0b11101; 3708 let Inst{26-20} = 0b0000101; 3709 let Inst{19-16} = addr{11-8}; 3710 let Inst{15-12} = Rt; 3711 let Inst{11-8} = 0b1111; 3712 let Inst{7-0} = addr{7-0}; 3713} 3714let hasExtraDefRegAllocReq = 1 in 3715def t2LDREXD : T2I_ldrex<0b0111, (outs rGPR:$Rt, rGPR:$Rt2), 3716 (ins addr_offset_none:$addr), 3717 AddrModeNone, 4, NoItinerary, 3718 "ldrexd", "\t$Rt, $Rt2, $addr", "", 3719 [], {?, ?, ?, ?}>, 3720 Requires<[IsThumb2, IsNotMClass]>, Sched<[WriteLd]> { 3721 bits<4> Rt2; 3722 let Inst{11-8} = Rt2; 3723} 3724def t2LDAEXB : T2I_ldrex<0b1100, (outs rGPR:$Rt), (ins addr_offset_none:$addr), 3725 AddrModeNone, 4, NoItinerary, 3726 "ldaexb", "\t$Rt, $addr", "", 3727 [(set rGPR:$Rt, (ldaex_1 addr_offset_none:$addr))]>, 3728 Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>, Sched<[WriteLd]>; 3729def t2LDAEXH : T2I_ldrex<0b1101, (outs rGPR:$Rt), (ins addr_offset_none:$addr), 3730 AddrModeNone, 4, NoItinerary, 3731 "ldaexh", "\t$Rt, $addr", "", 3732 [(set rGPR:$Rt, (ldaex_2 addr_offset_none:$addr))]>, 3733 Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>, Sched<[WriteLd]>; 3734def t2LDAEX : Thumb2I<(outs rGPR:$Rt), (ins addr_offset_none:$addr), 3735 AddrModeNone, 4, NoItinerary, 3736 "ldaex", "\t$Rt, $addr", "", 3737 [(set rGPR:$Rt, (ldaex_4 addr_offset_none:$addr))]>, 3738 Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>, Sched<[WriteLd]> { 3739 bits<4> Rt; 3740 bits<4> addr; 3741 let Inst{31-27} = 0b11101; 3742 let Inst{26-20} = 0b0001101; 3743 let Inst{19-16} = addr; 3744 let Inst{15-12} = Rt; 3745 let Inst{11-8} = 0b1111; 3746 let Inst{7-0} = 0b11101111; 3747} 3748let hasExtraDefRegAllocReq = 1 in 3749def t2LDAEXD : T2I_ldrex<0b1111, (outs rGPR:$Rt, rGPR:$Rt2), 3750 (ins addr_offset_none:$addr), 3751 AddrModeNone, 4, NoItinerary, 3752 "ldaexd", "\t$Rt, $Rt2, $addr", "", 3753 [], {?, ?, ?, ?}>, Requires<[IsThumb, 3754 HasAcquireRelease, HasV7Clrex, IsNotMClass]>, Sched<[WriteLd]> { 3755 bits<4> Rt2; 3756 let Inst{11-8} = Rt2; 3757 3758 let Inst{7} = 1; 3759} 3760} 3761 3762let mayStore = 1, Constraints = "@earlyclobber $Rd" in { 3763def t2STREXB : T2I_strex<0b0100, (outs rGPR:$Rd), 3764 (ins rGPR:$Rt, addr_offset_none:$addr), 3765 AddrModeNone, 4, NoItinerary, 3766 "strexb", "\t$Rd, $Rt, $addr", "", 3767 [(set rGPR:$Rd, 3768 (strex_1 rGPR:$Rt, addr_offset_none:$addr))]>, 3769 Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteST]>; 3770def t2STREXH : T2I_strex<0b0101, (outs rGPR:$Rd), 3771 (ins rGPR:$Rt, addr_offset_none:$addr), 3772 AddrModeNone, 4, NoItinerary, 3773 "strexh", "\t$Rd, $Rt, $addr", "", 3774 [(set rGPR:$Rd, 3775 (strex_2 rGPR:$Rt, addr_offset_none:$addr))]>, 3776 Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteST]>; 3777 3778def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, 3779 t2addrmode_imm0_1020s4:$addr), 3780 AddrModeT2_ldrex, 4, NoItinerary, 3781 "strex", "\t$Rd, $Rt, $addr", "", 3782 [(set rGPR:$Rd, 3783 (strex_4 rGPR:$Rt, t2addrmode_imm0_1020s4:$addr))]>, 3784 Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteST]> { 3785 bits<4> Rd; 3786 bits<4> Rt; 3787 bits<12> addr; 3788 let Inst{31-27} = 0b11101; 3789 let Inst{26-20} = 0b0000100; 3790 let Inst{19-16} = addr{11-8}; 3791 let Inst{15-12} = Rt; 3792 let Inst{11-8} = Rd; 3793 let Inst{7-0} = addr{7-0}; 3794} 3795let hasExtraSrcRegAllocReq = 1 in 3796def t2STREXD : T2I_strex<0b0111, (outs rGPR:$Rd), 3797 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr), 3798 AddrModeNone, 4, NoItinerary, 3799 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [], 3800 {?, ?, ?, ?}>, 3801 Requires<[IsThumb2, IsNotMClass]>, Sched<[WriteST]> { 3802 bits<4> Rt2; 3803 let Inst{11-8} = Rt2; 3804} 3805def t2STLEXB : T2I_strex<0b1100, (outs rGPR:$Rd), 3806 (ins rGPR:$Rt, addr_offset_none:$addr), 3807 AddrModeNone, 4, NoItinerary, 3808 "stlexb", "\t$Rd, $Rt, $addr", "", 3809 [(set rGPR:$Rd, 3810 (stlex_1 rGPR:$Rt, addr_offset_none:$addr))]>, 3811 Requires<[IsThumb, HasAcquireRelease, 3812 HasV7Clrex]>, Sched<[WriteST]>; 3813 3814def t2STLEXH : T2I_strex<0b1101, (outs rGPR:$Rd), 3815 (ins rGPR:$Rt, addr_offset_none:$addr), 3816 AddrModeNone, 4, NoItinerary, 3817 "stlexh", "\t$Rd, $Rt, $addr", "", 3818 [(set rGPR:$Rd, 3819 (stlex_2 rGPR:$Rt, addr_offset_none:$addr))]>, 3820 Requires<[IsThumb, HasAcquireRelease, 3821 HasV7Clrex]>, Sched<[WriteST]>; 3822 3823def t2STLEX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, 3824 addr_offset_none:$addr), 3825 AddrModeNone, 4, NoItinerary, 3826 "stlex", "\t$Rd, $Rt, $addr", "", 3827 [(set rGPR:$Rd, 3828 (stlex_4 rGPR:$Rt, addr_offset_none:$addr))]>, 3829 Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>, 3830 Sched<[WriteST]> { 3831 bits<4> Rd; 3832 bits<4> Rt; 3833 bits<4> addr; 3834 let Inst{31-27} = 0b11101; 3835 let Inst{26-20} = 0b0001100; 3836 let Inst{19-16} = addr; 3837 let Inst{15-12} = Rt; 3838 let Inst{11-4} = 0b11111110; 3839 let Inst{3-0} = Rd; 3840} 3841let hasExtraSrcRegAllocReq = 1 in 3842def t2STLEXD : T2I_strex<0b1111, (outs rGPR:$Rd), 3843 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr), 3844 AddrModeNone, 4, NoItinerary, 3845 "stlexd", "\t$Rd, $Rt, $Rt2, $addr", "", [], 3846 {?, ?, ?, ?}>, Requires<[IsThumb, HasAcquireRelease, 3847 HasV7Clrex, IsNotMClass]>, Sched<[WriteST]> { 3848 bits<4> Rt2; 3849 let Inst{11-8} = Rt2; 3850} 3851} 3852 3853def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "", [(int_arm_clrex)]>, 3854 Requires<[IsThumb, HasV7Clrex]> { 3855 let Inst{31-16} = 0xf3bf; 3856 let Inst{15-14} = 0b10; 3857 let Inst{13} = 0; 3858 let Inst{12} = 0; 3859 let Inst{11-8} = 0b1111; 3860 let Inst{7-4} = 0b0010; 3861 let Inst{3-0} = 0b1111; 3862} 3863 3864def : T2Pat<(and (ldrex_1 addr_offset_none:$addr), 0xff), 3865 (t2LDREXB addr_offset_none:$addr)>, 3866 Requires<[IsThumb, HasV8MBaseline]>; 3867def : T2Pat<(and (ldrex_2 addr_offset_none:$addr), 0xffff), 3868 (t2LDREXH addr_offset_none:$addr)>, 3869 Requires<[IsThumb, HasV8MBaseline]>; 3870def : T2Pat<(strex_1 (and GPR:$Rt, 0xff), addr_offset_none:$addr), 3871 (t2STREXB GPR:$Rt, addr_offset_none:$addr)>, 3872 Requires<[IsThumb, HasV8MBaseline]>; 3873def : T2Pat<(strex_2 (and GPR:$Rt, 0xffff), addr_offset_none:$addr), 3874 (t2STREXH GPR:$Rt, addr_offset_none:$addr)>, 3875 Requires<[IsThumb, HasV8MBaseline]>; 3876 3877def : T2Pat<(and (ldaex_1 addr_offset_none:$addr), 0xff), 3878 (t2LDAEXB addr_offset_none:$addr)>, 3879 Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>; 3880def : T2Pat<(and (ldaex_2 addr_offset_none:$addr), 0xffff), 3881 (t2LDAEXH addr_offset_none:$addr)>, 3882 Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>; 3883def : T2Pat<(stlex_1 (and GPR:$Rt, 0xff), addr_offset_none:$addr), 3884 (t2STLEXB GPR:$Rt, addr_offset_none:$addr)>, 3885 Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>; 3886def : T2Pat<(stlex_2 (and GPR:$Rt, 0xffff), addr_offset_none:$addr), 3887 (t2STLEXH GPR:$Rt, addr_offset_none:$addr)>, 3888 Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>; 3889 3890//===----------------------------------------------------------------------===// 3891// SJLJ Exception handling intrinsics 3892// eh_sjlj_setjmp() is an instruction sequence to store the return 3893// address and save #0 in R0 for the non-longjmp case. 3894// Since by its nature we may be coming from some other function to get 3895// here, and we're using the stack frame for the containing function to 3896// save/restore registers, we can't keep anything live in regs across 3897// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon 3898// when we get here from a longjmp(). We force everything out of registers 3899// except for our own input by listing the relevant registers in Defs. By 3900// doing so, we also cause the prologue/epilogue code to actively preserve 3901// all of the callee-saved registers, which is exactly what we want. 3902// $val is a scratch register for our use. 3903// This gets lowered to an instruction sequence of 12 bytes 3904let Defs = 3905 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR, 3906 Q0, Q1, Q2, Q3, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15], 3907 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1, Size = 12, 3908 usesCustomInserter = 1 in { 3909 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val), 3910 AddrModeNone, 0, NoItinerary, "", "", 3911 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>, 3912 Requires<[IsThumb2, HasVFP2]>; 3913} 3914 3915// This gets lowered to an instruction sequence of 12 bytes 3916let Defs = 3917 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ], 3918 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1, Size = 12, 3919 usesCustomInserter = 1 in { 3920 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val), 3921 AddrModeNone, 0, NoItinerary, "", "", 3922 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>, 3923 Requires<[IsThumb2, NoVFP]>; 3924} 3925 3926 3927//===----------------------------------------------------------------------===// 3928// Control-Flow Instructions 3929// 3930 3931// FIXME: remove when we have a way to marking a MI with these properties. 3932// FIXME: Should pc be an implicit operand like PICADD, etc? 3933let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, 3934 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in 3935def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, 3936 reglist:$regs, variable_ops), 3937 4, IIC_iLoad_mBr, [], 3938 (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>, 3939 RegConstraint<"$Rn = $wb">; 3940 3941let isBranch = 1, isTerminator = 1, isBarrier = 1 in { 3942let isPredicable = 1 in 3943def t2B : T2I<(outs), (ins thumb_br_target:$target), IIC_Br, 3944 "b", ".w\t$target", 3945 [(br bb:$target)]>, Sched<[WriteBr]>, 3946 Requires<[IsThumb, HasV8MBaseline]> { 3947 let Inst{31-27} = 0b11110; 3948 let Inst{15-14} = 0b10; 3949 let Inst{12} = 1; 3950 3951 bits<24> target; 3952 let Inst{26} = target{23}; 3953 let Inst{13} = target{22}; 3954 let Inst{11} = target{21}; 3955 let Inst{25-16} = target{20-11}; 3956 let Inst{10-0} = target{10-0}; 3957 let DecoderMethod = "DecodeT2BInstruction"; 3958 let AsmMatchConverter = "cvtThumbBranches"; 3959} 3960 3961let Size = 4, isNotDuplicable = 1, isBranch = 1, isTerminator = 1, 3962 isBarrier = 1, isIndirectBranch = 1 in { 3963 3964// available in both v8-M.Baseline and Thumb2 targets 3965def t2BR_JT : t2basePseudoInst<(outs), 3966 (ins GPR:$target, GPR:$index, i32imm:$jt), 3967 0, IIC_Br, 3968 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt)]>, 3969 Sched<[WriteBr]>; 3970 3971// FIXME: Add a case that can be predicated. 3972def t2TBB_JT : t2PseudoInst<(outs), 3973 (ins GPR:$base, GPR:$index, i32imm:$jt, i32imm:$pclbl), 0, IIC_Br, []>, 3974 Sched<[WriteBr]>; 3975 3976def t2TBH_JT : t2PseudoInst<(outs), 3977 (ins GPR:$base, GPR:$index, i32imm:$jt, i32imm:$pclbl), 0, IIC_Br, []>, 3978 Sched<[WriteBr]>; 3979 3980def t2TBB : T2I<(outs), (ins (addrmode_tbb $Rn, $Rm):$addr), IIC_Br, 3981 "tbb", "\t$addr", []>, Sched<[WriteBrTbl]> { 3982 bits<4> Rn; 3983 bits<4> Rm; 3984 let Inst{31-20} = 0b111010001101; 3985 let Inst{19-16} = Rn; 3986 let Inst{15-5} = 0b11110000000; 3987 let Inst{4} = 0; // B form 3988 let Inst{3-0} = Rm; 3989 3990 let DecoderMethod = "DecodeThumbTableBranch"; 3991} 3992 3993def t2TBH : T2I<(outs), (ins (addrmode_tbh $Rn, $Rm):$addr), IIC_Br, 3994 "tbh", "\t$addr", []>, Sched<[WriteBrTbl]> { 3995 bits<4> Rn; 3996 bits<4> Rm; 3997 let Inst{31-20} = 0b111010001101; 3998 let Inst{19-16} = Rn; 3999 let Inst{15-5} = 0b11110000000; 4000 let Inst{4} = 1; // H form 4001 let Inst{3-0} = Rm; 4002 4003 let DecoderMethod = "DecodeThumbTableBranch"; 4004} 4005} // isNotDuplicable, isIndirectBranch 4006 4007} // isBranch, isTerminator, isBarrier 4008 4009// FIXME: should be able to write a pattern for ARMBrcond, but can't use 4010// a two-value operand where a dag node expects ", "two operands. :( 4011let isBranch = 1, isTerminator = 1 in 4012def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br, 4013 "b", ".w\t$target", 4014 [/*(ARMbrcond bb:$target, imm:$cc)*/]>, Sched<[WriteBr]> { 4015 let Inst{31-27} = 0b11110; 4016 let Inst{15-14} = 0b10; 4017 let Inst{12} = 0; 4018 4019 bits<4> p; 4020 let Inst{25-22} = p; 4021 4022 bits<21> target; 4023 let Inst{26} = target{20}; 4024 let Inst{11} = target{19}; 4025 let Inst{13} = target{18}; 4026 let Inst{21-16} = target{17-12}; 4027 let Inst{10-0} = target{11-1}; 4028 4029 let DecoderMethod = "DecodeThumb2BCCInstruction"; 4030 let AsmMatchConverter = "cvtThumbBranches"; 4031} 4032 4033// Tail calls. The MachO version of thumb tail calls uses a t2 branch, so 4034// it goes here. 4035// Windows SEH unwinding also needs a strict t2 branch for tail calls. 4036let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in { 4037 // IOS version. 4038 let Uses = [SP] in 4039 def tTAILJMPd: tPseudoExpand<(outs), 4040 (ins thumb_br_target:$dst, pred:$p), 4041 4, IIC_Br, [], 4042 (t2B thumb_br_target:$dst, pred:$p)>, 4043 Requires<[IsThumb2]>, Sched<[WriteBr]>; 4044} 4045 4046// IT block 4047let Defs = [ITSTATE] in 4048def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask), 4049 AddrModeNone, 2, IIC_iALUx, 4050 "it$mask\t$cc", "", []> { 4051 // 16-bit instruction. 4052 let Inst{31-16} = 0x0000; 4053 let Inst{15-8} = 0b10111111; 4054 4055 bits<4> cc; 4056 bits<4> mask; 4057 let Inst{7-4} = cc; 4058 let Inst{3-0} = mask; 4059 4060 let DecoderMethod = "DecodeIT"; 4061} 4062 4063// Branch and Exchange Jazelle -- for disassembly only 4064// Rm = Inst{19-16} 4065let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in 4066def t2BXJ : T2I<(outs), (ins GPRnopc:$func), NoItinerary, "bxj", "\t$func", []>, 4067 Sched<[WriteBr]>, Requires<[IsThumb2, IsNotMClass]> { 4068 bits<4> func; 4069 let Inst{31-27} = 0b11110; 4070 let Inst{26} = 0; 4071 let Inst{25-20} = 0b111100; 4072 let Inst{19-16} = func; 4073 let Inst{15-0} = 0b1000111100000000; 4074} 4075 4076def : t2InstAlias<"bl${p}.w $func", (tBL pred:$p, thumb_bl_target:$func), 0>; 4077 4078// Compare and branch on zero / non-zero 4079let isBranch = 1, isTerminator = 1 in { 4080 def tCBZ : T1I<(outs), (ins tGPR:$Rn, thumb_cb_target:$target), IIC_Br, 4081 "cbz\t$Rn, $target", []>, 4082 T1Misc<{0,0,?,1,?,?,?}>, 4083 Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteBr]> { 4084 // A8.6.27 4085 bits<6> target; 4086 bits<3> Rn; 4087 let Inst{9} = target{5}; 4088 let Inst{7-3} = target{4-0}; 4089 let Inst{2-0} = Rn; 4090 } 4091 4092 def tCBNZ : T1I<(outs), (ins tGPR:$Rn, thumb_cb_target:$target), IIC_Br, 4093 "cbnz\t$Rn, $target", []>, 4094 T1Misc<{1,0,?,1,?,?,?}>, 4095 Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteBr]> { 4096 // A8.6.27 4097 bits<6> target; 4098 bits<3> Rn; 4099 let Inst{9} = target{5}; 4100 let Inst{7-3} = target{4-0}; 4101 let Inst{2-0} = Rn; 4102 } 4103} 4104 4105 4106// Change Processor State is a system instruction. 4107// FIXME: Since the asm parser has currently no clean way to handle optional 4108// operands, create 3 versions of the same instruction. Once there's a clean 4109// framework to represent optional operands, change this behavior. 4110class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary, 4111 !strconcat("cps", asm_op), []>, 4112 Requires<[IsThumb2, IsNotMClass]> { 4113 bits<2> imod; 4114 bits<3> iflags; 4115 bits<5> mode; 4116 bit M; 4117 4118 let Inst{31-11} = 0b111100111010111110000; 4119 let Inst{10-9} = imod; 4120 let Inst{8} = M; 4121 let Inst{7-5} = iflags; 4122 let Inst{4-0} = mode; 4123 let DecoderMethod = "DecodeT2CPSInstruction"; 4124} 4125 4126let M = 1 in 4127 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode), 4128 "$imod\t$iflags, $mode">; 4129let mode = 0, M = 0 in 4130 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags), 4131 "$imod.w\t$iflags">; 4132let imod = 0, iflags = 0, M = 1 in 4133 def t2CPS1p : t2CPS<(ins imm0_31:$mode), "\t$mode">; 4134 4135def : t2InstAlias<"cps$imod.w $iflags, $mode", 4136 (t2CPS3p imod_op:$imod, iflags_op:$iflags, i32imm:$mode), 0>; 4137def : t2InstAlias<"cps.w $mode", (t2CPS1p imm0_31:$mode), 0>; 4138 4139// A6.3.4 Branches and miscellaneous control 4140// Table A6-14 Change Processor State, and hint instructions 4141def t2HINT : T2I<(outs), (ins imm0_239:$imm), NoItinerary, "hint", ".w\t$imm", 4142 [(int_arm_hint imm0_239:$imm)]> { 4143 bits<8> imm; 4144 let Inst{31-3} = 0b11110011101011111000000000000; 4145 let Inst{7-0} = imm; 4146 4147 let DecoderMethod = "DecodeT2HintSpaceInstruction"; 4148} 4149 4150def : t2InstAlias<"hint$p $imm", (t2HINT imm0_239:$imm, pred:$p), 0>; 4151def : t2InstAlias<"nop$p.w", (t2HINT 0, pred:$p), 1>; 4152def : t2InstAlias<"yield$p.w", (t2HINT 1, pred:$p), 1>; 4153def : t2InstAlias<"wfe$p.w", (t2HINT 2, pred:$p), 1>; 4154def : t2InstAlias<"wfi$p.w", (t2HINT 3, pred:$p), 1>; 4155def : t2InstAlias<"sev$p.w", (t2HINT 4, pred:$p), 1>; 4156def : t2InstAlias<"sevl$p.w", (t2HINT 5, pred:$p), 1> { 4157 let Predicates = [IsThumb2, HasV8]; 4158} 4159def : t2InstAlias<"esb$p.w", (t2HINT 16, pred:$p), 1> { 4160 let Predicates = [IsThumb2, HasRAS]; 4161} 4162def : t2InstAlias<"esb$p", (t2HINT 16, pred:$p), 0> { 4163 let Predicates = [IsThumb2, HasRAS]; 4164} 4165def : t2InstAlias<"csdb$p.w", (t2HINT 20, pred:$p), 0>; 4166def : t2InstAlias<"csdb$p", (t2HINT 20, pred:$p), 1>; 4167 4168def : t2InstAlias<"pacbti$p r12,lr,sp", (t2HINT 13, pred:$p), 1>; 4169def : t2InstAlias<"bti$p", (t2HINT 15, pred:$p), 1>; 4170def : t2InstAlias<"pac$p r12,lr,sp", (t2HINT 29, pred:$p), 1>; 4171def : t2InstAlias<"aut$p r12,lr,sp", (t2HINT 45, pred:$p), 1>; 4172 4173// Clear BHB instruction 4174def : InstAlias<"clrbhb$p", (t2HINT 22, pred:$p), 0>, Requires<[IsThumb2, HasV8]>; 4175def : InstAlias<"clrbhb$p", (t2HINT 22, pred:$p), 1>, Requires<[IsThumb2, HasV8, HasCLRBHB]>; 4176 4177def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", 4178 [(int_arm_dbg imm0_15:$opt)]> { 4179 bits<4> opt; 4180 let Inst{31-20} = 0b111100111010; 4181 let Inst{19-16} = 0b1111; 4182 let Inst{15-8} = 0b10000000; 4183 let Inst{7-4} = 0b1111; 4184 let Inst{3-0} = opt; 4185} 4186def : t2InstAlias<"dbg${p}.w $opt", (t2DBG imm0_15:$opt, pred:$p), 0>; 4187 4188// Secure Monitor Call is a system instruction. 4189// Option = Inst{19-16} 4190let isCall = 1, Uses = [SP] in 4191def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt", 4192 []>, Requires<[IsThumb2, HasTrustZone]> { 4193 let Inst{31-27} = 0b11110; 4194 let Inst{26-20} = 0b1111111; 4195 let Inst{15-12} = 0b1000; 4196 4197 bits<4> opt; 4198 let Inst{19-16} = opt; 4199} 4200 4201class T2DCPS<bits<2> opt, string opc> 4202 : T2I<(outs), (ins), NoItinerary, opc, "", []>, Requires<[IsThumb2, HasV8]> { 4203 let Inst{31-27} = 0b11110; 4204 let Inst{26-20} = 0b1111000; 4205 let Inst{19-16} = 0b1111; 4206 let Inst{15-12} = 0b1000; 4207 let Inst{11-2} = 0b0000000000; 4208 let Inst{1-0} = opt; 4209} 4210 4211def t2DCPS1 : T2DCPS<0b01, "dcps1">; 4212def t2DCPS2 : T2DCPS<0b10, "dcps2">; 4213def t2DCPS3 : T2DCPS<0b11, "dcps3">; 4214 4215class T2SRS<bits<2> Op, bit W, dag oops, dag iops, InstrItinClass itin, 4216 string opc, string asm, list<dag> pattern> 4217 : T2I<oops, iops, itin, opc, asm, pattern>, 4218 Requires<[IsThumb2,IsNotMClass]> { 4219 bits<5> mode; 4220 let Inst{31-25} = 0b1110100; 4221 let Inst{24-23} = Op; 4222 let Inst{22} = 0; 4223 let Inst{21} = W; 4224 let Inst{20-16} = 0b01101; 4225 let Inst{15-5} = 0b11000000000; 4226 let Inst{4-0} = mode{4-0}; 4227} 4228 4229// Store Return State is a system instruction. 4230def t2SRSDB_UPD : T2SRS<0b00, 1, (outs), (ins imm0_31:$mode), NoItinerary, 4231 "srsdb", "\tsp!, $mode", []>; 4232def t2SRSDB : T2SRS<0b00, 0, (outs), (ins imm0_31:$mode), NoItinerary, 4233 "srsdb","\tsp, $mode", []>; 4234def t2SRSIA_UPD : T2SRS<0b11, 1, (outs), (ins imm0_31:$mode), NoItinerary, 4235 "srsia","\tsp!, $mode", []>; 4236def t2SRSIA : T2SRS<0b11, 0, (outs), (ins imm0_31:$mode), NoItinerary, 4237 "srsia","\tsp, $mode", []>; 4238 4239 4240def : t2InstAlias<"srsdb${p} $mode", (t2SRSDB imm0_31:$mode, pred:$p)>; 4241def : t2InstAlias<"srsdb${p} $mode!", (t2SRSDB_UPD imm0_31:$mode, pred:$p)>; 4242 4243def : t2InstAlias<"srsia${p} $mode", (t2SRSIA imm0_31:$mode, pred:$p)>; 4244def : t2InstAlias<"srsia${p} $mode!", (t2SRSIA_UPD imm0_31:$mode, pred:$p)>; 4245 4246// Return From Exception is a system instruction. 4247let isReturn = 1, isBarrier = 1, isTerminator = 1, Defs = [PC] in 4248class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin, 4249 string opc, string asm, list<dag> pattern> 4250 : T2I<oops, iops, itin, opc, asm, pattern>, 4251 Requires<[IsThumb2,IsNotMClass]> { 4252 let Inst{31-20} = op31_20{11-0}; 4253 4254 bits<4> Rn; 4255 let Inst{19-16} = Rn; 4256 let Inst{15-0} = 0xc000; 4257} 4258 4259def t2RFEDBW : T2RFE<0b111010000011, 4260 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!", 4261 [/* For disassembly only; pattern left blank */]>; 4262def t2RFEDB : T2RFE<0b111010000001, 4263 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn", 4264 [/* For disassembly only; pattern left blank */]>; 4265def t2RFEIAW : T2RFE<0b111010011011, 4266 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!", 4267 [/* For disassembly only; pattern left blank */]>; 4268def t2RFEIA : T2RFE<0b111010011001, 4269 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn", 4270 [/* For disassembly only; pattern left blank */]>; 4271 4272// B9.3.19 SUBS PC, LR, #imm (Thumb2) system instruction. 4273// Exception return instruction is "subs pc, lr, #imm". 4274let isReturn = 1, isBarrier = 1, isTerminator = 1, Defs = [PC] in 4275def t2SUBS_PC_LR : T2I <(outs), (ins imm0_255:$imm), NoItinerary, 4276 "subs", "\tpc, lr, $imm", 4277 [(ARMintretglue imm0_255:$imm)]>, 4278 Requires<[IsThumb2,IsNotMClass]> { 4279 let Inst{31-8} = 0b111100111101111010001111; 4280 4281 bits<8> imm; 4282 let Inst{7-0} = imm; 4283} 4284 4285// B9.3.19 SUBS PC, LR (Thumb) 4286// In the Thumb instruction set, MOVS{<c>}{<q>} PC, LR is a pseudo-instruction 4287// for SUBS{<c>}{<q>} PC, LR, #0. 4288def : t2InstAlias<"movs${p}\tpc, lr", (t2SUBS_PC_LR 0, pred:$p)>; 4289def : t2InstAlias<"movs${p}.w\tpc, lr", (t2SUBS_PC_LR 0, pred:$p)>; 4290 4291// ERET - Return from exception in Hypervisor mode. 4292// B9.3.3, B9.3.20: ERET is an alias for "SUBS PC, LR, #0" in an implementation that 4293// includes virtualization extensions. 4294def t2ERET : InstAlias<"eret${p}", (t2SUBS_PC_LR 0, pred:$p), 1>, 4295 Requires<[IsThumb2, HasVirtualization]>; 4296 4297// Hypervisor Call is a system instruction. 4298let isCall = 1 in { 4299def t2HVC : T2XI <(outs), (ins imm0_65535:$imm16), IIC_Br, "hvc.w\t$imm16", []>, 4300 Requires<[IsThumb2, HasVirtualization]>, Sched<[WriteBr]> { 4301 bits<16> imm16; 4302 let Inst{31-20} = 0b111101111110; 4303 let Inst{19-16} = imm16{15-12}; 4304 let Inst{15-12} = 0b1000; 4305 let Inst{11-0} = imm16{11-0}; 4306} 4307} 4308 4309// Alias for HVC without the ".w" optional width specifier 4310def : t2InstAlias<"hvc\t$imm16", (t2HVC imm0_65535:$imm16)>; 4311 4312//===----------------------------------------------------------------------===// 4313// Non-Instruction Patterns 4314// 4315 4316// 32-bit immediate using movw + movt. 4317// This is a single pseudo instruction to make it re-materializable. 4318// FIXME: Remove this when we can do generalized remat. 4319let isReMaterializable = 1, isMoveImm = 1, Size = 8 in 4320def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2, 4321 [(set rGPR:$dst, (i32 imm:$src))]>, 4322 Requires<[IsThumb, UseMovt]>; 4323 4324// Pseudo instruction that combines movw + movt + add pc (if pic). 4325// It also makes it possible to rematerialize the instructions. 4326// FIXME: Remove this when we can do generalized remat and when machine licm 4327// can properly the instructions. 4328let isReMaterializable = 1 in { 4329def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr), 4330 IIC_iMOVix2addpc, 4331 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>, 4332 Requires<[IsThumb, HasV8MBaseline, UseMovtInPic]>; 4333 4334} 4335 4336def : T2Pat<(ARMWrapperPIC tglobaltlsaddr :$dst), 4337 (t2MOV_ga_pcrel tglobaltlsaddr:$dst)>, 4338 Requires<[IsThumb2, UseMovtInPic]>; 4339def : T2Pat<(ARMWrapper tglobaltlsaddr:$dst), 4340 (t2MOVi32imm tglobaltlsaddr:$dst)>, 4341 Requires<[IsThumb2, UseMovt]>; 4342 4343// ConstantPool, GlobalAddress, and JumpTable 4344def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>; 4345def : T2Pat<(ARMWrapper texternalsym :$dst), (t2MOVi32imm texternalsym :$dst)>, 4346 Requires<[IsThumb, HasV8MBaseline, UseMovt]>; 4347def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>, 4348 Requires<[IsThumb, HasV8MBaseline, UseMovt]>; 4349 4350def : T2Pat<(ARMWrapperJT tjumptable:$dst), (t2LEApcrelJT tjumptable:$dst)>; 4351 4352let hasNoSchedulingInfo = 1 in { 4353def t2LDRLIT_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr), 4354 IIC_iLoadiALU, 4355 [(set rGPR:$dst, 4356 (ARMWrapperPIC tglobaladdr:$addr))]>, 4357 Requires<[IsThumb, HasV8MBaseline, DontUseMovtInPic]>; 4358} 4359 4360// TLS globals 4361def : Pat<(ARMWrapperPIC tglobaltlsaddr:$addr), 4362 (t2LDRLIT_ga_pcrel tglobaltlsaddr:$addr)>, 4363 Requires<[IsThumb, HasV8MBaseline, DontUseMovtInPic]>; 4364 4365// Pseudo instruction that combines ldr from constpool and add pc. This should 4366// be expanded into two instructions late to allow if-conversion and 4367// scheduling. 4368let canFoldAsLoad = 1, isReMaterializable = 1 in 4369def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp), 4370 IIC_iLoadiALU, 4371 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)), 4372 imm:$cp))]>, 4373 Requires<[IsThumb2]>; 4374 4375// Pseudo instruction that combines movs + predicated rsbmi 4376// to implement integer ABS 4377let usesCustomInserter = 1, Defs = [CPSR], hasNoSchedulingInfo = 1 in { 4378def t2ABS : PseudoInst<(outs rGPR:$dst), (ins rGPR:$src), 4379 NoItinerary, []>, Requires<[IsThumb2]>; 4380} 4381 4382//===----------------------------------------------------------------------===// 4383// Coprocessor load/store -- for disassembly only 4384// 4385class T2CI<bits<4> op31_28, dag oops, dag iops, string opc, string asm, 4386 list<dag> pattern, AddrMode am = AddrModeNone> 4387 : T2I<oops, iops, NoItinerary, opc, asm, pattern, am> { 4388 let Inst{31-28} = op31_28; 4389 let Inst{27-25} = 0b110; 4390} 4391 4392multiclass t2LdStCop<bits<4> op31_28, bit load, bit Dbit, string asm, list<dag> pattern> { 4393 def _OFFSET : T2CI<op31_28, 4394 (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr), 4395 asm, "\t$cop, $CRd, $addr", pattern, AddrMode5> { 4396 bits<13> addr; 4397 bits<4> cop; 4398 bits<4> CRd; 4399 let Inst{24} = 1; // P = 1 4400 let Inst{23} = addr{8}; 4401 let Inst{22} = Dbit; 4402 let Inst{21} = 0; // W = 0 4403 let Inst{20} = load; 4404 let Inst{19-16} = addr{12-9}; 4405 let Inst{15-12} = CRd; 4406 let Inst{11-8} = cop; 4407 let Inst{7-0} = addr{7-0}; 4408 let DecoderMethod = "DecodeCopMemInstruction"; 4409 } 4410 def _PRE : T2CI<op31_28, 4411 (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5_pre:$addr), 4412 asm, "\t$cop, $CRd, $addr!", []> { 4413 bits<13> addr; 4414 bits<4> cop; 4415 bits<4> CRd; 4416 let Inst{24} = 1; // P = 1 4417 let Inst{23} = addr{8}; 4418 let Inst{22} = Dbit; 4419 let Inst{21} = 1; // W = 1 4420 let Inst{20} = load; 4421 let Inst{19-16} = addr{12-9}; 4422 let Inst{15-12} = CRd; 4423 let Inst{11-8} = cop; 4424 let Inst{7-0} = addr{7-0}; 4425 let DecoderMethod = "DecodeCopMemInstruction"; 4426 } 4427 def _POST: T2CI<op31_28, 4428 (outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr, 4429 postidx_imm8s4:$offset), 4430 asm, "\t$cop, $CRd, $addr, $offset", []> { 4431 bits<9> offset; 4432 bits<4> addr; 4433 bits<4> cop; 4434 bits<4> CRd; 4435 let Inst{24} = 0; // P = 0 4436 let Inst{23} = offset{8}; 4437 let Inst{22} = Dbit; 4438 let Inst{21} = 1; // W = 1 4439 let Inst{20} = load; 4440 let Inst{19-16} = addr; 4441 let Inst{15-12} = CRd; 4442 let Inst{11-8} = cop; 4443 let Inst{7-0} = offset{7-0}; 4444 let DecoderMethod = "DecodeCopMemInstruction"; 4445 } 4446 def _OPTION : T2CI<op31_28, (outs), 4447 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr, 4448 coproc_option_imm:$option), 4449 asm, "\t$cop, $CRd, $addr, $option", []> { 4450 bits<8> option; 4451 bits<4> addr; 4452 bits<4> cop; 4453 bits<4> CRd; 4454 let Inst{24} = 0; // P = 0 4455 let Inst{23} = 1; // U = 1 4456 let Inst{22} = Dbit; 4457 let Inst{21} = 0; // W = 0 4458 let Inst{20} = load; 4459 let Inst{19-16} = addr; 4460 let Inst{15-12} = CRd; 4461 let Inst{11-8} = cop; 4462 let Inst{7-0} = option; 4463 let DecoderMethod = "DecodeCopMemInstruction"; 4464 } 4465} 4466 4467let DecoderNamespace = "Thumb2CoProc" in { 4468defm t2LDC : t2LdStCop<0b1110, 1, 0, "ldc", [(int_arm_ldc timm:$cop, timm:$CRd, addrmode5:$addr)]>; 4469defm t2LDCL : t2LdStCop<0b1110, 1, 1, "ldcl", [(int_arm_ldcl timm:$cop, timm:$CRd, addrmode5:$addr)]>; 4470defm t2LDC2 : t2LdStCop<0b1111, 1, 0, "ldc2", [(int_arm_ldc2 timm:$cop, timm:$CRd, addrmode5:$addr)]>, Requires<[PreV8,IsThumb2]>; 4471defm t2LDC2L : t2LdStCop<0b1111, 1, 1, "ldc2l", [(int_arm_ldc2l timm:$cop, timm:$CRd, addrmode5:$addr)]>, Requires<[PreV8,IsThumb2]>; 4472 4473defm t2STC : t2LdStCop<0b1110, 0, 0, "stc", [(int_arm_stc timm:$cop, timm:$CRd, addrmode5:$addr)]>; 4474defm t2STCL : t2LdStCop<0b1110, 0, 1, "stcl", [(int_arm_stcl timm:$cop, timm:$CRd, addrmode5:$addr)]>; 4475defm t2STC2 : t2LdStCop<0b1111, 0, 0, "stc2", [(int_arm_stc2 timm:$cop, timm:$CRd, addrmode5:$addr)]>, Requires<[PreV8,IsThumb2]>; 4476defm t2STC2L : t2LdStCop<0b1111, 0, 1, "stc2l", [(int_arm_stc2l timm:$cop, timm:$CRd, addrmode5:$addr)]>, Requires<[PreV8,IsThumb2]>; 4477} 4478 4479 4480//===----------------------------------------------------------------------===// 4481// Move between special register and ARM core register -- for disassembly only 4482// 4483// Move to ARM core register from Special Register 4484 4485// A/R class MRS. 4486// 4487// A/R class can only move from CPSR or SPSR. 4488def t2MRS_AR : T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, apsr", 4489 []>, Requires<[IsThumb2,IsNotMClass]> { 4490 bits<4> Rd; 4491 let Inst{31-12} = 0b11110011111011111000; 4492 let Inst{11-8} = Rd; 4493 let Inst{7-0} = 0b00000000; 4494} 4495 4496def : t2InstAlias<"mrs${p} $Rd, cpsr", (t2MRS_AR GPR:$Rd, pred:$p)>; 4497 4498def t2MRSsys_AR: T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr", 4499 []>, Requires<[IsThumb2,IsNotMClass]> { 4500 bits<4> Rd; 4501 let Inst{31-12} = 0b11110011111111111000; 4502 let Inst{11-8} = Rd; 4503 let Inst{7-0} = 0b00000000; 4504} 4505 4506def t2MRSbanked : T2I<(outs rGPR:$Rd), (ins banked_reg:$banked), 4507 NoItinerary, "mrs", "\t$Rd, $banked", []>, 4508 Requires<[IsThumb, HasVirtualization]> { 4509 bits<6> banked; 4510 bits<4> Rd; 4511 4512 let Inst{31-21} = 0b11110011111; 4513 let Inst{20} = banked{5}; // R bit 4514 let Inst{19-16} = banked{3-0}; 4515 let Inst{15-12} = 0b1000; 4516 let Inst{11-8} = Rd; 4517 let Inst{7-5} = 0b001; 4518 let Inst{4} = banked{4}; 4519 let Inst{3-0} = 0b0000; 4520} 4521 4522 4523// M class MRS. 4524// 4525// This MRS has a mask field in bits 7-0 and can take more values than 4526// the A/R class (a full msr_mask). 4527def t2MRS_M : T2I<(outs rGPR:$Rd), (ins msr_mask:$SYSm), NoItinerary, 4528 "mrs", "\t$Rd, $SYSm", []>, 4529 Requires<[IsThumb,IsMClass]> { 4530 bits<4> Rd; 4531 bits<8> SYSm; 4532 let Inst{31-12} = 0b11110011111011111000; 4533 let Inst{11-8} = Rd; 4534 let Inst{7-0} = SYSm; 4535 4536 let Unpredictable{20-16} = 0b11111; 4537 let Unpredictable{13} = 0b1; 4538} 4539 4540 4541// Move from ARM core register to Special Register 4542// 4543// A/R class MSR. 4544// 4545// No need to have both system and application versions, the encodings are the 4546// same and the assembly parser has no way to distinguish between them. The mask 4547// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains 4548// the mask with the fields to be accessed in the special register. 4549let Defs = [CPSR] in 4550def t2MSR_AR : T2I<(outs), (ins msr_mask:$mask, rGPR:$Rn), 4551 NoItinerary, "msr", "\t$mask, $Rn", []>, 4552 Requires<[IsThumb2,IsNotMClass]> { 4553 bits<5> mask; 4554 bits<4> Rn; 4555 let Inst{31-21} = 0b11110011100; 4556 let Inst{20} = mask{4}; // R Bit 4557 let Inst{19-16} = Rn; 4558 let Inst{15-12} = 0b1000; 4559 let Inst{11-8} = mask{3-0}; 4560 let Inst{7-0} = 0; 4561} 4562 4563// However, the MSR (banked register) system instruction (ARMv7VE) *does* have a 4564// separate encoding (distinguished by bit 5. 4565def t2MSRbanked : T2I<(outs), (ins banked_reg:$banked, rGPR:$Rn), 4566 NoItinerary, "msr", "\t$banked, $Rn", []>, 4567 Requires<[IsThumb, HasVirtualization]> { 4568 bits<6> banked; 4569 bits<4> Rn; 4570 4571 let Inst{31-21} = 0b11110011100; 4572 let Inst{20} = banked{5}; // R bit 4573 let Inst{19-16} = Rn; 4574 let Inst{15-12} = 0b1000; 4575 let Inst{11-8} = banked{3-0}; 4576 let Inst{7-5} = 0b001; 4577 let Inst{4} = banked{4}; 4578 let Inst{3-0} = 0b0000; 4579} 4580 4581 4582// M class MSR. 4583// 4584// Move from ARM core register to Special Register 4585let Defs = [CPSR] in 4586def t2MSR_M : T2I<(outs), (ins msr_mask:$SYSm, rGPR:$Rn), 4587 NoItinerary, "msr", "\t$SYSm, $Rn", []>, 4588 Requires<[IsThumb,IsMClass]> { 4589 bits<12> SYSm; 4590 bits<4> Rn; 4591 let Inst{31-21} = 0b11110011100; 4592 let Inst{20} = 0b0; 4593 let Inst{19-16} = Rn; 4594 let Inst{15-12} = 0b1000; 4595 let Inst{11-10} = SYSm{11-10}; 4596 let Inst{9-8} = 0b00; 4597 let Inst{7-0} = SYSm{7-0}; 4598 4599 let Unpredictable{20} = 0b1; 4600 let Unpredictable{13} = 0b1; 4601 let Unpredictable{9-8} = 0b11; 4602} 4603 4604 4605//===----------------------------------------------------------------------===// 4606// Move between coprocessor and ARM core register 4607// 4608 4609class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops, 4610 list<dag> pattern> 4611 : T2Cop<Op, oops, iops, opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", 4612 pattern> { 4613 let Inst{27-24} = 0b1110; 4614 let Inst{20} = direction; 4615 let Inst{4} = 1; 4616 4617 bits<4> Rt; 4618 bits<4> cop; 4619 bits<3> opc1; 4620 bits<3> opc2; 4621 bits<4> CRm; 4622 bits<4> CRn; 4623 4624 let Inst{15-12} = Rt; 4625 let Inst{11-8} = cop; 4626 let Inst{23-21} = opc1; 4627 let Inst{7-5} = opc2; 4628 let Inst{3-0} = CRm; 4629 let Inst{19-16} = CRn; 4630 4631 let DecoderNamespace = "Thumb2CoProc"; 4632} 4633 4634class t2MovRRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops, 4635 list<dag> pattern = []> 4636 : T2Cop<Op, oops, iops, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> { 4637 let Inst{27-24} = 0b1100; 4638 let Inst{23-21} = 0b010; 4639 let Inst{20} = direction; 4640 4641 bits<4> Rt; 4642 bits<4> Rt2; 4643 bits<4> cop; 4644 bits<4> opc1; 4645 bits<4> CRm; 4646 4647 let Inst{15-12} = Rt; 4648 let Inst{19-16} = Rt2; 4649 let Inst{11-8} = cop; 4650 let Inst{7-4} = opc1; 4651 let Inst{3-0} = CRm; 4652 4653 let DecoderNamespace = "Thumb2CoProc"; 4654} 4655 4656/* from ARM core register to coprocessor */ 4657def t2MCR : t2MovRCopro<0b1110, "mcr", 0, 4658 (outs), 4659 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn, 4660 c_imm:$CRm, imm0_7:$opc2), 4661 [(int_arm_mcr timm:$cop, timm:$opc1, GPR:$Rt, timm:$CRn, 4662 timm:$CRm, timm:$opc2)]>, 4663 ComplexDeprecationPredicate<"MCR">; 4664def : t2InstAlias<"mcr${p} $cop, $opc1, $Rt, $CRn, $CRm", 4665 (t2MCR p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn, 4666 c_imm:$CRm, 0, pred:$p)>; 4667def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0, 4668 (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn, 4669 c_imm:$CRm, imm0_7:$opc2), 4670 [(int_arm_mcr2 timm:$cop, timm:$opc1, GPR:$Rt, timm:$CRn, 4671 timm:$CRm, timm:$opc2)]> { 4672 let Predicates = [IsThumb2, PreV8]; 4673} 4674def : t2InstAlias<"mcr2${p} $cop, $opc1, $Rt, $CRn, $CRm", 4675 (t2MCR2 p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn, 4676 c_imm:$CRm, 0, pred:$p)>; 4677 4678/* from coprocessor to ARM core register */ 4679def t2MRC : t2MovRCopro<0b1110, "mrc", 1, 4680 (outs GPRwithAPSR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, 4681 c_imm:$CRm, imm0_7:$opc2), []>; 4682def : t2InstAlias<"mrc${p} $cop, $opc1, $Rt, $CRn, $CRm", 4683 (t2MRC GPRwithAPSR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, 4684 c_imm:$CRm, 0, pred:$p)>; 4685 4686def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1, 4687 (outs GPRwithAPSR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, 4688 c_imm:$CRm, imm0_7:$opc2), []> { 4689 let Predicates = [IsThumb2, PreV8]; 4690} 4691def : t2InstAlias<"mrc2${p} $cop, $opc1, $Rt, $CRn, $CRm", 4692 (t2MRC2 GPRwithAPSR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, 4693 c_imm:$CRm, 0, pred:$p)>; 4694 4695def : T2v6Pat<(int_arm_mrc timm:$cop, timm:$opc1, timm:$CRn, timm:$CRm, timm:$opc2), 4696 (t2MRC p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2)>; 4697 4698def : T2v6Pat<(int_arm_mrc2 timm:$cop, timm:$opc1, timm:$CRn, timm:$CRm, timm:$opc2), 4699 (t2MRC2 p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2)>; 4700 4701 4702/* from ARM core register to coprocessor */ 4703def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0, (outs), 4704 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, 4705 c_imm:$CRm), 4706 [(int_arm_mcrr timm:$cop, timm:$opc1, GPR:$Rt, GPR:$Rt2, 4707 timm:$CRm)]>; 4708def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0, (outs), 4709 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, 4710 c_imm:$CRm), 4711 [(int_arm_mcrr2 timm:$cop, timm:$opc1, GPR:$Rt, 4712 GPR:$Rt2, timm:$CRm)]> { 4713 let Predicates = [IsThumb2, PreV8]; 4714} 4715 4716/* from coprocessor to ARM core register */ 4717def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1, (outs GPR:$Rt, GPR:$Rt2), 4718 (ins p_imm:$cop, imm0_15:$opc1, c_imm:$CRm)>; 4719 4720def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1, (outs GPR:$Rt, GPR:$Rt2), 4721 (ins p_imm:$cop, imm0_15:$opc1, c_imm:$CRm)> { 4722 let Predicates = [IsThumb2, PreV8]; 4723} 4724 4725//===----------------------------------------------------------------------===// 4726// Other Coprocessor Instructions. 4727// 4728 4729def t2CDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1, 4730 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2), 4731 "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2", 4732 [(int_arm_cdp timm:$cop, timm:$opc1, timm:$CRd, timm:$CRn, 4733 timm:$CRm, timm:$opc2)]> { 4734 let Inst{27-24} = 0b1110; 4735 4736 bits<4> opc1; 4737 bits<4> CRn; 4738 bits<4> CRd; 4739 bits<4> cop; 4740 bits<3> opc2; 4741 bits<4> CRm; 4742 4743 let Inst{3-0} = CRm; 4744 let Inst{4} = 0; 4745 let Inst{7-5} = opc2; 4746 let Inst{11-8} = cop; 4747 let Inst{15-12} = CRd; 4748 let Inst{19-16} = CRn; 4749 let Inst{23-20} = opc1; 4750 4751 let Predicates = [IsThumb2, PreV8]; 4752 let DecoderNamespace = "Thumb2CoProc"; 4753} 4754 4755def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1, 4756 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2), 4757 "cdp2", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2", 4758 [(int_arm_cdp2 timm:$cop, timm:$opc1, timm:$CRd, timm:$CRn, 4759 timm:$CRm, timm:$opc2)]> { 4760 let Inst{27-24} = 0b1110; 4761 4762 bits<4> opc1; 4763 bits<4> CRn; 4764 bits<4> CRd; 4765 bits<4> cop; 4766 bits<3> opc2; 4767 bits<4> CRm; 4768 4769 let Inst{3-0} = CRm; 4770 let Inst{4} = 0; 4771 let Inst{7-5} = opc2; 4772 let Inst{11-8} = cop; 4773 let Inst{15-12} = CRd; 4774 let Inst{19-16} = CRn; 4775 let Inst{23-20} = opc1; 4776 4777 let Predicates = [IsThumb2, PreV8]; 4778 let DecoderNamespace = "Thumb2CoProc"; 4779} 4780 4781 4782// Reading thread pointer from coprocessor register 4783def : T2Pat<(ARMthread_pointer), (t2MRC 15, 0, 13, 0, 2)>, 4784 Requires<[IsThumb2, IsReadTPTPIDRURW]>; 4785def : T2Pat<(ARMthread_pointer), (t2MRC 15, 0, 13, 0, 3)>, 4786 Requires<[IsThumb2, IsReadTPTPIDRURO]>; 4787def : T2Pat<(ARMthread_pointer), (t2MRC 15, 0, 13, 0, 4)>, 4788 Requires<[IsThumb2, IsReadTPTPIDRPRW]>; 4789 4790//===----------------------------------------------------------------------===// 4791// ARMv8.1 Privilege Access Never extension 4792// 4793// SETPAN #imm1 4794 4795def t2SETPAN : T1I<(outs), (ins imm0_1:$imm), NoItinerary, "setpan\t$imm", []>, 4796 T1Misc<0b0110000>, Requires<[IsThumb2, HasV8, HasV8_1a]> { 4797 bits<1> imm; 4798 4799 let Inst{4} = 0b1; 4800 let Inst{3} = imm; 4801 let Inst{2-0} = 0b000; 4802 4803 let Unpredictable{4} = 0b1; 4804 let Unpredictable{2-0} = 0b111; 4805} 4806 4807//===----------------------------------------------------------------------===// 4808// ARMv8-M Security Extensions instructions 4809// 4810 4811let hasSideEffects = 1 in 4812def t2SG : T2I<(outs), (ins), NoItinerary, "sg", "", []>, 4813 Requires<[Has8MSecExt]> { 4814 let Inst = 0xe97fe97f; 4815} 4816 4817class T2TT<bits<2> at, string asm, list<dag> pattern> 4818 : T2I<(outs rGPR:$Rt), (ins GPRnopc:$Rn), NoItinerary, asm, "\t$Rt, $Rn", 4819 pattern> { 4820 bits<4> Rn; 4821 bits<4> Rt; 4822 4823 let Inst{31-20} = 0b111010000100; 4824 let Inst{19-16} = Rn; 4825 let Inst{15-12} = 0b1111; 4826 let Inst{11-8} = Rt; 4827 let Inst{7-6} = at; 4828 let Inst{5-0} = 0b000000; 4829 4830 let Unpredictable{5-0} = 0b111111; 4831} 4832 4833def t2TT : T2TT<0b00, "tt", 4834 [(set rGPR:$Rt, (int_arm_cmse_tt GPRnopc:$Rn))]>, 4835 Requires<[IsThumb, Has8MSecExt]>; 4836def t2TTT : T2TT<0b01, "ttt", 4837 [(set rGPR:$Rt, (int_arm_cmse_ttt GPRnopc:$Rn))]>, 4838 Requires<[IsThumb, Has8MSecExt]>; 4839def t2TTA : T2TT<0b10, "tta", 4840 [(set rGPR:$Rt, (int_arm_cmse_tta GPRnopc:$Rn))]>, 4841 Requires<[IsThumb, Has8MSecExt]>; 4842def t2TTAT : T2TT<0b11, "ttat", 4843 [(set rGPR:$Rt, (int_arm_cmse_ttat GPRnopc:$Rn))]>, 4844 Requires<[IsThumb, Has8MSecExt]>; 4845 4846//===----------------------------------------------------------------------===// 4847// Non-Instruction Patterns 4848// 4849 4850// SXT/UXT with no rotate 4851let AddedComplexity = 16 in { 4852def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>, 4853 Requires<[IsThumb2]>; 4854def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>, 4855 Requires<[IsThumb2]>; 4856def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>, 4857 Requires<[HasDSP, IsThumb2]>; 4858def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)), 4859 (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>, 4860 Requires<[HasDSP, IsThumb2]>; 4861def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)), 4862 (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>, 4863 Requires<[HasDSP, IsThumb2]>; 4864} 4865 4866def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>, 4867 Requires<[IsThumb2]>; 4868def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>, 4869 Requires<[IsThumb2]>; 4870def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)), 4871 (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>, 4872 Requires<[HasDSP, IsThumb2]>; 4873def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)), 4874 (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>, 4875 Requires<[HasDSP, IsThumb2]>; 4876 4877// Atomic load/store patterns 4878def : T2Pat<(atomic_load_8 t2addrmode_imm12:$addr), 4879 (t2LDRBi12 t2addrmode_imm12:$addr)>; 4880def : T2Pat<(atomic_load_8 t2addrmode_negimm8:$addr), 4881 (t2LDRBi8 t2addrmode_negimm8:$addr)>; 4882def : T2Pat<(atomic_load_8 t2addrmode_so_reg:$addr), 4883 (t2LDRBs t2addrmode_so_reg:$addr)>; 4884def : T2Pat<(atomic_load_16 t2addrmode_imm12:$addr), 4885 (t2LDRHi12 t2addrmode_imm12:$addr)>; 4886def : T2Pat<(atomic_load_16 t2addrmode_negimm8:$addr), 4887 (t2LDRHi8 t2addrmode_negimm8:$addr)>; 4888def : T2Pat<(atomic_load_16 t2addrmode_so_reg:$addr), 4889 (t2LDRHs t2addrmode_so_reg:$addr)>; 4890def : T2Pat<(atomic_load_32 t2addrmode_imm12:$addr), 4891 (t2LDRi12 t2addrmode_imm12:$addr)>; 4892def : T2Pat<(atomic_load_32 t2addrmode_negimm8:$addr), 4893 (t2LDRi8 t2addrmode_negimm8:$addr)>; 4894def : T2Pat<(atomic_load_32 t2addrmode_so_reg:$addr), 4895 (t2LDRs t2addrmode_so_reg:$addr)>; 4896def : T2Pat<(atomic_store_8 GPR:$val, t2addrmode_imm12:$addr), 4897 (t2STRBi12 GPR:$val, t2addrmode_imm12:$addr)>; 4898def : T2Pat<(atomic_store_8 GPR:$val, t2addrmode_negimm8:$addr), 4899 (t2STRBi8 GPR:$val, t2addrmode_negimm8:$addr)>; 4900def : T2Pat<(atomic_store_8 GPR:$val, t2addrmode_so_reg:$addr), 4901 (t2STRBs GPR:$val, t2addrmode_so_reg:$addr)>; 4902def : T2Pat<(atomic_store_16 GPR:$val, t2addrmode_imm12:$addr), 4903 (t2STRHi12 GPR:$val, t2addrmode_imm12:$addr)>; 4904def : T2Pat<(atomic_store_16 GPR:$val, t2addrmode_negimm8:$addr), 4905 (t2STRHi8 GPR:$val, t2addrmode_negimm8:$addr)>; 4906def : T2Pat<(atomic_store_16 GPR:$val, t2addrmode_so_reg:$addr), 4907 (t2STRHs GPR:$val, t2addrmode_so_reg:$addr)>; 4908def : T2Pat<(atomic_store_32 GPR:$val,t2addrmode_imm12:$addr), 4909 (t2STRi12 GPR:$val, t2addrmode_imm12:$addr)>; 4910def : T2Pat<(atomic_store_32 GPR:$val, t2addrmode_negimm8:$addr), 4911 (t2STRi8 GPR:$val, t2addrmode_negimm8:$addr)>; 4912def : T2Pat<(atomic_store_32 GPR:$val, t2addrmode_so_reg:$addr), 4913 (t2STRs GPR:$val, t2addrmode_so_reg:$addr)>; 4914 4915let AddedComplexity = 8, Predicates = [IsThumb, HasAcquireRelease, HasV7Clrex] in { 4916 def : Pat<(atomic_load_acquire_8 addr_offset_none:$addr), (t2LDAB addr_offset_none:$addr)>; 4917 def : Pat<(atomic_load_acquire_16 addr_offset_none:$addr), (t2LDAH addr_offset_none:$addr)>; 4918 def : Pat<(atomic_load_acquire_32 addr_offset_none:$addr), (t2LDA addr_offset_none:$addr)>; 4919 def : Pat<(atomic_store_release_8 addr_offset_none:$addr, GPR:$val), (t2STLB GPR:$val, addr_offset_none:$addr)>; 4920 def : Pat<(atomic_store_release_16 addr_offset_none:$addr, GPR:$val), (t2STLH GPR:$val, addr_offset_none:$addr)>; 4921 def : Pat<(atomic_store_release_32 addr_offset_none:$addr, GPR:$val), (t2STL GPR:$val, addr_offset_none:$addr)>; 4922} 4923 4924 4925//===----------------------------------------------------------------------===// 4926// Assembler aliases 4927// 4928 4929// Aliases for ADC without the ".w" optional width specifier. 4930def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $Rm", 4931 (t2ADCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>; 4932def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $ShiftedRm", 4933 (t2ADCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm, 4934 pred:$p, cc_out:$s)>; 4935def : t2InstAlias<"adc${s}${p} $Rdn, $Rm", 4936 (t2ADCrr rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>; 4937def : t2InstAlias<"adc${s}${p} $Rdn, $ShiftedRm", 4938 (t2ADCrs rGPR:$Rdn, rGPR:$Rdn, t2_so_reg:$ShiftedRm, 4939 pred:$p, cc_out:$s)>; 4940 4941// Aliases for SBC without the ".w" optional width specifier. 4942def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $Rm", 4943 (t2SBCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>; 4944def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $ShiftedRm", 4945 (t2SBCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm, 4946 pred:$p, cc_out:$s)>; 4947 4948// Aliases for ADD without the ".w" optional width specifier. 4949def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm", 4950 (t2ADDri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, 4951 cc_out:$s)>; 4952def : t2InstAlias<"add${p} $Rd, $Rn, $imm", 4953 (t2ADDri12 rGPR:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>; 4954def : t2InstAlias<"add${s}${p} $Rd, $Rn, $Rm", 4955 (t2ADDrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>; 4956def : t2InstAlias<"add${s}${p} $Rd, $Rn, $ShiftedRm", 4957 (t2ADDrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm, 4958 pred:$p, cc_out:$s)>; 4959// ... and with the destination and source register combined. 4960def : t2InstAlias<"add${s}${p} $Rdn, $imm", 4961 (t2ADDri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>; 4962def : t2InstAlias<"add${p} $Rdn, $imm", 4963 (t2ADDri12 rGPR:$Rdn, rGPR:$Rdn, imm0_4095:$imm, pred:$p)>; 4964def : t2InstAlias<"addw${p} $Rdn, $imm", 4965 (t2ADDri12 rGPR:$Rdn, rGPR:$Rdn, imm0_4095:$imm, pred:$p)>; 4966def : t2InstAlias<"add${s}${p} $Rdn, $Rm", 4967 (t2ADDrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>; 4968def : t2InstAlias<"add${s}${p} $Rdn, $ShiftedRm", 4969 (t2ADDrs GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_reg:$ShiftedRm, 4970 pred:$p, cc_out:$s)>; 4971 4972// add w/ negative immediates is just a sub. 4973def : t2InstSubst<"add${s}${p} $Rd, $Rn, $imm", 4974 (t2SUBri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm_neg:$imm, pred:$p, 4975 cc_out:$s)>; 4976def : t2InstSubst<"add${p} $Rd, $Rn, $imm", 4977 (t2SUBri12 rGPR:$Rd, GPR:$Rn, imm0_4095_neg:$imm, pred:$p)>; 4978def : t2InstSubst<"add${s}${p} $Rdn, $imm", 4979 (t2SUBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_neg:$imm, pred:$p, 4980 cc_out:$s)>; 4981def : t2InstSubst<"add${p} $Rdn, $imm", 4982 (t2SUBri12 rGPR:$Rdn, rGPR:$Rdn, imm0_4095_neg:$imm, pred:$p)>; 4983 4984def : t2InstSubst<"add${s}${p}.w $Rd, $Rn, $imm", 4985 (t2SUBri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm_neg:$imm, pred:$p, 4986 cc_out:$s)>; 4987def : t2InstSubst<"addw${p} $Rd, $Rn, $imm", 4988 (t2SUBri12 rGPR:$Rd, rGPR:$Rn, imm0_4095_neg:$imm, pred:$p)>; 4989def : t2InstSubst<"add${s}${p}.w $Rdn, $imm", 4990 (t2SUBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_neg:$imm, pred:$p, 4991 cc_out:$s)>; 4992def : t2InstSubst<"addw${p} $Rdn, $imm", 4993 (t2SUBri12 rGPR:$Rdn, rGPR:$Rdn, imm0_4095_neg:$imm, pred:$p)>; 4994 4995 4996// Aliases for SUB without the ".w" optional width specifier. 4997def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $imm", 4998 (t2SUBri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>; 4999def : t2InstAlias<"sub${p} $Rd, $Rn, $imm", 5000 (t2SUBri12 rGPR:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>; 5001def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $Rm", 5002 (t2SUBrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>; 5003def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $ShiftedRm", 5004 (t2SUBrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm, 5005 pred:$p, cc_out:$s)>; 5006// ... and with the destination and source register combined. 5007def : t2InstAlias<"sub${s}${p} $Rdn, $imm", 5008 (t2SUBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>; 5009def : t2InstAlias<"sub${p} $Rdn, $imm", 5010 (t2SUBri12 rGPR:$Rdn, rGPR:$Rdn, imm0_4095:$imm, pred:$p)>; 5011def : t2InstAlias<"subw${p} $Rdn, $imm", 5012 (t2SUBri12 rGPR:$Rdn, rGPR:$Rdn, imm0_4095:$imm, pred:$p)>; 5013def : t2InstAlias<"sub${s}${p}.w $Rdn, $Rm", 5014 (t2SUBrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>; 5015def : t2InstAlias<"sub${s}${p} $Rdn, $Rm", 5016 (t2SUBrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>; 5017def : t2InstAlias<"sub${s}${p} $Rdn, $ShiftedRm", 5018 (t2SUBrs GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_reg:$ShiftedRm, 5019 pred:$p, cc_out:$s)>; 5020 5021// SP to SP alike aliases 5022// Aliases for ADD without the ".w" optional width specifier. 5023def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm", 5024 (t2ADDspImm GPRsp:$Rd, GPRsp:$Rn, t2_so_imm:$imm, pred:$p, 5025 cc_out:$s)>; 5026def : t2InstAlias<"add${p} $Rd, $Rn, $imm", 5027 (t2ADDspImm12 GPRsp:$Rd, GPRsp:$Rn, imm0_4095:$imm, pred:$p)>; 5028// ... and with the destination and source register combined. 5029def : t2InstAlias<"add${s}${p} $Rdn, $imm", 5030 (t2ADDspImm GPRsp:$Rdn, GPRsp:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>; 5031 5032def : t2InstAlias<"add${s}${p}.w $Rdn, $imm", 5033 (t2ADDspImm GPRsp:$Rdn, GPRsp:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>; 5034 5035def : t2InstAlias<"add${p} $Rdn, $imm", 5036 (t2ADDspImm12 GPRsp:$Rdn, GPRsp:$Rdn, imm0_4095:$imm, pred:$p)>; 5037 5038def : t2InstAlias<"addw${p} $Rdn, $imm", 5039 (t2ADDspImm12 GPRsp:$Rdn, GPRsp:$Rdn, imm0_4095:$imm, pred:$p)>; 5040 5041// add w/ negative immediates is just a sub. 5042def : t2InstSubst<"add${s}${p} $Rd, $Rn, $imm", 5043 (t2SUBspImm GPRsp:$Rd, GPRsp:$Rn, t2_so_imm_neg:$imm, pred:$p, 5044 cc_out:$s)>; 5045def : t2InstSubst<"add${p} $Rd, $Rn, $imm", 5046 (t2SUBspImm12 GPRsp:$Rd, GPRsp:$Rn, imm0_4095_neg:$imm, pred:$p)>; 5047def : t2InstSubst<"add${s}${p} $Rdn, $imm", 5048 (t2SUBspImm GPRsp:$Rdn, GPRsp:$Rdn, t2_so_imm_neg:$imm, pred:$p, 5049 cc_out:$s)>; 5050def : t2InstSubst<"add${p} $Rdn, $imm", 5051 (t2SUBspImm12 GPRsp:$Rdn, GPRsp:$Rdn, imm0_4095_neg:$imm, pred:$p)>; 5052 5053def : t2InstSubst<"add${s}${p}.w $Rd, $Rn, $imm", 5054 (t2SUBspImm GPRsp:$Rd, GPRsp:$Rn, t2_so_imm_neg:$imm, pred:$p, 5055 cc_out:$s)>; 5056def : t2InstSubst<"addw${p} $Rd, $Rn, $imm", 5057 (t2SUBspImm12 GPRsp:$Rd, GPRsp:$Rn, imm0_4095_neg:$imm, pred:$p)>; 5058def : t2InstSubst<"add${s}${p}.w $Rdn, $imm", 5059 (t2SUBspImm GPRsp:$Rdn, GPRsp:$Rdn, t2_so_imm_neg:$imm, pred:$p, 5060 cc_out:$s)>; 5061def : t2InstSubst<"addw${p} $Rdn, $imm", 5062 (t2SUBspImm12 GPRsp:$Rdn, GPRsp:$Rdn, imm0_4095_neg:$imm, pred:$p)>; 5063 5064 5065// Aliases for SUB without the ".w" optional width specifier. 5066def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $imm", 5067 (t2SUBspImm GPRsp:$Rd, GPRsp:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>; 5068def : t2InstAlias<"sub${p} $Rd, $Rn, $imm", 5069 (t2SUBspImm12 GPRsp:$Rd, GPRsp:$Rn, imm0_4095:$imm, pred:$p)>; 5070// ... and with the destination and source register combined. 5071def : t2InstAlias<"sub${s}${p} $Rdn, $imm", 5072 (t2SUBspImm GPRsp:$Rdn, GPRsp:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>; 5073def : t2InstAlias<"sub${s}${p}.w $Rdn, $imm", 5074 (t2SUBspImm GPRsp:$Rdn, GPRsp:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>; 5075def : t2InstAlias<"sub${p} $Rdn, $imm", 5076 (t2SUBspImm12 GPRsp:$Rdn, GPRsp:$Rdn, imm0_4095:$imm, pred:$p)>; 5077def : t2InstAlias<"subw${p} $Rdn, $imm", 5078 (t2SUBspImm12 GPRsp:$Rdn, GPRsp:$Rdn, imm0_4095:$imm, pred:$p)>; 5079 5080// Alias for compares without the ".w" optional width specifier. 5081def : t2InstAlias<"cmn${p} $Rn, $Rm", 5082 (t2CMNzrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>; 5083def : t2InstAlias<"teq${p} $Rn, $Rm", 5084 (t2TEQrr rGPR:$Rn, rGPR:$Rm, pred:$p)>; 5085def : t2InstAlias<"tst${p} $Rn, $Rm", 5086 (t2TSTrr rGPR:$Rn, rGPR:$Rm, pred:$p)>; 5087 5088// Memory barriers 5089def : InstAlias<"dmb${p}.w\t$opt", (t2DMB memb_opt:$opt, pred:$p), 0>, Requires<[HasDB]>; 5090def : InstAlias<"dmb${p}", (t2DMB 0xf, pred:$p), 0>, Requires<[HasDB]>; 5091def : InstAlias<"dmb${p}.w", (t2DMB 0xf, pred:$p), 0>, Requires<[HasDB]>; 5092def : InstAlias<"dsb${p}.w\t$opt", (t2DSB memb_opt:$opt, pred:$p), 0>, Requires<[HasDB]>; 5093def : InstAlias<"dsb${p}", (t2DSB 0xf, pred:$p), 0>, Requires<[HasDB]>; 5094def : InstAlias<"dsb${p}.w", (t2DSB 0xf, pred:$p), 0>, Requires<[HasDB]>; 5095def : InstAlias<"isb${p}.w\t$opt", (t2ISB memb_opt:$opt, pred:$p), 0>, Requires<[HasDB]>; 5096def : InstAlias<"isb${p}", (t2ISB 0xf, pred:$p), 0>, Requires<[HasDB]>; 5097def : InstAlias<"isb${p}.w", (t2ISB 0xf, pred:$p), 0>, Requires<[HasDB]>; 5098 5099// Non-predicable aliases of a predicable DSB: the predicate is (14, 0) where 5100// 14 = AL (always execute) and 0 = "instruction doesn't read the CPSR". 5101def : InstAlias<"ssbb", (t2DSB 0x0, 14, 0), 1>, Requires<[HasDB, IsThumb2]>; 5102def : InstAlias<"pssbb", (t2DSB 0x4, 14, 0), 1>, Requires<[HasDB, IsThumb2]>; 5103 5104// Armv8-R 'Data Full Barrier' 5105def : InstAlias<"dfb${p}", (t2DSB 0xc, pred:$p), 1>, Requires<[HasDFB]>; 5106 5107// SpeculationBarrierEndBB must only be used after an unconditional control 5108// flow, i.e. after a terminator for which isBarrier is True. 5109let hasSideEffects = 1, isCodeGenOnly = 1, isTerminator = 1, isBarrier = 1 in { 5110 // This gets lowered to a pair of 4-byte instructions 5111 let Size = 8 in 5112 def t2SpeculationBarrierISBDSBEndBB 5113 : PseudoInst<(outs), (ins), NoItinerary, []>, Sched<[]>; 5114 // This gets lowered to a single 4-byte instructions 5115 let Size = 4 in 5116 def t2SpeculationBarrierSBEndBB 5117 : PseudoInst<(outs), (ins), NoItinerary, []>, Sched<[]>; 5118} 5119 5120// Alias for LDR, LDRB, LDRH, LDRSB, and LDRSH without the ".w" optional 5121// width specifier. 5122def : t2InstAlias<"ldr${p} $Rt, $addr", 5123 (t2LDRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>; 5124def : t2InstAlias<"ldrb${p} $Rt, $addr", 5125 (t2LDRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>; 5126def : t2InstAlias<"ldrh${p} $Rt, $addr", 5127 (t2LDRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>; 5128def : t2InstAlias<"ldrsb${p} $Rt, $addr", 5129 (t2LDRSBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>; 5130def : t2InstAlias<"ldrsh${p} $Rt, $addr", 5131 (t2LDRSHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>; 5132 5133def : t2InstAlias<"ldr${p} $Rt, $addr", 5134 (t2LDRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>; 5135def : t2InstAlias<"ldrb${p} $Rt, $addr", 5136 (t2LDRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>; 5137def : t2InstAlias<"ldrh${p} $Rt, $addr", 5138 (t2LDRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>; 5139def : t2InstAlias<"ldrsb${p} $Rt, $addr", 5140 (t2LDRSBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>; 5141def : t2InstAlias<"ldrsh${p} $Rt, $addr", 5142 (t2LDRSHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>; 5143 5144def : t2InstAlias<"ldr${p} $Rt, $addr", 5145 (t2LDRpci GPR:$Rt, t2ldrlabel:$addr, pred:$p)>; 5146def : t2InstAlias<"ldrb${p} $Rt, $addr", 5147 (t2LDRBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>; 5148def : t2InstAlias<"ldrh${p} $Rt, $addr", 5149 (t2LDRHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>; 5150def : t2InstAlias<"ldrsb${p} $Rt, $addr", 5151 (t2LDRSBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>; 5152def : t2InstAlias<"ldrsh${p} $Rt, $addr", 5153 (t2LDRSHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>; 5154 5155// Alias for MVN with(out) the ".w" optional width specifier. 5156def : t2InstAlias<"mvn${s}${p}.w $Rd, $imm", 5157 (t2MVNi rGPR:$Rd, t2_so_imm:$imm, pred:$p, cc_out:$s)>; 5158def : t2InstAlias<"mvn${s}${p} $Rd, $Rm", 5159 (t2MVNr rGPR:$Rd, rGPR:$Rm, pred:$p, cc_out:$s)>; 5160def : t2InstAlias<"mvn${s}${p} $Rd, $ShiftedRm", 5161 (t2MVNs rGPR:$Rd, t2_so_reg:$ShiftedRm, pred:$p, cc_out:$s)>; 5162 5163// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT with the 5164// input operands swapped when the shift amount is zero (i.e., unspecified). 5165def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm", 5166 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>, 5167 Requires<[HasDSP, IsThumb2]>; 5168def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm", 5169 (t2PKHBT rGPR:$Rd, rGPR:$Rm, rGPR:$Rn, 0, pred:$p), 0>, 5170 Requires<[HasDSP, IsThumb2]>; 5171 5172// PUSH/POP aliases for STM/LDM 5173def : t2InstAlias<"push${p}.w $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>; 5174def : t2InstAlias<"push${p} $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>; 5175def : t2InstAlias<"pop${p}.w $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>; 5176def : t2InstAlias<"pop${p} $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>; 5177 5178// STMIA/STMIA_UPD aliases w/o the optional .w suffix 5179def : t2InstAlias<"stm${p} $Rn, $regs", 5180 (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>; 5181def : t2InstAlias<"stm${p} $Rn!, $regs", 5182 (t2STMIA_UPD GPR:$Rn, pred:$p, reglist:$regs)>; 5183 5184// LDMIA/LDMIA_UPD aliases w/o the optional .w suffix 5185def : t2InstAlias<"ldm${p} $Rn, $regs", 5186 (t2LDMIA GPR:$Rn, pred:$p, reglist:$regs)>; 5187def : t2InstAlias<"ldm${p} $Rn!, $regs", 5188 (t2LDMIA_UPD GPR:$Rn, pred:$p, reglist:$regs)>; 5189 5190// STMDB/STMDB_UPD aliases w/ the optional .w suffix 5191def : t2InstAlias<"stmdb${p}.w $Rn, $regs", 5192 (t2STMDB GPR:$Rn, pred:$p, reglist:$regs)>; 5193def : t2InstAlias<"stmdb${p}.w $Rn!, $regs", 5194 (t2STMDB_UPD GPR:$Rn, pred:$p, reglist:$regs)>; 5195 5196// LDMDB/LDMDB_UPD aliases w/ the optional .w suffix 5197def : t2InstAlias<"ldmdb${p}.w $Rn, $regs", 5198 (t2LDMDB GPR:$Rn, pred:$p, reglist:$regs)>; 5199def : t2InstAlias<"ldmdb${p}.w $Rn!, $regs", 5200 (t2LDMDB_UPD GPR:$Rn, pred:$p, reglist:$regs)>; 5201 5202// Alias for REV/REV16/REVSH without the ".w" optional width specifier. 5203def : t2InstAlias<"rev${p} $Rd, $Rm", (t2REV rGPR:$Rd, rGPR:$Rm, pred:$p)>; 5204def : t2InstAlias<"rev16${p} $Rd, $Rm", (t2REV16 rGPR:$Rd, rGPR:$Rm, pred:$p)>; 5205def : t2InstAlias<"revsh${p} $Rd, $Rm", (t2REVSH rGPR:$Rd, rGPR:$Rm, pred:$p)>; 5206 5207 5208// Alias for RSB with and without the ".w" optional width specifier, with and 5209// without explicit destination register. 5210def : t2InstAlias<"rsb${s}${p} $Rd, $Rn, $imm", 5211 (t2RSBri rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>; 5212def : t2InstAlias<"rsb${s}${p} $Rdn, $imm", 5213 (t2RSBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>; 5214def : t2InstAlias<"rsb${s}${p} $Rdn, $Rm", 5215 (t2RSBrr rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>; 5216def : t2InstAlias<"rsb${s}${p} $Rdn, $ShiftedRm", 5217 (t2RSBrs rGPR:$Rdn, rGPR:$Rdn, t2_so_reg:$ShiftedRm, pred:$p, 5218 cc_out:$s)>; 5219def : t2InstAlias<"rsb${s}${p}.w $Rdn, $Rm", 5220 (t2RSBrr rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>; 5221def : t2InstAlias<"rsb${s}${p}.w $Rd, $Rn, $Rm", 5222 (t2RSBrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>; 5223def : t2InstAlias<"rsb${s}${p}.w $Rd, $Rn, $ShiftedRm", 5224 (t2RSBrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm, pred:$p, 5225 cc_out:$s)>; 5226 5227// SSAT/USAT optional shift operand. 5228def : t2InstAlias<"ssat${p} $Rd, $sat_imm, $Rn", 5229 (t2SSAT rGPR:$Rd, imm1_32:$sat_imm, rGPR:$Rn, 0, pred:$p)>; 5230def : t2InstAlias<"usat${p} $Rd, $sat_imm, $Rn", 5231 (t2USAT rGPR:$Rd, imm0_31:$sat_imm, rGPR:$Rn, 0, pred:$p)>; 5232 5233// STM w/o the .w suffix. 5234def : t2InstAlias<"stm${p} $Rn, $regs", 5235 (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>; 5236 5237// Alias for STR, STRB, and STRH without the ".w" optional 5238// width specifier. 5239def : t2InstAlias<"str${p} $Rt, $addr", 5240 (t2STRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>; 5241def : t2InstAlias<"strb${p} $Rt, $addr", 5242 (t2STRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>; 5243def : t2InstAlias<"strh${p} $Rt, $addr", 5244 (t2STRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>; 5245 5246def : t2InstAlias<"str${p} $Rt, $addr", 5247 (t2STRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>; 5248def : t2InstAlias<"strb${p} $Rt, $addr", 5249 (t2STRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>; 5250def : t2InstAlias<"strh${p} $Rt, $addr", 5251 (t2STRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>; 5252 5253// Extend instruction optional rotate operand. 5254def : InstAlias<"sxtab${p} $Rd, $Rn, $Rm", 5255 (t2SXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>, 5256 Requires<[HasDSP, IsThumb2]>; 5257def : InstAlias<"sxtah${p} $Rd, $Rn, $Rm", 5258 (t2SXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>, 5259 Requires<[HasDSP, IsThumb2]>; 5260def : InstAlias<"sxtab16${p} $Rd, $Rn, $Rm", 5261 (t2SXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>, 5262 Requires<[HasDSP, IsThumb2]>; 5263def : InstAlias<"sxtb16${p} $Rd, $Rm", 5264 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p), 0>, 5265 Requires<[HasDSP, IsThumb2]>; 5266 5267def : t2InstAlias<"sxtb${p} $Rd, $Rm", 5268 (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>; 5269def : t2InstAlias<"sxth${p} $Rd, $Rm", 5270 (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>; 5271def : t2InstAlias<"sxtb${p}.w $Rd, $Rm", 5272 (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>; 5273def : t2InstAlias<"sxth${p}.w $Rd, $Rm", 5274 (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>; 5275 5276def : InstAlias<"uxtab${p} $Rd, $Rn, $Rm", 5277 (t2UXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>, 5278 Requires<[HasDSP, IsThumb2]>; 5279def : InstAlias<"uxtah${p} $Rd, $Rn, $Rm", 5280 (t2UXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>, 5281 Requires<[HasDSP, IsThumb2]>; 5282def : InstAlias<"uxtab16${p} $Rd, $Rn, $Rm", 5283 (t2UXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>, 5284 Requires<[HasDSP, IsThumb2]>; 5285def : InstAlias<"uxtb16${p} $Rd, $Rm", 5286 (t2UXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p), 0>, 5287 Requires<[HasDSP, IsThumb2]>; 5288 5289def : t2InstAlias<"uxtb${p} $Rd, $Rm", 5290 (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>; 5291def : t2InstAlias<"uxth${p} $Rd, $Rm", 5292 (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>; 5293def : t2InstAlias<"uxtb${p}.w $Rd, $Rm", 5294 (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>; 5295def : t2InstAlias<"uxth${p}.w $Rd, $Rm", 5296 (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>; 5297 5298// Extend instruction w/o the ".w" optional width specifier. 5299def : t2InstAlias<"uxtb${p} $Rd, $Rm$rot", 5300 (t2UXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>; 5301def : InstAlias<"uxtb16${p} $Rd, $Rm$rot", 5302 (t2UXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p), 0>, 5303 Requires<[HasDSP, IsThumb2]>; 5304def : t2InstAlias<"uxth${p} $Rd, $Rm$rot", 5305 (t2UXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>; 5306 5307def : t2InstAlias<"sxtb${p} $Rd, $Rm$rot", 5308 (t2SXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>; 5309def : InstAlias<"sxtb16${p} $Rd, $Rm$rot", 5310 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p), 0>, 5311 Requires<[HasDSP, IsThumb2]>; 5312def : t2InstAlias<"sxth${p} $Rd, $Rm$rot", 5313 (t2SXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>; 5314 5315 5316// "mov Rd, t2_so_imm_not" can be handled via "mvn" in assembly, just like 5317// for isel. 5318def : t2InstSubst<"mov${p} $Rd, $imm", 5319 (t2MVNi rGPR:$Rd, t2_so_imm_not:$imm, pred:$p, zero_reg)>; 5320def : t2InstSubst<"mvn${s}${p} $Rd, $imm", 5321 (t2MOVi rGPR:$Rd, t2_so_imm_not:$imm, pred:$p, s_cc_out:$s)>; 5322// Same for AND <--> BIC 5323def : t2InstSubst<"bic${s}${p} $Rd, $Rn, $imm", 5324 (t2ANDri rGPR:$Rd, rGPR:$Rn, t2_so_imm_not:$imm, 5325 pred:$p, cc_out:$s)>; 5326def : t2InstSubst<"bic${s}${p} $Rdn, $imm", 5327 (t2ANDri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_not:$imm, 5328 pred:$p, cc_out:$s)>; 5329def : t2InstSubst<"bic${s}${p}.w $Rd, $Rn, $imm", 5330 (t2ANDri rGPR:$Rd, rGPR:$Rn, t2_so_imm_not:$imm, 5331 pred:$p, cc_out:$s)>; 5332def : t2InstSubst<"bic${s}${p}.w $Rdn, $imm", 5333 (t2ANDri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_not:$imm, 5334 pred:$p, cc_out:$s)>; 5335def : t2InstSubst<"and${s}${p} $Rd, $Rn, $imm", 5336 (t2BICri rGPR:$Rd, rGPR:$Rn, t2_so_imm_not:$imm, 5337 pred:$p, cc_out:$s)>; 5338def : t2InstSubst<"and${s}${p} $Rdn, $imm", 5339 (t2BICri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_not:$imm, 5340 pred:$p, cc_out:$s)>; 5341def : t2InstSubst<"and${s}${p}.w $Rd, $Rn, $imm", 5342 (t2BICri rGPR:$Rd, rGPR:$Rn, t2_so_imm_not:$imm, 5343 pred:$p, cc_out:$s)>; 5344def : t2InstSubst<"and${s}${p}.w $Rdn, $imm", 5345 (t2BICri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_not:$imm, 5346 pred:$p, cc_out:$s)>; 5347// And ORR <--> ORN 5348def : t2InstSubst<"orn${s}${p} $Rd, $Rn, $imm", 5349 (t2ORRri rGPR:$Rd, rGPR:$Rn, t2_so_imm_not:$imm, 5350 pred:$p, cc_out:$s)>; 5351def : t2InstSubst<"orn${s}${p} $Rdn, $imm", 5352 (t2ORRri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_not:$imm, 5353 pred:$p, cc_out:$s)>; 5354def : t2InstSubst<"orr${s}${p} $Rd, $Rn, $imm", 5355 (t2ORNri rGPR:$Rd, rGPR:$Rn, t2_so_imm_not:$imm, 5356 pred:$p, cc_out:$s)>; 5357def : t2InstSubst<"orr${s}${p} $Rdn, $imm", 5358 (t2ORNri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_not:$imm, 5359 pred:$p, cc_out:$s)>; 5360// Likewise, "add Rd, t2_so_imm_neg" -> sub 5361def : t2InstSubst<"add${s}${p} $Rd, $Rn, $imm", 5362 (t2SUBri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm_neg:$imm, 5363 pred:$p, cc_out:$s)>; 5364def : t2InstSubst<"add${s}${p} $Rd, $Rn, $imm", 5365 (t2SUBspImm GPRsp:$Rd, GPRsp:$Rn, t2_so_imm_neg:$imm, 5366 pred:$p, cc_out:$s)>; 5367def : t2InstSubst<"add${s}${p} $Rd, $imm", 5368 (t2SUBri rGPR:$Rd, rGPR:$Rd, t2_so_imm_neg:$imm, 5369 pred:$p, cc_out:$s)>; 5370def : t2InstSubst<"add${s}${p} $Rd, $imm", 5371 (t2SUBspImm GPRsp:$Rd, GPRsp:$Rd, t2_so_imm_neg:$imm, 5372 pred:$p, cc_out:$s)>; 5373// Same for CMP <--> CMN via t2_so_imm_neg 5374def : t2InstSubst<"cmp${p} $Rd, $imm", 5375 (t2CMNri rGPR:$Rd, t2_so_imm_neg:$imm, pred:$p)>; 5376def : t2InstSubst<"cmn${p} $Rd, $imm", 5377 (t2CMPri rGPR:$Rd, t2_so_imm_neg:$imm, pred:$p)>; 5378 5379 5380// Wide 'mul' encoding can be specified with only two operands. 5381def : t2InstAlias<"mul${p} $Rn, $Rm", 5382 (t2MUL rGPR:$Rn, rGPR:$Rm, rGPR:$Rn, pred:$p)>; 5383 5384// "neg" is and alias for "rsb rd, rn, #0" 5385def : t2InstAlias<"neg${s}${p} $Rd, $Rm", 5386 (t2RSBri rGPR:$Rd, rGPR:$Rm, 0, pred:$p, cc_out:$s)>; 5387 5388// MOV so_reg assembler pseudos. InstAlias isn't expressive enough for 5389// these, unfortunately. 5390// FIXME: LSL #0 in the shift should allow SP to be used as either the 5391// source or destination (but not both). 5392def t2MOVsi: t2AsmPseudo<"mov${p} $Rd, $shift", 5393 (ins rGPR:$Rd, t2_so_reg:$shift, pred:$p)>; 5394def t2MOVSsi: t2AsmPseudo<"movs${p} $Rd, $shift", 5395 (ins rGPR:$Rd, t2_so_reg:$shift, pred:$p)>; 5396 5397def t2MOVsr: t2AsmPseudo<"mov${p} $Rd, $shift", 5398 (ins rGPR:$Rd, so_reg_reg:$shift, pred:$p)>; 5399def t2MOVSsr: t2AsmPseudo<"movs${p} $Rd, $shift", 5400 (ins rGPR:$Rd, so_reg_reg:$shift, pred:$p)>; 5401 5402// Aliases for the above with the .w qualifier 5403def : t2InstAlias<"mov${p}.w $Rd, $shift", 5404 (t2MOVsi rGPR:$Rd, t2_so_reg:$shift, pred:$p)>; 5405def : t2InstAlias<"movs${p}.w $Rd, $shift", 5406 (t2MOVSsi rGPR:$Rd, t2_so_reg:$shift, pred:$p)>; 5407def : t2InstAlias<"mov${p}.w $Rd, $shift", 5408 (t2MOVsr rGPR:$Rd, so_reg_reg:$shift, pred:$p)>; 5409def : t2InstAlias<"movs${p}.w $Rd, $shift", 5410 (t2MOVSsr rGPR:$Rd, so_reg_reg:$shift, pred:$p)>; 5411 5412// ADR w/o the .w suffix 5413def : t2InstAlias<"adr${p} $Rd, $addr", 5414 (t2ADR rGPR:$Rd, t2adrlabel:$addr, pred:$p)>; 5415 5416// LDR(literal) w/ alternate [pc, #imm] syntax. 5417def t2LDRpcrel : t2AsmPseudo<"ldr${p} $Rt, $addr", 5418 (ins GPR:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>; 5419def t2LDRBpcrel : t2AsmPseudo<"ldrb${p} $Rt, $addr", 5420 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>; 5421def t2LDRHpcrel : t2AsmPseudo<"ldrh${p} $Rt, $addr", 5422 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>; 5423def t2LDRSBpcrel : t2AsmPseudo<"ldrsb${p} $Rt, $addr", 5424 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>; 5425def t2LDRSHpcrel : t2AsmPseudo<"ldrsh${p} $Rt, $addr", 5426 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>; 5427 // Version w/ the .w suffix. 5428def : t2InstAlias<"ldr${p}.w $Rt, $addr", 5429 (t2LDRpcrel GPR:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p), 0>; 5430def : t2InstAlias<"ldrb${p}.w $Rt, $addr", 5431 (t2LDRBpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>; 5432def : t2InstAlias<"ldrh${p}.w $Rt, $addr", 5433 (t2LDRHpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>; 5434def : t2InstAlias<"ldrsb${p}.w $Rt, $addr", 5435 (t2LDRSBpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>; 5436def : t2InstAlias<"ldrsh${p}.w $Rt, $addr", 5437 (t2LDRSHpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>; 5438 5439def : t2InstAlias<"add${p} $Rd, pc, $imm", 5440 (t2ADR rGPR:$Rd, imm0_4095:$imm, pred:$p)>; 5441 5442// Pseudo instruction ldr Rt, =immediate 5443def t2LDRConstPool 5444 : t2AsmPseudo<"ldr${p} $Rt, $immediate", 5445 (ins GPR:$Rt, const_pool_asm_imm:$immediate, pred:$p)>; 5446// Version w/ the .w suffix. 5447def : t2InstAlias<"ldr${p}.w $Rt, $immediate", 5448 (t2LDRConstPool GPRnopc:$Rt, 5449 const_pool_asm_imm:$immediate, pred:$p)>; 5450 5451//===----------------------------------------------------------------------===// 5452// ARMv8.1m instructions 5453// 5454 5455class V8_1MI<dag oops, dag iops, AddrMode am, InstrItinClass itin, string asm, 5456 string ops, string cstr, list<dag> pattern> 5457 : Thumb2XI<oops, iops, am, 4, itin, !strconcat(asm, "\t", ops), cstr, 5458 pattern>, 5459 Requires<[HasV8_1MMainline]>; 5460 5461def t2CLRM : V8_1MI<(outs), 5462 (ins pred:$p, reglist_with_apsr:$regs, variable_ops), 5463 AddrModeNone, NoItinerary, "clrm${p}", "$regs", "", []> { 5464 bits<16> regs; 5465 5466 let Inst{31-16} = 0b1110100010011111; 5467 let Inst{15-14} = regs{15-14}; 5468 let Inst{13} = 0b0; 5469 let Inst{12-0} = regs{12-0}; 5470} 5471 5472class t2BF<dag iops, string asm, string ops> 5473 : V8_1MI<(outs ), iops, AddrModeNone, NoItinerary, asm, ops, "", []> { 5474 5475 let Inst{31-27} = 0b11110; 5476 let Inst{15-14} = 0b11; 5477 let Inst{12} = 0b0; 5478 let Inst{0} = 0b1; 5479 5480 let Predicates = [IsThumb2, HasV8_1MMainline, HasLOB]; 5481} 5482 5483def t2BF_LabelPseudo 5484 : t2PseudoInst<(outs ), (ins pclabel:$cp), 0, NoItinerary, []> { 5485 let isTerminator = 1; 5486 let Predicates = [IsThumb2, HasV8_1MMainline, HasLOB]; 5487 let hasNoSchedulingInfo = 1; 5488} 5489 5490def t2BFi : t2BF<(ins bflabel_u4:$b_label, bflabel_s16:$label, pred:$p), 5491 !strconcat("bf", "${p}"), "$b_label, $label"> { 5492 bits<4> b_label; 5493 bits<16> label; 5494 5495 let Inst{26-23} = b_label{3-0}; 5496 let Inst{22-21} = 0b10; 5497 let Inst{20-16} = label{15-11}; 5498 let Inst{13} = 0b1; 5499 let Inst{11} = label{0}; 5500 let Inst{10-1} = label{10-1}; 5501} 5502 5503def t2BFic : t2BF<(ins bflabel_u4:$b_label, bflabel_s12:$label, 5504 bfafter_target:$ba_label, pred_noal:$bcond), "bfcsel", 5505 "$b_label, $label, $ba_label, $bcond"> { 5506 bits<4> bcond; 5507 bits<12> label; 5508 bits<1> ba_label; 5509 bits<4> b_label; 5510 5511 let Inst{26-23} = b_label{3-0}; 5512 let Inst{22} = 0b0; 5513 let Inst{21-18} = bcond{3-0}; 5514 let Inst{17} = ba_label{0}; 5515 let Inst{16} = label{11}; 5516 let Inst{13} = 0b1; 5517 let Inst{11} = label{0}; 5518 let Inst{10-1} = label{10-1}; 5519} 5520 5521def t2BFr : t2BF<(ins bflabel_u4:$b_label, rGPR:$Rn, pred:$p), 5522 !strconcat("bfx", "${p}"), "$b_label, $Rn"> { 5523 bits<4> b_label; 5524 bits<4> Rn; 5525 5526 let Inst{26-23} = b_label{3-0}; 5527 let Inst{22-20} = 0b110; 5528 let Inst{19-16} = Rn{3-0}; 5529 let Inst{13-1} = 0b1000000000000; 5530} 5531 5532def t2BFLi : t2BF<(ins bflabel_u4:$b_label, bflabel_s18:$label, pred:$p), 5533 !strconcat("bfl", "${p}"), "$b_label, $label"> { 5534 bits<4> b_label; 5535 bits<18> label; 5536 5537 let Inst{26-23} = b_label{3-0}; 5538 let Inst{22-16} = label{17-11}; 5539 let Inst{13} = 0b0; 5540 let Inst{11} = label{0}; 5541 let Inst{10-1} = label{10-1}; 5542} 5543 5544def t2BFLr : t2BF<(ins bflabel_u4:$b_label, rGPR:$Rn, pred:$p), 5545 !strconcat("bflx", "${p}"), "$b_label, $Rn"> { 5546 bits<4> b_label; 5547 bits<4> Rn; 5548 5549 let Inst{26-23} = b_label{3-0}; 5550 let Inst{22-20} = 0b111; 5551 let Inst{19-16} = Rn{3-0}; 5552 let Inst{13-1} = 0b1000000000000; 5553} 5554 5555class t2LOL<dag oops, dag iops, string asm, string ops> 5556 : V8_1MI<oops, iops, AddrModeNone, NoItinerary, asm, ops, "", [] > { 5557 let Inst{31-23} = 0b111100000; 5558 let Inst{15-14} = 0b11; 5559 let Inst{0} = 0b1; 5560 let DecoderMethod = "DecodeLOLoop"; 5561 let Predicates = [IsThumb2, HasV8_1MMainline, HasLOB]; 5562} 5563 5564let isNotDuplicable = 1 in { 5565def t2WLS : t2LOL<(outs GPRlr:$LR), 5566 (ins rGPR:$Rn, wlslabel_u11:$label), 5567 "wls", "$LR, $Rn, $label"> { 5568 bits<4> Rn; 5569 bits<11> label; 5570 let Inst{22-20} = 0b100; 5571 let Inst{19-16} = Rn{3-0}; 5572 let Inst{13-12} = 0b00; 5573 let Inst{11} = label{0}; 5574 let Inst{10-1} = label{10-1}; 5575 let usesCustomInserter = 1; 5576 let isBranch = 1; 5577 let isTerminator = 1; 5578} 5579 5580def t2DLS : t2LOL<(outs GPRlr:$LR), (ins rGPR:$Rn), 5581 "dls", "$LR, $Rn"> { 5582 bits<4> Rn; 5583 let Inst{22-20} = 0b100; 5584 let Inst{19-16} = Rn{3-0}; 5585 let Inst{13-1} = 0b1000000000000; 5586 let usesCustomInserter = 1; 5587} 5588 5589def t2LEUpdate : t2LOL<(outs GPRlr:$LRout), 5590 (ins GPRlr:$LRin, lelabel_u11:$label), 5591 "le", "$LRin, $label"> { 5592 bits<11> label; 5593 let Inst{22-16} = 0b0001111; 5594 let Inst{13-12} = 0b00; 5595 let Inst{11} = label{0}; 5596 let Inst{10-1} = label{10-1}; 5597 let usesCustomInserter = 1; 5598 let isBranch = 1; 5599 let isTerminator = 1; 5600} 5601 5602def t2LE : t2LOL<(outs ), (ins lelabel_u11:$label), "le", "$label"> { 5603 bits<11> label; 5604 let Inst{22-16} = 0b0101111; 5605 let Inst{13-12} = 0b00; 5606 let Inst{11} = label{0}; 5607 let Inst{10-1} = label{10-1}; 5608 let isBranch = 1; 5609 let isTerminator = 1; 5610} 5611 5612let Predicates = [IsThumb2, HasV8_1MMainline, HasLOB] in { 5613 5614// t2DoLoopStart a pseudo for DLS hardware loops. Lowered into a DLS in 5615// ARMLowOverheadLoops if possible, or reverted to a Mov if not. 5616def t2DoLoopStart : 5617 t2PseudoInst<(outs GPRlr:$X), (ins rGPR:$tc), 4, IIC_Br, 5618 [(set GPRlr:$X, (int_start_loop_iterations rGPR:$tc))]>; 5619 5620// A pseudo for a DLSTP, created in the MVETPAndVPTOptimizationPass from a 5621// t2DoLoopStart if the loops is tail predicated. Holds both the element 5622// count and trip count of the loop, picking the correct one during 5623// ARMLowOverheadLoops when it is converted to a DLSTP or DLS as required. 5624let isTerminator = 1, hasSideEffects = 1 in 5625def t2DoLoopStartTP : 5626 t2PseudoInst<(outs GPRlr:$X), (ins rGPR:$tc, rGPR:$elts), 4, IIC_Br, []>; 5627 5628// Setup for a t2WhileLoopStart. A pair of t2WhileLoopSetup and t2WhileLoopStart 5629// will be created post-ISel from a llvm.test.start.loop.iterations. This 5630// t2WhileLoopSetup to setup LR and t2WhileLoopStart to perform the branch. Not 5631// valid after reg alloc, as it should be lowered during MVETPAndVPTOptimisations 5632// into a t2WhileLoopStartLR (or expanded). 5633def t2WhileLoopSetup : 5634 t2PseudoInst<(outs GPRlr:$lr), (ins rGPR:$tc), 4, IIC_Br, []>; 5635 5636// A pseudo to represent the decrement in a low overhead loop. A t2LoopDec and 5637// t2LoopEnd together represent a LE instruction. Ideally these are converted 5638// to a t2LoopEndDec which is lowered as a single instruction. 5639let hasSideEffects = 0 in 5640def t2LoopDec : 5641 t2PseudoInst<(outs GPRlr:$Rm), (ins GPRlr:$Rn, imm0_7:$size), 5642 4, IIC_Br, []>, Sched<[WriteBr]>; 5643 5644let isBranch = 1, isTerminator = 1, hasSideEffects = 1, Defs = [CPSR] in { 5645// The branch in a t2WhileLoopSetup/t2WhileLoopStart pair, eventually turned 5646// into a t2WhileLoopStartLR that does both the LR setup and branch. 5647def t2WhileLoopStart : 5648 t2PseudoInst<(outs), 5649 (ins GPRlr:$tc, brtarget:$target), 5650 4, IIC_Br, []>, 5651 Sched<[WriteBr]>; 5652 5653// WhileLoopStartLR that sets up LR and branches on zero, equivalent to WLS. It 5654// is lowered in the ARMLowOverheadLoops pass providing the branches are within 5655// range. WhileLoopStartLR and LoopEnd to occupy 8 bytes because they may get 5656// converted into t2CMP and t2Bcc. 5657def t2WhileLoopStartLR : 5658 t2PseudoInst<(outs GPRlr:$lr), 5659 (ins rGPR:$tc, brtarget:$target), 5660 8, IIC_Br, []>, 5661 Sched<[WriteBr]>; 5662 5663// Similar to a t2DoLoopStartTP, a t2WhileLoopStartTP is a pseudo for a WLSTP 5664// holding both the element count and the tripcount of the loop. 5665def t2WhileLoopStartTP : 5666 t2PseudoInst<(outs GPRlr:$lr), 5667 (ins rGPR:$tc, rGPR:$elts, brtarget:$target), 5668 8, IIC_Br, []>, 5669 Sched<[WriteBr]>; 5670 5671// t2LoopEnd - the branch half of a t2LoopDec/t2LoopEnd pair. 5672def t2LoopEnd : 5673 t2PseudoInst<(outs), (ins GPRlr:$tc, brtarget:$target), 5674 8, IIC_Br, []>, Sched<[WriteBr]>; 5675 5676// The combination of a t2LoopDec and t2LoopEnd, performing both the LR 5677// decrement and branch as a single instruction. Is lowered to a LE or 5678// LETP in ARMLowOverheadLoops as appropriate, or converted to t2CMP/t2Bcc 5679// if the branches are out of range. 5680def t2LoopEndDec : 5681 t2PseudoInst<(outs GPRlr:$Rm), (ins GPRlr:$tc, brtarget:$target), 5682 8, IIC_Br, []>, Sched<[WriteBr]>; 5683 5684} // end isBranch, isTerminator, hasSideEffects 5685 5686} 5687 5688} // end isNotDuplicable 5689 5690class CS<string iname, bits<4> opcode, list<dag> pattern=[]> 5691 : V8_1MI<(outs rGPR:$Rd), (ins GPRwithZRnosp:$Rn, GPRwithZRnosp:$Rm, pred_noal:$fcond), 5692 AddrModeNone, NoItinerary, iname, "$Rd, $Rn, $Rm, $fcond", "", pattern> { 5693 bits<4> Rd; 5694 bits<4> Rm; 5695 bits<4> Rn; 5696 bits<4> fcond; 5697 5698 let Inst{31-20} = 0b111010100101; 5699 let Inst{19-16} = Rn{3-0}; 5700 let Inst{15-12} = opcode; 5701 let Inst{11-8} = Rd{3-0}; 5702 let Inst{7-4} = fcond{3-0}; 5703 let Inst{3-0} = Rm{3-0}; 5704 5705 let Uses = [CPSR]; 5706 let hasSideEffects = 0; 5707} 5708 5709def t2CSEL : CS<"csel", 0b1000>; 5710def t2CSINC : CS<"csinc", 0b1001>; 5711def t2CSINV : CS<"csinv", 0b1010>; 5712def t2CSNEG : CS<"csneg", 0b1011>; 5713 5714def ARMcsinc_su : PatFrag<(ops node:$lhs, node:$rhs, node:$cond), 5715 (ARMcsinc node:$lhs, node:$rhs, node:$cond), [{ 5716 return N->hasOneUse(); 5717}]>; 5718 5719let Predicates = [HasV8_1MMainline] in { 5720 multiclass CSPats<SDNode Node, Instruction Insn> { 5721 def : T2Pat<(Node GPRwithZR:$tval, GPRwithZR:$fval, imm0_31:$imm), 5722 (Insn GPRwithZR:$tval, GPRwithZR:$fval, imm0_31:$imm)>; 5723 def : T2Pat<(Node (i32 0), GPRwithZR:$fval, imm0_31:$imm), 5724 (Insn ZR, GPRwithZR:$fval, imm0_31:$imm)>; 5725 def : T2Pat<(Node GPRwithZR:$tval, (i32 0), imm0_31:$imm), 5726 (Insn GPRwithZR:$tval, ZR, imm0_31:$imm)>; 5727 def : T2Pat<(Node (i32 0), (i32 0), imm0_31:$imm), 5728 (Insn ZR, ZR, imm0_31:$imm)>; 5729 } 5730 5731 defm : CSPats<ARMcsinc, t2CSINC>; 5732 defm : CSPats<ARMcsinv, t2CSINV>; 5733 defm : CSPats<ARMcsneg, t2CSNEG>; 5734 5735 def : T2Pat<(ARMcmov (i32 1), (i32 0), cmovpred:$imm), 5736 (t2CSINC ZR, ZR, imm0_31:$imm)>; 5737 def : T2Pat<(ARMcmov (i32 -1), (i32 0), cmovpred:$imm), 5738 (t2CSINV ZR, ZR, imm0_31:$imm)>; 5739 def : T2Pat<(ARMcmov (i32 0), (i32 1), cmovpred:$imm), 5740 (t2CSINC ZR, ZR, (inv_cond_XFORM imm:$imm))>; 5741 def : T2Pat<(ARMcmov (i32 0), (i32 -1), cmovpred:$imm), 5742 (t2CSINV ZR, ZR, (inv_cond_XFORM imm:$imm))>; 5743 5744 multiclass ModifiedV8_1CSEL<Instruction Insn, dag modvalue> { 5745 def : T2Pat<(ARMcmov modvalue, GPRwithZR:$tval, cmovpred:$imm), 5746 (Insn GPRwithZR:$tval, GPRwithZR:$fval, imm0_31:$imm)>; 5747 def : T2Pat<(ARMcmov GPRwithZR:$tval, modvalue, cmovpred:$imm), 5748 (Insn GPRwithZR:$tval, GPRwithZR:$fval, 5749 (i32 (inv_cond_XFORM imm:$imm)))>; 5750 } 5751 defm : ModifiedV8_1CSEL<t2CSINC, (add rGPR:$fval, 1)>; 5752 defm : ModifiedV8_1CSEL<t2CSINV, (xor rGPR:$fval, -1)>; 5753 defm : ModifiedV8_1CSEL<t2CSNEG, (sub 0, rGPR:$fval)>; 5754 5755 def : T2Pat<(ARMcmov (topbitsallzero32:$Rn), (i32 1), cmovpred:$imm), 5756 (t2CSINC $Rn, ZR, (inv_cond_XFORM imm:$imm))>; 5757 def : T2Pat<(and (topbitsallzero32:$Rn), (ARMcsinc_su (i32 0), (i32 0), cmovpred:$imm)), 5758 (t2CSEL ZR, $Rn, $imm)>; 5759} 5760 5761// CS aliases. 5762let Predicates = [HasV8_1MMainline] in { 5763 def : InstAlias<"csetm\t$Rd, $fcond", 5764 (t2CSINV rGPR:$Rd, ZR, ZR, pred_noal_inv:$fcond)>; 5765 5766 def : InstAlias<"cset\t$Rd, $fcond", 5767 (t2CSINC rGPR:$Rd, ZR, ZR, pred_noal_inv:$fcond)>; 5768 5769 def : InstAlias<"cinc\t$Rd, $Rn, $fcond", 5770 (t2CSINC rGPR:$Rd, GPRwithZRnosp:$Rn, GPRwithZRnosp:$Rn, pred_noal_inv:$fcond)>; 5771 5772 def : InstAlias<"cinv\t$Rd, $Rn, $fcond", 5773 (t2CSINV rGPR:$Rd, GPRwithZRnosp:$Rn, GPRwithZRnosp:$Rn, pred_noal_inv:$fcond)>; 5774 5775 def : InstAlias<"cneg\t$Rd, $Rn, $fcond", 5776 (t2CSNEG rGPR:$Rd, GPRwithZRnosp:$Rn, GPRwithZRnosp:$Rn, pred_noal_inv:$fcond)>; 5777} 5778 5779 5780// PACBTI 5781let Predicates = [IsThumb2, HasV8_1MMainline, HasPACBTI] in { 5782def t2PACG : V8_1MI<(outs rGPR:$Rd), 5783 (ins pred:$p, GPRnopc:$Rn, GPRnopc:$Rm), 5784 AddrModeNone, NoItinerary, "pacg${p}", "$Rd, $Rn, $Rm", "", []> { 5785 bits<4> Rd; 5786 bits<4> Rn; 5787 bits<4> Rm; 5788 let Inst{31-20} = 0b111110110110; 5789 let Inst{19-16} = Rn; 5790 let Inst{15-12} = 0b1111; 5791 let Inst{11-8} = Rd; 5792 let Inst{7-4} = 0b0000; 5793 let Inst{3-0} = Rm; 5794} 5795 5796let hasSideEffects = 1 in { 5797class PACBTIAut<dag iops, string asm, bit b> 5798 : V8_1MI<(outs), iops, 5799 AddrModeNone, NoItinerary, asm, "$Ra, $Rn, $Rm", "", []> { 5800 bits<4> Ra; 5801 bits<4> Rn; 5802 bits<4> Rm; 5803 let Inst{31-20} = 0b111110110101; 5804 let Inst{19-16} = Rn; 5805 let Inst{15-12} = Ra; 5806 let Inst{11-5} = 0b1111000; 5807 let Inst{4} = b; 5808 let Inst{3-0} = Rm; 5809} 5810} 5811 5812def t2AUTG : PACBTIAut<(ins pred:$p, GPRnosp:$Ra, GPRnopc:$Rn, GPRnopc:$Rm), 5813 "autg${p}", 0>; 5814 5815let isBranch = 1, isTerminator = 1, isIndirectBranch = 1 in { 5816 def t2BXAUT : PACBTIAut<(ins pred:$p, GPRnosp:$Ra, rGPR:$Rn, GPRnopc:$Rm), 5817 "bxaut${p}", 1>; 5818} 5819} 5820 5821 5822class PACBTIHintSpaceInst<string asm, string ops, bits<8> imm> 5823 : Thumb2XI<(outs), (ins), AddrModeNone, 4, NoItinerary, !strconcat(asm, "\t", ops), "", []>, 5824 Requires<[HasV7, IsMClass]> { 5825 let Inst{31-8} = 0b111100111010111110000000; 5826 let Inst{7-0} = imm; 5827 5828 let Unpredictable{19-16} = 0b1111; 5829 let Unpredictable{13-11} = 0b101; 5830 5831 let DecoderMethod = "DecodeT2HintSpaceInstruction"; 5832} 5833 5834class PACBTIHintSpaceNoOpsInst<string asm, bits<8> imm> 5835 : PACBTIHintSpaceInst<asm, "", imm>; 5836 5837class PACBTIHintSpaceDefInst<string asm, bits<8> imm> 5838 : PACBTIHintSpaceInst<asm, "r12, lr, sp", imm> { 5839 let Defs = [R12]; 5840 let Uses = [LR, SP]; 5841} 5842 5843class PACBTIHintSpaceUseInst<string asm, bits<8> imm> 5844 : PACBTIHintSpaceInst<asm, "r12, lr, sp", imm> { 5845 let Uses = [R12, LR, SP]; 5846} 5847 5848def t2PAC : PACBTIHintSpaceDefInst<"pac", 0b00011101>; 5849def t2PACBTI : PACBTIHintSpaceDefInst<"pacbti", 0b00001101>; 5850def t2BTI : PACBTIHintSpaceNoOpsInst<"bti", 0b00001111>; 5851def t2AUT : PACBTIHintSpaceUseInst<"aut", 0b00101101> { 5852 let hasSideEffects = 1; 5853} 5854 5855def ARMt2CallBTI : SDNode<"ARMISD::t2CALL_BTI", SDT_ARMcall, 5856 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>; 5857 5858def t2CALL_BTI : PseudoInst<(outs), (ins pred:$p, thumb_bl_target:$func), 5859 IIC_Br, [(ARMt2CallBTI tglobaladdr:$func)]>, 5860 Requires<[IsThumb2]>, Sched<[WriteBrL]>; 5861