1//===-- ARMInstrThumb2.td - Thumb2 support for ARM ---------*- tablegen -*-===// 2// 3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4// See https://llvm.org/LICENSE.txt for license information. 5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6// 7//===----------------------------------------------------------------------===// 8// 9// This file describes the Thumb2 instruction set. 10// 11//===----------------------------------------------------------------------===// 12 13// IT block predicate field 14def it_pred_asmoperand : AsmOperandClass { 15 let Name = "ITCondCode"; 16 let ParserMethod = "parseITCondCode"; 17} 18def it_pred : Operand<i32> { 19 let PrintMethod = "printMandatoryPredicateOperand"; 20 let ParserMatchClass = it_pred_asmoperand; 21} 22 23// IT block condition mask 24def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; } 25def it_mask : Operand<i32> { 26 let PrintMethod = "printThumbITMask"; 27 let ParserMatchClass = it_mask_asmoperand; 28 let EncoderMethod = "getITMaskOpValue"; 29} 30 31// t2_shift_imm: An integer that encodes a shift amount and the type of shift 32// (asr or lsl). The 6-bit immediate encodes as: 33// {5} 0 ==> lsl 34// 1 asr 35// {4-0} imm5 shift amount. 36// asr #32 not allowed 37def t2_shift_imm : Operand<i32> { 38 let PrintMethod = "printShiftImmOperand"; 39 let ParserMatchClass = ShifterImmAsmOperand; 40 let DecoderMethod = "DecodeT2ShifterImmOperand"; 41} 42 43def mve_shift_imm : AsmOperandClass { 44 let Name = "MVELongShift"; 45 let RenderMethod = "addImmOperands"; 46 let DiagnosticString = "operand must be an immediate in the range [1,32]"; 47} 48def long_shift : Operand<i32>, 49 ImmLeaf<i32, [{ return Imm > 0 && Imm <= 32; }]> { 50 let ParserMatchClass = mve_shift_imm; 51 let DecoderMethod = "DecodeLongShiftOperand"; 52} 53 54// Shifted operands. No register controlled shifts for Thumb2. 55// Note: We do not support rrx shifted operands yet. 56def t2_so_reg : Operand<i32>, // reg imm 57 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand", 58 [shl,srl,sra,rotr]> { 59 let EncoderMethod = "getT2SORegOpValue"; 60 let PrintMethod = "printT2SOOperand"; 61 let DecoderMethod = "DecodeSORegImmOperand"; 62 let ParserMatchClass = ShiftedImmAsmOperand; 63 let MIOperandInfo = (ops rGPR, i32imm); 64} 65 66// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value 67def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{ 68 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), SDLoc(N), 69 MVT::i32); 70}]>; 71 72// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value 73def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{ 74 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), SDLoc(N), 75 MVT::i32); 76}]>; 77 78// so_imm_notSext_XFORM - Return a so_imm value packed into the format 79// described for so_imm_notSext def below, with sign extension from 16 80// bits. 81def t2_so_imm_notSext16_XFORM : SDNodeXForm<imm, [{ 82 APInt apIntN = N->getAPIntValue(); 83 unsigned N16bitSignExt = apIntN.trunc(16).sext(32).getZExtValue(); 84 return CurDAG->getTargetConstant(~N16bitSignExt, SDLoc(N), MVT::i32); 85}]>; 86 87// t2_so_imm - Match a 32-bit immediate operand, which is an 88// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit 89// immediate splatted into multiple bytes of the word. 90def t2_so_imm_asmoperand : AsmOperandClass { 91 let Name = "T2SOImm"; 92 let RenderMethod = "addImmOperands"; 93 94} 95def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{ 96 return ARM_AM::getT2SOImmVal(Imm) != -1; 97 }]> { 98 let ParserMatchClass = t2_so_imm_asmoperand; 99 let EncoderMethod = "getT2SOImmOpValue"; 100 let DecoderMethod = "DecodeT2SOImm"; 101} 102 103// t2_so_imm_not - Match an immediate that is a complement 104// of a t2_so_imm. 105// Note: this pattern doesn't require an encoder method and such, as it's 106// only used on aliases (Pat<> and InstAlias<>). The actual encoding 107// is handled by the destination instructions, which use t2_so_imm. 108def t2_so_imm_not_asmoperand : AsmOperandClass { let Name = "T2SOImmNot"; } 109def t2_so_imm_not : Operand<i32>, PatLeaf<(imm), [{ 110 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1; 111}], t2_so_imm_not_XFORM> { 112 let ParserMatchClass = t2_so_imm_not_asmoperand; 113} 114 115// t2_so_imm_notSext - match an immediate that is a complement of a t2_so_imm 116// if the upper 16 bits are zero. 117def t2_so_imm_notSext : Operand<i32>, PatLeaf<(imm), [{ 118 APInt apIntN = N->getAPIntValue(); 119 if (!apIntN.isIntN(16)) return false; 120 unsigned N16bitSignExt = apIntN.trunc(16).sext(32).getZExtValue(); 121 return ARM_AM::getT2SOImmVal(~N16bitSignExt) != -1; 122 }], t2_so_imm_notSext16_XFORM> { 123 let ParserMatchClass = t2_so_imm_not_asmoperand; 124} 125 126// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm. 127def t2_so_imm_neg_asmoperand : AsmOperandClass { let Name = "T2SOImmNeg"; } 128def t2_so_imm_neg : Operand<i32>, ImmLeaf<i32, [{ 129 return Imm && ARM_AM::getT2SOImmVal(-(uint32_t)Imm) != -1; 130}], t2_so_imm_neg_XFORM> { 131 let ParserMatchClass = t2_so_imm_neg_asmoperand; 132} 133 134/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0,4095]. 135def imm0_4095_asmoperand: ImmAsmOperand<0,4095> { let Name = "Imm0_4095"; } 136def imm0_4095 : Operand<i32>, ImmLeaf<i32, [{ 137 return Imm >= 0 && Imm < 4096; 138}]> { 139 let ParserMatchClass = imm0_4095_asmoperand; 140} 141 142def imm0_4095_neg_asmoperand: AsmOperandClass { let Name = "Imm0_4095Neg"; } 143def imm0_4095_neg : Operand<i32>, PatLeaf<(i32 imm), [{ 144 return (uint32_t)(-N->getZExtValue()) < 4096; 145}], imm_neg_XFORM> { 146 let ParserMatchClass = imm0_4095_neg_asmoperand; 147} 148 149def imm1_255_neg : PatLeaf<(i32 imm), [{ 150 uint32_t Val = -N->getZExtValue(); 151 return (Val > 0 && Val < 255); 152}], imm_neg_XFORM>; 153 154def imm0_255_not : PatLeaf<(i32 imm), [{ 155 return (uint32_t)(~N->getZExtValue()) < 255; 156}], imm_not_XFORM>; 157 158def lo5AllOne : PatLeaf<(i32 imm), [{ 159 // Returns true if all low 5-bits are 1. 160 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL; 161}]>; 162 163// Define Thumb2 specific addressing modes. 164 165// t2_addr_offset_none := reg 166def MemNoOffsetT2AsmOperand 167 : AsmOperandClass { let Name = "MemNoOffsetT2"; } 168def t2_addr_offset_none : MemOperand { 169 let PrintMethod = "printAddrMode7Operand"; 170 let DecoderMethod = "DecodeGPRnopcRegisterClass"; 171 let ParserMatchClass = MemNoOffsetT2AsmOperand; 172 let MIOperandInfo = (ops GPRnopc:$base); 173} 174 175// t2_nosp_addr_offset_none := reg 176def MemNoOffsetT2NoSpAsmOperand 177 : AsmOperandClass { let Name = "MemNoOffsetT2NoSp"; } 178def t2_nosp_addr_offset_none : MemOperand { 179 let PrintMethod = "printAddrMode7Operand"; 180 let DecoderMethod = "DecoderGPRRegisterClass"; 181 let ParserMatchClass = MemNoOffsetT2NoSpAsmOperand; 182 let MIOperandInfo = (ops rGPR:$base); 183} 184 185// t2addrmode_imm12 := reg + imm12 186def t2addrmode_imm12_asmoperand : AsmOperandClass {let Name="MemUImm12Offset";} 187def t2addrmode_imm12 : MemOperand, 188 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> { 189 let PrintMethod = "printAddrModeImm12Operand<false>"; 190 let EncoderMethod = "getAddrModeImm12OpValue"; 191 let DecoderMethod = "DecodeT2AddrModeImm12"; 192 let ParserMatchClass = t2addrmode_imm12_asmoperand; 193 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); 194} 195 196// t2ldrlabel := imm12 197def t2ldrlabel : Operand<i32> { 198 let EncoderMethod = "getAddrModeImm12OpValue"; 199 let PrintMethod = "printThumbLdrLabelOperand"; 200} 201 202def t2ldr_pcrel_imm12_asmoperand : AsmOperandClass {let Name = "MemPCRelImm12";} 203def t2ldr_pcrel_imm12 : Operand<i32> { 204 let ParserMatchClass = t2ldr_pcrel_imm12_asmoperand; 205 // used for assembler pseudo instruction and maps to t2ldrlabel, so 206 // doesn't need encoder or print methods of its own. 207} 208 209// ADR instruction labels. 210def t2adrlabel : Operand<i32> { 211 let EncoderMethod = "getT2AdrLabelOpValue"; 212 let PrintMethod = "printAdrLabelOperand<0>"; 213} 214 215// t2addrmode_posimm8 := reg + imm8 216def MemPosImm8OffsetAsmOperand : AsmOperandClass { 217 let Name="MemPosImm8Offset"; 218 let RenderMethod = "addMemImmOffsetOperands"; 219} 220def t2addrmode_posimm8 : MemOperand { 221 let PrintMethod = "printT2AddrModeImm8Operand<false>"; 222 let EncoderMethod = "getT2AddrModeImmOpValue<8,0>"; 223 let DecoderMethod = "DecodeT2AddrModeImm8"; 224 let ParserMatchClass = MemPosImm8OffsetAsmOperand; 225 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); 226} 227 228// t2addrmode_negimm8 := reg - imm8 229def MemNegImm8OffsetAsmOperand : AsmOperandClass { 230 let Name="MemNegImm8Offset"; 231 let RenderMethod = "addMemImmOffsetOperands"; 232} 233def t2addrmode_negimm8 : MemOperand, 234 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> { 235 let PrintMethod = "printT2AddrModeImm8Operand<false>"; 236 let EncoderMethod = "getT2AddrModeImmOpValue<8,0>"; 237 let DecoderMethod = "DecodeT2AddrModeImm8"; 238 let ParserMatchClass = MemNegImm8OffsetAsmOperand; 239 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); 240} 241 242// t2addrmode_imm8 := reg +/- imm8 243def MemImm8OffsetAsmOperand : AsmOperandClass { 244 let Name = "MemImm8Offset"; 245 let RenderMethod = "addMemImmOffsetOperands"; 246} 247class T2AddrMode_Imm8 : MemOperand, 248 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> { 249 let EncoderMethod = "getT2AddrModeImmOpValue<8,0>"; 250 let DecoderMethod = "DecodeT2AddrModeImm8"; 251 let ParserMatchClass = MemImm8OffsetAsmOperand; 252 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); 253} 254 255def t2addrmode_imm8 : T2AddrMode_Imm8 { 256 let PrintMethod = "printT2AddrModeImm8Operand<false>"; 257} 258 259def t2addrmode_imm8_pre : T2AddrMode_Imm8 { 260 let PrintMethod = "printT2AddrModeImm8Operand<true>"; 261} 262 263def t2am_imm8_offset : MemOperand, 264 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset", 265 [], [SDNPWantRoot]> { 266 let PrintMethod = "printT2AddrModeImm8OffsetOperand"; 267 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue"; 268 let DecoderMethod = "DecodeT2Imm8"; 269} 270 271// t2addrmode_imm8s4 := reg +/- (imm8 << 2) 272def MemImm8s4OffsetAsmOperand : AsmOperandClass {let Name = "MemImm8s4Offset";} 273class T2AddrMode_Imm8s4 : MemOperand, 274 ComplexPattern<i32, 2, "SelectT2AddrModeImm8<2>", []> { 275 let EncoderMethod = "getT2AddrModeImm8s4OpValue"; 276 let DecoderMethod = "DecodeT2AddrModeImm8s4"; 277 let ParserMatchClass = MemImm8s4OffsetAsmOperand; 278 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); 279} 280 281def t2addrmode_imm8s4 : T2AddrMode_Imm8s4 { 282 let PrintMethod = "printT2AddrModeImm8s4Operand<false>"; 283} 284 285def t2addrmode_imm8s4_pre : T2AddrMode_Imm8s4 { 286 let PrintMethod = "printT2AddrModeImm8s4Operand<true>"; 287} 288 289def t2am_imm8s4_offset_asmoperand : AsmOperandClass { let Name = "Imm8s4"; } 290def t2am_imm8s4_offset : MemOperand { 291 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand"; 292 let EncoderMethod = "getT2ScaledImmOpValue<8,2>"; 293 let DecoderMethod = "DecodeT2Imm8S4"; 294} 295 296// t2addrmode_imm7s4 := reg +/- (imm7 << 2) 297def MemImm7s4OffsetAsmOperand : AsmOperandClass {let Name = "MemImm7s4Offset";} 298class T2AddrMode_Imm7s4 : MemOperand { 299 let EncoderMethod = "getT2AddrModeImm7s4OpValue"; 300 let DecoderMethod = "DecodeT2AddrModeImm7<2,0>"; 301 let ParserMatchClass = MemImm7s4OffsetAsmOperand; 302 let MIOperandInfo = (ops GPRnopc:$base, i32imm:$offsimm); 303} 304 305def t2addrmode_imm7s4 : T2AddrMode_Imm7s4 { 306 // They are printed the same way as the imm8 version 307 let PrintMethod = "printT2AddrModeImm8s4Operand<false>"; 308} 309 310def t2addrmode_imm7s4_pre : T2AddrMode_Imm7s4 { 311 // They are printed the same way as the imm8 version 312 let PrintMethod = "printT2AddrModeImm8s4Operand<true>"; 313} 314 315def t2am_imm7s4_offset_asmoperand : AsmOperandClass { let Name = "Imm7s4"; } 316def t2am_imm7s4_offset : MemOperand { 317 // They are printed the same way as the imm8 version 318 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand"; 319 let ParserMatchClass = t2am_imm7s4_offset_asmoperand; 320 let EncoderMethod = "getT2ScaledImmOpValue<7,2>"; 321 let DecoderMethod = "DecodeT2Imm7S4"; 322} 323 324// t2addrmode_imm0_1020s4 := reg + (imm8 << 2) 325def MemImm0_1020s4OffsetAsmOperand : AsmOperandClass { 326 let Name = "MemImm0_1020s4Offset"; 327} 328def t2addrmode_imm0_1020s4 : MemOperand, 329 ComplexPattern<i32, 2, "SelectT2AddrModeExclusive"> { 330 let PrintMethod = "printT2AddrModeImm0_1020s4Operand"; 331 let EncoderMethod = "getT2AddrModeImm0_1020s4OpValue"; 332 let DecoderMethod = "DecodeT2AddrModeImm0_1020s4"; 333 let ParserMatchClass = MemImm0_1020s4OffsetAsmOperand; 334 let MIOperandInfo = (ops GPRnopc:$base, i32imm:$offsimm); 335} 336 337// t2addrmode_so_reg := reg + (reg << imm2) 338def t2addrmode_so_reg_asmoperand : AsmOperandClass {let Name="T2MemRegOffset";} 339def t2addrmode_so_reg : MemOperand, 340 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> { 341 let PrintMethod = "printT2AddrModeSoRegOperand"; 342 let EncoderMethod = "getT2AddrModeSORegOpValue"; 343 let DecoderMethod = "DecodeT2AddrModeSOReg"; 344 let ParserMatchClass = t2addrmode_so_reg_asmoperand; 345 let MIOperandInfo = (ops GPRnopc:$base, rGPR:$offsreg, i32imm:$offsimm); 346} 347 348// Addresses for the TBB/TBH instructions. 349def addrmode_tbb_asmoperand : AsmOperandClass { let Name = "MemTBB"; } 350def addrmode_tbb : MemOperand { 351 let PrintMethod = "printAddrModeTBB"; 352 let ParserMatchClass = addrmode_tbb_asmoperand; 353 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm); 354} 355def addrmode_tbh_asmoperand : AsmOperandClass { let Name = "MemTBH"; } 356def addrmode_tbh : MemOperand { 357 let PrintMethod = "printAddrModeTBH"; 358 let ParserMatchClass = addrmode_tbh_asmoperand; 359 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm); 360} 361 362// Define ARMv8.1-M specific addressing modes. 363 364// Label operands for BF/BFL/WLS/DLS/LE 365class BFLabelOp<string signed, string isNeg, string zeroPermitted, string size, 366 string fixup> 367 : Operand<OtherVT> { 368 let EncoderMethod = !strconcat("getBFTargetOpValue<", isNeg, ", ", 369 fixup, ">"); 370 let OperandType = "OPERAND_PCREL"; 371 let DecoderMethod = !strconcat("DecodeBFLabelOperand<", signed, ", ", 372 isNeg, ", ", zeroPermitted, ", ", size, ">"); 373} 374def bflabel_u4 : BFLabelOp<"false", "false", "false", "4", "ARM::fixup_bf_branch">; 375def bflabel_s12 : BFLabelOp<"true", "false", "true", "12", "ARM::fixup_bfc_target">; 376def bflabel_s16 : BFLabelOp<"true", "false", "true", "16", "ARM::fixup_bf_target">; 377def bflabel_s18 : BFLabelOp<"true", "false", "true", "18", "ARM::fixup_bfl_target">; 378 379def wlslabel_u11_asmoperand : AsmOperandClass { 380 let Name = "WLSLabel"; 381 let RenderMethod = "addImmOperands"; 382 let PredicateMethod = "isUnsignedOffset<11, 1>"; 383 let DiagnosticString = 384 "loop end is out of range or not a positive multiple of 2"; 385} 386def wlslabel_u11 : BFLabelOp<"false", "false", "true", "11", "ARM::fixup_wls"> { 387 let ParserMatchClass = wlslabel_u11_asmoperand; 388} 389def lelabel_u11_asmoperand : AsmOperandClass { 390 let Name = "LELabel"; 391 let RenderMethod = "addImmOperands"; 392 let PredicateMethod = "isLEOffset"; 393 let DiagnosticString = 394 "loop start is out of range or not a negative multiple of 2"; 395} 396def lelabel_u11 : BFLabelOp<"false", "true", "true", "11", "ARM::fixup_le"> { 397 let ParserMatchClass = lelabel_u11_asmoperand; 398} 399 400def bfafter_target : Operand<OtherVT> { 401 let EncoderMethod = "getBFAfterTargetOpValue"; 402 let OperandType = "OPERAND_PCREL"; 403 let DecoderMethod = "DecodeBFAfterTargetOperand"; 404} 405 406// pred operand excluding AL 407def pred_noal_asmoperand : AsmOperandClass { 408 let Name = "CondCodeNoAL"; 409 let RenderMethod = "addITCondCodeOperands"; 410 let PredicateMethod = "isITCondCodeNoAL"; 411 let ParserMethod = "parseITCondCode"; 412} 413def pred_noal : Operand<i32> { 414 let PrintMethod = "printMandatoryPredicateOperand"; 415 let ParserMatchClass = pred_noal_asmoperand; 416 let DecoderMethod = "DecodePredNoALOperand"; 417} 418 419 420// CSEL aliases inverted predicate 421def pred_noal_inv_asmoperand : AsmOperandClass { 422 let Name = "CondCodeNoALInv"; 423 let RenderMethod = "addITCondCodeInvOperands"; 424 let PredicateMethod = "isITCondCodeNoAL"; 425 let ParserMethod = "parseITCondCode"; 426} 427def pred_noal_inv : Operand<i32> { 428 let PrintMethod = "printMandatoryInvertedPredicateOperand"; 429 let ParserMatchClass = pred_noal_inv_asmoperand; 430} 431//===----------------------------------------------------------------------===// 432// Multiclass helpers... 433// 434 435 436class T2OneRegImm<dag oops, dag iops, InstrItinClass itin, 437 string opc, string asm, list<dag> pattern> 438 : T2I<oops, iops, itin, opc, asm, pattern> { 439 bits<4> Rd; 440 bits<12> imm; 441 442 let Inst{11-8} = Rd; 443 let Inst{26} = imm{11}; 444 let Inst{14-12} = imm{10-8}; 445 let Inst{7-0} = imm{7-0}; 446} 447 448 449class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin, 450 string opc, string asm, list<dag> pattern> 451 : T2sI<oops, iops, itin, opc, asm, pattern> { 452 bits<4> Rd; 453 bits<4> Rn; 454 bits<12> imm; 455 456 let Inst{11-8} = Rd; 457 let Inst{26} = imm{11}; 458 let Inst{14-12} = imm{10-8}; 459 let Inst{7-0} = imm{7-0}; 460} 461 462class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin, 463 string opc, string asm, list<dag> pattern> 464 : T2I<oops, iops, itin, opc, asm, pattern> { 465 bits<4> Rn; 466 bits<12> imm; 467 468 let Inst{19-16} = Rn; 469 let Inst{26} = imm{11}; 470 let Inst{14-12} = imm{10-8}; 471 let Inst{7-0} = imm{7-0}; 472} 473 474 475class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin, 476 string opc, string asm, list<dag> pattern> 477 : T2I<oops, iops, itin, opc, asm, pattern> { 478 bits<4> Rd; 479 bits<12> ShiftedRm; 480 481 let Inst{11-8} = Rd; 482 let Inst{3-0} = ShiftedRm{3-0}; 483 let Inst{5-4} = ShiftedRm{6-5}; 484 let Inst{14-12} = ShiftedRm{11-9}; 485 let Inst{7-6} = ShiftedRm{8-7}; 486} 487 488class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin, 489 string opc, string asm, list<dag> pattern> 490 : T2sI<oops, iops, itin, opc, asm, pattern> { 491 bits<4> Rd; 492 bits<12> ShiftedRm; 493 494 let Inst{11-8} = Rd; 495 let Inst{3-0} = ShiftedRm{3-0}; 496 let Inst{5-4} = ShiftedRm{6-5}; 497 let Inst{14-12} = ShiftedRm{11-9}; 498 let Inst{7-6} = ShiftedRm{8-7}; 499} 500 501class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin, 502 string opc, string asm, list<dag> pattern> 503 : T2I<oops, iops, itin, opc, asm, pattern> { 504 bits<4> Rn; 505 bits<12> ShiftedRm; 506 507 let Inst{19-16} = Rn; 508 let Inst{3-0} = ShiftedRm{3-0}; 509 let Inst{5-4} = ShiftedRm{6-5}; 510 let Inst{14-12} = ShiftedRm{11-9}; 511 let Inst{7-6} = ShiftedRm{8-7}; 512} 513 514class T2TwoReg<dag oops, dag iops, InstrItinClass itin, 515 string opc, string asm, list<dag> pattern> 516 : T2I<oops, iops, itin, opc, asm, pattern> { 517 bits<4> Rd; 518 bits<4> Rm; 519 520 let Inst{11-8} = Rd; 521 let Inst{3-0} = Rm; 522} 523 524class T2sTwoReg<dag oops, dag iops, InstrItinClass itin, 525 string opc, string asm, list<dag> pattern> 526 : T2sI<oops, iops, itin, opc, asm, pattern> { 527 bits<4> Rd; 528 bits<4> Rm; 529 530 let Inst{11-8} = Rd; 531 let Inst{3-0} = Rm; 532} 533 534class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin, 535 string opc, string asm, list<dag> pattern> 536 : T2I<oops, iops, itin, opc, asm, pattern> { 537 bits<4> Rn; 538 bits<4> Rm; 539 540 let Inst{19-16} = Rn; 541 let Inst{3-0} = Rm; 542} 543 544 545class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin, 546 string opc, string asm, list<dag> pattern> 547 : T2I<oops, iops, itin, opc, asm, pattern> { 548 bits<4> Rd; 549 bits<4> Rn; 550 bits<12> imm; 551 552 let Inst{11-8} = Rd; 553 let Inst{19-16} = Rn; 554 let Inst{26} = imm{11}; 555 let Inst{14-12} = imm{10-8}; 556 let Inst{7-0} = imm{7-0}; 557} 558 559class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin, 560 string opc, string asm, list<dag> pattern> 561 : T2sI<oops, iops, itin, opc, asm, pattern> { 562 bits<4> Rd; 563 bits<4> Rn; 564 bits<12> imm; 565 566 let Inst{11-8} = Rd; 567 let Inst{19-16} = Rn; 568 let Inst{26} = imm{11}; 569 let Inst{14-12} = imm{10-8}; 570 let Inst{7-0} = imm{7-0}; 571} 572 573class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin, 574 string opc, string asm, list<dag> pattern> 575 : T2I<oops, iops, itin, opc, asm, pattern> { 576 bits<4> Rd; 577 bits<4> Rm; 578 bits<5> imm; 579 580 let Inst{11-8} = Rd; 581 let Inst{3-0} = Rm; 582 let Inst{14-12} = imm{4-2}; 583 let Inst{7-6} = imm{1-0}; 584} 585 586class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin, 587 string opc, string asm, list<dag> pattern> 588 : T2sI<oops, iops, itin, opc, asm, pattern> { 589 bits<4> Rd; 590 bits<4> Rm; 591 bits<5> imm; 592 593 let Inst{11-8} = Rd; 594 let Inst{3-0} = Rm; 595 let Inst{14-12} = imm{4-2}; 596 let Inst{7-6} = imm{1-0}; 597} 598 599class T2ThreeReg<dag oops, dag iops, InstrItinClass itin, 600 string opc, string asm, list<dag> pattern> 601 : T2I<oops, iops, itin, opc, asm, pattern> { 602 bits<4> Rd; 603 bits<4> Rn; 604 bits<4> Rm; 605 606 let Inst{11-8} = Rd; 607 let Inst{19-16} = Rn; 608 let Inst{3-0} = Rm; 609} 610 611class T2ThreeRegNoP<dag oops, dag iops, InstrItinClass itin, 612 string asm, list<dag> pattern> 613 : T2XI<oops, iops, itin, asm, pattern> { 614 bits<4> Rd; 615 bits<4> Rn; 616 bits<4> Rm; 617 618 let Inst{11-8} = Rd; 619 let Inst{19-16} = Rn; 620 let Inst{3-0} = Rm; 621} 622 623class T2sThreeReg<dag oops, dag iops, InstrItinClass itin, 624 string opc, string asm, list<dag> pattern> 625 : T2sI<oops, iops, itin, opc, asm, pattern> { 626 bits<4> Rd; 627 bits<4> Rn; 628 bits<4> Rm; 629 630 let Inst{11-8} = Rd; 631 let Inst{19-16} = Rn; 632 let Inst{3-0} = Rm; 633} 634 635class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin, 636 string opc, string asm, list<dag> pattern> 637 : T2I<oops, iops, itin, opc, asm, pattern> { 638 bits<4> Rd; 639 bits<4> Rn; 640 bits<12> ShiftedRm; 641 642 let Inst{11-8} = Rd; 643 let Inst{19-16} = Rn; 644 let Inst{3-0} = ShiftedRm{3-0}; 645 let Inst{5-4} = ShiftedRm{6-5}; 646 let Inst{14-12} = ShiftedRm{11-9}; 647 let Inst{7-6} = ShiftedRm{8-7}; 648} 649 650class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin, 651 string opc, string asm, list<dag> pattern> 652 : T2sI<oops, iops, itin, opc, asm, pattern> { 653 bits<4> Rd; 654 bits<4> Rn; 655 bits<12> ShiftedRm; 656 657 let Inst{11-8} = Rd; 658 let Inst{19-16} = Rn; 659 let Inst{3-0} = ShiftedRm{3-0}; 660 let Inst{5-4} = ShiftedRm{6-5}; 661 let Inst{14-12} = ShiftedRm{11-9}; 662 let Inst{7-6} = ShiftedRm{8-7}; 663} 664 665class T2FourReg<dag oops, dag iops, InstrItinClass itin, 666 string opc, string asm, list<dag> pattern> 667 : T2I<oops, iops, itin, opc, asm, pattern> { 668 bits<4> Rd; 669 bits<4> Rn; 670 bits<4> Rm; 671 bits<4> Ra; 672 673 let Inst{19-16} = Rn; 674 let Inst{15-12} = Ra; 675 let Inst{11-8} = Rd; 676 let Inst{3-0} = Rm; 677} 678 679class T2MulLong<bits<3> opc22_20, bits<4> opc7_4, 680 string opc, list<dag> pattern> 681 : T2I<(outs rGPR:$RdLo, rGPR:$RdHi), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64, 682 opc, "\t$RdLo, $RdHi, $Rn, $Rm", pattern>, 683 Sched<[WriteMUL64Lo, WriteMUL64Hi, ReadMUL, ReadMUL]> { 684 bits<4> RdLo; 685 bits<4> RdHi; 686 bits<4> Rn; 687 bits<4> Rm; 688 689 let Inst{31-23} = 0b111110111; 690 let Inst{22-20} = opc22_20; 691 let Inst{19-16} = Rn; 692 let Inst{15-12} = RdLo; 693 let Inst{11-8} = RdHi; 694 let Inst{7-4} = opc7_4; 695 let Inst{3-0} = Rm; 696} 697class T2MlaLong<bits<3> opc22_20, bits<4> opc7_4, string opc> 698 : T2I<(outs rGPR:$RdLo, rGPR:$RdHi), 699 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi), IIC_iMAC64, 700 opc, "\t$RdLo, $RdHi, $Rn, $Rm", []>, 701 RegConstraint<"$RLo = $RdLo, $RHi = $RdHi">, 702 Sched<[WriteMAC64Lo, WriteMAC64Hi, ReadMUL, ReadMUL, ReadMAC, ReadMAC]> { 703 bits<4> RdLo; 704 bits<4> RdHi; 705 bits<4> Rn; 706 bits<4> Rm; 707 708 let Inst{31-23} = 0b111110111; 709 let Inst{22-20} = opc22_20; 710 let Inst{19-16} = Rn; 711 let Inst{15-12} = RdLo; 712 let Inst{11-8} = RdHi; 713 let Inst{7-4} = opc7_4; 714 let Inst{3-0} = Rm; 715} 716 717 718/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a 719/// binary operation that produces a value. These are predicable and can be 720/// changed to modify CPSR. 721multiclass T2I_bin_irs<bits<4> opcod, string opc, 722 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, 723 SDPatternOperator opnode, bit Commutable = 0, 724 string wide = ""> { 725 // shifted imm 726 def ri : T2sTwoRegImm< 727 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii, 728 opc, "\t$Rd, $Rn, $imm", 729 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>, 730 Sched<[WriteALU, ReadALU]> { 731 let Inst{31-27} = 0b11110; 732 let Inst{25} = 0; 733 let Inst{24-21} = opcod; 734 let Inst{15} = 0; 735 } 736 // register 737 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir, 738 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"), 739 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>, 740 Sched<[WriteALU, ReadALU, ReadALU]> { 741 let isCommutable = Commutable; 742 let Inst{31-27} = 0b11101; 743 let Inst{26-25} = 0b01; 744 let Inst{24-21} = opcod; 745 let Inst{15} = 0b0; 746 // In most of these instructions, and most versions of the Arm 747 // architecture, bit 15 of this encoding is listed as (0) rather 748 // than 0, i.e. setting it to 1 is UNPREDICTABLE or a soft-fail 749 // rather than a hard failure. In v8.1-M, this requirement is 750 // upgraded to a hard one for ORR, so that the encodings with 1 751 // in this bit can be reused for other instructions (such as 752 // CSEL). Setting Unpredictable{15} = 1 here would reintroduce 753 // that encoding clash in the auto- generated MC decoder, so I 754 // comment it out. 755 let Unpredictable{15} = !if(!eq(opcod, 0b0010), 0b0, 0b1); 756 let Inst{14-12} = 0b000; // imm3 757 let Inst{7-6} = 0b00; // imm2 758 let Inst{5-4} = 0b00; // type 759 } 760 // shifted register 761 def rs : T2sTwoRegShiftedReg< 762 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis, 763 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"), 764 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>, 765 Sched<[WriteALUsi, ReadALU]> { 766 let Inst{31-27} = 0b11101; 767 let Inst{26-25} = 0b01; 768 let Inst{24-21} = opcod; 769 let Inst{15} = 0; 770 let Unpredictable{15} = !if(!eq(opcod, 0b0010), 0b0, 0b1); // see above 771 } 772 // Assembly aliases for optional destination operand when it's the same 773 // as the source operand. 774 def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"), 775 (!cast<Instruction>(NAME#"ri") rGPR:$Rdn, rGPR:$Rdn, 776 t2_so_imm:$imm, pred:$p, 777 cc_out:$s)>; 778 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"), 779 (!cast<Instruction>(NAME#"rr") rGPR:$Rdn, rGPR:$Rdn, 780 rGPR:$Rm, pred:$p, 781 cc_out:$s)>; 782 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"), 783 (!cast<Instruction>(NAME#"rs") rGPR:$Rdn, rGPR:$Rdn, 784 t2_so_reg:$shift, pred:$p, 785 cc_out:$s)>; 786} 787 788/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need 789// the ".w" suffix to indicate that they are wide. 790multiclass T2I_bin_w_irs<bits<4> opcod, string opc, 791 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, 792 SDPatternOperator opnode, bit Commutable = 0> : 793 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w"> { 794 // Assembler aliases w/ the ".w" suffix. 795 def : t2InstAlias<!strconcat(opc, "${s}${p}.w", " $Rd, $Rn, $imm"), 796 (!cast<Instruction>(NAME#"ri") rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p, 797 cc_out:$s)>; 798 // Assembler aliases w/o the ".w" suffix. 799 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"), 800 (!cast<Instruction>(NAME#"rr") rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, 801 cc_out:$s)>; 802 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $shift"), 803 (!cast<Instruction>(NAME#"rs") rGPR:$Rd, rGPR:$Rn, t2_so_reg:$shift, 804 pred:$p, cc_out:$s)>; 805 806 // and with the optional destination operand, too. 807 def : t2InstAlias<!strconcat(opc, "${s}${p}.w", " $Rdn, $imm"), 808 (!cast<Instruction>(NAME#"ri") rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, 809 pred:$p, cc_out:$s)>; 810 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"), 811 (!cast<Instruction>(NAME#"rr") rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, 812 cc_out:$s)>; 813 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $shift"), 814 (!cast<Instruction>(NAME#"rs") rGPR:$Rdn, rGPR:$Rdn, t2_so_reg:$shift, 815 pred:$p, cc_out:$s)>; 816} 817 818/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are 819/// reversed. The 'rr' form is only defined for the disassembler; for codegen 820/// it is equivalent to the T2I_bin_irs counterpart. 821multiclass T2I_rbin_irs<bits<4> opcod, string opc, SDNode opnode> { 822 // shifted imm 823 def ri : T2sTwoRegImm< 824 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi, 825 opc, ".w\t$Rd, $Rn, $imm", 826 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]>, 827 Sched<[WriteALU, ReadALU]> { 828 let Inst{31-27} = 0b11110; 829 let Inst{25} = 0; 830 let Inst{24-21} = opcod; 831 let Inst{15} = 0; 832 } 833 // register 834 def rr : T2sThreeReg< 835 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr, 836 opc, "\t$Rd, $Rn, $Rm", 837 [/* For disassembly only; pattern left blank */]>, 838 Sched<[WriteALU, ReadALU, ReadALU]> { 839 let Inst{31-27} = 0b11101; 840 let Inst{26-25} = 0b01; 841 let Inst{24-21} = opcod; 842 let Inst{14-12} = 0b000; // imm3 843 let Inst{7-6} = 0b00; // imm2 844 let Inst{5-4} = 0b00; // type 845 } 846 // shifted register 847 def rs : T2sTwoRegShiftedReg< 848 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), 849 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm", 850 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]>, 851 Sched<[WriteALUsi, ReadALU]> { 852 let Inst{31-27} = 0b11101; 853 let Inst{26-25} = 0b01; 854 let Inst{24-21} = opcod; 855 } 856} 857 858/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the 859/// instruction modifies the CPSR register. 860/// 861/// These opcodes will be converted to the real non-S opcodes by 862/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand. 863let hasPostISelHook = 1, Defs = [CPSR] in { 864multiclass T2I_bin_s_irs<InstrItinClass iii, InstrItinClass iir, 865 InstrItinClass iis, SDNode opnode, 866 bit Commutable = 0> { 867 // shifted imm 868 def ri : t2PseudoInst<(outs rGPR:$Rd), 869 (ins GPRnopc:$Rn, t2_so_imm:$imm, pred:$p), 870 4, iii, 871 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn, 872 t2_so_imm:$imm))]>, 873 Sched<[WriteALU, ReadALU]>; 874 // register 875 def rr : t2PseudoInst<(outs rGPR:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm, pred:$p), 876 4, iir, 877 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn, 878 rGPR:$Rm))]>, 879 Sched<[WriteALU, ReadALU, ReadALU]> { 880 let isCommutable = Commutable; 881 } 882 // shifted register 883 def rs : t2PseudoInst<(outs rGPR:$Rd), 884 (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm, pred:$p), 885 4, iis, 886 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn, 887 t2_so_reg:$ShiftedRm))]>, 888 Sched<[WriteALUsi, ReadALUsr]>; 889} 890} 891 892/// T2I_rbin_s_is - Same as T2I_bin_s_irs, except selection DAG 893/// operands are reversed. 894let hasPostISelHook = 1, Defs = [CPSR] in { 895multiclass T2I_rbin_s_is<SDNode opnode> { 896 // shifted imm 897 def ri : t2PseudoInst<(outs rGPR:$Rd), 898 (ins rGPR:$Rn, t2_so_imm:$imm, pred:$p), 899 4, IIC_iALUi, 900 [(set rGPR:$Rd, CPSR, (opnode t2_so_imm:$imm, 901 rGPR:$Rn))]>, 902 Sched<[WriteALU, ReadALU]>; 903 // shifted register 904 def rs : t2PseudoInst<(outs rGPR:$Rd), 905 (ins rGPR:$Rn, t2_so_reg:$ShiftedRm, pred:$p), 906 4, IIC_iALUsi, 907 [(set rGPR:$Rd, CPSR, (opnode t2_so_reg:$ShiftedRm, 908 rGPR:$Rn))]>, 909 Sched<[WriteALUsi, ReadALU]>; 910} 911} 912 913/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg}) 914/// patterns for a binary operation that produces a value. 915multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, SDNode opnode, 916 bit Commutable = 0> { 917 // shifted imm 918 // The register-immediate version is re-materializable. This is useful 919 // in particular for taking the address of a local. 920 let isReMaterializable = 1 in { 921 def spImm : T2sTwoRegImm< 922 (outs GPRsp:$Rd), (ins GPRsp:$Rn, t2_so_imm:$imm), IIC_iALUi, 923 opc, ".w\t$Rd, $Rn, $imm", 924 []>, 925 Sched<[WriteALU, ReadALU]> { 926 let Rn = 13; 927 let Rd = 13; 928 929 let Inst{31-27} = 0b11110; 930 let Inst{25-24} = 0b01; 931 let Inst{23-21} = op23_21; 932 let Inst{15} = 0; 933 934 let DecoderMethod = "DecodeT2AddSubSPImm"; 935 } 936 937 def ri : T2sTwoRegImm< 938 (outs rGPR:$Rd), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iALUi, 939 opc, ".w\t$Rd, $Rn, $imm", 940 [(set rGPR:$Rd, (opnode GPRnopc:$Rn, t2_so_imm:$imm))]>, 941 Sched<[WriteALU, ReadALU]> { 942 let Inst{31-27} = 0b11110; 943 let Inst{25} = 0; 944 let Inst{24} = 1; 945 let Inst{23-21} = op23_21; 946 let Inst{15} = 0; 947 } 948 } 949 // 12-bit imm 950 def ri12 : T2I< 951 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi, 952 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm", 953 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]>, 954 Sched<[WriteALU, ReadALU]> { 955 bits<4> Rd; 956 bits<4> Rn; 957 bits<12> imm; 958 let Inst{31-27} = 0b11110; 959 let Inst{26} = imm{11}; 960 let Inst{25-24} = 0b10; 961 let Inst{23-21} = op23_21; 962 let Inst{20} = 0; // The S bit. 963 let Inst{19-16} = Rn; 964 let Inst{15} = 0; 965 let Inst{14-12} = imm{10-8}; 966 let Inst{11-8} = Rd; 967 let Inst{7-0} = imm{7-0}; 968 } 969 def spImm12 : T2I< 970 (outs GPRsp:$Rd), (ins GPRsp:$Rn, imm0_4095:$imm), IIC_iALUi, 971 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm", 972 []>, 973 Sched<[WriteALU, ReadALU]> { 974 bits<4> Rd = 13; 975 bits<4> Rn = 13; 976 bits<12> imm; 977 let Inst{31-27} = 0b11110; 978 let Inst{26} = imm{11}; 979 let Inst{25-24} = 0b10; 980 let Inst{23-21} = op23_21; 981 let Inst{20} = 0; // The S bit. 982 let Inst{19-16} = Rn; 983 let Inst{15} = 0; 984 let Inst{14-12} = imm{10-8}; 985 let Inst{11-8} = Rd; 986 let Inst{7-0} = imm{7-0}; 987 let DecoderMethod = "DecodeT2AddSubSPImm"; 988 } 989 // register 990 def rr : T2sThreeReg<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm), 991 IIC_iALUr, opc, ".w\t$Rd, $Rn, $Rm", 992 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, rGPR:$Rm))]>, 993 Sched<[WriteALU, ReadALU, ReadALU]> { 994 let isCommutable = Commutable; 995 let Inst{31-27} = 0b11101; 996 let Inst{26-25} = 0b01; 997 let Inst{24} = 1; 998 let Inst{23-21} = op23_21; 999 let Inst{14-12} = 0b000; // imm3 1000 let Inst{7-6} = 0b00; // imm2 1001 let Inst{5-4} = 0b00; // type 1002 } 1003 // shifted register 1004 def rs : T2sTwoRegShiftedReg< 1005 (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm), 1006 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm", 1007 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm))]>, 1008 Sched<[WriteALUsi, ReadALU]> { 1009 let Inst{31-27} = 0b11101; 1010 let Inst{26-25} = 0b01; 1011 let Inst{24} = 1; 1012 let Inst{23-21} = op23_21; 1013 } 1014} 1015 1016/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns 1017/// for a binary operation that produces a value and use the carry 1018/// bit. It's not predicable. 1019let Defs = [CPSR], Uses = [CPSR] in { 1020multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, SDNode opnode, 1021 bit Commutable = 0> { 1022 // shifted imm 1023 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), 1024 IIC_iALUi, opc, "\t$Rd, $Rn, $imm", 1025 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_imm:$imm, CPSR))]>, 1026 Requires<[IsThumb2]>, Sched<[WriteALU, ReadALU]> { 1027 let Inst{31-27} = 0b11110; 1028 let Inst{25} = 0; 1029 let Inst{24-21} = opcod; 1030 let Inst{15} = 0; 1031 } 1032 // register 1033 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr, 1034 opc, ".w\t$Rd, $Rn, $Rm", 1035 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, rGPR:$Rm, CPSR))]>, 1036 Requires<[IsThumb2]>, Sched<[WriteALU, ReadALU, ReadALU]> { 1037 let isCommutable = Commutable; 1038 let Inst{31-27} = 0b11101; 1039 let Inst{26-25} = 0b01; 1040 let Inst{24-21} = opcod; 1041 let Inst{14-12} = 0b000; // imm3 1042 let Inst{7-6} = 0b00; // imm2 1043 let Inst{5-4} = 0b00; // type 1044 } 1045 // shifted register 1046 def rs : T2sTwoRegShiftedReg< 1047 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), 1048 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm", 1049 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm, CPSR))]>, 1050 Requires<[IsThumb2]>, Sched<[WriteALUsi, ReadALU]> { 1051 let Inst{31-27} = 0b11101; 1052 let Inst{26-25} = 0b01; 1053 let Inst{24-21} = opcod; 1054 } 1055} 1056} 1057 1058/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift / 1059// rotate operation that produces a value. 1060multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, SDNode opnode> { 1061 // 5-bit imm 1062 def ri : T2sTwoRegShiftImm< 1063 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi, 1064 opc, ".w\t$Rd, $Rm, $imm", 1065 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]>, 1066 Sched<[WriteALU]> { 1067 let Inst{31-27} = 0b11101; 1068 let Inst{26-21} = 0b010010; 1069 let Inst{19-16} = 0b1111; // Rn 1070 let Inst{15} = 0b0; 1071 let Inst{5-4} = opcod; 1072 } 1073 // register 1074 def rr : T2sThreeReg< 1075 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr, 1076 opc, ".w\t$Rd, $Rn, $Rm", 1077 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>, 1078 Sched<[WriteALU]> { 1079 let Inst{31-27} = 0b11111; 1080 let Inst{26-23} = 0b0100; 1081 let Inst{22-21} = opcod; 1082 let Inst{15-12} = 0b1111; 1083 let Inst{7-4} = 0b0000; 1084 } 1085 1086 // Optional destination register 1087 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $imm"), 1088 (!cast<Instruction>(NAME#"ri") rGPR:$Rdn, rGPR:$Rdn, ty:$imm, pred:$p, 1089 cc_out:$s)>; 1090 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $Rm"), 1091 (!cast<Instruction>(NAME#"rr") rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, 1092 cc_out:$s)>; 1093 1094 // Assembler aliases w/o the ".w" suffix. 1095 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $imm"), 1096 (!cast<Instruction>(NAME#"ri") rGPR:$Rd, rGPR:$Rn, ty:$imm, pred:$p, 1097 cc_out:$s)>; 1098 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"), 1099 (!cast<Instruction>(NAME#"rr") rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, 1100 cc_out:$s)>; 1101 1102 // and with the optional destination operand, too. 1103 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $imm"), 1104 (!cast<Instruction>(NAME#"ri") rGPR:$Rdn, rGPR:$Rdn, ty:$imm, pred:$p, 1105 cc_out:$s)>; 1106 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"), 1107 (!cast<Instruction>(NAME#"rr") rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, 1108 cc_out:$s)>; 1109} 1110 1111/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test 1112/// patterns. Similar to T2I_bin_irs except the instruction does not produce 1113/// a explicit result, only implicitly set CPSR. 1114multiclass T2I_cmp_irs<bits<4> opcod, string opc, RegisterClass LHSGPR, 1115 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, 1116 SDPatternOperator opnode> { 1117let isCompare = 1, Defs = [CPSR] in { 1118 // shifted imm 1119 def ri : T2OneRegCmpImm< 1120 (outs), (ins LHSGPR:$Rn, t2_so_imm:$imm), iii, 1121 opc, ".w\t$Rn, $imm", 1122 [(opnode LHSGPR:$Rn, t2_so_imm:$imm)]>, Sched<[WriteCMP]> { 1123 let Inst{31-27} = 0b11110; 1124 let Inst{25} = 0; 1125 let Inst{24-21} = opcod; 1126 let Inst{20} = 1; // The S bit. 1127 let Inst{15} = 0; 1128 let Inst{11-8} = 0b1111; // Rd 1129 } 1130 // register 1131 def rr : T2TwoRegCmp< 1132 (outs), (ins LHSGPR:$Rn, rGPR:$Rm), iir, 1133 opc, ".w\t$Rn, $Rm", 1134 [(opnode LHSGPR:$Rn, rGPR:$Rm)]>, Sched<[WriteCMP]> { 1135 let Inst{31-27} = 0b11101; 1136 let Inst{26-25} = 0b01; 1137 let Inst{24-21} = opcod; 1138 let Inst{20} = 1; // The S bit. 1139 let Inst{14-12} = 0b000; // imm3 1140 let Inst{11-8} = 0b1111; // Rd 1141 let Inst{7-6} = 0b00; // imm2 1142 let Inst{5-4} = 0b00; // type 1143 } 1144 // shifted register 1145 def rs : T2OneRegCmpShiftedReg< 1146 (outs), (ins LHSGPR:$Rn, t2_so_reg:$ShiftedRm), iis, 1147 opc, ".w\t$Rn, $ShiftedRm", 1148 [(opnode LHSGPR:$Rn, t2_so_reg:$ShiftedRm)]>, 1149 Sched<[WriteCMPsi]> { 1150 let Inst{31-27} = 0b11101; 1151 let Inst{26-25} = 0b01; 1152 let Inst{24-21} = opcod; 1153 let Inst{20} = 1; // The S bit. 1154 let Inst{11-8} = 0b1111; // Rd 1155 } 1156} 1157 1158 // Assembler aliases w/o the ".w" suffix. 1159 // No alias here for 'rr' version as not all instantiations of this 1160 // multiclass want one (CMP in particular, does not). 1161 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $imm"), 1162 (!cast<Instruction>(NAME#"ri") LHSGPR:$Rn, t2_so_imm:$imm, pred:$p)>; 1163 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $shift"), 1164 (!cast<Instruction>(NAME#"rs") LHSGPR:$Rn, t2_so_reg:$shift, pred:$p)>; 1165} 1166 1167/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns. 1168multiclass T2I_ld<bit signed, bits<2> opcod, string opc, 1169 InstrItinClass iii, InstrItinClass iis, RegisterClass target, 1170 PatFrag opnode> { 1171 def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii, 1172 opc, ".w\t$Rt, $addr", 1173 [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]>, 1174 Sched<[WriteLd]> { 1175 bits<4> Rt; 1176 bits<17> addr; 1177 let Inst{31-25} = 0b1111100; 1178 let Inst{24} = signed; 1179 let Inst{23} = 1; 1180 let Inst{22-21} = opcod; 1181 let Inst{20} = 1; // load 1182 let Inst{19-16} = addr{16-13}; // Rn 1183 let Inst{15-12} = Rt; 1184 let Inst{11-0} = addr{11-0}; // imm 1185 1186 let DecoderMethod = "DecodeT2LoadImm12"; 1187 } 1188 def i8 : T2Ii8 <(outs target:$Rt), (ins t2addrmode_negimm8:$addr), iii, 1189 opc, "\t$Rt, $addr", 1190 [(set target:$Rt, (opnode t2addrmode_negimm8:$addr))]>, 1191 Sched<[WriteLd]> { 1192 bits<4> Rt; 1193 bits<13> addr; 1194 let Inst{31-27} = 0b11111; 1195 let Inst{26-25} = 0b00; 1196 let Inst{24} = signed; 1197 let Inst{23} = 0; 1198 let Inst{22-21} = opcod; 1199 let Inst{20} = 1; // load 1200 let Inst{19-16} = addr{12-9}; // Rn 1201 let Inst{15-12} = Rt; 1202 let Inst{11} = 1; 1203 // Offset: index==TRUE, wback==FALSE 1204 let Inst{10} = 1; // The P bit. 1205 let Inst{9} = addr{8}; // U 1206 let Inst{8} = 0; // The W bit. 1207 let Inst{7-0} = addr{7-0}; // imm 1208 1209 let DecoderMethod = "DecodeT2LoadImm8"; 1210 } 1211 def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis, 1212 opc, ".w\t$Rt, $addr", 1213 [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]>, 1214 Sched<[WriteLd]> { 1215 let Inst{31-27} = 0b11111; 1216 let Inst{26-25} = 0b00; 1217 let Inst{24} = signed; 1218 let Inst{23} = 0; 1219 let Inst{22-21} = opcod; 1220 let Inst{20} = 1; // load 1221 let Inst{11-6} = 0b000000; 1222 1223 bits<4> Rt; 1224 let Inst{15-12} = Rt; 1225 1226 bits<10> addr; 1227 let Inst{19-16} = addr{9-6}; // Rn 1228 let Inst{3-0} = addr{5-2}; // Rm 1229 let Inst{5-4} = addr{1-0}; // imm 1230 1231 let DecoderMethod = "DecodeT2LoadShift"; 1232 } 1233 1234 // pci variant is very similar to i12, but supports negative offsets 1235 // from the PC. 1236 def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii, 1237 opc, ".w\t$Rt, $addr", 1238 [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]>, 1239 Sched<[WriteLd]> { 1240 let isReMaterializable = 1; 1241 let Inst{31-27} = 0b11111; 1242 let Inst{26-25} = 0b00; 1243 let Inst{24} = signed; 1244 let Inst{22-21} = opcod; 1245 let Inst{20} = 1; // load 1246 let Inst{19-16} = 0b1111; // Rn 1247 1248 bits<4> Rt; 1249 let Inst{15-12} = Rt{3-0}; 1250 1251 bits<13> addr; 1252 let Inst{23} = addr{12}; // add = (U == '1') 1253 let Inst{11-0} = addr{11-0}; 1254 1255 let DecoderMethod = "DecodeT2LoadLabel"; 1256 } 1257} 1258 1259/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns. 1260multiclass T2I_st<bits<2> opcod, string opc, 1261 InstrItinClass iii, InstrItinClass iis, RegisterClass target, 1262 PatFrag opnode> { 1263 def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii, 1264 opc, ".w\t$Rt, $addr", 1265 [(opnode target:$Rt, t2addrmode_imm12:$addr)]>, 1266 Sched<[WriteST]> { 1267 let Inst{31-27} = 0b11111; 1268 let Inst{26-23} = 0b0001; 1269 let Inst{22-21} = opcod; 1270 let Inst{20} = 0; // !load 1271 1272 bits<4> Rt; 1273 let Inst{15-12} = Rt; 1274 1275 bits<17> addr; 1276 let addr{12} = 1; // add = TRUE 1277 let Inst{19-16} = addr{16-13}; // Rn 1278 let Inst{23} = addr{12}; // U 1279 let Inst{11-0} = addr{11-0}; // imm 1280 } 1281 def i8 : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_negimm8:$addr), iii, 1282 opc, "\t$Rt, $addr", 1283 [(opnode target:$Rt, t2addrmode_negimm8:$addr)]>, 1284 Sched<[WriteST]> { 1285 let Inst{31-27} = 0b11111; 1286 let Inst{26-23} = 0b0000; 1287 let Inst{22-21} = opcod; 1288 let Inst{20} = 0; // !load 1289 let Inst{11} = 1; 1290 // Offset: index==TRUE, wback==FALSE 1291 let Inst{10} = 1; // The P bit. 1292 let Inst{8} = 0; // The W bit. 1293 1294 bits<4> Rt; 1295 let Inst{15-12} = Rt; 1296 1297 bits<13> addr; 1298 let Inst{19-16} = addr{12-9}; // Rn 1299 let Inst{9} = addr{8}; // U 1300 let Inst{7-0} = addr{7-0}; // imm 1301 } 1302 def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis, 1303 opc, ".w\t$Rt, $addr", 1304 [(opnode target:$Rt, t2addrmode_so_reg:$addr)]>, 1305 Sched<[WriteST]> { 1306 let Inst{31-27} = 0b11111; 1307 let Inst{26-23} = 0b0000; 1308 let Inst{22-21} = opcod; 1309 let Inst{20} = 0; // !load 1310 let Inst{11-6} = 0b000000; 1311 1312 bits<4> Rt; 1313 let Inst{15-12} = Rt; 1314 1315 bits<10> addr; 1316 let Inst{19-16} = addr{9-6}; // Rn 1317 let Inst{3-0} = addr{5-2}; // Rm 1318 let Inst{5-4} = addr{1-0}; // imm 1319 } 1320} 1321 1322/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a 1323/// register and one whose operand is a register rotated by 8/16/24. 1324class T2I_ext_rrot_base<bits<3> opcod, dag iops, dag oops, 1325 string opc, string oprs, 1326 list<dag> pattern> 1327 : T2TwoReg<iops, oops, IIC_iEXTr, opc, oprs, pattern> { 1328 bits<2> rot; 1329 let Inst{31-27} = 0b11111; 1330 let Inst{26-23} = 0b0100; 1331 let Inst{22-20} = opcod; 1332 let Inst{19-16} = 0b1111; // Rn 1333 let Inst{15-12} = 0b1111; 1334 let Inst{7} = 1; 1335 let Inst{5-4} = rot; // rotate 1336} 1337 1338class T2I_ext_rrot<bits<3> opcod, string opc> 1339 : T2I_ext_rrot_base<opcod, 1340 (outs rGPR:$Rd), 1341 (ins rGPR:$Rm, rot_imm:$rot), 1342 opc, ".w\t$Rd, $Rm$rot", []>, 1343 Requires<[IsThumb2]>, 1344 Sched<[WriteALU, ReadALU]>; 1345 1346// UXTB16, SXTB16 - Requires HasDSP, does not need the .w qualifier. 1347class T2I_ext_rrot_xtb16<bits<3> opcod, string opc> 1348 : T2I_ext_rrot_base<opcod, 1349 (outs rGPR:$Rd), 1350 (ins rGPR:$Rm, rot_imm:$rot), 1351 opc, "\t$Rd, $Rm$rot", []>, 1352 Requires<[HasDSP, IsThumb2]>, 1353 Sched<[WriteALU, ReadALU]>; 1354 1355/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a 1356/// register and one whose operand is a register rotated by 8/16/24. 1357class T2I_exta_rrot<bits<3> opcod, string opc> 1358 : T2ThreeReg<(outs rGPR:$Rd), 1359 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot), 1360 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []>, 1361 Requires<[HasDSP, IsThumb2]>, 1362 Sched<[WriteALU, ReadALU]> { 1363 bits<2> rot; 1364 let Inst{31-27} = 0b11111; 1365 let Inst{26-23} = 0b0100; 1366 let Inst{22-20} = opcod; 1367 let Inst{15-12} = 0b1111; 1368 let Inst{7} = 1; 1369 let Inst{5-4} = rot; 1370} 1371 1372//===----------------------------------------------------------------------===// 1373// Instructions 1374//===----------------------------------------------------------------------===// 1375 1376//===----------------------------------------------------------------------===// 1377// Miscellaneous Instructions. 1378// 1379 1380class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin, 1381 string asm, list<dag> pattern> 1382 : T2XI<oops, iops, itin, asm, pattern> { 1383 bits<4> Rd; 1384 bits<12> label; 1385 1386 let Inst{11-8} = Rd; 1387 let Inst{26} = label{11}; 1388 let Inst{14-12} = label{10-8}; 1389 let Inst{7-0} = label{7-0}; 1390} 1391 1392// LEApcrel - Load a pc-relative address into a register without offending the 1393// assembler. 1394def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd), 1395 (ins t2adrlabel:$addr, pred:$p), 1396 IIC_iALUi, "adr{$p}.w\t$Rd, $addr", []>, 1397 Sched<[WriteALU, ReadALU]> { 1398 let Inst{31-27} = 0b11110; 1399 let Inst{25-24} = 0b10; 1400 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE) 1401 let Inst{22} = 0; 1402 let Inst{20} = 0; 1403 let Inst{19-16} = 0b1111; // Rn 1404 let Inst{15} = 0; 1405 1406 bits<4> Rd; 1407 bits<13> addr; 1408 let Inst{11-8} = Rd; 1409 let Inst{23} = addr{12}; 1410 let Inst{21} = addr{12}; 1411 let Inst{26} = addr{11}; 1412 let Inst{14-12} = addr{10-8}; 1413 let Inst{7-0} = addr{7-0}; 1414 1415 let DecoderMethod = "DecodeT2Adr"; 1416} 1417 1418let hasSideEffects = 0, isReMaterializable = 1 in 1419def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p), 1420 4, IIC_iALUi, []>, Sched<[WriteALU, ReadALU]>; 1421let hasSideEffects = 1 in 1422def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd), 1423 (ins i32imm:$label, pred:$p), 1424 4, IIC_iALUi, 1425 []>, Sched<[WriteALU, ReadALU]>; 1426 1427 1428//===----------------------------------------------------------------------===// 1429// Load / store Instructions. 1430// 1431 1432// Load 1433let canFoldAsLoad = 1, isReMaterializable = 1 in 1434defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR, load>; 1435 1436// Loads with zero extension 1437defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si, 1438 GPRnopc, zextloadi16>; 1439defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si, 1440 GPRnopc, zextloadi8>; 1441 1442// Loads with sign extension 1443defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si, 1444 GPRnopc, sextloadi16>; 1445defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si, 1446 GPRnopc, sextloadi8>; 1447 1448let mayLoad = 1, hasSideEffects = 0, hasExtraDefRegAllocReq = 1 in { 1449// Load doubleword 1450def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2), 1451 (ins t2addrmode_imm8s4:$addr), 1452 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", "", 1453 [(set rGPR:$Rt, rGPR:$Rt2, (ARMldrd t2addrmode_imm8s4:$addr))]>, 1454 Sched<[WriteLd]>; 1455} // mayLoad = 1, hasSideEffects = 0, hasExtraDefRegAllocReq = 1 1456 1457// zextload i1 -> zextload i8 1458def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr), 1459 (t2LDRBi12 t2addrmode_imm12:$addr)>; 1460def : T2Pat<(zextloadi1 t2addrmode_negimm8:$addr), 1461 (t2LDRBi8 t2addrmode_negimm8:$addr)>; 1462def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr), 1463 (t2LDRBs t2addrmode_so_reg:$addr)>; 1464def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)), 1465 (t2LDRBpci tconstpool:$addr)>; 1466 1467// extload -> zextload 1468// FIXME: Reduce the number of patterns by legalizing extload to zextload 1469// earlier? 1470def : T2Pat<(extloadi1 t2addrmode_imm12:$addr), 1471 (t2LDRBi12 t2addrmode_imm12:$addr)>; 1472def : T2Pat<(extloadi1 t2addrmode_negimm8:$addr), 1473 (t2LDRBi8 t2addrmode_negimm8:$addr)>; 1474def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr), 1475 (t2LDRBs t2addrmode_so_reg:$addr)>; 1476def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)), 1477 (t2LDRBpci tconstpool:$addr)>; 1478 1479def : T2Pat<(extloadi8 t2addrmode_imm12:$addr), 1480 (t2LDRBi12 t2addrmode_imm12:$addr)>; 1481def : T2Pat<(extloadi8 t2addrmode_negimm8:$addr), 1482 (t2LDRBi8 t2addrmode_negimm8:$addr)>; 1483def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr), 1484 (t2LDRBs t2addrmode_so_reg:$addr)>; 1485def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)), 1486 (t2LDRBpci tconstpool:$addr)>; 1487 1488def : T2Pat<(extloadi16 t2addrmode_imm12:$addr), 1489 (t2LDRHi12 t2addrmode_imm12:$addr)>; 1490def : T2Pat<(extloadi16 t2addrmode_negimm8:$addr), 1491 (t2LDRHi8 t2addrmode_negimm8:$addr)>; 1492def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr), 1493 (t2LDRHs t2addrmode_so_reg:$addr)>; 1494def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)), 1495 (t2LDRHpci tconstpool:$addr)>; 1496 1497// FIXME: The destination register of the loads and stores can't be PC, but 1498// can be SP. We need another regclass (similar to rGPR) to represent 1499// that. Not a pressing issue since these are selected manually, 1500// not via pattern. 1501 1502// Indexed loads 1503 1504let mayLoad = 1, hasSideEffects = 0 in { 1505def t2LDR_PRE : T2Ipreldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb), 1506 (ins t2addrmode_imm8_pre:$addr), 1507 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu, 1508 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>, 1509 Sched<[WriteLd]>; 1510 1511def t2LDR_POST : T2Ipostldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), 1512 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset), 1513 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu, 1514 "ldr", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>, 1515 Sched<[WriteLd]>; 1516 1517def t2LDRB_PRE : T2Ipreldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb), 1518 (ins t2addrmode_imm8_pre:$addr), 1519 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu, 1520 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>, 1521 Sched<[WriteLd]>; 1522 1523def t2LDRB_POST : T2Ipostldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), 1524 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset), 1525 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu, 1526 "ldrb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>, 1527 Sched<[WriteLd]>; 1528 1529def t2LDRH_PRE : T2Ipreldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb), 1530 (ins t2addrmode_imm8_pre:$addr), 1531 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu, 1532 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []>, 1533 Sched<[WriteLd]>; 1534 1535def t2LDRH_POST : T2Ipostldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), 1536 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset), 1537 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu, 1538 "ldrh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>, 1539 Sched<[WriteLd]>; 1540 1541def t2LDRSB_PRE : T2Ipreldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb), 1542 (ins t2addrmode_imm8_pre:$addr), 1543 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu, 1544 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb", 1545 []>, Sched<[WriteLd]>; 1546 1547def t2LDRSB_POST : T2Ipostldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), 1548 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset), 1549 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu, 1550 "ldrsb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>, 1551 Sched<[WriteLd]>; 1552 1553def t2LDRSH_PRE : T2Ipreldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb), 1554 (ins t2addrmode_imm8_pre:$addr), 1555 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu, 1556 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", 1557 []>, Sched<[WriteLd]>; 1558 1559def t2LDRSH_POST : T2Ipostldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), 1560 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset), 1561 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu, 1562 "ldrsh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>, 1563 Sched<[WriteLd]>; 1564} // mayLoad = 1, hasSideEffects = 0 1565 1566// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110). 1567// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4 1568class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii> 1569 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_posimm8:$addr), ii, opc, 1570 "\t$Rt, $addr", []>, Sched<[WriteLd]> { 1571 bits<4> Rt; 1572 bits<13> addr; 1573 let Inst{31-27} = 0b11111; 1574 let Inst{26-25} = 0b00; 1575 let Inst{24} = signed; 1576 let Inst{23} = 0; 1577 let Inst{22-21} = type; 1578 let Inst{20} = 1; // load 1579 let Inst{19-16} = addr{12-9}; 1580 let Inst{15-12} = Rt; 1581 let Inst{11} = 1; 1582 let Inst{10-8} = 0b110; // PUW. 1583 let Inst{7-0} = addr{7-0}; 1584 1585 let DecoderMethod = "DecodeT2LoadT"; 1586} 1587 1588def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>; 1589def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>; 1590def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>; 1591def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>; 1592def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>; 1593 1594class T2Ildacq<bits<4> bits23_20, bits<2> bit54, dag oops, dag iops, 1595 string opc, string asm, list<dag> pattern> 1596 : Thumb2I<oops, iops, AddrModeNone, 4, NoItinerary, 1597 opc, asm, "", pattern>, Requires<[IsThumb, HasAcquireRelease]> { 1598 bits<4> Rt; 1599 bits<4> addr; 1600 1601 let Inst{31-27} = 0b11101; 1602 let Inst{26-24} = 0b000; 1603 let Inst{23-20} = bits23_20; 1604 let Inst{11-6} = 0b111110; 1605 let Inst{5-4} = bit54; 1606 let Inst{3-0} = 0b1111; 1607 1608 // Encode instruction operands 1609 let Inst{19-16} = addr; 1610 let Inst{15-12} = Rt; 1611} 1612 1613def t2LDA : T2Ildacq<0b1101, 0b10, (outs rGPR:$Rt), 1614 (ins addr_offset_none:$addr), "lda", "\t$Rt, $addr", []>, 1615 Sched<[WriteLd]>; 1616def t2LDAB : T2Ildacq<0b1101, 0b00, (outs rGPR:$Rt), 1617 (ins addr_offset_none:$addr), "ldab", "\t$Rt, $addr", []>, 1618 Sched<[WriteLd]>; 1619def t2LDAH : T2Ildacq<0b1101, 0b01, (outs rGPR:$Rt), 1620 (ins addr_offset_none:$addr), "ldah", "\t$Rt, $addr", []>, 1621 Sched<[WriteLd]>; 1622 1623// Store 1624defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR, store>; 1625defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si, 1626 rGPR, truncstorei8>; 1627defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si, 1628 rGPR, truncstorei16>; 1629 1630// Store doubleword 1631let mayStore = 1, hasSideEffects = 0, hasExtraSrcRegAllocReq = 1 in 1632def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs), 1633 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4:$addr), 1634 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", "", 1635 [(ARMstrd rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4:$addr)]>, 1636 Sched<[WriteST]>; 1637 1638// Indexed stores 1639 1640let mayStore = 1, hasSideEffects = 0 in { 1641def t2STR_PRE : T2Ipreldst<0, 0b10, 0, 1, (outs GPRnopc:$Rn_wb), 1642 (ins GPRnopc:$Rt, t2addrmode_imm8_pre:$addr), 1643 AddrModeT2_i8, IndexModePre, IIC_iStore_iu, 1644 "str", "\t$Rt, $addr!", 1645 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []>, 1646 Sched<[WriteST]>; 1647 1648def t2STRH_PRE : T2Ipreldst<0, 0b01, 0, 1, (outs GPRnopc:$Rn_wb), 1649 (ins rGPR:$Rt, t2addrmode_imm8_pre:$addr), 1650 AddrModeT2_i8, IndexModePre, IIC_iStore_iu, 1651 "strh", "\t$Rt, $addr!", 1652 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []>, 1653 Sched<[WriteST]>; 1654 1655def t2STRB_PRE : T2Ipreldst<0, 0b00, 0, 1, (outs GPRnopc:$Rn_wb), 1656 (ins rGPR:$Rt, t2addrmode_imm8_pre:$addr), 1657 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu, 1658 "strb", "\t$Rt, $addr!", 1659 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []>, 1660 Sched<[WriteST]>; 1661} // mayStore = 1, hasSideEffects = 0 1662 1663def t2STR_POST : T2Ipostldst<0, 0b10, 0, 0, (outs GPRnopc:$Rn_wb), 1664 (ins GPRnopc:$Rt, addr_offset_none:$Rn, 1665 t2am_imm8_offset:$offset), 1666 AddrModeT2_i8, IndexModePost, IIC_iStore_iu, 1667 "str", "\t$Rt, $Rn$offset", 1668 "$Rn = $Rn_wb,@earlyclobber $Rn_wb", 1669 [(set GPRnopc:$Rn_wb, 1670 (post_store GPRnopc:$Rt, addr_offset_none:$Rn, 1671 t2am_imm8_offset:$offset))]>, 1672 Sched<[WriteST]>; 1673 1674def t2STRH_POST : T2Ipostldst<0, 0b01, 0, 0, (outs GPRnopc:$Rn_wb), 1675 (ins rGPR:$Rt, addr_offset_none:$Rn, 1676 t2am_imm8_offset:$offset), 1677 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu, 1678 "strh", "\t$Rt, $Rn$offset", 1679 "$Rn = $Rn_wb,@earlyclobber $Rn_wb", 1680 [(set GPRnopc:$Rn_wb, 1681 (post_truncsti16 rGPR:$Rt, addr_offset_none:$Rn, 1682 t2am_imm8_offset:$offset))]>, 1683 Sched<[WriteST]>; 1684 1685def t2STRB_POST : T2Ipostldst<0, 0b00, 0, 0, (outs GPRnopc:$Rn_wb), 1686 (ins rGPR:$Rt, addr_offset_none:$Rn, 1687 t2am_imm8_offset:$offset), 1688 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu, 1689 "strb", "\t$Rt, $Rn$offset", 1690 "$Rn = $Rn_wb,@earlyclobber $Rn_wb", 1691 [(set GPRnopc:$Rn_wb, 1692 (post_truncsti8 rGPR:$Rt, addr_offset_none:$Rn, 1693 t2am_imm8_offset:$offset))]>, 1694 Sched<[WriteST]>; 1695 1696// Pseudo-instructions for pattern matching the pre-indexed stores. We can't 1697// put the patterns on the instruction definitions directly as ISel wants 1698// the address base and offset to be separate operands, not a single 1699// complex operand like we represent the instructions themselves. The 1700// pseudos map between the two. 1701let usesCustomInserter = 1, 1702 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in { 1703def t2STR_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb), 1704 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p), 1705 4, IIC_iStore_ru, 1706 [(set GPRnopc:$Rn_wb, 1707 (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>, 1708 Sched<[WriteST]>; 1709def t2STRB_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb), 1710 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p), 1711 4, IIC_iStore_ru, 1712 [(set GPRnopc:$Rn_wb, 1713 (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>, 1714 Sched<[WriteST]>; 1715def t2STRH_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb), 1716 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p), 1717 4, IIC_iStore_ru, 1718 [(set GPRnopc:$Rn_wb, 1719 (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>, 1720 Sched<[WriteST]>; 1721} 1722 1723// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly 1724// only. 1725// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4 1726class T2IstT<bits<2> type, string opc, InstrItinClass ii> 1727 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc, 1728 "\t$Rt, $addr", []>, Sched<[WriteST]> { 1729 let Inst{31-27} = 0b11111; 1730 let Inst{26-25} = 0b00; 1731 let Inst{24} = 0; // not signed 1732 let Inst{23} = 0; 1733 let Inst{22-21} = type; 1734 let Inst{20} = 0; // store 1735 let Inst{11} = 1; 1736 let Inst{10-8} = 0b110; // PUW 1737 1738 bits<4> Rt; 1739 bits<13> addr; 1740 let Inst{15-12} = Rt; 1741 let Inst{19-16} = addr{12-9}; 1742 let Inst{7-0} = addr{7-0}; 1743} 1744 1745def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>; 1746def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>; 1747def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>; 1748 1749// ldrd / strd pre / post variants 1750 1751let mayLoad = 1 in 1752def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb), 1753 (ins t2addrmode_imm8s4_pre:$addr), IIC_iLoad_d_ru, 1754 "ldrd", "\t$Rt, $Rt2, $addr!", "$addr.base = $wb", []>, 1755 Sched<[WriteLd]> { 1756 let DecoderMethod = "DecodeT2LDRDPreInstruction"; 1757} 1758 1759let mayLoad = 1 in 1760def t2LDRD_POST : T2Ii8s4post<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb), 1761 (ins addr_offset_none:$addr, t2am_imm8s4_offset:$imm), 1762 IIC_iLoad_d_ru, "ldrd", "\t$Rt, $Rt2, $addr$imm", 1763 "$addr.base = $wb", []>, Sched<[WriteLd]>; 1764 1765let mayStore = 1 in 1766def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs GPR:$wb), 1767 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4_pre:$addr), 1768 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr!", 1769 "$addr.base = $wb", []>, Sched<[WriteST]> { 1770 let DecoderMethod = "DecodeT2STRDPreInstruction"; 1771} 1772 1773let mayStore = 1 in 1774def t2STRD_POST : T2Ii8s4post<0, 1, 0, (outs GPR:$wb), 1775 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr, 1776 t2am_imm8s4_offset:$imm), 1777 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr$imm", 1778 "$addr.base = $wb", []>, Sched<[WriteST]>; 1779 1780class T2Istrrel<bits<2> bit54, dag oops, dag iops, 1781 string opc, string asm, list<dag> pattern> 1782 : Thumb2I<oops, iops, AddrModeNone, 4, NoItinerary, opc, 1783 asm, "", pattern>, Requires<[IsThumb, HasAcquireRelease]>, 1784 Sched<[WriteST]> { 1785 bits<4> Rt; 1786 bits<4> addr; 1787 1788 let Inst{31-27} = 0b11101; 1789 let Inst{26-20} = 0b0001100; 1790 let Inst{11-6} = 0b111110; 1791 let Inst{5-4} = bit54; 1792 let Inst{3-0} = 0b1111; 1793 1794 // Encode instruction operands 1795 let Inst{19-16} = addr; 1796 let Inst{15-12} = Rt; 1797} 1798 1799def t2STL : T2Istrrel<0b10, (outs), (ins rGPR:$Rt, addr_offset_none:$addr), 1800 "stl", "\t$Rt, $addr", []>; 1801def t2STLB : T2Istrrel<0b00, (outs), (ins rGPR:$Rt, addr_offset_none:$addr), 1802 "stlb", "\t$Rt, $addr", []>; 1803def t2STLH : T2Istrrel<0b01, (outs), (ins rGPR:$Rt, addr_offset_none:$addr), 1804 "stlh", "\t$Rt, $addr", []>; 1805 1806// T2Ipl (Preload Data/Instruction) signals the memory system of possible future 1807// data/instruction access. 1808// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0), 1809// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1). 1810multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> { 1811 1812 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc, 1813 "\t$addr", 1814 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]>, 1815 Sched<[WritePreLd]> { 1816 let Inst{31-25} = 0b1111100; 1817 let Inst{24} = instr; 1818 let Inst{23} = 1; 1819 let Inst{22} = 0; 1820 let Inst{21} = write; 1821 let Inst{20} = 1; 1822 let Inst{15-12} = 0b1111; 1823 1824 bits<17> addr; 1825 let Inst{19-16} = addr{16-13}; // Rn 1826 let Inst{11-0} = addr{11-0}; // imm12 1827 1828 let DecoderMethod = "DecodeT2LoadImm12"; 1829 } 1830 1831 def i8 : T2Ii8<(outs), (ins t2addrmode_negimm8:$addr), IIC_Preload, opc, 1832 "\t$addr", 1833 [(ARMPreload t2addrmode_negimm8:$addr, (i32 write), (i32 instr))]>, 1834 Sched<[WritePreLd]> { 1835 let Inst{31-25} = 0b1111100; 1836 let Inst{24} = instr; 1837 let Inst{23} = 0; // U = 0 1838 let Inst{22} = 0; 1839 let Inst{21} = write; 1840 let Inst{20} = 1; 1841 let Inst{15-12} = 0b1111; 1842 let Inst{11-8} = 0b1100; 1843 1844 bits<13> addr; 1845 let Inst{19-16} = addr{12-9}; // Rn 1846 let Inst{7-0} = addr{7-0}; // imm8 1847 1848 let DecoderMethod = "DecodeT2LoadImm8"; 1849 } 1850 1851 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc, 1852 "\t$addr", 1853 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]>, 1854 Sched<[WritePreLd]> { 1855 let Inst{31-25} = 0b1111100; 1856 let Inst{24} = instr; 1857 let Inst{23} = 0; // add = TRUE for T1 1858 let Inst{22} = 0; 1859 let Inst{21} = write; 1860 let Inst{20} = 1; 1861 let Inst{15-12} = 0b1111; 1862 let Inst{11-6} = 0b000000; 1863 1864 bits<10> addr; 1865 let Inst{19-16} = addr{9-6}; // Rn 1866 let Inst{3-0} = addr{5-2}; // Rm 1867 let Inst{5-4} = addr{1-0}; // imm2 1868 1869 let DecoderMethod = "DecodeT2LoadShift"; 1870 } 1871} 1872 1873defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>; 1874defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>; 1875defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>; 1876 1877// pci variant is very similar to i12, but supports negative offsets 1878// from the PC. Only PLD and PLI have pci variants (not PLDW) 1879class T2Iplpci<bits<1> inst, string opc> : T2Iso<(outs), (ins t2ldrlabel:$addr), 1880 IIC_Preload, opc, "\t$addr", 1881 [(ARMPreload (ARMWrapper tconstpool:$addr), 1882 (i32 0), (i32 inst))]>, Sched<[WritePreLd]> { 1883 let Inst{31-25} = 0b1111100; 1884 let Inst{24} = inst; 1885 let Inst{22-20} = 0b001; 1886 let Inst{19-16} = 0b1111; 1887 let Inst{15-12} = 0b1111; 1888 1889 bits<13> addr; 1890 let Inst{23} = addr{12}; // add = (U == '1') 1891 let Inst{11-0} = addr{11-0}; // imm12 1892 1893 let DecoderMethod = "DecodeT2LoadLabel"; 1894} 1895 1896def t2PLDpci : T2Iplpci<0, "pld">, Requires<[IsThumb2]>; 1897def t2PLIpci : T2Iplpci<1, "pli">, Requires<[IsThumb2,HasV7]>; 1898 1899//===----------------------------------------------------------------------===// 1900// Load / store multiple Instructions. 1901// 1902 1903multiclass thumb2_ld_mult<string asm, InstrItinClass itin, 1904 InstrItinClass itin_upd, bit L_bit> { 1905 def IA : 1906 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), 1907 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> { 1908 bits<4> Rn; 1909 bits<16> regs; 1910 1911 let Inst{31-27} = 0b11101; 1912 let Inst{26-25} = 0b00; 1913 let Inst{24-23} = 0b01; // Increment After 1914 let Inst{22} = 0; 1915 let Inst{21} = 0; // No writeback 1916 let Inst{20} = L_bit; 1917 let Inst{19-16} = Rn; 1918 let Inst{15-0} = regs; 1919 } 1920 def IA_UPD : 1921 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), 1922 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> { 1923 bits<4> Rn; 1924 bits<16> regs; 1925 1926 let Inst{31-27} = 0b11101; 1927 let Inst{26-25} = 0b00; 1928 let Inst{24-23} = 0b01; // Increment After 1929 let Inst{22} = 0; 1930 let Inst{21} = 1; // Writeback 1931 let Inst{20} = L_bit; 1932 let Inst{19-16} = Rn; 1933 let Inst{15-0} = regs; 1934 } 1935 def DB : 1936 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), 1937 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> { 1938 bits<4> Rn; 1939 bits<16> regs; 1940 1941 let Inst{31-27} = 0b11101; 1942 let Inst{26-25} = 0b00; 1943 let Inst{24-23} = 0b10; // Decrement Before 1944 let Inst{22} = 0; 1945 let Inst{21} = 0; // No writeback 1946 let Inst{20} = L_bit; 1947 let Inst{19-16} = Rn; 1948 let Inst{15-0} = regs; 1949 } 1950 def DB_UPD : 1951 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), 1952 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> { 1953 bits<4> Rn; 1954 bits<16> regs; 1955 1956 let Inst{31-27} = 0b11101; 1957 let Inst{26-25} = 0b00; 1958 let Inst{24-23} = 0b10; // Decrement Before 1959 let Inst{22} = 0; 1960 let Inst{21} = 1; // Writeback 1961 let Inst{20} = L_bit; 1962 let Inst{19-16} = Rn; 1963 let Inst{15-0} = regs; 1964 } 1965} 1966 1967let hasSideEffects = 0 in { 1968 1969let mayLoad = 1, hasExtraDefRegAllocReq = 1, variadicOpsAreDefs = 1 in 1970defm t2LDM : thumb2_ld_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>; 1971 1972multiclass thumb2_st_mult<string asm, InstrItinClass itin, 1973 InstrItinClass itin_upd, bit L_bit> { 1974 def IA : 1975 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), 1976 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> { 1977 bits<4> Rn; 1978 bits<16> regs; 1979 1980 let Inst{31-27} = 0b11101; 1981 let Inst{26-25} = 0b00; 1982 let Inst{24-23} = 0b01; // Increment After 1983 let Inst{22} = 0; 1984 let Inst{21} = 0; // No writeback 1985 let Inst{20} = L_bit; 1986 let Inst{19-16} = Rn; 1987 let Inst{15} = 0; 1988 let Inst{14} = regs{14}; 1989 let Inst{13} = 0; 1990 let Inst{12-0} = regs{12-0}; 1991 } 1992 def IA_UPD : 1993 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), 1994 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> { 1995 bits<4> Rn; 1996 bits<16> regs; 1997 1998 let Inst{31-27} = 0b11101; 1999 let Inst{26-25} = 0b00; 2000 let Inst{24-23} = 0b01; // Increment After 2001 let Inst{22} = 0; 2002 let Inst{21} = 1; // Writeback 2003 let Inst{20} = L_bit; 2004 let Inst{19-16} = Rn; 2005 let Inst{15} = 0; 2006 let Inst{14} = regs{14}; 2007 let Inst{13} = 0; 2008 let Inst{12-0} = regs{12-0}; 2009 } 2010 def DB : 2011 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), 2012 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> { 2013 bits<4> Rn; 2014 bits<16> regs; 2015 2016 let Inst{31-27} = 0b11101; 2017 let Inst{26-25} = 0b00; 2018 let Inst{24-23} = 0b10; // Decrement Before 2019 let Inst{22} = 0; 2020 let Inst{21} = 0; // No writeback 2021 let Inst{20} = L_bit; 2022 let Inst{19-16} = Rn; 2023 let Inst{15} = 0; 2024 let Inst{14} = regs{14}; 2025 let Inst{13} = 0; 2026 let Inst{12-0} = regs{12-0}; 2027 } 2028 def DB_UPD : 2029 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), 2030 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> { 2031 bits<4> Rn; 2032 bits<16> regs; 2033 2034 let Inst{31-27} = 0b11101; 2035 let Inst{26-25} = 0b00; 2036 let Inst{24-23} = 0b10; // Decrement Before 2037 let Inst{22} = 0; 2038 let Inst{21} = 1; // Writeback 2039 let Inst{20} = L_bit; 2040 let Inst{19-16} = Rn; 2041 let Inst{15} = 0; 2042 let Inst{14} = regs{14}; 2043 let Inst{13} = 0; 2044 let Inst{12-0} = regs{12-0}; 2045 } 2046} 2047 2048 2049let mayStore = 1, hasExtraSrcRegAllocReq = 1 in 2050defm t2STM : thumb2_st_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>; 2051 2052} // hasSideEffects 2053 2054 2055//===----------------------------------------------------------------------===// 2056// Move Instructions. 2057// 2058 2059let hasSideEffects = 0 in 2060def t2MOVr : T2sTwoReg<(outs GPRnopc:$Rd), (ins GPRnopc:$Rm), IIC_iMOVr, 2061 "mov", ".w\t$Rd, $Rm", []>, Sched<[WriteALU]> { 2062 let Inst{31-27} = 0b11101; 2063 let Inst{26-25} = 0b01; 2064 let Inst{24-21} = 0b0010; 2065 let Inst{19-16} = 0b1111; // Rn 2066 let Inst{15} = 0b0; 2067 let Inst{14-12} = 0b000; 2068 let Inst{7-4} = 0b0000; 2069} 2070def : t2InstAlias<"mov${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPRnopc:$Rm, 2071 pred:$p, zero_reg)>; 2072def : t2InstAlias<"movs${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPRnopc:$Rm, 2073 pred:$p, CPSR)>; 2074def : t2InstAlias<"movs${p} $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPRnopc:$Rm, 2075 pred:$p, CPSR)>; 2076 2077// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16. 2078let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1, 2079 AddedComplexity = 1 in 2080def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi, 2081 "mov", ".w\t$Rd, $imm", 2082 [(set rGPR:$Rd, t2_so_imm:$imm)]>, Sched<[WriteALU]> { 2083 let Inst{31-27} = 0b11110; 2084 let Inst{25} = 0; 2085 let Inst{24-21} = 0b0010; 2086 let Inst{19-16} = 0b1111; // Rn 2087 let Inst{15} = 0; 2088} 2089 2090// cc_out is handled as part of the explicit mnemonic in the parser for 'mov'. 2091// Use aliases to get that to play nice here. 2092def : t2InstAlias<"movs${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm, 2093 pred:$p, CPSR)>; 2094def : t2InstAlias<"movs${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm, 2095 pred:$p, CPSR)>; 2096 2097def : t2InstAlias<"mov${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm, 2098 pred:$p, zero_reg)>; 2099def : t2InstAlias<"mov${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm, 2100 pred:$p, zero_reg)>; 2101 2102let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in 2103def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi, 2104 "movw", "\t$Rd, $imm", 2105 [(set rGPR:$Rd, imm0_65535:$imm)]>, Sched<[WriteALU]>, 2106 Requires<[IsThumb, HasV8MBaseline]> { 2107 let Inst{31-27} = 0b11110; 2108 let Inst{25} = 1; 2109 let Inst{24-21} = 0b0010; 2110 let Inst{20} = 0; // The S bit. 2111 let Inst{15} = 0; 2112 2113 bits<4> Rd; 2114 bits<16> imm; 2115 2116 let Inst{11-8} = Rd; 2117 let Inst{19-16} = imm{15-12}; 2118 let Inst{26} = imm{11}; 2119 let Inst{14-12} = imm{10-8}; 2120 let Inst{7-0} = imm{7-0}; 2121 let DecoderMethod = "DecodeT2MOVTWInstruction"; 2122} 2123 2124def : InstAlias<"mov${p} $Rd, $imm", 2125 (t2MOVi16 rGPR:$Rd, imm256_65535_expr:$imm, pred:$p), 0>, 2126 Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteALU]>; 2127 2128def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd), 2129 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>, 2130 Sched<[WriteALU]>; 2131 2132let Constraints = "$src = $Rd" in { 2133def t2MOVTi16 : T2I<(outs rGPR:$Rd), 2134 (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi, 2135 "movt", "\t$Rd, $imm", 2136 [(set rGPR:$Rd, 2137 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]>, 2138 Sched<[WriteALU]>, 2139 Requires<[IsThumb, HasV8MBaseline]> { 2140 let Inst{31-27} = 0b11110; 2141 let Inst{25} = 1; 2142 let Inst{24-21} = 0b0110; 2143 let Inst{20} = 0; // The S bit. 2144 let Inst{15} = 0; 2145 2146 bits<4> Rd; 2147 bits<16> imm; 2148 2149 let Inst{11-8} = Rd; 2150 let Inst{19-16} = imm{15-12}; 2151 let Inst{26} = imm{11}; 2152 let Inst{14-12} = imm{10-8}; 2153 let Inst{7-0} = imm{7-0}; 2154 let DecoderMethod = "DecodeT2MOVTWInstruction"; 2155} 2156 2157def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd), 2158 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>, 2159 Sched<[WriteALU]>, Requires<[IsThumb, HasV8MBaseline]>; 2160} // Constraints 2161 2162def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>; 2163 2164//===----------------------------------------------------------------------===// 2165// Extend Instructions. 2166// 2167 2168// Sign extenders 2169 2170def t2SXTB : T2I_ext_rrot<0b100, "sxtb">; 2171def t2SXTH : T2I_ext_rrot<0b000, "sxth">; 2172def t2SXTB16 : T2I_ext_rrot_xtb16<0b010, "sxtb16">; 2173 2174def t2SXTAB : T2I_exta_rrot<0b100, "sxtab">; 2175def t2SXTAH : T2I_exta_rrot<0b000, "sxtah">; 2176def t2SXTAB16 : T2I_exta_rrot<0b010, "sxtab16">; 2177 2178def : T2Pat<(sext_inreg (rotr rGPR:$Rn, rot_imm:$rot), i8), 2179 (t2SXTB rGPR:$Rn, rot_imm:$rot)>; 2180def : T2Pat<(sext_inreg (rotr rGPR:$Rn, rot_imm:$rot), i16), 2181 (t2SXTH rGPR:$Rn, rot_imm:$rot)>; 2182def : Thumb2DSPPat<(add rGPR:$Rn, 2183 (sext_inreg (rotr rGPR:$Rm, rot_imm:$rot), i8)), 2184 (t2SXTAB rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>; 2185def : Thumb2DSPPat<(add rGPR:$Rn, 2186 (sext_inreg (rotr rGPR:$Rm, rot_imm:$rot), i16)), 2187 (t2SXTAH rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>; 2188def : Thumb2DSPPat<(int_arm_sxtb16 rGPR:$Rn), 2189 (t2SXTB16 rGPR:$Rn, 0)>; 2190def : Thumb2DSPPat<(int_arm_sxtab16 rGPR:$Rn, rGPR:$Rm), 2191 (t2SXTAB16 rGPR:$Rn, rGPR:$Rm, 0)>; 2192def : Thumb2DSPPat<(int_arm_sxtb16 (rotr rGPR:$Rn, rot_imm:$rot)), 2193 (t2SXTB16 rGPR:$Rn, rot_imm:$rot)>; 2194def : Thumb2DSPPat<(int_arm_sxtab16 rGPR:$Rn, (rotr rGPR:$Rm, rot_imm:$rot)), 2195 (t2SXTAB16 rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>; 2196 2197 2198// A simple right-shift can also be used in most cases (the exception is the 2199// SXTH operations with a rotate of 24: there the non-contiguous bits are 2200// relevant). 2201def : Thumb2DSPPat<(add rGPR:$Rn, (sext_inreg 2202 (srl rGPR:$Rm, rot_imm:$rot), i8)), 2203 (t2SXTAB rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>; 2204def : Thumb2DSPPat<(add rGPR:$Rn, (sext_inreg 2205 (srl rGPR:$Rm, imm8_or_16:$rot), i16)), 2206 (t2SXTAH rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>; 2207def : Thumb2DSPPat<(add rGPR:$Rn, (sext_inreg 2208 (rotr rGPR:$Rm, (i32 24)), i16)), 2209 (t2SXTAH rGPR:$Rn, rGPR:$Rm, (i32 3))>; 2210def : Thumb2DSPPat<(add rGPR:$Rn, (sext_inreg 2211 (or (srl rGPR:$Rm, (i32 24)), 2212 (shl rGPR:$Rm, (i32 8))), i16)), 2213 (t2SXTAH rGPR:$Rn, rGPR:$Rm, (i32 3))>; 2214 2215// Zero extenders 2216 2217let AddedComplexity = 16 in { 2218def t2UXTB : T2I_ext_rrot<0b101, "uxtb">; 2219def t2UXTH : T2I_ext_rrot<0b001, "uxth">; 2220def t2UXTB16 : T2I_ext_rrot_xtb16<0b011, "uxtb16">; 2221 2222def : Thumb2DSPPat<(and (rotr rGPR:$Rm, rot_imm:$rot), 0x000000FF), 2223 (t2UXTB rGPR:$Rm, rot_imm:$rot)>; 2224def : Thumb2DSPPat<(and (rotr rGPR:$Rm, rot_imm:$rot), 0x0000FFFF), 2225 (t2UXTH rGPR:$Rm, rot_imm:$rot)>; 2226def : Thumb2DSPPat<(and (rotr rGPR:$Rm, rot_imm:$rot), 0x00FF00FF), 2227 (t2UXTB16 rGPR:$Rm, rot_imm:$rot)>; 2228 2229def : Thumb2DSPPat<(int_arm_uxtb16 rGPR:$Rm), 2230 (t2UXTB16 rGPR:$Rm, 0)>; 2231def : Thumb2DSPPat<(int_arm_uxtb16 (rotr rGPR:$Rn, rot_imm:$rot)), 2232 (t2UXTB16 rGPR:$Rn, rot_imm:$rot)>; 2233 2234// FIXME: This pattern incorrectly assumes the shl operator is a rotate. 2235// The transformation should probably be done as a combiner action 2236// instead so we can include a check for masking back in the upper 2237// eight bits of the source into the lower eight bits of the result. 2238//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF), 2239// (t2UXTB16 rGPR:$Src, 3)>, 2240// Requires<[HasDSP, IsThumb2]>; 2241def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF), 2242 (t2UXTB16 rGPR:$Src, 1)>, 2243 Requires<[HasDSP, IsThumb2]>; 2244 2245def t2UXTAB : T2I_exta_rrot<0b101, "uxtab">; 2246def t2UXTAH : T2I_exta_rrot<0b001, "uxtah">; 2247def t2UXTAB16 : T2I_exta_rrot<0b011, "uxtab16">; 2248 2249def : Thumb2DSPPat<(add rGPR:$Rn, (and (rotr rGPR:$Rm, rot_imm:$rot), 2250 0x00FF)), 2251 (t2UXTAB rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>; 2252def : Thumb2DSPPat<(add rGPR:$Rn, (and (rotr rGPR:$Rm, rot_imm:$rot), 2253 0xFFFF)), 2254 (t2UXTAH rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>; 2255def : Thumb2DSPPat<(add rGPR:$Rn, (and (srl rGPR:$Rm, rot_imm:$rot), 2256 0xFF)), 2257 (t2UXTAB rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>; 2258def : Thumb2DSPPat<(add rGPR:$Rn, (and (srl rGPR:$Rm, imm8_or_16:$rot), 2259 0xFFFF)), 2260 (t2UXTAH rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>; 2261def : Thumb2DSPPat<(int_arm_uxtab16 rGPR:$Rn, rGPR:$Rm), 2262 (t2UXTAB16 rGPR:$Rn, rGPR:$Rm, 0)>; 2263def : Thumb2DSPPat<(int_arm_uxtab16 rGPR:$Rn, (rotr rGPR:$Rm, rot_imm:$rot)), 2264 (t2UXTAB16 rGPR:$Rn, rGPR:$Rm, rot_imm:$rot)>; 2265} 2266 2267 2268//===----------------------------------------------------------------------===// 2269// Arithmetic Instructions. 2270// 2271 2272let isAdd = 1 in 2273defm t2ADD : T2I_bin_ii12rs<0b000, "add", add, 1>; 2274defm t2SUB : T2I_bin_ii12rs<0b101, "sub", sub>; 2275 2276// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants. 2277// 2278// Currently, t2ADDS/t2SUBS are pseudo opcodes that exist only in the 2279// selection DAG. They are "lowered" to real t2ADD/t2SUB opcodes by 2280// AdjustInstrPostInstrSelection where we determine whether or not to 2281// set the "s" bit based on CPSR liveness. 2282// 2283// FIXME: Eliminate t2ADDS/t2SUBS pseudo opcodes after adding tablegen 2284// support for an optional CPSR definition that corresponds to the DAG 2285// node's second value. We can then eliminate the implicit def of CPSR. 2286defm t2ADDS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi, ARMaddc, 1>; 2287defm t2SUBS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi, ARMsubc>; 2288 2289def : T2Pat<(ARMsubs GPRnopc:$Rn, t2_so_imm:$imm), 2290 (t2SUBSri $Rn, t2_so_imm:$imm)>; 2291def : T2Pat<(ARMsubs GPRnopc:$Rn, rGPR:$Rm), (t2SUBSrr $Rn, $Rm)>; 2292def : T2Pat<(ARMsubs GPRnopc:$Rn, t2_so_reg:$ShiftedRm), 2293 (t2SUBSrs $Rn, t2_so_reg:$ShiftedRm)>; 2294 2295let hasPostISelHook = 1 in { 2296defm t2ADC : T2I_adde_sube_irs<0b1010, "adc", ARMadde, 1>; 2297defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc", ARMsube>; 2298} 2299 2300def : t2InstSubst<"adc${s}${p} $rd, $rn, $imm", 2301 (t2SBCri rGPR:$rd, rGPR:$rn, t2_so_imm_not:$imm, pred:$p, s_cc_out:$s)>; 2302def : t2InstSubst<"sbc${s}${p} $rd, $rn, $imm", 2303 (t2ADCri rGPR:$rd, rGPR:$rn, t2_so_imm_not:$imm, pred:$p, s_cc_out:$s)>; 2304 2305def : t2InstSubst<"add${s}${p}.w $rd, $rn, $imm", 2306 (t2SUBri rGPR:$rd, GPRnopc:$rn, t2_so_imm_neg:$imm, pred:$p, s_cc_out:$s)>; 2307def : t2InstSubst<"sub${s}${p}.w $rd, $rn, $imm", 2308 (t2ADDri rGPR:$rd, GPRnopc:$rn, t2_so_imm_neg:$imm, pred:$p, s_cc_out:$s)>; 2309def : t2InstSubst<"subw${p} $Rd, $Rn, $imm", 2310 (t2ADDri12 rGPR:$Rd, GPR:$Rn, imm0_4095_neg:$imm, pred:$p)>; 2311def : t2InstSubst<"sub${s}${p} $rd, $rn, $imm", 2312 (t2ADDri rGPR:$rd, GPRnopc:$rn, t2_so_imm_neg:$imm, pred:$p, s_cc_out:$s)>; 2313def : t2InstSubst<"sub${p} $rd, $rn, $imm", 2314 (t2ADDri12 rGPR:$rd, GPR:$rn, imm0_4095_neg:$imm, pred:$p)>; 2315 2316// SP to SP alike 2317def : t2InstSubst<"add${s}${p}.w $rd, $rn, $imm", 2318 (t2SUBspImm GPRsp:$rd, GPRsp:$rn, t2_so_imm_neg:$imm, pred:$p, s_cc_out:$s)>; 2319def : t2InstSubst<"sub${s}${p}.w $rd, $rn, $imm", 2320 (t2ADDspImm GPRsp:$rd, GPRsp:$rn, t2_so_imm_neg:$imm, pred:$p, s_cc_out:$s)>; 2321def : t2InstSubst<"subw${p} $Rd, $Rn, $imm", 2322 (t2ADDspImm12 GPRsp:$Rd, GPRsp:$Rn, imm0_4095_neg:$imm, pred:$p)>; 2323def : t2InstSubst<"sub${s}${p} $rd, $rn, $imm", 2324 (t2ADDspImm GPRsp:$rd, GPRsp:$rn, t2_so_imm_neg:$imm, pred:$p, s_cc_out:$s)>; 2325def : t2InstSubst<"sub${p} $rd, $rn, $imm", 2326 (t2ADDspImm12 GPRsp:$rd, GPRsp:$rn, imm0_4095_neg:$imm, pred:$p)>; 2327 2328 2329// RSB 2330defm t2RSB : T2I_rbin_irs <0b1110, "rsb", sub>; 2331 2332// FIXME: Eliminate them if we can write def : Pat patterns which defines 2333// CPSR and the implicit def of CPSR is not needed. 2334defm t2RSBS : T2I_rbin_s_is <ARMsubc>; 2335 2336// (sub X, imm) gets canonicalized to (add X, -imm). Match this form. 2337// The assume-no-carry-in form uses the negation of the input since add/sub 2338// assume opposite meanings of the carry flag (i.e., carry == !borrow). 2339// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory 2340// details. 2341// The AddedComplexity preferences the first variant over the others since 2342// it can be shrunk to a 16-bit wide encoding, while the others cannot. 2343let AddedComplexity = 1 in 2344def : T2Pat<(add rGPR:$src, imm1_255_neg:$imm), 2345 (t2SUBri rGPR:$src, imm1_255_neg:$imm)>; 2346def : T2Pat<(add rGPR:$src, t2_so_imm_neg:$imm), 2347 (t2SUBri rGPR:$src, t2_so_imm_neg:$imm)>; 2348def : T2Pat<(add rGPR:$src, imm0_4095_neg:$imm), 2349 (t2SUBri12 rGPR:$src, imm0_4095_neg:$imm)>; 2350def : T2Pat<(add GPR:$src, imm0_65535_neg:$imm), 2351 (t2SUBrr GPR:$src, (t2MOVi16 (imm_neg_XFORM imm:$imm)))>; 2352 2353// Do the same for v8m targets since they support movw with a 16-bit value. 2354def : T1Pat<(add tGPR:$src, imm0_65535_neg:$imm), 2355 (tSUBrr tGPR:$src, (t2MOVi16 (imm_neg_XFORM imm:$imm)))>, 2356 Requires<[HasV8MBaseline]>; 2357 2358let AddedComplexity = 1 in 2359def : T2Pat<(ARMaddc rGPR:$src, imm1_255_neg:$imm), 2360 (t2SUBSri rGPR:$src, imm1_255_neg:$imm)>; 2361def : T2Pat<(ARMaddc rGPR:$src, t2_so_imm_neg:$imm), 2362 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>; 2363def : T2Pat<(ARMaddc rGPR:$src, imm0_65535_neg:$imm), 2364 (t2SUBSrr rGPR:$src, (t2MOVi16 (imm_neg_XFORM imm:$imm)))>; 2365// The with-carry-in form matches bitwise not instead of the negation. 2366// Effectively, the inverse interpretation of the carry flag already accounts 2367// for part of the negation. 2368let AddedComplexity = 1 in 2369def : T2Pat<(ARMadde rGPR:$src, imm0_255_not:$imm, CPSR), 2370 (t2SBCri rGPR:$src, imm0_255_not:$imm)>; 2371def : T2Pat<(ARMadde rGPR:$src, t2_so_imm_not:$imm, CPSR), 2372 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>; 2373def : T2Pat<(ARMadde rGPR:$src, imm0_65535_neg:$imm, CPSR), 2374 (t2SBCrr rGPR:$src, (t2MOVi16 (imm_not_XFORM imm:$imm)))>; 2375 2376def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), 2377 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", 2378 [(set GPR:$Rd, (int_arm_sel GPR:$Rn, GPR:$Rm))]>, 2379 Requires<[IsThumb2, HasDSP]> { 2380 let Inst{31-27} = 0b11111; 2381 let Inst{26-24} = 0b010; 2382 let Inst{23} = 0b1; 2383 let Inst{22-20} = 0b010; 2384 let Inst{15-12} = 0b1111; 2385 let Inst{7} = 0b1; 2386 let Inst{6-4} = 0b000; 2387} 2388 2389// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned) 2390// And Miscellaneous operations -- for disassembly only 2391class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc, 2392 list<dag> pat, dag iops, string asm> 2393 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>, 2394 Requires<[IsThumb2, HasDSP]> { 2395 let Inst{31-27} = 0b11111; 2396 let Inst{26-23} = 0b0101; 2397 let Inst{22-20} = op22_20; 2398 let Inst{15-12} = 0b1111; 2399 let Inst{7-4} = op7_4; 2400 2401 bits<4> Rd; 2402 bits<4> Rn; 2403 bits<4> Rm; 2404 2405 let Inst{11-8} = Rd; 2406 let Inst{19-16} = Rn; 2407 let Inst{3-0} = Rm; 2408} 2409 2410class T2I_pam_intrinsics<bits<3> op22_20, bits<4> op7_4, string opc, 2411 Intrinsic intrinsic> 2412 : T2I_pam<op22_20, op7_4, opc, 2413 [(set rGPR:$Rd, (intrinsic rGPR:$Rn, rGPR:$Rm))], 2414 (ins rGPR:$Rn, rGPR:$Rm), "\t$Rd, $Rn, $Rm">; 2415 2416class T2I_pam_intrinsics_rev<bits<3> op22_20, bits<4> op7_4, string opc> 2417 : T2I_pam<op22_20, op7_4, opc, [], 2418 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">; 2419 2420// Saturating add/subtract 2421def t2QADD16 : T2I_pam_intrinsics<0b001, 0b0001, "qadd16", int_arm_qadd16>; 2422def t2QADD8 : T2I_pam_intrinsics<0b000, 0b0001, "qadd8", int_arm_qadd8>; 2423def t2QASX : T2I_pam_intrinsics<0b010, 0b0001, "qasx", int_arm_qasx>; 2424def t2UQSUB8 : T2I_pam_intrinsics<0b100, 0b0101, "uqsub8", int_arm_uqsub8>; 2425def t2QSAX : T2I_pam_intrinsics<0b110, 0b0001, "qsax", int_arm_qsax>; 2426def t2QSUB16 : T2I_pam_intrinsics<0b101, 0b0001, "qsub16", int_arm_qsub16>; 2427def t2QSUB8 : T2I_pam_intrinsics<0b100, 0b0001, "qsub8", int_arm_qsub8>; 2428def t2UQADD16 : T2I_pam_intrinsics<0b001, 0b0101, "uqadd16", int_arm_uqadd16>; 2429def t2UQADD8 : T2I_pam_intrinsics<0b000, 0b0101, "uqadd8", int_arm_uqadd8>; 2430def t2UQASX : T2I_pam_intrinsics<0b010, 0b0101, "uqasx", int_arm_uqasx>; 2431def t2UQSAX : T2I_pam_intrinsics<0b110, 0b0101, "uqsax", int_arm_uqsax>; 2432def t2UQSUB16 : T2I_pam_intrinsics<0b101, 0b0101, "uqsub16", int_arm_uqsub16>; 2433def t2QADD : T2I_pam_intrinsics_rev<0b000, 0b1000, "qadd">; 2434def t2QSUB : T2I_pam_intrinsics_rev<0b000, 0b1010, "qsub">; 2435def t2QDADD : T2I_pam_intrinsics_rev<0b000, 0b1001, "qdadd">; 2436def t2QDSUB : T2I_pam_intrinsics_rev<0b000, 0b1011, "qdsub">; 2437 2438def : Thumb2DSPPat<(int_arm_qadd rGPR:$Rm, rGPR:$Rn), 2439 (t2QADD rGPR:$Rm, rGPR:$Rn)>; 2440def : Thumb2DSPPat<(int_arm_qsub rGPR:$Rm, rGPR:$Rn), 2441 (t2QSUB rGPR:$Rm, rGPR:$Rn)>; 2442def : Thumb2DSPPat<(int_arm_qadd(int_arm_qadd rGPR:$Rm, rGPR:$Rm), rGPR:$Rn), 2443 (t2QDADD rGPR:$Rm, rGPR:$Rn)>; 2444def : Thumb2DSPPat<(int_arm_qsub rGPR:$Rm, (int_arm_qadd rGPR:$Rn, rGPR:$Rn)), 2445 (t2QDSUB rGPR:$Rm, rGPR:$Rn)>; 2446 2447def : Thumb2DSPPat<(saddsat rGPR:$Rm, rGPR:$Rn), 2448 (t2QADD rGPR:$Rm, rGPR:$Rn)>; 2449def : Thumb2DSPPat<(ssubsat rGPR:$Rm, rGPR:$Rn), 2450 (t2QSUB rGPR:$Rm, rGPR:$Rn)>; 2451def : Thumb2DSPPat<(saddsat(saddsat rGPR:$Rm, rGPR:$Rm), rGPR:$Rn), 2452 (t2QDADD rGPR:$Rm, rGPR:$Rn)>; 2453def : Thumb2DSPPat<(ssubsat rGPR:$Rm, (saddsat rGPR:$Rn, rGPR:$Rn)), 2454 (t2QDSUB rGPR:$Rm, rGPR:$Rn)>; 2455def : Thumb2DSPPat<(ARMqadd8b rGPR:$Rm, rGPR:$Rn), 2456 (t2QADD8 rGPR:$Rm, rGPR:$Rn)>; 2457def : Thumb2DSPPat<(ARMqsub8b rGPR:$Rm, rGPR:$Rn), 2458 (t2QSUB8 rGPR:$Rm, rGPR:$Rn)>; 2459def : Thumb2DSPPat<(ARMqadd16b rGPR:$Rm, rGPR:$Rn), 2460 (t2QADD16 rGPR:$Rm, rGPR:$Rn)>; 2461def : Thumb2DSPPat<(ARMqsub16b rGPR:$Rm, rGPR:$Rn), 2462 (t2QSUB16 rGPR:$Rm, rGPR:$Rn)>; 2463 2464// Signed/Unsigned add/subtract 2465 2466def t2SASX : T2I_pam_intrinsics<0b010, 0b0000, "sasx", int_arm_sasx>; 2467def t2SADD16 : T2I_pam_intrinsics<0b001, 0b0000, "sadd16", int_arm_sadd16>; 2468def t2SADD8 : T2I_pam_intrinsics<0b000, 0b0000, "sadd8", int_arm_sadd8>; 2469def t2SSAX : T2I_pam_intrinsics<0b110, 0b0000, "ssax", int_arm_ssax>; 2470def t2SSUB16 : T2I_pam_intrinsics<0b101, 0b0000, "ssub16", int_arm_ssub16>; 2471def t2SSUB8 : T2I_pam_intrinsics<0b100, 0b0000, "ssub8", int_arm_ssub8>; 2472def t2UASX : T2I_pam_intrinsics<0b010, 0b0100, "uasx", int_arm_uasx>; 2473def t2UADD16 : T2I_pam_intrinsics<0b001, 0b0100, "uadd16", int_arm_uadd16>; 2474def t2UADD8 : T2I_pam_intrinsics<0b000, 0b0100, "uadd8", int_arm_uadd8>; 2475def t2USAX : T2I_pam_intrinsics<0b110, 0b0100, "usax", int_arm_usax>; 2476def t2USUB16 : T2I_pam_intrinsics<0b101, 0b0100, "usub16", int_arm_usub16>; 2477def t2USUB8 : T2I_pam_intrinsics<0b100, 0b0100, "usub8", int_arm_usub8>; 2478 2479// Signed/Unsigned halving add/subtract 2480 2481def t2SHASX : T2I_pam_intrinsics<0b010, 0b0010, "shasx", int_arm_shasx>; 2482def t2SHADD16 : T2I_pam_intrinsics<0b001, 0b0010, "shadd16", int_arm_shadd16>; 2483def t2SHADD8 : T2I_pam_intrinsics<0b000, 0b0010, "shadd8", int_arm_shadd8>; 2484def t2SHSAX : T2I_pam_intrinsics<0b110, 0b0010, "shsax", int_arm_shsax>; 2485def t2SHSUB16 : T2I_pam_intrinsics<0b101, 0b0010, "shsub16", int_arm_shsub16>; 2486def t2SHSUB8 : T2I_pam_intrinsics<0b100, 0b0010, "shsub8", int_arm_shsub8>; 2487def t2UHASX : T2I_pam_intrinsics<0b010, 0b0110, "uhasx", int_arm_uhasx>; 2488def t2UHADD16 : T2I_pam_intrinsics<0b001, 0b0110, "uhadd16", int_arm_uhadd16>; 2489def t2UHADD8 : T2I_pam_intrinsics<0b000, 0b0110, "uhadd8", int_arm_uhadd8>; 2490def t2UHSAX : T2I_pam_intrinsics<0b110, 0b0110, "uhsax", int_arm_uhsax>; 2491def t2UHSUB16 : T2I_pam_intrinsics<0b101, 0b0110, "uhsub16", int_arm_uhsub16>; 2492def t2UHSUB8 : T2I_pam_intrinsics<0b100, 0b0110, "uhsub8", int_arm_uhsub8>; 2493 2494// Helper class for disassembly only 2495// A6.3.16 & A6.3.17 2496// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions. 2497class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops, 2498 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern> 2499 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> { 2500 let Inst{31-27} = 0b11111; 2501 let Inst{26-24} = 0b011; 2502 let Inst{23} = long; 2503 let Inst{22-20} = op22_20; 2504 let Inst{7-4} = op7_4; 2505} 2506 2507class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops, 2508 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern> 2509 : T2FourReg<oops, iops, itin, opc, asm, pattern> { 2510 let Inst{31-27} = 0b11111; 2511 let Inst{26-24} = 0b011; 2512 let Inst{23} = long; 2513 let Inst{22-20} = op22_20; 2514 let Inst{7-4} = op7_4; 2515} 2516 2517// Unsigned Sum of Absolute Differences [and Accumulate]. 2518def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd), 2519 (ins rGPR:$Rn, rGPR:$Rm), 2520 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", 2521 [(set rGPR:$Rd, (int_arm_usad8 rGPR:$Rn, rGPR:$Rm))]>, 2522 Requires<[IsThumb2, HasDSP]> { 2523 let Inst{15-12} = 0b1111; 2524} 2525def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd), 2526 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary, 2527 "usada8", "\t$Rd, $Rn, $Rm, $Ra", 2528 [(set rGPR:$Rd, (int_arm_usada8 rGPR:$Rn, rGPR:$Rm, rGPR:$Ra))]>, 2529 Requires<[IsThumb2, HasDSP]>; 2530 2531// Signed/Unsigned saturate. 2532let hasSideEffects = 1 in 2533class T2SatI<dag iops, string opc, string asm> 2534 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, []> { 2535 bits<4> Rd; 2536 bits<4> Rn; 2537 bits<5> sat_imm; 2538 bits<6> sh; 2539 2540 let Inst{31-24} = 0b11110011; 2541 let Inst{21} = sh{5}; 2542 let Inst{20} = 0; 2543 let Inst{19-16} = Rn; 2544 let Inst{15} = 0; 2545 let Inst{14-12} = sh{4-2}; 2546 let Inst{11-8} = Rd; 2547 let Inst{7-6} = sh{1-0}; 2548 let Inst{5} = 0; 2549 let Inst{4-0} = sat_imm; 2550} 2551 2552def t2SSAT: T2SatI<(ins imm1_32:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh), 2553 "ssat", "\t$Rd, $sat_imm, $Rn$sh">, 2554 Requires<[IsThumb2]>, Sched<[WriteALU]> { 2555 let Inst{23-22} = 0b00; 2556 let Inst{5} = 0; 2557} 2558 2559def t2SSAT16: T2SatI<(ins imm1_16:$sat_imm, rGPR:$Rn), 2560 "ssat16", "\t$Rd, $sat_imm, $Rn">, 2561 Requires<[IsThumb2, HasDSP]>, Sched<[WriteALU]> { 2562 let Inst{23-22} = 0b00; 2563 let sh = 0b100000; 2564 let Inst{4} = 0; 2565} 2566 2567def t2USAT: T2SatI<(ins imm0_31:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh), 2568 "usat", "\t$Rd, $sat_imm, $Rn$sh">, 2569 Requires<[IsThumb2]>, Sched<[WriteALU]> { 2570 let Inst{23-22} = 0b10; 2571} 2572 2573def t2USAT16: T2SatI<(ins imm0_15:$sat_imm, rGPR:$Rn), 2574 "usat16", "\t$Rd, $sat_imm, $Rn">, 2575 Requires<[IsThumb2, HasDSP]>, Sched<[WriteALU]> { 2576 let Inst{23-22} = 0b10; 2577 let sh = 0b100000; 2578 let Inst{4} = 0; 2579} 2580 2581def : T2Pat<(ARMssatnoshift GPRnopc:$Rn, imm0_31:$imm), 2582 (t2SSAT imm0_31:$imm, GPRnopc:$Rn, 0)>; 2583def : T2Pat<(ARMusatnoshift GPRnopc:$Rn, imm0_31:$imm), 2584 (t2USAT imm0_31:$imm, GPRnopc:$Rn, 0)>; 2585def : T2Pat<(int_arm_ssat GPR:$a, imm1_32:$pos), 2586 (t2SSAT imm1_32:$pos, GPR:$a, 0)>; 2587def : T2Pat<(int_arm_usat GPR:$a, imm0_31:$pos), 2588 (t2USAT imm0_31:$pos, GPR:$a, 0)>; 2589def : T2Pat<(int_arm_ssat16 GPR:$a, imm1_16:$pos), 2590 (t2SSAT16 imm1_16:$pos, GPR:$a)>; 2591def : T2Pat<(int_arm_usat16 GPR:$a, imm0_15:$pos), 2592 (t2USAT16 imm0_15:$pos, GPR:$a)>; 2593 2594//===----------------------------------------------------------------------===// 2595// Shift and rotate Instructions. 2596// 2597 2598defm t2LSL : T2I_sh_ir<0b00, "lsl", imm1_31, shl>; 2599defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr, srl>; 2600defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr, sra>; 2601defm t2ROR : T2I_sh_ir<0b11, "ror", imm0_31, rotr>; 2602 2603// LSL #0 is actually MOV, and has slightly different permitted registers to 2604// LSL with non-zero shift 2605def : t2InstAlias<"lsl${s}${p} $Rd, $Rm, #0", 2606 (t2MOVr GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>; 2607def : t2InstAlias<"lsl${s}${p}.w $Rd, $Rm, #0", 2608 (t2MOVr GPRnopc:$Rd, GPRnopc:$Rm, pred:$p, cc_out:$s)>; 2609 2610// (rotr x, (and y, 0x...1f)) ==> (ROR x, y) 2611def : T2Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)), 2612 (t2RORrr rGPR:$lhs, rGPR:$rhs)>; 2613 2614let Uses = [CPSR] in { 2615def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi, 2616 "rrx", "\t$Rd, $Rm", 2617 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]>, Sched<[WriteALU]> { 2618 let Inst{31-27} = 0b11101; 2619 let Inst{26-25} = 0b01; 2620 let Inst{24-21} = 0b0010; 2621 let Inst{19-16} = 0b1111; // Rn 2622 let Inst{15} = 0b0; 2623 let Unpredictable{15} = 0b1; 2624 let Inst{14-12} = 0b000; 2625 let Inst{7-4} = 0b0011; 2626} 2627} 2628 2629let isCodeGenOnly = 1, Defs = [CPSR] in { 2630def t2MOVsrl_flag : T2TwoRegShiftImm< 2631 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi, 2632 "lsrs", ".w\t$Rd, $Rm, #1", 2633 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]>, 2634 Sched<[WriteALU]> { 2635 let Inst{31-27} = 0b11101; 2636 let Inst{26-25} = 0b01; 2637 let Inst{24-21} = 0b0010; 2638 let Inst{20} = 1; // The S bit. 2639 let Inst{19-16} = 0b1111; // Rn 2640 let Inst{5-4} = 0b01; // Shift type. 2641 // Shift amount = Inst{14-12:7-6} = 1. 2642 let Inst{14-12} = 0b000; 2643 let Inst{7-6} = 0b01; 2644} 2645def t2MOVsra_flag : T2TwoRegShiftImm< 2646 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi, 2647 "asrs", ".w\t$Rd, $Rm, #1", 2648 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]>, 2649 Sched<[WriteALU]> { 2650 let Inst{31-27} = 0b11101; 2651 let Inst{26-25} = 0b01; 2652 let Inst{24-21} = 0b0010; 2653 let Inst{20} = 1; // The S bit. 2654 let Inst{19-16} = 0b1111; // Rn 2655 let Inst{5-4} = 0b10; // Shift type. 2656 // Shift amount = Inst{14-12:7-6} = 1. 2657 let Inst{14-12} = 0b000; 2658 let Inst{7-6} = 0b01; 2659} 2660} 2661 2662//===----------------------------------------------------------------------===// 2663// Bitwise Instructions. 2664// 2665 2666defm t2AND : T2I_bin_w_irs<0b0000, "and", 2667 IIC_iBITi, IIC_iBITr, IIC_iBITsi, and, 1>; 2668defm t2ORR : T2I_bin_w_irs<0b0010, "orr", 2669 IIC_iBITi, IIC_iBITr, IIC_iBITsi, or, 1>; 2670defm t2EOR : T2I_bin_w_irs<0b0100, "eor", 2671 IIC_iBITi, IIC_iBITr, IIC_iBITsi, xor, 1>; 2672 2673defm t2BIC : T2I_bin_w_irs<0b0001, "bic", 2674 IIC_iBITi, IIC_iBITr, IIC_iBITsi, 2675 BinOpFrag<(and node:$LHS, (not node:$RHS))>>; 2676 2677class T2BitFI<dag oops, dag iops, InstrItinClass itin, 2678 string opc, string asm, list<dag> pattern> 2679 : T2I<oops, iops, itin, opc, asm, pattern> { 2680 bits<4> Rd; 2681 bits<5> msb; 2682 bits<5> lsb; 2683 2684 let Inst{11-8} = Rd; 2685 let Inst{4-0} = msb{4-0}; 2686 let Inst{14-12} = lsb{4-2}; 2687 let Inst{7-6} = lsb{1-0}; 2688} 2689 2690class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin, 2691 string opc, string asm, list<dag> pattern> 2692 : T2BitFI<oops, iops, itin, opc, asm, pattern> { 2693 bits<4> Rn; 2694 2695 let Inst{19-16} = Rn; 2696} 2697 2698let Constraints = "$src = $Rd" in 2699def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm), 2700 IIC_iUNAsi, "bfc", "\t$Rd, $imm", 2701 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]>, Sched<[WriteALU]> { 2702 let Inst{31-27} = 0b11110; 2703 let Inst{26} = 0; // should be 0. 2704 let Inst{25} = 1; 2705 let Inst{24-20} = 0b10110; 2706 let Inst{19-16} = 0b1111; // Rn 2707 let Inst{15} = 0; 2708 let Inst{5} = 0; // should be 0. 2709 2710 bits<10> imm; 2711 let msb{4-0} = imm{9-5}; 2712 let lsb{4-0} = imm{4-0}; 2713} 2714 2715def t2SBFX: T2TwoRegBitFI< 2716 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb), 2717 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []>, Sched<[WriteALU]> { 2718 let Inst{31-27} = 0b11110; 2719 let Inst{25} = 1; 2720 let Inst{24-20} = 0b10100; 2721 let Inst{15} = 0; 2722} 2723 2724def t2UBFX: T2TwoRegBitFI< 2725 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb), 2726 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []>, Sched<[WriteALU]> { 2727 let Inst{31-27} = 0b11110; 2728 let Inst{25} = 1; 2729 let Inst{24-20} = 0b11100; 2730 let Inst{15} = 0; 2731} 2732 2733// A8.8.247 UDF - Undefined (Encoding T2) 2734def t2UDF : T2XI<(outs), (ins imm0_65535:$imm16), IIC_Br, "udf.w\t$imm16", 2735 [(int_arm_undefined imm0_65535:$imm16)]> { 2736 bits<16> imm16; 2737 let Inst{31-29} = 0b111; 2738 let Inst{28-27} = 0b10; 2739 let Inst{26-20} = 0b1111111; 2740 let Inst{19-16} = imm16{15-12}; 2741 let Inst{15} = 0b1; 2742 let Inst{14-12} = 0b010; 2743 let Inst{11-0} = imm16{11-0}; 2744} 2745 2746// A8.6.18 BFI - Bitfield insert (Encoding T1) 2747let Constraints = "$src = $Rd" in { 2748 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd), 2749 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm), 2750 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm", 2751 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn, 2752 bf_inv_mask_imm:$imm))]>, Sched<[WriteALU]> { 2753 let Inst{31-27} = 0b11110; 2754 let Inst{26} = 0; // should be 0. 2755 let Inst{25} = 1; 2756 let Inst{24-20} = 0b10110; 2757 let Inst{15} = 0; 2758 let Inst{5} = 0; // should be 0. 2759 2760 bits<10> imm; 2761 let msb{4-0} = imm{9-5}; 2762 let lsb{4-0} = imm{4-0}; 2763 } 2764} 2765 2766defm t2ORN : T2I_bin_irs<0b0011, "orn", 2767 IIC_iBITi, IIC_iBITr, IIC_iBITsi, 2768 BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">; 2769 2770/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a 2771/// unary operation that produces a value. These are predicable and can be 2772/// changed to modify CPSR. 2773multiclass T2I_un_irs<bits<4> opcod, string opc, 2774 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, 2775 PatFrag opnode, 2776 bit Cheap = 0, bit ReMat = 0, bit MoveImm = 0> { 2777 // shifted imm 2778 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii, 2779 opc, "\t$Rd, $imm", 2780 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]>, Sched<[WriteALU]> { 2781 let isAsCheapAsAMove = Cheap; 2782 let isReMaterializable = ReMat; 2783 let isMoveImm = MoveImm; 2784 let Inst{31-27} = 0b11110; 2785 let Inst{25} = 0; 2786 let Inst{24-21} = opcod; 2787 let Inst{19-16} = 0b1111; // Rn 2788 let Inst{15} = 0; 2789 } 2790 // register 2791 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir, 2792 opc, ".w\t$Rd, $Rm", 2793 [(set rGPR:$Rd, (opnode rGPR:$Rm))]>, Sched<[WriteALU]> { 2794 let Inst{31-27} = 0b11101; 2795 let Inst{26-25} = 0b01; 2796 let Inst{24-21} = opcod; 2797 let Inst{19-16} = 0b1111; // Rn 2798 let Inst{14-12} = 0b000; // imm3 2799 let Inst{7-6} = 0b00; // imm2 2800 let Inst{5-4} = 0b00; // type 2801 } 2802 // shifted register 2803 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis, 2804 opc, ".w\t$Rd, $ShiftedRm", 2805 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]>, 2806 Sched<[WriteALU]> { 2807 let Inst{31-27} = 0b11101; 2808 let Inst{26-25} = 0b01; 2809 let Inst{24-21} = opcod; 2810 let Inst{19-16} = 0b1111; // Rn 2811 } 2812} 2813 2814// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version 2815let AddedComplexity = 1 in 2816defm t2MVN : T2I_un_irs <0b0011, "mvn", 2817 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi, 2818 not, 1, 1, 1>; 2819 2820let AddedComplexity = 1 in 2821def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm), 2822 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>; 2823 2824// top16Zero - answer true if the upper 16 bits of $src are 0, false otherwise 2825def top16Zero: PatLeaf<(i32 rGPR:$src), [{ 2826 return !SDValue(N,0)->getValueType(0).isVector() && 2827 CurDAG->MaskedValueIsZero(SDValue(N,0), APInt::getHighBitsSet(32, 16)); 2828 }]>; 2829 2830// so_imm_notSext is needed instead of so_imm_not, as the value of imm 2831// will match the extended, not the original bitWidth for $src. 2832def : T2Pat<(and top16Zero:$src, t2_so_imm_notSext:$imm), 2833 (t2BICri rGPR:$src, t2_so_imm_notSext:$imm)>; 2834 2835 2836// FIXME: Disable this pattern on Darwin to workaround an assembler bug. 2837def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm), 2838 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>, 2839 Requires<[IsThumb2]>; 2840 2841def : T2Pat<(t2_so_imm_not:$src), 2842 (t2MVNi t2_so_imm_not:$src)>; 2843 2844// There are shorter Thumb encodings for ADD than ORR, so to increase 2845// Thumb2SizeReduction's chances later on we select a t2ADD for an or where 2846// possible. 2847def : T2Pat<(or AddLikeOrOp:$Rn, t2_so_imm:$imm), 2848 (t2ADDri rGPR:$Rn, t2_so_imm:$imm)>; 2849 2850def : T2Pat<(or AddLikeOrOp:$Rn, imm0_4095:$Rm), 2851 (t2ADDri12 rGPR:$Rn, imm0_4095:$Rm)>; 2852 2853def : T2Pat<(or AddLikeOrOp:$Rn, non_imm32:$Rm), 2854 (t2ADDrr $Rn, $Rm)>; 2855 2856//===----------------------------------------------------------------------===// 2857// Multiply Instructions. 2858// 2859let isCommutable = 1 in 2860def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32, 2861 "mul", "\t$Rd, $Rn, $Rm", 2862 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]>, 2863 Sched<[WriteMUL32, ReadMUL, ReadMUL]> { 2864 let Inst{31-27} = 0b11111; 2865 let Inst{26-23} = 0b0110; 2866 let Inst{22-20} = 0b000; 2867 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) 2868 let Inst{7-4} = 0b0000; // Multiply 2869} 2870 2871class T2FourRegMLA<bits<4> op7_4, string opc, list<dag> pattern> 2872 : T2FourReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, 2873 opc, "\t$Rd, $Rn, $Rm, $Ra", pattern>, 2874 Requires<[IsThumb2, UseMulOps]>, 2875 Sched<[WriteMAC32, ReadMUL, ReadMUL, ReadMAC]> { 2876 let Inst{31-27} = 0b11111; 2877 let Inst{26-23} = 0b0110; 2878 let Inst{22-20} = 0b000; 2879 let Inst{7-4} = op7_4; 2880} 2881 2882def t2MLA : T2FourRegMLA<0b0000, "mla", 2883 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), 2884 rGPR:$Ra))]>; 2885def t2MLS: T2FourRegMLA<0b0001, "mls", 2886 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, 2887 rGPR:$Rm)))]>; 2888 2889// Extra precision multiplies with low / high results 2890let hasSideEffects = 0 in { 2891let isCommutable = 1 in { 2892def t2SMULL : T2MulLong<0b000, 0b0000, "smull", 2893 [(set rGPR:$RdLo, rGPR:$RdHi, 2894 (smullohi rGPR:$Rn, rGPR:$Rm))]>; 2895def t2UMULL : T2MulLong<0b010, 0b0000, "umull", 2896 [(set rGPR:$RdLo, rGPR:$RdHi, 2897 (umullohi rGPR:$Rn, rGPR:$Rm))]>; 2898} // isCommutable 2899 2900// Multiply + accumulate 2901def t2SMLAL : T2MlaLong<0b100, 0b0000, "smlal">; 2902def t2UMLAL : T2MlaLong<0b110, 0b0000, "umlal">; 2903def t2UMAAL : T2MlaLong<0b110, 0b0110, "umaal">, Requires<[IsThumb2, HasDSP]>; 2904} // hasSideEffects 2905 2906// Rounding variants of the below included for disassembly only 2907 2908// Most significant word multiply 2909class T2SMMUL<bits<4> op7_4, string opc, list<dag> pattern> 2910 : T2ThreeReg<(outs rGPR:$Rd), 2911 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32, 2912 opc, "\t$Rd, $Rn, $Rm", pattern>, 2913 Requires<[IsThumb2, HasDSP]>, 2914 Sched<[WriteMUL32, ReadMUL, ReadMUL]> { 2915 let Inst{31-27} = 0b11111; 2916 let Inst{26-23} = 0b0110; 2917 let Inst{22-20} = 0b101; 2918 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) 2919 let Inst{7-4} = op7_4; 2920} 2921def t2SMMUL : T2SMMUL<0b0000, "smmul", [(set rGPR:$Rd, (mulhs rGPR:$Rn, 2922 rGPR:$Rm))]>; 2923def t2SMMULR : 2924 T2SMMUL<0b0001, "smmulr", 2925 [(set rGPR:$Rd, (ARMsmmlar rGPR:$Rn, rGPR:$Rm, (i32 0)))]>; 2926 2927class T2FourRegSMMLA<bits<3> op22_20, bits<4> op7_4, string opc, 2928 list<dag> pattern> 2929 : T2FourReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, 2930 opc, "\t$Rd, $Rn, $Rm, $Ra", pattern>, 2931 Requires<[IsThumb2, HasDSP, UseMulOps]>, 2932 Sched<[WriteMAC32, ReadMUL, ReadMUL, ReadMAC]> { 2933 let Inst{31-27} = 0b11111; 2934 let Inst{26-23} = 0b0110; 2935 let Inst{22-20} = op22_20; 2936 let Inst{7-4} = op7_4; 2937} 2938 2939def t2SMMLA : T2FourRegSMMLA<0b101, 0b0000, "smmla", 2940 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>; 2941def t2SMMLAR: T2FourRegSMMLA<0b101, 0b0001, "smmlar", 2942 [(set rGPR:$Rd, (ARMsmmlar rGPR:$Rn, rGPR:$Rm, rGPR:$Ra))]>; 2943def t2SMMLS: T2FourRegSMMLA<0b110, 0b0000, "smmls", []>; 2944def t2SMMLSR: T2FourRegSMMLA<0b110, 0b0001, "smmlsr", 2945 [(set rGPR:$Rd, (ARMsmmlsr rGPR:$Rn, rGPR:$Rm, rGPR:$Ra))]>; 2946 2947class T2ThreeRegSMUL<bits<3> op22_20, bits<2> op5_4, string opc, 2948 list<dag> pattern> 2949 : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16, opc, 2950 "\t$Rd, $Rn, $Rm", pattern>, 2951 Requires<[IsThumb2, HasDSP]>, 2952 Sched<[WriteMUL16, ReadMUL, ReadMUL]> { 2953 let Inst{31-27} = 0b11111; 2954 let Inst{26-23} = 0b0110; 2955 let Inst{22-20} = op22_20; 2956 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate) 2957 let Inst{7-6} = 0b00; 2958 let Inst{5-4} = op5_4; 2959} 2960 2961def t2SMULBB : T2ThreeRegSMUL<0b001, 0b00, "smulbb", 2962 [(set rGPR:$Rd, (bb_mul rGPR:$Rn, rGPR:$Rm))]>; 2963def t2SMULBT : T2ThreeRegSMUL<0b001, 0b01, "smulbt", 2964 [(set rGPR:$Rd, (bt_mul rGPR:$Rn, rGPR:$Rm))]>; 2965def t2SMULTB : T2ThreeRegSMUL<0b001, 0b10, "smultb", 2966 [(set rGPR:$Rd, (tb_mul rGPR:$Rn, rGPR:$Rm))]>; 2967def t2SMULTT : T2ThreeRegSMUL<0b001, 0b11, "smultt", 2968 [(set rGPR:$Rd, (tt_mul rGPR:$Rn, rGPR:$Rm))]>; 2969def t2SMULWB : T2ThreeRegSMUL<0b011, 0b00, "smulwb", 2970 [(set rGPR:$Rd, (ARMsmulwb rGPR:$Rn, rGPR:$Rm))]>; 2971def t2SMULWT : T2ThreeRegSMUL<0b011, 0b01, "smulwt", 2972 [(set rGPR:$Rd, (ARMsmulwt rGPR:$Rn, rGPR:$Rm))]>; 2973 2974def : Thumb2DSPPat<(mul sext_16_node:$Rn, (sext_bottom_16 rGPR:$Rm)), 2975 (t2SMULBB rGPR:$Rn, rGPR:$Rm)>; 2976def : Thumb2DSPPat<(mul sext_16_node:$Rn, (sext_top_16 rGPR:$Rm)), 2977 (t2SMULBT rGPR:$Rn, rGPR:$Rm)>; 2978def : Thumb2DSPPat<(mul (sext_top_16 rGPR:$Rn), sext_16_node:$Rm), 2979 (t2SMULTB rGPR:$Rn, rGPR:$Rm)>; 2980 2981def : Thumb2DSPPat<(int_arm_smulbb rGPR:$Rn, rGPR:$Rm), 2982 (t2SMULBB rGPR:$Rn, rGPR:$Rm)>; 2983def : Thumb2DSPPat<(int_arm_smulbt rGPR:$Rn, rGPR:$Rm), 2984 (t2SMULBT rGPR:$Rn, rGPR:$Rm)>; 2985def : Thumb2DSPPat<(int_arm_smultb rGPR:$Rn, rGPR:$Rm), 2986 (t2SMULTB rGPR:$Rn, rGPR:$Rm)>; 2987def : Thumb2DSPPat<(int_arm_smultt rGPR:$Rn, rGPR:$Rm), 2988 (t2SMULTT rGPR:$Rn, rGPR:$Rm)>; 2989def : Thumb2DSPPat<(int_arm_smulwb rGPR:$Rn, rGPR:$Rm), 2990 (t2SMULWB rGPR:$Rn, rGPR:$Rm)>; 2991def : Thumb2DSPPat<(int_arm_smulwt rGPR:$Rn, rGPR:$Rm), 2992 (t2SMULWT rGPR:$Rn, rGPR:$Rm)>; 2993 2994class T2FourRegSMLA<bits<3> op22_20, bits<2> op5_4, string opc, 2995 list<dag> pattern> 2996 : T2FourReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMUL16, 2997 opc, "\t$Rd, $Rn, $Rm, $Ra", pattern>, 2998 Requires<[IsThumb2, HasDSP, UseMulOps]>, 2999 Sched<[WriteMAC16, ReadMUL, ReadMUL, ReadMAC]> { 3000 let Inst{31-27} = 0b11111; 3001 let Inst{26-23} = 0b0110; 3002 let Inst{22-20} = op22_20; 3003 let Inst{7-6} = 0b00; 3004 let Inst{5-4} = op5_4; 3005} 3006 3007def t2SMLABB : T2FourRegSMLA<0b001, 0b00, "smlabb", 3008 [(set rGPR:$Rd, (add rGPR:$Ra, (bb_mul rGPR:$Rn, rGPR:$Rm)))]>; 3009def t2SMLABT : T2FourRegSMLA<0b001, 0b01, "smlabt", 3010 [(set rGPR:$Rd, (add rGPR:$Ra, (bt_mul rGPR:$Rn, rGPR:$Rm)))]>; 3011def t2SMLATB : T2FourRegSMLA<0b001, 0b10, "smlatb", 3012 [(set rGPR:$Rd, (add rGPR:$Ra, (tb_mul rGPR:$Rn, rGPR:$Rm)))]>; 3013def t2SMLATT : T2FourRegSMLA<0b001, 0b11, "smlatt", 3014 [(set rGPR:$Rd, (add rGPR:$Ra, (tt_mul rGPR:$Rn, rGPR:$Rm)))]>; 3015def t2SMLAWB : T2FourRegSMLA<0b011, 0b00, "smlawb", 3016 [(set rGPR:$Rd, (add rGPR:$Ra, (ARMsmulwb rGPR:$Rn, rGPR:$Rm)))]>; 3017def t2SMLAWT : T2FourRegSMLA<0b011, 0b01, "smlawt", 3018 [(set rGPR:$Rd, (add rGPR:$Ra, (ARMsmulwt rGPR:$Rn, rGPR:$Rm)))]>; 3019 3020def : Thumb2DSPMulPat<(add rGPR:$Ra, (mul sext_16_node:$Rn, sext_16_node:$Rm)), 3021 (t2SMLABB rGPR:$Rn, rGPR:$Rm, rGPR:$Ra)>; 3022def : Thumb2DSPMulPat<(add rGPR:$Ra, (mul sext_16_node:$Rn, 3023 (sext_bottom_16 rGPR:$Rm))), 3024 (t2SMLABB rGPR:$Rn, rGPR:$Rm, rGPR:$Ra)>; 3025def : Thumb2DSPMulPat<(add rGPR:$Ra, (mul sext_16_node:$Rn, 3026 (sext_top_16 rGPR:$Rm))), 3027 (t2SMLABT rGPR:$Rn, rGPR:$Rm, rGPR:$Ra)>; 3028def : Thumb2DSPMulPat<(add rGPR:$Ra, (mul (sext_top_16 rGPR:$Rn), 3029 sext_16_node:$Rm)), 3030 (t2SMLATB rGPR:$Rn, rGPR:$Rm, rGPR:$Ra)>; 3031 3032def : Thumb2DSPPat<(int_arm_smlabb GPR:$a, GPR:$b, GPR:$acc), 3033 (t2SMLABB GPR:$a, GPR:$b, GPR:$acc)>; 3034def : Thumb2DSPPat<(int_arm_smlabt GPR:$a, GPR:$b, GPR:$acc), 3035 (t2SMLABT GPR:$a, GPR:$b, GPR:$acc)>; 3036def : Thumb2DSPPat<(int_arm_smlatb GPR:$a, GPR:$b, GPR:$acc), 3037 (t2SMLATB GPR:$a, GPR:$b, GPR:$acc)>; 3038def : Thumb2DSPPat<(int_arm_smlatt GPR:$a, GPR:$b, GPR:$acc), 3039 (t2SMLATT GPR:$a, GPR:$b, GPR:$acc)>; 3040def : Thumb2DSPPat<(int_arm_smlawb GPR:$a, GPR:$b, GPR:$acc), 3041 (t2SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; 3042def : Thumb2DSPPat<(int_arm_smlawt GPR:$a, GPR:$b, GPR:$acc), 3043 (t2SMLAWT GPR:$a, GPR:$b, GPR:$acc)>; 3044 3045// Halfword multiple accumulate long: SMLAL<x><y> 3046def t2SMLALBB : T2MlaLong<0b100, 0b1000, "smlalbb">, 3047 Requires<[IsThumb2, HasDSP]>; 3048def t2SMLALBT : T2MlaLong<0b100, 0b1001, "smlalbt">, 3049 Requires<[IsThumb2, HasDSP]>; 3050def t2SMLALTB : T2MlaLong<0b100, 0b1010, "smlaltb">, 3051 Requires<[IsThumb2, HasDSP]>; 3052def t2SMLALTT : T2MlaLong<0b100, 0b1011, "smlaltt">, 3053 Requires<[IsThumb2, HasDSP]>; 3054 3055def : Thumb2DSPPat<(ARMsmlalbb GPR:$Rn, GPR:$Rm, GPR:$RLo, GPR:$RHi), 3056 (t2SMLALBB $Rn, $Rm, $RLo, $RHi)>; 3057def : Thumb2DSPPat<(ARMsmlalbt GPR:$Rn, GPR:$Rm, GPR:$RLo, GPR:$RHi), 3058 (t2SMLALBT $Rn, $Rm, $RLo, $RHi)>; 3059def : Thumb2DSPPat<(ARMsmlaltb GPR:$Rn, GPR:$Rm, GPR:$RLo, GPR:$RHi), 3060 (t2SMLALTB $Rn, $Rm, $RLo, $RHi)>; 3061def : Thumb2DSPPat<(ARMsmlaltt GPR:$Rn, GPR:$Rm, GPR:$RLo, GPR:$RHi), 3062 (t2SMLALTT $Rn, $Rm, $RLo, $RHi)>; 3063 3064class T2DualHalfMul<bits<3> op22_20, bits<4> op7_4, string opc, 3065 Intrinsic intrinsic> 3066 : T2ThreeReg_mac<0, op22_20, op7_4, 3067 (outs rGPR:$Rd), 3068 (ins rGPR:$Rn, rGPR:$Rm), 3069 IIC_iMAC32, opc, "\t$Rd, $Rn, $Rm", 3070 [(set rGPR:$Rd, (intrinsic rGPR:$Rn, rGPR:$Rm))]>, 3071 Requires<[IsThumb2, HasDSP]>, 3072 Sched<[WriteMAC32, ReadMUL, ReadMUL, ReadMAC]> { 3073 let Inst{15-12} = 0b1111; 3074} 3075 3076// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD 3077def t2SMUAD: T2DualHalfMul<0b010, 0b0000, "smuad", int_arm_smuad>; 3078def t2SMUADX: T2DualHalfMul<0b010, 0b0001, "smuadx", int_arm_smuadx>; 3079def t2SMUSD: T2DualHalfMul<0b100, 0b0000, "smusd", int_arm_smusd>; 3080def t2SMUSDX: T2DualHalfMul<0b100, 0b0001, "smusdx", int_arm_smusdx>; 3081 3082class T2DualHalfMulAdd<bits<3> op22_20, bits<4> op7_4, string opc, 3083 Intrinsic intrinsic> 3084 : T2FourReg_mac<0, op22_20, op7_4, 3085 (outs rGPR:$Rd), 3086 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), 3087 IIC_iMAC32, opc, "\t$Rd, $Rn, $Rm, $Ra", 3088 [(set rGPR:$Rd, (intrinsic rGPR:$Rn, rGPR:$Rm, rGPR:$Ra))]>, 3089 Requires<[IsThumb2, HasDSP]>; 3090 3091def t2SMLAD : T2DualHalfMulAdd<0b010, 0b0000, "smlad", int_arm_smlad>; 3092def t2SMLADX : T2DualHalfMulAdd<0b010, 0b0001, "smladx", int_arm_smladx>; 3093def t2SMLSD : T2DualHalfMulAdd<0b100, 0b0000, "smlsd", int_arm_smlsd>; 3094def t2SMLSDX : T2DualHalfMulAdd<0b100, 0b0001, "smlsdx", int_arm_smlsdx>; 3095 3096class T2DualHalfMulAddLong<bits<3> op22_20, bits<4> op7_4, string opc> 3097 : T2FourReg_mac<1, op22_20, op7_4, 3098 (outs rGPR:$Ra, rGPR:$Rd), 3099 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi), 3100 IIC_iMAC64, opc, "\t$Ra, $Rd, $Rn, $Rm", []>, 3101 RegConstraint<"$Ra = $RLo, $Rd = $RHi">, 3102 Requires<[IsThumb2, HasDSP]>, 3103 Sched<[WriteMAC64Lo, WriteMAC64Hi, ReadMUL, ReadMUL, ReadMAC, ReadMAC]>; 3104 3105def t2SMLALD : T2DualHalfMulAddLong<0b100, 0b1100, "smlald">; 3106def t2SMLALDX : T2DualHalfMulAddLong<0b100, 0b1101, "smlaldx">; 3107def t2SMLSLD : T2DualHalfMulAddLong<0b101, 0b1100, "smlsld">; 3108def t2SMLSLDX : T2DualHalfMulAddLong<0b101, 0b1101, "smlsldx">; 3109 3110def : Thumb2DSPPat<(ARMSmlald rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi), 3111 (t2SMLALD rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi)>; 3112def : Thumb2DSPPat<(ARMSmlaldx rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi), 3113 (t2SMLALDX rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi)>; 3114def : Thumb2DSPPat<(ARMSmlsld rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi), 3115 (t2SMLSLD rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi)>; 3116def : Thumb2DSPPat<(ARMSmlsldx rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi), 3117 (t2SMLSLDX rGPR:$Rn, rGPR:$Rm, rGPR:$RLo, rGPR:$RHi)>; 3118 3119//===----------------------------------------------------------------------===// 3120// Division Instructions. 3121// Signed and unsigned division on v7-M 3122// 3123def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iDIV, 3124 "sdiv", "\t$Rd, $Rn, $Rm", 3125 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>, 3126 Requires<[HasDivideInThumb, IsThumb, HasV8MBaseline]>, 3127 Sched<[WriteDIV]> { 3128 let Inst{31-27} = 0b11111; 3129 let Inst{26-21} = 0b011100; 3130 let Inst{20} = 0b1; 3131 let Inst{15-12} = 0b1111; 3132 let Inst{7-4} = 0b1111; 3133} 3134 3135def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iDIV, 3136 "udiv", "\t$Rd, $Rn, $Rm", 3137 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>, 3138 Requires<[HasDivideInThumb, IsThumb, HasV8MBaseline]>, 3139 Sched<[WriteDIV]> { 3140 let Inst{31-27} = 0b11111; 3141 let Inst{26-21} = 0b011101; 3142 let Inst{20} = 0b1; 3143 let Inst{15-12} = 0b1111; 3144 let Inst{7-4} = 0b1111; 3145} 3146 3147//===----------------------------------------------------------------------===// 3148// Misc. Arithmetic Instructions. 3149// 3150 3151class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops, 3152 InstrItinClass itin, string opc, string asm, list<dag> pattern> 3153 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> { 3154 let Inst{31-27} = 0b11111; 3155 let Inst{26-22} = 0b01010; 3156 let Inst{21-20} = op1; 3157 let Inst{15-12} = 0b1111; 3158 let Inst{7-6} = 0b10; 3159 let Inst{5-4} = op2; 3160 let Rn{3-0} = Rm; 3161} 3162 3163def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr, 3164 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>, 3165 Sched<[WriteALU]>; 3166 3167def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr, 3168 "rbit", "\t$Rd, $Rm", 3169 [(set rGPR:$Rd, (bitreverse rGPR:$Rm))]>, 3170 Sched<[WriteALU]>; 3171 3172def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr, 3173 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>, 3174 Sched<[WriteALU]>; 3175 3176def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr, 3177 "rev16", ".w\t$Rd, $Rm", 3178 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>, 3179 Sched<[WriteALU]>; 3180 3181def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr, 3182 "revsh", ".w\t$Rd, $Rm", 3183 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>, 3184 Sched<[WriteALU]>; 3185 3186def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)), 3187 (and (srl rGPR:$Rm, (i32 8)), 0xFF)), 3188 (t2REVSH rGPR:$Rm)>; 3189 3190def t2PKHBT : T2ThreeReg< 3191 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_lsl_amt:$sh), 3192 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh", 3193 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF), 3194 (and (shl rGPR:$Rm, pkh_lsl_amt:$sh), 3195 0xFFFF0000)))]>, 3196 Requires<[HasDSP, IsThumb2]>, 3197 Sched<[WriteALUsi, ReadALU]> { 3198 let Inst{31-27} = 0b11101; 3199 let Inst{26-25} = 0b01; 3200 let Inst{24-20} = 0b01100; 3201 let Inst{5} = 0; // BT form 3202 let Inst{4} = 0; 3203 3204 bits<5> sh; 3205 let Inst{14-12} = sh{4-2}; 3206 let Inst{7-6} = sh{1-0}; 3207} 3208 3209// Alternate cases for PKHBT where identities eliminate some nodes. 3210def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)), 3211 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>, 3212 Requires<[HasDSP, IsThumb2]>; 3213def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)), 3214 (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>, 3215 Requires<[HasDSP, IsThumb2]>; 3216 3217// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and 3218// will match the pattern below. 3219def t2PKHTB : T2ThreeReg< 3220 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_asr_amt:$sh), 3221 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh", 3222 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000), 3223 (and (sra rGPR:$Rm, pkh_asr_amt:$sh), 3224 0xFFFF)))]>, 3225 Requires<[HasDSP, IsThumb2]>, 3226 Sched<[WriteALUsi, ReadALU]> { 3227 let Inst{31-27} = 0b11101; 3228 let Inst{26-25} = 0b01; 3229 let Inst{24-20} = 0b01100; 3230 let Inst{5} = 1; // TB form 3231 let Inst{4} = 0; 3232 3233 bits<5> sh; 3234 let Inst{14-12} = sh{4-2}; 3235 let Inst{7-6} = sh{1-0}; 3236} 3237 3238// Alternate cases for PKHTB where identities eliminate some nodes. Note that 3239// a shift amount of 0 is *not legal* here, it is PKHBT instead. 3240// We also can not replace a srl (17..31) by an arithmetic shift we would use in 3241// pkhtb src1, src2, asr (17..31). 3242def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16:$sh)), 3243 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16:$sh)>, 3244 Requires<[HasDSP, IsThumb2]>; 3245def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (sra rGPR:$src2, imm16_31:$sh)), 3246 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>, 3247 Requires<[HasDSP, IsThumb2]>; 3248def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), 3249 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)), 3250 (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>, 3251 Requires<[HasDSP, IsThumb2]>; 3252 3253//===----------------------------------------------------------------------===// 3254// CRC32 Instructions 3255// 3256// Polynomials: 3257// + CRC32{B,H,W} 0x04C11DB7 3258// + CRC32C{B,H,W} 0x1EDC6F41 3259// 3260 3261class T2I_crc32<bit C, bits<2> sz, string suffix, SDPatternOperator builtin> 3262 : T2ThreeRegNoP<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), NoItinerary, 3263 !strconcat("crc32", suffix, "\t$Rd, $Rn, $Rm"), 3264 [(set rGPR:$Rd, (builtin rGPR:$Rn, rGPR:$Rm))]>, 3265 Requires<[IsThumb2, HasV8, HasCRC]> { 3266 let Inst{31-27} = 0b11111; 3267 let Inst{26-21} = 0b010110; 3268 let Inst{20} = C; 3269 let Inst{15-12} = 0b1111; 3270 let Inst{7-6} = 0b10; 3271 let Inst{5-4} = sz; 3272} 3273 3274def t2CRC32B : T2I_crc32<0, 0b00, "b", int_arm_crc32b>; 3275def t2CRC32CB : T2I_crc32<1, 0b00, "cb", int_arm_crc32cb>; 3276def t2CRC32H : T2I_crc32<0, 0b01, "h", int_arm_crc32h>; 3277def t2CRC32CH : T2I_crc32<1, 0b01, "ch", int_arm_crc32ch>; 3278def t2CRC32W : T2I_crc32<0, 0b10, "w", int_arm_crc32w>; 3279def t2CRC32CW : T2I_crc32<1, 0b10, "cw", int_arm_crc32cw>; 3280 3281//===----------------------------------------------------------------------===// 3282// Comparison Instructions... 3283// 3284defm t2CMP : T2I_cmp_irs<0b1101, "cmp", GPRnopc, 3285 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi, ARMcmp>; 3286 3287def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_imm:$imm), 3288 (t2CMPri GPRnopc:$lhs, t2_so_imm:$imm)>; 3289def : T2Pat<(ARMcmpZ GPRnopc:$lhs, rGPR:$rhs), 3290 (t2CMPrr GPRnopc:$lhs, rGPR:$rhs)>; 3291def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_reg:$rhs), 3292 (t2CMPrs GPRnopc:$lhs, t2_so_reg:$rhs)>; 3293 3294let isCompare = 1, Defs = [CPSR] in { 3295 // shifted imm 3296 def t2CMNri : T2OneRegCmpImm< 3297 (outs), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iCMPi, 3298 "cmn", ".w\t$Rn, $imm", 3299 [(ARMcmn GPRnopc:$Rn, (ineg t2_so_imm:$imm))]>, 3300 Sched<[WriteCMP, ReadALU]> { 3301 let Inst{31-27} = 0b11110; 3302 let Inst{25} = 0; 3303 let Inst{24-21} = 0b1000; 3304 let Inst{20} = 1; // The S bit. 3305 let Inst{15} = 0; 3306 let Inst{11-8} = 0b1111; // Rd 3307 } 3308 // register 3309 def t2CMNzrr : T2TwoRegCmp< 3310 (outs), (ins GPRnopc:$Rn, rGPR:$Rm), IIC_iCMPr, 3311 "cmn", ".w\t$Rn, $Rm", 3312 [(BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))> 3313 GPRnopc:$Rn, rGPR:$Rm)]>, Sched<[WriteCMP, ReadALU, ReadALU]> { 3314 let Inst{31-27} = 0b11101; 3315 let Inst{26-25} = 0b01; 3316 let Inst{24-21} = 0b1000; 3317 let Inst{20} = 1; // The S bit. 3318 let Inst{14-12} = 0b000; // imm3 3319 let Inst{11-8} = 0b1111; // Rd 3320 let Inst{7-6} = 0b00; // imm2 3321 let Inst{5-4} = 0b00; // type 3322 } 3323 // shifted register 3324 def t2CMNzrs : T2OneRegCmpShiftedReg< 3325 (outs), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm), IIC_iCMPsi, 3326 "cmn", ".w\t$Rn, $ShiftedRm", 3327 [(BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))> 3328 GPRnopc:$Rn, t2_so_reg:$ShiftedRm)]>, 3329 Sched<[WriteCMPsi, ReadALU, ReadALU]> { 3330 let Inst{31-27} = 0b11101; 3331 let Inst{26-25} = 0b01; 3332 let Inst{24-21} = 0b1000; 3333 let Inst{20} = 1; // The S bit. 3334 let Inst{11-8} = 0b1111; // Rd 3335 } 3336} 3337 3338// Assembler aliases w/o the ".w" suffix. 3339// No alias here for 'rr' version as not all instantiations of this multiclass 3340// want one (CMP in particular, does not). 3341def : t2InstAlias<"cmn${p} $Rn, $imm", 3342 (t2CMNri GPRnopc:$Rn, t2_so_imm:$imm, pred:$p)>; 3343def : t2InstAlias<"cmn${p} $Rn, $shift", 3344 (t2CMNzrs GPRnopc:$Rn, t2_so_reg:$shift, pred:$p)>; 3345 3346def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm), 3347 (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>; 3348 3349def : T2Pat<(ARMcmpZ GPRnopc:$src, t2_so_imm_neg:$imm), 3350 (t2CMNri GPRnopc:$src, t2_so_imm_neg:$imm)>; 3351 3352defm t2TST : T2I_cmp_irs<0b0000, "tst", rGPR, 3353 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi, 3354 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>; 3355defm t2TEQ : T2I_cmp_irs<0b0100, "teq", rGPR, 3356 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi, 3357 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>; 3358 3359// Conditional moves 3360let hasSideEffects = 0 in { 3361 3362let isCommutable = 1, isSelect = 1 in 3363def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd), 3364 (ins rGPR:$false, rGPR:$Rm, cmovpred:$p), 3365 4, IIC_iCMOVr, 3366 [(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, 3367 cmovpred:$p))]>, 3368 RegConstraint<"$false = $Rd">, Sched<[WriteALU]>; 3369 3370let isMoveImm = 1 in 3371def t2MOVCCi 3372 : t2PseudoInst<(outs rGPR:$Rd), 3373 (ins rGPR:$false, t2_so_imm:$imm, cmovpred:$p), 3374 4, IIC_iCMOVi, 3375 [(set rGPR:$Rd, (ARMcmov rGPR:$false,t2_so_imm:$imm, 3376 cmovpred:$p))]>, 3377 RegConstraint<"$false = $Rd">, Sched<[WriteALU]>; 3378 3379let isCodeGenOnly = 1 in { 3380let isMoveImm = 1 in 3381def t2MOVCCi16 3382 : t2PseudoInst<(outs rGPR:$Rd), 3383 (ins rGPR:$false, imm0_65535_expr:$imm, cmovpred:$p), 3384 4, IIC_iCMOVi, 3385 [(set rGPR:$Rd, (ARMcmov rGPR:$false, imm0_65535:$imm, 3386 cmovpred:$p))]>, 3387 RegConstraint<"$false = $Rd">, Sched<[WriteALU]>; 3388 3389let isMoveImm = 1 in 3390def t2MVNCCi 3391 : t2PseudoInst<(outs rGPR:$Rd), 3392 (ins rGPR:$false, t2_so_imm:$imm, cmovpred:$p), 3393 4, IIC_iCMOVi, 3394 [(set rGPR:$Rd, 3395 (ARMcmov rGPR:$false, t2_so_imm_not:$imm, 3396 cmovpred:$p))]>, 3397 RegConstraint<"$false = $Rd">, Sched<[WriteALU]>; 3398 3399class MOVCCShPseudo<SDPatternOperator opnode, Operand ty> 3400 : t2PseudoInst<(outs rGPR:$Rd), 3401 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm, cmovpred:$p), 3402 4, IIC_iCMOVsi, 3403 [(set rGPR:$Rd, (ARMcmov rGPR:$false, 3404 (opnode rGPR:$Rm, (i32 ty:$imm)), 3405 cmovpred:$p))]>, 3406 RegConstraint<"$false = $Rd">, Sched<[WriteALU]>; 3407 3408def t2MOVCClsl : MOVCCShPseudo<shl, imm0_31>; 3409def t2MOVCClsr : MOVCCShPseudo<srl, imm_sr>; 3410def t2MOVCCasr : MOVCCShPseudo<sra, imm_sr>; 3411def t2MOVCCror : MOVCCShPseudo<rotr, imm0_31>; 3412 3413let isMoveImm = 1 in 3414def t2MOVCCi32imm 3415 : t2PseudoInst<(outs rGPR:$dst), 3416 (ins rGPR:$false, i32imm:$src, cmovpred:$p), 3417 8, IIC_iCMOVix2, 3418 [(set rGPR:$dst, (ARMcmov rGPR:$false, imm:$src, 3419 cmovpred:$p))]>, 3420 RegConstraint<"$false = $dst">; 3421} // isCodeGenOnly = 1 3422 3423} // hasSideEffects 3424 3425//===----------------------------------------------------------------------===// 3426// Atomic operations intrinsics 3427// 3428 3429// memory barriers protect the atomic sequences 3430let hasSideEffects = 1 in { 3431def t2DMB : T2I<(outs), (ins memb_opt:$opt), NoItinerary, 3432 "dmb", "\t$opt", [(int_arm_dmb (i32 imm0_15:$opt))]>, 3433 Requires<[IsThumb, HasDB]> { 3434 bits<4> opt; 3435 let Inst{31-4} = 0xf3bf8f5; 3436 let Inst{3-0} = opt; 3437} 3438 3439def t2DSB : T2I<(outs), (ins memb_opt:$opt), NoItinerary, 3440 "dsb", "\t$opt", [(int_arm_dsb (i32 imm0_15:$opt))]>, 3441 Requires<[IsThumb, HasDB]> { 3442 bits<4> opt; 3443 let Inst{31-4} = 0xf3bf8f4; 3444 let Inst{3-0} = opt; 3445} 3446 3447def t2ISB : T2I<(outs), (ins instsyncb_opt:$opt), NoItinerary, 3448 "isb", "\t$opt", [(int_arm_isb (i32 imm0_15:$opt))]>, 3449 Requires<[IsThumb, HasDB]> { 3450 bits<4> opt; 3451 let Inst{31-4} = 0xf3bf8f6; 3452 let Inst{3-0} = opt; 3453} 3454 3455let hasNoSchedulingInfo = 1 in 3456def t2TSB : T2I<(outs), (ins tsb_opt:$opt), NoItinerary, 3457 "tsb", "\t$opt", []>, Requires<[IsThumb, HasV8_4a]> { 3458 let Inst{31-0} = 0xf3af8012; 3459} 3460} 3461 3462// Armv8.5-A speculation barrier 3463def t2SB : Thumb2XI<(outs), (ins), AddrModeNone, 4, NoItinerary, "sb", "", []>, 3464 Requires<[IsThumb2, HasSB]>, Sched<[]> { 3465 let Inst{31-0} = 0xf3bf8f70; 3466 let Unpredictable = 0x000f2f0f; 3467 let hasSideEffects = 1; 3468} 3469 3470class T2I_ldrex<bits<4> opcod, dag oops, dag iops, AddrMode am, int sz, 3471 InstrItinClass itin, string opc, string asm, string cstr, 3472 list<dag> pattern, bits<4> rt2 = 0b1111> 3473 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> { 3474 let Inst{31-27} = 0b11101; 3475 let Inst{26-20} = 0b0001101; 3476 let Inst{11-8} = rt2; 3477 let Inst{7-4} = opcod; 3478 let Inst{3-0} = 0b1111; 3479 3480 bits<4> addr; 3481 bits<4> Rt; 3482 let Inst{19-16} = addr; 3483 let Inst{15-12} = Rt; 3484} 3485class T2I_strex<bits<4> opcod, dag oops, dag iops, AddrMode am, int sz, 3486 InstrItinClass itin, string opc, string asm, string cstr, 3487 list<dag> pattern, bits<4> rt2 = 0b1111> 3488 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> { 3489 let Inst{31-27} = 0b11101; 3490 let Inst{26-20} = 0b0001100; 3491 let Inst{11-8} = rt2; 3492 let Inst{7-4} = opcod; 3493 3494 bits<4> Rd; 3495 bits<4> addr; 3496 bits<4> Rt; 3497 let Inst{3-0} = Rd; 3498 let Inst{19-16} = addr; 3499 let Inst{15-12} = Rt; 3500} 3501 3502let mayLoad = 1 in { 3503def t2LDREXB : T2I_ldrex<0b0100, (outs rGPR:$Rt), (ins addr_offset_none:$addr), 3504 AddrModeNone, 4, NoItinerary, 3505 "ldrexb", "\t$Rt, $addr", "", 3506 [(set rGPR:$Rt, (ldrex_1 addr_offset_none:$addr))]>, 3507 Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteLd]>; 3508def t2LDREXH : T2I_ldrex<0b0101, (outs rGPR:$Rt), (ins addr_offset_none:$addr), 3509 AddrModeNone, 4, NoItinerary, 3510 "ldrexh", "\t$Rt, $addr", "", 3511 [(set rGPR:$Rt, (ldrex_2 addr_offset_none:$addr))]>, 3512 Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteLd]>; 3513def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_imm0_1020s4:$addr), 3514 AddrModeT2_ldrex, 4, NoItinerary, 3515 "ldrex", "\t$Rt, $addr", "", 3516 [(set rGPR:$Rt, (ldrex_4 t2addrmode_imm0_1020s4:$addr))]>, 3517 Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteLd]> { 3518 bits<4> Rt; 3519 bits<12> addr; 3520 let Inst{31-27} = 0b11101; 3521 let Inst{26-20} = 0b0000101; 3522 let Inst{19-16} = addr{11-8}; 3523 let Inst{15-12} = Rt; 3524 let Inst{11-8} = 0b1111; 3525 let Inst{7-0} = addr{7-0}; 3526} 3527let hasExtraDefRegAllocReq = 1 in 3528def t2LDREXD : T2I_ldrex<0b0111, (outs rGPR:$Rt, rGPR:$Rt2), 3529 (ins addr_offset_none:$addr), 3530 AddrModeNone, 4, NoItinerary, 3531 "ldrexd", "\t$Rt, $Rt2, $addr", "", 3532 [], {?, ?, ?, ?}>, 3533 Requires<[IsThumb2, IsNotMClass]>, Sched<[WriteLd]> { 3534 bits<4> Rt2; 3535 let Inst{11-8} = Rt2; 3536} 3537def t2LDAEXB : T2I_ldrex<0b1100, (outs rGPR:$Rt), (ins addr_offset_none:$addr), 3538 AddrModeNone, 4, NoItinerary, 3539 "ldaexb", "\t$Rt, $addr", "", 3540 [(set rGPR:$Rt, (ldaex_1 addr_offset_none:$addr))]>, 3541 Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>, Sched<[WriteLd]>; 3542def t2LDAEXH : T2I_ldrex<0b1101, (outs rGPR:$Rt), (ins addr_offset_none:$addr), 3543 AddrModeNone, 4, NoItinerary, 3544 "ldaexh", "\t$Rt, $addr", "", 3545 [(set rGPR:$Rt, (ldaex_2 addr_offset_none:$addr))]>, 3546 Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>, Sched<[WriteLd]>; 3547def t2LDAEX : Thumb2I<(outs rGPR:$Rt), (ins addr_offset_none:$addr), 3548 AddrModeNone, 4, NoItinerary, 3549 "ldaex", "\t$Rt, $addr", "", 3550 [(set rGPR:$Rt, (ldaex_4 addr_offset_none:$addr))]>, 3551 Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>, Sched<[WriteLd]> { 3552 bits<4> Rt; 3553 bits<4> addr; 3554 let Inst{31-27} = 0b11101; 3555 let Inst{26-20} = 0b0001101; 3556 let Inst{19-16} = addr; 3557 let Inst{15-12} = Rt; 3558 let Inst{11-8} = 0b1111; 3559 let Inst{7-0} = 0b11101111; 3560} 3561let hasExtraDefRegAllocReq = 1 in 3562def t2LDAEXD : T2I_ldrex<0b1111, (outs rGPR:$Rt, rGPR:$Rt2), 3563 (ins addr_offset_none:$addr), 3564 AddrModeNone, 4, NoItinerary, 3565 "ldaexd", "\t$Rt, $Rt2, $addr", "", 3566 [], {?, ?, ?, ?}>, Requires<[IsThumb, 3567 HasAcquireRelease, HasV7Clrex, IsNotMClass]>, Sched<[WriteLd]> { 3568 bits<4> Rt2; 3569 let Inst{11-8} = Rt2; 3570 3571 let Inst{7} = 1; 3572} 3573} 3574 3575let mayStore = 1, Constraints = "@earlyclobber $Rd" in { 3576def t2STREXB : T2I_strex<0b0100, (outs rGPR:$Rd), 3577 (ins rGPR:$Rt, addr_offset_none:$addr), 3578 AddrModeNone, 4, NoItinerary, 3579 "strexb", "\t$Rd, $Rt, $addr", "", 3580 [(set rGPR:$Rd, 3581 (strex_1 rGPR:$Rt, addr_offset_none:$addr))]>, 3582 Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteST]>; 3583def t2STREXH : T2I_strex<0b0101, (outs rGPR:$Rd), 3584 (ins rGPR:$Rt, addr_offset_none:$addr), 3585 AddrModeNone, 4, NoItinerary, 3586 "strexh", "\t$Rd, $Rt, $addr", "", 3587 [(set rGPR:$Rd, 3588 (strex_2 rGPR:$Rt, addr_offset_none:$addr))]>, 3589 Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteST]>; 3590 3591def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, 3592 t2addrmode_imm0_1020s4:$addr), 3593 AddrModeT2_ldrex, 4, NoItinerary, 3594 "strex", "\t$Rd, $Rt, $addr", "", 3595 [(set rGPR:$Rd, 3596 (strex_4 rGPR:$Rt, t2addrmode_imm0_1020s4:$addr))]>, 3597 Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteST]> { 3598 bits<4> Rd; 3599 bits<4> Rt; 3600 bits<12> addr; 3601 let Inst{31-27} = 0b11101; 3602 let Inst{26-20} = 0b0000100; 3603 let Inst{19-16} = addr{11-8}; 3604 let Inst{15-12} = Rt; 3605 let Inst{11-8} = Rd; 3606 let Inst{7-0} = addr{7-0}; 3607} 3608let hasExtraSrcRegAllocReq = 1 in 3609def t2STREXD : T2I_strex<0b0111, (outs rGPR:$Rd), 3610 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr), 3611 AddrModeNone, 4, NoItinerary, 3612 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [], 3613 {?, ?, ?, ?}>, 3614 Requires<[IsThumb2, IsNotMClass]>, Sched<[WriteST]> { 3615 bits<4> Rt2; 3616 let Inst{11-8} = Rt2; 3617} 3618def t2STLEXB : T2I_strex<0b1100, (outs rGPR:$Rd), 3619 (ins rGPR:$Rt, addr_offset_none:$addr), 3620 AddrModeNone, 4, NoItinerary, 3621 "stlexb", "\t$Rd, $Rt, $addr", "", 3622 [(set rGPR:$Rd, 3623 (stlex_1 rGPR:$Rt, addr_offset_none:$addr))]>, 3624 Requires<[IsThumb, HasAcquireRelease, 3625 HasV7Clrex]>, Sched<[WriteST]>; 3626 3627def t2STLEXH : T2I_strex<0b1101, (outs rGPR:$Rd), 3628 (ins rGPR:$Rt, addr_offset_none:$addr), 3629 AddrModeNone, 4, NoItinerary, 3630 "stlexh", "\t$Rd, $Rt, $addr", "", 3631 [(set rGPR:$Rd, 3632 (stlex_2 rGPR:$Rt, addr_offset_none:$addr))]>, 3633 Requires<[IsThumb, HasAcquireRelease, 3634 HasV7Clrex]>, Sched<[WriteST]>; 3635 3636def t2STLEX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, 3637 addr_offset_none:$addr), 3638 AddrModeNone, 4, NoItinerary, 3639 "stlex", "\t$Rd, $Rt, $addr", "", 3640 [(set rGPR:$Rd, 3641 (stlex_4 rGPR:$Rt, addr_offset_none:$addr))]>, 3642 Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>, 3643 Sched<[WriteST]> { 3644 bits<4> Rd; 3645 bits<4> Rt; 3646 bits<4> addr; 3647 let Inst{31-27} = 0b11101; 3648 let Inst{26-20} = 0b0001100; 3649 let Inst{19-16} = addr; 3650 let Inst{15-12} = Rt; 3651 let Inst{11-4} = 0b11111110; 3652 let Inst{3-0} = Rd; 3653} 3654let hasExtraSrcRegAllocReq = 1 in 3655def t2STLEXD : T2I_strex<0b1111, (outs rGPR:$Rd), 3656 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr), 3657 AddrModeNone, 4, NoItinerary, 3658 "stlexd", "\t$Rd, $Rt, $Rt2, $addr", "", [], 3659 {?, ?, ?, ?}>, Requires<[IsThumb, HasAcquireRelease, 3660 HasV7Clrex, IsNotMClass]>, Sched<[WriteST]> { 3661 bits<4> Rt2; 3662 let Inst{11-8} = Rt2; 3663} 3664} 3665 3666def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "", [(int_arm_clrex)]>, 3667 Requires<[IsThumb, HasV7Clrex]> { 3668 let Inst{31-16} = 0xf3bf; 3669 let Inst{15-14} = 0b10; 3670 let Inst{13} = 0; 3671 let Inst{12} = 0; 3672 let Inst{11-8} = 0b1111; 3673 let Inst{7-4} = 0b0010; 3674 let Inst{3-0} = 0b1111; 3675} 3676 3677def : T2Pat<(and (ldrex_1 addr_offset_none:$addr), 0xff), 3678 (t2LDREXB addr_offset_none:$addr)>, 3679 Requires<[IsThumb, HasV8MBaseline]>; 3680def : T2Pat<(and (ldrex_2 addr_offset_none:$addr), 0xffff), 3681 (t2LDREXH addr_offset_none:$addr)>, 3682 Requires<[IsThumb, HasV8MBaseline]>; 3683def : T2Pat<(strex_1 (and GPR:$Rt, 0xff), addr_offset_none:$addr), 3684 (t2STREXB GPR:$Rt, addr_offset_none:$addr)>, 3685 Requires<[IsThumb, HasV8MBaseline]>; 3686def : T2Pat<(strex_2 (and GPR:$Rt, 0xffff), addr_offset_none:$addr), 3687 (t2STREXH GPR:$Rt, addr_offset_none:$addr)>, 3688 Requires<[IsThumb, HasV8MBaseline]>; 3689 3690def : T2Pat<(and (ldaex_1 addr_offset_none:$addr), 0xff), 3691 (t2LDAEXB addr_offset_none:$addr)>, 3692 Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>; 3693def : T2Pat<(and (ldaex_2 addr_offset_none:$addr), 0xffff), 3694 (t2LDAEXH addr_offset_none:$addr)>, 3695 Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>; 3696def : T2Pat<(stlex_1 (and GPR:$Rt, 0xff), addr_offset_none:$addr), 3697 (t2STLEXB GPR:$Rt, addr_offset_none:$addr)>, 3698 Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>; 3699def : T2Pat<(stlex_2 (and GPR:$Rt, 0xffff), addr_offset_none:$addr), 3700 (t2STLEXH GPR:$Rt, addr_offset_none:$addr)>, 3701 Requires<[IsThumb, HasAcquireRelease, HasV7Clrex]>; 3702 3703//===----------------------------------------------------------------------===// 3704// SJLJ Exception handling intrinsics 3705// eh_sjlj_setjmp() is an instruction sequence to store the return 3706// address and save #0 in R0 for the non-longjmp case. 3707// Since by its nature we may be coming from some other function to get 3708// here, and we're using the stack frame for the containing function to 3709// save/restore registers, we can't keep anything live in regs across 3710// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon 3711// when we get here from a longjmp(). We force everything out of registers 3712// except for our own input by listing the relevant registers in Defs. By 3713// doing so, we also cause the prologue/epilogue code to actively preserve 3714// all of the callee-saved resgisters, which is exactly what we want. 3715// $val is a scratch register for our use. 3716let Defs = 3717 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR, 3718 Q0, Q1, Q2, Q3, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15], 3719 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1, 3720 usesCustomInserter = 1 in { 3721 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val), 3722 AddrModeNone, 0, NoItinerary, "", "", 3723 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>, 3724 Requires<[IsThumb2, HasVFP2]>; 3725} 3726 3727let Defs = 3728 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ], 3729 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1, 3730 usesCustomInserter = 1 in { 3731 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val), 3732 AddrModeNone, 0, NoItinerary, "", "", 3733 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>, 3734 Requires<[IsThumb2, NoVFP]>; 3735} 3736 3737 3738//===----------------------------------------------------------------------===// 3739// Control-Flow Instructions 3740// 3741 3742// FIXME: remove when we have a way to marking a MI with these properties. 3743// FIXME: Should pc be an implicit operand like PICADD, etc? 3744let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, 3745 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in 3746def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, 3747 reglist:$regs, variable_ops), 3748 4, IIC_iLoad_mBr, [], 3749 (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>, 3750 RegConstraint<"$Rn = $wb">; 3751 3752let isBranch = 1, isTerminator = 1, isBarrier = 1 in { 3753let isPredicable = 1 in 3754def t2B : T2I<(outs), (ins thumb_br_target:$target), IIC_Br, 3755 "b", ".w\t$target", 3756 [(br bb:$target)]>, Sched<[WriteBr]>, 3757 Requires<[IsThumb, HasV8MBaseline]> { 3758 let Inst{31-27} = 0b11110; 3759 let Inst{15-14} = 0b10; 3760 let Inst{12} = 1; 3761 3762 bits<24> target; 3763 let Inst{26} = target{23}; 3764 let Inst{13} = target{22}; 3765 let Inst{11} = target{21}; 3766 let Inst{25-16} = target{20-11}; 3767 let Inst{10-0} = target{10-0}; 3768 let DecoderMethod = "DecodeT2BInstruction"; 3769 let AsmMatchConverter = "cvtThumbBranches"; 3770} 3771 3772let Size = 4, isNotDuplicable = 1, isBranch = 1, isTerminator = 1, 3773 isBarrier = 1, isIndirectBranch = 1 in { 3774 3775// available in both v8-M.Baseline and Thumb2 targets 3776def t2BR_JT : t2basePseudoInst<(outs), 3777 (ins GPR:$target, GPR:$index, i32imm:$jt), 3778 0, IIC_Br, 3779 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt)]>, 3780 Sched<[WriteBr]>; 3781 3782// FIXME: Add a case that can be predicated. 3783def t2TBB_JT : t2PseudoInst<(outs), 3784 (ins GPR:$base, GPR:$index, i32imm:$jt, i32imm:$pclbl), 0, IIC_Br, []>, 3785 Sched<[WriteBr]>; 3786 3787def t2TBH_JT : t2PseudoInst<(outs), 3788 (ins GPR:$base, GPR:$index, i32imm:$jt, i32imm:$pclbl), 0, IIC_Br, []>, 3789 Sched<[WriteBr]>; 3790 3791def t2TBB : T2I<(outs), (ins addrmode_tbb:$addr), IIC_Br, 3792 "tbb", "\t$addr", []>, Sched<[WriteBrTbl]> { 3793 bits<4> Rn; 3794 bits<4> Rm; 3795 let Inst{31-20} = 0b111010001101; 3796 let Inst{19-16} = Rn; 3797 let Inst{15-5} = 0b11110000000; 3798 let Inst{4} = 0; // B form 3799 let Inst{3-0} = Rm; 3800 3801 let DecoderMethod = "DecodeThumbTableBranch"; 3802} 3803 3804def t2TBH : T2I<(outs), (ins addrmode_tbh:$addr), IIC_Br, 3805 "tbh", "\t$addr", []>, Sched<[WriteBrTbl]> { 3806 bits<4> Rn; 3807 bits<4> Rm; 3808 let Inst{31-20} = 0b111010001101; 3809 let Inst{19-16} = Rn; 3810 let Inst{15-5} = 0b11110000000; 3811 let Inst{4} = 1; // H form 3812 let Inst{3-0} = Rm; 3813 3814 let DecoderMethod = "DecodeThumbTableBranch"; 3815} 3816} // isNotDuplicable, isIndirectBranch 3817 3818} // isBranch, isTerminator, isBarrier 3819 3820// FIXME: should be able to write a pattern for ARMBrcond, but can't use 3821// a two-value operand where a dag node expects ", "two operands. :( 3822let isBranch = 1, isTerminator = 1 in 3823def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br, 3824 "b", ".w\t$target", 3825 [/*(ARMbrcond bb:$target, imm:$cc)*/]>, Sched<[WriteBr]> { 3826 let Inst{31-27} = 0b11110; 3827 let Inst{15-14} = 0b10; 3828 let Inst{12} = 0; 3829 3830 bits<4> p; 3831 let Inst{25-22} = p; 3832 3833 bits<21> target; 3834 let Inst{26} = target{20}; 3835 let Inst{11} = target{19}; 3836 let Inst{13} = target{18}; 3837 let Inst{21-16} = target{17-12}; 3838 let Inst{10-0} = target{11-1}; 3839 3840 let DecoderMethod = "DecodeThumb2BCCInstruction"; 3841 let AsmMatchConverter = "cvtThumbBranches"; 3842} 3843 3844// Tail calls. The MachO version of thumb tail calls uses a t2 branch, so 3845// it goes here. 3846let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in { 3847 // IOS version. 3848 let Uses = [SP] in 3849 def tTAILJMPd: tPseudoExpand<(outs), 3850 (ins thumb_br_target:$dst, pred:$p), 3851 4, IIC_Br, [], 3852 (t2B thumb_br_target:$dst, pred:$p)>, 3853 Requires<[IsThumb2, IsMachO]>, Sched<[WriteBr]>; 3854} 3855 3856// IT block 3857let Defs = [ITSTATE] in 3858def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask), 3859 AddrModeNone, 2, IIC_iALUx, 3860 "it$mask\t$cc", "", []>, 3861 ComplexDeprecationPredicate<"IT"> { 3862 // 16-bit instruction. 3863 let Inst{31-16} = 0x0000; 3864 let Inst{15-8} = 0b10111111; 3865 3866 bits<4> cc; 3867 bits<4> mask; 3868 let Inst{7-4} = cc; 3869 let Inst{3-0} = mask; 3870 3871 let DecoderMethod = "DecodeIT"; 3872} 3873 3874// Branch and Exchange Jazelle -- for disassembly only 3875// Rm = Inst{19-16} 3876let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in 3877def t2BXJ : T2I<(outs), (ins GPRnopc:$func), NoItinerary, "bxj", "\t$func", []>, 3878 Sched<[WriteBr]>, Requires<[IsThumb2, IsNotMClass]> { 3879 bits<4> func; 3880 let Inst{31-27} = 0b11110; 3881 let Inst{26} = 0; 3882 let Inst{25-20} = 0b111100; 3883 let Inst{19-16} = func; 3884 let Inst{15-0} = 0b1000111100000000; 3885} 3886 3887// Compare and branch on zero / non-zero 3888let isBranch = 1, isTerminator = 1 in { 3889 def tCBZ : T1I<(outs), (ins tGPR:$Rn, thumb_cb_target:$target), IIC_Br, 3890 "cbz\t$Rn, $target", []>, 3891 T1Misc<{0,0,?,1,?,?,?}>, 3892 Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteBr]> { 3893 // A8.6.27 3894 bits<6> target; 3895 bits<3> Rn; 3896 let Inst{9} = target{5}; 3897 let Inst{7-3} = target{4-0}; 3898 let Inst{2-0} = Rn; 3899 } 3900 3901 def tCBNZ : T1I<(outs), (ins tGPR:$Rn, thumb_cb_target:$target), IIC_Br, 3902 "cbnz\t$Rn, $target", []>, 3903 T1Misc<{1,0,?,1,?,?,?}>, 3904 Requires<[IsThumb, HasV8MBaseline]>, Sched<[WriteBr]> { 3905 // A8.6.27 3906 bits<6> target; 3907 bits<3> Rn; 3908 let Inst{9} = target{5}; 3909 let Inst{7-3} = target{4-0}; 3910 let Inst{2-0} = Rn; 3911 } 3912} 3913 3914 3915// Change Processor State is a system instruction. 3916// FIXME: Since the asm parser has currently no clean way to handle optional 3917// operands, create 3 versions of the same instruction. Once there's a clean 3918// framework to represent optional operands, change this behavior. 3919class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary, 3920 !strconcat("cps", asm_op), []>, 3921 Requires<[IsThumb2, IsNotMClass]> { 3922 bits<2> imod; 3923 bits<3> iflags; 3924 bits<5> mode; 3925 bit M; 3926 3927 let Inst{31-11} = 0b111100111010111110000; 3928 let Inst{10-9} = imod; 3929 let Inst{8} = M; 3930 let Inst{7-5} = iflags; 3931 let Inst{4-0} = mode; 3932 let DecoderMethod = "DecodeT2CPSInstruction"; 3933} 3934 3935let M = 1 in 3936 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode), 3937 "$imod\t$iflags, $mode">; 3938let mode = 0, M = 0 in 3939 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags), 3940 "$imod.w\t$iflags">; 3941let imod = 0, iflags = 0, M = 1 in 3942 def t2CPS1p : t2CPS<(ins imm0_31:$mode), "\t$mode">; 3943 3944def : t2InstAlias<"cps$imod.w $iflags, $mode", 3945 (t2CPS3p imod_op:$imod, iflags_op:$iflags, i32imm:$mode), 0>; 3946def : t2InstAlias<"cps.w $mode", (t2CPS1p imm0_31:$mode), 0>; 3947 3948// A6.3.4 Branches and miscellaneous control 3949// Table A6-14 Change Processor State, and hint instructions 3950def t2HINT : T2I<(outs), (ins imm0_239:$imm), NoItinerary, "hint", ".w\t$imm", 3951 [(int_arm_hint imm0_239:$imm)]> { 3952 bits<8> imm; 3953 let Inst{31-3} = 0b11110011101011111000000000000; 3954 let Inst{7-0} = imm; 3955} 3956 3957def : t2InstAlias<"hint$p $imm", (t2HINT imm0_239:$imm, pred:$p), 0>; 3958def : t2InstAlias<"nop$p.w", (t2HINT 0, pred:$p), 1>; 3959def : t2InstAlias<"yield$p.w", (t2HINT 1, pred:$p), 1>; 3960def : t2InstAlias<"wfe$p.w", (t2HINT 2, pred:$p), 1>; 3961def : t2InstAlias<"wfi$p.w", (t2HINT 3, pred:$p), 1>; 3962def : t2InstAlias<"sev$p.w", (t2HINT 4, pred:$p), 1>; 3963def : t2InstAlias<"sevl$p.w", (t2HINT 5, pred:$p), 1> { 3964 let Predicates = [IsThumb2, HasV8]; 3965} 3966def : t2InstAlias<"esb$p.w", (t2HINT 16, pred:$p), 1> { 3967 let Predicates = [IsThumb2, HasRAS]; 3968} 3969def : t2InstAlias<"esb$p", (t2HINT 16, pred:$p), 0> { 3970 let Predicates = [IsThumb2, HasRAS]; 3971} 3972def : t2InstAlias<"csdb$p.w", (t2HINT 20, pred:$p), 0>; 3973def : t2InstAlias<"csdb$p", (t2HINT 20, pred:$p), 1>; 3974 3975def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", 3976 [(int_arm_dbg imm0_15:$opt)]> { 3977 bits<4> opt; 3978 let Inst{31-20} = 0b111100111010; 3979 let Inst{19-16} = 0b1111; 3980 let Inst{15-8} = 0b10000000; 3981 let Inst{7-4} = 0b1111; 3982 let Inst{3-0} = opt; 3983} 3984 3985// Secure Monitor Call is a system instruction. 3986// Option = Inst{19-16} 3987let isCall = 1, Uses = [SP] in 3988def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt", 3989 []>, Requires<[IsThumb2, HasTrustZone]> { 3990 let Inst{31-27} = 0b11110; 3991 let Inst{26-20} = 0b1111111; 3992 let Inst{15-12} = 0b1000; 3993 3994 bits<4> opt; 3995 let Inst{19-16} = opt; 3996} 3997 3998class T2DCPS<bits<2> opt, string opc> 3999 : T2I<(outs), (ins), NoItinerary, opc, "", []>, Requires<[IsThumb2, HasV8]> { 4000 let Inst{31-27} = 0b11110; 4001 let Inst{26-20} = 0b1111000; 4002 let Inst{19-16} = 0b1111; 4003 let Inst{15-12} = 0b1000; 4004 let Inst{11-2} = 0b0000000000; 4005 let Inst{1-0} = opt; 4006} 4007 4008def t2DCPS1 : T2DCPS<0b01, "dcps1">; 4009def t2DCPS2 : T2DCPS<0b10, "dcps2">; 4010def t2DCPS3 : T2DCPS<0b11, "dcps3">; 4011 4012class T2SRS<bits<2> Op, bit W, dag oops, dag iops, InstrItinClass itin, 4013 string opc, string asm, list<dag> pattern> 4014 : T2I<oops, iops, itin, opc, asm, pattern>, 4015 Requires<[IsThumb2,IsNotMClass]> { 4016 bits<5> mode; 4017 let Inst{31-25} = 0b1110100; 4018 let Inst{24-23} = Op; 4019 let Inst{22} = 0; 4020 let Inst{21} = W; 4021 let Inst{20-16} = 0b01101; 4022 let Inst{15-5} = 0b11000000000; 4023 let Inst{4-0} = mode{4-0}; 4024} 4025 4026// Store Return State is a system instruction. 4027def t2SRSDB_UPD : T2SRS<0b00, 1, (outs), (ins imm0_31:$mode), NoItinerary, 4028 "srsdb", "\tsp!, $mode", []>; 4029def t2SRSDB : T2SRS<0b00, 0, (outs), (ins imm0_31:$mode), NoItinerary, 4030 "srsdb","\tsp, $mode", []>; 4031def t2SRSIA_UPD : T2SRS<0b11, 1, (outs), (ins imm0_31:$mode), NoItinerary, 4032 "srsia","\tsp!, $mode", []>; 4033def t2SRSIA : T2SRS<0b11, 0, (outs), (ins imm0_31:$mode), NoItinerary, 4034 "srsia","\tsp, $mode", []>; 4035 4036 4037def : t2InstAlias<"srsdb${p} $mode", (t2SRSDB imm0_31:$mode, pred:$p)>; 4038def : t2InstAlias<"srsdb${p} $mode!", (t2SRSDB_UPD imm0_31:$mode, pred:$p)>; 4039 4040def : t2InstAlias<"srsia${p} $mode", (t2SRSIA imm0_31:$mode, pred:$p)>; 4041def : t2InstAlias<"srsia${p} $mode!", (t2SRSIA_UPD imm0_31:$mode, pred:$p)>; 4042 4043// Return From Exception is a system instruction. 4044let isReturn = 1, isBarrier = 1, isTerminator = 1, Defs = [PC] in 4045class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin, 4046 string opc, string asm, list<dag> pattern> 4047 : T2I<oops, iops, itin, opc, asm, pattern>, 4048 Requires<[IsThumb2,IsNotMClass]> { 4049 let Inst{31-20} = op31_20{11-0}; 4050 4051 bits<4> Rn; 4052 let Inst{19-16} = Rn; 4053 let Inst{15-0} = 0xc000; 4054} 4055 4056def t2RFEDBW : T2RFE<0b111010000011, 4057 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!", 4058 [/* For disassembly only; pattern left blank */]>; 4059def t2RFEDB : T2RFE<0b111010000001, 4060 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn", 4061 [/* For disassembly only; pattern left blank */]>; 4062def t2RFEIAW : T2RFE<0b111010011011, 4063 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!", 4064 [/* For disassembly only; pattern left blank */]>; 4065def t2RFEIA : T2RFE<0b111010011001, 4066 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn", 4067 [/* For disassembly only; pattern left blank */]>; 4068 4069// B9.3.19 SUBS PC, LR, #imm (Thumb2) system instruction. 4070// Exception return instruction is "subs pc, lr, #imm". 4071let isReturn = 1, isBarrier = 1, isTerminator = 1, Defs = [PC] in 4072def t2SUBS_PC_LR : T2I <(outs), (ins imm0_255:$imm), NoItinerary, 4073 "subs", "\tpc, lr, $imm", 4074 [(ARMintretflag imm0_255:$imm)]>, 4075 Requires<[IsThumb2,IsNotMClass]> { 4076 let Inst{31-8} = 0b111100111101111010001111; 4077 4078 bits<8> imm; 4079 let Inst{7-0} = imm; 4080} 4081 4082// Hypervisor Call is a system instruction. 4083let isCall = 1 in { 4084def t2HVC : T2XI <(outs), (ins imm0_65535:$imm16), IIC_Br, "hvc.w\t$imm16", []>, 4085 Requires<[IsThumb2, HasVirtualization]>, Sched<[WriteBr]> { 4086 bits<16> imm16; 4087 let Inst{31-20} = 0b111101111110; 4088 let Inst{19-16} = imm16{15-12}; 4089 let Inst{15-12} = 0b1000; 4090 let Inst{11-0} = imm16{11-0}; 4091} 4092} 4093 4094// Alias for HVC without the ".w" optional width specifier 4095def : t2InstAlias<"hvc\t$imm16", (t2HVC imm0_65535:$imm16)>; 4096 4097// ERET - Return from exception in Hypervisor mode. 4098// B9.3.3, B9.3.20: ERET is an alias for "SUBS PC, LR, #0" in an implementation that 4099// includes virtualization extensions. 4100def t2ERET : InstAlias<"eret${p}", (t2SUBS_PC_LR 0, pred:$p), 1>, 4101 Requires<[IsThumb2, HasVirtualization]>; 4102 4103//===----------------------------------------------------------------------===// 4104// Non-Instruction Patterns 4105// 4106 4107// 32-bit immediate using movw + movt. 4108// This is a single pseudo instruction to make it re-materializable. 4109// FIXME: Remove this when we can do generalized remat. 4110let isReMaterializable = 1, isMoveImm = 1 in 4111def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2, 4112 [(set rGPR:$dst, (i32 imm:$src))]>, 4113 Requires<[IsThumb, UseMovt]>; 4114 4115// Pseudo instruction that combines movw + movt + add pc (if pic). 4116// It also makes it possible to rematerialize the instructions. 4117// FIXME: Remove this when we can do generalized remat and when machine licm 4118// can properly the instructions. 4119let isReMaterializable = 1 in { 4120def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr), 4121 IIC_iMOVix2addpc, 4122 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>, 4123 Requires<[IsThumb, HasV8MBaseline, UseMovtInPic]>; 4124 4125} 4126 4127def : T2Pat<(ARMWrapperPIC tglobaltlsaddr :$dst), 4128 (t2MOV_ga_pcrel tglobaltlsaddr:$dst)>, 4129 Requires<[IsThumb2, UseMovtInPic]>; 4130def : T2Pat<(ARMWrapper tglobaltlsaddr:$dst), 4131 (t2MOVi32imm tglobaltlsaddr:$dst)>, 4132 Requires<[IsThumb2, UseMovt]>; 4133 4134// ConstantPool, GlobalAddress, and JumpTable 4135def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>; 4136def : T2Pat<(ARMWrapper texternalsym :$dst), (t2MOVi32imm texternalsym :$dst)>, 4137 Requires<[IsThumb, HasV8MBaseline, UseMovt]>; 4138def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>, 4139 Requires<[IsThumb, HasV8MBaseline, UseMovt]>; 4140 4141def : T2Pat<(ARMWrapperJT tjumptable:$dst), (t2LEApcrelJT tjumptable:$dst)>; 4142 4143// Pseudo instruction that combines ldr from constpool and add pc. This should 4144// be expanded into two instructions late to allow if-conversion and 4145// scheduling. 4146let canFoldAsLoad = 1, isReMaterializable = 1 in 4147def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp), 4148 IIC_iLoadiALU, 4149 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)), 4150 imm:$cp))]>, 4151 Requires<[IsThumb2]>; 4152 4153// Pseudo isntruction that combines movs + predicated rsbmi 4154// to implement integer ABS 4155let usesCustomInserter = 1, Defs = [CPSR], hasNoSchedulingInfo = 1 in { 4156def t2ABS : PseudoInst<(outs rGPR:$dst), (ins rGPR:$src), 4157 NoItinerary, []>, Requires<[IsThumb2]>; 4158} 4159 4160//===----------------------------------------------------------------------===// 4161// Coprocessor load/store -- for disassembly only 4162// 4163class T2CI<bits<4> op31_28, dag oops, dag iops, string opc, string asm, list<dag> pattern> 4164 : T2I<oops, iops, NoItinerary, opc, asm, pattern> { 4165 let Inst{31-28} = op31_28; 4166 let Inst{27-25} = 0b110; 4167} 4168 4169multiclass t2LdStCop<bits<4> op31_28, bit load, bit Dbit, string asm, list<dag> pattern> { 4170 def _OFFSET : T2CI<op31_28, 4171 (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr), 4172 asm, "\t$cop, $CRd, $addr", pattern> { 4173 bits<13> addr; 4174 bits<4> cop; 4175 bits<4> CRd; 4176 let Inst{24} = 1; // P = 1 4177 let Inst{23} = addr{8}; 4178 let Inst{22} = Dbit; 4179 let Inst{21} = 0; // W = 0 4180 let Inst{20} = load; 4181 let Inst{19-16} = addr{12-9}; 4182 let Inst{15-12} = CRd; 4183 let Inst{11-8} = cop; 4184 let Inst{7-0} = addr{7-0}; 4185 let DecoderMethod = "DecodeCopMemInstruction"; 4186 } 4187 def _PRE : T2CI<op31_28, 4188 (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5_pre:$addr), 4189 asm, "\t$cop, $CRd, $addr!", []> { 4190 bits<13> addr; 4191 bits<4> cop; 4192 bits<4> CRd; 4193 let Inst{24} = 1; // P = 1 4194 let Inst{23} = addr{8}; 4195 let Inst{22} = Dbit; 4196 let Inst{21} = 1; // W = 1 4197 let Inst{20} = load; 4198 let Inst{19-16} = addr{12-9}; 4199 let Inst{15-12} = CRd; 4200 let Inst{11-8} = cop; 4201 let Inst{7-0} = addr{7-0}; 4202 let DecoderMethod = "DecodeCopMemInstruction"; 4203 } 4204 def _POST: T2CI<op31_28, 4205 (outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr, 4206 postidx_imm8s4:$offset), 4207 asm, "\t$cop, $CRd, $addr, $offset", []> { 4208 bits<9> offset; 4209 bits<4> addr; 4210 bits<4> cop; 4211 bits<4> CRd; 4212 let Inst{24} = 0; // P = 0 4213 let Inst{23} = offset{8}; 4214 let Inst{22} = Dbit; 4215 let Inst{21} = 1; // W = 1 4216 let Inst{20} = load; 4217 let Inst{19-16} = addr; 4218 let Inst{15-12} = CRd; 4219 let Inst{11-8} = cop; 4220 let Inst{7-0} = offset{7-0}; 4221 let DecoderMethod = "DecodeCopMemInstruction"; 4222 } 4223 def _OPTION : T2CI<op31_28, (outs), 4224 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr, 4225 coproc_option_imm:$option), 4226 asm, "\t$cop, $CRd, $addr, $option", []> { 4227 bits<8> option; 4228 bits<4> addr; 4229 bits<4> cop; 4230 bits<4> CRd; 4231 let Inst{24} = 0; // P = 0 4232 let Inst{23} = 1; // U = 1 4233 let Inst{22} = Dbit; 4234 let Inst{21} = 0; // W = 0 4235 let Inst{20} = load; 4236 let Inst{19-16} = addr; 4237 let Inst{15-12} = CRd; 4238 let Inst{11-8} = cop; 4239 let Inst{7-0} = option; 4240 let DecoderMethod = "DecodeCopMemInstruction"; 4241 } 4242} 4243 4244let DecoderNamespace = "Thumb2CoProc" in { 4245defm t2LDC : t2LdStCop<0b1110, 1, 0, "ldc", [(int_arm_ldc timm:$cop, timm:$CRd, addrmode5:$addr)]>; 4246defm t2LDCL : t2LdStCop<0b1110, 1, 1, "ldcl", [(int_arm_ldcl timm:$cop, timm:$CRd, addrmode5:$addr)]>; 4247defm t2LDC2 : t2LdStCop<0b1111, 1, 0, "ldc2", [(int_arm_ldc2 timm:$cop, timm:$CRd, addrmode5:$addr)]>, Requires<[PreV8,IsThumb2]>; 4248defm t2LDC2L : t2LdStCop<0b1111, 1, 1, "ldc2l", [(int_arm_ldc2l timm:$cop, timm:$CRd, addrmode5:$addr)]>, Requires<[PreV8,IsThumb2]>; 4249 4250defm t2STC : t2LdStCop<0b1110, 0, 0, "stc", [(int_arm_stc timm:$cop, timm:$CRd, addrmode5:$addr)]>; 4251defm t2STCL : t2LdStCop<0b1110, 0, 1, "stcl", [(int_arm_stcl timm:$cop, timm:$CRd, addrmode5:$addr)]>; 4252defm t2STC2 : t2LdStCop<0b1111, 0, 0, "stc2", [(int_arm_stc2 timm:$cop, timm:$CRd, addrmode5:$addr)]>, Requires<[PreV8,IsThumb2]>; 4253defm t2STC2L : t2LdStCop<0b1111, 0, 1, "stc2l", [(int_arm_stc2l timm:$cop, timm:$CRd, addrmode5:$addr)]>, Requires<[PreV8,IsThumb2]>; 4254} 4255 4256 4257//===----------------------------------------------------------------------===// 4258// Move between special register and ARM core register -- for disassembly only 4259// 4260// Move to ARM core register from Special Register 4261 4262// A/R class MRS. 4263// 4264// A/R class can only move from CPSR or SPSR. 4265def t2MRS_AR : T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, apsr", 4266 []>, Requires<[IsThumb2,IsNotMClass]> { 4267 bits<4> Rd; 4268 let Inst{31-12} = 0b11110011111011111000; 4269 let Inst{11-8} = Rd; 4270 let Inst{7-0} = 0b00000000; 4271} 4272 4273def : t2InstAlias<"mrs${p} $Rd, cpsr", (t2MRS_AR GPR:$Rd, pred:$p)>; 4274 4275def t2MRSsys_AR: T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr", 4276 []>, Requires<[IsThumb2,IsNotMClass]> { 4277 bits<4> Rd; 4278 let Inst{31-12} = 0b11110011111111111000; 4279 let Inst{11-8} = Rd; 4280 let Inst{7-0} = 0b00000000; 4281} 4282 4283def t2MRSbanked : T2I<(outs rGPR:$Rd), (ins banked_reg:$banked), 4284 NoItinerary, "mrs", "\t$Rd, $banked", []>, 4285 Requires<[IsThumb, HasVirtualization]> { 4286 bits<6> banked; 4287 bits<4> Rd; 4288 4289 let Inst{31-21} = 0b11110011111; 4290 let Inst{20} = banked{5}; // R bit 4291 let Inst{19-16} = banked{3-0}; 4292 let Inst{15-12} = 0b1000; 4293 let Inst{11-8} = Rd; 4294 let Inst{7-5} = 0b001; 4295 let Inst{4} = banked{4}; 4296 let Inst{3-0} = 0b0000; 4297} 4298 4299 4300// M class MRS. 4301// 4302// This MRS has a mask field in bits 7-0 and can take more values than 4303// the A/R class (a full msr_mask). 4304def t2MRS_M : T2I<(outs rGPR:$Rd), (ins msr_mask:$SYSm), NoItinerary, 4305 "mrs", "\t$Rd, $SYSm", []>, 4306 Requires<[IsThumb,IsMClass]> { 4307 bits<4> Rd; 4308 bits<8> SYSm; 4309 let Inst{31-12} = 0b11110011111011111000; 4310 let Inst{11-8} = Rd; 4311 let Inst{7-0} = SYSm; 4312 4313 let Unpredictable{20-16} = 0b11111; 4314 let Unpredictable{13} = 0b1; 4315} 4316 4317 4318// Move from ARM core register to Special Register 4319// 4320// A/R class MSR. 4321// 4322// No need to have both system and application versions, the encodings are the 4323// same and the assembly parser has no way to distinguish between them. The mask 4324// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains 4325// the mask with the fields to be accessed in the special register. 4326let Defs = [CPSR] in 4327def t2MSR_AR : T2I<(outs), (ins msr_mask:$mask, rGPR:$Rn), 4328 NoItinerary, "msr", "\t$mask, $Rn", []>, 4329 Requires<[IsThumb2,IsNotMClass]> { 4330 bits<5> mask; 4331 bits<4> Rn; 4332 let Inst{31-21} = 0b11110011100; 4333 let Inst{20} = mask{4}; // R Bit 4334 let Inst{19-16} = Rn; 4335 let Inst{15-12} = 0b1000; 4336 let Inst{11-8} = mask{3-0}; 4337 let Inst{7-0} = 0; 4338} 4339 4340// However, the MSR (banked register) system instruction (ARMv7VE) *does* have a 4341// separate encoding (distinguished by bit 5. 4342def t2MSRbanked : T2I<(outs), (ins banked_reg:$banked, rGPR:$Rn), 4343 NoItinerary, "msr", "\t$banked, $Rn", []>, 4344 Requires<[IsThumb, HasVirtualization]> { 4345 bits<6> banked; 4346 bits<4> Rn; 4347 4348 let Inst{31-21} = 0b11110011100; 4349 let Inst{20} = banked{5}; // R bit 4350 let Inst{19-16} = Rn; 4351 let Inst{15-12} = 0b1000; 4352 let Inst{11-8} = banked{3-0}; 4353 let Inst{7-5} = 0b001; 4354 let Inst{4} = banked{4}; 4355 let Inst{3-0} = 0b0000; 4356} 4357 4358 4359// M class MSR. 4360// 4361// Move from ARM core register to Special Register 4362let Defs = [CPSR] in 4363def t2MSR_M : T2I<(outs), (ins msr_mask:$SYSm, rGPR:$Rn), 4364 NoItinerary, "msr", "\t$SYSm, $Rn", []>, 4365 Requires<[IsThumb,IsMClass]> { 4366 bits<12> SYSm; 4367 bits<4> Rn; 4368 let Inst{31-21} = 0b11110011100; 4369 let Inst{20} = 0b0; 4370 let Inst{19-16} = Rn; 4371 let Inst{15-12} = 0b1000; 4372 let Inst{11-10} = SYSm{11-10}; 4373 let Inst{9-8} = 0b00; 4374 let Inst{7-0} = SYSm{7-0}; 4375 4376 let Unpredictable{20} = 0b1; 4377 let Unpredictable{13} = 0b1; 4378 let Unpredictable{9-8} = 0b11; 4379} 4380 4381 4382//===----------------------------------------------------------------------===// 4383// Move between coprocessor and ARM core register 4384// 4385 4386class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops, 4387 list<dag> pattern> 4388 : T2Cop<Op, oops, iops, opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", 4389 pattern> { 4390 let Inst{27-24} = 0b1110; 4391 let Inst{20} = direction; 4392 let Inst{4} = 1; 4393 4394 bits<4> Rt; 4395 bits<4> cop; 4396 bits<3> opc1; 4397 bits<3> opc2; 4398 bits<4> CRm; 4399 bits<4> CRn; 4400 4401 let Inst{15-12} = Rt; 4402 let Inst{11-8} = cop; 4403 let Inst{23-21} = opc1; 4404 let Inst{7-5} = opc2; 4405 let Inst{3-0} = CRm; 4406 let Inst{19-16} = CRn; 4407 4408 let DecoderNamespace = "Thumb2CoProc"; 4409} 4410 4411class t2MovRRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops, 4412 list<dag> pattern = []> 4413 : T2Cop<Op, oops, iops, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> { 4414 let Inst{27-24} = 0b1100; 4415 let Inst{23-21} = 0b010; 4416 let Inst{20} = direction; 4417 4418 bits<4> Rt; 4419 bits<4> Rt2; 4420 bits<4> cop; 4421 bits<4> opc1; 4422 bits<4> CRm; 4423 4424 let Inst{15-12} = Rt; 4425 let Inst{19-16} = Rt2; 4426 let Inst{11-8} = cop; 4427 let Inst{7-4} = opc1; 4428 let Inst{3-0} = CRm; 4429 4430 let DecoderNamespace = "Thumb2CoProc"; 4431} 4432 4433/* from ARM core register to coprocessor */ 4434def t2MCR : t2MovRCopro<0b1110, "mcr", 0, 4435 (outs), 4436 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn, 4437 c_imm:$CRm, imm0_7:$opc2), 4438 [(int_arm_mcr timm:$cop, timm:$opc1, GPR:$Rt, timm:$CRn, 4439 timm:$CRm, timm:$opc2)]>, 4440 ComplexDeprecationPredicate<"MCR">; 4441def : t2InstAlias<"mcr${p} $cop, $opc1, $Rt, $CRn, $CRm", 4442 (t2MCR p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn, 4443 c_imm:$CRm, 0, pred:$p)>; 4444def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0, 4445 (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn, 4446 c_imm:$CRm, imm0_7:$opc2), 4447 [(int_arm_mcr2 timm:$cop, timm:$opc1, GPR:$Rt, timm:$CRn, 4448 timm:$CRm, timm:$opc2)]> { 4449 let Predicates = [IsThumb2, PreV8]; 4450} 4451def : t2InstAlias<"mcr2${p} $cop, $opc1, $Rt, $CRn, $CRm", 4452 (t2MCR2 p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn, 4453 c_imm:$CRm, 0, pred:$p)>; 4454 4455/* from coprocessor to ARM core register */ 4456def t2MRC : t2MovRCopro<0b1110, "mrc", 1, 4457 (outs GPRwithAPSR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, 4458 c_imm:$CRm, imm0_7:$opc2), []>; 4459def : t2InstAlias<"mrc${p} $cop, $opc1, $Rt, $CRn, $CRm", 4460 (t2MRC GPRwithAPSR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, 4461 c_imm:$CRm, 0, pred:$p)>; 4462 4463def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1, 4464 (outs GPRwithAPSR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, 4465 c_imm:$CRm, imm0_7:$opc2), []> { 4466 let Predicates = [IsThumb2, PreV8]; 4467} 4468def : t2InstAlias<"mrc2${p} $cop, $opc1, $Rt, $CRn, $CRm", 4469 (t2MRC2 GPRwithAPSR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, 4470 c_imm:$CRm, 0, pred:$p)>; 4471 4472def : T2v6Pat<(int_arm_mrc timm:$cop, timm:$opc1, timm:$CRn, timm:$CRm, timm:$opc2), 4473 (t2MRC p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2)>; 4474 4475def : T2v6Pat<(int_arm_mrc2 timm:$cop, timm:$opc1, timm:$CRn, timm:$CRm, timm:$opc2), 4476 (t2MRC2 p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2)>; 4477 4478 4479/* from ARM core register to coprocessor */ 4480def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0, (outs), 4481 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, 4482 c_imm:$CRm), 4483 [(int_arm_mcrr timm:$cop, timm:$opc1, GPR:$Rt, GPR:$Rt2, 4484 timm:$CRm)]>; 4485def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0, (outs), 4486 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, 4487 c_imm:$CRm), 4488 [(int_arm_mcrr2 timm:$cop, timm:$opc1, GPR:$Rt, 4489 GPR:$Rt2, timm:$CRm)]> { 4490 let Predicates = [IsThumb2, PreV8]; 4491} 4492 4493/* from coprocessor to ARM core register */ 4494def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1, (outs GPR:$Rt, GPR:$Rt2), 4495 (ins p_imm:$cop, imm0_15:$opc1, c_imm:$CRm)>; 4496 4497def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1, (outs GPR:$Rt, GPR:$Rt2), 4498 (ins p_imm:$cop, imm0_15:$opc1, c_imm:$CRm)> { 4499 let Predicates = [IsThumb2, PreV8]; 4500} 4501 4502//===----------------------------------------------------------------------===// 4503// Other Coprocessor Instructions. 4504// 4505 4506def t2CDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1, 4507 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2), 4508 "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2", 4509 [(int_arm_cdp timm:$cop, timm:$opc1, timm:$CRd, timm:$CRn, 4510 timm:$CRm, timm:$opc2)]> { 4511 let Inst{27-24} = 0b1110; 4512 4513 bits<4> opc1; 4514 bits<4> CRn; 4515 bits<4> CRd; 4516 bits<4> cop; 4517 bits<3> opc2; 4518 bits<4> CRm; 4519 4520 let Inst{3-0} = CRm; 4521 let Inst{4} = 0; 4522 let Inst{7-5} = opc2; 4523 let Inst{11-8} = cop; 4524 let Inst{15-12} = CRd; 4525 let Inst{19-16} = CRn; 4526 let Inst{23-20} = opc1; 4527 4528 let Predicates = [IsThumb2, PreV8]; 4529 let DecoderNamespace = "Thumb2CoProc"; 4530} 4531 4532def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1, 4533 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2), 4534 "cdp2", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2", 4535 [(int_arm_cdp2 timm:$cop, timm:$opc1, timm:$CRd, timm:$CRn, 4536 timm:$CRm, timm:$opc2)]> { 4537 let Inst{27-24} = 0b1110; 4538 4539 bits<4> opc1; 4540 bits<4> CRn; 4541 bits<4> CRd; 4542 bits<4> cop; 4543 bits<3> opc2; 4544 bits<4> CRm; 4545 4546 let Inst{3-0} = CRm; 4547 let Inst{4} = 0; 4548 let Inst{7-5} = opc2; 4549 let Inst{11-8} = cop; 4550 let Inst{15-12} = CRd; 4551 let Inst{19-16} = CRn; 4552 let Inst{23-20} = opc1; 4553 4554 let Predicates = [IsThumb2, PreV8]; 4555 let DecoderNamespace = "Thumb2CoProc"; 4556} 4557 4558 4559 4560//===----------------------------------------------------------------------===// 4561// ARMv8.1 Privilege Access Never extension 4562// 4563// SETPAN #imm1 4564 4565def t2SETPAN : T1I<(outs), (ins imm0_1:$imm), NoItinerary, "setpan\t$imm", []>, 4566 T1Misc<0b0110000>, Requires<[IsThumb2, HasV8, HasV8_1a]> { 4567 bits<1> imm; 4568 4569 let Inst{4} = 0b1; 4570 let Inst{3} = imm; 4571 let Inst{2-0} = 0b000; 4572 4573 let Unpredictable{4} = 0b1; 4574 let Unpredictable{2-0} = 0b111; 4575} 4576 4577//===----------------------------------------------------------------------===// 4578// ARMv8-M Security Extensions instructions 4579// 4580 4581let hasSideEffects = 1 in 4582def t2SG : T2I<(outs), (ins), NoItinerary, "sg", "", []>, 4583 Requires<[Has8MSecExt]> { 4584 let Inst = 0xe97fe97f; 4585} 4586 4587class T2TT<bits<2> at, string asm, list<dag> pattern> 4588 : T2I<(outs rGPR:$Rt), (ins GPRnopc:$Rn), NoItinerary, asm, "\t$Rt, $Rn", 4589 pattern> { 4590 bits<4> Rn; 4591 bits<4> Rt; 4592 4593 let Inst{31-20} = 0b111010000100; 4594 let Inst{19-16} = Rn; 4595 let Inst{15-12} = 0b1111; 4596 let Inst{11-8} = Rt; 4597 let Inst{7-6} = at; 4598 let Inst{5-0} = 0b000000; 4599 4600 let Unpredictable{5-0} = 0b111111; 4601} 4602 4603def t2TT : T2TT<0b00, "tt", 4604 [(set rGPR:$Rt, (int_arm_cmse_tt GPRnopc:$Rn))]>, 4605 Requires<[IsThumb, Has8MSecExt]>; 4606def t2TTT : T2TT<0b01, "ttt", 4607 [(set rGPR:$Rt, (int_arm_cmse_ttt GPRnopc:$Rn))]>, 4608 Requires<[IsThumb, Has8MSecExt]>; 4609def t2TTA : T2TT<0b10, "tta", 4610 [(set rGPR:$Rt, (int_arm_cmse_tta GPRnopc:$Rn))]>, 4611 Requires<[IsThumb, Has8MSecExt]>; 4612def t2TTAT : T2TT<0b11, "ttat", 4613 [(set rGPR:$Rt, (int_arm_cmse_ttat GPRnopc:$Rn))]>, 4614 Requires<[IsThumb, Has8MSecExt]>; 4615 4616//===----------------------------------------------------------------------===// 4617// Non-Instruction Patterns 4618// 4619 4620// SXT/UXT with no rotate 4621let AddedComplexity = 16 in { 4622def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>, 4623 Requires<[IsThumb2]>; 4624def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>, 4625 Requires<[IsThumb2]>; 4626def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>, 4627 Requires<[HasDSP, IsThumb2]>; 4628def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)), 4629 (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>, 4630 Requires<[HasDSP, IsThumb2]>; 4631def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)), 4632 (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>, 4633 Requires<[HasDSP, IsThumb2]>; 4634} 4635 4636def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>, 4637 Requires<[IsThumb2]>; 4638def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>, 4639 Requires<[IsThumb2]>; 4640def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)), 4641 (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>, 4642 Requires<[HasDSP, IsThumb2]>; 4643def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)), 4644 (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>, 4645 Requires<[HasDSP, IsThumb2]>; 4646 4647// Atomic load/store patterns 4648def : T2Pat<(atomic_load_8 t2addrmode_imm12:$addr), 4649 (t2LDRBi12 t2addrmode_imm12:$addr)>; 4650def : T2Pat<(atomic_load_8 t2addrmode_negimm8:$addr), 4651 (t2LDRBi8 t2addrmode_negimm8:$addr)>; 4652def : T2Pat<(atomic_load_8 t2addrmode_so_reg:$addr), 4653 (t2LDRBs t2addrmode_so_reg:$addr)>; 4654def : T2Pat<(atomic_load_16 t2addrmode_imm12:$addr), 4655 (t2LDRHi12 t2addrmode_imm12:$addr)>; 4656def : T2Pat<(atomic_load_16 t2addrmode_negimm8:$addr), 4657 (t2LDRHi8 t2addrmode_negimm8:$addr)>; 4658def : T2Pat<(atomic_load_16 t2addrmode_so_reg:$addr), 4659 (t2LDRHs t2addrmode_so_reg:$addr)>; 4660def : T2Pat<(atomic_load_32 t2addrmode_imm12:$addr), 4661 (t2LDRi12 t2addrmode_imm12:$addr)>; 4662def : T2Pat<(atomic_load_32 t2addrmode_negimm8:$addr), 4663 (t2LDRi8 t2addrmode_negimm8:$addr)>; 4664def : T2Pat<(atomic_load_32 t2addrmode_so_reg:$addr), 4665 (t2LDRs t2addrmode_so_reg:$addr)>; 4666def : T2Pat<(atomic_store_8 t2addrmode_imm12:$addr, GPR:$val), 4667 (t2STRBi12 GPR:$val, t2addrmode_imm12:$addr)>; 4668def : T2Pat<(atomic_store_8 t2addrmode_negimm8:$addr, GPR:$val), 4669 (t2STRBi8 GPR:$val, t2addrmode_negimm8:$addr)>; 4670def : T2Pat<(atomic_store_8 t2addrmode_so_reg:$addr, GPR:$val), 4671 (t2STRBs GPR:$val, t2addrmode_so_reg:$addr)>; 4672def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val), 4673 (t2STRHi12 GPR:$val, t2addrmode_imm12:$addr)>; 4674def : T2Pat<(atomic_store_16 t2addrmode_negimm8:$addr, GPR:$val), 4675 (t2STRHi8 GPR:$val, t2addrmode_negimm8:$addr)>; 4676def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val), 4677 (t2STRHs GPR:$val, t2addrmode_so_reg:$addr)>; 4678def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val), 4679 (t2STRi12 GPR:$val, t2addrmode_imm12:$addr)>; 4680def : T2Pat<(atomic_store_32 t2addrmode_negimm8:$addr, GPR:$val), 4681 (t2STRi8 GPR:$val, t2addrmode_negimm8:$addr)>; 4682def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val), 4683 (t2STRs GPR:$val, t2addrmode_so_reg:$addr)>; 4684 4685let AddedComplexity = 8, Predicates = [IsThumb, HasAcquireRelease, HasV7Clrex] in { 4686 def : Pat<(atomic_load_acquire_8 addr_offset_none:$addr), (t2LDAB addr_offset_none:$addr)>; 4687 def : Pat<(atomic_load_acquire_16 addr_offset_none:$addr), (t2LDAH addr_offset_none:$addr)>; 4688 def : Pat<(atomic_load_acquire_32 addr_offset_none:$addr), (t2LDA addr_offset_none:$addr)>; 4689 def : Pat<(atomic_store_release_8 addr_offset_none:$addr, GPR:$val), (t2STLB GPR:$val, addr_offset_none:$addr)>; 4690 def : Pat<(atomic_store_release_16 addr_offset_none:$addr, GPR:$val), (t2STLH GPR:$val, addr_offset_none:$addr)>; 4691 def : Pat<(atomic_store_release_32 addr_offset_none:$addr, GPR:$val), (t2STL GPR:$val, addr_offset_none:$addr)>; 4692} 4693 4694 4695//===----------------------------------------------------------------------===// 4696// Assembler aliases 4697// 4698 4699// Aliases for ADC without the ".w" optional width specifier. 4700def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $Rm", 4701 (t2ADCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>; 4702def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $ShiftedRm", 4703 (t2ADCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm, 4704 pred:$p, cc_out:$s)>; 4705 4706// Aliases for SBC without the ".w" optional width specifier. 4707def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $Rm", 4708 (t2SBCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>; 4709def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $ShiftedRm", 4710 (t2SBCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm, 4711 pred:$p, cc_out:$s)>; 4712 4713// Aliases for ADD without the ".w" optional width specifier. 4714def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm", 4715 (t2ADDri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, 4716 cc_out:$s)>; 4717def : t2InstAlias<"add${p} $Rd, $Rn, $imm", 4718 (t2ADDri12 rGPR:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>; 4719def : t2InstAlias<"add${s}${p} $Rd, $Rn, $Rm", 4720 (t2ADDrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>; 4721def : t2InstAlias<"add${s}${p} $Rd, $Rn, $ShiftedRm", 4722 (t2ADDrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm, 4723 pred:$p, cc_out:$s)>; 4724// ... and with the destination and source register combined. 4725def : t2InstAlias<"add${s}${p} $Rdn, $imm", 4726 (t2ADDri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>; 4727def : t2InstAlias<"add${p} $Rdn, $imm", 4728 (t2ADDri12 rGPR:$Rdn, rGPR:$Rdn, imm0_4095:$imm, pred:$p)>; 4729def : t2InstAlias<"addw${p} $Rdn, $imm", 4730 (t2ADDri12 rGPR:$Rdn, rGPR:$Rdn, imm0_4095:$imm, pred:$p)>; 4731def : t2InstAlias<"add${s}${p} $Rdn, $Rm", 4732 (t2ADDrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>; 4733def : t2InstAlias<"add${s}${p} $Rdn, $ShiftedRm", 4734 (t2ADDrs GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_reg:$ShiftedRm, 4735 pred:$p, cc_out:$s)>; 4736 4737// add w/ negative immediates is just a sub. 4738def : t2InstSubst<"add${s}${p} $Rd, $Rn, $imm", 4739 (t2SUBri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm_neg:$imm, pred:$p, 4740 cc_out:$s)>; 4741def : t2InstSubst<"add${p} $Rd, $Rn, $imm", 4742 (t2SUBri12 rGPR:$Rd, GPR:$Rn, imm0_4095_neg:$imm, pred:$p)>; 4743def : t2InstSubst<"add${s}${p} $Rdn, $imm", 4744 (t2SUBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_neg:$imm, pred:$p, 4745 cc_out:$s)>; 4746def : t2InstSubst<"add${p} $Rdn, $imm", 4747 (t2SUBri12 rGPR:$Rdn, rGPR:$Rdn, imm0_4095_neg:$imm, pred:$p)>; 4748 4749def : t2InstSubst<"add${s}${p}.w $Rd, $Rn, $imm", 4750 (t2SUBri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm_neg:$imm, pred:$p, 4751 cc_out:$s)>; 4752def : t2InstSubst<"addw${p} $Rd, $Rn, $imm", 4753 (t2SUBri12 rGPR:$Rd, rGPR:$Rn, imm0_4095_neg:$imm, pred:$p)>; 4754def : t2InstSubst<"add${s}${p}.w $Rdn, $imm", 4755 (t2SUBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_neg:$imm, pred:$p, 4756 cc_out:$s)>; 4757def : t2InstSubst<"addw${p} $Rdn, $imm", 4758 (t2SUBri12 rGPR:$Rdn, rGPR:$Rdn, imm0_4095_neg:$imm, pred:$p)>; 4759 4760 4761// Aliases for SUB without the ".w" optional width specifier. 4762def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $imm", 4763 (t2SUBri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>; 4764def : t2InstAlias<"sub${p} $Rd, $Rn, $imm", 4765 (t2SUBri12 rGPR:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>; 4766def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $Rm", 4767 (t2SUBrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>; 4768def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $ShiftedRm", 4769 (t2SUBrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm, 4770 pred:$p, cc_out:$s)>; 4771// ... and with the destination and source register combined. 4772def : t2InstAlias<"sub${s}${p} $Rdn, $imm", 4773 (t2SUBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>; 4774def : t2InstAlias<"sub${p} $Rdn, $imm", 4775 (t2SUBri12 rGPR:$Rdn, rGPR:$Rdn, imm0_4095:$imm, pred:$p)>; 4776def : t2InstAlias<"subw${p} $Rdn, $imm", 4777 (t2SUBri12 rGPR:$Rdn, rGPR:$Rdn, imm0_4095:$imm, pred:$p)>; 4778def : t2InstAlias<"sub${s}${p}.w $Rdn, $Rm", 4779 (t2SUBrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>; 4780def : t2InstAlias<"sub${s}${p} $Rdn, $Rm", 4781 (t2SUBrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>; 4782def : t2InstAlias<"sub${s}${p} $Rdn, $ShiftedRm", 4783 (t2SUBrs GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_reg:$ShiftedRm, 4784 pred:$p, cc_out:$s)>; 4785 4786// SP to SP alike aliases 4787// Aliases for ADD without the ".w" optional width specifier. 4788def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm", 4789 (t2ADDspImm GPRsp:$Rd, GPRsp:$Rn, t2_so_imm:$imm, pred:$p, 4790 cc_out:$s)>; 4791def : t2InstAlias<"add${p} $Rd, $Rn, $imm", 4792 (t2ADDspImm12 GPRsp:$Rd, GPRsp:$Rn, imm0_4095:$imm, pred:$p)>; 4793// ... and with the destination and source register combined. 4794def : t2InstAlias<"add${s}${p} $Rdn, $imm", 4795 (t2ADDspImm GPRsp:$Rdn, GPRsp:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>; 4796 4797def : t2InstAlias<"add${s}${p}.w $Rdn, $imm", 4798 (t2ADDspImm GPRsp:$Rdn, GPRsp:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>; 4799 4800def : t2InstAlias<"add${p} $Rdn, $imm", 4801 (t2ADDspImm12 GPRsp:$Rdn, GPRsp:$Rdn, imm0_4095:$imm, pred:$p)>; 4802 4803def : t2InstAlias<"addw${p} $Rdn, $imm", 4804 (t2ADDspImm12 GPRsp:$Rdn, GPRsp:$Rdn, imm0_4095:$imm, pred:$p)>; 4805 4806// add w/ negative immediates is just a sub. 4807def : t2InstSubst<"add${s}${p} $Rd, $Rn, $imm", 4808 (t2SUBspImm GPRsp:$Rd, GPRsp:$Rn, t2_so_imm_neg:$imm, pred:$p, 4809 cc_out:$s)>; 4810def : t2InstSubst<"add${p} $Rd, $Rn, $imm", 4811 (t2SUBspImm12 GPRsp:$Rd, GPRsp:$Rn, imm0_4095_neg:$imm, pred:$p)>; 4812def : t2InstSubst<"add${s}${p} $Rdn, $imm", 4813 (t2SUBspImm GPRsp:$Rdn, GPRsp:$Rdn, t2_so_imm_neg:$imm, pred:$p, 4814 cc_out:$s)>; 4815def : t2InstSubst<"add${p} $Rdn, $imm", 4816 (t2SUBspImm12 GPRsp:$Rdn, GPRsp:$Rdn, imm0_4095_neg:$imm, pred:$p)>; 4817 4818def : t2InstSubst<"add${s}${p}.w $Rd, $Rn, $imm", 4819 (t2SUBspImm GPRsp:$Rd, GPRsp:$Rn, t2_so_imm_neg:$imm, pred:$p, 4820 cc_out:$s)>; 4821def : t2InstSubst<"addw${p} $Rd, $Rn, $imm", 4822 (t2SUBspImm12 GPRsp:$Rd, GPRsp:$Rn, imm0_4095_neg:$imm, pred:$p)>; 4823def : t2InstSubst<"add${s}${p}.w $Rdn, $imm", 4824 (t2SUBspImm GPRsp:$Rdn, GPRsp:$Rdn, t2_so_imm_neg:$imm, pred:$p, 4825 cc_out:$s)>; 4826def : t2InstSubst<"addw${p} $Rdn, $imm", 4827 (t2SUBspImm12 GPRsp:$Rdn, GPRsp:$Rdn, imm0_4095_neg:$imm, pred:$p)>; 4828 4829 4830// Aliases for SUB without the ".w" optional width specifier. 4831def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $imm", 4832 (t2SUBspImm GPRsp:$Rd, GPRsp:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>; 4833def : t2InstAlias<"sub${p} $Rd, $Rn, $imm", 4834 (t2SUBspImm12 GPRsp:$Rd, GPRsp:$Rn, imm0_4095:$imm, pred:$p)>; 4835// ... and with the destination and source register combined. 4836def : t2InstAlias<"sub${s}${p} $Rdn, $imm", 4837 (t2SUBspImm GPRsp:$Rdn, GPRsp:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>; 4838def : t2InstAlias<"sub${s}${p}.w $Rdn, $imm", 4839 (t2SUBspImm GPRsp:$Rdn, GPRsp:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>; 4840def : t2InstAlias<"sub${p} $Rdn, $imm", 4841 (t2SUBspImm12 GPRsp:$Rdn, GPRsp:$Rdn, imm0_4095:$imm, pred:$p)>; 4842def : t2InstAlias<"subw${p} $Rdn, $imm", 4843 (t2SUBspImm12 GPRsp:$Rdn, GPRsp:$Rdn, imm0_4095:$imm, pred:$p)>; 4844 4845// Alias for compares without the ".w" optional width specifier. 4846def : t2InstAlias<"cmn${p} $Rn, $Rm", 4847 (t2CMNzrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>; 4848def : t2InstAlias<"teq${p} $Rn, $Rm", 4849 (t2TEQrr rGPR:$Rn, rGPR:$Rm, pred:$p)>; 4850def : t2InstAlias<"tst${p} $Rn, $Rm", 4851 (t2TSTrr rGPR:$Rn, rGPR:$Rm, pred:$p)>; 4852 4853// Memory barriers 4854def : InstAlias<"dmb${p}", (t2DMB 0xf, pred:$p), 0>, Requires<[HasDB]>; 4855def : InstAlias<"dsb${p}", (t2DSB 0xf, pred:$p), 0>, Requires<[HasDB]>; 4856def : InstAlias<"isb${p}", (t2ISB 0xf, pred:$p), 0>, Requires<[HasDB]>; 4857 4858// Non-predicable aliases of a predicable DSB: the predicate is (14, 0) where 4859// 14 = AL (always execute) and 0 = "instruction doesn't read the CPSR". 4860def : InstAlias<"ssbb", (t2DSB 0x0, 14, 0), 1>, Requires<[HasDB, IsThumb2]>; 4861def : InstAlias<"pssbb", (t2DSB 0x4, 14, 0), 1>, Requires<[HasDB, IsThumb2]>; 4862 4863// Armv8-R 'Data Full Barrier' 4864def : InstAlias<"dfb${p}", (t2DSB 0xc, pred:$p), 1>, Requires<[HasDFB]>; 4865 4866// Alias for LDR, LDRB, LDRH, LDRSB, and LDRSH without the ".w" optional 4867// width specifier. 4868def : t2InstAlias<"ldr${p} $Rt, $addr", 4869 (t2LDRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>; 4870def : t2InstAlias<"ldrb${p} $Rt, $addr", 4871 (t2LDRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>; 4872def : t2InstAlias<"ldrh${p} $Rt, $addr", 4873 (t2LDRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>; 4874def : t2InstAlias<"ldrsb${p} $Rt, $addr", 4875 (t2LDRSBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>; 4876def : t2InstAlias<"ldrsh${p} $Rt, $addr", 4877 (t2LDRSHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>; 4878 4879def : t2InstAlias<"ldr${p} $Rt, $addr", 4880 (t2LDRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>; 4881def : t2InstAlias<"ldrb${p} $Rt, $addr", 4882 (t2LDRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>; 4883def : t2InstAlias<"ldrh${p} $Rt, $addr", 4884 (t2LDRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>; 4885def : t2InstAlias<"ldrsb${p} $Rt, $addr", 4886 (t2LDRSBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>; 4887def : t2InstAlias<"ldrsh${p} $Rt, $addr", 4888 (t2LDRSHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>; 4889 4890def : t2InstAlias<"ldr${p} $Rt, $addr", 4891 (t2LDRpci GPR:$Rt, t2ldrlabel:$addr, pred:$p)>; 4892def : t2InstAlias<"ldrb${p} $Rt, $addr", 4893 (t2LDRBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>; 4894def : t2InstAlias<"ldrh${p} $Rt, $addr", 4895 (t2LDRHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>; 4896def : t2InstAlias<"ldrsb${p} $Rt, $addr", 4897 (t2LDRSBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>; 4898def : t2InstAlias<"ldrsh${p} $Rt, $addr", 4899 (t2LDRSHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>; 4900 4901// Alias for MVN with(out) the ".w" optional width specifier. 4902def : t2InstAlias<"mvn${s}${p}.w $Rd, $imm", 4903 (t2MVNi rGPR:$Rd, t2_so_imm:$imm, pred:$p, cc_out:$s)>; 4904def : t2InstAlias<"mvn${s}${p} $Rd, $Rm", 4905 (t2MVNr rGPR:$Rd, rGPR:$Rm, pred:$p, cc_out:$s)>; 4906def : t2InstAlias<"mvn${s}${p} $Rd, $ShiftedRm", 4907 (t2MVNs rGPR:$Rd, t2_so_reg:$ShiftedRm, pred:$p, cc_out:$s)>; 4908 4909// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT with the 4910// input operands swapped when the shift amount is zero (i.e., unspecified). 4911def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm", 4912 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>, 4913 Requires<[HasDSP, IsThumb2]>; 4914def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm", 4915 (t2PKHBT rGPR:$Rd, rGPR:$Rm, rGPR:$Rn, 0, pred:$p), 0>, 4916 Requires<[HasDSP, IsThumb2]>; 4917 4918// PUSH/POP aliases for STM/LDM 4919def : t2InstAlias<"push${p}.w $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>; 4920def : t2InstAlias<"push${p} $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>; 4921def : t2InstAlias<"pop${p}.w $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>; 4922def : t2InstAlias<"pop${p} $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>; 4923 4924// STMIA/STMIA_UPD aliases w/o the optional .w suffix 4925def : t2InstAlias<"stm${p} $Rn, $regs", 4926 (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>; 4927def : t2InstAlias<"stm${p} $Rn!, $regs", 4928 (t2STMIA_UPD GPR:$Rn, pred:$p, reglist:$regs)>; 4929 4930// LDMIA/LDMIA_UPD aliases w/o the optional .w suffix 4931def : t2InstAlias<"ldm${p} $Rn, $regs", 4932 (t2LDMIA GPR:$Rn, pred:$p, reglist:$regs)>; 4933def : t2InstAlias<"ldm${p} $Rn!, $regs", 4934 (t2LDMIA_UPD GPR:$Rn, pred:$p, reglist:$regs)>; 4935 4936// STMDB/STMDB_UPD aliases w/ the optional .w suffix 4937def : t2InstAlias<"stmdb${p}.w $Rn, $regs", 4938 (t2STMDB GPR:$Rn, pred:$p, reglist:$regs)>; 4939def : t2InstAlias<"stmdb${p}.w $Rn!, $regs", 4940 (t2STMDB_UPD GPR:$Rn, pred:$p, reglist:$regs)>; 4941 4942// LDMDB/LDMDB_UPD aliases w/ the optional .w suffix 4943def : t2InstAlias<"ldmdb${p}.w $Rn, $regs", 4944 (t2LDMDB GPR:$Rn, pred:$p, reglist:$regs)>; 4945def : t2InstAlias<"ldmdb${p}.w $Rn!, $regs", 4946 (t2LDMDB_UPD GPR:$Rn, pred:$p, reglist:$regs)>; 4947 4948// Alias for REV/REV16/REVSH without the ".w" optional width specifier. 4949def : t2InstAlias<"rev${p} $Rd, $Rm", (t2REV rGPR:$Rd, rGPR:$Rm, pred:$p)>; 4950def : t2InstAlias<"rev16${p} $Rd, $Rm", (t2REV16 rGPR:$Rd, rGPR:$Rm, pred:$p)>; 4951def : t2InstAlias<"revsh${p} $Rd, $Rm", (t2REVSH rGPR:$Rd, rGPR:$Rm, pred:$p)>; 4952 4953 4954// Alias for RSB without the ".w" optional width specifier, and with optional 4955// implied destination register. 4956def : t2InstAlias<"rsb${s}${p} $Rd, $Rn, $imm", 4957 (t2RSBri rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>; 4958def : t2InstAlias<"rsb${s}${p} $Rdn, $imm", 4959 (t2RSBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>; 4960def : t2InstAlias<"rsb${s}${p} $Rdn, $Rm", 4961 (t2RSBrr rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>; 4962def : t2InstAlias<"rsb${s}${p} $Rdn, $ShiftedRm", 4963 (t2RSBrs rGPR:$Rdn, rGPR:$Rdn, t2_so_reg:$ShiftedRm, pred:$p, 4964 cc_out:$s)>; 4965 4966// SSAT/USAT optional shift operand. 4967def : t2InstAlias<"ssat${p} $Rd, $sat_imm, $Rn", 4968 (t2SSAT rGPR:$Rd, imm1_32:$sat_imm, rGPR:$Rn, 0, pred:$p)>; 4969def : t2InstAlias<"usat${p} $Rd, $sat_imm, $Rn", 4970 (t2USAT rGPR:$Rd, imm0_31:$sat_imm, rGPR:$Rn, 0, pred:$p)>; 4971 4972// STM w/o the .w suffix. 4973def : t2InstAlias<"stm${p} $Rn, $regs", 4974 (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>; 4975 4976// Alias for STR, STRB, and STRH without the ".w" optional 4977// width specifier. 4978def : t2InstAlias<"str${p} $Rt, $addr", 4979 (t2STRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>; 4980def : t2InstAlias<"strb${p} $Rt, $addr", 4981 (t2STRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>; 4982def : t2InstAlias<"strh${p} $Rt, $addr", 4983 (t2STRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>; 4984 4985def : t2InstAlias<"str${p} $Rt, $addr", 4986 (t2STRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>; 4987def : t2InstAlias<"strb${p} $Rt, $addr", 4988 (t2STRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>; 4989def : t2InstAlias<"strh${p} $Rt, $addr", 4990 (t2STRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>; 4991 4992// Extend instruction optional rotate operand. 4993def : InstAlias<"sxtab${p} $Rd, $Rn, $Rm", 4994 (t2SXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>, 4995 Requires<[HasDSP, IsThumb2]>; 4996def : InstAlias<"sxtah${p} $Rd, $Rn, $Rm", 4997 (t2SXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>, 4998 Requires<[HasDSP, IsThumb2]>; 4999def : InstAlias<"sxtab16${p} $Rd, $Rn, $Rm", 5000 (t2SXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>, 5001 Requires<[HasDSP, IsThumb2]>; 5002def : InstAlias<"sxtb16${p} $Rd, $Rm", 5003 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p), 0>, 5004 Requires<[HasDSP, IsThumb2]>; 5005 5006def : t2InstAlias<"sxtb${p} $Rd, $Rm", 5007 (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>; 5008def : t2InstAlias<"sxth${p} $Rd, $Rm", 5009 (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>; 5010def : t2InstAlias<"sxtb${p}.w $Rd, $Rm", 5011 (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>; 5012def : t2InstAlias<"sxth${p}.w $Rd, $Rm", 5013 (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>; 5014 5015def : InstAlias<"uxtab${p} $Rd, $Rn, $Rm", 5016 (t2UXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>, 5017 Requires<[HasDSP, IsThumb2]>; 5018def : InstAlias<"uxtah${p} $Rd, $Rn, $Rm", 5019 (t2UXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>, 5020 Requires<[HasDSP, IsThumb2]>; 5021def : InstAlias<"uxtab16${p} $Rd, $Rn, $Rm", 5022 (t2UXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p), 0>, 5023 Requires<[HasDSP, IsThumb2]>; 5024def : InstAlias<"uxtb16${p} $Rd, $Rm", 5025 (t2UXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p), 0>, 5026 Requires<[HasDSP, IsThumb2]>; 5027 5028def : t2InstAlias<"uxtb${p} $Rd, $Rm", 5029 (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>; 5030def : t2InstAlias<"uxth${p} $Rd, $Rm", 5031 (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>; 5032def : t2InstAlias<"uxtb${p}.w $Rd, $Rm", 5033 (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>; 5034def : t2InstAlias<"uxth${p}.w $Rd, $Rm", 5035 (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>; 5036 5037// Extend instruction w/o the ".w" optional width specifier. 5038def : t2InstAlias<"uxtb${p} $Rd, $Rm$rot", 5039 (t2UXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>; 5040def : InstAlias<"uxtb16${p} $Rd, $Rm$rot", 5041 (t2UXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p), 0>, 5042 Requires<[HasDSP, IsThumb2]>; 5043def : t2InstAlias<"uxth${p} $Rd, $Rm$rot", 5044 (t2UXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>; 5045 5046def : t2InstAlias<"sxtb${p} $Rd, $Rm$rot", 5047 (t2SXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>; 5048def : InstAlias<"sxtb16${p} $Rd, $Rm$rot", 5049 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p), 0>, 5050 Requires<[HasDSP, IsThumb2]>; 5051def : t2InstAlias<"sxth${p} $Rd, $Rm$rot", 5052 (t2SXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>; 5053 5054 5055// "mov Rd, t2_so_imm_not" can be handled via "mvn" in assembly, just like 5056// for isel. 5057def : t2InstSubst<"mov${p} $Rd, $imm", 5058 (t2MVNi rGPR:$Rd, t2_so_imm_not:$imm, pred:$p, zero_reg)>; 5059def : t2InstSubst<"mvn${s}${p} $Rd, $imm", 5060 (t2MOVi rGPR:$Rd, t2_so_imm_not:$imm, pred:$p, s_cc_out:$s)>; 5061// Same for AND <--> BIC 5062def : t2InstSubst<"bic${s}${p} $Rd, $Rn, $imm", 5063 (t2ANDri rGPR:$Rd, rGPR:$Rn, t2_so_imm_not:$imm, 5064 pred:$p, cc_out:$s)>; 5065def : t2InstSubst<"bic${s}${p} $Rdn, $imm", 5066 (t2ANDri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_not:$imm, 5067 pred:$p, cc_out:$s)>; 5068def : t2InstSubst<"bic${s}${p}.w $Rd, $Rn, $imm", 5069 (t2ANDri rGPR:$Rd, rGPR:$Rn, t2_so_imm_not:$imm, 5070 pred:$p, cc_out:$s)>; 5071def : t2InstSubst<"bic${s}${p}.w $Rdn, $imm", 5072 (t2ANDri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_not:$imm, 5073 pred:$p, cc_out:$s)>; 5074def : t2InstSubst<"and${s}${p} $Rd, $Rn, $imm", 5075 (t2BICri rGPR:$Rd, rGPR:$Rn, t2_so_imm_not:$imm, 5076 pred:$p, cc_out:$s)>; 5077def : t2InstSubst<"and${s}${p} $Rdn, $imm", 5078 (t2BICri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_not:$imm, 5079 pred:$p, cc_out:$s)>; 5080def : t2InstSubst<"and${s}${p}.w $Rd, $Rn, $imm", 5081 (t2BICri rGPR:$Rd, rGPR:$Rn, t2_so_imm_not:$imm, 5082 pred:$p, cc_out:$s)>; 5083def : t2InstSubst<"and${s}${p}.w $Rdn, $imm", 5084 (t2BICri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_not:$imm, 5085 pred:$p, cc_out:$s)>; 5086// And ORR <--> ORN 5087def : t2InstSubst<"orn${s}${p} $Rd, $Rn, $imm", 5088 (t2ORRri rGPR:$Rd, rGPR:$Rn, t2_so_imm_not:$imm, 5089 pred:$p, cc_out:$s)>; 5090def : t2InstSubst<"orn${s}${p} $Rdn, $imm", 5091 (t2ORRri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_not:$imm, 5092 pred:$p, cc_out:$s)>; 5093def : t2InstSubst<"orr${s}${p} $Rd, $Rn, $imm", 5094 (t2ORNri rGPR:$Rd, rGPR:$Rn, t2_so_imm_not:$imm, 5095 pred:$p, cc_out:$s)>; 5096def : t2InstSubst<"orr${s}${p} $Rdn, $imm", 5097 (t2ORNri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm_not:$imm, 5098 pred:$p, cc_out:$s)>; 5099// Likewise, "add Rd, t2_so_imm_neg" -> sub 5100def : t2InstSubst<"add${s}${p} $Rd, $Rn, $imm", 5101 (t2SUBri rGPR:$Rd, GPRnopc:$Rn, t2_so_imm_neg:$imm, 5102 pred:$p, cc_out:$s)>; 5103def : t2InstSubst<"add${s}${p} $Rd, $Rn, $imm", 5104 (t2SUBspImm GPRsp:$Rd, GPRsp:$Rn, t2_so_imm_neg:$imm, 5105 pred:$p, cc_out:$s)>; 5106def : t2InstSubst<"add${s}${p} $Rd, $imm", 5107 (t2SUBri rGPR:$Rd, rGPR:$Rd, t2_so_imm_neg:$imm, 5108 pred:$p, cc_out:$s)>; 5109def : t2InstSubst<"add${s}${p} $Rd, $imm", 5110 (t2SUBspImm GPRsp:$Rd, GPRsp:$Rd, t2_so_imm_neg:$imm, 5111 pred:$p, cc_out:$s)>; 5112// Same for CMP <--> CMN via t2_so_imm_neg 5113def : t2InstSubst<"cmp${p} $Rd, $imm", 5114 (t2CMNri rGPR:$Rd, t2_so_imm_neg:$imm, pred:$p)>; 5115def : t2InstSubst<"cmn${p} $Rd, $imm", 5116 (t2CMPri rGPR:$Rd, t2_so_imm_neg:$imm, pred:$p)>; 5117 5118 5119// Wide 'mul' encoding can be specified with only two operands. 5120def : t2InstAlias<"mul${p} $Rn, $Rm", 5121 (t2MUL rGPR:$Rn, rGPR:$Rm, rGPR:$Rn, pred:$p)>; 5122 5123// "neg" is and alias for "rsb rd, rn, #0" 5124def : t2InstAlias<"neg${s}${p} $Rd, $Rm", 5125 (t2RSBri rGPR:$Rd, rGPR:$Rm, 0, pred:$p, cc_out:$s)>; 5126 5127// MOV so_reg assembler pseudos. InstAlias isn't expressive enough for 5128// these, unfortunately. 5129// FIXME: LSL #0 in the shift should allow SP to be used as either the 5130// source or destination (but not both). 5131def t2MOVsi: t2AsmPseudo<"mov${p} $Rd, $shift", 5132 (ins rGPR:$Rd, t2_so_reg:$shift, pred:$p)>; 5133def t2MOVSsi: t2AsmPseudo<"movs${p} $Rd, $shift", 5134 (ins rGPR:$Rd, t2_so_reg:$shift, pred:$p)>; 5135 5136def t2MOVsr: t2AsmPseudo<"mov${p} $Rd, $shift", 5137 (ins rGPR:$Rd, so_reg_reg:$shift, pred:$p)>; 5138def t2MOVSsr: t2AsmPseudo<"movs${p} $Rd, $shift", 5139 (ins rGPR:$Rd, so_reg_reg:$shift, pred:$p)>; 5140 5141// Aliases for the above with the .w qualifier 5142def : t2InstAlias<"mov${p}.w $Rd, $shift", 5143 (t2MOVsi rGPR:$Rd, t2_so_reg:$shift, pred:$p)>; 5144def : t2InstAlias<"movs${p}.w $Rd, $shift", 5145 (t2MOVSsi rGPR:$Rd, t2_so_reg:$shift, pred:$p)>; 5146def : t2InstAlias<"mov${p}.w $Rd, $shift", 5147 (t2MOVsr rGPR:$Rd, so_reg_reg:$shift, pred:$p)>; 5148def : t2InstAlias<"movs${p}.w $Rd, $shift", 5149 (t2MOVSsr rGPR:$Rd, so_reg_reg:$shift, pred:$p)>; 5150 5151// ADR w/o the .w suffix 5152def : t2InstAlias<"adr${p} $Rd, $addr", 5153 (t2ADR rGPR:$Rd, t2adrlabel:$addr, pred:$p)>; 5154 5155// LDR(literal) w/ alternate [pc, #imm] syntax. 5156def t2LDRpcrel : t2AsmPseudo<"ldr${p} $Rt, $addr", 5157 (ins GPR:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>; 5158def t2LDRBpcrel : t2AsmPseudo<"ldrb${p} $Rt, $addr", 5159 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>; 5160def t2LDRHpcrel : t2AsmPseudo<"ldrh${p} $Rt, $addr", 5161 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>; 5162def t2LDRSBpcrel : t2AsmPseudo<"ldrsb${p} $Rt, $addr", 5163 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>; 5164def t2LDRSHpcrel : t2AsmPseudo<"ldrsh${p} $Rt, $addr", 5165 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>; 5166 // Version w/ the .w suffix. 5167def : t2InstAlias<"ldr${p}.w $Rt, $addr", 5168 (t2LDRpcrel GPR:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p), 0>; 5169def : t2InstAlias<"ldrb${p}.w $Rt, $addr", 5170 (t2LDRBpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>; 5171def : t2InstAlias<"ldrh${p}.w $Rt, $addr", 5172 (t2LDRHpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>; 5173def : t2InstAlias<"ldrsb${p}.w $Rt, $addr", 5174 (t2LDRSBpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>; 5175def : t2InstAlias<"ldrsh${p}.w $Rt, $addr", 5176 (t2LDRSHpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>; 5177 5178def : t2InstAlias<"add${p} $Rd, pc, $imm", 5179 (t2ADR rGPR:$Rd, imm0_4095:$imm, pred:$p)>; 5180 5181// Pseudo instruction ldr Rt, =immediate 5182def t2LDRConstPool 5183 : t2AsmPseudo<"ldr${p} $Rt, $immediate", 5184 (ins GPR:$Rt, const_pool_asm_imm:$immediate, pred:$p)>; 5185// Version w/ the .w suffix. 5186def : t2InstAlias<"ldr${p}.w $Rt, $immediate", 5187 (t2LDRConstPool GPRnopc:$Rt, 5188 const_pool_asm_imm:$immediate, pred:$p)>; 5189 5190// PLD/PLDW/PLI with alternate literal form. 5191def : t2InstAlias<"pld${p} $addr", 5192 (t2PLDpci t2ldr_pcrel_imm12:$addr, pred:$p)>; 5193def : InstAlias<"pli${p} $addr", 5194 (t2PLIpci t2ldr_pcrel_imm12:$addr, pred:$p), 0>, 5195 Requires<[IsThumb2,HasV7]>; 5196 5197 5198//===----------------------------------------------------------------------===// 5199// ARMv8.1m instructions 5200// 5201 5202class V8_1MI<dag oops, dag iops, AddrMode am, InstrItinClass itin, string asm, 5203 string ops, string cstr, list<dag> pattern> 5204 : Thumb2XI<oops, iops, am, 4, itin, !strconcat(asm, "\t", ops), cstr, 5205 pattern>, 5206 Requires<[HasV8_1MMainline]>; 5207 5208def t2CLRM : V8_1MI<(outs), 5209 (ins pred:$p, reglist_with_apsr:$regs, variable_ops), 5210 AddrModeNone, NoItinerary, "clrm", "${p}\t$regs", "", []> { 5211 bits<16> regs; 5212 5213 let Inst{31-16} = 0b1110100010011111; 5214 let Inst{15-14} = regs{15-14}; 5215 let Inst{13} = 0b0; 5216 let Inst{12-0} = regs{12-0}; 5217} 5218 5219class t2BF<dag iops, string asm, string ops> 5220 : V8_1MI<(outs ), iops, AddrModeNone, NoItinerary, asm, ops, "", []> { 5221 5222 let Inst{31-27} = 0b11110; 5223 let Inst{15-14} = 0b11; 5224 let Inst{12} = 0b0; 5225 let Inst{0} = 0b1; 5226 5227 let Predicates = [IsThumb2, HasV8_1MMainline, HasLOB]; 5228} 5229 5230def t2BF_LabelPseudo 5231 : t2PseudoInst<(outs ), (ins pclabel:$cp), 0, NoItinerary, []> { 5232 let isTerminator = 1; 5233 let Predicates = [IsThumb2, HasV8_1MMainline, HasLOB]; 5234 let hasNoSchedulingInfo = 1; 5235} 5236 5237def t2BFi : t2BF<(ins bflabel_u4:$b_label, bflabel_s16:$label, pred:$p), 5238 !strconcat("bf", "${p}"), "$b_label, $label"> { 5239 bits<4> b_label; 5240 bits<16> label; 5241 5242 let Inst{26-23} = b_label{3-0}; 5243 let Inst{22-21} = 0b10; 5244 let Inst{20-16} = label{15-11}; 5245 let Inst{13} = 0b1; 5246 let Inst{11} = label{0}; 5247 let Inst{10-1} = label{10-1}; 5248} 5249 5250def t2BFic : t2BF<(ins bflabel_u4:$b_label, bflabel_s12:$label, 5251 bfafter_target:$ba_label, pred_noal:$bcond), "bfcsel", 5252 "$b_label, $label, $ba_label, $bcond"> { 5253 bits<4> bcond; 5254 bits<12> label; 5255 bits<1> ba_label; 5256 bits<4> b_label; 5257 5258 let Inst{26-23} = b_label{3-0}; 5259 let Inst{22} = 0b0; 5260 let Inst{21-18} = bcond{3-0}; 5261 let Inst{17} = ba_label{0}; 5262 let Inst{16} = label{11}; 5263 let Inst{13} = 0b1; 5264 let Inst{11} = label{0}; 5265 let Inst{10-1} = label{10-1}; 5266} 5267 5268def t2BFr : t2BF<(ins bflabel_u4:$b_label, rGPR:$Rn, pred:$p), 5269 !strconcat("bfx", "${p}"), "$b_label, $Rn"> { 5270 bits<4> b_label; 5271 bits<4> Rn; 5272 5273 let Inst{26-23} = b_label{3-0}; 5274 let Inst{22-20} = 0b110; 5275 let Inst{19-16} = Rn{3-0}; 5276 let Inst{13-1} = 0b1000000000000; 5277} 5278 5279def t2BFLi : t2BF<(ins bflabel_u4:$b_label, bflabel_s18:$label, pred:$p), 5280 !strconcat("bfl", "${p}"), "$b_label, $label"> { 5281 bits<4> b_label; 5282 bits<18> label; 5283 5284 let Inst{26-23} = b_label{3-0}; 5285 let Inst{22-16} = label{17-11}; 5286 let Inst{13} = 0b0; 5287 let Inst{11} = label{0}; 5288 let Inst{10-1} = label{10-1}; 5289} 5290 5291def t2BFLr : t2BF<(ins bflabel_u4:$b_label, rGPR:$Rn, pred:$p), 5292 !strconcat("bflx", "${p}"), "$b_label, $Rn"> { 5293 bits<4> b_label; 5294 bits<4> Rn; 5295 5296 let Inst{26-23} = b_label{3-0}; 5297 let Inst{22-20} = 0b111; 5298 let Inst{19-16} = Rn{3-0}; 5299 let Inst{13-1} = 0b1000000000000; 5300} 5301 5302class t2LOL<dag oops, dag iops, string asm, string ops> 5303 : V8_1MI<oops, iops, AddrModeNone, NoItinerary, asm, ops, "", [] > { 5304 let Inst{31-23} = 0b111100000; 5305 let Inst{15-14} = 0b11; 5306 let Inst{0} = 0b1; 5307 let DecoderMethod = "DecodeLOLoop"; 5308 let Predicates = [IsThumb2, HasV8_1MMainline, HasLOB]; 5309} 5310 5311let isNotDuplicable = 1 in { 5312def t2WLS : t2LOL<(outs GPRlr:$LR), 5313 (ins rGPR:$Rn, wlslabel_u11:$label), 5314 "wls", "$LR, $Rn, $label"> { 5315 bits<4> Rn; 5316 bits<11> label; 5317 let Inst{22-20} = 0b100; 5318 let Inst{19-16} = Rn{3-0}; 5319 let Inst{13-12} = 0b00; 5320 let Inst{11} = label{0}; 5321 let Inst{10-1} = label{10-1}; 5322 let usesCustomInserter = 1; 5323 let isBranch = 1; 5324 let isTerminator = 1; 5325} 5326 5327def t2DLS : t2LOL<(outs GPRlr:$LR), (ins rGPR:$Rn), 5328 "dls", "$LR, $Rn"> { 5329 bits<4> Rn; 5330 let Inst{22-20} = 0b100; 5331 let Inst{19-16} = Rn{3-0}; 5332 let Inst{13-1} = 0b1000000000000; 5333 let usesCustomInserter = 1; 5334} 5335 5336def t2LEUpdate : t2LOL<(outs GPRlr:$LRout), 5337 (ins GPRlr:$LRin, lelabel_u11:$label), 5338 "le", "$LRin, $label"> { 5339 bits<11> label; 5340 let Inst{22-16} = 0b0001111; 5341 let Inst{13-12} = 0b00; 5342 let Inst{11} = label{0}; 5343 let Inst{10-1} = label{10-1}; 5344 let usesCustomInserter = 1; 5345 let isBranch = 1; 5346 let isTerminator = 1; 5347} 5348 5349def t2LE : t2LOL<(outs ), (ins lelabel_u11:$label), "le", "$label"> { 5350 bits<11> label; 5351 let Inst{22-16} = 0b0101111; 5352 let Inst{13-12} = 0b00; 5353 let Inst{11} = label{0}; 5354 let Inst{10-1} = label{10-1}; 5355 let isBranch = 1; 5356 let isTerminator = 1; 5357} 5358 5359def t2DoLoopStart : 5360 t2PseudoInst<(outs), (ins rGPR:$elts), 4, IIC_Br, 5361 [(int_set_loop_iterations rGPR:$elts)]>, Sched<[WriteBr]>; 5362 5363def t2LoopDec : 5364 t2PseudoInst<(outs GPRlr:$Rm), (ins GPRlr:$Rn, imm0_7:$size), 5365 4, IIC_Br, []>, Sched<[WriteBr]>; 5366 5367let isBranch = 1, isTerminator = 1, hasSideEffects = 1, Defs = [CPSR] in { 5368// Set WhileLoopStart and LoopEnd to occupy 8 bytes because they may 5369// get converted into t2CMP and t2Bcc. 5370def t2WhileLoopStart : 5371 t2PseudoInst<(outs), 5372 (ins rGPR:$elts, brtarget:$target), 5373 8, IIC_Br, []>, 5374 Sched<[WriteBr]>; 5375 5376def t2LoopEnd : 5377 t2PseudoInst<(outs), (ins GPRlr:$elts, brtarget:$target), 5378 8, IIC_Br, []>, Sched<[WriteBr]>; 5379 5380} // end isBranch, isTerminator, hasSideEffects 5381 5382} // end isNotDuplicable 5383 5384class CS<string iname, bits<4> opcode, list<dag> pattern=[]> 5385 : V8_1MI<(outs rGPR:$Rd), (ins GPRwithZRnosp:$Rn, GPRwithZRnosp:$Rm, pred_noal:$fcond), 5386 AddrModeNone, NoItinerary, iname, "$Rd, $Rn, $Rm, $fcond", "", pattern> { 5387 bits<4> Rd; 5388 bits<4> Rm; 5389 bits<4> Rn; 5390 bits<4> fcond; 5391 5392 let Inst{31-20} = 0b111010100101; 5393 let Inst{19-16} = Rn{3-0}; 5394 let Inst{15-12} = opcode; 5395 let Inst{11-8} = Rd{3-0}; 5396 let Inst{7-4} = fcond{3-0}; 5397 let Inst{3-0} = Rm{3-0}; 5398 5399 let Uses = [CPSR]; 5400} 5401 5402def t2CSEL : CS<"csel", 0b1000>; 5403def t2CSINC : CS<"csinc", 0b1001>; 5404def t2CSINV : CS<"csinv", 0b1010>; 5405def t2CSNEG : CS<"csneg", 0b1011>; 5406 5407let Predicates = [HasV8_1MMainline] in { 5408 def : T2Pat<(ARMcsinc GPRwithZR:$tval, GPRwithZR:$fval, imm0_31:$imm), 5409 (t2CSINC GPRwithZR:$tval, GPRwithZR:$fval, imm0_31:$imm)>; 5410 def : T2Pat<(ARMcsinv GPRwithZR:$tval, GPRwithZR:$fval, imm0_31:$imm), 5411 (t2CSINV GPRwithZR:$tval, GPRwithZR:$fval, imm0_31:$imm)>; 5412 def : T2Pat<(ARMcsneg GPRwithZR:$tval, GPRwithZR:$fval, imm0_31:$imm), 5413 (t2CSNEG GPRwithZR:$tval, GPRwithZR:$fval, imm0_31:$imm)>; 5414 5415 multiclass ModifiedV8_1CSEL<Instruction Insn, dag modvalue> { 5416 def : T2Pat<(ARMcmov modvalue, GPRwithZR:$tval, cmovpred:$imm), 5417 (Insn GPRwithZR:$tval, GPRwithZR:$fval, imm0_31:$imm)>; 5418 def : T2Pat<(ARMcmov GPRwithZR:$tval, modvalue, cmovpred:$imm), 5419 (Insn GPRwithZR:$tval, GPRwithZR:$fval, 5420 (i32 (inv_cond_XFORM imm:$imm)))>; 5421 } 5422 defm : ModifiedV8_1CSEL<t2CSINC, (add rGPR:$fval, 1)>; 5423 defm : ModifiedV8_1CSEL<t2CSINV, (xor rGPR:$fval, -1)>; 5424 defm : ModifiedV8_1CSEL<t2CSNEG, (sub 0, rGPR:$fval)>; 5425} 5426 5427// CS aliases. 5428let Predicates = [HasV8_1MMainline] in { 5429 def : InstAlias<"csetm\t$Rd, $fcond", 5430 (t2CSINV rGPR:$Rd, ZR, ZR, pred_noal_inv:$fcond)>; 5431 5432 def : InstAlias<"cset\t$Rd, $fcond", 5433 (t2CSINC rGPR:$Rd, ZR, ZR, pred_noal_inv:$fcond)>; 5434 5435 def : InstAlias<"cinc\t$Rd, $Rn, $fcond", 5436 (t2CSINC rGPR:$Rd, GPRwithZRnosp:$Rn, GPRwithZRnosp:$Rn, pred_noal_inv:$fcond)>; 5437 5438 def : InstAlias<"cinv\t$Rd, $Rn, $fcond", 5439 (t2CSINV rGPR:$Rd, GPRwithZRnosp:$Rn, GPRwithZRnosp:$Rn, pred_noal_inv:$fcond)>; 5440 5441 def : InstAlias<"cneg\t$Rd, $Rn, $fcond", 5442 (t2CSNEG rGPR:$Rd, GPRwithZRnosp:$Rn, GPRwithZRnosp:$Rn, pred_noal_inv:$fcond)>; 5443} 5444