xref: /freebsd/contrib/llvm-project/llvm/lib/Target/ARM/ARMISelLowering.h (revision 5ffd83dbcc34f10e07f6d3e968ae6365869615f4)
10b57cec5SDimitry Andric //===- ARMISelLowering.h - ARM DAG Lowering Interface -----------*- C++ -*-===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric // This file defines the interfaces that ARM uses to lower LLVM code into a
100b57cec5SDimitry Andric // selection DAG.
110b57cec5SDimitry Andric //
120b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
130b57cec5SDimitry Andric 
140b57cec5SDimitry Andric #ifndef LLVM_LIB_TARGET_ARM_ARMISELLOWERING_H
150b57cec5SDimitry Andric #define LLVM_LIB_TARGET_ARM_ARMISELLOWERING_H
160b57cec5SDimitry Andric 
170b57cec5SDimitry Andric #include "MCTargetDesc/ARMBaseInfo.h"
180b57cec5SDimitry Andric #include "llvm/ADT/SmallVector.h"
190b57cec5SDimitry Andric #include "llvm/ADT/StringRef.h"
200b57cec5SDimitry Andric #include "llvm/CodeGen/CallingConvLower.h"
210b57cec5SDimitry Andric #include "llvm/CodeGen/ISDOpcodes.h"
220b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h"
230b57cec5SDimitry Andric #include "llvm/CodeGen/SelectionDAGNodes.h"
240b57cec5SDimitry Andric #include "llvm/CodeGen/TargetLowering.h"
250b57cec5SDimitry Andric #include "llvm/CodeGen/ValueTypes.h"
260b57cec5SDimitry Andric #include "llvm/IR/Attributes.h"
270b57cec5SDimitry Andric #include "llvm/IR/CallingConv.h"
280b57cec5SDimitry Andric #include "llvm/IR/Function.h"
290b57cec5SDimitry Andric #include "llvm/IR/IRBuilder.h"
300b57cec5SDimitry Andric #include "llvm/IR/InlineAsm.h"
310b57cec5SDimitry Andric #include "llvm/Support/CodeGen.h"
320b57cec5SDimitry Andric #include "llvm/Support/MachineValueType.h"
330b57cec5SDimitry Andric #include <utility>
340b57cec5SDimitry Andric 
350b57cec5SDimitry Andric namespace llvm {
360b57cec5SDimitry Andric 
370b57cec5SDimitry Andric class ARMSubtarget;
380b57cec5SDimitry Andric class DataLayout;
390b57cec5SDimitry Andric class FastISel;
400b57cec5SDimitry Andric class FunctionLoweringInfo;
410b57cec5SDimitry Andric class GlobalValue;
420b57cec5SDimitry Andric class InstrItineraryData;
430b57cec5SDimitry Andric class Instruction;
440b57cec5SDimitry Andric class MachineBasicBlock;
450b57cec5SDimitry Andric class MachineInstr;
460b57cec5SDimitry Andric class SelectionDAG;
470b57cec5SDimitry Andric class TargetLibraryInfo;
480b57cec5SDimitry Andric class TargetMachine;
490b57cec5SDimitry Andric class TargetRegisterInfo;
500b57cec5SDimitry Andric class VectorType;
510b57cec5SDimitry Andric 
520b57cec5SDimitry Andric   namespace ARMISD {
530b57cec5SDimitry Andric 
540b57cec5SDimitry Andric     // ARM Specific DAG Nodes
550b57cec5SDimitry Andric     enum NodeType : unsigned {
560b57cec5SDimitry Andric       // Start the numbering where the builtin ops and target ops leave off.
570b57cec5SDimitry Andric       FIRST_NUMBER = ISD::BUILTIN_OP_END,
580b57cec5SDimitry Andric 
590b57cec5SDimitry Andric       Wrapper,      // Wrapper - A wrapper node for TargetConstantPool,
600b57cec5SDimitry Andric                     // TargetExternalSymbol, and TargetGlobalAddress.
610b57cec5SDimitry Andric       WrapperPIC,   // WrapperPIC - A wrapper node for TargetGlobalAddress in
620b57cec5SDimitry Andric                     // PIC mode.
630b57cec5SDimitry Andric       WrapperJT,    // WrapperJT - A wrapper node for TargetJumpTable
640b57cec5SDimitry Andric 
650b57cec5SDimitry Andric       // Add pseudo op to model memcpy for struct byval.
660b57cec5SDimitry Andric       COPY_STRUCT_BYVAL,
670b57cec5SDimitry Andric 
680b57cec5SDimitry Andric       CALL,         // Function call.
690b57cec5SDimitry Andric       CALL_PRED,    // Function call that's predicable.
700b57cec5SDimitry Andric       CALL_NOLINK,  // Function call with branch not branch-and-link.
71*5ffd83dbSDimitry Andric       tSECALL,      // CMSE non-secure function call.
720b57cec5SDimitry Andric       BRCOND,       // Conditional branch.
730b57cec5SDimitry Andric       BR_JT,        // Jumptable branch.
740b57cec5SDimitry Andric       BR2_JT,       // Jumptable branch (2 level - jumptable entry is a jump).
750b57cec5SDimitry Andric       RET_FLAG,     // Return with a flag operand.
76*5ffd83dbSDimitry Andric       SERET_FLAG,   // CMSE Entry function return with a flag operand.
770b57cec5SDimitry Andric       INTRET_FLAG,  // Interrupt return with an LR-offset and a flag operand.
780b57cec5SDimitry Andric 
790b57cec5SDimitry Andric       PIC_ADD,      // Add with a PC operand and a PIC label.
800b57cec5SDimitry Andric 
810b57cec5SDimitry Andric       ASRL,         // MVE long arithmetic shift right.
820b57cec5SDimitry Andric       LSRL,         // MVE long shift right.
830b57cec5SDimitry Andric       LSLL,         // MVE long shift left.
840b57cec5SDimitry Andric 
850b57cec5SDimitry Andric       CMP,          // ARM compare instructions.
860b57cec5SDimitry Andric       CMN,          // ARM CMN instructions.
870b57cec5SDimitry Andric       CMPZ,         // ARM compare that sets only Z flag.
880b57cec5SDimitry Andric       CMPFP,        // ARM VFP compare instruction, sets FPSCR.
8947395794SDimitry Andric       CMPFPE,       // ARM VFP signalling compare instruction, sets FPSCR.
900b57cec5SDimitry Andric       CMPFPw0,      // ARM VFP compare against zero instruction, sets FPSCR.
9147395794SDimitry Andric       CMPFPEw0,     // ARM VFP signalling compare against zero instruction, sets FPSCR.
920b57cec5SDimitry Andric       FMSTAT,       // ARM fmstat instruction.
930b57cec5SDimitry Andric 
940b57cec5SDimitry Andric       CMOV,         // ARM conditional move instructions.
950b57cec5SDimitry Andric       SUBS,         // Flag-setting subtraction.
960b57cec5SDimitry Andric 
970b57cec5SDimitry Andric       SSAT,         // Signed saturation
980b57cec5SDimitry Andric       USAT,         // Unsigned saturation
990b57cec5SDimitry Andric 
1000b57cec5SDimitry Andric       BCC_i64,
1010b57cec5SDimitry Andric 
1020b57cec5SDimitry Andric       SRL_FLAG,     // V,Flag = srl_flag X -> srl X, 1 + save carry out.
1030b57cec5SDimitry Andric       SRA_FLAG,     // V,Flag = sra_flag X -> sra X, 1 + save carry out.
1040b57cec5SDimitry Andric       RRX,          // V = RRX X, Flag     -> srl X, 1 + shift in carry flag.
1050b57cec5SDimitry Andric 
1060b57cec5SDimitry Andric       ADDC,         // Add with carry
1070b57cec5SDimitry Andric       ADDE,         // Add using carry
1080b57cec5SDimitry Andric       SUBC,         // Sub with carry
1090b57cec5SDimitry Andric       SUBE,         // Sub using carry
1108bcb0991SDimitry Andric       LSLS,         // Shift left producing carry
1110b57cec5SDimitry Andric 
1120b57cec5SDimitry Andric       VMOVRRD,      // double to two gprs.
1130b57cec5SDimitry Andric       VMOVDRR,      // Two gprs to double.
1140b57cec5SDimitry Andric       VMOVSR,       // move gpr to single, used for f32 literal constructed in a gpr
1150b57cec5SDimitry Andric 
1160b57cec5SDimitry Andric       EH_SJLJ_SETJMP,         // SjLj exception handling setjmp.
1170b57cec5SDimitry Andric       EH_SJLJ_LONGJMP,        // SjLj exception handling longjmp.
1180b57cec5SDimitry Andric       EH_SJLJ_SETUP_DISPATCH, // SjLj exception handling setup_dispatch.
1190b57cec5SDimitry Andric 
1200b57cec5SDimitry Andric       TC_RETURN,    // Tail call return pseudo.
1210b57cec5SDimitry Andric 
1220b57cec5SDimitry Andric       THREAD_POINTER,
1230b57cec5SDimitry Andric 
1240b57cec5SDimitry Andric       DYN_ALLOC,    // Dynamic allocation on the stack.
1250b57cec5SDimitry Andric 
1260b57cec5SDimitry Andric       MEMBARRIER_MCR, // Memory barrier (MCR)
1270b57cec5SDimitry Andric 
1280b57cec5SDimitry Andric       PRELOAD,      // Preload
1290b57cec5SDimitry Andric 
1300b57cec5SDimitry Andric       WIN__CHKSTK,  // Windows' __chkstk call to do stack probing.
1310b57cec5SDimitry Andric       WIN__DBZCHK,  // Windows' divide by zero check
1320b57cec5SDimitry Andric 
1330b57cec5SDimitry Andric       WLS,          // Low-overhead loops, While Loop Start
1348bcb0991SDimitry Andric       LOOP_DEC,     // Really a part of LE, performs the sub
1358bcb0991SDimitry Andric       LE,           // Low-overhead loops, Loop End
1360b57cec5SDimitry Andric 
1378bcb0991SDimitry Andric       PREDICATE_CAST, // Predicate cast for MVE i1 types
138*5ffd83dbSDimitry Andric       VECTOR_REG_CAST, // Reinterpret the current contents of a vector register
1398bcb0991SDimitry Andric 
1408bcb0991SDimitry Andric       VCMP,         // Vector compare.
1418bcb0991SDimitry Andric       VCMPZ,        // Vector compare to zero.
1420b57cec5SDimitry Andric       VTST,         // Vector test bits.
1430b57cec5SDimitry Andric 
1440b57cec5SDimitry Andric       // Vector shift by vector
1450b57cec5SDimitry Andric       VSHLs,        // ...left/right by signed
1460b57cec5SDimitry Andric       VSHLu,        // ...left/right by unsigned
1470b57cec5SDimitry Andric 
1480b57cec5SDimitry Andric       // Vector shift by immediate:
1490b57cec5SDimitry Andric       VSHLIMM,      // ...left
1500b57cec5SDimitry Andric       VSHRsIMM,     // ...right (signed)
1510b57cec5SDimitry Andric       VSHRuIMM,     // ...right (unsigned)
1520b57cec5SDimitry Andric 
1530b57cec5SDimitry Andric       // Vector rounding shift by immediate:
1540b57cec5SDimitry Andric       VRSHRsIMM,    // ...right (signed)
1550b57cec5SDimitry Andric       VRSHRuIMM,    // ...right (unsigned)
1560b57cec5SDimitry Andric       VRSHRNIMM,    // ...right narrow
1570b57cec5SDimitry Andric 
1580b57cec5SDimitry Andric       // Vector saturating shift by immediate:
1590b57cec5SDimitry Andric       VQSHLsIMM,    // ...left (signed)
1600b57cec5SDimitry Andric       VQSHLuIMM,    // ...left (unsigned)
1610b57cec5SDimitry Andric       VQSHLsuIMM,   // ...left (signed to unsigned)
1620b57cec5SDimitry Andric       VQSHRNsIMM,   // ...right narrow (signed)
1630b57cec5SDimitry Andric       VQSHRNuIMM,   // ...right narrow (unsigned)
1640b57cec5SDimitry Andric       VQSHRNsuIMM,  // ...right narrow (signed to unsigned)
1650b57cec5SDimitry Andric 
1660b57cec5SDimitry Andric       // Vector saturating rounding shift by immediate:
1670b57cec5SDimitry Andric       VQRSHRNsIMM,  // ...right narrow (signed)
1680b57cec5SDimitry Andric       VQRSHRNuIMM,  // ...right narrow (unsigned)
1690b57cec5SDimitry Andric       VQRSHRNsuIMM, // ...right narrow (signed to unsigned)
1700b57cec5SDimitry Andric 
1710b57cec5SDimitry Andric       // Vector shift and insert:
1720b57cec5SDimitry Andric       VSLIIMM,      // ...left
1730b57cec5SDimitry Andric       VSRIIMM,      // ...right
1740b57cec5SDimitry Andric 
1750b57cec5SDimitry Andric       // Vector get lane (VMOV scalar to ARM core register)
1760b57cec5SDimitry Andric       // (These are used for 8- and 16-bit element types only.)
1770b57cec5SDimitry Andric       VGETLANEu,    // zero-extend vector extract element
1780b57cec5SDimitry Andric       VGETLANEs,    // sign-extend vector extract element
1790b57cec5SDimitry Andric 
1800b57cec5SDimitry Andric       // Vector move immediate and move negated immediate:
1810b57cec5SDimitry Andric       VMOVIMM,
1820b57cec5SDimitry Andric       VMVNIMM,
1830b57cec5SDimitry Andric 
1840b57cec5SDimitry Andric       // Vector move f32 immediate:
1850b57cec5SDimitry Andric       VMOVFPIMM,
1860b57cec5SDimitry Andric 
1870b57cec5SDimitry Andric       // Move H <-> R, clearing top 16 bits
1880b57cec5SDimitry Andric       VMOVrh,
1890b57cec5SDimitry Andric       VMOVhr,
1900b57cec5SDimitry Andric 
1910b57cec5SDimitry Andric       // Vector duplicate:
1920b57cec5SDimitry Andric       VDUP,
1930b57cec5SDimitry Andric       VDUPLANE,
1940b57cec5SDimitry Andric 
1950b57cec5SDimitry Andric       // Vector shuffles:
1960b57cec5SDimitry Andric       VEXT,         // extract
1970b57cec5SDimitry Andric       VREV64,       // reverse elements within 64-bit doublewords
1980b57cec5SDimitry Andric       VREV32,       // reverse elements within 32-bit words
1990b57cec5SDimitry Andric       VREV16,       // reverse elements within 16-bit halfwords
2000b57cec5SDimitry Andric       VZIP,         // zip (interleave)
2010b57cec5SDimitry Andric       VUZP,         // unzip (deinterleave)
2020b57cec5SDimitry Andric       VTRN,         // transpose
2030b57cec5SDimitry Andric       VTBL1,        // 1-register shuffle with mask
2040b57cec5SDimitry Andric       VTBL2,        // 2-register shuffle with mask
2058bcb0991SDimitry Andric       VMOVN,        // MVE vmovn
2060b57cec5SDimitry Andric 
207*5ffd83dbSDimitry Andric       // MVE Saturating truncates
208*5ffd83dbSDimitry Andric       VQMOVNs,      // Vector (V) Saturating (Q) Move and Narrow (N), signed (s)
209*5ffd83dbSDimitry Andric       VQMOVNu,      // Vector (V) Saturating (Q) Move and Narrow (N), unsigned (u)
210*5ffd83dbSDimitry Andric 
211*5ffd83dbSDimitry Andric       // MVE float <> half converts
212*5ffd83dbSDimitry Andric       VCVTN,        // MVE vcvt f32 -> f16, truncating into either the bottom or top lanes
213*5ffd83dbSDimitry Andric       VCVTL,        // MVE vcvt f16 -> f32, extending from either the bottom or top lanes
214*5ffd83dbSDimitry Andric 
2150b57cec5SDimitry Andric       // Vector multiply long:
2160b57cec5SDimitry Andric       VMULLs,       // ...signed
2170b57cec5SDimitry Andric       VMULLu,       // ...unsigned
2180b57cec5SDimitry Andric 
219*5ffd83dbSDimitry Andric       // MVE reductions
220*5ffd83dbSDimitry Andric       VADDVs,       // sign- or zero-extend the elements of a vector to i32,
221*5ffd83dbSDimitry Andric       VADDVu,       //   add them all together, and return an i32 of their sum
222*5ffd83dbSDimitry Andric       VADDLVs,      // sign- or zero-extend elements to i64 and sum, returning
223*5ffd83dbSDimitry Andric       VADDLVu,      //   the low and high 32-bit halves of the sum
224*5ffd83dbSDimitry Andric       VADDLVAs,     // same as VADDLV[su] but also add an input accumulator
225*5ffd83dbSDimitry Andric       VADDLVAu,     //   provided as low and high halves
226*5ffd83dbSDimitry Andric       VADDLVps,     // same as VADDLVs but with a v4i1 predicate mask
227*5ffd83dbSDimitry Andric       VADDLVpu,     // same as VADDLVu but with a v4i1 predicate mask
228*5ffd83dbSDimitry Andric       VADDLVAps,    // same as VADDLVps but with a v4i1 predicate mask
229*5ffd83dbSDimitry Andric       VADDLVApu,    // same as VADDLVpu but with a v4i1 predicate mask
230*5ffd83dbSDimitry Andric       VMLAVs,
231*5ffd83dbSDimitry Andric       VMLAVu,
232*5ffd83dbSDimitry Andric       VMLALVs,
233*5ffd83dbSDimitry Andric       VMLALVu,
234*5ffd83dbSDimitry Andric       VMLALVAs,
235*5ffd83dbSDimitry Andric       VMLALVAu,
236*5ffd83dbSDimitry Andric 
2370b57cec5SDimitry Andric       SMULWB,       // Signed multiply word by half word, bottom
2380b57cec5SDimitry Andric       SMULWT,       // Signed multiply word by half word, top
2390b57cec5SDimitry Andric       UMLAL,        // 64bit Unsigned Accumulate Multiply
2400b57cec5SDimitry Andric       SMLAL,        // 64bit Signed Accumulate Multiply
2410b57cec5SDimitry Andric       UMAAL,        // 64-bit Unsigned Accumulate Accumulate Multiply
2420b57cec5SDimitry Andric       SMLALBB,      // 64-bit signed accumulate multiply bottom, bottom 16
2430b57cec5SDimitry Andric       SMLALBT,      // 64-bit signed accumulate multiply bottom, top 16
2440b57cec5SDimitry Andric       SMLALTB,      // 64-bit signed accumulate multiply top, bottom 16
2450b57cec5SDimitry Andric       SMLALTT,      // 64-bit signed accumulate multiply top, top 16
2460b57cec5SDimitry Andric       SMLALD,       // Signed multiply accumulate long dual
2470b57cec5SDimitry Andric       SMLALDX,      // Signed multiply accumulate long dual exchange
2480b57cec5SDimitry Andric       SMLSLD,       // Signed multiply subtract long dual
2490b57cec5SDimitry Andric       SMLSLDX,      // Signed multiply subtract long dual exchange
2500b57cec5SDimitry Andric       SMMLAR,       // Signed multiply long, round and add
2510b57cec5SDimitry Andric       SMMLSR,       // Signed multiply long, subtract and round
2520b57cec5SDimitry Andric 
2538bcb0991SDimitry Andric       // Single Lane QADD8 and QADD16. Only the bottom lane. That's what the b stands for.
2548bcb0991SDimitry Andric       QADD8b,
2558bcb0991SDimitry Andric       QSUB8b,
2568bcb0991SDimitry Andric       QADD16b,
2578bcb0991SDimitry Andric       QSUB16b,
2588bcb0991SDimitry Andric 
2590b57cec5SDimitry Andric       // Operands of the standard BUILD_VECTOR node are not legalized, which
2600b57cec5SDimitry Andric       // is fine if BUILD_VECTORs are always lowered to shuffles or other
2610b57cec5SDimitry Andric       // operations, but for ARM some BUILD_VECTORs are legal as-is and their
2620b57cec5SDimitry Andric       // operands need to be legalized.  Define an ARM-specific version of
2630b57cec5SDimitry Andric       // BUILD_VECTOR for this purpose.
2640b57cec5SDimitry Andric       BUILD_VECTOR,
2650b57cec5SDimitry Andric 
2660b57cec5SDimitry Andric       // Bit-field insert
2670b57cec5SDimitry Andric       BFI,
2680b57cec5SDimitry Andric 
2690b57cec5SDimitry Andric       // Vector OR with immediate
2700b57cec5SDimitry Andric       VORRIMM,
2710b57cec5SDimitry Andric       // Vector AND with NOT of immediate
2720b57cec5SDimitry Andric       VBICIMM,
2730b57cec5SDimitry Andric 
2740b57cec5SDimitry Andric       // Vector bitwise select
2750b57cec5SDimitry Andric       VBSL,
2760b57cec5SDimitry Andric 
2770b57cec5SDimitry Andric       // Pseudo-instruction representing a memory copy using ldm/stm
2780b57cec5SDimitry Andric       // instructions.
2790b57cec5SDimitry Andric       MEMCPY,
2800b57cec5SDimitry Andric 
2818bcb0991SDimitry Andric       // V8.1MMainline condition select
2828bcb0991SDimitry Andric       CSINV, // Conditional select invert.
2838bcb0991SDimitry Andric       CSNEG, // Conditional select negate.
2848bcb0991SDimitry Andric       CSINC, // Conditional select increment.
2858bcb0991SDimitry Andric 
2860b57cec5SDimitry Andric       // Vector load N-element structure to all lanes:
2870b57cec5SDimitry Andric       VLD1DUP = ISD::FIRST_TARGET_MEMORY_OPCODE,
2880b57cec5SDimitry Andric       VLD2DUP,
2890b57cec5SDimitry Andric       VLD3DUP,
2900b57cec5SDimitry Andric       VLD4DUP,
2910b57cec5SDimitry Andric 
2920b57cec5SDimitry Andric       // NEON loads with post-increment base updates:
2930b57cec5SDimitry Andric       VLD1_UPD,
2940b57cec5SDimitry Andric       VLD2_UPD,
2950b57cec5SDimitry Andric       VLD3_UPD,
2960b57cec5SDimitry Andric       VLD4_UPD,
2970b57cec5SDimitry Andric       VLD2LN_UPD,
2980b57cec5SDimitry Andric       VLD3LN_UPD,
2990b57cec5SDimitry Andric       VLD4LN_UPD,
3000b57cec5SDimitry Andric       VLD1DUP_UPD,
3010b57cec5SDimitry Andric       VLD2DUP_UPD,
3020b57cec5SDimitry Andric       VLD3DUP_UPD,
3030b57cec5SDimitry Andric       VLD4DUP_UPD,
3040b57cec5SDimitry Andric 
3050b57cec5SDimitry Andric       // NEON stores with post-increment base updates:
3060b57cec5SDimitry Andric       VST1_UPD,
3070b57cec5SDimitry Andric       VST2_UPD,
3080b57cec5SDimitry Andric       VST3_UPD,
3090b57cec5SDimitry Andric       VST4_UPD,
3100b57cec5SDimitry Andric       VST2LN_UPD,
3110b57cec5SDimitry Andric       VST3LN_UPD,
312*5ffd83dbSDimitry Andric       VST4LN_UPD,
313*5ffd83dbSDimitry Andric 
314*5ffd83dbSDimitry Andric       // Load/Store of dual registers
315*5ffd83dbSDimitry Andric       LDRD,
316*5ffd83dbSDimitry Andric       STRD
3170b57cec5SDimitry Andric     };
3180b57cec5SDimitry Andric 
3190b57cec5SDimitry Andric   } // end namespace ARMISD
3200b57cec5SDimitry Andric 
3210b57cec5SDimitry Andric   /// Define some predicates that are used for node matching.
3220b57cec5SDimitry Andric   namespace ARM {
3230b57cec5SDimitry Andric 
3240b57cec5SDimitry Andric     bool isBitFieldInvertedMask(unsigned v);
3250b57cec5SDimitry Andric 
3260b57cec5SDimitry Andric   } // end namespace ARM
3270b57cec5SDimitry Andric 
3280b57cec5SDimitry Andric   //===--------------------------------------------------------------------===//
3290b57cec5SDimitry Andric   //  ARMTargetLowering - ARM Implementation of the TargetLowering interface
3300b57cec5SDimitry Andric 
3310b57cec5SDimitry Andric   class ARMTargetLowering : public TargetLowering {
3320b57cec5SDimitry Andric   public:
3330b57cec5SDimitry Andric     explicit ARMTargetLowering(const TargetMachine &TM,
3340b57cec5SDimitry Andric                                const ARMSubtarget &STI);
3350b57cec5SDimitry Andric 
3360b57cec5SDimitry Andric     unsigned getJumpTableEncoding() const override;
3370b57cec5SDimitry Andric     bool useSoftFloat() const override;
3380b57cec5SDimitry Andric 
3390b57cec5SDimitry Andric     SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
3400b57cec5SDimitry Andric 
3410b57cec5SDimitry Andric     /// ReplaceNodeResults - Replace the results of node with an illegal result
3420b57cec5SDimitry Andric     /// type with new values built out of custom code.
3430b57cec5SDimitry Andric     void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
3440b57cec5SDimitry Andric                             SelectionDAG &DAG) const override;
3450b57cec5SDimitry Andric 
3460b57cec5SDimitry Andric     const char *getTargetNodeName(unsigned Opcode) const override;
3470b57cec5SDimitry Andric 
3480b57cec5SDimitry Andric     bool isSelectSupported(SelectSupportKind Kind) const override {
3490b57cec5SDimitry Andric       // ARM does not support scalar condition selects on vectors.
3500b57cec5SDimitry Andric       return (Kind != ScalarCondVectorVal);
3510b57cec5SDimitry Andric     }
3520b57cec5SDimitry Andric 
3530b57cec5SDimitry Andric     bool isReadOnly(const GlobalValue *GV) const;
3540b57cec5SDimitry Andric 
3550b57cec5SDimitry Andric     /// getSetCCResultType - Return the value type to use for ISD::SETCC.
3560b57cec5SDimitry Andric     EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context,
3570b57cec5SDimitry Andric                            EVT VT) const override;
3580b57cec5SDimitry Andric 
3590b57cec5SDimitry Andric     MachineBasicBlock *
3600b57cec5SDimitry Andric     EmitInstrWithCustomInserter(MachineInstr &MI,
3610b57cec5SDimitry Andric                                 MachineBasicBlock *MBB) const override;
3620b57cec5SDimitry Andric 
3630b57cec5SDimitry Andric     void AdjustInstrPostInstrSelection(MachineInstr &MI,
3640b57cec5SDimitry Andric                                        SDNode *Node) const override;
3650b57cec5SDimitry Andric 
3660b57cec5SDimitry Andric     SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG) const;
3670b57cec5SDimitry Andric     SDValue PerformBRCONDCombine(SDNode *N, SelectionDAG &DAG) const;
3680b57cec5SDimitry Andric     SDValue PerformCMOVToBFICombine(SDNode *N, SelectionDAG &DAG) const;
369*5ffd83dbSDimitry Andric     SDValue PerformIntrinsicCombine(SDNode *N, DAGCombinerInfo &DCI) const;
3700b57cec5SDimitry Andric     SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
3710b57cec5SDimitry Andric 
372*5ffd83dbSDimitry Andric     bool SimplifyDemandedBitsForTargetNode(SDValue Op,
373*5ffd83dbSDimitry Andric                                            const APInt &OriginalDemandedBits,
374*5ffd83dbSDimitry Andric                                            const APInt &OriginalDemandedElts,
375*5ffd83dbSDimitry Andric                                            KnownBits &Known,
376*5ffd83dbSDimitry Andric                                            TargetLoweringOpt &TLO,
377*5ffd83dbSDimitry Andric                                            unsigned Depth) const override;
378*5ffd83dbSDimitry Andric 
3790b57cec5SDimitry Andric     bool isDesirableToTransformToIntegerOp(unsigned Opc, EVT VT) const override;
3800b57cec5SDimitry Andric 
3810b57cec5SDimitry Andric     /// allowsMisalignedMemoryAccesses - Returns true if the target allows
3820b57cec5SDimitry Andric     /// unaligned memory accesses of the specified type. Returns whether it
3830b57cec5SDimitry Andric     /// is "fast" by reference in the second argument.
3840b57cec5SDimitry Andric     bool allowsMisalignedMemoryAccesses(EVT VT, unsigned AddrSpace,
3850b57cec5SDimitry Andric                                         unsigned Align,
3860b57cec5SDimitry Andric                                         MachineMemOperand::Flags Flags,
3870b57cec5SDimitry Andric                                         bool *Fast) const override;
3880b57cec5SDimitry Andric 
389*5ffd83dbSDimitry Andric     EVT getOptimalMemOpType(const MemOp &Op,
3900b57cec5SDimitry Andric                             const AttributeList &FuncAttributes) const override;
3910b57cec5SDimitry Andric 
3920b57cec5SDimitry Andric     bool isTruncateFree(Type *SrcTy, Type *DstTy) const override;
3930b57cec5SDimitry Andric     bool isTruncateFree(EVT SrcVT, EVT DstVT) const override;
3940b57cec5SDimitry Andric     bool isZExtFree(SDValue Val, EVT VT2) const override;
3950b57cec5SDimitry Andric     bool shouldSinkOperands(Instruction *I,
3960b57cec5SDimitry Andric                             SmallVectorImpl<Use *> &Ops) const override;
397*5ffd83dbSDimitry Andric     Type* shouldConvertSplatType(ShuffleVectorInst* SVI) const override;
3980b57cec5SDimitry Andric 
3990b57cec5SDimitry Andric     bool isFNegFree(EVT VT) const override;
4000b57cec5SDimitry Andric 
4010b57cec5SDimitry Andric     bool isVectorLoadExtDesirable(SDValue ExtVal) const override;
4020b57cec5SDimitry Andric 
4030b57cec5SDimitry Andric     bool allowTruncateForTailCall(Type *Ty1, Type *Ty2) const override;
4040b57cec5SDimitry Andric 
4050b57cec5SDimitry Andric 
4060b57cec5SDimitry Andric     /// isLegalAddressingMode - Return true if the addressing mode represented
4070b57cec5SDimitry Andric     /// by AM is legal for this target, for a load/store of the specified type.
4080b57cec5SDimitry Andric     bool isLegalAddressingMode(const DataLayout &DL, const AddrMode &AM,
4090b57cec5SDimitry Andric                                Type *Ty, unsigned AS,
4100b57cec5SDimitry Andric                                Instruction *I = nullptr) const override;
4110b57cec5SDimitry Andric 
4120b57cec5SDimitry Andric     /// getScalingFactorCost - Return the cost of the scaling used in
4130b57cec5SDimitry Andric     /// addressing mode represented by AM.
4140b57cec5SDimitry Andric     /// If the AM is supported, the return value must be >= 0.
4150b57cec5SDimitry Andric     /// If the AM is not supported, the return value must be negative.
4160b57cec5SDimitry Andric     int getScalingFactorCost(const DataLayout &DL, const AddrMode &AM, Type *Ty,
4170b57cec5SDimitry Andric                              unsigned AS) const override;
4180b57cec5SDimitry Andric 
4190b57cec5SDimitry Andric     bool isLegalT2ScaledAddressingMode(const AddrMode &AM, EVT VT) const;
4200b57cec5SDimitry Andric 
421480093f4SDimitry Andric     /// Returns true if the addressing mode representing by AM is legal
4220b57cec5SDimitry Andric     /// for the Thumb1 target, for a load/store of the specified type.
4230b57cec5SDimitry Andric     bool isLegalT1ScaledAddressingMode(const AddrMode &AM, EVT VT) const;
4240b57cec5SDimitry Andric 
4250b57cec5SDimitry Andric     /// isLegalICmpImmediate - Return true if the specified immediate is legal
4260b57cec5SDimitry Andric     /// icmp immediate, that is the target has icmp instructions which can
4270b57cec5SDimitry Andric     /// compare a register against the immediate without having to materialize
4280b57cec5SDimitry Andric     /// the immediate into a register.
4290b57cec5SDimitry Andric     bool isLegalICmpImmediate(int64_t Imm) const override;
4300b57cec5SDimitry Andric 
4310b57cec5SDimitry Andric     /// isLegalAddImmediate - Return true if the specified immediate is legal
4320b57cec5SDimitry Andric     /// add immediate, that is the target has add instructions which can
4330b57cec5SDimitry Andric     /// add a register and the immediate without having to materialize
4340b57cec5SDimitry Andric     /// the immediate into a register.
4350b57cec5SDimitry Andric     bool isLegalAddImmediate(int64_t Imm) const override;
4360b57cec5SDimitry Andric 
4370b57cec5SDimitry Andric     /// getPreIndexedAddressParts - returns true by value, base pointer and
4380b57cec5SDimitry Andric     /// offset pointer and addressing mode by reference if the node's address
4390b57cec5SDimitry Andric     /// can be legally represented as pre-indexed load / store address.
4400b57cec5SDimitry Andric     bool getPreIndexedAddressParts(SDNode *N, SDValue &Base, SDValue &Offset,
4410b57cec5SDimitry Andric                                    ISD::MemIndexedMode &AM,
4420b57cec5SDimitry Andric                                    SelectionDAG &DAG) const override;
4430b57cec5SDimitry Andric 
4440b57cec5SDimitry Andric     /// getPostIndexedAddressParts - returns true by value, base pointer and
4450b57cec5SDimitry Andric     /// offset pointer and addressing mode by reference if this node can be
4460b57cec5SDimitry Andric     /// combined with a load / store to form a post-indexed load / store.
4470b57cec5SDimitry Andric     bool getPostIndexedAddressParts(SDNode *N, SDNode *Op, SDValue &Base,
4480b57cec5SDimitry Andric                                     SDValue &Offset, ISD::MemIndexedMode &AM,
4490b57cec5SDimitry Andric                                     SelectionDAG &DAG) const override;
4500b57cec5SDimitry Andric 
4510b57cec5SDimitry Andric     void computeKnownBitsForTargetNode(const SDValue Op, KnownBits &Known,
4520b57cec5SDimitry Andric                                        const APInt &DemandedElts,
4530b57cec5SDimitry Andric                                        const SelectionDAG &DAG,
4540b57cec5SDimitry Andric                                        unsigned Depth) const override;
4550b57cec5SDimitry Andric 
456*5ffd83dbSDimitry Andric     bool targetShrinkDemandedConstant(SDValue Op, const APInt &DemandedBits,
457*5ffd83dbSDimitry Andric                                       const APInt &DemandedElts,
4580b57cec5SDimitry Andric                                       TargetLoweringOpt &TLO) const override;
4590b57cec5SDimitry Andric 
4600b57cec5SDimitry Andric     bool ExpandInlineAsm(CallInst *CI) const override;
4610b57cec5SDimitry Andric 
4620b57cec5SDimitry Andric     ConstraintType getConstraintType(StringRef Constraint) const override;
4630b57cec5SDimitry Andric 
4640b57cec5SDimitry Andric     /// Examine constraint string and operand type and determine a weight value.
4650b57cec5SDimitry Andric     /// The operand object must already have been set up with the operand type.
4660b57cec5SDimitry Andric     ConstraintWeight getSingleConstraintMatchWeight(
4670b57cec5SDimitry Andric       AsmOperandInfo &info, const char *constraint) const override;
4680b57cec5SDimitry Andric 
4690b57cec5SDimitry Andric     std::pair<unsigned, const TargetRegisterClass *>
4700b57cec5SDimitry Andric     getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
4710b57cec5SDimitry Andric                                  StringRef Constraint, MVT VT) const override;
4720b57cec5SDimitry Andric 
4730b57cec5SDimitry Andric     const char *LowerXConstraint(EVT ConstraintVT) const override;
4740b57cec5SDimitry Andric 
4750b57cec5SDimitry Andric     /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4760b57cec5SDimitry Andric     /// vector.  If it is invalid, don't add anything to Ops. If hasMemory is
4770b57cec5SDimitry Andric     /// true it means one of the asm constraint of the inline asm instruction
4780b57cec5SDimitry Andric     /// being processed is 'm'.
4790b57cec5SDimitry Andric     void LowerAsmOperandForConstraint(SDValue Op, std::string &Constraint,
4800b57cec5SDimitry Andric                                       std::vector<SDValue> &Ops,
4810b57cec5SDimitry Andric                                       SelectionDAG &DAG) const override;
4820b57cec5SDimitry Andric 
4830b57cec5SDimitry Andric     unsigned
4840b57cec5SDimitry Andric     getInlineAsmMemConstraint(StringRef ConstraintCode) const override {
4850b57cec5SDimitry Andric       if (ConstraintCode == "Q")
4860b57cec5SDimitry Andric         return InlineAsm::Constraint_Q;
4870b57cec5SDimitry Andric       else if (ConstraintCode == "o")
4880b57cec5SDimitry Andric         return InlineAsm::Constraint_o;
4890b57cec5SDimitry Andric       else if (ConstraintCode.size() == 2) {
4900b57cec5SDimitry Andric         if (ConstraintCode[0] == 'U') {
4910b57cec5SDimitry Andric           switch(ConstraintCode[1]) {
4920b57cec5SDimitry Andric           default:
4930b57cec5SDimitry Andric             break;
4940b57cec5SDimitry Andric           case 'm':
4950b57cec5SDimitry Andric             return InlineAsm::Constraint_Um;
4960b57cec5SDimitry Andric           case 'n':
4970b57cec5SDimitry Andric             return InlineAsm::Constraint_Un;
4980b57cec5SDimitry Andric           case 'q':
4990b57cec5SDimitry Andric             return InlineAsm::Constraint_Uq;
5000b57cec5SDimitry Andric           case 's':
5010b57cec5SDimitry Andric             return InlineAsm::Constraint_Us;
5020b57cec5SDimitry Andric           case 't':
5030b57cec5SDimitry Andric             return InlineAsm::Constraint_Ut;
5040b57cec5SDimitry Andric           case 'v':
5050b57cec5SDimitry Andric             return InlineAsm::Constraint_Uv;
5060b57cec5SDimitry Andric           case 'y':
5070b57cec5SDimitry Andric             return InlineAsm::Constraint_Uy;
5080b57cec5SDimitry Andric           }
5090b57cec5SDimitry Andric         }
5100b57cec5SDimitry Andric       }
5110b57cec5SDimitry Andric       return TargetLowering::getInlineAsmMemConstraint(ConstraintCode);
5120b57cec5SDimitry Andric     }
5130b57cec5SDimitry Andric 
5140b57cec5SDimitry Andric     const ARMSubtarget* getSubtarget() const {
5150b57cec5SDimitry Andric       return Subtarget;
5160b57cec5SDimitry Andric     }
5170b57cec5SDimitry Andric 
5180b57cec5SDimitry Andric     /// getRegClassFor - Return the register class that should be used for the
5190b57cec5SDimitry Andric     /// specified value type.
5200b57cec5SDimitry Andric     const TargetRegisterClass *
5210b57cec5SDimitry Andric     getRegClassFor(MVT VT, bool isDivergent = false) const override;
5220b57cec5SDimitry Andric 
5230b57cec5SDimitry Andric     /// Returns true if a cast between SrcAS and DestAS is a noop.
5240b57cec5SDimitry Andric     bool isNoopAddrSpaceCast(unsigned SrcAS, unsigned DestAS) const override {
5250b57cec5SDimitry Andric       // Addrspacecasts are always noops.
5260b57cec5SDimitry Andric       return true;
5270b57cec5SDimitry Andric     }
5280b57cec5SDimitry Andric 
5290b57cec5SDimitry Andric     bool shouldAlignPointerArgs(CallInst *CI, unsigned &MinSize,
5300b57cec5SDimitry Andric                                 unsigned &PrefAlign) const override;
5310b57cec5SDimitry Andric 
5320b57cec5SDimitry Andric     /// createFastISel - This method returns a target specific FastISel object,
5330b57cec5SDimitry Andric     /// or null if the target does not support "fast" ISel.
5340b57cec5SDimitry Andric     FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
5350b57cec5SDimitry Andric                              const TargetLibraryInfo *libInfo) const override;
5360b57cec5SDimitry Andric 
5370b57cec5SDimitry Andric     Sched::Preference getSchedulingPreference(SDNode *N) const override;
5380b57cec5SDimitry Andric 
5390b57cec5SDimitry Andric     bool
5400b57cec5SDimitry Andric     isShuffleMaskLegal(ArrayRef<int> M, EVT VT) const override;
5410b57cec5SDimitry Andric     bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override;
5420b57cec5SDimitry Andric 
5430b57cec5SDimitry Andric     /// isFPImmLegal - Returns true if the target can instruction select the
5440b57cec5SDimitry Andric     /// specified FP immediate natively. If false, the legalizer will
5450b57cec5SDimitry Andric     /// materialize the FP immediate as a load from a constant pool.
5460b57cec5SDimitry Andric     bool isFPImmLegal(const APFloat &Imm, EVT VT,
5470b57cec5SDimitry Andric                       bool ForCodeSize = false) const override;
5480b57cec5SDimitry Andric 
5490b57cec5SDimitry Andric     bool getTgtMemIntrinsic(IntrinsicInfo &Info,
5500b57cec5SDimitry Andric                             const CallInst &I,
5510b57cec5SDimitry Andric                             MachineFunction &MF,
5520b57cec5SDimitry Andric                             unsigned Intrinsic) const override;
5530b57cec5SDimitry Andric 
5540b57cec5SDimitry Andric     /// Returns true if it is beneficial to convert a load of a constant
5550b57cec5SDimitry Andric     /// to just the constant itself.
5560b57cec5SDimitry Andric     bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
5570b57cec5SDimitry Andric                                            Type *Ty) const override;
5580b57cec5SDimitry Andric 
5590b57cec5SDimitry Andric     /// Return true if EXTRACT_SUBVECTOR is cheap for this result type
5600b57cec5SDimitry Andric     /// with this index.
5610b57cec5SDimitry Andric     bool isExtractSubvectorCheap(EVT ResVT, EVT SrcVT,
5620b57cec5SDimitry Andric                                  unsigned Index) const override;
5630b57cec5SDimitry Andric 
564*5ffd83dbSDimitry Andric     bool shouldFormOverflowOp(unsigned Opcode, EVT VT,
565*5ffd83dbSDimitry Andric                               bool MathUsed) const override {
566*5ffd83dbSDimitry Andric       // Using overflow ops for overflow checks only should beneficial on ARM.
567*5ffd83dbSDimitry Andric       return TargetLowering::shouldFormOverflowOp(Opcode, VT, true);
568*5ffd83dbSDimitry Andric     }
569*5ffd83dbSDimitry Andric 
5700b57cec5SDimitry Andric     /// Returns true if an argument of type Ty needs to be passed in a
5710b57cec5SDimitry Andric     /// contiguous block of registers in calling convention CallConv.
5720b57cec5SDimitry Andric     bool functionArgumentNeedsConsecutiveRegisters(
5730b57cec5SDimitry Andric         Type *Ty, CallingConv::ID CallConv, bool isVarArg) const override;
5740b57cec5SDimitry Andric 
5750b57cec5SDimitry Andric     /// If a physical register, this returns the register that receives the
5760b57cec5SDimitry Andric     /// exception address on entry to an EH pad.
577*5ffd83dbSDimitry Andric     Register
5780b57cec5SDimitry Andric     getExceptionPointerRegister(const Constant *PersonalityFn) const override;
5790b57cec5SDimitry Andric 
5800b57cec5SDimitry Andric     /// If a physical register, this returns the register that receives the
5810b57cec5SDimitry Andric     /// exception typeid on entry to a landing pad.
582*5ffd83dbSDimitry Andric     Register
5830b57cec5SDimitry Andric     getExceptionSelectorRegister(const Constant *PersonalityFn) const override;
5840b57cec5SDimitry Andric 
5850b57cec5SDimitry Andric     Instruction *makeDMB(IRBuilder<> &Builder, ARM_MB::MemBOpt Domain) const;
5860b57cec5SDimitry Andric     Value *emitLoadLinked(IRBuilder<> &Builder, Value *Addr,
5870b57cec5SDimitry Andric                           AtomicOrdering Ord) const override;
5880b57cec5SDimitry Andric     Value *emitStoreConditional(IRBuilder<> &Builder, Value *Val,
5890b57cec5SDimitry Andric                                 Value *Addr, AtomicOrdering Ord) const override;
5900b57cec5SDimitry Andric 
5910b57cec5SDimitry Andric     void emitAtomicCmpXchgNoStoreLLBalance(IRBuilder<> &Builder) const override;
5920b57cec5SDimitry Andric 
5930b57cec5SDimitry Andric     Instruction *emitLeadingFence(IRBuilder<> &Builder, Instruction *Inst,
5940b57cec5SDimitry Andric                                   AtomicOrdering Ord) const override;
5950b57cec5SDimitry Andric     Instruction *emitTrailingFence(IRBuilder<> &Builder, Instruction *Inst,
5960b57cec5SDimitry Andric                                    AtomicOrdering Ord) const override;
5970b57cec5SDimitry Andric 
5988bcb0991SDimitry Andric     unsigned getMaxSupportedInterleaveFactor() const override;
5990b57cec5SDimitry Andric 
6000b57cec5SDimitry Andric     bool lowerInterleavedLoad(LoadInst *LI,
6010b57cec5SDimitry Andric                               ArrayRef<ShuffleVectorInst *> Shuffles,
6020b57cec5SDimitry Andric                               ArrayRef<unsigned> Indices,
6030b57cec5SDimitry Andric                               unsigned Factor) const override;
6040b57cec5SDimitry Andric     bool lowerInterleavedStore(StoreInst *SI, ShuffleVectorInst *SVI,
6050b57cec5SDimitry Andric                                unsigned Factor) const override;
6060b57cec5SDimitry Andric 
6070b57cec5SDimitry Andric     bool shouldInsertFencesForAtomic(const Instruction *I) const override;
6080b57cec5SDimitry Andric     TargetLoweringBase::AtomicExpansionKind
6090b57cec5SDimitry Andric     shouldExpandAtomicLoadInIR(LoadInst *LI) const override;
6100b57cec5SDimitry Andric     bool shouldExpandAtomicStoreInIR(StoreInst *SI) const override;
6110b57cec5SDimitry Andric     TargetLoweringBase::AtomicExpansionKind
6120b57cec5SDimitry Andric     shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const override;
6130b57cec5SDimitry Andric     TargetLoweringBase::AtomicExpansionKind
6140b57cec5SDimitry Andric     shouldExpandAtomicCmpXchgInIR(AtomicCmpXchgInst *AI) const override;
6150b57cec5SDimitry Andric 
6160b57cec5SDimitry Andric     bool useLoadStackGuardNode() const override;
6170b57cec5SDimitry Andric 
6180b57cec5SDimitry Andric     void insertSSPDeclarations(Module &M) const override;
6190b57cec5SDimitry Andric     Value *getSDagStackGuard(const Module &M) const override;
6200b57cec5SDimitry Andric     Function *getSSPStackGuardCheck(const Module &M) const override;
6210b57cec5SDimitry Andric 
6220b57cec5SDimitry Andric     bool canCombineStoreAndExtract(Type *VectorTy, Value *Idx,
6230b57cec5SDimitry Andric                                    unsigned &Cost) const override;
6240b57cec5SDimitry Andric 
6250b57cec5SDimitry Andric     bool canMergeStoresTo(unsigned AddressSpace, EVT MemVT,
6260b57cec5SDimitry Andric                           const SelectionDAG &DAG) const override {
6270b57cec5SDimitry Andric       // Do not merge to larger than i32.
6280b57cec5SDimitry Andric       return (MemVT.getSizeInBits() <= 32);
6290b57cec5SDimitry Andric     }
6300b57cec5SDimitry Andric 
6310b57cec5SDimitry Andric     bool isCheapToSpeculateCttz() const override;
6320b57cec5SDimitry Andric     bool isCheapToSpeculateCtlz() const override;
6330b57cec5SDimitry Andric 
6340b57cec5SDimitry Andric     bool convertSetCCLogicToBitwiseLogic(EVT VT) const override {
6350b57cec5SDimitry Andric       return VT.isScalarInteger();
6360b57cec5SDimitry Andric     }
6370b57cec5SDimitry Andric 
6380b57cec5SDimitry Andric     bool supportSwiftError() const override {
6390b57cec5SDimitry Andric       return true;
6400b57cec5SDimitry Andric     }
6410b57cec5SDimitry Andric 
6420b57cec5SDimitry Andric     bool hasStandaloneRem(EVT VT) const override {
6430b57cec5SDimitry Andric       return HasStandaloneRem;
6440b57cec5SDimitry Andric     }
6450b57cec5SDimitry Andric 
6460b57cec5SDimitry Andric     bool shouldExpandShift(SelectionDAG &DAG, SDNode *N) const override;
6470b57cec5SDimitry Andric 
6480b57cec5SDimitry Andric     CCAssignFn *CCAssignFnForCall(CallingConv::ID CC, bool isVarArg) const;
6490b57cec5SDimitry Andric     CCAssignFn *CCAssignFnForReturn(CallingConv::ID CC, bool isVarArg) const;
6500b57cec5SDimitry Andric 
6510b57cec5SDimitry Andric     /// Returns true if \p VecTy is a legal interleaved access type. This
6520b57cec5SDimitry Andric     /// function checks the vector element type and the overall width of the
6530b57cec5SDimitry Andric     /// vector.
654*5ffd83dbSDimitry Andric     bool isLegalInterleavedAccessType(unsigned Factor, FixedVectorType *VecTy,
6550b57cec5SDimitry Andric                                       const DataLayout &DL) const;
6560b57cec5SDimitry Andric 
6570b57cec5SDimitry Andric     bool alignLoopsWithOptSize() const override;
6580b57cec5SDimitry Andric 
6590b57cec5SDimitry Andric     /// Returns the number of interleaved accesses that will be generated when
6600b57cec5SDimitry Andric     /// lowering accesses of the given type.
6610b57cec5SDimitry Andric     unsigned getNumInterleavedAccesses(VectorType *VecTy,
6620b57cec5SDimitry Andric                                        const DataLayout &DL) const;
6630b57cec5SDimitry Andric 
6640b57cec5SDimitry Andric     void finalizeLowering(MachineFunction &MF) const override;
6650b57cec5SDimitry Andric 
6660b57cec5SDimitry Andric     /// Return the correct alignment for the current calling convention.
6678bcb0991SDimitry Andric     Align getABIAlignmentForCallingConv(Type *ArgTy,
6680b57cec5SDimitry Andric                                         DataLayout DL) const override;
6690b57cec5SDimitry Andric 
6700b57cec5SDimitry Andric     bool isDesirableToCommuteWithShift(const SDNode *N,
6710b57cec5SDimitry Andric                                        CombineLevel Level) const override;
6720b57cec5SDimitry Andric 
6730b57cec5SDimitry Andric     bool shouldFoldConstantShiftPairToMask(const SDNode *N,
6740b57cec5SDimitry Andric                                            CombineLevel Level) const override;
6750b57cec5SDimitry Andric 
6760b57cec5SDimitry Andric     bool preferIncOfAddToSubOfNot(EVT VT) const override;
6770b57cec5SDimitry Andric 
6780b57cec5SDimitry Andric   protected:
6790b57cec5SDimitry Andric     std::pair<const TargetRegisterClass *, uint8_t>
6800b57cec5SDimitry Andric     findRepresentativeClass(const TargetRegisterInfo *TRI,
6810b57cec5SDimitry Andric                             MVT VT) const override;
6820b57cec5SDimitry Andric 
6830b57cec5SDimitry Andric   private:
6840b57cec5SDimitry Andric     /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
6850b57cec5SDimitry Andric     /// make the right decision when generating code for different targets.
6860b57cec5SDimitry Andric     const ARMSubtarget *Subtarget;
6870b57cec5SDimitry Andric 
6880b57cec5SDimitry Andric     const TargetRegisterInfo *RegInfo;
6890b57cec5SDimitry Andric 
6900b57cec5SDimitry Andric     const InstrItineraryData *Itins;
6910b57cec5SDimitry Andric 
6920b57cec5SDimitry Andric     /// ARMPCLabelIndex - Keep track of the number of ARM PC labels created.
6930b57cec5SDimitry Andric     unsigned ARMPCLabelIndex;
6940b57cec5SDimitry Andric 
6950b57cec5SDimitry Andric     // TODO: remove this, and have shouldInsertFencesForAtomic do the proper
6960b57cec5SDimitry Andric     // check.
6970b57cec5SDimitry Andric     bool InsertFencesForAtomic;
6980b57cec5SDimitry Andric 
6990b57cec5SDimitry Andric     bool HasStandaloneRem = true;
7000b57cec5SDimitry Andric 
7010b57cec5SDimitry Andric     void addTypeForNEON(MVT VT, MVT PromotedLdStVT, MVT PromotedBitwiseVT);
7020b57cec5SDimitry Andric     void addDRTypeForNEON(MVT VT);
7030b57cec5SDimitry Andric     void addQRTypeForNEON(MVT VT);
7040b57cec5SDimitry Andric     std::pair<SDValue, SDValue> getARMXALUOOp(SDValue Op, SelectionDAG &DAG, SDValue &ARMcc) const;
7050b57cec5SDimitry Andric 
7060b57cec5SDimitry Andric     using RegsToPassVector = SmallVector<std::pair<unsigned, SDValue>, 8>;
7070b57cec5SDimitry Andric 
7080b57cec5SDimitry Andric     void PassF64ArgInRegs(const SDLoc &dl, SelectionDAG &DAG, SDValue Chain,
7090b57cec5SDimitry Andric                           SDValue &Arg, RegsToPassVector &RegsToPass,
7100b57cec5SDimitry Andric                           CCValAssign &VA, CCValAssign &NextVA,
7110b57cec5SDimitry Andric                           SDValue &StackPtr,
7120b57cec5SDimitry Andric                           SmallVectorImpl<SDValue> &MemOpChains,
7130b57cec5SDimitry Andric                           ISD::ArgFlagsTy Flags) const;
7140b57cec5SDimitry Andric     SDValue GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
7150b57cec5SDimitry Andric                                  SDValue &Root, SelectionDAG &DAG,
7160b57cec5SDimitry Andric                                  const SDLoc &dl) const;
7170b57cec5SDimitry Andric 
7180b57cec5SDimitry Andric     CallingConv::ID getEffectiveCallingConv(CallingConv::ID CC,
7190b57cec5SDimitry Andric                                             bool isVarArg) const;
7200b57cec5SDimitry Andric     CCAssignFn *CCAssignFnForNode(CallingConv::ID CC, bool Return,
7210b57cec5SDimitry Andric                                   bool isVarArg) const;
7220b57cec5SDimitry Andric     SDValue LowerMemOpCallTo(SDValue Chain, SDValue StackPtr, SDValue Arg,
7230b57cec5SDimitry Andric                              const SDLoc &dl, SelectionDAG &DAG,
7240b57cec5SDimitry Andric                              const CCValAssign &VA,
7250b57cec5SDimitry Andric                              ISD::ArgFlagsTy Flags) const;
7260b57cec5SDimitry Andric     SDValue LowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
7270b57cec5SDimitry Andric     SDValue LowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
7280b57cec5SDimitry Andric     SDValue LowerEH_SJLJ_SETUP_DISPATCH(SDValue Op, SelectionDAG &DAG) const;
7298bcb0991SDimitry Andric     SDValue LowerINTRINSIC_VOID(SDValue Op, SelectionDAG &DAG,
7308bcb0991SDimitry Andric                                     const ARMSubtarget *Subtarget) const;
7310b57cec5SDimitry Andric     SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
7320b57cec5SDimitry Andric                                     const ARMSubtarget *Subtarget) const;
7330b57cec5SDimitry Andric     SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
7340b57cec5SDimitry Andric     SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
7350b57cec5SDimitry Andric     SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
7360b57cec5SDimitry Andric     SDValue LowerGlobalAddressDarwin(SDValue Op, SelectionDAG &DAG) const;
7370b57cec5SDimitry Andric     SDValue LowerGlobalAddressELF(SDValue Op, SelectionDAG &DAG) const;
7380b57cec5SDimitry Andric     SDValue LowerGlobalAddressWindows(SDValue Op, SelectionDAG &DAG) const;
7390b57cec5SDimitry Andric     SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
7400b57cec5SDimitry Andric     SDValue LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
7410b57cec5SDimitry Andric                                             SelectionDAG &DAG) const;
7420b57cec5SDimitry Andric     SDValue LowerToTLSExecModels(GlobalAddressSDNode *GA,
7430b57cec5SDimitry Andric                                  SelectionDAG &DAG,
7440b57cec5SDimitry Andric                                  TLSModel::Model model) const;
7450b57cec5SDimitry Andric     SDValue LowerGlobalTLSAddressDarwin(SDValue Op, SelectionDAG &DAG) const;
7460b57cec5SDimitry Andric     SDValue LowerGlobalTLSAddressWindows(SDValue Op, SelectionDAG &DAG) const;
7470b57cec5SDimitry Andric     SDValue LowerGLOBAL_OFFSET_TABLE(SDValue Op, SelectionDAG &DAG) const;
7480b57cec5SDimitry Andric     SDValue LowerBR_JT(SDValue Op, SelectionDAG &DAG) const;
7490b57cec5SDimitry Andric     SDValue LowerSignedALUO(SDValue Op, SelectionDAG &DAG) const;
7500b57cec5SDimitry Andric     SDValue LowerUnsignedALUO(SDValue Op, SelectionDAG &DAG) const;
7510b57cec5SDimitry Andric     SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
7520b57cec5SDimitry Andric     SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
7530b57cec5SDimitry Andric     SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
7540b57cec5SDimitry Andric     SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG) const;
7550b57cec5SDimitry Andric     SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
7560b57cec5SDimitry Andric     SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
7570b57cec5SDimitry Andric     SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
7580b57cec5SDimitry Andric     SDValue LowerShiftRightParts(SDValue Op, SelectionDAG &DAG) const;
7590b57cec5SDimitry Andric     SDValue LowerShiftLeftParts(SDValue Op, SelectionDAG &DAG) const;
7600b57cec5SDimitry Andric     SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
7610b57cec5SDimitry Andric     SDValue LowerConstantFP(SDValue Op, SelectionDAG &DAG,
7620b57cec5SDimitry Andric                             const ARMSubtarget *ST) const;
7630b57cec5SDimitry Andric     SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
7640b57cec5SDimitry Andric                               const ARMSubtarget *ST) const;
7650b57cec5SDimitry Andric     SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
7660b57cec5SDimitry Andric     SDValue LowerFSINCOS(SDValue Op, SelectionDAG &DAG) const;
7670b57cec5SDimitry Andric     SDValue LowerDivRem(SDValue Op, SelectionDAG &DAG) const;
7680b57cec5SDimitry Andric     SDValue LowerDIV_Windows(SDValue Op, SelectionDAG &DAG, bool Signed) const;
7690b57cec5SDimitry Andric     void ExpandDIV_Windows(SDValue Op, SelectionDAG &DAG, bool Signed,
7700b57cec5SDimitry Andric                            SmallVectorImpl<SDValue> &Results) const;
771*5ffd83dbSDimitry Andric     SDValue ExpandBITCAST(SDNode *N, SelectionDAG &DAG,
772*5ffd83dbSDimitry Andric                           const ARMSubtarget *Subtarget) const;
7730b57cec5SDimitry Andric     SDValue LowerWindowsDIVLibCall(SDValue Op, SelectionDAG &DAG, bool Signed,
7740b57cec5SDimitry Andric                                    SDValue &Chain) const;
7750b57cec5SDimitry Andric     SDValue LowerREM(SDNode *N, SelectionDAG &DAG) const;
7760b57cec5SDimitry Andric     SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
7770b57cec5SDimitry Andric     SDValue LowerFP_ROUND(SDValue Op, SelectionDAG &DAG) const;
7780b57cec5SDimitry Andric     SDValue LowerFP_EXTEND(SDValue Op, SelectionDAG &DAG) const;
7790b57cec5SDimitry Andric     SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) const;
7800b57cec5SDimitry Andric     SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
78147395794SDimitry Andric     SDValue LowerFSETCC(SDValue Op, SelectionDAG &DAG) const;
7820b57cec5SDimitry Andric     void lowerABS(SDNode *N, SmallVectorImpl<SDValue> &Results,
7830b57cec5SDimitry Andric                   SelectionDAG &DAG) const;
784*5ffd83dbSDimitry Andric     void LowerLOAD(SDNode *N, SmallVectorImpl<SDValue> &Results,
785*5ffd83dbSDimitry Andric                    SelectionDAG &DAG) const;
7860b57cec5SDimitry Andric 
787480093f4SDimitry Andric     Register getRegisterByName(const char* RegName, LLT VT,
7888bcb0991SDimitry Andric                                const MachineFunction &MF) const override;
7890b57cec5SDimitry Andric 
7900b57cec5SDimitry Andric     SDValue BuildSDIVPow2(SDNode *N, const APInt &Divisor, SelectionDAG &DAG,
7910b57cec5SDimitry Andric                           SmallVectorImpl<SDNode *> &Created) const override;
7920b57cec5SDimitry Andric 
793480093f4SDimitry Andric     bool isFMAFasterThanFMulAndFAdd(const MachineFunction &MF,
794480093f4SDimitry Andric                                     EVT VT) const override;
7950b57cec5SDimitry Andric 
796*5ffd83dbSDimitry Andric     SDValue MoveToHPR(const SDLoc &dl, SelectionDAG &DAG, MVT LocVT, MVT ValVT,
797*5ffd83dbSDimitry Andric                       SDValue Val) const;
798*5ffd83dbSDimitry Andric     SDValue MoveFromHPR(const SDLoc &dl, SelectionDAG &DAG, MVT LocVT,
799*5ffd83dbSDimitry Andric                         MVT ValVT, SDValue Val) const;
800*5ffd83dbSDimitry Andric 
8010b57cec5SDimitry Andric     SDValue ReconstructShuffle(SDValue Op, SelectionDAG &DAG) const;
8020b57cec5SDimitry Andric 
8030b57cec5SDimitry Andric     SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
8040b57cec5SDimitry Andric                             CallingConv::ID CallConv, bool isVarArg,
8050b57cec5SDimitry Andric                             const SmallVectorImpl<ISD::InputArg> &Ins,
8060b57cec5SDimitry Andric                             const SDLoc &dl, SelectionDAG &DAG,
8070b57cec5SDimitry Andric                             SmallVectorImpl<SDValue> &InVals, bool isThisReturn,
8080b57cec5SDimitry Andric                             SDValue ThisVal) const;
8090b57cec5SDimitry Andric 
8100b57cec5SDimitry Andric     bool supportSplitCSR(MachineFunction *MF) const override {
8110b57cec5SDimitry Andric       return MF->getFunction().getCallingConv() == CallingConv::CXX_FAST_TLS &&
8120b57cec5SDimitry Andric           MF->getFunction().hasFnAttribute(Attribute::NoUnwind);
8130b57cec5SDimitry Andric     }
8140b57cec5SDimitry Andric 
8150b57cec5SDimitry Andric     void initializeSplitCSR(MachineBasicBlock *Entry) const override;
8160b57cec5SDimitry Andric     void insertCopiesSplitCSR(
8170b57cec5SDimitry Andric       MachineBasicBlock *Entry,
8180b57cec5SDimitry Andric       const SmallVectorImpl<MachineBasicBlock *> &Exits) const override;
8190b57cec5SDimitry Andric 
820*5ffd83dbSDimitry Andric     bool
821*5ffd83dbSDimitry Andric     splitValueIntoRegisterParts(SelectionDAG &DAG, const SDLoc &DL, SDValue Val,
822*5ffd83dbSDimitry Andric                                 SDValue *Parts, unsigned NumParts, MVT PartVT,
823*5ffd83dbSDimitry Andric                                 Optional<CallingConv::ID> CC) const override;
824*5ffd83dbSDimitry Andric 
825*5ffd83dbSDimitry Andric     SDValue
826*5ffd83dbSDimitry Andric     joinRegisterPartsIntoValue(SelectionDAG &DAG, const SDLoc &DL,
827*5ffd83dbSDimitry Andric                                const SDValue *Parts, unsigned NumParts,
828*5ffd83dbSDimitry Andric                                MVT PartVT, EVT ValueVT,
829*5ffd83dbSDimitry Andric                                Optional<CallingConv::ID> CC) const override;
830*5ffd83dbSDimitry Andric 
8310b57cec5SDimitry Andric     SDValue
8320b57cec5SDimitry Andric     LowerFormalArguments(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
8330b57cec5SDimitry Andric                          const SmallVectorImpl<ISD::InputArg> &Ins,
8340b57cec5SDimitry Andric                          const SDLoc &dl, SelectionDAG &DAG,
8350b57cec5SDimitry Andric                          SmallVectorImpl<SDValue> &InVals) const override;
8360b57cec5SDimitry Andric 
8370b57cec5SDimitry Andric     int StoreByValRegs(CCState &CCInfo, SelectionDAG &DAG, const SDLoc &dl,
8380b57cec5SDimitry Andric                        SDValue &Chain, const Value *OrigArg,
8390b57cec5SDimitry Andric                        unsigned InRegsParamRecordIdx, int ArgOffset,
8400b57cec5SDimitry Andric                        unsigned ArgSize) const;
8410b57cec5SDimitry Andric 
8420b57cec5SDimitry Andric     void VarArgStyleRegisters(CCState &CCInfo, SelectionDAG &DAG,
8430b57cec5SDimitry Andric                               const SDLoc &dl, SDValue &Chain,
8440b57cec5SDimitry Andric                               unsigned ArgOffset, unsigned TotalArgRegsSaveSize,
8450b57cec5SDimitry Andric                               bool ForceMutable = false) const;
8460b57cec5SDimitry Andric 
8470b57cec5SDimitry Andric     SDValue LowerCall(TargetLowering::CallLoweringInfo &CLI,
8480b57cec5SDimitry Andric                       SmallVectorImpl<SDValue> &InVals) const override;
8490b57cec5SDimitry Andric 
8500b57cec5SDimitry Andric     /// HandleByVal - Target-specific cleanup for ByVal support.
851*5ffd83dbSDimitry Andric     void HandleByVal(CCState *, unsigned &, Align) const override;
8520b57cec5SDimitry Andric 
8530b57cec5SDimitry Andric     /// IsEligibleForTailCallOptimization - Check whether the call is eligible
8540b57cec5SDimitry Andric     /// for tail call optimization. Targets which want to do tail call
8550b57cec5SDimitry Andric     /// optimization should implement this function.
8560b57cec5SDimitry Andric     bool IsEligibleForTailCallOptimization(
8570b57cec5SDimitry Andric         SDValue Callee, CallingConv::ID CalleeCC, bool isVarArg,
8580b57cec5SDimitry Andric         bool isCalleeStructRet, bool isCallerStructRet,
8590b57cec5SDimitry Andric         const SmallVectorImpl<ISD::OutputArg> &Outs,
8600b57cec5SDimitry Andric         const SmallVectorImpl<SDValue> &OutVals,
8610b57cec5SDimitry Andric         const SmallVectorImpl<ISD::InputArg> &Ins, SelectionDAG &DAG,
8620b57cec5SDimitry Andric         const bool isIndirect) const;
8630b57cec5SDimitry Andric 
8640b57cec5SDimitry Andric     bool CanLowerReturn(CallingConv::ID CallConv,
8650b57cec5SDimitry Andric                         MachineFunction &MF, bool isVarArg,
8660b57cec5SDimitry Andric                         const SmallVectorImpl<ISD::OutputArg> &Outs,
8670b57cec5SDimitry Andric                         LLVMContext &Context) const override;
8680b57cec5SDimitry Andric 
8690b57cec5SDimitry Andric     SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
8700b57cec5SDimitry Andric                         const SmallVectorImpl<ISD::OutputArg> &Outs,
8710b57cec5SDimitry Andric                         const SmallVectorImpl<SDValue> &OutVals,
8720b57cec5SDimitry Andric                         const SDLoc &dl, SelectionDAG &DAG) const override;
8730b57cec5SDimitry Andric 
8740b57cec5SDimitry Andric     bool isUsedByReturnOnly(SDNode *N, SDValue &Chain) const override;
8750b57cec5SDimitry Andric 
8760b57cec5SDimitry Andric     bool mayBeEmittedAsTailCall(const CallInst *CI) const override;
8770b57cec5SDimitry Andric 
8780b57cec5SDimitry Andric     bool shouldConsiderGEPOffsetSplit() const override { return true; }
8790b57cec5SDimitry Andric 
8800b57cec5SDimitry Andric     bool isUnsupportedFloatingType(EVT VT) const;
8810b57cec5SDimitry Andric 
8820b57cec5SDimitry Andric     SDValue getCMOV(const SDLoc &dl, EVT VT, SDValue FalseVal, SDValue TrueVal,
8830b57cec5SDimitry Andric                     SDValue ARMcc, SDValue CCR, SDValue Cmp,
8840b57cec5SDimitry Andric                     SelectionDAG &DAG) const;
8850b57cec5SDimitry Andric     SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
8860b57cec5SDimitry Andric                       SDValue &ARMcc, SelectionDAG &DAG, const SDLoc &dl) const;
8870b57cec5SDimitry Andric     SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
88847395794SDimitry Andric                       const SDLoc &dl, bool Signaling = false) const;
8890b57cec5SDimitry Andric     SDValue duplicateCmp(SDValue Cmp, SelectionDAG &DAG) const;
8900b57cec5SDimitry Andric 
8910b57cec5SDimitry Andric     SDValue OptimizeVFPBrcond(SDValue Op, SelectionDAG &DAG) const;
8920b57cec5SDimitry Andric 
8930b57cec5SDimitry Andric     void SetupEntryBlockForSjLj(MachineInstr &MI, MachineBasicBlock *MBB,
8940b57cec5SDimitry Andric                                 MachineBasicBlock *DispatchBB, int FI) const;
8950b57cec5SDimitry Andric 
8960b57cec5SDimitry Andric     void EmitSjLjDispatchBlock(MachineInstr &MI, MachineBasicBlock *MBB) const;
8970b57cec5SDimitry Andric 
8980b57cec5SDimitry Andric     bool RemapAddSubWithFlags(MachineInstr &MI, MachineBasicBlock *BB) const;
8990b57cec5SDimitry Andric 
9000b57cec5SDimitry Andric     MachineBasicBlock *EmitStructByval(MachineInstr &MI,
9010b57cec5SDimitry Andric                                        MachineBasicBlock *MBB) const;
9020b57cec5SDimitry Andric 
9030b57cec5SDimitry Andric     MachineBasicBlock *EmitLowered__chkstk(MachineInstr &MI,
9040b57cec5SDimitry Andric                                            MachineBasicBlock *MBB) const;
9050b57cec5SDimitry Andric     MachineBasicBlock *EmitLowered__dbzchk(MachineInstr &MI,
9060b57cec5SDimitry Andric                                            MachineBasicBlock *MBB) const;
9070b57cec5SDimitry Andric     void addMVEVectorTypes(bool HasMVEFP);
9080b57cec5SDimitry Andric     void addAllExtLoads(const MVT From, const MVT To, LegalizeAction Action);
9090b57cec5SDimitry Andric     void setAllExpand(MVT VT);
9100b57cec5SDimitry Andric   };
9110b57cec5SDimitry Andric 
9128bcb0991SDimitry Andric   enum VMOVModImmType {
9130b57cec5SDimitry Andric     VMOVModImm,
9140b57cec5SDimitry Andric     VMVNModImm,
9150b57cec5SDimitry Andric     MVEVMVNModImm,
9160b57cec5SDimitry Andric     OtherModImm
9170b57cec5SDimitry Andric   };
9180b57cec5SDimitry Andric 
9190b57cec5SDimitry Andric   namespace ARM {
9200b57cec5SDimitry Andric 
9210b57cec5SDimitry Andric     FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
9220b57cec5SDimitry Andric                              const TargetLibraryInfo *libInfo);
9230b57cec5SDimitry Andric 
9240b57cec5SDimitry Andric   } // end namespace ARM
9250b57cec5SDimitry Andric 
9260b57cec5SDimitry Andric } // end namespace llvm
9270b57cec5SDimitry Andric 
9280b57cec5SDimitry Andric #endif // LLVM_LIB_TARGET_ARM_ARMISELLOWERING_H
929