1*0b57cec5SDimitry Andric//===-- ARMCallingConv.td - Calling Conventions for ARM ----*- tablegen -*-===// 2*0b57cec5SDimitry Andric// 3*0b57cec5SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4*0b57cec5SDimitry Andric// See https://llvm.org/LICENSE.txt for license information. 5*0b57cec5SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6*0b57cec5SDimitry Andric// 7*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 8*0b57cec5SDimitry Andric// This describes the calling conventions for ARM architecture. 9*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 10*0b57cec5SDimitry Andric 11*0b57cec5SDimitry Andric/// CCIfAlign - Match of the original alignment of the arg 12*0b57cec5SDimitry Andricclass CCIfAlign<string Align, CCAction A>: 13*0b57cec5SDimitry Andric CCIf<!strconcat("ArgFlags.getOrigAlign() == ", Align), A>; 14*0b57cec5SDimitry Andric 15*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 16*0b57cec5SDimitry Andric// ARM APCS Calling Convention 17*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 18*0b57cec5SDimitry Andriclet Entry = 1 in 19*0b57cec5SDimitry Andricdef CC_ARM_APCS : CallingConv<[ 20*0b57cec5SDimitry Andric 21*0b57cec5SDimitry Andric // Handles byval parameters. 22*0b57cec5SDimitry Andric CCIfByVal<CCPassByVal<4, 4>>, 23*0b57cec5SDimitry Andric 24*0b57cec5SDimitry Andric CCIfType<[i1, i8, i16], CCPromoteToType<i32>>, 25*0b57cec5SDimitry Andric 26*0b57cec5SDimitry Andric // Pass SwiftSelf in a callee saved register. 27*0b57cec5SDimitry Andric CCIfSwiftSelf<CCIfType<[i32], CCAssignToReg<[R10]>>>, 28*0b57cec5SDimitry Andric 29*0b57cec5SDimitry Andric // A SwiftError is passed in R8. 30*0b57cec5SDimitry Andric CCIfSwiftError<CCIfType<[i32], CCAssignToReg<[R8]>>>, 31*0b57cec5SDimitry Andric 32*0b57cec5SDimitry Andric // Handle all vector types as either f64 or v2f64. 33*0b57cec5SDimitry Andric CCIfType<[v1i64, v2i32, v4i16, v4f16, v8i8, v2f32], CCBitConvertToType<f64>>, 34*0b57cec5SDimitry Andric CCIfType<[v2i64, v4i32, v8i16, v8f16, v16i8, v4f32], CCBitConvertToType<v2f64>>, 35*0b57cec5SDimitry Andric 36*0b57cec5SDimitry Andric // f64 and v2f64 are passed in adjacent GPRs, possibly split onto the stack 37*0b57cec5SDimitry Andric CCIfType<[f64, v2f64], CCCustom<"CC_ARM_APCS_Custom_f64">>, 38*0b57cec5SDimitry Andric 39*0b57cec5SDimitry Andric CCIfType<[f32], CCBitConvertToType<i32>>, 40*0b57cec5SDimitry Andric CCIfType<[i32], CCAssignToReg<[R0, R1, R2, R3]>>, 41*0b57cec5SDimitry Andric 42*0b57cec5SDimitry Andric CCIfType<[i32], CCAssignToStack<4, 4>>, 43*0b57cec5SDimitry Andric CCIfType<[f64], CCAssignToStack<8, 4>>, 44*0b57cec5SDimitry Andric CCIfType<[v2f64], CCAssignToStack<16, 4>> 45*0b57cec5SDimitry Andric]>; 46*0b57cec5SDimitry Andric 47*0b57cec5SDimitry Andriclet Entry = 1 in 48*0b57cec5SDimitry Andricdef RetCC_ARM_APCS : CallingConv<[ 49*0b57cec5SDimitry Andric CCIfType<[i1, i8, i16], CCPromoteToType<i32>>, 50*0b57cec5SDimitry Andric CCIfType<[f32], CCBitConvertToType<i32>>, 51*0b57cec5SDimitry Andric 52*0b57cec5SDimitry Andric // Pass SwiftSelf in a callee saved register. 53*0b57cec5SDimitry Andric CCIfSwiftSelf<CCIfType<[i32], CCAssignToReg<[R10]>>>, 54*0b57cec5SDimitry Andric 55*0b57cec5SDimitry Andric // A SwiftError is returned in R8. 56*0b57cec5SDimitry Andric CCIfSwiftError<CCIfType<[i32], CCAssignToReg<[R8]>>>, 57*0b57cec5SDimitry Andric 58*0b57cec5SDimitry Andric // Handle all vector types as either f64 or v2f64. 59*0b57cec5SDimitry Andric CCIfType<[v1i64, v2i32, v4i16, v4f16, v8i8, v2f32], CCBitConvertToType<f64>>, 60*0b57cec5SDimitry Andric CCIfType<[v2i64, v4i32, v8i16, v8f16, v16i8, v4f32], CCBitConvertToType<v2f64>>, 61*0b57cec5SDimitry Andric 62*0b57cec5SDimitry Andric CCIfType<[f64, v2f64], CCCustom<"RetCC_ARM_APCS_Custom_f64">>, 63*0b57cec5SDimitry Andric 64*0b57cec5SDimitry Andric CCIfType<[i32], CCAssignToReg<[R0, R1, R2, R3]>>, 65*0b57cec5SDimitry Andric CCIfType<[i64], CCAssignToRegWithShadow<[R0, R2], [R1, R3]>> 66*0b57cec5SDimitry Andric]>; 67*0b57cec5SDimitry Andric 68*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 69*0b57cec5SDimitry Andric// ARM APCS Calling Convention for FastCC (when VFP2 or later is available) 70*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 71*0b57cec5SDimitry Andriclet Entry = 1 in 72*0b57cec5SDimitry Andricdef FastCC_ARM_APCS : CallingConv<[ 73*0b57cec5SDimitry Andric // Handle all vector types as either f64 or v2f64. 74*0b57cec5SDimitry Andric CCIfType<[v1i64, v2i32, v4i16, v4f16, v8i8, v2f32], CCBitConvertToType<f64>>, 75*0b57cec5SDimitry Andric CCIfType<[v2i64, v4i32, v8i16, v8f16, v16i8, v4f32], CCBitConvertToType<v2f64>>, 76*0b57cec5SDimitry Andric 77*0b57cec5SDimitry Andric CCIfType<[v2f64], CCAssignToReg<[Q0, Q1, Q2, Q3]>>, 78*0b57cec5SDimitry Andric CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>, 79*0b57cec5SDimitry Andric CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7, S8, 80*0b57cec5SDimitry Andric S9, S10, S11, S12, S13, S14, S15]>>, 81*0b57cec5SDimitry Andric 82*0b57cec5SDimitry Andric // CPRCs may be allocated to co-processor registers or the stack - they 83*0b57cec5SDimitry Andric // may never be allocated to core registers. 84*0b57cec5SDimitry Andric CCIfType<[f32], CCAssignToStackWithShadow<4, 4, [Q0, Q1, Q2, Q3]>>, 85*0b57cec5SDimitry Andric CCIfType<[f64], CCAssignToStackWithShadow<8, 4, [Q0, Q1, Q2, Q3]>>, 86*0b57cec5SDimitry Andric CCIfType<[v2f64], CCAssignToStackWithShadow<16, 4, [Q0, Q1, Q2, Q3]>>, 87*0b57cec5SDimitry Andric 88*0b57cec5SDimitry Andric CCDelegateTo<CC_ARM_APCS> 89*0b57cec5SDimitry Andric]>; 90*0b57cec5SDimitry Andric 91*0b57cec5SDimitry Andriclet Entry = 1 in 92*0b57cec5SDimitry Andricdef RetFastCC_ARM_APCS : CallingConv<[ 93*0b57cec5SDimitry Andric // Handle all vector types as either f64 or v2f64. 94*0b57cec5SDimitry Andric CCIfType<[v1i64, v2i32, v4i16, v4f16, v8i8, v2f32], CCBitConvertToType<f64>>, 95*0b57cec5SDimitry Andric CCIfType<[v2i64, v4i32, v8i16, v8f16, v16i8, v4f32], CCBitConvertToType<v2f64>>, 96*0b57cec5SDimitry Andric 97*0b57cec5SDimitry Andric CCIfType<[v2f64], CCAssignToReg<[Q0, Q1, Q2, Q3]>>, 98*0b57cec5SDimitry Andric CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>, 99*0b57cec5SDimitry Andric CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7, S8, 100*0b57cec5SDimitry Andric S9, S10, S11, S12, S13, S14, S15]>>, 101*0b57cec5SDimitry Andric CCDelegateTo<RetCC_ARM_APCS> 102*0b57cec5SDimitry Andric]>; 103*0b57cec5SDimitry Andric 104*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 105*0b57cec5SDimitry Andric// ARM APCS Calling Convention for GHC 106*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 107*0b57cec5SDimitry Andric 108*0b57cec5SDimitry Andriclet Entry = 1 in 109*0b57cec5SDimitry Andricdef CC_ARM_APCS_GHC : CallingConv<[ 110*0b57cec5SDimitry Andric // Handle all vector types as either f64 or v2f64. 111*0b57cec5SDimitry Andric CCIfType<[v1i64, v2i32, v4i16, v4f16, v8i8, v2f32], CCBitConvertToType<f64>>, 112*0b57cec5SDimitry Andric CCIfType<[v2i64, v4i32, v8i16, v8f16, v16i8, v4f32], CCBitConvertToType<v2f64>>, 113*0b57cec5SDimitry Andric 114*0b57cec5SDimitry Andric CCIfType<[v2f64], CCAssignToReg<[Q4, Q5]>>, 115*0b57cec5SDimitry Andric CCIfType<[f64], CCAssignToReg<[D8, D9, D10, D11]>>, 116*0b57cec5SDimitry Andric CCIfType<[f32], CCAssignToReg<[S16, S17, S18, S19, S20, S21, S22, S23]>>, 117*0b57cec5SDimitry Andric 118*0b57cec5SDimitry Andric // Promote i8/i16 arguments to i32. 119*0b57cec5SDimitry Andric CCIfType<[i8, i16], CCPromoteToType<i32>>, 120*0b57cec5SDimitry Andric 121*0b57cec5SDimitry Andric // Pass in STG registers: Base, Sp, Hp, R1, R2, R3, R4, SpLim 122*0b57cec5SDimitry Andric CCIfType<[i32], CCAssignToReg<[R4, R5, R6, R7, R8, R9, R10, R11]>> 123*0b57cec5SDimitry Andric]>; 124*0b57cec5SDimitry Andric 125*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 126*0b57cec5SDimitry Andric// ARM AAPCS (EABI) Calling Convention, common parts 127*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 128*0b57cec5SDimitry Andric 129*0b57cec5SDimitry Andricdef CC_ARM_AAPCS_Common : CallingConv<[ 130*0b57cec5SDimitry Andric 131*0b57cec5SDimitry Andric CCIfType<[i1, i8, i16], CCPromoteToType<i32>>, 132*0b57cec5SDimitry Andric 133*0b57cec5SDimitry Andric // i64/f64 is passed in even pairs of GPRs 134*0b57cec5SDimitry Andric // i64 is 8-aligned i32 here, so we may need to eat R1 as a pad register 135*0b57cec5SDimitry Andric // (and the same is true for f64 if VFP is not enabled) 136*0b57cec5SDimitry Andric CCIfType<[i32], CCIfAlign<"8", CCAssignToRegWithShadow<[R0, R2], [R0, R1]>>>, 137*0b57cec5SDimitry Andric CCIfType<[i32], CCIf<"ArgFlags.getOrigAlign() != 8", 138*0b57cec5SDimitry Andric CCAssignToReg<[R0, R1, R2, R3]>>>, 139*0b57cec5SDimitry Andric 140*0b57cec5SDimitry Andric CCIfType<[i32], CCIfAlign<"8", CCAssignToStackWithShadow<4, 8, [R0, R1, R2, R3]>>>, 141*0b57cec5SDimitry Andric CCIfType<[i32], CCAssignToStackWithShadow<4, 4, [R0, R1, R2, R3]>>, 142*0b57cec5SDimitry Andric CCIfType<[f32], CCAssignToStackWithShadow<4, 4, [Q0, Q1, Q2, Q3]>>, 143*0b57cec5SDimitry Andric CCIfType<[f64], CCAssignToStackWithShadow<8, 8, [Q0, Q1, Q2, Q3]>>, 144*0b57cec5SDimitry Andric CCIfType<[v2f64], CCIfAlign<"16", 145*0b57cec5SDimitry Andric CCAssignToStackWithShadow<16, 16, [Q0, Q1, Q2, Q3]>>>, 146*0b57cec5SDimitry Andric CCIfType<[v2f64], CCAssignToStackWithShadow<16, 8, [Q0, Q1, Q2, Q3]>> 147*0b57cec5SDimitry Andric]>; 148*0b57cec5SDimitry Andric 149*0b57cec5SDimitry Andricdef RetCC_ARM_AAPCS_Common : CallingConv<[ 150*0b57cec5SDimitry Andric CCIfType<[i1, i8, i16], CCPromoteToType<i32>>, 151*0b57cec5SDimitry Andric CCIfType<[i32], CCAssignToReg<[R0, R1, R2, R3]>>, 152*0b57cec5SDimitry Andric CCIfType<[i64], CCAssignToRegWithShadow<[R0, R2], [R1, R3]>> 153*0b57cec5SDimitry Andric]>; 154*0b57cec5SDimitry Andric 155*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 156*0b57cec5SDimitry Andric// ARM AAPCS (EABI) Calling Convention 157*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 158*0b57cec5SDimitry Andric 159*0b57cec5SDimitry Andriclet Entry = 1 in 160*0b57cec5SDimitry Andricdef CC_ARM_AAPCS : CallingConv<[ 161*0b57cec5SDimitry Andric // Handles byval parameters. 162*0b57cec5SDimitry Andric CCIfByVal<CCPassByVal<4, 4>>, 163*0b57cec5SDimitry Andric 164*0b57cec5SDimitry Andric // The 'nest' parameter, if any, is passed in R12. 165*0b57cec5SDimitry Andric CCIfNest<CCAssignToReg<[R12]>>, 166*0b57cec5SDimitry Andric 167*0b57cec5SDimitry Andric // Handle all vector types as either f64 or v2f64. 168*0b57cec5SDimitry Andric CCIfType<[v1i64, v2i32, v4i16, v4f16, v4f16, v8i8, v2f32], CCBitConvertToType<f64>>, 169*0b57cec5SDimitry Andric CCIfType<[v2i64, v4i32, v8i16, v8f16, v8f16, v16i8, v4f32], CCBitConvertToType<v2f64>>, 170*0b57cec5SDimitry Andric 171*0b57cec5SDimitry Andric // Pass SwiftSelf in a callee saved register. 172*0b57cec5SDimitry Andric CCIfSwiftSelf<CCIfType<[i32], CCAssignToReg<[R10]>>>, 173*0b57cec5SDimitry Andric 174*0b57cec5SDimitry Andric // A SwiftError is passed in R8. 175*0b57cec5SDimitry Andric CCIfSwiftError<CCIfType<[i32], CCAssignToReg<[R8]>>>, 176*0b57cec5SDimitry Andric 177*0b57cec5SDimitry Andric CCIfType<[f64, v2f64], CCCustom<"CC_ARM_AAPCS_Custom_f64">>, 178*0b57cec5SDimitry Andric CCIfType<[f32], CCBitConvertToType<i32>>, 179*0b57cec5SDimitry Andric CCDelegateTo<CC_ARM_AAPCS_Common> 180*0b57cec5SDimitry Andric]>; 181*0b57cec5SDimitry Andric 182*0b57cec5SDimitry Andriclet Entry = 1 in 183*0b57cec5SDimitry Andricdef RetCC_ARM_AAPCS : CallingConv<[ 184*0b57cec5SDimitry Andric // Handle all vector types as either f64 or v2f64. 185*0b57cec5SDimitry Andric CCIfType<[v1i64, v2i32, v4i16, v4f16, v4f16, v8i8, v2f32], CCBitConvertToType<f64>>, 186*0b57cec5SDimitry Andric CCIfType<[v2i64, v4i32, v8i16, v8f16, v8f16,v16i8, v4f32], CCBitConvertToType<v2f64>>, 187*0b57cec5SDimitry Andric 188*0b57cec5SDimitry Andric // Pass SwiftSelf in a callee saved register. 189*0b57cec5SDimitry Andric CCIfSwiftSelf<CCIfType<[i32], CCAssignToReg<[R10]>>>, 190*0b57cec5SDimitry Andric 191*0b57cec5SDimitry Andric // A SwiftError is returned in R8. 192*0b57cec5SDimitry Andric CCIfSwiftError<CCIfType<[i32], CCAssignToReg<[R8]>>>, 193*0b57cec5SDimitry Andric 194*0b57cec5SDimitry Andric CCIfType<[f64, v2f64], CCCustom<"RetCC_ARM_AAPCS_Custom_f64">>, 195*0b57cec5SDimitry Andric CCIfType<[f32], CCBitConvertToType<i32>>, 196*0b57cec5SDimitry Andric 197*0b57cec5SDimitry Andric CCDelegateTo<RetCC_ARM_AAPCS_Common> 198*0b57cec5SDimitry Andric]>; 199*0b57cec5SDimitry Andric 200*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 201*0b57cec5SDimitry Andric// ARM AAPCS-VFP (EABI) Calling Convention 202*0b57cec5SDimitry Andric// Also used for FastCC (when VFP2 or later is available) 203*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 204*0b57cec5SDimitry Andric 205*0b57cec5SDimitry Andriclet Entry = 1 in 206*0b57cec5SDimitry Andricdef CC_ARM_AAPCS_VFP : CallingConv<[ 207*0b57cec5SDimitry Andric // Handles byval parameters. 208*0b57cec5SDimitry Andric CCIfByVal<CCPassByVal<4, 4>>, 209*0b57cec5SDimitry Andric 210*0b57cec5SDimitry Andric // Handle all vector types as either f64 or v2f64. 211*0b57cec5SDimitry Andric CCIfType<[v1i64, v2i32, v4i16, v4f16, v4f16, v8i8, v2f32], CCBitConvertToType<f64>>, 212*0b57cec5SDimitry Andric CCIfType<[v2i64, v4i32, v8i16, v8f16, v8f16, v16i8, v4f32], CCBitConvertToType<v2f64>>, 213*0b57cec5SDimitry Andric 214*0b57cec5SDimitry Andric // Pass SwiftSelf in a callee saved register. 215*0b57cec5SDimitry Andric CCIfSwiftSelf<CCIfType<[i32], CCAssignToReg<[R10]>>>, 216*0b57cec5SDimitry Andric 217*0b57cec5SDimitry Andric // A SwiftError is passed in R8. 218*0b57cec5SDimitry Andric CCIfSwiftError<CCIfType<[i32], CCAssignToReg<[R8]>>>, 219*0b57cec5SDimitry Andric 220*0b57cec5SDimitry Andric // HFAs are passed in a contiguous block of registers, or on the stack 221*0b57cec5SDimitry Andric CCIfConsecutiveRegs<CCCustom<"CC_ARM_AAPCS_Custom_Aggregate">>, 222*0b57cec5SDimitry Andric 223*0b57cec5SDimitry Andric CCIfType<[v2f64], CCAssignToReg<[Q0, Q1, Q2, Q3]>>, 224*0b57cec5SDimitry Andric CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>, 225*0b57cec5SDimitry Andric CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7, S8, 226*0b57cec5SDimitry Andric S9, S10, S11, S12, S13, S14, S15]>>, 227*0b57cec5SDimitry Andric CCDelegateTo<CC_ARM_AAPCS_Common> 228*0b57cec5SDimitry Andric]>; 229*0b57cec5SDimitry Andric 230*0b57cec5SDimitry Andriclet Entry = 1 in 231*0b57cec5SDimitry Andricdef RetCC_ARM_AAPCS_VFP : CallingConv<[ 232*0b57cec5SDimitry Andric // Handle all vector types as either f64 or v2f64. 233*0b57cec5SDimitry Andric CCIfType<[v1i64, v2i32, v4i16, v4f16, v4f16, v8i8, v2f32], CCBitConvertToType<f64>>, 234*0b57cec5SDimitry Andric CCIfType<[v2i64, v4i32, v8i16, v8f16, v8f16, v16i8, v4f32], CCBitConvertToType<v2f64>>, 235*0b57cec5SDimitry Andric 236*0b57cec5SDimitry Andric // Pass SwiftSelf in a callee saved register. 237*0b57cec5SDimitry Andric CCIfSwiftSelf<CCIfType<[i32], CCAssignToReg<[R10]>>>, 238*0b57cec5SDimitry Andric 239*0b57cec5SDimitry Andric // A SwiftError is returned in R8. 240*0b57cec5SDimitry Andric CCIfSwiftError<CCIfType<[i32], CCAssignToReg<[R8]>>>, 241*0b57cec5SDimitry Andric 242*0b57cec5SDimitry Andric CCIfType<[v2f64], CCAssignToReg<[Q0, Q1, Q2, Q3]>>, 243*0b57cec5SDimitry Andric CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>, 244*0b57cec5SDimitry Andric CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7, S8, 245*0b57cec5SDimitry Andric S9, S10, S11, S12, S13, S14, S15]>>, 246*0b57cec5SDimitry Andric CCDelegateTo<RetCC_ARM_AAPCS_Common> 247*0b57cec5SDimitry Andric]>; 248*0b57cec5SDimitry Andric 249*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 250*0b57cec5SDimitry Andric// Callee-saved register lists. 251*0b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 252*0b57cec5SDimitry Andric 253*0b57cec5SDimitry Andricdef CSR_NoRegs : CalleeSavedRegs<(add)>; 254*0b57cec5SDimitry Andricdef CSR_FPRegs : CalleeSavedRegs<(add (sequence "D%u", 0, 31))>; 255*0b57cec5SDimitry Andric 256*0b57cec5SDimitry Andricdef CSR_AAPCS : CalleeSavedRegs<(add LR, R11, R10, R9, R8, R7, R6, R5, R4, 257*0b57cec5SDimitry Andric (sequence "D%u", 15, 8))>; 258*0b57cec5SDimitry Andric 259*0b57cec5SDimitry Andric// R8 is used to pass swifterror, remove it from CSR. 260*0b57cec5SDimitry Andricdef CSR_AAPCS_SwiftError : CalleeSavedRegs<(sub CSR_AAPCS, R8)>; 261*0b57cec5SDimitry Andric 262*0b57cec5SDimitry Andric// The order of callee-saved registers needs to match the order we actually push 263*0b57cec5SDimitry Andric// them in FrameLowering, because this order is what's used by 264*0b57cec5SDimitry Andric// PrologEpilogInserter to allocate frame index slots. So when R7 is the frame 265*0b57cec5SDimitry Andric// pointer, we use this AAPCS alternative. 266*0b57cec5SDimitry Andricdef CSR_AAPCS_SplitPush : CalleeSavedRegs<(add LR, R7, R6, R5, R4, 267*0b57cec5SDimitry Andric R11, R10, R9, R8, 268*0b57cec5SDimitry Andric (sequence "D%u", 15, 8))>; 269*0b57cec5SDimitry Andric 270*0b57cec5SDimitry Andric// R8 is used to pass swifterror, remove it from CSR. 271*0b57cec5SDimitry Andricdef CSR_AAPCS_SplitPush_SwiftError : CalleeSavedRegs<(sub CSR_AAPCS_SplitPush, 272*0b57cec5SDimitry Andric R8)>; 273*0b57cec5SDimitry Andric 274*0b57cec5SDimitry Andric// Constructors and destructors return 'this' in the ARM C++ ABI; since 'this' 275*0b57cec5SDimitry Andric// and the pointer return value are both passed in R0 in these cases, this can 276*0b57cec5SDimitry Andric// be partially modelled by treating R0 as a callee-saved register 277*0b57cec5SDimitry Andric// Only the resulting RegMask is used; the SaveList is ignored 278*0b57cec5SDimitry Andricdef CSR_AAPCS_ThisReturn : CalleeSavedRegs<(add LR, R11, R10, R9, R8, R7, R6, 279*0b57cec5SDimitry Andric R5, R4, (sequence "D%u", 15, 8), 280*0b57cec5SDimitry Andric R0)>; 281*0b57cec5SDimitry Andric 282*0b57cec5SDimitry Andric// iOS ABI deviates from ARM standard ABI. R9 is not a callee-saved register. 283*0b57cec5SDimitry Andric// Also save R7-R4 first to match the stack frame fixed spill areas. 284*0b57cec5SDimitry Andricdef CSR_iOS : CalleeSavedRegs<(add LR, R7, R6, R5, R4, (sub CSR_AAPCS, R9))>; 285*0b57cec5SDimitry Andric 286*0b57cec5SDimitry Andric// R8 is used to pass swifterror, remove it from CSR. 287*0b57cec5SDimitry Andricdef CSR_iOS_SwiftError : CalleeSavedRegs<(sub CSR_iOS, R8)>; 288*0b57cec5SDimitry Andric 289*0b57cec5SDimitry Andricdef CSR_iOS_ThisReturn : CalleeSavedRegs<(add LR, R7, R6, R5, R4, 290*0b57cec5SDimitry Andric (sub CSR_AAPCS_ThisReturn, R9))>; 291*0b57cec5SDimitry Andric 292*0b57cec5SDimitry Andricdef CSR_iOS_TLSCall 293*0b57cec5SDimitry Andric : CalleeSavedRegs<(add LR, SP, (sub(sequence "R%u", 12, 1), R9, R12), 294*0b57cec5SDimitry Andric (sequence "D%u", 31, 0))>; 295*0b57cec5SDimitry Andric 296*0b57cec5SDimitry Andric// C++ TLS access function saves all registers except SP. Try to match 297*0b57cec5SDimitry Andric// the order of CSRs in CSR_iOS. 298*0b57cec5SDimitry Andricdef CSR_iOS_CXX_TLS : CalleeSavedRegs<(add CSR_iOS, (sequence "R%u", 12, 1), 299*0b57cec5SDimitry Andric (sequence "D%u", 31, 0))>; 300*0b57cec5SDimitry Andric 301*0b57cec5SDimitry Andric// CSRs that are handled by prologue, epilogue. 302*0b57cec5SDimitry Andricdef CSR_iOS_CXX_TLS_PE : CalleeSavedRegs<(add LR, R12, R11, R7, R5, R4)>; 303*0b57cec5SDimitry Andric 304*0b57cec5SDimitry Andric// CSRs that are handled explicitly via copies. 305*0b57cec5SDimitry Andricdef CSR_iOS_CXX_TLS_ViaCopy : CalleeSavedRegs<(sub CSR_iOS_CXX_TLS, 306*0b57cec5SDimitry Andric CSR_iOS_CXX_TLS_PE)>; 307*0b57cec5SDimitry Andric 308*0b57cec5SDimitry Andric// The "interrupt" attribute is used to generate code that is acceptable in 309*0b57cec5SDimitry Andric// exception-handlers of various kinds. It makes us use a different return 310*0b57cec5SDimitry Andric// instruction (handled elsewhere) and affects which registers we must return to 311*0b57cec5SDimitry Andric// our "caller" in the same state as we receive them. 312*0b57cec5SDimitry Andric 313*0b57cec5SDimitry Andric// For most interrupts, all registers except SP and LR are shared with 314*0b57cec5SDimitry Andric// user-space. We mark LR to be saved anyway, since this is what the ARM backend 315*0b57cec5SDimitry Andric// generally does rather than tracking its liveness as a normal register. 316*0b57cec5SDimitry Andricdef CSR_GenericInt : CalleeSavedRegs<(add LR, (sequence "R%u", 12, 0))>; 317*0b57cec5SDimitry Andric 318*0b57cec5SDimitry Andric// The fast interrupt handlers have more private state and get their own copies 319*0b57cec5SDimitry Andric// of R8-R12, in addition to SP and LR. As before, mark LR for saving too. 320*0b57cec5SDimitry Andric 321*0b57cec5SDimitry Andric// FIXME: we mark R11 as callee-saved since it's often the frame-pointer, and 322*0b57cec5SDimitry Andric// current frame lowering expects to encounter it while processing callee-saved 323*0b57cec5SDimitry Andric// registers. 324*0b57cec5SDimitry Andricdef CSR_FIQ : CalleeSavedRegs<(add LR, R11, (sequence "R%u", 7, 0))>; 325*0b57cec5SDimitry Andric 326*0b57cec5SDimitry Andric 327