10b57cec5SDimitry Andric //=== ARMCallingConv.cpp - ARM Custom CC Routines ---------------*- C++ -*-===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric // This file contains the custom routines for the ARM Calling Convention that 100b57cec5SDimitry Andric // aren't done by tablegen, and includes the table generated implementations. 110b57cec5SDimitry Andric // 120b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 130b57cec5SDimitry Andric 140b57cec5SDimitry Andric #include "ARM.h" 150b57cec5SDimitry Andric #include "ARMCallingConv.h" 160b57cec5SDimitry Andric #include "ARMSubtarget.h" 170b57cec5SDimitry Andric #include "ARMRegisterInfo.h" 180b57cec5SDimitry Andric using namespace llvm; 190b57cec5SDimitry Andric 200b57cec5SDimitry Andric // APCS f64 is in register pairs, possibly split to stack 21480093f4SDimitry Andric static bool f64AssignAPCS(unsigned ValNo, MVT ValVT, MVT LocVT, 22480093f4SDimitry Andric CCValAssign::LocInfo LocInfo, 230b57cec5SDimitry Andric CCState &State, bool CanFail) { 240b57cec5SDimitry Andric static const MCPhysReg RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 }; 250b57cec5SDimitry Andric 260b57cec5SDimitry Andric // Try to get the first register. 270b57cec5SDimitry Andric if (unsigned Reg = State.AllocateReg(RegList)) 280b57cec5SDimitry Andric State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo)); 290b57cec5SDimitry Andric else { 300b57cec5SDimitry Andric // For the 2nd half of a v2f64, do not fail. 310b57cec5SDimitry Andric if (CanFail) 320b57cec5SDimitry Andric return false; 330b57cec5SDimitry Andric 340b57cec5SDimitry Andric // Put the whole thing on the stack. 355ffd83dbSDimitry Andric State.addLoc(CCValAssign::getCustomMem( 365ffd83dbSDimitry Andric ValNo, ValVT, State.AllocateStack(8, Align(4)), LocVT, LocInfo)); 370b57cec5SDimitry Andric return true; 380b57cec5SDimitry Andric } 390b57cec5SDimitry Andric 400b57cec5SDimitry Andric // Try to get the second register. 410b57cec5SDimitry Andric if (unsigned Reg = State.AllocateReg(RegList)) 420b57cec5SDimitry Andric State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo)); 430b57cec5SDimitry Andric else 445ffd83dbSDimitry Andric State.addLoc(CCValAssign::getCustomMem( 455ffd83dbSDimitry Andric ValNo, ValVT, State.AllocateStack(4, Align(4)), LocVT, LocInfo)); 460b57cec5SDimitry Andric return true; 470b57cec5SDimitry Andric } 480b57cec5SDimitry Andric 49480093f4SDimitry Andric static bool CC_ARM_APCS_Custom_f64(unsigned ValNo, MVT ValVT, MVT LocVT, 50480093f4SDimitry Andric CCValAssign::LocInfo LocInfo, 51480093f4SDimitry Andric ISD::ArgFlagsTy ArgFlags, 520b57cec5SDimitry Andric CCState &State) { 530b57cec5SDimitry Andric if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true)) 540b57cec5SDimitry Andric return false; 550b57cec5SDimitry Andric if (LocVT == MVT::v2f64 && 560b57cec5SDimitry Andric !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false)) 570b57cec5SDimitry Andric return false; 580b57cec5SDimitry Andric return true; // we handled it 590b57cec5SDimitry Andric } 600b57cec5SDimitry Andric 610b57cec5SDimitry Andric // AAPCS f64 is in aligned register pairs 62480093f4SDimitry Andric static bool f64AssignAAPCS(unsigned ValNo, MVT ValVT, MVT LocVT, 63480093f4SDimitry Andric CCValAssign::LocInfo LocInfo, 640b57cec5SDimitry Andric CCState &State, bool CanFail) { 650b57cec5SDimitry Andric static const MCPhysReg HiRegList[] = { ARM::R0, ARM::R2 }; 660b57cec5SDimitry Andric static const MCPhysReg LoRegList[] = { ARM::R1, ARM::R3 }; 670b57cec5SDimitry Andric static const MCPhysReg ShadowRegList[] = { ARM::R0, ARM::R1 }; 680b57cec5SDimitry Andric static const MCPhysReg GPRArgRegs[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 }; 690b57cec5SDimitry Andric 700b57cec5SDimitry Andric unsigned Reg = State.AllocateReg(HiRegList, ShadowRegList); 710b57cec5SDimitry Andric if (Reg == 0) { 720b57cec5SDimitry Andric 730b57cec5SDimitry Andric // If we had R3 unallocated only, now we still must to waste it. 740b57cec5SDimitry Andric Reg = State.AllocateReg(GPRArgRegs); 750b57cec5SDimitry Andric assert((!Reg || Reg == ARM::R3) && "Wrong GPRs usage for f64"); 760b57cec5SDimitry Andric 770b57cec5SDimitry Andric // For the 2nd half of a v2f64, do not just fail. 780b57cec5SDimitry Andric if (CanFail) 790b57cec5SDimitry Andric return false; 800b57cec5SDimitry Andric 810b57cec5SDimitry Andric // Put the whole thing on the stack. 825ffd83dbSDimitry Andric State.addLoc(CCValAssign::getCustomMem( 835ffd83dbSDimitry Andric ValNo, ValVT, State.AllocateStack(8, Align(8)), LocVT, LocInfo)); 840b57cec5SDimitry Andric return true; 850b57cec5SDimitry Andric } 860b57cec5SDimitry Andric 870b57cec5SDimitry Andric unsigned i; 880b57cec5SDimitry Andric for (i = 0; i < 2; ++i) 890b57cec5SDimitry Andric if (HiRegList[i] == Reg) 900b57cec5SDimitry Andric break; 910b57cec5SDimitry Andric 920b57cec5SDimitry Andric unsigned T = State.AllocateReg(LoRegList[i]); 930b57cec5SDimitry Andric (void)T; 940b57cec5SDimitry Andric assert(T == LoRegList[i] && "Could not allocate register"); 950b57cec5SDimitry Andric 960b57cec5SDimitry Andric State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo)); 970b57cec5SDimitry Andric State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i], 980b57cec5SDimitry Andric LocVT, LocInfo)); 990b57cec5SDimitry Andric return true; 1000b57cec5SDimitry Andric } 1010b57cec5SDimitry Andric 102480093f4SDimitry Andric static bool CC_ARM_AAPCS_Custom_f64(unsigned ValNo, MVT ValVT, MVT LocVT, 103480093f4SDimitry Andric CCValAssign::LocInfo LocInfo, 104480093f4SDimitry Andric ISD::ArgFlagsTy ArgFlags, 1050b57cec5SDimitry Andric CCState &State) { 1060b57cec5SDimitry Andric if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true)) 1070b57cec5SDimitry Andric return false; 1080b57cec5SDimitry Andric if (LocVT == MVT::v2f64 && 1090b57cec5SDimitry Andric !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false)) 1100b57cec5SDimitry Andric return false; 1110b57cec5SDimitry Andric return true; // we handled it 1120b57cec5SDimitry Andric } 1130b57cec5SDimitry Andric 114480093f4SDimitry Andric static bool f64RetAssign(unsigned ValNo, MVT ValVT, MVT LocVT, 115480093f4SDimitry Andric CCValAssign::LocInfo LocInfo, CCState &State) { 1160b57cec5SDimitry Andric static const MCPhysReg HiRegList[] = { ARM::R0, ARM::R2 }; 1170b57cec5SDimitry Andric static const MCPhysReg LoRegList[] = { ARM::R1, ARM::R3 }; 1180b57cec5SDimitry Andric 1190b57cec5SDimitry Andric unsigned Reg = State.AllocateReg(HiRegList, LoRegList); 1200b57cec5SDimitry Andric if (Reg == 0) 1210b57cec5SDimitry Andric return false; // we didn't handle it 1220b57cec5SDimitry Andric 1230b57cec5SDimitry Andric unsigned i; 1240b57cec5SDimitry Andric for (i = 0; i < 2; ++i) 1250b57cec5SDimitry Andric if (HiRegList[i] == Reg) 1260b57cec5SDimitry Andric break; 1270b57cec5SDimitry Andric 1280b57cec5SDimitry Andric State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo)); 1290b57cec5SDimitry Andric State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i], 1300b57cec5SDimitry Andric LocVT, LocInfo)); 1310b57cec5SDimitry Andric return true; 1320b57cec5SDimitry Andric } 1330b57cec5SDimitry Andric 134480093f4SDimitry Andric static bool RetCC_ARM_APCS_Custom_f64(unsigned ValNo, MVT ValVT, MVT LocVT, 135480093f4SDimitry Andric CCValAssign::LocInfo LocInfo, 136480093f4SDimitry Andric ISD::ArgFlagsTy ArgFlags, 1370b57cec5SDimitry Andric CCState &State) { 1380b57cec5SDimitry Andric if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State)) 1390b57cec5SDimitry Andric return false; 1400b57cec5SDimitry Andric if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State)) 1410b57cec5SDimitry Andric return false; 1420b57cec5SDimitry Andric return true; // we handled it 1430b57cec5SDimitry Andric } 1440b57cec5SDimitry Andric 145480093f4SDimitry Andric static bool RetCC_ARM_AAPCS_Custom_f64(unsigned ValNo, MVT ValVT, MVT LocVT, 146480093f4SDimitry Andric CCValAssign::LocInfo LocInfo, 147480093f4SDimitry Andric ISD::ArgFlagsTy ArgFlags, 1480b57cec5SDimitry Andric CCState &State) { 1490b57cec5SDimitry Andric return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags, 1500b57cec5SDimitry Andric State); 1510b57cec5SDimitry Andric } 1520b57cec5SDimitry Andric 1530b57cec5SDimitry Andric static const MCPhysReg RRegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 }; 1540b57cec5SDimitry Andric 1550b57cec5SDimitry Andric static const MCPhysReg SRegList[] = { ARM::S0, ARM::S1, ARM::S2, ARM::S3, 1560b57cec5SDimitry Andric ARM::S4, ARM::S5, ARM::S6, ARM::S7, 1570b57cec5SDimitry Andric ARM::S8, ARM::S9, ARM::S10, ARM::S11, 1580b57cec5SDimitry Andric ARM::S12, ARM::S13, ARM::S14, ARM::S15 }; 1590b57cec5SDimitry Andric static const MCPhysReg DRegList[] = { ARM::D0, ARM::D1, ARM::D2, ARM::D3, 1600b57cec5SDimitry Andric ARM::D4, ARM::D5, ARM::D6, ARM::D7 }; 1610b57cec5SDimitry Andric static const MCPhysReg QRegList[] = { ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3 }; 1620b57cec5SDimitry Andric 1630b57cec5SDimitry Andric 1640b57cec5SDimitry Andric // Allocate part of an AAPCS HFA or HVA. We assume that each member of the HA 1650b57cec5SDimitry Andric // has InConsecutiveRegs set, and that the last member also has 1660b57cec5SDimitry Andric // InConsecutiveRegsLast set. We must process all members of the HA before 1670b57cec5SDimitry Andric // we can allocate it, as we need to know the total number of registers that 1680b57cec5SDimitry Andric // will be needed in order to (attempt to) allocate a contiguous block. 169480093f4SDimitry Andric static bool CC_ARM_AAPCS_Custom_Aggregate(unsigned ValNo, MVT ValVT, 170480093f4SDimitry Andric MVT LocVT, 171480093f4SDimitry Andric CCValAssign::LocInfo LocInfo, 172480093f4SDimitry Andric ISD::ArgFlagsTy ArgFlags, 1730b57cec5SDimitry Andric CCState &State) { 1740b57cec5SDimitry Andric SmallVectorImpl<CCValAssign> &PendingMembers = State.getPendingLocs(); 1750b57cec5SDimitry Andric 1760b57cec5SDimitry Andric // AAPCS HFAs must have 1-4 elements, all of the same type 1770b57cec5SDimitry Andric if (PendingMembers.size() > 0) 1780b57cec5SDimitry Andric assert(PendingMembers[0].getLocVT() == LocVT); 1790b57cec5SDimitry Andric 1800b57cec5SDimitry Andric // Add the argument to the list to be allocated once we know the size of the 181480093f4SDimitry Andric // aggregate. Store the type's required alignment as extra info for later: in 1820b57cec5SDimitry Andric // the [N x i64] case all trace has been removed by the time we actually get 1830b57cec5SDimitry Andric // to do allocation. 1845ffd83dbSDimitry Andric PendingMembers.push_back(CCValAssign::getPending( 1855ffd83dbSDimitry Andric ValNo, ValVT, LocVT, LocInfo, ArgFlags.getNonZeroOrigAlign().value())); 1860b57cec5SDimitry Andric 1870b57cec5SDimitry Andric if (!ArgFlags.isInConsecutiveRegsLast()) 1880b57cec5SDimitry Andric return true; 1890b57cec5SDimitry Andric 1900b57cec5SDimitry Andric // Try to allocate a contiguous block of registers, each of the correct 1910b57cec5SDimitry Andric // size to hold one member. 1920b57cec5SDimitry Andric auto &DL = State.getMachineFunction().getDataLayout(); 1935ffd83dbSDimitry Andric const Align StackAlign = DL.getStackAlignment(); 1945ffd83dbSDimitry Andric const Align FirstMemberAlign(PendingMembers[0].getExtraInfo()); 1955ffd83dbSDimitry Andric Align Alignment = std::min(FirstMemberAlign, StackAlign); 1960b57cec5SDimitry Andric 1970b57cec5SDimitry Andric ArrayRef<MCPhysReg> RegList; 1980b57cec5SDimitry Andric switch (LocVT.SimpleTy) { 1990b57cec5SDimitry Andric case MVT::i32: { 2000b57cec5SDimitry Andric RegList = RRegList; 2010b57cec5SDimitry Andric unsigned RegIdx = State.getFirstUnallocated(RegList); 2020b57cec5SDimitry Andric 2030b57cec5SDimitry Andric // First consume all registers that would give an unaligned object. Whether 2040b57cec5SDimitry Andric // we go on stack or in regs, no-one will be using them in future. 2055ffd83dbSDimitry Andric unsigned RegAlign = alignTo(Alignment.value(), 4) / 4; 2060b57cec5SDimitry Andric while (RegIdx % RegAlign != 0 && RegIdx < RegList.size()) 2070b57cec5SDimitry Andric State.AllocateReg(RegList[RegIdx++]); 2080b57cec5SDimitry Andric 2090b57cec5SDimitry Andric break; 2100b57cec5SDimitry Andric } 2110b57cec5SDimitry Andric case MVT::f16: 2125ffd83dbSDimitry Andric case MVT::bf16: 2130b57cec5SDimitry Andric case MVT::f32: 2140b57cec5SDimitry Andric RegList = SRegList; 2150b57cec5SDimitry Andric break; 2160b57cec5SDimitry Andric case MVT::v4f16: 2175ffd83dbSDimitry Andric case MVT::v4bf16: 2180b57cec5SDimitry Andric case MVT::f64: 2190b57cec5SDimitry Andric RegList = DRegList; 2200b57cec5SDimitry Andric break; 2210b57cec5SDimitry Andric case MVT::v8f16: 2225ffd83dbSDimitry Andric case MVT::v8bf16: 2230b57cec5SDimitry Andric case MVT::v2f64: 2240b57cec5SDimitry Andric RegList = QRegList; 2250b57cec5SDimitry Andric break; 2260b57cec5SDimitry Andric default: 2270b57cec5SDimitry Andric llvm_unreachable("Unexpected member type for block aggregate"); 2280b57cec5SDimitry Andric break; 2290b57cec5SDimitry Andric } 2300b57cec5SDimitry Andric 2310b57cec5SDimitry Andric unsigned RegResult = State.AllocateRegBlock(RegList, PendingMembers.size()); 2320b57cec5SDimitry Andric if (RegResult) { 2330b57cec5SDimitry Andric for (SmallVectorImpl<CCValAssign>::iterator It = PendingMembers.begin(); 2340b57cec5SDimitry Andric It != PendingMembers.end(); ++It) { 2350b57cec5SDimitry Andric It->convertToReg(RegResult); 2360b57cec5SDimitry Andric State.addLoc(*It); 2370b57cec5SDimitry Andric ++RegResult; 2380b57cec5SDimitry Andric } 2390b57cec5SDimitry Andric PendingMembers.clear(); 2400b57cec5SDimitry Andric return true; 2410b57cec5SDimitry Andric } 2420b57cec5SDimitry Andric 2430b57cec5SDimitry Andric // Register allocation failed, we'll be needing the stack 2440b57cec5SDimitry Andric unsigned Size = LocVT.getSizeInBits() / 8; 2450b57cec5SDimitry Andric if (LocVT == MVT::i32 && State.getNextStackOffset() == 0) { 2460b57cec5SDimitry Andric // If nothing else has used the stack until this point, a non-HFA aggregate 2470b57cec5SDimitry Andric // can be split between regs and stack. 2480b57cec5SDimitry Andric unsigned RegIdx = State.getFirstUnallocated(RegList); 2490b57cec5SDimitry Andric for (auto &It : PendingMembers) { 2500b57cec5SDimitry Andric if (RegIdx >= RegList.size()) 2515ffd83dbSDimitry Andric It.convertToMem(State.AllocateStack(Size, Align(Size))); 2520b57cec5SDimitry Andric else 2530b57cec5SDimitry Andric It.convertToReg(State.AllocateReg(RegList[RegIdx++])); 2540b57cec5SDimitry Andric 2550b57cec5SDimitry Andric State.addLoc(It); 2560b57cec5SDimitry Andric } 2570b57cec5SDimitry Andric PendingMembers.clear(); 2580b57cec5SDimitry Andric return true; 259*fe6060f1SDimitry Andric } 260*fe6060f1SDimitry Andric 261*fe6060f1SDimitry Andric if (LocVT != MVT::i32) 2620b57cec5SDimitry Andric RegList = SRegList; 2630b57cec5SDimitry Andric 2640b57cec5SDimitry Andric // Mark all regs as unavailable (AAPCS rule C.2.vfp for VFP, C.6 for core) 2650b57cec5SDimitry Andric for (auto Reg : RegList) 2660b57cec5SDimitry Andric State.AllocateReg(Reg); 2670b57cec5SDimitry Andric 268*fe6060f1SDimitry Andric // Clamp the alignment between 4 and 8. 269*fe6060f1SDimitry Andric if (State.getMachineFunction().getSubtarget<ARMSubtarget>().isTargetAEABI()) 270*fe6060f1SDimitry Andric Alignment = ArgFlags.getNonZeroMemAlign() <= 4 ? Align(4) : Align(8); 271*fe6060f1SDimitry Andric 2720b57cec5SDimitry Andric // After the first item has been allocated, the rest are packed as tightly as 2730b57cec5SDimitry Andric // possible. (E.g. an incoming i64 would have starting Align of 8, but we'll 2740b57cec5SDimitry Andric // be allocating a bunch of i32 slots). 2750b57cec5SDimitry Andric for (auto &It : PendingMembers) { 2765ffd83dbSDimitry Andric It.convertToMem(State.AllocateStack(Size, Alignment)); 2770b57cec5SDimitry Andric State.addLoc(It); 278*fe6060f1SDimitry Andric Alignment = Align(1); 2790b57cec5SDimitry Andric } 2800b57cec5SDimitry Andric 2810b57cec5SDimitry Andric // All pending members have now been allocated 2820b57cec5SDimitry Andric PendingMembers.clear(); 2830b57cec5SDimitry Andric 2840b57cec5SDimitry Andric // This will be allocated by the last member of the aggregate 2850b57cec5SDimitry Andric return true; 2860b57cec5SDimitry Andric } 2870b57cec5SDimitry Andric 2885ffd83dbSDimitry Andric static bool CustomAssignInRegList(unsigned ValNo, MVT ValVT, MVT LocVT, 2895ffd83dbSDimitry Andric CCValAssign::LocInfo LocInfo, CCState &State, 2905ffd83dbSDimitry Andric ArrayRef<MCPhysReg> RegList) { 2915ffd83dbSDimitry Andric unsigned Reg = State.AllocateReg(RegList); 2925ffd83dbSDimitry Andric if (Reg) { 2935ffd83dbSDimitry Andric State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo)); 2945ffd83dbSDimitry Andric return true; 2955ffd83dbSDimitry Andric } 2965ffd83dbSDimitry Andric return false; 2975ffd83dbSDimitry Andric } 2985ffd83dbSDimitry Andric 2995ffd83dbSDimitry Andric static bool CC_ARM_AAPCS_Custom_f16(unsigned ValNo, MVT ValVT, MVT LocVT, 3005ffd83dbSDimitry Andric CCValAssign::LocInfo LocInfo, 3015ffd83dbSDimitry Andric ISD::ArgFlagsTy ArgFlags, CCState &State) { 3025ffd83dbSDimitry Andric // f16 arguments are extended to i32 and assigned to a register in [r0, r3] 3035ffd83dbSDimitry Andric return CustomAssignInRegList(ValNo, ValVT, MVT::i32, LocInfo, State, 3045ffd83dbSDimitry Andric RRegList); 3055ffd83dbSDimitry Andric } 3065ffd83dbSDimitry Andric 3075ffd83dbSDimitry Andric static bool CC_ARM_AAPCS_VFP_Custom_f16(unsigned ValNo, MVT ValVT, MVT LocVT, 3085ffd83dbSDimitry Andric CCValAssign::LocInfo LocInfo, 3095ffd83dbSDimitry Andric ISD::ArgFlagsTy ArgFlags, 3105ffd83dbSDimitry Andric CCState &State) { 3115ffd83dbSDimitry Andric // f16 arguments are extended to f32 and assigned to a register in [s0, s15] 3125ffd83dbSDimitry Andric return CustomAssignInRegList(ValNo, ValVT, MVT::f32, LocInfo, State, 3135ffd83dbSDimitry Andric SRegList); 3145ffd83dbSDimitry Andric } 3155ffd83dbSDimitry Andric 3160b57cec5SDimitry Andric // Include the table generated calling convention implementations. 3170b57cec5SDimitry Andric #include "ARMGenCallingConv.inc" 318