10b57cec5SDimitry Andric //===-- ARMBaseInstrInfo.cpp - ARM Instruction Information ----------------===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric // This file contains the Base ARM implementation of the TargetInstrInfo class. 100b57cec5SDimitry Andric // 110b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 120b57cec5SDimitry Andric 130b57cec5SDimitry Andric #include "ARMBaseInstrInfo.h" 140b57cec5SDimitry Andric #include "ARMBaseRegisterInfo.h" 150b57cec5SDimitry Andric #include "ARMConstantPoolValue.h" 160b57cec5SDimitry Andric #include "ARMFeatures.h" 170b57cec5SDimitry Andric #include "ARMHazardRecognizer.h" 180b57cec5SDimitry Andric #include "ARMMachineFunctionInfo.h" 190b57cec5SDimitry Andric #include "ARMSubtarget.h" 200b57cec5SDimitry Andric #include "MCTargetDesc/ARMAddressingModes.h" 210b57cec5SDimitry Andric #include "MCTargetDesc/ARMBaseInfo.h" 22e8d8bef9SDimitry Andric #include "MVETailPredUtils.h" 230b57cec5SDimitry Andric #include "llvm/ADT/DenseMap.h" 240b57cec5SDimitry Andric #include "llvm/ADT/STLExtras.h" 250b57cec5SDimitry Andric #include "llvm/ADT/SmallSet.h" 260b57cec5SDimitry Andric #include "llvm/ADT/SmallVector.h" 270b57cec5SDimitry Andric #include "llvm/ADT/Triple.h" 280b57cec5SDimitry Andric #include "llvm/CodeGen/LiveVariables.h" 290b57cec5SDimitry Andric #include "llvm/CodeGen/MachineBasicBlock.h" 300b57cec5SDimitry Andric #include "llvm/CodeGen/MachineConstantPool.h" 310b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h" 320b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h" 330b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstr.h" 340b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h" 350b57cec5SDimitry Andric #include "llvm/CodeGen/MachineMemOperand.h" 365ffd83dbSDimitry Andric #include "llvm/CodeGen/MachineModuleInfo.h" 370b57cec5SDimitry Andric #include "llvm/CodeGen/MachineOperand.h" 380b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h" 39e8d8bef9SDimitry Andric #include "llvm/CodeGen/MachineScheduler.h" 40e8d8bef9SDimitry Andric #include "llvm/CodeGen/MultiHazardRecognizer.h" 410b57cec5SDimitry Andric #include "llvm/CodeGen/ScoreboardHazardRecognizer.h" 420b57cec5SDimitry Andric #include "llvm/CodeGen/SelectionDAGNodes.h" 430b57cec5SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h" 440b57cec5SDimitry Andric #include "llvm/CodeGen/TargetRegisterInfo.h" 450b57cec5SDimitry Andric #include "llvm/CodeGen/TargetSchedule.h" 460b57cec5SDimitry Andric #include "llvm/IR/Attributes.h" 470b57cec5SDimitry Andric #include "llvm/IR/Constants.h" 480b57cec5SDimitry Andric #include "llvm/IR/DebugLoc.h" 490b57cec5SDimitry Andric #include "llvm/IR/Function.h" 500b57cec5SDimitry Andric #include "llvm/IR/GlobalValue.h" 510b57cec5SDimitry Andric #include "llvm/MC/MCAsmInfo.h" 520b57cec5SDimitry Andric #include "llvm/MC/MCInstrDesc.h" 530b57cec5SDimitry Andric #include "llvm/MC/MCInstrItineraries.h" 540b57cec5SDimitry Andric #include "llvm/Support/BranchProbability.h" 550b57cec5SDimitry Andric #include "llvm/Support/Casting.h" 560b57cec5SDimitry Andric #include "llvm/Support/CommandLine.h" 570b57cec5SDimitry Andric #include "llvm/Support/Compiler.h" 580b57cec5SDimitry Andric #include "llvm/Support/Debug.h" 590b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h" 600b57cec5SDimitry Andric #include "llvm/Support/raw_ostream.h" 610b57cec5SDimitry Andric #include "llvm/Target/TargetMachine.h" 620b57cec5SDimitry Andric #include <algorithm> 630b57cec5SDimitry Andric #include <cassert> 640b57cec5SDimitry Andric #include <cstdint> 650b57cec5SDimitry Andric #include <iterator> 660b57cec5SDimitry Andric #include <new> 670b57cec5SDimitry Andric #include <utility> 680b57cec5SDimitry Andric #include <vector> 690b57cec5SDimitry Andric 700b57cec5SDimitry Andric using namespace llvm; 710b57cec5SDimitry Andric 720b57cec5SDimitry Andric #define DEBUG_TYPE "arm-instrinfo" 730b57cec5SDimitry Andric 740b57cec5SDimitry Andric #define GET_INSTRINFO_CTOR_DTOR 750b57cec5SDimitry Andric #include "ARMGenInstrInfo.inc" 760b57cec5SDimitry Andric 770b57cec5SDimitry Andric static cl::opt<bool> 780b57cec5SDimitry Andric EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden, 790b57cec5SDimitry Andric cl::desc("Enable ARM 2-addr to 3-addr conv")); 800b57cec5SDimitry Andric 810b57cec5SDimitry Andric /// ARM_MLxEntry - Record information about MLA / MLS instructions. 820b57cec5SDimitry Andric struct ARM_MLxEntry { 830b57cec5SDimitry Andric uint16_t MLxOpc; // MLA / MLS opcode 840b57cec5SDimitry Andric uint16_t MulOpc; // Expanded multiplication opcode 850b57cec5SDimitry Andric uint16_t AddSubOpc; // Expanded add / sub opcode 860b57cec5SDimitry Andric bool NegAcc; // True if the acc is negated before the add / sub. 870b57cec5SDimitry Andric bool HasLane; // True if instruction has an extra "lane" operand. 880b57cec5SDimitry Andric }; 890b57cec5SDimitry Andric 900b57cec5SDimitry Andric static const ARM_MLxEntry ARM_MLxTable[] = { 910b57cec5SDimitry Andric // MLxOpc, MulOpc, AddSubOpc, NegAcc, HasLane 920b57cec5SDimitry Andric // fp scalar ops 930b57cec5SDimitry Andric { ARM::VMLAS, ARM::VMULS, ARM::VADDS, false, false }, 940b57cec5SDimitry Andric { ARM::VMLSS, ARM::VMULS, ARM::VSUBS, false, false }, 950b57cec5SDimitry Andric { ARM::VMLAD, ARM::VMULD, ARM::VADDD, false, false }, 960b57cec5SDimitry Andric { ARM::VMLSD, ARM::VMULD, ARM::VSUBD, false, false }, 970b57cec5SDimitry Andric { ARM::VNMLAS, ARM::VNMULS, ARM::VSUBS, true, false }, 980b57cec5SDimitry Andric { ARM::VNMLSS, ARM::VMULS, ARM::VSUBS, true, false }, 990b57cec5SDimitry Andric { ARM::VNMLAD, ARM::VNMULD, ARM::VSUBD, true, false }, 1000b57cec5SDimitry Andric { ARM::VNMLSD, ARM::VMULD, ARM::VSUBD, true, false }, 1010b57cec5SDimitry Andric 1020b57cec5SDimitry Andric // fp SIMD ops 1030b57cec5SDimitry Andric { ARM::VMLAfd, ARM::VMULfd, ARM::VADDfd, false, false }, 1040b57cec5SDimitry Andric { ARM::VMLSfd, ARM::VMULfd, ARM::VSUBfd, false, false }, 1050b57cec5SDimitry Andric { ARM::VMLAfq, ARM::VMULfq, ARM::VADDfq, false, false }, 1060b57cec5SDimitry Andric { ARM::VMLSfq, ARM::VMULfq, ARM::VSUBfq, false, false }, 1070b57cec5SDimitry Andric { ARM::VMLAslfd, ARM::VMULslfd, ARM::VADDfd, false, true }, 1080b57cec5SDimitry Andric { ARM::VMLSslfd, ARM::VMULslfd, ARM::VSUBfd, false, true }, 1090b57cec5SDimitry Andric { ARM::VMLAslfq, ARM::VMULslfq, ARM::VADDfq, false, true }, 1100b57cec5SDimitry Andric { ARM::VMLSslfq, ARM::VMULslfq, ARM::VSUBfq, false, true }, 1110b57cec5SDimitry Andric }; 1120b57cec5SDimitry Andric 1130b57cec5SDimitry Andric ARMBaseInstrInfo::ARMBaseInstrInfo(const ARMSubtarget& STI) 1140b57cec5SDimitry Andric : ARMGenInstrInfo(ARM::ADJCALLSTACKDOWN, ARM::ADJCALLSTACKUP), 1150b57cec5SDimitry Andric Subtarget(STI) { 1160b57cec5SDimitry Andric for (unsigned i = 0, e = array_lengthof(ARM_MLxTable); i != e; ++i) { 1170b57cec5SDimitry Andric if (!MLxEntryMap.insert(std::make_pair(ARM_MLxTable[i].MLxOpc, i)).second) 1180b57cec5SDimitry Andric llvm_unreachable("Duplicated entries?"); 1190b57cec5SDimitry Andric MLxHazardOpcodes.insert(ARM_MLxTable[i].AddSubOpc); 1200b57cec5SDimitry Andric MLxHazardOpcodes.insert(ARM_MLxTable[i].MulOpc); 1210b57cec5SDimitry Andric } 1220b57cec5SDimitry Andric } 1230b57cec5SDimitry Andric 1240b57cec5SDimitry Andric // Use a ScoreboardHazardRecognizer for prepass ARM scheduling. TargetInstrImpl 1250b57cec5SDimitry Andric // currently defaults to no prepass hazard recognizer. 1260b57cec5SDimitry Andric ScheduleHazardRecognizer * 1270b57cec5SDimitry Andric ARMBaseInstrInfo::CreateTargetHazardRecognizer(const TargetSubtargetInfo *STI, 1280b57cec5SDimitry Andric const ScheduleDAG *DAG) const { 1290b57cec5SDimitry Andric if (usePreRAHazardRecognizer()) { 1300b57cec5SDimitry Andric const InstrItineraryData *II = 1310b57cec5SDimitry Andric static_cast<const ARMSubtarget *>(STI)->getInstrItineraryData(); 1320b57cec5SDimitry Andric return new ScoreboardHazardRecognizer(II, DAG, "pre-RA-sched"); 1330b57cec5SDimitry Andric } 1340b57cec5SDimitry Andric return TargetInstrInfo::CreateTargetHazardRecognizer(STI, DAG); 1350b57cec5SDimitry Andric } 1360b57cec5SDimitry Andric 137e8d8bef9SDimitry Andric // Called during: 138e8d8bef9SDimitry Andric // - pre-RA scheduling 139e8d8bef9SDimitry Andric // - post-RA scheduling when FeatureUseMISched is set 140e8d8bef9SDimitry Andric ScheduleHazardRecognizer *ARMBaseInstrInfo::CreateTargetMIHazardRecognizer( 141e8d8bef9SDimitry Andric const InstrItineraryData *II, const ScheduleDAGMI *DAG) const { 142e8d8bef9SDimitry Andric MultiHazardRecognizer *MHR = new MultiHazardRecognizer(); 143e8d8bef9SDimitry Andric 144e8d8bef9SDimitry Andric // We would like to restrict this hazard recognizer to only 145e8d8bef9SDimitry Andric // post-RA scheduling; we can tell that we're post-RA because we don't 146e8d8bef9SDimitry Andric // track VRegLiveness. 147e8d8bef9SDimitry Andric // Cortex-M7: TRM indicates that there is a single ITCM bank and two DTCM 148e8d8bef9SDimitry Andric // banks banked on bit 2. Assume that TCMs are in use. 149e8d8bef9SDimitry Andric if (Subtarget.isCortexM7() && !DAG->hasVRegLiveness()) 150e8d8bef9SDimitry Andric MHR->AddHazardRecognizer( 151e8d8bef9SDimitry Andric std::make_unique<ARMBankConflictHazardRecognizer>(DAG, 0x4, true)); 152e8d8bef9SDimitry Andric 153e8d8bef9SDimitry Andric // Not inserting ARMHazardRecognizerFPMLx because that would change 154e8d8bef9SDimitry Andric // legacy behavior 155e8d8bef9SDimitry Andric 156e8d8bef9SDimitry Andric auto BHR = TargetInstrInfo::CreateTargetMIHazardRecognizer(II, DAG); 157e8d8bef9SDimitry Andric MHR->AddHazardRecognizer(std::unique_ptr<ScheduleHazardRecognizer>(BHR)); 158e8d8bef9SDimitry Andric return MHR; 159e8d8bef9SDimitry Andric } 160e8d8bef9SDimitry Andric 161e8d8bef9SDimitry Andric // Called during post-RA scheduling when FeatureUseMISched is not set 1620b57cec5SDimitry Andric ScheduleHazardRecognizer *ARMBaseInstrInfo:: 1630b57cec5SDimitry Andric CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II, 1640b57cec5SDimitry Andric const ScheduleDAG *DAG) const { 165e8d8bef9SDimitry Andric MultiHazardRecognizer *MHR = new MultiHazardRecognizer(); 166e8d8bef9SDimitry Andric 1670b57cec5SDimitry Andric if (Subtarget.isThumb2() || Subtarget.hasVFP2Base()) 168e8d8bef9SDimitry Andric MHR->AddHazardRecognizer(std::make_unique<ARMHazardRecognizerFPMLx>()); 169e8d8bef9SDimitry Andric 170e8d8bef9SDimitry Andric auto BHR = TargetInstrInfo::CreateTargetPostRAHazardRecognizer(II, DAG); 171e8d8bef9SDimitry Andric if (BHR) 172e8d8bef9SDimitry Andric MHR->AddHazardRecognizer(std::unique_ptr<ScheduleHazardRecognizer>(BHR)); 173e8d8bef9SDimitry Andric return MHR; 1740b57cec5SDimitry Andric } 1750b57cec5SDimitry Andric 176349cc55cSDimitry Andric MachineInstr * 177349cc55cSDimitry Andric ARMBaseInstrInfo::convertToThreeAddress(MachineInstr &MI, LiveVariables *LV, 178349cc55cSDimitry Andric LiveIntervals *LIS) const { 1790b57cec5SDimitry Andric // FIXME: Thumb2 support. 1800b57cec5SDimitry Andric 1810b57cec5SDimitry Andric if (!EnableARM3Addr) 1820b57cec5SDimitry Andric return nullptr; 1830b57cec5SDimitry Andric 1840b57cec5SDimitry Andric MachineFunction &MF = *MI.getParent()->getParent(); 1850b57cec5SDimitry Andric uint64_t TSFlags = MI.getDesc().TSFlags; 1860b57cec5SDimitry Andric bool isPre = false; 1870b57cec5SDimitry Andric switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) { 1880b57cec5SDimitry Andric default: return nullptr; 1890b57cec5SDimitry Andric case ARMII::IndexModePre: 1900b57cec5SDimitry Andric isPre = true; 1910b57cec5SDimitry Andric break; 1920b57cec5SDimitry Andric case ARMII::IndexModePost: 1930b57cec5SDimitry Andric break; 1940b57cec5SDimitry Andric } 1950b57cec5SDimitry Andric 1960b57cec5SDimitry Andric // Try splitting an indexed load/store to an un-indexed one plus an add/sub 1970b57cec5SDimitry Andric // operation. 1980b57cec5SDimitry Andric unsigned MemOpc = getUnindexedOpcode(MI.getOpcode()); 1990b57cec5SDimitry Andric if (MemOpc == 0) 2000b57cec5SDimitry Andric return nullptr; 2010b57cec5SDimitry Andric 2020b57cec5SDimitry Andric MachineInstr *UpdateMI = nullptr; 2030b57cec5SDimitry Andric MachineInstr *MemMI = nullptr; 2040b57cec5SDimitry Andric unsigned AddrMode = (TSFlags & ARMII::AddrModeMask); 2050b57cec5SDimitry Andric const MCInstrDesc &MCID = MI.getDesc(); 2060b57cec5SDimitry Andric unsigned NumOps = MCID.getNumOperands(); 2070b57cec5SDimitry Andric bool isLoad = !MI.mayStore(); 2080b57cec5SDimitry Andric const MachineOperand &WB = isLoad ? MI.getOperand(1) : MI.getOperand(0); 2090b57cec5SDimitry Andric const MachineOperand &Base = MI.getOperand(2); 2100b57cec5SDimitry Andric const MachineOperand &Offset = MI.getOperand(NumOps - 3); 2118bcb0991SDimitry Andric Register WBReg = WB.getReg(); 2128bcb0991SDimitry Andric Register BaseReg = Base.getReg(); 2138bcb0991SDimitry Andric Register OffReg = Offset.getReg(); 2140b57cec5SDimitry Andric unsigned OffImm = MI.getOperand(NumOps - 2).getImm(); 2150b57cec5SDimitry Andric ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI.getOperand(NumOps - 1).getImm(); 2160b57cec5SDimitry Andric switch (AddrMode) { 2170b57cec5SDimitry Andric default: llvm_unreachable("Unknown indexed op!"); 2180b57cec5SDimitry Andric case ARMII::AddrMode2: { 2190b57cec5SDimitry Andric bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub; 2200b57cec5SDimitry Andric unsigned Amt = ARM_AM::getAM2Offset(OffImm); 2210b57cec5SDimitry Andric if (OffReg == 0) { 2220b57cec5SDimitry Andric if (ARM_AM::getSOImmVal(Amt) == -1) 2230b57cec5SDimitry Andric // Can't encode it in a so_imm operand. This transformation will 2240b57cec5SDimitry Andric // add more than 1 instruction. Abandon! 2250b57cec5SDimitry Andric return nullptr; 2260b57cec5SDimitry Andric UpdateMI = BuildMI(MF, MI.getDebugLoc(), 2270b57cec5SDimitry Andric get(isSub ? ARM::SUBri : ARM::ADDri), WBReg) 2280b57cec5SDimitry Andric .addReg(BaseReg) 2290b57cec5SDimitry Andric .addImm(Amt) 2300b57cec5SDimitry Andric .add(predOps(Pred)) 2310b57cec5SDimitry Andric .add(condCodeOp()); 2320b57cec5SDimitry Andric } else if (Amt != 0) { 2330b57cec5SDimitry Andric ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm); 2340b57cec5SDimitry Andric unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt); 2350b57cec5SDimitry Andric UpdateMI = BuildMI(MF, MI.getDebugLoc(), 2360b57cec5SDimitry Andric get(isSub ? ARM::SUBrsi : ARM::ADDrsi), WBReg) 2370b57cec5SDimitry Andric .addReg(BaseReg) 2380b57cec5SDimitry Andric .addReg(OffReg) 2390b57cec5SDimitry Andric .addReg(0) 2400b57cec5SDimitry Andric .addImm(SOOpc) 2410b57cec5SDimitry Andric .add(predOps(Pred)) 2420b57cec5SDimitry Andric .add(condCodeOp()); 2430b57cec5SDimitry Andric } else 2440b57cec5SDimitry Andric UpdateMI = BuildMI(MF, MI.getDebugLoc(), 2450b57cec5SDimitry Andric get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg) 2460b57cec5SDimitry Andric .addReg(BaseReg) 2470b57cec5SDimitry Andric .addReg(OffReg) 2480b57cec5SDimitry Andric .add(predOps(Pred)) 2490b57cec5SDimitry Andric .add(condCodeOp()); 2500b57cec5SDimitry Andric break; 2510b57cec5SDimitry Andric } 2520b57cec5SDimitry Andric case ARMII::AddrMode3 : { 2530b57cec5SDimitry Andric bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub; 2540b57cec5SDimitry Andric unsigned Amt = ARM_AM::getAM3Offset(OffImm); 2550b57cec5SDimitry Andric if (OffReg == 0) 2560b57cec5SDimitry Andric // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand. 2570b57cec5SDimitry Andric UpdateMI = BuildMI(MF, MI.getDebugLoc(), 2580b57cec5SDimitry Andric get(isSub ? ARM::SUBri : ARM::ADDri), WBReg) 2590b57cec5SDimitry Andric .addReg(BaseReg) 2600b57cec5SDimitry Andric .addImm(Amt) 2610b57cec5SDimitry Andric .add(predOps(Pred)) 2620b57cec5SDimitry Andric .add(condCodeOp()); 2630b57cec5SDimitry Andric else 2640b57cec5SDimitry Andric UpdateMI = BuildMI(MF, MI.getDebugLoc(), 2650b57cec5SDimitry Andric get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg) 2660b57cec5SDimitry Andric .addReg(BaseReg) 2670b57cec5SDimitry Andric .addReg(OffReg) 2680b57cec5SDimitry Andric .add(predOps(Pred)) 2690b57cec5SDimitry Andric .add(condCodeOp()); 2700b57cec5SDimitry Andric break; 2710b57cec5SDimitry Andric } 2720b57cec5SDimitry Andric } 2730b57cec5SDimitry Andric 2740b57cec5SDimitry Andric std::vector<MachineInstr*> NewMIs; 2750b57cec5SDimitry Andric if (isPre) { 2760b57cec5SDimitry Andric if (isLoad) 2770b57cec5SDimitry Andric MemMI = 2780b57cec5SDimitry Andric BuildMI(MF, MI.getDebugLoc(), get(MemOpc), MI.getOperand(0).getReg()) 2790b57cec5SDimitry Andric .addReg(WBReg) 2800b57cec5SDimitry Andric .addImm(0) 2810b57cec5SDimitry Andric .addImm(Pred); 2820b57cec5SDimitry Andric else 2830b57cec5SDimitry Andric MemMI = BuildMI(MF, MI.getDebugLoc(), get(MemOpc)) 2840b57cec5SDimitry Andric .addReg(MI.getOperand(1).getReg()) 2850b57cec5SDimitry Andric .addReg(WBReg) 2860b57cec5SDimitry Andric .addReg(0) 2870b57cec5SDimitry Andric .addImm(0) 2880b57cec5SDimitry Andric .addImm(Pred); 2890b57cec5SDimitry Andric NewMIs.push_back(MemMI); 2900b57cec5SDimitry Andric NewMIs.push_back(UpdateMI); 2910b57cec5SDimitry Andric } else { 2920b57cec5SDimitry Andric if (isLoad) 2930b57cec5SDimitry Andric MemMI = 2940b57cec5SDimitry Andric BuildMI(MF, MI.getDebugLoc(), get(MemOpc), MI.getOperand(0).getReg()) 2950b57cec5SDimitry Andric .addReg(BaseReg) 2960b57cec5SDimitry Andric .addImm(0) 2970b57cec5SDimitry Andric .addImm(Pred); 2980b57cec5SDimitry Andric else 2990b57cec5SDimitry Andric MemMI = BuildMI(MF, MI.getDebugLoc(), get(MemOpc)) 3000b57cec5SDimitry Andric .addReg(MI.getOperand(1).getReg()) 3010b57cec5SDimitry Andric .addReg(BaseReg) 3020b57cec5SDimitry Andric .addReg(0) 3030b57cec5SDimitry Andric .addImm(0) 3040b57cec5SDimitry Andric .addImm(Pred); 3050b57cec5SDimitry Andric if (WB.isDead()) 3060b57cec5SDimitry Andric UpdateMI->getOperand(0).setIsDead(); 3070b57cec5SDimitry Andric NewMIs.push_back(UpdateMI); 3080b57cec5SDimitry Andric NewMIs.push_back(MemMI); 3090b57cec5SDimitry Andric } 3100b57cec5SDimitry Andric 3110b57cec5SDimitry Andric // Transfer LiveVariables states, kill / dead info. 3120b57cec5SDimitry Andric if (LV) { 3134824e7fdSDimitry Andric for (const MachineOperand &MO : MI.operands()) { 3148bcb0991SDimitry Andric if (MO.isReg() && Register::isVirtualRegister(MO.getReg())) { 3158bcb0991SDimitry Andric Register Reg = MO.getReg(); 3160b57cec5SDimitry Andric 3170b57cec5SDimitry Andric LiveVariables::VarInfo &VI = LV->getVarInfo(Reg); 3180b57cec5SDimitry Andric if (MO.isDef()) { 3190b57cec5SDimitry Andric MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI; 3200b57cec5SDimitry Andric if (MO.isDead()) 3210b57cec5SDimitry Andric LV->addVirtualRegisterDead(Reg, *NewMI); 3220b57cec5SDimitry Andric } 3230b57cec5SDimitry Andric if (MO.isUse() && MO.isKill()) { 3240b57cec5SDimitry Andric for (unsigned j = 0; j < 2; ++j) { 3250b57cec5SDimitry Andric // Look at the two new MI's in reverse order. 3260b57cec5SDimitry Andric MachineInstr *NewMI = NewMIs[j]; 3270b57cec5SDimitry Andric if (!NewMI->readsRegister(Reg)) 3280b57cec5SDimitry Andric continue; 3290b57cec5SDimitry Andric LV->addVirtualRegisterKilled(Reg, *NewMI); 3300b57cec5SDimitry Andric if (VI.removeKill(MI)) 3310b57cec5SDimitry Andric VI.Kills.push_back(NewMI); 3320b57cec5SDimitry Andric break; 3330b57cec5SDimitry Andric } 3340b57cec5SDimitry Andric } 3350b57cec5SDimitry Andric } 3360b57cec5SDimitry Andric } 3370b57cec5SDimitry Andric } 3380b57cec5SDimitry Andric 339349cc55cSDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 340349cc55cSDimitry Andric MBB.insert(MI, NewMIs[1]); 341349cc55cSDimitry Andric MBB.insert(MI, NewMIs[0]); 3420b57cec5SDimitry Andric return NewMIs[0]; 3430b57cec5SDimitry Andric } 3440b57cec5SDimitry Andric 3450b57cec5SDimitry Andric // Branch analysis. 346*81ad6265SDimitry Andric // Cond vector output format: 347*81ad6265SDimitry Andric // 0 elements indicates an unconditional branch 348*81ad6265SDimitry Andric // 2 elements indicates a conditional branch; the elements are 349*81ad6265SDimitry Andric // the condition to check and the CPSR. 350*81ad6265SDimitry Andric // 3 elements indicates a hardware loop end; the elements 351*81ad6265SDimitry Andric // are the opcode, the operand value to test, and a dummy 352*81ad6265SDimitry Andric // operand used to pad out to 3 operands. 3530b57cec5SDimitry Andric bool ARMBaseInstrInfo::analyzeBranch(MachineBasicBlock &MBB, 3540b57cec5SDimitry Andric MachineBasicBlock *&TBB, 3550b57cec5SDimitry Andric MachineBasicBlock *&FBB, 3560b57cec5SDimitry Andric SmallVectorImpl<MachineOperand> &Cond, 3570b57cec5SDimitry Andric bool AllowModify) const { 3580b57cec5SDimitry Andric TBB = nullptr; 3590b57cec5SDimitry Andric FBB = nullptr; 3600b57cec5SDimitry Andric 361e8d8bef9SDimitry Andric MachineBasicBlock::instr_iterator I = MBB.instr_end(); 362e8d8bef9SDimitry Andric if (I == MBB.instr_begin()) 3630b57cec5SDimitry Andric return false; // Empty blocks are easy. 3640b57cec5SDimitry Andric --I; 3650b57cec5SDimitry Andric 3660b57cec5SDimitry Andric // Walk backwards from the end of the basic block until the branch is 3670b57cec5SDimitry Andric // analyzed or we give up. 3680b57cec5SDimitry Andric while (isPredicated(*I) || I->isTerminator() || I->isDebugValue()) { 3690b57cec5SDimitry Andric // Flag to be raised on unanalyzeable instructions. This is useful in cases 3700b57cec5SDimitry Andric // where we want to clean up on the end of the basic block before we bail 3710b57cec5SDimitry Andric // out. 3720b57cec5SDimitry Andric bool CantAnalyze = false; 3730b57cec5SDimitry Andric 374e8d8bef9SDimitry Andric // Skip over DEBUG values, predicated nonterminators and speculation 375e8d8bef9SDimitry Andric // barrier terminators. 376e8d8bef9SDimitry Andric while (I->isDebugInstr() || !I->isTerminator() || 377e8d8bef9SDimitry Andric isSpeculationBarrierEndBBOpcode(I->getOpcode()) || 378e8d8bef9SDimitry Andric I->getOpcode() == ARM::t2DoLoopStartTP){ 379e8d8bef9SDimitry Andric if (I == MBB.instr_begin()) 3800b57cec5SDimitry Andric return false; 3810b57cec5SDimitry Andric --I; 3820b57cec5SDimitry Andric } 3830b57cec5SDimitry Andric 3840b57cec5SDimitry Andric if (isIndirectBranchOpcode(I->getOpcode()) || 3850b57cec5SDimitry Andric isJumpTableBranchOpcode(I->getOpcode())) { 3860b57cec5SDimitry Andric // Indirect branches and jump tables can't be analyzed, but we still want 3870b57cec5SDimitry Andric // to clean up any instructions at the tail of the basic block. 3880b57cec5SDimitry Andric CantAnalyze = true; 3890b57cec5SDimitry Andric } else if (isUncondBranchOpcode(I->getOpcode())) { 3900b57cec5SDimitry Andric TBB = I->getOperand(0).getMBB(); 3910b57cec5SDimitry Andric } else if (isCondBranchOpcode(I->getOpcode())) { 3920b57cec5SDimitry Andric // Bail out if we encounter multiple conditional branches. 3930b57cec5SDimitry Andric if (!Cond.empty()) 3940b57cec5SDimitry Andric return true; 3950b57cec5SDimitry Andric 3960b57cec5SDimitry Andric assert(!FBB && "FBB should have been null."); 3970b57cec5SDimitry Andric FBB = TBB; 3980b57cec5SDimitry Andric TBB = I->getOperand(0).getMBB(); 3990b57cec5SDimitry Andric Cond.push_back(I->getOperand(1)); 4000b57cec5SDimitry Andric Cond.push_back(I->getOperand(2)); 4010b57cec5SDimitry Andric } else if (I->isReturn()) { 4020b57cec5SDimitry Andric // Returns can't be analyzed, but we should run cleanup. 403e8d8bef9SDimitry Andric CantAnalyze = true; 404*81ad6265SDimitry Andric } else if (I->getOpcode() == ARM::t2LoopEnd && 405*81ad6265SDimitry Andric MBB.getParent() 406*81ad6265SDimitry Andric ->getSubtarget<ARMSubtarget>() 407*81ad6265SDimitry Andric .enableMachinePipeliner()) { 408*81ad6265SDimitry Andric if (!Cond.empty()) 409*81ad6265SDimitry Andric return true; 410*81ad6265SDimitry Andric FBB = TBB; 411*81ad6265SDimitry Andric TBB = I->getOperand(1).getMBB(); 412*81ad6265SDimitry Andric Cond.push_back(MachineOperand::CreateImm(I->getOpcode())); 413*81ad6265SDimitry Andric Cond.push_back(I->getOperand(0)); 414*81ad6265SDimitry Andric Cond.push_back(MachineOperand::CreateImm(0)); 4150b57cec5SDimitry Andric } else { 4160b57cec5SDimitry Andric // We encountered other unrecognized terminator. Bail out immediately. 4170b57cec5SDimitry Andric return true; 4180b57cec5SDimitry Andric } 4190b57cec5SDimitry Andric 4200b57cec5SDimitry Andric // Cleanup code - to be run for unpredicated unconditional branches and 4210b57cec5SDimitry Andric // returns. 4220b57cec5SDimitry Andric if (!isPredicated(*I) && 4230b57cec5SDimitry Andric (isUncondBranchOpcode(I->getOpcode()) || 4240b57cec5SDimitry Andric isIndirectBranchOpcode(I->getOpcode()) || 4250b57cec5SDimitry Andric isJumpTableBranchOpcode(I->getOpcode()) || 4260b57cec5SDimitry Andric I->isReturn())) { 4270b57cec5SDimitry Andric // Forget any previous condition branch information - it no longer applies. 4280b57cec5SDimitry Andric Cond.clear(); 4290b57cec5SDimitry Andric FBB = nullptr; 4300b57cec5SDimitry Andric 4310b57cec5SDimitry Andric // If we can modify the function, delete everything below this 4320b57cec5SDimitry Andric // unconditional branch. 4330b57cec5SDimitry Andric if (AllowModify) { 4340b57cec5SDimitry Andric MachineBasicBlock::iterator DI = std::next(I); 435e8d8bef9SDimitry Andric while (DI != MBB.instr_end()) { 4360b57cec5SDimitry Andric MachineInstr &InstToDelete = *DI; 4370b57cec5SDimitry Andric ++DI; 438e8d8bef9SDimitry Andric // Speculation barriers must not be deleted. 439e8d8bef9SDimitry Andric if (isSpeculationBarrierEndBBOpcode(InstToDelete.getOpcode())) 440e8d8bef9SDimitry Andric continue; 4410b57cec5SDimitry Andric InstToDelete.eraseFromParent(); 4420b57cec5SDimitry Andric } 4430b57cec5SDimitry Andric } 4440b57cec5SDimitry Andric } 4450b57cec5SDimitry Andric 446e8d8bef9SDimitry Andric if (CantAnalyze) { 447e8d8bef9SDimitry Andric // We may not be able to analyze the block, but we could still have 448e8d8bef9SDimitry Andric // an unconditional branch as the last instruction in the block, which 449e8d8bef9SDimitry Andric // just branches to layout successor. If this is the case, then just 450e8d8bef9SDimitry Andric // remove it if we're allowed to make modifications. 451e8d8bef9SDimitry Andric if (AllowModify && !isPredicated(MBB.back()) && 452e8d8bef9SDimitry Andric isUncondBranchOpcode(MBB.back().getOpcode()) && 453e8d8bef9SDimitry Andric TBB && MBB.isLayoutSuccessor(TBB)) 454e8d8bef9SDimitry Andric removeBranch(MBB); 4550b57cec5SDimitry Andric return true; 456e8d8bef9SDimitry Andric } 4570b57cec5SDimitry Andric 458e8d8bef9SDimitry Andric if (I == MBB.instr_begin()) 4590b57cec5SDimitry Andric return false; 4600b57cec5SDimitry Andric 4610b57cec5SDimitry Andric --I; 4620b57cec5SDimitry Andric } 4630b57cec5SDimitry Andric 4640b57cec5SDimitry Andric // We made it past the terminators without bailing out - we must have 4650b57cec5SDimitry Andric // analyzed this branch successfully. 4660b57cec5SDimitry Andric return false; 4670b57cec5SDimitry Andric } 4680b57cec5SDimitry Andric 4690b57cec5SDimitry Andric unsigned ARMBaseInstrInfo::removeBranch(MachineBasicBlock &MBB, 4700b57cec5SDimitry Andric int *BytesRemoved) const { 4710b57cec5SDimitry Andric assert(!BytesRemoved && "code size not handled"); 4720b57cec5SDimitry Andric 4730b57cec5SDimitry Andric MachineBasicBlock::iterator I = MBB.getLastNonDebugInstr(); 4740b57cec5SDimitry Andric if (I == MBB.end()) 4750b57cec5SDimitry Andric return 0; 4760b57cec5SDimitry Andric 4770b57cec5SDimitry Andric if (!isUncondBranchOpcode(I->getOpcode()) && 478*81ad6265SDimitry Andric !isCondBranchOpcode(I->getOpcode()) && I->getOpcode() != ARM::t2LoopEnd) 4790b57cec5SDimitry Andric return 0; 4800b57cec5SDimitry Andric 4810b57cec5SDimitry Andric // Remove the branch. 4820b57cec5SDimitry Andric I->eraseFromParent(); 4830b57cec5SDimitry Andric 4840b57cec5SDimitry Andric I = MBB.end(); 4850b57cec5SDimitry Andric 4860b57cec5SDimitry Andric if (I == MBB.begin()) return 1; 4870b57cec5SDimitry Andric --I; 488*81ad6265SDimitry Andric if (!isCondBranchOpcode(I->getOpcode()) && I->getOpcode() != ARM::t2LoopEnd) 4890b57cec5SDimitry Andric return 1; 4900b57cec5SDimitry Andric 4910b57cec5SDimitry Andric // Remove the branch. 4920b57cec5SDimitry Andric I->eraseFromParent(); 4930b57cec5SDimitry Andric return 2; 4940b57cec5SDimitry Andric } 4950b57cec5SDimitry Andric 4960b57cec5SDimitry Andric unsigned ARMBaseInstrInfo::insertBranch(MachineBasicBlock &MBB, 4970b57cec5SDimitry Andric MachineBasicBlock *TBB, 4980b57cec5SDimitry Andric MachineBasicBlock *FBB, 4990b57cec5SDimitry Andric ArrayRef<MachineOperand> Cond, 5000b57cec5SDimitry Andric const DebugLoc &DL, 5010b57cec5SDimitry Andric int *BytesAdded) const { 5020b57cec5SDimitry Andric assert(!BytesAdded && "code size not handled"); 5030b57cec5SDimitry Andric ARMFunctionInfo *AFI = MBB.getParent()->getInfo<ARMFunctionInfo>(); 5040b57cec5SDimitry Andric int BOpc = !AFI->isThumbFunction() 5050b57cec5SDimitry Andric ? ARM::B : (AFI->isThumb2Function() ? ARM::t2B : ARM::tB); 5060b57cec5SDimitry Andric int BccOpc = !AFI->isThumbFunction() 5070b57cec5SDimitry Andric ? ARM::Bcc : (AFI->isThumb2Function() ? ARM::t2Bcc : ARM::tBcc); 5080b57cec5SDimitry Andric bool isThumb = AFI->isThumbFunction() || AFI->isThumb2Function(); 5090b57cec5SDimitry Andric 5100b57cec5SDimitry Andric // Shouldn't be a fall through. 5110b57cec5SDimitry Andric assert(TBB && "insertBranch must not be told to insert a fallthrough"); 512*81ad6265SDimitry Andric assert((Cond.size() == 2 || Cond.size() == 0 || Cond.size() == 3) && 513*81ad6265SDimitry Andric "ARM branch conditions have two or three components!"); 5140b57cec5SDimitry Andric 5150b57cec5SDimitry Andric // For conditional branches, we use addOperand to preserve CPSR flags. 5160b57cec5SDimitry Andric 5170b57cec5SDimitry Andric if (!FBB) { 5180b57cec5SDimitry Andric if (Cond.empty()) { // Unconditional branch? 5190b57cec5SDimitry Andric if (isThumb) 5200b57cec5SDimitry Andric BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB).add(predOps(ARMCC::AL)); 5210b57cec5SDimitry Andric else 5220b57cec5SDimitry Andric BuildMI(&MBB, DL, get(BOpc)).addMBB(TBB); 523*81ad6265SDimitry Andric } else if (Cond.size() == 2) { 5240b57cec5SDimitry Andric BuildMI(&MBB, DL, get(BccOpc)) 5250b57cec5SDimitry Andric .addMBB(TBB) 5260b57cec5SDimitry Andric .addImm(Cond[0].getImm()) 5270b57cec5SDimitry Andric .add(Cond[1]); 528*81ad6265SDimitry Andric } else 529*81ad6265SDimitry Andric BuildMI(&MBB, DL, get(Cond[0].getImm())).add(Cond[1]).addMBB(TBB); 5300b57cec5SDimitry Andric return 1; 5310b57cec5SDimitry Andric } 5320b57cec5SDimitry Andric 5330b57cec5SDimitry Andric // Two-way conditional branch. 534*81ad6265SDimitry Andric if (Cond.size() == 2) 5350b57cec5SDimitry Andric BuildMI(&MBB, DL, get(BccOpc)) 5360b57cec5SDimitry Andric .addMBB(TBB) 5370b57cec5SDimitry Andric .addImm(Cond[0].getImm()) 5380b57cec5SDimitry Andric .add(Cond[1]); 539*81ad6265SDimitry Andric else if (Cond.size() == 3) 540*81ad6265SDimitry Andric BuildMI(&MBB, DL, get(Cond[0].getImm())).add(Cond[1]).addMBB(TBB); 5410b57cec5SDimitry Andric if (isThumb) 5420b57cec5SDimitry Andric BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB).add(predOps(ARMCC::AL)); 5430b57cec5SDimitry Andric else 5440b57cec5SDimitry Andric BuildMI(&MBB, DL, get(BOpc)).addMBB(FBB); 5450b57cec5SDimitry Andric return 2; 5460b57cec5SDimitry Andric } 5470b57cec5SDimitry Andric 5480b57cec5SDimitry Andric bool ARMBaseInstrInfo:: 5490b57cec5SDimitry Andric reverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const { 550*81ad6265SDimitry Andric if (Cond.size() == 2) { 5510b57cec5SDimitry Andric ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm(); 5520b57cec5SDimitry Andric Cond[0].setImm(ARMCC::getOppositeCondition(CC)); 5530b57cec5SDimitry Andric return false; 5540b57cec5SDimitry Andric } 555*81ad6265SDimitry Andric return true; 556*81ad6265SDimitry Andric } 5570b57cec5SDimitry Andric 5580b57cec5SDimitry Andric bool ARMBaseInstrInfo::isPredicated(const MachineInstr &MI) const { 5590b57cec5SDimitry Andric if (MI.isBundle()) { 5600b57cec5SDimitry Andric MachineBasicBlock::const_instr_iterator I = MI.getIterator(); 5610b57cec5SDimitry Andric MachineBasicBlock::const_instr_iterator E = MI.getParent()->instr_end(); 5620b57cec5SDimitry Andric while (++I != E && I->isInsideBundle()) { 5630b57cec5SDimitry Andric int PIdx = I->findFirstPredOperandIdx(); 5640b57cec5SDimitry Andric if (PIdx != -1 && I->getOperand(PIdx).getImm() != ARMCC::AL) 5650b57cec5SDimitry Andric return true; 5660b57cec5SDimitry Andric } 5670b57cec5SDimitry Andric return false; 5680b57cec5SDimitry Andric } 5690b57cec5SDimitry Andric 5700b57cec5SDimitry Andric int PIdx = MI.findFirstPredOperandIdx(); 5710b57cec5SDimitry Andric return PIdx != -1 && MI.getOperand(PIdx).getImm() != ARMCC::AL; 5720b57cec5SDimitry Andric } 5730b57cec5SDimitry Andric 5745ffd83dbSDimitry Andric std::string ARMBaseInstrInfo::createMIROperandComment( 5755ffd83dbSDimitry Andric const MachineInstr &MI, const MachineOperand &Op, unsigned OpIdx, 5765ffd83dbSDimitry Andric const TargetRegisterInfo *TRI) const { 5775ffd83dbSDimitry Andric 5785ffd83dbSDimitry Andric // First, let's see if there is a generic comment for this operand 5795ffd83dbSDimitry Andric std::string GenericComment = 5805ffd83dbSDimitry Andric TargetInstrInfo::createMIROperandComment(MI, Op, OpIdx, TRI); 5815ffd83dbSDimitry Andric if (!GenericComment.empty()) 5825ffd83dbSDimitry Andric return GenericComment; 5835ffd83dbSDimitry Andric 5845ffd83dbSDimitry Andric // If not, check if we have an immediate operand. 585*81ad6265SDimitry Andric if (!Op.isImm()) 5865ffd83dbSDimitry Andric return std::string(); 5875ffd83dbSDimitry Andric 5885ffd83dbSDimitry Andric // And print its corresponding condition code if the immediate is a 5895ffd83dbSDimitry Andric // predicate. 5905ffd83dbSDimitry Andric int FirstPredOp = MI.findFirstPredOperandIdx(); 5915ffd83dbSDimitry Andric if (FirstPredOp != (int) OpIdx) 5925ffd83dbSDimitry Andric return std::string(); 5935ffd83dbSDimitry Andric 5945ffd83dbSDimitry Andric std::string CC = "CC::"; 5955ffd83dbSDimitry Andric CC += ARMCondCodeToString((ARMCC::CondCodes)Op.getImm()); 5965ffd83dbSDimitry Andric return CC; 5975ffd83dbSDimitry Andric } 5985ffd83dbSDimitry Andric 5990b57cec5SDimitry Andric bool ARMBaseInstrInfo::PredicateInstruction( 6000b57cec5SDimitry Andric MachineInstr &MI, ArrayRef<MachineOperand> Pred) const { 6010b57cec5SDimitry Andric unsigned Opc = MI.getOpcode(); 6020b57cec5SDimitry Andric if (isUncondBranchOpcode(Opc)) { 6030b57cec5SDimitry Andric MI.setDesc(get(getMatchingCondBranchOpcode(Opc))); 6040b57cec5SDimitry Andric MachineInstrBuilder(*MI.getParent()->getParent(), MI) 6050b57cec5SDimitry Andric .addImm(Pred[0].getImm()) 6060b57cec5SDimitry Andric .addReg(Pred[1].getReg()); 6070b57cec5SDimitry Andric return true; 6080b57cec5SDimitry Andric } 6090b57cec5SDimitry Andric 6100b57cec5SDimitry Andric int PIdx = MI.findFirstPredOperandIdx(); 6110b57cec5SDimitry Andric if (PIdx != -1) { 6120b57cec5SDimitry Andric MachineOperand &PMO = MI.getOperand(PIdx); 6130b57cec5SDimitry Andric PMO.setImm(Pred[0].getImm()); 6140b57cec5SDimitry Andric MI.getOperand(PIdx+1).setReg(Pred[1].getReg()); 615e8d8bef9SDimitry Andric 616e8d8bef9SDimitry Andric // Thumb 1 arithmetic instructions do not set CPSR when executed inside an 617e8d8bef9SDimitry Andric // IT block. This affects how they are printed. 618e8d8bef9SDimitry Andric const MCInstrDesc &MCID = MI.getDesc(); 619e8d8bef9SDimitry Andric if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) { 620e8d8bef9SDimitry Andric assert(MCID.OpInfo[1].isOptionalDef() && "CPSR def isn't expected operand"); 621e8d8bef9SDimitry Andric assert((MI.getOperand(1).isDead() || 622e8d8bef9SDimitry Andric MI.getOperand(1).getReg() != ARM::CPSR) && 623e8d8bef9SDimitry Andric "if conversion tried to stop defining used CPSR"); 624e8d8bef9SDimitry Andric MI.getOperand(1).setReg(ARM::NoRegister); 625e8d8bef9SDimitry Andric } 626e8d8bef9SDimitry Andric 6270b57cec5SDimitry Andric return true; 6280b57cec5SDimitry Andric } 6290b57cec5SDimitry Andric return false; 6300b57cec5SDimitry Andric } 6310b57cec5SDimitry Andric 6320b57cec5SDimitry Andric bool ARMBaseInstrInfo::SubsumesPredicate(ArrayRef<MachineOperand> Pred1, 6330b57cec5SDimitry Andric ArrayRef<MachineOperand> Pred2) const { 6340b57cec5SDimitry Andric if (Pred1.size() > 2 || Pred2.size() > 2) 6350b57cec5SDimitry Andric return false; 6360b57cec5SDimitry Andric 6370b57cec5SDimitry Andric ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm(); 6380b57cec5SDimitry Andric ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm(); 6390b57cec5SDimitry Andric if (CC1 == CC2) 6400b57cec5SDimitry Andric return true; 6410b57cec5SDimitry Andric 6420b57cec5SDimitry Andric switch (CC1) { 6430b57cec5SDimitry Andric default: 6440b57cec5SDimitry Andric return false; 6450b57cec5SDimitry Andric case ARMCC::AL: 6460b57cec5SDimitry Andric return true; 6470b57cec5SDimitry Andric case ARMCC::HS: 6480b57cec5SDimitry Andric return CC2 == ARMCC::HI; 6490b57cec5SDimitry Andric case ARMCC::LS: 6500b57cec5SDimitry Andric return CC2 == ARMCC::LO || CC2 == ARMCC::EQ; 6510b57cec5SDimitry Andric case ARMCC::GE: 6520b57cec5SDimitry Andric return CC2 == ARMCC::GT; 6530b57cec5SDimitry Andric case ARMCC::LE: 6540b57cec5SDimitry Andric return CC2 == ARMCC::LT; 6550b57cec5SDimitry Andric } 6560b57cec5SDimitry Andric } 6570b57cec5SDimitry Andric 658e8d8bef9SDimitry Andric bool ARMBaseInstrInfo::ClobbersPredicate(MachineInstr &MI, 659e8d8bef9SDimitry Andric std::vector<MachineOperand> &Pred, 660e8d8bef9SDimitry Andric bool SkipDead) const { 6610b57cec5SDimitry Andric bool Found = false; 6624824e7fdSDimitry Andric for (const MachineOperand &MO : MI.operands()) { 663e8d8bef9SDimitry Andric bool ClobbersCPSR = MO.isRegMask() && MO.clobbersPhysReg(ARM::CPSR); 664e8d8bef9SDimitry Andric bool IsCPSR = MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR; 665e8d8bef9SDimitry Andric if (ClobbersCPSR || IsCPSR) { 666e8d8bef9SDimitry Andric 667e8d8bef9SDimitry Andric // Filter out T1 instructions that have a dead CPSR, 668e8d8bef9SDimitry Andric // allowing IT blocks to be generated containing T1 instructions 669e8d8bef9SDimitry Andric const MCInstrDesc &MCID = MI.getDesc(); 670e8d8bef9SDimitry Andric if (MCID.TSFlags & ARMII::ThumbArithFlagSetting && MO.isDead() && 671e8d8bef9SDimitry Andric SkipDead) 672e8d8bef9SDimitry Andric continue; 673e8d8bef9SDimitry Andric 6740b57cec5SDimitry Andric Pred.push_back(MO); 6750b57cec5SDimitry Andric Found = true; 6760b57cec5SDimitry Andric } 6770b57cec5SDimitry Andric } 6780b57cec5SDimitry Andric 6790b57cec5SDimitry Andric return Found; 6800b57cec5SDimitry Andric } 6810b57cec5SDimitry Andric 6820b57cec5SDimitry Andric bool ARMBaseInstrInfo::isCPSRDefined(const MachineInstr &MI) { 6830b57cec5SDimitry Andric for (const auto &MO : MI.operands()) 6840b57cec5SDimitry Andric if (MO.isReg() && MO.getReg() == ARM::CPSR && MO.isDef() && !MO.isDead()) 6850b57cec5SDimitry Andric return true; 6860b57cec5SDimitry Andric return false; 6870b57cec5SDimitry Andric } 6880b57cec5SDimitry Andric 6890b57cec5SDimitry Andric static bool isEligibleForITBlock(const MachineInstr *MI) { 6900b57cec5SDimitry Andric switch (MI->getOpcode()) { 6910b57cec5SDimitry Andric default: return true; 6920b57cec5SDimitry Andric case ARM::tADC: // ADC (register) T1 6930b57cec5SDimitry Andric case ARM::tADDi3: // ADD (immediate) T1 6940b57cec5SDimitry Andric case ARM::tADDi8: // ADD (immediate) T2 6950b57cec5SDimitry Andric case ARM::tADDrr: // ADD (register) T1 6960b57cec5SDimitry Andric case ARM::tAND: // AND (register) T1 6970b57cec5SDimitry Andric case ARM::tASRri: // ASR (immediate) T1 6980b57cec5SDimitry Andric case ARM::tASRrr: // ASR (register) T1 6990b57cec5SDimitry Andric case ARM::tBIC: // BIC (register) T1 7000b57cec5SDimitry Andric case ARM::tEOR: // EOR (register) T1 7010b57cec5SDimitry Andric case ARM::tLSLri: // LSL (immediate) T1 7020b57cec5SDimitry Andric case ARM::tLSLrr: // LSL (register) T1 7030b57cec5SDimitry Andric case ARM::tLSRri: // LSR (immediate) T1 7040b57cec5SDimitry Andric case ARM::tLSRrr: // LSR (register) T1 7050b57cec5SDimitry Andric case ARM::tMUL: // MUL T1 7060b57cec5SDimitry Andric case ARM::tMVN: // MVN (register) T1 7070b57cec5SDimitry Andric case ARM::tORR: // ORR (register) T1 7080b57cec5SDimitry Andric case ARM::tROR: // ROR (register) T1 7090b57cec5SDimitry Andric case ARM::tRSB: // RSB (immediate) T1 7100b57cec5SDimitry Andric case ARM::tSBC: // SBC (register) T1 7110b57cec5SDimitry Andric case ARM::tSUBi3: // SUB (immediate) T1 7120b57cec5SDimitry Andric case ARM::tSUBi8: // SUB (immediate) T2 7130b57cec5SDimitry Andric case ARM::tSUBrr: // SUB (register) T1 7140b57cec5SDimitry Andric return !ARMBaseInstrInfo::isCPSRDefined(*MI); 7150b57cec5SDimitry Andric } 7160b57cec5SDimitry Andric } 7170b57cec5SDimitry Andric 7180b57cec5SDimitry Andric /// isPredicable - Return true if the specified instruction can be predicated. 7190b57cec5SDimitry Andric /// By default, this returns true for every instruction with a 7200b57cec5SDimitry Andric /// PredicateOperand. 7210b57cec5SDimitry Andric bool ARMBaseInstrInfo::isPredicable(const MachineInstr &MI) const { 7220b57cec5SDimitry Andric if (!MI.isPredicable()) 7230b57cec5SDimitry Andric return false; 7240b57cec5SDimitry Andric 7250b57cec5SDimitry Andric if (MI.isBundle()) 7260b57cec5SDimitry Andric return false; 7270b57cec5SDimitry Andric 7280b57cec5SDimitry Andric if (!isEligibleForITBlock(&MI)) 7290b57cec5SDimitry Andric return false; 7300b57cec5SDimitry Andric 731e8d8bef9SDimitry Andric const MachineFunction *MF = MI.getParent()->getParent(); 7320b57cec5SDimitry Andric const ARMFunctionInfo *AFI = 733e8d8bef9SDimitry Andric MF->getInfo<ARMFunctionInfo>(); 7340b57cec5SDimitry Andric 7350b57cec5SDimitry Andric // Neon instructions in Thumb2 IT blocks are deprecated, see ARMARM. 7360b57cec5SDimitry Andric // In their ARM encoding, they can't be encoded in a conditional form. 7370b57cec5SDimitry Andric if ((MI.getDesc().TSFlags & ARMII::DomainMask) == ARMII::DomainNEON) 7380b57cec5SDimitry Andric return false; 7390b57cec5SDimitry Andric 740e8d8bef9SDimitry Andric // Make indirect control flow changes unpredicable when SLS mitigation is 741e8d8bef9SDimitry Andric // enabled. 742e8d8bef9SDimitry Andric const ARMSubtarget &ST = MF->getSubtarget<ARMSubtarget>(); 743e8d8bef9SDimitry Andric if (ST.hardenSlsRetBr() && isIndirectControlFlowNotComingBack(MI)) 744e8d8bef9SDimitry Andric return false; 745e8d8bef9SDimitry Andric if (ST.hardenSlsBlr() && isIndirectCall(MI)) 746e8d8bef9SDimitry Andric return false; 747e8d8bef9SDimitry Andric 7480b57cec5SDimitry Andric if (AFI->isThumb2Function()) { 7490b57cec5SDimitry Andric if (getSubtarget().restrictIT()) 7500b57cec5SDimitry Andric return isV8EligibleForIT(&MI); 7510b57cec5SDimitry Andric } 7520b57cec5SDimitry Andric 7530b57cec5SDimitry Andric return true; 7540b57cec5SDimitry Andric } 7550b57cec5SDimitry Andric 7560b57cec5SDimitry Andric namespace llvm { 7570b57cec5SDimitry Andric 7580b57cec5SDimitry Andric template <> bool IsCPSRDead<MachineInstr>(const MachineInstr *MI) { 7594824e7fdSDimitry Andric for (const MachineOperand &MO : MI->operands()) { 7600b57cec5SDimitry Andric if (!MO.isReg() || MO.isUndef() || MO.isUse()) 7610b57cec5SDimitry Andric continue; 7620b57cec5SDimitry Andric if (MO.getReg() != ARM::CPSR) 7630b57cec5SDimitry Andric continue; 7640b57cec5SDimitry Andric if (!MO.isDead()) 7650b57cec5SDimitry Andric return false; 7660b57cec5SDimitry Andric } 7670b57cec5SDimitry Andric // all definitions of CPSR are dead 7680b57cec5SDimitry Andric return true; 7690b57cec5SDimitry Andric } 7700b57cec5SDimitry Andric 7710b57cec5SDimitry Andric } // end namespace llvm 7720b57cec5SDimitry Andric 7730b57cec5SDimitry Andric /// GetInstSize - Return the size of the specified MachineInstr. 7740b57cec5SDimitry Andric /// 7750b57cec5SDimitry Andric unsigned ARMBaseInstrInfo::getInstSizeInBytes(const MachineInstr &MI) const { 7760b57cec5SDimitry Andric const MachineBasicBlock &MBB = *MI.getParent(); 7770b57cec5SDimitry Andric const MachineFunction *MF = MBB.getParent(); 7780b57cec5SDimitry Andric const MCAsmInfo *MAI = MF->getTarget().getMCAsmInfo(); 7790b57cec5SDimitry Andric 7800b57cec5SDimitry Andric const MCInstrDesc &MCID = MI.getDesc(); 7810b57cec5SDimitry Andric 7820b57cec5SDimitry Andric switch (MI.getOpcode()) { 7830b57cec5SDimitry Andric default: 7841fd87a68SDimitry Andric // Return the size specified in .td file. If there's none, return 0, as we 7851fd87a68SDimitry Andric // can't define a default size (Thumb1 instructions are 2 bytes, Thumb2 7861fd87a68SDimitry Andric // instructions are 2-4 bytes, and ARM instructions are 4 bytes), in 7871fd87a68SDimitry Andric // contrast to AArch64 instructions which have a default size of 4 bytes for 7881fd87a68SDimitry Andric // example. 7891fd87a68SDimitry Andric return MCID.getSize(); 7900b57cec5SDimitry Andric case TargetOpcode::BUNDLE: 7910b57cec5SDimitry Andric return getInstBundleLength(MI); 7920b57cec5SDimitry Andric case ARM::CONSTPOOL_ENTRY: 7930b57cec5SDimitry Andric case ARM::JUMPTABLE_INSTS: 7940b57cec5SDimitry Andric case ARM::JUMPTABLE_ADDRS: 7950b57cec5SDimitry Andric case ARM::JUMPTABLE_TBB: 7960b57cec5SDimitry Andric case ARM::JUMPTABLE_TBH: 7970b57cec5SDimitry Andric // If this machine instr is a constant pool entry, its size is recorded as 7980b57cec5SDimitry Andric // operand #2. 7990b57cec5SDimitry Andric return MI.getOperand(2).getImm(); 8000b57cec5SDimitry Andric case ARM::SPACE: 8010b57cec5SDimitry Andric return MI.getOperand(1).getImm(); 8020b57cec5SDimitry Andric case ARM::INLINEASM: 8030b57cec5SDimitry Andric case ARM::INLINEASM_BR: { 8040b57cec5SDimitry Andric // If this machine instr is an inline asm, measure it. 8050b57cec5SDimitry Andric unsigned Size = getInlineAsmLength(MI.getOperand(0).getSymbolName(), *MAI); 8060b57cec5SDimitry Andric if (!MF->getInfo<ARMFunctionInfo>()->isThumbFunction()) 8070b57cec5SDimitry Andric Size = alignTo(Size, 4); 8080b57cec5SDimitry Andric return Size; 8090b57cec5SDimitry Andric } 8100b57cec5SDimitry Andric } 8110b57cec5SDimitry Andric } 8120b57cec5SDimitry Andric 8130b57cec5SDimitry Andric unsigned ARMBaseInstrInfo::getInstBundleLength(const MachineInstr &MI) const { 8140b57cec5SDimitry Andric unsigned Size = 0; 8150b57cec5SDimitry Andric MachineBasicBlock::const_instr_iterator I = MI.getIterator(); 8160b57cec5SDimitry Andric MachineBasicBlock::const_instr_iterator E = MI.getParent()->instr_end(); 8170b57cec5SDimitry Andric while (++I != E && I->isInsideBundle()) { 8180b57cec5SDimitry Andric assert(!I->isBundle() && "No nested bundle!"); 8190b57cec5SDimitry Andric Size += getInstSizeInBytes(*I); 8200b57cec5SDimitry Andric } 8210b57cec5SDimitry Andric return Size; 8220b57cec5SDimitry Andric } 8230b57cec5SDimitry Andric 8240b57cec5SDimitry Andric void ARMBaseInstrInfo::copyFromCPSR(MachineBasicBlock &MBB, 8250b57cec5SDimitry Andric MachineBasicBlock::iterator I, 8260b57cec5SDimitry Andric unsigned DestReg, bool KillSrc, 8270b57cec5SDimitry Andric const ARMSubtarget &Subtarget) const { 8280b57cec5SDimitry Andric unsigned Opc = Subtarget.isThumb() 8290b57cec5SDimitry Andric ? (Subtarget.isMClass() ? ARM::t2MRS_M : ARM::t2MRS_AR) 8300b57cec5SDimitry Andric : ARM::MRS; 8310b57cec5SDimitry Andric 8320b57cec5SDimitry Andric MachineInstrBuilder MIB = 8330b57cec5SDimitry Andric BuildMI(MBB, I, I->getDebugLoc(), get(Opc), DestReg); 8340b57cec5SDimitry Andric 8350b57cec5SDimitry Andric // There is only 1 A/R class MRS instruction, and it always refers to 8360b57cec5SDimitry Andric // APSR. However, there are lots of other possibilities on M-class cores. 8370b57cec5SDimitry Andric if (Subtarget.isMClass()) 8380b57cec5SDimitry Andric MIB.addImm(0x800); 8390b57cec5SDimitry Andric 8400b57cec5SDimitry Andric MIB.add(predOps(ARMCC::AL)) 8410b57cec5SDimitry Andric .addReg(ARM::CPSR, RegState::Implicit | getKillRegState(KillSrc)); 8420b57cec5SDimitry Andric } 8430b57cec5SDimitry Andric 8440b57cec5SDimitry Andric void ARMBaseInstrInfo::copyToCPSR(MachineBasicBlock &MBB, 8450b57cec5SDimitry Andric MachineBasicBlock::iterator I, 8460b57cec5SDimitry Andric unsigned SrcReg, bool KillSrc, 8470b57cec5SDimitry Andric const ARMSubtarget &Subtarget) const { 8480b57cec5SDimitry Andric unsigned Opc = Subtarget.isThumb() 8490b57cec5SDimitry Andric ? (Subtarget.isMClass() ? ARM::t2MSR_M : ARM::t2MSR_AR) 8500b57cec5SDimitry Andric : ARM::MSR; 8510b57cec5SDimitry Andric 8520b57cec5SDimitry Andric MachineInstrBuilder MIB = BuildMI(MBB, I, I->getDebugLoc(), get(Opc)); 8530b57cec5SDimitry Andric 8540b57cec5SDimitry Andric if (Subtarget.isMClass()) 8550b57cec5SDimitry Andric MIB.addImm(0x800); 8560b57cec5SDimitry Andric else 8570b57cec5SDimitry Andric MIB.addImm(8); 8580b57cec5SDimitry Andric 8590b57cec5SDimitry Andric MIB.addReg(SrcReg, getKillRegState(KillSrc)) 8600b57cec5SDimitry Andric .add(predOps(ARMCC::AL)) 8610b57cec5SDimitry Andric .addReg(ARM::CPSR, RegState::Implicit | RegState::Define); 8620b57cec5SDimitry Andric } 8630b57cec5SDimitry Andric 8640b57cec5SDimitry Andric void llvm::addUnpredicatedMveVpredNOp(MachineInstrBuilder &MIB) { 8650b57cec5SDimitry Andric MIB.addImm(ARMVCC::None); 8660b57cec5SDimitry Andric MIB.addReg(0); 867349cc55cSDimitry Andric MIB.addReg(0); // tp_reg 8680b57cec5SDimitry Andric } 8690b57cec5SDimitry Andric 8700b57cec5SDimitry Andric void llvm::addUnpredicatedMveVpredROp(MachineInstrBuilder &MIB, 8715ffd83dbSDimitry Andric Register DestReg) { 8720b57cec5SDimitry Andric addUnpredicatedMveVpredNOp(MIB); 8730b57cec5SDimitry Andric MIB.addReg(DestReg, RegState::Undef); 8740b57cec5SDimitry Andric } 8750b57cec5SDimitry Andric 8760b57cec5SDimitry Andric void llvm::addPredicatedMveVpredNOp(MachineInstrBuilder &MIB, unsigned Cond) { 8770b57cec5SDimitry Andric MIB.addImm(Cond); 8780b57cec5SDimitry Andric MIB.addReg(ARM::VPR, RegState::Implicit); 879349cc55cSDimitry Andric MIB.addReg(0); // tp_reg 8800b57cec5SDimitry Andric } 8810b57cec5SDimitry Andric 8820b57cec5SDimitry Andric void llvm::addPredicatedMveVpredROp(MachineInstrBuilder &MIB, 8830b57cec5SDimitry Andric unsigned Cond, unsigned Inactive) { 8840b57cec5SDimitry Andric addPredicatedMveVpredNOp(MIB, Cond); 8850b57cec5SDimitry Andric MIB.addReg(Inactive); 8860b57cec5SDimitry Andric } 8870b57cec5SDimitry Andric 8880b57cec5SDimitry Andric void ARMBaseInstrInfo::copyPhysReg(MachineBasicBlock &MBB, 8890b57cec5SDimitry Andric MachineBasicBlock::iterator I, 890480093f4SDimitry Andric const DebugLoc &DL, MCRegister DestReg, 891480093f4SDimitry Andric MCRegister SrcReg, bool KillSrc) const { 8920b57cec5SDimitry Andric bool GPRDest = ARM::GPRRegClass.contains(DestReg); 8930b57cec5SDimitry Andric bool GPRSrc = ARM::GPRRegClass.contains(SrcReg); 8940b57cec5SDimitry Andric 8950b57cec5SDimitry Andric if (GPRDest && GPRSrc) { 8960b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(ARM::MOVr), DestReg) 8970b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)) 8980b57cec5SDimitry Andric .add(predOps(ARMCC::AL)) 8990b57cec5SDimitry Andric .add(condCodeOp()); 9000b57cec5SDimitry Andric return; 9010b57cec5SDimitry Andric } 9020b57cec5SDimitry Andric 9030b57cec5SDimitry Andric bool SPRDest = ARM::SPRRegClass.contains(DestReg); 9040b57cec5SDimitry Andric bool SPRSrc = ARM::SPRRegClass.contains(SrcReg); 9050b57cec5SDimitry Andric 9060b57cec5SDimitry Andric unsigned Opc = 0; 9070b57cec5SDimitry Andric if (SPRDest && SPRSrc) 9080b57cec5SDimitry Andric Opc = ARM::VMOVS; 9090b57cec5SDimitry Andric else if (GPRDest && SPRSrc) 9100b57cec5SDimitry Andric Opc = ARM::VMOVRS; 9110b57cec5SDimitry Andric else if (SPRDest && GPRSrc) 9120b57cec5SDimitry Andric Opc = ARM::VMOVSR; 9130b57cec5SDimitry Andric else if (ARM::DPRRegClass.contains(DestReg, SrcReg) && Subtarget.hasFP64()) 9140b57cec5SDimitry Andric Opc = ARM::VMOVD; 9150b57cec5SDimitry Andric else if (ARM::QPRRegClass.contains(DestReg, SrcReg)) 916349cc55cSDimitry Andric Opc = Subtarget.hasNEON() ? ARM::VORRq : ARM::MQPRCopy; 9170b57cec5SDimitry Andric 9180b57cec5SDimitry Andric if (Opc) { 9190b57cec5SDimitry Andric MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc), DestReg); 9200b57cec5SDimitry Andric MIB.addReg(SrcReg, getKillRegState(KillSrc)); 9210b57cec5SDimitry Andric if (Opc == ARM::VORRq || Opc == ARM::MVE_VORR) 9220b57cec5SDimitry Andric MIB.addReg(SrcReg, getKillRegState(KillSrc)); 9230b57cec5SDimitry Andric if (Opc == ARM::MVE_VORR) 9240b57cec5SDimitry Andric addUnpredicatedMveVpredROp(MIB, DestReg); 925349cc55cSDimitry Andric else if (Opc != ARM::MQPRCopy) 9260b57cec5SDimitry Andric MIB.add(predOps(ARMCC::AL)); 9270b57cec5SDimitry Andric return; 9280b57cec5SDimitry Andric } 9290b57cec5SDimitry Andric 9300b57cec5SDimitry Andric // Handle register classes that require multiple instructions. 9310b57cec5SDimitry Andric unsigned BeginIdx = 0; 9320b57cec5SDimitry Andric unsigned SubRegs = 0; 9330b57cec5SDimitry Andric int Spacing = 1; 9340b57cec5SDimitry Andric 9350b57cec5SDimitry Andric // Use VORRq when possible. 9360b57cec5SDimitry Andric if (ARM::QQPRRegClass.contains(DestReg, SrcReg)) { 9370b57cec5SDimitry Andric Opc = Subtarget.hasNEON() ? ARM::VORRq : ARM::MVE_VORR; 9380b57cec5SDimitry Andric BeginIdx = ARM::qsub_0; 9390b57cec5SDimitry Andric SubRegs = 2; 9400b57cec5SDimitry Andric } else if (ARM::QQQQPRRegClass.contains(DestReg, SrcReg)) { 9410b57cec5SDimitry Andric Opc = Subtarget.hasNEON() ? ARM::VORRq : ARM::MVE_VORR; 9420b57cec5SDimitry Andric BeginIdx = ARM::qsub_0; 9430b57cec5SDimitry Andric SubRegs = 4; 9440b57cec5SDimitry Andric // Fall back to VMOVD. 9450b57cec5SDimitry Andric } else if (ARM::DPairRegClass.contains(DestReg, SrcReg)) { 9460b57cec5SDimitry Andric Opc = ARM::VMOVD; 9470b57cec5SDimitry Andric BeginIdx = ARM::dsub_0; 9480b57cec5SDimitry Andric SubRegs = 2; 9490b57cec5SDimitry Andric } else if (ARM::DTripleRegClass.contains(DestReg, SrcReg)) { 9500b57cec5SDimitry Andric Opc = ARM::VMOVD; 9510b57cec5SDimitry Andric BeginIdx = ARM::dsub_0; 9520b57cec5SDimitry Andric SubRegs = 3; 9530b57cec5SDimitry Andric } else if (ARM::DQuadRegClass.contains(DestReg, SrcReg)) { 9540b57cec5SDimitry Andric Opc = ARM::VMOVD; 9550b57cec5SDimitry Andric BeginIdx = ARM::dsub_0; 9560b57cec5SDimitry Andric SubRegs = 4; 9570b57cec5SDimitry Andric } else if (ARM::GPRPairRegClass.contains(DestReg, SrcReg)) { 9580b57cec5SDimitry Andric Opc = Subtarget.isThumb2() ? ARM::tMOVr : ARM::MOVr; 9590b57cec5SDimitry Andric BeginIdx = ARM::gsub_0; 9600b57cec5SDimitry Andric SubRegs = 2; 9610b57cec5SDimitry Andric } else if (ARM::DPairSpcRegClass.contains(DestReg, SrcReg)) { 9620b57cec5SDimitry Andric Opc = ARM::VMOVD; 9630b57cec5SDimitry Andric BeginIdx = ARM::dsub_0; 9640b57cec5SDimitry Andric SubRegs = 2; 9650b57cec5SDimitry Andric Spacing = 2; 9660b57cec5SDimitry Andric } else if (ARM::DTripleSpcRegClass.contains(DestReg, SrcReg)) { 9670b57cec5SDimitry Andric Opc = ARM::VMOVD; 9680b57cec5SDimitry Andric BeginIdx = ARM::dsub_0; 9690b57cec5SDimitry Andric SubRegs = 3; 9700b57cec5SDimitry Andric Spacing = 2; 9710b57cec5SDimitry Andric } else if (ARM::DQuadSpcRegClass.contains(DestReg, SrcReg)) { 9720b57cec5SDimitry Andric Opc = ARM::VMOVD; 9730b57cec5SDimitry Andric BeginIdx = ARM::dsub_0; 9740b57cec5SDimitry Andric SubRegs = 4; 9750b57cec5SDimitry Andric Spacing = 2; 9760b57cec5SDimitry Andric } else if (ARM::DPRRegClass.contains(DestReg, SrcReg) && 9770b57cec5SDimitry Andric !Subtarget.hasFP64()) { 9780b57cec5SDimitry Andric Opc = ARM::VMOVS; 9790b57cec5SDimitry Andric BeginIdx = ARM::ssub_0; 9800b57cec5SDimitry Andric SubRegs = 2; 9810b57cec5SDimitry Andric } else if (SrcReg == ARM::CPSR) { 9820b57cec5SDimitry Andric copyFromCPSR(MBB, I, DestReg, KillSrc, Subtarget); 9830b57cec5SDimitry Andric return; 9840b57cec5SDimitry Andric } else if (DestReg == ARM::CPSR) { 9850b57cec5SDimitry Andric copyToCPSR(MBB, I, SrcReg, KillSrc, Subtarget); 9860b57cec5SDimitry Andric return; 9870b57cec5SDimitry Andric } else if (DestReg == ARM::VPR) { 9880b57cec5SDimitry Andric assert(ARM::GPRRegClass.contains(SrcReg)); 9890b57cec5SDimitry Andric BuildMI(MBB, I, I->getDebugLoc(), get(ARM::VMSR_P0), DestReg) 9900b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)) 9910b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 9920b57cec5SDimitry Andric return; 9930b57cec5SDimitry Andric } else if (SrcReg == ARM::VPR) { 9940b57cec5SDimitry Andric assert(ARM::GPRRegClass.contains(DestReg)); 9950b57cec5SDimitry Andric BuildMI(MBB, I, I->getDebugLoc(), get(ARM::VMRS_P0), DestReg) 9960b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)) 9970b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 9980b57cec5SDimitry Andric return; 9990b57cec5SDimitry Andric } else if (DestReg == ARM::FPSCR_NZCV) { 10000b57cec5SDimitry Andric assert(ARM::GPRRegClass.contains(SrcReg)); 10010b57cec5SDimitry Andric BuildMI(MBB, I, I->getDebugLoc(), get(ARM::VMSR_FPSCR_NZCVQC), DestReg) 10020b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)) 10030b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 10040b57cec5SDimitry Andric return; 10050b57cec5SDimitry Andric } else if (SrcReg == ARM::FPSCR_NZCV) { 10060b57cec5SDimitry Andric assert(ARM::GPRRegClass.contains(DestReg)); 10070b57cec5SDimitry Andric BuildMI(MBB, I, I->getDebugLoc(), get(ARM::VMRS_FPSCR_NZCVQC), DestReg) 10080b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)) 10090b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 10100b57cec5SDimitry Andric return; 10110b57cec5SDimitry Andric } 10120b57cec5SDimitry Andric 10130b57cec5SDimitry Andric assert(Opc && "Impossible reg-to-reg copy"); 10140b57cec5SDimitry Andric 10150b57cec5SDimitry Andric const TargetRegisterInfo *TRI = &getRegisterInfo(); 10160b57cec5SDimitry Andric MachineInstrBuilder Mov; 10170b57cec5SDimitry Andric 10180b57cec5SDimitry Andric // Copy register tuples backward when the first Dest reg overlaps with SrcReg. 10190b57cec5SDimitry Andric if (TRI->regsOverlap(SrcReg, TRI->getSubReg(DestReg, BeginIdx))) { 10200b57cec5SDimitry Andric BeginIdx = BeginIdx + ((SubRegs - 1) * Spacing); 10210b57cec5SDimitry Andric Spacing = -Spacing; 10220b57cec5SDimitry Andric } 10230b57cec5SDimitry Andric #ifndef NDEBUG 10240b57cec5SDimitry Andric SmallSet<unsigned, 4> DstRegs; 10250b57cec5SDimitry Andric #endif 10260b57cec5SDimitry Andric for (unsigned i = 0; i != SubRegs; ++i) { 10278bcb0991SDimitry Andric Register Dst = TRI->getSubReg(DestReg, BeginIdx + i * Spacing); 10288bcb0991SDimitry Andric Register Src = TRI->getSubReg(SrcReg, BeginIdx + i * Spacing); 10290b57cec5SDimitry Andric assert(Dst && Src && "Bad sub-register"); 10300b57cec5SDimitry Andric #ifndef NDEBUG 10310b57cec5SDimitry Andric assert(!DstRegs.count(Src) && "destructive vector copy"); 10320b57cec5SDimitry Andric DstRegs.insert(Dst); 10330b57cec5SDimitry Andric #endif 10340b57cec5SDimitry Andric Mov = BuildMI(MBB, I, I->getDebugLoc(), get(Opc), Dst).addReg(Src); 10350b57cec5SDimitry Andric // VORR (NEON or MVE) takes two source operands. 10360b57cec5SDimitry Andric if (Opc == ARM::VORRq || Opc == ARM::MVE_VORR) { 10370b57cec5SDimitry Andric Mov.addReg(Src); 10380b57cec5SDimitry Andric } 10390b57cec5SDimitry Andric // MVE VORR takes predicate operands in place of an ordinary condition. 10400b57cec5SDimitry Andric if (Opc == ARM::MVE_VORR) 10410b57cec5SDimitry Andric addUnpredicatedMveVpredROp(Mov, Dst); 10420b57cec5SDimitry Andric else 10430b57cec5SDimitry Andric Mov = Mov.add(predOps(ARMCC::AL)); 10440b57cec5SDimitry Andric // MOVr can set CC. 10450b57cec5SDimitry Andric if (Opc == ARM::MOVr) 10460b57cec5SDimitry Andric Mov = Mov.add(condCodeOp()); 10470b57cec5SDimitry Andric } 10480b57cec5SDimitry Andric // Add implicit super-register defs and kills to the last instruction. 10490b57cec5SDimitry Andric Mov->addRegisterDefined(DestReg, TRI); 10500b57cec5SDimitry Andric if (KillSrc) 10510b57cec5SDimitry Andric Mov->addRegisterKilled(SrcReg, TRI); 10520b57cec5SDimitry Andric } 10530b57cec5SDimitry Andric 1054480093f4SDimitry Andric Optional<DestSourcePair> 1055480093f4SDimitry Andric ARMBaseInstrInfo::isCopyInstrImpl(const MachineInstr &MI) const { 10560b57cec5SDimitry Andric // VMOVRRD is also a copy instruction but it requires 10570b57cec5SDimitry Andric // special way of handling. It is more complex copy version 10580b57cec5SDimitry Andric // and since that we are not considering it. For recognition 10590b57cec5SDimitry Andric // of such instruction isExtractSubregLike MI interface fuction 10600b57cec5SDimitry Andric // could be used. 10610b57cec5SDimitry Andric // VORRq is considered as a move only if two inputs are 10620b57cec5SDimitry Andric // the same register. 10630b57cec5SDimitry Andric if (!MI.isMoveReg() || 10640b57cec5SDimitry Andric (MI.getOpcode() == ARM::VORRq && 10650b57cec5SDimitry Andric MI.getOperand(1).getReg() != MI.getOperand(2).getReg())) 1066480093f4SDimitry Andric return None; 1067480093f4SDimitry Andric return DestSourcePair{MI.getOperand(0), MI.getOperand(1)}; 10680b57cec5SDimitry Andric } 10690b57cec5SDimitry Andric 10705ffd83dbSDimitry Andric Optional<ParamLoadedValue> 10715ffd83dbSDimitry Andric ARMBaseInstrInfo::describeLoadedValue(const MachineInstr &MI, 10725ffd83dbSDimitry Andric Register Reg) const { 10735ffd83dbSDimitry Andric if (auto DstSrcPair = isCopyInstrImpl(MI)) { 10745ffd83dbSDimitry Andric Register DstReg = DstSrcPair->Destination->getReg(); 10755ffd83dbSDimitry Andric 10765ffd83dbSDimitry Andric // TODO: We don't handle cases where the forwarding reg is narrower/wider 10775ffd83dbSDimitry Andric // than the copy registers. Consider for example: 10785ffd83dbSDimitry Andric // 10795ffd83dbSDimitry Andric // s16 = VMOVS s0 10805ffd83dbSDimitry Andric // s17 = VMOVS s1 10815ffd83dbSDimitry Andric // call @callee(d0) 10825ffd83dbSDimitry Andric // 10835ffd83dbSDimitry Andric // We'd like to describe the call site value of d0 as d8, but this requires 10845ffd83dbSDimitry Andric // gathering and merging the descriptions for the two VMOVS instructions. 10855ffd83dbSDimitry Andric // 10865ffd83dbSDimitry Andric // We also don't handle the reverse situation, where the forwarding reg is 10875ffd83dbSDimitry Andric // narrower than the copy destination: 10885ffd83dbSDimitry Andric // 10895ffd83dbSDimitry Andric // d8 = VMOVD d0 10905ffd83dbSDimitry Andric // call @callee(s1) 10915ffd83dbSDimitry Andric // 10925ffd83dbSDimitry Andric // We need to produce a fragment description (the call site value of s1 is 10935ffd83dbSDimitry Andric // /not/ just d8). 10945ffd83dbSDimitry Andric if (DstReg != Reg) 10955ffd83dbSDimitry Andric return None; 10965ffd83dbSDimitry Andric } 10975ffd83dbSDimitry Andric return TargetInstrInfo::describeLoadedValue(MI, Reg); 10985ffd83dbSDimitry Andric } 10995ffd83dbSDimitry Andric 11000b57cec5SDimitry Andric const MachineInstrBuilder & 11010b57cec5SDimitry Andric ARMBaseInstrInfo::AddDReg(MachineInstrBuilder &MIB, unsigned Reg, 11020b57cec5SDimitry Andric unsigned SubIdx, unsigned State, 11030b57cec5SDimitry Andric const TargetRegisterInfo *TRI) const { 11040b57cec5SDimitry Andric if (!SubIdx) 11050b57cec5SDimitry Andric return MIB.addReg(Reg, State); 11060b57cec5SDimitry Andric 11078bcb0991SDimitry Andric if (Register::isPhysicalRegister(Reg)) 11080b57cec5SDimitry Andric return MIB.addReg(TRI->getSubReg(Reg, SubIdx), State); 11090b57cec5SDimitry Andric return MIB.addReg(Reg, State, SubIdx); 11100b57cec5SDimitry Andric } 11110b57cec5SDimitry Andric 11120b57cec5SDimitry Andric void ARMBaseInstrInfo:: 11130b57cec5SDimitry Andric storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, 11145ffd83dbSDimitry Andric Register SrcReg, bool isKill, int FI, 11150b57cec5SDimitry Andric const TargetRegisterClass *RC, 11160b57cec5SDimitry Andric const TargetRegisterInfo *TRI) const { 11170b57cec5SDimitry Andric MachineFunction &MF = *MBB.getParent(); 11180b57cec5SDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 11195ffd83dbSDimitry Andric Align Alignment = MFI.getObjectAlign(FI); 11200b57cec5SDimitry Andric 11210b57cec5SDimitry Andric MachineMemOperand *MMO = MF.getMachineMemOperand( 11220b57cec5SDimitry Andric MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOStore, 11235ffd83dbSDimitry Andric MFI.getObjectSize(FI), Alignment); 11240b57cec5SDimitry Andric 11250b57cec5SDimitry Andric switch (TRI->getSpillSize(*RC)) { 11260b57cec5SDimitry Andric case 2: 11270b57cec5SDimitry Andric if (ARM::HPRRegClass.hasSubClassEq(RC)) { 11280b57cec5SDimitry Andric BuildMI(MBB, I, DebugLoc(), get(ARM::VSTRH)) 11290b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(isKill)) 11300b57cec5SDimitry Andric .addFrameIndex(FI) 11310b57cec5SDimitry Andric .addImm(0) 11320b57cec5SDimitry Andric .addMemOperand(MMO) 11330b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 11340b57cec5SDimitry Andric } else 11350b57cec5SDimitry Andric llvm_unreachable("Unknown reg class!"); 11360b57cec5SDimitry Andric break; 11370b57cec5SDimitry Andric case 4: 11380b57cec5SDimitry Andric if (ARM::GPRRegClass.hasSubClassEq(RC)) { 11390b57cec5SDimitry Andric BuildMI(MBB, I, DebugLoc(), get(ARM::STRi12)) 11400b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(isKill)) 11410b57cec5SDimitry Andric .addFrameIndex(FI) 11420b57cec5SDimitry Andric .addImm(0) 11430b57cec5SDimitry Andric .addMemOperand(MMO) 11440b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 11450b57cec5SDimitry Andric } else if (ARM::SPRRegClass.hasSubClassEq(RC)) { 11460b57cec5SDimitry Andric BuildMI(MBB, I, DebugLoc(), get(ARM::VSTRS)) 11470b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(isKill)) 11480b57cec5SDimitry Andric .addFrameIndex(FI) 11490b57cec5SDimitry Andric .addImm(0) 11500b57cec5SDimitry Andric .addMemOperand(MMO) 11510b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 11520b57cec5SDimitry Andric } else if (ARM::VCCRRegClass.hasSubClassEq(RC)) { 11530b57cec5SDimitry Andric BuildMI(MBB, I, DebugLoc(), get(ARM::VSTR_P0_off)) 11540b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(isKill)) 11550b57cec5SDimitry Andric .addFrameIndex(FI) 11560b57cec5SDimitry Andric .addImm(0) 11570b57cec5SDimitry Andric .addMemOperand(MMO) 11580b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 11590b57cec5SDimitry Andric } else 11600b57cec5SDimitry Andric llvm_unreachable("Unknown reg class!"); 11610b57cec5SDimitry Andric break; 11620b57cec5SDimitry Andric case 8: 11630b57cec5SDimitry Andric if (ARM::DPRRegClass.hasSubClassEq(RC)) { 11640b57cec5SDimitry Andric BuildMI(MBB, I, DebugLoc(), get(ARM::VSTRD)) 11650b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(isKill)) 11660b57cec5SDimitry Andric .addFrameIndex(FI) 11670b57cec5SDimitry Andric .addImm(0) 11680b57cec5SDimitry Andric .addMemOperand(MMO) 11690b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 11700b57cec5SDimitry Andric } else if (ARM::GPRPairRegClass.hasSubClassEq(RC)) { 11710b57cec5SDimitry Andric if (Subtarget.hasV5TEOps()) { 11720b57cec5SDimitry Andric MachineInstrBuilder MIB = BuildMI(MBB, I, DebugLoc(), get(ARM::STRD)); 11730b57cec5SDimitry Andric AddDReg(MIB, SrcReg, ARM::gsub_0, getKillRegState(isKill), TRI); 11740b57cec5SDimitry Andric AddDReg(MIB, SrcReg, ARM::gsub_1, 0, TRI); 11750b57cec5SDimitry Andric MIB.addFrameIndex(FI).addReg(0).addImm(0).addMemOperand(MMO) 11760b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 11770b57cec5SDimitry Andric } else { 11780b57cec5SDimitry Andric // Fallback to STM instruction, which has existed since the dawn of 11790b57cec5SDimitry Andric // time. 11800b57cec5SDimitry Andric MachineInstrBuilder MIB = BuildMI(MBB, I, DebugLoc(), get(ARM::STMIA)) 11810b57cec5SDimitry Andric .addFrameIndex(FI) 11820b57cec5SDimitry Andric .addMemOperand(MMO) 11830b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 11840b57cec5SDimitry Andric AddDReg(MIB, SrcReg, ARM::gsub_0, getKillRegState(isKill), TRI); 11850b57cec5SDimitry Andric AddDReg(MIB, SrcReg, ARM::gsub_1, 0, TRI); 11860b57cec5SDimitry Andric } 11870b57cec5SDimitry Andric } else 11880b57cec5SDimitry Andric llvm_unreachable("Unknown reg class!"); 11890b57cec5SDimitry Andric break; 11900b57cec5SDimitry Andric case 16: 11910b57cec5SDimitry Andric if (ARM::DPairRegClass.hasSubClassEq(RC) && Subtarget.hasNEON()) { 11920b57cec5SDimitry Andric // Use aligned spills if the stack can be realigned. 11935ffd83dbSDimitry Andric if (Alignment >= 16 && getRegisterInfo().canRealignStack(MF)) { 11940b57cec5SDimitry Andric BuildMI(MBB, I, DebugLoc(), get(ARM::VST1q64)) 11950b57cec5SDimitry Andric .addFrameIndex(FI) 11960b57cec5SDimitry Andric .addImm(16) 11970b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(isKill)) 11980b57cec5SDimitry Andric .addMemOperand(MMO) 11990b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 12000b57cec5SDimitry Andric } else { 12010b57cec5SDimitry Andric BuildMI(MBB, I, DebugLoc(), get(ARM::VSTMQIA)) 12020b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(isKill)) 12030b57cec5SDimitry Andric .addFrameIndex(FI) 12040b57cec5SDimitry Andric .addMemOperand(MMO) 12050b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 12060b57cec5SDimitry Andric } 12070b57cec5SDimitry Andric } else if (ARM::QPRRegClass.hasSubClassEq(RC) && 12080b57cec5SDimitry Andric Subtarget.hasMVEIntegerOps()) { 12090b57cec5SDimitry Andric auto MIB = BuildMI(MBB, I, DebugLoc(), get(ARM::MVE_VSTRWU32)); 12100b57cec5SDimitry Andric MIB.addReg(SrcReg, getKillRegState(isKill)) 12110b57cec5SDimitry Andric .addFrameIndex(FI) 12120b57cec5SDimitry Andric .addImm(0) 12130b57cec5SDimitry Andric .addMemOperand(MMO); 12140b57cec5SDimitry Andric addUnpredicatedMveVpredNOp(MIB); 12150b57cec5SDimitry Andric } else 12160b57cec5SDimitry Andric llvm_unreachable("Unknown reg class!"); 12170b57cec5SDimitry Andric break; 12180b57cec5SDimitry Andric case 24: 12190b57cec5SDimitry Andric if (ARM::DTripleRegClass.hasSubClassEq(RC)) { 12200b57cec5SDimitry Andric // Use aligned spills if the stack can be realigned. 12215ffd83dbSDimitry Andric if (Alignment >= 16 && getRegisterInfo().canRealignStack(MF) && 12228bcb0991SDimitry Andric Subtarget.hasNEON()) { 12230b57cec5SDimitry Andric BuildMI(MBB, I, DebugLoc(), get(ARM::VST1d64TPseudo)) 12240b57cec5SDimitry Andric .addFrameIndex(FI) 12250b57cec5SDimitry Andric .addImm(16) 12260b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(isKill)) 12270b57cec5SDimitry Andric .addMemOperand(MMO) 12280b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 12290b57cec5SDimitry Andric } else { 12300b57cec5SDimitry Andric MachineInstrBuilder MIB = BuildMI(MBB, I, DebugLoc(), 12310b57cec5SDimitry Andric get(ARM::VSTMDIA)) 12320b57cec5SDimitry Andric .addFrameIndex(FI) 12330b57cec5SDimitry Andric .add(predOps(ARMCC::AL)) 12340b57cec5SDimitry Andric .addMemOperand(MMO); 12350b57cec5SDimitry Andric MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI); 12360b57cec5SDimitry Andric MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI); 12370b57cec5SDimitry Andric AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI); 12380b57cec5SDimitry Andric } 12390b57cec5SDimitry Andric } else 12400b57cec5SDimitry Andric llvm_unreachable("Unknown reg class!"); 12410b57cec5SDimitry Andric break; 12420b57cec5SDimitry Andric case 32: 1243349cc55cSDimitry Andric if (ARM::QQPRRegClass.hasSubClassEq(RC) || 1244349cc55cSDimitry Andric ARM::MQQPRRegClass.hasSubClassEq(RC) || 1245349cc55cSDimitry Andric ARM::DQuadRegClass.hasSubClassEq(RC)) { 12465ffd83dbSDimitry Andric if (Alignment >= 16 && getRegisterInfo().canRealignStack(MF) && 12478bcb0991SDimitry Andric Subtarget.hasNEON()) { 12480b57cec5SDimitry Andric // FIXME: It's possible to only store part of the QQ register if the 12490b57cec5SDimitry Andric // spilled def has a sub-register index. 12500b57cec5SDimitry Andric BuildMI(MBB, I, DebugLoc(), get(ARM::VST1d64QPseudo)) 12510b57cec5SDimitry Andric .addFrameIndex(FI) 12520b57cec5SDimitry Andric .addImm(16) 12530b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(isKill)) 12540b57cec5SDimitry Andric .addMemOperand(MMO) 12550b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 1256349cc55cSDimitry Andric } else if (Subtarget.hasMVEIntegerOps()) { 1257349cc55cSDimitry Andric BuildMI(MBB, I, DebugLoc(), get(ARM::MQQPRStore)) 1258349cc55cSDimitry Andric .addReg(SrcReg, getKillRegState(isKill)) 1259349cc55cSDimitry Andric .addFrameIndex(FI) 1260349cc55cSDimitry Andric .addMemOperand(MMO); 12610b57cec5SDimitry Andric } else { 12620b57cec5SDimitry Andric MachineInstrBuilder MIB = BuildMI(MBB, I, DebugLoc(), 12630b57cec5SDimitry Andric get(ARM::VSTMDIA)) 12640b57cec5SDimitry Andric .addFrameIndex(FI) 12650b57cec5SDimitry Andric .add(predOps(ARMCC::AL)) 12660b57cec5SDimitry Andric .addMemOperand(MMO); 12670b57cec5SDimitry Andric MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI); 12680b57cec5SDimitry Andric MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI); 12690b57cec5SDimitry Andric MIB = AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI); 12700b57cec5SDimitry Andric AddDReg(MIB, SrcReg, ARM::dsub_3, 0, TRI); 12710b57cec5SDimitry Andric } 12720b57cec5SDimitry Andric } else 12730b57cec5SDimitry Andric llvm_unreachable("Unknown reg class!"); 12740b57cec5SDimitry Andric break; 12750b57cec5SDimitry Andric case 64: 1276349cc55cSDimitry Andric if (ARM::MQQQQPRRegClass.hasSubClassEq(RC) && 1277349cc55cSDimitry Andric Subtarget.hasMVEIntegerOps()) { 1278349cc55cSDimitry Andric BuildMI(MBB, I, DebugLoc(), get(ARM::MQQQQPRStore)) 1279349cc55cSDimitry Andric .addReg(SrcReg, getKillRegState(isKill)) 1280349cc55cSDimitry Andric .addFrameIndex(FI) 1281349cc55cSDimitry Andric .addMemOperand(MMO); 1282349cc55cSDimitry Andric } else if (ARM::QQQQPRRegClass.hasSubClassEq(RC)) { 12830b57cec5SDimitry Andric MachineInstrBuilder MIB = BuildMI(MBB, I, DebugLoc(), get(ARM::VSTMDIA)) 12840b57cec5SDimitry Andric .addFrameIndex(FI) 12850b57cec5SDimitry Andric .add(predOps(ARMCC::AL)) 12860b57cec5SDimitry Andric .addMemOperand(MMO); 12870b57cec5SDimitry Andric MIB = AddDReg(MIB, SrcReg, ARM::dsub_0, getKillRegState(isKill), TRI); 12880b57cec5SDimitry Andric MIB = AddDReg(MIB, SrcReg, ARM::dsub_1, 0, TRI); 12890b57cec5SDimitry Andric MIB = AddDReg(MIB, SrcReg, ARM::dsub_2, 0, TRI); 12900b57cec5SDimitry Andric MIB = AddDReg(MIB, SrcReg, ARM::dsub_3, 0, TRI); 12910b57cec5SDimitry Andric MIB = AddDReg(MIB, SrcReg, ARM::dsub_4, 0, TRI); 12920b57cec5SDimitry Andric MIB = AddDReg(MIB, SrcReg, ARM::dsub_5, 0, TRI); 12930b57cec5SDimitry Andric MIB = AddDReg(MIB, SrcReg, ARM::dsub_6, 0, TRI); 12940b57cec5SDimitry Andric AddDReg(MIB, SrcReg, ARM::dsub_7, 0, TRI); 12950b57cec5SDimitry Andric } else 12960b57cec5SDimitry Andric llvm_unreachable("Unknown reg class!"); 12970b57cec5SDimitry Andric break; 12980b57cec5SDimitry Andric default: 12990b57cec5SDimitry Andric llvm_unreachable("Unknown reg class!"); 13000b57cec5SDimitry Andric } 13010b57cec5SDimitry Andric } 13020b57cec5SDimitry Andric 13030b57cec5SDimitry Andric unsigned ARMBaseInstrInfo::isStoreToStackSlot(const MachineInstr &MI, 13040b57cec5SDimitry Andric int &FrameIndex) const { 13050b57cec5SDimitry Andric switch (MI.getOpcode()) { 13060b57cec5SDimitry Andric default: break; 13070b57cec5SDimitry Andric case ARM::STRrs: 13080b57cec5SDimitry Andric case ARM::t2STRs: // FIXME: don't use t2STRs to access frame. 13090b57cec5SDimitry Andric if (MI.getOperand(1).isFI() && MI.getOperand(2).isReg() && 13100b57cec5SDimitry Andric MI.getOperand(3).isImm() && MI.getOperand(2).getReg() == 0 && 13110b57cec5SDimitry Andric MI.getOperand(3).getImm() == 0) { 13120b57cec5SDimitry Andric FrameIndex = MI.getOperand(1).getIndex(); 13130b57cec5SDimitry Andric return MI.getOperand(0).getReg(); 13140b57cec5SDimitry Andric } 13150b57cec5SDimitry Andric break; 13160b57cec5SDimitry Andric case ARM::STRi12: 13170b57cec5SDimitry Andric case ARM::t2STRi12: 13180b57cec5SDimitry Andric case ARM::tSTRspi: 13190b57cec5SDimitry Andric case ARM::VSTRD: 13200b57cec5SDimitry Andric case ARM::VSTRS: 1321fe6060f1SDimitry Andric case ARM::VSTR_P0_off: 1322fe6060f1SDimitry Andric case ARM::MVE_VSTRWU32: 13230b57cec5SDimitry Andric if (MI.getOperand(1).isFI() && MI.getOperand(2).isImm() && 13240b57cec5SDimitry Andric MI.getOperand(2).getImm() == 0) { 13250b57cec5SDimitry Andric FrameIndex = MI.getOperand(1).getIndex(); 13260b57cec5SDimitry Andric return MI.getOperand(0).getReg(); 13270b57cec5SDimitry Andric } 13280b57cec5SDimitry Andric break; 13290b57cec5SDimitry Andric case ARM::VST1q64: 13300b57cec5SDimitry Andric case ARM::VST1d64TPseudo: 13310b57cec5SDimitry Andric case ARM::VST1d64QPseudo: 13320b57cec5SDimitry Andric if (MI.getOperand(0).isFI() && MI.getOperand(2).getSubReg() == 0) { 13330b57cec5SDimitry Andric FrameIndex = MI.getOperand(0).getIndex(); 13340b57cec5SDimitry Andric return MI.getOperand(2).getReg(); 13350b57cec5SDimitry Andric } 13360b57cec5SDimitry Andric break; 13370b57cec5SDimitry Andric case ARM::VSTMQIA: 13380b57cec5SDimitry Andric if (MI.getOperand(1).isFI() && MI.getOperand(0).getSubReg() == 0) { 13390b57cec5SDimitry Andric FrameIndex = MI.getOperand(1).getIndex(); 13400b57cec5SDimitry Andric return MI.getOperand(0).getReg(); 13410b57cec5SDimitry Andric } 13420b57cec5SDimitry Andric break; 1343349cc55cSDimitry Andric case ARM::MQQPRStore: 1344349cc55cSDimitry Andric case ARM::MQQQQPRStore: 1345349cc55cSDimitry Andric if (MI.getOperand(1).isFI()) { 1346349cc55cSDimitry Andric FrameIndex = MI.getOperand(1).getIndex(); 1347349cc55cSDimitry Andric return MI.getOperand(0).getReg(); 1348349cc55cSDimitry Andric } 1349349cc55cSDimitry Andric break; 13500b57cec5SDimitry Andric } 13510b57cec5SDimitry Andric 13520b57cec5SDimitry Andric return 0; 13530b57cec5SDimitry Andric } 13540b57cec5SDimitry Andric 13550b57cec5SDimitry Andric unsigned ARMBaseInstrInfo::isStoreToStackSlotPostFE(const MachineInstr &MI, 13560b57cec5SDimitry Andric int &FrameIndex) const { 13570b57cec5SDimitry Andric SmallVector<const MachineMemOperand *, 1> Accesses; 13580b57cec5SDimitry Andric if (MI.mayStore() && hasStoreToStackSlot(MI, Accesses) && 13590b57cec5SDimitry Andric Accesses.size() == 1) { 13600b57cec5SDimitry Andric FrameIndex = 13610b57cec5SDimitry Andric cast<FixedStackPseudoSourceValue>(Accesses.front()->getPseudoValue()) 13620b57cec5SDimitry Andric ->getFrameIndex(); 13630b57cec5SDimitry Andric return true; 13640b57cec5SDimitry Andric } 13650b57cec5SDimitry Andric return false; 13660b57cec5SDimitry Andric } 13670b57cec5SDimitry Andric 13680b57cec5SDimitry Andric void ARMBaseInstrInfo:: 13690b57cec5SDimitry Andric loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, 13705ffd83dbSDimitry Andric Register DestReg, int FI, 13710b57cec5SDimitry Andric const TargetRegisterClass *RC, 13720b57cec5SDimitry Andric const TargetRegisterInfo *TRI) const { 13730b57cec5SDimitry Andric DebugLoc DL; 13740b57cec5SDimitry Andric if (I != MBB.end()) DL = I->getDebugLoc(); 13750b57cec5SDimitry Andric MachineFunction &MF = *MBB.getParent(); 13760b57cec5SDimitry Andric MachineFrameInfo &MFI = MF.getFrameInfo(); 13775ffd83dbSDimitry Andric const Align Alignment = MFI.getObjectAlign(FI); 13780b57cec5SDimitry Andric MachineMemOperand *MMO = MF.getMachineMemOperand( 13790b57cec5SDimitry Andric MachinePointerInfo::getFixedStack(MF, FI), MachineMemOperand::MOLoad, 13805ffd83dbSDimitry Andric MFI.getObjectSize(FI), Alignment); 13810b57cec5SDimitry Andric 13820b57cec5SDimitry Andric switch (TRI->getSpillSize(*RC)) { 13830b57cec5SDimitry Andric case 2: 13840b57cec5SDimitry Andric if (ARM::HPRRegClass.hasSubClassEq(RC)) { 13850b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(ARM::VLDRH), DestReg) 13860b57cec5SDimitry Andric .addFrameIndex(FI) 13870b57cec5SDimitry Andric .addImm(0) 13880b57cec5SDimitry Andric .addMemOperand(MMO) 13890b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 13900b57cec5SDimitry Andric } else 13910b57cec5SDimitry Andric llvm_unreachable("Unknown reg class!"); 13920b57cec5SDimitry Andric break; 13930b57cec5SDimitry Andric case 4: 13940b57cec5SDimitry Andric if (ARM::GPRRegClass.hasSubClassEq(RC)) { 13950b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(ARM::LDRi12), DestReg) 13960b57cec5SDimitry Andric .addFrameIndex(FI) 13970b57cec5SDimitry Andric .addImm(0) 13980b57cec5SDimitry Andric .addMemOperand(MMO) 13990b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 14000b57cec5SDimitry Andric } else if (ARM::SPRRegClass.hasSubClassEq(RC)) { 14010b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(ARM::VLDRS), DestReg) 14020b57cec5SDimitry Andric .addFrameIndex(FI) 14030b57cec5SDimitry Andric .addImm(0) 14040b57cec5SDimitry Andric .addMemOperand(MMO) 14050b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 14060b57cec5SDimitry Andric } else if (ARM::VCCRRegClass.hasSubClassEq(RC)) { 14070b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(ARM::VLDR_P0_off), DestReg) 14080b57cec5SDimitry Andric .addFrameIndex(FI) 14090b57cec5SDimitry Andric .addImm(0) 14100b57cec5SDimitry Andric .addMemOperand(MMO) 14110b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 14120b57cec5SDimitry Andric } else 14130b57cec5SDimitry Andric llvm_unreachable("Unknown reg class!"); 14140b57cec5SDimitry Andric break; 14150b57cec5SDimitry Andric case 8: 14160b57cec5SDimitry Andric if (ARM::DPRRegClass.hasSubClassEq(RC)) { 14170b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(ARM::VLDRD), DestReg) 14180b57cec5SDimitry Andric .addFrameIndex(FI) 14190b57cec5SDimitry Andric .addImm(0) 14200b57cec5SDimitry Andric .addMemOperand(MMO) 14210b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 14220b57cec5SDimitry Andric } else if (ARM::GPRPairRegClass.hasSubClassEq(RC)) { 14230b57cec5SDimitry Andric MachineInstrBuilder MIB; 14240b57cec5SDimitry Andric 14250b57cec5SDimitry Andric if (Subtarget.hasV5TEOps()) { 14260b57cec5SDimitry Andric MIB = BuildMI(MBB, I, DL, get(ARM::LDRD)); 14270b57cec5SDimitry Andric AddDReg(MIB, DestReg, ARM::gsub_0, RegState::DefineNoRead, TRI); 14280b57cec5SDimitry Andric AddDReg(MIB, DestReg, ARM::gsub_1, RegState::DefineNoRead, TRI); 14290b57cec5SDimitry Andric MIB.addFrameIndex(FI).addReg(0).addImm(0).addMemOperand(MMO) 14300b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 14310b57cec5SDimitry Andric } else { 14320b57cec5SDimitry Andric // Fallback to LDM instruction, which has existed since the dawn of 14330b57cec5SDimitry Andric // time. 14340b57cec5SDimitry Andric MIB = BuildMI(MBB, I, DL, get(ARM::LDMIA)) 14350b57cec5SDimitry Andric .addFrameIndex(FI) 14360b57cec5SDimitry Andric .addMemOperand(MMO) 14370b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 14380b57cec5SDimitry Andric MIB = AddDReg(MIB, DestReg, ARM::gsub_0, RegState::DefineNoRead, TRI); 14390b57cec5SDimitry Andric MIB = AddDReg(MIB, DestReg, ARM::gsub_1, RegState::DefineNoRead, TRI); 14400b57cec5SDimitry Andric } 14410b57cec5SDimitry Andric 14428bcb0991SDimitry Andric if (Register::isPhysicalRegister(DestReg)) 14430b57cec5SDimitry Andric MIB.addReg(DestReg, RegState::ImplicitDefine); 14440b57cec5SDimitry Andric } else 14450b57cec5SDimitry Andric llvm_unreachable("Unknown reg class!"); 14460b57cec5SDimitry Andric break; 14470b57cec5SDimitry Andric case 16: 14480b57cec5SDimitry Andric if (ARM::DPairRegClass.hasSubClassEq(RC) && Subtarget.hasNEON()) { 14495ffd83dbSDimitry Andric if (Alignment >= 16 && getRegisterInfo().canRealignStack(MF)) { 14500b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(ARM::VLD1q64), DestReg) 14510b57cec5SDimitry Andric .addFrameIndex(FI) 14520b57cec5SDimitry Andric .addImm(16) 14530b57cec5SDimitry Andric .addMemOperand(MMO) 14540b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 14550b57cec5SDimitry Andric } else { 14560b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(ARM::VLDMQIA), DestReg) 14570b57cec5SDimitry Andric .addFrameIndex(FI) 14580b57cec5SDimitry Andric .addMemOperand(MMO) 14590b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 14600b57cec5SDimitry Andric } 14610b57cec5SDimitry Andric } else if (ARM::QPRRegClass.hasSubClassEq(RC) && 14620b57cec5SDimitry Andric Subtarget.hasMVEIntegerOps()) { 14630b57cec5SDimitry Andric auto MIB = BuildMI(MBB, I, DL, get(ARM::MVE_VLDRWU32), DestReg); 14640b57cec5SDimitry Andric MIB.addFrameIndex(FI) 14650b57cec5SDimitry Andric .addImm(0) 14660b57cec5SDimitry Andric .addMemOperand(MMO); 14670b57cec5SDimitry Andric addUnpredicatedMveVpredNOp(MIB); 14680b57cec5SDimitry Andric } else 14690b57cec5SDimitry Andric llvm_unreachable("Unknown reg class!"); 14700b57cec5SDimitry Andric break; 14710b57cec5SDimitry Andric case 24: 14720b57cec5SDimitry Andric if (ARM::DTripleRegClass.hasSubClassEq(RC)) { 14735ffd83dbSDimitry Andric if (Alignment >= 16 && getRegisterInfo().canRealignStack(MF) && 14748bcb0991SDimitry Andric Subtarget.hasNEON()) { 14750b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(ARM::VLD1d64TPseudo), DestReg) 14760b57cec5SDimitry Andric .addFrameIndex(FI) 14770b57cec5SDimitry Andric .addImm(16) 14780b57cec5SDimitry Andric .addMemOperand(MMO) 14790b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 14800b57cec5SDimitry Andric } else { 14810b57cec5SDimitry Andric MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::VLDMDIA)) 14820b57cec5SDimitry Andric .addFrameIndex(FI) 14830b57cec5SDimitry Andric .addMemOperand(MMO) 14840b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 14850b57cec5SDimitry Andric MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::DefineNoRead, TRI); 14860b57cec5SDimitry Andric MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::DefineNoRead, TRI); 14870b57cec5SDimitry Andric MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::DefineNoRead, TRI); 14888bcb0991SDimitry Andric if (Register::isPhysicalRegister(DestReg)) 14890b57cec5SDimitry Andric MIB.addReg(DestReg, RegState::ImplicitDefine); 14900b57cec5SDimitry Andric } 14910b57cec5SDimitry Andric } else 14920b57cec5SDimitry Andric llvm_unreachable("Unknown reg class!"); 14930b57cec5SDimitry Andric break; 14940b57cec5SDimitry Andric case 32: 1495349cc55cSDimitry Andric if (ARM::QQPRRegClass.hasSubClassEq(RC) || 1496349cc55cSDimitry Andric ARM::MQQPRRegClass.hasSubClassEq(RC) || 1497349cc55cSDimitry Andric ARM::DQuadRegClass.hasSubClassEq(RC)) { 14985ffd83dbSDimitry Andric if (Alignment >= 16 && getRegisterInfo().canRealignStack(MF) && 14998bcb0991SDimitry Andric Subtarget.hasNEON()) { 15000b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(ARM::VLD1d64QPseudo), DestReg) 15010b57cec5SDimitry Andric .addFrameIndex(FI) 15020b57cec5SDimitry Andric .addImm(16) 15030b57cec5SDimitry Andric .addMemOperand(MMO) 15040b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 1505349cc55cSDimitry Andric } else if (Subtarget.hasMVEIntegerOps()) { 1506349cc55cSDimitry Andric BuildMI(MBB, I, DL, get(ARM::MQQPRLoad), DestReg) 1507349cc55cSDimitry Andric .addFrameIndex(FI) 1508349cc55cSDimitry Andric .addMemOperand(MMO); 15090b57cec5SDimitry Andric } else { 15100b57cec5SDimitry Andric MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::VLDMDIA)) 15110b57cec5SDimitry Andric .addFrameIndex(FI) 15120b57cec5SDimitry Andric .add(predOps(ARMCC::AL)) 15130b57cec5SDimitry Andric .addMemOperand(MMO); 15140b57cec5SDimitry Andric MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::DefineNoRead, TRI); 15150b57cec5SDimitry Andric MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::DefineNoRead, TRI); 15160b57cec5SDimitry Andric MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::DefineNoRead, TRI); 15170b57cec5SDimitry Andric MIB = AddDReg(MIB, DestReg, ARM::dsub_3, RegState::DefineNoRead, TRI); 15188bcb0991SDimitry Andric if (Register::isPhysicalRegister(DestReg)) 15190b57cec5SDimitry Andric MIB.addReg(DestReg, RegState::ImplicitDefine); 15200b57cec5SDimitry Andric } 15210b57cec5SDimitry Andric } else 15220b57cec5SDimitry Andric llvm_unreachable("Unknown reg class!"); 15230b57cec5SDimitry Andric break; 15240b57cec5SDimitry Andric case 64: 1525349cc55cSDimitry Andric if (ARM::MQQQQPRRegClass.hasSubClassEq(RC) && 1526349cc55cSDimitry Andric Subtarget.hasMVEIntegerOps()) { 1527349cc55cSDimitry Andric BuildMI(MBB, I, DL, get(ARM::MQQQQPRLoad), DestReg) 1528349cc55cSDimitry Andric .addFrameIndex(FI) 1529349cc55cSDimitry Andric .addMemOperand(MMO); 1530349cc55cSDimitry Andric } else if (ARM::QQQQPRRegClass.hasSubClassEq(RC)) { 15310b57cec5SDimitry Andric MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(ARM::VLDMDIA)) 15320b57cec5SDimitry Andric .addFrameIndex(FI) 15330b57cec5SDimitry Andric .add(predOps(ARMCC::AL)) 15340b57cec5SDimitry Andric .addMemOperand(MMO); 15350b57cec5SDimitry Andric MIB = AddDReg(MIB, DestReg, ARM::dsub_0, RegState::DefineNoRead, TRI); 15360b57cec5SDimitry Andric MIB = AddDReg(MIB, DestReg, ARM::dsub_1, RegState::DefineNoRead, TRI); 15370b57cec5SDimitry Andric MIB = AddDReg(MIB, DestReg, ARM::dsub_2, RegState::DefineNoRead, TRI); 15380b57cec5SDimitry Andric MIB = AddDReg(MIB, DestReg, ARM::dsub_3, RegState::DefineNoRead, TRI); 15390b57cec5SDimitry Andric MIB = AddDReg(MIB, DestReg, ARM::dsub_4, RegState::DefineNoRead, TRI); 15400b57cec5SDimitry Andric MIB = AddDReg(MIB, DestReg, ARM::dsub_5, RegState::DefineNoRead, TRI); 15410b57cec5SDimitry Andric MIB = AddDReg(MIB, DestReg, ARM::dsub_6, RegState::DefineNoRead, TRI); 15420b57cec5SDimitry Andric MIB = AddDReg(MIB, DestReg, ARM::dsub_7, RegState::DefineNoRead, TRI); 15438bcb0991SDimitry Andric if (Register::isPhysicalRegister(DestReg)) 15440b57cec5SDimitry Andric MIB.addReg(DestReg, RegState::ImplicitDefine); 15450b57cec5SDimitry Andric } else 15460b57cec5SDimitry Andric llvm_unreachable("Unknown reg class!"); 15470b57cec5SDimitry Andric break; 15480b57cec5SDimitry Andric default: 15490b57cec5SDimitry Andric llvm_unreachable("Unknown regclass!"); 15500b57cec5SDimitry Andric } 15510b57cec5SDimitry Andric } 15520b57cec5SDimitry Andric 15530b57cec5SDimitry Andric unsigned ARMBaseInstrInfo::isLoadFromStackSlot(const MachineInstr &MI, 15540b57cec5SDimitry Andric int &FrameIndex) const { 15550b57cec5SDimitry Andric switch (MI.getOpcode()) { 15560b57cec5SDimitry Andric default: break; 15570b57cec5SDimitry Andric case ARM::LDRrs: 15580b57cec5SDimitry Andric case ARM::t2LDRs: // FIXME: don't use t2LDRs to access frame. 15590b57cec5SDimitry Andric if (MI.getOperand(1).isFI() && MI.getOperand(2).isReg() && 15600b57cec5SDimitry Andric MI.getOperand(3).isImm() && MI.getOperand(2).getReg() == 0 && 15610b57cec5SDimitry Andric MI.getOperand(3).getImm() == 0) { 15620b57cec5SDimitry Andric FrameIndex = MI.getOperand(1).getIndex(); 15630b57cec5SDimitry Andric return MI.getOperand(0).getReg(); 15640b57cec5SDimitry Andric } 15650b57cec5SDimitry Andric break; 15660b57cec5SDimitry Andric case ARM::LDRi12: 15670b57cec5SDimitry Andric case ARM::t2LDRi12: 15680b57cec5SDimitry Andric case ARM::tLDRspi: 15690b57cec5SDimitry Andric case ARM::VLDRD: 15700b57cec5SDimitry Andric case ARM::VLDRS: 1571fe6060f1SDimitry Andric case ARM::VLDR_P0_off: 1572fe6060f1SDimitry Andric case ARM::MVE_VLDRWU32: 15730b57cec5SDimitry Andric if (MI.getOperand(1).isFI() && MI.getOperand(2).isImm() && 15740b57cec5SDimitry Andric MI.getOperand(2).getImm() == 0) { 15750b57cec5SDimitry Andric FrameIndex = MI.getOperand(1).getIndex(); 15760b57cec5SDimitry Andric return MI.getOperand(0).getReg(); 15770b57cec5SDimitry Andric } 15780b57cec5SDimitry Andric break; 15790b57cec5SDimitry Andric case ARM::VLD1q64: 15800b57cec5SDimitry Andric case ARM::VLD1d8TPseudo: 15810b57cec5SDimitry Andric case ARM::VLD1d16TPseudo: 15820b57cec5SDimitry Andric case ARM::VLD1d32TPseudo: 15830b57cec5SDimitry Andric case ARM::VLD1d64TPseudo: 15840b57cec5SDimitry Andric case ARM::VLD1d8QPseudo: 15850b57cec5SDimitry Andric case ARM::VLD1d16QPseudo: 15860b57cec5SDimitry Andric case ARM::VLD1d32QPseudo: 15870b57cec5SDimitry Andric case ARM::VLD1d64QPseudo: 15880b57cec5SDimitry Andric if (MI.getOperand(1).isFI() && MI.getOperand(0).getSubReg() == 0) { 15890b57cec5SDimitry Andric FrameIndex = MI.getOperand(1).getIndex(); 15900b57cec5SDimitry Andric return MI.getOperand(0).getReg(); 15910b57cec5SDimitry Andric } 15920b57cec5SDimitry Andric break; 15930b57cec5SDimitry Andric case ARM::VLDMQIA: 15940b57cec5SDimitry Andric if (MI.getOperand(1).isFI() && MI.getOperand(0).getSubReg() == 0) { 15950b57cec5SDimitry Andric FrameIndex = MI.getOperand(1).getIndex(); 15960b57cec5SDimitry Andric return MI.getOperand(0).getReg(); 15970b57cec5SDimitry Andric } 15980b57cec5SDimitry Andric break; 1599349cc55cSDimitry Andric case ARM::MQQPRLoad: 1600349cc55cSDimitry Andric case ARM::MQQQQPRLoad: 1601349cc55cSDimitry Andric if (MI.getOperand(1).isFI()) { 1602349cc55cSDimitry Andric FrameIndex = MI.getOperand(1).getIndex(); 1603349cc55cSDimitry Andric return MI.getOperand(0).getReg(); 1604349cc55cSDimitry Andric } 1605349cc55cSDimitry Andric break; 16060b57cec5SDimitry Andric } 16070b57cec5SDimitry Andric 16080b57cec5SDimitry Andric return 0; 16090b57cec5SDimitry Andric } 16100b57cec5SDimitry Andric 16110b57cec5SDimitry Andric unsigned ARMBaseInstrInfo::isLoadFromStackSlotPostFE(const MachineInstr &MI, 16120b57cec5SDimitry Andric int &FrameIndex) const { 16130b57cec5SDimitry Andric SmallVector<const MachineMemOperand *, 1> Accesses; 16140b57cec5SDimitry Andric if (MI.mayLoad() && hasLoadFromStackSlot(MI, Accesses) && 16150b57cec5SDimitry Andric Accesses.size() == 1) { 16160b57cec5SDimitry Andric FrameIndex = 16170b57cec5SDimitry Andric cast<FixedStackPseudoSourceValue>(Accesses.front()->getPseudoValue()) 16180b57cec5SDimitry Andric ->getFrameIndex(); 16190b57cec5SDimitry Andric return true; 16200b57cec5SDimitry Andric } 16210b57cec5SDimitry Andric return false; 16220b57cec5SDimitry Andric } 16230b57cec5SDimitry Andric 16240b57cec5SDimitry Andric /// Expands MEMCPY to either LDMIA/STMIA or LDMIA_UPD/STMID_UPD 16250b57cec5SDimitry Andric /// depending on whether the result is used. 16260b57cec5SDimitry Andric void ARMBaseInstrInfo::expandMEMCPY(MachineBasicBlock::iterator MI) const { 16270b57cec5SDimitry Andric bool isThumb1 = Subtarget.isThumb1Only(); 16280b57cec5SDimitry Andric bool isThumb2 = Subtarget.isThumb2(); 16290b57cec5SDimitry Andric const ARMBaseInstrInfo *TII = Subtarget.getInstrInfo(); 16300b57cec5SDimitry Andric 16310b57cec5SDimitry Andric DebugLoc dl = MI->getDebugLoc(); 16320b57cec5SDimitry Andric MachineBasicBlock *BB = MI->getParent(); 16330b57cec5SDimitry Andric 16340b57cec5SDimitry Andric MachineInstrBuilder LDM, STM; 16350b57cec5SDimitry Andric if (isThumb1 || !MI->getOperand(1).isDead()) { 16360b57cec5SDimitry Andric MachineOperand LDWb(MI->getOperand(1)); 16370b57cec5SDimitry Andric LDM = BuildMI(*BB, MI, dl, TII->get(isThumb2 ? ARM::t2LDMIA_UPD 16380b57cec5SDimitry Andric : isThumb1 ? ARM::tLDMIA_UPD 16390b57cec5SDimitry Andric : ARM::LDMIA_UPD)) 16400b57cec5SDimitry Andric .add(LDWb); 16410b57cec5SDimitry Andric } else { 16420b57cec5SDimitry Andric LDM = BuildMI(*BB, MI, dl, TII->get(isThumb2 ? ARM::t2LDMIA : ARM::LDMIA)); 16430b57cec5SDimitry Andric } 16440b57cec5SDimitry Andric 16450b57cec5SDimitry Andric if (isThumb1 || !MI->getOperand(0).isDead()) { 16460b57cec5SDimitry Andric MachineOperand STWb(MI->getOperand(0)); 16470b57cec5SDimitry Andric STM = BuildMI(*BB, MI, dl, TII->get(isThumb2 ? ARM::t2STMIA_UPD 16480b57cec5SDimitry Andric : isThumb1 ? ARM::tSTMIA_UPD 16490b57cec5SDimitry Andric : ARM::STMIA_UPD)) 16500b57cec5SDimitry Andric .add(STWb); 16510b57cec5SDimitry Andric } else { 16520b57cec5SDimitry Andric STM = BuildMI(*BB, MI, dl, TII->get(isThumb2 ? ARM::t2STMIA : ARM::STMIA)); 16530b57cec5SDimitry Andric } 16540b57cec5SDimitry Andric 16550b57cec5SDimitry Andric MachineOperand LDBase(MI->getOperand(3)); 16560b57cec5SDimitry Andric LDM.add(LDBase).add(predOps(ARMCC::AL)); 16570b57cec5SDimitry Andric 16580b57cec5SDimitry Andric MachineOperand STBase(MI->getOperand(2)); 16590b57cec5SDimitry Andric STM.add(STBase).add(predOps(ARMCC::AL)); 16600b57cec5SDimitry Andric 16610b57cec5SDimitry Andric // Sort the scratch registers into ascending order. 16620b57cec5SDimitry Andric const TargetRegisterInfo &TRI = getRegisterInfo(); 16630b57cec5SDimitry Andric SmallVector<unsigned, 6> ScratchRegs; 16640b57cec5SDimitry Andric for(unsigned I = 5; I < MI->getNumOperands(); ++I) 16650b57cec5SDimitry Andric ScratchRegs.push_back(MI->getOperand(I).getReg()); 16660b57cec5SDimitry Andric llvm::sort(ScratchRegs, 16670b57cec5SDimitry Andric [&TRI](const unsigned &Reg1, const unsigned &Reg2) -> bool { 16680b57cec5SDimitry Andric return TRI.getEncodingValue(Reg1) < 16690b57cec5SDimitry Andric TRI.getEncodingValue(Reg2); 16700b57cec5SDimitry Andric }); 16710b57cec5SDimitry Andric 16720b57cec5SDimitry Andric for (const auto &Reg : ScratchRegs) { 16730b57cec5SDimitry Andric LDM.addReg(Reg, RegState::Define); 16740b57cec5SDimitry Andric STM.addReg(Reg, RegState::Kill); 16750b57cec5SDimitry Andric } 16760b57cec5SDimitry Andric 16770b57cec5SDimitry Andric BB->erase(MI); 16780b57cec5SDimitry Andric } 16790b57cec5SDimitry Andric 16800b57cec5SDimitry Andric bool ARMBaseInstrInfo::expandPostRAPseudo(MachineInstr &MI) const { 16810b57cec5SDimitry Andric if (MI.getOpcode() == TargetOpcode::LOAD_STACK_GUARD) { 16820b57cec5SDimitry Andric expandLoadStackGuard(MI); 16830b57cec5SDimitry Andric MI.getParent()->erase(MI); 16840b57cec5SDimitry Andric return true; 16850b57cec5SDimitry Andric } 16860b57cec5SDimitry Andric 16870b57cec5SDimitry Andric if (MI.getOpcode() == ARM::MEMCPY) { 16880b57cec5SDimitry Andric expandMEMCPY(MI); 16890b57cec5SDimitry Andric return true; 16900b57cec5SDimitry Andric } 16910b57cec5SDimitry Andric 16920b57cec5SDimitry Andric // This hook gets to expand COPY instructions before they become 16930b57cec5SDimitry Andric // copyPhysReg() calls. Look for VMOVS instructions that can legally be 16940b57cec5SDimitry Andric // widened to VMOVD. We prefer the VMOVD when possible because it may be 16950b57cec5SDimitry Andric // changed into a VORR that can go down the NEON pipeline. 16960b57cec5SDimitry Andric if (!MI.isCopy() || Subtarget.dontWidenVMOVS() || !Subtarget.hasFP64()) 16970b57cec5SDimitry Andric return false; 16980b57cec5SDimitry Andric 16990b57cec5SDimitry Andric // Look for a copy between even S-registers. That is where we keep floats 17000b57cec5SDimitry Andric // when using NEON v2f32 instructions for f32 arithmetic. 17018bcb0991SDimitry Andric Register DstRegS = MI.getOperand(0).getReg(); 17028bcb0991SDimitry Andric Register SrcRegS = MI.getOperand(1).getReg(); 17030b57cec5SDimitry Andric if (!ARM::SPRRegClass.contains(DstRegS, SrcRegS)) 17040b57cec5SDimitry Andric return false; 17050b57cec5SDimitry Andric 17060b57cec5SDimitry Andric const TargetRegisterInfo *TRI = &getRegisterInfo(); 17070b57cec5SDimitry Andric unsigned DstRegD = TRI->getMatchingSuperReg(DstRegS, ARM::ssub_0, 17080b57cec5SDimitry Andric &ARM::DPRRegClass); 17090b57cec5SDimitry Andric unsigned SrcRegD = TRI->getMatchingSuperReg(SrcRegS, ARM::ssub_0, 17100b57cec5SDimitry Andric &ARM::DPRRegClass); 17110b57cec5SDimitry Andric if (!DstRegD || !SrcRegD) 17120b57cec5SDimitry Andric return false; 17130b57cec5SDimitry Andric 17140b57cec5SDimitry Andric // We want to widen this into a DstRegD = VMOVD SrcRegD copy. This is only 17150b57cec5SDimitry Andric // legal if the COPY already defines the full DstRegD, and it isn't a 17160b57cec5SDimitry Andric // sub-register insertion. 17170b57cec5SDimitry Andric if (!MI.definesRegister(DstRegD, TRI) || MI.readsRegister(DstRegD, TRI)) 17180b57cec5SDimitry Andric return false; 17190b57cec5SDimitry Andric 17200b57cec5SDimitry Andric // A dead copy shouldn't show up here, but reject it just in case. 17210b57cec5SDimitry Andric if (MI.getOperand(0).isDead()) 17220b57cec5SDimitry Andric return false; 17230b57cec5SDimitry Andric 17240b57cec5SDimitry Andric // All clear, widen the COPY. 17250b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "widening: " << MI); 17260b57cec5SDimitry Andric MachineInstrBuilder MIB(*MI.getParent()->getParent(), MI); 17270b57cec5SDimitry Andric 17280b57cec5SDimitry Andric // Get rid of the old implicit-def of DstRegD. Leave it if it defines a Q-reg 17290b57cec5SDimitry Andric // or some other super-register. 17300b57cec5SDimitry Andric int ImpDefIdx = MI.findRegisterDefOperandIdx(DstRegD); 17310b57cec5SDimitry Andric if (ImpDefIdx != -1) 1732*81ad6265SDimitry Andric MI.removeOperand(ImpDefIdx); 17330b57cec5SDimitry Andric 17340b57cec5SDimitry Andric // Change the opcode and operands. 17350b57cec5SDimitry Andric MI.setDesc(get(ARM::VMOVD)); 17360b57cec5SDimitry Andric MI.getOperand(0).setReg(DstRegD); 17370b57cec5SDimitry Andric MI.getOperand(1).setReg(SrcRegD); 17380b57cec5SDimitry Andric MIB.add(predOps(ARMCC::AL)); 17390b57cec5SDimitry Andric 17400b57cec5SDimitry Andric // We are now reading SrcRegD instead of SrcRegS. This may upset the 17410b57cec5SDimitry Andric // register scavenger and machine verifier, so we need to indicate that we 17420b57cec5SDimitry Andric // are reading an undefined value from SrcRegD, but a proper value from 17430b57cec5SDimitry Andric // SrcRegS. 17440b57cec5SDimitry Andric MI.getOperand(1).setIsUndef(); 17450b57cec5SDimitry Andric MIB.addReg(SrcRegS, RegState::Implicit); 17460b57cec5SDimitry Andric 17470b57cec5SDimitry Andric // SrcRegD may actually contain an unrelated value in the ssub_1 17480b57cec5SDimitry Andric // sub-register. Don't kill it. Only kill the ssub_0 sub-register. 17490b57cec5SDimitry Andric if (MI.getOperand(1).isKill()) { 17500b57cec5SDimitry Andric MI.getOperand(1).setIsKill(false); 17510b57cec5SDimitry Andric MI.addRegisterKilled(SrcRegS, TRI, true); 17520b57cec5SDimitry Andric } 17530b57cec5SDimitry Andric 17540b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "replaced by: " << MI); 17550b57cec5SDimitry Andric return true; 17560b57cec5SDimitry Andric } 17570b57cec5SDimitry Andric 17580b57cec5SDimitry Andric /// Create a copy of a const pool value. Update CPI to the new index and return 17590b57cec5SDimitry Andric /// the label UID. 17600b57cec5SDimitry Andric static unsigned duplicateCPV(MachineFunction &MF, unsigned &CPI) { 17610b57cec5SDimitry Andric MachineConstantPool *MCP = MF.getConstantPool(); 17620b57cec5SDimitry Andric ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); 17630b57cec5SDimitry Andric 17640b57cec5SDimitry Andric const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI]; 17650b57cec5SDimitry Andric assert(MCPE.isMachineConstantPoolEntry() && 17660b57cec5SDimitry Andric "Expecting a machine constantpool entry!"); 17670b57cec5SDimitry Andric ARMConstantPoolValue *ACPV = 17680b57cec5SDimitry Andric static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal); 17690b57cec5SDimitry Andric 17700b57cec5SDimitry Andric unsigned PCLabelId = AFI->createPICLabelUId(); 17710b57cec5SDimitry Andric ARMConstantPoolValue *NewCPV = nullptr; 17720b57cec5SDimitry Andric 17730b57cec5SDimitry Andric // FIXME: The below assumes PIC relocation model and that the function 17740b57cec5SDimitry Andric // is Thumb mode (t1 or t2). PCAdjustment would be 8 for ARM mode PIC, and 17750b57cec5SDimitry Andric // zero for non-PIC in ARM or Thumb. The callers are all of thumb LDR 17760b57cec5SDimitry Andric // instructions, so that's probably OK, but is PIC always correct when 17770b57cec5SDimitry Andric // we get here? 17780b57cec5SDimitry Andric if (ACPV->isGlobalValue()) 17790b57cec5SDimitry Andric NewCPV = ARMConstantPoolConstant::Create( 17800b57cec5SDimitry Andric cast<ARMConstantPoolConstant>(ACPV)->getGV(), PCLabelId, ARMCP::CPValue, 17810b57cec5SDimitry Andric 4, ACPV->getModifier(), ACPV->mustAddCurrentAddress()); 17820b57cec5SDimitry Andric else if (ACPV->isExtSymbol()) 17830b57cec5SDimitry Andric NewCPV = ARMConstantPoolSymbol:: 17840b57cec5SDimitry Andric Create(MF.getFunction().getContext(), 17850b57cec5SDimitry Andric cast<ARMConstantPoolSymbol>(ACPV)->getSymbol(), PCLabelId, 4); 17860b57cec5SDimitry Andric else if (ACPV->isBlockAddress()) 17870b57cec5SDimitry Andric NewCPV = ARMConstantPoolConstant:: 17880b57cec5SDimitry Andric Create(cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress(), PCLabelId, 17890b57cec5SDimitry Andric ARMCP::CPBlockAddress, 4); 17900b57cec5SDimitry Andric else if (ACPV->isLSDA()) 17910b57cec5SDimitry Andric NewCPV = ARMConstantPoolConstant::Create(&MF.getFunction(), PCLabelId, 17920b57cec5SDimitry Andric ARMCP::CPLSDA, 4); 17930b57cec5SDimitry Andric else if (ACPV->isMachineBasicBlock()) 17940b57cec5SDimitry Andric NewCPV = ARMConstantPoolMBB:: 17950b57cec5SDimitry Andric Create(MF.getFunction().getContext(), 17960b57cec5SDimitry Andric cast<ARMConstantPoolMBB>(ACPV)->getMBB(), PCLabelId, 4); 17970b57cec5SDimitry Andric else 17980b57cec5SDimitry Andric llvm_unreachable("Unexpected ARM constantpool value type!!"); 17995ffd83dbSDimitry Andric CPI = MCP->getConstantPoolIndex(NewCPV, MCPE.getAlign()); 18000b57cec5SDimitry Andric return PCLabelId; 18010b57cec5SDimitry Andric } 18020b57cec5SDimitry Andric 18030b57cec5SDimitry Andric void ARMBaseInstrInfo::reMaterialize(MachineBasicBlock &MBB, 18040b57cec5SDimitry Andric MachineBasicBlock::iterator I, 18055ffd83dbSDimitry Andric Register DestReg, unsigned SubIdx, 18060b57cec5SDimitry Andric const MachineInstr &Orig, 18070b57cec5SDimitry Andric const TargetRegisterInfo &TRI) const { 18080b57cec5SDimitry Andric unsigned Opcode = Orig.getOpcode(); 18090b57cec5SDimitry Andric switch (Opcode) { 18100b57cec5SDimitry Andric default: { 18110b57cec5SDimitry Andric MachineInstr *MI = MBB.getParent()->CloneMachineInstr(&Orig); 18120b57cec5SDimitry Andric MI->substituteRegister(Orig.getOperand(0).getReg(), DestReg, SubIdx, TRI); 18130b57cec5SDimitry Andric MBB.insert(I, MI); 18140b57cec5SDimitry Andric break; 18150b57cec5SDimitry Andric } 18160b57cec5SDimitry Andric case ARM::tLDRpci_pic: 18170b57cec5SDimitry Andric case ARM::t2LDRpci_pic: { 18180b57cec5SDimitry Andric MachineFunction &MF = *MBB.getParent(); 18190b57cec5SDimitry Andric unsigned CPI = Orig.getOperand(1).getIndex(); 18200b57cec5SDimitry Andric unsigned PCLabelId = duplicateCPV(MF, CPI); 18210b57cec5SDimitry Andric BuildMI(MBB, I, Orig.getDebugLoc(), get(Opcode), DestReg) 18220b57cec5SDimitry Andric .addConstantPoolIndex(CPI) 18230b57cec5SDimitry Andric .addImm(PCLabelId) 18240b57cec5SDimitry Andric .cloneMemRefs(Orig); 18250b57cec5SDimitry Andric break; 18260b57cec5SDimitry Andric } 18270b57cec5SDimitry Andric } 18280b57cec5SDimitry Andric } 18290b57cec5SDimitry Andric 18300b57cec5SDimitry Andric MachineInstr & 18310b57cec5SDimitry Andric ARMBaseInstrInfo::duplicate(MachineBasicBlock &MBB, 18320b57cec5SDimitry Andric MachineBasicBlock::iterator InsertBefore, 18330b57cec5SDimitry Andric const MachineInstr &Orig) const { 18340b57cec5SDimitry Andric MachineInstr &Cloned = TargetInstrInfo::duplicate(MBB, InsertBefore, Orig); 18350b57cec5SDimitry Andric MachineBasicBlock::instr_iterator I = Cloned.getIterator(); 18360b57cec5SDimitry Andric for (;;) { 18370b57cec5SDimitry Andric switch (I->getOpcode()) { 18380b57cec5SDimitry Andric case ARM::tLDRpci_pic: 18390b57cec5SDimitry Andric case ARM::t2LDRpci_pic: { 18400b57cec5SDimitry Andric MachineFunction &MF = *MBB.getParent(); 18410b57cec5SDimitry Andric unsigned CPI = I->getOperand(1).getIndex(); 18420b57cec5SDimitry Andric unsigned PCLabelId = duplicateCPV(MF, CPI); 18430b57cec5SDimitry Andric I->getOperand(1).setIndex(CPI); 18440b57cec5SDimitry Andric I->getOperand(2).setImm(PCLabelId); 18450b57cec5SDimitry Andric break; 18460b57cec5SDimitry Andric } 18470b57cec5SDimitry Andric } 18480b57cec5SDimitry Andric if (!I->isBundledWithSucc()) 18490b57cec5SDimitry Andric break; 18500b57cec5SDimitry Andric ++I; 18510b57cec5SDimitry Andric } 18520b57cec5SDimitry Andric return Cloned; 18530b57cec5SDimitry Andric } 18540b57cec5SDimitry Andric 18550b57cec5SDimitry Andric bool ARMBaseInstrInfo::produceSameValue(const MachineInstr &MI0, 18560b57cec5SDimitry Andric const MachineInstr &MI1, 18570b57cec5SDimitry Andric const MachineRegisterInfo *MRI) const { 18580b57cec5SDimitry Andric unsigned Opcode = MI0.getOpcode(); 18594824e7fdSDimitry Andric if (Opcode == ARM::t2LDRpci || Opcode == ARM::t2LDRpci_pic || 18604824e7fdSDimitry Andric Opcode == ARM::tLDRpci || Opcode == ARM::tLDRpci_pic || 18614824e7fdSDimitry Andric Opcode == ARM::LDRLIT_ga_pcrel || Opcode == ARM::LDRLIT_ga_pcrel_ldr || 18624824e7fdSDimitry Andric Opcode == ARM::tLDRLIT_ga_pcrel || Opcode == ARM::t2LDRLIT_ga_pcrel || 18634824e7fdSDimitry Andric Opcode == ARM::MOV_ga_pcrel || Opcode == ARM::MOV_ga_pcrel_ldr || 18640b57cec5SDimitry Andric Opcode == ARM::t2MOV_ga_pcrel) { 18650b57cec5SDimitry Andric if (MI1.getOpcode() != Opcode) 18660b57cec5SDimitry Andric return false; 18670b57cec5SDimitry Andric if (MI0.getNumOperands() != MI1.getNumOperands()) 18680b57cec5SDimitry Andric return false; 18690b57cec5SDimitry Andric 18700b57cec5SDimitry Andric const MachineOperand &MO0 = MI0.getOperand(1); 18710b57cec5SDimitry Andric const MachineOperand &MO1 = MI1.getOperand(1); 18720b57cec5SDimitry Andric if (MO0.getOffset() != MO1.getOffset()) 18730b57cec5SDimitry Andric return false; 18740b57cec5SDimitry Andric 18754824e7fdSDimitry Andric if (Opcode == ARM::LDRLIT_ga_pcrel || Opcode == ARM::LDRLIT_ga_pcrel_ldr || 18764824e7fdSDimitry Andric Opcode == ARM::tLDRLIT_ga_pcrel || Opcode == ARM::t2LDRLIT_ga_pcrel || 18774824e7fdSDimitry Andric Opcode == ARM::MOV_ga_pcrel || Opcode == ARM::MOV_ga_pcrel_ldr || 18780b57cec5SDimitry Andric Opcode == ARM::t2MOV_ga_pcrel) 18790b57cec5SDimitry Andric // Ignore the PC labels. 18800b57cec5SDimitry Andric return MO0.getGlobal() == MO1.getGlobal(); 18810b57cec5SDimitry Andric 18820b57cec5SDimitry Andric const MachineFunction *MF = MI0.getParent()->getParent(); 18830b57cec5SDimitry Andric const MachineConstantPool *MCP = MF->getConstantPool(); 18840b57cec5SDimitry Andric int CPI0 = MO0.getIndex(); 18850b57cec5SDimitry Andric int CPI1 = MO1.getIndex(); 18860b57cec5SDimitry Andric const MachineConstantPoolEntry &MCPE0 = MCP->getConstants()[CPI0]; 18870b57cec5SDimitry Andric const MachineConstantPoolEntry &MCPE1 = MCP->getConstants()[CPI1]; 18880b57cec5SDimitry Andric bool isARMCP0 = MCPE0.isMachineConstantPoolEntry(); 18890b57cec5SDimitry Andric bool isARMCP1 = MCPE1.isMachineConstantPoolEntry(); 18900b57cec5SDimitry Andric if (isARMCP0 && isARMCP1) { 18910b57cec5SDimitry Andric ARMConstantPoolValue *ACPV0 = 18920b57cec5SDimitry Andric static_cast<ARMConstantPoolValue*>(MCPE0.Val.MachineCPVal); 18930b57cec5SDimitry Andric ARMConstantPoolValue *ACPV1 = 18940b57cec5SDimitry Andric static_cast<ARMConstantPoolValue*>(MCPE1.Val.MachineCPVal); 18950b57cec5SDimitry Andric return ACPV0->hasSameValue(ACPV1); 18960b57cec5SDimitry Andric } else if (!isARMCP0 && !isARMCP1) { 18970b57cec5SDimitry Andric return MCPE0.Val.ConstVal == MCPE1.Val.ConstVal; 18980b57cec5SDimitry Andric } 18990b57cec5SDimitry Andric return false; 19000b57cec5SDimitry Andric } else if (Opcode == ARM::PICLDR) { 19010b57cec5SDimitry Andric if (MI1.getOpcode() != Opcode) 19020b57cec5SDimitry Andric return false; 19030b57cec5SDimitry Andric if (MI0.getNumOperands() != MI1.getNumOperands()) 19040b57cec5SDimitry Andric return false; 19050b57cec5SDimitry Andric 19068bcb0991SDimitry Andric Register Addr0 = MI0.getOperand(1).getReg(); 19078bcb0991SDimitry Andric Register Addr1 = MI1.getOperand(1).getReg(); 19080b57cec5SDimitry Andric if (Addr0 != Addr1) { 19098bcb0991SDimitry Andric if (!MRI || !Register::isVirtualRegister(Addr0) || 19108bcb0991SDimitry Andric !Register::isVirtualRegister(Addr1)) 19110b57cec5SDimitry Andric return false; 19120b57cec5SDimitry Andric 19130b57cec5SDimitry Andric // This assumes SSA form. 19140b57cec5SDimitry Andric MachineInstr *Def0 = MRI->getVRegDef(Addr0); 19150b57cec5SDimitry Andric MachineInstr *Def1 = MRI->getVRegDef(Addr1); 19160b57cec5SDimitry Andric // Check if the loaded value, e.g. a constantpool of a global address, are 19170b57cec5SDimitry Andric // the same. 19180b57cec5SDimitry Andric if (!produceSameValue(*Def0, *Def1, MRI)) 19190b57cec5SDimitry Andric return false; 19200b57cec5SDimitry Andric } 19210b57cec5SDimitry Andric 19220b57cec5SDimitry Andric for (unsigned i = 3, e = MI0.getNumOperands(); i != e; ++i) { 19230b57cec5SDimitry Andric // %12 = PICLDR %11, 0, 14, %noreg 19240b57cec5SDimitry Andric const MachineOperand &MO0 = MI0.getOperand(i); 19250b57cec5SDimitry Andric const MachineOperand &MO1 = MI1.getOperand(i); 19260b57cec5SDimitry Andric if (!MO0.isIdenticalTo(MO1)) 19270b57cec5SDimitry Andric return false; 19280b57cec5SDimitry Andric } 19290b57cec5SDimitry Andric return true; 19300b57cec5SDimitry Andric } 19310b57cec5SDimitry Andric 19320b57cec5SDimitry Andric return MI0.isIdenticalTo(MI1, MachineInstr::IgnoreVRegDefs); 19330b57cec5SDimitry Andric } 19340b57cec5SDimitry Andric 19350b57cec5SDimitry Andric /// areLoadsFromSameBasePtr - This is used by the pre-regalloc scheduler to 19360b57cec5SDimitry Andric /// determine if two loads are loading from the same base address. It should 19370b57cec5SDimitry Andric /// only return true if the base pointers are the same and the only differences 19380b57cec5SDimitry Andric /// between the two addresses is the offset. It also returns the offsets by 19390b57cec5SDimitry Andric /// reference. 19400b57cec5SDimitry Andric /// 19410b57cec5SDimitry Andric /// FIXME: remove this in favor of the MachineInstr interface once pre-RA-sched 19420b57cec5SDimitry Andric /// is permanently disabled. 19430b57cec5SDimitry Andric bool ARMBaseInstrInfo::areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2, 19440b57cec5SDimitry Andric int64_t &Offset1, 19450b57cec5SDimitry Andric int64_t &Offset2) const { 19460b57cec5SDimitry Andric // Don't worry about Thumb: just ARM and Thumb2. 19470b57cec5SDimitry Andric if (Subtarget.isThumb1Only()) return false; 19480b57cec5SDimitry Andric 19490b57cec5SDimitry Andric if (!Load1->isMachineOpcode() || !Load2->isMachineOpcode()) 19500b57cec5SDimitry Andric return false; 19510b57cec5SDimitry Andric 19520b57cec5SDimitry Andric switch (Load1->getMachineOpcode()) { 19530b57cec5SDimitry Andric default: 19540b57cec5SDimitry Andric return false; 19550b57cec5SDimitry Andric case ARM::LDRi12: 19560b57cec5SDimitry Andric case ARM::LDRBi12: 19570b57cec5SDimitry Andric case ARM::LDRD: 19580b57cec5SDimitry Andric case ARM::LDRH: 19590b57cec5SDimitry Andric case ARM::LDRSB: 19600b57cec5SDimitry Andric case ARM::LDRSH: 19610b57cec5SDimitry Andric case ARM::VLDRD: 19620b57cec5SDimitry Andric case ARM::VLDRS: 19630b57cec5SDimitry Andric case ARM::t2LDRi8: 19640b57cec5SDimitry Andric case ARM::t2LDRBi8: 19650b57cec5SDimitry Andric case ARM::t2LDRDi8: 19660b57cec5SDimitry Andric case ARM::t2LDRSHi8: 19670b57cec5SDimitry Andric case ARM::t2LDRi12: 19680b57cec5SDimitry Andric case ARM::t2LDRBi12: 19690b57cec5SDimitry Andric case ARM::t2LDRSHi12: 19700b57cec5SDimitry Andric break; 19710b57cec5SDimitry Andric } 19720b57cec5SDimitry Andric 19730b57cec5SDimitry Andric switch (Load2->getMachineOpcode()) { 19740b57cec5SDimitry Andric default: 19750b57cec5SDimitry Andric return false; 19760b57cec5SDimitry Andric case ARM::LDRi12: 19770b57cec5SDimitry Andric case ARM::LDRBi12: 19780b57cec5SDimitry Andric case ARM::LDRD: 19790b57cec5SDimitry Andric case ARM::LDRH: 19800b57cec5SDimitry Andric case ARM::LDRSB: 19810b57cec5SDimitry Andric case ARM::LDRSH: 19820b57cec5SDimitry Andric case ARM::VLDRD: 19830b57cec5SDimitry Andric case ARM::VLDRS: 19840b57cec5SDimitry Andric case ARM::t2LDRi8: 19850b57cec5SDimitry Andric case ARM::t2LDRBi8: 19860b57cec5SDimitry Andric case ARM::t2LDRSHi8: 19870b57cec5SDimitry Andric case ARM::t2LDRi12: 19880b57cec5SDimitry Andric case ARM::t2LDRBi12: 19890b57cec5SDimitry Andric case ARM::t2LDRSHi12: 19900b57cec5SDimitry Andric break; 19910b57cec5SDimitry Andric } 19920b57cec5SDimitry Andric 19930b57cec5SDimitry Andric // Check if base addresses and chain operands match. 19940b57cec5SDimitry Andric if (Load1->getOperand(0) != Load2->getOperand(0) || 19950b57cec5SDimitry Andric Load1->getOperand(4) != Load2->getOperand(4)) 19960b57cec5SDimitry Andric return false; 19970b57cec5SDimitry Andric 19980b57cec5SDimitry Andric // Index should be Reg0. 19990b57cec5SDimitry Andric if (Load1->getOperand(3) != Load2->getOperand(3)) 20000b57cec5SDimitry Andric return false; 20010b57cec5SDimitry Andric 20020b57cec5SDimitry Andric // Determine the offsets. 20030b57cec5SDimitry Andric if (isa<ConstantSDNode>(Load1->getOperand(1)) && 20040b57cec5SDimitry Andric isa<ConstantSDNode>(Load2->getOperand(1))) { 20050b57cec5SDimitry Andric Offset1 = cast<ConstantSDNode>(Load1->getOperand(1))->getSExtValue(); 20060b57cec5SDimitry Andric Offset2 = cast<ConstantSDNode>(Load2->getOperand(1))->getSExtValue(); 20070b57cec5SDimitry Andric return true; 20080b57cec5SDimitry Andric } 20090b57cec5SDimitry Andric 20100b57cec5SDimitry Andric return false; 20110b57cec5SDimitry Andric } 20120b57cec5SDimitry Andric 20130b57cec5SDimitry Andric /// shouldScheduleLoadsNear - This is a used by the pre-regalloc scheduler to 20140b57cec5SDimitry Andric /// determine (in conjunction with areLoadsFromSameBasePtr) if two loads should 20150b57cec5SDimitry Andric /// be scheduled togther. On some targets if two loads are loading from 20160b57cec5SDimitry Andric /// addresses in the same cache line, it's better if they are scheduled 20170b57cec5SDimitry Andric /// together. This function takes two integers that represent the load offsets 20180b57cec5SDimitry Andric /// from the common base address. It returns true if it decides it's desirable 20190b57cec5SDimitry Andric /// to schedule the two loads together. "NumLoads" is the number of loads that 20200b57cec5SDimitry Andric /// have already been scheduled after Load1. 20210b57cec5SDimitry Andric /// 20220b57cec5SDimitry Andric /// FIXME: remove this in favor of the MachineInstr interface once pre-RA-sched 20230b57cec5SDimitry Andric /// is permanently disabled. 20240b57cec5SDimitry Andric bool ARMBaseInstrInfo::shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2, 20250b57cec5SDimitry Andric int64_t Offset1, int64_t Offset2, 20260b57cec5SDimitry Andric unsigned NumLoads) const { 20270b57cec5SDimitry Andric // Don't worry about Thumb: just ARM and Thumb2. 20280b57cec5SDimitry Andric if (Subtarget.isThumb1Only()) return false; 20290b57cec5SDimitry Andric 20300b57cec5SDimitry Andric assert(Offset2 > Offset1); 20310b57cec5SDimitry Andric 20320b57cec5SDimitry Andric if ((Offset2 - Offset1) / 8 > 64) 20330b57cec5SDimitry Andric return false; 20340b57cec5SDimitry Andric 20350b57cec5SDimitry Andric // Check if the machine opcodes are different. If they are different 20360b57cec5SDimitry Andric // then we consider them to not be of the same base address, 20370b57cec5SDimitry Andric // EXCEPT in the case of Thumb2 byte loads where one is LDRBi8 and the other LDRBi12. 20380b57cec5SDimitry Andric // In this case, they are considered to be the same because they are different 20390b57cec5SDimitry Andric // encoding forms of the same basic instruction. 20400b57cec5SDimitry Andric if ((Load1->getMachineOpcode() != Load2->getMachineOpcode()) && 20410b57cec5SDimitry Andric !((Load1->getMachineOpcode() == ARM::t2LDRBi8 && 20420b57cec5SDimitry Andric Load2->getMachineOpcode() == ARM::t2LDRBi12) || 20430b57cec5SDimitry Andric (Load1->getMachineOpcode() == ARM::t2LDRBi12 && 20440b57cec5SDimitry Andric Load2->getMachineOpcode() == ARM::t2LDRBi8))) 20450b57cec5SDimitry Andric return false; // FIXME: overly conservative? 20460b57cec5SDimitry Andric 20470b57cec5SDimitry Andric // Four loads in a row should be sufficient. 20480b57cec5SDimitry Andric if (NumLoads >= 3) 20490b57cec5SDimitry Andric return false; 20500b57cec5SDimitry Andric 20510b57cec5SDimitry Andric return true; 20520b57cec5SDimitry Andric } 20530b57cec5SDimitry Andric 20540b57cec5SDimitry Andric bool ARMBaseInstrInfo::isSchedulingBoundary(const MachineInstr &MI, 20550b57cec5SDimitry Andric const MachineBasicBlock *MBB, 20560b57cec5SDimitry Andric const MachineFunction &MF) const { 20570b57cec5SDimitry Andric // Debug info is never a scheduling boundary. It's necessary to be explicit 20580b57cec5SDimitry Andric // due to the special treatment of IT instructions below, otherwise a 20590b57cec5SDimitry Andric // dbg_value followed by an IT will result in the IT instruction being 20600b57cec5SDimitry Andric // considered a scheduling hazard, which is wrong. It should be the actual 20610b57cec5SDimitry Andric // instruction preceding the dbg_value instruction(s), just like it is 20620b57cec5SDimitry Andric // when debug info is not present. 20630b57cec5SDimitry Andric if (MI.isDebugInstr()) 20640b57cec5SDimitry Andric return false; 20650b57cec5SDimitry Andric 20660b57cec5SDimitry Andric // Terminators and labels can't be scheduled around. 20670b57cec5SDimitry Andric if (MI.isTerminator() || MI.isPosition()) 20680b57cec5SDimitry Andric return true; 20690b57cec5SDimitry Andric 20705ffd83dbSDimitry Andric // INLINEASM_BR can jump to another block 20715ffd83dbSDimitry Andric if (MI.getOpcode() == TargetOpcode::INLINEASM_BR) 20725ffd83dbSDimitry Andric return true; 20735ffd83dbSDimitry Andric 2074*81ad6265SDimitry Andric if (isSEHInstruction(MI)) 2075*81ad6265SDimitry Andric return true; 2076*81ad6265SDimitry Andric 20770b57cec5SDimitry Andric // Treat the start of the IT block as a scheduling boundary, but schedule 20780b57cec5SDimitry Andric // t2IT along with all instructions following it. 20790b57cec5SDimitry Andric // FIXME: This is a big hammer. But the alternative is to add all potential 20800b57cec5SDimitry Andric // true and anti dependencies to IT block instructions as implicit operands 20810b57cec5SDimitry Andric // to the t2IT instruction. The added compile time and complexity does not 20820b57cec5SDimitry Andric // seem worth it. 20830b57cec5SDimitry Andric MachineBasicBlock::const_iterator I = MI; 20840b57cec5SDimitry Andric // Make sure to skip any debug instructions 20850b57cec5SDimitry Andric while (++I != MBB->end() && I->isDebugInstr()) 20860b57cec5SDimitry Andric ; 20870b57cec5SDimitry Andric if (I != MBB->end() && I->getOpcode() == ARM::t2IT) 20880b57cec5SDimitry Andric return true; 20890b57cec5SDimitry Andric 20900b57cec5SDimitry Andric // Don't attempt to schedule around any instruction that defines 20910b57cec5SDimitry Andric // a stack-oriented pointer, as it's unlikely to be profitable. This 20920b57cec5SDimitry Andric // saves compile time, because it doesn't require every single 20930b57cec5SDimitry Andric // stack slot reference to depend on the instruction that does the 20940b57cec5SDimitry Andric // modification. 20950b57cec5SDimitry Andric // Calls don't actually change the stack pointer, even if they have imp-defs. 20960b57cec5SDimitry Andric // No ARM calling conventions change the stack pointer. (X86 calling 20970b57cec5SDimitry Andric // conventions sometimes do). 20980b57cec5SDimitry Andric if (!MI.isCall() && MI.definesRegister(ARM::SP)) 20990b57cec5SDimitry Andric return true; 21000b57cec5SDimitry Andric 21010b57cec5SDimitry Andric return false; 21020b57cec5SDimitry Andric } 21030b57cec5SDimitry Andric 21040b57cec5SDimitry Andric bool ARMBaseInstrInfo:: 21050b57cec5SDimitry Andric isProfitableToIfCvt(MachineBasicBlock &MBB, 21060b57cec5SDimitry Andric unsigned NumCycles, unsigned ExtraPredCycles, 21070b57cec5SDimitry Andric BranchProbability Probability) const { 21080b57cec5SDimitry Andric if (!NumCycles) 21090b57cec5SDimitry Andric return false; 21100b57cec5SDimitry Andric 21110b57cec5SDimitry Andric // If we are optimizing for size, see if the branch in the predecessor can be 21120b57cec5SDimitry Andric // lowered to cbn?z by the constant island lowering pass, and return false if 21130b57cec5SDimitry Andric // so. This results in a shorter instruction sequence. 21140b57cec5SDimitry Andric if (MBB.getParent()->getFunction().hasOptSize()) { 21150b57cec5SDimitry Andric MachineBasicBlock *Pred = *MBB.pred_begin(); 21160b57cec5SDimitry Andric if (!Pred->empty()) { 21170b57cec5SDimitry Andric MachineInstr *LastMI = &*Pred->rbegin(); 21180b57cec5SDimitry Andric if (LastMI->getOpcode() == ARM::t2Bcc) { 21190b57cec5SDimitry Andric const TargetRegisterInfo *TRI = &getRegisterInfo(); 21200b57cec5SDimitry Andric MachineInstr *CmpMI = findCMPToFoldIntoCBZ(LastMI, TRI); 21210b57cec5SDimitry Andric if (CmpMI) 21220b57cec5SDimitry Andric return false; 21230b57cec5SDimitry Andric } 21240b57cec5SDimitry Andric } 21250b57cec5SDimitry Andric } 21260b57cec5SDimitry Andric return isProfitableToIfCvt(MBB, NumCycles, ExtraPredCycles, 21270b57cec5SDimitry Andric MBB, 0, 0, Probability); 21280b57cec5SDimitry Andric } 21290b57cec5SDimitry Andric 21300b57cec5SDimitry Andric bool ARMBaseInstrInfo:: 21310b57cec5SDimitry Andric isProfitableToIfCvt(MachineBasicBlock &TBB, 21320b57cec5SDimitry Andric unsigned TCycles, unsigned TExtra, 21330b57cec5SDimitry Andric MachineBasicBlock &FBB, 21340b57cec5SDimitry Andric unsigned FCycles, unsigned FExtra, 21350b57cec5SDimitry Andric BranchProbability Probability) const { 21360b57cec5SDimitry Andric if (!TCycles) 21370b57cec5SDimitry Andric return false; 21380b57cec5SDimitry Andric 21390b57cec5SDimitry Andric // In thumb code we often end up trading one branch for a IT block, and 21400b57cec5SDimitry Andric // if we are cloning the instruction can increase code size. Prevent 21410b57cec5SDimitry Andric // blocks with multiple predecesors from being ifcvted to prevent this 21420b57cec5SDimitry Andric // cloning. 21430b57cec5SDimitry Andric if (Subtarget.isThumb2() && TBB.getParent()->getFunction().hasMinSize()) { 21440b57cec5SDimitry Andric if (TBB.pred_size() != 1 || FBB.pred_size() != 1) 21450b57cec5SDimitry Andric return false; 21460b57cec5SDimitry Andric } 21470b57cec5SDimitry Andric 21480b57cec5SDimitry Andric // Attempt to estimate the relative costs of predication versus branching. 21490b57cec5SDimitry Andric // Here we scale up each component of UnpredCost to avoid precision issue when 21500b57cec5SDimitry Andric // scaling TCycles/FCycles by Probability. 21510b57cec5SDimitry Andric const unsigned ScalingUpFactor = 1024; 21520b57cec5SDimitry Andric 21530b57cec5SDimitry Andric unsigned PredCost = (TCycles + FCycles + TExtra + FExtra) * ScalingUpFactor; 21540b57cec5SDimitry Andric unsigned UnpredCost; 21550b57cec5SDimitry Andric if (!Subtarget.hasBranchPredictor()) { 21560b57cec5SDimitry Andric // When we don't have a branch predictor it's always cheaper to not take a 21570b57cec5SDimitry Andric // branch than take it, so we have to take that into account. 21580b57cec5SDimitry Andric unsigned NotTakenBranchCost = 1; 21590b57cec5SDimitry Andric unsigned TakenBranchCost = Subtarget.getMispredictionPenalty(); 21600b57cec5SDimitry Andric unsigned TUnpredCycles, FUnpredCycles; 21610b57cec5SDimitry Andric if (!FCycles) { 21620b57cec5SDimitry Andric // Triangle: TBB is the fallthrough 21630b57cec5SDimitry Andric TUnpredCycles = TCycles + NotTakenBranchCost; 21640b57cec5SDimitry Andric FUnpredCycles = TakenBranchCost; 21650b57cec5SDimitry Andric } else { 21660b57cec5SDimitry Andric // Diamond: TBB is the block that is branched to, FBB is the fallthrough 21670b57cec5SDimitry Andric TUnpredCycles = TCycles + TakenBranchCost; 21680b57cec5SDimitry Andric FUnpredCycles = FCycles + NotTakenBranchCost; 21690b57cec5SDimitry Andric // The branch at the end of FBB will disappear when it's predicated, so 21700b57cec5SDimitry Andric // discount it from PredCost. 21710b57cec5SDimitry Andric PredCost -= 1 * ScalingUpFactor; 21720b57cec5SDimitry Andric } 21730b57cec5SDimitry Andric // The total cost is the cost of each path scaled by their probabilites 21740b57cec5SDimitry Andric unsigned TUnpredCost = Probability.scale(TUnpredCycles * ScalingUpFactor); 21750b57cec5SDimitry Andric unsigned FUnpredCost = Probability.getCompl().scale(FUnpredCycles * ScalingUpFactor); 21760b57cec5SDimitry Andric UnpredCost = TUnpredCost + FUnpredCost; 21770b57cec5SDimitry Andric // When predicating assume that the first IT can be folded away but later 21780b57cec5SDimitry Andric // ones cost one cycle each 21790b57cec5SDimitry Andric if (Subtarget.isThumb2() && TCycles + FCycles > 4) { 21800b57cec5SDimitry Andric PredCost += ((TCycles + FCycles - 4) / 4) * ScalingUpFactor; 21810b57cec5SDimitry Andric } 21820b57cec5SDimitry Andric } else { 21830b57cec5SDimitry Andric unsigned TUnpredCost = Probability.scale(TCycles * ScalingUpFactor); 21840b57cec5SDimitry Andric unsigned FUnpredCost = 21850b57cec5SDimitry Andric Probability.getCompl().scale(FCycles * ScalingUpFactor); 21860b57cec5SDimitry Andric UnpredCost = TUnpredCost + FUnpredCost; 21870b57cec5SDimitry Andric UnpredCost += 1 * ScalingUpFactor; // The branch itself 21880b57cec5SDimitry Andric UnpredCost += Subtarget.getMispredictionPenalty() * ScalingUpFactor / 10; 21890b57cec5SDimitry Andric } 21900b57cec5SDimitry Andric 21910b57cec5SDimitry Andric return PredCost <= UnpredCost; 21920b57cec5SDimitry Andric } 21930b57cec5SDimitry Andric 21948bcb0991SDimitry Andric unsigned 21958bcb0991SDimitry Andric ARMBaseInstrInfo::extraSizeToPredicateInstructions(const MachineFunction &MF, 21968bcb0991SDimitry Andric unsigned NumInsts) const { 21978bcb0991SDimitry Andric // Thumb2 needs a 2-byte IT instruction to predicate up to 4 instructions. 21988bcb0991SDimitry Andric // ARM has a condition code field in every predicable instruction, using it 21998bcb0991SDimitry Andric // doesn't change code size. 2200e8d8bef9SDimitry Andric if (!Subtarget.isThumb2()) 2201e8d8bef9SDimitry Andric return 0; 2202e8d8bef9SDimitry Andric 2203e8d8bef9SDimitry Andric // It's possible that the size of the IT is restricted to a single block. 2204e8d8bef9SDimitry Andric unsigned MaxInsts = Subtarget.restrictIT() ? 1 : 4; 2205e8d8bef9SDimitry Andric return divideCeil(NumInsts, MaxInsts) * 2; 22068bcb0991SDimitry Andric } 22078bcb0991SDimitry Andric 22088bcb0991SDimitry Andric unsigned 22098bcb0991SDimitry Andric ARMBaseInstrInfo::predictBranchSizeForIfCvt(MachineInstr &MI) const { 22108bcb0991SDimitry Andric // If this branch is likely to be folded into the comparison to form a 22118bcb0991SDimitry Andric // CB(N)Z, then removing it won't reduce code size at all, because that will 22128bcb0991SDimitry Andric // just replace the CB(N)Z with a CMP. 22138bcb0991SDimitry Andric if (MI.getOpcode() == ARM::t2Bcc && 22148bcb0991SDimitry Andric findCMPToFoldIntoCBZ(&MI, &getRegisterInfo())) 22158bcb0991SDimitry Andric return 0; 22168bcb0991SDimitry Andric 22178bcb0991SDimitry Andric unsigned Size = getInstSizeInBytes(MI); 22188bcb0991SDimitry Andric 22198bcb0991SDimitry Andric // For Thumb2, all branches are 32-bit instructions during the if conversion 22208bcb0991SDimitry Andric // pass, but may be replaced with 16-bit instructions during size reduction. 22218bcb0991SDimitry Andric // Since the branches considered by if conversion tend to be forward branches 22228bcb0991SDimitry Andric // over small basic blocks, they are very likely to be in range for the 22238bcb0991SDimitry Andric // narrow instructions, so we assume the final code size will be half what it 22248bcb0991SDimitry Andric // currently is. 22258bcb0991SDimitry Andric if (Subtarget.isThumb2()) 22268bcb0991SDimitry Andric Size /= 2; 22278bcb0991SDimitry Andric 22288bcb0991SDimitry Andric return Size; 22298bcb0991SDimitry Andric } 22308bcb0991SDimitry Andric 22310b57cec5SDimitry Andric bool 22320b57cec5SDimitry Andric ARMBaseInstrInfo::isProfitableToUnpredicate(MachineBasicBlock &TMBB, 22330b57cec5SDimitry Andric MachineBasicBlock &FMBB) const { 22340b57cec5SDimitry Andric // Reduce false anti-dependencies to let the target's out-of-order execution 22350b57cec5SDimitry Andric // engine do its thing. 22360b57cec5SDimitry Andric return Subtarget.isProfitableToUnpredicate(); 22370b57cec5SDimitry Andric } 22380b57cec5SDimitry Andric 22390b57cec5SDimitry Andric /// getInstrPredicate - If instruction is predicated, returns its predicate 22400b57cec5SDimitry Andric /// condition, otherwise returns AL. It also returns the condition code 22410b57cec5SDimitry Andric /// register by reference. 22420b57cec5SDimitry Andric ARMCC::CondCodes llvm::getInstrPredicate(const MachineInstr &MI, 22435ffd83dbSDimitry Andric Register &PredReg) { 22440b57cec5SDimitry Andric int PIdx = MI.findFirstPredOperandIdx(); 22450b57cec5SDimitry Andric if (PIdx == -1) { 22460b57cec5SDimitry Andric PredReg = 0; 22470b57cec5SDimitry Andric return ARMCC::AL; 22480b57cec5SDimitry Andric } 22490b57cec5SDimitry Andric 22500b57cec5SDimitry Andric PredReg = MI.getOperand(PIdx+1).getReg(); 22510b57cec5SDimitry Andric return (ARMCC::CondCodes)MI.getOperand(PIdx).getImm(); 22520b57cec5SDimitry Andric } 22530b57cec5SDimitry Andric 22540b57cec5SDimitry Andric unsigned llvm::getMatchingCondBranchOpcode(unsigned Opc) { 22550b57cec5SDimitry Andric if (Opc == ARM::B) 22560b57cec5SDimitry Andric return ARM::Bcc; 22570b57cec5SDimitry Andric if (Opc == ARM::tB) 22580b57cec5SDimitry Andric return ARM::tBcc; 22590b57cec5SDimitry Andric if (Opc == ARM::t2B) 22600b57cec5SDimitry Andric return ARM::t2Bcc; 22610b57cec5SDimitry Andric 22620b57cec5SDimitry Andric llvm_unreachable("Unknown unconditional branch opcode!"); 22630b57cec5SDimitry Andric } 22640b57cec5SDimitry Andric 22650b57cec5SDimitry Andric MachineInstr *ARMBaseInstrInfo::commuteInstructionImpl(MachineInstr &MI, 22660b57cec5SDimitry Andric bool NewMI, 22670b57cec5SDimitry Andric unsigned OpIdx1, 22680b57cec5SDimitry Andric unsigned OpIdx2) const { 22690b57cec5SDimitry Andric switch (MI.getOpcode()) { 22700b57cec5SDimitry Andric case ARM::MOVCCr: 22710b57cec5SDimitry Andric case ARM::t2MOVCCr: { 22720b57cec5SDimitry Andric // MOVCC can be commuted by inverting the condition. 22735ffd83dbSDimitry Andric Register PredReg; 22740b57cec5SDimitry Andric ARMCC::CondCodes CC = getInstrPredicate(MI, PredReg); 22750b57cec5SDimitry Andric // MOVCC AL can't be inverted. Shouldn't happen. 22760b57cec5SDimitry Andric if (CC == ARMCC::AL || PredReg != ARM::CPSR) 22770b57cec5SDimitry Andric return nullptr; 22780b57cec5SDimitry Andric MachineInstr *CommutedMI = 22790b57cec5SDimitry Andric TargetInstrInfo::commuteInstructionImpl(MI, NewMI, OpIdx1, OpIdx2); 22800b57cec5SDimitry Andric if (!CommutedMI) 22810b57cec5SDimitry Andric return nullptr; 22820b57cec5SDimitry Andric // After swapping the MOVCC operands, also invert the condition. 22830b57cec5SDimitry Andric CommutedMI->getOperand(CommutedMI->findFirstPredOperandIdx()) 22840b57cec5SDimitry Andric .setImm(ARMCC::getOppositeCondition(CC)); 22850b57cec5SDimitry Andric return CommutedMI; 22860b57cec5SDimitry Andric } 22870b57cec5SDimitry Andric } 22880b57cec5SDimitry Andric return TargetInstrInfo::commuteInstructionImpl(MI, NewMI, OpIdx1, OpIdx2); 22890b57cec5SDimitry Andric } 22900b57cec5SDimitry Andric 22910b57cec5SDimitry Andric /// Identify instructions that can be folded into a MOVCC instruction, and 22920b57cec5SDimitry Andric /// return the defining instruction. 22930b57cec5SDimitry Andric MachineInstr * 22945ffd83dbSDimitry Andric ARMBaseInstrInfo::canFoldIntoMOVCC(Register Reg, const MachineRegisterInfo &MRI, 22950b57cec5SDimitry Andric const TargetInstrInfo *TII) const { 22965ffd83dbSDimitry Andric if (!Reg.isVirtual()) 22970b57cec5SDimitry Andric return nullptr; 22980b57cec5SDimitry Andric if (!MRI.hasOneNonDBGUse(Reg)) 22990b57cec5SDimitry Andric return nullptr; 23000b57cec5SDimitry Andric MachineInstr *MI = MRI.getVRegDef(Reg); 23010b57cec5SDimitry Andric if (!MI) 23020b57cec5SDimitry Andric return nullptr; 23030b57cec5SDimitry Andric // Check if MI can be predicated and folded into the MOVCC. 23040b57cec5SDimitry Andric if (!isPredicable(*MI)) 23050b57cec5SDimitry Andric return nullptr; 23060b57cec5SDimitry Andric // Check if MI has any non-dead defs or physreg uses. This also detects 23070b57cec5SDimitry Andric // predicated instructions which will be reading CPSR. 23084824e7fdSDimitry Andric for (const MachineOperand &MO : llvm::drop_begin(MI->operands(), 1)) { 23090b57cec5SDimitry Andric // Reject frame index operands, PEI can't handle the predicated pseudos. 23100b57cec5SDimitry Andric if (MO.isFI() || MO.isCPI() || MO.isJTI()) 23110b57cec5SDimitry Andric return nullptr; 23120b57cec5SDimitry Andric if (!MO.isReg()) 23130b57cec5SDimitry Andric continue; 23140b57cec5SDimitry Andric // MI can't have any tied operands, that would conflict with predication. 23150b57cec5SDimitry Andric if (MO.isTied()) 23160b57cec5SDimitry Andric return nullptr; 23178bcb0991SDimitry Andric if (Register::isPhysicalRegister(MO.getReg())) 23180b57cec5SDimitry Andric return nullptr; 23190b57cec5SDimitry Andric if (MO.isDef() && !MO.isDead()) 23200b57cec5SDimitry Andric return nullptr; 23210b57cec5SDimitry Andric } 23220b57cec5SDimitry Andric bool DontMoveAcrossStores = true; 23230b57cec5SDimitry Andric if (!MI->isSafeToMove(/* AliasAnalysis = */ nullptr, DontMoveAcrossStores)) 23240b57cec5SDimitry Andric return nullptr; 23250b57cec5SDimitry Andric return MI; 23260b57cec5SDimitry Andric } 23270b57cec5SDimitry Andric 23280b57cec5SDimitry Andric bool ARMBaseInstrInfo::analyzeSelect(const MachineInstr &MI, 23290b57cec5SDimitry Andric SmallVectorImpl<MachineOperand> &Cond, 23300b57cec5SDimitry Andric unsigned &TrueOp, unsigned &FalseOp, 23310b57cec5SDimitry Andric bool &Optimizable) const { 23320b57cec5SDimitry Andric assert((MI.getOpcode() == ARM::MOVCCr || MI.getOpcode() == ARM::t2MOVCCr) && 23330b57cec5SDimitry Andric "Unknown select instruction"); 23340b57cec5SDimitry Andric // MOVCC operands: 23350b57cec5SDimitry Andric // 0: Def. 23360b57cec5SDimitry Andric // 1: True use. 23370b57cec5SDimitry Andric // 2: False use. 23380b57cec5SDimitry Andric // 3: Condition code. 23390b57cec5SDimitry Andric // 4: CPSR use. 23400b57cec5SDimitry Andric TrueOp = 1; 23410b57cec5SDimitry Andric FalseOp = 2; 23420b57cec5SDimitry Andric Cond.push_back(MI.getOperand(3)); 23430b57cec5SDimitry Andric Cond.push_back(MI.getOperand(4)); 23440b57cec5SDimitry Andric // We can always fold a def. 23450b57cec5SDimitry Andric Optimizable = true; 23460b57cec5SDimitry Andric return false; 23470b57cec5SDimitry Andric } 23480b57cec5SDimitry Andric 23490b57cec5SDimitry Andric MachineInstr * 23500b57cec5SDimitry Andric ARMBaseInstrInfo::optimizeSelect(MachineInstr &MI, 23510b57cec5SDimitry Andric SmallPtrSetImpl<MachineInstr *> &SeenMIs, 23520b57cec5SDimitry Andric bool PreferFalse) const { 23530b57cec5SDimitry Andric assert((MI.getOpcode() == ARM::MOVCCr || MI.getOpcode() == ARM::t2MOVCCr) && 23540b57cec5SDimitry Andric "Unknown select instruction"); 23550b57cec5SDimitry Andric MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo(); 23560b57cec5SDimitry Andric MachineInstr *DefMI = canFoldIntoMOVCC(MI.getOperand(2).getReg(), MRI, this); 23570b57cec5SDimitry Andric bool Invert = !DefMI; 23580b57cec5SDimitry Andric if (!DefMI) 23590b57cec5SDimitry Andric DefMI = canFoldIntoMOVCC(MI.getOperand(1).getReg(), MRI, this); 23600b57cec5SDimitry Andric if (!DefMI) 23610b57cec5SDimitry Andric return nullptr; 23620b57cec5SDimitry Andric 23630b57cec5SDimitry Andric // Find new register class to use. 23640b57cec5SDimitry Andric MachineOperand FalseReg = MI.getOperand(Invert ? 2 : 1); 2365349cc55cSDimitry Andric MachineOperand TrueReg = MI.getOperand(Invert ? 1 : 2); 23668bcb0991SDimitry Andric Register DestReg = MI.getOperand(0).getReg(); 2367349cc55cSDimitry Andric const TargetRegisterClass *FalseClass = MRI.getRegClass(FalseReg.getReg()); 2368349cc55cSDimitry Andric const TargetRegisterClass *TrueClass = MRI.getRegClass(TrueReg.getReg()); 2369349cc55cSDimitry Andric if (!MRI.constrainRegClass(DestReg, FalseClass)) 2370349cc55cSDimitry Andric return nullptr; 2371349cc55cSDimitry Andric if (!MRI.constrainRegClass(DestReg, TrueClass)) 23720b57cec5SDimitry Andric return nullptr; 23730b57cec5SDimitry Andric 23740b57cec5SDimitry Andric // Create a new predicated version of DefMI. 23750b57cec5SDimitry Andric // Rfalse is the first use. 23760b57cec5SDimitry Andric MachineInstrBuilder NewMI = 23770b57cec5SDimitry Andric BuildMI(*MI.getParent(), MI, MI.getDebugLoc(), DefMI->getDesc(), DestReg); 23780b57cec5SDimitry Andric 23790b57cec5SDimitry Andric // Copy all the DefMI operands, excluding its (null) predicate. 23800b57cec5SDimitry Andric const MCInstrDesc &DefDesc = DefMI->getDesc(); 23810b57cec5SDimitry Andric for (unsigned i = 1, e = DefDesc.getNumOperands(); 23820b57cec5SDimitry Andric i != e && !DefDesc.OpInfo[i].isPredicate(); ++i) 23830b57cec5SDimitry Andric NewMI.add(DefMI->getOperand(i)); 23840b57cec5SDimitry Andric 23850b57cec5SDimitry Andric unsigned CondCode = MI.getOperand(3).getImm(); 23860b57cec5SDimitry Andric if (Invert) 23870b57cec5SDimitry Andric NewMI.addImm(ARMCC::getOppositeCondition(ARMCC::CondCodes(CondCode))); 23880b57cec5SDimitry Andric else 23890b57cec5SDimitry Andric NewMI.addImm(CondCode); 23900b57cec5SDimitry Andric NewMI.add(MI.getOperand(4)); 23910b57cec5SDimitry Andric 23920b57cec5SDimitry Andric // DefMI is not the -S version that sets CPSR, so add an optional %noreg. 23930b57cec5SDimitry Andric if (NewMI->hasOptionalDef()) 23940b57cec5SDimitry Andric NewMI.add(condCodeOp()); 23950b57cec5SDimitry Andric 23960b57cec5SDimitry Andric // The output register value when the predicate is false is an implicit 23970b57cec5SDimitry Andric // register operand tied to the first def. 23980b57cec5SDimitry Andric // The tie makes the register allocator ensure the FalseReg is allocated the 23990b57cec5SDimitry Andric // same register as operand 0. 24000b57cec5SDimitry Andric FalseReg.setImplicit(); 24010b57cec5SDimitry Andric NewMI.add(FalseReg); 24020b57cec5SDimitry Andric NewMI->tieOperands(0, NewMI->getNumOperands() - 1); 24030b57cec5SDimitry Andric 24040b57cec5SDimitry Andric // Update SeenMIs set: register newly created MI and erase removed DefMI. 24050b57cec5SDimitry Andric SeenMIs.insert(NewMI); 24060b57cec5SDimitry Andric SeenMIs.erase(DefMI); 24070b57cec5SDimitry Andric 24080b57cec5SDimitry Andric // If MI is inside a loop, and DefMI is outside the loop, then kill flags on 24090b57cec5SDimitry Andric // DefMI would be invalid when tranferred inside the loop. Checking for a 24100b57cec5SDimitry Andric // loop is expensive, but at least remove kill flags if they are in different 24110b57cec5SDimitry Andric // BBs. 24120b57cec5SDimitry Andric if (DefMI->getParent() != MI.getParent()) 24130b57cec5SDimitry Andric NewMI->clearKillInfo(); 24140b57cec5SDimitry Andric 24150b57cec5SDimitry Andric // The caller will erase MI, but not DefMI. 24160b57cec5SDimitry Andric DefMI->eraseFromParent(); 24170b57cec5SDimitry Andric return NewMI; 24180b57cec5SDimitry Andric } 24190b57cec5SDimitry Andric 24200b57cec5SDimitry Andric /// Map pseudo instructions that imply an 'S' bit onto real opcodes. Whether the 24210b57cec5SDimitry Andric /// instruction is encoded with an 'S' bit is determined by the optional CPSR 24220b57cec5SDimitry Andric /// def operand. 24230b57cec5SDimitry Andric /// 24240b57cec5SDimitry Andric /// This will go away once we can teach tblgen how to set the optional CPSR def 24250b57cec5SDimitry Andric /// operand itself. 24260b57cec5SDimitry Andric struct AddSubFlagsOpcodePair { 24270b57cec5SDimitry Andric uint16_t PseudoOpc; 24280b57cec5SDimitry Andric uint16_t MachineOpc; 24290b57cec5SDimitry Andric }; 24300b57cec5SDimitry Andric 24310b57cec5SDimitry Andric static const AddSubFlagsOpcodePair AddSubFlagsOpcodeMap[] = { 24320b57cec5SDimitry Andric {ARM::ADDSri, ARM::ADDri}, 24330b57cec5SDimitry Andric {ARM::ADDSrr, ARM::ADDrr}, 24340b57cec5SDimitry Andric {ARM::ADDSrsi, ARM::ADDrsi}, 24350b57cec5SDimitry Andric {ARM::ADDSrsr, ARM::ADDrsr}, 24360b57cec5SDimitry Andric 24370b57cec5SDimitry Andric {ARM::SUBSri, ARM::SUBri}, 24380b57cec5SDimitry Andric {ARM::SUBSrr, ARM::SUBrr}, 24390b57cec5SDimitry Andric {ARM::SUBSrsi, ARM::SUBrsi}, 24400b57cec5SDimitry Andric {ARM::SUBSrsr, ARM::SUBrsr}, 24410b57cec5SDimitry Andric 24420b57cec5SDimitry Andric {ARM::RSBSri, ARM::RSBri}, 24430b57cec5SDimitry Andric {ARM::RSBSrsi, ARM::RSBrsi}, 24440b57cec5SDimitry Andric {ARM::RSBSrsr, ARM::RSBrsr}, 24450b57cec5SDimitry Andric 24460b57cec5SDimitry Andric {ARM::tADDSi3, ARM::tADDi3}, 24470b57cec5SDimitry Andric {ARM::tADDSi8, ARM::tADDi8}, 24480b57cec5SDimitry Andric {ARM::tADDSrr, ARM::tADDrr}, 24490b57cec5SDimitry Andric {ARM::tADCS, ARM::tADC}, 24500b57cec5SDimitry Andric 24510b57cec5SDimitry Andric {ARM::tSUBSi3, ARM::tSUBi3}, 24520b57cec5SDimitry Andric {ARM::tSUBSi8, ARM::tSUBi8}, 24530b57cec5SDimitry Andric {ARM::tSUBSrr, ARM::tSUBrr}, 24540b57cec5SDimitry Andric {ARM::tSBCS, ARM::tSBC}, 24550b57cec5SDimitry Andric {ARM::tRSBS, ARM::tRSB}, 24568bcb0991SDimitry Andric {ARM::tLSLSri, ARM::tLSLri}, 24570b57cec5SDimitry Andric 24580b57cec5SDimitry Andric {ARM::t2ADDSri, ARM::t2ADDri}, 24590b57cec5SDimitry Andric {ARM::t2ADDSrr, ARM::t2ADDrr}, 24600b57cec5SDimitry Andric {ARM::t2ADDSrs, ARM::t2ADDrs}, 24610b57cec5SDimitry Andric 24620b57cec5SDimitry Andric {ARM::t2SUBSri, ARM::t2SUBri}, 24630b57cec5SDimitry Andric {ARM::t2SUBSrr, ARM::t2SUBrr}, 24640b57cec5SDimitry Andric {ARM::t2SUBSrs, ARM::t2SUBrs}, 24650b57cec5SDimitry Andric 24660b57cec5SDimitry Andric {ARM::t2RSBSri, ARM::t2RSBri}, 24670b57cec5SDimitry Andric {ARM::t2RSBSrs, ARM::t2RSBrs}, 24680b57cec5SDimitry Andric }; 24690b57cec5SDimitry Andric 24700b57cec5SDimitry Andric unsigned llvm::convertAddSubFlagsOpcode(unsigned OldOpc) { 24710b57cec5SDimitry Andric for (unsigned i = 0, e = array_lengthof(AddSubFlagsOpcodeMap); i != e; ++i) 24720b57cec5SDimitry Andric if (OldOpc == AddSubFlagsOpcodeMap[i].PseudoOpc) 24730b57cec5SDimitry Andric return AddSubFlagsOpcodeMap[i].MachineOpc; 24740b57cec5SDimitry Andric return 0; 24750b57cec5SDimitry Andric } 24760b57cec5SDimitry Andric 24770b57cec5SDimitry Andric void llvm::emitARMRegPlusImmediate(MachineBasicBlock &MBB, 24780b57cec5SDimitry Andric MachineBasicBlock::iterator &MBBI, 24795ffd83dbSDimitry Andric const DebugLoc &dl, Register DestReg, 24805ffd83dbSDimitry Andric Register BaseReg, int NumBytes, 24815ffd83dbSDimitry Andric ARMCC::CondCodes Pred, Register PredReg, 24820b57cec5SDimitry Andric const ARMBaseInstrInfo &TII, 24830b57cec5SDimitry Andric unsigned MIFlags) { 24840b57cec5SDimitry Andric if (NumBytes == 0 && DestReg != BaseReg) { 24850b57cec5SDimitry Andric BuildMI(MBB, MBBI, dl, TII.get(ARM::MOVr), DestReg) 24860b57cec5SDimitry Andric .addReg(BaseReg, RegState::Kill) 24870b57cec5SDimitry Andric .add(predOps(Pred, PredReg)) 24880b57cec5SDimitry Andric .add(condCodeOp()) 24890b57cec5SDimitry Andric .setMIFlags(MIFlags); 24900b57cec5SDimitry Andric return; 24910b57cec5SDimitry Andric } 24920b57cec5SDimitry Andric 24930b57cec5SDimitry Andric bool isSub = NumBytes < 0; 24940b57cec5SDimitry Andric if (isSub) NumBytes = -NumBytes; 24950b57cec5SDimitry Andric 24960b57cec5SDimitry Andric while (NumBytes) { 24970b57cec5SDimitry Andric unsigned RotAmt = ARM_AM::getSOImmValRotate(NumBytes); 24980b57cec5SDimitry Andric unsigned ThisVal = NumBytes & ARM_AM::rotr32(0xFF, RotAmt); 24990b57cec5SDimitry Andric assert(ThisVal && "Didn't extract field correctly"); 25000b57cec5SDimitry Andric 25010b57cec5SDimitry Andric // We will handle these bits from offset, clear them. 25020b57cec5SDimitry Andric NumBytes &= ~ThisVal; 25030b57cec5SDimitry Andric 25040b57cec5SDimitry Andric assert(ARM_AM::getSOImmVal(ThisVal) != -1 && "Bit extraction didn't work?"); 25050b57cec5SDimitry Andric 25060b57cec5SDimitry Andric // Build the new ADD / SUB. 25070b57cec5SDimitry Andric unsigned Opc = isSub ? ARM::SUBri : ARM::ADDri; 25080b57cec5SDimitry Andric BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg) 25090b57cec5SDimitry Andric .addReg(BaseReg, RegState::Kill) 25100b57cec5SDimitry Andric .addImm(ThisVal) 25110b57cec5SDimitry Andric .add(predOps(Pred, PredReg)) 25120b57cec5SDimitry Andric .add(condCodeOp()) 25130b57cec5SDimitry Andric .setMIFlags(MIFlags); 25140b57cec5SDimitry Andric BaseReg = DestReg; 25150b57cec5SDimitry Andric } 25160b57cec5SDimitry Andric } 25170b57cec5SDimitry Andric 25180b57cec5SDimitry Andric bool llvm::tryFoldSPUpdateIntoPushPop(const ARMSubtarget &Subtarget, 25190b57cec5SDimitry Andric MachineFunction &MF, MachineInstr *MI, 25200b57cec5SDimitry Andric unsigned NumBytes) { 25210b57cec5SDimitry Andric // This optimisation potentially adds lots of load and store 25220b57cec5SDimitry Andric // micro-operations, it's only really a great benefit to code-size. 25230b57cec5SDimitry Andric if (!Subtarget.hasMinSize()) 25240b57cec5SDimitry Andric return false; 25250b57cec5SDimitry Andric 25260b57cec5SDimitry Andric // If only one register is pushed/popped, LLVM can use an LDR/STR 25270b57cec5SDimitry Andric // instead. We can't modify those so make sure we're dealing with an 25280b57cec5SDimitry Andric // instruction we understand. 25290b57cec5SDimitry Andric bool IsPop = isPopOpcode(MI->getOpcode()); 25300b57cec5SDimitry Andric bool IsPush = isPushOpcode(MI->getOpcode()); 25310b57cec5SDimitry Andric if (!IsPush && !IsPop) 25320b57cec5SDimitry Andric return false; 25330b57cec5SDimitry Andric 25340b57cec5SDimitry Andric bool IsVFPPushPop = MI->getOpcode() == ARM::VSTMDDB_UPD || 25350b57cec5SDimitry Andric MI->getOpcode() == ARM::VLDMDIA_UPD; 25360b57cec5SDimitry Andric bool IsT1PushPop = MI->getOpcode() == ARM::tPUSH || 25370b57cec5SDimitry Andric MI->getOpcode() == ARM::tPOP || 25380b57cec5SDimitry Andric MI->getOpcode() == ARM::tPOP_RET; 25390b57cec5SDimitry Andric 25400b57cec5SDimitry Andric assert((IsT1PushPop || (MI->getOperand(0).getReg() == ARM::SP && 25410b57cec5SDimitry Andric MI->getOperand(1).getReg() == ARM::SP)) && 25420b57cec5SDimitry Andric "trying to fold sp update into non-sp-updating push/pop"); 25430b57cec5SDimitry Andric 25440b57cec5SDimitry Andric // The VFP push & pop act on D-registers, so we can only fold an adjustment 25450b57cec5SDimitry Andric // by a multiple of 8 bytes in correctly. Similarly rN is 4-bytes. Don't try 25460b57cec5SDimitry Andric // if this is violated. 25470b57cec5SDimitry Andric if (NumBytes % (IsVFPPushPop ? 8 : 4) != 0) 25480b57cec5SDimitry Andric return false; 25490b57cec5SDimitry Andric 25500b57cec5SDimitry Andric // ARM and Thumb2 push/pop insts have explicit "sp, sp" operands (+ 25510b57cec5SDimitry Andric // pred) so the list starts at 4. Thumb1 starts after the predicate. 25520b57cec5SDimitry Andric int RegListIdx = IsT1PushPop ? 2 : 4; 25530b57cec5SDimitry Andric 25540b57cec5SDimitry Andric // Calculate the space we'll need in terms of registers. 25550b57cec5SDimitry Andric unsigned RegsNeeded; 25560b57cec5SDimitry Andric const TargetRegisterClass *RegClass; 25570b57cec5SDimitry Andric if (IsVFPPushPop) { 25580b57cec5SDimitry Andric RegsNeeded = NumBytes / 8; 25590b57cec5SDimitry Andric RegClass = &ARM::DPRRegClass; 25600b57cec5SDimitry Andric } else { 25610b57cec5SDimitry Andric RegsNeeded = NumBytes / 4; 25620b57cec5SDimitry Andric RegClass = &ARM::GPRRegClass; 25630b57cec5SDimitry Andric } 25640b57cec5SDimitry Andric 25650b57cec5SDimitry Andric // We're going to have to strip all list operands off before 25660b57cec5SDimitry Andric // re-adding them since the order matters, so save the existing ones 25670b57cec5SDimitry Andric // for later. 25680b57cec5SDimitry Andric SmallVector<MachineOperand, 4> RegList; 25690b57cec5SDimitry Andric 25700b57cec5SDimitry Andric // We're also going to need the first register transferred by this 25710b57cec5SDimitry Andric // instruction, which won't necessarily be the first register in the list. 25720b57cec5SDimitry Andric unsigned FirstRegEnc = -1; 25730b57cec5SDimitry Andric 25740b57cec5SDimitry Andric const TargetRegisterInfo *TRI = MF.getRegInfo().getTargetRegisterInfo(); 25750b57cec5SDimitry Andric for (int i = MI->getNumOperands() - 1; i >= RegListIdx; --i) { 25760b57cec5SDimitry Andric MachineOperand &MO = MI->getOperand(i); 25770b57cec5SDimitry Andric RegList.push_back(MO); 25780b57cec5SDimitry Andric 25798bcb0991SDimitry Andric if (MO.isReg() && !MO.isImplicit() && 25808bcb0991SDimitry Andric TRI->getEncodingValue(MO.getReg()) < FirstRegEnc) 25810b57cec5SDimitry Andric FirstRegEnc = TRI->getEncodingValue(MO.getReg()); 25820b57cec5SDimitry Andric } 25830b57cec5SDimitry Andric 25840b57cec5SDimitry Andric const MCPhysReg *CSRegs = TRI->getCalleeSavedRegs(&MF); 25850b57cec5SDimitry Andric 25860b57cec5SDimitry Andric // Now try to find enough space in the reglist to allocate NumBytes. 25870b57cec5SDimitry Andric for (int CurRegEnc = FirstRegEnc - 1; CurRegEnc >= 0 && RegsNeeded; 25880b57cec5SDimitry Andric --CurRegEnc) { 25890b57cec5SDimitry Andric unsigned CurReg = RegClass->getRegister(CurRegEnc); 25908bcb0991SDimitry Andric if (IsT1PushPop && CurRegEnc > TRI->getEncodingValue(ARM::R7)) 25910b57cec5SDimitry Andric continue; 25920b57cec5SDimitry Andric if (!IsPop) { 25930b57cec5SDimitry Andric // Pushing any register is completely harmless, mark the register involved 25940b57cec5SDimitry Andric // as undef since we don't care about its value and must not restore it 25950b57cec5SDimitry Andric // during stack unwinding. 25960b57cec5SDimitry Andric RegList.push_back(MachineOperand::CreateReg(CurReg, false, false, 25970b57cec5SDimitry Andric false, false, true)); 25980b57cec5SDimitry Andric --RegsNeeded; 25990b57cec5SDimitry Andric continue; 26000b57cec5SDimitry Andric } 26010b57cec5SDimitry Andric 26020b57cec5SDimitry Andric // However, we can only pop an extra register if it's not live. For 26030b57cec5SDimitry Andric // registers live within the function we might clobber a return value 26040b57cec5SDimitry Andric // register; the other way a register can be live here is if it's 26050b57cec5SDimitry Andric // callee-saved. 26060b57cec5SDimitry Andric if (isCalleeSavedRegister(CurReg, CSRegs) || 26070b57cec5SDimitry Andric MI->getParent()->computeRegisterLiveness(TRI, CurReg, MI) != 26080b57cec5SDimitry Andric MachineBasicBlock::LQR_Dead) { 26090b57cec5SDimitry Andric // VFP pops don't allow holes in the register list, so any skip is fatal 26100b57cec5SDimitry Andric // for our transformation. GPR pops do, so we should just keep looking. 26110b57cec5SDimitry Andric if (IsVFPPushPop) 26120b57cec5SDimitry Andric return false; 26130b57cec5SDimitry Andric else 26140b57cec5SDimitry Andric continue; 26150b57cec5SDimitry Andric } 26160b57cec5SDimitry Andric 26170b57cec5SDimitry Andric // Mark the unimportant registers as <def,dead> in the POP. 26180b57cec5SDimitry Andric RegList.push_back(MachineOperand::CreateReg(CurReg, true, false, false, 26190b57cec5SDimitry Andric true)); 26200b57cec5SDimitry Andric --RegsNeeded; 26210b57cec5SDimitry Andric } 26220b57cec5SDimitry Andric 26230b57cec5SDimitry Andric if (RegsNeeded > 0) 26240b57cec5SDimitry Andric return false; 26250b57cec5SDimitry Andric 26260b57cec5SDimitry Andric // Finally we know we can profitably perform the optimisation so go 26270b57cec5SDimitry Andric // ahead: strip all existing registers off and add them back again 26280b57cec5SDimitry Andric // in the right order. 26290b57cec5SDimitry Andric for (int i = MI->getNumOperands() - 1; i >= RegListIdx; --i) 2630*81ad6265SDimitry Andric MI->removeOperand(i); 26310b57cec5SDimitry Andric 26320b57cec5SDimitry Andric // Add the complete list back in. 26330b57cec5SDimitry Andric MachineInstrBuilder MIB(MF, &*MI); 26340eae32dcSDimitry Andric for (const MachineOperand &MO : llvm::reverse(RegList)) 26350eae32dcSDimitry Andric MIB.add(MO); 26360b57cec5SDimitry Andric 26370b57cec5SDimitry Andric return true; 26380b57cec5SDimitry Andric } 26390b57cec5SDimitry Andric 26400b57cec5SDimitry Andric bool llvm::rewriteARMFrameIndex(MachineInstr &MI, unsigned FrameRegIdx, 26415ffd83dbSDimitry Andric Register FrameReg, int &Offset, 26420b57cec5SDimitry Andric const ARMBaseInstrInfo &TII) { 26430b57cec5SDimitry Andric unsigned Opcode = MI.getOpcode(); 26440b57cec5SDimitry Andric const MCInstrDesc &Desc = MI.getDesc(); 26450b57cec5SDimitry Andric unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask); 26460b57cec5SDimitry Andric bool isSub = false; 26470b57cec5SDimitry Andric 26480b57cec5SDimitry Andric // Memory operands in inline assembly always use AddrMode2. 26490b57cec5SDimitry Andric if (Opcode == ARM::INLINEASM || Opcode == ARM::INLINEASM_BR) 26500b57cec5SDimitry Andric AddrMode = ARMII::AddrMode2; 26510b57cec5SDimitry Andric 26520b57cec5SDimitry Andric if (Opcode == ARM::ADDri) { 26530b57cec5SDimitry Andric Offset += MI.getOperand(FrameRegIdx+1).getImm(); 26540b57cec5SDimitry Andric if (Offset == 0) { 26550b57cec5SDimitry Andric // Turn it into a move. 26560b57cec5SDimitry Andric MI.setDesc(TII.get(ARM::MOVr)); 26570b57cec5SDimitry Andric MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); 2658*81ad6265SDimitry Andric MI.removeOperand(FrameRegIdx+1); 26590b57cec5SDimitry Andric Offset = 0; 26600b57cec5SDimitry Andric return true; 26610b57cec5SDimitry Andric } else if (Offset < 0) { 26620b57cec5SDimitry Andric Offset = -Offset; 26630b57cec5SDimitry Andric isSub = true; 26640b57cec5SDimitry Andric MI.setDesc(TII.get(ARM::SUBri)); 26650b57cec5SDimitry Andric } 26660b57cec5SDimitry Andric 26670b57cec5SDimitry Andric // Common case: small offset, fits into instruction. 26680b57cec5SDimitry Andric if (ARM_AM::getSOImmVal(Offset) != -1) { 26690b57cec5SDimitry Andric // Replace the FrameIndex with sp / fp 26700b57cec5SDimitry Andric MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); 26710b57cec5SDimitry Andric MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset); 26720b57cec5SDimitry Andric Offset = 0; 26730b57cec5SDimitry Andric return true; 26740b57cec5SDimitry Andric } 26750b57cec5SDimitry Andric 26760b57cec5SDimitry Andric // Otherwise, pull as much of the immedidate into this ADDri/SUBri 26770b57cec5SDimitry Andric // as possible. 26780b57cec5SDimitry Andric unsigned RotAmt = ARM_AM::getSOImmValRotate(Offset); 26790b57cec5SDimitry Andric unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xFF, RotAmt); 26800b57cec5SDimitry Andric 26810b57cec5SDimitry Andric // We will handle these bits from offset, clear them. 26820b57cec5SDimitry Andric Offset &= ~ThisImmVal; 26830b57cec5SDimitry Andric 26840b57cec5SDimitry Andric // Get the properly encoded SOImmVal field. 26850b57cec5SDimitry Andric assert(ARM_AM::getSOImmVal(ThisImmVal) != -1 && 26860b57cec5SDimitry Andric "Bit extraction didn't work?"); 26870b57cec5SDimitry Andric MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal); 26880b57cec5SDimitry Andric } else { 26890b57cec5SDimitry Andric unsigned ImmIdx = 0; 26900b57cec5SDimitry Andric int InstrOffs = 0; 26910b57cec5SDimitry Andric unsigned NumBits = 0; 26920b57cec5SDimitry Andric unsigned Scale = 1; 26930b57cec5SDimitry Andric switch (AddrMode) { 26940b57cec5SDimitry Andric case ARMII::AddrMode_i12: 26950b57cec5SDimitry Andric ImmIdx = FrameRegIdx + 1; 26960b57cec5SDimitry Andric InstrOffs = MI.getOperand(ImmIdx).getImm(); 26970b57cec5SDimitry Andric NumBits = 12; 26980b57cec5SDimitry Andric break; 26990b57cec5SDimitry Andric case ARMII::AddrMode2: 27000b57cec5SDimitry Andric ImmIdx = FrameRegIdx+2; 27010b57cec5SDimitry Andric InstrOffs = ARM_AM::getAM2Offset(MI.getOperand(ImmIdx).getImm()); 27020b57cec5SDimitry Andric if (ARM_AM::getAM2Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub) 27030b57cec5SDimitry Andric InstrOffs *= -1; 27040b57cec5SDimitry Andric NumBits = 12; 27050b57cec5SDimitry Andric break; 27060b57cec5SDimitry Andric case ARMII::AddrMode3: 27070b57cec5SDimitry Andric ImmIdx = FrameRegIdx+2; 27080b57cec5SDimitry Andric InstrOffs = ARM_AM::getAM3Offset(MI.getOperand(ImmIdx).getImm()); 27090b57cec5SDimitry Andric if (ARM_AM::getAM3Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub) 27100b57cec5SDimitry Andric InstrOffs *= -1; 27110b57cec5SDimitry Andric NumBits = 8; 27120b57cec5SDimitry Andric break; 27130b57cec5SDimitry Andric case ARMII::AddrMode4: 27140b57cec5SDimitry Andric case ARMII::AddrMode6: 27150b57cec5SDimitry Andric // Can't fold any offset even if it's zero. 27160b57cec5SDimitry Andric return false; 27170b57cec5SDimitry Andric case ARMII::AddrMode5: 27180b57cec5SDimitry Andric ImmIdx = FrameRegIdx+1; 27190b57cec5SDimitry Andric InstrOffs = ARM_AM::getAM5Offset(MI.getOperand(ImmIdx).getImm()); 27200b57cec5SDimitry Andric if (ARM_AM::getAM5Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub) 27210b57cec5SDimitry Andric InstrOffs *= -1; 27220b57cec5SDimitry Andric NumBits = 8; 27230b57cec5SDimitry Andric Scale = 4; 27240b57cec5SDimitry Andric break; 27250b57cec5SDimitry Andric case ARMII::AddrMode5FP16: 27260b57cec5SDimitry Andric ImmIdx = FrameRegIdx+1; 27270b57cec5SDimitry Andric InstrOffs = ARM_AM::getAM5Offset(MI.getOperand(ImmIdx).getImm()); 27280b57cec5SDimitry Andric if (ARM_AM::getAM5Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub) 27290b57cec5SDimitry Andric InstrOffs *= -1; 27300b57cec5SDimitry Andric NumBits = 8; 27310b57cec5SDimitry Andric Scale = 2; 27320b57cec5SDimitry Andric break; 27330b57cec5SDimitry Andric case ARMII::AddrModeT2_i7: 27340b57cec5SDimitry Andric case ARMII::AddrModeT2_i7s2: 27350b57cec5SDimitry Andric case ARMII::AddrModeT2_i7s4: 27360b57cec5SDimitry Andric ImmIdx = FrameRegIdx+1; 27370b57cec5SDimitry Andric InstrOffs = MI.getOperand(ImmIdx).getImm(); 27380b57cec5SDimitry Andric NumBits = 7; 27390b57cec5SDimitry Andric Scale = (AddrMode == ARMII::AddrModeT2_i7s2 ? 2 : 27400b57cec5SDimitry Andric AddrMode == ARMII::AddrModeT2_i7s4 ? 4 : 1); 27410b57cec5SDimitry Andric break; 27420b57cec5SDimitry Andric default: 27430b57cec5SDimitry Andric llvm_unreachable("Unsupported addressing mode!"); 27440b57cec5SDimitry Andric } 27450b57cec5SDimitry Andric 27460b57cec5SDimitry Andric Offset += InstrOffs * Scale; 27470b57cec5SDimitry Andric assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!"); 27480b57cec5SDimitry Andric if (Offset < 0) { 27490b57cec5SDimitry Andric Offset = -Offset; 27500b57cec5SDimitry Andric isSub = true; 27510b57cec5SDimitry Andric } 27520b57cec5SDimitry Andric 27530b57cec5SDimitry Andric // Attempt to fold address comp. if opcode has offset bits 27540b57cec5SDimitry Andric if (NumBits > 0) { 27550b57cec5SDimitry Andric // Common case: small offset, fits into instruction. 27560b57cec5SDimitry Andric MachineOperand &ImmOp = MI.getOperand(ImmIdx); 27570b57cec5SDimitry Andric int ImmedOffset = Offset / Scale; 27580b57cec5SDimitry Andric unsigned Mask = (1 << NumBits) - 1; 27590b57cec5SDimitry Andric if ((unsigned)Offset <= Mask * Scale) { 27600b57cec5SDimitry Andric // Replace the FrameIndex with sp 27610b57cec5SDimitry Andric MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false); 27620b57cec5SDimitry Andric // FIXME: When addrmode2 goes away, this will simplify (like the 27630b57cec5SDimitry Andric // T2 version), as the LDR.i12 versions don't need the encoding 27640b57cec5SDimitry Andric // tricks for the offset value. 27650b57cec5SDimitry Andric if (isSub) { 27660b57cec5SDimitry Andric if (AddrMode == ARMII::AddrMode_i12) 27670b57cec5SDimitry Andric ImmedOffset = -ImmedOffset; 27680b57cec5SDimitry Andric else 27690b57cec5SDimitry Andric ImmedOffset |= 1 << NumBits; 27700b57cec5SDimitry Andric } 27710b57cec5SDimitry Andric ImmOp.ChangeToImmediate(ImmedOffset); 27720b57cec5SDimitry Andric Offset = 0; 27730b57cec5SDimitry Andric return true; 27740b57cec5SDimitry Andric } 27750b57cec5SDimitry Andric 27760b57cec5SDimitry Andric // Otherwise, it didn't fit. Pull in what we can to simplify the immed. 27770b57cec5SDimitry Andric ImmedOffset = ImmedOffset & Mask; 27780b57cec5SDimitry Andric if (isSub) { 27790b57cec5SDimitry Andric if (AddrMode == ARMII::AddrMode_i12) 27800b57cec5SDimitry Andric ImmedOffset = -ImmedOffset; 27810b57cec5SDimitry Andric else 27820b57cec5SDimitry Andric ImmedOffset |= 1 << NumBits; 27830b57cec5SDimitry Andric } 27840b57cec5SDimitry Andric ImmOp.ChangeToImmediate(ImmedOffset); 27850b57cec5SDimitry Andric Offset &= ~(Mask*Scale); 27860b57cec5SDimitry Andric } 27870b57cec5SDimitry Andric } 27880b57cec5SDimitry Andric 27890b57cec5SDimitry Andric Offset = (isSub) ? -Offset : Offset; 27900b57cec5SDimitry Andric return Offset == 0; 27910b57cec5SDimitry Andric } 27920b57cec5SDimitry Andric 27930b57cec5SDimitry Andric /// analyzeCompare - For a comparison instruction, return the source registers 27940b57cec5SDimitry Andric /// in SrcReg and SrcReg2 if having two register operands, and the value it 27950b57cec5SDimitry Andric /// compares against in CmpValue. Return true if the comparison instruction 27960b57cec5SDimitry Andric /// can be analyzed. 27975ffd83dbSDimitry Andric bool ARMBaseInstrInfo::analyzeCompare(const MachineInstr &MI, Register &SrcReg, 2798349cc55cSDimitry Andric Register &SrcReg2, int64_t &CmpMask, 2799349cc55cSDimitry Andric int64_t &CmpValue) const { 28000b57cec5SDimitry Andric switch (MI.getOpcode()) { 28010b57cec5SDimitry Andric default: break; 28020b57cec5SDimitry Andric case ARM::CMPri: 28030b57cec5SDimitry Andric case ARM::t2CMPri: 28040b57cec5SDimitry Andric case ARM::tCMPi8: 28050b57cec5SDimitry Andric SrcReg = MI.getOperand(0).getReg(); 28060b57cec5SDimitry Andric SrcReg2 = 0; 28070b57cec5SDimitry Andric CmpMask = ~0; 28080b57cec5SDimitry Andric CmpValue = MI.getOperand(1).getImm(); 28090b57cec5SDimitry Andric return true; 28100b57cec5SDimitry Andric case ARM::CMPrr: 28110b57cec5SDimitry Andric case ARM::t2CMPrr: 28120b57cec5SDimitry Andric case ARM::tCMPr: 28130b57cec5SDimitry Andric SrcReg = MI.getOperand(0).getReg(); 28140b57cec5SDimitry Andric SrcReg2 = MI.getOperand(1).getReg(); 28150b57cec5SDimitry Andric CmpMask = ~0; 28160b57cec5SDimitry Andric CmpValue = 0; 28170b57cec5SDimitry Andric return true; 28180b57cec5SDimitry Andric case ARM::TSTri: 28190b57cec5SDimitry Andric case ARM::t2TSTri: 28200b57cec5SDimitry Andric SrcReg = MI.getOperand(0).getReg(); 28210b57cec5SDimitry Andric SrcReg2 = 0; 28220b57cec5SDimitry Andric CmpMask = MI.getOperand(1).getImm(); 28230b57cec5SDimitry Andric CmpValue = 0; 28240b57cec5SDimitry Andric return true; 28250b57cec5SDimitry Andric } 28260b57cec5SDimitry Andric 28270b57cec5SDimitry Andric return false; 28280b57cec5SDimitry Andric } 28290b57cec5SDimitry Andric 28300b57cec5SDimitry Andric /// isSuitableForMask - Identify a suitable 'and' instruction that 28310b57cec5SDimitry Andric /// operates on the given source register and applies the same mask 28320b57cec5SDimitry Andric /// as a 'tst' instruction. Provide a limited look-through for copies. 28330b57cec5SDimitry Andric /// When successful, MI will hold the found instruction. 28345ffd83dbSDimitry Andric static bool isSuitableForMask(MachineInstr *&MI, Register SrcReg, 28350b57cec5SDimitry Andric int CmpMask, bool CommonUse) { 28360b57cec5SDimitry Andric switch (MI->getOpcode()) { 28370b57cec5SDimitry Andric case ARM::ANDri: 28380b57cec5SDimitry Andric case ARM::t2ANDri: 28390b57cec5SDimitry Andric if (CmpMask != MI->getOperand(2).getImm()) 28400b57cec5SDimitry Andric return false; 28410b57cec5SDimitry Andric if (SrcReg == MI->getOperand(CommonUse ? 1 : 0).getReg()) 28420b57cec5SDimitry Andric return true; 28430b57cec5SDimitry Andric break; 28440b57cec5SDimitry Andric } 28450b57cec5SDimitry Andric 28460b57cec5SDimitry Andric return false; 28470b57cec5SDimitry Andric } 28480b57cec5SDimitry Andric 28490b57cec5SDimitry Andric /// getCmpToAddCondition - assume the flags are set by CMP(a,b), return 28500b57cec5SDimitry Andric /// the condition code if we modify the instructions such that flags are 28510b57cec5SDimitry Andric /// set by ADD(a,b,X). 28520b57cec5SDimitry Andric inline static ARMCC::CondCodes getCmpToAddCondition(ARMCC::CondCodes CC) { 28530b57cec5SDimitry Andric switch (CC) { 28540b57cec5SDimitry Andric default: return ARMCC::AL; 28550b57cec5SDimitry Andric case ARMCC::HS: return ARMCC::LO; 28560b57cec5SDimitry Andric case ARMCC::LO: return ARMCC::HS; 28570b57cec5SDimitry Andric case ARMCC::VS: return ARMCC::VS; 28580b57cec5SDimitry Andric case ARMCC::VC: return ARMCC::VC; 28590b57cec5SDimitry Andric } 28600b57cec5SDimitry Andric } 28610b57cec5SDimitry Andric 28620b57cec5SDimitry Andric /// isRedundantFlagInstr - check whether the first instruction, whose only 28630b57cec5SDimitry Andric /// purpose is to update flags, can be made redundant. 28640b57cec5SDimitry Andric /// CMPrr can be made redundant by SUBrr if the operands are the same. 28650b57cec5SDimitry Andric /// CMPri can be made redundant by SUBri if the operands are the same. 28660b57cec5SDimitry Andric /// CMPrr(r0, r1) can be made redundant by ADDr[ri](r0, r1, X). 28670b57cec5SDimitry Andric /// This function can be extended later on. 28680b57cec5SDimitry Andric inline static bool isRedundantFlagInstr(const MachineInstr *CmpI, 28695ffd83dbSDimitry Andric Register SrcReg, Register SrcReg2, 2870349cc55cSDimitry Andric int64_t ImmValue, 2871349cc55cSDimitry Andric const MachineInstr *OI, 28720b57cec5SDimitry Andric bool &IsThumb1) { 28730b57cec5SDimitry Andric if ((CmpI->getOpcode() == ARM::CMPrr || CmpI->getOpcode() == ARM::t2CMPrr) && 28740b57cec5SDimitry Andric (OI->getOpcode() == ARM::SUBrr || OI->getOpcode() == ARM::t2SUBrr) && 28750b57cec5SDimitry Andric ((OI->getOperand(1).getReg() == SrcReg && 28760b57cec5SDimitry Andric OI->getOperand(2).getReg() == SrcReg2) || 28770b57cec5SDimitry Andric (OI->getOperand(1).getReg() == SrcReg2 && 28780b57cec5SDimitry Andric OI->getOperand(2).getReg() == SrcReg))) { 28790b57cec5SDimitry Andric IsThumb1 = false; 28800b57cec5SDimitry Andric return true; 28810b57cec5SDimitry Andric } 28820b57cec5SDimitry Andric 28830b57cec5SDimitry Andric if (CmpI->getOpcode() == ARM::tCMPr && OI->getOpcode() == ARM::tSUBrr && 28840b57cec5SDimitry Andric ((OI->getOperand(2).getReg() == SrcReg && 28850b57cec5SDimitry Andric OI->getOperand(3).getReg() == SrcReg2) || 28860b57cec5SDimitry Andric (OI->getOperand(2).getReg() == SrcReg2 && 28870b57cec5SDimitry Andric OI->getOperand(3).getReg() == SrcReg))) { 28880b57cec5SDimitry Andric IsThumb1 = true; 28890b57cec5SDimitry Andric return true; 28900b57cec5SDimitry Andric } 28910b57cec5SDimitry Andric 28920b57cec5SDimitry Andric if ((CmpI->getOpcode() == ARM::CMPri || CmpI->getOpcode() == ARM::t2CMPri) && 28930b57cec5SDimitry Andric (OI->getOpcode() == ARM::SUBri || OI->getOpcode() == ARM::t2SUBri) && 28940b57cec5SDimitry Andric OI->getOperand(1).getReg() == SrcReg && 28950b57cec5SDimitry Andric OI->getOperand(2).getImm() == ImmValue) { 28960b57cec5SDimitry Andric IsThumb1 = false; 28970b57cec5SDimitry Andric return true; 28980b57cec5SDimitry Andric } 28990b57cec5SDimitry Andric 29000b57cec5SDimitry Andric if (CmpI->getOpcode() == ARM::tCMPi8 && 29010b57cec5SDimitry Andric (OI->getOpcode() == ARM::tSUBi8 || OI->getOpcode() == ARM::tSUBi3) && 29020b57cec5SDimitry Andric OI->getOperand(2).getReg() == SrcReg && 29030b57cec5SDimitry Andric OI->getOperand(3).getImm() == ImmValue) { 29040b57cec5SDimitry Andric IsThumb1 = true; 29050b57cec5SDimitry Andric return true; 29060b57cec5SDimitry Andric } 29070b57cec5SDimitry Andric 29080b57cec5SDimitry Andric if ((CmpI->getOpcode() == ARM::CMPrr || CmpI->getOpcode() == ARM::t2CMPrr) && 29090b57cec5SDimitry Andric (OI->getOpcode() == ARM::ADDrr || OI->getOpcode() == ARM::t2ADDrr || 29100b57cec5SDimitry Andric OI->getOpcode() == ARM::ADDri || OI->getOpcode() == ARM::t2ADDri) && 29110b57cec5SDimitry Andric OI->getOperand(0).isReg() && OI->getOperand(1).isReg() && 29120b57cec5SDimitry Andric OI->getOperand(0).getReg() == SrcReg && 29130b57cec5SDimitry Andric OI->getOperand(1).getReg() == SrcReg2) { 29140b57cec5SDimitry Andric IsThumb1 = false; 29150b57cec5SDimitry Andric return true; 29160b57cec5SDimitry Andric } 29170b57cec5SDimitry Andric 29180b57cec5SDimitry Andric if (CmpI->getOpcode() == ARM::tCMPr && 29190b57cec5SDimitry Andric (OI->getOpcode() == ARM::tADDi3 || OI->getOpcode() == ARM::tADDi8 || 29200b57cec5SDimitry Andric OI->getOpcode() == ARM::tADDrr) && 29210b57cec5SDimitry Andric OI->getOperand(0).getReg() == SrcReg && 29220b57cec5SDimitry Andric OI->getOperand(2).getReg() == SrcReg2) { 29230b57cec5SDimitry Andric IsThumb1 = true; 29240b57cec5SDimitry Andric return true; 29250b57cec5SDimitry Andric } 29260b57cec5SDimitry Andric 29270b57cec5SDimitry Andric return false; 29280b57cec5SDimitry Andric } 29290b57cec5SDimitry Andric 29300b57cec5SDimitry Andric static bool isOptimizeCompareCandidate(MachineInstr *MI, bool &IsThumb1) { 29310b57cec5SDimitry Andric switch (MI->getOpcode()) { 29320b57cec5SDimitry Andric default: return false; 29330b57cec5SDimitry Andric case ARM::tLSLri: 29340b57cec5SDimitry Andric case ARM::tLSRri: 29350b57cec5SDimitry Andric case ARM::tLSLrr: 29360b57cec5SDimitry Andric case ARM::tLSRrr: 29370b57cec5SDimitry Andric case ARM::tSUBrr: 29380b57cec5SDimitry Andric case ARM::tADDrr: 29390b57cec5SDimitry Andric case ARM::tADDi3: 29400b57cec5SDimitry Andric case ARM::tADDi8: 29410b57cec5SDimitry Andric case ARM::tSUBi3: 29420b57cec5SDimitry Andric case ARM::tSUBi8: 29430b57cec5SDimitry Andric case ARM::tMUL: 29440b57cec5SDimitry Andric case ARM::tADC: 29450b57cec5SDimitry Andric case ARM::tSBC: 29460b57cec5SDimitry Andric case ARM::tRSB: 29470b57cec5SDimitry Andric case ARM::tAND: 29480b57cec5SDimitry Andric case ARM::tORR: 29490b57cec5SDimitry Andric case ARM::tEOR: 29500b57cec5SDimitry Andric case ARM::tBIC: 29510b57cec5SDimitry Andric case ARM::tMVN: 29520b57cec5SDimitry Andric case ARM::tASRri: 29530b57cec5SDimitry Andric case ARM::tASRrr: 29540b57cec5SDimitry Andric case ARM::tROR: 29550b57cec5SDimitry Andric IsThumb1 = true; 29560b57cec5SDimitry Andric LLVM_FALLTHROUGH; 29570b57cec5SDimitry Andric case ARM::RSBrr: 29580b57cec5SDimitry Andric case ARM::RSBri: 29590b57cec5SDimitry Andric case ARM::RSCrr: 29600b57cec5SDimitry Andric case ARM::RSCri: 29610b57cec5SDimitry Andric case ARM::ADDrr: 29620b57cec5SDimitry Andric case ARM::ADDri: 29630b57cec5SDimitry Andric case ARM::ADCrr: 29640b57cec5SDimitry Andric case ARM::ADCri: 29650b57cec5SDimitry Andric case ARM::SUBrr: 29660b57cec5SDimitry Andric case ARM::SUBri: 29670b57cec5SDimitry Andric case ARM::SBCrr: 29680b57cec5SDimitry Andric case ARM::SBCri: 29690b57cec5SDimitry Andric case ARM::t2RSBri: 29700b57cec5SDimitry Andric case ARM::t2ADDrr: 29710b57cec5SDimitry Andric case ARM::t2ADDri: 29720b57cec5SDimitry Andric case ARM::t2ADCrr: 29730b57cec5SDimitry Andric case ARM::t2ADCri: 29740b57cec5SDimitry Andric case ARM::t2SUBrr: 29750b57cec5SDimitry Andric case ARM::t2SUBri: 29760b57cec5SDimitry Andric case ARM::t2SBCrr: 29770b57cec5SDimitry Andric case ARM::t2SBCri: 29780b57cec5SDimitry Andric case ARM::ANDrr: 29790b57cec5SDimitry Andric case ARM::ANDri: 29800b57cec5SDimitry Andric case ARM::t2ANDrr: 29810b57cec5SDimitry Andric case ARM::t2ANDri: 29820b57cec5SDimitry Andric case ARM::ORRrr: 29830b57cec5SDimitry Andric case ARM::ORRri: 29840b57cec5SDimitry Andric case ARM::t2ORRrr: 29850b57cec5SDimitry Andric case ARM::t2ORRri: 29860b57cec5SDimitry Andric case ARM::EORrr: 29870b57cec5SDimitry Andric case ARM::EORri: 29880b57cec5SDimitry Andric case ARM::t2EORrr: 29890b57cec5SDimitry Andric case ARM::t2EORri: 29900b57cec5SDimitry Andric case ARM::t2LSRri: 29910b57cec5SDimitry Andric case ARM::t2LSRrr: 29920b57cec5SDimitry Andric case ARM::t2LSLri: 29930b57cec5SDimitry Andric case ARM::t2LSLrr: 29940b57cec5SDimitry Andric return true; 29950b57cec5SDimitry Andric } 29960b57cec5SDimitry Andric } 29970b57cec5SDimitry Andric 29980b57cec5SDimitry Andric /// optimizeCompareInstr - Convert the instruction supplying the argument to the 29990b57cec5SDimitry Andric /// comparison into one that sets the zero bit in the flags register; 30000b57cec5SDimitry Andric /// Remove a redundant Compare instruction if an earlier instruction can set the 30010b57cec5SDimitry Andric /// flags in the same way as Compare. 30020b57cec5SDimitry Andric /// E.g. SUBrr(r1,r2) and CMPrr(r1,r2). We also handle the case where two 30030b57cec5SDimitry Andric /// operands are swapped: SUBrr(r1,r2) and CMPrr(r2,r1), by updating the 30040b57cec5SDimitry Andric /// condition code of instructions which use the flags. 30050b57cec5SDimitry Andric bool ARMBaseInstrInfo::optimizeCompareInstr( 3006349cc55cSDimitry Andric MachineInstr &CmpInstr, Register SrcReg, Register SrcReg2, int64_t CmpMask, 3007349cc55cSDimitry Andric int64_t CmpValue, const MachineRegisterInfo *MRI) const { 30080b57cec5SDimitry Andric // Get the unique definition of SrcReg. 30090b57cec5SDimitry Andric MachineInstr *MI = MRI->getUniqueVRegDef(SrcReg); 30100b57cec5SDimitry Andric if (!MI) return false; 30110b57cec5SDimitry Andric 30120b57cec5SDimitry Andric // Masked compares sometimes use the same register as the corresponding 'and'. 30130b57cec5SDimitry Andric if (CmpMask != ~0) { 30140b57cec5SDimitry Andric if (!isSuitableForMask(MI, SrcReg, CmpMask, false) || isPredicated(*MI)) { 30150b57cec5SDimitry Andric MI = nullptr; 30160b57cec5SDimitry Andric for (MachineRegisterInfo::use_instr_iterator 30170b57cec5SDimitry Andric UI = MRI->use_instr_begin(SrcReg), UE = MRI->use_instr_end(); 30180b57cec5SDimitry Andric UI != UE; ++UI) { 30190b57cec5SDimitry Andric if (UI->getParent() != CmpInstr.getParent()) 30200b57cec5SDimitry Andric continue; 30210b57cec5SDimitry Andric MachineInstr *PotentialAND = &*UI; 30220b57cec5SDimitry Andric if (!isSuitableForMask(PotentialAND, SrcReg, CmpMask, true) || 30230b57cec5SDimitry Andric isPredicated(*PotentialAND)) 30240b57cec5SDimitry Andric continue; 30250b57cec5SDimitry Andric MI = PotentialAND; 30260b57cec5SDimitry Andric break; 30270b57cec5SDimitry Andric } 30280b57cec5SDimitry Andric if (!MI) return false; 30290b57cec5SDimitry Andric } 30300b57cec5SDimitry Andric } 30310b57cec5SDimitry Andric 30320b57cec5SDimitry Andric // Get ready to iterate backward from CmpInstr. 30330b57cec5SDimitry Andric MachineBasicBlock::iterator I = CmpInstr, E = MI, 30340b57cec5SDimitry Andric B = CmpInstr.getParent()->begin(); 30350b57cec5SDimitry Andric 30360b57cec5SDimitry Andric // Early exit if CmpInstr is at the beginning of the BB. 30370b57cec5SDimitry Andric if (I == B) return false; 30380b57cec5SDimitry Andric 30390b57cec5SDimitry Andric // There are two possible candidates which can be changed to set CPSR: 30400b57cec5SDimitry Andric // One is MI, the other is a SUB or ADD instruction. 30410b57cec5SDimitry Andric // For CMPrr(r1,r2), we are looking for SUB(r1,r2), SUB(r2,r1), or 30420b57cec5SDimitry Andric // ADDr[ri](r1, r2, X). 30430b57cec5SDimitry Andric // For CMPri(r1, CmpValue), we are looking for SUBri(r1, CmpValue). 30440b57cec5SDimitry Andric MachineInstr *SubAdd = nullptr; 30450b57cec5SDimitry Andric if (SrcReg2 != 0) 30460b57cec5SDimitry Andric // MI is not a candidate for CMPrr. 30470b57cec5SDimitry Andric MI = nullptr; 30480b57cec5SDimitry Andric else if (MI->getParent() != CmpInstr.getParent() || CmpValue != 0) { 30490b57cec5SDimitry Andric // Conservatively refuse to convert an instruction which isn't in the same 30500b57cec5SDimitry Andric // BB as the comparison. 30510b57cec5SDimitry Andric // For CMPri w/ CmpValue != 0, a SubAdd may still be a candidate. 30520b57cec5SDimitry Andric // Thus we cannot return here. 30530b57cec5SDimitry Andric if (CmpInstr.getOpcode() == ARM::CMPri || 30540b57cec5SDimitry Andric CmpInstr.getOpcode() == ARM::t2CMPri || 30550b57cec5SDimitry Andric CmpInstr.getOpcode() == ARM::tCMPi8) 30560b57cec5SDimitry Andric MI = nullptr; 30570b57cec5SDimitry Andric else 30580b57cec5SDimitry Andric return false; 30590b57cec5SDimitry Andric } 30600b57cec5SDimitry Andric 30610b57cec5SDimitry Andric bool IsThumb1 = false; 30620b57cec5SDimitry Andric if (MI && !isOptimizeCompareCandidate(MI, IsThumb1)) 30630b57cec5SDimitry Andric return false; 30640b57cec5SDimitry Andric 30650b57cec5SDimitry Andric // We also want to do this peephole for cases like this: if (a*b == 0), 30660b57cec5SDimitry Andric // and optimise away the CMP instruction from the generated code sequence: 30670b57cec5SDimitry Andric // MULS, MOVS, MOVS, CMP. Here the MOVS instructions load the boolean values 30680b57cec5SDimitry Andric // resulting from the select instruction, but these MOVS instructions for 30690b57cec5SDimitry Andric // Thumb1 (V6M) are flag setting and are thus preventing this optimisation. 30700b57cec5SDimitry Andric // However, if we only have MOVS instructions in between the CMP and the 30710b57cec5SDimitry Andric // other instruction (the MULS in this example), then the CPSR is dead so we 30720b57cec5SDimitry Andric // can safely reorder the sequence into: MOVS, MOVS, MULS, CMP. We do this 30730b57cec5SDimitry Andric // reordering and then continue the analysis hoping we can eliminate the 30740b57cec5SDimitry Andric // CMP. This peephole works on the vregs, so is still in SSA form. As a 30750b57cec5SDimitry Andric // consequence, the movs won't redefine/kill the MUL operands which would 30760b57cec5SDimitry Andric // make this reordering illegal. 30770b57cec5SDimitry Andric const TargetRegisterInfo *TRI = &getRegisterInfo(); 30780b57cec5SDimitry Andric if (MI && IsThumb1) { 30790b57cec5SDimitry Andric --I; 30800b57cec5SDimitry Andric if (I != E && !MI->readsRegister(ARM::CPSR, TRI)) { 30810b57cec5SDimitry Andric bool CanReorder = true; 30820b57cec5SDimitry Andric for (; I != E; --I) { 30830b57cec5SDimitry Andric if (I->getOpcode() != ARM::tMOVi8) { 30840b57cec5SDimitry Andric CanReorder = false; 30850b57cec5SDimitry Andric break; 30860b57cec5SDimitry Andric } 30870b57cec5SDimitry Andric } 30880b57cec5SDimitry Andric if (CanReorder) { 30890b57cec5SDimitry Andric MI = MI->removeFromParent(); 30900b57cec5SDimitry Andric E = CmpInstr; 30910b57cec5SDimitry Andric CmpInstr.getParent()->insert(E, MI); 30920b57cec5SDimitry Andric } 30930b57cec5SDimitry Andric } 30940b57cec5SDimitry Andric I = CmpInstr; 30950b57cec5SDimitry Andric E = MI; 30960b57cec5SDimitry Andric } 30970b57cec5SDimitry Andric 30980b57cec5SDimitry Andric // Check that CPSR isn't set between the comparison instruction and the one we 30990b57cec5SDimitry Andric // want to change. At the same time, search for SubAdd. 31000b57cec5SDimitry Andric bool SubAddIsThumb1 = false; 31010b57cec5SDimitry Andric do { 31020b57cec5SDimitry Andric const MachineInstr &Instr = *--I; 31030b57cec5SDimitry Andric 31040b57cec5SDimitry Andric // Check whether CmpInstr can be made redundant by the current instruction. 31050b57cec5SDimitry Andric if (isRedundantFlagInstr(&CmpInstr, SrcReg, SrcReg2, CmpValue, &Instr, 31060b57cec5SDimitry Andric SubAddIsThumb1)) { 31070b57cec5SDimitry Andric SubAdd = &*I; 31080b57cec5SDimitry Andric break; 31090b57cec5SDimitry Andric } 31100b57cec5SDimitry Andric 31110b57cec5SDimitry Andric // Allow E (which was initially MI) to be SubAdd but do not search before E. 31120b57cec5SDimitry Andric if (I == E) 31130b57cec5SDimitry Andric break; 31140b57cec5SDimitry Andric 31150b57cec5SDimitry Andric if (Instr.modifiesRegister(ARM::CPSR, TRI) || 31160b57cec5SDimitry Andric Instr.readsRegister(ARM::CPSR, TRI)) 31170b57cec5SDimitry Andric // This instruction modifies or uses CPSR after the one we want to 31180b57cec5SDimitry Andric // change. We can't do this transformation. 31190b57cec5SDimitry Andric return false; 31200b57cec5SDimitry Andric 31210b57cec5SDimitry Andric if (I == B) { 31220b57cec5SDimitry Andric // In some cases, we scan the use-list of an instruction for an AND; 31230b57cec5SDimitry Andric // that AND is in the same BB, but may not be scheduled before the 31240b57cec5SDimitry Andric // corresponding TST. In that case, bail out. 31250b57cec5SDimitry Andric // 31260b57cec5SDimitry Andric // FIXME: We could try to reschedule the AND. 31270b57cec5SDimitry Andric return false; 31280b57cec5SDimitry Andric } 31290b57cec5SDimitry Andric } while (true); 31300b57cec5SDimitry Andric 31310b57cec5SDimitry Andric // Return false if no candidates exist. 31320b57cec5SDimitry Andric if (!MI && !SubAdd) 31330b57cec5SDimitry Andric return false; 31340b57cec5SDimitry Andric 31350b57cec5SDimitry Andric // If we found a SubAdd, use it as it will be closer to the CMP 31360b57cec5SDimitry Andric if (SubAdd) { 31370b57cec5SDimitry Andric MI = SubAdd; 31380b57cec5SDimitry Andric IsThumb1 = SubAddIsThumb1; 31390b57cec5SDimitry Andric } 31400b57cec5SDimitry Andric 31410b57cec5SDimitry Andric // We can't use a predicated instruction - it doesn't always write the flags. 31420b57cec5SDimitry Andric if (isPredicated(*MI)) 31430b57cec5SDimitry Andric return false; 31440b57cec5SDimitry Andric 31450b57cec5SDimitry Andric // Scan forward for the use of CPSR 31460b57cec5SDimitry Andric // When checking against MI: if it's a conditional code that requires 31470b57cec5SDimitry Andric // checking of the V bit or C bit, then this is not safe to do. 31480b57cec5SDimitry Andric // It is safe to remove CmpInstr if CPSR is redefined or killed. 31490b57cec5SDimitry Andric // If we are done with the basic block, we need to check whether CPSR is 31500b57cec5SDimitry Andric // live-out. 31510b57cec5SDimitry Andric SmallVector<std::pair<MachineOperand*, ARMCC::CondCodes>, 4> 31520b57cec5SDimitry Andric OperandsToUpdate; 31530b57cec5SDimitry Andric bool isSafe = false; 31540b57cec5SDimitry Andric I = CmpInstr; 31550b57cec5SDimitry Andric E = CmpInstr.getParent()->end(); 31560b57cec5SDimitry Andric while (!isSafe && ++I != E) { 31570b57cec5SDimitry Andric const MachineInstr &Instr = *I; 31580b57cec5SDimitry Andric for (unsigned IO = 0, EO = Instr.getNumOperands(); 31590b57cec5SDimitry Andric !isSafe && IO != EO; ++IO) { 31600b57cec5SDimitry Andric const MachineOperand &MO = Instr.getOperand(IO); 31610b57cec5SDimitry Andric if (MO.isRegMask() && MO.clobbersPhysReg(ARM::CPSR)) { 31620b57cec5SDimitry Andric isSafe = true; 31630b57cec5SDimitry Andric break; 31640b57cec5SDimitry Andric } 31650b57cec5SDimitry Andric if (!MO.isReg() || MO.getReg() != ARM::CPSR) 31660b57cec5SDimitry Andric continue; 31670b57cec5SDimitry Andric if (MO.isDef()) { 31680b57cec5SDimitry Andric isSafe = true; 31690b57cec5SDimitry Andric break; 31700b57cec5SDimitry Andric } 31710b57cec5SDimitry Andric // Condition code is after the operand before CPSR except for VSELs. 31720b57cec5SDimitry Andric ARMCC::CondCodes CC; 31730b57cec5SDimitry Andric bool IsInstrVSel = true; 31740b57cec5SDimitry Andric switch (Instr.getOpcode()) { 31750b57cec5SDimitry Andric default: 31760b57cec5SDimitry Andric IsInstrVSel = false; 31770b57cec5SDimitry Andric CC = (ARMCC::CondCodes)Instr.getOperand(IO - 1).getImm(); 31780b57cec5SDimitry Andric break; 31790b57cec5SDimitry Andric case ARM::VSELEQD: 31800b57cec5SDimitry Andric case ARM::VSELEQS: 31818bcb0991SDimitry Andric case ARM::VSELEQH: 31820b57cec5SDimitry Andric CC = ARMCC::EQ; 31830b57cec5SDimitry Andric break; 31840b57cec5SDimitry Andric case ARM::VSELGTD: 31850b57cec5SDimitry Andric case ARM::VSELGTS: 31868bcb0991SDimitry Andric case ARM::VSELGTH: 31870b57cec5SDimitry Andric CC = ARMCC::GT; 31880b57cec5SDimitry Andric break; 31890b57cec5SDimitry Andric case ARM::VSELGED: 31900b57cec5SDimitry Andric case ARM::VSELGES: 31918bcb0991SDimitry Andric case ARM::VSELGEH: 31920b57cec5SDimitry Andric CC = ARMCC::GE; 31930b57cec5SDimitry Andric break; 31940b57cec5SDimitry Andric case ARM::VSELVSD: 31958bcb0991SDimitry Andric case ARM::VSELVSS: 31968bcb0991SDimitry Andric case ARM::VSELVSH: 31970b57cec5SDimitry Andric CC = ARMCC::VS; 31980b57cec5SDimitry Andric break; 31990b57cec5SDimitry Andric } 32000b57cec5SDimitry Andric 32010b57cec5SDimitry Andric if (SubAdd) { 32020b57cec5SDimitry Andric // If we have SUB(r1, r2) and CMP(r2, r1), the condition code based 32030b57cec5SDimitry Andric // on CMP needs to be updated to be based on SUB. 32040b57cec5SDimitry Andric // If we have ADD(r1, r2, X) and CMP(r1, r2), the condition code also 32050b57cec5SDimitry Andric // needs to be modified. 32060b57cec5SDimitry Andric // Push the condition code operands to OperandsToUpdate. 32070b57cec5SDimitry Andric // If it is safe to remove CmpInstr, the condition code of these 32080b57cec5SDimitry Andric // operands will be modified. 32090b57cec5SDimitry Andric unsigned Opc = SubAdd->getOpcode(); 32100b57cec5SDimitry Andric bool IsSub = Opc == ARM::SUBrr || Opc == ARM::t2SUBrr || 32110b57cec5SDimitry Andric Opc == ARM::SUBri || Opc == ARM::t2SUBri || 32120b57cec5SDimitry Andric Opc == ARM::tSUBrr || Opc == ARM::tSUBi3 || 32130b57cec5SDimitry Andric Opc == ARM::tSUBi8; 32140b57cec5SDimitry Andric unsigned OpI = Opc != ARM::tSUBrr ? 1 : 2; 32150b57cec5SDimitry Andric if (!IsSub || 32160b57cec5SDimitry Andric (SrcReg2 != 0 && SubAdd->getOperand(OpI).getReg() == SrcReg2 && 32170b57cec5SDimitry Andric SubAdd->getOperand(OpI + 1).getReg() == SrcReg)) { 32180b57cec5SDimitry Andric // VSel doesn't support condition code update. 32190b57cec5SDimitry Andric if (IsInstrVSel) 32200b57cec5SDimitry Andric return false; 32210b57cec5SDimitry Andric // Ensure we can swap the condition. 32220b57cec5SDimitry Andric ARMCC::CondCodes NewCC = (IsSub ? getSwappedCondition(CC) : getCmpToAddCondition(CC)); 32230b57cec5SDimitry Andric if (NewCC == ARMCC::AL) 32240b57cec5SDimitry Andric return false; 32250b57cec5SDimitry Andric OperandsToUpdate.push_back( 32260b57cec5SDimitry Andric std::make_pair(&((*I).getOperand(IO - 1)), NewCC)); 32270b57cec5SDimitry Andric } 32280b57cec5SDimitry Andric } else { 32290b57cec5SDimitry Andric // No SubAdd, so this is x = <op> y, z; cmp x, 0. 32300b57cec5SDimitry Andric switch (CC) { 32310b57cec5SDimitry Andric case ARMCC::EQ: // Z 32320b57cec5SDimitry Andric case ARMCC::NE: // Z 32330b57cec5SDimitry Andric case ARMCC::MI: // N 32340b57cec5SDimitry Andric case ARMCC::PL: // N 32350b57cec5SDimitry Andric case ARMCC::AL: // none 32360b57cec5SDimitry Andric // CPSR can be used multiple times, we should continue. 32370b57cec5SDimitry Andric break; 32380b57cec5SDimitry Andric case ARMCC::HS: // C 32390b57cec5SDimitry Andric case ARMCC::LO: // C 32400b57cec5SDimitry Andric case ARMCC::VS: // V 32410b57cec5SDimitry Andric case ARMCC::VC: // V 32420b57cec5SDimitry Andric case ARMCC::HI: // C Z 32430b57cec5SDimitry Andric case ARMCC::LS: // C Z 32440b57cec5SDimitry Andric case ARMCC::GE: // N V 32450b57cec5SDimitry Andric case ARMCC::LT: // N V 32460b57cec5SDimitry Andric case ARMCC::GT: // Z N V 32470b57cec5SDimitry Andric case ARMCC::LE: // Z N V 32480b57cec5SDimitry Andric // The instruction uses the V bit or C bit which is not safe. 32490b57cec5SDimitry Andric return false; 32500b57cec5SDimitry Andric } 32510b57cec5SDimitry Andric } 32520b57cec5SDimitry Andric } 32530b57cec5SDimitry Andric } 32540b57cec5SDimitry Andric 32550b57cec5SDimitry Andric // If CPSR is not killed nor re-defined, we should check whether it is 32560b57cec5SDimitry Andric // live-out. If it is live-out, do not optimize. 32570b57cec5SDimitry Andric if (!isSafe) { 32580b57cec5SDimitry Andric MachineBasicBlock *MBB = CmpInstr.getParent(); 3259349cc55cSDimitry Andric for (MachineBasicBlock *Succ : MBB->successors()) 3260349cc55cSDimitry Andric if (Succ->isLiveIn(ARM::CPSR)) 32610b57cec5SDimitry Andric return false; 32620b57cec5SDimitry Andric } 32630b57cec5SDimitry Andric 32640b57cec5SDimitry Andric // Toggle the optional operand to CPSR (if it exists - in Thumb1 we always 32650b57cec5SDimitry Andric // set CPSR so this is represented as an explicit output) 32660b57cec5SDimitry Andric if (!IsThumb1) { 32670b57cec5SDimitry Andric MI->getOperand(5).setReg(ARM::CPSR); 32680b57cec5SDimitry Andric MI->getOperand(5).setIsDef(true); 32690b57cec5SDimitry Andric } 32700b57cec5SDimitry Andric assert(!isPredicated(*MI) && "Can't use flags from predicated instruction"); 32710b57cec5SDimitry Andric CmpInstr.eraseFromParent(); 32720b57cec5SDimitry Andric 32730b57cec5SDimitry Andric // Modify the condition code of operands in OperandsToUpdate. 32740b57cec5SDimitry Andric // Since we have SUB(r1, r2) and CMP(r2, r1), the condition code needs to 32750b57cec5SDimitry Andric // be changed from r2 > r1 to r1 < r2, from r2 < r1 to r1 > r2, etc. 32760b57cec5SDimitry Andric for (unsigned i = 0, e = OperandsToUpdate.size(); i < e; i++) 32770b57cec5SDimitry Andric OperandsToUpdate[i].first->setImm(OperandsToUpdate[i].second); 32780b57cec5SDimitry Andric 32790b57cec5SDimitry Andric MI->clearRegisterDeads(ARM::CPSR); 32800b57cec5SDimitry Andric 32810b57cec5SDimitry Andric return true; 32820b57cec5SDimitry Andric } 32830b57cec5SDimitry Andric 32840b57cec5SDimitry Andric bool ARMBaseInstrInfo::shouldSink(const MachineInstr &MI) const { 32850b57cec5SDimitry Andric // Do not sink MI if it might be used to optimize a redundant compare. 32860b57cec5SDimitry Andric // We heuristically only look at the instruction immediately following MI to 32870b57cec5SDimitry Andric // avoid potentially searching the entire basic block. 32880b57cec5SDimitry Andric if (isPredicated(MI)) 32890b57cec5SDimitry Andric return true; 32900b57cec5SDimitry Andric MachineBasicBlock::const_iterator Next = &MI; 32910b57cec5SDimitry Andric ++Next; 32925ffd83dbSDimitry Andric Register SrcReg, SrcReg2; 3293349cc55cSDimitry Andric int64_t CmpMask, CmpValue; 32940b57cec5SDimitry Andric bool IsThumb1; 32950b57cec5SDimitry Andric if (Next != MI.getParent()->end() && 32960b57cec5SDimitry Andric analyzeCompare(*Next, SrcReg, SrcReg2, CmpMask, CmpValue) && 32970b57cec5SDimitry Andric isRedundantFlagInstr(&*Next, SrcReg, SrcReg2, CmpValue, &MI, IsThumb1)) 32980b57cec5SDimitry Andric return false; 32990b57cec5SDimitry Andric return true; 33000b57cec5SDimitry Andric } 33010b57cec5SDimitry Andric 33020b57cec5SDimitry Andric bool ARMBaseInstrInfo::FoldImmediate(MachineInstr &UseMI, MachineInstr &DefMI, 33035ffd83dbSDimitry Andric Register Reg, 33040b57cec5SDimitry Andric MachineRegisterInfo *MRI) const { 33050b57cec5SDimitry Andric // Fold large immediates into add, sub, or, xor. 33060b57cec5SDimitry Andric unsigned DefOpc = DefMI.getOpcode(); 33070b57cec5SDimitry Andric if (DefOpc != ARM::t2MOVi32imm && DefOpc != ARM::MOVi32imm) 33080b57cec5SDimitry Andric return false; 33090b57cec5SDimitry Andric if (!DefMI.getOperand(1).isImm()) 33100b57cec5SDimitry Andric // Could be t2MOVi32imm @xx 33110b57cec5SDimitry Andric return false; 33120b57cec5SDimitry Andric 33130b57cec5SDimitry Andric if (!MRI->hasOneNonDBGUse(Reg)) 33140b57cec5SDimitry Andric return false; 33150b57cec5SDimitry Andric 33160b57cec5SDimitry Andric const MCInstrDesc &DefMCID = DefMI.getDesc(); 33170b57cec5SDimitry Andric if (DefMCID.hasOptionalDef()) { 33180b57cec5SDimitry Andric unsigned NumOps = DefMCID.getNumOperands(); 33190b57cec5SDimitry Andric const MachineOperand &MO = DefMI.getOperand(NumOps - 1); 33200b57cec5SDimitry Andric if (MO.getReg() == ARM::CPSR && !MO.isDead()) 33210b57cec5SDimitry Andric // If DefMI defines CPSR and it is not dead, it's obviously not safe 33220b57cec5SDimitry Andric // to delete DefMI. 33230b57cec5SDimitry Andric return false; 33240b57cec5SDimitry Andric } 33250b57cec5SDimitry Andric 33260b57cec5SDimitry Andric const MCInstrDesc &UseMCID = UseMI.getDesc(); 33270b57cec5SDimitry Andric if (UseMCID.hasOptionalDef()) { 33280b57cec5SDimitry Andric unsigned NumOps = UseMCID.getNumOperands(); 33290b57cec5SDimitry Andric if (UseMI.getOperand(NumOps - 1).getReg() == ARM::CPSR) 33300b57cec5SDimitry Andric // If the instruction sets the flag, do not attempt this optimization 33310b57cec5SDimitry Andric // since it may change the semantics of the code. 33320b57cec5SDimitry Andric return false; 33330b57cec5SDimitry Andric } 33340b57cec5SDimitry Andric 33350b57cec5SDimitry Andric unsigned UseOpc = UseMI.getOpcode(); 33360b57cec5SDimitry Andric unsigned NewUseOpc = 0; 33370b57cec5SDimitry Andric uint32_t ImmVal = (uint32_t)DefMI.getOperand(1).getImm(); 33380b57cec5SDimitry Andric uint32_t SOImmValV1 = 0, SOImmValV2 = 0; 33390b57cec5SDimitry Andric bool Commute = false; 33400b57cec5SDimitry Andric switch (UseOpc) { 33410b57cec5SDimitry Andric default: return false; 33420b57cec5SDimitry Andric case ARM::SUBrr: 33430b57cec5SDimitry Andric case ARM::ADDrr: 33440b57cec5SDimitry Andric case ARM::ORRrr: 33450b57cec5SDimitry Andric case ARM::EORrr: 33460b57cec5SDimitry Andric case ARM::t2SUBrr: 33470b57cec5SDimitry Andric case ARM::t2ADDrr: 33480b57cec5SDimitry Andric case ARM::t2ORRrr: 33490b57cec5SDimitry Andric case ARM::t2EORrr: { 33500b57cec5SDimitry Andric Commute = UseMI.getOperand(2).getReg() != Reg; 33510b57cec5SDimitry Andric switch (UseOpc) { 33520b57cec5SDimitry Andric default: break; 33530b57cec5SDimitry Andric case ARM::ADDrr: 33540b57cec5SDimitry Andric case ARM::SUBrr: 33550b57cec5SDimitry Andric if (UseOpc == ARM::SUBrr && Commute) 33560b57cec5SDimitry Andric return false; 33570b57cec5SDimitry Andric 33580b57cec5SDimitry Andric // ADD/SUB are special because they're essentially the same operation, so 33590b57cec5SDimitry Andric // we can handle a larger range of immediates. 33600b57cec5SDimitry Andric if (ARM_AM::isSOImmTwoPartVal(ImmVal)) 33610b57cec5SDimitry Andric NewUseOpc = UseOpc == ARM::ADDrr ? ARM::ADDri : ARM::SUBri; 33620b57cec5SDimitry Andric else if (ARM_AM::isSOImmTwoPartVal(-ImmVal)) { 33630b57cec5SDimitry Andric ImmVal = -ImmVal; 33640b57cec5SDimitry Andric NewUseOpc = UseOpc == ARM::ADDrr ? ARM::SUBri : ARM::ADDri; 33650b57cec5SDimitry Andric } else 33660b57cec5SDimitry Andric return false; 33670b57cec5SDimitry Andric SOImmValV1 = (uint32_t)ARM_AM::getSOImmTwoPartFirst(ImmVal); 33680b57cec5SDimitry Andric SOImmValV2 = (uint32_t)ARM_AM::getSOImmTwoPartSecond(ImmVal); 33690b57cec5SDimitry Andric break; 33700b57cec5SDimitry Andric case ARM::ORRrr: 33710b57cec5SDimitry Andric case ARM::EORrr: 33720b57cec5SDimitry Andric if (!ARM_AM::isSOImmTwoPartVal(ImmVal)) 33730b57cec5SDimitry Andric return false; 33740b57cec5SDimitry Andric SOImmValV1 = (uint32_t)ARM_AM::getSOImmTwoPartFirst(ImmVal); 33750b57cec5SDimitry Andric SOImmValV2 = (uint32_t)ARM_AM::getSOImmTwoPartSecond(ImmVal); 33760b57cec5SDimitry Andric switch (UseOpc) { 33770b57cec5SDimitry Andric default: break; 33780b57cec5SDimitry Andric case ARM::ORRrr: NewUseOpc = ARM::ORRri; break; 33790b57cec5SDimitry Andric case ARM::EORrr: NewUseOpc = ARM::EORri; break; 33800b57cec5SDimitry Andric } 33810b57cec5SDimitry Andric break; 33820b57cec5SDimitry Andric case ARM::t2ADDrr: 3383480093f4SDimitry Andric case ARM::t2SUBrr: { 33840b57cec5SDimitry Andric if (UseOpc == ARM::t2SUBrr && Commute) 33850b57cec5SDimitry Andric return false; 33860b57cec5SDimitry Andric 33870b57cec5SDimitry Andric // ADD/SUB are special because they're essentially the same operation, so 33880b57cec5SDimitry Andric // we can handle a larger range of immediates. 3389480093f4SDimitry Andric const bool ToSP = DefMI.getOperand(0).getReg() == ARM::SP; 3390480093f4SDimitry Andric const unsigned t2ADD = ToSP ? ARM::t2ADDspImm : ARM::t2ADDri; 3391480093f4SDimitry Andric const unsigned t2SUB = ToSP ? ARM::t2SUBspImm : ARM::t2SUBri; 33920b57cec5SDimitry Andric if (ARM_AM::isT2SOImmTwoPartVal(ImmVal)) 3393480093f4SDimitry Andric NewUseOpc = UseOpc == ARM::t2ADDrr ? t2ADD : t2SUB; 33940b57cec5SDimitry Andric else if (ARM_AM::isT2SOImmTwoPartVal(-ImmVal)) { 33950b57cec5SDimitry Andric ImmVal = -ImmVal; 3396480093f4SDimitry Andric NewUseOpc = UseOpc == ARM::t2ADDrr ? t2SUB : t2ADD; 33970b57cec5SDimitry Andric } else 33980b57cec5SDimitry Andric return false; 33990b57cec5SDimitry Andric SOImmValV1 = (uint32_t)ARM_AM::getT2SOImmTwoPartFirst(ImmVal); 34000b57cec5SDimitry Andric SOImmValV2 = (uint32_t)ARM_AM::getT2SOImmTwoPartSecond(ImmVal); 34010b57cec5SDimitry Andric break; 3402480093f4SDimitry Andric } 34030b57cec5SDimitry Andric case ARM::t2ORRrr: 34040b57cec5SDimitry Andric case ARM::t2EORrr: 34050b57cec5SDimitry Andric if (!ARM_AM::isT2SOImmTwoPartVal(ImmVal)) 34060b57cec5SDimitry Andric return false; 34070b57cec5SDimitry Andric SOImmValV1 = (uint32_t)ARM_AM::getT2SOImmTwoPartFirst(ImmVal); 34080b57cec5SDimitry Andric SOImmValV2 = (uint32_t)ARM_AM::getT2SOImmTwoPartSecond(ImmVal); 34090b57cec5SDimitry Andric switch (UseOpc) { 34100b57cec5SDimitry Andric default: break; 34110b57cec5SDimitry Andric case ARM::t2ORRrr: NewUseOpc = ARM::t2ORRri; break; 34120b57cec5SDimitry Andric case ARM::t2EORrr: NewUseOpc = ARM::t2EORri; break; 34130b57cec5SDimitry Andric } 34140b57cec5SDimitry Andric break; 34150b57cec5SDimitry Andric } 34160b57cec5SDimitry Andric } 34170b57cec5SDimitry Andric } 34180b57cec5SDimitry Andric 34190b57cec5SDimitry Andric unsigned OpIdx = Commute ? 2 : 1; 34208bcb0991SDimitry Andric Register Reg1 = UseMI.getOperand(OpIdx).getReg(); 34210b57cec5SDimitry Andric bool isKill = UseMI.getOperand(OpIdx).isKill(); 3422480093f4SDimitry Andric const TargetRegisterClass *TRC = MRI->getRegClass(Reg); 3423480093f4SDimitry Andric Register NewReg = MRI->createVirtualRegister(TRC); 34240b57cec5SDimitry Andric BuildMI(*UseMI.getParent(), UseMI, UseMI.getDebugLoc(), get(NewUseOpc), 34250b57cec5SDimitry Andric NewReg) 34260b57cec5SDimitry Andric .addReg(Reg1, getKillRegState(isKill)) 34270b57cec5SDimitry Andric .addImm(SOImmValV1) 34280b57cec5SDimitry Andric .add(predOps(ARMCC::AL)) 34290b57cec5SDimitry Andric .add(condCodeOp()); 34300b57cec5SDimitry Andric UseMI.setDesc(get(NewUseOpc)); 34310b57cec5SDimitry Andric UseMI.getOperand(1).setReg(NewReg); 34320b57cec5SDimitry Andric UseMI.getOperand(1).setIsKill(); 34330b57cec5SDimitry Andric UseMI.getOperand(2).ChangeToImmediate(SOImmValV2); 34340b57cec5SDimitry Andric DefMI.eraseFromParent(); 3435480093f4SDimitry Andric // FIXME: t2ADDrr should be split, as different rulles apply when writing to SP. 3436480093f4SDimitry Andric // Just as t2ADDri, that was split to [t2ADDri, t2ADDspImm]. 3437480093f4SDimitry Andric // Then the below code will not be needed, as the input/output register 3438480093f4SDimitry Andric // classes will be rgpr or gprSP. 3439480093f4SDimitry Andric // For now, we fix the UseMI operand explicitly here: 3440480093f4SDimitry Andric switch(NewUseOpc){ 3441480093f4SDimitry Andric case ARM::t2ADDspImm: 3442480093f4SDimitry Andric case ARM::t2SUBspImm: 3443480093f4SDimitry Andric case ARM::t2ADDri: 3444480093f4SDimitry Andric case ARM::t2SUBri: 3445e8d8bef9SDimitry Andric MRI->constrainRegClass(UseMI.getOperand(0).getReg(), TRC); 3446480093f4SDimitry Andric } 34470b57cec5SDimitry Andric return true; 34480b57cec5SDimitry Andric } 34490b57cec5SDimitry Andric 34500b57cec5SDimitry Andric static unsigned getNumMicroOpsSwiftLdSt(const InstrItineraryData *ItinData, 34510b57cec5SDimitry Andric const MachineInstr &MI) { 34520b57cec5SDimitry Andric switch (MI.getOpcode()) { 34530b57cec5SDimitry Andric default: { 34540b57cec5SDimitry Andric const MCInstrDesc &Desc = MI.getDesc(); 34550b57cec5SDimitry Andric int UOps = ItinData->getNumMicroOps(Desc.getSchedClass()); 34560b57cec5SDimitry Andric assert(UOps >= 0 && "bad # UOps"); 34570b57cec5SDimitry Andric return UOps; 34580b57cec5SDimitry Andric } 34590b57cec5SDimitry Andric 34600b57cec5SDimitry Andric case ARM::LDRrs: 34610b57cec5SDimitry Andric case ARM::LDRBrs: 34620b57cec5SDimitry Andric case ARM::STRrs: 34630b57cec5SDimitry Andric case ARM::STRBrs: { 34640b57cec5SDimitry Andric unsigned ShOpVal = MI.getOperand(3).getImm(); 34650b57cec5SDimitry Andric bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub; 34660b57cec5SDimitry Andric unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); 34670b57cec5SDimitry Andric if (!isSub && 34680b57cec5SDimitry Andric (ShImm == 0 || 34690b57cec5SDimitry Andric ((ShImm == 1 || ShImm == 2 || ShImm == 3) && 34700b57cec5SDimitry Andric ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))) 34710b57cec5SDimitry Andric return 1; 34720b57cec5SDimitry Andric return 2; 34730b57cec5SDimitry Andric } 34740b57cec5SDimitry Andric 34750b57cec5SDimitry Andric case ARM::LDRH: 34760b57cec5SDimitry Andric case ARM::STRH: { 34770b57cec5SDimitry Andric if (!MI.getOperand(2).getReg()) 34780b57cec5SDimitry Andric return 1; 34790b57cec5SDimitry Andric 34800b57cec5SDimitry Andric unsigned ShOpVal = MI.getOperand(3).getImm(); 34810b57cec5SDimitry Andric bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub; 34820b57cec5SDimitry Andric unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); 34830b57cec5SDimitry Andric if (!isSub && 34840b57cec5SDimitry Andric (ShImm == 0 || 34850b57cec5SDimitry Andric ((ShImm == 1 || ShImm == 2 || ShImm == 3) && 34860b57cec5SDimitry Andric ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))) 34870b57cec5SDimitry Andric return 1; 34880b57cec5SDimitry Andric return 2; 34890b57cec5SDimitry Andric } 34900b57cec5SDimitry Andric 34910b57cec5SDimitry Andric case ARM::LDRSB: 34920b57cec5SDimitry Andric case ARM::LDRSH: 34930b57cec5SDimitry Andric return (ARM_AM::getAM3Op(MI.getOperand(3).getImm()) == ARM_AM::sub) ? 3 : 2; 34940b57cec5SDimitry Andric 34950b57cec5SDimitry Andric case ARM::LDRSB_POST: 34960b57cec5SDimitry Andric case ARM::LDRSH_POST: { 34978bcb0991SDimitry Andric Register Rt = MI.getOperand(0).getReg(); 34988bcb0991SDimitry Andric Register Rm = MI.getOperand(3).getReg(); 34990b57cec5SDimitry Andric return (Rt == Rm) ? 4 : 3; 35000b57cec5SDimitry Andric } 35010b57cec5SDimitry Andric 35020b57cec5SDimitry Andric case ARM::LDR_PRE_REG: 35030b57cec5SDimitry Andric case ARM::LDRB_PRE_REG: { 35048bcb0991SDimitry Andric Register Rt = MI.getOperand(0).getReg(); 35058bcb0991SDimitry Andric Register Rm = MI.getOperand(3).getReg(); 35060b57cec5SDimitry Andric if (Rt == Rm) 35070b57cec5SDimitry Andric return 3; 35080b57cec5SDimitry Andric unsigned ShOpVal = MI.getOperand(4).getImm(); 35090b57cec5SDimitry Andric bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub; 35100b57cec5SDimitry Andric unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); 35110b57cec5SDimitry Andric if (!isSub && 35120b57cec5SDimitry Andric (ShImm == 0 || 35130b57cec5SDimitry Andric ((ShImm == 1 || ShImm == 2 || ShImm == 3) && 35140b57cec5SDimitry Andric ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))) 35150b57cec5SDimitry Andric return 2; 35160b57cec5SDimitry Andric return 3; 35170b57cec5SDimitry Andric } 35180b57cec5SDimitry Andric 35190b57cec5SDimitry Andric case ARM::STR_PRE_REG: 35200b57cec5SDimitry Andric case ARM::STRB_PRE_REG: { 35210b57cec5SDimitry Andric unsigned ShOpVal = MI.getOperand(4).getImm(); 35220b57cec5SDimitry Andric bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub; 35230b57cec5SDimitry Andric unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); 35240b57cec5SDimitry Andric if (!isSub && 35250b57cec5SDimitry Andric (ShImm == 0 || 35260b57cec5SDimitry Andric ((ShImm == 1 || ShImm == 2 || ShImm == 3) && 35270b57cec5SDimitry Andric ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))) 35280b57cec5SDimitry Andric return 2; 35290b57cec5SDimitry Andric return 3; 35300b57cec5SDimitry Andric } 35310b57cec5SDimitry Andric 35320b57cec5SDimitry Andric case ARM::LDRH_PRE: 35330b57cec5SDimitry Andric case ARM::STRH_PRE: { 35348bcb0991SDimitry Andric Register Rt = MI.getOperand(0).getReg(); 35358bcb0991SDimitry Andric Register Rm = MI.getOperand(3).getReg(); 35360b57cec5SDimitry Andric if (!Rm) 35370b57cec5SDimitry Andric return 2; 35380b57cec5SDimitry Andric if (Rt == Rm) 35390b57cec5SDimitry Andric return 3; 35400b57cec5SDimitry Andric return (ARM_AM::getAM3Op(MI.getOperand(4).getImm()) == ARM_AM::sub) ? 3 : 2; 35410b57cec5SDimitry Andric } 35420b57cec5SDimitry Andric 35430b57cec5SDimitry Andric case ARM::LDR_POST_REG: 35440b57cec5SDimitry Andric case ARM::LDRB_POST_REG: 35450b57cec5SDimitry Andric case ARM::LDRH_POST: { 35468bcb0991SDimitry Andric Register Rt = MI.getOperand(0).getReg(); 35478bcb0991SDimitry Andric Register Rm = MI.getOperand(3).getReg(); 35480b57cec5SDimitry Andric return (Rt == Rm) ? 3 : 2; 35490b57cec5SDimitry Andric } 35500b57cec5SDimitry Andric 35510b57cec5SDimitry Andric case ARM::LDR_PRE_IMM: 35520b57cec5SDimitry Andric case ARM::LDRB_PRE_IMM: 35530b57cec5SDimitry Andric case ARM::LDR_POST_IMM: 35540b57cec5SDimitry Andric case ARM::LDRB_POST_IMM: 35550b57cec5SDimitry Andric case ARM::STRB_POST_IMM: 35560b57cec5SDimitry Andric case ARM::STRB_POST_REG: 35570b57cec5SDimitry Andric case ARM::STRB_PRE_IMM: 35580b57cec5SDimitry Andric case ARM::STRH_POST: 35590b57cec5SDimitry Andric case ARM::STR_POST_IMM: 35600b57cec5SDimitry Andric case ARM::STR_POST_REG: 35610b57cec5SDimitry Andric case ARM::STR_PRE_IMM: 35620b57cec5SDimitry Andric return 2; 35630b57cec5SDimitry Andric 35640b57cec5SDimitry Andric case ARM::LDRSB_PRE: 35650b57cec5SDimitry Andric case ARM::LDRSH_PRE: { 35668bcb0991SDimitry Andric Register Rm = MI.getOperand(3).getReg(); 35670b57cec5SDimitry Andric if (Rm == 0) 35680b57cec5SDimitry Andric return 3; 35698bcb0991SDimitry Andric Register Rt = MI.getOperand(0).getReg(); 35700b57cec5SDimitry Andric if (Rt == Rm) 35710b57cec5SDimitry Andric return 4; 35720b57cec5SDimitry Andric unsigned ShOpVal = MI.getOperand(4).getImm(); 35730b57cec5SDimitry Andric bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub; 35740b57cec5SDimitry Andric unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); 35750b57cec5SDimitry Andric if (!isSub && 35760b57cec5SDimitry Andric (ShImm == 0 || 35770b57cec5SDimitry Andric ((ShImm == 1 || ShImm == 2 || ShImm == 3) && 35780b57cec5SDimitry Andric ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))) 35790b57cec5SDimitry Andric return 3; 35800b57cec5SDimitry Andric return 4; 35810b57cec5SDimitry Andric } 35820b57cec5SDimitry Andric 35830b57cec5SDimitry Andric case ARM::LDRD: { 35848bcb0991SDimitry Andric Register Rt = MI.getOperand(0).getReg(); 35858bcb0991SDimitry Andric Register Rn = MI.getOperand(2).getReg(); 35868bcb0991SDimitry Andric Register Rm = MI.getOperand(3).getReg(); 35870b57cec5SDimitry Andric if (Rm) 35880b57cec5SDimitry Andric return (ARM_AM::getAM3Op(MI.getOperand(4).getImm()) == ARM_AM::sub) ? 4 35890b57cec5SDimitry Andric : 3; 35900b57cec5SDimitry Andric return (Rt == Rn) ? 3 : 2; 35910b57cec5SDimitry Andric } 35920b57cec5SDimitry Andric 35930b57cec5SDimitry Andric case ARM::STRD: { 35948bcb0991SDimitry Andric Register Rm = MI.getOperand(3).getReg(); 35950b57cec5SDimitry Andric if (Rm) 35960b57cec5SDimitry Andric return (ARM_AM::getAM3Op(MI.getOperand(4).getImm()) == ARM_AM::sub) ? 4 35970b57cec5SDimitry Andric : 3; 35980b57cec5SDimitry Andric return 2; 35990b57cec5SDimitry Andric } 36000b57cec5SDimitry Andric 36010b57cec5SDimitry Andric case ARM::LDRD_POST: 36020b57cec5SDimitry Andric case ARM::t2LDRD_POST: 36030b57cec5SDimitry Andric return 3; 36040b57cec5SDimitry Andric 36050b57cec5SDimitry Andric case ARM::STRD_POST: 36060b57cec5SDimitry Andric case ARM::t2STRD_POST: 36070b57cec5SDimitry Andric return 4; 36080b57cec5SDimitry Andric 36090b57cec5SDimitry Andric case ARM::LDRD_PRE: { 36108bcb0991SDimitry Andric Register Rt = MI.getOperand(0).getReg(); 36118bcb0991SDimitry Andric Register Rn = MI.getOperand(3).getReg(); 36128bcb0991SDimitry Andric Register Rm = MI.getOperand(4).getReg(); 36130b57cec5SDimitry Andric if (Rm) 36140b57cec5SDimitry Andric return (ARM_AM::getAM3Op(MI.getOperand(5).getImm()) == ARM_AM::sub) ? 5 36150b57cec5SDimitry Andric : 4; 36160b57cec5SDimitry Andric return (Rt == Rn) ? 4 : 3; 36170b57cec5SDimitry Andric } 36180b57cec5SDimitry Andric 36190b57cec5SDimitry Andric case ARM::t2LDRD_PRE: { 36208bcb0991SDimitry Andric Register Rt = MI.getOperand(0).getReg(); 36218bcb0991SDimitry Andric Register Rn = MI.getOperand(3).getReg(); 36220b57cec5SDimitry Andric return (Rt == Rn) ? 4 : 3; 36230b57cec5SDimitry Andric } 36240b57cec5SDimitry Andric 36250b57cec5SDimitry Andric case ARM::STRD_PRE: { 36268bcb0991SDimitry Andric Register Rm = MI.getOperand(4).getReg(); 36270b57cec5SDimitry Andric if (Rm) 36280b57cec5SDimitry Andric return (ARM_AM::getAM3Op(MI.getOperand(5).getImm()) == ARM_AM::sub) ? 5 36290b57cec5SDimitry Andric : 4; 36300b57cec5SDimitry Andric return 3; 36310b57cec5SDimitry Andric } 36320b57cec5SDimitry Andric 36330b57cec5SDimitry Andric case ARM::t2STRD_PRE: 36340b57cec5SDimitry Andric return 3; 36350b57cec5SDimitry Andric 36360b57cec5SDimitry Andric case ARM::t2LDR_POST: 36370b57cec5SDimitry Andric case ARM::t2LDRB_POST: 36380b57cec5SDimitry Andric case ARM::t2LDRB_PRE: 36390b57cec5SDimitry Andric case ARM::t2LDRSBi12: 36400b57cec5SDimitry Andric case ARM::t2LDRSBi8: 36410b57cec5SDimitry Andric case ARM::t2LDRSBpci: 36420b57cec5SDimitry Andric case ARM::t2LDRSBs: 36430b57cec5SDimitry Andric case ARM::t2LDRH_POST: 36440b57cec5SDimitry Andric case ARM::t2LDRH_PRE: 36450b57cec5SDimitry Andric case ARM::t2LDRSBT: 36460b57cec5SDimitry Andric case ARM::t2LDRSB_POST: 36470b57cec5SDimitry Andric case ARM::t2LDRSB_PRE: 36480b57cec5SDimitry Andric case ARM::t2LDRSH_POST: 36490b57cec5SDimitry Andric case ARM::t2LDRSH_PRE: 36500b57cec5SDimitry Andric case ARM::t2LDRSHi12: 36510b57cec5SDimitry Andric case ARM::t2LDRSHi8: 36520b57cec5SDimitry Andric case ARM::t2LDRSHpci: 36530b57cec5SDimitry Andric case ARM::t2LDRSHs: 36540b57cec5SDimitry Andric return 2; 36550b57cec5SDimitry Andric 36560b57cec5SDimitry Andric case ARM::t2LDRDi8: { 36578bcb0991SDimitry Andric Register Rt = MI.getOperand(0).getReg(); 36588bcb0991SDimitry Andric Register Rn = MI.getOperand(2).getReg(); 36590b57cec5SDimitry Andric return (Rt == Rn) ? 3 : 2; 36600b57cec5SDimitry Andric } 36610b57cec5SDimitry Andric 36620b57cec5SDimitry Andric case ARM::t2STRB_POST: 36630b57cec5SDimitry Andric case ARM::t2STRB_PRE: 36640b57cec5SDimitry Andric case ARM::t2STRBs: 36650b57cec5SDimitry Andric case ARM::t2STRDi8: 36660b57cec5SDimitry Andric case ARM::t2STRH_POST: 36670b57cec5SDimitry Andric case ARM::t2STRH_PRE: 36680b57cec5SDimitry Andric case ARM::t2STRHs: 36690b57cec5SDimitry Andric case ARM::t2STR_POST: 36700b57cec5SDimitry Andric case ARM::t2STR_PRE: 36710b57cec5SDimitry Andric case ARM::t2STRs: 36720b57cec5SDimitry Andric return 2; 36730b57cec5SDimitry Andric } 36740b57cec5SDimitry Andric } 36750b57cec5SDimitry Andric 36760b57cec5SDimitry Andric // Return the number of 32-bit words loaded by LDM or stored by STM. If this 36770b57cec5SDimitry Andric // can't be easily determined return 0 (missing MachineMemOperand). 36780b57cec5SDimitry Andric // 36790b57cec5SDimitry Andric // FIXME: The current MachineInstr design does not support relying on machine 36800b57cec5SDimitry Andric // mem operands to determine the width of a memory access. Instead, we expect 36810b57cec5SDimitry Andric // the target to provide this information based on the instruction opcode and 36820b57cec5SDimitry Andric // operands. However, using MachineMemOperand is the best solution now for 36830b57cec5SDimitry Andric // two reasons: 36840b57cec5SDimitry Andric // 36850b57cec5SDimitry Andric // 1) getNumMicroOps tries to infer LDM memory width from the total number of MI 36860b57cec5SDimitry Andric // operands. This is much more dangerous than using the MachineMemOperand 36870b57cec5SDimitry Andric // sizes because CodeGen passes can insert/remove optional machine operands. In 36880b57cec5SDimitry Andric // fact, it's totally incorrect for preRA passes and appears to be wrong for 36890b57cec5SDimitry Andric // postRA passes as well. 36900b57cec5SDimitry Andric // 36910b57cec5SDimitry Andric // 2) getNumLDMAddresses is only used by the scheduling machine model and any 36920b57cec5SDimitry Andric // machine model that calls this should handle the unknown (zero size) case. 36930b57cec5SDimitry Andric // 36940b57cec5SDimitry Andric // Long term, we should require a target hook that verifies MachineMemOperand 36950b57cec5SDimitry Andric // sizes during MC lowering. That target hook should be local to MC lowering 36960b57cec5SDimitry Andric // because we can't ensure that it is aware of other MI forms. Doing this will 36970b57cec5SDimitry Andric // ensure that MachineMemOperands are correctly propagated through all passes. 36980b57cec5SDimitry Andric unsigned ARMBaseInstrInfo::getNumLDMAddresses(const MachineInstr &MI) const { 36990b57cec5SDimitry Andric unsigned Size = 0; 37000b57cec5SDimitry Andric for (MachineInstr::mmo_iterator I = MI.memoperands_begin(), 37010b57cec5SDimitry Andric E = MI.memoperands_end(); 37020b57cec5SDimitry Andric I != E; ++I) { 37030b57cec5SDimitry Andric Size += (*I)->getSize(); 37040b57cec5SDimitry Andric } 37050b57cec5SDimitry Andric // FIXME: The scheduler currently can't handle values larger than 16. But 37060b57cec5SDimitry Andric // the values can actually go up to 32 for floating-point load/store 37070b57cec5SDimitry Andric // multiple (VLDMIA etc.). Also, the way this code is reasoning about memory 37080b57cec5SDimitry Andric // operations isn't right; we could end up with "extra" memory operands for 37090b57cec5SDimitry Andric // various reasons, like tail merge merging two memory operations. 37100b57cec5SDimitry Andric return std::min(Size / 4, 16U); 37110b57cec5SDimitry Andric } 37120b57cec5SDimitry Andric 37130b57cec5SDimitry Andric static unsigned getNumMicroOpsSingleIssuePlusExtras(unsigned Opc, 37140b57cec5SDimitry Andric unsigned NumRegs) { 37150b57cec5SDimitry Andric unsigned UOps = 1 + NumRegs; // 1 for address computation. 37160b57cec5SDimitry Andric switch (Opc) { 37170b57cec5SDimitry Andric default: 37180b57cec5SDimitry Andric break; 37190b57cec5SDimitry Andric case ARM::VLDMDIA_UPD: 37200b57cec5SDimitry Andric case ARM::VLDMDDB_UPD: 37210b57cec5SDimitry Andric case ARM::VLDMSIA_UPD: 37220b57cec5SDimitry Andric case ARM::VLDMSDB_UPD: 37230b57cec5SDimitry Andric case ARM::VSTMDIA_UPD: 37240b57cec5SDimitry Andric case ARM::VSTMDDB_UPD: 37250b57cec5SDimitry Andric case ARM::VSTMSIA_UPD: 37260b57cec5SDimitry Andric case ARM::VSTMSDB_UPD: 37270b57cec5SDimitry Andric case ARM::LDMIA_UPD: 37280b57cec5SDimitry Andric case ARM::LDMDA_UPD: 37290b57cec5SDimitry Andric case ARM::LDMDB_UPD: 37300b57cec5SDimitry Andric case ARM::LDMIB_UPD: 37310b57cec5SDimitry Andric case ARM::STMIA_UPD: 37320b57cec5SDimitry Andric case ARM::STMDA_UPD: 37330b57cec5SDimitry Andric case ARM::STMDB_UPD: 37340b57cec5SDimitry Andric case ARM::STMIB_UPD: 37350b57cec5SDimitry Andric case ARM::tLDMIA_UPD: 37360b57cec5SDimitry Andric case ARM::tSTMIA_UPD: 37370b57cec5SDimitry Andric case ARM::t2LDMIA_UPD: 37380b57cec5SDimitry Andric case ARM::t2LDMDB_UPD: 37390b57cec5SDimitry Andric case ARM::t2STMIA_UPD: 37400b57cec5SDimitry Andric case ARM::t2STMDB_UPD: 37410b57cec5SDimitry Andric ++UOps; // One for base register writeback. 37420b57cec5SDimitry Andric break; 37430b57cec5SDimitry Andric case ARM::LDMIA_RET: 37440b57cec5SDimitry Andric case ARM::tPOP_RET: 37450b57cec5SDimitry Andric case ARM::t2LDMIA_RET: 37460b57cec5SDimitry Andric UOps += 2; // One for base reg wb, one for write to pc. 37470b57cec5SDimitry Andric break; 37480b57cec5SDimitry Andric } 37490b57cec5SDimitry Andric return UOps; 37500b57cec5SDimitry Andric } 37510b57cec5SDimitry Andric 37520b57cec5SDimitry Andric unsigned ARMBaseInstrInfo::getNumMicroOps(const InstrItineraryData *ItinData, 37530b57cec5SDimitry Andric const MachineInstr &MI) const { 37540b57cec5SDimitry Andric if (!ItinData || ItinData->isEmpty()) 37550b57cec5SDimitry Andric return 1; 37560b57cec5SDimitry Andric 37570b57cec5SDimitry Andric const MCInstrDesc &Desc = MI.getDesc(); 37580b57cec5SDimitry Andric unsigned Class = Desc.getSchedClass(); 37590b57cec5SDimitry Andric int ItinUOps = ItinData->getNumMicroOps(Class); 37600b57cec5SDimitry Andric if (ItinUOps >= 0) { 37610b57cec5SDimitry Andric if (Subtarget.isSwift() && (Desc.mayLoad() || Desc.mayStore())) 37620b57cec5SDimitry Andric return getNumMicroOpsSwiftLdSt(ItinData, MI); 37630b57cec5SDimitry Andric 37640b57cec5SDimitry Andric return ItinUOps; 37650b57cec5SDimitry Andric } 37660b57cec5SDimitry Andric 37670b57cec5SDimitry Andric unsigned Opc = MI.getOpcode(); 37680b57cec5SDimitry Andric switch (Opc) { 37690b57cec5SDimitry Andric default: 37700b57cec5SDimitry Andric llvm_unreachable("Unexpected multi-uops instruction!"); 37710b57cec5SDimitry Andric case ARM::VLDMQIA: 37720b57cec5SDimitry Andric case ARM::VSTMQIA: 37730b57cec5SDimitry Andric return 2; 37740b57cec5SDimitry Andric 37750b57cec5SDimitry Andric // The number of uOps for load / store multiple are determined by the number 37760b57cec5SDimitry Andric // registers. 37770b57cec5SDimitry Andric // 37780b57cec5SDimitry Andric // On Cortex-A8, each pair of register loads / stores can be scheduled on the 37790b57cec5SDimitry Andric // same cycle. The scheduling for the first load / store must be done 37800b57cec5SDimitry Andric // separately by assuming the address is not 64-bit aligned. 37810b57cec5SDimitry Andric // 37820b57cec5SDimitry Andric // On Cortex-A9, the formula is simply (#reg / 2) + (#reg % 2). If the address 37830b57cec5SDimitry Andric // is not 64-bit aligned, then AGU would take an extra cycle. For VFP / NEON 37840b57cec5SDimitry Andric // load / store multiple, the formula is (#reg / 2) + (#reg % 2) + 1. 37850b57cec5SDimitry Andric case ARM::VLDMDIA: 37860b57cec5SDimitry Andric case ARM::VLDMDIA_UPD: 37870b57cec5SDimitry Andric case ARM::VLDMDDB_UPD: 37880b57cec5SDimitry Andric case ARM::VLDMSIA: 37890b57cec5SDimitry Andric case ARM::VLDMSIA_UPD: 37900b57cec5SDimitry Andric case ARM::VLDMSDB_UPD: 37910b57cec5SDimitry Andric case ARM::VSTMDIA: 37920b57cec5SDimitry Andric case ARM::VSTMDIA_UPD: 37930b57cec5SDimitry Andric case ARM::VSTMDDB_UPD: 37940b57cec5SDimitry Andric case ARM::VSTMSIA: 37950b57cec5SDimitry Andric case ARM::VSTMSIA_UPD: 37960b57cec5SDimitry Andric case ARM::VSTMSDB_UPD: { 37970b57cec5SDimitry Andric unsigned NumRegs = MI.getNumOperands() - Desc.getNumOperands(); 37980b57cec5SDimitry Andric return (NumRegs / 2) + (NumRegs % 2) + 1; 37990b57cec5SDimitry Andric } 38000b57cec5SDimitry Andric 38010b57cec5SDimitry Andric case ARM::LDMIA_RET: 38020b57cec5SDimitry Andric case ARM::LDMIA: 38030b57cec5SDimitry Andric case ARM::LDMDA: 38040b57cec5SDimitry Andric case ARM::LDMDB: 38050b57cec5SDimitry Andric case ARM::LDMIB: 38060b57cec5SDimitry Andric case ARM::LDMIA_UPD: 38070b57cec5SDimitry Andric case ARM::LDMDA_UPD: 38080b57cec5SDimitry Andric case ARM::LDMDB_UPD: 38090b57cec5SDimitry Andric case ARM::LDMIB_UPD: 38100b57cec5SDimitry Andric case ARM::STMIA: 38110b57cec5SDimitry Andric case ARM::STMDA: 38120b57cec5SDimitry Andric case ARM::STMDB: 38130b57cec5SDimitry Andric case ARM::STMIB: 38140b57cec5SDimitry Andric case ARM::STMIA_UPD: 38150b57cec5SDimitry Andric case ARM::STMDA_UPD: 38160b57cec5SDimitry Andric case ARM::STMDB_UPD: 38170b57cec5SDimitry Andric case ARM::STMIB_UPD: 38180b57cec5SDimitry Andric case ARM::tLDMIA: 38190b57cec5SDimitry Andric case ARM::tLDMIA_UPD: 38200b57cec5SDimitry Andric case ARM::tSTMIA_UPD: 38210b57cec5SDimitry Andric case ARM::tPOP_RET: 38220b57cec5SDimitry Andric case ARM::tPOP: 38230b57cec5SDimitry Andric case ARM::tPUSH: 38240b57cec5SDimitry Andric case ARM::t2LDMIA_RET: 38250b57cec5SDimitry Andric case ARM::t2LDMIA: 38260b57cec5SDimitry Andric case ARM::t2LDMDB: 38270b57cec5SDimitry Andric case ARM::t2LDMIA_UPD: 38280b57cec5SDimitry Andric case ARM::t2LDMDB_UPD: 38290b57cec5SDimitry Andric case ARM::t2STMIA: 38300b57cec5SDimitry Andric case ARM::t2STMDB: 38310b57cec5SDimitry Andric case ARM::t2STMIA_UPD: 38320b57cec5SDimitry Andric case ARM::t2STMDB_UPD: { 38330b57cec5SDimitry Andric unsigned NumRegs = MI.getNumOperands() - Desc.getNumOperands() + 1; 38340b57cec5SDimitry Andric switch (Subtarget.getLdStMultipleTiming()) { 38350b57cec5SDimitry Andric case ARMSubtarget::SingleIssuePlusExtras: 38360b57cec5SDimitry Andric return getNumMicroOpsSingleIssuePlusExtras(Opc, NumRegs); 38370b57cec5SDimitry Andric case ARMSubtarget::SingleIssue: 38380b57cec5SDimitry Andric // Assume the worst. 38390b57cec5SDimitry Andric return NumRegs; 38400b57cec5SDimitry Andric case ARMSubtarget::DoubleIssue: { 38410b57cec5SDimitry Andric if (NumRegs < 4) 38420b57cec5SDimitry Andric return 2; 38430b57cec5SDimitry Andric // 4 registers would be issued: 2, 2. 38440b57cec5SDimitry Andric // 5 registers would be issued: 2, 2, 1. 38450b57cec5SDimitry Andric unsigned UOps = (NumRegs / 2); 38460b57cec5SDimitry Andric if (NumRegs % 2) 38470b57cec5SDimitry Andric ++UOps; 38480b57cec5SDimitry Andric return UOps; 38490b57cec5SDimitry Andric } 38500b57cec5SDimitry Andric case ARMSubtarget::DoubleIssueCheckUnalignedAccess: { 38510b57cec5SDimitry Andric unsigned UOps = (NumRegs / 2); 38520b57cec5SDimitry Andric // If there are odd number of registers or if it's not 64-bit aligned, 38530b57cec5SDimitry Andric // then it takes an extra AGU (Address Generation Unit) cycle. 38540b57cec5SDimitry Andric if ((NumRegs % 2) || !MI.hasOneMemOperand() || 38555ffd83dbSDimitry Andric (*MI.memoperands_begin())->getAlign() < Align(8)) 38560b57cec5SDimitry Andric ++UOps; 38570b57cec5SDimitry Andric return UOps; 38580b57cec5SDimitry Andric } 38590b57cec5SDimitry Andric } 38600b57cec5SDimitry Andric } 38610b57cec5SDimitry Andric } 38620b57cec5SDimitry Andric llvm_unreachable("Didn't find the number of microops"); 38630b57cec5SDimitry Andric } 38640b57cec5SDimitry Andric 38650b57cec5SDimitry Andric int 38660b57cec5SDimitry Andric ARMBaseInstrInfo::getVLDMDefCycle(const InstrItineraryData *ItinData, 38670b57cec5SDimitry Andric const MCInstrDesc &DefMCID, 38680b57cec5SDimitry Andric unsigned DefClass, 38690b57cec5SDimitry Andric unsigned DefIdx, unsigned DefAlign) const { 38700b57cec5SDimitry Andric int RegNo = (int)(DefIdx+1) - DefMCID.getNumOperands() + 1; 38710b57cec5SDimitry Andric if (RegNo <= 0) 38720b57cec5SDimitry Andric // Def is the address writeback. 38730b57cec5SDimitry Andric return ItinData->getOperandCycle(DefClass, DefIdx); 38740b57cec5SDimitry Andric 38750b57cec5SDimitry Andric int DefCycle; 38760b57cec5SDimitry Andric if (Subtarget.isCortexA8() || Subtarget.isCortexA7()) { 38770b57cec5SDimitry Andric // (regno / 2) + (regno % 2) + 1 38780b57cec5SDimitry Andric DefCycle = RegNo / 2 + 1; 38790b57cec5SDimitry Andric if (RegNo % 2) 38800b57cec5SDimitry Andric ++DefCycle; 38810b57cec5SDimitry Andric } else if (Subtarget.isLikeA9() || Subtarget.isSwift()) { 38820b57cec5SDimitry Andric DefCycle = RegNo; 38830b57cec5SDimitry Andric bool isSLoad = false; 38840b57cec5SDimitry Andric 38850b57cec5SDimitry Andric switch (DefMCID.getOpcode()) { 38860b57cec5SDimitry Andric default: break; 38870b57cec5SDimitry Andric case ARM::VLDMSIA: 38880b57cec5SDimitry Andric case ARM::VLDMSIA_UPD: 38890b57cec5SDimitry Andric case ARM::VLDMSDB_UPD: 38900b57cec5SDimitry Andric isSLoad = true; 38910b57cec5SDimitry Andric break; 38920b57cec5SDimitry Andric } 38930b57cec5SDimitry Andric 38940b57cec5SDimitry Andric // If there are odd number of 'S' registers or if it's not 64-bit aligned, 38950b57cec5SDimitry Andric // then it takes an extra cycle. 38960b57cec5SDimitry Andric if ((isSLoad && (RegNo % 2)) || DefAlign < 8) 38970b57cec5SDimitry Andric ++DefCycle; 38980b57cec5SDimitry Andric } else { 38990b57cec5SDimitry Andric // Assume the worst. 39000b57cec5SDimitry Andric DefCycle = RegNo + 2; 39010b57cec5SDimitry Andric } 39020b57cec5SDimitry Andric 39030b57cec5SDimitry Andric return DefCycle; 39040b57cec5SDimitry Andric } 39050b57cec5SDimitry Andric 39060b57cec5SDimitry Andric int 39070b57cec5SDimitry Andric ARMBaseInstrInfo::getLDMDefCycle(const InstrItineraryData *ItinData, 39080b57cec5SDimitry Andric const MCInstrDesc &DefMCID, 39090b57cec5SDimitry Andric unsigned DefClass, 39100b57cec5SDimitry Andric unsigned DefIdx, unsigned DefAlign) const { 39110b57cec5SDimitry Andric int RegNo = (int)(DefIdx+1) - DefMCID.getNumOperands() + 1; 39120b57cec5SDimitry Andric if (RegNo <= 0) 39130b57cec5SDimitry Andric // Def is the address writeback. 39140b57cec5SDimitry Andric return ItinData->getOperandCycle(DefClass, DefIdx); 39150b57cec5SDimitry Andric 39160b57cec5SDimitry Andric int DefCycle; 39170b57cec5SDimitry Andric if (Subtarget.isCortexA8() || Subtarget.isCortexA7()) { 39180b57cec5SDimitry Andric // 4 registers would be issued: 1, 2, 1. 39190b57cec5SDimitry Andric // 5 registers would be issued: 1, 2, 2. 39200b57cec5SDimitry Andric DefCycle = RegNo / 2; 39210b57cec5SDimitry Andric if (DefCycle < 1) 39220b57cec5SDimitry Andric DefCycle = 1; 39230b57cec5SDimitry Andric // Result latency is issue cycle + 2: E2. 39240b57cec5SDimitry Andric DefCycle += 2; 39250b57cec5SDimitry Andric } else if (Subtarget.isLikeA9() || Subtarget.isSwift()) { 39260b57cec5SDimitry Andric DefCycle = (RegNo / 2); 39270b57cec5SDimitry Andric // If there are odd number of registers or if it's not 64-bit aligned, 39280b57cec5SDimitry Andric // then it takes an extra AGU (Address Generation Unit) cycle. 39290b57cec5SDimitry Andric if ((RegNo % 2) || DefAlign < 8) 39300b57cec5SDimitry Andric ++DefCycle; 39310b57cec5SDimitry Andric // Result latency is AGU cycles + 2. 39320b57cec5SDimitry Andric DefCycle += 2; 39330b57cec5SDimitry Andric } else { 39340b57cec5SDimitry Andric // Assume the worst. 39350b57cec5SDimitry Andric DefCycle = RegNo + 2; 39360b57cec5SDimitry Andric } 39370b57cec5SDimitry Andric 39380b57cec5SDimitry Andric return DefCycle; 39390b57cec5SDimitry Andric } 39400b57cec5SDimitry Andric 39410b57cec5SDimitry Andric int 39420b57cec5SDimitry Andric ARMBaseInstrInfo::getVSTMUseCycle(const InstrItineraryData *ItinData, 39430b57cec5SDimitry Andric const MCInstrDesc &UseMCID, 39440b57cec5SDimitry Andric unsigned UseClass, 39450b57cec5SDimitry Andric unsigned UseIdx, unsigned UseAlign) const { 39460b57cec5SDimitry Andric int RegNo = (int)(UseIdx+1) - UseMCID.getNumOperands() + 1; 39470b57cec5SDimitry Andric if (RegNo <= 0) 39480b57cec5SDimitry Andric return ItinData->getOperandCycle(UseClass, UseIdx); 39490b57cec5SDimitry Andric 39500b57cec5SDimitry Andric int UseCycle; 39510b57cec5SDimitry Andric if (Subtarget.isCortexA8() || Subtarget.isCortexA7()) { 39520b57cec5SDimitry Andric // (regno / 2) + (regno % 2) + 1 39530b57cec5SDimitry Andric UseCycle = RegNo / 2 + 1; 39540b57cec5SDimitry Andric if (RegNo % 2) 39550b57cec5SDimitry Andric ++UseCycle; 39560b57cec5SDimitry Andric } else if (Subtarget.isLikeA9() || Subtarget.isSwift()) { 39570b57cec5SDimitry Andric UseCycle = RegNo; 39580b57cec5SDimitry Andric bool isSStore = false; 39590b57cec5SDimitry Andric 39600b57cec5SDimitry Andric switch (UseMCID.getOpcode()) { 39610b57cec5SDimitry Andric default: break; 39620b57cec5SDimitry Andric case ARM::VSTMSIA: 39630b57cec5SDimitry Andric case ARM::VSTMSIA_UPD: 39640b57cec5SDimitry Andric case ARM::VSTMSDB_UPD: 39650b57cec5SDimitry Andric isSStore = true; 39660b57cec5SDimitry Andric break; 39670b57cec5SDimitry Andric } 39680b57cec5SDimitry Andric 39690b57cec5SDimitry Andric // If there are odd number of 'S' registers or if it's not 64-bit aligned, 39700b57cec5SDimitry Andric // then it takes an extra cycle. 39710b57cec5SDimitry Andric if ((isSStore && (RegNo % 2)) || UseAlign < 8) 39720b57cec5SDimitry Andric ++UseCycle; 39730b57cec5SDimitry Andric } else { 39740b57cec5SDimitry Andric // Assume the worst. 39750b57cec5SDimitry Andric UseCycle = RegNo + 2; 39760b57cec5SDimitry Andric } 39770b57cec5SDimitry Andric 39780b57cec5SDimitry Andric return UseCycle; 39790b57cec5SDimitry Andric } 39800b57cec5SDimitry Andric 39810b57cec5SDimitry Andric int 39820b57cec5SDimitry Andric ARMBaseInstrInfo::getSTMUseCycle(const InstrItineraryData *ItinData, 39830b57cec5SDimitry Andric const MCInstrDesc &UseMCID, 39840b57cec5SDimitry Andric unsigned UseClass, 39850b57cec5SDimitry Andric unsigned UseIdx, unsigned UseAlign) const { 39860b57cec5SDimitry Andric int RegNo = (int)(UseIdx+1) - UseMCID.getNumOperands() + 1; 39870b57cec5SDimitry Andric if (RegNo <= 0) 39880b57cec5SDimitry Andric return ItinData->getOperandCycle(UseClass, UseIdx); 39890b57cec5SDimitry Andric 39900b57cec5SDimitry Andric int UseCycle; 39910b57cec5SDimitry Andric if (Subtarget.isCortexA8() || Subtarget.isCortexA7()) { 39920b57cec5SDimitry Andric UseCycle = RegNo / 2; 39930b57cec5SDimitry Andric if (UseCycle < 2) 39940b57cec5SDimitry Andric UseCycle = 2; 39950b57cec5SDimitry Andric // Read in E3. 39960b57cec5SDimitry Andric UseCycle += 2; 39970b57cec5SDimitry Andric } else if (Subtarget.isLikeA9() || Subtarget.isSwift()) { 39980b57cec5SDimitry Andric UseCycle = (RegNo / 2); 39990b57cec5SDimitry Andric // If there are odd number of registers or if it's not 64-bit aligned, 40000b57cec5SDimitry Andric // then it takes an extra AGU (Address Generation Unit) cycle. 40010b57cec5SDimitry Andric if ((RegNo % 2) || UseAlign < 8) 40020b57cec5SDimitry Andric ++UseCycle; 40030b57cec5SDimitry Andric } else { 40040b57cec5SDimitry Andric // Assume the worst. 40050b57cec5SDimitry Andric UseCycle = 1; 40060b57cec5SDimitry Andric } 40070b57cec5SDimitry Andric return UseCycle; 40080b57cec5SDimitry Andric } 40090b57cec5SDimitry Andric 40100b57cec5SDimitry Andric int 40110b57cec5SDimitry Andric ARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData, 40120b57cec5SDimitry Andric const MCInstrDesc &DefMCID, 40130b57cec5SDimitry Andric unsigned DefIdx, unsigned DefAlign, 40140b57cec5SDimitry Andric const MCInstrDesc &UseMCID, 40150b57cec5SDimitry Andric unsigned UseIdx, unsigned UseAlign) const { 40160b57cec5SDimitry Andric unsigned DefClass = DefMCID.getSchedClass(); 40170b57cec5SDimitry Andric unsigned UseClass = UseMCID.getSchedClass(); 40180b57cec5SDimitry Andric 40190b57cec5SDimitry Andric if (DefIdx < DefMCID.getNumDefs() && UseIdx < UseMCID.getNumOperands()) 40200b57cec5SDimitry Andric return ItinData->getOperandLatency(DefClass, DefIdx, UseClass, UseIdx); 40210b57cec5SDimitry Andric 40220b57cec5SDimitry Andric // This may be a def / use of a variable_ops instruction, the operand 40230b57cec5SDimitry Andric // latency might be determinable dynamically. Let the target try to 40240b57cec5SDimitry Andric // figure it out. 40250b57cec5SDimitry Andric int DefCycle = -1; 40260b57cec5SDimitry Andric bool LdmBypass = false; 40270b57cec5SDimitry Andric switch (DefMCID.getOpcode()) { 40280b57cec5SDimitry Andric default: 40290b57cec5SDimitry Andric DefCycle = ItinData->getOperandCycle(DefClass, DefIdx); 40300b57cec5SDimitry Andric break; 40310b57cec5SDimitry Andric 40320b57cec5SDimitry Andric case ARM::VLDMDIA: 40330b57cec5SDimitry Andric case ARM::VLDMDIA_UPD: 40340b57cec5SDimitry Andric case ARM::VLDMDDB_UPD: 40350b57cec5SDimitry Andric case ARM::VLDMSIA: 40360b57cec5SDimitry Andric case ARM::VLDMSIA_UPD: 40370b57cec5SDimitry Andric case ARM::VLDMSDB_UPD: 40380b57cec5SDimitry Andric DefCycle = getVLDMDefCycle(ItinData, DefMCID, DefClass, DefIdx, DefAlign); 40390b57cec5SDimitry Andric break; 40400b57cec5SDimitry Andric 40410b57cec5SDimitry Andric case ARM::LDMIA_RET: 40420b57cec5SDimitry Andric case ARM::LDMIA: 40430b57cec5SDimitry Andric case ARM::LDMDA: 40440b57cec5SDimitry Andric case ARM::LDMDB: 40450b57cec5SDimitry Andric case ARM::LDMIB: 40460b57cec5SDimitry Andric case ARM::LDMIA_UPD: 40470b57cec5SDimitry Andric case ARM::LDMDA_UPD: 40480b57cec5SDimitry Andric case ARM::LDMDB_UPD: 40490b57cec5SDimitry Andric case ARM::LDMIB_UPD: 40500b57cec5SDimitry Andric case ARM::tLDMIA: 40510b57cec5SDimitry Andric case ARM::tLDMIA_UPD: 40520b57cec5SDimitry Andric case ARM::tPUSH: 40530b57cec5SDimitry Andric case ARM::t2LDMIA_RET: 40540b57cec5SDimitry Andric case ARM::t2LDMIA: 40550b57cec5SDimitry Andric case ARM::t2LDMDB: 40560b57cec5SDimitry Andric case ARM::t2LDMIA_UPD: 40570b57cec5SDimitry Andric case ARM::t2LDMDB_UPD: 40580b57cec5SDimitry Andric LdmBypass = true; 40590b57cec5SDimitry Andric DefCycle = getLDMDefCycle(ItinData, DefMCID, DefClass, DefIdx, DefAlign); 40600b57cec5SDimitry Andric break; 40610b57cec5SDimitry Andric } 40620b57cec5SDimitry Andric 40630b57cec5SDimitry Andric if (DefCycle == -1) 40640b57cec5SDimitry Andric // We can't seem to determine the result latency of the def, assume it's 2. 40650b57cec5SDimitry Andric DefCycle = 2; 40660b57cec5SDimitry Andric 40670b57cec5SDimitry Andric int UseCycle = -1; 40680b57cec5SDimitry Andric switch (UseMCID.getOpcode()) { 40690b57cec5SDimitry Andric default: 40700b57cec5SDimitry Andric UseCycle = ItinData->getOperandCycle(UseClass, UseIdx); 40710b57cec5SDimitry Andric break; 40720b57cec5SDimitry Andric 40730b57cec5SDimitry Andric case ARM::VSTMDIA: 40740b57cec5SDimitry Andric case ARM::VSTMDIA_UPD: 40750b57cec5SDimitry Andric case ARM::VSTMDDB_UPD: 40760b57cec5SDimitry Andric case ARM::VSTMSIA: 40770b57cec5SDimitry Andric case ARM::VSTMSIA_UPD: 40780b57cec5SDimitry Andric case ARM::VSTMSDB_UPD: 40790b57cec5SDimitry Andric UseCycle = getVSTMUseCycle(ItinData, UseMCID, UseClass, UseIdx, UseAlign); 40800b57cec5SDimitry Andric break; 40810b57cec5SDimitry Andric 40820b57cec5SDimitry Andric case ARM::STMIA: 40830b57cec5SDimitry Andric case ARM::STMDA: 40840b57cec5SDimitry Andric case ARM::STMDB: 40850b57cec5SDimitry Andric case ARM::STMIB: 40860b57cec5SDimitry Andric case ARM::STMIA_UPD: 40870b57cec5SDimitry Andric case ARM::STMDA_UPD: 40880b57cec5SDimitry Andric case ARM::STMDB_UPD: 40890b57cec5SDimitry Andric case ARM::STMIB_UPD: 40900b57cec5SDimitry Andric case ARM::tSTMIA_UPD: 40910b57cec5SDimitry Andric case ARM::tPOP_RET: 40920b57cec5SDimitry Andric case ARM::tPOP: 40930b57cec5SDimitry Andric case ARM::t2STMIA: 40940b57cec5SDimitry Andric case ARM::t2STMDB: 40950b57cec5SDimitry Andric case ARM::t2STMIA_UPD: 40960b57cec5SDimitry Andric case ARM::t2STMDB_UPD: 40970b57cec5SDimitry Andric UseCycle = getSTMUseCycle(ItinData, UseMCID, UseClass, UseIdx, UseAlign); 40980b57cec5SDimitry Andric break; 40990b57cec5SDimitry Andric } 41000b57cec5SDimitry Andric 41010b57cec5SDimitry Andric if (UseCycle == -1) 41020b57cec5SDimitry Andric // Assume it's read in the first stage. 41030b57cec5SDimitry Andric UseCycle = 1; 41040b57cec5SDimitry Andric 41050b57cec5SDimitry Andric UseCycle = DefCycle - UseCycle + 1; 41060b57cec5SDimitry Andric if (UseCycle > 0) { 41070b57cec5SDimitry Andric if (LdmBypass) { 41080b57cec5SDimitry Andric // It's a variable_ops instruction so we can't use DefIdx here. Just use 41090b57cec5SDimitry Andric // first def operand. 41100b57cec5SDimitry Andric if (ItinData->hasPipelineForwarding(DefClass, DefMCID.getNumOperands()-1, 41110b57cec5SDimitry Andric UseClass, UseIdx)) 41120b57cec5SDimitry Andric --UseCycle; 41130b57cec5SDimitry Andric } else if (ItinData->hasPipelineForwarding(DefClass, DefIdx, 41140b57cec5SDimitry Andric UseClass, UseIdx)) { 41150b57cec5SDimitry Andric --UseCycle; 41160b57cec5SDimitry Andric } 41170b57cec5SDimitry Andric } 41180b57cec5SDimitry Andric 41190b57cec5SDimitry Andric return UseCycle; 41200b57cec5SDimitry Andric } 41210b57cec5SDimitry Andric 41220b57cec5SDimitry Andric static const MachineInstr *getBundledDefMI(const TargetRegisterInfo *TRI, 41230b57cec5SDimitry Andric const MachineInstr *MI, unsigned Reg, 41240b57cec5SDimitry Andric unsigned &DefIdx, unsigned &Dist) { 41250b57cec5SDimitry Andric Dist = 0; 41260b57cec5SDimitry Andric 41270b57cec5SDimitry Andric MachineBasicBlock::const_iterator I = MI; ++I; 41280b57cec5SDimitry Andric MachineBasicBlock::const_instr_iterator II = std::prev(I.getInstrIterator()); 41290b57cec5SDimitry Andric assert(II->isInsideBundle() && "Empty bundle?"); 41300b57cec5SDimitry Andric 41310b57cec5SDimitry Andric int Idx = -1; 41320b57cec5SDimitry Andric while (II->isInsideBundle()) { 41330b57cec5SDimitry Andric Idx = II->findRegisterDefOperandIdx(Reg, false, true, TRI); 41340b57cec5SDimitry Andric if (Idx != -1) 41350b57cec5SDimitry Andric break; 41360b57cec5SDimitry Andric --II; 41370b57cec5SDimitry Andric ++Dist; 41380b57cec5SDimitry Andric } 41390b57cec5SDimitry Andric 41400b57cec5SDimitry Andric assert(Idx != -1 && "Cannot find bundled definition!"); 41410b57cec5SDimitry Andric DefIdx = Idx; 41420b57cec5SDimitry Andric return &*II; 41430b57cec5SDimitry Andric } 41440b57cec5SDimitry Andric 41450b57cec5SDimitry Andric static const MachineInstr *getBundledUseMI(const TargetRegisterInfo *TRI, 41460b57cec5SDimitry Andric const MachineInstr &MI, unsigned Reg, 41470b57cec5SDimitry Andric unsigned &UseIdx, unsigned &Dist) { 41480b57cec5SDimitry Andric Dist = 0; 41490b57cec5SDimitry Andric 41500b57cec5SDimitry Andric MachineBasicBlock::const_instr_iterator II = ++MI.getIterator(); 41510b57cec5SDimitry Andric assert(II->isInsideBundle() && "Empty bundle?"); 41520b57cec5SDimitry Andric MachineBasicBlock::const_instr_iterator E = MI.getParent()->instr_end(); 41530b57cec5SDimitry Andric 41540b57cec5SDimitry Andric // FIXME: This doesn't properly handle multiple uses. 41550b57cec5SDimitry Andric int Idx = -1; 41560b57cec5SDimitry Andric while (II != E && II->isInsideBundle()) { 41570b57cec5SDimitry Andric Idx = II->findRegisterUseOperandIdx(Reg, false, TRI); 41580b57cec5SDimitry Andric if (Idx != -1) 41590b57cec5SDimitry Andric break; 41600b57cec5SDimitry Andric if (II->getOpcode() != ARM::t2IT) 41610b57cec5SDimitry Andric ++Dist; 41620b57cec5SDimitry Andric ++II; 41630b57cec5SDimitry Andric } 41640b57cec5SDimitry Andric 41650b57cec5SDimitry Andric if (Idx == -1) { 41660b57cec5SDimitry Andric Dist = 0; 41670b57cec5SDimitry Andric return nullptr; 41680b57cec5SDimitry Andric } 41690b57cec5SDimitry Andric 41700b57cec5SDimitry Andric UseIdx = Idx; 41710b57cec5SDimitry Andric return &*II; 41720b57cec5SDimitry Andric } 41730b57cec5SDimitry Andric 41740b57cec5SDimitry Andric /// Return the number of cycles to add to (or subtract from) the static 41750b57cec5SDimitry Andric /// itinerary based on the def opcode and alignment. The caller will ensure that 41760b57cec5SDimitry Andric /// adjusted latency is at least one cycle. 41770b57cec5SDimitry Andric static int adjustDefLatency(const ARMSubtarget &Subtarget, 41780b57cec5SDimitry Andric const MachineInstr &DefMI, 41790b57cec5SDimitry Andric const MCInstrDesc &DefMCID, unsigned DefAlign) { 41800b57cec5SDimitry Andric int Adjust = 0; 41810b57cec5SDimitry Andric if (Subtarget.isCortexA8() || Subtarget.isLikeA9() || Subtarget.isCortexA7()) { 41820b57cec5SDimitry Andric // FIXME: Shifter op hack: no shift (i.e. [r +/- r]) or [r + r << 2] 41830b57cec5SDimitry Andric // variants are one cycle cheaper. 41840b57cec5SDimitry Andric switch (DefMCID.getOpcode()) { 41850b57cec5SDimitry Andric default: break; 41860b57cec5SDimitry Andric case ARM::LDRrs: 41870b57cec5SDimitry Andric case ARM::LDRBrs: { 41880b57cec5SDimitry Andric unsigned ShOpVal = DefMI.getOperand(3).getImm(); 41890b57cec5SDimitry Andric unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); 41900b57cec5SDimitry Andric if (ShImm == 0 || 41910b57cec5SDimitry Andric (ShImm == 2 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl)) 41920b57cec5SDimitry Andric --Adjust; 41930b57cec5SDimitry Andric break; 41940b57cec5SDimitry Andric } 41950b57cec5SDimitry Andric case ARM::t2LDRs: 41960b57cec5SDimitry Andric case ARM::t2LDRBs: 41970b57cec5SDimitry Andric case ARM::t2LDRHs: 41980b57cec5SDimitry Andric case ARM::t2LDRSHs: { 41990b57cec5SDimitry Andric // Thumb2 mode: lsl only. 42000b57cec5SDimitry Andric unsigned ShAmt = DefMI.getOperand(3).getImm(); 42010b57cec5SDimitry Andric if (ShAmt == 0 || ShAmt == 2) 42020b57cec5SDimitry Andric --Adjust; 42030b57cec5SDimitry Andric break; 42040b57cec5SDimitry Andric } 42050b57cec5SDimitry Andric } 42060b57cec5SDimitry Andric } else if (Subtarget.isSwift()) { 42070b57cec5SDimitry Andric // FIXME: Properly handle all of the latency adjustments for address 42080b57cec5SDimitry Andric // writeback. 42090b57cec5SDimitry Andric switch (DefMCID.getOpcode()) { 42100b57cec5SDimitry Andric default: break; 42110b57cec5SDimitry Andric case ARM::LDRrs: 42120b57cec5SDimitry Andric case ARM::LDRBrs: { 42130b57cec5SDimitry Andric unsigned ShOpVal = DefMI.getOperand(3).getImm(); 42140b57cec5SDimitry Andric bool isSub = ARM_AM::getAM2Op(ShOpVal) == ARM_AM::sub; 42150b57cec5SDimitry Andric unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); 42160b57cec5SDimitry Andric if (!isSub && 42170b57cec5SDimitry Andric (ShImm == 0 || 42180b57cec5SDimitry Andric ((ShImm == 1 || ShImm == 2 || ShImm == 3) && 42190b57cec5SDimitry Andric ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl))) 42200b57cec5SDimitry Andric Adjust -= 2; 42210b57cec5SDimitry Andric else if (!isSub && 42220b57cec5SDimitry Andric ShImm == 1 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsr) 42230b57cec5SDimitry Andric --Adjust; 42240b57cec5SDimitry Andric break; 42250b57cec5SDimitry Andric } 42260b57cec5SDimitry Andric case ARM::t2LDRs: 42270b57cec5SDimitry Andric case ARM::t2LDRBs: 42280b57cec5SDimitry Andric case ARM::t2LDRHs: 42290b57cec5SDimitry Andric case ARM::t2LDRSHs: { 42300b57cec5SDimitry Andric // Thumb2 mode: lsl only. 42310b57cec5SDimitry Andric unsigned ShAmt = DefMI.getOperand(3).getImm(); 42320b57cec5SDimitry Andric if (ShAmt == 0 || ShAmt == 1 || ShAmt == 2 || ShAmt == 3) 42330b57cec5SDimitry Andric Adjust -= 2; 42340b57cec5SDimitry Andric break; 42350b57cec5SDimitry Andric } 42360b57cec5SDimitry Andric } 42370b57cec5SDimitry Andric } 42380b57cec5SDimitry Andric 42390b57cec5SDimitry Andric if (DefAlign < 8 && Subtarget.checkVLDnAccessAlignment()) { 42400b57cec5SDimitry Andric switch (DefMCID.getOpcode()) { 42410b57cec5SDimitry Andric default: break; 42420b57cec5SDimitry Andric case ARM::VLD1q8: 42430b57cec5SDimitry Andric case ARM::VLD1q16: 42440b57cec5SDimitry Andric case ARM::VLD1q32: 42450b57cec5SDimitry Andric case ARM::VLD1q64: 42460b57cec5SDimitry Andric case ARM::VLD1q8wb_fixed: 42470b57cec5SDimitry Andric case ARM::VLD1q16wb_fixed: 42480b57cec5SDimitry Andric case ARM::VLD1q32wb_fixed: 42490b57cec5SDimitry Andric case ARM::VLD1q64wb_fixed: 42500b57cec5SDimitry Andric case ARM::VLD1q8wb_register: 42510b57cec5SDimitry Andric case ARM::VLD1q16wb_register: 42520b57cec5SDimitry Andric case ARM::VLD1q32wb_register: 42530b57cec5SDimitry Andric case ARM::VLD1q64wb_register: 42540b57cec5SDimitry Andric case ARM::VLD2d8: 42550b57cec5SDimitry Andric case ARM::VLD2d16: 42560b57cec5SDimitry Andric case ARM::VLD2d32: 42570b57cec5SDimitry Andric case ARM::VLD2q8: 42580b57cec5SDimitry Andric case ARM::VLD2q16: 42590b57cec5SDimitry Andric case ARM::VLD2q32: 42600b57cec5SDimitry Andric case ARM::VLD2d8wb_fixed: 42610b57cec5SDimitry Andric case ARM::VLD2d16wb_fixed: 42620b57cec5SDimitry Andric case ARM::VLD2d32wb_fixed: 42630b57cec5SDimitry Andric case ARM::VLD2q8wb_fixed: 42640b57cec5SDimitry Andric case ARM::VLD2q16wb_fixed: 42650b57cec5SDimitry Andric case ARM::VLD2q32wb_fixed: 42660b57cec5SDimitry Andric case ARM::VLD2d8wb_register: 42670b57cec5SDimitry Andric case ARM::VLD2d16wb_register: 42680b57cec5SDimitry Andric case ARM::VLD2d32wb_register: 42690b57cec5SDimitry Andric case ARM::VLD2q8wb_register: 42700b57cec5SDimitry Andric case ARM::VLD2q16wb_register: 42710b57cec5SDimitry Andric case ARM::VLD2q32wb_register: 42720b57cec5SDimitry Andric case ARM::VLD3d8: 42730b57cec5SDimitry Andric case ARM::VLD3d16: 42740b57cec5SDimitry Andric case ARM::VLD3d32: 42750b57cec5SDimitry Andric case ARM::VLD1d64T: 42760b57cec5SDimitry Andric case ARM::VLD3d8_UPD: 42770b57cec5SDimitry Andric case ARM::VLD3d16_UPD: 42780b57cec5SDimitry Andric case ARM::VLD3d32_UPD: 42790b57cec5SDimitry Andric case ARM::VLD1d64Twb_fixed: 42800b57cec5SDimitry Andric case ARM::VLD1d64Twb_register: 42810b57cec5SDimitry Andric case ARM::VLD3q8_UPD: 42820b57cec5SDimitry Andric case ARM::VLD3q16_UPD: 42830b57cec5SDimitry Andric case ARM::VLD3q32_UPD: 42840b57cec5SDimitry Andric case ARM::VLD4d8: 42850b57cec5SDimitry Andric case ARM::VLD4d16: 42860b57cec5SDimitry Andric case ARM::VLD4d32: 42870b57cec5SDimitry Andric case ARM::VLD1d64Q: 42880b57cec5SDimitry Andric case ARM::VLD4d8_UPD: 42890b57cec5SDimitry Andric case ARM::VLD4d16_UPD: 42900b57cec5SDimitry Andric case ARM::VLD4d32_UPD: 42910b57cec5SDimitry Andric case ARM::VLD1d64Qwb_fixed: 42920b57cec5SDimitry Andric case ARM::VLD1d64Qwb_register: 42930b57cec5SDimitry Andric case ARM::VLD4q8_UPD: 42940b57cec5SDimitry Andric case ARM::VLD4q16_UPD: 42950b57cec5SDimitry Andric case ARM::VLD4q32_UPD: 42960b57cec5SDimitry Andric case ARM::VLD1DUPq8: 42970b57cec5SDimitry Andric case ARM::VLD1DUPq16: 42980b57cec5SDimitry Andric case ARM::VLD1DUPq32: 42990b57cec5SDimitry Andric case ARM::VLD1DUPq8wb_fixed: 43000b57cec5SDimitry Andric case ARM::VLD1DUPq16wb_fixed: 43010b57cec5SDimitry Andric case ARM::VLD1DUPq32wb_fixed: 43020b57cec5SDimitry Andric case ARM::VLD1DUPq8wb_register: 43030b57cec5SDimitry Andric case ARM::VLD1DUPq16wb_register: 43040b57cec5SDimitry Andric case ARM::VLD1DUPq32wb_register: 43050b57cec5SDimitry Andric case ARM::VLD2DUPd8: 43060b57cec5SDimitry Andric case ARM::VLD2DUPd16: 43070b57cec5SDimitry Andric case ARM::VLD2DUPd32: 43080b57cec5SDimitry Andric case ARM::VLD2DUPd8wb_fixed: 43090b57cec5SDimitry Andric case ARM::VLD2DUPd16wb_fixed: 43100b57cec5SDimitry Andric case ARM::VLD2DUPd32wb_fixed: 43110b57cec5SDimitry Andric case ARM::VLD2DUPd8wb_register: 43120b57cec5SDimitry Andric case ARM::VLD2DUPd16wb_register: 43130b57cec5SDimitry Andric case ARM::VLD2DUPd32wb_register: 43140b57cec5SDimitry Andric case ARM::VLD4DUPd8: 43150b57cec5SDimitry Andric case ARM::VLD4DUPd16: 43160b57cec5SDimitry Andric case ARM::VLD4DUPd32: 43170b57cec5SDimitry Andric case ARM::VLD4DUPd8_UPD: 43180b57cec5SDimitry Andric case ARM::VLD4DUPd16_UPD: 43190b57cec5SDimitry Andric case ARM::VLD4DUPd32_UPD: 43200b57cec5SDimitry Andric case ARM::VLD1LNd8: 43210b57cec5SDimitry Andric case ARM::VLD1LNd16: 43220b57cec5SDimitry Andric case ARM::VLD1LNd32: 43230b57cec5SDimitry Andric case ARM::VLD1LNd8_UPD: 43240b57cec5SDimitry Andric case ARM::VLD1LNd16_UPD: 43250b57cec5SDimitry Andric case ARM::VLD1LNd32_UPD: 43260b57cec5SDimitry Andric case ARM::VLD2LNd8: 43270b57cec5SDimitry Andric case ARM::VLD2LNd16: 43280b57cec5SDimitry Andric case ARM::VLD2LNd32: 43290b57cec5SDimitry Andric case ARM::VLD2LNq16: 43300b57cec5SDimitry Andric case ARM::VLD2LNq32: 43310b57cec5SDimitry Andric case ARM::VLD2LNd8_UPD: 43320b57cec5SDimitry Andric case ARM::VLD2LNd16_UPD: 43330b57cec5SDimitry Andric case ARM::VLD2LNd32_UPD: 43340b57cec5SDimitry Andric case ARM::VLD2LNq16_UPD: 43350b57cec5SDimitry Andric case ARM::VLD2LNq32_UPD: 43360b57cec5SDimitry Andric case ARM::VLD4LNd8: 43370b57cec5SDimitry Andric case ARM::VLD4LNd16: 43380b57cec5SDimitry Andric case ARM::VLD4LNd32: 43390b57cec5SDimitry Andric case ARM::VLD4LNq16: 43400b57cec5SDimitry Andric case ARM::VLD4LNq32: 43410b57cec5SDimitry Andric case ARM::VLD4LNd8_UPD: 43420b57cec5SDimitry Andric case ARM::VLD4LNd16_UPD: 43430b57cec5SDimitry Andric case ARM::VLD4LNd32_UPD: 43440b57cec5SDimitry Andric case ARM::VLD4LNq16_UPD: 43450b57cec5SDimitry Andric case ARM::VLD4LNq32_UPD: 43460b57cec5SDimitry Andric // If the address is not 64-bit aligned, the latencies of these 43470b57cec5SDimitry Andric // instructions increases by one. 43480b57cec5SDimitry Andric ++Adjust; 43490b57cec5SDimitry Andric break; 43500b57cec5SDimitry Andric } 43510b57cec5SDimitry Andric } 43520b57cec5SDimitry Andric return Adjust; 43530b57cec5SDimitry Andric } 43540b57cec5SDimitry Andric 43550b57cec5SDimitry Andric int ARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData, 43560b57cec5SDimitry Andric const MachineInstr &DefMI, 43570b57cec5SDimitry Andric unsigned DefIdx, 43580b57cec5SDimitry Andric const MachineInstr &UseMI, 43590b57cec5SDimitry Andric unsigned UseIdx) const { 43600b57cec5SDimitry Andric // No operand latency. The caller may fall back to getInstrLatency. 43610b57cec5SDimitry Andric if (!ItinData || ItinData->isEmpty()) 43620b57cec5SDimitry Andric return -1; 43630b57cec5SDimitry Andric 43640b57cec5SDimitry Andric const MachineOperand &DefMO = DefMI.getOperand(DefIdx); 43658bcb0991SDimitry Andric Register Reg = DefMO.getReg(); 43660b57cec5SDimitry Andric 43670b57cec5SDimitry Andric const MachineInstr *ResolvedDefMI = &DefMI; 43680b57cec5SDimitry Andric unsigned DefAdj = 0; 43690b57cec5SDimitry Andric if (DefMI.isBundle()) 43700b57cec5SDimitry Andric ResolvedDefMI = 43710b57cec5SDimitry Andric getBundledDefMI(&getRegisterInfo(), &DefMI, Reg, DefIdx, DefAdj); 43720b57cec5SDimitry Andric if (ResolvedDefMI->isCopyLike() || ResolvedDefMI->isInsertSubreg() || 43730b57cec5SDimitry Andric ResolvedDefMI->isRegSequence() || ResolvedDefMI->isImplicitDef()) { 43740b57cec5SDimitry Andric return 1; 43750b57cec5SDimitry Andric } 43760b57cec5SDimitry Andric 43770b57cec5SDimitry Andric const MachineInstr *ResolvedUseMI = &UseMI; 43780b57cec5SDimitry Andric unsigned UseAdj = 0; 43790b57cec5SDimitry Andric if (UseMI.isBundle()) { 43800b57cec5SDimitry Andric ResolvedUseMI = 43810b57cec5SDimitry Andric getBundledUseMI(&getRegisterInfo(), UseMI, Reg, UseIdx, UseAdj); 43820b57cec5SDimitry Andric if (!ResolvedUseMI) 43830b57cec5SDimitry Andric return -1; 43840b57cec5SDimitry Andric } 43850b57cec5SDimitry Andric 43860b57cec5SDimitry Andric return getOperandLatencyImpl( 43870b57cec5SDimitry Andric ItinData, *ResolvedDefMI, DefIdx, ResolvedDefMI->getDesc(), DefAdj, DefMO, 43880b57cec5SDimitry Andric Reg, *ResolvedUseMI, UseIdx, ResolvedUseMI->getDesc(), UseAdj); 43890b57cec5SDimitry Andric } 43900b57cec5SDimitry Andric 43910b57cec5SDimitry Andric int ARMBaseInstrInfo::getOperandLatencyImpl( 43920b57cec5SDimitry Andric const InstrItineraryData *ItinData, const MachineInstr &DefMI, 43930b57cec5SDimitry Andric unsigned DefIdx, const MCInstrDesc &DefMCID, unsigned DefAdj, 43940b57cec5SDimitry Andric const MachineOperand &DefMO, unsigned Reg, const MachineInstr &UseMI, 43950b57cec5SDimitry Andric unsigned UseIdx, const MCInstrDesc &UseMCID, unsigned UseAdj) const { 43960b57cec5SDimitry Andric if (Reg == ARM::CPSR) { 43970b57cec5SDimitry Andric if (DefMI.getOpcode() == ARM::FMSTAT) { 43980b57cec5SDimitry Andric // fpscr -> cpsr stalls over 20 cycles on A8 (and earlier?) 43990b57cec5SDimitry Andric return Subtarget.isLikeA9() ? 1 : 20; 44000b57cec5SDimitry Andric } 44010b57cec5SDimitry Andric 44020b57cec5SDimitry Andric // CPSR set and branch can be paired in the same cycle. 44030b57cec5SDimitry Andric if (UseMI.isBranch()) 44040b57cec5SDimitry Andric return 0; 44050b57cec5SDimitry Andric 44060b57cec5SDimitry Andric // Otherwise it takes the instruction latency (generally one). 44070b57cec5SDimitry Andric unsigned Latency = getInstrLatency(ItinData, DefMI); 44080b57cec5SDimitry Andric 44090b57cec5SDimitry Andric // For Thumb2 and -Os, prefer scheduling CPSR setting instruction close to 44100b57cec5SDimitry Andric // its uses. Instructions which are otherwise scheduled between them may 44110b57cec5SDimitry Andric // incur a code size penalty (not able to use the CPSR setting 16-bit 44120b57cec5SDimitry Andric // instructions). 44130b57cec5SDimitry Andric if (Latency > 0 && Subtarget.isThumb2()) { 44140b57cec5SDimitry Andric const MachineFunction *MF = DefMI.getParent()->getParent(); 44150b57cec5SDimitry Andric // FIXME: Use Function::hasOptSize(). 44160b57cec5SDimitry Andric if (MF->getFunction().hasFnAttribute(Attribute::OptimizeForSize)) 44170b57cec5SDimitry Andric --Latency; 44180b57cec5SDimitry Andric } 44190b57cec5SDimitry Andric return Latency; 44200b57cec5SDimitry Andric } 44210b57cec5SDimitry Andric 44220b57cec5SDimitry Andric if (DefMO.isImplicit() || UseMI.getOperand(UseIdx).isImplicit()) 44230b57cec5SDimitry Andric return -1; 44240b57cec5SDimitry Andric 44250b57cec5SDimitry Andric unsigned DefAlign = DefMI.hasOneMemOperand() 44265ffd83dbSDimitry Andric ? (*DefMI.memoperands_begin())->getAlign().value() 44270b57cec5SDimitry Andric : 0; 44280b57cec5SDimitry Andric unsigned UseAlign = UseMI.hasOneMemOperand() 44295ffd83dbSDimitry Andric ? (*UseMI.memoperands_begin())->getAlign().value() 44300b57cec5SDimitry Andric : 0; 44310b57cec5SDimitry Andric 44320b57cec5SDimitry Andric // Get the itinerary's latency if possible, and handle variable_ops. 44330b57cec5SDimitry Andric int Latency = getOperandLatency(ItinData, DefMCID, DefIdx, DefAlign, UseMCID, 44340b57cec5SDimitry Andric UseIdx, UseAlign); 44350b57cec5SDimitry Andric // Unable to find operand latency. The caller may resort to getInstrLatency. 44360b57cec5SDimitry Andric if (Latency < 0) 44370b57cec5SDimitry Andric return Latency; 44380b57cec5SDimitry Andric 44390b57cec5SDimitry Andric // Adjust for IT block position. 44400b57cec5SDimitry Andric int Adj = DefAdj + UseAdj; 44410b57cec5SDimitry Andric 44420b57cec5SDimitry Andric // Adjust for dynamic def-side opcode variants not captured by the itinerary. 44430b57cec5SDimitry Andric Adj += adjustDefLatency(Subtarget, DefMI, DefMCID, DefAlign); 44440b57cec5SDimitry Andric if (Adj >= 0 || (int)Latency > -Adj) { 44450b57cec5SDimitry Andric return Latency + Adj; 44460b57cec5SDimitry Andric } 44470b57cec5SDimitry Andric // Return the itinerary latency, which may be zero but not less than zero. 44480b57cec5SDimitry Andric return Latency; 44490b57cec5SDimitry Andric } 44500b57cec5SDimitry Andric 44510b57cec5SDimitry Andric int 44520b57cec5SDimitry Andric ARMBaseInstrInfo::getOperandLatency(const InstrItineraryData *ItinData, 44530b57cec5SDimitry Andric SDNode *DefNode, unsigned DefIdx, 44540b57cec5SDimitry Andric SDNode *UseNode, unsigned UseIdx) const { 44550b57cec5SDimitry Andric if (!DefNode->isMachineOpcode()) 44560b57cec5SDimitry Andric return 1; 44570b57cec5SDimitry Andric 44580b57cec5SDimitry Andric const MCInstrDesc &DefMCID = get(DefNode->getMachineOpcode()); 44590b57cec5SDimitry Andric 44600b57cec5SDimitry Andric if (isZeroCost(DefMCID.Opcode)) 44610b57cec5SDimitry Andric return 0; 44620b57cec5SDimitry Andric 44630b57cec5SDimitry Andric if (!ItinData || ItinData->isEmpty()) 44640b57cec5SDimitry Andric return DefMCID.mayLoad() ? 3 : 1; 44650b57cec5SDimitry Andric 44660b57cec5SDimitry Andric if (!UseNode->isMachineOpcode()) { 44670b57cec5SDimitry Andric int Latency = ItinData->getOperandCycle(DefMCID.getSchedClass(), DefIdx); 44680b57cec5SDimitry Andric int Adj = Subtarget.getPreISelOperandLatencyAdjustment(); 44690b57cec5SDimitry Andric int Threshold = 1 + Adj; 44700b57cec5SDimitry Andric return Latency <= Threshold ? 1 : Latency - Adj; 44710b57cec5SDimitry Andric } 44720b57cec5SDimitry Andric 44730b57cec5SDimitry Andric const MCInstrDesc &UseMCID = get(UseNode->getMachineOpcode()); 44748bcb0991SDimitry Andric auto *DefMN = cast<MachineSDNode>(DefNode); 44750b57cec5SDimitry Andric unsigned DefAlign = !DefMN->memoperands_empty() 44765ffd83dbSDimitry Andric ? (*DefMN->memoperands_begin())->getAlign().value() 44775ffd83dbSDimitry Andric : 0; 44788bcb0991SDimitry Andric auto *UseMN = cast<MachineSDNode>(UseNode); 44790b57cec5SDimitry Andric unsigned UseAlign = !UseMN->memoperands_empty() 44805ffd83dbSDimitry Andric ? (*UseMN->memoperands_begin())->getAlign().value() 44815ffd83dbSDimitry Andric : 0; 44820b57cec5SDimitry Andric int Latency = getOperandLatency(ItinData, DefMCID, DefIdx, DefAlign, 44830b57cec5SDimitry Andric UseMCID, UseIdx, UseAlign); 44840b57cec5SDimitry Andric 44850b57cec5SDimitry Andric if (Latency > 1 && 44860b57cec5SDimitry Andric (Subtarget.isCortexA8() || Subtarget.isLikeA9() || 44870b57cec5SDimitry Andric Subtarget.isCortexA7())) { 44880b57cec5SDimitry Andric // FIXME: Shifter op hack: no shift (i.e. [r +/- r]) or [r + r << 2] 44890b57cec5SDimitry Andric // variants are one cycle cheaper. 44900b57cec5SDimitry Andric switch (DefMCID.getOpcode()) { 44910b57cec5SDimitry Andric default: break; 44920b57cec5SDimitry Andric case ARM::LDRrs: 44930b57cec5SDimitry Andric case ARM::LDRBrs: { 44940b57cec5SDimitry Andric unsigned ShOpVal = 44950b57cec5SDimitry Andric cast<ConstantSDNode>(DefNode->getOperand(2))->getZExtValue(); 44960b57cec5SDimitry Andric unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); 44970b57cec5SDimitry Andric if (ShImm == 0 || 44980b57cec5SDimitry Andric (ShImm == 2 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl)) 44990b57cec5SDimitry Andric --Latency; 45000b57cec5SDimitry Andric break; 45010b57cec5SDimitry Andric } 45020b57cec5SDimitry Andric case ARM::t2LDRs: 45030b57cec5SDimitry Andric case ARM::t2LDRBs: 45040b57cec5SDimitry Andric case ARM::t2LDRHs: 45050b57cec5SDimitry Andric case ARM::t2LDRSHs: { 45060b57cec5SDimitry Andric // Thumb2 mode: lsl only. 45070b57cec5SDimitry Andric unsigned ShAmt = 45080b57cec5SDimitry Andric cast<ConstantSDNode>(DefNode->getOperand(2))->getZExtValue(); 45090b57cec5SDimitry Andric if (ShAmt == 0 || ShAmt == 2) 45100b57cec5SDimitry Andric --Latency; 45110b57cec5SDimitry Andric break; 45120b57cec5SDimitry Andric } 45130b57cec5SDimitry Andric } 45140b57cec5SDimitry Andric } else if (DefIdx == 0 && Latency > 2 && Subtarget.isSwift()) { 45150b57cec5SDimitry Andric // FIXME: Properly handle all of the latency adjustments for address 45160b57cec5SDimitry Andric // writeback. 45170b57cec5SDimitry Andric switch (DefMCID.getOpcode()) { 45180b57cec5SDimitry Andric default: break; 45190b57cec5SDimitry Andric case ARM::LDRrs: 45200b57cec5SDimitry Andric case ARM::LDRBrs: { 45210b57cec5SDimitry Andric unsigned ShOpVal = 45220b57cec5SDimitry Andric cast<ConstantSDNode>(DefNode->getOperand(2))->getZExtValue(); 45230b57cec5SDimitry Andric unsigned ShImm = ARM_AM::getAM2Offset(ShOpVal); 45240b57cec5SDimitry Andric if (ShImm == 0 || 45250b57cec5SDimitry Andric ((ShImm == 1 || ShImm == 2 || ShImm == 3) && 45260b57cec5SDimitry Andric ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsl)) 45270b57cec5SDimitry Andric Latency -= 2; 45280b57cec5SDimitry Andric else if (ShImm == 1 && ARM_AM::getAM2ShiftOpc(ShOpVal) == ARM_AM::lsr) 45290b57cec5SDimitry Andric --Latency; 45300b57cec5SDimitry Andric break; 45310b57cec5SDimitry Andric } 45320b57cec5SDimitry Andric case ARM::t2LDRs: 45330b57cec5SDimitry Andric case ARM::t2LDRBs: 45340b57cec5SDimitry Andric case ARM::t2LDRHs: 45350b57cec5SDimitry Andric case ARM::t2LDRSHs: 45360b57cec5SDimitry Andric // Thumb2 mode: lsl 0-3 only. 45370b57cec5SDimitry Andric Latency -= 2; 45380b57cec5SDimitry Andric break; 45390b57cec5SDimitry Andric } 45400b57cec5SDimitry Andric } 45410b57cec5SDimitry Andric 45420b57cec5SDimitry Andric if (DefAlign < 8 && Subtarget.checkVLDnAccessAlignment()) 45430b57cec5SDimitry Andric switch (DefMCID.getOpcode()) { 45440b57cec5SDimitry Andric default: break; 45450b57cec5SDimitry Andric case ARM::VLD1q8: 45460b57cec5SDimitry Andric case ARM::VLD1q16: 45470b57cec5SDimitry Andric case ARM::VLD1q32: 45480b57cec5SDimitry Andric case ARM::VLD1q64: 45490b57cec5SDimitry Andric case ARM::VLD1q8wb_register: 45500b57cec5SDimitry Andric case ARM::VLD1q16wb_register: 45510b57cec5SDimitry Andric case ARM::VLD1q32wb_register: 45520b57cec5SDimitry Andric case ARM::VLD1q64wb_register: 45530b57cec5SDimitry Andric case ARM::VLD1q8wb_fixed: 45540b57cec5SDimitry Andric case ARM::VLD1q16wb_fixed: 45550b57cec5SDimitry Andric case ARM::VLD1q32wb_fixed: 45560b57cec5SDimitry Andric case ARM::VLD1q64wb_fixed: 45570b57cec5SDimitry Andric case ARM::VLD2d8: 45580b57cec5SDimitry Andric case ARM::VLD2d16: 45590b57cec5SDimitry Andric case ARM::VLD2d32: 45600b57cec5SDimitry Andric case ARM::VLD2q8Pseudo: 45610b57cec5SDimitry Andric case ARM::VLD2q16Pseudo: 45620b57cec5SDimitry Andric case ARM::VLD2q32Pseudo: 45630b57cec5SDimitry Andric case ARM::VLD2d8wb_fixed: 45640b57cec5SDimitry Andric case ARM::VLD2d16wb_fixed: 45650b57cec5SDimitry Andric case ARM::VLD2d32wb_fixed: 45660b57cec5SDimitry Andric case ARM::VLD2q8PseudoWB_fixed: 45670b57cec5SDimitry Andric case ARM::VLD2q16PseudoWB_fixed: 45680b57cec5SDimitry Andric case ARM::VLD2q32PseudoWB_fixed: 45690b57cec5SDimitry Andric case ARM::VLD2d8wb_register: 45700b57cec5SDimitry Andric case ARM::VLD2d16wb_register: 45710b57cec5SDimitry Andric case ARM::VLD2d32wb_register: 45720b57cec5SDimitry Andric case ARM::VLD2q8PseudoWB_register: 45730b57cec5SDimitry Andric case ARM::VLD2q16PseudoWB_register: 45740b57cec5SDimitry Andric case ARM::VLD2q32PseudoWB_register: 45750b57cec5SDimitry Andric case ARM::VLD3d8Pseudo: 45760b57cec5SDimitry Andric case ARM::VLD3d16Pseudo: 45770b57cec5SDimitry Andric case ARM::VLD3d32Pseudo: 45780b57cec5SDimitry Andric case ARM::VLD1d8TPseudo: 45790b57cec5SDimitry Andric case ARM::VLD1d16TPseudo: 45800b57cec5SDimitry Andric case ARM::VLD1d32TPseudo: 45810b57cec5SDimitry Andric case ARM::VLD1d64TPseudo: 45820b57cec5SDimitry Andric case ARM::VLD1d64TPseudoWB_fixed: 45830b57cec5SDimitry Andric case ARM::VLD1d64TPseudoWB_register: 45840b57cec5SDimitry Andric case ARM::VLD3d8Pseudo_UPD: 45850b57cec5SDimitry Andric case ARM::VLD3d16Pseudo_UPD: 45860b57cec5SDimitry Andric case ARM::VLD3d32Pseudo_UPD: 45870b57cec5SDimitry Andric case ARM::VLD3q8Pseudo_UPD: 45880b57cec5SDimitry Andric case ARM::VLD3q16Pseudo_UPD: 45890b57cec5SDimitry Andric case ARM::VLD3q32Pseudo_UPD: 45900b57cec5SDimitry Andric case ARM::VLD3q8oddPseudo: 45910b57cec5SDimitry Andric case ARM::VLD3q16oddPseudo: 45920b57cec5SDimitry Andric case ARM::VLD3q32oddPseudo: 45930b57cec5SDimitry Andric case ARM::VLD3q8oddPseudo_UPD: 45940b57cec5SDimitry Andric case ARM::VLD3q16oddPseudo_UPD: 45950b57cec5SDimitry Andric case ARM::VLD3q32oddPseudo_UPD: 45960b57cec5SDimitry Andric case ARM::VLD4d8Pseudo: 45970b57cec5SDimitry Andric case ARM::VLD4d16Pseudo: 45980b57cec5SDimitry Andric case ARM::VLD4d32Pseudo: 45990b57cec5SDimitry Andric case ARM::VLD1d8QPseudo: 46000b57cec5SDimitry Andric case ARM::VLD1d16QPseudo: 46010b57cec5SDimitry Andric case ARM::VLD1d32QPseudo: 46020b57cec5SDimitry Andric case ARM::VLD1d64QPseudo: 46030b57cec5SDimitry Andric case ARM::VLD1d64QPseudoWB_fixed: 46040b57cec5SDimitry Andric case ARM::VLD1d64QPseudoWB_register: 46050b57cec5SDimitry Andric case ARM::VLD1q8HighQPseudo: 46060b57cec5SDimitry Andric case ARM::VLD1q8LowQPseudo_UPD: 46070b57cec5SDimitry Andric case ARM::VLD1q8HighTPseudo: 46080b57cec5SDimitry Andric case ARM::VLD1q8LowTPseudo_UPD: 46090b57cec5SDimitry Andric case ARM::VLD1q16HighQPseudo: 46100b57cec5SDimitry Andric case ARM::VLD1q16LowQPseudo_UPD: 46110b57cec5SDimitry Andric case ARM::VLD1q16HighTPseudo: 46120b57cec5SDimitry Andric case ARM::VLD1q16LowTPseudo_UPD: 46130b57cec5SDimitry Andric case ARM::VLD1q32HighQPseudo: 46140b57cec5SDimitry Andric case ARM::VLD1q32LowQPseudo_UPD: 46150b57cec5SDimitry Andric case ARM::VLD1q32HighTPseudo: 46160b57cec5SDimitry Andric case ARM::VLD1q32LowTPseudo_UPD: 46170b57cec5SDimitry Andric case ARM::VLD1q64HighQPseudo: 46180b57cec5SDimitry Andric case ARM::VLD1q64LowQPseudo_UPD: 46190b57cec5SDimitry Andric case ARM::VLD1q64HighTPseudo: 46200b57cec5SDimitry Andric case ARM::VLD1q64LowTPseudo_UPD: 46210b57cec5SDimitry Andric case ARM::VLD4d8Pseudo_UPD: 46220b57cec5SDimitry Andric case ARM::VLD4d16Pseudo_UPD: 46230b57cec5SDimitry Andric case ARM::VLD4d32Pseudo_UPD: 46240b57cec5SDimitry Andric case ARM::VLD4q8Pseudo_UPD: 46250b57cec5SDimitry Andric case ARM::VLD4q16Pseudo_UPD: 46260b57cec5SDimitry Andric case ARM::VLD4q32Pseudo_UPD: 46270b57cec5SDimitry Andric case ARM::VLD4q8oddPseudo: 46280b57cec5SDimitry Andric case ARM::VLD4q16oddPseudo: 46290b57cec5SDimitry Andric case ARM::VLD4q32oddPseudo: 46300b57cec5SDimitry Andric case ARM::VLD4q8oddPseudo_UPD: 46310b57cec5SDimitry Andric case ARM::VLD4q16oddPseudo_UPD: 46320b57cec5SDimitry Andric case ARM::VLD4q32oddPseudo_UPD: 46330b57cec5SDimitry Andric case ARM::VLD1DUPq8: 46340b57cec5SDimitry Andric case ARM::VLD1DUPq16: 46350b57cec5SDimitry Andric case ARM::VLD1DUPq32: 46360b57cec5SDimitry Andric case ARM::VLD1DUPq8wb_fixed: 46370b57cec5SDimitry Andric case ARM::VLD1DUPq16wb_fixed: 46380b57cec5SDimitry Andric case ARM::VLD1DUPq32wb_fixed: 46390b57cec5SDimitry Andric case ARM::VLD1DUPq8wb_register: 46400b57cec5SDimitry Andric case ARM::VLD1DUPq16wb_register: 46410b57cec5SDimitry Andric case ARM::VLD1DUPq32wb_register: 46420b57cec5SDimitry Andric case ARM::VLD2DUPd8: 46430b57cec5SDimitry Andric case ARM::VLD2DUPd16: 46440b57cec5SDimitry Andric case ARM::VLD2DUPd32: 46450b57cec5SDimitry Andric case ARM::VLD2DUPd8wb_fixed: 46460b57cec5SDimitry Andric case ARM::VLD2DUPd16wb_fixed: 46470b57cec5SDimitry Andric case ARM::VLD2DUPd32wb_fixed: 46480b57cec5SDimitry Andric case ARM::VLD2DUPd8wb_register: 46490b57cec5SDimitry Andric case ARM::VLD2DUPd16wb_register: 46500b57cec5SDimitry Andric case ARM::VLD2DUPd32wb_register: 46510b57cec5SDimitry Andric case ARM::VLD2DUPq8EvenPseudo: 46520b57cec5SDimitry Andric case ARM::VLD2DUPq8OddPseudo: 46530b57cec5SDimitry Andric case ARM::VLD2DUPq16EvenPseudo: 46540b57cec5SDimitry Andric case ARM::VLD2DUPq16OddPseudo: 46550b57cec5SDimitry Andric case ARM::VLD2DUPq32EvenPseudo: 46560b57cec5SDimitry Andric case ARM::VLD2DUPq32OddPseudo: 46570b57cec5SDimitry Andric case ARM::VLD3DUPq8EvenPseudo: 46580b57cec5SDimitry Andric case ARM::VLD3DUPq8OddPseudo: 46590b57cec5SDimitry Andric case ARM::VLD3DUPq16EvenPseudo: 46600b57cec5SDimitry Andric case ARM::VLD3DUPq16OddPseudo: 46610b57cec5SDimitry Andric case ARM::VLD3DUPq32EvenPseudo: 46620b57cec5SDimitry Andric case ARM::VLD3DUPq32OddPseudo: 46630b57cec5SDimitry Andric case ARM::VLD4DUPd8Pseudo: 46640b57cec5SDimitry Andric case ARM::VLD4DUPd16Pseudo: 46650b57cec5SDimitry Andric case ARM::VLD4DUPd32Pseudo: 46660b57cec5SDimitry Andric case ARM::VLD4DUPd8Pseudo_UPD: 46670b57cec5SDimitry Andric case ARM::VLD4DUPd16Pseudo_UPD: 46680b57cec5SDimitry Andric case ARM::VLD4DUPd32Pseudo_UPD: 46690b57cec5SDimitry Andric case ARM::VLD4DUPq8EvenPseudo: 46700b57cec5SDimitry Andric case ARM::VLD4DUPq8OddPseudo: 46710b57cec5SDimitry Andric case ARM::VLD4DUPq16EvenPseudo: 46720b57cec5SDimitry Andric case ARM::VLD4DUPq16OddPseudo: 46730b57cec5SDimitry Andric case ARM::VLD4DUPq32EvenPseudo: 46740b57cec5SDimitry Andric case ARM::VLD4DUPq32OddPseudo: 46750b57cec5SDimitry Andric case ARM::VLD1LNq8Pseudo: 46760b57cec5SDimitry Andric case ARM::VLD1LNq16Pseudo: 46770b57cec5SDimitry Andric case ARM::VLD1LNq32Pseudo: 46780b57cec5SDimitry Andric case ARM::VLD1LNq8Pseudo_UPD: 46790b57cec5SDimitry Andric case ARM::VLD1LNq16Pseudo_UPD: 46800b57cec5SDimitry Andric case ARM::VLD1LNq32Pseudo_UPD: 46810b57cec5SDimitry Andric case ARM::VLD2LNd8Pseudo: 46820b57cec5SDimitry Andric case ARM::VLD2LNd16Pseudo: 46830b57cec5SDimitry Andric case ARM::VLD2LNd32Pseudo: 46840b57cec5SDimitry Andric case ARM::VLD2LNq16Pseudo: 46850b57cec5SDimitry Andric case ARM::VLD2LNq32Pseudo: 46860b57cec5SDimitry Andric case ARM::VLD2LNd8Pseudo_UPD: 46870b57cec5SDimitry Andric case ARM::VLD2LNd16Pseudo_UPD: 46880b57cec5SDimitry Andric case ARM::VLD2LNd32Pseudo_UPD: 46890b57cec5SDimitry Andric case ARM::VLD2LNq16Pseudo_UPD: 46900b57cec5SDimitry Andric case ARM::VLD2LNq32Pseudo_UPD: 46910b57cec5SDimitry Andric case ARM::VLD4LNd8Pseudo: 46920b57cec5SDimitry Andric case ARM::VLD4LNd16Pseudo: 46930b57cec5SDimitry Andric case ARM::VLD4LNd32Pseudo: 46940b57cec5SDimitry Andric case ARM::VLD4LNq16Pseudo: 46950b57cec5SDimitry Andric case ARM::VLD4LNq32Pseudo: 46960b57cec5SDimitry Andric case ARM::VLD4LNd8Pseudo_UPD: 46970b57cec5SDimitry Andric case ARM::VLD4LNd16Pseudo_UPD: 46980b57cec5SDimitry Andric case ARM::VLD4LNd32Pseudo_UPD: 46990b57cec5SDimitry Andric case ARM::VLD4LNq16Pseudo_UPD: 47000b57cec5SDimitry Andric case ARM::VLD4LNq32Pseudo_UPD: 47010b57cec5SDimitry Andric // If the address is not 64-bit aligned, the latencies of these 47020b57cec5SDimitry Andric // instructions increases by one. 47030b57cec5SDimitry Andric ++Latency; 47040b57cec5SDimitry Andric break; 47050b57cec5SDimitry Andric } 47060b57cec5SDimitry Andric 47070b57cec5SDimitry Andric return Latency; 47080b57cec5SDimitry Andric } 47090b57cec5SDimitry Andric 47100b57cec5SDimitry Andric unsigned ARMBaseInstrInfo::getPredicationCost(const MachineInstr &MI) const { 47110b57cec5SDimitry Andric if (MI.isCopyLike() || MI.isInsertSubreg() || MI.isRegSequence() || 47120b57cec5SDimitry Andric MI.isImplicitDef()) 47130b57cec5SDimitry Andric return 0; 47140b57cec5SDimitry Andric 47150b57cec5SDimitry Andric if (MI.isBundle()) 47160b57cec5SDimitry Andric return 0; 47170b57cec5SDimitry Andric 47180b57cec5SDimitry Andric const MCInstrDesc &MCID = MI.getDesc(); 47190b57cec5SDimitry Andric 47200b57cec5SDimitry Andric if (MCID.isCall() || (MCID.hasImplicitDefOfPhysReg(ARM::CPSR) && 47210b57cec5SDimitry Andric !Subtarget.cheapPredicableCPSRDef())) { 47220b57cec5SDimitry Andric // When predicated, CPSR is an additional source operand for CPSR updating 47230b57cec5SDimitry Andric // instructions, this apparently increases their latencies. 47240b57cec5SDimitry Andric return 1; 47250b57cec5SDimitry Andric } 47260b57cec5SDimitry Andric return 0; 47270b57cec5SDimitry Andric } 47280b57cec5SDimitry Andric 47290b57cec5SDimitry Andric unsigned ARMBaseInstrInfo::getInstrLatency(const InstrItineraryData *ItinData, 47300b57cec5SDimitry Andric const MachineInstr &MI, 47310b57cec5SDimitry Andric unsigned *PredCost) const { 47320b57cec5SDimitry Andric if (MI.isCopyLike() || MI.isInsertSubreg() || MI.isRegSequence() || 47330b57cec5SDimitry Andric MI.isImplicitDef()) 47340b57cec5SDimitry Andric return 1; 47350b57cec5SDimitry Andric 47360b57cec5SDimitry Andric // An instruction scheduler typically runs on unbundled instructions, however 47370b57cec5SDimitry Andric // other passes may query the latency of a bundled instruction. 47380b57cec5SDimitry Andric if (MI.isBundle()) { 47390b57cec5SDimitry Andric unsigned Latency = 0; 47400b57cec5SDimitry Andric MachineBasicBlock::const_instr_iterator I = MI.getIterator(); 47410b57cec5SDimitry Andric MachineBasicBlock::const_instr_iterator E = MI.getParent()->instr_end(); 47420b57cec5SDimitry Andric while (++I != E && I->isInsideBundle()) { 47430b57cec5SDimitry Andric if (I->getOpcode() != ARM::t2IT) 47440b57cec5SDimitry Andric Latency += getInstrLatency(ItinData, *I, PredCost); 47450b57cec5SDimitry Andric } 47460b57cec5SDimitry Andric return Latency; 47470b57cec5SDimitry Andric } 47480b57cec5SDimitry Andric 47490b57cec5SDimitry Andric const MCInstrDesc &MCID = MI.getDesc(); 47500b57cec5SDimitry Andric if (PredCost && (MCID.isCall() || (MCID.hasImplicitDefOfPhysReg(ARM::CPSR) && 47510b57cec5SDimitry Andric !Subtarget.cheapPredicableCPSRDef()))) { 47520b57cec5SDimitry Andric // When predicated, CPSR is an additional source operand for CPSR updating 47530b57cec5SDimitry Andric // instructions, this apparently increases their latencies. 47540b57cec5SDimitry Andric *PredCost = 1; 47550b57cec5SDimitry Andric } 47560b57cec5SDimitry Andric // Be sure to call getStageLatency for an empty itinerary in case it has a 47570b57cec5SDimitry Andric // valid MinLatency property. 47580b57cec5SDimitry Andric if (!ItinData) 47590b57cec5SDimitry Andric return MI.mayLoad() ? 3 : 1; 47600b57cec5SDimitry Andric 47610b57cec5SDimitry Andric unsigned Class = MCID.getSchedClass(); 47620b57cec5SDimitry Andric 47630b57cec5SDimitry Andric // For instructions with variable uops, use uops as latency. 47640b57cec5SDimitry Andric if (!ItinData->isEmpty() && ItinData->getNumMicroOps(Class) < 0) 47650b57cec5SDimitry Andric return getNumMicroOps(ItinData, MI); 47660b57cec5SDimitry Andric 47670b57cec5SDimitry Andric // For the common case, fall back on the itinerary's latency. 47680b57cec5SDimitry Andric unsigned Latency = ItinData->getStageLatency(Class); 47690b57cec5SDimitry Andric 47700b57cec5SDimitry Andric // Adjust for dynamic def-side opcode variants not captured by the itinerary. 47710b57cec5SDimitry Andric unsigned DefAlign = 47725ffd83dbSDimitry Andric MI.hasOneMemOperand() ? (*MI.memoperands_begin())->getAlign().value() : 0; 47730b57cec5SDimitry Andric int Adj = adjustDefLatency(Subtarget, MI, MCID, DefAlign); 47740b57cec5SDimitry Andric if (Adj >= 0 || (int)Latency > -Adj) { 47750b57cec5SDimitry Andric return Latency + Adj; 47760b57cec5SDimitry Andric } 47770b57cec5SDimitry Andric return Latency; 47780b57cec5SDimitry Andric } 47790b57cec5SDimitry Andric 47800b57cec5SDimitry Andric int ARMBaseInstrInfo::getInstrLatency(const InstrItineraryData *ItinData, 47810b57cec5SDimitry Andric SDNode *Node) const { 47820b57cec5SDimitry Andric if (!Node->isMachineOpcode()) 47830b57cec5SDimitry Andric return 1; 47840b57cec5SDimitry Andric 47850b57cec5SDimitry Andric if (!ItinData || ItinData->isEmpty()) 47860b57cec5SDimitry Andric return 1; 47870b57cec5SDimitry Andric 47880b57cec5SDimitry Andric unsigned Opcode = Node->getMachineOpcode(); 47890b57cec5SDimitry Andric switch (Opcode) { 47900b57cec5SDimitry Andric default: 47910b57cec5SDimitry Andric return ItinData->getStageLatency(get(Opcode).getSchedClass()); 47920b57cec5SDimitry Andric case ARM::VLDMQIA: 47930b57cec5SDimitry Andric case ARM::VSTMQIA: 47940b57cec5SDimitry Andric return 2; 47950b57cec5SDimitry Andric } 47960b57cec5SDimitry Andric } 47970b57cec5SDimitry Andric 47980b57cec5SDimitry Andric bool ARMBaseInstrInfo::hasHighOperandLatency(const TargetSchedModel &SchedModel, 47990b57cec5SDimitry Andric const MachineRegisterInfo *MRI, 48000b57cec5SDimitry Andric const MachineInstr &DefMI, 48010b57cec5SDimitry Andric unsigned DefIdx, 48020b57cec5SDimitry Andric const MachineInstr &UseMI, 48030b57cec5SDimitry Andric unsigned UseIdx) const { 48040b57cec5SDimitry Andric unsigned DDomain = DefMI.getDesc().TSFlags & ARMII::DomainMask; 48050b57cec5SDimitry Andric unsigned UDomain = UseMI.getDesc().TSFlags & ARMII::DomainMask; 48060b57cec5SDimitry Andric if (Subtarget.nonpipelinedVFP() && 48070b57cec5SDimitry Andric (DDomain == ARMII::DomainVFP || UDomain == ARMII::DomainVFP)) 48080b57cec5SDimitry Andric return true; 48090b57cec5SDimitry Andric 48100b57cec5SDimitry Andric // Hoist VFP / NEON instructions with 4 or higher latency. 48110b57cec5SDimitry Andric unsigned Latency = 48120b57cec5SDimitry Andric SchedModel.computeOperandLatency(&DefMI, DefIdx, &UseMI, UseIdx); 48130b57cec5SDimitry Andric if (Latency <= 3) 48140b57cec5SDimitry Andric return false; 48150b57cec5SDimitry Andric return DDomain == ARMII::DomainVFP || DDomain == ARMII::DomainNEON || 48160b57cec5SDimitry Andric UDomain == ARMII::DomainVFP || UDomain == ARMII::DomainNEON; 48170b57cec5SDimitry Andric } 48180b57cec5SDimitry Andric 48190b57cec5SDimitry Andric bool ARMBaseInstrInfo::hasLowDefLatency(const TargetSchedModel &SchedModel, 48200b57cec5SDimitry Andric const MachineInstr &DefMI, 48210b57cec5SDimitry Andric unsigned DefIdx) const { 48220b57cec5SDimitry Andric const InstrItineraryData *ItinData = SchedModel.getInstrItineraries(); 48230b57cec5SDimitry Andric if (!ItinData || ItinData->isEmpty()) 48240b57cec5SDimitry Andric return false; 48250b57cec5SDimitry Andric 48260b57cec5SDimitry Andric unsigned DDomain = DefMI.getDesc().TSFlags & ARMII::DomainMask; 48270b57cec5SDimitry Andric if (DDomain == ARMII::DomainGeneral) { 48280b57cec5SDimitry Andric unsigned DefClass = DefMI.getDesc().getSchedClass(); 48290b57cec5SDimitry Andric int DefCycle = ItinData->getOperandCycle(DefClass, DefIdx); 48300b57cec5SDimitry Andric return (DefCycle != -1 && DefCycle <= 2); 48310b57cec5SDimitry Andric } 48320b57cec5SDimitry Andric return false; 48330b57cec5SDimitry Andric } 48340b57cec5SDimitry Andric 48350b57cec5SDimitry Andric bool ARMBaseInstrInfo::verifyInstruction(const MachineInstr &MI, 48360b57cec5SDimitry Andric StringRef &ErrInfo) const { 48370b57cec5SDimitry Andric if (convertAddSubFlagsOpcode(MI.getOpcode())) { 48380b57cec5SDimitry Andric ErrInfo = "Pseudo flag setting opcodes only exist in Selection DAG"; 48390b57cec5SDimitry Andric return false; 48400b57cec5SDimitry Andric } 48410b57cec5SDimitry Andric if (MI.getOpcode() == ARM::tMOVr && !Subtarget.hasV6Ops()) { 48420b57cec5SDimitry Andric // Make sure we don't generate a lo-lo mov that isn't supported. 48430b57cec5SDimitry Andric if (!ARM::hGPRRegClass.contains(MI.getOperand(0).getReg()) && 48440b57cec5SDimitry Andric !ARM::hGPRRegClass.contains(MI.getOperand(1).getReg())) { 48450b57cec5SDimitry Andric ErrInfo = "Non-flag-setting Thumb1 mov is v6-only"; 48460b57cec5SDimitry Andric return false; 48470b57cec5SDimitry Andric } 48480b57cec5SDimitry Andric } 48490b57cec5SDimitry Andric if (MI.getOpcode() == ARM::tPUSH || 48500b57cec5SDimitry Andric MI.getOpcode() == ARM::tPOP || 48510b57cec5SDimitry Andric MI.getOpcode() == ARM::tPOP_RET) { 48524824e7fdSDimitry Andric for (const MachineOperand &MO : llvm::drop_begin(MI.operands(), 2)) { 48534824e7fdSDimitry Andric if (MO.isImplicit() || !MO.isReg()) 48540b57cec5SDimitry Andric continue; 48554824e7fdSDimitry Andric Register Reg = MO.getReg(); 48560b57cec5SDimitry Andric if (Reg < ARM::R0 || Reg > ARM::R7) { 48570b57cec5SDimitry Andric if (!(MI.getOpcode() == ARM::tPUSH && Reg == ARM::LR) && 48580b57cec5SDimitry Andric !(MI.getOpcode() == ARM::tPOP_RET && Reg == ARM::PC)) { 48590b57cec5SDimitry Andric ErrInfo = "Unsupported register in Thumb1 push/pop"; 48600b57cec5SDimitry Andric return false; 48610b57cec5SDimitry Andric } 48620b57cec5SDimitry Andric } 48630b57cec5SDimitry Andric } 48640b57cec5SDimitry Andric } 4865e8d8bef9SDimitry Andric if (MI.getOpcode() == ARM::MVE_VMOV_q_rr) { 4866e8d8bef9SDimitry Andric assert(MI.getOperand(4).isImm() && MI.getOperand(5).isImm()); 4867e8d8bef9SDimitry Andric if ((MI.getOperand(4).getImm() != 2 && MI.getOperand(4).getImm() != 3) || 4868e8d8bef9SDimitry Andric MI.getOperand(4).getImm() != MI.getOperand(5).getImm() + 2) { 4869e8d8bef9SDimitry Andric ErrInfo = "Incorrect array index for MVE_VMOV_q_rr"; 4870e8d8bef9SDimitry Andric return false; 4871e8d8bef9SDimitry Andric } 4872e8d8bef9SDimitry Andric } 487304eeddc0SDimitry Andric 487404eeddc0SDimitry Andric // Check the address model by taking the first Imm operand and checking it is 487504eeddc0SDimitry Andric // legal for that addressing mode. 487604eeddc0SDimitry Andric ARMII::AddrMode AddrMode = 487704eeddc0SDimitry Andric (ARMII::AddrMode)(MI.getDesc().TSFlags & ARMII::AddrModeMask); 487804eeddc0SDimitry Andric switch (AddrMode) { 487904eeddc0SDimitry Andric default: 488004eeddc0SDimitry Andric break; 488104eeddc0SDimitry Andric case ARMII::AddrModeT2_i7: 488204eeddc0SDimitry Andric case ARMII::AddrModeT2_i7s2: 488304eeddc0SDimitry Andric case ARMII::AddrModeT2_i7s4: 488404eeddc0SDimitry Andric case ARMII::AddrModeT2_i8: 488504eeddc0SDimitry Andric case ARMII::AddrModeT2_i8pos: 488604eeddc0SDimitry Andric case ARMII::AddrModeT2_i8neg: 488704eeddc0SDimitry Andric case ARMII::AddrModeT2_i8s4: 488804eeddc0SDimitry Andric case ARMII::AddrModeT2_i12: { 488904eeddc0SDimitry Andric uint32_t Imm = 0; 489004eeddc0SDimitry Andric for (auto Op : MI.operands()) { 489104eeddc0SDimitry Andric if (Op.isImm()) { 489204eeddc0SDimitry Andric Imm = Op.getImm(); 489304eeddc0SDimitry Andric break; 489404eeddc0SDimitry Andric } 489504eeddc0SDimitry Andric } 489604eeddc0SDimitry Andric if (!isLegalAddressImm(MI.getOpcode(), Imm, this)) { 489704eeddc0SDimitry Andric ErrInfo = "Incorrect AddrMode Imm for instruction"; 489804eeddc0SDimitry Andric return false; 489904eeddc0SDimitry Andric } 490004eeddc0SDimitry Andric break; 490104eeddc0SDimitry Andric } 490204eeddc0SDimitry Andric } 49030b57cec5SDimitry Andric return true; 49040b57cec5SDimitry Andric } 49050b57cec5SDimitry Andric 49060b57cec5SDimitry Andric void ARMBaseInstrInfo::expandLoadStackGuardBase(MachineBasicBlock::iterator MI, 49070b57cec5SDimitry Andric unsigned LoadImmOpc, 49080b57cec5SDimitry Andric unsigned LoadOpc) const { 49090b57cec5SDimitry Andric assert(!Subtarget.isROPI() && !Subtarget.isRWPI() && 49100b57cec5SDimitry Andric "ROPI/RWPI not currently supported with stack guard"); 49110b57cec5SDimitry Andric 49120b57cec5SDimitry Andric MachineBasicBlock &MBB = *MI->getParent(); 49130b57cec5SDimitry Andric DebugLoc DL = MI->getDebugLoc(); 49148bcb0991SDimitry Andric Register Reg = MI->getOperand(0).getReg(); 49150b57cec5SDimitry Andric MachineInstrBuilder MIB; 4916349cc55cSDimitry Andric unsigned int Offset = 0; 4917349cc55cSDimitry Andric 4918349cc55cSDimitry Andric if (LoadImmOpc == ARM::MRC || LoadImmOpc == ARM::t2MRC) { 4919349cc55cSDimitry Andric assert(Subtarget.isReadTPHard() && 4920349cc55cSDimitry Andric "TLS stack protector requires hardware TLS register"); 49210b57cec5SDimitry Andric 49220b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(LoadImmOpc), Reg) 4923349cc55cSDimitry Andric .addImm(15) 4924349cc55cSDimitry Andric .addImm(0) 4925349cc55cSDimitry Andric .addImm(13) 4926349cc55cSDimitry Andric .addImm(0) 4927349cc55cSDimitry Andric .addImm(3) 4928349cc55cSDimitry Andric .add(predOps(ARMCC::AL)); 49290b57cec5SDimitry Andric 4930349cc55cSDimitry Andric Module &M = *MBB.getParent()->getFunction().getParent(); 4931349cc55cSDimitry Andric Offset = M.getStackProtectorGuardOffset(); 4932349cc55cSDimitry Andric if (Offset & ~0xfffU) { 4933349cc55cSDimitry Andric // The offset won't fit in the LDR's 12-bit immediate field, so emit an 4934349cc55cSDimitry Andric // extra ADD to cover the delta. This gives us a guaranteed 8 additional 4935349cc55cSDimitry Andric // bits, resulting in a range of 0 to +1 MiB for the guard offset. 4936349cc55cSDimitry Andric unsigned AddOpc = (LoadImmOpc == ARM::MRC) ? ARM::ADDri : ARM::t2ADDri; 4937349cc55cSDimitry Andric BuildMI(MBB, MI, DL, get(AddOpc), Reg) 4938349cc55cSDimitry Andric .addReg(Reg, RegState::Kill) 4939349cc55cSDimitry Andric .addImm(Offset & ~0xfffU) 4940349cc55cSDimitry Andric .add(predOps(ARMCC::AL)) 4941349cc55cSDimitry Andric .addReg(0); 4942349cc55cSDimitry Andric Offset &= 0xfffU; 4943349cc55cSDimitry Andric } 4944349cc55cSDimitry Andric } else { 4945349cc55cSDimitry Andric const GlobalValue *GV = 4946349cc55cSDimitry Andric cast<GlobalValue>((*MI->memoperands_begin())->getValue()); 4947349cc55cSDimitry Andric bool IsIndirect = Subtarget.isGVIndirectSymbol(GV); 4948349cc55cSDimitry Andric 4949349cc55cSDimitry Andric unsigned TargetFlags = ARMII::MO_NO_FLAG; 4950349cc55cSDimitry Andric if (Subtarget.isTargetMachO()) { 4951349cc55cSDimitry Andric TargetFlags |= ARMII::MO_NONLAZY; 4952349cc55cSDimitry Andric } else if (Subtarget.isTargetCOFF()) { 4953349cc55cSDimitry Andric if (GV->hasDLLImportStorageClass()) 4954349cc55cSDimitry Andric TargetFlags |= ARMII::MO_DLLIMPORT; 4955349cc55cSDimitry Andric else if (IsIndirect) 4956349cc55cSDimitry Andric TargetFlags |= ARMII::MO_COFFSTUB; 4957349cc55cSDimitry Andric } else if (Subtarget.isGVInGOT(GV)) { 4958349cc55cSDimitry Andric TargetFlags |= ARMII::MO_GOT; 4959349cc55cSDimitry Andric } 4960349cc55cSDimitry Andric 4961349cc55cSDimitry Andric BuildMI(MBB, MI, DL, get(LoadImmOpc), Reg) 4962349cc55cSDimitry Andric .addGlobalAddress(GV, 0, TargetFlags); 4963349cc55cSDimitry Andric 4964349cc55cSDimitry Andric if (IsIndirect) { 49650b57cec5SDimitry Andric MIB = BuildMI(MBB, MI, DL, get(LoadOpc), Reg); 49660b57cec5SDimitry Andric MIB.addReg(Reg, RegState::Kill).addImm(0); 49670b57cec5SDimitry Andric auto Flags = MachineMemOperand::MOLoad | 49680b57cec5SDimitry Andric MachineMemOperand::MODereferenceable | 49690b57cec5SDimitry Andric MachineMemOperand::MOInvariant; 49700b57cec5SDimitry Andric MachineMemOperand *MMO = MBB.getParent()->getMachineMemOperand( 49715ffd83dbSDimitry Andric MachinePointerInfo::getGOT(*MBB.getParent()), Flags, 4, Align(4)); 49720b57cec5SDimitry Andric MIB.addMemOperand(MMO).add(predOps(ARMCC::AL)); 49730b57cec5SDimitry Andric } 4974349cc55cSDimitry Andric } 49750b57cec5SDimitry Andric 49760b57cec5SDimitry Andric MIB = BuildMI(MBB, MI, DL, get(LoadOpc), Reg); 49770b57cec5SDimitry Andric MIB.addReg(Reg, RegState::Kill) 4978349cc55cSDimitry Andric .addImm(Offset) 49790b57cec5SDimitry Andric .cloneMemRefs(*MI) 49800b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 49810b57cec5SDimitry Andric } 49820b57cec5SDimitry Andric 49830b57cec5SDimitry Andric bool 49840b57cec5SDimitry Andric ARMBaseInstrInfo::isFpMLxInstruction(unsigned Opcode, unsigned &MulOpc, 49850b57cec5SDimitry Andric unsigned &AddSubOpc, 49860b57cec5SDimitry Andric bool &NegAcc, bool &HasLane) const { 49870b57cec5SDimitry Andric DenseMap<unsigned, unsigned>::const_iterator I = MLxEntryMap.find(Opcode); 49880b57cec5SDimitry Andric if (I == MLxEntryMap.end()) 49890b57cec5SDimitry Andric return false; 49900b57cec5SDimitry Andric 49910b57cec5SDimitry Andric const ARM_MLxEntry &Entry = ARM_MLxTable[I->second]; 49920b57cec5SDimitry Andric MulOpc = Entry.MulOpc; 49930b57cec5SDimitry Andric AddSubOpc = Entry.AddSubOpc; 49940b57cec5SDimitry Andric NegAcc = Entry.NegAcc; 49950b57cec5SDimitry Andric HasLane = Entry.HasLane; 49960b57cec5SDimitry Andric return true; 49970b57cec5SDimitry Andric } 49980b57cec5SDimitry Andric 49990b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 50000b57cec5SDimitry Andric // Execution domains. 50010b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 50020b57cec5SDimitry Andric // 50030b57cec5SDimitry Andric // Some instructions go down the NEON pipeline, some go down the VFP pipeline, 50040b57cec5SDimitry Andric // and some can go down both. The vmov instructions go down the VFP pipeline, 50050b57cec5SDimitry Andric // but they can be changed to vorr equivalents that are executed by the NEON 50060b57cec5SDimitry Andric // pipeline. 50070b57cec5SDimitry Andric // 50080b57cec5SDimitry Andric // We use the following execution domain numbering: 50090b57cec5SDimitry Andric // 50100b57cec5SDimitry Andric enum ARMExeDomain { 50110b57cec5SDimitry Andric ExeGeneric = 0, 50120b57cec5SDimitry Andric ExeVFP = 1, 50130b57cec5SDimitry Andric ExeNEON = 2 50140b57cec5SDimitry Andric }; 50150b57cec5SDimitry Andric 50160b57cec5SDimitry Andric // 50170b57cec5SDimitry Andric // Also see ARMInstrFormats.td and Domain* enums in ARMBaseInfo.h 50180b57cec5SDimitry Andric // 50190b57cec5SDimitry Andric std::pair<uint16_t, uint16_t> 50200b57cec5SDimitry Andric ARMBaseInstrInfo::getExecutionDomain(const MachineInstr &MI) const { 50210b57cec5SDimitry Andric // If we don't have access to NEON instructions then we won't be able 50220b57cec5SDimitry Andric // to swizzle anything to the NEON domain. Check to make sure. 50230b57cec5SDimitry Andric if (Subtarget.hasNEON()) { 50240b57cec5SDimitry Andric // VMOVD, VMOVRS and VMOVSR are VFP instructions, but can be changed to NEON 50250b57cec5SDimitry Andric // if they are not predicated. 50260b57cec5SDimitry Andric if (MI.getOpcode() == ARM::VMOVD && !isPredicated(MI)) 50270b57cec5SDimitry Andric return std::make_pair(ExeVFP, (1 << ExeVFP) | (1 << ExeNEON)); 50280b57cec5SDimitry Andric 50290b57cec5SDimitry Andric // CortexA9 is particularly picky about mixing the two and wants these 50300b57cec5SDimitry Andric // converted. 50310b57cec5SDimitry Andric if (Subtarget.useNEONForFPMovs() && !isPredicated(MI) && 50320b57cec5SDimitry Andric (MI.getOpcode() == ARM::VMOVRS || MI.getOpcode() == ARM::VMOVSR || 50330b57cec5SDimitry Andric MI.getOpcode() == ARM::VMOVS)) 50340b57cec5SDimitry Andric return std::make_pair(ExeVFP, (1 << ExeVFP) | (1 << ExeNEON)); 50350b57cec5SDimitry Andric } 50360b57cec5SDimitry Andric // No other instructions can be swizzled, so just determine their domain. 50370b57cec5SDimitry Andric unsigned Domain = MI.getDesc().TSFlags & ARMII::DomainMask; 50380b57cec5SDimitry Andric 50390b57cec5SDimitry Andric if (Domain & ARMII::DomainNEON) 50400b57cec5SDimitry Andric return std::make_pair(ExeNEON, 0); 50410b57cec5SDimitry Andric 50420b57cec5SDimitry Andric // Certain instructions can go either way on Cortex-A8. 50430b57cec5SDimitry Andric // Treat them as NEON instructions. 50440b57cec5SDimitry Andric if ((Domain & ARMII::DomainNEONA8) && Subtarget.isCortexA8()) 50450b57cec5SDimitry Andric return std::make_pair(ExeNEON, 0); 50460b57cec5SDimitry Andric 50470b57cec5SDimitry Andric if (Domain & ARMII::DomainVFP) 50480b57cec5SDimitry Andric return std::make_pair(ExeVFP, 0); 50490b57cec5SDimitry Andric 50500b57cec5SDimitry Andric return std::make_pair(ExeGeneric, 0); 50510b57cec5SDimitry Andric } 50520b57cec5SDimitry Andric 50530b57cec5SDimitry Andric static unsigned getCorrespondingDRegAndLane(const TargetRegisterInfo *TRI, 50540b57cec5SDimitry Andric unsigned SReg, unsigned &Lane) { 50550b57cec5SDimitry Andric unsigned DReg = TRI->getMatchingSuperReg(SReg, ARM::ssub_0, &ARM::DPRRegClass); 50560b57cec5SDimitry Andric Lane = 0; 50570b57cec5SDimitry Andric 50580b57cec5SDimitry Andric if (DReg != ARM::NoRegister) 50590b57cec5SDimitry Andric return DReg; 50600b57cec5SDimitry Andric 50610b57cec5SDimitry Andric Lane = 1; 50620b57cec5SDimitry Andric DReg = TRI->getMatchingSuperReg(SReg, ARM::ssub_1, &ARM::DPRRegClass); 50630b57cec5SDimitry Andric 50640b57cec5SDimitry Andric assert(DReg && "S-register with no D super-register?"); 50650b57cec5SDimitry Andric return DReg; 50660b57cec5SDimitry Andric } 50670b57cec5SDimitry Andric 50680b57cec5SDimitry Andric /// getImplicitSPRUseForDPRUse - Given a use of a DPR register and lane, 50690b57cec5SDimitry Andric /// set ImplicitSReg to a register number that must be marked as implicit-use or 50700b57cec5SDimitry Andric /// zero if no register needs to be defined as implicit-use. 50710b57cec5SDimitry Andric /// 50720b57cec5SDimitry Andric /// If the function cannot determine if an SPR should be marked implicit use or 50730b57cec5SDimitry Andric /// not, it returns false. 50740b57cec5SDimitry Andric /// 50750b57cec5SDimitry Andric /// This function handles cases where an instruction is being modified from taking 50760b57cec5SDimitry Andric /// an SPR to a DPR[Lane]. A use of the DPR is being added, which may conflict 50770b57cec5SDimitry Andric /// with an earlier def of an SPR corresponding to DPR[Lane^1] (i.e. the other 50780b57cec5SDimitry Andric /// lane of the DPR). 50790b57cec5SDimitry Andric /// 50800b57cec5SDimitry Andric /// If the other SPR is defined, an implicit-use of it should be added. Else, 50810b57cec5SDimitry Andric /// (including the case where the DPR itself is defined), it should not. 50820b57cec5SDimitry Andric /// 50830b57cec5SDimitry Andric static bool getImplicitSPRUseForDPRUse(const TargetRegisterInfo *TRI, 50840b57cec5SDimitry Andric MachineInstr &MI, unsigned DReg, 50850b57cec5SDimitry Andric unsigned Lane, unsigned &ImplicitSReg) { 50860b57cec5SDimitry Andric // If the DPR is defined or used already, the other SPR lane will be chained 50870b57cec5SDimitry Andric // correctly, so there is nothing to be done. 50880b57cec5SDimitry Andric if (MI.definesRegister(DReg, TRI) || MI.readsRegister(DReg, TRI)) { 50890b57cec5SDimitry Andric ImplicitSReg = 0; 50900b57cec5SDimitry Andric return true; 50910b57cec5SDimitry Andric } 50920b57cec5SDimitry Andric 50930b57cec5SDimitry Andric // Otherwise we need to go searching to see if the SPR is set explicitly. 50940b57cec5SDimitry Andric ImplicitSReg = TRI->getSubReg(DReg, 50950b57cec5SDimitry Andric (Lane & 1) ? ARM::ssub_0 : ARM::ssub_1); 50960b57cec5SDimitry Andric MachineBasicBlock::LivenessQueryResult LQR = 50970b57cec5SDimitry Andric MI.getParent()->computeRegisterLiveness(TRI, ImplicitSReg, MI); 50980b57cec5SDimitry Andric 50990b57cec5SDimitry Andric if (LQR == MachineBasicBlock::LQR_Live) 51000b57cec5SDimitry Andric return true; 51010b57cec5SDimitry Andric else if (LQR == MachineBasicBlock::LQR_Unknown) 51020b57cec5SDimitry Andric return false; 51030b57cec5SDimitry Andric 51040b57cec5SDimitry Andric // If the register is known not to be live, there is no need to add an 51050b57cec5SDimitry Andric // implicit-use. 51060b57cec5SDimitry Andric ImplicitSReg = 0; 51070b57cec5SDimitry Andric return true; 51080b57cec5SDimitry Andric } 51090b57cec5SDimitry Andric 51100b57cec5SDimitry Andric void ARMBaseInstrInfo::setExecutionDomain(MachineInstr &MI, 51110b57cec5SDimitry Andric unsigned Domain) const { 51120b57cec5SDimitry Andric unsigned DstReg, SrcReg, DReg; 51130b57cec5SDimitry Andric unsigned Lane; 51140b57cec5SDimitry Andric MachineInstrBuilder MIB(*MI.getParent()->getParent(), MI); 51150b57cec5SDimitry Andric const TargetRegisterInfo *TRI = &getRegisterInfo(); 51160b57cec5SDimitry Andric switch (MI.getOpcode()) { 51170b57cec5SDimitry Andric default: 51180b57cec5SDimitry Andric llvm_unreachable("cannot handle opcode!"); 51190b57cec5SDimitry Andric break; 51200b57cec5SDimitry Andric case ARM::VMOVD: 51210b57cec5SDimitry Andric if (Domain != ExeNEON) 51220b57cec5SDimitry Andric break; 51230b57cec5SDimitry Andric 51240b57cec5SDimitry Andric // Zap the predicate operands. 51250b57cec5SDimitry Andric assert(!isPredicated(MI) && "Cannot predicate a VORRd"); 51260b57cec5SDimitry Andric 51270b57cec5SDimitry Andric // Make sure we've got NEON instructions. 51280b57cec5SDimitry Andric assert(Subtarget.hasNEON() && "VORRd requires NEON"); 51290b57cec5SDimitry Andric 51300b57cec5SDimitry Andric // Source instruction is %DDst = VMOVD %DSrc, 14, %noreg (; implicits) 51310b57cec5SDimitry Andric DstReg = MI.getOperand(0).getReg(); 51320b57cec5SDimitry Andric SrcReg = MI.getOperand(1).getReg(); 51330b57cec5SDimitry Andric 51340b57cec5SDimitry Andric for (unsigned i = MI.getDesc().getNumOperands(); i; --i) 5135*81ad6265SDimitry Andric MI.removeOperand(i - 1); 51360b57cec5SDimitry Andric 51370b57cec5SDimitry Andric // Change to a %DDst = VORRd %DSrc, %DSrc, 14, %noreg (; implicits) 51380b57cec5SDimitry Andric MI.setDesc(get(ARM::VORRd)); 51390b57cec5SDimitry Andric MIB.addReg(DstReg, RegState::Define) 51400b57cec5SDimitry Andric .addReg(SrcReg) 51410b57cec5SDimitry Andric .addReg(SrcReg) 51420b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 51430b57cec5SDimitry Andric break; 51440b57cec5SDimitry Andric case ARM::VMOVRS: 51450b57cec5SDimitry Andric if (Domain != ExeNEON) 51460b57cec5SDimitry Andric break; 51470b57cec5SDimitry Andric assert(!isPredicated(MI) && "Cannot predicate a VGETLN"); 51480b57cec5SDimitry Andric 51490b57cec5SDimitry Andric // Source instruction is %RDst = VMOVRS %SSrc, 14, %noreg (; implicits) 51500b57cec5SDimitry Andric DstReg = MI.getOperand(0).getReg(); 51510b57cec5SDimitry Andric SrcReg = MI.getOperand(1).getReg(); 51520b57cec5SDimitry Andric 51530b57cec5SDimitry Andric for (unsigned i = MI.getDesc().getNumOperands(); i; --i) 5154*81ad6265SDimitry Andric MI.removeOperand(i - 1); 51550b57cec5SDimitry Andric 51560b57cec5SDimitry Andric DReg = getCorrespondingDRegAndLane(TRI, SrcReg, Lane); 51570b57cec5SDimitry Andric 51580b57cec5SDimitry Andric // Convert to %RDst = VGETLNi32 %DSrc, Lane, 14, %noreg (; imps) 51590b57cec5SDimitry Andric // Note that DSrc has been widened and the other lane may be undef, which 51600b57cec5SDimitry Andric // contaminates the entire register. 51610b57cec5SDimitry Andric MI.setDesc(get(ARM::VGETLNi32)); 51620b57cec5SDimitry Andric MIB.addReg(DstReg, RegState::Define) 51630b57cec5SDimitry Andric .addReg(DReg, RegState::Undef) 51640b57cec5SDimitry Andric .addImm(Lane) 51650b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 51660b57cec5SDimitry Andric 51670b57cec5SDimitry Andric // The old source should be an implicit use, otherwise we might think it 51680b57cec5SDimitry Andric // was dead before here. 51690b57cec5SDimitry Andric MIB.addReg(SrcReg, RegState::Implicit); 51700b57cec5SDimitry Andric break; 51710b57cec5SDimitry Andric case ARM::VMOVSR: { 51720b57cec5SDimitry Andric if (Domain != ExeNEON) 51730b57cec5SDimitry Andric break; 51740b57cec5SDimitry Andric assert(!isPredicated(MI) && "Cannot predicate a VSETLN"); 51750b57cec5SDimitry Andric 51760b57cec5SDimitry Andric // Source instruction is %SDst = VMOVSR %RSrc, 14, %noreg (; implicits) 51770b57cec5SDimitry Andric DstReg = MI.getOperand(0).getReg(); 51780b57cec5SDimitry Andric SrcReg = MI.getOperand(1).getReg(); 51790b57cec5SDimitry Andric 51800b57cec5SDimitry Andric DReg = getCorrespondingDRegAndLane(TRI, DstReg, Lane); 51810b57cec5SDimitry Andric 51820b57cec5SDimitry Andric unsigned ImplicitSReg; 51830b57cec5SDimitry Andric if (!getImplicitSPRUseForDPRUse(TRI, MI, DReg, Lane, ImplicitSReg)) 51840b57cec5SDimitry Andric break; 51850b57cec5SDimitry Andric 51860b57cec5SDimitry Andric for (unsigned i = MI.getDesc().getNumOperands(); i; --i) 5187*81ad6265SDimitry Andric MI.removeOperand(i - 1); 51880b57cec5SDimitry Andric 51890b57cec5SDimitry Andric // Convert to %DDst = VSETLNi32 %DDst, %RSrc, Lane, 14, %noreg (; imps) 51900b57cec5SDimitry Andric // Again DDst may be undefined at the beginning of this instruction. 51910b57cec5SDimitry Andric MI.setDesc(get(ARM::VSETLNi32)); 51920b57cec5SDimitry Andric MIB.addReg(DReg, RegState::Define) 51930b57cec5SDimitry Andric .addReg(DReg, getUndefRegState(!MI.readsRegister(DReg, TRI))) 51940b57cec5SDimitry Andric .addReg(SrcReg) 51950b57cec5SDimitry Andric .addImm(Lane) 51960b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 51970b57cec5SDimitry Andric 51980b57cec5SDimitry Andric // The narrower destination must be marked as set to keep previous chains 51990b57cec5SDimitry Andric // in place. 52000b57cec5SDimitry Andric MIB.addReg(DstReg, RegState::Define | RegState::Implicit); 52010b57cec5SDimitry Andric if (ImplicitSReg != 0) 52020b57cec5SDimitry Andric MIB.addReg(ImplicitSReg, RegState::Implicit); 52030b57cec5SDimitry Andric break; 52040b57cec5SDimitry Andric } 52050b57cec5SDimitry Andric case ARM::VMOVS: { 52060b57cec5SDimitry Andric if (Domain != ExeNEON) 52070b57cec5SDimitry Andric break; 52080b57cec5SDimitry Andric 52090b57cec5SDimitry Andric // Source instruction is %SDst = VMOVS %SSrc, 14, %noreg (; implicits) 52100b57cec5SDimitry Andric DstReg = MI.getOperand(0).getReg(); 52110b57cec5SDimitry Andric SrcReg = MI.getOperand(1).getReg(); 52120b57cec5SDimitry Andric 52130b57cec5SDimitry Andric unsigned DstLane = 0, SrcLane = 0, DDst, DSrc; 52140b57cec5SDimitry Andric DDst = getCorrespondingDRegAndLane(TRI, DstReg, DstLane); 52150b57cec5SDimitry Andric DSrc = getCorrespondingDRegAndLane(TRI, SrcReg, SrcLane); 52160b57cec5SDimitry Andric 52170b57cec5SDimitry Andric unsigned ImplicitSReg; 52180b57cec5SDimitry Andric if (!getImplicitSPRUseForDPRUse(TRI, MI, DSrc, SrcLane, ImplicitSReg)) 52190b57cec5SDimitry Andric break; 52200b57cec5SDimitry Andric 52210b57cec5SDimitry Andric for (unsigned i = MI.getDesc().getNumOperands(); i; --i) 5222*81ad6265SDimitry Andric MI.removeOperand(i - 1); 52230b57cec5SDimitry Andric 52240b57cec5SDimitry Andric if (DSrc == DDst) { 52250b57cec5SDimitry Andric // Destination can be: 52260b57cec5SDimitry Andric // %DDst = VDUPLN32d %DDst, Lane, 14, %noreg (; implicits) 52270b57cec5SDimitry Andric MI.setDesc(get(ARM::VDUPLN32d)); 52280b57cec5SDimitry Andric MIB.addReg(DDst, RegState::Define) 52290b57cec5SDimitry Andric .addReg(DDst, getUndefRegState(!MI.readsRegister(DDst, TRI))) 52300b57cec5SDimitry Andric .addImm(SrcLane) 52310b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 52320b57cec5SDimitry Andric 52330b57cec5SDimitry Andric // Neither the source or the destination are naturally represented any 52340b57cec5SDimitry Andric // more, so add them in manually. 52350b57cec5SDimitry Andric MIB.addReg(DstReg, RegState::Implicit | RegState::Define); 52360b57cec5SDimitry Andric MIB.addReg(SrcReg, RegState::Implicit); 52370b57cec5SDimitry Andric if (ImplicitSReg != 0) 52380b57cec5SDimitry Andric MIB.addReg(ImplicitSReg, RegState::Implicit); 52390b57cec5SDimitry Andric break; 52400b57cec5SDimitry Andric } 52410b57cec5SDimitry Andric 52420b57cec5SDimitry Andric // In general there's no single instruction that can perform an S <-> S 52430b57cec5SDimitry Andric // move in NEON space, but a pair of VEXT instructions *can* do the 52440b57cec5SDimitry Andric // job. It turns out that the VEXTs needed will only use DSrc once, with 52450b57cec5SDimitry Andric // the position based purely on the combination of lane-0 and lane-1 52460b57cec5SDimitry Andric // involved. For example 52470b57cec5SDimitry Andric // vmov s0, s2 -> vext.32 d0, d0, d1, #1 vext.32 d0, d0, d0, #1 52480b57cec5SDimitry Andric // vmov s1, s3 -> vext.32 d0, d1, d0, #1 vext.32 d0, d0, d0, #1 52490b57cec5SDimitry Andric // vmov s0, s3 -> vext.32 d0, d0, d0, #1 vext.32 d0, d1, d0, #1 52500b57cec5SDimitry Andric // vmov s1, s2 -> vext.32 d0, d0, d0, #1 vext.32 d0, d0, d1, #1 52510b57cec5SDimitry Andric // 52520b57cec5SDimitry Andric // Pattern of the MachineInstrs is: 52530b57cec5SDimitry Andric // %DDst = VEXTd32 %DSrc1, %DSrc2, Lane, 14, %noreg (;implicits) 52540b57cec5SDimitry Andric MachineInstrBuilder NewMIB; 52550b57cec5SDimitry Andric NewMIB = BuildMI(*MI.getParent(), MI, MI.getDebugLoc(), get(ARM::VEXTd32), 52560b57cec5SDimitry Andric DDst); 52570b57cec5SDimitry Andric 52580b57cec5SDimitry Andric // On the first instruction, both DSrc and DDst may be undef if present. 52590b57cec5SDimitry Andric // Specifically when the original instruction didn't have them as an 52600b57cec5SDimitry Andric // <imp-use>. 52610b57cec5SDimitry Andric unsigned CurReg = SrcLane == 1 && DstLane == 1 ? DSrc : DDst; 52620b57cec5SDimitry Andric bool CurUndef = !MI.readsRegister(CurReg, TRI); 52630b57cec5SDimitry Andric NewMIB.addReg(CurReg, getUndefRegState(CurUndef)); 52640b57cec5SDimitry Andric 52650b57cec5SDimitry Andric CurReg = SrcLane == 0 && DstLane == 0 ? DSrc : DDst; 52660b57cec5SDimitry Andric CurUndef = !MI.readsRegister(CurReg, TRI); 52670b57cec5SDimitry Andric NewMIB.addReg(CurReg, getUndefRegState(CurUndef)) 52680b57cec5SDimitry Andric .addImm(1) 52690b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 52700b57cec5SDimitry Andric 52710b57cec5SDimitry Andric if (SrcLane == DstLane) 52720b57cec5SDimitry Andric NewMIB.addReg(SrcReg, RegState::Implicit); 52730b57cec5SDimitry Andric 52740b57cec5SDimitry Andric MI.setDesc(get(ARM::VEXTd32)); 52750b57cec5SDimitry Andric MIB.addReg(DDst, RegState::Define); 52760b57cec5SDimitry Andric 52770b57cec5SDimitry Andric // On the second instruction, DDst has definitely been defined above, so 52780b57cec5SDimitry Andric // it is not undef. DSrc, if present, can be undef as above. 52790b57cec5SDimitry Andric CurReg = SrcLane == 1 && DstLane == 0 ? DSrc : DDst; 52800b57cec5SDimitry Andric CurUndef = CurReg == DSrc && !MI.readsRegister(CurReg, TRI); 52810b57cec5SDimitry Andric MIB.addReg(CurReg, getUndefRegState(CurUndef)); 52820b57cec5SDimitry Andric 52830b57cec5SDimitry Andric CurReg = SrcLane == 0 && DstLane == 1 ? DSrc : DDst; 52840b57cec5SDimitry Andric CurUndef = CurReg == DSrc && !MI.readsRegister(CurReg, TRI); 52850b57cec5SDimitry Andric MIB.addReg(CurReg, getUndefRegState(CurUndef)) 52860b57cec5SDimitry Andric .addImm(1) 52870b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 52880b57cec5SDimitry Andric 52890b57cec5SDimitry Andric if (SrcLane != DstLane) 52900b57cec5SDimitry Andric MIB.addReg(SrcReg, RegState::Implicit); 52910b57cec5SDimitry Andric 52920b57cec5SDimitry Andric // As before, the original destination is no longer represented, add it 52930b57cec5SDimitry Andric // implicitly. 52940b57cec5SDimitry Andric MIB.addReg(DstReg, RegState::Define | RegState::Implicit); 52950b57cec5SDimitry Andric if (ImplicitSReg != 0) 52960b57cec5SDimitry Andric MIB.addReg(ImplicitSReg, RegState::Implicit); 52970b57cec5SDimitry Andric break; 52980b57cec5SDimitry Andric } 52990b57cec5SDimitry Andric } 53000b57cec5SDimitry Andric } 53010b57cec5SDimitry Andric 53020b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 53030b57cec5SDimitry Andric // Partial register updates 53040b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 53050b57cec5SDimitry Andric // 53060b57cec5SDimitry Andric // Swift renames NEON registers with 64-bit granularity. That means any 53070b57cec5SDimitry Andric // instruction writing an S-reg implicitly reads the containing D-reg. The 53080b57cec5SDimitry Andric // problem is mostly avoided by translating f32 operations to v2f32 operations 53090b57cec5SDimitry Andric // on D-registers, but f32 loads are still a problem. 53100b57cec5SDimitry Andric // 53110b57cec5SDimitry Andric // These instructions can load an f32 into a NEON register: 53120b57cec5SDimitry Andric // 53130b57cec5SDimitry Andric // VLDRS - Only writes S, partial D update. 53140b57cec5SDimitry Andric // VLD1LNd32 - Writes all D-regs, explicit partial D update, 2 uops. 53150b57cec5SDimitry Andric // VLD1DUPd32 - Writes all D-regs, no partial reg update, 2 uops. 53160b57cec5SDimitry Andric // 53170b57cec5SDimitry Andric // FCONSTD can be used as a dependency-breaking instruction. 53180b57cec5SDimitry Andric unsigned ARMBaseInstrInfo::getPartialRegUpdateClearance( 53190b57cec5SDimitry Andric const MachineInstr &MI, unsigned OpNum, 53200b57cec5SDimitry Andric const TargetRegisterInfo *TRI) const { 53210b57cec5SDimitry Andric auto PartialUpdateClearance = Subtarget.getPartialUpdateClearance(); 53220b57cec5SDimitry Andric if (!PartialUpdateClearance) 53230b57cec5SDimitry Andric return 0; 53240b57cec5SDimitry Andric 53250b57cec5SDimitry Andric assert(TRI && "Need TRI instance"); 53260b57cec5SDimitry Andric 53270b57cec5SDimitry Andric const MachineOperand &MO = MI.getOperand(OpNum); 53280b57cec5SDimitry Andric if (MO.readsReg()) 53290b57cec5SDimitry Andric return 0; 53308bcb0991SDimitry Andric Register Reg = MO.getReg(); 53310b57cec5SDimitry Andric int UseOp = -1; 53320b57cec5SDimitry Andric 53330b57cec5SDimitry Andric switch (MI.getOpcode()) { 53340b57cec5SDimitry Andric // Normal instructions writing only an S-register. 53350b57cec5SDimitry Andric case ARM::VLDRS: 53360b57cec5SDimitry Andric case ARM::FCONSTS: 53370b57cec5SDimitry Andric case ARM::VMOVSR: 53380b57cec5SDimitry Andric case ARM::VMOVv8i8: 53390b57cec5SDimitry Andric case ARM::VMOVv4i16: 53400b57cec5SDimitry Andric case ARM::VMOVv2i32: 53410b57cec5SDimitry Andric case ARM::VMOVv2f32: 53420b57cec5SDimitry Andric case ARM::VMOVv1i64: 53430b57cec5SDimitry Andric UseOp = MI.findRegisterUseOperandIdx(Reg, false, TRI); 53440b57cec5SDimitry Andric break; 53450b57cec5SDimitry Andric 53460b57cec5SDimitry Andric // Explicitly reads the dependency. 53470b57cec5SDimitry Andric case ARM::VLD1LNd32: 53480b57cec5SDimitry Andric UseOp = 3; 53490b57cec5SDimitry Andric break; 53500b57cec5SDimitry Andric default: 53510b57cec5SDimitry Andric return 0; 53520b57cec5SDimitry Andric } 53530b57cec5SDimitry Andric 53540b57cec5SDimitry Andric // If this instruction actually reads a value from Reg, there is no unwanted 53550b57cec5SDimitry Andric // dependency. 53560b57cec5SDimitry Andric if (UseOp != -1 && MI.getOperand(UseOp).readsReg()) 53570b57cec5SDimitry Andric return 0; 53580b57cec5SDimitry Andric 53590b57cec5SDimitry Andric // We must be able to clobber the whole D-reg. 53608bcb0991SDimitry Andric if (Register::isVirtualRegister(Reg)) { 53610b57cec5SDimitry Andric // Virtual register must be a def undef foo:ssub_0 operand. 53620b57cec5SDimitry Andric if (!MO.getSubReg() || MI.readsVirtualRegister(Reg)) 53630b57cec5SDimitry Andric return 0; 53640b57cec5SDimitry Andric } else if (ARM::SPRRegClass.contains(Reg)) { 53650b57cec5SDimitry Andric // Physical register: MI must define the full D-reg. 53660b57cec5SDimitry Andric unsigned DReg = TRI->getMatchingSuperReg(Reg, ARM::ssub_0, 53670b57cec5SDimitry Andric &ARM::DPRRegClass); 53680b57cec5SDimitry Andric if (!DReg || !MI.definesRegister(DReg, TRI)) 53690b57cec5SDimitry Andric return 0; 53700b57cec5SDimitry Andric } 53710b57cec5SDimitry Andric 53720b57cec5SDimitry Andric // MI has an unwanted D-register dependency. 53730b57cec5SDimitry Andric // Avoid defs in the previous N instructrions. 53740b57cec5SDimitry Andric return PartialUpdateClearance; 53750b57cec5SDimitry Andric } 53760b57cec5SDimitry Andric 53770b57cec5SDimitry Andric // Break a partial register dependency after getPartialRegUpdateClearance 53780b57cec5SDimitry Andric // returned non-zero. 53790b57cec5SDimitry Andric void ARMBaseInstrInfo::breakPartialRegDependency( 53800b57cec5SDimitry Andric MachineInstr &MI, unsigned OpNum, const TargetRegisterInfo *TRI) const { 53810b57cec5SDimitry Andric assert(OpNum < MI.getDesc().getNumDefs() && "OpNum is not a def"); 53820b57cec5SDimitry Andric assert(TRI && "Need TRI instance"); 53830b57cec5SDimitry Andric 53840b57cec5SDimitry Andric const MachineOperand &MO = MI.getOperand(OpNum); 53858bcb0991SDimitry Andric Register Reg = MO.getReg(); 53868bcb0991SDimitry Andric assert(Register::isPhysicalRegister(Reg) && 53870b57cec5SDimitry Andric "Can't break virtual register dependencies."); 53880b57cec5SDimitry Andric unsigned DReg = Reg; 53890b57cec5SDimitry Andric 53900b57cec5SDimitry Andric // If MI defines an S-reg, find the corresponding D super-register. 53910b57cec5SDimitry Andric if (ARM::SPRRegClass.contains(Reg)) { 53920b57cec5SDimitry Andric DReg = ARM::D0 + (Reg - ARM::S0) / 2; 53930b57cec5SDimitry Andric assert(TRI->isSuperRegister(Reg, DReg) && "Register enums broken"); 53940b57cec5SDimitry Andric } 53950b57cec5SDimitry Andric 53960b57cec5SDimitry Andric assert(ARM::DPRRegClass.contains(DReg) && "Can only break D-reg deps"); 53970b57cec5SDimitry Andric assert(MI.definesRegister(DReg, TRI) && "MI doesn't clobber full D-reg"); 53980b57cec5SDimitry Andric 53990b57cec5SDimitry Andric // FIXME: In some cases, VLDRS can be changed to a VLD1DUPd32 which defines 54000b57cec5SDimitry Andric // the full D-register by loading the same value to both lanes. The 54010b57cec5SDimitry Andric // instruction is micro-coded with 2 uops, so don't do this until we can 54020b57cec5SDimitry Andric // properly schedule micro-coded instructions. The dispatcher stalls cause 54030b57cec5SDimitry Andric // too big regressions. 54040b57cec5SDimitry Andric 54050b57cec5SDimitry Andric // Insert the dependency-breaking FCONSTD before MI. 54060b57cec5SDimitry Andric // 96 is the encoding of 0.5, but the actual value doesn't matter here. 54070b57cec5SDimitry Andric BuildMI(*MI.getParent(), MI, MI.getDebugLoc(), get(ARM::FCONSTD), DReg) 54080b57cec5SDimitry Andric .addImm(96) 54090b57cec5SDimitry Andric .add(predOps(ARMCC::AL)); 54100b57cec5SDimitry Andric MI.addRegisterKilled(DReg, TRI, true); 54110b57cec5SDimitry Andric } 54120b57cec5SDimitry Andric 54130b57cec5SDimitry Andric bool ARMBaseInstrInfo::hasNOP() const { 54140b57cec5SDimitry Andric return Subtarget.getFeatureBits()[ARM::HasV6KOps]; 54150b57cec5SDimitry Andric } 54160b57cec5SDimitry Andric 54170b57cec5SDimitry Andric bool ARMBaseInstrInfo::isSwiftFastImmShift(const MachineInstr *MI) const { 54180b57cec5SDimitry Andric if (MI->getNumOperands() < 4) 54190b57cec5SDimitry Andric return true; 54200b57cec5SDimitry Andric unsigned ShOpVal = MI->getOperand(3).getImm(); 54210b57cec5SDimitry Andric unsigned ShImm = ARM_AM::getSORegOffset(ShOpVal); 54220b57cec5SDimitry Andric // Swift supports faster shifts for: lsl 2, lsl 1, and lsr 1. 54230b57cec5SDimitry Andric if ((ShImm == 1 && ARM_AM::getSORegShOp(ShOpVal) == ARM_AM::lsr) || 54240b57cec5SDimitry Andric ((ShImm == 1 || ShImm == 2) && 54250b57cec5SDimitry Andric ARM_AM::getSORegShOp(ShOpVal) == ARM_AM::lsl)) 54260b57cec5SDimitry Andric return true; 54270b57cec5SDimitry Andric 54280b57cec5SDimitry Andric return false; 54290b57cec5SDimitry Andric } 54300b57cec5SDimitry Andric 54310b57cec5SDimitry Andric bool ARMBaseInstrInfo::getRegSequenceLikeInputs( 54320b57cec5SDimitry Andric const MachineInstr &MI, unsigned DefIdx, 54330b57cec5SDimitry Andric SmallVectorImpl<RegSubRegPairAndIdx> &InputRegs) const { 54340b57cec5SDimitry Andric assert(DefIdx < MI.getDesc().getNumDefs() && "Invalid definition index"); 54350b57cec5SDimitry Andric assert(MI.isRegSequenceLike() && "Invalid kind of instruction"); 54360b57cec5SDimitry Andric 54370b57cec5SDimitry Andric switch (MI.getOpcode()) { 54380b57cec5SDimitry Andric case ARM::VMOVDRR: 54390b57cec5SDimitry Andric // dX = VMOVDRR rY, rZ 54400b57cec5SDimitry Andric // is the same as: 54410b57cec5SDimitry Andric // dX = REG_SEQUENCE rY, ssub_0, rZ, ssub_1 54420b57cec5SDimitry Andric // Populate the InputRegs accordingly. 54430b57cec5SDimitry Andric // rY 54440b57cec5SDimitry Andric const MachineOperand *MOReg = &MI.getOperand(1); 54450b57cec5SDimitry Andric if (!MOReg->isUndef()) 54460b57cec5SDimitry Andric InputRegs.push_back(RegSubRegPairAndIdx(MOReg->getReg(), 54470b57cec5SDimitry Andric MOReg->getSubReg(), ARM::ssub_0)); 54480b57cec5SDimitry Andric // rZ 54490b57cec5SDimitry Andric MOReg = &MI.getOperand(2); 54500b57cec5SDimitry Andric if (!MOReg->isUndef()) 54510b57cec5SDimitry Andric InputRegs.push_back(RegSubRegPairAndIdx(MOReg->getReg(), 54520b57cec5SDimitry Andric MOReg->getSubReg(), ARM::ssub_1)); 54530b57cec5SDimitry Andric return true; 54540b57cec5SDimitry Andric } 54550b57cec5SDimitry Andric llvm_unreachable("Target dependent opcode missing"); 54560b57cec5SDimitry Andric } 54570b57cec5SDimitry Andric 54580b57cec5SDimitry Andric bool ARMBaseInstrInfo::getExtractSubregLikeInputs( 54590b57cec5SDimitry Andric const MachineInstr &MI, unsigned DefIdx, 54600b57cec5SDimitry Andric RegSubRegPairAndIdx &InputReg) const { 54610b57cec5SDimitry Andric assert(DefIdx < MI.getDesc().getNumDefs() && "Invalid definition index"); 54620b57cec5SDimitry Andric assert(MI.isExtractSubregLike() && "Invalid kind of instruction"); 54630b57cec5SDimitry Andric 54640b57cec5SDimitry Andric switch (MI.getOpcode()) { 54650b57cec5SDimitry Andric case ARM::VMOVRRD: 54660b57cec5SDimitry Andric // rX, rY = VMOVRRD dZ 54670b57cec5SDimitry Andric // is the same as: 54680b57cec5SDimitry Andric // rX = EXTRACT_SUBREG dZ, ssub_0 54690b57cec5SDimitry Andric // rY = EXTRACT_SUBREG dZ, ssub_1 54700b57cec5SDimitry Andric const MachineOperand &MOReg = MI.getOperand(2); 54710b57cec5SDimitry Andric if (MOReg.isUndef()) 54720b57cec5SDimitry Andric return false; 54730b57cec5SDimitry Andric InputReg.Reg = MOReg.getReg(); 54740b57cec5SDimitry Andric InputReg.SubReg = MOReg.getSubReg(); 54750b57cec5SDimitry Andric InputReg.SubIdx = DefIdx == 0 ? ARM::ssub_0 : ARM::ssub_1; 54760b57cec5SDimitry Andric return true; 54770b57cec5SDimitry Andric } 54780b57cec5SDimitry Andric llvm_unreachable("Target dependent opcode missing"); 54790b57cec5SDimitry Andric } 54800b57cec5SDimitry Andric 54810b57cec5SDimitry Andric bool ARMBaseInstrInfo::getInsertSubregLikeInputs( 54820b57cec5SDimitry Andric const MachineInstr &MI, unsigned DefIdx, RegSubRegPair &BaseReg, 54830b57cec5SDimitry Andric RegSubRegPairAndIdx &InsertedReg) const { 54840b57cec5SDimitry Andric assert(DefIdx < MI.getDesc().getNumDefs() && "Invalid definition index"); 54850b57cec5SDimitry Andric assert(MI.isInsertSubregLike() && "Invalid kind of instruction"); 54860b57cec5SDimitry Andric 54870b57cec5SDimitry Andric switch (MI.getOpcode()) { 54880b57cec5SDimitry Andric case ARM::VSETLNi32: 5489fe6060f1SDimitry Andric case ARM::MVE_VMOV_to_lane_32: 54900b57cec5SDimitry Andric // dX = VSETLNi32 dY, rZ, imm 5491fe6060f1SDimitry Andric // qX = MVE_VMOV_to_lane_32 qY, rZ, imm 54920b57cec5SDimitry Andric const MachineOperand &MOBaseReg = MI.getOperand(1); 54930b57cec5SDimitry Andric const MachineOperand &MOInsertedReg = MI.getOperand(2); 54940b57cec5SDimitry Andric if (MOInsertedReg.isUndef()) 54950b57cec5SDimitry Andric return false; 54960b57cec5SDimitry Andric const MachineOperand &MOIndex = MI.getOperand(3); 54970b57cec5SDimitry Andric BaseReg.Reg = MOBaseReg.getReg(); 54980b57cec5SDimitry Andric BaseReg.SubReg = MOBaseReg.getSubReg(); 54990b57cec5SDimitry Andric 55000b57cec5SDimitry Andric InsertedReg.Reg = MOInsertedReg.getReg(); 55010b57cec5SDimitry Andric InsertedReg.SubReg = MOInsertedReg.getSubReg(); 5502fe6060f1SDimitry Andric InsertedReg.SubIdx = ARM::ssub_0 + MOIndex.getImm(); 55030b57cec5SDimitry Andric return true; 55040b57cec5SDimitry Andric } 55050b57cec5SDimitry Andric llvm_unreachable("Target dependent opcode missing"); 55060b57cec5SDimitry Andric } 55070b57cec5SDimitry Andric 55080b57cec5SDimitry Andric std::pair<unsigned, unsigned> 55090b57cec5SDimitry Andric ARMBaseInstrInfo::decomposeMachineOperandsTargetFlags(unsigned TF) const { 55100b57cec5SDimitry Andric const unsigned Mask = ARMII::MO_OPTION_MASK; 55110b57cec5SDimitry Andric return std::make_pair(TF & Mask, TF & ~Mask); 55120b57cec5SDimitry Andric } 55130b57cec5SDimitry Andric 55140b57cec5SDimitry Andric ArrayRef<std::pair<unsigned, const char *>> 55150b57cec5SDimitry Andric ARMBaseInstrInfo::getSerializableDirectMachineOperandTargetFlags() const { 55160b57cec5SDimitry Andric using namespace ARMII; 55170b57cec5SDimitry Andric 55180b57cec5SDimitry Andric static const std::pair<unsigned, const char *> TargetFlags[] = { 55190b57cec5SDimitry Andric {MO_LO16, "arm-lo16"}, {MO_HI16, "arm-hi16"}}; 55200b57cec5SDimitry Andric return makeArrayRef(TargetFlags); 55210b57cec5SDimitry Andric } 55220b57cec5SDimitry Andric 55230b57cec5SDimitry Andric ArrayRef<std::pair<unsigned, const char *>> 55240b57cec5SDimitry Andric ARMBaseInstrInfo::getSerializableBitmaskMachineOperandTargetFlags() const { 55250b57cec5SDimitry Andric using namespace ARMII; 55260b57cec5SDimitry Andric 55270b57cec5SDimitry Andric static const std::pair<unsigned, const char *> TargetFlags[] = { 55280b57cec5SDimitry Andric {MO_COFFSTUB, "arm-coffstub"}, 55290b57cec5SDimitry Andric {MO_GOT, "arm-got"}, 55300b57cec5SDimitry Andric {MO_SBREL, "arm-sbrel"}, 55310b57cec5SDimitry Andric {MO_DLLIMPORT, "arm-dllimport"}, 55320b57cec5SDimitry Andric {MO_SECREL, "arm-secrel"}, 55330b57cec5SDimitry Andric {MO_NONLAZY, "arm-nonlazy"}}; 55340b57cec5SDimitry Andric return makeArrayRef(TargetFlags); 55350b57cec5SDimitry Andric } 55360b57cec5SDimitry Andric 5537480093f4SDimitry Andric Optional<RegImmPair> ARMBaseInstrInfo::isAddImmediate(const MachineInstr &MI, 5538480093f4SDimitry Andric Register Reg) const { 5539480093f4SDimitry Andric int Sign = 1; 5540480093f4SDimitry Andric unsigned Opcode = MI.getOpcode(); 5541480093f4SDimitry Andric int64_t Offset = 0; 5542480093f4SDimitry Andric 5543480093f4SDimitry Andric // TODO: Handle cases where Reg is a super- or sub-register of the 5544480093f4SDimitry Andric // destination register. 55455ffd83dbSDimitry Andric const MachineOperand &Op0 = MI.getOperand(0); 55465ffd83dbSDimitry Andric if (!Op0.isReg() || Reg != Op0.getReg()) 5547480093f4SDimitry Andric return None; 5548480093f4SDimitry Andric 5549480093f4SDimitry Andric // We describe SUBri or ADDri instructions. 5550480093f4SDimitry Andric if (Opcode == ARM::SUBri) 5551480093f4SDimitry Andric Sign = -1; 5552480093f4SDimitry Andric else if (Opcode != ARM::ADDri) 5553480093f4SDimitry Andric return None; 5554480093f4SDimitry Andric 5555480093f4SDimitry Andric // TODO: Third operand can be global address (usually some string). Since 5556480093f4SDimitry Andric // strings can be relocated we cannot calculate their offsets for 5557480093f4SDimitry Andric // now. 55585ffd83dbSDimitry Andric if (!MI.getOperand(1).isReg() || !MI.getOperand(2).isImm()) 5559480093f4SDimitry Andric return None; 5560480093f4SDimitry Andric 5561480093f4SDimitry Andric Offset = MI.getOperand(2).getImm() * Sign; 5562480093f4SDimitry Andric return RegImmPair{MI.getOperand(1).getReg(), Offset}; 5563480093f4SDimitry Andric } 5564480093f4SDimitry Andric 55650b57cec5SDimitry Andric bool llvm::registerDefinedBetween(unsigned Reg, 55660b57cec5SDimitry Andric MachineBasicBlock::iterator From, 55670b57cec5SDimitry Andric MachineBasicBlock::iterator To, 55680b57cec5SDimitry Andric const TargetRegisterInfo *TRI) { 55690b57cec5SDimitry Andric for (auto I = From; I != To; ++I) 55700b57cec5SDimitry Andric if (I->modifiesRegister(Reg, TRI)) 55710b57cec5SDimitry Andric return true; 55720b57cec5SDimitry Andric return false; 55730b57cec5SDimitry Andric } 55740b57cec5SDimitry Andric 55750b57cec5SDimitry Andric MachineInstr *llvm::findCMPToFoldIntoCBZ(MachineInstr *Br, 55760b57cec5SDimitry Andric const TargetRegisterInfo *TRI) { 55770b57cec5SDimitry Andric // Search backwards to the instruction that defines CSPR. This may or not 55780b57cec5SDimitry Andric // be a CMP, we check that after this loop. If we find another instruction 55790b57cec5SDimitry Andric // that reads cpsr, we return nullptr. 55800b57cec5SDimitry Andric MachineBasicBlock::iterator CmpMI = Br; 55810b57cec5SDimitry Andric while (CmpMI != Br->getParent()->begin()) { 55820b57cec5SDimitry Andric --CmpMI; 55830b57cec5SDimitry Andric if (CmpMI->modifiesRegister(ARM::CPSR, TRI)) 55840b57cec5SDimitry Andric break; 55850b57cec5SDimitry Andric if (CmpMI->readsRegister(ARM::CPSR, TRI)) 55860b57cec5SDimitry Andric break; 55870b57cec5SDimitry Andric } 55880b57cec5SDimitry Andric 55890b57cec5SDimitry Andric // Check that this inst is a CMP r[0-7], #0 and that the register 55900b57cec5SDimitry Andric // is not redefined between the cmp and the br. 55910b57cec5SDimitry Andric if (CmpMI->getOpcode() != ARM::tCMPi8 && CmpMI->getOpcode() != ARM::t2CMPri) 55920b57cec5SDimitry Andric return nullptr; 55938bcb0991SDimitry Andric Register Reg = CmpMI->getOperand(0).getReg(); 55945ffd83dbSDimitry Andric Register PredReg; 55950b57cec5SDimitry Andric ARMCC::CondCodes Pred = getInstrPredicate(*CmpMI, PredReg); 55960b57cec5SDimitry Andric if (Pred != ARMCC::AL || CmpMI->getOperand(1).getImm() != 0) 55970b57cec5SDimitry Andric return nullptr; 55980b57cec5SDimitry Andric if (!isARMLowRegister(Reg)) 55990b57cec5SDimitry Andric return nullptr; 56000b57cec5SDimitry Andric if (registerDefinedBetween(Reg, CmpMI->getNextNode(), Br, TRI)) 56010b57cec5SDimitry Andric return nullptr; 56020b57cec5SDimitry Andric 56030b57cec5SDimitry Andric return &*CmpMI; 56040b57cec5SDimitry Andric } 56058bcb0991SDimitry Andric 56068bcb0991SDimitry Andric unsigned llvm::ConstantMaterializationCost(unsigned Val, 56078bcb0991SDimitry Andric const ARMSubtarget *Subtarget, 56088bcb0991SDimitry Andric bool ForCodesize) { 56098bcb0991SDimitry Andric if (Subtarget->isThumb()) { 56108bcb0991SDimitry Andric if (Val <= 255) // MOV 56118bcb0991SDimitry Andric return ForCodesize ? 2 : 1; 56128bcb0991SDimitry Andric if (Subtarget->hasV6T2Ops() && (Val <= 0xffff || // MOV 56138bcb0991SDimitry Andric ARM_AM::getT2SOImmVal(Val) != -1 || // MOVW 56148bcb0991SDimitry Andric ARM_AM::getT2SOImmVal(~Val) != -1)) // MVN 56158bcb0991SDimitry Andric return ForCodesize ? 4 : 1; 56168bcb0991SDimitry Andric if (Val <= 510) // MOV + ADDi8 56178bcb0991SDimitry Andric return ForCodesize ? 4 : 2; 56188bcb0991SDimitry Andric if (~Val <= 255) // MOV + MVN 56198bcb0991SDimitry Andric return ForCodesize ? 4 : 2; 56208bcb0991SDimitry Andric if (ARM_AM::isThumbImmShiftedVal(Val)) // MOV + LSL 56218bcb0991SDimitry Andric return ForCodesize ? 4 : 2; 56228bcb0991SDimitry Andric } else { 56238bcb0991SDimitry Andric if (ARM_AM::getSOImmVal(Val) != -1) // MOV 56248bcb0991SDimitry Andric return ForCodesize ? 4 : 1; 56258bcb0991SDimitry Andric if (ARM_AM::getSOImmVal(~Val) != -1) // MVN 56268bcb0991SDimitry Andric return ForCodesize ? 4 : 1; 56278bcb0991SDimitry Andric if (Subtarget->hasV6T2Ops() && Val <= 0xffff) // MOVW 56288bcb0991SDimitry Andric return ForCodesize ? 4 : 1; 56298bcb0991SDimitry Andric if (ARM_AM::isSOImmTwoPartVal(Val)) // two instrs 56308bcb0991SDimitry Andric return ForCodesize ? 8 : 2; 5631e8d8bef9SDimitry Andric if (ARM_AM::isSOImmTwoPartValNeg(Val)) // two instrs 5632e8d8bef9SDimitry Andric return ForCodesize ? 8 : 2; 56338bcb0991SDimitry Andric } 56348bcb0991SDimitry Andric if (Subtarget->useMovt()) // MOVW + MOVT 56358bcb0991SDimitry Andric return ForCodesize ? 8 : 2; 56368bcb0991SDimitry Andric return ForCodesize ? 8 : 3; // Literal pool load 56378bcb0991SDimitry Andric } 56388bcb0991SDimitry Andric 56398bcb0991SDimitry Andric bool llvm::HasLowerConstantMaterializationCost(unsigned Val1, unsigned Val2, 56408bcb0991SDimitry Andric const ARMSubtarget *Subtarget, 56418bcb0991SDimitry Andric bool ForCodesize) { 56428bcb0991SDimitry Andric // Check with ForCodesize 56438bcb0991SDimitry Andric unsigned Cost1 = ConstantMaterializationCost(Val1, Subtarget, ForCodesize); 56448bcb0991SDimitry Andric unsigned Cost2 = ConstantMaterializationCost(Val2, Subtarget, ForCodesize); 56458bcb0991SDimitry Andric if (Cost1 < Cost2) 56468bcb0991SDimitry Andric return true; 56478bcb0991SDimitry Andric if (Cost1 > Cost2) 56488bcb0991SDimitry Andric return false; 56498bcb0991SDimitry Andric 56508bcb0991SDimitry Andric // If they are equal, try with !ForCodesize 56518bcb0991SDimitry Andric return ConstantMaterializationCost(Val1, Subtarget, !ForCodesize) < 56528bcb0991SDimitry Andric ConstantMaterializationCost(Val2, Subtarget, !ForCodesize); 56538bcb0991SDimitry Andric } 56545ffd83dbSDimitry Andric 56555ffd83dbSDimitry Andric /// Constants defining how certain sequences should be outlined. 56565ffd83dbSDimitry Andric /// This encompasses how an outlined function should be called, and what kind of 56575ffd83dbSDimitry Andric /// frame should be emitted for that outlined function. 56585ffd83dbSDimitry Andric /// 56595ffd83dbSDimitry Andric /// \p MachineOutlinerTailCall implies that the function is being created from 56605ffd83dbSDimitry Andric /// a sequence of instructions ending in a return. 56615ffd83dbSDimitry Andric /// 56625ffd83dbSDimitry Andric /// That is, 56635ffd83dbSDimitry Andric /// 56645ffd83dbSDimitry Andric /// I1 OUTLINED_FUNCTION: 56655ffd83dbSDimitry Andric /// I2 --> B OUTLINED_FUNCTION I1 56665ffd83dbSDimitry Andric /// BX LR I2 56675ffd83dbSDimitry Andric /// BX LR 56685ffd83dbSDimitry Andric /// 56695ffd83dbSDimitry Andric /// +-------------------------+--------+-----+ 56705ffd83dbSDimitry Andric /// | | Thumb2 | ARM | 56715ffd83dbSDimitry Andric /// +-------------------------+--------+-----+ 56725ffd83dbSDimitry Andric /// | Call overhead in Bytes | 4 | 4 | 56735ffd83dbSDimitry Andric /// | Frame overhead in Bytes | 0 | 0 | 56745ffd83dbSDimitry Andric /// | Stack fixup required | No | No | 56755ffd83dbSDimitry Andric /// +-------------------------+--------+-----+ 56765ffd83dbSDimitry Andric /// 56775ffd83dbSDimitry Andric /// \p MachineOutlinerThunk implies that the function is being created from 56785ffd83dbSDimitry Andric /// a sequence of instructions ending in a call. The outlined function is 56795ffd83dbSDimitry Andric /// called with a BL instruction, and the outlined function tail-calls the 56805ffd83dbSDimitry Andric /// original call destination. 56815ffd83dbSDimitry Andric /// 56825ffd83dbSDimitry Andric /// That is, 56835ffd83dbSDimitry Andric /// 56845ffd83dbSDimitry Andric /// I1 OUTLINED_FUNCTION: 56855ffd83dbSDimitry Andric /// I2 --> BL OUTLINED_FUNCTION I1 56865ffd83dbSDimitry Andric /// BL f I2 56875ffd83dbSDimitry Andric /// B f 56885ffd83dbSDimitry Andric /// 56895ffd83dbSDimitry Andric /// +-------------------------+--------+-----+ 56905ffd83dbSDimitry Andric /// | | Thumb2 | ARM | 56915ffd83dbSDimitry Andric /// +-------------------------+--------+-----+ 56925ffd83dbSDimitry Andric /// | Call overhead in Bytes | 4 | 4 | 56935ffd83dbSDimitry Andric /// | Frame overhead in Bytes | 0 | 0 | 56945ffd83dbSDimitry Andric /// | Stack fixup required | No | No | 56955ffd83dbSDimitry Andric /// +-------------------------+--------+-----+ 56965ffd83dbSDimitry Andric /// 56975ffd83dbSDimitry Andric /// \p MachineOutlinerNoLRSave implies that the function should be called using 56985ffd83dbSDimitry Andric /// a BL instruction, but doesn't require LR to be saved and restored. This 56995ffd83dbSDimitry Andric /// happens when LR is known to be dead. 57005ffd83dbSDimitry Andric /// 57015ffd83dbSDimitry Andric /// That is, 57025ffd83dbSDimitry Andric /// 57035ffd83dbSDimitry Andric /// I1 OUTLINED_FUNCTION: 57045ffd83dbSDimitry Andric /// I2 --> BL OUTLINED_FUNCTION I1 57055ffd83dbSDimitry Andric /// I3 I2 57065ffd83dbSDimitry Andric /// I3 57075ffd83dbSDimitry Andric /// BX LR 57085ffd83dbSDimitry Andric /// 57095ffd83dbSDimitry Andric /// +-------------------------+--------+-----+ 57105ffd83dbSDimitry Andric /// | | Thumb2 | ARM | 57115ffd83dbSDimitry Andric /// +-------------------------+--------+-----+ 57125ffd83dbSDimitry Andric /// | Call overhead in Bytes | 4 | 4 | 57130eae32dcSDimitry Andric /// | Frame overhead in Bytes | 2 | 4 | 57145ffd83dbSDimitry Andric /// | Stack fixup required | No | No | 57155ffd83dbSDimitry Andric /// +-------------------------+--------+-----+ 57165ffd83dbSDimitry Andric /// 57175ffd83dbSDimitry Andric /// \p MachineOutlinerRegSave implies that the function should be called with a 57185ffd83dbSDimitry Andric /// save and restore of LR to an available register. This allows us to avoid 57195ffd83dbSDimitry Andric /// stack fixups. Note that this outlining variant is compatible with the 57205ffd83dbSDimitry Andric /// NoLRSave case. 57215ffd83dbSDimitry Andric /// 57225ffd83dbSDimitry Andric /// That is, 57235ffd83dbSDimitry Andric /// 57245ffd83dbSDimitry Andric /// I1 Save LR OUTLINED_FUNCTION: 57255ffd83dbSDimitry Andric /// I2 --> BL OUTLINED_FUNCTION I1 57265ffd83dbSDimitry Andric /// I3 Restore LR I2 57275ffd83dbSDimitry Andric /// I3 57285ffd83dbSDimitry Andric /// BX LR 57295ffd83dbSDimitry Andric /// 57305ffd83dbSDimitry Andric /// +-------------------------+--------+-----+ 57315ffd83dbSDimitry Andric /// | | Thumb2 | ARM | 57325ffd83dbSDimitry Andric /// +-------------------------+--------+-----+ 57335ffd83dbSDimitry Andric /// | Call overhead in Bytes | 8 | 12 | 57345ffd83dbSDimitry Andric /// | Frame overhead in Bytes | 2 | 4 | 57355ffd83dbSDimitry Andric /// | Stack fixup required | No | No | 57365ffd83dbSDimitry Andric /// +-------------------------+--------+-----+ 5737e8d8bef9SDimitry Andric /// 5738e8d8bef9SDimitry Andric /// \p MachineOutlinerDefault implies that the function should be called with 5739e8d8bef9SDimitry Andric /// a save and restore of LR to the stack. 5740e8d8bef9SDimitry Andric /// 5741e8d8bef9SDimitry Andric /// That is, 5742e8d8bef9SDimitry Andric /// 5743e8d8bef9SDimitry Andric /// I1 Save LR OUTLINED_FUNCTION: 5744e8d8bef9SDimitry Andric /// I2 --> BL OUTLINED_FUNCTION I1 5745e8d8bef9SDimitry Andric /// I3 Restore LR I2 5746e8d8bef9SDimitry Andric /// I3 5747e8d8bef9SDimitry Andric /// BX LR 5748e8d8bef9SDimitry Andric /// 5749e8d8bef9SDimitry Andric /// +-------------------------+--------+-----+ 5750e8d8bef9SDimitry Andric /// | | Thumb2 | ARM | 5751e8d8bef9SDimitry Andric /// +-------------------------+--------+-----+ 5752e8d8bef9SDimitry Andric /// | Call overhead in Bytes | 8 | 12 | 5753e8d8bef9SDimitry Andric /// | Frame overhead in Bytes | 2 | 4 | 5754e8d8bef9SDimitry Andric /// | Stack fixup required | Yes | Yes | 5755e8d8bef9SDimitry Andric /// +-------------------------+--------+-----+ 57565ffd83dbSDimitry Andric 57575ffd83dbSDimitry Andric enum MachineOutlinerClass { 57585ffd83dbSDimitry Andric MachineOutlinerTailCall, 57595ffd83dbSDimitry Andric MachineOutlinerThunk, 57605ffd83dbSDimitry Andric MachineOutlinerNoLRSave, 5761e8d8bef9SDimitry Andric MachineOutlinerRegSave, 5762e8d8bef9SDimitry Andric MachineOutlinerDefault 57635ffd83dbSDimitry Andric }; 57645ffd83dbSDimitry Andric 57655ffd83dbSDimitry Andric enum MachineOutlinerMBBFlags { 57665ffd83dbSDimitry Andric LRUnavailableSomewhere = 0x2, 57675ffd83dbSDimitry Andric HasCalls = 0x4, 57685ffd83dbSDimitry Andric UnsafeRegsDead = 0x8 57695ffd83dbSDimitry Andric }; 57705ffd83dbSDimitry Andric 57715ffd83dbSDimitry Andric struct OutlinerCosts { 57724824e7fdSDimitry Andric int CallTailCall; 57734824e7fdSDimitry Andric int FrameTailCall; 57744824e7fdSDimitry Andric int CallThunk; 57754824e7fdSDimitry Andric int FrameThunk; 57764824e7fdSDimitry Andric int CallNoLRSave; 57774824e7fdSDimitry Andric int FrameNoLRSave; 57784824e7fdSDimitry Andric int CallRegSave; 57794824e7fdSDimitry Andric int FrameRegSave; 57804824e7fdSDimitry Andric int CallDefault; 57814824e7fdSDimitry Andric int FrameDefault; 57824824e7fdSDimitry Andric int SaveRestoreLROnStack; 57835ffd83dbSDimitry Andric 57845ffd83dbSDimitry Andric OutlinerCosts(const ARMSubtarget &target) 57855ffd83dbSDimitry Andric : CallTailCall(target.isThumb() ? 4 : 4), 57865ffd83dbSDimitry Andric FrameTailCall(target.isThumb() ? 0 : 0), 57875ffd83dbSDimitry Andric CallThunk(target.isThumb() ? 4 : 4), 57885ffd83dbSDimitry Andric FrameThunk(target.isThumb() ? 0 : 0), 57895ffd83dbSDimitry Andric CallNoLRSave(target.isThumb() ? 4 : 4), 57900eae32dcSDimitry Andric FrameNoLRSave(target.isThumb() ? 2 : 4), 57915ffd83dbSDimitry Andric CallRegSave(target.isThumb() ? 8 : 12), 5792e8d8bef9SDimitry Andric FrameRegSave(target.isThumb() ? 2 : 4), 5793e8d8bef9SDimitry Andric CallDefault(target.isThumb() ? 8 : 12), 5794e8d8bef9SDimitry Andric FrameDefault(target.isThumb() ? 2 : 4), 5795e8d8bef9SDimitry Andric SaveRestoreLROnStack(target.isThumb() ? 8 : 8) {} 57965ffd83dbSDimitry Andric }; 57975ffd83dbSDimitry Andric 5798*81ad6265SDimitry Andric Register 5799*81ad6265SDimitry Andric ARMBaseInstrInfo::findRegisterToSaveLRTo(outliner::Candidate &C) const { 58005ffd83dbSDimitry Andric MachineFunction *MF = C.getMF(); 5801*81ad6265SDimitry Andric const TargetRegisterInfo &TRI = *MF->getSubtarget().getRegisterInfo(); 5802*81ad6265SDimitry Andric const ARMBaseRegisterInfo *ARI = 5803*81ad6265SDimitry Andric static_cast<const ARMBaseRegisterInfo *>(&TRI); 58045ffd83dbSDimitry Andric 58055ffd83dbSDimitry Andric BitVector regsReserved = ARI->getReservedRegs(*MF); 58065ffd83dbSDimitry Andric // Check if there is an available register across the sequence that we can 58075ffd83dbSDimitry Andric // use. 5808*81ad6265SDimitry Andric for (Register Reg : ARM::rGPRRegClass) { 58095ffd83dbSDimitry Andric if (!(Reg < regsReserved.size() && regsReserved.test(Reg)) && 58105ffd83dbSDimitry Andric Reg != ARM::LR && // LR is not reserved, but don't use it. 58115ffd83dbSDimitry Andric Reg != ARM::R12 && // R12 is not guaranteed to be preserved. 5812*81ad6265SDimitry Andric C.isAvailableAcrossAndOutOfSeq(Reg, TRI) && 5813*81ad6265SDimitry Andric C.isAvailableInsideSeq(Reg, TRI)) 58145ffd83dbSDimitry Andric return Reg; 58155ffd83dbSDimitry Andric } 5816*81ad6265SDimitry Andric return Register(); 58175ffd83dbSDimitry Andric } 58185ffd83dbSDimitry Andric 5819e8d8bef9SDimitry Andric // Compute liveness of LR at the point after the interval [I, E), which 5820e8d8bef9SDimitry Andric // denotes a *backward* iteration through instructions. Used only for return 5821e8d8bef9SDimitry Andric // basic blocks, which do not end with a tail call. 5822e8d8bef9SDimitry Andric static bool isLRAvailable(const TargetRegisterInfo &TRI, 5823e8d8bef9SDimitry Andric MachineBasicBlock::reverse_iterator I, 5824e8d8bef9SDimitry Andric MachineBasicBlock::reverse_iterator E) { 5825e8d8bef9SDimitry Andric // At the end of the function LR dead. 5826e8d8bef9SDimitry Andric bool Live = false; 5827e8d8bef9SDimitry Andric for (; I != E; ++I) { 5828e8d8bef9SDimitry Andric const MachineInstr &MI = *I; 5829e8d8bef9SDimitry Andric 5830e8d8bef9SDimitry Andric // Check defs of LR. 5831e8d8bef9SDimitry Andric if (MI.modifiesRegister(ARM::LR, &TRI)) 5832e8d8bef9SDimitry Andric Live = false; 5833e8d8bef9SDimitry Andric 5834e8d8bef9SDimitry Andric // Check uses of LR. 5835e8d8bef9SDimitry Andric unsigned Opcode = MI.getOpcode(); 5836e8d8bef9SDimitry Andric if (Opcode == ARM::BX_RET || Opcode == ARM::MOVPCLR || 5837e8d8bef9SDimitry Andric Opcode == ARM::SUBS_PC_LR || Opcode == ARM::tBX_RET || 5838e8d8bef9SDimitry Andric Opcode == ARM::tBXNS_RET) { 5839e8d8bef9SDimitry Andric // These instructions use LR, but it's not an (explicit or implicit) 5840e8d8bef9SDimitry Andric // operand. 5841e8d8bef9SDimitry Andric Live = true; 5842e8d8bef9SDimitry Andric continue; 5843e8d8bef9SDimitry Andric } 5844e8d8bef9SDimitry Andric if (MI.readsRegister(ARM::LR, &TRI)) 5845e8d8bef9SDimitry Andric Live = true; 5846e8d8bef9SDimitry Andric } 5847e8d8bef9SDimitry Andric return !Live; 5848e8d8bef9SDimitry Andric } 5849e8d8bef9SDimitry Andric 58505ffd83dbSDimitry Andric outliner::OutlinedFunction ARMBaseInstrInfo::getOutliningCandidateInfo( 58515ffd83dbSDimitry Andric std::vector<outliner::Candidate> &RepeatedSequenceLocs) const { 58525ffd83dbSDimitry Andric outliner::Candidate &FirstCand = RepeatedSequenceLocs[0]; 58535ffd83dbSDimitry Andric unsigned SequenceSize = 58545ffd83dbSDimitry Andric std::accumulate(FirstCand.front(), std::next(FirstCand.back()), 0, 58555ffd83dbSDimitry Andric [this](unsigned Sum, const MachineInstr &MI) { 58565ffd83dbSDimitry Andric return Sum + getInstSizeInBytes(MI); 58575ffd83dbSDimitry Andric }); 58585ffd83dbSDimitry Andric 58595ffd83dbSDimitry Andric // Properties about candidate MBBs that hold for all of them. 58605ffd83dbSDimitry Andric unsigned FlagsSetInAll = 0xF; 58615ffd83dbSDimitry Andric 58625ffd83dbSDimitry Andric // Compute liveness information for each candidate, and set FlagsSetInAll. 58635ffd83dbSDimitry Andric const TargetRegisterInfo &TRI = getRegisterInfo(); 5864*81ad6265SDimitry Andric for (outliner::Candidate &C : RepeatedSequenceLocs) 5865*81ad6265SDimitry Andric FlagsSetInAll &= C.Flags; 58665ffd83dbSDimitry Andric 58675ffd83dbSDimitry Andric // According to the ARM Procedure Call Standard, the following are 58685ffd83dbSDimitry Andric // undefined on entry/exit from a function call: 58695ffd83dbSDimitry Andric // 58705ffd83dbSDimitry Andric // * Register R12(IP), 58715ffd83dbSDimitry Andric // * Condition codes (and thus the CPSR register) 58725ffd83dbSDimitry Andric // 58735ffd83dbSDimitry Andric // Since we control the instructions which are part of the outlined regions 58745ffd83dbSDimitry Andric // we don't need to be fully compliant with the AAPCS, but we have to 58755ffd83dbSDimitry Andric // guarantee that if a veneer is inserted at link time the code is still 58765ffd83dbSDimitry Andric // correct. Because of this, we can't outline any sequence of instructions 58775ffd83dbSDimitry Andric // where one of these registers is live into/across it. Thus, we need to 58785ffd83dbSDimitry Andric // delete those candidates. 58795ffd83dbSDimitry Andric auto CantGuaranteeValueAcrossCall = [&TRI](outliner::Candidate &C) { 58805ffd83dbSDimitry Andric // If the unsafe registers in this block are all dead, then we don't need 58815ffd83dbSDimitry Andric // to compute liveness here. 58825ffd83dbSDimitry Andric if (C.Flags & UnsafeRegsDead) 58835ffd83dbSDimitry Andric return false; 5884*81ad6265SDimitry Andric return C.isAnyUnavailableAcrossOrOutOfSeq({ARM::R12, ARM::CPSR}, TRI); 58855ffd83dbSDimitry Andric }; 58865ffd83dbSDimitry Andric 58875ffd83dbSDimitry Andric // Are there any candidates where those registers are live? 58885ffd83dbSDimitry Andric if (!(FlagsSetInAll & UnsafeRegsDead)) { 58895ffd83dbSDimitry Andric // Erase every candidate that violates the restrictions above. (It could be 58905ffd83dbSDimitry Andric // true that we have viable candidates, so it's not worth bailing out in 58915ffd83dbSDimitry Andric // the case that, say, 1 out of 20 candidates violate the restructions.) 5892e8d8bef9SDimitry Andric llvm::erase_if(RepeatedSequenceLocs, CantGuaranteeValueAcrossCall); 58935ffd83dbSDimitry Andric 58945ffd83dbSDimitry Andric // If the sequence doesn't have enough candidates left, then we're done. 58955ffd83dbSDimitry Andric if (RepeatedSequenceLocs.size() < 2) 58965ffd83dbSDimitry Andric return outliner::OutlinedFunction(); 58975ffd83dbSDimitry Andric } 58985ffd83dbSDimitry Andric 58990eae32dcSDimitry Andric // We expect the majority of the outlining candidates to be in consensus with 59000eae32dcSDimitry Andric // regard to return address sign and authentication, and branch target 59010eae32dcSDimitry Andric // enforcement, in other words, partitioning according to all the four 59020eae32dcSDimitry Andric // possible combinations of PAC-RET and BTI is going to yield one big subset 59030eae32dcSDimitry Andric // and three small (likely empty) subsets. That allows us to cull incompatible 59040eae32dcSDimitry Andric // candidates separately for PAC-RET and BTI. 59050eae32dcSDimitry Andric 59064824e7fdSDimitry Andric // Partition the candidates in two sets: one with BTI enabled and one with BTI 59070eae32dcSDimitry Andric // disabled. Remove the candidates from the smaller set. If they are the same 59080eae32dcSDimitry Andric // number prefer the non-BTI ones for outlining, since they have less 59090eae32dcSDimitry Andric // overhead. 59104824e7fdSDimitry Andric auto NoBTI = 59114824e7fdSDimitry Andric llvm::partition(RepeatedSequenceLocs, [](const outliner::Candidate &C) { 59124824e7fdSDimitry Andric const ARMFunctionInfo &AFI = *C.getMF()->getInfo<ARMFunctionInfo>(); 59134824e7fdSDimitry Andric return AFI.branchTargetEnforcement(); 59144824e7fdSDimitry Andric }); 59154824e7fdSDimitry Andric if (std::distance(RepeatedSequenceLocs.begin(), NoBTI) > 59164824e7fdSDimitry Andric std::distance(NoBTI, RepeatedSequenceLocs.end())) 59174824e7fdSDimitry Andric RepeatedSequenceLocs.erase(NoBTI, RepeatedSequenceLocs.end()); 59184824e7fdSDimitry Andric else 59194824e7fdSDimitry Andric RepeatedSequenceLocs.erase(RepeatedSequenceLocs.begin(), NoBTI); 59200eae32dcSDimitry Andric 59210eae32dcSDimitry Andric if (RepeatedSequenceLocs.size() < 2) 59220eae32dcSDimitry Andric return outliner::OutlinedFunction(); 59230eae32dcSDimitry Andric 59240eae32dcSDimitry Andric // Likewise, partition the candidates according to PAC-RET enablement. 59250eae32dcSDimitry Andric auto NoPAC = 59260eae32dcSDimitry Andric llvm::partition(RepeatedSequenceLocs, [](const outliner::Candidate &C) { 59270eae32dcSDimitry Andric const ARMFunctionInfo &AFI = *C.getMF()->getInfo<ARMFunctionInfo>(); 59280eae32dcSDimitry Andric // If the function happens to not spill the LR, do not disqualify it 59290eae32dcSDimitry Andric // from the outlining. 59300eae32dcSDimitry Andric return AFI.shouldSignReturnAddress(true); 59310eae32dcSDimitry Andric }); 59320eae32dcSDimitry Andric if (std::distance(RepeatedSequenceLocs.begin(), NoPAC) > 59330eae32dcSDimitry Andric std::distance(NoPAC, RepeatedSequenceLocs.end())) 59340eae32dcSDimitry Andric RepeatedSequenceLocs.erase(NoPAC, RepeatedSequenceLocs.end()); 59350eae32dcSDimitry Andric else 59360eae32dcSDimitry Andric RepeatedSequenceLocs.erase(RepeatedSequenceLocs.begin(), NoPAC); 59370eae32dcSDimitry Andric 59384824e7fdSDimitry Andric if (RepeatedSequenceLocs.size() < 2) 59394824e7fdSDimitry Andric return outliner::OutlinedFunction(); 59404824e7fdSDimitry Andric 59415ffd83dbSDimitry Andric // At this point, we have only "safe" candidates to outline. Figure out 59425ffd83dbSDimitry Andric // frame + call instruction information. 59435ffd83dbSDimitry Andric 59445ffd83dbSDimitry Andric unsigned LastInstrOpcode = RepeatedSequenceLocs[0].back()->getOpcode(); 59455ffd83dbSDimitry Andric 59465ffd83dbSDimitry Andric // Helper lambda which sets call information for every candidate. 59475ffd83dbSDimitry Andric auto SetCandidateCallInfo = 59485ffd83dbSDimitry Andric [&RepeatedSequenceLocs](unsigned CallID, unsigned NumBytesForCall) { 59495ffd83dbSDimitry Andric for (outliner::Candidate &C : RepeatedSequenceLocs) 59505ffd83dbSDimitry Andric C.setCallInfo(CallID, NumBytesForCall); 59515ffd83dbSDimitry Andric }; 59525ffd83dbSDimitry Andric 59535ffd83dbSDimitry Andric OutlinerCosts Costs(Subtarget); 59540eae32dcSDimitry Andric 59554824e7fdSDimitry Andric const auto &SomeMFI = 59564824e7fdSDimitry Andric *RepeatedSequenceLocs.front().getMF()->getInfo<ARMFunctionInfo>(); 59574824e7fdSDimitry Andric // Adjust costs to account for the BTI instructions. 59584824e7fdSDimitry Andric if (SomeMFI.branchTargetEnforcement()) { 59594824e7fdSDimitry Andric Costs.FrameDefault += 4; 59604824e7fdSDimitry Andric Costs.FrameNoLRSave += 4; 59614824e7fdSDimitry Andric Costs.FrameRegSave += 4; 59624824e7fdSDimitry Andric Costs.FrameTailCall += 4; 59634824e7fdSDimitry Andric Costs.FrameThunk += 4; 59644824e7fdSDimitry Andric } 59650eae32dcSDimitry Andric 59660eae32dcSDimitry Andric // Adjust costs to account for sign and authentication instructions. 59670eae32dcSDimitry Andric if (SomeMFI.shouldSignReturnAddress(true)) { 59680eae32dcSDimitry Andric Costs.CallDefault += 8; // +PAC instr, +AUT instr 59690eae32dcSDimitry Andric Costs.SaveRestoreLROnStack += 8; // +PAC instr, +AUT instr 59700eae32dcSDimitry Andric } 59710eae32dcSDimitry Andric 5972e8d8bef9SDimitry Andric unsigned FrameID = MachineOutlinerDefault; 5973e8d8bef9SDimitry Andric unsigned NumBytesToCreateFrame = Costs.FrameDefault; 59745ffd83dbSDimitry Andric 59755ffd83dbSDimitry Andric // If the last instruction in any candidate is a terminator, then we should 59765ffd83dbSDimitry Andric // tail call all of the candidates. 59775ffd83dbSDimitry Andric if (RepeatedSequenceLocs[0].back()->isTerminator()) { 59785ffd83dbSDimitry Andric FrameID = MachineOutlinerTailCall; 59795ffd83dbSDimitry Andric NumBytesToCreateFrame = Costs.FrameTailCall; 59805ffd83dbSDimitry Andric SetCandidateCallInfo(MachineOutlinerTailCall, Costs.CallTailCall); 59815ffd83dbSDimitry Andric } else if (LastInstrOpcode == ARM::BL || LastInstrOpcode == ARM::BLX || 5982e8d8bef9SDimitry Andric LastInstrOpcode == ARM::BLX_noip || LastInstrOpcode == ARM::tBL || 5983e8d8bef9SDimitry Andric LastInstrOpcode == ARM::tBLXr || 5984e8d8bef9SDimitry Andric LastInstrOpcode == ARM::tBLXr_noip || 59855ffd83dbSDimitry Andric LastInstrOpcode == ARM::tBLXi) { 59865ffd83dbSDimitry Andric FrameID = MachineOutlinerThunk; 59875ffd83dbSDimitry Andric NumBytesToCreateFrame = Costs.FrameThunk; 59885ffd83dbSDimitry Andric SetCandidateCallInfo(MachineOutlinerThunk, Costs.CallThunk); 59895ffd83dbSDimitry Andric } else { 59905ffd83dbSDimitry Andric // We need to decide how to emit calls + frames. We can always emit the same 5991e8d8bef9SDimitry Andric // frame if we don't need to save to the stack. If we have to save to the 5992e8d8bef9SDimitry Andric // stack, then we need a different frame. 59935ffd83dbSDimitry Andric unsigned NumBytesNoStackCalls = 0; 59945ffd83dbSDimitry Andric std::vector<outliner::Candidate> CandidatesWithoutStackFixups; 59955ffd83dbSDimitry Andric 59965ffd83dbSDimitry Andric for (outliner::Candidate &C : RepeatedSequenceLocs) { 5997e8d8bef9SDimitry Andric // LR liveness is overestimated in return blocks, unless they end with a 5998e8d8bef9SDimitry Andric // tail call. 5999e8d8bef9SDimitry Andric const auto Last = C.getMBB()->rbegin(); 6000e8d8bef9SDimitry Andric const bool LRIsAvailable = 6001e8d8bef9SDimitry Andric C.getMBB()->isReturnBlock() && !Last->isCall() 6002e8d8bef9SDimitry Andric ? isLRAvailable(TRI, Last, 6003e8d8bef9SDimitry Andric (MachineBasicBlock::reverse_iterator)C.front()) 6004*81ad6265SDimitry Andric : C.isAvailableAcrossAndOutOfSeq(ARM::LR, TRI); 6005e8d8bef9SDimitry Andric if (LRIsAvailable) { 60065ffd83dbSDimitry Andric FrameID = MachineOutlinerNoLRSave; 60075ffd83dbSDimitry Andric NumBytesNoStackCalls += Costs.CallNoLRSave; 60085ffd83dbSDimitry Andric C.setCallInfo(MachineOutlinerNoLRSave, Costs.CallNoLRSave); 60095ffd83dbSDimitry Andric CandidatesWithoutStackFixups.push_back(C); 60105ffd83dbSDimitry Andric } 60115ffd83dbSDimitry Andric 60125ffd83dbSDimitry Andric // Is an unused register available? If so, we won't modify the stack, so 60135ffd83dbSDimitry Andric // we can outline with the same frame type as those that don't save LR. 60145ffd83dbSDimitry Andric else if (findRegisterToSaveLRTo(C)) { 60155ffd83dbSDimitry Andric FrameID = MachineOutlinerRegSave; 60165ffd83dbSDimitry Andric NumBytesNoStackCalls += Costs.CallRegSave; 60175ffd83dbSDimitry Andric C.setCallInfo(MachineOutlinerRegSave, Costs.CallRegSave); 60185ffd83dbSDimitry Andric CandidatesWithoutStackFixups.push_back(C); 60195ffd83dbSDimitry Andric } 6020e8d8bef9SDimitry Andric 6021e8d8bef9SDimitry Andric // Is SP used in the sequence at all? If not, we don't have to modify 6022e8d8bef9SDimitry Andric // the stack, so we are guaranteed to get the same frame. 6023*81ad6265SDimitry Andric else if (C.isAvailableInsideSeq(ARM::SP, TRI)) { 6024e8d8bef9SDimitry Andric NumBytesNoStackCalls += Costs.CallDefault; 6025e8d8bef9SDimitry Andric C.setCallInfo(MachineOutlinerDefault, Costs.CallDefault); 6026e8d8bef9SDimitry Andric CandidatesWithoutStackFixups.push_back(C); 60275ffd83dbSDimitry Andric } 60285ffd83dbSDimitry Andric 6029e8d8bef9SDimitry Andric // If we outline this, we need to modify the stack. Pretend we don't 6030e8d8bef9SDimitry Andric // outline this by saving all of its bytes. 6031e8d8bef9SDimitry Andric else 6032e8d8bef9SDimitry Andric NumBytesNoStackCalls += SequenceSize; 6033e8d8bef9SDimitry Andric } 6034e8d8bef9SDimitry Andric 6035e8d8bef9SDimitry Andric // If there are no places where we have to save LR, then note that we don't 6036e8d8bef9SDimitry Andric // have to update the stack. Otherwise, give every candidate the default 6037e8d8bef9SDimitry Andric // call type 6038e8d8bef9SDimitry Andric if (NumBytesNoStackCalls <= 6039e8d8bef9SDimitry Andric RepeatedSequenceLocs.size() * Costs.CallDefault) { 60405ffd83dbSDimitry Andric RepeatedSequenceLocs = CandidatesWithoutStackFixups; 6041e8d8bef9SDimitry Andric FrameID = MachineOutlinerNoLRSave; 60425ffd83dbSDimitry Andric } else 6043e8d8bef9SDimitry Andric SetCandidateCallInfo(MachineOutlinerDefault, Costs.CallDefault); 6044e8d8bef9SDimitry Andric } 6045e8d8bef9SDimitry Andric 6046e8d8bef9SDimitry Andric // Does every candidate's MBB contain a call? If so, then we might have a 6047e8d8bef9SDimitry Andric // call in the range. 6048e8d8bef9SDimitry Andric if (FlagsSetInAll & MachineOutlinerMBBFlags::HasCalls) { 6049e8d8bef9SDimitry Andric // check if the range contains a call. These require a save + restore of 6050e8d8bef9SDimitry Andric // the link register. 6051e8d8bef9SDimitry Andric if (std::any_of(FirstCand.front(), FirstCand.back(), 6052e8d8bef9SDimitry Andric [](const MachineInstr &MI) { return MI.isCall(); })) 6053e8d8bef9SDimitry Andric NumBytesToCreateFrame += Costs.SaveRestoreLROnStack; 6054e8d8bef9SDimitry Andric 6055e8d8bef9SDimitry Andric // Handle the last instruction separately. If it is tail call, then the 6056e8d8bef9SDimitry Andric // last instruction is a call, we don't want to save + restore in this 6057e8d8bef9SDimitry Andric // case. However, it could be possible that the last instruction is a 6058e8d8bef9SDimitry Andric // call without it being valid to tail call this sequence. We should 6059e8d8bef9SDimitry Andric // consider this as well. 6060e8d8bef9SDimitry Andric else if (FrameID != MachineOutlinerThunk && 6061e8d8bef9SDimitry Andric FrameID != MachineOutlinerTailCall && FirstCand.back()->isCall()) 6062e8d8bef9SDimitry Andric NumBytesToCreateFrame += Costs.SaveRestoreLROnStack; 60635ffd83dbSDimitry Andric } 60645ffd83dbSDimitry Andric 60655ffd83dbSDimitry Andric return outliner::OutlinedFunction(RepeatedSequenceLocs, SequenceSize, 60665ffd83dbSDimitry Andric NumBytesToCreateFrame, FrameID); 60675ffd83dbSDimitry Andric } 60685ffd83dbSDimitry Andric 6069e8d8bef9SDimitry Andric bool ARMBaseInstrInfo::checkAndUpdateStackOffset(MachineInstr *MI, 6070e8d8bef9SDimitry Andric int64_t Fixup, 6071e8d8bef9SDimitry Andric bool Updt) const { 6072e8d8bef9SDimitry Andric int SPIdx = MI->findRegisterUseOperandIdx(ARM::SP); 6073e8d8bef9SDimitry Andric unsigned AddrMode = (MI->getDesc().TSFlags & ARMII::AddrModeMask); 6074e8d8bef9SDimitry Andric if (SPIdx < 0) 6075e8d8bef9SDimitry Andric // No SP operand 6076e8d8bef9SDimitry Andric return true; 6077e8d8bef9SDimitry Andric else if (SPIdx != 1 && (AddrMode != ARMII::AddrModeT2_i8s4 || SPIdx != 2)) 6078e8d8bef9SDimitry Andric // If SP is not the base register we can't do much 6079e8d8bef9SDimitry Andric return false; 6080e8d8bef9SDimitry Andric 6081e8d8bef9SDimitry Andric // Stack might be involved but addressing mode doesn't handle any offset. 6082e8d8bef9SDimitry Andric // Rq: AddrModeT1_[1|2|4] don't operate on SP 60834824e7fdSDimitry Andric if (AddrMode == ARMII::AddrMode1 || // Arithmetic instructions 60844824e7fdSDimitry Andric AddrMode == ARMII::AddrMode4 || // Load/Store Multiple 60854824e7fdSDimitry Andric AddrMode == ARMII::AddrMode6 || // Neon Load/Store Multiple 60864824e7fdSDimitry Andric AddrMode == ARMII::AddrModeT2_so || // SP can't be used as based register 60874824e7fdSDimitry Andric AddrMode == ARMII::AddrModeT2_pc || // PCrel access 60884824e7fdSDimitry Andric AddrMode == ARMII::AddrMode2 || // Used by PRE and POST indexed LD/ST 60894824e7fdSDimitry Andric AddrMode == ARMII::AddrModeT2_i7 || // v8.1-M MVE 60904824e7fdSDimitry Andric AddrMode == ARMII::AddrModeT2_i7s2 || // v8.1-M MVE 60914824e7fdSDimitry Andric AddrMode == ARMII::AddrModeT2_i7s4 || // v8.1-M sys regs VLDR/VSTR 60924824e7fdSDimitry Andric AddrMode == ARMII::AddrModeNone || 60934824e7fdSDimitry Andric AddrMode == ARMII::AddrModeT2_i8 || // Pre/Post inc instructions 60944824e7fdSDimitry Andric AddrMode == ARMII::AddrModeT2_i8neg) // Always negative imm 6095e8d8bef9SDimitry Andric return false; 6096e8d8bef9SDimitry Andric 6097e8d8bef9SDimitry Andric unsigned NumOps = MI->getDesc().getNumOperands(); 6098e8d8bef9SDimitry Andric unsigned ImmIdx = NumOps - 3; 6099e8d8bef9SDimitry Andric 6100e8d8bef9SDimitry Andric const MachineOperand &Offset = MI->getOperand(ImmIdx); 6101e8d8bef9SDimitry Andric assert(Offset.isImm() && "Is not an immediate"); 6102e8d8bef9SDimitry Andric int64_t OffVal = Offset.getImm(); 6103e8d8bef9SDimitry Andric 6104e8d8bef9SDimitry Andric if (OffVal < 0) 6105e8d8bef9SDimitry Andric // Don't override data if the are below SP. 6106e8d8bef9SDimitry Andric return false; 6107e8d8bef9SDimitry Andric 6108e8d8bef9SDimitry Andric unsigned NumBits = 0; 6109e8d8bef9SDimitry Andric unsigned Scale = 1; 6110e8d8bef9SDimitry Andric 6111e8d8bef9SDimitry Andric switch (AddrMode) { 6112e8d8bef9SDimitry Andric case ARMII::AddrMode3: 6113e8d8bef9SDimitry Andric if (ARM_AM::getAM3Op(OffVal) == ARM_AM::sub) 6114e8d8bef9SDimitry Andric return false; 6115e8d8bef9SDimitry Andric OffVal = ARM_AM::getAM3Offset(OffVal); 6116e8d8bef9SDimitry Andric NumBits = 8; 6117e8d8bef9SDimitry Andric break; 6118e8d8bef9SDimitry Andric case ARMII::AddrMode5: 6119e8d8bef9SDimitry Andric if (ARM_AM::getAM5Op(OffVal) == ARM_AM::sub) 6120e8d8bef9SDimitry Andric return false; 6121e8d8bef9SDimitry Andric OffVal = ARM_AM::getAM5Offset(OffVal); 6122e8d8bef9SDimitry Andric NumBits = 8; 6123e8d8bef9SDimitry Andric Scale = 4; 6124e8d8bef9SDimitry Andric break; 6125e8d8bef9SDimitry Andric case ARMII::AddrMode5FP16: 6126e8d8bef9SDimitry Andric if (ARM_AM::getAM5FP16Op(OffVal) == ARM_AM::sub) 6127e8d8bef9SDimitry Andric return false; 6128e8d8bef9SDimitry Andric OffVal = ARM_AM::getAM5FP16Offset(OffVal); 6129e8d8bef9SDimitry Andric NumBits = 8; 6130e8d8bef9SDimitry Andric Scale = 2; 6131e8d8bef9SDimitry Andric break; 61324824e7fdSDimitry Andric case ARMII::AddrModeT2_i8pos: 6133e8d8bef9SDimitry Andric NumBits = 8; 6134e8d8bef9SDimitry Andric break; 6135e8d8bef9SDimitry Andric case ARMII::AddrModeT2_i8s4: 613623408297SDimitry Andric // FIXME: Values are already scaled in this addressing mode. 613723408297SDimitry Andric assert((Fixup & 3) == 0 && "Can't encode this offset!"); 613823408297SDimitry Andric NumBits = 10; 613923408297SDimitry Andric break; 6140e8d8bef9SDimitry Andric case ARMII::AddrModeT2_ldrex: 6141e8d8bef9SDimitry Andric NumBits = 8; 6142e8d8bef9SDimitry Andric Scale = 4; 6143e8d8bef9SDimitry Andric break; 6144e8d8bef9SDimitry Andric case ARMII::AddrModeT2_i12: 6145e8d8bef9SDimitry Andric case ARMII::AddrMode_i12: 6146e8d8bef9SDimitry Andric NumBits = 12; 6147e8d8bef9SDimitry Andric break; 6148e8d8bef9SDimitry Andric case ARMII::AddrModeT1_s: // SP-relative LD/ST 6149e8d8bef9SDimitry Andric NumBits = 8; 6150e8d8bef9SDimitry Andric Scale = 4; 6151e8d8bef9SDimitry Andric break; 6152e8d8bef9SDimitry Andric default: 6153e8d8bef9SDimitry Andric llvm_unreachable("Unsupported addressing mode!"); 6154e8d8bef9SDimitry Andric } 6155e8d8bef9SDimitry Andric // Make sure the offset is encodable for instructions that scale the 6156e8d8bef9SDimitry Andric // immediate. 615723408297SDimitry Andric assert(((OffVal * Scale + Fixup) & (Scale - 1)) == 0 && 615823408297SDimitry Andric "Can't encode this offset!"); 6159e8d8bef9SDimitry Andric OffVal += Fixup / Scale; 6160e8d8bef9SDimitry Andric 6161e8d8bef9SDimitry Andric unsigned Mask = (1 << NumBits) - 1; 6162e8d8bef9SDimitry Andric 6163e8d8bef9SDimitry Andric if (OffVal <= Mask) { 6164e8d8bef9SDimitry Andric if (Updt) 6165e8d8bef9SDimitry Andric MI->getOperand(ImmIdx).setImm(OffVal); 6166e8d8bef9SDimitry Andric return true; 6167e8d8bef9SDimitry Andric } 6168e8d8bef9SDimitry Andric 6169e8d8bef9SDimitry Andric return false; 61704824e7fdSDimitry Andric } 6171e8d8bef9SDimitry Andric 61724824e7fdSDimitry Andric void ARMBaseInstrInfo::mergeOutliningCandidateAttributes( 61734824e7fdSDimitry Andric Function &F, std::vector<outliner::Candidate> &Candidates) const { 61744824e7fdSDimitry Andric outliner::Candidate &C = Candidates.front(); 61754824e7fdSDimitry Andric // branch-target-enforcement is guaranteed to be consistent between all 61764824e7fdSDimitry Andric // candidates, so we only need to look at one. 61774824e7fdSDimitry Andric const Function &CFn = C.getMF()->getFunction(); 61784824e7fdSDimitry Andric if (CFn.hasFnAttribute("branch-target-enforcement")) 61794824e7fdSDimitry Andric F.addFnAttr(CFn.getFnAttribute("branch-target-enforcement")); 61804824e7fdSDimitry Andric 61814824e7fdSDimitry Andric ARMGenInstrInfo::mergeOutliningCandidateAttributes(F, Candidates); 6182e8d8bef9SDimitry Andric } 6183e8d8bef9SDimitry Andric 61845ffd83dbSDimitry Andric bool ARMBaseInstrInfo::isFunctionSafeToOutlineFrom( 61855ffd83dbSDimitry Andric MachineFunction &MF, bool OutlineFromLinkOnceODRs) const { 61865ffd83dbSDimitry Andric const Function &F = MF.getFunction(); 61875ffd83dbSDimitry Andric 61885ffd83dbSDimitry Andric // Can F be deduplicated by the linker? If it can, don't outline from it. 61895ffd83dbSDimitry Andric if (!OutlineFromLinkOnceODRs && F.hasLinkOnceODRLinkage()) 61905ffd83dbSDimitry Andric return false; 61915ffd83dbSDimitry Andric 61925ffd83dbSDimitry Andric // Don't outline from functions with section markings; the program could 61935ffd83dbSDimitry Andric // expect that all the code is in the named section. 61945ffd83dbSDimitry Andric // FIXME: Allow outlining from multiple functions with the same section 61955ffd83dbSDimitry Andric // marking. 61965ffd83dbSDimitry Andric if (F.hasSection()) 61975ffd83dbSDimitry Andric return false; 61985ffd83dbSDimitry Andric 61995ffd83dbSDimitry Andric // FIXME: Thumb1 outlining is not handled 62005ffd83dbSDimitry Andric if (MF.getInfo<ARMFunctionInfo>()->isThumb1OnlyFunction()) 62015ffd83dbSDimitry Andric return false; 62025ffd83dbSDimitry Andric 62035ffd83dbSDimitry Andric // It's safe to outline from MF. 62045ffd83dbSDimitry Andric return true; 62055ffd83dbSDimitry Andric } 62065ffd83dbSDimitry Andric 62075ffd83dbSDimitry Andric bool ARMBaseInstrInfo::isMBBSafeToOutlineFrom(MachineBasicBlock &MBB, 62085ffd83dbSDimitry Andric unsigned &Flags) const { 62095ffd83dbSDimitry Andric // Check if LR is available through all of the MBB. If it's not, then set 62105ffd83dbSDimitry Andric // a flag. 62115ffd83dbSDimitry Andric assert(MBB.getParent()->getRegInfo().tracksLiveness() && 62125ffd83dbSDimitry Andric "Suitable Machine Function for outlining must track liveness"); 62135ffd83dbSDimitry Andric 62145ffd83dbSDimitry Andric LiveRegUnits LRU(getRegisterInfo()); 62155ffd83dbSDimitry Andric 6216*81ad6265SDimitry Andric for (MachineInstr &MI : llvm::reverse(MBB)) 6217*81ad6265SDimitry Andric LRU.accumulate(MI); 62185ffd83dbSDimitry Andric 62195ffd83dbSDimitry Andric // Check if each of the unsafe registers are available... 62205ffd83dbSDimitry Andric bool R12AvailableInBlock = LRU.available(ARM::R12); 62215ffd83dbSDimitry Andric bool CPSRAvailableInBlock = LRU.available(ARM::CPSR); 62225ffd83dbSDimitry Andric 62235ffd83dbSDimitry Andric // If all of these are dead (and not live out), we know we don't have to check 62245ffd83dbSDimitry Andric // them later. 62255ffd83dbSDimitry Andric if (R12AvailableInBlock && CPSRAvailableInBlock) 62265ffd83dbSDimitry Andric Flags |= MachineOutlinerMBBFlags::UnsafeRegsDead; 62275ffd83dbSDimitry Andric 62285ffd83dbSDimitry Andric // Now, add the live outs to the set. 62295ffd83dbSDimitry Andric LRU.addLiveOuts(MBB); 62305ffd83dbSDimitry Andric 62315ffd83dbSDimitry Andric // If any of these registers is available in the MBB, but also a live out of 62325ffd83dbSDimitry Andric // the block, then we know outlining is unsafe. 62335ffd83dbSDimitry Andric if (R12AvailableInBlock && !LRU.available(ARM::R12)) 62345ffd83dbSDimitry Andric return false; 62355ffd83dbSDimitry Andric if (CPSRAvailableInBlock && !LRU.available(ARM::CPSR)) 62365ffd83dbSDimitry Andric return false; 62375ffd83dbSDimitry Andric 62385ffd83dbSDimitry Andric // Check if there's a call inside this MachineBasicBlock. If there is, then 62395ffd83dbSDimitry Andric // set a flag. 62405ffd83dbSDimitry Andric if (any_of(MBB, [](MachineInstr &MI) { return MI.isCall(); })) 62415ffd83dbSDimitry Andric Flags |= MachineOutlinerMBBFlags::HasCalls; 62425ffd83dbSDimitry Andric 6243e8d8bef9SDimitry Andric // LR liveness is overestimated in return blocks. 6244e8d8bef9SDimitry Andric 6245e8d8bef9SDimitry Andric bool LRIsAvailable = 6246e8d8bef9SDimitry Andric MBB.isReturnBlock() && !MBB.back().isCall() 6247e8d8bef9SDimitry Andric ? isLRAvailable(getRegisterInfo(), MBB.rbegin(), MBB.rend()) 6248e8d8bef9SDimitry Andric : LRU.available(ARM::LR); 6249e8d8bef9SDimitry Andric if (!LRIsAvailable) 62505ffd83dbSDimitry Andric Flags |= MachineOutlinerMBBFlags::LRUnavailableSomewhere; 62515ffd83dbSDimitry Andric 62525ffd83dbSDimitry Andric return true; 62535ffd83dbSDimitry Andric } 62545ffd83dbSDimitry Andric 62555ffd83dbSDimitry Andric outliner::InstrType 62565ffd83dbSDimitry Andric ARMBaseInstrInfo::getOutliningType(MachineBasicBlock::iterator &MIT, 62575ffd83dbSDimitry Andric unsigned Flags) const { 62585ffd83dbSDimitry Andric MachineInstr &MI = *MIT; 62595ffd83dbSDimitry Andric const TargetRegisterInfo *TRI = &getRegisterInfo(); 62605ffd83dbSDimitry Andric 62615ffd83dbSDimitry Andric // Be conservative with inline ASM 62625ffd83dbSDimitry Andric if (MI.isInlineAsm()) 62635ffd83dbSDimitry Andric return outliner::InstrType::Illegal; 62645ffd83dbSDimitry Andric 62655ffd83dbSDimitry Andric // Don't allow debug values to impact outlining type. 62665ffd83dbSDimitry Andric if (MI.isDebugInstr() || MI.isIndirectDebugValue()) 62675ffd83dbSDimitry Andric return outliner::InstrType::Invisible; 62685ffd83dbSDimitry Andric 62695ffd83dbSDimitry Andric // At this point, KILL or IMPLICIT_DEF instructions don't really tell us much 62705ffd83dbSDimitry Andric // so we can go ahead and skip over them. 62715ffd83dbSDimitry Andric if (MI.isKill() || MI.isImplicitDef()) 62725ffd83dbSDimitry Andric return outliner::InstrType::Invisible; 62735ffd83dbSDimitry Andric 62745ffd83dbSDimitry Andric // PIC instructions contain labels, outlining them would break offset 62755ffd83dbSDimitry Andric // computing. unsigned Opc = MI.getOpcode(); 62765ffd83dbSDimitry Andric unsigned Opc = MI.getOpcode(); 62775ffd83dbSDimitry Andric if (Opc == ARM::tPICADD || Opc == ARM::PICADD || Opc == ARM::PICSTR || 62785ffd83dbSDimitry Andric Opc == ARM::PICSTRB || Opc == ARM::PICSTRH || Opc == ARM::PICLDR || 62795ffd83dbSDimitry Andric Opc == ARM::PICLDRB || Opc == ARM::PICLDRH || Opc == ARM::PICLDRSB || 62805ffd83dbSDimitry Andric Opc == ARM::PICLDRSH || Opc == ARM::t2LDRpci_pic || 62815ffd83dbSDimitry Andric Opc == ARM::t2MOVi16_ga_pcrel || Opc == ARM::t2MOVTi16_ga_pcrel || 62825ffd83dbSDimitry Andric Opc == ARM::t2MOV_ga_pcrel) 62835ffd83dbSDimitry Andric return outliner::InstrType::Illegal; 62845ffd83dbSDimitry Andric 62855ffd83dbSDimitry Andric // Be conservative with ARMv8.1 MVE instructions. 62865ffd83dbSDimitry Andric if (Opc == ARM::t2BF_LabelPseudo || Opc == ARM::t2DoLoopStart || 6287e8d8bef9SDimitry Andric Opc == ARM::t2DoLoopStartTP || Opc == ARM::t2WhileLoopStart || 6288fe6060f1SDimitry Andric Opc == ARM::t2WhileLoopStartLR || Opc == ARM::t2WhileLoopStartTP || 6289e8d8bef9SDimitry Andric Opc == ARM::t2LoopDec || Opc == ARM::t2LoopEnd || 6290e8d8bef9SDimitry Andric Opc == ARM::t2LoopEndDec) 62915ffd83dbSDimitry Andric return outliner::InstrType::Illegal; 62925ffd83dbSDimitry Andric 62935ffd83dbSDimitry Andric const MCInstrDesc &MCID = MI.getDesc(); 62945ffd83dbSDimitry Andric uint64_t MIFlags = MCID.TSFlags; 62955ffd83dbSDimitry Andric if ((MIFlags & ARMII::DomainMask) == ARMII::DomainMVE) 62965ffd83dbSDimitry Andric return outliner::InstrType::Illegal; 62975ffd83dbSDimitry Andric 62985ffd83dbSDimitry Andric // Is this a terminator for a basic block? 62995ffd83dbSDimitry Andric if (MI.isTerminator()) { 63005ffd83dbSDimitry Andric // Don't outline if the branch is not unconditional. 63015ffd83dbSDimitry Andric if (isPredicated(MI)) 63025ffd83dbSDimitry Andric return outliner::InstrType::Illegal; 63035ffd83dbSDimitry Andric 63045ffd83dbSDimitry Andric // Is this the end of a function? 63055ffd83dbSDimitry Andric if (MI.getParent()->succ_empty()) 63065ffd83dbSDimitry Andric return outliner::InstrType::Legal; 63075ffd83dbSDimitry Andric 63085ffd83dbSDimitry Andric // It's not, so don't outline it. 63095ffd83dbSDimitry Andric return outliner::InstrType::Illegal; 63105ffd83dbSDimitry Andric } 63115ffd83dbSDimitry Andric 63125ffd83dbSDimitry Andric // Make sure none of the operands are un-outlinable. 63135ffd83dbSDimitry Andric for (const MachineOperand &MOP : MI.operands()) { 63145ffd83dbSDimitry Andric if (MOP.isCPI() || MOP.isJTI() || MOP.isCFIIndex() || MOP.isFI() || 63155ffd83dbSDimitry Andric MOP.isTargetIndex()) 63165ffd83dbSDimitry Andric return outliner::InstrType::Illegal; 63175ffd83dbSDimitry Andric } 63185ffd83dbSDimitry Andric 63195ffd83dbSDimitry Andric // Don't outline if link register or program counter value are used. 63205ffd83dbSDimitry Andric if (MI.readsRegister(ARM::LR, TRI) || MI.readsRegister(ARM::PC, TRI)) 63215ffd83dbSDimitry Andric return outliner::InstrType::Illegal; 63225ffd83dbSDimitry Andric 63235ffd83dbSDimitry Andric if (MI.isCall()) { 6324e8d8bef9SDimitry Andric // Get the function associated with the call. Look at each operand and find 6325e8d8bef9SDimitry Andric // the one that represents the calle and get its name. 6326e8d8bef9SDimitry Andric const Function *Callee = nullptr; 6327e8d8bef9SDimitry Andric for (const MachineOperand &MOP : MI.operands()) { 6328e8d8bef9SDimitry Andric if (MOP.isGlobal()) { 6329e8d8bef9SDimitry Andric Callee = dyn_cast<Function>(MOP.getGlobal()); 6330e8d8bef9SDimitry Andric break; 6331e8d8bef9SDimitry Andric } 6332e8d8bef9SDimitry Andric } 6333e8d8bef9SDimitry Andric 6334e8d8bef9SDimitry Andric // Dont't outline calls to "mcount" like functions, in particular Linux 6335e8d8bef9SDimitry Andric // kernel function tracing relies on it. 6336e8d8bef9SDimitry Andric if (Callee && 6337e8d8bef9SDimitry Andric (Callee->getName() == "\01__gnu_mcount_nc" || 6338e8d8bef9SDimitry Andric Callee->getName() == "\01mcount" || Callee->getName() == "__mcount")) 6339e8d8bef9SDimitry Andric return outliner::InstrType::Illegal; 6340e8d8bef9SDimitry Andric 63415ffd83dbSDimitry Andric // If we don't know anything about the callee, assume it depends on the 63425ffd83dbSDimitry Andric // stack layout of the caller. In that case, it's only legal to outline 63435ffd83dbSDimitry Andric // as a tail-call. Explicitly list the call instructions we know about so 63445ffd83dbSDimitry Andric // we don't get unexpected results with call pseudo-instructions. 63455ffd83dbSDimitry Andric auto UnknownCallOutlineType = outliner::InstrType::Illegal; 63465ffd83dbSDimitry Andric if (Opc == ARM::BL || Opc == ARM::tBL || Opc == ARM::BLX || 6347e8d8bef9SDimitry Andric Opc == ARM::BLX_noip || Opc == ARM::tBLXr || Opc == ARM::tBLXr_noip || 6348e8d8bef9SDimitry Andric Opc == ARM::tBLXi) 63495ffd83dbSDimitry Andric UnknownCallOutlineType = outliner::InstrType::LegalTerminator; 63505ffd83dbSDimitry Andric 6351e8d8bef9SDimitry Andric if (!Callee) 63525ffd83dbSDimitry Andric return UnknownCallOutlineType; 6353e8d8bef9SDimitry Andric 6354e8d8bef9SDimitry Andric // We have a function we have information about. Check if it's something we 6355e8d8bef9SDimitry Andric // can safely outline. 6356e8d8bef9SDimitry Andric MachineFunction *MF = MI.getParent()->getParent(); 6357e8d8bef9SDimitry Andric MachineFunction *CalleeMF = MF->getMMI().getMachineFunction(*Callee); 6358e8d8bef9SDimitry Andric 6359e8d8bef9SDimitry Andric // We don't know what's going on with the callee at all. Don't touch it. 6360e8d8bef9SDimitry Andric if (!CalleeMF) 6361e8d8bef9SDimitry Andric return UnknownCallOutlineType; 6362e8d8bef9SDimitry Andric 6363e8d8bef9SDimitry Andric // Check if we know anything about the callee saves on the function. If we 6364e8d8bef9SDimitry Andric // don't, then don't touch it, since that implies that we haven't computed 6365e8d8bef9SDimitry Andric // anything about its stack frame yet. 6366e8d8bef9SDimitry Andric MachineFrameInfo &MFI = CalleeMF->getFrameInfo(); 6367e8d8bef9SDimitry Andric if (!MFI.isCalleeSavedInfoValid() || MFI.getStackSize() > 0 || 6368e8d8bef9SDimitry Andric MFI.getNumObjects() > 0) 6369e8d8bef9SDimitry Andric return UnknownCallOutlineType; 6370e8d8bef9SDimitry Andric 6371e8d8bef9SDimitry Andric // At this point, we can say that CalleeMF ought to not pass anything on the 6372e8d8bef9SDimitry Andric // stack. Therefore, we can outline it. 6373e8d8bef9SDimitry Andric return outliner::InstrType::Legal; 63745ffd83dbSDimitry Andric } 63755ffd83dbSDimitry Andric 63765ffd83dbSDimitry Andric // Since calls are handled, don't touch LR or PC 63775ffd83dbSDimitry Andric if (MI.modifiesRegister(ARM::LR, TRI) || MI.modifiesRegister(ARM::PC, TRI)) 63785ffd83dbSDimitry Andric return outliner::InstrType::Illegal; 63795ffd83dbSDimitry Andric 63805ffd83dbSDimitry Andric // Does this use the stack? 63815ffd83dbSDimitry Andric if (MI.modifiesRegister(ARM::SP, TRI) || MI.readsRegister(ARM::SP, TRI)) { 63825ffd83dbSDimitry Andric // True if there is no chance that any outlined candidate from this range 63835ffd83dbSDimitry Andric // could require stack fixups. That is, both 63845ffd83dbSDimitry Andric // * LR is available in the range (No save/restore around call) 63855ffd83dbSDimitry Andric // * The range doesn't include calls (No save/restore in outlined frame) 63865ffd83dbSDimitry Andric // are true. 63870eae32dcSDimitry Andric // These conditions also ensure correctness of the return address 63880eae32dcSDimitry Andric // authentication - we insert sign and authentication instructions only if 63890eae32dcSDimitry Andric // we save/restore LR on stack, but then this condition ensures that the 63900eae32dcSDimitry Andric // outlined range does not modify the SP, therefore the SP value used for 63910eae32dcSDimitry Andric // signing is the same as the one used for authentication. 63925ffd83dbSDimitry Andric // FIXME: This is very restrictive; the flags check the whole block, 63935ffd83dbSDimitry Andric // not just the bit we will try to outline. 63945ffd83dbSDimitry Andric bool MightNeedStackFixUp = 63955ffd83dbSDimitry Andric (Flags & (MachineOutlinerMBBFlags::LRUnavailableSomewhere | 63965ffd83dbSDimitry Andric MachineOutlinerMBBFlags::HasCalls)); 63975ffd83dbSDimitry Andric 63985ffd83dbSDimitry Andric if (!MightNeedStackFixUp) 63995ffd83dbSDimitry Andric return outliner::InstrType::Legal; 64005ffd83dbSDimitry Andric 6401e8d8bef9SDimitry Andric // Any modification of SP will break our code to save/restore LR. 6402e8d8bef9SDimitry Andric // FIXME: We could handle some instructions which add a constant offset to 6403e8d8bef9SDimitry Andric // SP, with a bit more work. 6404e8d8bef9SDimitry Andric if (MI.modifiesRegister(ARM::SP, TRI)) 6405e8d8bef9SDimitry Andric return outliner::InstrType::Illegal; 6406e8d8bef9SDimitry Andric 6407e8d8bef9SDimitry Andric // At this point, we have a stack instruction that we might need to fix up. 6408e8d8bef9SDimitry Andric // up. We'll handle it if it's a load or store. 6409e8d8bef9SDimitry Andric if (checkAndUpdateStackOffset(&MI, Subtarget.getStackAlignment().value(), 6410e8d8bef9SDimitry Andric false)) 6411e8d8bef9SDimitry Andric return outliner::InstrType::Legal; 6412e8d8bef9SDimitry Andric 6413e8d8bef9SDimitry Andric // We can't fix it up, so don't outline it. 64145ffd83dbSDimitry Andric return outliner::InstrType::Illegal; 64155ffd83dbSDimitry Andric } 64165ffd83dbSDimitry Andric 64175ffd83dbSDimitry Andric // Be conservative with IT blocks. 64185ffd83dbSDimitry Andric if (MI.readsRegister(ARM::ITSTATE, TRI) || 64195ffd83dbSDimitry Andric MI.modifiesRegister(ARM::ITSTATE, TRI)) 64205ffd83dbSDimitry Andric return outliner::InstrType::Illegal; 64215ffd83dbSDimitry Andric 64225ffd83dbSDimitry Andric // Don't outline positions. 64235ffd83dbSDimitry Andric if (MI.isPosition()) 64245ffd83dbSDimitry Andric return outliner::InstrType::Illegal; 64255ffd83dbSDimitry Andric 64265ffd83dbSDimitry Andric return outliner::InstrType::Legal; 64275ffd83dbSDimitry Andric } 64285ffd83dbSDimitry Andric 6429e8d8bef9SDimitry Andric void ARMBaseInstrInfo::fixupPostOutline(MachineBasicBlock &MBB) const { 6430e8d8bef9SDimitry Andric for (MachineInstr &MI : MBB) { 6431e8d8bef9SDimitry Andric checkAndUpdateStackOffset(&MI, Subtarget.getStackAlignment().value(), true); 6432e8d8bef9SDimitry Andric } 6433e8d8bef9SDimitry Andric } 6434e8d8bef9SDimitry Andric 6435e8d8bef9SDimitry Andric void ARMBaseInstrInfo::saveLROnStack(MachineBasicBlock &MBB, 64360eae32dcSDimitry Andric MachineBasicBlock::iterator It, bool CFI, 64370eae32dcSDimitry Andric bool Auth) const { 64380eae32dcSDimitry Andric int Align = std::max(Subtarget.getStackAlignment().value(), uint64_t(8)); 64390eae32dcSDimitry Andric assert(Align >= 8 && Align <= 256); 64400eae32dcSDimitry Andric if (Auth) { 64410eae32dcSDimitry Andric assert(Subtarget.isThumb2()); 64420eae32dcSDimitry Andric // Compute PAC in R12. Outlining ensures R12 is dead across the outlined 64430eae32dcSDimitry Andric // sequence. 64440eae32dcSDimitry Andric BuildMI(MBB, It, DebugLoc(), get(ARM::t2PAC)) 64450eae32dcSDimitry Andric .setMIFlags(MachineInstr::FrameSetup); 64460eae32dcSDimitry Andric BuildMI(MBB, It, DebugLoc(), get(ARM::t2STRD_PRE), ARM::SP) 64470eae32dcSDimitry Andric .addReg(ARM::R12, RegState::Kill) 64480eae32dcSDimitry Andric .addReg(ARM::LR, RegState::Kill) 64490eae32dcSDimitry Andric .addReg(ARM::SP) 64500eae32dcSDimitry Andric .addImm(-Align) 64510eae32dcSDimitry Andric .add(predOps(ARMCC::AL)) 64520eae32dcSDimitry Andric .setMIFlags(MachineInstr::FrameSetup); 64530eae32dcSDimitry Andric } else { 6454e8d8bef9SDimitry Andric unsigned Opc = Subtarget.isThumb() ? ARM::t2STR_PRE : ARM::STR_PRE_IMM; 6455e8d8bef9SDimitry Andric BuildMI(MBB, It, DebugLoc(), get(Opc), ARM::SP) 6456e8d8bef9SDimitry Andric .addReg(ARM::LR, RegState::Kill) 6457e8d8bef9SDimitry Andric .addReg(ARM::SP) 64580eae32dcSDimitry Andric .addImm(-Align) 64590eae32dcSDimitry Andric .add(predOps(ARMCC::AL)) 64600eae32dcSDimitry Andric .setMIFlags(MachineInstr::FrameSetup); 6461e8d8bef9SDimitry Andric } 6462e8d8bef9SDimitry Andric 64630eae32dcSDimitry Andric if (!CFI) 64640eae32dcSDimitry Andric return; 64650eae32dcSDimitry Andric 6466e8d8bef9SDimitry Andric MachineFunction &MF = *MBB.getParent(); 64670eae32dcSDimitry Andric 64680eae32dcSDimitry Andric // Add a CFI, saying CFA is offset by Align bytes from SP. 6469e8d8bef9SDimitry Andric int64_t StackPosEntry = 6470e8d8bef9SDimitry Andric MF.addFrameInst(MCCFIInstruction::cfiDefCfaOffset(nullptr, Align)); 6471e8d8bef9SDimitry Andric BuildMI(MBB, It, DebugLoc(), get(ARM::CFI_INSTRUCTION)) 6472e8d8bef9SDimitry Andric .addCFIIndex(StackPosEntry) 6473e8d8bef9SDimitry Andric .setMIFlags(MachineInstr::FrameSetup); 6474e8d8bef9SDimitry Andric 6475e8d8bef9SDimitry Andric // Add a CFI saying that the LR that we want to find is now higher than 6476e8d8bef9SDimitry Andric // before. 64770eae32dcSDimitry Andric int LROffset = Auth ? Align - 4 : Align; 64780eae32dcSDimitry Andric const MCRegisterInfo *MRI = Subtarget.getRegisterInfo(); 64790eae32dcSDimitry Andric unsigned DwarfLR = MRI->getDwarfRegNum(ARM::LR, true); 64800eae32dcSDimitry Andric int64_t LRPosEntry = MF.addFrameInst( 64810eae32dcSDimitry Andric MCCFIInstruction::createOffset(nullptr, DwarfLR, -LROffset)); 6482e8d8bef9SDimitry Andric BuildMI(MBB, It, DebugLoc(), get(ARM::CFI_INSTRUCTION)) 6483e8d8bef9SDimitry Andric .addCFIIndex(LRPosEntry) 6484e8d8bef9SDimitry Andric .setMIFlags(MachineInstr::FrameSetup); 64850eae32dcSDimitry Andric if (Auth) { 64860eae32dcSDimitry Andric // Add a CFI for the location of the return adddress PAC. 64870eae32dcSDimitry Andric unsigned DwarfRAC = MRI->getDwarfRegNum(ARM::RA_AUTH_CODE, true); 64880eae32dcSDimitry Andric int64_t RACPosEntry = MF.addFrameInst( 64890eae32dcSDimitry Andric MCCFIInstruction::createOffset(nullptr, DwarfRAC, -Align)); 64900eae32dcSDimitry Andric BuildMI(MBB, It, DebugLoc(), get(ARM::CFI_INSTRUCTION)) 64910eae32dcSDimitry Andric .addCFIIndex(RACPosEntry) 64920eae32dcSDimitry Andric .setMIFlags(MachineInstr::FrameSetup); 64930eae32dcSDimitry Andric } 6494e8d8bef9SDimitry Andric } 6495e8d8bef9SDimitry Andric 6496e8d8bef9SDimitry Andric void ARMBaseInstrInfo::emitCFIForLRSaveToReg(MachineBasicBlock &MBB, 6497e8d8bef9SDimitry Andric MachineBasicBlock::iterator It, 6498e8d8bef9SDimitry Andric Register Reg) const { 6499e8d8bef9SDimitry Andric MachineFunction &MF = *MBB.getParent(); 6500e8d8bef9SDimitry Andric const MCRegisterInfo *MRI = Subtarget.getRegisterInfo(); 6501e8d8bef9SDimitry Andric unsigned DwarfLR = MRI->getDwarfRegNum(ARM::LR, true); 6502e8d8bef9SDimitry Andric unsigned DwarfReg = MRI->getDwarfRegNum(Reg, true); 6503e8d8bef9SDimitry Andric 6504e8d8bef9SDimitry Andric int64_t LRPosEntry = MF.addFrameInst( 6505e8d8bef9SDimitry Andric MCCFIInstruction::createRegister(nullptr, DwarfLR, DwarfReg)); 6506e8d8bef9SDimitry Andric BuildMI(MBB, It, DebugLoc(), get(ARM::CFI_INSTRUCTION)) 6507e8d8bef9SDimitry Andric .addCFIIndex(LRPosEntry) 6508e8d8bef9SDimitry Andric .setMIFlags(MachineInstr::FrameSetup); 6509e8d8bef9SDimitry Andric } 6510e8d8bef9SDimitry Andric 65110eae32dcSDimitry Andric void ARMBaseInstrInfo::restoreLRFromStack(MachineBasicBlock &MBB, 65120eae32dcSDimitry Andric MachineBasicBlock::iterator It, 65130eae32dcSDimitry Andric bool CFI, bool Auth) const { 65140eae32dcSDimitry Andric int Align = Subtarget.getStackAlignment().value(); 65150eae32dcSDimitry Andric if (Auth) { 65160eae32dcSDimitry Andric assert(Subtarget.isThumb2()); 65170eae32dcSDimitry Andric // Restore return address PAC and LR. 65180eae32dcSDimitry Andric BuildMI(MBB, It, DebugLoc(), get(ARM::t2LDRD_POST)) 65190eae32dcSDimitry Andric .addReg(ARM::R12, RegState::Define) 65200eae32dcSDimitry Andric .addReg(ARM::LR, RegState::Define) 65210eae32dcSDimitry Andric .addReg(ARM::SP, RegState::Define) 65220eae32dcSDimitry Andric .addReg(ARM::SP) 65230eae32dcSDimitry Andric .addImm(Align) 65240eae32dcSDimitry Andric .add(predOps(ARMCC::AL)) 65250eae32dcSDimitry Andric .setMIFlags(MachineInstr::FrameDestroy); 65260eae32dcSDimitry Andric // LR authentication is after the CFI instructions, below. 65270eae32dcSDimitry Andric } else { 6528e8d8bef9SDimitry Andric unsigned Opc = Subtarget.isThumb() ? ARM::t2LDR_POST : ARM::LDR_POST_IMM; 6529e8d8bef9SDimitry Andric MachineInstrBuilder MIB = BuildMI(MBB, It, DebugLoc(), get(Opc), ARM::LR) 6530e8d8bef9SDimitry Andric .addReg(ARM::SP, RegState::Define) 6531e8d8bef9SDimitry Andric .addReg(ARM::SP); 6532e8d8bef9SDimitry Andric if (!Subtarget.isThumb()) 6533e8d8bef9SDimitry Andric MIB.addReg(0); 65340eae32dcSDimitry Andric MIB.addImm(Subtarget.getStackAlignment().value()) 65350eae32dcSDimitry Andric .add(predOps(ARMCC::AL)) 65360eae32dcSDimitry Andric .setMIFlags(MachineInstr::FrameDestroy); 6537e8d8bef9SDimitry Andric } 6538e8d8bef9SDimitry Andric 65390eae32dcSDimitry Andric if (CFI) { 6540e8d8bef9SDimitry Andric // Now stack has moved back up... 6541e8d8bef9SDimitry Andric MachineFunction &MF = *MBB.getParent(); 6542e8d8bef9SDimitry Andric const MCRegisterInfo *MRI = Subtarget.getRegisterInfo(); 6543e8d8bef9SDimitry Andric unsigned DwarfLR = MRI->getDwarfRegNum(ARM::LR, true); 6544e8d8bef9SDimitry Andric int64_t StackPosEntry = 6545e8d8bef9SDimitry Andric MF.addFrameInst(MCCFIInstruction::cfiDefCfaOffset(nullptr, 0)); 6546e8d8bef9SDimitry Andric BuildMI(MBB, It, DebugLoc(), get(ARM::CFI_INSTRUCTION)) 6547e8d8bef9SDimitry Andric .addCFIIndex(StackPosEntry) 6548e8d8bef9SDimitry Andric .setMIFlags(MachineInstr::FrameDestroy); 6549e8d8bef9SDimitry Andric 6550e8d8bef9SDimitry Andric // ... and we have restored LR. 6551e8d8bef9SDimitry Andric int64_t LRPosEntry = 6552e8d8bef9SDimitry Andric MF.addFrameInst(MCCFIInstruction::createRestore(nullptr, DwarfLR)); 6553e8d8bef9SDimitry Andric BuildMI(MBB, It, DebugLoc(), get(ARM::CFI_INSTRUCTION)) 6554e8d8bef9SDimitry Andric .addCFIIndex(LRPosEntry) 6555e8d8bef9SDimitry Andric .setMIFlags(MachineInstr::FrameDestroy); 65560eae32dcSDimitry Andric 65570eae32dcSDimitry Andric if (Auth) { 65580eae32dcSDimitry Andric unsigned DwarfRAC = MRI->getDwarfRegNum(ARM::RA_AUTH_CODE, true); 65590eae32dcSDimitry Andric int64_t Entry = 65600eae32dcSDimitry Andric MF.addFrameInst(MCCFIInstruction::createUndefined(nullptr, DwarfRAC)); 65610eae32dcSDimitry Andric BuildMI(MBB, It, DebugLoc(), get(ARM::CFI_INSTRUCTION)) 65620eae32dcSDimitry Andric .addCFIIndex(Entry) 65630eae32dcSDimitry Andric .setMIFlags(MachineInstr::FrameDestroy); 65640eae32dcSDimitry Andric } 65650eae32dcSDimitry Andric } 65660eae32dcSDimitry Andric 65670eae32dcSDimitry Andric if (Auth) 65680eae32dcSDimitry Andric BuildMI(MBB, It, DebugLoc(), get(ARM::t2AUT)); 6569e8d8bef9SDimitry Andric } 6570e8d8bef9SDimitry Andric 6571e8d8bef9SDimitry Andric void ARMBaseInstrInfo::emitCFIForLRRestoreFromReg( 6572e8d8bef9SDimitry Andric MachineBasicBlock &MBB, MachineBasicBlock::iterator It) const { 6573e8d8bef9SDimitry Andric MachineFunction &MF = *MBB.getParent(); 6574e8d8bef9SDimitry Andric const MCRegisterInfo *MRI = Subtarget.getRegisterInfo(); 6575e8d8bef9SDimitry Andric unsigned DwarfLR = MRI->getDwarfRegNum(ARM::LR, true); 6576e8d8bef9SDimitry Andric 6577e8d8bef9SDimitry Andric int64_t LRPosEntry = 6578e8d8bef9SDimitry Andric MF.addFrameInst(MCCFIInstruction::createRestore(nullptr, DwarfLR)); 6579e8d8bef9SDimitry Andric BuildMI(MBB, It, DebugLoc(), get(ARM::CFI_INSTRUCTION)) 6580e8d8bef9SDimitry Andric .addCFIIndex(LRPosEntry) 6581e8d8bef9SDimitry Andric .setMIFlags(MachineInstr::FrameDestroy); 6582e8d8bef9SDimitry Andric } 6583e8d8bef9SDimitry Andric 65845ffd83dbSDimitry Andric void ARMBaseInstrInfo::buildOutlinedFrame( 65855ffd83dbSDimitry Andric MachineBasicBlock &MBB, MachineFunction &MF, 65865ffd83dbSDimitry Andric const outliner::OutlinedFunction &OF) const { 65875ffd83dbSDimitry Andric // For thunk outlining, rewrite the last instruction from a call to a 65885ffd83dbSDimitry Andric // tail-call. 65895ffd83dbSDimitry Andric if (OF.FrameConstructionID == MachineOutlinerThunk) { 65905ffd83dbSDimitry Andric MachineInstr *Call = &*--MBB.instr_end(); 65915ffd83dbSDimitry Andric bool isThumb = Subtarget.isThumb(); 65925ffd83dbSDimitry Andric unsigned FuncOp = isThumb ? 2 : 0; 65935ffd83dbSDimitry Andric unsigned Opc = Call->getOperand(FuncOp).isReg() 65945ffd83dbSDimitry Andric ? isThumb ? ARM::tTAILJMPr : ARM::TAILJMPr 65955ffd83dbSDimitry Andric : isThumb ? Subtarget.isTargetMachO() ? ARM::tTAILJMPd 65965ffd83dbSDimitry Andric : ARM::tTAILJMPdND 65975ffd83dbSDimitry Andric : ARM::TAILJMPd; 65985ffd83dbSDimitry Andric MachineInstrBuilder MIB = BuildMI(MBB, MBB.end(), DebugLoc(), get(Opc)) 65995ffd83dbSDimitry Andric .add(Call->getOperand(FuncOp)); 66005ffd83dbSDimitry Andric if (isThumb && !Call->getOperand(FuncOp).isReg()) 66015ffd83dbSDimitry Andric MIB.add(predOps(ARMCC::AL)); 66025ffd83dbSDimitry Andric Call->eraseFromParent(); 66035ffd83dbSDimitry Andric } 66045ffd83dbSDimitry Andric 6605e8d8bef9SDimitry Andric // Is there a call in the outlined range? 6606e8d8bef9SDimitry Andric auto IsNonTailCall = [](MachineInstr &MI) { 6607e8d8bef9SDimitry Andric return MI.isCall() && !MI.isReturn(); 6608e8d8bef9SDimitry Andric }; 6609e8d8bef9SDimitry Andric if (llvm::any_of(MBB.instrs(), IsNonTailCall)) { 6610e8d8bef9SDimitry Andric MachineBasicBlock::iterator It = MBB.begin(); 6611e8d8bef9SDimitry Andric MachineBasicBlock::iterator Et = MBB.end(); 6612e8d8bef9SDimitry Andric 6613e8d8bef9SDimitry Andric if (OF.FrameConstructionID == MachineOutlinerTailCall || 6614e8d8bef9SDimitry Andric OF.FrameConstructionID == MachineOutlinerThunk) 6615e8d8bef9SDimitry Andric Et = std::prev(MBB.end()); 6616e8d8bef9SDimitry Andric 6617e8d8bef9SDimitry Andric // We have to save and restore LR, we need to add it to the liveins if it 6618e8d8bef9SDimitry Andric // is not already part of the set. This is suffient since outlined 6619e8d8bef9SDimitry Andric // functions only have one block. 6620e8d8bef9SDimitry Andric if (!MBB.isLiveIn(ARM::LR)) 6621e8d8bef9SDimitry Andric MBB.addLiveIn(ARM::LR); 6622e8d8bef9SDimitry Andric 6623e8d8bef9SDimitry Andric // Insert a save before the outlined region 66240eae32dcSDimitry Andric bool Auth = OF.Candidates.front() 66250eae32dcSDimitry Andric .getMF() 66260eae32dcSDimitry Andric ->getInfo<ARMFunctionInfo>() 66270eae32dcSDimitry Andric ->shouldSignReturnAddress(true); 66280eae32dcSDimitry Andric saveLROnStack(MBB, It, true, Auth); 6629e8d8bef9SDimitry Andric 6630e8d8bef9SDimitry Andric // Fix up the instructions in the range, since we're going to modify the 6631e8d8bef9SDimitry Andric // stack. 6632e8d8bef9SDimitry Andric assert(OF.FrameConstructionID != MachineOutlinerDefault && 6633e8d8bef9SDimitry Andric "Can only fix up stack references once"); 6634e8d8bef9SDimitry Andric fixupPostOutline(MBB); 6635e8d8bef9SDimitry Andric 6636e8d8bef9SDimitry Andric // Insert a restore before the terminator for the function. Restore LR. 66370eae32dcSDimitry Andric restoreLRFromStack(MBB, Et, true, Auth); 6638e8d8bef9SDimitry Andric } 6639e8d8bef9SDimitry Andric 6640e8d8bef9SDimitry Andric // If this is a tail call outlined function, then there's already a return. 6641e8d8bef9SDimitry Andric if (OF.FrameConstructionID == MachineOutlinerTailCall || 6642e8d8bef9SDimitry Andric OF.FrameConstructionID == MachineOutlinerThunk) 6643e8d8bef9SDimitry Andric return; 6644e8d8bef9SDimitry Andric 66455ffd83dbSDimitry Andric // Here we have to insert the return ourselves. Get the correct opcode from 66465ffd83dbSDimitry Andric // current feature set. 66475ffd83dbSDimitry Andric BuildMI(MBB, MBB.end(), DebugLoc(), get(Subtarget.getReturnOpcode())) 66485ffd83dbSDimitry Andric .add(predOps(ARMCC::AL)); 6649e8d8bef9SDimitry Andric 6650e8d8bef9SDimitry Andric // Did we have to modify the stack by saving the link register? 6651e8d8bef9SDimitry Andric if (OF.FrameConstructionID != MachineOutlinerDefault && 6652e8d8bef9SDimitry Andric OF.Candidates[0].CallConstructionID != MachineOutlinerDefault) 6653e8d8bef9SDimitry Andric return; 6654e8d8bef9SDimitry Andric 6655e8d8bef9SDimitry Andric // We modified the stack. 6656e8d8bef9SDimitry Andric // Walk over the basic block and fix up all the stack accesses. 6657e8d8bef9SDimitry Andric fixupPostOutline(MBB); 66585ffd83dbSDimitry Andric } 66595ffd83dbSDimitry Andric 66605ffd83dbSDimitry Andric MachineBasicBlock::iterator ARMBaseInstrInfo::insertOutlinedCall( 66615ffd83dbSDimitry Andric Module &M, MachineBasicBlock &MBB, MachineBasicBlock::iterator &It, 6662*81ad6265SDimitry Andric MachineFunction &MF, outliner::Candidate &C) const { 66635ffd83dbSDimitry Andric MachineInstrBuilder MIB; 66645ffd83dbSDimitry Andric MachineBasicBlock::iterator CallPt; 66655ffd83dbSDimitry Andric unsigned Opc; 66665ffd83dbSDimitry Andric bool isThumb = Subtarget.isThumb(); 66675ffd83dbSDimitry Andric 66685ffd83dbSDimitry Andric // Are we tail calling? 66695ffd83dbSDimitry Andric if (C.CallConstructionID == MachineOutlinerTailCall) { 66705ffd83dbSDimitry Andric // If yes, then we can just branch to the label. 66715ffd83dbSDimitry Andric Opc = isThumb 66725ffd83dbSDimitry Andric ? Subtarget.isTargetMachO() ? ARM::tTAILJMPd : ARM::tTAILJMPdND 66735ffd83dbSDimitry Andric : ARM::TAILJMPd; 66745ffd83dbSDimitry Andric MIB = BuildMI(MF, DebugLoc(), get(Opc)) 66755ffd83dbSDimitry Andric .addGlobalAddress(M.getNamedValue(MF.getName())); 66765ffd83dbSDimitry Andric if (isThumb) 66775ffd83dbSDimitry Andric MIB.add(predOps(ARMCC::AL)); 66785ffd83dbSDimitry Andric It = MBB.insert(It, MIB); 66795ffd83dbSDimitry Andric return It; 66805ffd83dbSDimitry Andric } 66815ffd83dbSDimitry Andric 66825ffd83dbSDimitry Andric // Create the call instruction. 66835ffd83dbSDimitry Andric Opc = isThumb ? ARM::tBL : ARM::BL; 66845ffd83dbSDimitry Andric MachineInstrBuilder CallMIB = BuildMI(MF, DebugLoc(), get(Opc)); 66855ffd83dbSDimitry Andric if (isThumb) 66865ffd83dbSDimitry Andric CallMIB.add(predOps(ARMCC::AL)); 66875ffd83dbSDimitry Andric CallMIB.addGlobalAddress(M.getNamedValue(MF.getName())); 66885ffd83dbSDimitry Andric 6689e8d8bef9SDimitry Andric if (C.CallConstructionID == MachineOutlinerNoLRSave || 6690e8d8bef9SDimitry Andric C.CallConstructionID == MachineOutlinerThunk) { 6691e8d8bef9SDimitry Andric // No, so just insert the call. 6692e8d8bef9SDimitry Andric It = MBB.insert(It, CallMIB); 6693e8d8bef9SDimitry Andric return It; 6694e8d8bef9SDimitry Andric } 6695e8d8bef9SDimitry Andric 6696e8d8bef9SDimitry Andric const ARMFunctionInfo &AFI = *C.getMF()->getInfo<ARMFunctionInfo>(); 66975ffd83dbSDimitry Andric // Can we save to a register? 66985ffd83dbSDimitry Andric if (C.CallConstructionID == MachineOutlinerRegSave) { 66995ffd83dbSDimitry Andric unsigned Reg = findRegisterToSaveLRTo(C); 67005ffd83dbSDimitry Andric assert(Reg != 0 && "No callee-saved register available?"); 67015ffd83dbSDimitry Andric 67025ffd83dbSDimitry Andric // Save and restore LR from that register. 67035ffd83dbSDimitry Andric copyPhysReg(MBB, It, DebugLoc(), Reg, ARM::LR, true); 6704e8d8bef9SDimitry Andric if (!AFI.isLRSpilled()) 6705e8d8bef9SDimitry Andric emitCFIForLRSaveToReg(MBB, It, Reg); 67065ffd83dbSDimitry Andric CallPt = MBB.insert(It, CallMIB); 67075ffd83dbSDimitry Andric copyPhysReg(MBB, It, DebugLoc(), ARM::LR, Reg, true); 6708e8d8bef9SDimitry Andric if (!AFI.isLRSpilled()) 6709e8d8bef9SDimitry Andric emitCFIForLRRestoreFromReg(MBB, It); 67105ffd83dbSDimitry Andric It--; 67115ffd83dbSDimitry Andric return CallPt; 67125ffd83dbSDimitry Andric } 6713e8d8bef9SDimitry Andric // We have the default case. Save and restore from SP. 6714e8d8bef9SDimitry Andric if (!MBB.isLiveIn(ARM::LR)) 6715e8d8bef9SDimitry Andric MBB.addLiveIn(ARM::LR); 67160eae32dcSDimitry Andric bool Auth = !AFI.isLRSpilled() && AFI.shouldSignReturnAddress(true); 67170eae32dcSDimitry Andric saveLROnStack(MBB, It, !AFI.isLRSpilled(), Auth); 6718e8d8bef9SDimitry Andric CallPt = MBB.insert(It, CallMIB); 67190eae32dcSDimitry Andric restoreLRFromStack(MBB, It, !AFI.isLRSpilled(), Auth); 6720e8d8bef9SDimitry Andric It--; 6721e8d8bef9SDimitry Andric return CallPt; 67225ffd83dbSDimitry Andric } 6723e8d8bef9SDimitry Andric 6724e8d8bef9SDimitry Andric bool ARMBaseInstrInfo::shouldOutlineFromFunctionByDefault( 6725e8d8bef9SDimitry Andric MachineFunction &MF) const { 6726e8d8bef9SDimitry Andric return Subtarget.isMClass() && MF.getFunction().hasMinSize(); 6727e8d8bef9SDimitry Andric } 6728e8d8bef9SDimitry Andric 6729e8d8bef9SDimitry Andric bool ARMBaseInstrInfo::isReallyTriviallyReMaterializable(const MachineInstr &MI, 6730e8d8bef9SDimitry Andric AAResults *AA) const { 6731e8d8bef9SDimitry Andric // Try hard to rematerialize any VCTPs because if we spill P0, it will block 6732e8d8bef9SDimitry Andric // the tail predication conversion. This means that the element count 6733e8d8bef9SDimitry Andric // register has to be live for longer, but that has to be better than 6734e8d8bef9SDimitry Andric // spill/restore and VPT predication. 6735e8d8bef9SDimitry Andric return isVCTP(&MI) && !isPredicated(MI); 6736e8d8bef9SDimitry Andric } 6737e8d8bef9SDimitry Andric 6738e8d8bef9SDimitry Andric unsigned llvm::getBLXOpcode(const MachineFunction &MF) { 6739e8d8bef9SDimitry Andric return (MF.getSubtarget<ARMSubtarget>().hardenSlsBlr()) ? ARM::BLX_noip 6740e8d8bef9SDimitry Andric : ARM::BLX; 6741e8d8bef9SDimitry Andric } 6742e8d8bef9SDimitry Andric 6743e8d8bef9SDimitry Andric unsigned llvm::gettBLXrOpcode(const MachineFunction &MF) { 6744e8d8bef9SDimitry Andric return (MF.getSubtarget<ARMSubtarget>().hardenSlsBlr()) ? ARM::tBLXr_noip 6745e8d8bef9SDimitry Andric : ARM::tBLXr; 6746e8d8bef9SDimitry Andric } 6747e8d8bef9SDimitry Andric 6748e8d8bef9SDimitry Andric unsigned llvm::getBLXpredOpcode(const MachineFunction &MF) { 6749e8d8bef9SDimitry Andric return (MF.getSubtarget<ARMSubtarget>().hardenSlsBlr()) ? ARM::BLX_pred_noip 6750e8d8bef9SDimitry Andric : ARM::BLX_pred; 6751e8d8bef9SDimitry Andric } 6752e8d8bef9SDimitry Andric 6753*81ad6265SDimitry Andric namespace { 6754*81ad6265SDimitry Andric class ARMPipelinerLoopInfo : public TargetInstrInfo::PipelinerLoopInfo { 6755*81ad6265SDimitry Andric MachineInstr *EndLoop, *LoopCount; 6756*81ad6265SDimitry Andric MachineFunction *MF; 6757*81ad6265SDimitry Andric const TargetInstrInfo *TII; 6758*81ad6265SDimitry Andric 6759*81ad6265SDimitry Andric // Meanings of the various stuff with loop types: 6760*81ad6265SDimitry Andric // t2Bcc: 6761*81ad6265SDimitry Andric // EndLoop = branch at end of original BB that will become a kernel 6762*81ad6265SDimitry Andric // LoopCount = CC setter live into branch 6763*81ad6265SDimitry Andric // t2LoopEnd: 6764*81ad6265SDimitry Andric // EndLoop = branch at end of original BB 6765*81ad6265SDimitry Andric // LoopCount = t2LoopDec 6766*81ad6265SDimitry Andric public: 6767*81ad6265SDimitry Andric ARMPipelinerLoopInfo(MachineInstr *EndLoop, MachineInstr *LoopCount) 6768*81ad6265SDimitry Andric : EndLoop(EndLoop), LoopCount(LoopCount), 6769*81ad6265SDimitry Andric MF(EndLoop->getParent()->getParent()), 6770*81ad6265SDimitry Andric TII(MF->getSubtarget().getInstrInfo()) {} 6771*81ad6265SDimitry Andric 6772*81ad6265SDimitry Andric bool shouldIgnoreForPipelining(const MachineInstr *MI) const override { 6773*81ad6265SDimitry Andric // Only ignore the terminator. 6774*81ad6265SDimitry Andric return MI == EndLoop || MI == LoopCount; 6775*81ad6265SDimitry Andric } 6776*81ad6265SDimitry Andric 6777*81ad6265SDimitry Andric Optional<bool> createTripCountGreaterCondition( 6778*81ad6265SDimitry Andric int TC, MachineBasicBlock &MBB, 6779*81ad6265SDimitry Andric SmallVectorImpl<MachineOperand> &Cond) override { 6780*81ad6265SDimitry Andric 6781*81ad6265SDimitry Andric if (isCondBranchOpcode(EndLoop->getOpcode())) { 6782*81ad6265SDimitry Andric Cond.push_back(EndLoop->getOperand(1)); 6783*81ad6265SDimitry Andric Cond.push_back(EndLoop->getOperand(2)); 6784*81ad6265SDimitry Andric if (EndLoop->getOperand(0).getMBB() == EndLoop->getParent()) { 6785*81ad6265SDimitry Andric TII->reverseBranchCondition(Cond); 6786*81ad6265SDimitry Andric } 6787*81ad6265SDimitry Andric return {}; 6788*81ad6265SDimitry Andric } else if (EndLoop->getOpcode() == ARM::t2LoopEnd) { 6789*81ad6265SDimitry Andric // General case just lets the unrolled t2LoopDec do the subtraction and 6790*81ad6265SDimitry Andric // therefore just needs to check if zero has been reached. 6791*81ad6265SDimitry Andric MachineInstr *LoopDec = nullptr; 6792*81ad6265SDimitry Andric for (auto &I : MBB.instrs()) 6793*81ad6265SDimitry Andric if (I.getOpcode() == ARM::t2LoopDec) 6794*81ad6265SDimitry Andric LoopDec = &I; 6795*81ad6265SDimitry Andric assert(LoopDec && "Unable to find copied LoopDec"); 6796*81ad6265SDimitry Andric // Check if we're done with the loop. 6797*81ad6265SDimitry Andric BuildMI(&MBB, LoopDec->getDebugLoc(), TII->get(ARM::t2CMPri)) 6798*81ad6265SDimitry Andric .addReg(LoopDec->getOperand(0).getReg()) 6799*81ad6265SDimitry Andric .addImm(0) 6800*81ad6265SDimitry Andric .addImm(ARMCC::AL) 6801*81ad6265SDimitry Andric .addReg(ARM::NoRegister); 6802*81ad6265SDimitry Andric Cond.push_back(MachineOperand::CreateImm(ARMCC::EQ)); 6803*81ad6265SDimitry Andric Cond.push_back(MachineOperand::CreateReg(ARM::CPSR, false)); 6804*81ad6265SDimitry Andric return {}; 6805*81ad6265SDimitry Andric } else 6806*81ad6265SDimitry Andric llvm_unreachable("Unknown EndLoop"); 6807*81ad6265SDimitry Andric } 6808*81ad6265SDimitry Andric 6809*81ad6265SDimitry Andric void setPreheader(MachineBasicBlock *NewPreheader) override {} 6810*81ad6265SDimitry Andric 6811*81ad6265SDimitry Andric void adjustTripCount(int TripCountAdjust) override {} 6812*81ad6265SDimitry Andric 6813*81ad6265SDimitry Andric void disposed() override {} 6814*81ad6265SDimitry Andric }; 6815*81ad6265SDimitry Andric } // namespace 6816*81ad6265SDimitry Andric 6817*81ad6265SDimitry Andric std::unique_ptr<TargetInstrInfo::PipelinerLoopInfo> 6818*81ad6265SDimitry Andric ARMBaseInstrInfo::analyzeLoopForPipelining(MachineBasicBlock *LoopBB) const { 6819*81ad6265SDimitry Andric MachineBasicBlock::iterator I = LoopBB->getFirstTerminator(); 6820*81ad6265SDimitry Andric MachineBasicBlock *Preheader = *LoopBB->pred_begin(); 6821*81ad6265SDimitry Andric if (Preheader == LoopBB) 6822*81ad6265SDimitry Andric Preheader = *std::next(LoopBB->pred_begin()); 6823*81ad6265SDimitry Andric 6824*81ad6265SDimitry Andric if (I != LoopBB->end() && I->getOpcode() == ARM::t2Bcc) { 6825*81ad6265SDimitry Andric // If the branch is a Bcc, then the CPSR should be set somewhere within the 6826*81ad6265SDimitry Andric // block. We need to determine the reaching definition of CPSR so that 6827*81ad6265SDimitry Andric // it can be marked as non-pipelineable, allowing the pipeliner to force 6828*81ad6265SDimitry Andric // it into stage 0 or give up if it cannot or will not do so. 6829*81ad6265SDimitry Andric MachineInstr *CCSetter = nullptr; 6830*81ad6265SDimitry Andric for (auto &L : LoopBB->instrs()) { 6831*81ad6265SDimitry Andric if (L.isCall()) 6832*81ad6265SDimitry Andric return nullptr; 6833*81ad6265SDimitry Andric if (isCPSRDefined(L)) 6834*81ad6265SDimitry Andric CCSetter = &L; 6835*81ad6265SDimitry Andric } 6836*81ad6265SDimitry Andric if (CCSetter) 6837*81ad6265SDimitry Andric return std::make_unique<ARMPipelinerLoopInfo>(&*I, CCSetter); 6838*81ad6265SDimitry Andric else 6839*81ad6265SDimitry Andric return nullptr; // Unable to find the CC setter, so unable to guarantee 6840*81ad6265SDimitry Andric // that pipeline will work 6841*81ad6265SDimitry Andric } 6842*81ad6265SDimitry Andric 6843*81ad6265SDimitry Andric // Recognize: 6844*81ad6265SDimitry Andric // preheader: 6845*81ad6265SDimitry Andric // %1 = t2DoopLoopStart %0 6846*81ad6265SDimitry Andric // loop: 6847*81ad6265SDimitry Andric // %2 = phi %1, <not loop>, %..., %loop 6848*81ad6265SDimitry Andric // %3 = t2LoopDec %2, <imm> 6849*81ad6265SDimitry Andric // t2LoopEnd %3, %loop 6850*81ad6265SDimitry Andric 6851*81ad6265SDimitry Andric if (I != LoopBB->end() && I->getOpcode() == ARM::t2LoopEnd) { 6852*81ad6265SDimitry Andric for (auto &L : LoopBB->instrs()) 6853*81ad6265SDimitry Andric if (L.isCall()) 6854*81ad6265SDimitry Andric return nullptr; 6855*81ad6265SDimitry Andric else if (isVCTP(&L)) 6856*81ad6265SDimitry Andric return nullptr; 6857*81ad6265SDimitry Andric Register LoopDecResult = I->getOperand(0).getReg(); 6858*81ad6265SDimitry Andric MachineRegisterInfo &MRI = LoopBB->getParent()->getRegInfo(); 6859*81ad6265SDimitry Andric MachineInstr *LoopDec = MRI.getUniqueVRegDef(LoopDecResult); 6860*81ad6265SDimitry Andric if (!LoopDec || LoopDec->getOpcode() != ARM::t2LoopDec) 6861*81ad6265SDimitry Andric return nullptr; 6862*81ad6265SDimitry Andric MachineInstr *LoopStart = nullptr; 6863*81ad6265SDimitry Andric for (auto &J : Preheader->instrs()) 6864*81ad6265SDimitry Andric if (J.getOpcode() == ARM::t2DoLoopStart) 6865*81ad6265SDimitry Andric LoopStart = &J; 6866*81ad6265SDimitry Andric if (!LoopStart) 6867*81ad6265SDimitry Andric return nullptr; 6868*81ad6265SDimitry Andric return std::make_unique<ARMPipelinerLoopInfo>(&*I, LoopDec); 6869*81ad6265SDimitry Andric } 6870*81ad6265SDimitry Andric return nullptr; 6871*81ad6265SDimitry Andric } 6872