10b57cec5SDimitry Andric //===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric // This file contains a printer that converts from our internal representation 100b57cec5SDimitry Andric // of machine-dependent LLVM code to GAS-format ARM assembly language. 110b57cec5SDimitry Andric // 120b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 130b57cec5SDimitry Andric 140b57cec5SDimitry Andric #include "ARMAsmPrinter.h" 150b57cec5SDimitry Andric #include "ARM.h" 160b57cec5SDimitry Andric #include "ARMConstantPoolValue.h" 170b57cec5SDimitry Andric #include "ARMMachineFunctionInfo.h" 180b57cec5SDimitry Andric #include "ARMTargetMachine.h" 190b57cec5SDimitry Andric #include "ARMTargetObjectFile.h" 200b57cec5SDimitry Andric #include "MCTargetDesc/ARMAddressingModes.h" 210b57cec5SDimitry Andric #include "MCTargetDesc/ARMInstPrinter.h" 220b57cec5SDimitry Andric #include "MCTargetDesc/ARMMCExpr.h" 230b57cec5SDimitry Andric #include "TargetInfo/ARMTargetInfo.h" 240b57cec5SDimitry Andric #include "llvm/ADT/SmallString.h" 250b57cec5SDimitry Andric #include "llvm/BinaryFormat/COFF.h" 260b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunctionPass.h" 270b57cec5SDimitry Andric #include "llvm/CodeGen/MachineJumpTableInfo.h" 280b57cec5SDimitry Andric #include "llvm/CodeGen/MachineModuleInfoImpls.h" 290b57cec5SDimitry Andric #include "llvm/IR/Constants.h" 300b57cec5SDimitry Andric #include "llvm/IR/DataLayout.h" 310b57cec5SDimitry Andric #include "llvm/IR/Mangler.h" 320b57cec5SDimitry Andric #include "llvm/IR/Module.h" 330b57cec5SDimitry Andric #include "llvm/IR/Type.h" 340b57cec5SDimitry Andric #include "llvm/MC/MCAsmInfo.h" 350b57cec5SDimitry Andric #include "llvm/MC/MCAssembler.h" 360b57cec5SDimitry Andric #include "llvm/MC/MCContext.h" 370b57cec5SDimitry Andric #include "llvm/MC/MCELFStreamer.h" 380b57cec5SDimitry Andric #include "llvm/MC/MCInst.h" 390b57cec5SDimitry Andric #include "llvm/MC/MCInstBuilder.h" 400b57cec5SDimitry Andric #include "llvm/MC/MCObjectStreamer.h" 410b57cec5SDimitry Andric #include "llvm/MC/MCStreamer.h" 420b57cec5SDimitry Andric #include "llvm/MC/MCSymbol.h" 43349cc55cSDimitry Andric #include "llvm/MC/TargetRegistry.h" 440b57cec5SDimitry Andric #include "llvm/Support/ARMBuildAttributes.h" 450b57cec5SDimitry Andric #include "llvm/Support/Debug.h" 460b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h" 470b57cec5SDimitry Andric #include "llvm/Support/raw_ostream.h" 480b57cec5SDimitry Andric #include "llvm/Target/TargetMachine.h" 490b57cec5SDimitry Andric using namespace llvm; 500b57cec5SDimitry Andric 510b57cec5SDimitry Andric #define DEBUG_TYPE "asm-printer" 520b57cec5SDimitry Andric 530b57cec5SDimitry Andric ARMAsmPrinter::ARMAsmPrinter(TargetMachine &TM, 540b57cec5SDimitry Andric std::unique_ptr<MCStreamer> Streamer) 55480093f4SDimitry Andric : AsmPrinter(TM, std::move(Streamer)), Subtarget(nullptr), AFI(nullptr), 56480093f4SDimitry Andric MCP(nullptr), InConstantPool(false), OptimizationGoals(-1) {} 570b57cec5SDimitry Andric 585ffd83dbSDimitry Andric void ARMAsmPrinter::emitFunctionBodyEnd() { 590b57cec5SDimitry Andric // Make sure to terminate any constant pools that were at the end 600b57cec5SDimitry Andric // of the function. 610b57cec5SDimitry Andric if (!InConstantPool) 620b57cec5SDimitry Andric return; 630b57cec5SDimitry Andric InConstantPool = false; 645ffd83dbSDimitry Andric OutStreamer->emitDataRegion(MCDR_DataRegionEnd); 650b57cec5SDimitry Andric } 660b57cec5SDimitry Andric 675ffd83dbSDimitry Andric void ARMAsmPrinter::emitFunctionEntryLabel() { 680b57cec5SDimitry Andric if (AFI->isThumbFunction()) { 695ffd83dbSDimitry Andric OutStreamer->emitAssemblerFlag(MCAF_Code16); 705ffd83dbSDimitry Andric OutStreamer->emitThumbFunc(CurrentFnSym); 710b57cec5SDimitry Andric } else { 725ffd83dbSDimitry Andric OutStreamer->emitAssemblerFlag(MCAF_Code32); 730b57cec5SDimitry Andric } 740b57cec5SDimitry Andric 755ffd83dbSDimitry Andric // Emit symbol for CMSE non-secure entry point 765ffd83dbSDimitry Andric if (AFI->isCmseNSEntryFunction()) { 775ffd83dbSDimitry Andric MCSymbol *S = 785ffd83dbSDimitry Andric OutContext.getOrCreateSymbol("__acle_se_" + CurrentFnSym->getName()); 795ffd83dbSDimitry Andric emitLinkage(&MF->getFunction(), S); 805ffd83dbSDimitry Andric OutStreamer->emitSymbolAttribute(S, MCSA_ELF_TypeFunction); 815ffd83dbSDimitry Andric OutStreamer->emitLabel(S); 825ffd83dbSDimitry Andric } 83bdd1243dSDimitry Andric AsmPrinter::emitFunctionEntryLabel(); 845ffd83dbSDimitry Andric } 855ffd83dbSDimitry Andric 865ffd83dbSDimitry Andric void ARMAsmPrinter::emitXXStructor(const DataLayout &DL, const Constant *CV) { 870b57cec5SDimitry Andric uint64_t Size = getDataLayout().getTypeAllocSize(CV->getType()); 880b57cec5SDimitry Andric assert(Size && "C++ constructor pointer had zero size!"); 890b57cec5SDimitry Andric 900b57cec5SDimitry Andric const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts()); 910b57cec5SDimitry Andric assert(GV && "C++ constructor pointer was not a GlobalValue!"); 920b57cec5SDimitry Andric 930b57cec5SDimitry Andric const MCExpr *E = MCSymbolRefExpr::create(GetARMGVSymbol(GV, 940b57cec5SDimitry Andric ARMII::MO_NO_FLAG), 950b57cec5SDimitry Andric (Subtarget->isTargetELF() 960b57cec5SDimitry Andric ? MCSymbolRefExpr::VK_ARM_TARGET1 970b57cec5SDimitry Andric : MCSymbolRefExpr::VK_None), 980b57cec5SDimitry Andric OutContext); 990b57cec5SDimitry Andric 1005ffd83dbSDimitry Andric OutStreamer->emitValue(E, Size); 1010b57cec5SDimitry Andric } 1020b57cec5SDimitry Andric 1035ffd83dbSDimitry Andric void ARMAsmPrinter::emitGlobalVariable(const GlobalVariable *GV) { 1040b57cec5SDimitry Andric if (PromotedGlobals.count(GV)) 1050b57cec5SDimitry Andric // The global was promoted into a constant pool. It should not be emitted. 1060b57cec5SDimitry Andric return; 1075ffd83dbSDimitry Andric AsmPrinter::emitGlobalVariable(GV); 1080b57cec5SDimitry Andric } 1090b57cec5SDimitry Andric 1105ffd83dbSDimitry Andric /// runOnMachineFunction - This uses the emitInstruction() 1110b57cec5SDimitry Andric /// method to print assembly for each instruction. 1120b57cec5SDimitry Andric /// 1130b57cec5SDimitry Andric bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) { 1140b57cec5SDimitry Andric AFI = MF.getInfo<ARMFunctionInfo>(); 1150b57cec5SDimitry Andric MCP = MF.getConstantPool(); 1160b57cec5SDimitry Andric Subtarget = &MF.getSubtarget<ARMSubtarget>(); 1170b57cec5SDimitry Andric 1180b57cec5SDimitry Andric SetupMachineFunction(MF); 1190b57cec5SDimitry Andric const Function &F = MF.getFunction(); 1200b57cec5SDimitry Andric const TargetMachine& TM = MF.getTarget(); 1210b57cec5SDimitry Andric 1220b57cec5SDimitry Andric // Collect all globals that had their storage promoted to a constant pool. 1230b57cec5SDimitry Andric // Functions are emitted before variables, so this accumulates promoted 1240b57cec5SDimitry Andric // globals from all functions in PromotedGlobals. 125bdd1243dSDimitry Andric for (const auto *GV : AFI->getGlobalsPromotedToConstantPool()) 1260b57cec5SDimitry Andric PromotedGlobals.insert(GV); 1270b57cec5SDimitry Andric 1280b57cec5SDimitry Andric // Calculate this function's optimization goal. 1290b57cec5SDimitry Andric unsigned OptimizationGoal; 1300b57cec5SDimitry Andric if (F.hasOptNone()) 1310b57cec5SDimitry Andric // For best debugging illusion, speed and small size sacrificed 1320b57cec5SDimitry Andric OptimizationGoal = 6; 1330b57cec5SDimitry Andric else if (F.hasMinSize()) 1340b57cec5SDimitry Andric // Aggressively for small size, speed and debug illusion sacrificed 1350b57cec5SDimitry Andric OptimizationGoal = 4; 1360b57cec5SDimitry Andric else if (F.hasOptSize()) 1370b57cec5SDimitry Andric // For small size, but speed and debugging illusion preserved 1380b57cec5SDimitry Andric OptimizationGoal = 3; 1390b57cec5SDimitry Andric else if (TM.getOptLevel() == CodeGenOpt::Aggressive) 1400b57cec5SDimitry Andric // Aggressively for speed, small size and debug illusion sacrificed 1410b57cec5SDimitry Andric OptimizationGoal = 2; 1420b57cec5SDimitry Andric else if (TM.getOptLevel() > CodeGenOpt::None) 1430b57cec5SDimitry Andric // For speed, but small size and good debug illusion preserved 1440b57cec5SDimitry Andric OptimizationGoal = 1; 1450b57cec5SDimitry Andric else // TM.getOptLevel() == CodeGenOpt::None 1460b57cec5SDimitry Andric // For good debugging, but speed and small size preserved 1470b57cec5SDimitry Andric OptimizationGoal = 5; 1480b57cec5SDimitry Andric 1490b57cec5SDimitry Andric // Combine a new optimization goal with existing ones. 1500b57cec5SDimitry Andric if (OptimizationGoals == -1) // uninitialized goals 1510b57cec5SDimitry Andric OptimizationGoals = OptimizationGoal; 1520b57cec5SDimitry Andric else if (OptimizationGoals != (int)OptimizationGoal) // conflicting goals 1530b57cec5SDimitry Andric OptimizationGoals = 0; 1540b57cec5SDimitry Andric 1550b57cec5SDimitry Andric if (Subtarget->isTargetCOFF()) { 1560b57cec5SDimitry Andric bool Internal = F.hasInternalLinkage(); 1570b57cec5SDimitry Andric COFF::SymbolStorageClass Scl = Internal ? COFF::IMAGE_SYM_CLASS_STATIC 1580b57cec5SDimitry Andric : COFF::IMAGE_SYM_CLASS_EXTERNAL; 1590b57cec5SDimitry Andric int Type = COFF::IMAGE_SYM_DTYPE_FUNCTION << COFF::SCT_COMPLEX_TYPE_SHIFT; 1600b57cec5SDimitry Andric 16181ad6265SDimitry Andric OutStreamer->beginCOFFSymbolDef(CurrentFnSym); 16281ad6265SDimitry Andric OutStreamer->emitCOFFSymbolStorageClass(Scl); 16381ad6265SDimitry Andric OutStreamer->emitCOFFSymbolType(Type); 16481ad6265SDimitry Andric OutStreamer->endCOFFSymbolDef(); 1650b57cec5SDimitry Andric } 1660b57cec5SDimitry Andric 1670b57cec5SDimitry Andric // Emit the rest of the function body. 1685ffd83dbSDimitry Andric emitFunctionBody(); 1690b57cec5SDimitry Andric 1700b57cec5SDimitry Andric // Emit the XRay table for this function. 1710b57cec5SDimitry Andric emitXRayTable(); 1720b57cec5SDimitry Andric 1730b57cec5SDimitry Andric // If we need V4T thumb mode Register Indirect Jump pads, emit them. 1740b57cec5SDimitry Andric // These are created per function, rather than per TU, since it's 1750b57cec5SDimitry Andric // relatively easy to exceed the thumb branch range within a TU. 1760b57cec5SDimitry Andric if (! ThumbIndirectPads.empty()) { 1775ffd83dbSDimitry Andric OutStreamer->emitAssemblerFlag(MCAF_Code16); 1785ffd83dbSDimitry Andric emitAlignment(Align(2)); 1790b57cec5SDimitry Andric for (std::pair<unsigned, MCSymbol *> &TIP : ThumbIndirectPads) { 1805ffd83dbSDimitry Andric OutStreamer->emitLabel(TIP.second); 1810b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX) 1820b57cec5SDimitry Andric .addReg(TIP.first) 1830b57cec5SDimitry Andric // Add predicate operands. 1840b57cec5SDimitry Andric .addImm(ARMCC::AL) 1850b57cec5SDimitry Andric .addReg(0)); 1860b57cec5SDimitry Andric } 1870b57cec5SDimitry Andric ThumbIndirectPads.clear(); 1880b57cec5SDimitry Andric } 1890b57cec5SDimitry Andric 1900b57cec5SDimitry Andric // We didn't modify anything. 1910b57cec5SDimitry Andric return false; 1920b57cec5SDimitry Andric } 1930b57cec5SDimitry Andric 1940b57cec5SDimitry Andric void ARMAsmPrinter::PrintSymbolOperand(const MachineOperand &MO, 1950b57cec5SDimitry Andric raw_ostream &O) { 1960b57cec5SDimitry Andric assert(MO.isGlobal() && "caller should check MO.isGlobal"); 1970b57cec5SDimitry Andric unsigned TF = MO.getTargetFlags(); 1980b57cec5SDimitry Andric if (TF & ARMII::MO_LO16) 1990b57cec5SDimitry Andric O << ":lower16:"; 2000b57cec5SDimitry Andric else if (TF & ARMII::MO_HI16) 2010b57cec5SDimitry Andric O << ":upper16:"; 202*06c3fb27SDimitry Andric else if (TF & ARMII::MO_LO_0_7) 203*06c3fb27SDimitry Andric O << ":lower0_7:"; 204*06c3fb27SDimitry Andric else if (TF & ARMII::MO_LO_8_15) 205*06c3fb27SDimitry Andric O << ":lower8_15:"; 206*06c3fb27SDimitry Andric else if (TF & ARMII::MO_HI_0_7) 207*06c3fb27SDimitry Andric O << ":upper0_7:"; 208*06c3fb27SDimitry Andric else if (TF & ARMII::MO_HI_8_15) 209*06c3fb27SDimitry Andric O << ":upper8_15:"; 210*06c3fb27SDimitry Andric 2110b57cec5SDimitry Andric GetARMGVSymbol(MO.getGlobal(), TF)->print(O, MAI); 2120b57cec5SDimitry Andric printOffset(MO.getOffset(), O); 2130b57cec5SDimitry Andric } 2140b57cec5SDimitry Andric 2150b57cec5SDimitry Andric void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum, 2160b57cec5SDimitry Andric raw_ostream &O) { 2170b57cec5SDimitry Andric const MachineOperand &MO = MI->getOperand(OpNum); 2180b57cec5SDimitry Andric 2190b57cec5SDimitry Andric switch (MO.getType()) { 2200b57cec5SDimitry Andric default: llvm_unreachable("<unknown operand type>"); 2210b57cec5SDimitry Andric case MachineOperand::MO_Register: { 2228bcb0991SDimitry Andric Register Reg = MO.getReg(); 223bdd1243dSDimitry Andric assert(Reg.isPhysical()); 2240b57cec5SDimitry Andric assert(!MO.getSubReg() && "Subregs should be eliminated!"); 2250b57cec5SDimitry Andric if(ARM::GPRPairRegClass.contains(Reg)) { 2260b57cec5SDimitry Andric const MachineFunction &MF = *MI->getParent()->getParent(); 2270b57cec5SDimitry Andric const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); 2280b57cec5SDimitry Andric Reg = TRI->getSubReg(Reg, ARM::gsub_0); 2290b57cec5SDimitry Andric } 2300b57cec5SDimitry Andric O << ARMInstPrinter::getRegisterName(Reg); 2310b57cec5SDimitry Andric break; 2320b57cec5SDimitry Andric } 2330b57cec5SDimitry Andric case MachineOperand::MO_Immediate: { 2340b57cec5SDimitry Andric O << '#'; 2350b57cec5SDimitry Andric unsigned TF = MO.getTargetFlags(); 2360b57cec5SDimitry Andric if (TF == ARMII::MO_LO16) 2370b57cec5SDimitry Andric O << ":lower16:"; 2380b57cec5SDimitry Andric else if (TF == ARMII::MO_HI16) 2390b57cec5SDimitry Andric O << ":upper16:"; 240*06c3fb27SDimitry Andric else if (TF == ARMII::MO_LO_0_7) 241*06c3fb27SDimitry Andric O << ":lower0_7:"; 242*06c3fb27SDimitry Andric else if (TF == ARMII::MO_LO_8_15) 243*06c3fb27SDimitry Andric O << ":lower8_15:"; 244*06c3fb27SDimitry Andric else if (TF == ARMII::MO_HI_0_7) 245*06c3fb27SDimitry Andric O << ":upper0_7:"; 246*06c3fb27SDimitry Andric else if (TF == ARMII::MO_HI_8_15) 247*06c3fb27SDimitry Andric O << ":upper8_15:"; 2480b57cec5SDimitry Andric O << MO.getImm(); 2490b57cec5SDimitry Andric break; 2500b57cec5SDimitry Andric } 2510b57cec5SDimitry Andric case MachineOperand::MO_MachineBasicBlock: 2520b57cec5SDimitry Andric MO.getMBB()->getSymbol()->print(O, MAI); 2530b57cec5SDimitry Andric return; 2540b57cec5SDimitry Andric case MachineOperand::MO_GlobalAddress: { 2550b57cec5SDimitry Andric PrintSymbolOperand(MO, O); 2560b57cec5SDimitry Andric break; 2570b57cec5SDimitry Andric } 2580b57cec5SDimitry Andric case MachineOperand::MO_ConstantPoolIndex: 2590b57cec5SDimitry Andric if (Subtarget->genExecuteOnly()) 2600b57cec5SDimitry Andric llvm_unreachable("execute-only should not generate constant pools"); 2610b57cec5SDimitry Andric GetCPISymbol(MO.getIndex())->print(O, MAI); 2620b57cec5SDimitry Andric break; 2630b57cec5SDimitry Andric } 2640b57cec5SDimitry Andric } 2650b57cec5SDimitry Andric 2660b57cec5SDimitry Andric MCSymbol *ARMAsmPrinter::GetCPISymbol(unsigned CPID) const { 2670b57cec5SDimitry Andric // The AsmPrinter::GetCPISymbol superclass method tries to use CPID as 2680b57cec5SDimitry Andric // indexes in MachineConstantPool, which isn't in sync with indexes used here. 2690b57cec5SDimitry Andric const DataLayout &DL = getDataLayout(); 2700b57cec5SDimitry Andric return OutContext.getOrCreateSymbol(Twine(DL.getPrivateGlobalPrefix()) + 2710b57cec5SDimitry Andric "CPI" + Twine(getFunctionNumber()) + "_" + 2720b57cec5SDimitry Andric Twine(CPID)); 2730b57cec5SDimitry Andric } 2740b57cec5SDimitry Andric 2750b57cec5SDimitry Andric //===--------------------------------------------------------------------===// 2760b57cec5SDimitry Andric 2770b57cec5SDimitry Andric MCSymbol *ARMAsmPrinter:: 2780b57cec5SDimitry Andric GetARMJTIPICJumpTableLabel(unsigned uid) const { 2790b57cec5SDimitry Andric const DataLayout &DL = getDataLayout(); 2800b57cec5SDimitry Andric SmallString<60> Name; 2810b57cec5SDimitry Andric raw_svector_ostream(Name) << DL.getPrivateGlobalPrefix() << "JTI" 2820b57cec5SDimitry Andric << getFunctionNumber() << '_' << uid; 2830b57cec5SDimitry Andric return OutContext.getOrCreateSymbol(Name); 2840b57cec5SDimitry Andric } 2850b57cec5SDimitry Andric 2860b57cec5SDimitry Andric bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum, 2870b57cec5SDimitry Andric const char *ExtraCode, raw_ostream &O) { 2880b57cec5SDimitry Andric // Does this asm operand have a single letter operand modifier? 2890b57cec5SDimitry Andric if (ExtraCode && ExtraCode[0]) { 2900b57cec5SDimitry Andric if (ExtraCode[1] != 0) return true; // Unknown modifier. 2910b57cec5SDimitry Andric 2920b57cec5SDimitry Andric switch (ExtraCode[0]) { 2930b57cec5SDimitry Andric default: 2940b57cec5SDimitry Andric // See if this is a generic print operand 2950b57cec5SDimitry Andric return AsmPrinter::PrintAsmOperand(MI, OpNum, ExtraCode, O); 2960b57cec5SDimitry Andric case 'P': // Print a VFP double precision register. 2970b57cec5SDimitry Andric case 'q': // Print a NEON quad precision register. 2980b57cec5SDimitry Andric printOperand(MI, OpNum, O); 2990b57cec5SDimitry Andric return false; 3000b57cec5SDimitry Andric case 'y': // Print a VFP single precision register as indexed double. 3010b57cec5SDimitry Andric if (MI->getOperand(OpNum).isReg()) { 302e8d8bef9SDimitry Andric MCRegister Reg = MI->getOperand(OpNum).getReg().asMCReg(); 3030b57cec5SDimitry Andric const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); 3040b57cec5SDimitry Andric // Find the 'd' register that has this 's' register as a sub-register, 3050b57cec5SDimitry Andric // and determine the lane number. 306*06c3fb27SDimitry Andric for (MCPhysReg SR : TRI->superregs(Reg)) { 307*06c3fb27SDimitry Andric if (!ARM::DPRRegClass.contains(SR)) 3080b57cec5SDimitry Andric continue; 309*06c3fb27SDimitry Andric bool Lane0 = TRI->getSubReg(SR, ARM::ssub_0) == Reg; 310*06c3fb27SDimitry Andric O << ARMInstPrinter::getRegisterName(SR) << (Lane0 ? "[0]" : "[1]"); 3110b57cec5SDimitry Andric return false; 3120b57cec5SDimitry Andric } 3130b57cec5SDimitry Andric } 3140b57cec5SDimitry Andric return true; 3150b57cec5SDimitry Andric case 'B': // Bitwise inverse of integer or symbol without a preceding #. 3160b57cec5SDimitry Andric if (!MI->getOperand(OpNum).isImm()) 3170b57cec5SDimitry Andric return true; 3180b57cec5SDimitry Andric O << ~(MI->getOperand(OpNum).getImm()); 3190b57cec5SDimitry Andric return false; 3200b57cec5SDimitry Andric case 'L': // The low 16 bits of an immediate constant. 3210b57cec5SDimitry Andric if (!MI->getOperand(OpNum).isImm()) 3220b57cec5SDimitry Andric return true; 3230b57cec5SDimitry Andric O << (MI->getOperand(OpNum).getImm() & 0xffff); 3240b57cec5SDimitry Andric return false; 3250b57cec5SDimitry Andric case 'M': { // A register range suitable for LDM/STM. 3260b57cec5SDimitry Andric if (!MI->getOperand(OpNum).isReg()) 3270b57cec5SDimitry Andric return true; 3280b57cec5SDimitry Andric const MachineOperand &MO = MI->getOperand(OpNum); 3298bcb0991SDimitry Andric Register RegBegin = MO.getReg(); 3300b57cec5SDimitry Andric // This takes advantage of the 2 operand-ness of ldm/stm and that we've 3310b57cec5SDimitry Andric // already got the operands in registers that are operands to the 3320b57cec5SDimitry Andric // inline asm statement. 3330b57cec5SDimitry Andric O << "{"; 3340b57cec5SDimitry Andric if (ARM::GPRPairRegClass.contains(RegBegin)) { 3350b57cec5SDimitry Andric const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); 3368bcb0991SDimitry Andric Register Reg0 = TRI->getSubReg(RegBegin, ARM::gsub_0); 3370b57cec5SDimitry Andric O << ARMInstPrinter::getRegisterName(Reg0) << ", "; 3380b57cec5SDimitry Andric RegBegin = TRI->getSubReg(RegBegin, ARM::gsub_1); 3390b57cec5SDimitry Andric } 3400b57cec5SDimitry Andric O << ARMInstPrinter::getRegisterName(RegBegin); 3410b57cec5SDimitry Andric 3420b57cec5SDimitry Andric // FIXME: The register allocator not only may not have given us the 3430b57cec5SDimitry Andric // registers in sequence, but may not be in ascending registers. This 3440b57cec5SDimitry Andric // will require changes in the register allocator that'll need to be 3450b57cec5SDimitry Andric // propagated down here if the operands change. 3460b57cec5SDimitry Andric unsigned RegOps = OpNum + 1; 3470b57cec5SDimitry Andric while (MI->getOperand(RegOps).isReg()) { 3480b57cec5SDimitry Andric O << ", " 3490b57cec5SDimitry Andric << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg()); 3500b57cec5SDimitry Andric RegOps++; 3510b57cec5SDimitry Andric } 3520b57cec5SDimitry Andric 3530b57cec5SDimitry Andric O << "}"; 3540b57cec5SDimitry Andric 3550b57cec5SDimitry Andric return false; 3560b57cec5SDimitry Andric } 3570b57cec5SDimitry Andric case 'R': // The most significant register of a pair. 3580b57cec5SDimitry Andric case 'Q': { // The least significant register of a pair. 3590b57cec5SDimitry Andric if (OpNum == 0) 3600b57cec5SDimitry Andric return true; 3610b57cec5SDimitry Andric const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1); 3620b57cec5SDimitry Andric if (!FlagsOP.isImm()) 3630b57cec5SDimitry Andric return true; 3640b57cec5SDimitry Andric unsigned Flags = FlagsOP.getImm(); 3650b57cec5SDimitry Andric 3660b57cec5SDimitry Andric // This operand may not be the one that actually provides the register. If 3670b57cec5SDimitry Andric // it's tied to a previous one then we should refer instead to that one 3680b57cec5SDimitry Andric // for registers and their classes. 3690b57cec5SDimitry Andric unsigned TiedIdx; 3700b57cec5SDimitry Andric if (InlineAsm::isUseOperandTiedToDef(Flags, TiedIdx)) { 3710b57cec5SDimitry Andric for (OpNum = InlineAsm::MIOp_FirstOperand; TiedIdx; --TiedIdx) { 3720b57cec5SDimitry Andric unsigned OpFlags = MI->getOperand(OpNum).getImm(); 3730b57cec5SDimitry Andric OpNum += InlineAsm::getNumOperandRegisters(OpFlags) + 1; 3740b57cec5SDimitry Andric } 3750b57cec5SDimitry Andric Flags = MI->getOperand(OpNum).getImm(); 3760b57cec5SDimitry Andric 3770b57cec5SDimitry Andric // Later code expects OpNum to be pointing at the register rather than 3780b57cec5SDimitry Andric // the flags. 3790b57cec5SDimitry Andric OpNum += 1; 3800b57cec5SDimitry Andric } 3810b57cec5SDimitry Andric 3820b57cec5SDimitry Andric unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags); 3830b57cec5SDimitry Andric unsigned RC; 3840b57cec5SDimitry Andric bool FirstHalf; 3850b57cec5SDimitry Andric const ARMBaseTargetMachine &ATM = 3860b57cec5SDimitry Andric static_cast<const ARMBaseTargetMachine &>(TM); 3870b57cec5SDimitry Andric 3880b57cec5SDimitry Andric // 'Q' should correspond to the low order register and 'R' to the high 3890b57cec5SDimitry Andric // order register. Whether this corresponds to the upper or lower half 3900b57cec5SDimitry Andric // depends on the endianess mode. 3910b57cec5SDimitry Andric if (ExtraCode[0] == 'Q') 3920b57cec5SDimitry Andric FirstHalf = ATM.isLittleEndian(); 3930b57cec5SDimitry Andric else 3940b57cec5SDimitry Andric // ExtraCode[0] == 'R'. 3950b57cec5SDimitry Andric FirstHalf = !ATM.isLittleEndian(); 3960b57cec5SDimitry Andric const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); 3970b57cec5SDimitry Andric if (InlineAsm::hasRegClassConstraint(Flags, RC) && 3980b57cec5SDimitry Andric ARM::GPRPairRegClass.hasSubClassEq(TRI->getRegClass(RC))) { 3990b57cec5SDimitry Andric if (NumVals != 1) 4000b57cec5SDimitry Andric return true; 4010b57cec5SDimitry Andric const MachineOperand &MO = MI->getOperand(OpNum); 4020b57cec5SDimitry Andric if (!MO.isReg()) 4030b57cec5SDimitry Andric return true; 4040b57cec5SDimitry Andric const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); 4058bcb0991SDimitry Andric Register Reg = 4068bcb0991SDimitry Andric TRI->getSubReg(MO.getReg(), FirstHalf ? ARM::gsub_0 : ARM::gsub_1); 4070b57cec5SDimitry Andric O << ARMInstPrinter::getRegisterName(Reg); 4080b57cec5SDimitry Andric return false; 4090b57cec5SDimitry Andric } 4100b57cec5SDimitry Andric if (NumVals != 2) 4110b57cec5SDimitry Andric return true; 4120b57cec5SDimitry Andric unsigned RegOp = FirstHalf ? OpNum : OpNum + 1; 4130b57cec5SDimitry Andric if (RegOp >= MI->getNumOperands()) 4140b57cec5SDimitry Andric return true; 4150b57cec5SDimitry Andric const MachineOperand &MO = MI->getOperand(RegOp); 4160b57cec5SDimitry Andric if (!MO.isReg()) 4170b57cec5SDimitry Andric return true; 4188bcb0991SDimitry Andric Register Reg = MO.getReg(); 4190b57cec5SDimitry Andric O << ARMInstPrinter::getRegisterName(Reg); 4200b57cec5SDimitry Andric return false; 4210b57cec5SDimitry Andric } 4220b57cec5SDimitry Andric 4230b57cec5SDimitry Andric case 'e': // The low doubleword register of a NEON quad register. 4240b57cec5SDimitry Andric case 'f': { // The high doubleword register of a NEON quad register. 4250b57cec5SDimitry Andric if (!MI->getOperand(OpNum).isReg()) 4260b57cec5SDimitry Andric return true; 4278bcb0991SDimitry Andric Register Reg = MI->getOperand(OpNum).getReg(); 4280b57cec5SDimitry Andric if (!ARM::QPRRegClass.contains(Reg)) 4290b57cec5SDimitry Andric return true; 4300b57cec5SDimitry Andric const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo(); 4318bcb0991SDimitry Andric Register SubReg = 4328bcb0991SDimitry Andric TRI->getSubReg(Reg, ExtraCode[0] == 'e' ? ARM::dsub_0 : ARM::dsub_1); 4330b57cec5SDimitry Andric O << ARMInstPrinter::getRegisterName(SubReg); 4340b57cec5SDimitry Andric return false; 4350b57cec5SDimitry Andric } 4360b57cec5SDimitry Andric 4370b57cec5SDimitry Andric // This modifier is not yet supported. 4380b57cec5SDimitry Andric case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1. 4390b57cec5SDimitry Andric return true; 4400b57cec5SDimitry Andric case 'H': { // The highest-numbered register of a pair. 4410b57cec5SDimitry Andric const MachineOperand &MO = MI->getOperand(OpNum); 4420b57cec5SDimitry Andric if (!MO.isReg()) 4430b57cec5SDimitry Andric return true; 4440b57cec5SDimitry Andric const MachineFunction &MF = *MI->getParent()->getParent(); 4450b57cec5SDimitry Andric const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo(); 4468bcb0991SDimitry Andric Register Reg = MO.getReg(); 4470b57cec5SDimitry Andric if(!ARM::GPRPairRegClass.contains(Reg)) 4480b57cec5SDimitry Andric return false; 4490b57cec5SDimitry Andric Reg = TRI->getSubReg(Reg, ARM::gsub_1); 4500b57cec5SDimitry Andric O << ARMInstPrinter::getRegisterName(Reg); 4510b57cec5SDimitry Andric return false; 4520b57cec5SDimitry Andric } 4530b57cec5SDimitry Andric } 4540b57cec5SDimitry Andric } 4550b57cec5SDimitry Andric 4560b57cec5SDimitry Andric printOperand(MI, OpNum, O); 4570b57cec5SDimitry Andric return false; 4580b57cec5SDimitry Andric } 4590b57cec5SDimitry Andric 4600b57cec5SDimitry Andric bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI, 4610b57cec5SDimitry Andric unsigned OpNum, const char *ExtraCode, 4620b57cec5SDimitry Andric raw_ostream &O) { 4630b57cec5SDimitry Andric // Does this asm operand have a single letter operand modifier? 4640b57cec5SDimitry Andric if (ExtraCode && ExtraCode[0]) { 4650b57cec5SDimitry Andric if (ExtraCode[1] != 0) return true; // Unknown modifier. 4660b57cec5SDimitry Andric 4670b57cec5SDimitry Andric switch (ExtraCode[0]) { 4680b57cec5SDimitry Andric case 'A': // A memory operand for a VLD1/VST1 instruction. 4690b57cec5SDimitry Andric default: return true; // Unknown modifier. 4700b57cec5SDimitry Andric case 'm': // The base register of a memory operand. 4710b57cec5SDimitry Andric if (!MI->getOperand(OpNum).isReg()) 4720b57cec5SDimitry Andric return true; 4730b57cec5SDimitry Andric O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg()); 4740b57cec5SDimitry Andric return false; 4750b57cec5SDimitry Andric } 4760b57cec5SDimitry Andric } 4770b57cec5SDimitry Andric 4780b57cec5SDimitry Andric const MachineOperand &MO = MI->getOperand(OpNum); 4790b57cec5SDimitry Andric assert(MO.isReg() && "unexpected inline asm memory operand"); 4800b57cec5SDimitry Andric O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]"; 4810b57cec5SDimitry Andric return false; 4820b57cec5SDimitry Andric } 4830b57cec5SDimitry Andric 4840b57cec5SDimitry Andric static bool isThumb(const MCSubtargetInfo& STI) { 485*06c3fb27SDimitry Andric return STI.hasFeature(ARM::ModeThumb); 4860b57cec5SDimitry Andric } 4870b57cec5SDimitry Andric 4880b57cec5SDimitry Andric void ARMAsmPrinter::emitInlineAsmEnd(const MCSubtargetInfo &StartInfo, 4890b57cec5SDimitry Andric const MCSubtargetInfo *EndInfo) const { 4900b57cec5SDimitry Andric // If either end mode is unknown (EndInfo == NULL) or different than 4910b57cec5SDimitry Andric // the start mode, then restore the start mode. 4920b57cec5SDimitry Andric const bool WasThumb = isThumb(StartInfo); 4930b57cec5SDimitry Andric if (!EndInfo || WasThumb != isThumb(*EndInfo)) { 4945ffd83dbSDimitry Andric OutStreamer->emitAssemblerFlag(WasThumb ? MCAF_Code16 : MCAF_Code32); 4950b57cec5SDimitry Andric } 4960b57cec5SDimitry Andric } 4970b57cec5SDimitry Andric 4985ffd83dbSDimitry Andric void ARMAsmPrinter::emitStartOfAsmFile(Module &M) { 4990b57cec5SDimitry Andric const Triple &TT = TM.getTargetTriple(); 5000b57cec5SDimitry Andric // Use unified assembler syntax. 5015ffd83dbSDimitry Andric OutStreamer->emitAssemblerFlag(MCAF_SyntaxUnified); 5020b57cec5SDimitry Andric 5030b57cec5SDimitry Andric // Emit ARM Build Attributes 5040b57cec5SDimitry Andric if (TT.isOSBinFormatELF()) 5050b57cec5SDimitry Andric emitAttributes(); 5060b57cec5SDimitry Andric 5070b57cec5SDimitry Andric // Use the triple's architecture and subarchitecture to determine 5080b57cec5SDimitry Andric // if we're thumb for the purposes of the top level code16 assembler 5090b57cec5SDimitry Andric // flag. 5100b57cec5SDimitry Andric if (!M.getModuleInlineAsm().empty() && TT.isThumb()) 5115ffd83dbSDimitry Andric OutStreamer->emitAssemblerFlag(MCAF_Code16); 5120b57cec5SDimitry Andric } 5130b57cec5SDimitry Andric 5140b57cec5SDimitry Andric static void 5150b57cec5SDimitry Andric emitNonLazySymbolPointer(MCStreamer &OutStreamer, MCSymbol *StubLabel, 5160b57cec5SDimitry Andric MachineModuleInfoImpl::StubValueTy &MCSym) { 5170b57cec5SDimitry Andric // L_foo$stub: 5185ffd83dbSDimitry Andric OutStreamer.emitLabel(StubLabel); 5190b57cec5SDimitry Andric // .indirect_symbol _foo 5205ffd83dbSDimitry Andric OutStreamer.emitSymbolAttribute(MCSym.getPointer(), MCSA_IndirectSymbol); 5210b57cec5SDimitry Andric 5220b57cec5SDimitry Andric if (MCSym.getInt()) 5230b57cec5SDimitry Andric // External to current translation unit. 5245ffd83dbSDimitry Andric OutStreamer.emitIntValue(0, 4/*size*/); 5250b57cec5SDimitry Andric else 5260b57cec5SDimitry Andric // Internal to current translation unit. 5270b57cec5SDimitry Andric // 5280b57cec5SDimitry Andric // When we place the LSDA into the TEXT section, the type info 5290b57cec5SDimitry Andric // pointers need to be indirect and pc-rel. We accomplish this by 5300b57cec5SDimitry Andric // using NLPs; however, sometimes the types are local to the file. 5310b57cec5SDimitry Andric // We need to fill in the value for the NLP in those cases. 5325ffd83dbSDimitry Andric OutStreamer.emitValue( 5330b57cec5SDimitry Andric MCSymbolRefExpr::create(MCSym.getPointer(), OutStreamer.getContext()), 5340b57cec5SDimitry Andric 4 /*size*/); 5350b57cec5SDimitry Andric } 5360b57cec5SDimitry Andric 5370b57cec5SDimitry Andric 5385ffd83dbSDimitry Andric void ARMAsmPrinter::emitEndOfAsmFile(Module &M) { 5390b57cec5SDimitry Andric const Triple &TT = TM.getTargetTriple(); 5400b57cec5SDimitry Andric if (TT.isOSBinFormatMachO()) { 5410b57cec5SDimitry Andric // All darwin targets use mach-o. 5420b57cec5SDimitry Andric const TargetLoweringObjectFileMachO &TLOFMacho = 5430b57cec5SDimitry Andric static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering()); 5440b57cec5SDimitry Andric MachineModuleInfoMachO &MMIMacho = 5450b57cec5SDimitry Andric MMI->getObjFileInfo<MachineModuleInfoMachO>(); 5460b57cec5SDimitry Andric 5470b57cec5SDimitry Andric // Output non-lazy-pointers for external and common global variables. 5480b57cec5SDimitry Andric MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList(); 5490b57cec5SDimitry Andric 5500b57cec5SDimitry Andric if (!Stubs.empty()) { 5510b57cec5SDimitry Andric // Switch with ".non_lazy_symbol_pointer" directive. 55281ad6265SDimitry Andric OutStreamer->switchSection(TLOFMacho.getNonLazySymbolPointerSection()); 5535ffd83dbSDimitry Andric emitAlignment(Align(4)); 5540b57cec5SDimitry Andric 5550b57cec5SDimitry Andric for (auto &Stub : Stubs) 5560b57cec5SDimitry Andric emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second); 5570b57cec5SDimitry Andric 5580b57cec5SDimitry Andric Stubs.clear(); 55981ad6265SDimitry Andric OutStreamer->addBlankLine(); 5600b57cec5SDimitry Andric } 5610b57cec5SDimitry Andric 5620b57cec5SDimitry Andric Stubs = MMIMacho.GetThreadLocalGVStubList(); 5630b57cec5SDimitry Andric if (!Stubs.empty()) { 5640b57cec5SDimitry Andric // Switch with ".non_lazy_symbol_pointer" directive. 56581ad6265SDimitry Andric OutStreamer->switchSection(TLOFMacho.getThreadLocalPointerSection()); 5665ffd83dbSDimitry Andric emitAlignment(Align(4)); 5670b57cec5SDimitry Andric 5680b57cec5SDimitry Andric for (auto &Stub : Stubs) 5690b57cec5SDimitry Andric emitNonLazySymbolPointer(*OutStreamer, Stub.first, Stub.second); 5700b57cec5SDimitry Andric 5710b57cec5SDimitry Andric Stubs.clear(); 57281ad6265SDimitry Andric OutStreamer->addBlankLine(); 5730b57cec5SDimitry Andric } 5740b57cec5SDimitry Andric 5750b57cec5SDimitry Andric // Funny Darwin hack: This flag tells the linker that no global symbols 5760b57cec5SDimitry Andric // contain code that falls through to other global symbols (e.g. the obvious 5770b57cec5SDimitry Andric // implementation of multiple entry points). If this doesn't occur, the 5780b57cec5SDimitry Andric // linker can safely perform dead code stripping. Since LLVM never 5790b57cec5SDimitry Andric // generates code that does this, it is always safe to set. 5805ffd83dbSDimitry Andric OutStreamer->emitAssemblerFlag(MCAF_SubsectionsViaSymbols); 5810b57cec5SDimitry Andric } 5820b57cec5SDimitry Andric 5830b57cec5SDimitry Andric // The last attribute to be emitted is ABI_optimization_goals 5840b57cec5SDimitry Andric MCTargetStreamer &TS = *OutStreamer->getTargetStreamer(); 5850b57cec5SDimitry Andric ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS); 5860b57cec5SDimitry Andric 5870b57cec5SDimitry Andric if (OptimizationGoals > 0 && 5880b57cec5SDimitry Andric (Subtarget->isTargetAEABI() || Subtarget->isTargetGNUAEABI() || 5890b57cec5SDimitry Andric Subtarget->isTargetMuslAEABI())) 5900b57cec5SDimitry Andric ATS.emitAttribute(ARMBuildAttrs::ABI_optimization_goals, OptimizationGoals); 5910b57cec5SDimitry Andric OptimizationGoals = -1; 5920b57cec5SDimitry Andric 5930b57cec5SDimitry Andric ATS.finishAttributeSection(); 5940b57cec5SDimitry Andric } 5950b57cec5SDimitry Andric 5960b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 5975ffd83dbSDimitry Andric // Helper routines for emitStartOfAsmFile() and emitEndOfAsmFile() 5980b57cec5SDimitry Andric // FIXME: 5990b57cec5SDimitry Andric // The following seem like one-off assembler flags, but they actually need 6000b57cec5SDimitry Andric // to appear in the .ARM.attributes section in ELF. 6010b57cec5SDimitry Andric // Instead of subclassing the MCELFStreamer, we do the work here. 6020b57cec5SDimitry Andric 6030b57cec5SDimitry Andric // Returns true if all functions have the same function attribute value. 6040b57cec5SDimitry Andric // It also returns true when the module has no functions. 6050b57cec5SDimitry Andric static bool checkFunctionsAttributeConsistency(const Module &M, StringRef Attr, 6060b57cec5SDimitry Andric StringRef Value) { 6070b57cec5SDimitry Andric return !any_of(M, [&](const Function &F) { 6080b57cec5SDimitry Andric return F.getFnAttribute(Attr).getValueAsString() != Value; 6090b57cec5SDimitry Andric }); 6100b57cec5SDimitry Andric } 6115ffd83dbSDimitry Andric // Returns true if all functions have the same denormal mode. 6125ffd83dbSDimitry Andric // It also returns true when the module has no functions. 6135ffd83dbSDimitry Andric static bool checkDenormalAttributeConsistency(const Module &M, 6145ffd83dbSDimitry Andric StringRef Attr, 6155ffd83dbSDimitry Andric DenormalMode Value) { 6165ffd83dbSDimitry Andric return !any_of(M, [&](const Function &F) { 6175ffd83dbSDimitry Andric StringRef AttrVal = F.getFnAttribute(Attr).getValueAsString(); 6185ffd83dbSDimitry Andric return parseDenormalFPAttribute(AttrVal) != Value; 6195ffd83dbSDimitry Andric }); 6205ffd83dbSDimitry Andric } 6210b57cec5SDimitry Andric 6220b57cec5SDimitry Andric void ARMAsmPrinter::emitAttributes() { 6230b57cec5SDimitry Andric MCTargetStreamer &TS = *OutStreamer->getTargetStreamer(); 6240b57cec5SDimitry Andric ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS); 6250b57cec5SDimitry Andric 6260b57cec5SDimitry Andric ATS.emitTextAttribute(ARMBuildAttrs::conformance, "2.09"); 6270b57cec5SDimitry Andric 6280b57cec5SDimitry Andric ATS.switchVendor("aeabi"); 6290b57cec5SDimitry Andric 6300b57cec5SDimitry Andric // Compute ARM ELF Attributes based on the default subtarget that 6310b57cec5SDimitry Andric // we'd have constructed. The existing ARM behavior isn't LTO clean 6320b57cec5SDimitry Andric // anyhow. 6330b57cec5SDimitry Andric // FIXME: For ifunc related functions we could iterate over and look 6340b57cec5SDimitry Andric // for a feature string that doesn't match the default one. 6350b57cec5SDimitry Andric const Triple &TT = TM.getTargetTriple(); 6360b57cec5SDimitry Andric StringRef CPU = TM.getTargetCPU(); 6370b57cec5SDimitry Andric StringRef FS = TM.getTargetFeatureString(); 6380b57cec5SDimitry Andric std::string ArchFS = ARM_MC::ParseARMTriple(TT, CPU); 6390b57cec5SDimitry Andric if (!FS.empty()) { 6400b57cec5SDimitry Andric if (!ArchFS.empty()) 6410b57cec5SDimitry Andric ArchFS = (Twine(ArchFS) + "," + FS).str(); 6420b57cec5SDimitry Andric else 6435ffd83dbSDimitry Andric ArchFS = std::string(FS); 6440b57cec5SDimitry Andric } 6450b57cec5SDimitry Andric const ARMBaseTargetMachine &ATM = 6460b57cec5SDimitry Andric static_cast<const ARMBaseTargetMachine &>(TM); 6475ffd83dbSDimitry Andric const ARMSubtarget STI(TT, std::string(CPU), ArchFS, ATM, 6485ffd83dbSDimitry Andric ATM.isLittleEndian()); 6490b57cec5SDimitry Andric 6500b57cec5SDimitry Andric // Emit build attributes for the available hardware. 6510b57cec5SDimitry Andric ATS.emitTargetAttributes(STI); 6520b57cec5SDimitry Andric 6530b57cec5SDimitry Andric // RW data addressing. 6540b57cec5SDimitry Andric if (isPositionIndependent()) { 6550b57cec5SDimitry Andric ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data, 6560b57cec5SDimitry Andric ARMBuildAttrs::AddressRWPCRel); 6570b57cec5SDimitry Andric } else if (STI.isRWPI()) { 6580b57cec5SDimitry Andric // RWPI specific attributes. 6590b57cec5SDimitry Andric ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RW_data, 6600b57cec5SDimitry Andric ARMBuildAttrs::AddressRWSBRel); 6610b57cec5SDimitry Andric } 6620b57cec5SDimitry Andric 6630b57cec5SDimitry Andric // RO data addressing. 6640b57cec5SDimitry Andric if (isPositionIndependent() || STI.isROPI()) { 6650b57cec5SDimitry Andric ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_RO_data, 6660b57cec5SDimitry Andric ARMBuildAttrs::AddressROPCRel); 6670b57cec5SDimitry Andric } 6680b57cec5SDimitry Andric 6690b57cec5SDimitry Andric // GOT use. 6700b57cec5SDimitry Andric if (isPositionIndependent()) { 6710b57cec5SDimitry Andric ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use, 6720b57cec5SDimitry Andric ARMBuildAttrs::AddressGOT); 6730b57cec5SDimitry Andric } else { 6740b57cec5SDimitry Andric ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_GOT_use, 6750b57cec5SDimitry Andric ARMBuildAttrs::AddressDirect); 6760b57cec5SDimitry Andric } 6770b57cec5SDimitry Andric 6780b57cec5SDimitry Andric // Set FP Denormals. 6795ffd83dbSDimitry Andric if (checkDenormalAttributeConsistency(*MMI->getModule(), "denormal-fp-math", 6805ffd83dbSDimitry Andric DenormalMode::getPreserveSign())) 6810b57cec5SDimitry Andric ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal, 6820b57cec5SDimitry Andric ARMBuildAttrs::PreserveFPSign); 6835ffd83dbSDimitry Andric else if (checkDenormalAttributeConsistency(*MMI->getModule(), 6840b57cec5SDimitry Andric "denormal-fp-math", 6855ffd83dbSDimitry Andric DenormalMode::getPositiveZero())) 6860b57cec5SDimitry Andric ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal, 6870b57cec5SDimitry Andric ARMBuildAttrs::PositiveZero); 6880b57cec5SDimitry Andric else if (!TM.Options.UnsafeFPMath) 6890b57cec5SDimitry Andric ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal, 6900b57cec5SDimitry Andric ARMBuildAttrs::IEEEDenormals); 6910b57cec5SDimitry Andric else { 6920b57cec5SDimitry Andric if (!STI.hasVFP2Base()) { 6930b57cec5SDimitry Andric // When the target doesn't have an FPU (by design or 6940b57cec5SDimitry Andric // intention), the assumptions made on the software support 6950b57cec5SDimitry Andric // mirror that of the equivalent hardware support *if it 6960b57cec5SDimitry Andric // existed*. For v7 and better we indicate that denormals are 6970b57cec5SDimitry Andric // flushed preserving sign, and for V6 we indicate that 6980b57cec5SDimitry Andric // denormals are flushed to positive zero. 6990b57cec5SDimitry Andric if (STI.hasV7Ops()) 7000b57cec5SDimitry Andric ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal, 7010b57cec5SDimitry Andric ARMBuildAttrs::PreserveFPSign); 7020b57cec5SDimitry Andric } else if (STI.hasVFP3Base()) { 7030b57cec5SDimitry Andric // In VFPv4, VFPv4U, VFPv3, or VFPv3U, it is preserved. That is, 7040b57cec5SDimitry Andric // the sign bit of the zero matches the sign bit of the input or 7050b57cec5SDimitry Andric // result that is being flushed to zero. 7060b57cec5SDimitry Andric ATS.emitAttribute(ARMBuildAttrs::ABI_FP_denormal, 7070b57cec5SDimitry Andric ARMBuildAttrs::PreserveFPSign); 7080b57cec5SDimitry Andric } 7090b57cec5SDimitry Andric // For VFPv2 implementations it is implementation defined as 7100b57cec5SDimitry Andric // to whether denormals are flushed to positive zero or to 7110b57cec5SDimitry Andric // whatever the sign of zero is (ARM v7AR ARM 2.7.5). Historically 7120b57cec5SDimitry Andric // LLVM has chosen to flush this to positive zero (most likely for 7130b57cec5SDimitry Andric // GCC compatibility), so that's the chosen value here (the 7140b57cec5SDimitry Andric // absence of its emission implies zero). 7150b57cec5SDimitry Andric } 7160b57cec5SDimitry Andric 7170b57cec5SDimitry Andric // Set FP exceptions and rounding 7180b57cec5SDimitry Andric if (checkFunctionsAttributeConsistency(*MMI->getModule(), 7190b57cec5SDimitry Andric "no-trapping-math", "true") || 7200b57cec5SDimitry Andric TM.Options.NoTrappingFPMath) 7210b57cec5SDimitry Andric ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions, 7220b57cec5SDimitry Andric ARMBuildAttrs::Not_Allowed); 7230b57cec5SDimitry Andric else if (!TM.Options.UnsafeFPMath) { 7240b57cec5SDimitry Andric ATS.emitAttribute(ARMBuildAttrs::ABI_FP_exceptions, ARMBuildAttrs::Allowed); 7250b57cec5SDimitry Andric 7260b57cec5SDimitry Andric // If the user has permitted this code to choose the IEEE 754 7270b57cec5SDimitry Andric // rounding at run-time, emit the rounding attribute. 7280b57cec5SDimitry Andric if (TM.Options.HonorSignDependentRoundingFPMathOption) 7290b57cec5SDimitry Andric ATS.emitAttribute(ARMBuildAttrs::ABI_FP_rounding, ARMBuildAttrs::Allowed); 7300b57cec5SDimitry Andric } 7310b57cec5SDimitry Andric 7320b57cec5SDimitry Andric // TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath is the 7330b57cec5SDimitry Andric // equivalent of GCC's -ffinite-math-only flag. 7340b57cec5SDimitry Andric if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath) 7350b57cec5SDimitry Andric ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model, 7360b57cec5SDimitry Andric ARMBuildAttrs::Allowed); 7370b57cec5SDimitry Andric else 7380b57cec5SDimitry Andric ATS.emitAttribute(ARMBuildAttrs::ABI_FP_number_model, 7390b57cec5SDimitry Andric ARMBuildAttrs::AllowIEEE754); 7400b57cec5SDimitry Andric 7410b57cec5SDimitry Andric // FIXME: add more flags to ARMBuildAttributes.h 7420b57cec5SDimitry Andric // 8-bytes alignment stuff. 7430b57cec5SDimitry Andric ATS.emitAttribute(ARMBuildAttrs::ABI_align_needed, 1); 7440b57cec5SDimitry Andric ATS.emitAttribute(ARMBuildAttrs::ABI_align_preserved, 1); 7450b57cec5SDimitry Andric 7460b57cec5SDimitry Andric // Hard float. Use both S and D registers and conform to AAPCS-VFP. 7470b57cec5SDimitry Andric if (STI.isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard) 7480b57cec5SDimitry Andric ATS.emitAttribute(ARMBuildAttrs::ABI_VFP_args, ARMBuildAttrs::HardFPAAPCS); 7490b57cec5SDimitry Andric 7500b57cec5SDimitry Andric // FIXME: To support emitting this build attribute as GCC does, the 7510b57cec5SDimitry Andric // -mfp16-format option and associated plumbing must be 7520b57cec5SDimitry Andric // supported. For now the __fp16 type is exposed by default, so this 7530b57cec5SDimitry Andric // attribute should be emitted with value 1. 7540b57cec5SDimitry Andric ATS.emitAttribute(ARMBuildAttrs::ABI_FP_16bit_format, 7550b57cec5SDimitry Andric ARMBuildAttrs::FP16FormatIEEE); 7560b57cec5SDimitry Andric 7570b57cec5SDimitry Andric if (const Module *SourceModule = MMI->getModule()) { 7580b57cec5SDimitry Andric // ABI_PCS_wchar_t to indicate wchar_t width 7590b57cec5SDimitry Andric // FIXME: There is no way to emit value 0 (wchar_t prohibited). 7600b57cec5SDimitry Andric if (auto WCharWidthValue = mdconst::extract_or_null<ConstantInt>( 7610b57cec5SDimitry Andric SourceModule->getModuleFlag("wchar_size"))) { 7620b57cec5SDimitry Andric int WCharWidth = WCharWidthValue->getZExtValue(); 7630b57cec5SDimitry Andric assert((WCharWidth == 2 || WCharWidth == 4) && 7640b57cec5SDimitry Andric "wchar_t width must be 2 or 4 bytes"); 7650b57cec5SDimitry Andric ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_wchar_t, WCharWidth); 7660b57cec5SDimitry Andric } 7670b57cec5SDimitry Andric 7680b57cec5SDimitry Andric // ABI_enum_size to indicate enum width 7690b57cec5SDimitry Andric // FIXME: There is no way to emit value 0 (enums prohibited) or value 3 7700b57cec5SDimitry Andric // (all enums contain a value needing 32 bits to encode). 7710b57cec5SDimitry Andric if (auto EnumWidthValue = mdconst::extract_or_null<ConstantInt>( 7720b57cec5SDimitry Andric SourceModule->getModuleFlag("min_enum_size"))) { 7730b57cec5SDimitry Andric int EnumWidth = EnumWidthValue->getZExtValue(); 7740b57cec5SDimitry Andric assert((EnumWidth == 1 || EnumWidth == 4) && 7750b57cec5SDimitry Andric "Minimum enum width must be 1 or 4 bytes"); 7760b57cec5SDimitry Andric int EnumBuildAttr = EnumWidth == 1 ? 1 : 2; 7770b57cec5SDimitry Andric ATS.emitAttribute(ARMBuildAttrs::ABI_enum_size, EnumBuildAttr); 7780b57cec5SDimitry Andric } 7794824e7fdSDimitry Andric 7804824e7fdSDimitry Andric auto *PACValue = mdconst::extract_or_null<ConstantInt>( 7814824e7fdSDimitry Andric SourceModule->getModuleFlag("sign-return-address")); 782*06c3fb27SDimitry Andric if (PACValue && PACValue->isOne()) { 7834824e7fdSDimitry Andric // If "+pacbti" is used as an architecture extension, 7844824e7fdSDimitry Andric // Tag_PAC_extension is emitted in 7854824e7fdSDimitry Andric // ARMTargetStreamer::emitTargetAttributes(). 7864824e7fdSDimitry Andric if (!STI.hasPACBTI()) { 7874824e7fdSDimitry Andric ATS.emitAttribute(ARMBuildAttrs::PAC_extension, 7884824e7fdSDimitry Andric ARMBuildAttrs::AllowPACInNOPSpace); 7894824e7fdSDimitry Andric } 7904824e7fdSDimitry Andric ATS.emitAttribute(ARMBuildAttrs::PACRET_use, ARMBuildAttrs::PACRETUsed); 7914824e7fdSDimitry Andric } 7924824e7fdSDimitry Andric 7934824e7fdSDimitry Andric auto *BTIValue = mdconst::extract_or_null<ConstantInt>( 7944824e7fdSDimitry Andric SourceModule->getModuleFlag("branch-target-enforcement")); 795*06c3fb27SDimitry Andric if (BTIValue && BTIValue->isOne()) { 7964824e7fdSDimitry Andric // If "+pacbti" is used as an architecture extension, 7974824e7fdSDimitry Andric // Tag_BTI_extension is emitted in 7984824e7fdSDimitry Andric // ARMTargetStreamer::emitTargetAttributes(). 7994824e7fdSDimitry Andric if (!STI.hasPACBTI()) { 8004824e7fdSDimitry Andric ATS.emitAttribute(ARMBuildAttrs::BTI_extension, 8014824e7fdSDimitry Andric ARMBuildAttrs::AllowBTIInNOPSpace); 8024824e7fdSDimitry Andric } 8034824e7fdSDimitry Andric ATS.emitAttribute(ARMBuildAttrs::BTI_use, ARMBuildAttrs::BTIUsed); 8044824e7fdSDimitry Andric } 8050b57cec5SDimitry Andric } 8060b57cec5SDimitry Andric 8070b57cec5SDimitry Andric // We currently do not support using R9 as the TLS pointer. 8080b57cec5SDimitry Andric if (STI.isRWPI()) 8090b57cec5SDimitry Andric ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use, 8100b57cec5SDimitry Andric ARMBuildAttrs::R9IsSB); 8110b57cec5SDimitry Andric else if (STI.isR9Reserved()) 8120b57cec5SDimitry Andric ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use, 8130b57cec5SDimitry Andric ARMBuildAttrs::R9Reserved); 8140b57cec5SDimitry Andric else 8150b57cec5SDimitry Andric ATS.emitAttribute(ARMBuildAttrs::ABI_PCS_R9_use, 8160b57cec5SDimitry Andric ARMBuildAttrs::R9IsGPR); 8170b57cec5SDimitry Andric } 8180b57cec5SDimitry Andric 8190b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 8200b57cec5SDimitry Andric 8210b57cec5SDimitry Andric static MCSymbol *getBFLabel(StringRef Prefix, unsigned FunctionNumber, 8220b57cec5SDimitry Andric unsigned LabelId, MCContext &Ctx) { 8230b57cec5SDimitry Andric 8240b57cec5SDimitry Andric MCSymbol *Label = Ctx.getOrCreateSymbol(Twine(Prefix) 8250b57cec5SDimitry Andric + "BF" + Twine(FunctionNumber) + "_" + Twine(LabelId)); 8260b57cec5SDimitry Andric return Label; 8270b57cec5SDimitry Andric } 8280b57cec5SDimitry Andric 8290b57cec5SDimitry Andric static MCSymbol *getPICLabel(StringRef Prefix, unsigned FunctionNumber, 8300b57cec5SDimitry Andric unsigned LabelId, MCContext &Ctx) { 8310b57cec5SDimitry Andric 8320b57cec5SDimitry Andric MCSymbol *Label = Ctx.getOrCreateSymbol(Twine(Prefix) 8330b57cec5SDimitry Andric + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId)); 8340b57cec5SDimitry Andric return Label; 8350b57cec5SDimitry Andric } 8360b57cec5SDimitry Andric 8370b57cec5SDimitry Andric static MCSymbolRefExpr::VariantKind 8380b57cec5SDimitry Andric getModifierVariantKind(ARMCP::ARMCPModifier Modifier) { 8390b57cec5SDimitry Andric switch (Modifier) { 8400b57cec5SDimitry Andric case ARMCP::no_modifier: 8410b57cec5SDimitry Andric return MCSymbolRefExpr::VK_None; 8420b57cec5SDimitry Andric case ARMCP::TLSGD: 8430b57cec5SDimitry Andric return MCSymbolRefExpr::VK_TLSGD; 8440b57cec5SDimitry Andric case ARMCP::TPOFF: 8450b57cec5SDimitry Andric return MCSymbolRefExpr::VK_TPOFF; 8460b57cec5SDimitry Andric case ARMCP::GOTTPOFF: 8470b57cec5SDimitry Andric return MCSymbolRefExpr::VK_GOTTPOFF; 8480b57cec5SDimitry Andric case ARMCP::SBREL: 8490b57cec5SDimitry Andric return MCSymbolRefExpr::VK_ARM_SBREL; 8500b57cec5SDimitry Andric case ARMCP::GOT_PREL: 8510b57cec5SDimitry Andric return MCSymbolRefExpr::VK_ARM_GOT_PREL; 8520b57cec5SDimitry Andric case ARMCP::SECREL: 8530b57cec5SDimitry Andric return MCSymbolRefExpr::VK_SECREL; 8540b57cec5SDimitry Andric } 8550b57cec5SDimitry Andric llvm_unreachable("Invalid ARMCPModifier!"); 8560b57cec5SDimitry Andric } 8570b57cec5SDimitry Andric 8580b57cec5SDimitry Andric MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV, 8590b57cec5SDimitry Andric unsigned char TargetFlags) { 8600b57cec5SDimitry Andric if (Subtarget->isTargetMachO()) { 8610b57cec5SDimitry Andric bool IsIndirect = 8620b57cec5SDimitry Andric (TargetFlags & ARMII::MO_NONLAZY) && Subtarget->isGVIndirectSymbol(GV); 8630b57cec5SDimitry Andric 8640b57cec5SDimitry Andric if (!IsIndirect) 8650b57cec5SDimitry Andric return getSymbol(GV); 8660b57cec5SDimitry Andric 8670b57cec5SDimitry Andric // FIXME: Remove this when Darwin transition to @GOT like syntax. 8680b57cec5SDimitry Andric MCSymbol *MCSym = getSymbolWithGlobalValueBase(GV, "$non_lazy_ptr"); 8690b57cec5SDimitry Andric MachineModuleInfoMachO &MMIMachO = 8700b57cec5SDimitry Andric MMI->getObjFileInfo<MachineModuleInfoMachO>(); 8710b57cec5SDimitry Andric MachineModuleInfoImpl::StubValueTy &StubSym = 8720b57cec5SDimitry Andric GV->isThreadLocal() ? MMIMachO.getThreadLocalGVStubEntry(MCSym) 8730b57cec5SDimitry Andric : MMIMachO.getGVStubEntry(MCSym); 8740b57cec5SDimitry Andric 8750b57cec5SDimitry Andric if (!StubSym.getPointer()) 8760b57cec5SDimitry Andric StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV), 8770b57cec5SDimitry Andric !GV->hasInternalLinkage()); 8780b57cec5SDimitry Andric return MCSym; 8790b57cec5SDimitry Andric } else if (Subtarget->isTargetCOFF()) { 8800b57cec5SDimitry Andric assert(Subtarget->isTargetWindows() && 8810b57cec5SDimitry Andric "Windows is the only supported COFF target"); 8820b57cec5SDimitry Andric 8830b57cec5SDimitry Andric bool IsIndirect = 8840b57cec5SDimitry Andric (TargetFlags & (ARMII::MO_DLLIMPORT | ARMII::MO_COFFSTUB)); 8850b57cec5SDimitry Andric if (!IsIndirect) 8860b57cec5SDimitry Andric return getSymbol(GV); 8870b57cec5SDimitry Andric 8880b57cec5SDimitry Andric SmallString<128> Name; 8890b57cec5SDimitry Andric if (TargetFlags & ARMII::MO_DLLIMPORT) 8900b57cec5SDimitry Andric Name = "__imp_"; 8910b57cec5SDimitry Andric else if (TargetFlags & ARMII::MO_COFFSTUB) 8920b57cec5SDimitry Andric Name = ".refptr."; 8930b57cec5SDimitry Andric getNameWithPrefix(Name, GV); 8940b57cec5SDimitry Andric 8950b57cec5SDimitry Andric MCSymbol *MCSym = OutContext.getOrCreateSymbol(Name); 8960b57cec5SDimitry Andric 8970b57cec5SDimitry Andric if (TargetFlags & ARMII::MO_COFFSTUB) { 8980b57cec5SDimitry Andric MachineModuleInfoCOFF &MMICOFF = 8990b57cec5SDimitry Andric MMI->getObjFileInfo<MachineModuleInfoCOFF>(); 9000b57cec5SDimitry Andric MachineModuleInfoImpl::StubValueTy &StubSym = 9010b57cec5SDimitry Andric MMICOFF.getGVStubEntry(MCSym); 9020b57cec5SDimitry Andric 9030b57cec5SDimitry Andric if (!StubSym.getPointer()) 9040b57cec5SDimitry Andric StubSym = MachineModuleInfoImpl::StubValueTy(getSymbol(GV), true); 9050b57cec5SDimitry Andric } 9060b57cec5SDimitry Andric 9070b57cec5SDimitry Andric return MCSym; 9080b57cec5SDimitry Andric } else if (Subtarget->isTargetELF()) { 909bdd1243dSDimitry Andric return getSymbolPreferLocal(*GV); 9100b57cec5SDimitry Andric } 9110b57cec5SDimitry Andric llvm_unreachable("unexpected target"); 9120b57cec5SDimitry Andric } 9130b57cec5SDimitry Andric 9145ffd83dbSDimitry Andric void ARMAsmPrinter::emitMachineConstantPoolValue( 9155ffd83dbSDimitry Andric MachineConstantPoolValue *MCPV) { 9160b57cec5SDimitry Andric const DataLayout &DL = getDataLayout(); 9170b57cec5SDimitry Andric int Size = DL.getTypeAllocSize(MCPV->getType()); 9180b57cec5SDimitry Andric 9190b57cec5SDimitry Andric ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV); 9200b57cec5SDimitry Andric 9210b57cec5SDimitry Andric if (ACPV->isPromotedGlobal()) { 9220b57cec5SDimitry Andric // This constant pool entry is actually a global whose storage has been 9230b57cec5SDimitry Andric // promoted into the constant pool. This global may be referenced still 9240b57cec5SDimitry Andric // by debug information, and due to the way AsmPrinter is set up, the debug 9250b57cec5SDimitry Andric // info is immutable by the time we decide to promote globals to constant 9260b57cec5SDimitry Andric // pools. Because of this, we need to ensure we emit a symbol for the global 9270b57cec5SDimitry Andric // with private linkage (the default) so debug info can refer to it. 9280b57cec5SDimitry Andric // 9290b57cec5SDimitry Andric // However, if this global is promoted into several functions we must ensure 9300b57cec5SDimitry Andric // we don't try and emit duplicate symbols! 9310b57cec5SDimitry Andric auto *ACPC = cast<ARMConstantPoolConstant>(ACPV); 9320b57cec5SDimitry Andric for (const auto *GV : ACPC->promotedGlobals()) { 9330b57cec5SDimitry Andric if (!EmittedPromotedGlobalLabels.count(GV)) { 9340b57cec5SDimitry Andric MCSymbol *GVSym = getSymbol(GV); 9355ffd83dbSDimitry Andric OutStreamer->emitLabel(GVSym); 9360b57cec5SDimitry Andric EmittedPromotedGlobalLabels.insert(GV); 9370b57cec5SDimitry Andric } 9380b57cec5SDimitry Andric } 9395ffd83dbSDimitry Andric return emitGlobalConstant(DL, ACPC->getPromotedGlobalInit()); 9400b57cec5SDimitry Andric } 9410b57cec5SDimitry Andric 9420b57cec5SDimitry Andric MCSymbol *MCSym; 9430b57cec5SDimitry Andric if (ACPV->isLSDA()) { 944e8d8bef9SDimitry Andric MCSym = getMBBExceptionSym(MF->front()); 9450b57cec5SDimitry Andric } else if (ACPV->isBlockAddress()) { 9460b57cec5SDimitry Andric const BlockAddress *BA = 9470b57cec5SDimitry Andric cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress(); 9480b57cec5SDimitry Andric MCSym = GetBlockAddressSymbol(BA); 9490b57cec5SDimitry Andric } else if (ACPV->isGlobalValue()) { 9500b57cec5SDimitry Andric const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV(); 9510b57cec5SDimitry Andric 9520b57cec5SDimitry Andric // On Darwin, const-pool entries may get the "FOO$non_lazy_ptr" mangling, so 9530b57cec5SDimitry Andric // flag the global as MO_NONLAZY. 9540b57cec5SDimitry Andric unsigned char TF = Subtarget->isTargetMachO() ? ARMII::MO_NONLAZY : 0; 9550b57cec5SDimitry Andric MCSym = GetARMGVSymbol(GV, TF); 9560b57cec5SDimitry Andric } else if (ACPV->isMachineBasicBlock()) { 9570b57cec5SDimitry Andric const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB(); 9580b57cec5SDimitry Andric MCSym = MBB->getSymbol(); 9590b57cec5SDimitry Andric } else { 9600b57cec5SDimitry Andric assert(ACPV->isExtSymbol() && "unrecognized constant pool value"); 9610b57cec5SDimitry Andric auto Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol(); 9620b57cec5SDimitry Andric MCSym = GetExternalSymbolSymbol(Sym); 9630b57cec5SDimitry Andric } 9640b57cec5SDimitry Andric 9650b57cec5SDimitry Andric // Create an MCSymbol for the reference. 9660b57cec5SDimitry Andric const MCExpr *Expr = 9670b57cec5SDimitry Andric MCSymbolRefExpr::create(MCSym, getModifierVariantKind(ACPV->getModifier()), 9680b57cec5SDimitry Andric OutContext); 9690b57cec5SDimitry Andric 9700b57cec5SDimitry Andric if (ACPV->getPCAdjustment()) { 9710b57cec5SDimitry Andric MCSymbol *PCLabel = 9720b57cec5SDimitry Andric getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(), 9730b57cec5SDimitry Andric ACPV->getLabelId(), OutContext); 9740b57cec5SDimitry Andric const MCExpr *PCRelExpr = MCSymbolRefExpr::create(PCLabel, OutContext); 9750b57cec5SDimitry Andric PCRelExpr = 9760b57cec5SDimitry Andric MCBinaryExpr::createAdd(PCRelExpr, 9770b57cec5SDimitry Andric MCConstantExpr::create(ACPV->getPCAdjustment(), 9780b57cec5SDimitry Andric OutContext), 9790b57cec5SDimitry Andric OutContext); 9800b57cec5SDimitry Andric if (ACPV->mustAddCurrentAddress()) { 9810b57cec5SDimitry Andric // We want "(<expr> - .)", but MC doesn't have a concept of the '.' 9820b57cec5SDimitry Andric // label, so just emit a local label end reference that instead. 9830b57cec5SDimitry Andric MCSymbol *DotSym = OutContext.createTempSymbol(); 9845ffd83dbSDimitry Andric OutStreamer->emitLabel(DotSym); 9850b57cec5SDimitry Andric const MCExpr *DotExpr = MCSymbolRefExpr::create(DotSym, OutContext); 9860b57cec5SDimitry Andric PCRelExpr = MCBinaryExpr::createSub(PCRelExpr, DotExpr, OutContext); 9870b57cec5SDimitry Andric } 9880b57cec5SDimitry Andric Expr = MCBinaryExpr::createSub(Expr, PCRelExpr, OutContext); 9890b57cec5SDimitry Andric } 9905ffd83dbSDimitry Andric OutStreamer->emitValue(Expr, Size); 9910b57cec5SDimitry Andric } 9920b57cec5SDimitry Andric 9935ffd83dbSDimitry Andric void ARMAsmPrinter::emitJumpTableAddrs(const MachineInstr *MI) { 9940b57cec5SDimitry Andric const MachineOperand &MO1 = MI->getOperand(1); 9950b57cec5SDimitry Andric unsigned JTI = MO1.getIndex(); 9960b57cec5SDimitry Andric 9970b57cec5SDimitry Andric // Make sure the Thumb jump table is 4-byte aligned. This will be a nop for 9980b57cec5SDimitry Andric // ARM mode tables. 9995ffd83dbSDimitry Andric emitAlignment(Align(4)); 10000b57cec5SDimitry Andric 10010b57cec5SDimitry Andric // Emit a label for the jump table. 10020b57cec5SDimitry Andric MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI); 10035ffd83dbSDimitry Andric OutStreamer->emitLabel(JTISymbol); 10040b57cec5SDimitry Andric 10050b57cec5SDimitry Andric // Mark the jump table as data-in-code. 10065ffd83dbSDimitry Andric OutStreamer->emitDataRegion(MCDR_DataRegionJT32); 10070b57cec5SDimitry Andric 10080b57cec5SDimitry Andric // Emit each entry of the table. 10090b57cec5SDimitry Andric const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo(); 10100b57cec5SDimitry Andric const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables(); 10110b57cec5SDimitry Andric const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs; 10120b57cec5SDimitry Andric 10130b57cec5SDimitry Andric for (MachineBasicBlock *MBB : JTBBs) { 10140b57cec5SDimitry Andric // Construct an MCExpr for the entry. We want a value of the form: 10150b57cec5SDimitry Andric // (BasicBlockAddr - TableBeginAddr) 10160b57cec5SDimitry Andric // 10170b57cec5SDimitry Andric // For example, a table with entries jumping to basic blocks BB0 and BB1 10180b57cec5SDimitry Andric // would look like: 10190b57cec5SDimitry Andric // LJTI_0_0: 10200b57cec5SDimitry Andric // .word (LBB0 - LJTI_0_0) 10210b57cec5SDimitry Andric // .word (LBB1 - LJTI_0_0) 10220b57cec5SDimitry Andric const MCExpr *Expr = MCSymbolRefExpr::create(MBB->getSymbol(), OutContext); 10230b57cec5SDimitry Andric 10240b57cec5SDimitry Andric if (isPositionIndependent() || Subtarget->isROPI()) 10250b57cec5SDimitry Andric Expr = MCBinaryExpr::createSub(Expr, MCSymbolRefExpr::create(JTISymbol, 10260b57cec5SDimitry Andric OutContext), 10270b57cec5SDimitry Andric OutContext); 10280b57cec5SDimitry Andric // If we're generating a table of Thumb addresses in static relocation 10290b57cec5SDimitry Andric // model, we need to add one to keep interworking correctly. 10300b57cec5SDimitry Andric else if (AFI->isThumbFunction()) 10310b57cec5SDimitry Andric Expr = MCBinaryExpr::createAdd(Expr, MCConstantExpr::create(1,OutContext), 10320b57cec5SDimitry Andric OutContext); 10335ffd83dbSDimitry Andric OutStreamer->emitValue(Expr, 4); 10340b57cec5SDimitry Andric } 10350b57cec5SDimitry Andric // Mark the end of jump table data-in-code region. 10365ffd83dbSDimitry Andric OutStreamer->emitDataRegion(MCDR_DataRegionEnd); 10370b57cec5SDimitry Andric } 10380b57cec5SDimitry Andric 10395ffd83dbSDimitry Andric void ARMAsmPrinter::emitJumpTableInsts(const MachineInstr *MI) { 10400b57cec5SDimitry Andric const MachineOperand &MO1 = MI->getOperand(1); 10410b57cec5SDimitry Andric unsigned JTI = MO1.getIndex(); 10420b57cec5SDimitry Andric 10430b57cec5SDimitry Andric // Make sure the Thumb jump table is 4-byte aligned. This will be a nop for 10440b57cec5SDimitry Andric // ARM mode tables. 10455ffd83dbSDimitry Andric emitAlignment(Align(4)); 10460b57cec5SDimitry Andric 10470b57cec5SDimitry Andric // Emit a label for the jump table. 10480b57cec5SDimitry Andric MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI); 10495ffd83dbSDimitry Andric OutStreamer->emitLabel(JTISymbol); 10500b57cec5SDimitry Andric 10510b57cec5SDimitry Andric // Emit each entry of the table. 10520b57cec5SDimitry Andric const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo(); 10530b57cec5SDimitry Andric const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables(); 10540b57cec5SDimitry Andric const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs; 10550b57cec5SDimitry Andric 10560b57cec5SDimitry Andric for (MachineBasicBlock *MBB : JTBBs) { 10570b57cec5SDimitry Andric const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(), 10580b57cec5SDimitry Andric OutContext); 10590b57cec5SDimitry Andric // If this isn't a TBB or TBH, the entries are direct branch instructions. 10600b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2B) 10610b57cec5SDimitry Andric .addExpr(MBBSymbolExpr) 10620b57cec5SDimitry Andric .addImm(ARMCC::AL) 10630b57cec5SDimitry Andric .addReg(0)); 10640b57cec5SDimitry Andric } 10650b57cec5SDimitry Andric } 10660b57cec5SDimitry Andric 10675ffd83dbSDimitry Andric void ARMAsmPrinter::emitJumpTableTBInst(const MachineInstr *MI, 10680b57cec5SDimitry Andric unsigned OffsetWidth) { 10690b57cec5SDimitry Andric assert((OffsetWidth == 1 || OffsetWidth == 2) && "invalid tbb/tbh width"); 10700b57cec5SDimitry Andric const MachineOperand &MO1 = MI->getOperand(1); 10710b57cec5SDimitry Andric unsigned JTI = MO1.getIndex(); 10720b57cec5SDimitry Andric 10730b57cec5SDimitry Andric if (Subtarget->isThumb1Only()) 10745ffd83dbSDimitry Andric emitAlignment(Align(4)); 10750b57cec5SDimitry Andric 10760b57cec5SDimitry Andric MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel(JTI); 10775ffd83dbSDimitry Andric OutStreamer->emitLabel(JTISymbol); 10780b57cec5SDimitry Andric 10790b57cec5SDimitry Andric // Emit each entry of the table. 10800b57cec5SDimitry Andric const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo(); 10810b57cec5SDimitry Andric const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables(); 10820b57cec5SDimitry Andric const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs; 10830b57cec5SDimitry Andric 10840b57cec5SDimitry Andric // Mark the jump table as data-in-code. 10855ffd83dbSDimitry Andric OutStreamer->emitDataRegion(OffsetWidth == 1 ? MCDR_DataRegionJT8 10860b57cec5SDimitry Andric : MCDR_DataRegionJT16); 10870b57cec5SDimitry Andric 1088bdd1243dSDimitry Andric for (auto *MBB : JTBBs) { 10890b57cec5SDimitry Andric const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::create(MBB->getSymbol(), 10900b57cec5SDimitry Andric OutContext); 10910b57cec5SDimitry Andric // Otherwise it's an offset from the dispatch instruction. Construct an 10920b57cec5SDimitry Andric // MCExpr for the entry. We want a value of the form: 10930b57cec5SDimitry Andric // (BasicBlockAddr - TBBInstAddr + 4) / 2 10940b57cec5SDimitry Andric // 10950b57cec5SDimitry Andric // For example, a TBB table with entries jumping to basic blocks BB0 and BB1 10960b57cec5SDimitry Andric // would look like: 10970b57cec5SDimitry Andric // LJTI_0_0: 10980b57cec5SDimitry Andric // .byte (LBB0 - (LCPI0_0 + 4)) / 2 10990b57cec5SDimitry Andric // .byte (LBB1 - (LCPI0_0 + 4)) / 2 11000b57cec5SDimitry Andric // where LCPI0_0 is a label defined just before the TBB instruction using 11010b57cec5SDimitry Andric // this table. 11020b57cec5SDimitry Andric MCSymbol *TBInstPC = GetCPISymbol(MI->getOperand(0).getImm()); 11030b57cec5SDimitry Andric const MCExpr *Expr = MCBinaryExpr::createAdd( 11040b57cec5SDimitry Andric MCSymbolRefExpr::create(TBInstPC, OutContext), 11050b57cec5SDimitry Andric MCConstantExpr::create(4, OutContext), OutContext); 11060b57cec5SDimitry Andric Expr = MCBinaryExpr::createSub(MBBSymbolExpr, Expr, OutContext); 11070b57cec5SDimitry Andric Expr = MCBinaryExpr::createDiv(Expr, MCConstantExpr::create(2, OutContext), 11080b57cec5SDimitry Andric OutContext); 11095ffd83dbSDimitry Andric OutStreamer->emitValue(Expr, OffsetWidth); 11100b57cec5SDimitry Andric } 11110b57cec5SDimitry Andric // Mark the end of jump table data-in-code region. 32-bit offsets use 11120b57cec5SDimitry Andric // actual branch instructions here, so we don't mark those as a data-region 11130b57cec5SDimitry Andric // at all. 11145ffd83dbSDimitry Andric OutStreamer->emitDataRegion(MCDR_DataRegionEnd); 11150b57cec5SDimitry Andric 11160b57cec5SDimitry Andric // Make sure the next instruction is 2-byte aligned. 11175ffd83dbSDimitry Andric emitAlignment(Align(2)); 11180b57cec5SDimitry Andric } 11190b57cec5SDimitry Andric 11200b57cec5SDimitry Andric void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) { 11210b57cec5SDimitry Andric assert(MI->getFlag(MachineInstr::FrameSetup) && 11220b57cec5SDimitry Andric "Only instruction which are involved into frame setup code are allowed"); 11230b57cec5SDimitry Andric 11240b57cec5SDimitry Andric MCTargetStreamer &TS = *OutStreamer->getTargetStreamer(); 11250b57cec5SDimitry Andric ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS); 11260b57cec5SDimitry Andric const MachineFunction &MF = *MI->getParent()->getParent(); 11270b57cec5SDimitry Andric const TargetRegisterInfo *TargetRegInfo = 11280b57cec5SDimitry Andric MF.getSubtarget().getRegisterInfo(); 11290b57cec5SDimitry Andric const MachineRegisterInfo &MachineRegInfo = MF.getRegInfo(); 11300b57cec5SDimitry Andric 11318bcb0991SDimitry Andric Register FramePtr = TargetRegInfo->getFrameRegister(MF); 11320b57cec5SDimitry Andric unsigned Opc = MI->getOpcode(); 11330b57cec5SDimitry Andric unsigned SrcReg, DstReg; 11340b57cec5SDimitry Andric 11355ffd83dbSDimitry Andric switch (Opc) { 11365ffd83dbSDimitry Andric case ARM::tPUSH: 11375ffd83dbSDimitry Andric // special case: tPUSH does not have src/dst regs. 11380b57cec5SDimitry Andric SrcReg = DstReg = ARM::SP; 11395ffd83dbSDimitry Andric break; 11405ffd83dbSDimitry Andric case ARM::tLDRpci: 11415ffd83dbSDimitry Andric case ARM::t2MOVi16: 11425ffd83dbSDimitry Andric case ARM::t2MOVTi16: 1143*06c3fb27SDimitry Andric case ARM::tMOVi8: 1144*06c3fb27SDimitry Andric case ARM::tADDi8: 1145*06c3fb27SDimitry Andric case ARM::tLSLri: 11465ffd83dbSDimitry Andric // special cases: 11475ffd83dbSDimitry Andric // 1) for Thumb1 code we sometimes materialize the constant via constpool 11485ffd83dbSDimitry Andric // load. 1149*06c3fb27SDimitry Andric // 2) for Thumb1 execute only code we materialize the constant via the 1150*06c3fb27SDimitry Andric // following pattern: 1151*06c3fb27SDimitry Andric // movs r3, #:upper8_15:<const> 1152*06c3fb27SDimitry Andric // lsls r3, #8 1153*06c3fb27SDimitry Andric // adds r3, #:upper0_7:<const> 1154*06c3fb27SDimitry Andric // lsls r3, #8 1155*06c3fb27SDimitry Andric // adds r3, #:lower8_15:<const> 1156*06c3fb27SDimitry Andric // lsls r3, #8 1157*06c3fb27SDimitry Andric // adds r3, #:lower0_7:<const> 1158*06c3fb27SDimitry Andric // So we need to special-case MOVS, ADDS and LSLS, and keep track of 1159*06c3fb27SDimitry Andric // where we are in the sequence with the simplest of state machines. 1160*06c3fb27SDimitry Andric // 3) for Thumb2 execute only code we materialize the constant via 11615ffd83dbSDimitry Andric // immediate constants in 2 separate instructions (MOVW/MOVT). 11625ffd83dbSDimitry Andric SrcReg = ~0U; 11635ffd83dbSDimitry Andric DstReg = MI->getOperand(0).getReg(); 11645ffd83dbSDimitry Andric break; 11655ffd83dbSDimitry Andric default: 11660b57cec5SDimitry Andric SrcReg = MI->getOperand(1).getReg(); 11670b57cec5SDimitry Andric DstReg = MI->getOperand(0).getReg(); 11685ffd83dbSDimitry Andric break; 11690b57cec5SDimitry Andric } 11700b57cec5SDimitry Andric 11710b57cec5SDimitry Andric // Try to figure out the unwinding opcode out of src / dst regs. 11720b57cec5SDimitry Andric if (MI->mayStore()) { 11730b57cec5SDimitry Andric // Register saves. 11740b57cec5SDimitry Andric assert(DstReg == ARM::SP && 11750b57cec5SDimitry Andric "Only stack pointer as a destination reg is supported"); 11760b57cec5SDimitry Andric 11770b57cec5SDimitry Andric SmallVector<unsigned, 4> RegList; 11780b57cec5SDimitry Andric // Skip src & dst reg, and pred ops. 11790b57cec5SDimitry Andric unsigned StartOp = 2 + 2; 11800b57cec5SDimitry Andric // Use all the operands. 11810b57cec5SDimitry Andric unsigned NumOffset = 0; 11820eae32dcSDimitry Andric // Amount of SP adjustment folded into a push, before the 11830eae32dcSDimitry Andric // registers are stored (pad at higher addresses). 11840eae32dcSDimitry Andric unsigned PadBefore = 0; 11850eae32dcSDimitry Andric // Amount of SP adjustment folded into a push, after the 11860eae32dcSDimitry Andric // registers are stored (pad at lower addresses). 11870eae32dcSDimitry Andric unsigned PadAfter = 0; 11880b57cec5SDimitry Andric 11890b57cec5SDimitry Andric switch (Opc) { 11900b57cec5SDimitry Andric default: 11910b57cec5SDimitry Andric MI->print(errs()); 11920b57cec5SDimitry Andric llvm_unreachable("Unsupported opcode for unwinding information"); 11930b57cec5SDimitry Andric case ARM::tPUSH: 11940b57cec5SDimitry Andric // Special case here: no src & dst reg, but two extra imp ops. 11950b57cec5SDimitry Andric StartOp = 2; NumOffset = 2; 1196bdd1243dSDimitry Andric [[fallthrough]]; 11970b57cec5SDimitry Andric case ARM::STMDB_UPD: 11980b57cec5SDimitry Andric case ARM::t2STMDB_UPD: 11990b57cec5SDimitry Andric case ARM::VSTMDDB_UPD: 12000b57cec5SDimitry Andric assert(SrcReg == ARM::SP && 12010b57cec5SDimitry Andric "Only stack pointer as a source reg is supported"); 12020b57cec5SDimitry Andric for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset; 12030b57cec5SDimitry Andric i != NumOps; ++i) { 12040b57cec5SDimitry Andric const MachineOperand &MO = MI->getOperand(i); 12050b57cec5SDimitry Andric // Actually, there should never be any impdef stuff here. Skip it 12060b57cec5SDimitry Andric // temporary to workaround PR11902. 12070b57cec5SDimitry Andric if (MO.isImplicit()) 12080b57cec5SDimitry Andric continue; 12090b57cec5SDimitry Andric // Registers, pushed as a part of folding an SP update into the 12100b57cec5SDimitry Andric // push instruction are marked as undef and should not be 12110b57cec5SDimitry Andric // restored when unwinding, because the function can modify the 12120b57cec5SDimitry Andric // corresponding stack slots. 12130b57cec5SDimitry Andric if (MO.isUndef()) { 12140b57cec5SDimitry Andric assert(RegList.empty() && 12150b57cec5SDimitry Andric "Pad registers must come before restored ones"); 12160b57cec5SDimitry Andric unsigned Width = 12170b57cec5SDimitry Andric TargetRegInfo->getRegSizeInBits(MO.getReg(), MachineRegInfo) / 8; 12180eae32dcSDimitry Andric PadAfter += Width; 12190b57cec5SDimitry Andric continue; 12200b57cec5SDimitry Andric } 12210b57cec5SDimitry Andric // Check for registers that are remapped (for a Thumb1 prologue that 12220b57cec5SDimitry Andric // saves high registers). 12238bcb0991SDimitry Andric Register Reg = MO.getReg(); 12240b57cec5SDimitry Andric if (unsigned RemappedReg = AFI->EHPrologueRemappedRegs.lookup(Reg)) 12250b57cec5SDimitry Andric Reg = RemappedReg; 12260b57cec5SDimitry Andric RegList.push_back(Reg); 12270b57cec5SDimitry Andric } 12280b57cec5SDimitry Andric break; 12290b57cec5SDimitry Andric case ARM::STR_PRE_IMM: 12300b57cec5SDimitry Andric case ARM::STR_PRE_REG: 12310b57cec5SDimitry Andric case ARM::t2STR_PRE: 12320b57cec5SDimitry Andric assert(MI->getOperand(2).getReg() == ARM::SP && 12330b57cec5SDimitry Andric "Only stack pointer as a source reg is supported"); 12340eae32dcSDimitry Andric if (unsigned RemappedReg = AFI->EHPrologueRemappedRegs.lookup(SrcReg)) 12350eae32dcSDimitry Andric SrcReg = RemappedReg; 12360eae32dcSDimitry Andric 12370b57cec5SDimitry Andric RegList.push_back(SrcReg); 12380b57cec5SDimitry Andric break; 12390eae32dcSDimitry Andric case ARM::t2STRD_PRE: 12400eae32dcSDimitry Andric assert(MI->getOperand(3).getReg() == ARM::SP && 12410eae32dcSDimitry Andric "Only stack pointer as a source reg is supported"); 12420eae32dcSDimitry Andric SrcReg = MI->getOperand(1).getReg(); 12430eae32dcSDimitry Andric if (unsigned RemappedReg = AFI->EHPrologueRemappedRegs.lookup(SrcReg)) 12440eae32dcSDimitry Andric SrcReg = RemappedReg; 12450eae32dcSDimitry Andric RegList.push_back(SrcReg); 12460eae32dcSDimitry Andric SrcReg = MI->getOperand(2).getReg(); 12470eae32dcSDimitry Andric if (unsigned RemappedReg = AFI->EHPrologueRemappedRegs.lookup(SrcReg)) 12480eae32dcSDimitry Andric SrcReg = RemappedReg; 12490eae32dcSDimitry Andric RegList.push_back(SrcReg); 12500eae32dcSDimitry Andric PadBefore = -MI->getOperand(4).getImm() - 8; 12510eae32dcSDimitry Andric break; 12520b57cec5SDimitry Andric } 12530b57cec5SDimitry Andric if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) { 12540eae32dcSDimitry Andric if (PadBefore) 12550eae32dcSDimitry Andric ATS.emitPad(PadBefore); 12560b57cec5SDimitry Andric ATS.emitRegSave(RegList, Opc == ARM::VSTMDDB_UPD); 12570b57cec5SDimitry Andric // Account for the SP adjustment, folded into the push. 12580eae32dcSDimitry Andric if (PadAfter) 12590eae32dcSDimitry Andric ATS.emitPad(PadAfter); 12600b57cec5SDimitry Andric } 12610b57cec5SDimitry Andric } else { 12620b57cec5SDimitry Andric // Changes of stack / frame pointer. 12630b57cec5SDimitry Andric if (SrcReg == ARM::SP) { 12640b57cec5SDimitry Andric int64_t Offset = 0; 12650b57cec5SDimitry Andric switch (Opc) { 12660b57cec5SDimitry Andric default: 12670b57cec5SDimitry Andric MI->print(errs()); 12680b57cec5SDimitry Andric llvm_unreachable("Unsupported opcode for unwinding information"); 12690b57cec5SDimitry Andric case ARM::MOVr: 12700b57cec5SDimitry Andric case ARM::tMOVr: 12710b57cec5SDimitry Andric Offset = 0; 12720b57cec5SDimitry Andric break; 12730b57cec5SDimitry Andric case ARM::ADDri: 12740b57cec5SDimitry Andric case ARM::t2ADDri: 1275480093f4SDimitry Andric case ARM::t2ADDri12: 1276480093f4SDimitry Andric case ARM::t2ADDspImm: 1277480093f4SDimitry Andric case ARM::t2ADDspImm12: 12780b57cec5SDimitry Andric Offset = -MI->getOperand(2).getImm(); 12790b57cec5SDimitry Andric break; 12800b57cec5SDimitry Andric case ARM::SUBri: 12810b57cec5SDimitry Andric case ARM::t2SUBri: 1282480093f4SDimitry Andric case ARM::t2SUBri12: 1283480093f4SDimitry Andric case ARM::t2SUBspImm: 1284480093f4SDimitry Andric case ARM::t2SUBspImm12: 12850b57cec5SDimitry Andric Offset = MI->getOperand(2).getImm(); 12860b57cec5SDimitry Andric break; 12870b57cec5SDimitry Andric case ARM::tSUBspi: 12880b57cec5SDimitry Andric Offset = MI->getOperand(2).getImm()*4; 12890b57cec5SDimitry Andric break; 12900b57cec5SDimitry Andric case ARM::tADDspi: 12910b57cec5SDimitry Andric case ARM::tADDrSPi: 12920b57cec5SDimitry Andric Offset = -MI->getOperand(2).getImm()*4; 12930b57cec5SDimitry Andric break; 12945ffd83dbSDimitry Andric case ARM::tADDhirr: 12955ffd83dbSDimitry Andric Offset = 12965ffd83dbSDimitry Andric -AFI->EHPrologueOffsetInRegs.lookup(MI->getOperand(2).getReg()); 12970b57cec5SDimitry Andric break; 12980b57cec5SDimitry Andric } 12990b57cec5SDimitry Andric 13000b57cec5SDimitry Andric if (MAI->getExceptionHandlingType() == ExceptionHandling::ARM) { 13010b57cec5SDimitry Andric if (DstReg == FramePtr && FramePtr != ARM::SP) 13020b57cec5SDimitry Andric // Set-up of the frame pointer. Positive values correspond to "add" 13030b57cec5SDimitry Andric // instruction. 13040b57cec5SDimitry Andric ATS.emitSetFP(FramePtr, ARM::SP, -Offset); 13050b57cec5SDimitry Andric else if (DstReg == ARM::SP) { 13060b57cec5SDimitry Andric // Change of SP by an offset. Positive values correspond to "sub" 13070b57cec5SDimitry Andric // instruction. 13080b57cec5SDimitry Andric ATS.emitPad(Offset); 13090b57cec5SDimitry Andric } else { 13100b57cec5SDimitry Andric // Move of SP to a register. Positive values correspond to an "add" 13110b57cec5SDimitry Andric // instruction. 13120b57cec5SDimitry Andric ATS.emitMovSP(DstReg, -Offset); 13130b57cec5SDimitry Andric } 13140b57cec5SDimitry Andric } 13150b57cec5SDimitry Andric } else if (DstReg == ARM::SP) { 13160b57cec5SDimitry Andric MI->print(errs()); 13170b57cec5SDimitry Andric llvm_unreachable("Unsupported opcode for unwinding information"); 13185ffd83dbSDimitry Andric } else { 13195ffd83dbSDimitry Andric int64_t Offset = 0; 13205ffd83dbSDimitry Andric switch (Opc) { 13215ffd83dbSDimitry Andric case ARM::tMOVr: 13220b57cec5SDimitry Andric // If a Thumb1 function spills r8-r11, we copy the values to low 13230b57cec5SDimitry Andric // registers before pushing them. Record the copy so we can emit the 13240b57cec5SDimitry Andric // correct ".save" later. 13250b57cec5SDimitry Andric AFI->EHPrologueRemappedRegs[DstReg] = SrcReg; 13265ffd83dbSDimitry Andric break; 13275ffd83dbSDimitry Andric case ARM::tLDRpci: { 13285ffd83dbSDimitry Andric // Grab the constpool index and check, whether it corresponds to 13295ffd83dbSDimitry Andric // original or cloned constpool entry. 13305ffd83dbSDimitry Andric unsigned CPI = MI->getOperand(1).getIndex(); 13315ffd83dbSDimitry Andric const MachineConstantPool *MCP = MF.getConstantPool(); 13325ffd83dbSDimitry Andric if (CPI >= MCP->getConstants().size()) 13335ffd83dbSDimitry Andric CPI = AFI->getOriginalCPIdx(CPI); 13345ffd83dbSDimitry Andric assert(CPI != -1U && "Invalid constpool index"); 13355ffd83dbSDimitry Andric 13365ffd83dbSDimitry Andric // Derive the actual offset. 13375ffd83dbSDimitry Andric const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI]; 13385ffd83dbSDimitry Andric assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry"); 13395ffd83dbSDimitry Andric Offset = cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue(); 13405ffd83dbSDimitry Andric AFI->EHPrologueOffsetInRegs[DstReg] = Offset; 13415ffd83dbSDimitry Andric break; 13425ffd83dbSDimitry Andric } 13435ffd83dbSDimitry Andric case ARM::t2MOVi16: 13445ffd83dbSDimitry Andric Offset = MI->getOperand(1).getImm(); 13455ffd83dbSDimitry Andric AFI->EHPrologueOffsetInRegs[DstReg] = Offset; 13465ffd83dbSDimitry Andric break; 13475ffd83dbSDimitry Andric case ARM::t2MOVTi16: 13485ffd83dbSDimitry Andric Offset = MI->getOperand(2).getImm(); 13495ffd83dbSDimitry Andric AFI->EHPrologueOffsetInRegs[DstReg] |= (Offset << 16); 13505ffd83dbSDimitry Andric break; 1351*06c3fb27SDimitry Andric case ARM::tMOVi8: 1352*06c3fb27SDimitry Andric Offset = MI->getOperand(2).getImm(); 1353*06c3fb27SDimitry Andric AFI->EHPrologueOffsetInRegs[DstReg] = Offset; 1354*06c3fb27SDimitry Andric break; 1355*06c3fb27SDimitry Andric case ARM::tLSLri: 1356*06c3fb27SDimitry Andric assert(MI->getOperand(3).getImm() == 8 && 1357*06c3fb27SDimitry Andric "The shift amount is not equal to 8"); 1358*06c3fb27SDimitry Andric assert(MI->getOperand(2).getReg() == MI->getOperand(0).getReg() && 1359*06c3fb27SDimitry Andric "The source register is not equal to the destination register"); 1360*06c3fb27SDimitry Andric AFI->EHPrologueOffsetInRegs[DstReg] <<= 8; 1361*06c3fb27SDimitry Andric break; 1362*06c3fb27SDimitry Andric case ARM::tADDi8: 1363*06c3fb27SDimitry Andric assert(MI->getOperand(2).getReg() == MI->getOperand(0).getReg() && 1364*06c3fb27SDimitry Andric "The source register is not equal to the destination register"); 1365*06c3fb27SDimitry Andric Offset = MI->getOperand(3).getImm(); 1366*06c3fb27SDimitry Andric AFI->EHPrologueOffsetInRegs[DstReg] += Offset; 1367*06c3fb27SDimitry Andric break; 13680eae32dcSDimitry Andric case ARM::t2PAC: 13690eae32dcSDimitry Andric case ARM::t2PACBTI: 13700eae32dcSDimitry Andric AFI->EHPrologueRemappedRegs[ARM::R12] = ARM::RA_AUTH_CODE; 13710eae32dcSDimitry Andric break; 13725ffd83dbSDimitry Andric default: 13730b57cec5SDimitry Andric MI->print(errs()); 13740b57cec5SDimitry Andric llvm_unreachable("Unsupported opcode for unwinding information"); 13750b57cec5SDimitry Andric } 13760b57cec5SDimitry Andric } 13770b57cec5SDimitry Andric } 13785ffd83dbSDimitry Andric } 13790b57cec5SDimitry Andric 13800b57cec5SDimitry Andric // Simple pseudo-instructions have their lowering (with expansion to real 13810b57cec5SDimitry Andric // instructions) auto-generated. 13820b57cec5SDimitry Andric #include "ARMGenMCPseudoLowering.inc" 13830b57cec5SDimitry Andric 13845ffd83dbSDimitry Andric void ARMAsmPrinter::emitInstruction(const MachineInstr *MI) { 1385753f127fSDimitry Andric // TODOD FIXME: Enable feature predicate checks once all the test pass. 1386753f127fSDimitry Andric // ARM_MC::verifyInstructionPredicates(MI->getOpcode(), 1387753f127fSDimitry Andric // getSubtargetInfo().getFeatureBits()); 1388753f127fSDimitry Andric 13890b57cec5SDimitry Andric const DataLayout &DL = getDataLayout(); 13900b57cec5SDimitry Andric MCTargetStreamer &TS = *OutStreamer->getTargetStreamer(); 13910b57cec5SDimitry Andric ARMTargetStreamer &ATS = static_cast<ARMTargetStreamer &>(TS); 13920b57cec5SDimitry Andric 13930b57cec5SDimitry Andric // If we just ended a constant pool, mark it as such. 13940b57cec5SDimitry Andric if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) { 13955ffd83dbSDimitry Andric OutStreamer->emitDataRegion(MCDR_DataRegionEnd); 13960b57cec5SDimitry Andric InConstantPool = false; 13970b57cec5SDimitry Andric } 13980b57cec5SDimitry Andric 13990b57cec5SDimitry Andric // Emit unwinding stuff for frame-related instructions 14000b57cec5SDimitry Andric if (Subtarget->isTargetEHABICompatible() && 14010b57cec5SDimitry Andric MI->getFlag(MachineInstr::FrameSetup)) 14020b57cec5SDimitry Andric EmitUnwindingInstruction(MI); 14030b57cec5SDimitry Andric 14040b57cec5SDimitry Andric // Do any auto-generated pseudo lowerings. 14050b57cec5SDimitry Andric if (emitPseudoExpansionLowering(*OutStreamer, MI)) 14060b57cec5SDimitry Andric return; 14070b57cec5SDimitry Andric 14080b57cec5SDimitry Andric assert(!convertAddSubFlagsOpcode(MI->getOpcode()) && 14090b57cec5SDimitry Andric "Pseudo flag setting opcode should be expanded early"); 14100b57cec5SDimitry Andric 14110b57cec5SDimitry Andric // Check for manual lowerings. 14120b57cec5SDimitry Andric unsigned Opc = MI->getOpcode(); 14130b57cec5SDimitry Andric switch (Opc) { 14140b57cec5SDimitry Andric case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass"); 14150b57cec5SDimitry Andric case ARM::DBG_VALUE: llvm_unreachable("Should be handled by generic printing"); 14160b57cec5SDimitry Andric case ARM::LEApcrel: 14170b57cec5SDimitry Andric case ARM::tLEApcrel: 14180b57cec5SDimitry Andric case ARM::t2LEApcrel: { 14190b57cec5SDimitry Andric // FIXME: Need to also handle globals and externals 14200b57cec5SDimitry Andric MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex()); 14210b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() == 14220b57cec5SDimitry Andric ARM::t2LEApcrel ? ARM::t2ADR 14230b57cec5SDimitry Andric : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR 14240b57cec5SDimitry Andric : ARM::ADR)) 14250b57cec5SDimitry Andric .addReg(MI->getOperand(0).getReg()) 14260b57cec5SDimitry Andric .addExpr(MCSymbolRefExpr::create(CPISymbol, OutContext)) 14270b57cec5SDimitry Andric // Add predicate operands. 14280b57cec5SDimitry Andric .addImm(MI->getOperand(2).getImm()) 14290b57cec5SDimitry Andric .addReg(MI->getOperand(3).getReg())); 14300b57cec5SDimitry Andric return; 14310b57cec5SDimitry Andric } 14320b57cec5SDimitry Andric case ARM::LEApcrelJT: 14330b57cec5SDimitry Andric case ARM::tLEApcrelJT: 14340b57cec5SDimitry Andric case ARM::t2LEApcrelJT: { 14350b57cec5SDimitry Andric MCSymbol *JTIPICSymbol = 14360b57cec5SDimitry Andric GetARMJTIPICJumpTableLabel(MI->getOperand(1).getIndex()); 14370b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(MI->getOpcode() == 14380b57cec5SDimitry Andric ARM::t2LEApcrelJT ? ARM::t2ADR 14390b57cec5SDimitry Andric : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR 14400b57cec5SDimitry Andric : ARM::ADR)) 14410b57cec5SDimitry Andric .addReg(MI->getOperand(0).getReg()) 14420b57cec5SDimitry Andric .addExpr(MCSymbolRefExpr::create(JTIPICSymbol, OutContext)) 14430b57cec5SDimitry Andric // Add predicate operands. 14440b57cec5SDimitry Andric .addImm(MI->getOperand(2).getImm()) 14450b57cec5SDimitry Andric .addReg(MI->getOperand(3).getReg())); 14460b57cec5SDimitry Andric return; 14470b57cec5SDimitry Andric } 14480b57cec5SDimitry Andric // Darwin call instructions are just normal call instructions with different 14490b57cec5SDimitry Andric // clobber semantics (they clobber R9). 14500b57cec5SDimitry Andric case ARM::BX_CALL: { 14510b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr) 14520b57cec5SDimitry Andric .addReg(ARM::LR) 14530b57cec5SDimitry Andric .addReg(ARM::PC) 14540b57cec5SDimitry Andric // Add predicate operands. 14550b57cec5SDimitry Andric .addImm(ARMCC::AL) 14560b57cec5SDimitry Andric .addReg(0) 14570b57cec5SDimitry Andric // Add 's' bit operand (always reg0 for this) 14580b57cec5SDimitry Andric .addReg(0)); 14590b57cec5SDimitry Andric 14600b57cec5SDimitry Andric assert(Subtarget->hasV4TOps()); 14610b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX) 14620b57cec5SDimitry Andric .addReg(MI->getOperand(0).getReg())); 14630b57cec5SDimitry Andric return; 14640b57cec5SDimitry Andric } 14650b57cec5SDimitry Andric case ARM::tBX_CALL: { 14660b57cec5SDimitry Andric if (Subtarget->hasV5TOps()) 14670b57cec5SDimitry Andric llvm_unreachable("Expected BLX to be selected for v5t+"); 14680b57cec5SDimitry Andric 14690b57cec5SDimitry Andric // On ARM v4t, when doing a call from thumb mode, we need to ensure 14700b57cec5SDimitry Andric // that the saved lr has its LSB set correctly (the arch doesn't 14710b57cec5SDimitry Andric // have blx). 14720b57cec5SDimitry Andric // So here we generate a bl to a small jump pad that does bx rN. 14730b57cec5SDimitry Andric // The jump pads are emitted after the function body. 14740b57cec5SDimitry Andric 14758bcb0991SDimitry Andric Register TReg = MI->getOperand(0).getReg(); 14760b57cec5SDimitry Andric MCSymbol *TRegSym = nullptr; 14770b57cec5SDimitry Andric for (std::pair<unsigned, MCSymbol *> &TIP : ThumbIndirectPads) { 14780b57cec5SDimitry Andric if (TIP.first == TReg) { 14790b57cec5SDimitry Andric TRegSym = TIP.second; 14800b57cec5SDimitry Andric break; 14810b57cec5SDimitry Andric } 14820b57cec5SDimitry Andric } 14830b57cec5SDimitry Andric 14840b57cec5SDimitry Andric if (!TRegSym) { 14850b57cec5SDimitry Andric TRegSym = OutContext.createTempSymbol(); 14860b57cec5SDimitry Andric ThumbIndirectPads.push_back(std::make_pair(TReg, TRegSym)); 14870b57cec5SDimitry Andric } 14880b57cec5SDimitry Andric 14890b57cec5SDimitry Andric // Create a link-saving branch to the Reg Indirect Jump Pad. 14900b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBL) 14910b57cec5SDimitry Andric // Predicate comes first here. 14920b57cec5SDimitry Andric .addImm(ARMCC::AL).addReg(0) 14930b57cec5SDimitry Andric .addExpr(MCSymbolRefExpr::create(TRegSym, OutContext))); 14940b57cec5SDimitry Andric return; 14950b57cec5SDimitry Andric } 14960b57cec5SDimitry Andric case ARM::BMOVPCRX_CALL: { 14970b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr) 14980b57cec5SDimitry Andric .addReg(ARM::LR) 14990b57cec5SDimitry Andric .addReg(ARM::PC) 15000b57cec5SDimitry Andric // Add predicate operands. 15010b57cec5SDimitry Andric .addImm(ARMCC::AL) 15020b57cec5SDimitry Andric .addReg(0) 15030b57cec5SDimitry Andric // Add 's' bit operand (always reg0 for this) 15040b57cec5SDimitry Andric .addReg(0)); 15050b57cec5SDimitry Andric 15060b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr) 15070b57cec5SDimitry Andric .addReg(ARM::PC) 15080b57cec5SDimitry Andric .addReg(MI->getOperand(0).getReg()) 15090b57cec5SDimitry Andric // Add predicate operands. 15100b57cec5SDimitry Andric .addImm(ARMCC::AL) 15110b57cec5SDimitry Andric .addReg(0) 15120b57cec5SDimitry Andric // Add 's' bit operand (always reg0 for this) 15130b57cec5SDimitry Andric .addReg(0)); 15140b57cec5SDimitry Andric return; 15150b57cec5SDimitry Andric } 15160b57cec5SDimitry Andric case ARM::BMOVPCB_CALL: { 15170b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVr) 15180b57cec5SDimitry Andric .addReg(ARM::LR) 15190b57cec5SDimitry Andric .addReg(ARM::PC) 15200b57cec5SDimitry Andric // Add predicate operands. 15210b57cec5SDimitry Andric .addImm(ARMCC::AL) 15220b57cec5SDimitry Andric .addReg(0) 15230b57cec5SDimitry Andric // Add 's' bit operand (always reg0 for this) 15240b57cec5SDimitry Andric .addReg(0)); 15250b57cec5SDimitry Andric 15260b57cec5SDimitry Andric const MachineOperand &Op = MI->getOperand(0); 15270b57cec5SDimitry Andric const GlobalValue *GV = Op.getGlobal(); 15280b57cec5SDimitry Andric const unsigned TF = Op.getTargetFlags(); 15290b57cec5SDimitry Andric MCSymbol *GVSym = GetARMGVSymbol(GV, TF); 15300b57cec5SDimitry Andric const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext); 15310b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::Bcc) 15320b57cec5SDimitry Andric .addExpr(GVSymExpr) 15330b57cec5SDimitry Andric // Add predicate operands. 15340b57cec5SDimitry Andric .addImm(ARMCC::AL) 15350b57cec5SDimitry Andric .addReg(0)); 15360b57cec5SDimitry Andric return; 15370b57cec5SDimitry Andric } 15380b57cec5SDimitry Andric case ARM::MOVi16_ga_pcrel: 15390b57cec5SDimitry Andric case ARM::t2MOVi16_ga_pcrel: { 15400b57cec5SDimitry Andric MCInst TmpInst; 15410b57cec5SDimitry Andric TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16); 15420b57cec5SDimitry Andric TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg())); 15430b57cec5SDimitry Andric 15440b57cec5SDimitry Andric unsigned TF = MI->getOperand(1).getTargetFlags(); 15450b57cec5SDimitry Andric const GlobalValue *GV = MI->getOperand(1).getGlobal(); 15460b57cec5SDimitry Andric MCSymbol *GVSym = GetARMGVSymbol(GV, TF); 15470b57cec5SDimitry Andric const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext); 15480b57cec5SDimitry Andric 15490b57cec5SDimitry Andric MCSymbol *LabelSym = 15500b57cec5SDimitry Andric getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(), 15510b57cec5SDimitry Andric MI->getOperand(2).getImm(), OutContext); 15520b57cec5SDimitry Andric const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext); 15530b57cec5SDimitry Andric unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4; 15540b57cec5SDimitry Andric const MCExpr *PCRelExpr = 15550b57cec5SDimitry Andric ARMMCExpr::createLower16(MCBinaryExpr::createSub(GVSymExpr, 15560b57cec5SDimitry Andric MCBinaryExpr::createAdd(LabelSymExpr, 15570b57cec5SDimitry Andric MCConstantExpr::create(PCAdj, OutContext), 15580b57cec5SDimitry Andric OutContext), OutContext), OutContext); 15590b57cec5SDimitry Andric TmpInst.addOperand(MCOperand::createExpr(PCRelExpr)); 15600b57cec5SDimitry Andric 15610b57cec5SDimitry Andric // Add predicate operands. 15620b57cec5SDimitry Andric TmpInst.addOperand(MCOperand::createImm(ARMCC::AL)); 15630b57cec5SDimitry Andric TmpInst.addOperand(MCOperand::createReg(0)); 15640b57cec5SDimitry Andric // Add 's' bit operand (always reg0 for this) 15650b57cec5SDimitry Andric TmpInst.addOperand(MCOperand::createReg(0)); 15660b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, TmpInst); 15670b57cec5SDimitry Andric return; 15680b57cec5SDimitry Andric } 15690b57cec5SDimitry Andric case ARM::MOVTi16_ga_pcrel: 15700b57cec5SDimitry Andric case ARM::t2MOVTi16_ga_pcrel: { 15710b57cec5SDimitry Andric MCInst TmpInst; 15720b57cec5SDimitry Andric TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel 15730b57cec5SDimitry Andric ? ARM::MOVTi16 : ARM::t2MOVTi16); 15740b57cec5SDimitry Andric TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg())); 15750b57cec5SDimitry Andric TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg())); 15760b57cec5SDimitry Andric 15770b57cec5SDimitry Andric unsigned TF = MI->getOperand(2).getTargetFlags(); 15780b57cec5SDimitry Andric const GlobalValue *GV = MI->getOperand(2).getGlobal(); 15790b57cec5SDimitry Andric MCSymbol *GVSym = GetARMGVSymbol(GV, TF); 15800b57cec5SDimitry Andric const MCExpr *GVSymExpr = MCSymbolRefExpr::create(GVSym, OutContext); 15810b57cec5SDimitry Andric 15820b57cec5SDimitry Andric MCSymbol *LabelSym = 15830b57cec5SDimitry Andric getPICLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(), 15840b57cec5SDimitry Andric MI->getOperand(3).getImm(), OutContext); 15850b57cec5SDimitry Andric const MCExpr *LabelSymExpr= MCSymbolRefExpr::create(LabelSym, OutContext); 15860b57cec5SDimitry Andric unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4; 15870b57cec5SDimitry Andric const MCExpr *PCRelExpr = 15880b57cec5SDimitry Andric ARMMCExpr::createUpper16(MCBinaryExpr::createSub(GVSymExpr, 15890b57cec5SDimitry Andric MCBinaryExpr::createAdd(LabelSymExpr, 15900b57cec5SDimitry Andric MCConstantExpr::create(PCAdj, OutContext), 15910b57cec5SDimitry Andric OutContext), OutContext), OutContext); 15920b57cec5SDimitry Andric TmpInst.addOperand(MCOperand::createExpr(PCRelExpr)); 15930b57cec5SDimitry Andric // Add predicate operands. 15940b57cec5SDimitry Andric TmpInst.addOperand(MCOperand::createImm(ARMCC::AL)); 15950b57cec5SDimitry Andric TmpInst.addOperand(MCOperand::createReg(0)); 15960b57cec5SDimitry Andric // Add 's' bit operand (always reg0 for this) 15970b57cec5SDimitry Andric TmpInst.addOperand(MCOperand::createReg(0)); 15980b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, TmpInst); 15990b57cec5SDimitry Andric return; 16000b57cec5SDimitry Andric } 16010b57cec5SDimitry Andric case ARM::t2BFi: 16020b57cec5SDimitry Andric case ARM::t2BFic: 16030b57cec5SDimitry Andric case ARM::t2BFLi: 16040b57cec5SDimitry Andric case ARM::t2BFr: 16050b57cec5SDimitry Andric case ARM::t2BFLr: { 16060b57cec5SDimitry Andric // This is a Branch Future instruction. 16070b57cec5SDimitry Andric 16080b57cec5SDimitry Andric const MCExpr *BranchLabel = MCSymbolRefExpr::create( 16090b57cec5SDimitry Andric getBFLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(), 16100b57cec5SDimitry Andric MI->getOperand(0).getIndex(), OutContext), 16110b57cec5SDimitry Andric OutContext); 16120b57cec5SDimitry Andric 16130b57cec5SDimitry Andric auto MCInst = MCInstBuilder(Opc).addExpr(BranchLabel); 16140b57cec5SDimitry Andric if (MI->getOperand(1).isReg()) { 16150b57cec5SDimitry Andric // For BFr/BFLr 16160b57cec5SDimitry Andric MCInst.addReg(MI->getOperand(1).getReg()); 16170b57cec5SDimitry Andric } else { 16180b57cec5SDimitry Andric // For BFi/BFLi/BFic 16190b57cec5SDimitry Andric const MCExpr *BranchTarget; 16200b57cec5SDimitry Andric if (MI->getOperand(1).isMBB()) 16210b57cec5SDimitry Andric BranchTarget = MCSymbolRefExpr::create( 16220b57cec5SDimitry Andric MI->getOperand(1).getMBB()->getSymbol(), OutContext); 16230b57cec5SDimitry Andric else if (MI->getOperand(1).isGlobal()) { 16240b57cec5SDimitry Andric const GlobalValue *GV = MI->getOperand(1).getGlobal(); 16250b57cec5SDimitry Andric BranchTarget = MCSymbolRefExpr::create( 16260b57cec5SDimitry Andric GetARMGVSymbol(GV, MI->getOperand(1).getTargetFlags()), OutContext); 16270b57cec5SDimitry Andric } else if (MI->getOperand(1).isSymbol()) { 16280b57cec5SDimitry Andric BranchTarget = MCSymbolRefExpr::create( 16290b57cec5SDimitry Andric GetExternalSymbolSymbol(MI->getOperand(1).getSymbolName()), 16300b57cec5SDimitry Andric OutContext); 16310b57cec5SDimitry Andric } else 16320b57cec5SDimitry Andric llvm_unreachable("Unhandled operand kind in Branch Future instruction"); 16330b57cec5SDimitry Andric 16340b57cec5SDimitry Andric MCInst.addExpr(BranchTarget); 16350b57cec5SDimitry Andric } 16360b57cec5SDimitry Andric 16370b57cec5SDimitry Andric if (Opc == ARM::t2BFic) { 16380b57cec5SDimitry Andric const MCExpr *ElseLabel = MCSymbolRefExpr::create( 16390b57cec5SDimitry Andric getBFLabel(DL.getPrivateGlobalPrefix(), getFunctionNumber(), 16400b57cec5SDimitry Andric MI->getOperand(2).getIndex(), OutContext), 16410b57cec5SDimitry Andric OutContext); 16420b57cec5SDimitry Andric MCInst.addExpr(ElseLabel); 16430b57cec5SDimitry Andric MCInst.addImm(MI->getOperand(3).getImm()); 16440b57cec5SDimitry Andric } else { 16450b57cec5SDimitry Andric MCInst.addImm(MI->getOperand(2).getImm()) 16460b57cec5SDimitry Andric .addReg(MI->getOperand(3).getReg()); 16470b57cec5SDimitry Andric } 16480b57cec5SDimitry Andric 16490b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInst); 16500b57cec5SDimitry Andric return; 16510b57cec5SDimitry Andric } 16520b57cec5SDimitry Andric case ARM::t2BF_LabelPseudo: { 16530b57cec5SDimitry Andric // This is a pseudo op for a label used by a branch future instruction 16540b57cec5SDimitry Andric 16550b57cec5SDimitry Andric // Emit the label. 16565ffd83dbSDimitry Andric OutStreamer->emitLabel(getBFLabel(DL.getPrivateGlobalPrefix(), 16570b57cec5SDimitry Andric getFunctionNumber(), 16580b57cec5SDimitry Andric MI->getOperand(0).getIndex(), OutContext)); 16590b57cec5SDimitry Andric return; 16600b57cec5SDimitry Andric } 16610b57cec5SDimitry Andric case ARM::tPICADD: { 16620b57cec5SDimitry Andric // This is a pseudo op for a label + instruction sequence, which looks like: 16630b57cec5SDimitry Andric // LPC0: 16640b57cec5SDimitry Andric // add r0, pc 16650b57cec5SDimitry Andric // This adds the address of LPC0 to r0. 16660b57cec5SDimitry Andric 16670b57cec5SDimitry Andric // Emit the label. 16685ffd83dbSDimitry Andric OutStreamer->emitLabel(getPICLabel(DL.getPrivateGlobalPrefix(), 16690b57cec5SDimitry Andric getFunctionNumber(), 16700b57cec5SDimitry Andric MI->getOperand(2).getImm(), OutContext)); 16710b57cec5SDimitry Andric 16720b57cec5SDimitry Andric // Form and emit the add. 16730b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr) 16740b57cec5SDimitry Andric .addReg(MI->getOperand(0).getReg()) 16750b57cec5SDimitry Andric .addReg(MI->getOperand(0).getReg()) 16760b57cec5SDimitry Andric .addReg(ARM::PC) 16770b57cec5SDimitry Andric // Add predicate operands. 16780b57cec5SDimitry Andric .addImm(ARMCC::AL) 16790b57cec5SDimitry Andric .addReg(0)); 16800b57cec5SDimitry Andric return; 16810b57cec5SDimitry Andric } 16820b57cec5SDimitry Andric case ARM::PICADD: { 16830b57cec5SDimitry Andric // This is a pseudo op for a label + instruction sequence, which looks like: 16840b57cec5SDimitry Andric // LPC0: 16850b57cec5SDimitry Andric // add r0, pc, r0 16860b57cec5SDimitry Andric // This adds the address of LPC0 to r0. 16870b57cec5SDimitry Andric 16880b57cec5SDimitry Andric // Emit the label. 16895ffd83dbSDimitry Andric OutStreamer->emitLabel(getPICLabel(DL.getPrivateGlobalPrefix(), 16900b57cec5SDimitry Andric getFunctionNumber(), 16910b57cec5SDimitry Andric MI->getOperand(2).getImm(), OutContext)); 16920b57cec5SDimitry Andric 16930b57cec5SDimitry Andric // Form and emit the add. 16940b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr) 16950b57cec5SDimitry Andric .addReg(MI->getOperand(0).getReg()) 16960b57cec5SDimitry Andric .addReg(ARM::PC) 16970b57cec5SDimitry Andric .addReg(MI->getOperand(1).getReg()) 16980b57cec5SDimitry Andric // Add predicate operands. 16990b57cec5SDimitry Andric .addImm(MI->getOperand(3).getImm()) 17000b57cec5SDimitry Andric .addReg(MI->getOperand(4).getReg()) 17010b57cec5SDimitry Andric // Add 's' bit operand (always reg0 for this) 17020b57cec5SDimitry Andric .addReg(0)); 17030b57cec5SDimitry Andric return; 17040b57cec5SDimitry Andric } 17050b57cec5SDimitry Andric case ARM::PICSTR: 17060b57cec5SDimitry Andric case ARM::PICSTRB: 17070b57cec5SDimitry Andric case ARM::PICSTRH: 17080b57cec5SDimitry Andric case ARM::PICLDR: 17090b57cec5SDimitry Andric case ARM::PICLDRB: 17100b57cec5SDimitry Andric case ARM::PICLDRH: 17110b57cec5SDimitry Andric case ARM::PICLDRSB: 17120b57cec5SDimitry Andric case ARM::PICLDRSH: { 17130b57cec5SDimitry Andric // This is a pseudo op for a label + instruction sequence, which looks like: 17140b57cec5SDimitry Andric // LPC0: 17150b57cec5SDimitry Andric // OP r0, [pc, r0] 17160b57cec5SDimitry Andric // The LCP0 label is referenced by a constant pool entry in order to get 17170b57cec5SDimitry Andric // a PC-relative address at the ldr instruction. 17180b57cec5SDimitry Andric 17190b57cec5SDimitry Andric // Emit the label. 17205ffd83dbSDimitry Andric OutStreamer->emitLabel(getPICLabel(DL.getPrivateGlobalPrefix(), 17210b57cec5SDimitry Andric getFunctionNumber(), 17220b57cec5SDimitry Andric MI->getOperand(2).getImm(), OutContext)); 17230b57cec5SDimitry Andric 17240b57cec5SDimitry Andric // Form and emit the load 17250b57cec5SDimitry Andric unsigned Opcode; 17260b57cec5SDimitry Andric switch (MI->getOpcode()) { 17270b57cec5SDimitry Andric default: 17280b57cec5SDimitry Andric llvm_unreachable("Unexpected opcode!"); 17290b57cec5SDimitry Andric case ARM::PICSTR: Opcode = ARM::STRrs; break; 17300b57cec5SDimitry Andric case ARM::PICSTRB: Opcode = ARM::STRBrs; break; 17310b57cec5SDimitry Andric case ARM::PICSTRH: Opcode = ARM::STRH; break; 17320b57cec5SDimitry Andric case ARM::PICLDR: Opcode = ARM::LDRrs; break; 17330b57cec5SDimitry Andric case ARM::PICLDRB: Opcode = ARM::LDRBrs; break; 17340b57cec5SDimitry Andric case ARM::PICLDRH: Opcode = ARM::LDRH; break; 17350b57cec5SDimitry Andric case ARM::PICLDRSB: Opcode = ARM::LDRSB; break; 17360b57cec5SDimitry Andric case ARM::PICLDRSH: Opcode = ARM::LDRSH; break; 17370b57cec5SDimitry Andric } 17380b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(Opcode) 17390b57cec5SDimitry Andric .addReg(MI->getOperand(0).getReg()) 17400b57cec5SDimitry Andric .addReg(ARM::PC) 17410b57cec5SDimitry Andric .addReg(MI->getOperand(1).getReg()) 17420b57cec5SDimitry Andric .addImm(0) 17430b57cec5SDimitry Andric // Add predicate operands. 17440b57cec5SDimitry Andric .addImm(MI->getOperand(3).getImm()) 17450b57cec5SDimitry Andric .addReg(MI->getOperand(4).getReg())); 17460b57cec5SDimitry Andric 17470b57cec5SDimitry Andric return; 17480b57cec5SDimitry Andric } 17490b57cec5SDimitry Andric case ARM::CONSTPOOL_ENTRY: { 17500b57cec5SDimitry Andric if (Subtarget->genExecuteOnly()) 17510b57cec5SDimitry Andric llvm_unreachable("execute-only should not generate constant pools"); 17520b57cec5SDimitry Andric 17530b57cec5SDimitry Andric /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool 17540b57cec5SDimitry Andric /// in the function. The first operand is the ID# for this instruction, the 17550b57cec5SDimitry Andric /// second is the index into the MachineConstantPool that this is, the third 17560b57cec5SDimitry Andric /// is the size in bytes of this constant pool entry. 17570b57cec5SDimitry Andric /// The required alignment is specified on the basic block holding this MI. 17580b57cec5SDimitry Andric unsigned LabelId = (unsigned)MI->getOperand(0).getImm(); 17590b57cec5SDimitry Andric unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex(); 17600b57cec5SDimitry Andric 17610b57cec5SDimitry Andric // If this is the first entry of the pool, mark it. 17620b57cec5SDimitry Andric if (!InConstantPool) { 17635ffd83dbSDimitry Andric OutStreamer->emitDataRegion(MCDR_DataRegion); 17640b57cec5SDimitry Andric InConstantPool = true; 17650b57cec5SDimitry Andric } 17660b57cec5SDimitry Andric 17675ffd83dbSDimitry Andric OutStreamer->emitLabel(GetCPISymbol(LabelId)); 17680b57cec5SDimitry Andric 17690b57cec5SDimitry Andric const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx]; 17700b57cec5SDimitry Andric if (MCPE.isMachineConstantPoolEntry()) 17715ffd83dbSDimitry Andric emitMachineConstantPoolValue(MCPE.Val.MachineCPVal); 17720b57cec5SDimitry Andric else 17735ffd83dbSDimitry Andric emitGlobalConstant(DL, MCPE.Val.ConstVal); 17740b57cec5SDimitry Andric return; 17750b57cec5SDimitry Andric } 17760b57cec5SDimitry Andric case ARM::JUMPTABLE_ADDRS: 17775ffd83dbSDimitry Andric emitJumpTableAddrs(MI); 17780b57cec5SDimitry Andric return; 17790b57cec5SDimitry Andric case ARM::JUMPTABLE_INSTS: 17805ffd83dbSDimitry Andric emitJumpTableInsts(MI); 17810b57cec5SDimitry Andric return; 17820b57cec5SDimitry Andric case ARM::JUMPTABLE_TBB: 17830b57cec5SDimitry Andric case ARM::JUMPTABLE_TBH: 17845ffd83dbSDimitry Andric emitJumpTableTBInst(MI, MI->getOpcode() == ARM::JUMPTABLE_TBB ? 1 : 2); 17850b57cec5SDimitry Andric return; 17860b57cec5SDimitry Andric case ARM::t2BR_JT: { 17870b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr) 17880b57cec5SDimitry Andric .addReg(ARM::PC) 17890b57cec5SDimitry Andric .addReg(MI->getOperand(0).getReg()) 17900b57cec5SDimitry Andric // Add predicate operands. 17910b57cec5SDimitry Andric .addImm(ARMCC::AL) 17920b57cec5SDimitry Andric .addReg(0)); 17930b57cec5SDimitry Andric return; 17940b57cec5SDimitry Andric } 17950b57cec5SDimitry Andric case ARM::t2TBB_JT: 17960b57cec5SDimitry Andric case ARM::t2TBH_JT: { 17970b57cec5SDimitry Andric unsigned Opc = MI->getOpcode() == ARM::t2TBB_JT ? ARM::t2TBB : ARM::t2TBH; 17980b57cec5SDimitry Andric // Lower and emit the PC label, then the instruction itself. 17995ffd83dbSDimitry Andric OutStreamer->emitLabel(GetCPISymbol(MI->getOperand(3).getImm())); 18000b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(Opc) 18010b57cec5SDimitry Andric .addReg(MI->getOperand(0).getReg()) 18020b57cec5SDimitry Andric .addReg(MI->getOperand(1).getReg()) 18030b57cec5SDimitry Andric // Add predicate operands. 18040b57cec5SDimitry Andric .addImm(ARMCC::AL) 18050b57cec5SDimitry Andric .addReg(0)); 18060b57cec5SDimitry Andric return; 18070b57cec5SDimitry Andric } 18080b57cec5SDimitry Andric case ARM::tTBB_JT: 18090b57cec5SDimitry Andric case ARM::tTBH_JT: { 18100b57cec5SDimitry Andric 18110b57cec5SDimitry Andric bool Is8Bit = MI->getOpcode() == ARM::tTBB_JT; 18128bcb0991SDimitry Andric Register Base = MI->getOperand(0).getReg(); 18138bcb0991SDimitry Andric Register Idx = MI->getOperand(1).getReg(); 18140b57cec5SDimitry Andric assert(MI->getOperand(1).isKill() && "We need the index register as scratch!"); 18150b57cec5SDimitry Andric 18160b57cec5SDimitry Andric // Multiply up idx if necessary. 18170b57cec5SDimitry Andric if (!Is8Bit) 18180b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLSLri) 18190b57cec5SDimitry Andric .addReg(Idx) 18200b57cec5SDimitry Andric .addReg(ARM::CPSR) 18210b57cec5SDimitry Andric .addReg(Idx) 18220b57cec5SDimitry Andric .addImm(1) 18230b57cec5SDimitry Andric // Add predicate operands. 18240b57cec5SDimitry Andric .addImm(ARMCC::AL) 18250b57cec5SDimitry Andric .addReg(0)); 18260b57cec5SDimitry Andric 18270b57cec5SDimitry Andric if (Base == ARM::PC) { 18280b57cec5SDimitry Andric // TBB [base, idx] = 18290b57cec5SDimitry Andric // ADDS idx, idx, base 18300b57cec5SDimitry Andric // LDRB idx, [idx, #4] ; or LDRH if TBH 18310b57cec5SDimitry Andric // LSLS idx, #1 18320b57cec5SDimitry Andric // ADDS pc, pc, idx 18330b57cec5SDimitry Andric 18340b57cec5SDimitry Andric // When using PC as the base, it's important that there is no padding 18350b57cec5SDimitry Andric // between the last ADDS and the start of the jump table. The jump table 18360b57cec5SDimitry Andric // is 4-byte aligned, so we ensure we're 4 byte aligned here too. 18370b57cec5SDimitry Andric // 18380b57cec5SDimitry Andric // FIXME: Ideally we could vary the LDRB index based on the padding 18390b57cec5SDimitry Andric // between the sequence and jump table, however that relies on MCExprs 18400b57cec5SDimitry Andric // for load indexes which are currently not supported. 1841bdd1243dSDimitry Andric OutStreamer->emitCodeAlignment(Align(4), &getSubtargetInfo()); 18420b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr) 18430b57cec5SDimitry Andric .addReg(Idx) 18440b57cec5SDimitry Andric .addReg(Idx) 18450b57cec5SDimitry Andric .addReg(Base) 18460b57cec5SDimitry Andric // Add predicate operands. 18470b57cec5SDimitry Andric .addImm(ARMCC::AL) 18480b57cec5SDimitry Andric .addReg(0)); 18490b57cec5SDimitry Andric 18500b57cec5SDimitry Andric unsigned Opc = Is8Bit ? ARM::tLDRBi : ARM::tLDRHi; 18510b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(Opc) 18520b57cec5SDimitry Andric .addReg(Idx) 18530b57cec5SDimitry Andric .addReg(Idx) 18540b57cec5SDimitry Andric .addImm(Is8Bit ? 4 : 2) 18550b57cec5SDimitry Andric // Add predicate operands. 18560b57cec5SDimitry Andric .addImm(ARMCC::AL) 18570b57cec5SDimitry Andric .addReg(0)); 18580b57cec5SDimitry Andric } else { 18590b57cec5SDimitry Andric // TBB [base, idx] = 18600b57cec5SDimitry Andric // LDRB idx, [base, idx] ; or LDRH if TBH 18610b57cec5SDimitry Andric // LSLS idx, #1 18620b57cec5SDimitry Andric // ADDS pc, pc, idx 18630b57cec5SDimitry Andric 18640b57cec5SDimitry Andric unsigned Opc = Is8Bit ? ARM::tLDRBr : ARM::tLDRHr; 18650b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(Opc) 18660b57cec5SDimitry Andric .addReg(Idx) 18670b57cec5SDimitry Andric .addReg(Base) 18680b57cec5SDimitry Andric .addReg(Idx) 18690b57cec5SDimitry Andric // Add predicate operands. 18700b57cec5SDimitry Andric .addImm(ARMCC::AL) 18710b57cec5SDimitry Andric .addReg(0)); 18720b57cec5SDimitry Andric } 18730b57cec5SDimitry Andric 18740b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLSLri) 18750b57cec5SDimitry Andric .addReg(Idx) 18760b57cec5SDimitry Andric .addReg(ARM::CPSR) 18770b57cec5SDimitry Andric .addReg(Idx) 18780b57cec5SDimitry Andric .addImm(1) 18790b57cec5SDimitry Andric // Add predicate operands. 18800b57cec5SDimitry Andric .addImm(ARMCC::AL) 18810b57cec5SDimitry Andric .addReg(0)); 18820b57cec5SDimitry Andric 18835ffd83dbSDimitry Andric OutStreamer->emitLabel(GetCPISymbol(MI->getOperand(3).getImm())); 18840b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDhirr) 18850b57cec5SDimitry Andric .addReg(ARM::PC) 18860b57cec5SDimitry Andric .addReg(ARM::PC) 18870b57cec5SDimitry Andric .addReg(Idx) 18880b57cec5SDimitry Andric // Add predicate operands. 18890b57cec5SDimitry Andric .addImm(ARMCC::AL) 18900b57cec5SDimitry Andric .addReg(0)); 18910b57cec5SDimitry Andric return; 18920b57cec5SDimitry Andric } 18930b57cec5SDimitry Andric case ARM::tBR_JTr: 18940b57cec5SDimitry Andric case ARM::BR_JTr: { 18950b57cec5SDimitry Andric // mov pc, target 18960b57cec5SDimitry Andric MCInst TmpInst; 18970b57cec5SDimitry Andric unsigned Opc = MI->getOpcode() == ARM::BR_JTr ? 18980b57cec5SDimitry Andric ARM::MOVr : ARM::tMOVr; 18990b57cec5SDimitry Andric TmpInst.setOpcode(Opc); 19000b57cec5SDimitry Andric TmpInst.addOperand(MCOperand::createReg(ARM::PC)); 19010b57cec5SDimitry Andric TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg())); 19020b57cec5SDimitry Andric // Add predicate operands. 19030b57cec5SDimitry Andric TmpInst.addOperand(MCOperand::createImm(ARMCC::AL)); 19040b57cec5SDimitry Andric TmpInst.addOperand(MCOperand::createReg(0)); 19050b57cec5SDimitry Andric // Add 's' bit operand (always reg0 for this) 19060b57cec5SDimitry Andric if (Opc == ARM::MOVr) 19070b57cec5SDimitry Andric TmpInst.addOperand(MCOperand::createReg(0)); 19080b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, TmpInst); 19090b57cec5SDimitry Andric return; 19100b57cec5SDimitry Andric } 19110b57cec5SDimitry Andric case ARM::BR_JTm_i12: { 19120b57cec5SDimitry Andric // ldr pc, target 19130b57cec5SDimitry Andric MCInst TmpInst; 19140b57cec5SDimitry Andric TmpInst.setOpcode(ARM::LDRi12); 19150b57cec5SDimitry Andric TmpInst.addOperand(MCOperand::createReg(ARM::PC)); 19160b57cec5SDimitry Andric TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg())); 19170b57cec5SDimitry Andric TmpInst.addOperand(MCOperand::createImm(MI->getOperand(2).getImm())); 19180b57cec5SDimitry Andric // Add predicate operands. 19190b57cec5SDimitry Andric TmpInst.addOperand(MCOperand::createImm(ARMCC::AL)); 19200b57cec5SDimitry Andric TmpInst.addOperand(MCOperand::createReg(0)); 19210b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, TmpInst); 19220b57cec5SDimitry Andric return; 19230b57cec5SDimitry Andric } 19240b57cec5SDimitry Andric case ARM::BR_JTm_rs: { 19250b57cec5SDimitry Andric // ldr pc, target 19260b57cec5SDimitry Andric MCInst TmpInst; 19270b57cec5SDimitry Andric TmpInst.setOpcode(ARM::LDRrs); 19280b57cec5SDimitry Andric TmpInst.addOperand(MCOperand::createReg(ARM::PC)); 19290b57cec5SDimitry Andric TmpInst.addOperand(MCOperand::createReg(MI->getOperand(0).getReg())); 19300b57cec5SDimitry Andric TmpInst.addOperand(MCOperand::createReg(MI->getOperand(1).getReg())); 19310b57cec5SDimitry Andric TmpInst.addOperand(MCOperand::createImm(MI->getOperand(2).getImm())); 19320b57cec5SDimitry Andric // Add predicate operands. 19330b57cec5SDimitry Andric TmpInst.addOperand(MCOperand::createImm(ARMCC::AL)); 19340b57cec5SDimitry Andric TmpInst.addOperand(MCOperand::createReg(0)); 19350b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, TmpInst); 19360b57cec5SDimitry Andric return; 19370b57cec5SDimitry Andric } 19380b57cec5SDimitry Andric case ARM::BR_JTadd: { 19390b57cec5SDimitry Andric // add pc, target, idx 19400b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDrr) 19410b57cec5SDimitry Andric .addReg(ARM::PC) 19420b57cec5SDimitry Andric .addReg(MI->getOperand(0).getReg()) 19430b57cec5SDimitry Andric .addReg(MI->getOperand(1).getReg()) 19440b57cec5SDimitry Andric // Add predicate operands. 19450b57cec5SDimitry Andric .addImm(ARMCC::AL) 19460b57cec5SDimitry Andric .addReg(0) 19470b57cec5SDimitry Andric // Add 's' bit operand (always reg0 for this) 19480b57cec5SDimitry Andric .addReg(0)); 19490b57cec5SDimitry Andric return; 19500b57cec5SDimitry Andric } 19510b57cec5SDimitry Andric case ARM::SPACE: 19525ffd83dbSDimitry Andric OutStreamer->emitZeros(MI->getOperand(1).getImm()); 19530b57cec5SDimitry Andric return; 19540b57cec5SDimitry Andric case ARM::TRAP: { 19550b57cec5SDimitry Andric // Non-Darwin binutils don't yet support the "trap" mnemonic. 19560b57cec5SDimitry Andric // FIXME: Remove this special case when they do. 19570b57cec5SDimitry Andric if (!Subtarget->isTargetMachO()) { 19580b57cec5SDimitry Andric uint32_t Val = 0xe7ffdefeUL; 19590b57cec5SDimitry Andric OutStreamer->AddComment("trap"); 19600b57cec5SDimitry Andric ATS.emitInst(Val); 19610b57cec5SDimitry Andric return; 19620b57cec5SDimitry Andric } 19630b57cec5SDimitry Andric break; 19640b57cec5SDimitry Andric } 19650b57cec5SDimitry Andric case ARM::TRAPNaCl: { 19660b57cec5SDimitry Andric uint32_t Val = 0xe7fedef0UL; 19670b57cec5SDimitry Andric OutStreamer->AddComment("trap"); 19680b57cec5SDimitry Andric ATS.emitInst(Val); 19690b57cec5SDimitry Andric return; 19700b57cec5SDimitry Andric } 19710b57cec5SDimitry Andric case ARM::tTRAP: { 19720b57cec5SDimitry Andric // Non-Darwin binutils don't yet support the "trap" mnemonic. 19730b57cec5SDimitry Andric // FIXME: Remove this special case when they do. 19740b57cec5SDimitry Andric if (!Subtarget->isTargetMachO()) { 19750b57cec5SDimitry Andric uint16_t Val = 0xdefe; 19760b57cec5SDimitry Andric OutStreamer->AddComment("trap"); 19770b57cec5SDimitry Andric ATS.emitInst(Val, 'n'); 19780b57cec5SDimitry Andric return; 19790b57cec5SDimitry Andric } 19800b57cec5SDimitry Andric break; 19810b57cec5SDimitry Andric } 19820b57cec5SDimitry Andric case ARM::t2Int_eh_sjlj_setjmp: 19830b57cec5SDimitry Andric case ARM::t2Int_eh_sjlj_setjmp_nofp: 19840b57cec5SDimitry Andric case ARM::tInt_eh_sjlj_setjmp: { 19850b57cec5SDimitry Andric // Two incoming args: GPR:$src, GPR:$val 19860b57cec5SDimitry Andric // mov $val, pc 19870b57cec5SDimitry Andric // adds $val, #7 19880b57cec5SDimitry Andric // str $val, [$src, #4] 19890b57cec5SDimitry Andric // movs r0, #0 19900b57cec5SDimitry Andric // b LSJLJEH 19910b57cec5SDimitry Andric // movs r0, #1 19920b57cec5SDimitry Andric // LSJLJEH: 19938bcb0991SDimitry Andric Register SrcReg = MI->getOperand(0).getReg(); 19948bcb0991SDimitry Andric Register ValReg = MI->getOperand(1).getReg(); 1995e8d8bef9SDimitry Andric MCSymbol *Label = OutContext.createTempSymbol("SJLJEH"); 19960b57cec5SDimitry Andric OutStreamer->AddComment("eh_setjmp begin"); 19970b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr) 19980b57cec5SDimitry Andric .addReg(ValReg) 19990b57cec5SDimitry Andric .addReg(ARM::PC) 20000b57cec5SDimitry Andric // Predicate. 20010b57cec5SDimitry Andric .addImm(ARMCC::AL) 20020b57cec5SDimitry Andric .addReg(0)); 20030b57cec5SDimitry Andric 20040b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tADDi3) 20050b57cec5SDimitry Andric .addReg(ValReg) 20060b57cec5SDimitry Andric // 's' bit operand 20070b57cec5SDimitry Andric .addReg(ARM::CPSR) 20080b57cec5SDimitry Andric .addReg(ValReg) 20090b57cec5SDimitry Andric .addImm(7) 20100b57cec5SDimitry Andric // Predicate. 20110b57cec5SDimitry Andric .addImm(ARMCC::AL) 20120b57cec5SDimitry Andric .addReg(0)); 20130b57cec5SDimitry Andric 20140b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tSTRi) 20150b57cec5SDimitry Andric .addReg(ValReg) 20160b57cec5SDimitry Andric .addReg(SrcReg) 20170b57cec5SDimitry Andric // The offset immediate is #4. The operand value is scaled by 4 for the 20180b57cec5SDimitry Andric // tSTR instruction. 20190b57cec5SDimitry Andric .addImm(1) 20200b57cec5SDimitry Andric // Predicate. 20210b57cec5SDimitry Andric .addImm(ARMCC::AL) 20220b57cec5SDimitry Andric .addReg(0)); 20230b57cec5SDimitry Andric 20240b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8) 20250b57cec5SDimitry Andric .addReg(ARM::R0) 20260b57cec5SDimitry Andric .addReg(ARM::CPSR) 20270b57cec5SDimitry Andric .addImm(0) 20280b57cec5SDimitry Andric // Predicate. 20290b57cec5SDimitry Andric .addImm(ARMCC::AL) 20300b57cec5SDimitry Andric .addReg(0)); 20310b57cec5SDimitry Andric 20320b57cec5SDimitry Andric const MCExpr *SymbolExpr = MCSymbolRefExpr::create(Label, OutContext); 20330b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tB) 20340b57cec5SDimitry Andric .addExpr(SymbolExpr) 20350b57cec5SDimitry Andric .addImm(ARMCC::AL) 20360b57cec5SDimitry Andric .addReg(0)); 20370b57cec5SDimitry Andric 20380b57cec5SDimitry Andric OutStreamer->AddComment("eh_setjmp end"); 20390b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVi8) 20400b57cec5SDimitry Andric .addReg(ARM::R0) 20410b57cec5SDimitry Andric .addReg(ARM::CPSR) 20420b57cec5SDimitry Andric .addImm(1) 20430b57cec5SDimitry Andric // Predicate. 20440b57cec5SDimitry Andric .addImm(ARMCC::AL) 20450b57cec5SDimitry Andric .addReg(0)); 20460b57cec5SDimitry Andric 20475ffd83dbSDimitry Andric OutStreamer->emitLabel(Label); 20480b57cec5SDimitry Andric return; 20490b57cec5SDimitry Andric } 20500b57cec5SDimitry Andric 20510b57cec5SDimitry Andric case ARM::Int_eh_sjlj_setjmp_nofp: 20520b57cec5SDimitry Andric case ARM::Int_eh_sjlj_setjmp: { 20530b57cec5SDimitry Andric // Two incoming args: GPR:$src, GPR:$val 20540b57cec5SDimitry Andric // add $val, pc, #8 20550b57cec5SDimitry Andric // str $val, [$src, #+4] 20560b57cec5SDimitry Andric // mov r0, #0 20570b57cec5SDimitry Andric // add pc, pc, #0 20580b57cec5SDimitry Andric // mov r0, #1 20598bcb0991SDimitry Andric Register SrcReg = MI->getOperand(0).getReg(); 20608bcb0991SDimitry Andric Register ValReg = MI->getOperand(1).getReg(); 20610b57cec5SDimitry Andric 20620b57cec5SDimitry Andric OutStreamer->AddComment("eh_setjmp begin"); 20630b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri) 20640b57cec5SDimitry Andric .addReg(ValReg) 20650b57cec5SDimitry Andric .addReg(ARM::PC) 20660b57cec5SDimitry Andric .addImm(8) 20670b57cec5SDimitry Andric // Predicate. 20680b57cec5SDimitry Andric .addImm(ARMCC::AL) 20690b57cec5SDimitry Andric .addReg(0) 20700b57cec5SDimitry Andric // 's' bit operand (always reg0 for this). 20710b57cec5SDimitry Andric .addReg(0)); 20720b57cec5SDimitry Andric 20730b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::STRi12) 20740b57cec5SDimitry Andric .addReg(ValReg) 20750b57cec5SDimitry Andric .addReg(SrcReg) 20760b57cec5SDimitry Andric .addImm(4) 20770b57cec5SDimitry Andric // Predicate. 20780b57cec5SDimitry Andric .addImm(ARMCC::AL) 20790b57cec5SDimitry Andric .addReg(0)); 20800b57cec5SDimitry Andric 20810b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi) 20820b57cec5SDimitry Andric .addReg(ARM::R0) 20830b57cec5SDimitry Andric .addImm(0) 20840b57cec5SDimitry Andric // Predicate. 20850b57cec5SDimitry Andric .addImm(ARMCC::AL) 20860b57cec5SDimitry Andric .addReg(0) 20870b57cec5SDimitry Andric // 's' bit operand (always reg0 for this). 20880b57cec5SDimitry Andric .addReg(0)); 20890b57cec5SDimitry Andric 20900b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::ADDri) 20910b57cec5SDimitry Andric .addReg(ARM::PC) 20920b57cec5SDimitry Andric .addReg(ARM::PC) 20930b57cec5SDimitry Andric .addImm(0) 20940b57cec5SDimitry Andric // Predicate. 20950b57cec5SDimitry Andric .addImm(ARMCC::AL) 20960b57cec5SDimitry Andric .addReg(0) 20970b57cec5SDimitry Andric // 's' bit operand (always reg0 for this). 20980b57cec5SDimitry Andric .addReg(0)); 20990b57cec5SDimitry Andric 21000b57cec5SDimitry Andric OutStreamer->AddComment("eh_setjmp end"); 21010b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::MOVi) 21020b57cec5SDimitry Andric .addReg(ARM::R0) 21030b57cec5SDimitry Andric .addImm(1) 21040b57cec5SDimitry Andric // Predicate. 21050b57cec5SDimitry Andric .addImm(ARMCC::AL) 21060b57cec5SDimitry Andric .addReg(0) 21070b57cec5SDimitry Andric // 's' bit operand (always reg0 for this). 21080b57cec5SDimitry Andric .addReg(0)); 21090b57cec5SDimitry Andric return; 21100b57cec5SDimitry Andric } 21110b57cec5SDimitry Andric case ARM::Int_eh_sjlj_longjmp: { 21120b57cec5SDimitry Andric // ldr sp, [$src, #8] 21130b57cec5SDimitry Andric // ldr $scratch, [$src, #4] 21140b57cec5SDimitry Andric // ldr r7, [$src] 21150b57cec5SDimitry Andric // bx $scratch 21168bcb0991SDimitry Andric Register SrcReg = MI->getOperand(0).getReg(); 21178bcb0991SDimitry Andric Register ScratchReg = MI->getOperand(1).getReg(); 21180b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12) 21190b57cec5SDimitry Andric .addReg(ARM::SP) 21200b57cec5SDimitry Andric .addReg(SrcReg) 21210b57cec5SDimitry Andric .addImm(8) 21220b57cec5SDimitry Andric // Predicate. 21230b57cec5SDimitry Andric .addImm(ARMCC::AL) 21240b57cec5SDimitry Andric .addReg(0)); 21250b57cec5SDimitry Andric 21260b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12) 21270b57cec5SDimitry Andric .addReg(ScratchReg) 21280b57cec5SDimitry Andric .addReg(SrcReg) 21290b57cec5SDimitry Andric .addImm(4) 21300b57cec5SDimitry Andric // Predicate. 21310b57cec5SDimitry Andric .addImm(ARMCC::AL) 21320b57cec5SDimitry Andric .addReg(0)); 21330b57cec5SDimitry Andric 2134349cc55cSDimitry Andric const MachineFunction &MF = *MI->getParent()->getParent(); 2135349cc55cSDimitry Andric const ARMSubtarget &STI = MF.getSubtarget<ARMSubtarget>(); 2136349cc55cSDimitry Andric 21370b57cec5SDimitry Andric if (STI.isTargetDarwin() || STI.isTargetWindows()) { 21380b57cec5SDimitry Andric // These platforms always use the same frame register 21390b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12) 2140fe6060f1SDimitry Andric .addReg(STI.getFramePointerReg()) 21410b57cec5SDimitry Andric .addReg(SrcReg) 21420b57cec5SDimitry Andric .addImm(0) 21430b57cec5SDimitry Andric // Predicate. 21440b57cec5SDimitry Andric .addImm(ARMCC::AL) 21450b57cec5SDimitry Andric .addReg(0)); 21460b57cec5SDimitry Andric } else { 21470b57cec5SDimitry Andric // If the calling code might use either R7 or R11 as 21480b57cec5SDimitry Andric // frame pointer register, restore it into both. 21490b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12) 21500b57cec5SDimitry Andric .addReg(ARM::R7) 21510b57cec5SDimitry Andric .addReg(SrcReg) 21520b57cec5SDimitry Andric .addImm(0) 21530b57cec5SDimitry Andric // Predicate. 21540b57cec5SDimitry Andric .addImm(ARMCC::AL) 21550b57cec5SDimitry Andric .addReg(0)); 21560b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::LDRi12) 21570b57cec5SDimitry Andric .addReg(ARM::R11) 21580b57cec5SDimitry Andric .addReg(SrcReg) 21590b57cec5SDimitry Andric .addImm(0) 21600b57cec5SDimitry Andric // Predicate. 21610b57cec5SDimitry Andric .addImm(ARMCC::AL) 21620b57cec5SDimitry Andric .addReg(0)); 21630b57cec5SDimitry Andric } 21640b57cec5SDimitry Andric 21650b57cec5SDimitry Andric assert(Subtarget->hasV4TOps()); 21660b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::BX) 21670b57cec5SDimitry Andric .addReg(ScratchReg) 21680b57cec5SDimitry Andric // Predicate. 21690b57cec5SDimitry Andric .addImm(ARMCC::AL) 21700b57cec5SDimitry Andric .addReg(0)); 21710b57cec5SDimitry Andric return; 21720b57cec5SDimitry Andric } 21730b57cec5SDimitry Andric case ARM::tInt_eh_sjlj_longjmp: { 21740b57cec5SDimitry Andric // ldr $scratch, [$src, #8] 21750b57cec5SDimitry Andric // mov sp, $scratch 21760b57cec5SDimitry Andric // ldr $scratch, [$src, #4] 21770b57cec5SDimitry Andric // ldr r7, [$src] 21780b57cec5SDimitry Andric // bx $scratch 21798bcb0991SDimitry Andric Register SrcReg = MI->getOperand(0).getReg(); 21808bcb0991SDimitry Andric Register ScratchReg = MI->getOperand(1).getReg(); 21810b57cec5SDimitry Andric 2182349cc55cSDimitry Andric const MachineFunction &MF = *MI->getParent()->getParent(); 2183349cc55cSDimitry Andric const ARMSubtarget &STI = MF.getSubtarget<ARMSubtarget>(); 2184349cc55cSDimitry Andric 21850b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi) 21860b57cec5SDimitry Andric .addReg(ScratchReg) 21870b57cec5SDimitry Andric .addReg(SrcReg) 21880b57cec5SDimitry Andric // The offset immediate is #8. The operand value is scaled by 4 for the 21890b57cec5SDimitry Andric // tLDR instruction. 21900b57cec5SDimitry Andric .addImm(2) 21910b57cec5SDimitry Andric // Predicate. 21920b57cec5SDimitry Andric .addImm(ARMCC::AL) 21930b57cec5SDimitry Andric .addReg(0)); 21940b57cec5SDimitry Andric 21950b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tMOVr) 21960b57cec5SDimitry Andric .addReg(ARM::SP) 21970b57cec5SDimitry Andric .addReg(ScratchReg) 21980b57cec5SDimitry Andric // Predicate. 21990b57cec5SDimitry Andric .addImm(ARMCC::AL) 22000b57cec5SDimitry Andric .addReg(0)); 22010b57cec5SDimitry Andric 22020b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi) 22030b57cec5SDimitry Andric .addReg(ScratchReg) 22040b57cec5SDimitry Andric .addReg(SrcReg) 22050b57cec5SDimitry Andric .addImm(1) 22060b57cec5SDimitry Andric // Predicate. 22070b57cec5SDimitry Andric .addImm(ARMCC::AL) 22080b57cec5SDimitry Andric .addReg(0)); 22090b57cec5SDimitry Andric 22100b57cec5SDimitry Andric if (STI.isTargetDarwin() || STI.isTargetWindows()) { 22110b57cec5SDimitry Andric // These platforms always use the same frame register 22120b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi) 2213fe6060f1SDimitry Andric .addReg(STI.getFramePointerReg()) 22140b57cec5SDimitry Andric .addReg(SrcReg) 22150b57cec5SDimitry Andric .addImm(0) 22160b57cec5SDimitry Andric // Predicate. 22170b57cec5SDimitry Andric .addImm(ARMCC::AL) 22180b57cec5SDimitry Andric .addReg(0)); 22190b57cec5SDimitry Andric } else { 22200b57cec5SDimitry Andric // If the calling code might use either R7 or R11 as 22210b57cec5SDimitry Andric // frame pointer register, restore it into both. 22220b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi) 22230b57cec5SDimitry Andric .addReg(ARM::R7) 22240b57cec5SDimitry Andric .addReg(SrcReg) 22250b57cec5SDimitry Andric .addImm(0) 22260b57cec5SDimitry Andric // Predicate. 22270b57cec5SDimitry Andric .addImm(ARMCC::AL) 22280b57cec5SDimitry Andric .addReg(0)); 22290b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tLDRi) 22300b57cec5SDimitry Andric .addReg(ARM::R11) 22310b57cec5SDimitry Andric .addReg(SrcReg) 22320b57cec5SDimitry Andric .addImm(0) 22330b57cec5SDimitry Andric // Predicate. 22340b57cec5SDimitry Andric .addImm(ARMCC::AL) 22350b57cec5SDimitry Andric .addReg(0)); 22360b57cec5SDimitry Andric } 22370b57cec5SDimitry Andric 22380b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::tBX) 22390b57cec5SDimitry Andric .addReg(ScratchReg) 22400b57cec5SDimitry Andric // Predicate. 22410b57cec5SDimitry Andric .addImm(ARMCC::AL) 22420b57cec5SDimitry Andric .addReg(0)); 22430b57cec5SDimitry Andric return; 22440b57cec5SDimitry Andric } 22450b57cec5SDimitry Andric case ARM::tInt_WIN_eh_sjlj_longjmp: { 22460b57cec5SDimitry Andric // ldr.w r11, [$src, #0] 22470b57cec5SDimitry Andric // ldr.w sp, [$src, #8] 22480b57cec5SDimitry Andric // ldr.w pc, [$src, #4] 22490b57cec5SDimitry Andric 22508bcb0991SDimitry Andric Register SrcReg = MI->getOperand(0).getReg(); 22510b57cec5SDimitry Andric 22520b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12) 22530b57cec5SDimitry Andric .addReg(ARM::R11) 22540b57cec5SDimitry Andric .addReg(SrcReg) 22550b57cec5SDimitry Andric .addImm(0) 22560b57cec5SDimitry Andric // Predicate 22570b57cec5SDimitry Andric .addImm(ARMCC::AL) 22580b57cec5SDimitry Andric .addReg(0)); 22590b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12) 22600b57cec5SDimitry Andric .addReg(ARM::SP) 22610b57cec5SDimitry Andric .addReg(SrcReg) 22620b57cec5SDimitry Andric .addImm(8) 22630b57cec5SDimitry Andric // Predicate 22640b57cec5SDimitry Andric .addImm(ARMCC::AL) 22650b57cec5SDimitry Andric .addReg(0)); 22660b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, MCInstBuilder(ARM::t2LDRi12) 22670b57cec5SDimitry Andric .addReg(ARM::PC) 22680b57cec5SDimitry Andric .addReg(SrcReg) 22690b57cec5SDimitry Andric .addImm(4) 22700b57cec5SDimitry Andric // Predicate 22710b57cec5SDimitry Andric .addImm(ARMCC::AL) 22720b57cec5SDimitry Andric .addReg(0)); 22730b57cec5SDimitry Andric return; 22740b57cec5SDimitry Andric } 22750b57cec5SDimitry Andric case ARM::PATCHABLE_FUNCTION_ENTER: 22760b57cec5SDimitry Andric LowerPATCHABLE_FUNCTION_ENTER(*MI); 22770b57cec5SDimitry Andric return; 22780b57cec5SDimitry Andric case ARM::PATCHABLE_FUNCTION_EXIT: 22790b57cec5SDimitry Andric LowerPATCHABLE_FUNCTION_EXIT(*MI); 22800b57cec5SDimitry Andric return; 22810b57cec5SDimitry Andric case ARM::PATCHABLE_TAIL_CALL: 22820b57cec5SDimitry Andric LowerPATCHABLE_TAIL_CALL(*MI); 22830b57cec5SDimitry Andric return; 2284e8d8bef9SDimitry Andric case ARM::SpeculationBarrierISBDSBEndBB: { 2285e8d8bef9SDimitry Andric // Print DSB SYS + ISB 2286e8d8bef9SDimitry Andric MCInst TmpInstDSB; 2287e8d8bef9SDimitry Andric TmpInstDSB.setOpcode(ARM::DSB); 2288e8d8bef9SDimitry Andric TmpInstDSB.addOperand(MCOperand::createImm(0xf)); 2289e8d8bef9SDimitry Andric EmitToStreamer(*OutStreamer, TmpInstDSB); 2290e8d8bef9SDimitry Andric MCInst TmpInstISB; 2291e8d8bef9SDimitry Andric TmpInstISB.setOpcode(ARM::ISB); 2292e8d8bef9SDimitry Andric TmpInstISB.addOperand(MCOperand::createImm(0xf)); 2293e8d8bef9SDimitry Andric EmitToStreamer(*OutStreamer, TmpInstISB); 2294e8d8bef9SDimitry Andric return; 2295e8d8bef9SDimitry Andric } 2296e8d8bef9SDimitry Andric case ARM::t2SpeculationBarrierISBDSBEndBB: { 2297e8d8bef9SDimitry Andric // Print DSB SYS + ISB 2298e8d8bef9SDimitry Andric MCInst TmpInstDSB; 2299e8d8bef9SDimitry Andric TmpInstDSB.setOpcode(ARM::t2DSB); 2300e8d8bef9SDimitry Andric TmpInstDSB.addOperand(MCOperand::createImm(0xf)); 2301e8d8bef9SDimitry Andric TmpInstDSB.addOperand(MCOperand::createImm(ARMCC::AL)); 2302e8d8bef9SDimitry Andric TmpInstDSB.addOperand(MCOperand::createReg(0)); 2303e8d8bef9SDimitry Andric EmitToStreamer(*OutStreamer, TmpInstDSB); 2304e8d8bef9SDimitry Andric MCInst TmpInstISB; 2305e8d8bef9SDimitry Andric TmpInstISB.setOpcode(ARM::t2ISB); 2306e8d8bef9SDimitry Andric TmpInstISB.addOperand(MCOperand::createImm(0xf)); 2307e8d8bef9SDimitry Andric TmpInstISB.addOperand(MCOperand::createImm(ARMCC::AL)); 2308e8d8bef9SDimitry Andric TmpInstISB.addOperand(MCOperand::createReg(0)); 2309e8d8bef9SDimitry Andric EmitToStreamer(*OutStreamer, TmpInstISB); 2310e8d8bef9SDimitry Andric return; 2311e8d8bef9SDimitry Andric } 2312e8d8bef9SDimitry Andric case ARM::SpeculationBarrierSBEndBB: { 2313e8d8bef9SDimitry Andric // Print SB 2314e8d8bef9SDimitry Andric MCInst TmpInstSB; 2315e8d8bef9SDimitry Andric TmpInstSB.setOpcode(ARM::SB); 2316e8d8bef9SDimitry Andric EmitToStreamer(*OutStreamer, TmpInstSB); 2317e8d8bef9SDimitry Andric return; 2318e8d8bef9SDimitry Andric } 2319e8d8bef9SDimitry Andric case ARM::t2SpeculationBarrierSBEndBB: { 2320e8d8bef9SDimitry Andric // Print SB 2321e8d8bef9SDimitry Andric MCInst TmpInstSB; 2322e8d8bef9SDimitry Andric TmpInstSB.setOpcode(ARM::t2SB); 2323e8d8bef9SDimitry Andric EmitToStreamer(*OutStreamer, TmpInstSB); 2324e8d8bef9SDimitry Andric return; 2325e8d8bef9SDimitry Andric } 232681ad6265SDimitry Andric 232781ad6265SDimitry Andric case ARM::SEH_StackAlloc: 232881ad6265SDimitry Andric ATS.emitARMWinCFIAllocStack(MI->getOperand(0).getImm(), 232981ad6265SDimitry Andric MI->getOperand(1).getImm()); 233081ad6265SDimitry Andric return; 233181ad6265SDimitry Andric 233281ad6265SDimitry Andric case ARM::SEH_SaveRegs: 233381ad6265SDimitry Andric case ARM::SEH_SaveRegs_Ret: 233481ad6265SDimitry Andric ATS.emitARMWinCFISaveRegMask(MI->getOperand(0).getImm(), 233581ad6265SDimitry Andric MI->getOperand(1).getImm()); 233681ad6265SDimitry Andric return; 233781ad6265SDimitry Andric 233881ad6265SDimitry Andric case ARM::SEH_SaveSP: 233981ad6265SDimitry Andric ATS.emitARMWinCFISaveSP(MI->getOperand(0).getImm()); 234081ad6265SDimitry Andric return; 234181ad6265SDimitry Andric 234281ad6265SDimitry Andric case ARM::SEH_SaveFRegs: 234381ad6265SDimitry Andric ATS.emitARMWinCFISaveFRegs(MI->getOperand(0).getImm(), 234481ad6265SDimitry Andric MI->getOperand(1).getImm()); 234581ad6265SDimitry Andric return; 234681ad6265SDimitry Andric 234781ad6265SDimitry Andric case ARM::SEH_SaveLR: 234881ad6265SDimitry Andric ATS.emitARMWinCFISaveLR(MI->getOperand(0).getImm()); 234981ad6265SDimitry Andric return; 235081ad6265SDimitry Andric 235181ad6265SDimitry Andric case ARM::SEH_Nop: 235281ad6265SDimitry Andric case ARM::SEH_Nop_Ret: 235381ad6265SDimitry Andric ATS.emitARMWinCFINop(MI->getOperand(0).getImm()); 235481ad6265SDimitry Andric return; 235581ad6265SDimitry Andric 235681ad6265SDimitry Andric case ARM::SEH_PrologEnd: 235781ad6265SDimitry Andric ATS.emitARMWinCFIPrologEnd(/*Fragment=*/false); 235881ad6265SDimitry Andric return; 235981ad6265SDimitry Andric 236081ad6265SDimitry Andric case ARM::SEH_EpilogStart: 236181ad6265SDimitry Andric ATS.emitARMWinCFIEpilogStart(ARMCC::AL); 236281ad6265SDimitry Andric return; 236381ad6265SDimitry Andric 236481ad6265SDimitry Andric case ARM::SEH_EpilogEnd: 236581ad6265SDimitry Andric ATS.emitARMWinCFIEpilogEnd(); 236681ad6265SDimitry Andric return; 23670b57cec5SDimitry Andric } 23680b57cec5SDimitry Andric 23690b57cec5SDimitry Andric MCInst TmpInst; 23700b57cec5SDimitry Andric LowerARMMachineInstrToMCInst(MI, TmpInst, *this); 23710b57cec5SDimitry Andric 23720b57cec5SDimitry Andric EmitToStreamer(*OutStreamer, TmpInst); 23730b57cec5SDimitry Andric } 23740b57cec5SDimitry Andric 23750b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 23760b57cec5SDimitry Andric // Target Registry Stuff 23770b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 23780b57cec5SDimitry Andric 23790b57cec5SDimitry Andric // Force static initialization. 2380480093f4SDimitry Andric extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeARMAsmPrinter() { 23810b57cec5SDimitry Andric RegisterAsmPrinter<ARMAsmPrinter> X(getTheARMLETarget()); 23820b57cec5SDimitry Andric RegisterAsmPrinter<ARMAsmPrinter> Y(getTheARMBETarget()); 23830b57cec5SDimitry Andric RegisterAsmPrinter<ARMAsmPrinter> A(getTheThumbLETarget()); 23840b57cec5SDimitry Andric RegisterAsmPrinter<ARMAsmPrinter> B(getTheThumbBETarget()); 23850b57cec5SDimitry Andric } 2386