1*0b57cec5SDimitry Andric //===- ARCRegisterInfo.cpp - ARC Register Information -----------*- C++ -*-===// 2*0b57cec5SDimitry Andric // 3*0b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4*0b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 5*0b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6*0b57cec5SDimitry Andric // 7*0b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 8*0b57cec5SDimitry Andric // 9*0b57cec5SDimitry Andric // This file contains the ARC implementation of the MRegisterInfo class. 10*0b57cec5SDimitry Andric // 11*0b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 12*0b57cec5SDimitry Andric 13*0b57cec5SDimitry Andric #include "ARCRegisterInfo.h" 14*0b57cec5SDimitry Andric #include "ARC.h" 15*0b57cec5SDimitry Andric #include "ARCInstrInfo.h" 16*0b57cec5SDimitry Andric #include "ARCMachineFunctionInfo.h" 17*0b57cec5SDimitry Andric #include "ARCSubtarget.h" 18*0b57cec5SDimitry Andric #include "llvm/ADT/BitVector.h" 19*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h" 20*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h" 21*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h" 22*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineModuleInfo.h" 23*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h" 24*0b57cec5SDimitry Andric #include "llvm/CodeGen/RegisterScavenging.h" 25*0b57cec5SDimitry Andric #include "llvm/IR/Function.h" 26*0b57cec5SDimitry Andric #include "llvm/Support/Debug.h" 27*0b57cec5SDimitry Andric #include "llvm/CodeGen/TargetFrameLowering.h" 28*0b57cec5SDimitry Andric #include "llvm/Target/TargetMachine.h" 29*0b57cec5SDimitry Andric #include "llvm/Target/TargetOptions.h" 30*0b57cec5SDimitry Andric 31*0b57cec5SDimitry Andric using namespace llvm; 32*0b57cec5SDimitry Andric 33*0b57cec5SDimitry Andric #define DEBUG_TYPE "arc-reg-info" 34*0b57cec5SDimitry Andric 35*0b57cec5SDimitry Andric #define GET_REGINFO_TARGET_DESC 36*0b57cec5SDimitry Andric #include "ARCGenRegisterInfo.inc" 37*0b57cec5SDimitry Andric 38*0b57cec5SDimitry Andric static void ReplaceFrameIndex(MachineBasicBlock::iterator II, 39*0b57cec5SDimitry Andric const ARCInstrInfo &TII, unsigned Reg, 40*0b57cec5SDimitry Andric unsigned FrameReg, int Offset, int StackSize, 41*0b57cec5SDimitry Andric int ObjSize, RegScavenger *RS, int SPAdj) { 42*0b57cec5SDimitry Andric assert(RS && "Need register scavenger."); 43*0b57cec5SDimitry Andric MachineInstr &MI = *II; 44*0b57cec5SDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 45*0b57cec5SDimitry Andric DebugLoc dl = MI.getDebugLoc(); 46*0b57cec5SDimitry Andric unsigned BaseReg = FrameReg; 47*0b57cec5SDimitry Andric unsigned KillState = 0; 48*0b57cec5SDimitry Andric if (MI.getOpcode() == ARC::LD_rs9 && (Offset >= 256 || Offset < -256)) { 49*0b57cec5SDimitry Andric // Loads can always be reached with LD_rlimm. 50*0b57cec5SDimitry Andric BuildMI(MBB, II, dl, TII.get(ARC::LD_rlimm), Reg) 51*0b57cec5SDimitry Andric .addReg(BaseReg) 52*0b57cec5SDimitry Andric .addImm(Offset) 53*0b57cec5SDimitry Andric .addMemOperand(*MI.memoperands_begin()); 54*0b57cec5SDimitry Andric MBB.erase(II); 55*0b57cec5SDimitry Andric return; 56*0b57cec5SDimitry Andric } 57*0b57cec5SDimitry Andric 58*0b57cec5SDimitry Andric if (MI.getOpcode() != ARC::GETFI && (Offset >= 256 || Offset < -256)) { 59*0b57cec5SDimitry Andric // We need to use a scratch register to reach the far-away frame indexes. 60*0b57cec5SDimitry Andric BaseReg = RS->FindUnusedReg(&ARC::GPR32RegClass); 61*0b57cec5SDimitry Andric if (!BaseReg) { 62*0b57cec5SDimitry Andric // We can be sure that the scavenged-register slot is within the range 63*0b57cec5SDimitry Andric // of the load offset. 64*0b57cec5SDimitry Andric const TargetRegisterInfo *TRI = 65*0b57cec5SDimitry Andric MBB.getParent()->getSubtarget().getRegisterInfo(); 66*0b57cec5SDimitry Andric BaseReg = RS->scavengeRegister(&ARC::GPR32RegClass, II, SPAdj); 67*0b57cec5SDimitry Andric assert(BaseReg && "Register scavenging failed."); 68*0b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Scavenged register " << printReg(BaseReg, TRI) 69*0b57cec5SDimitry Andric << " for FrameReg=" << printReg(FrameReg, TRI) 70*0b57cec5SDimitry Andric << "+Offset=" << Offset << "\n"); 71*0b57cec5SDimitry Andric (void)TRI; 72*0b57cec5SDimitry Andric RS->setRegUsed(BaseReg); 73*0b57cec5SDimitry Andric } 74*0b57cec5SDimitry Andric unsigned AddOpc = isUInt<6>(Offset) ? ARC::ADD_rru6 : ARC::ADD_rrlimm; 75*0b57cec5SDimitry Andric BuildMI(MBB, II, dl, TII.get(AddOpc)) 76*0b57cec5SDimitry Andric .addReg(BaseReg, RegState::Define) 77*0b57cec5SDimitry Andric .addReg(FrameReg) 78*0b57cec5SDimitry Andric .addImm(Offset); 79*0b57cec5SDimitry Andric Offset = 0; 80*0b57cec5SDimitry Andric KillState = RegState::Kill; 81*0b57cec5SDimitry Andric } 82*0b57cec5SDimitry Andric switch (MI.getOpcode()) { 83*0b57cec5SDimitry Andric case ARC::LD_rs9: 84*0b57cec5SDimitry Andric assert((Offset % 4 == 0) && "LD needs 4 byte alignment."); 85*0b57cec5SDimitry Andric LLVM_FALLTHROUGH; 86*0b57cec5SDimitry Andric case ARC::LDH_rs9: 87*0b57cec5SDimitry Andric case ARC::LDH_X_rs9: 88*0b57cec5SDimitry Andric assert((Offset % 2 == 0) && "LDH needs 2 byte alignment."); 89*0b57cec5SDimitry Andric LLVM_FALLTHROUGH; 90*0b57cec5SDimitry Andric case ARC::LDB_rs9: 91*0b57cec5SDimitry Andric case ARC::LDB_X_rs9: 92*0b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Building LDFI\n"); 93*0b57cec5SDimitry Andric BuildMI(MBB, II, dl, TII.get(MI.getOpcode()), Reg) 94*0b57cec5SDimitry Andric .addReg(BaseReg, KillState) 95*0b57cec5SDimitry Andric .addImm(Offset) 96*0b57cec5SDimitry Andric .addMemOperand(*MI.memoperands_begin()); 97*0b57cec5SDimitry Andric break; 98*0b57cec5SDimitry Andric case ARC::ST_rs9: 99*0b57cec5SDimitry Andric assert((Offset % 4 == 0) && "ST needs 4 byte alignment."); 100*0b57cec5SDimitry Andric LLVM_FALLTHROUGH; 101*0b57cec5SDimitry Andric case ARC::STH_rs9: 102*0b57cec5SDimitry Andric assert((Offset % 2 == 0) && "STH needs 2 byte alignment."); 103*0b57cec5SDimitry Andric LLVM_FALLTHROUGH; 104*0b57cec5SDimitry Andric case ARC::STB_rs9: 105*0b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Building STFI\n"); 106*0b57cec5SDimitry Andric BuildMI(MBB, II, dl, TII.get(MI.getOpcode())) 107*0b57cec5SDimitry Andric .addReg(Reg, getKillRegState(MI.getOperand(0).isKill())) 108*0b57cec5SDimitry Andric .addReg(BaseReg, KillState) 109*0b57cec5SDimitry Andric .addImm(Offset) 110*0b57cec5SDimitry Andric .addMemOperand(*MI.memoperands_begin()); 111*0b57cec5SDimitry Andric break; 112*0b57cec5SDimitry Andric case ARC::GETFI: 113*0b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Building GETFI\n"); 114*0b57cec5SDimitry Andric BuildMI(MBB, II, dl, 115*0b57cec5SDimitry Andric TII.get(isUInt<6>(Offset) ? ARC::ADD_rru6 : ARC::ADD_rrlimm)) 116*0b57cec5SDimitry Andric .addReg(Reg, RegState::Define) 117*0b57cec5SDimitry Andric .addReg(FrameReg) 118*0b57cec5SDimitry Andric .addImm(Offset); 119*0b57cec5SDimitry Andric break; 120*0b57cec5SDimitry Andric default: 121*0b57cec5SDimitry Andric llvm_unreachable("Unhandled opcode."); 122*0b57cec5SDimitry Andric } 123*0b57cec5SDimitry Andric 124*0b57cec5SDimitry Andric // Erase old instruction. 125*0b57cec5SDimitry Andric MBB.erase(II); 126*0b57cec5SDimitry Andric } 127*0b57cec5SDimitry Andric 128*0b57cec5SDimitry Andric ARCRegisterInfo::ARCRegisterInfo() : ARCGenRegisterInfo(ARC::BLINK) {} 129*0b57cec5SDimitry Andric 130*0b57cec5SDimitry Andric bool ARCRegisterInfo::needsFrameMoves(const MachineFunction &MF) { 131*0b57cec5SDimitry Andric return MF.getMMI().hasDebugInfo() || MF.getFunction().needsUnwindTableEntry(); 132*0b57cec5SDimitry Andric } 133*0b57cec5SDimitry Andric 134*0b57cec5SDimitry Andric const MCPhysReg * 135*0b57cec5SDimitry Andric ARCRegisterInfo::getCalleeSavedRegs(const MachineFunction *MF) const { 136*0b57cec5SDimitry Andric return CSR_ARC_SaveList; 137*0b57cec5SDimitry Andric } 138*0b57cec5SDimitry Andric 139*0b57cec5SDimitry Andric BitVector ARCRegisterInfo::getReservedRegs(const MachineFunction &MF) const { 140*0b57cec5SDimitry Andric BitVector Reserved(getNumRegs()); 141*0b57cec5SDimitry Andric 142*0b57cec5SDimitry Andric Reserved.set(ARC::ILINK); 143*0b57cec5SDimitry Andric Reserved.set(ARC::SP); 144*0b57cec5SDimitry Andric Reserved.set(ARC::GP); 145*0b57cec5SDimitry Andric Reserved.set(ARC::R25); 146*0b57cec5SDimitry Andric Reserved.set(ARC::BLINK); 147*0b57cec5SDimitry Andric Reserved.set(ARC::FP); 148*0b57cec5SDimitry Andric return Reserved; 149*0b57cec5SDimitry Andric } 150*0b57cec5SDimitry Andric 151*0b57cec5SDimitry Andric bool ARCRegisterInfo::requiresRegisterScavenging( 152*0b57cec5SDimitry Andric const MachineFunction &MF) const { 153*0b57cec5SDimitry Andric return true; 154*0b57cec5SDimitry Andric } 155*0b57cec5SDimitry Andric 156*0b57cec5SDimitry Andric bool ARCRegisterInfo::trackLivenessAfterRegAlloc( 157*0b57cec5SDimitry Andric const MachineFunction &MF) const { 158*0b57cec5SDimitry Andric return true; 159*0b57cec5SDimitry Andric } 160*0b57cec5SDimitry Andric 161*0b57cec5SDimitry Andric bool ARCRegisterInfo::useFPForScavengingIndex(const MachineFunction &MF) const { 162*0b57cec5SDimitry Andric return true; 163*0b57cec5SDimitry Andric } 164*0b57cec5SDimitry Andric 165*0b57cec5SDimitry Andric void ARCRegisterInfo::eliminateFrameIndex(MachineBasicBlock::iterator II, 166*0b57cec5SDimitry Andric int SPAdj, unsigned FIOperandNum, 167*0b57cec5SDimitry Andric RegScavenger *RS) const { 168*0b57cec5SDimitry Andric assert(SPAdj == 0 && "Unexpected"); 169*0b57cec5SDimitry Andric MachineInstr &MI = *II; 170*0b57cec5SDimitry Andric MachineOperand &FrameOp = MI.getOperand(FIOperandNum); 171*0b57cec5SDimitry Andric int FrameIndex = FrameOp.getIndex(); 172*0b57cec5SDimitry Andric 173*0b57cec5SDimitry Andric MachineFunction &MF = *MI.getParent()->getParent(); 174*0b57cec5SDimitry Andric const ARCInstrInfo &TII = *MF.getSubtarget<ARCSubtarget>().getInstrInfo(); 175*0b57cec5SDimitry Andric const ARCFrameLowering *TFI = getFrameLowering(MF); 176*0b57cec5SDimitry Andric int Offset = MF.getFrameInfo().getObjectOffset(FrameIndex); 177*0b57cec5SDimitry Andric int ObjSize = MF.getFrameInfo().getObjectSize(FrameIndex); 178*0b57cec5SDimitry Andric int StackSize = MF.getFrameInfo().getStackSize(); 179*0b57cec5SDimitry Andric int LocalFrameSize = MF.getFrameInfo().getLocalFrameSize(); 180*0b57cec5SDimitry Andric 181*0b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "\nFunction : " << MF.getName() << "\n"); 182*0b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "<--------->\n"); 183*0b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << MI << "\n"); 184*0b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "FrameIndex : " << FrameIndex << "\n"); 185*0b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "ObjSize : " << ObjSize << "\n"); 186*0b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "FrameOffset : " << Offset << "\n"); 187*0b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "StackSize : " << StackSize << "\n"); 188*0b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "LocalFrameSize : " << LocalFrameSize << "\n"); 189*0b57cec5SDimitry Andric (void)LocalFrameSize; 190*0b57cec5SDimitry Andric 191*0b57cec5SDimitry Andric // Special handling of DBG_VALUE instructions. 192*0b57cec5SDimitry Andric if (MI.isDebugValue()) { 193*0b57cec5SDimitry Andric Register FrameReg = getFrameRegister(MF); 194*0b57cec5SDimitry Andric MI.getOperand(FIOperandNum).ChangeToRegister(FrameReg, false /*isDef*/); 195*0b57cec5SDimitry Andric MI.getOperand(FIOperandNum + 1).ChangeToImmediate(Offset); 196*0b57cec5SDimitry Andric return; 197*0b57cec5SDimitry Andric } 198*0b57cec5SDimitry Andric 199*0b57cec5SDimitry Andric // fold constant into offset. 200*0b57cec5SDimitry Andric Offset += MI.getOperand(FIOperandNum + 1).getImm(); 201*0b57cec5SDimitry Andric 202*0b57cec5SDimitry Andric // TODO: assert based on the load type: 203*0b57cec5SDimitry Andric // ldb needs no alignment, 204*0b57cec5SDimitry Andric // ldh needs 2 byte alignment 205*0b57cec5SDimitry Andric // ld needs 4 byte alignment 206*0b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Offset : " << Offset << "\n" 207*0b57cec5SDimitry Andric << "<--------->\n"); 208*0b57cec5SDimitry Andric 209*0b57cec5SDimitry Andric unsigned Reg = MI.getOperand(0).getReg(); 210*0b57cec5SDimitry Andric assert(ARC::GPR32RegClass.contains(Reg) && "Unexpected register operand"); 211*0b57cec5SDimitry Andric 212*0b57cec5SDimitry Andric if (!TFI->hasFP(MF)) { 213*0b57cec5SDimitry Andric Offset = StackSize + Offset; 214*0b57cec5SDimitry Andric if (FrameIndex >= 0) 215*0b57cec5SDimitry Andric assert((Offset >= 0 && Offset < StackSize) && "SP Offset not in bounds."); 216*0b57cec5SDimitry Andric } else { 217*0b57cec5SDimitry Andric if (FrameIndex >= 0) { 218*0b57cec5SDimitry Andric assert((Offset < 0 && -Offset <= StackSize) && 219*0b57cec5SDimitry Andric "FP Offset not in bounds."); 220*0b57cec5SDimitry Andric } 221*0b57cec5SDimitry Andric } 222*0b57cec5SDimitry Andric ReplaceFrameIndex(II, TII, Reg, getFrameRegister(MF), Offset, StackSize, 223*0b57cec5SDimitry Andric ObjSize, RS, SPAdj); 224*0b57cec5SDimitry Andric } 225*0b57cec5SDimitry Andric 226*0b57cec5SDimitry Andric Register ARCRegisterInfo::getFrameRegister(const MachineFunction &MF) const { 227*0b57cec5SDimitry Andric const ARCFrameLowering *TFI = getFrameLowering(MF); 228*0b57cec5SDimitry Andric return TFI->hasFP(MF) ? ARC::FP : ARC::SP; 229*0b57cec5SDimitry Andric } 230*0b57cec5SDimitry Andric 231*0b57cec5SDimitry Andric const uint32_t * 232*0b57cec5SDimitry Andric ARCRegisterInfo::getCallPreservedMask(const MachineFunction &MF, 233*0b57cec5SDimitry Andric CallingConv::ID CC) const { 234*0b57cec5SDimitry Andric return CSR_ARC_RegMask; 235*0b57cec5SDimitry Andric } 236