xref: /freebsd/contrib/llvm-project/llvm/lib/Target/AMDGPU/SIOptimizeExecMaskingPreRA.cpp (revision 8bcb0991864975618c09697b1aca10683346d9f0)
10b57cec5SDimitry Andric //===-- SIOptimizeExecMaskingPreRA.cpp ------------------------------------===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric /// \file
100b57cec5SDimitry Andric /// This pass removes redundant S_OR_B64 instructions enabling lanes in
110b57cec5SDimitry Andric /// the exec. If two SI_END_CF (lowered as S_OR_B64) come together without any
120b57cec5SDimitry Andric /// vector instructions between them we can only keep outer SI_END_CF, given
130b57cec5SDimitry Andric /// that CFG is structured and exec bits of the outer end statement are always
140b57cec5SDimitry Andric /// not less than exec bit of the inner one.
150b57cec5SDimitry Andric ///
160b57cec5SDimitry Andric /// This needs to be done before the RA to eliminate saved exec bits registers
170b57cec5SDimitry Andric /// but after register coalescer to have no vector registers copies in between
180b57cec5SDimitry Andric /// of different end cf statements.
190b57cec5SDimitry Andric ///
200b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
210b57cec5SDimitry Andric 
220b57cec5SDimitry Andric #include "AMDGPU.h"
230b57cec5SDimitry Andric #include "AMDGPUSubtarget.h"
240b57cec5SDimitry Andric #include "SIInstrInfo.h"
250b57cec5SDimitry Andric #include "MCTargetDesc/AMDGPUMCTargetDesc.h"
260b57cec5SDimitry Andric #include "llvm/CodeGen/LiveIntervals.h"
270b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunctionPass.h"
280b57cec5SDimitry Andric 
290b57cec5SDimitry Andric using namespace llvm;
300b57cec5SDimitry Andric 
310b57cec5SDimitry Andric #define DEBUG_TYPE "si-optimize-exec-masking-pre-ra"
320b57cec5SDimitry Andric 
330b57cec5SDimitry Andric namespace {
340b57cec5SDimitry Andric 
350b57cec5SDimitry Andric class SIOptimizeExecMaskingPreRA : public MachineFunctionPass {
360b57cec5SDimitry Andric private:
370b57cec5SDimitry Andric   const SIRegisterInfo *TRI;
380b57cec5SDimitry Andric   const SIInstrInfo *TII;
390b57cec5SDimitry Andric   MachineRegisterInfo *MRI;
400b57cec5SDimitry Andric 
410b57cec5SDimitry Andric public:
420b57cec5SDimitry Andric   MachineBasicBlock::iterator skipIgnoreExecInsts(
430b57cec5SDimitry Andric     MachineBasicBlock::iterator I, MachineBasicBlock::iterator E) const;
440b57cec5SDimitry Andric 
450b57cec5SDimitry Andric     MachineBasicBlock::iterator skipIgnoreExecInstsTrivialSucc(
460b57cec5SDimitry Andric       MachineBasicBlock *&MBB,
470b57cec5SDimitry Andric       MachineBasicBlock::iterator It) const;
480b57cec5SDimitry Andric 
490b57cec5SDimitry Andric public:
500b57cec5SDimitry Andric   static char ID;
510b57cec5SDimitry Andric 
520b57cec5SDimitry Andric   SIOptimizeExecMaskingPreRA() : MachineFunctionPass(ID) {
530b57cec5SDimitry Andric     initializeSIOptimizeExecMaskingPreRAPass(*PassRegistry::getPassRegistry());
540b57cec5SDimitry Andric   }
550b57cec5SDimitry Andric 
560b57cec5SDimitry Andric   bool runOnMachineFunction(MachineFunction &MF) override;
570b57cec5SDimitry Andric 
580b57cec5SDimitry Andric   StringRef getPassName() const override {
590b57cec5SDimitry Andric     return "SI optimize exec mask operations pre-RA";
600b57cec5SDimitry Andric   }
610b57cec5SDimitry Andric 
620b57cec5SDimitry Andric   void getAnalysisUsage(AnalysisUsage &AU) const override {
630b57cec5SDimitry Andric     AU.addRequired<LiveIntervals>();
640b57cec5SDimitry Andric     AU.setPreservesAll();
650b57cec5SDimitry Andric     MachineFunctionPass::getAnalysisUsage(AU);
660b57cec5SDimitry Andric   }
670b57cec5SDimitry Andric };
680b57cec5SDimitry Andric 
690b57cec5SDimitry Andric } // End anonymous namespace.
700b57cec5SDimitry Andric 
710b57cec5SDimitry Andric INITIALIZE_PASS_BEGIN(SIOptimizeExecMaskingPreRA, DEBUG_TYPE,
720b57cec5SDimitry Andric                       "SI optimize exec mask operations pre-RA", false, false)
730b57cec5SDimitry Andric INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
740b57cec5SDimitry Andric INITIALIZE_PASS_END(SIOptimizeExecMaskingPreRA, DEBUG_TYPE,
750b57cec5SDimitry Andric                     "SI optimize exec mask operations pre-RA", false, false)
760b57cec5SDimitry Andric 
770b57cec5SDimitry Andric char SIOptimizeExecMaskingPreRA::ID = 0;
780b57cec5SDimitry Andric 
790b57cec5SDimitry Andric char &llvm::SIOptimizeExecMaskingPreRAID = SIOptimizeExecMaskingPreRA::ID;
800b57cec5SDimitry Andric 
810b57cec5SDimitry Andric FunctionPass *llvm::createSIOptimizeExecMaskingPreRAPass() {
820b57cec5SDimitry Andric   return new SIOptimizeExecMaskingPreRA();
830b57cec5SDimitry Andric }
840b57cec5SDimitry Andric 
850b57cec5SDimitry Andric static bool isEndCF(const MachineInstr &MI, const SIRegisterInfo *TRI,
860b57cec5SDimitry Andric                     const GCNSubtarget &ST) {
870b57cec5SDimitry Andric   if (ST.isWave32()) {
880b57cec5SDimitry Andric     return MI.getOpcode() == AMDGPU::S_OR_B32 &&
890b57cec5SDimitry Andric            MI.modifiesRegister(AMDGPU::EXEC_LO, TRI);
900b57cec5SDimitry Andric   }
910b57cec5SDimitry Andric 
920b57cec5SDimitry Andric   return MI.getOpcode() == AMDGPU::S_OR_B64 &&
930b57cec5SDimitry Andric          MI.modifiesRegister(AMDGPU::EXEC, TRI);
940b57cec5SDimitry Andric }
950b57cec5SDimitry Andric 
960b57cec5SDimitry Andric static bool isFullExecCopy(const MachineInstr& MI, const GCNSubtarget& ST) {
970b57cec5SDimitry Andric   unsigned Exec = ST.isWave32() ? AMDGPU::EXEC_LO : AMDGPU::EXEC;
980b57cec5SDimitry Andric 
990b57cec5SDimitry Andric   if (MI.isCopy() && MI.getOperand(1).getReg() == Exec) {
1000b57cec5SDimitry Andric     assert(MI.isFullCopy());
1010b57cec5SDimitry Andric     return true;
1020b57cec5SDimitry Andric   }
1030b57cec5SDimitry Andric 
1040b57cec5SDimitry Andric   return false;
1050b57cec5SDimitry Andric }
1060b57cec5SDimitry Andric 
1070b57cec5SDimitry Andric static unsigned getOrNonExecReg(const MachineInstr &MI,
1080b57cec5SDimitry Andric                                 const SIInstrInfo &TII,
1090b57cec5SDimitry Andric                                 const GCNSubtarget& ST) {
1100b57cec5SDimitry Andric   unsigned Exec = ST.isWave32() ? AMDGPU::EXEC_LO : AMDGPU::EXEC;
1110b57cec5SDimitry Andric   auto Op = TII.getNamedOperand(MI, AMDGPU::OpName::src1);
1120b57cec5SDimitry Andric   if (Op->isReg() && Op->getReg() != Exec)
1130b57cec5SDimitry Andric      return Op->getReg();
1140b57cec5SDimitry Andric   Op = TII.getNamedOperand(MI, AMDGPU::OpName::src0);
1150b57cec5SDimitry Andric   if (Op->isReg() && Op->getReg() != Exec)
1160b57cec5SDimitry Andric      return Op->getReg();
1170b57cec5SDimitry Andric   return AMDGPU::NoRegister;
1180b57cec5SDimitry Andric }
1190b57cec5SDimitry Andric 
1200b57cec5SDimitry Andric static MachineInstr* getOrExecSource(const MachineInstr &MI,
1210b57cec5SDimitry Andric                                      const SIInstrInfo &TII,
1220b57cec5SDimitry Andric                                      const MachineRegisterInfo &MRI,
1230b57cec5SDimitry Andric                                      const GCNSubtarget& ST) {
1240b57cec5SDimitry Andric   auto SavedExec = getOrNonExecReg(MI, TII, ST);
1250b57cec5SDimitry Andric   if (SavedExec == AMDGPU::NoRegister)
1260b57cec5SDimitry Andric     return nullptr;
1270b57cec5SDimitry Andric   auto SaveExecInst = MRI.getUniqueVRegDef(SavedExec);
1280b57cec5SDimitry Andric   if (!SaveExecInst || !isFullExecCopy(*SaveExecInst, ST))
1290b57cec5SDimitry Andric     return nullptr;
1300b57cec5SDimitry Andric   return SaveExecInst;
1310b57cec5SDimitry Andric }
1320b57cec5SDimitry Andric 
1330b57cec5SDimitry Andric /// Skip over instructions that don't care about the exec mask.
1340b57cec5SDimitry Andric MachineBasicBlock::iterator SIOptimizeExecMaskingPreRA::skipIgnoreExecInsts(
1350b57cec5SDimitry Andric   MachineBasicBlock::iterator I, MachineBasicBlock::iterator E) const {
1360b57cec5SDimitry Andric   for ( ; I != E; ++I) {
1370b57cec5SDimitry Andric     if (TII->mayReadEXEC(*MRI, *I))
1380b57cec5SDimitry Andric       break;
1390b57cec5SDimitry Andric   }
1400b57cec5SDimitry Andric 
1410b57cec5SDimitry Andric   return I;
1420b57cec5SDimitry Andric }
1430b57cec5SDimitry Andric 
1440b57cec5SDimitry Andric // Skip to the next instruction, ignoring debug instructions, and trivial block
1450b57cec5SDimitry Andric // boundaries (blocks that have one (typically fallthrough) successor, and the
1460b57cec5SDimitry Andric // successor has one predecessor.
1470b57cec5SDimitry Andric MachineBasicBlock::iterator
1480b57cec5SDimitry Andric SIOptimizeExecMaskingPreRA::skipIgnoreExecInstsTrivialSucc(
1490b57cec5SDimitry Andric   MachineBasicBlock *&MBB,
1500b57cec5SDimitry Andric   MachineBasicBlock::iterator It) const {
1510b57cec5SDimitry Andric 
1520b57cec5SDimitry Andric   do {
1530b57cec5SDimitry Andric     It = skipIgnoreExecInsts(It, MBB->end());
1540b57cec5SDimitry Andric     if (It != MBB->end() || MBB->succ_size() != 1)
1550b57cec5SDimitry Andric       break;
1560b57cec5SDimitry Andric 
1570b57cec5SDimitry Andric     // If there is one trivial successor, advance to the next block.
1580b57cec5SDimitry Andric     MachineBasicBlock *Succ = *MBB->succ_begin();
1590b57cec5SDimitry Andric 
1600b57cec5SDimitry Andric     // TODO: Is this really necessary?
1610b57cec5SDimitry Andric     if (!MBB->isLayoutSuccessor(Succ))
1620b57cec5SDimitry Andric       break;
1630b57cec5SDimitry Andric 
1640b57cec5SDimitry Andric     It = Succ->begin();
1650b57cec5SDimitry Andric     MBB = Succ;
1660b57cec5SDimitry Andric   } while (true);
1670b57cec5SDimitry Andric 
1680b57cec5SDimitry Andric   return It;
1690b57cec5SDimitry Andric }
1700b57cec5SDimitry Andric 
1710b57cec5SDimitry Andric 
1720b57cec5SDimitry Andric // Optimize sequence
1730b57cec5SDimitry Andric //    %sel = V_CNDMASK_B32_e64 0, 1, %cc
1740b57cec5SDimitry Andric //    %cmp = V_CMP_NE_U32 1, %1
1750b57cec5SDimitry Andric //    $vcc = S_AND_B64 $exec, %cmp
1760b57cec5SDimitry Andric //    S_CBRANCH_VCC[N]Z
1770b57cec5SDimitry Andric // =>
1780b57cec5SDimitry Andric //    $vcc = S_ANDN2_B64 $exec, %cc
1790b57cec5SDimitry Andric //    S_CBRANCH_VCC[N]Z
1800b57cec5SDimitry Andric //
1810b57cec5SDimitry Andric // It is the negation pattern inserted by DAGCombiner::visitBRCOND() in the
1820b57cec5SDimitry Andric // rebuildSetCC(). We start with S_CBRANCH to avoid exhaustive search, but
1830b57cec5SDimitry Andric // only 3 first instructions are really needed. S_AND_B64 with exec is a
1840b57cec5SDimitry Andric // required part of the pattern since V_CNDMASK_B32 writes zeroes for inactive
1850b57cec5SDimitry Andric // lanes.
1860b57cec5SDimitry Andric //
1870b57cec5SDimitry Andric // Returns %cc register on success.
1880b57cec5SDimitry Andric static unsigned optimizeVcndVcmpPair(MachineBasicBlock &MBB,
1890b57cec5SDimitry Andric                                      const GCNSubtarget &ST,
1900b57cec5SDimitry Andric                                      MachineRegisterInfo &MRI,
1910b57cec5SDimitry Andric                                      LiveIntervals *LIS) {
1920b57cec5SDimitry Andric   const SIRegisterInfo *TRI = ST.getRegisterInfo();
1930b57cec5SDimitry Andric   const SIInstrInfo *TII = ST.getInstrInfo();
1940b57cec5SDimitry Andric   bool Wave32 = ST.isWave32();
1950b57cec5SDimitry Andric   const unsigned AndOpc = Wave32 ? AMDGPU::S_AND_B32 : AMDGPU::S_AND_B64;
1960b57cec5SDimitry Andric   const unsigned Andn2Opc = Wave32 ? AMDGPU::S_ANDN2_B32 : AMDGPU::S_ANDN2_B64;
1970b57cec5SDimitry Andric   const unsigned CondReg = Wave32 ? AMDGPU::VCC_LO : AMDGPU::VCC;
1980b57cec5SDimitry Andric   const unsigned ExecReg = Wave32 ? AMDGPU::EXEC_LO : AMDGPU::EXEC;
1990b57cec5SDimitry Andric 
2000b57cec5SDimitry Andric   auto I = llvm::find_if(MBB.terminators(), [](const MachineInstr &MI) {
2010b57cec5SDimitry Andric                            unsigned Opc = MI.getOpcode();
2020b57cec5SDimitry Andric                            return Opc == AMDGPU::S_CBRANCH_VCCZ ||
2030b57cec5SDimitry Andric                                   Opc == AMDGPU::S_CBRANCH_VCCNZ; });
2040b57cec5SDimitry Andric   if (I == MBB.terminators().end())
2050b57cec5SDimitry Andric     return AMDGPU::NoRegister;
2060b57cec5SDimitry Andric 
2070b57cec5SDimitry Andric   auto *And = TRI->findReachingDef(CondReg, AMDGPU::NoSubRegister,
2080b57cec5SDimitry Andric                                    *I, MRI, LIS);
2090b57cec5SDimitry Andric   if (!And || And->getOpcode() != AndOpc ||
2100b57cec5SDimitry Andric       !And->getOperand(1).isReg() || !And->getOperand(2).isReg())
2110b57cec5SDimitry Andric     return AMDGPU::NoRegister;
2120b57cec5SDimitry Andric 
2130b57cec5SDimitry Andric   MachineOperand *AndCC = &And->getOperand(1);
214*8bcb0991SDimitry Andric   Register CmpReg = AndCC->getReg();
2150b57cec5SDimitry Andric   unsigned CmpSubReg = AndCC->getSubReg();
2160b57cec5SDimitry Andric   if (CmpReg == ExecReg) {
2170b57cec5SDimitry Andric     AndCC = &And->getOperand(2);
2180b57cec5SDimitry Andric     CmpReg = AndCC->getReg();
2190b57cec5SDimitry Andric     CmpSubReg = AndCC->getSubReg();
2200b57cec5SDimitry Andric   } else if (And->getOperand(2).getReg() != ExecReg) {
2210b57cec5SDimitry Andric     return AMDGPU::NoRegister;
2220b57cec5SDimitry Andric   }
2230b57cec5SDimitry Andric 
2240b57cec5SDimitry Andric   auto *Cmp = TRI->findReachingDef(CmpReg, CmpSubReg, *And, MRI, LIS);
2250b57cec5SDimitry Andric   if (!Cmp || !(Cmp->getOpcode() == AMDGPU::V_CMP_NE_U32_e32 ||
2260b57cec5SDimitry Andric                 Cmp->getOpcode() == AMDGPU::V_CMP_NE_U32_e64) ||
2270b57cec5SDimitry Andric       Cmp->getParent() != And->getParent())
2280b57cec5SDimitry Andric     return AMDGPU::NoRegister;
2290b57cec5SDimitry Andric 
2300b57cec5SDimitry Andric   MachineOperand *Op1 = TII->getNamedOperand(*Cmp, AMDGPU::OpName::src0);
2310b57cec5SDimitry Andric   MachineOperand *Op2 = TII->getNamedOperand(*Cmp, AMDGPU::OpName::src1);
2320b57cec5SDimitry Andric   if (Op1->isImm() && Op2->isReg())
2330b57cec5SDimitry Andric     std::swap(Op1, Op2);
2340b57cec5SDimitry Andric   if (!Op1->isReg() || !Op2->isImm() || Op2->getImm() != 1)
2350b57cec5SDimitry Andric     return AMDGPU::NoRegister;
2360b57cec5SDimitry Andric 
237*8bcb0991SDimitry Andric   Register SelReg = Op1->getReg();
2380b57cec5SDimitry Andric   auto *Sel = TRI->findReachingDef(SelReg, Op1->getSubReg(), *Cmp, MRI, LIS);
2390b57cec5SDimitry Andric   if (!Sel || Sel->getOpcode() != AMDGPU::V_CNDMASK_B32_e64)
2400b57cec5SDimitry Andric     return AMDGPU::NoRegister;
2410b57cec5SDimitry Andric 
2420b57cec5SDimitry Andric   if (TII->hasModifiersSet(*Sel, AMDGPU::OpName::src0_modifiers) ||
2430b57cec5SDimitry Andric       TII->hasModifiersSet(*Sel, AMDGPU::OpName::src1_modifiers))
2440b57cec5SDimitry Andric     return AMDGPU::NoRegister;
2450b57cec5SDimitry Andric 
2460b57cec5SDimitry Andric   Op1 = TII->getNamedOperand(*Sel, AMDGPU::OpName::src0);
2470b57cec5SDimitry Andric   Op2 = TII->getNamedOperand(*Sel, AMDGPU::OpName::src1);
2480b57cec5SDimitry Andric   MachineOperand *CC = TII->getNamedOperand(*Sel, AMDGPU::OpName::src2);
2490b57cec5SDimitry Andric   if (!Op1->isImm() || !Op2->isImm() || !CC->isReg() ||
2500b57cec5SDimitry Andric       Op1->getImm() != 0 || Op2->getImm() != 1)
2510b57cec5SDimitry Andric     return AMDGPU::NoRegister;
2520b57cec5SDimitry Andric 
253*8bcb0991SDimitry Andric   LLVM_DEBUG(dbgs() << "Folding sequence:\n\t" << *Sel << '\t' << *Cmp << '\t'
254*8bcb0991SDimitry Andric                     << *And);
2550b57cec5SDimitry Andric 
256*8bcb0991SDimitry Andric   Register CCReg = CC->getReg();
2570b57cec5SDimitry Andric   LIS->RemoveMachineInstrFromMaps(*And);
258*8bcb0991SDimitry Andric   MachineInstr *Andn2 =
259*8bcb0991SDimitry Andric       BuildMI(MBB, *And, And->getDebugLoc(), TII->get(Andn2Opc),
260*8bcb0991SDimitry Andric               And->getOperand(0).getReg())
2610b57cec5SDimitry Andric           .addReg(ExecReg)
262*8bcb0991SDimitry Andric           .addReg(CCReg, getUndefRegState(CC->isUndef()), CC->getSubReg());
2630b57cec5SDimitry Andric   And->eraseFromParent();
2640b57cec5SDimitry Andric   LIS->InsertMachineInstrInMaps(*Andn2);
2650b57cec5SDimitry Andric 
2660b57cec5SDimitry Andric   LLVM_DEBUG(dbgs() << "=>\n\t" << *Andn2 << '\n');
2670b57cec5SDimitry Andric 
2680b57cec5SDimitry Andric   // Try to remove compare. Cmp value should not used in between of cmp
2690b57cec5SDimitry Andric   // and s_and_b64 if VCC or just unused if any other register.
270*8bcb0991SDimitry Andric   if ((Register::isVirtualRegister(CmpReg) && MRI.use_nodbg_empty(CmpReg)) ||
2710b57cec5SDimitry Andric       (CmpReg == CondReg &&
2720b57cec5SDimitry Andric        std::none_of(std::next(Cmp->getIterator()), Andn2->getIterator(),
2730b57cec5SDimitry Andric                     [&](const MachineInstr &MI) {
274*8bcb0991SDimitry Andric                       return MI.readsRegister(CondReg, TRI);
275*8bcb0991SDimitry Andric                     }))) {
2760b57cec5SDimitry Andric     LLVM_DEBUG(dbgs() << "Erasing: " << *Cmp << '\n');
2770b57cec5SDimitry Andric 
2780b57cec5SDimitry Andric     LIS->RemoveMachineInstrFromMaps(*Cmp);
2790b57cec5SDimitry Andric     Cmp->eraseFromParent();
2800b57cec5SDimitry Andric 
2810b57cec5SDimitry Andric     // Try to remove v_cndmask_b32.
282*8bcb0991SDimitry Andric     if (Register::isVirtualRegister(SelReg) && MRI.use_nodbg_empty(SelReg)) {
2830b57cec5SDimitry Andric       LLVM_DEBUG(dbgs() << "Erasing: " << *Sel << '\n');
2840b57cec5SDimitry Andric 
2850b57cec5SDimitry Andric       LIS->RemoveMachineInstrFromMaps(*Sel);
2860b57cec5SDimitry Andric       Sel->eraseFromParent();
2870b57cec5SDimitry Andric     }
2880b57cec5SDimitry Andric   }
2890b57cec5SDimitry Andric 
2900b57cec5SDimitry Andric   return CCReg;
2910b57cec5SDimitry Andric }
2920b57cec5SDimitry Andric 
2930b57cec5SDimitry Andric bool SIOptimizeExecMaskingPreRA::runOnMachineFunction(MachineFunction &MF) {
2940b57cec5SDimitry Andric   if (skipFunction(MF.getFunction()))
2950b57cec5SDimitry Andric     return false;
2960b57cec5SDimitry Andric 
2970b57cec5SDimitry Andric   const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
2980b57cec5SDimitry Andric   TRI = ST.getRegisterInfo();
2990b57cec5SDimitry Andric   TII = ST.getInstrInfo();
3000b57cec5SDimitry Andric   MRI = &MF.getRegInfo();
3010b57cec5SDimitry Andric 
3020b57cec5SDimitry Andric   MachineRegisterInfo &MRI = MF.getRegInfo();
3030b57cec5SDimitry Andric   LiveIntervals *LIS = &getAnalysis<LiveIntervals>();
3040b57cec5SDimitry Andric   DenseSet<unsigned> RecalcRegs({AMDGPU::EXEC_LO, AMDGPU::EXEC_HI});
3050b57cec5SDimitry Andric   unsigned Exec = ST.isWave32() ? AMDGPU::EXEC_LO : AMDGPU::EXEC;
3060b57cec5SDimitry Andric   bool Changed = false;
3070b57cec5SDimitry Andric 
3080b57cec5SDimitry Andric   for (MachineBasicBlock &MBB : MF) {
3090b57cec5SDimitry Andric 
3100b57cec5SDimitry Andric     if (unsigned Reg = optimizeVcndVcmpPair(MBB, ST, MRI, LIS)) {
3110b57cec5SDimitry Andric       RecalcRegs.insert(Reg);
3120b57cec5SDimitry Andric       RecalcRegs.insert(AMDGPU::VCC_LO);
3130b57cec5SDimitry Andric       RecalcRegs.insert(AMDGPU::VCC_HI);
3140b57cec5SDimitry Andric       RecalcRegs.insert(AMDGPU::SCC);
3150b57cec5SDimitry Andric       Changed = true;
3160b57cec5SDimitry Andric     }
3170b57cec5SDimitry Andric 
3180b57cec5SDimitry Andric     // Try to remove unneeded instructions before s_endpgm.
3190b57cec5SDimitry Andric     if (MBB.succ_empty()) {
3200b57cec5SDimitry Andric       if (MBB.empty())
3210b57cec5SDimitry Andric         continue;
3220b57cec5SDimitry Andric 
3230b57cec5SDimitry Andric       // Skip this if the endpgm has any implicit uses, otherwise we would need
3240b57cec5SDimitry Andric       // to be careful to update / remove them.
3250b57cec5SDimitry Andric       // S_ENDPGM always has a single imm operand that is not used other than to
3260b57cec5SDimitry Andric       // end up in the encoding
3270b57cec5SDimitry Andric       MachineInstr &Term = MBB.back();
3280b57cec5SDimitry Andric       if (Term.getOpcode() != AMDGPU::S_ENDPGM || Term.getNumOperands() != 1)
3290b57cec5SDimitry Andric         continue;
3300b57cec5SDimitry Andric 
3310b57cec5SDimitry Andric       SmallVector<MachineBasicBlock*, 4> Blocks({&MBB});
3320b57cec5SDimitry Andric 
3330b57cec5SDimitry Andric       while (!Blocks.empty()) {
3340b57cec5SDimitry Andric         auto CurBB = Blocks.pop_back_val();
3350b57cec5SDimitry Andric         auto I = CurBB->rbegin(), E = CurBB->rend();
3360b57cec5SDimitry Andric         if (I != E) {
3370b57cec5SDimitry Andric           if (I->isUnconditionalBranch() || I->getOpcode() == AMDGPU::S_ENDPGM)
3380b57cec5SDimitry Andric             ++I;
3390b57cec5SDimitry Andric           else if (I->isBranch())
3400b57cec5SDimitry Andric             continue;
3410b57cec5SDimitry Andric         }
3420b57cec5SDimitry Andric 
3430b57cec5SDimitry Andric         while (I != E) {
3440b57cec5SDimitry Andric           if (I->isDebugInstr()) {
3450b57cec5SDimitry Andric             I = std::next(I);
3460b57cec5SDimitry Andric             continue;
3470b57cec5SDimitry Andric           }
3480b57cec5SDimitry Andric 
3490b57cec5SDimitry Andric           if (I->mayStore() || I->isBarrier() || I->isCall() ||
3500b57cec5SDimitry Andric               I->hasUnmodeledSideEffects() || I->hasOrderedMemoryRef())
3510b57cec5SDimitry Andric             break;
3520b57cec5SDimitry Andric 
3530b57cec5SDimitry Andric           LLVM_DEBUG(dbgs()
3540b57cec5SDimitry Andric                      << "Removing no effect instruction: " << *I << '\n');
3550b57cec5SDimitry Andric 
3560b57cec5SDimitry Andric           for (auto &Op : I->operands()) {
3570b57cec5SDimitry Andric             if (Op.isReg())
3580b57cec5SDimitry Andric               RecalcRegs.insert(Op.getReg());
3590b57cec5SDimitry Andric           }
3600b57cec5SDimitry Andric 
3610b57cec5SDimitry Andric           auto Next = std::next(I);
3620b57cec5SDimitry Andric           LIS->RemoveMachineInstrFromMaps(*I);
3630b57cec5SDimitry Andric           I->eraseFromParent();
3640b57cec5SDimitry Andric           I = Next;
3650b57cec5SDimitry Andric 
3660b57cec5SDimitry Andric           Changed = true;
3670b57cec5SDimitry Andric         }
3680b57cec5SDimitry Andric 
3690b57cec5SDimitry Andric         if (I != E)
3700b57cec5SDimitry Andric           continue;
3710b57cec5SDimitry Andric 
3720b57cec5SDimitry Andric         // Try to ascend predecessors.
3730b57cec5SDimitry Andric         for (auto *Pred : CurBB->predecessors()) {
3740b57cec5SDimitry Andric           if (Pred->succ_size() == 1)
3750b57cec5SDimitry Andric             Blocks.push_back(Pred);
3760b57cec5SDimitry Andric         }
3770b57cec5SDimitry Andric       }
3780b57cec5SDimitry Andric       continue;
3790b57cec5SDimitry Andric     }
3800b57cec5SDimitry Andric 
3810b57cec5SDimitry Andric     // Try to collapse adjacent endifs.
3820b57cec5SDimitry Andric     auto E = MBB.end();
3830b57cec5SDimitry Andric     auto Lead = skipDebugInstructionsForward(MBB.begin(), E);
3840b57cec5SDimitry Andric     if (MBB.succ_size() != 1 || Lead == E || !isEndCF(*Lead, TRI, ST))
3850b57cec5SDimitry Andric       continue;
3860b57cec5SDimitry Andric 
3870b57cec5SDimitry Andric     MachineBasicBlock *TmpMBB = &MBB;
3880b57cec5SDimitry Andric     auto NextLead = skipIgnoreExecInstsTrivialSucc(TmpMBB, std::next(Lead));
3890b57cec5SDimitry Andric     if (NextLead == TmpMBB->end() || !isEndCF(*NextLead, TRI, ST) ||
3900b57cec5SDimitry Andric         !getOrExecSource(*NextLead, *TII, MRI, ST))
3910b57cec5SDimitry Andric       continue;
3920b57cec5SDimitry Andric 
3930b57cec5SDimitry Andric     LLVM_DEBUG(dbgs() << "Redundant EXEC = S_OR_B64 found: " << *Lead << '\n');
3940b57cec5SDimitry Andric 
3950b57cec5SDimitry Andric     auto SaveExec = getOrExecSource(*Lead, *TII, MRI, ST);
3960b57cec5SDimitry Andric     unsigned SaveExecReg = getOrNonExecReg(*Lead, *TII, ST);
3970b57cec5SDimitry Andric     for (auto &Op : Lead->operands()) {
3980b57cec5SDimitry Andric       if (Op.isReg())
3990b57cec5SDimitry Andric         RecalcRegs.insert(Op.getReg());
4000b57cec5SDimitry Andric     }
4010b57cec5SDimitry Andric 
4020b57cec5SDimitry Andric     LIS->RemoveMachineInstrFromMaps(*Lead);
4030b57cec5SDimitry Andric     Lead->eraseFromParent();
4040b57cec5SDimitry Andric     if (SaveExecReg) {
4050b57cec5SDimitry Andric       LIS->removeInterval(SaveExecReg);
4060b57cec5SDimitry Andric       LIS->createAndComputeVirtRegInterval(SaveExecReg);
4070b57cec5SDimitry Andric     }
4080b57cec5SDimitry Andric 
4090b57cec5SDimitry Andric     Changed = true;
4100b57cec5SDimitry Andric 
4110b57cec5SDimitry Andric     // If the only use of saved exec in the removed instruction is S_AND_B64
4120b57cec5SDimitry Andric     // fold the copy now.
4130b57cec5SDimitry Andric     if (!SaveExec || !SaveExec->isFullCopy())
4140b57cec5SDimitry Andric       continue;
4150b57cec5SDimitry Andric 
416*8bcb0991SDimitry Andric     Register SavedExec = SaveExec->getOperand(0).getReg();
4170b57cec5SDimitry Andric     bool SafeToReplace = true;
4180b57cec5SDimitry Andric     for (auto& U : MRI.use_nodbg_instructions(SavedExec)) {
4190b57cec5SDimitry Andric       if (U.getParent() != SaveExec->getParent()) {
4200b57cec5SDimitry Andric         SafeToReplace = false;
4210b57cec5SDimitry Andric         break;
4220b57cec5SDimitry Andric       }
4230b57cec5SDimitry Andric 
4240b57cec5SDimitry Andric       LLVM_DEBUG(dbgs() << "Redundant EXEC COPY: " << *SaveExec << '\n');
4250b57cec5SDimitry Andric     }
4260b57cec5SDimitry Andric 
4270b57cec5SDimitry Andric     if (SafeToReplace) {
4280b57cec5SDimitry Andric       LIS->RemoveMachineInstrFromMaps(*SaveExec);
4290b57cec5SDimitry Andric       SaveExec->eraseFromParent();
4300b57cec5SDimitry Andric       MRI.replaceRegWith(SavedExec, Exec);
4310b57cec5SDimitry Andric       LIS->removeInterval(SavedExec);
4320b57cec5SDimitry Andric     }
4330b57cec5SDimitry Andric   }
4340b57cec5SDimitry Andric 
4350b57cec5SDimitry Andric   if (Changed) {
4360b57cec5SDimitry Andric     for (auto Reg : RecalcRegs) {
437*8bcb0991SDimitry Andric       if (Register::isVirtualRegister(Reg)) {
4380b57cec5SDimitry Andric         LIS->removeInterval(Reg);
4390b57cec5SDimitry Andric         if (!MRI.reg_empty(Reg))
4400b57cec5SDimitry Andric           LIS->createAndComputeVirtRegInterval(Reg);
4410b57cec5SDimitry Andric       } else {
4420b57cec5SDimitry Andric         LIS->removeAllRegUnitsForPhysReg(Reg);
4430b57cec5SDimitry Andric       }
4440b57cec5SDimitry Andric     }
4450b57cec5SDimitry Andric   }
4460b57cec5SDimitry Andric 
4470b57cec5SDimitry Andric   return Changed;
4480b57cec5SDimitry Andric }
449