1*0b57cec5SDimitry Andric //===-- SIOptimizeExecMaskingPreRA.cpp ------------------------------------===// 2*0b57cec5SDimitry Andric // 3*0b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 4*0b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 5*0b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 6*0b57cec5SDimitry Andric // 7*0b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 8*0b57cec5SDimitry Andric // 9*0b57cec5SDimitry Andric /// \file 10*0b57cec5SDimitry Andric /// This pass removes redundant S_OR_B64 instructions enabling lanes in 11*0b57cec5SDimitry Andric /// the exec. If two SI_END_CF (lowered as S_OR_B64) come together without any 12*0b57cec5SDimitry Andric /// vector instructions between them we can only keep outer SI_END_CF, given 13*0b57cec5SDimitry Andric /// that CFG is structured and exec bits of the outer end statement are always 14*0b57cec5SDimitry Andric /// not less than exec bit of the inner one. 15*0b57cec5SDimitry Andric /// 16*0b57cec5SDimitry Andric /// This needs to be done before the RA to eliminate saved exec bits registers 17*0b57cec5SDimitry Andric /// but after register coalescer to have no vector registers copies in between 18*0b57cec5SDimitry Andric /// of different end cf statements. 19*0b57cec5SDimitry Andric /// 20*0b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 21*0b57cec5SDimitry Andric 22*0b57cec5SDimitry Andric #include "AMDGPU.h" 23*0b57cec5SDimitry Andric #include "AMDGPUSubtarget.h" 24*0b57cec5SDimitry Andric #include "SIInstrInfo.h" 25*0b57cec5SDimitry Andric #include "MCTargetDesc/AMDGPUMCTargetDesc.h" 26*0b57cec5SDimitry Andric #include "llvm/CodeGen/LiveIntervals.h" 27*0b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunctionPass.h" 28*0b57cec5SDimitry Andric 29*0b57cec5SDimitry Andric using namespace llvm; 30*0b57cec5SDimitry Andric 31*0b57cec5SDimitry Andric #define DEBUG_TYPE "si-optimize-exec-masking-pre-ra" 32*0b57cec5SDimitry Andric 33*0b57cec5SDimitry Andric namespace { 34*0b57cec5SDimitry Andric 35*0b57cec5SDimitry Andric class SIOptimizeExecMaskingPreRA : public MachineFunctionPass { 36*0b57cec5SDimitry Andric private: 37*0b57cec5SDimitry Andric const SIRegisterInfo *TRI; 38*0b57cec5SDimitry Andric const SIInstrInfo *TII; 39*0b57cec5SDimitry Andric MachineRegisterInfo *MRI; 40*0b57cec5SDimitry Andric 41*0b57cec5SDimitry Andric public: 42*0b57cec5SDimitry Andric MachineBasicBlock::iterator skipIgnoreExecInsts( 43*0b57cec5SDimitry Andric MachineBasicBlock::iterator I, MachineBasicBlock::iterator E) const; 44*0b57cec5SDimitry Andric 45*0b57cec5SDimitry Andric MachineBasicBlock::iterator skipIgnoreExecInstsTrivialSucc( 46*0b57cec5SDimitry Andric MachineBasicBlock *&MBB, 47*0b57cec5SDimitry Andric MachineBasicBlock::iterator It) const; 48*0b57cec5SDimitry Andric 49*0b57cec5SDimitry Andric public: 50*0b57cec5SDimitry Andric static char ID; 51*0b57cec5SDimitry Andric 52*0b57cec5SDimitry Andric SIOptimizeExecMaskingPreRA() : MachineFunctionPass(ID) { 53*0b57cec5SDimitry Andric initializeSIOptimizeExecMaskingPreRAPass(*PassRegistry::getPassRegistry()); 54*0b57cec5SDimitry Andric } 55*0b57cec5SDimitry Andric 56*0b57cec5SDimitry Andric bool runOnMachineFunction(MachineFunction &MF) override; 57*0b57cec5SDimitry Andric 58*0b57cec5SDimitry Andric StringRef getPassName() const override { 59*0b57cec5SDimitry Andric return "SI optimize exec mask operations pre-RA"; 60*0b57cec5SDimitry Andric } 61*0b57cec5SDimitry Andric 62*0b57cec5SDimitry Andric void getAnalysisUsage(AnalysisUsage &AU) const override { 63*0b57cec5SDimitry Andric AU.addRequired<LiveIntervals>(); 64*0b57cec5SDimitry Andric AU.setPreservesAll(); 65*0b57cec5SDimitry Andric MachineFunctionPass::getAnalysisUsage(AU); 66*0b57cec5SDimitry Andric } 67*0b57cec5SDimitry Andric }; 68*0b57cec5SDimitry Andric 69*0b57cec5SDimitry Andric } // End anonymous namespace. 70*0b57cec5SDimitry Andric 71*0b57cec5SDimitry Andric INITIALIZE_PASS_BEGIN(SIOptimizeExecMaskingPreRA, DEBUG_TYPE, 72*0b57cec5SDimitry Andric "SI optimize exec mask operations pre-RA", false, false) 73*0b57cec5SDimitry Andric INITIALIZE_PASS_DEPENDENCY(LiveIntervals) 74*0b57cec5SDimitry Andric INITIALIZE_PASS_END(SIOptimizeExecMaskingPreRA, DEBUG_TYPE, 75*0b57cec5SDimitry Andric "SI optimize exec mask operations pre-RA", false, false) 76*0b57cec5SDimitry Andric 77*0b57cec5SDimitry Andric char SIOptimizeExecMaskingPreRA::ID = 0; 78*0b57cec5SDimitry Andric 79*0b57cec5SDimitry Andric char &llvm::SIOptimizeExecMaskingPreRAID = SIOptimizeExecMaskingPreRA::ID; 80*0b57cec5SDimitry Andric 81*0b57cec5SDimitry Andric FunctionPass *llvm::createSIOptimizeExecMaskingPreRAPass() { 82*0b57cec5SDimitry Andric return new SIOptimizeExecMaskingPreRA(); 83*0b57cec5SDimitry Andric } 84*0b57cec5SDimitry Andric 85*0b57cec5SDimitry Andric static bool isEndCF(const MachineInstr &MI, const SIRegisterInfo *TRI, 86*0b57cec5SDimitry Andric const GCNSubtarget &ST) { 87*0b57cec5SDimitry Andric if (ST.isWave32()) { 88*0b57cec5SDimitry Andric return MI.getOpcode() == AMDGPU::S_OR_B32 && 89*0b57cec5SDimitry Andric MI.modifiesRegister(AMDGPU::EXEC_LO, TRI); 90*0b57cec5SDimitry Andric } 91*0b57cec5SDimitry Andric 92*0b57cec5SDimitry Andric return MI.getOpcode() == AMDGPU::S_OR_B64 && 93*0b57cec5SDimitry Andric MI.modifiesRegister(AMDGPU::EXEC, TRI); 94*0b57cec5SDimitry Andric } 95*0b57cec5SDimitry Andric 96*0b57cec5SDimitry Andric static bool isFullExecCopy(const MachineInstr& MI, const GCNSubtarget& ST) { 97*0b57cec5SDimitry Andric unsigned Exec = ST.isWave32() ? AMDGPU::EXEC_LO : AMDGPU::EXEC; 98*0b57cec5SDimitry Andric 99*0b57cec5SDimitry Andric if (MI.isCopy() && MI.getOperand(1).getReg() == Exec) { 100*0b57cec5SDimitry Andric assert(MI.isFullCopy()); 101*0b57cec5SDimitry Andric return true; 102*0b57cec5SDimitry Andric } 103*0b57cec5SDimitry Andric 104*0b57cec5SDimitry Andric return false; 105*0b57cec5SDimitry Andric } 106*0b57cec5SDimitry Andric 107*0b57cec5SDimitry Andric static unsigned getOrNonExecReg(const MachineInstr &MI, 108*0b57cec5SDimitry Andric const SIInstrInfo &TII, 109*0b57cec5SDimitry Andric const GCNSubtarget& ST) { 110*0b57cec5SDimitry Andric unsigned Exec = ST.isWave32() ? AMDGPU::EXEC_LO : AMDGPU::EXEC; 111*0b57cec5SDimitry Andric auto Op = TII.getNamedOperand(MI, AMDGPU::OpName::src1); 112*0b57cec5SDimitry Andric if (Op->isReg() && Op->getReg() != Exec) 113*0b57cec5SDimitry Andric return Op->getReg(); 114*0b57cec5SDimitry Andric Op = TII.getNamedOperand(MI, AMDGPU::OpName::src0); 115*0b57cec5SDimitry Andric if (Op->isReg() && Op->getReg() != Exec) 116*0b57cec5SDimitry Andric return Op->getReg(); 117*0b57cec5SDimitry Andric return AMDGPU::NoRegister; 118*0b57cec5SDimitry Andric } 119*0b57cec5SDimitry Andric 120*0b57cec5SDimitry Andric static MachineInstr* getOrExecSource(const MachineInstr &MI, 121*0b57cec5SDimitry Andric const SIInstrInfo &TII, 122*0b57cec5SDimitry Andric const MachineRegisterInfo &MRI, 123*0b57cec5SDimitry Andric const GCNSubtarget& ST) { 124*0b57cec5SDimitry Andric auto SavedExec = getOrNonExecReg(MI, TII, ST); 125*0b57cec5SDimitry Andric if (SavedExec == AMDGPU::NoRegister) 126*0b57cec5SDimitry Andric return nullptr; 127*0b57cec5SDimitry Andric auto SaveExecInst = MRI.getUniqueVRegDef(SavedExec); 128*0b57cec5SDimitry Andric if (!SaveExecInst || !isFullExecCopy(*SaveExecInst, ST)) 129*0b57cec5SDimitry Andric return nullptr; 130*0b57cec5SDimitry Andric return SaveExecInst; 131*0b57cec5SDimitry Andric } 132*0b57cec5SDimitry Andric 133*0b57cec5SDimitry Andric /// Skip over instructions that don't care about the exec mask. 134*0b57cec5SDimitry Andric MachineBasicBlock::iterator SIOptimizeExecMaskingPreRA::skipIgnoreExecInsts( 135*0b57cec5SDimitry Andric MachineBasicBlock::iterator I, MachineBasicBlock::iterator E) const { 136*0b57cec5SDimitry Andric for ( ; I != E; ++I) { 137*0b57cec5SDimitry Andric if (TII->mayReadEXEC(*MRI, *I)) 138*0b57cec5SDimitry Andric break; 139*0b57cec5SDimitry Andric } 140*0b57cec5SDimitry Andric 141*0b57cec5SDimitry Andric return I; 142*0b57cec5SDimitry Andric } 143*0b57cec5SDimitry Andric 144*0b57cec5SDimitry Andric // Skip to the next instruction, ignoring debug instructions, and trivial block 145*0b57cec5SDimitry Andric // boundaries (blocks that have one (typically fallthrough) successor, and the 146*0b57cec5SDimitry Andric // successor has one predecessor. 147*0b57cec5SDimitry Andric MachineBasicBlock::iterator 148*0b57cec5SDimitry Andric SIOptimizeExecMaskingPreRA::skipIgnoreExecInstsTrivialSucc( 149*0b57cec5SDimitry Andric MachineBasicBlock *&MBB, 150*0b57cec5SDimitry Andric MachineBasicBlock::iterator It) const { 151*0b57cec5SDimitry Andric 152*0b57cec5SDimitry Andric do { 153*0b57cec5SDimitry Andric It = skipIgnoreExecInsts(It, MBB->end()); 154*0b57cec5SDimitry Andric if (It != MBB->end() || MBB->succ_size() != 1) 155*0b57cec5SDimitry Andric break; 156*0b57cec5SDimitry Andric 157*0b57cec5SDimitry Andric // If there is one trivial successor, advance to the next block. 158*0b57cec5SDimitry Andric MachineBasicBlock *Succ = *MBB->succ_begin(); 159*0b57cec5SDimitry Andric 160*0b57cec5SDimitry Andric // TODO: Is this really necessary? 161*0b57cec5SDimitry Andric if (!MBB->isLayoutSuccessor(Succ)) 162*0b57cec5SDimitry Andric break; 163*0b57cec5SDimitry Andric 164*0b57cec5SDimitry Andric It = Succ->begin(); 165*0b57cec5SDimitry Andric MBB = Succ; 166*0b57cec5SDimitry Andric } while (true); 167*0b57cec5SDimitry Andric 168*0b57cec5SDimitry Andric return It; 169*0b57cec5SDimitry Andric } 170*0b57cec5SDimitry Andric 171*0b57cec5SDimitry Andric 172*0b57cec5SDimitry Andric // Optimize sequence 173*0b57cec5SDimitry Andric // %sel = V_CNDMASK_B32_e64 0, 1, %cc 174*0b57cec5SDimitry Andric // %cmp = V_CMP_NE_U32 1, %1 175*0b57cec5SDimitry Andric // $vcc = S_AND_B64 $exec, %cmp 176*0b57cec5SDimitry Andric // S_CBRANCH_VCC[N]Z 177*0b57cec5SDimitry Andric // => 178*0b57cec5SDimitry Andric // $vcc = S_ANDN2_B64 $exec, %cc 179*0b57cec5SDimitry Andric // S_CBRANCH_VCC[N]Z 180*0b57cec5SDimitry Andric // 181*0b57cec5SDimitry Andric // It is the negation pattern inserted by DAGCombiner::visitBRCOND() in the 182*0b57cec5SDimitry Andric // rebuildSetCC(). We start with S_CBRANCH to avoid exhaustive search, but 183*0b57cec5SDimitry Andric // only 3 first instructions are really needed. S_AND_B64 with exec is a 184*0b57cec5SDimitry Andric // required part of the pattern since V_CNDMASK_B32 writes zeroes for inactive 185*0b57cec5SDimitry Andric // lanes. 186*0b57cec5SDimitry Andric // 187*0b57cec5SDimitry Andric // Returns %cc register on success. 188*0b57cec5SDimitry Andric static unsigned optimizeVcndVcmpPair(MachineBasicBlock &MBB, 189*0b57cec5SDimitry Andric const GCNSubtarget &ST, 190*0b57cec5SDimitry Andric MachineRegisterInfo &MRI, 191*0b57cec5SDimitry Andric LiveIntervals *LIS) { 192*0b57cec5SDimitry Andric const SIRegisterInfo *TRI = ST.getRegisterInfo(); 193*0b57cec5SDimitry Andric const SIInstrInfo *TII = ST.getInstrInfo(); 194*0b57cec5SDimitry Andric bool Wave32 = ST.isWave32(); 195*0b57cec5SDimitry Andric const unsigned AndOpc = Wave32 ? AMDGPU::S_AND_B32 : AMDGPU::S_AND_B64; 196*0b57cec5SDimitry Andric const unsigned Andn2Opc = Wave32 ? AMDGPU::S_ANDN2_B32 : AMDGPU::S_ANDN2_B64; 197*0b57cec5SDimitry Andric const unsigned CondReg = Wave32 ? AMDGPU::VCC_LO : AMDGPU::VCC; 198*0b57cec5SDimitry Andric const unsigned ExecReg = Wave32 ? AMDGPU::EXEC_LO : AMDGPU::EXEC; 199*0b57cec5SDimitry Andric 200*0b57cec5SDimitry Andric auto I = llvm::find_if(MBB.terminators(), [](const MachineInstr &MI) { 201*0b57cec5SDimitry Andric unsigned Opc = MI.getOpcode(); 202*0b57cec5SDimitry Andric return Opc == AMDGPU::S_CBRANCH_VCCZ || 203*0b57cec5SDimitry Andric Opc == AMDGPU::S_CBRANCH_VCCNZ; }); 204*0b57cec5SDimitry Andric if (I == MBB.terminators().end()) 205*0b57cec5SDimitry Andric return AMDGPU::NoRegister; 206*0b57cec5SDimitry Andric 207*0b57cec5SDimitry Andric auto *And = TRI->findReachingDef(CondReg, AMDGPU::NoSubRegister, 208*0b57cec5SDimitry Andric *I, MRI, LIS); 209*0b57cec5SDimitry Andric if (!And || And->getOpcode() != AndOpc || 210*0b57cec5SDimitry Andric !And->getOperand(1).isReg() || !And->getOperand(2).isReg()) 211*0b57cec5SDimitry Andric return AMDGPU::NoRegister; 212*0b57cec5SDimitry Andric 213*0b57cec5SDimitry Andric MachineOperand *AndCC = &And->getOperand(1); 214*0b57cec5SDimitry Andric unsigned CmpReg = AndCC->getReg(); 215*0b57cec5SDimitry Andric unsigned CmpSubReg = AndCC->getSubReg(); 216*0b57cec5SDimitry Andric if (CmpReg == ExecReg) { 217*0b57cec5SDimitry Andric AndCC = &And->getOperand(2); 218*0b57cec5SDimitry Andric CmpReg = AndCC->getReg(); 219*0b57cec5SDimitry Andric CmpSubReg = AndCC->getSubReg(); 220*0b57cec5SDimitry Andric } else if (And->getOperand(2).getReg() != ExecReg) { 221*0b57cec5SDimitry Andric return AMDGPU::NoRegister; 222*0b57cec5SDimitry Andric } 223*0b57cec5SDimitry Andric 224*0b57cec5SDimitry Andric auto *Cmp = TRI->findReachingDef(CmpReg, CmpSubReg, *And, MRI, LIS); 225*0b57cec5SDimitry Andric if (!Cmp || !(Cmp->getOpcode() == AMDGPU::V_CMP_NE_U32_e32 || 226*0b57cec5SDimitry Andric Cmp->getOpcode() == AMDGPU::V_CMP_NE_U32_e64) || 227*0b57cec5SDimitry Andric Cmp->getParent() != And->getParent()) 228*0b57cec5SDimitry Andric return AMDGPU::NoRegister; 229*0b57cec5SDimitry Andric 230*0b57cec5SDimitry Andric MachineOperand *Op1 = TII->getNamedOperand(*Cmp, AMDGPU::OpName::src0); 231*0b57cec5SDimitry Andric MachineOperand *Op2 = TII->getNamedOperand(*Cmp, AMDGPU::OpName::src1); 232*0b57cec5SDimitry Andric if (Op1->isImm() && Op2->isReg()) 233*0b57cec5SDimitry Andric std::swap(Op1, Op2); 234*0b57cec5SDimitry Andric if (!Op1->isReg() || !Op2->isImm() || Op2->getImm() != 1) 235*0b57cec5SDimitry Andric return AMDGPU::NoRegister; 236*0b57cec5SDimitry Andric 237*0b57cec5SDimitry Andric unsigned SelReg = Op1->getReg(); 238*0b57cec5SDimitry Andric auto *Sel = TRI->findReachingDef(SelReg, Op1->getSubReg(), *Cmp, MRI, LIS); 239*0b57cec5SDimitry Andric if (!Sel || Sel->getOpcode() != AMDGPU::V_CNDMASK_B32_e64) 240*0b57cec5SDimitry Andric return AMDGPU::NoRegister; 241*0b57cec5SDimitry Andric 242*0b57cec5SDimitry Andric if (TII->hasModifiersSet(*Sel, AMDGPU::OpName::src0_modifiers) || 243*0b57cec5SDimitry Andric TII->hasModifiersSet(*Sel, AMDGPU::OpName::src1_modifiers)) 244*0b57cec5SDimitry Andric return AMDGPU::NoRegister; 245*0b57cec5SDimitry Andric 246*0b57cec5SDimitry Andric Op1 = TII->getNamedOperand(*Sel, AMDGPU::OpName::src0); 247*0b57cec5SDimitry Andric Op2 = TII->getNamedOperand(*Sel, AMDGPU::OpName::src1); 248*0b57cec5SDimitry Andric MachineOperand *CC = TII->getNamedOperand(*Sel, AMDGPU::OpName::src2); 249*0b57cec5SDimitry Andric if (!Op1->isImm() || !Op2->isImm() || !CC->isReg() || 250*0b57cec5SDimitry Andric Op1->getImm() != 0 || Op2->getImm() != 1) 251*0b57cec5SDimitry Andric return AMDGPU::NoRegister; 252*0b57cec5SDimitry Andric 253*0b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Folding sequence:\n\t" << *Sel << '\t' 254*0b57cec5SDimitry Andric << *Cmp << '\t' << *And); 255*0b57cec5SDimitry Andric 256*0b57cec5SDimitry Andric unsigned CCReg = CC->getReg(); 257*0b57cec5SDimitry Andric LIS->RemoveMachineInstrFromMaps(*And); 258*0b57cec5SDimitry Andric MachineInstr *Andn2 = BuildMI(MBB, *And, And->getDebugLoc(), 259*0b57cec5SDimitry Andric TII->get(Andn2Opc), And->getOperand(0).getReg()) 260*0b57cec5SDimitry Andric .addReg(ExecReg) 261*0b57cec5SDimitry Andric .addReg(CCReg, 0, CC->getSubReg()); 262*0b57cec5SDimitry Andric And->eraseFromParent(); 263*0b57cec5SDimitry Andric LIS->InsertMachineInstrInMaps(*Andn2); 264*0b57cec5SDimitry Andric 265*0b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "=>\n\t" << *Andn2 << '\n'); 266*0b57cec5SDimitry Andric 267*0b57cec5SDimitry Andric // Try to remove compare. Cmp value should not used in between of cmp 268*0b57cec5SDimitry Andric // and s_and_b64 if VCC or just unused if any other register. 269*0b57cec5SDimitry Andric if ((TargetRegisterInfo::isVirtualRegister(CmpReg) && 270*0b57cec5SDimitry Andric MRI.use_nodbg_empty(CmpReg)) || 271*0b57cec5SDimitry Andric (CmpReg == CondReg && 272*0b57cec5SDimitry Andric std::none_of(std::next(Cmp->getIterator()), Andn2->getIterator(), 273*0b57cec5SDimitry Andric [&](const MachineInstr &MI) { 274*0b57cec5SDimitry Andric return MI.readsRegister(CondReg, TRI); }))) { 275*0b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Erasing: " << *Cmp << '\n'); 276*0b57cec5SDimitry Andric 277*0b57cec5SDimitry Andric LIS->RemoveMachineInstrFromMaps(*Cmp); 278*0b57cec5SDimitry Andric Cmp->eraseFromParent(); 279*0b57cec5SDimitry Andric 280*0b57cec5SDimitry Andric // Try to remove v_cndmask_b32. 281*0b57cec5SDimitry Andric if (TargetRegisterInfo::isVirtualRegister(SelReg) && 282*0b57cec5SDimitry Andric MRI.use_nodbg_empty(SelReg)) { 283*0b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Erasing: " << *Sel << '\n'); 284*0b57cec5SDimitry Andric 285*0b57cec5SDimitry Andric LIS->RemoveMachineInstrFromMaps(*Sel); 286*0b57cec5SDimitry Andric Sel->eraseFromParent(); 287*0b57cec5SDimitry Andric } 288*0b57cec5SDimitry Andric } 289*0b57cec5SDimitry Andric 290*0b57cec5SDimitry Andric return CCReg; 291*0b57cec5SDimitry Andric } 292*0b57cec5SDimitry Andric 293*0b57cec5SDimitry Andric bool SIOptimizeExecMaskingPreRA::runOnMachineFunction(MachineFunction &MF) { 294*0b57cec5SDimitry Andric if (skipFunction(MF.getFunction())) 295*0b57cec5SDimitry Andric return false; 296*0b57cec5SDimitry Andric 297*0b57cec5SDimitry Andric const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>(); 298*0b57cec5SDimitry Andric TRI = ST.getRegisterInfo(); 299*0b57cec5SDimitry Andric TII = ST.getInstrInfo(); 300*0b57cec5SDimitry Andric MRI = &MF.getRegInfo(); 301*0b57cec5SDimitry Andric 302*0b57cec5SDimitry Andric MachineRegisterInfo &MRI = MF.getRegInfo(); 303*0b57cec5SDimitry Andric LiveIntervals *LIS = &getAnalysis<LiveIntervals>(); 304*0b57cec5SDimitry Andric DenseSet<unsigned> RecalcRegs({AMDGPU::EXEC_LO, AMDGPU::EXEC_HI}); 305*0b57cec5SDimitry Andric unsigned Exec = ST.isWave32() ? AMDGPU::EXEC_LO : AMDGPU::EXEC; 306*0b57cec5SDimitry Andric bool Changed = false; 307*0b57cec5SDimitry Andric 308*0b57cec5SDimitry Andric for (MachineBasicBlock &MBB : MF) { 309*0b57cec5SDimitry Andric 310*0b57cec5SDimitry Andric if (unsigned Reg = optimizeVcndVcmpPair(MBB, ST, MRI, LIS)) { 311*0b57cec5SDimitry Andric RecalcRegs.insert(Reg); 312*0b57cec5SDimitry Andric RecalcRegs.insert(AMDGPU::VCC_LO); 313*0b57cec5SDimitry Andric RecalcRegs.insert(AMDGPU::VCC_HI); 314*0b57cec5SDimitry Andric RecalcRegs.insert(AMDGPU::SCC); 315*0b57cec5SDimitry Andric Changed = true; 316*0b57cec5SDimitry Andric } 317*0b57cec5SDimitry Andric 318*0b57cec5SDimitry Andric // Try to remove unneeded instructions before s_endpgm. 319*0b57cec5SDimitry Andric if (MBB.succ_empty()) { 320*0b57cec5SDimitry Andric if (MBB.empty()) 321*0b57cec5SDimitry Andric continue; 322*0b57cec5SDimitry Andric 323*0b57cec5SDimitry Andric // Skip this if the endpgm has any implicit uses, otherwise we would need 324*0b57cec5SDimitry Andric // to be careful to update / remove them. 325*0b57cec5SDimitry Andric // S_ENDPGM always has a single imm operand that is not used other than to 326*0b57cec5SDimitry Andric // end up in the encoding 327*0b57cec5SDimitry Andric MachineInstr &Term = MBB.back(); 328*0b57cec5SDimitry Andric if (Term.getOpcode() != AMDGPU::S_ENDPGM || Term.getNumOperands() != 1) 329*0b57cec5SDimitry Andric continue; 330*0b57cec5SDimitry Andric 331*0b57cec5SDimitry Andric SmallVector<MachineBasicBlock*, 4> Blocks({&MBB}); 332*0b57cec5SDimitry Andric 333*0b57cec5SDimitry Andric while (!Blocks.empty()) { 334*0b57cec5SDimitry Andric auto CurBB = Blocks.pop_back_val(); 335*0b57cec5SDimitry Andric auto I = CurBB->rbegin(), E = CurBB->rend(); 336*0b57cec5SDimitry Andric if (I != E) { 337*0b57cec5SDimitry Andric if (I->isUnconditionalBranch() || I->getOpcode() == AMDGPU::S_ENDPGM) 338*0b57cec5SDimitry Andric ++I; 339*0b57cec5SDimitry Andric else if (I->isBranch()) 340*0b57cec5SDimitry Andric continue; 341*0b57cec5SDimitry Andric } 342*0b57cec5SDimitry Andric 343*0b57cec5SDimitry Andric while (I != E) { 344*0b57cec5SDimitry Andric if (I->isDebugInstr()) { 345*0b57cec5SDimitry Andric I = std::next(I); 346*0b57cec5SDimitry Andric continue; 347*0b57cec5SDimitry Andric } 348*0b57cec5SDimitry Andric 349*0b57cec5SDimitry Andric if (I->mayStore() || I->isBarrier() || I->isCall() || 350*0b57cec5SDimitry Andric I->hasUnmodeledSideEffects() || I->hasOrderedMemoryRef()) 351*0b57cec5SDimitry Andric break; 352*0b57cec5SDimitry Andric 353*0b57cec5SDimitry Andric LLVM_DEBUG(dbgs() 354*0b57cec5SDimitry Andric << "Removing no effect instruction: " << *I << '\n'); 355*0b57cec5SDimitry Andric 356*0b57cec5SDimitry Andric for (auto &Op : I->operands()) { 357*0b57cec5SDimitry Andric if (Op.isReg()) 358*0b57cec5SDimitry Andric RecalcRegs.insert(Op.getReg()); 359*0b57cec5SDimitry Andric } 360*0b57cec5SDimitry Andric 361*0b57cec5SDimitry Andric auto Next = std::next(I); 362*0b57cec5SDimitry Andric LIS->RemoveMachineInstrFromMaps(*I); 363*0b57cec5SDimitry Andric I->eraseFromParent(); 364*0b57cec5SDimitry Andric I = Next; 365*0b57cec5SDimitry Andric 366*0b57cec5SDimitry Andric Changed = true; 367*0b57cec5SDimitry Andric } 368*0b57cec5SDimitry Andric 369*0b57cec5SDimitry Andric if (I != E) 370*0b57cec5SDimitry Andric continue; 371*0b57cec5SDimitry Andric 372*0b57cec5SDimitry Andric // Try to ascend predecessors. 373*0b57cec5SDimitry Andric for (auto *Pred : CurBB->predecessors()) { 374*0b57cec5SDimitry Andric if (Pred->succ_size() == 1) 375*0b57cec5SDimitry Andric Blocks.push_back(Pred); 376*0b57cec5SDimitry Andric } 377*0b57cec5SDimitry Andric } 378*0b57cec5SDimitry Andric continue; 379*0b57cec5SDimitry Andric } 380*0b57cec5SDimitry Andric 381*0b57cec5SDimitry Andric // Try to collapse adjacent endifs. 382*0b57cec5SDimitry Andric auto E = MBB.end(); 383*0b57cec5SDimitry Andric auto Lead = skipDebugInstructionsForward(MBB.begin(), E); 384*0b57cec5SDimitry Andric if (MBB.succ_size() != 1 || Lead == E || !isEndCF(*Lead, TRI, ST)) 385*0b57cec5SDimitry Andric continue; 386*0b57cec5SDimitry Andric 387*0b57cec5SDimitry Andric MachineBasicBlock *TmpMBB = &MBB; 388*0b57cec5SDimitry Andric auto NextLead = skipIgnoreExecInstsTrivialSucc(TmpMBB, std::next(Lead)); 389*0b57cec5SDimitry Andric if (NextLead == TmpMBB->end() || !isEndCF(*NextLead, TRI, ST) || 390*0b57cec5SDimitry Andric !getOrExecSource(*NextLead, *TII, MRI, ST)) 391*0b57cec5SDimitry Andric continue; 392*0b57cec5SDimitry Andric 393*0b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Redundant EXEC = S_OR_B64 found: " << *Lead << '\n'); 394*0b57cec5SDimitry Andric 395*0b57cec5SDimitry Andric auto SaveExec = getOrExecSource(*Lead, *TII, MRI, ST); 396*0b57cec5SDimitry Andric unsigned SaveExecReg = getOrNonExecReg(*Lead, *TII, ST); 397*0b57cec5SDimitry Andric for (auto &Op : Lead->operands()) { 398*0b57cec5SDimitry Andric if (Op.isReg()) 399*0b57cec5SDimitry Andric RecalcRegs.insert(Op.getReg()); 400*0b57cec5SDimitry Andric } 401*0b57cec5SDimitry Andric 402*0b57cec5SDimitry Andric LIS->RemoveMachineInstrFromMaps(*Lead); 403*0b57cec5SDimitry Andric Lead->eraseFromParent(); 404*0b57cec5SDimitry Andric if (SaveExecReg) { 405*0b57cec5SDimitry Andric LIS->removeInterval(SaveExecReg); 406*0b57cec5SDimitry Andric LIS->createAndComputeVirtRegInterval(SaveExecReg); 407*0b57cec5SDimitry Andric } 408*0b57cec5SDimitry Andric 409*0b57cec5SDimitry Andric Changed = true; 410*0b57cec5SDimitry Andric 411*0b57cec5SDimitry Andric // If the only use of saved exec in the removed instruction is S_AND_B64 412*0b57cec5SDimitry Andric // fold the copy now. 413*0b57cec5SDimitry Andric if (!SaveExec || !SaveExec->isFullCopy()) 414*0b57cec5SDimitry Andric continue; 415*0b57cec5SDimitry Andric 416*0b57cec5SDimitry Andric unsigned SavedExec = SaveExec->getOperand(0).getReg(); 417*0b57cec5SDimitry Andric bool SafeToReplace = true; 418*0b57cec5SDimitry Andric for (auto& U : MRI.use_nodbg_instructions(SavedExec)) { 419*0b57cec5SDimitry Andric if (U.getParent() != SaveExec->getParent()) { 420*0b57cec5SDimitry Andric SafeToReplace = false; 421*0b57cec5SDimitry Andric break; 422*0b57cec5SDimitry Andric } 423*0b57cec5SDimitry Andric 424*0b57cec5SDimitry Andric LLVM_DEBUG(dbgs() << "Redundant EXEC COPY: " << *SaveExec << '\n'); 425*0b57cec5SDimitry Andric } 426*0b57cec5SDimitry Andric 427*0b57cec5SDimitry Andric if (SafeToReplace) { 428*0b57cec5SDimitry Andric LIS->RemoveMachineInstrFromMaps(*SaveExec); 429*0b57cec5SDimitry Andric SaveExec->eraseFromParent(); 430*0b57cec5SDimitry Andric MRI.replaceRegWith(SavedExec, Exec); 431*0b57cec5SDimitry Andric LIS->removeInterval(SavedExec); 432*0b57cec5SDimitry Andric } 433*0b57cec5SDimitry Andric } 434*0b57cec5SDimitry Andric 435*0b57cec5SDimitry Andric if (Changed) { 436*0b57cec5SDimitry Andric for (auto Reg : RecalcRegs) { 437*0b57cec5SDimitry Andric if (TargetRegisterInfo::isVirtualRegister(Reg)) { 438*0b57cec5SDimitry Andric LIS->removeInterval(Reg); 439*0b57cec5SDimitry Andric if (!MRI.reg_empty(Reg)) 440*0b57cec5SDimitry Andric LIS->createAndComputeVirtRegInterval(Reg); 441*0b57cec5SDimitry Andric } else { 442*0b57cec5SDimitry Andric LIS->removeAllRegUnitsForPhysReg(Reg); 443*0b57cec5SDimitry Andric } 444*0b57cec5SDimitry Andric } 445*0b57cec5SDimitry Andric } 446*0b57cec5SDimitry Andric 447*0b57cec5SDimitry Andric return Changed; 448*0b57cec5SDimitry Andric } 449