10b57cec5SDimitry Andric //==- SIMachineFunctionInfo.h - SIMachineFunctionInfo interface --*- C++ -*-==// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric /// \file 100b57cec5SDimitry Andric // 110b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 120b57cec5SDimitry Andric 130b57cec5SDimitry Andric #ifndef LLVM_LIB_TARGET_AMDGPU_SIMACHINEFUNCTIONINFO_H 140b57cec5SDimitry Andric #define LLVM_LIB_TARGET_AMDGPU_SIMACHINEFUNCTIONINFO_H 150b57cec5SDimitry Andric 160b57cec5SDimitry Andric #include "AMDGPUArgumentUsageInfo.h" 170b57cec5SDimitry Andric #include "AMDGPUMachineFunction.h" 18*81ad6265SDimitry Andric #include "AMDGPUTargetMachine.h" 190b57cec5SDimitry Andric #include "MCTargetDesc/AMDGPUMCTargetDesc.h" 200b57cec5SDimitry Andric #include "SIInstrInfo.h" 21*81ad6265SDimitry Andric #include "llvm/ADT/SetVector.h" 220b57cec5SDimitry Andric #include "llvm/CodeGen/MIRYamlMapping.h" 230b57cec5SDimitry Andric #include "llvm/CodeGen/PseudoSourceValue.h" 24e8d8bef9SDimitry Andric #include "llvm/Support/raw_ostream.h" 250b57cec5SDimitry Andric 260b57cec5SDimitry Andric namespace llvm { 270b57cec5SDimitry Andric 280b57cec5SDimitry Andric class MachineFrameInfo; 290b57cec5SDimitry Andric class MachineFunction; 30e8d8bef9SDimitry Andric class SIMachineFunctionInfo; 31e8d8bef9SDimitry Andric class SIRegisterInfo; 32349cc55cSDimitry Andric class TargetRegisterClass; 330b57cec5SDimitry Andric 340b57cec5SDimitry Andric class AMDGPUPseudoSourceValue : public PseudoSourceValue { 350b57cec5SDimitry Andric public: 360b57cec5SDimitry Andric enum AMDGPUPSVKind : unsigned { 370b57cec5SDimitry Andric PSVBuffer = PseudoSourceValue::TargetCustom, 380b57cec5SDimitry Andric PSVImage, 390b57cec5SDimitry Andric GWSResource 400b57cec5SDimitry Andric }; 410b57cec5SDimitry Andric 420b57cec5SDimitry Andric protected: 43*81ad6265SDimitry Andric AMDGPUPseudoSourceValue(unsigned Kind, const AMDGPUTargetMachine &TM) 44*81ad6265SDimitry Andric : PseudoSourceValue(Kind, TM) {} 450b57cec5SDimitry Andric 460b57cec5SDimitry Andric public: 470b57cec5SDimitry Andric bool isConstant(const MachineFrameInfo *) const override { 480b57cec5SDimitry Andric // This should probably be true for most images, but we will start by being 490b57cec5SDimitry Andric // conservative. 500b57cec5SDimitry Andric return false; 510b57cec5SDimitry Andric } 520b57cec5SDimitry Andric 530b57cec5SDimitry Andric bool isAliased(const MachineFrameInfo *) const override { 540b57cec5SDimitry Andric return true; 550b57cec5SDimitry Andric } 560b57cec5SDimitry Andric 570b57cec5SDimitry Andric bool mayAlias(const MachineFrameInfo *) const override { 580b57cec5SDimitry Andric return true; 590b57cec5SDimitry Andric } 600b57cec5SDimitry Andric }; 610b57cec5SDimitry Andric 620b57cec5SDimitry Andric class AMDGPUBufferPseudoSourceValue final : public AMDGPUPseudoSourceValue { 630b57cec5SDimitry Andric public: 64*81ad6265SDimitry Andric explicit AMDGPUBufferPseudoSourceValue(const AMDGPUTargetMachine &TM) 65*81ad6265SDimitry Andric : AMDGPUPseudoSourceValue(PSVBuffer, TM) {} 660b57cec5SDimitry Andric 670b57cec5SDimitry Andric static bool classof(const PseudoSourceValue *V) { 680b57cec5SDimitry Andric return V->kind() == PSVBuffer; 690b57cec5SDimitry Andric } 70e8d8bef9SDimitry Andric 71e8d8bef9SDimitry Andric void printCustom(raw_ostream &OS) const override { OS << "BufferResource"; } 720b57cec5SDimitry Andric }; 730b57cec5SDimitry Andric 740b57cec5SDimitry Andric class AMDGPUImagePseudoSourceValue final : public AMDGPUPseudoSourceValue { 750b57cec5SDimitry Andric public: 760b57cec5SDimitry Andric // TODO: Is the img rsrc useful? 77*81ad6265SDimitry Andric explicit AMDGPUImagePseudoSourceValue(const AMDGPUTargetMachine &TM) 78*81ad6265SDimitry Andric : AMDGPUPseudoSourceValue(PSVImage, TM) {} 790b57cec5SDimitry Andric 800b57cec5SDimitry Andric static bool classof(const PseudoSourceValue *V) { 810b57cec5SDimitry Andric return V->kind() == PSVImage; 820b57cec5SDimitry Andric } 83e8d8bef9SDimitry Andric 84e8d8bef9SDimitry Andric void printCustom(raw_ostream &OS) const override { OS << "ImageResource"; } 850b57cec5SDimitry Andric }; 860b57cec5SDimitry Andric 870b57cec5SDimitry Andric class AMDGPUGWSResourcePseudoSourceValue final : public AMDGPUPseudoSourceValue { 880b57cec5SDimitry Andric public: 89*81ad6265SDimitry Andric explicit AMDGPUGWSResourcePseudoSourceValue(const AMDGPUTargetMachine &TM) 90*81ad6265SDimitry Andric : AMDGPUPseudoSourceValue(GWSResource, TM) {} 910b57cec5SDimitry Andric 920b57cec5SDimitry Andric static bool classof(const PseudoSourceValue *V) { 930b57cec5SDimitry Andric return V->kind() == GWSResource; 940b57cec5SDimitry Andric } 950b57cec5SDimitry Andric 960b57cec5SDimitry Andric // These are inaccessible memory from IR. 970b57cec5SDimitry Andric bool isAliased(const MachineFrameInfo *) const override { 980b57cec5SDimitry Andric return false; 990b57cec5SDimitry Andric } 1000b57cec5SDimitry Andric 1010b57cec5SDimitry Andric // These are inaccessible memory from IR. 1020b57cec5SDimitry Andric bool mayAlias(const MachineFrameInfo *) const override { 1030b57cec5SDimitry Andric return false; 1040b57cec5SDimitry Andric } 1050b57cec5SDimitry Andric 1060b57cec5SDimitry Andric void printCustom(raw_ostream &OS) const override { 1070b57cec5SDimitry Andric OS << "GWSResource"; 1080b57cec5SDimitry Andric } 1090b57cec5SDimitry Andric }; 1100b57cec5SDimitry Andric 1110b57cec5SDimitry Andric namespace yaml { 1120b57cec5SDimitry Andric 1130b57cec5SDimitry Andric struct SIArgument { 1140b57cec5SDimitry Andric bool IsRegister; 1150b57cec5SDimitry Andric union { 1160b57cec5SDimitry Andric StringValue RegisterName; 1170b57cec5SDimitry Andric unsigned StackOffset; 1180b57cec5SDimitry Andric }; 1190b57cec5SDimitry Andric Optional<unsigned> Mask; 1200b57cec5SDimitry Andric 1210b57cec5SDimitry Andric // Default constructor, which creates a stack argument. 1220b57cec5SDimitry Andric SIArgument() : IsRegister(false), StackOffset(0) {} 1230b57cec5SDimitry Andric SIArgument(const SIArgument &Other) { 1240b57cec5SDimitry Andric IsRegister = Other.IsRegister; 1250b57cec5SDimitry Andric if (IsRegister) { 1260b57cec5SDimitry Andric ::new ((void *)std::addressof(RegisterName)) 1270b57cec5SDimitry Andric StringValue(Other.RegisterName); 1280b57cec5SDimitry Andric } else 1290b57cec5SDimitry Andric StackOffset = Other.StackOffset; 1300b57cec5SDimitry Andric Mask = Other.Mask; 1310b57cec5SDimitry Andric } 1320b57cec5SDimitry Andric SIArgument &operator=(const SIArgument &Other) { 1330b57cec5SDimitry Andric IsRegister = Other.IsRegister; 1340b57cec5SDimitry Andric if (IsRegister) { 1350b57cec5SDimitry Andric ::new ((void *)std::addressof(RegisterName)) 1360b57cec5SDimitry Andric StringValue(Other.RegisterName); 1370b57cec5SDimitry Andric } else 1380b57cec5SDimitry Andric StackOffset = Other.StackOffset; 1390b57cec5SDimitry Andric Mask = Other.Mask; 1400b57cec5SDimitry Andric return *this; 1410b57cec5SDimitry Andric } 1420b57cec5SDimitry Andric ~SIArgument() { 1430b57cec5SDimitry Andric if (IsRegister) 1440b57cec5SDimitry Andric RegisterName.~StringValue(); 1450b57cec5SDimitry Andric } 1460b57cec5SDimitry Andric 1470b57cec5SDimitry Andric // Helper to create a register or stack argument. 1480b57cec5SDimitry Andric static inline SIArgument createArgument(bool IsReg) { 1490b57cec5SDimitry Andric if (IsReg) 1500b57cec5SDimitry Andric return SIArgument(IsReg); 1510b57cec5SDimitry Andric return SIArgument(); 1520b57cec5SDimitry Andric } 1530b57cec5SDimitry Andric 1540b57cec5SDimitry Andric private: 1550b57cec5SDimitry Andric // Construct a register argument. 1560b57cec5SDimitry Andric SIArgument(bool) : IsRegister(true), RegisterName() {} 1570b57cec5SDimitry Andric }; 1580b57cec5SDimitry Andric 1590b57cec5SDimitry Andric template <> struct MappingTraits<SIArgument> { 1600b57cec5SDimitry Andric static void mapping(IO &YamlIO, SIArgument &A) { 1610b57cec5SDimitry Andric if (YamlIO.outputting()) { 1620b57cec5SDimitry Andric if (A.IsRegister) 1630b57cec5SDimitry Andric YamlIO.mapRequired("reg", A.RegisterName); 1640b57cec5SDimitry Andric else 1650b57cec5SDimitry Andric YamlIO.mapRequired("offset", A.StackOffset); 1660b57cec5SDimitry Andric } else { 1670b57cec5SDimitry Andric auto Keys = YamlIO.keys(); 1680b57cec5SDimitry Andric if (is_contained(Keys, "reg")) { 1690b57cec5SDimitry Andric A = SIArgument::createArgument(true); 1700b57cec5SDimitry Andric YamlIO.mapRequired("reg", A.RegisterName); 1710b57cec5SDimitry Andric } else if (is_contained(Keys, "offset")) 1720b57cec5SDimitry Andric YamlIO.mapRequired("offset", A.StackOffset); 1730b57cec5SDimitry Andric else 1740b57cec5SDimitry Andric YamlIO.setError("missing required key 'reg' or 'offset'"); 1750b57cec5SDimitry Andric } 1760b57cec5SDimitry Andric YamlIO.mapOptional("mask", A.Mask); 1770b57cec5SDimitry Andric } 1780b57cec5SDimitry Andric static const bool flow = true; 1790b57cec5SDimitry Andric }; 1800b57cec5SDimitry Andric 1810b57cec5SDimitry Andric struct SIArgumentInfo { 1820b57cec5SDimitry Andric Optional<SIArgument> PrivateSegmentBuffer; 1830b57cec5SDimitry Andric Optional<SIArgument> DispatchPtr; 1840b57cec5SDimitry Andric Optional<SIArgument> QueuePtr; 1850b57cec5SDimitry Andric Optional<SIArgument> KernargSegmentPtr; 1860b57cec5SDimitry Andric Optional<SIArgument> DispatchID; 1870b57cec5SDimitry Andric Optional<SIArgument> FlatScratchInit; 1880b57cec5SDimitry Andric Optional<SIArgument> PrivateSegmentSize; 1890b57cec5SDimitry Andric 1900b57cec5SDimitry Andric Optional<SIArgument> WorkGroupIDX; 1910b57cec5SDimitry Andric Optional<SIArgument> WorkGroupIDY; 1920b57cec5SDimitry Andric Optional<SIArgument> WorkGroupIDZ; 1930b57cec5SDimitry Andric Optional<SIArgument> WorkGroupInfo; 1940b57cec5SDimitry Andric Optional<SIArgument> PrivateSegmentWaveByteOffset; 1950b57cec5SDimitry Andric 1960b57cec5SDimitry Andric Optional<SIArgument> ImplicitArgPtr; 1970b57cec5SDimitry Andric Optional<SIArgument> ImplicitBufferPtr; 1980b57cec5SDimitry Andric 1990b57cec5SDimitry Andric Optional<SIArgument> WorkItemIDX; 2000b57cec5SDimitry Andric Optional<SIArgument> WorkItemIDY; 2010b57cec5SDimitry Andric Optional<SIArgument> WorkItemIDZ; 2020b57cec5SDimitry Andric }; 2030b57cec5SDimitry Andric 2040b57cec5SDimitry Andric template <> struct MappingTraits<SIArgumentInfo> { 2050b57cec5SDimitry Andric static void mapping(IO &YamlIO, SIArgumentInfo &AI) { 2060b57cec5SDimitry Andric YamlIO.mapOptional("privateSegmentBuffer", AI.PrivateSegmentBuffer); 2070b57cec5SDimitry Andric YamlIO.mapOptional("dispatchPtr", AI.DispatchPtr); 2080b57cec5SDimitry Andric YamlIO.mapOptional("queuePtr", AI.QueuePtr); 2090b57cec5SDimitry Andric YamlIO.mapOptional("kernargSegmentPtr", AI.KernargSegmentPtr); 2100b57cec5SDimitry Andric YamlIO.mapOptional("dispatchID", AI.DispatchID); 2110b57cec5SDimitry Andric YamlIO.mapOptional("flatScratchInit", AI.FlatScratchInit); 2120b57cec5SDimitry Andric YamlIO.mapOptional("privateSegmentSize", AI.PrivateSegmentSize); 2130b57cec5SDimitry Andric 2140b57cec5SDimitry Andric YamlIO.mapOptional("workGroupIDX", AI.WorkGroupIDX); 2150b57cec5SDimitry Andric YamlIO.mapOptional("workGroupIDY", AI.WorkGroupIDY); 2160b57cec5SDimitry Andric YamlIO.mapOptional("workGroupIDZ", AI.WorkGroupIDZ); 2170b57cec5SDimitry Andric YamlIO.mapOptional("workGroupInfo", AI.WorkGroupInfo); 2180b57cec5SDimitry Andric YamlIO.mapOptional("privateSegmentWaveByteOffset", 2190b57cec5SDimitry Andric AI.PrivateSegmentWaveByteOffset); 2200b57cec5SDimitry Andric 2210b57cec5SDimitry Andric YamlIO.mapOptional("implicitArgPtr", AI.ImplicitArgPtr); 2220b57cec5SDimitry Andric YamlIO.mapOptional("implicitBufferPtr", AI.ImplicitBufferPtr); 2230b57cec5SDimitry Andric 2240b57cec5SDimitry Andric YamlIO.mapOptional("workItemIDX", AI.WorkItemIDX); 2250b57cec5SDimitry Andric YamlIO.mapOptional("workItemIDY", AI.WorkItemIDY); 2260b57cec5SDimitry Andric YamlIO.mapOptional("workItemIDZ", AI.WorkItemIDZ); 2270b57cec5SDimitry Andric } 2280b57cec5SDimitry Andric }; 2290b57cec5SDimitry Andric 2300b57cec5SDimitry Andric // Default to default mode for default calling convention. 2310b57cec5SDimitry Andric struct SIMode { 2320b57cec5SDimitry Andric bool IEEE = true; 2330b57cec5SDimitry Andric bool DX10Clamp = true; 2345ffd83dbSDimitry Andric bool FP32InputDenormals = true; 2355ffd83dbSDimitry Andric bool FP32OutputDenormals = true; 2365ffd83dbSDimitry Andric bool FP64FP16InputDenormals = true; 2375ffd83dbSDimitry Andric bool FP64FP16OutputDenormals = true; 2380b57cec5SDimitry Andric 2390b57cec5SDimitry Andric SIMode() = default; 2400b57cec5SDimitry Andric 2410b57cec5SDimitry Andric SIMode(const AMDGPU::SIModeRegisterDefaults &Mode) { 2420b57cec5SDimitry Andric IEEE = Mode.IEEE; 2430b57cec5SDimitry Andric DX10Clamp = Mode.DX10Clamp; 2445ffd83dbSDimitry Andric FP32InputDenormals = Mode.FP32InputDenormals; 2455ffd83dbSDimitry Andric FP32OutputDenormals = Mode.FP32OutputDenormals; 2465ffd83dbSDimitry Andric FP64FP16InputDenormals = Mode.FP64FP16InputDenormals; 2475ffd83dbSDimitry Andric FP64FP16OutputDenormals = Mode.FP64FP16OutputDenormals; 2480b57cec5SDimitry Andric } 2490b57cec5SDimitry Andric 2500b57cec5SDimitry Andric bool operator ==(const SIMode Other) const { 251480093f4SDimitry Andric return IEEE == Other.IEEE && 252480093f4SDimitry Andric DX10Clamp == Other.DX10Clamp && 2535ffd83dbSDimitry Andric FP32InputDenormals == Other.FP32InputDenormals && 2545ffd83dbSDimitry Andric FP32OutputDenormals == Other.FP32OutputDenormals && 2555ffd83dbSDimitry Andric FP64FP16InputDenormals == Other.FP64FP16InputDenormals && 2565ffd83dbSDimitry Andric FP64FP16OutputDenormals == Other.FP64FP16OutputDenormals; 2570b57cec5SDimitry Andric } 2580b57cec5SDimitry Andric }; 2590b57cec5SDimitry Andric 2600b57cec5SDimitry Andric template <> struct MappingTraits<SIMode> { 2610b57cec5SDimitry Andric static void mapping(IO &YamlIO, SIMode &Mode) { 2620b57cec5SDimitry Andric YamlIO.mapOptional("ieee", Mode.IEEE, true); 2630b57cec5SDimitry Andric YamlIO.mapOptional("dx10-clamp", Mode.DX10Clamp, true); 2645ffd83dbSDimitry Andric YamlIO.mapOptional("fp32-input-denormals", Mode.FP32InputDenormals, true); 2655ffd83dbSDimitry Andric YamlIO.mapOptional("fp32-output-denormals", Mode.FP32OutputDenormals, true); 2665ffd83dbSDimitry Andric YamlIO.mapOptional("fp64-fp16-input-denormals", Mode.FP64FP16InputDenormals, true); 2675ffd83dbSDimitry Andric YamlIO.mapOptional("fp64-fp16-output-denormals", Mode.FP64FP16OutputDenormals, true); 2680b57cec5SDimitry Andric } 2690b57cec5SDimitry Andric }; 2700b57cec5SDimitry Andric 2710b57cec5SDimitry Andric struct SIMachineFunctionInfo final : public yaml::MachineFunctionInfo { 2720b57cec5SDimitry Andric uint64_t ExplicitKernArgSize = 0; 273*81ad6265SDimitry Andric Align MaxKernArgAlign; 274*81ad6265SDimitry Andric uint32_t LDSSize = 0; 275*81ad6265SDimitry Andric uint32_t GDSSize = 0; 276e8d8bef9SDimitry Andric Align DynLDSAlign; 2770b57cec5SDimitry Andric bool IsEntryFunction = false; 2780b57cec5SDimitry Andric bool NoSignedZerosFPMath = false; 2790b57cec5SDimitry Andric bool MemoryBound = false; 2800b57cec5SDimitry Andric bool WaveLimiter = false; 281e8d8bef9SDimitry Andric bool HasSpilledSGPRs = false; 282e8d8bef9SDimitry Andric bool HasSpilledVGPRs = false; 2838bcb0991SDimitry Andric uint32_t HighBitsOf32BitAddress = 0; 2840b57cec5SDimitry Andric 285e8d8bef9SDimitry Andric // TODO: 10 may be a better default since it's the maximum. 286e8d8bef9SDimitry Andric unsigned Occupancy = 0; 287e8d8bef9SDimitry Andric 288*81ad6265SDimitry Andric SmallVector<StringValue> WWMReservedRegs; 289*81ad6265SDimitry Andric 2900b57cec5SDimitry Andric StringValue ScratchRSrcReg = "$private_rsrc_reg"; 2910b57cec5SDimitry Andric StringValue FrameOffsetReg = "$fp_reg"; 2920b57cec5SDimitry Andric StringValue StackPtrOffsetReg = "$sp_reg"; 2930b57cec5SDimitry Andric 294*81ad6265SDimitry Andric unsigned BytesInStackArgArea = 0; 295*81ad6265SDimitry Andric bool ReturnsVoid = true; 296*81ad6265SDimitry Andric 2970b57cec5SDimitry Andric Optional<SIArgumentInfo> ArgInfo; 2980b57cec5SDimitry Andric SIMode Mode; 299fe6060f1SDimitry Andric Optional<FrameIndex> ScavengeFI; 300*81ad6265SDimitry Andric StringValue VGPRForAGPRCopy; 3010b57cec5SDimitry Andric 3020b57cec5SDimitry Andric SIMachineFunctionInfo() = default; 3030b57cec5SDimitry Andric SIMachineFunctionInfo(const llvm::SIMachineFunctionInfo &, 304fe6060f1SDimitry Andric const TargetRegisterInfo &TRI, 305fe6060f1SDimitry Andric const llvm::MachineFunction &MF); 3060b57cec5SDimitry Andric 3070b57cec5SDimitry Andric void mappingImpl(yaml::IO &YamlIO) override; 3080b57cec5SDimitry Andric ~SIMachineFunctionInfo() = default; 3090b57cec5SDimitry Andric }; 3100b57cec5SDimitry Andric 3110b57cec5SDimitry Andric template <> struct MappingTraits<SIMachineFunctionInfo> { 3120b57cec5SDimitry Andric static void mapping(IO &YamlIO, SIMachineFunctionInfo &MFI) { 3130b57cec5SDimitry Andric YamlIO.mapOptional("explicitKernArgSize", MFI.ExplicitKernArgSize, 3140b57cec5SDimitry Andric UINT64_C(0)); 315*81ad6265SDimitry Andric YamlIO.mapOptional("maxKernArgAlign", MFI.MaxKernArgAlign); 3160b57cec5SDimitry Andric YamlIO.mapOptional("ldsSize", MFI.LDSSize, 0u); 317*81ad6265SDimitry Andric YamlIO.mapOptional("gdsSize", MFI.GDSSize, 0u); 318e8d8bef9SDimitry Andric YamlIO.mapOptional("dynLDSAlign", MFI.DynLDSAlign, Align()); 3190b57cec5SDimitry Andric YamlIO.mapOptional("isEntryFunction", MFI.IsEntryFunction, false); 3200b57cec5SDimitry Andric YamlIO.mapOptional("noSignedZerosFPMath", MFI.NoSignedZerosFPMath, false); 3210b57cec5SDimitry Andric YamlIO.mapOptional("memoryBound", MFI.MemoryBound, false); 3220b57cec5SDimitry Andric YamlIO.mapOptional("waveLimiter", MFI.WaveLimiter, false); 323e8d8bef9SDimitry Andric YamlIO.mapOptional("hasSpilledSGPRs", MFI.HasSpilledSGPRs, false); 324e8d8bef9SDimitry Andric YamlIO.mapOptional("hasSpilledVGPRs", MFI.HasSpilledVGPRs, false); 3250b57cec5SDimitry Andric YamlIO.mapOptional("scratchRSrcReg", MFI.ScratchRSrcReg, 3260b57cec5SDimitry Andric StringValue("$private_rsrc_reg")); 3270b57cec5SDimitry Andric YamlIO.mapOptional("frameOffsetReg", MFI.FrameOffsetReg, 3280b57cec5SDimitry Andric StringValue("$fp_reg")); 3290b57cec5SDimitry Andric YamlIO.mapOptional("stackPtrOffsetReg", MFI.StackPtrOffsetReg, 3300b57cec5SDimitry Andric StringValue("$sp_reg")); 331*81ad6265SDimitry Andric YamlIO.mapOptional("bytesInStackArgArea", MFI.BytesInStackArgArea, 0u); 332*81ad6265SDimitry Andric YamlIO.mapOptional("returnsVoid", MFI.ReturnsVoid, true); 3330b57cec5SDimitry Andric YamlIO.mapOptional("argumentInfo", MFI.ArgInfo); 3340b57cec5SDimitry Andric YamlIO.mapOptional("mode", MFI.Mode, SIMode()); 3358bcb0991SDimitry Andric YamlIO.mapOptional("highBitsOf32BitAddress", 3368bcb0991SDimitry Andric MFI.HighBitsOf32BitAddress, 0u); 337e8d8bef9SDimitry Andric YamlIO.mapOptional("occupancy", MFI.Occupancy, 0); 338*81ad6265SDimitry Andric YamlIO.mapOptional("wwmReservedRegs", MFI.WWMReservedRegs); 339fe6060f1SDimitry Andric YamlIO.mapOptional("scavengeFI", MFI.ScavengeFI); 340*81ad6265SDimitry Andric YamlIO.mapOptional("vgprForAGPRCopy", MFI.VGPRForAGPRCopy, 341*81ad6265SDimitry Andric StringValue()); // Don't print out when it's empty. 3420b57cec5SDimitry Andric } 3430b57cec5SDimitry Andric }; 3440b57cec5SDimitry Andric 3450b57cec5SDimitry Andric } // end namespace yaml 3460b57cec5SDimitry Andric 3470b57cec5SDimitry Andric /// This class keeps track of the SPI_SP_INPUT_ADDR config register, which 3480b57cec5SDimitry Andric /// tells the hardware which interpolation parameters to load. 3490b57cec5SDimitry Andric class SIMachineFunctionInfo final : public AMDGPUMachineFunction { 3500b57cec5SDimitry Andric friend class GCNTargetMachine; 3510b57cec5SDimitry Andric 3520b57cec5SDimitry Andric // Registers that may be reserved for spilling purposes. These may be the same 3530b57cec5SDimitry Andric // as the input registers. 3545ffd83dbSDimitry Andric Register ScratchRSrcReg = AMDGPU::PRIVATE_RSRC_REG; 3550b57cec5SDimitry Andric 3565ffd83dbSDimitry Andric // This is the the unswizzled offset from the current dispatch's scratch wave 3575ffd83dbSDimitry Andric // base to the beginning of the current function's frame. 3585ffd83dbSDimitry Andric Register FrameOffsetReg = AMDGPU::FP_REG; 3590b57cec5SDimitry Andric 3605ffd83dbSDimitry Andric // This is an ABI register used in the non-entry calling convention to 3615ffd83dbSDimitry Andric // communicate the unswizzled offset from the current dispatch's scratch wave 3625ffd83dbSDimitry Andric // base to the beginning of the new function's frame. 3635ffd83dbSDimitry Andric Register StackPtrOffsetReg = AMDGPU::SP_REG; 3640b57cec5SDimitry Andric 3650b57cec5SDimitry Andric AMDGPUFunctionArgInfo ArgInfo; 3660b57cec5SDimitry Andric 3670b57cec5SDimitry Andric // Graphics info. 3680b57cec5SDimitry Andric unsigned PSInputAddr = 0; 3690b57cec5SDimitry Andric unsigned PSInputEnable = 0; 3700b57cec5SDimitry Andric 3710b57cec5SDimitry Andric /// Number of bytes of arguments this function has on the stack. If the callee 3720b57cec5SDimitry Andric /// is expected to restore the argument stack this should be a multiple of 16, 3730b57cec5SDimitry Andric /// all usable during a tail call. 3740b57cec5SDimitry Andric /// 3750b57cec5SDimitry Andric /// The alternative would forbid tail call optimisation in some cases: if we 3760b57cec5SDimitry Andric /// want to transfer control from a function with 8-bytes of stack-argument 3770b57cec5SDimitry Andric /// space to a function with 16-bytes then misalignment of this value would 3780b57cec5SDimitry Andric /// make a stack adjustment necessary, which could not be undone by the 3790b57cec5SDimitry Andric /// callee. 3800b57cec5SDimitry Andric unsigned BytesInStackArgArea = 0; 3810b57cec5SDimitry Andric 3820b57cec5SDimitry Andric bool ReturnsVoid = true; 3830b57cec5SDimitry Andric 3840b57cec5SDimitry Andric // A pair of default/requested minimum/maximum flat work group sizes. 3850b57cec5SDimitry Andric // Minimum - first, maximum - second. 3860b57cec5SDimitry Andric std::pair<unsigned, unsigned> FlatWorkGroupSizes = {0, 0}; 3870b57cec5SDimitry Andric 3880b57cec5SDimitry Andric // A pair of default/requested minimum/maximum number of waves per execution 3890b57cec5SDimitry Andric // unit. Minimum - first, maximum - second. 3900b57cec5SDimitry Andric std::pair<unsigned, unsigned> WavesPerEU = {0, 0}; 3910b57cec5SDimitry Andric 392*81ad6265SDimitry Andric const AMDGPUBufferPseudoSourceValue BufferPSV; 393*81ad6265SDimitry Andric const AMDGPUImagePseudoSourceValue ImagePSV; 394*81ad6265SDimitry Andric const AMDGPUGWSResourcePseudoSourceValue GWSResourcePSV; 3950b57cec5SDimitry Andric 3960b57cec5SDimitry Andric private: 3970b57cec5SDimitry Andric unsigned NumUserSGPRs = 0; 3980b57cec5SDimitry Andric unsigned NumSystemSGPRs = 0; 3990b57cec5SDimitry Andric 4000b57cec5SDimitry Andric bool HasSpilledSGPRs = false; 4010b57cec5SDimitry Andric bool HasSpilledVGPRs = false; 4020b57cec5SDimitry Andric bool HasNonSpillStackObjects = false; 4030b57cec5SDimitry Andric bool IsStackRealigned = false; 4040b57cec5SDimitry Andric 4050b57cec5SDimitry Andric unsigned NumSpilledSGPRs = 0; 4060b57cec5SDimitry Andric unsigned NumSpilledVGPRs = 0; 4070b57cec5SDimitry Andric 4080b57cec5SDimitry Andric // Feature bits required for inputs passed in user SGPRs. 4090b57cec5SDimitry Andric bool PrivateSegmentBuffer : 1; 4100b57cec5SDimitry Andric bool DispatchPtr : 1; 4110b57cec5SDimitry Andric bool QueuePtr : 1; 4120b57cec5SDimitry Andric bool KernargSegmentPtr : 1; 4130b57cec5SDimitry Andric bool DispatchID : 1; 4140b57cec5SDimitry Andric bool FlatScratchInit : 1; 4150b57cec5SDimitry Andric 4160b57cec5SDimitry Andric // Feature bits required for inputs passed in system SGPRs. 4170b57cec5SDimitry Andric bool WorkGroupIDX : 1; // Always initialized. 4180b57cec5SDimitry Andric bool WorkGroupIDY : 1; 4190b57cec5SDimitry Andric bool WorkGroupIDZ : 1; 4200b57cec5SDimitry Andric bool WorkGroupInfo : 1; 4210b57cec5SDimitry Andric bool PrivateSegmentWaveByteOffset : 1; 4220b57cec5SDimitry Andric 4230b57cec5SDimitry Andric bool WorkItemIDX : 1; // Always initialized. 4240b57cec5SDimitry Andric bool WorkItemIDY : 1; 4250b57cec5SDimitry Andric bool WorkItemIDZ : 1; 4260b57cec5SDimitry Andric 4270b57cec5SDimitry Andric // Private memory buffer 4280b57cec5SDimitry Andric // Compute directly in sgpr[0:1] 4290b57cec5SDimitry Andric // Other shaders indirect 64-bits at sgpr[0:1] 4300b57cec5SDimitry Andric bool ImplicitBufferPtr : 1; 4310b57cec5SDimitry Andric 4320b57cec5SDimitry Andric // Pointer to where the ABI inserts special kernel arguments separate from the 4330b57cec5SDimitry Andric // user arguments. This is an offset from the KernargSegmentPtr. 4340b57cec5SDimitry Andric bool ImplicitArgPtr : 1; 4350b57cec5SDimitry Andric 436*81ad6265SDimitry Andric bool MayNeedAGPRs : 1; 437*81ad6265SDimitry Andric 4380b57cec5SDimitry Andric // The hard-wired high half of the address of the global information table 4390b57cec5SDimitry Andric // for AMDPAL OS type. 0xffffffff represents no hard-wired high half, since 4400b57cec5SDimitry Andric // current hardware only allows a 16 bit value. 4410b57cec5SDimitry Andric unsigned GITPtrHigh; 4420b57cec5SDimitry Andric 4430b57cec5SDimitry Andric unsigned HighBitsOf32BitAddress; 4440b57cec5SDimitry Andric 4450b57cec5SDimitry Andric // Current recorded maximum possible occupancy. 4460b57cec5SDimitry Andric unsigned Occupancy; 4470b57cec5SDimitry Andric 448349cc55cSDimitry Andric mutable Optional<bool> UsesAGPRs; 449349cc55cSDimitry Andric 4500b57cec5SDimitry Andric MCPhysReg getNextUserSGPR() const; 4510b57cec5SDimitry Andric 4520b57cec5SDimitry Andric MCPhysReg getNextSystemSGPR() const; 4530b57cec5SDimitry Andric 4540b57cec5SDimitry Andric public: 455fe6060f1SDimitry Andric struct SGPRSpillVGPR { 4560b57cec5SDimitry Andric // VGPR used for SGPR spills 4575ffd83dbSDimitry Andric Register VGPR; 4580b57cec5SDimitry Andric 459fe6060f1SDimitry Andric // If the VGPR is is used for SGPR spills in a non-entrypoint function, the 460fe6060f1SDimitry Andric // stack slot used to save/restore it in the prolog/epilog. 4610b57cec5SDimitry Andric Optional<int> FI; 4620b57cec5SDimitry Andric 463fe6060f1SDimitry Andric SGPRSpillVGPR(Register V, Optional<int> F) : VGPR(V), FI(F) {} 4640b57cec5SDimitry Andric }; 4650b57cec5SDimitry Andric 4660b57cec5SDimitry Andric struct VGPRSpillToAGPR { 4670b57cec5SDimitry Andric SmallVector<MCPhysReg, 32> Lanes; 4680b57cec5SDimitry Andric bool FullyAllocated = false; 4690eae32dcSDimitry Andric bool IsDead = false; 4700b57cec5SDimitry Andric }; 4710b57cec5SDimitry Andric 472*81ad6265SDimitry Andric // Track VGPRs reserved for WWM. 473*81ad6265SDimitry Andric SmallSetVector<Register, 8> WWMReservedRegs; 474*81ad6265SDimitry Andric 475*81ad6265SDimitry Andric /// Track stack slots used for save/restore of reserved WWM VGPRs in the 476*81ad6265SDimitry Andric /// prolog/epilog. 477*81ad6265SDimitry Andric 478*81ad6265SDimitry Andric /// FIXME: This is temporary state only needed in PrologEpilogInserter, and 479*81ad6265SDimitry Andric /// doesn't really belong here. It does not require serialization 480*81ad6265SDimitry Andric SmallVector<int, 8> WWMReservedFrameIndexes; 481*81ad6265SDimitry Andric 482*81ad6265SDimitry Andric void allocateWWMReservedSpillSlots(MachineFrameInfo &MFI, 483*81ad6265SDimitry Andric const SIRegisterInfo &TRI); 484*81ad6265SDimitry Andric 485*81ad6265SDimitry Andric auto wwmAllocation() const { 486*81ad6265SDimitry Andric assert(WWMReservedRegs.size() == WWMReservedFrameIndexes.size()); 487*81ad6265SDimitry Andric return zip(WWMReservedRegs, WWMReservedFrameIndexes); 488*81ad6265SDimitry Andric } 4890b57cec5SDimitry Andric 4900b57cec5SDimitry Andric private: 4910b57cec5SDimitry Andric // Track VGPR + wave index for each subregister of the SGPR spilled to 4920b57cec5SDimitry Andric // frameindex key. 493*81ad6265SDimitry Andric DenseMap<int, std::vector<SIRegisterInfo::SpilledReg>> SGPRToVGPRSpills; 4940b57cec5SDimitry Andric unsigned NumVGPRSpillLanes = 0; 495fe6060f1SDimitry Andric SmallVector<SGPRSpillVGPR, 2> SpillVGPRs; 4960b57cec5SDimitry Andric 4970b57cec5SDimitry Andric DenseMap<int, VGPRSpillToAGPR> VGPRToAGPRSpills; 4980b57cec5SDimitry Andric 4990b57cec5SDimitry Andric // AGPRs used for VGPR spills. 5000b57cec5SDimitry Andric SmallVector<MCPhysReg, 32> SpillAGPR; 5010b57cec5SDimitry Andric 5020b57cec5SDimitry Andric // VGPRs used for AGPR spills. 5030b57cec5SDimitry Andric SmallVector<MCPhysReg, 32> SpillVGPR; 5040b57cec5SDimitry Andric 505fe6060f1SDimitry Andric // Emergency stack slot. Sometimes, we create this before finalizing the stack 506fe6060f1SDimitry Andric // frame, so save it here and add it to the RegScavenger later. 507fe6060f1SDimitry Andric Optional<int> ScavengeFI; 508fe6060f1SDimitry Andric 509*81ad6265SDimitry Andric private: 510*81ad6265SDimitry Andric Register VGPRForAGPRCopy; 511*81ad6265SDimitry Andric 512*81ad6265SDimitry Andric public: 513*81ad6265SDimitry Andric Register getVGPRForAGPRCopy() const { 514*81ad6265SDimitry Andric return VGPRForAGPRCopy; 515*81ad6265SDimitry Andric } 516*81ad6265SDimitry Andric 517*81ad6265SDimitry Andric void setVGPRForAGPRCopy(Register NewVGPRForAGPRCopy) { 518*81ad6265SDimitry Andric VGPRForAGPRCopy = NewVGPRForAGPRCopy; 519*81ad6265SDimitry Andric } 520*81ad6265SDimitry Andric 5210b57cec5SDimitry Andric public: // FIXME 5220b57cec5SDimitry Andric /// If this is set, an SGPR used for save/restore of the register used for the 5230b57cec5SDimitry Andric /// frame pointer. 5245ffd83dbSDimitry Andric Register SGPRForFPSaveRestoreCopy; 5250b57cec5SDimitry Andric Optional<int> FramePointerSaveIndex; 5260b57cec5SDimitry Andric 5275ffd83dbSDimitry Andric /// If this is set, an SGPR used for save/restore of the register used for the 5285ffd83dbSDimitry Andric /// base pointer. 5295ffd83dbSDimitry Andric Register SGPRForBPSaveRestoreCopy; 5305ffd83dbSDimitry Andric Optional<int> BasePointerSaveIndex; 5315ffd83dbSDimitry Andric 5325ffd83dbSDimitry Andric bool isCalleeSavedReg(const MCPhysReg *CSRegs, MCPhysReg Reg); 5335ffd83dbSDimitry Andric 5340b57cec5SDimitry Andric public: 5350b57cec5SDimitry Andric SIMachineFunctionInfo(const MachineFunction &MF); 536*81ad6265SDimitry Andric SIMachineFunctionInfo(const SIMachineFunctionInfo &MFI) = default; 537*81ad6265SDimitry Andric 538*81ad6265SDimitry Andric MachineFunctionInfo * 539*81ad6265SDimitry Andric clone(BumpPtrAllocator &Allocator, MachineFunction &DestMF, 540*81ad6265SDimitry Andric const DenseMap<MachineBasicBlock *, MachineBasicBlock *> &Src2DstMBB) 541*81ad6265SDimitry Andric const override; 5420b57cec5SDimitry Andric 543fe6060f1SDimitry Andric bool initializeBaseYamlFields(const yaml::SIMachineFunctionInfo &YamlMFI, 544fe6060f1SDimitry Andric const MachineFunction &MF, 545fe6060f1SDimitry Andric PerFunctionMIParsingState &PFS, 546fe6060f1SDimitry Andric SMDiagnostic &Error, SMRange &SourceRange); 547fe6060f1SDimitry Andric 548*81ad6265SDimitry Andric void reserveWWMRegister(Register Reg) { 549*81ad6265SDimitry Andric WWMReservedRegs.insert(Reg); 550fe6060f1SDimitry Andric } 5510b57cec5SDimitry Andric 552*81ad6265SDimitry Andric ArrayRef<SIRegisterInfo::SpilledReg> 553*81ad6265SDimitry Andric getSGPRToVGPRSpills(int FrameIndex) const { 5540b57cec5SDimitry Andric auto I = SGPRToVGPRSpills.find(FrameIndex); 555*81ad6265SDimitry Andric return (I == SGPRToVGPRSpills.end()) 556*81ad6265SDimitry Andric ? ArrayRef<SIRegisterInfo::SpilledReg>() 557*81ad6265SDimitry Andric : makeArrayRef(I->second); 5580b57cec5SDimitry Andric } 5590b57cec5SDimitry Andric 560fe6060f1SDimitry Andric ArrayRef<SGPRSpillVGPR> getSGPRSpillVGPRs() const { return SpillVGPRs; } 5610b57cec5SDimitry Andric 5620b57cec5SDimitry Andric ArrayRef<MCPhysReg> getAGPRSpillVGPRs() const { 5630b57cec5SDimitry Andric return SpillAGPR; 5640b57cec5SDimitry Andric } 5650b57cec5SDimitry Andric 5660b57cec5SDimitry Andric ArrayRef<MCPhysReg> getVGPRSpillAGPRs() const { 5670b57cec5SDimitry Andric return SpillVGPR; 5680b57cec5SDimitry Andric } 5690b57cec5SDimitry Andric 5700b57cec5SDimitry Andric MCPhysReg getVGPRToAGPRSpill(int FrameIndex, unsigned Lane) const { 5710b57cec5SDimitry Andric auto I = VGPRToAGPRSpills.find(FrameIndex); 5720b57cec5SDimitry Andric return (I == VGPRToAGPRSpills.end()) ? (MCPhysReg)AMDGPU::NoRegister 5730b57cec5SDimitry Andric : I->second.Lanes[Lane]; 5740b57cec5SDimitry Andric } 5750b57cec5SDimitry Andric 5760eae32dcSDimitry Andric void setVGPRToAGPRSpillDead(int FrameIndex) { 5770eae32dcSDimitry Andric auto I = VGPRToAGPRSpills.find(FrameIndex); 5780eae32dcSDimitry Andric if (I != VGPRToAGPRSpills.end()) 5790eae32dcSDimitry Andric I->second.IsDead = true; 5800eae32dcSDimitry Andric } 5810eae32dcSDimitry Andric 5820b57cec5SDimitry Andric bool haveFreeLanesForSGPRSpill(const MachineFunction &MF, 5830b57cec5SDimitry Andric unsigned NumLane) const; 5840b57cec5SDimitry Andric bool allocateSGPRSpillToVGPR(MachineFunction &MF, int FI); 5850b57cec5SDimitry Andric bool allocateVGPRSpillToAGPR(MachineFunction &MF, int FI, bool isAGPRtoVGPR); 586*81ad6265SDimitry Andric 587*81ad6265SDimitry Andric /// If \p ResetSGPRSpillStackIDs is true, reset the stack ID from sgpr-spill 588*81ad6265SDimitry Andric /// to the default stack. 589*81ad6265SDimitry Andric bool removeDeadFrameIndices(MachineFrameInfo &MFI, 590*81ad6265SDimitry Andric bool ResetSGPRSpillStackIDs); 5910b57cec5SDimitry Andric 592fe6060f1SDimitry Andric int getScavengeFI(MachineFrameInfo &MFI, const SIRegisterInfo &TRI); 593fe6060f1SDimitry Andric Optional<int> getOptionalScavengeFI() const { return ScavengeFI; } 594fe6060f1SDimitry Andric 5950b57cec5SDimitry Andric unsigned getBytesInStackArgArea() const { 5960b57cec5SDimitry Andric return BytesInStackArgArea; 5970b57cec5SDimitry Andric } 5980b57cec5SDimitry Andric 5990b57cec5SDimitry Andric void setBytesInStackArgArea(unsigned Bytes) { 6000b57cec5SDimitry Andric BytesInStackArgArea = Bytes; 6010b57cec5SDimitry Andric } 6020b57cec5SDimitry Andric 6030b57cec5SDimitry Andric // Add user SGPRs. 6045ffd83dbSDimitry Andric Register addPrivateSegmentBuffer(const SIRegisterInfo &TRI); 6055ffd83dbSDimitry Andric Register addDispatchPtr(const SIRegisterInfo &TRI); 6065ffd83dbSDimitry Andric Register addQueuePtr(const SIRegisterInfo &TRI); 6075ffd83dbSDimitry Andric Register addKernargSegmentPtr(const SIRegisterInfo &TRI); 6085ffd83dbSDimitry Andric Register addDispatchID(const SIRegisterInfo &TRI); 6095ffd83dbSDimitry Andric Register addFlatScratchInit(const SIRegisterInfo &TRI); 6105ffd83dbSDimitry Andric Register addImplicitBufferPtr(const SIRegisterInfo &TRI); 6110b57cec5SDimitry Andric 612*81ad6265SDimitry Andric /// Increment user SGPRs used for padding the argument list only. 613*81ad6265SDimitry Andric Register addReservedUserSGPR() { 614*81ad6265SDimitry Andric Register Next = getNextUserSGPR(); 615*81ad6265SDimitry Andric ++NumUserSGPRs; 616*81ad6265SDimitry Andric return Next; 617*81ad6265SDimitry Andric } 618*81ad6265SDimitry Andric 6190b57cec5SDimitry Andric // Add system SGPRs. 6205ffd83dbSDimitry Andric Register addWorkGroupIDX() { 6210b57cec5SDimitry Andric ArgInfo.WorkGroupIDX = ArgDescriptor::createRegister(getNextSystemSGPR()); 6220b57cec5SDimitry Andric NumSystemSGPRs += 1; 6230b57cec5SDimitry Andric return ArgInfo.WorkGroupIDX.getRegister(); 6240b57cec5SDimitry Andric } 6250b57cec5SDimitry Andric 6265ffd83dbSDimitry Andric Register addWorkGroupIDY() { 6270b57cec5SDimitry Andric ArgInfo.WorkGroupIDY = ArgDescriptor::createRegister(getNextSystemSGPR()); 6280b57cec5SDimitry Andric NumSystemSGPRs += 1; 6290b57cec5SDimitry Andric return ArgInfo.WorkGroupIDY.getRegister(); 6300b57cec5SDimitry Andric } 6310b57cec5SDimitry Andric 6325ffd83dbSDimitry Andric Register addWorkGroupIDZ() { 6330b57cec5SDimitry Andric ArgInfo.WorkGroupIDZ = ArgDescriptor::createRegister(getNextSystemSGPR()); 6340b57cec5SDimitry Andric NumSystemSGPRs += 1; 6350b57cec5SDimitry Andric return ArgInfo.WorkGroupIDZ.getRegister(); 6360b57cec5SDimitry Andric } 6370b57cec5SDimitry Andric 6385ffd83dbSDimitry Andric Register addWorkGroupInfo() { 6390b57cec5SDimitry Andric ArgInfo.WorkGroupInfo = ArgDescriptor::createRegister(getNextSystemSGPR()); 6400b57cec5SDimitry Andric NumSystemSGPRs += 1; 6410b57cec5SDimitry Andric return ArgInfo.WorkGroupInfo.getRegister(); 6420b57cec5SDimitry Andric } 6430b57cec5SDimitry Andric 6440b57cec5SDimitry Andric // Add special VGPR inputs 6450b57cec5SDimitry Andric void setWorkItemIDX(ArgDescriptor Arg) { 6460b57cec5SDimitry Andric ArgInfo.WorkItemIDX = Arg; 6470b57cec5SDimitry Andric } 6480b57cec5SDimitry Andric 6490b57cec5SDimitry Andric void setWorkItemIDY(ArgDescriptor Arg) { 6500b57cec5SDimitry Andric ArgInfo.WorkItemIDY = Arg; 6510b57cec5SDimitry Andric } 6520b57cec5SDimitry Andric 6530b57cec5SDimitry Andric void setWorkItemIDZ(ArgDescriptor Arg) { 6540b57cec5SDimitry Andric ArgInfo.WorkItemIDZ = Arg; 6550b57cec5SDimitry Andric } 6560b57cec5SDimitry Andric 6575ffd83dbSDimitry Andric Register addPrivateSegmentWaveByteOffset() { 6580b57cec5SDimitry Andric ArgInfo.PrivateSegmentWaveByteOffset 6590b57cec5SDimitry Andric = ArgDescriptor::createRegister(getNextSystemSGPR()); 6600b57cec5SDimitry Andric NumSystemSGPRs += 1; 6610b57cec5SDimitry Andric return ArgInfo.PrivateSegmentWaveByteOffset.getRegister(); 6620b57cec5SDimitry Andric } 6630b57cec5SDimitry Andric 6645ffd83dbSDimitry Andric void setPrivateSegmentWaveByteOffset(Register Reg) { 6650b57cec5SDimitry Andric ArgInfo.PrivateSegmentWaveByteOffset = ArgDescriptor::createRegister(Reg); 6660b57cec5SDimitry Andric } 6670b57cec5SDimitry Andric 6680b57cec5SDimitry Andric bool hasPrivateSegmentBuffer() const { 6690b57cec5SDimitry Andric return PrivateSegmentBuffer; 6700b57cec5SDimitry Andric } 6710b57cec5SDimitry Andric 6720b57cec5SDimitry Andric bool hasDispatchPtr() const { 6730b57cec5SDimitry Andric return DispatchPtr; 6740b57cec5SDimitry Andric } 6750b57cec5SDimitry Andric 6760b57cec5SDimitry Andric bool hasQueuePtr() const { 6770b57cec5SDimitry Andric return QueuePtr; 6780b57cec5SDimitry Andric } 6790b57cec5SDimitry Andric 6800b57cec5SDimitry Andric bool hasKernargSegmentPtr() const { 6810b57cec5SDimitry Andric return KernargSegmentPtr; 6820b57cec5SDimitry Andric } 6830b57cec5SDimitry Andric 6840b57cec5SDimitry Andric bool hasDispatchID() const { 6850b57cec5SDimitry Andric return DispatchID; 6860b57cec5SDimitry Andric } 6870b57cec5SDimitry Andric 6880b57cec5SDimitry Andric bool hasFlatScratchInit() const { 6890b57cec5SDimitry Andric return FlatScratchInit; 6900b57cec5SDimitry Andric } 6910b57cec5SDimitry Andric 6920b57cec5SDimitry Andric bool hasWorkGroupIDX() const { 6930b57cec5SDimitry Andric return WorkGroupIDX; 6940b57cec5SDimitry Andric } 6950b57cec5SDimitry Andric 6960b57cec5SDimitry Andric bool hasWorkGroupIDY() const { 6970b57cec5SDimitry Andric return WorkGroupIDY; 6980b57cec5SDimitry Andric } 6990b57cec5SDimitry Andric 7000b57cec5SDimitry Andric bool hasWorkGroupIDZ() const { 7010b57cec5SDimitry Andric return WorkGroupIDZ; 7020b57cec5SDimitry Andric } 7030b57cec5SDimitry Andric 7040b57cec5SDimitry Andric bool hasWorkGroupInfo() const { 7050b57cec5SDimitry Andric return WorkGroupInfo; 7060b57cec5SDimitry Andric } 7070b57cec5SDimitry Andric 7080b57cec5SDimitry Andric bool hasPrivateSegmentWaveByteOffset() const { 7090b57cec5SDimitry Andric return PrivateSegmentWaveByteOffset; 7100b57cec5SDimitry Andric } 7110b57cec5SDimitry Andric 7120b57cec5SDimitry Andric bool hasWorkItemIDX() const { 7130b57cec5SDimitry Andric return WorkItemIDX; 7140b57cec5SDimitry Andric } 7150b57cec5SDimitry Andric 7160b57cec5SDimitry Andric bool hasWorkItemIDY() const { 7170b57cec5SDimitry Andric return WorkItemIDY; 7180b57cec5SDimitry Andric } 7190b57cec5SDimitry Andric 7200b57cec5SDimitry Andric bool hasWorkItemIDZ() const { 7210b57cec5SDimitry Andric return WorkItemIDZ; 7220b57cec5SDimitry Andric } 7230b57cec5SDimitry Andric 7240b57cec5SDimitry Andric bool hasImplicitArgPtr() const { 7250b57cec5SDimitry Andric return ImplicitArgPtr; 7260b57cec5SDimitry Andric } 7270b57cec5SDimitry Andric 7280b57cec5SDimitry Andric bool hasImplicitBufferPtr() const { 7290b57cec5SDimitry Andric return ImplicitBufferPtr; 7300b57cec5SDimitry Andric } 7310b57cec5SDimitry Andric 7320b57cec5SDimitry Andric AMDGPUFunctionArgInfo &getArgInfo() { 7330b57cec5SDimitry Andric return ArgInfo; 7340b57cec5SDimitry Andric } 7350b57cec5SDimitry Andric 7360b57cec5SDimitry Andric const AMDGPUFunctionArgInfo &getArgInfo() const { 7370b57cec5SDimitry Andric return ArgInfo; 7380b57cec5SDimitry Andric } 7390b57cec5SDimitry Andric 7405ffd83dbSDimitry Andric std::tuple<const ArgDescriptor *, const TargetRegisterClass *, LLT> 7410b57cec5SDimitry Andric getPreloadedValue(AMDGPUFunctionArgInfo::PreloadedValue Value) const { 7420b57cec5SDimitry Andric return ArgInfo.getPreloadedValue(Value); 7430b57cec5SDimitry Andric } 7440b57cec5SDimitry Andric 745e8d8bef9SDimitry Andric MCRegister getPreloadedReg(AMDGPUFunctionArgInfo::PreloadedValue Value) const { 7465ffd83dbSDimitry Andric auto Arg = std::get<0>(ArgInfo.getPreloadedValue(Value)); 747e8d8bef9SDimitry Andric return Arg ? Arg->getRegister() : MCRegister(); 7480b57cec5SDimitry Andric } 7490b57cec5SDimitry Andric 7500b57cec5SDimitry Andric unsigned getGITPtrHigh() const { 7510b57cec5SDimitry Andric return GITPtrHigh; 7520b57cec5SDimitry Andric } 7530b57cec5SDimitry Andric 7545ffd83dbSDimitry Andric Register getGITPtrLoReg(const MachineFunction &MF) const; 7555ffd83dbSDimitry Andric 7568bcb0991SDimitry Andric uint32_t get32BitAddressHighBits() const { 7570b57cec5SDimitry Andric return HighBitsOf32BitAddress; 7580b57cec5SDimitry Andric } 7590b57cec5SDimitry Andric 7600b57cec5SDimitry Andric unsigned getNumUserSGPRs() const { 7610b57cec5SDimitry Andric return NumUserSGPRs; 7620b57cec5SDimitry Andric } 7630b57cec5SDimitry Andric 7640b57cec5SDimitry Andric unsigned getNumPreloadedSGPRs() const { 7650b57cec5SDimitry Andric return NumUserSGPRs + NumSystemSGPRs; 7660b57cec5SDimitry Andric } 7670b57cec5SDimitry Andric 7685ffd83dbSDimitry Andric Register getPrivateSegmentWaveByteOffsetSystemSGPR() const { 7690b57cec5SDimitry Andric return ArgInfo.PrivateSegmentWaveByteOffset.getRegister(); 7700b57cec5SDimitry Andric } 7710b57cec5SDimitry Andric 7720b57cec5SDimitry Andric /// Returns the physical register reserved for use as the resource 7730b57cec5SDimitry Andric /// descriptor for scratch accesses. 7745ffd83dbSDimitry Andric Register getScratchRSrcReg() const { 7750b57cec5SDimitry Andric return ScratchRSrcReg; 7760b57cec5SDimitry Andric } 7770b57cec5SDimitry Andric 7785ffd83dbSDimitry Andric void setScratchRSrcReg(Register Reg) { 7790b57cec5SDimitry Andric assert(Reg != 0 && "Should never be unset"); 7800b57cec5SDimitry Andric ScratchRSrcReg = Reg; 7810b57cec5SDimitry Andric } 7820b57cec5SDimitry Andric 7835ffd83dbSDimitry Andric Register getFrameOffsetReg() const { 7840b57cec5SDimitry Andric return FrameOffsetReg; 7850b57cec5SDimitry Andric } 7860b57cec5SDimitry Andric 7875ffd83dbSDimitry Andric void setFrameOffsetReg(Register Reg) { 7880b57cec5SDimitry Andric assert(Reg != 0 && "Should never be unset"); 7890b57cec5SDimitry Andric FrameOffsetReg = Reg; 7900b57cec5SDimitry Andric } 7910b57cec5SDimitry Andric 7925ffd83dbSDimitry Andric void setStackPtrOffsetReg(Register Reg) { 7930b57cec5SDimitry Andric assert(Reg != 0 && "Should never be unset"); 7940b57cec5SDimitry Andric StackPtrOffsetReg = Reg; 7950b57cec5SDimitry Andric } 7960b57cec5SDimitry Andric 7970b57cec5SDimitry Andric // Note the unset value for this is AMDGPU::SP_REG rather than 7980b57cec5SDimitry Andric // NoRegister. This is mostly a workaround for MIR tests where state that 7990b57cec5SDimitry Andric // can't be directly computed from the function is not preserved in serialized 8000b57cec5SDimitry Andric // MIR. 8015ffd83dbSDimitry Andric Register getStackPtrOffsetReg() const { 8020b57cec5SDimitry Andric return StackPtrOffsetReg; 8030b57cec5SDimitry Andric } 8040b57cec5SDimitry Andric 8055ffd83dbSDimitry Andric Register getQueuePtrUserSGPR() const { 8060b57cec5SDimitry Andric return ArgInfo.QueuePtr.getRegister(); 8070b57cec5SDimitry Andric } 8080b57cec5SDimitry Andric 8095ffd83dbSDimitry Andric Register getImplicitBufferPtrUserSGPR() const { 8100b57cec5SDimitry Andric return ArgInfo.ImplicitBufferPtr.getRegister(); 8110b57cec5SDimitry Andric } 8120b57cec5SDimitry Andric 8130b57cec5SDimitry Andric bool hasSpilledSGPRs() const { 8140b57cec5SDimitry Andric return HasSpilledSGPRs; 8150b57cec5SDimitry Andric } 8160b57cec5SDimitry Andric 8170b57cec5SDimitry Andric void setHasSpilledSGPRs(bool Spill = true) { 8180b57cec5SDimitry Andric HasSpilledSGPRs = Spill; 8190b57cec5SDimitry Andric } 8200b57cec5SDimitry Andric 8210b57cec5SDimitry Andric bool hasSpilledVGPRs() const { 8220b57cec5SDimitry Andric return HasSpilledVGPRs; 8230b57cec5SDimitry Andric } 8240b57cec5SDimitry Andric 8250b57cec5SDimitry Andric void setHasSpilledVGPRs(bool Spill = true) { 8260b57cec5SDimitry Andric HasSpilledVGPRs = Spill; 8270b57cec5SDimitry Andric } 8280b57cec5SDimitry Andric 8290b57cec5SDimitry Andric bool hasNonSpillStackObjects() const { 8300b57cec5SDimitry Andric return HasNonSpillStackObjects; 8310b57cec5SDimitry Andric } 8320b57cec5SDimitry Andric 8330b57cec5SDimitry Andric void setHasNonSpillStackObjects(bool StackObject = true) { 8340b57cec5SDimitry Andric HasNonSpillStackObjects = StackObject; 8350b57cec5SDimitry Andric } 8360b57cec5SDimitry Andric 8370b57cec5SDimitry Andric bool isStackRealigned() const { 8380b57cec5SDimitry Andric return IsStackRealigned; 8390b57cec5SDimitry Andric } 8400b57cec5SDimitry Andric 8410b57cec5SDimitry Andric void setIsStackRealigned(bool Realigned = true) { 8420b57cec5SDimitry Andric IsStackRealigned = Realigned; 8430b57cec5SDimitry Andric } 8440b57cec5SDimitry Andric 8450b57cec5SDimitry Andric unsigned getNumSpilledSGPRs() const { 8460b57cec5SDimitry Andric return NumSpilledSGPRs; 8470b57cec5SDimitry Andric } 8480b57cec5SDimitry Andric 8490b57cec5SDimitry Andric unsigned getNumSpilledVGPRs() const { 8500b57cec5SDimitry Andric return NumSpilledVGPRs; 8510b57cec5SDimitry Andric } 8520b57cec5SDimitry Andric 8530b57cec5SDimitry Andric void addToSpilledSGPRs(unsigned num) { 8540b57cec5SDimitry Andric NumSpilledSGPRs += num; 8550b57cec5SDimitry Andric } 8560b57cec5SDimitry Andric 8570b57cec5SDimitry Andric void addToSpilledVGPRs(unsigned num) { 8580b57cec5SDimitry Andric NumSpilledVGPRs += num; 8590b57cec5SDimitry Andric } 8600b57cec5SDimitry Andric 8610b57cec5SDimitry Andric unsigned getPSInputAddr() const { 8620b57cec5SDimitry Andric return PSInputAddr; 8630b57cec5SDimitry Andric } 8640b57cec5SDimitry Andric 8650b57cec5SDimitry Andric unsigned getPSInputEnable() const { 8660b57cec5SDimitry Andric return PSInputEnable; 8670b57cec5SDimitry Andric } 8680b57cec5SDimitry Andric 8690b57cec5SDimitry Andric bool isPSInputAllocated(unsigned Index) const { 8700b57cec5SDimitry Andric return PSInputAddr & (1 << Index); 8710b57cec5SDimitry Andric } 8720b57cec5SDimitry Andric 8730b57cec5SDimitry Andric void markPSInputAllocated(unsigned Index) { 8740b57cec5SDimitry Andric PSInputAddr |= 1 << Index; 8750b57cec5SDimitry Andric } 8760b57cec5SDimitry Andric 8770b57cec5SDimitry Andric void markPSInputEnabled(unsigned Index) { 8780b57cec5SDimitry Andric PSInputEnable |= 1 << Index; 8790b57cec5SDimitry Andric } 8800b57cec5SDimitry Andric 8810b57cec5SDimitry Andric bool returnsVoid() const { 8820b57cec5SDimitry Andric return ReturnsVoid; 8830b57cec5SDimitry Andric } 8840b57cec5SDimitry Andric 8850b57cec5SDimitry Andric void setIfReturnsVoid(bool Value) { 8860b57cec5SDimitry Andric ReturnsVoid = Value; 8870b57cec5SDimitry Andric } 8880b57cec5SDimitry Andric 8890b57cec5SDimitry Andric /// \returns A pair of default/requested minimum/maximum flat work group sizes 8900b57cec5SDimitry Andric /// for this function. 8910b57cec5SDimitry Andric std::pair<unsigned, unsigned> getFlatWorkGroupSizes() const { 8920b57cec5SDimitry Andric return FlatWorkGroupSizes; 8930b57cec5SDimitry Andric } 8940b57cec5SDimitry Andric 8950b57cec5SDimitry Andric /// \returns Default/requested minimum flat work group size for this function. 8960b57cec5SDimitry Andric unsigned getMinFlatWorkGroupSize() const { 8970b57cec5SDimitry Andric return FlatWorkGroupSizes.first; 8980b57cec5SDimitry Andric } 8990b57cec5SDimitry Andric 9000b57cec5SDimitry Andric /// \returns Default/requested maximum flat work group size for this function. 9010b57cec5SDimitry Andric unsigned getMaxFlatWorkGroupSize() const { 9020b57cec5SDimitry Andric return FlatWorkGroupSizes.second; 9030b57cec5SDimitry Andric } 9040b57cec5SDimitry Andric 9050b57cec5SDimitry Andric /// \returns A pair of default/requested minimum/maximum number of waves per 9060b57cec5SDimitry Andric /// execution unit. 9070b57cec5SDimitry Andric std::pair<unsigned, unsigned> getWavesPerEU() const { 9080b57cec5SDimitry Andric return WavesPerEU; 9090b57cec5SDimitry Andric } 9100b57cec5SDimitry Andric 9110b57cec5SDimitry Andric /// \returns Default/requested minimum number of waves per execution unit. 9120b57cec5SDimitry Andric unsigned getMinWavesPerEU() const { 9130b57cec5SDimitry Andric return WavesPerEU.first; 9140b57cec5SDimitry Andric } 9150b57cec5SDimitry Andric 9160b57cec5SDimitry Andric /// \returns Default/requested maximum number of waves per execution unit. 9170b57cec5SDimitry Andric unsigned getMaxWavesPerEU() const { 9180b57cec5SDimitry Andric return WavesPerEU.second; 9190b57cec5SDimitry Andric } 9200b57cec5SDimitry Andric 9210b57cec5SDimitry Andric /// \returns SGPR used for \p Dim's work group ID. 9225ffd83dbSDimitry Andric Register getWorkGroupIDSGPR(unsigned Dim) const { 9230b57cec5SDimitry Andric switch (Dim) { 9240b57cec5SDimitry Andric case 0: 9250b57cec5SDimitry Andric assert(hasWorkGroupIDX()); 9260b57cec5SDimitry Andric return ArgInfo.WorkGroupIDX.getRegister(); 9270b57cec5SDimitry Andric case 1: 9280b57cec5SDimitry Andric assert(hasWorkGroupIDY()); 9290b57cec5SDimitry Andric return ArgInfo.WorkGroupIDY.getRegister(); 9300b57cec5SDimitry Andric case 2: 9310b57cec5SDimitry Andric assert(hasWorkGroupIDZ()); 9320b57cec5SDimitry Andric return ArgInfo.WorkGroupIDZ.getRegister(); 9330b57cec5SDimitry Andric } 9340b57cec5SDimitry Andric llvm_unreachable("unexpected dimension"); 9350b57cec5SDimitry Andric } 9360b57cec5SDimitry Andric 937*81ad6265SDimitry Andric const AMDGPUBufferPseudoSourceValue * 938*81ad6265SDimitry Andric getBufferPSV(const AMDGPUTargetMachine &TM) { 939*81ad6265SDimitry Andric return &BufferPSV; 9400b57cec5SDimitry Andric } 9410b57cec5SDimitry Andric 942*81ad6265SDimitry Andric const AMDGPUImagePseudoSourceValue * 943*81ad6265SDimitry Andric getImagePSV(const AMDGPUTargetMachine &TM) { 944*81ad6265SDimitry Andric return &ImagePSV; 9450b57cec5SDimitry Andric } 9460b57cec5SDimitry Andric 947*81ad6265SDimitry Andric const AMDGPUGWSResourcePseudoSourceValue * 948*81ad6265SDimitry Andric getGWSPSV(const AMDGPUTargetMachine &TM) { 949*81ad6265SDimitry Andric return &GWSResourcePSV; 9500b57cec5SDimitry Andric } 9510b57cec5SDimitry Andric 9520b57cec5SDimitry Andric unsigned getOccupancy() const { 9530b57cec5SDimitry Andric return Occupancy; 9540b57cec5SDimitry Andric } 9550b57cec5SDimitry Andric 9560b57cec5SDimitry Andric unsigned getMinAllowedOccupancy() const { 9570b57cec5SDimitry Andric if (!isMemoryBound() && !needsWaveLimiter()) 9580b57cec5SDimitry Andric return Occupancy; 9590b57cec5SDimitry Andric return (Occupancy < 4) ? Occupancy : 4; 9600b57cec5SDimitry Andric } 9610b57cec5SDimitry Andric 9620b57cec5SDimitry Andric void limitOccupancy(const MachineFunction &MF); 9630b57cec5SDimitry Andric 9640b57cec5SDimitry Andric void limitOccupancy(unsigned Limit) { 9650b57cec5SDimitry Andric if (Occupancy > Limit) 9660b57cec5SDimitry Andric Occupancy = Limit; 9670b57cec5SDimitry Andric } 9680b57cec5SDimitry Andric 9690b57cec5SDimitry Andric void increaseOccupancy(const MachineFunction &MF, unsigned Limit) { 9700b57cec5SDimitry Andric if (Occupancy < Limit) 9710b57cec5SDimitry Andric Occupancy = Limit; 9720b57cec5SDimitry Andric limitOccupancy(MF); 9730b57cec5SDimitry Andric } 974349cc55cSDimitry Andric 975*81ad6265SDimitry Andric bool mayNeedAGPRs() const { 976*81ad6265SDimitry Andric return MayNeedAGPRs; 977*81ad6265SDimitry Andric } 978*81ad6265SDimitry Andric 979*81ad6265SDimitry Andric // \returns true if a function has a use of AGPRs via inline asm or 980*81ad6265SDimitry Andric // has a call which may use it. 981*81ad6265SDimitry Andric bool mayUseAGPRs(const MachineFunction &MF) const; 982*81ad6265SDimitry Andric 983349cc55cSDimitry Andric // \returns true if a function needs or may need AGPRs. 984349cc55cSDimitry Andric bool usesAGPRs(const MachineFunction &MF) const; 9850b57cec5SDimitry Andric }; 9860b57cec5SDimitry Andric 9870b57cec5SDimitry Andric } // end namespace llvm 9880b57cec5SDimitry Andric 9890b57cec5SDimitry Andric #endif // LLVM_LIB_TARGET_AMDGPU_SIMACHINEFUNCTIONINFO_H 990