10b57cec5SDimitry Andric //===-- SILowerControlFlow.cpp - Use predicates for control flow ----------===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric /// \file 100b57cec5SDimitry Andric /// This pass lowers the pseudo control flow instructions to real 110b57cec5SDimitry Andric /// machine instructions. 120b57cec5SDimitry Andric /// 130b57cec5SDimitry Andric /// All control flow is handled using predicated instructions and 140b57cec5SDimitry Andric /// a predicate stack. Each Scalar ALU controls the operations of 64 Vector 150b57cec5SDimitry Andric /// ALUs. The Scalar ALU can update the predicate for any of the Vector ALUs 16349cc55cSDimitry Andric /// by writing to the 64-bit EXEC register (each bit corresponds to a 170b57cec5SDimitry Andric /// single vector ALU). Typically, for predicates, a vector ALU will write 180b57cec5SDimitry Andric /// to its bit of the VCC register (like EXEC VCC is 64-bits, one for each 190b57cec5SDimitry Andric /// Vector ALU) and then the ScalarALU will AND the VCC register with the 200b57cec5SDimitry Andric /// EXEC to update the predicates. 210b57cec5SDimitry Andric /// 220b57cec5SDimitry Andric /// For example: 230b57cec5SDimitry Andric /// %vcc = V_CMP_GT_F32 %vgpr1, %vgpr2 240b57cec5SDimitry Andric /// %sgpr0 = SI_IF %vcc 250b57cec5SDimitry Andric /// %vgpr0 = V_ADD_F32 %vgpr0, %vgpr0 260b57cec5SDimitry Andric /// %sgpr0 = SI_ELSE %sgpr0 270b57cec5SDimitry Andric /// %vgpr0 = V_SUB_F32 %vgpr0, %vgpr0 280b57cec5SDimitry Andric /// SI_END_CF %sgpr0 290b57cec5SDimitry Andric /// 300b57cec5SDimitry Andric /// becomes: 310b57cec5SDimitry Andric /// 320b57cec5SDimitry Andric /// %sgpr0 = S_AND_SAVEEXEC_B64 %vcc // Save and update the exec mask 330b57cec5SDimitry Andric /// %sgpr0 = S_XOR_B64 %sgpr0, %exec // Clear live bits from saved exec mask 340b57cec5SDimitry Andric /// S_CBRANCH_EXECZ label0 // This instruction is an optional 350b57cec5SDimitry Andric /// // optimization which allows us to 360b57cec5SDimitry Andric /// // branch if all the bits of 370b57cec5SDimitry Andric /// // EXEC are zero. 380b57cec5SDimitry Andric /// %vgpr0 = V_ADD_F32 %vgpr0, %vgpr0 // Do the IF block of the branch 390b57cec5SDimitry Andric /// 400b57cec5SDimitry Andric /// label0: 41349cc55cSDimitry Andric /// %sgpr0 = S_OR_SAVEEXEC_B64 %sgpr0 // Restore the exec mask for the Then 42349cc55cSDimitry Andric /// // block 435ffd83dbSDimitry Andric /// %exec = S_XOR_B64 %sgpr0, %exec // Update the exec mask 440b57cec5SDimitry Andric /// S_BRANCH_EXECZ label1 // Use our branch optimization 450b57cec5SDimitry Andric /// // instruction again. 460b57cec5SDimitry Andric /// %vgpr0 = V_SUB_F32 %vgpr0, %vgpr // Do the THEN block 470b57cec5SDimitry Andric /// label1: 480b57cec5SDimitry Andric /// %exec = S_OR_B64 %exec, %sgpr0 // Re-enable saved exec mask bits 490b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 500b57cec5SDimitry Andric 510b57cec5SDimitry Andric #include "AMDGPU.h" 52e8d8bef9SDimitry Andric #include "GCNSubtarget.h" 530b57cec5SDimitry Andric #include "MCTargetDesc/AMDGPUMCTargetDesc.h" 545ffd83dbSDimitry Andric #include "llvm/ADT/SmallSet.h" 550b57cec5SDimitry Andric #include "llvm/CodeGen/LiveIntervals.h" 56349cc55cSDimitry Andric #include "llvm/CodeGen/LiveVariables.h" 57349cc55cSDimitry Andric #include "llvm/CodeGen/MachineDominators.h" 580b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunctionPass.h" 5904eeddc0SDimitry Andric #include "llvm/Target/TargetMachine.h" 600b57cec5SDimitry Andric 610b57cec5SDimitry Andric using namespace llvm; 620b57cec5SDimitry Andric 630b57cec5SDimitry Andric #define DEBUG_TYPE "si-lower-control-flow" 640b57cec5SDimitry Andric 655ffd83dbSDimitry Andric static cl::opt<bool> 665ffd83dbSDimitry Andric RemoveRedundantEndcf("amdgpu-remove-redundant-endcf", 675ffd83dbSDimitry Andric cl::init(true), cl::ReallyHidden); 685ffd83dbSDimitry Andric 690b57cec5SDimitry Andric namespace { 700b57cec5SDimitry Andric 710b57cec5SDimitry Andric class SILowerControlFlow : public MachineFunctionPass { 720b57cec5SDimitry Andric private: 730b57cec5SDimitry Andric const SIRegisterInfo *TRI = nullptr; 740b57cec5SDimitry Andric const SIInstrInfo *TII = nullptr; 750b57cec5SDimitry Andric LiveIntervals *LIS = nullptr; 76349cc55cSDimitry Andric LiveVariables *LV = nullptr; 77349cc55cSDimitry Andric MachineDominatorTree *MDT = nullptr; 780b57cec5SDimitry Andric MachineRegisterInfo *MRI = nullptr; 795ffd83dbSDimitry Andric SetVector<MachineInstr*> LoweredEndCf; 805ffd83dbSDimitry Andric DenseSet<Register> LoweredIf; 81fe6060f1SDimitry Andric SmallSet<MachineBasicBlock *, 4> KillBlocks; 82*5f757f3fSDimitry Andric SmallSet<Register, 8> RecomputeRegs; 830b57cec5SDimitry Andric 840b57cec5SDimitry Andric const TargetRegisterClass *BoolRC = nullptr; 850b57cec5SDimitry Andric unsigned AndOpc; 860b57cec5SDimitry Andric unsigned OrOpc; 870b57cec5SDimitry Andric unsigned XorOpc; 880b57cec5SDimitry Andric unsigned MovTermOpc; 890b57cec5SDimitry Andric unsigned Andn2TermOpc; 900b57cec5SDimitry Andric unsigned XorTermrOpc; 91e8d8bef9SDimitry Andric unsigned OrTermrOpc; 920b57cec5SDimitry Andric unsigned OrSaveExecOpc; 930b57cec5SDimitry Andric unsigned Exec; 940b57cec5SDimitry Andric 9504eeddc0SDimitry Andric bool EnableOptimizeEndCf = false; 9604eeddc0SDimitry Andric 97fe6060f1SDimitry Andric bool hasKill(const MachineBasicBlock *Begin, const MachineBasicBlock *End); 98fe6060f1SDimitry Andric 990b57cec5SDimitry Andric void emitIf(MachineInstr &MI); 1000b57cec5SDimitry Andric void emitElse(MachineInstr &MI); 1010b57cec5SDimitry Andric void emitIfBreak(MachineInstr &MI); 1020b57cec5SDimitry Andric void emitLoop(MachineInstr &MI); 103e8d8bef9SDimitry Andric 104e8d8bef9SDimitry Andric MachineBasicBlock *emitEndCf(MachineInstr &MI); 105e8d8bef9SDimitry Andric 106e8d8bef9SDimitry Andric void lowerInitExec(MachineBasicBlock *MBB, MachineInstr &MI); 1070b57cec5SDimitry Andric 1080b57cec5SDimitry Andric void findMaskOperands(MachineInstr &MI, unsigned OpNo, 1090b57cec5SDimitry Andric SmallVectorImpl<MachineOperand> &Src) const; 1100b57cec5SDimitry Andric 1110b57cec5SDimitry Andric void combineMasks(MachineInstr &MI); 1120b57cec5SDimitry Andric 113e8d8bef9SDimitry Andric bool removeMBBifRedundant(MachineBasicBlock &MBB); 114e8d8bef9SDimitry Andric 115e8d8bef9SDimitry Andric MachineBasicBlock *process(MachineInstr &MI); 1165ffd83dbSDimitry Andric 1175ffd83dbSDimitry Andric // Skip to the next instruction, ignoring debug instructions, and trivial 1185ffd83dbSDimitry Andric // block boundaries (blocks that have one (typically fallthrough) successor, 1195ffd83dbSDimitry Andric // and the successor has one predecessor. 1205ffd83dbSDimitry Andric MachineBasicBlock::iterator 1215ffd83dbSDimitry Andric skipIgnoreExecInstsTrivialSucc(MachineBasicBlock &MBB, 1225ffd83dbSDimitry Andric MachineBasicBlock::iterator It) const; 1235ffd83dbSDimitry Andric 124e8d8bef9SDimitry Andric /// Find the insertion point for a new conditional branch. 125e8d8bef9SDimitry Andric MachineBasicBlock::iterator 126e8d8bef9SDimitry Andric skipToUncondBrOrEnd(MachineBasicBlock &MBB, 127e8d8bef9SDimitry Andric MachineBasicBlock::iterator I) const { 128e8d8bef9SDimitry Andric assert(I->isTerminator()); 129e8d8bef9SDimitry Andric 130e8d8bef9SDimitry Andric // FIXME: What if we had multiple pre-existing conditional branches? 131e8d8bef9SDimitry Andric MachineBasicBlock::iterator End = MBB.end(); 132e8d8bef9SDimitry Andric while (I != End && !I->isUnconditionalBranch()) 133e8d8bef9SDimitry Andric ++I; 134e8d8bef9SDimitry Andric return I; 135e8d8bef9SDimitry Andric } 136e8d8bef9SDimitry Andric 1375ffd83dbSDimitry Andric // Remove redundant SI_END_CF instructions. 1385ffd83dbSDimitry Andric void optimizeEndCf(); 1395ffd83dbSDimitry Andric 1400b57cec5SDimitry Andric public: 1410b57cec5SDimitry Andric static char ID; 1420b57cec5SDimitry Andric 1430b57cec5SDimitry Andric SILowerControlFlow() : MachineFunctionPass(ID) {} 1440b57cec5SDimitry Andric 1450b57cec5SDimitry Andric bool runOnMachineFunction(MachineFunction &MF) override; 1460b57cec5SDimitry Andric 1470b57cec5SDimitry Andric StringRef getPassName() const override { 1480b57cec5SDimitry Andric return "SI Lower control flow pseudo instructions"; 1490b57cec5SDimitry Andric } 1500b57cec5SDimitry Andric 1510b57cec5SDimitry Andric void getAnalysisUsage(AnalysisUsage &AU) const override { 152753f127fSDimitry Andric AU.addUsedIfAvailable<LiveIntervals>(); 1530b57cec5SDimitry Andric // Should preserve the same set that TwoAddressInstructions does. 154349cc55cSDimitry Andric AU.addPreserved<MachineDominatorTree>(); 1550b57cec5SDimitry Andric AU.addPreserved<SlotIndexes>(); 1560b57cec5SDimitry Andric AU.addPreserved<LiveIntervals>(); 1570b57cec5SDimitry Andric AU.addPreservedID(LiveVariablesID); 1580b57cec5SDimitry Andric MachineFunctionPass::getAnalysisUsage(AU); 1590b57cec5SDimitry Andric } 1600b57cec5SDimitry Andric }; 1610b57cec5SDimitry Andric 1620b57cec5SDimitry Andric } // end anonymous namespace 1630b57cec5SDimitry Andric 1640b57cec5SDimitry Andric char SILowerControlFlow::ID = 0; 1650b57cec5SDimitry Andric 1660b57cec5SDimitry Andric INITIALIZE_PASS(SILowerControlFlow, DEBUG_TYPE, 1670b57cec5SDimitry Andric "SI lower control flow", false, false) 1680b57cec5SDimitry Andric 1690b57cec5SDimitry Andric static void setImpSCCDefDead(MachineInstr &MI, bool IsDead) { 1700b57cec5SDimitry Andric MachineOperand &ImpDefSCC = MI.getOperand(3); 1710b57cec5SDimitry Andric assert(ImpDefSCC.getReg() == AMDGPU::SCC && ImpDefSCC.isDef()); 1720b57cec5SDimitry Andric 1730b57cec5SDimitry Andric ImpDefSCC.setIsDead(IsDead); 1740b57cec5SDimitry Andric } 1750b57cec5SDimitry Andric 1760b57cec5SDimitry Andric char &llvm::SILowerControlFlowID = SILowerControlFlow::ID; 1770b57cec5SDimitry Andric 178fe6060f1SDimitry Andric bool SILowerControlFlow::hasKill(const MachineBasicBlock *Begin, 179fe6060f1SDimitry Andric const MachineBasicBlock *End) { 1805ffd83dbSDimitry Andric DenseSet<const MachineBasicBlock*> Visited; 181e8d8bef9SDimitry Andric SmallVector<MachineBasicBlock *, 4> Worklist(Begin->successors()); 1825ffd83dbSDimitry Andric 1835ffd83dbSDimitry Andric while (!Worklist.empty()) { 1845ffd83dbSDimitry Andric MachineBasicBlock *MBB = Worklist.pop_back_val(); 1855ffd83dbSDimitry Andric 1865ffd83dbSDimitry Andric if (MBB == End || !Visited.insert(MBB).second) 1875ffd83dbSDimitry Andric continue; 188fe6060f1SDimitry Andric if (KillBlocks.contains(MBB)) 1895ffd83dbSDimitry Andric return true; 1905ffd83dbSDimitry Andric 1915ffd83dbSDimitry Andric Worklist.append(MBB->succ_begin(), MBB->succ_end()); 1925ffd83dbSDimitry Andric } 1935ffd83dbSDimitry Andric 1945ffd83dbSDimitry Andric return false; 1955ffd83dbSDimitry Andric } 1965ffd83dbSDimitry Andric 1975ffd83dbSDimitry Andric static bool isSimpleIf(const MachineInstr &MI, const MachineRegisterInfo *MRI) { 1988bcb0991SDimitry Andric Register SaveExecReg = MI.getOperand(0).getReg(); 1990b57cec5SDimitry Andric auto U = MRI->use_instr_nodbg_begin(SaveExecReg); 2000b57cec5SDimitry Andric 2010b57cec5SDimitry Andric if (U == MRI->use_instr_nodbg_end() || 2020b57cec5SDimitry Andric std::next(U) != MRI->use_instr_nodbg_end() || 2030b57cec5SDimitry Andric U->getOpcode() != AMDGPU::SI_END_CF) 2040b57cec5SDimitry Andric return false; 2050b57cec5SDimitry Andric 2060b57cec5SDimitry Andric return true; 2070b57cec5SDimitry Andric } 2080b57cec5SDimitry Andric 2090b57cec5SDimitry Andric void SILowerControlFlow::emitIf(MachineInstr &MI) { 2100b57cec5SDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 2110b57cec5SDimitry Andric const DebugLoc &DL = MI.getDebugLoc(); 2120b57cec5SDimitry Andric MachineBasicBlock::iterator I(&MI); 2135ffd83dbSDimitry Andric Register SaveExecReg = MI.getOperand(0).getReg(); 2140b57cec5SDimitry Andric MachineOperand& Cond = MI.getOperand(1); 2158bcb0991SDimitry Andric assert(Cond.getSubReg() == AMDGPU::NoSubRegister); 2160b57cec5SDimitry Andric 2170b57cec5SDimitry Andric MachineOperand &ImpDefSCC = MI.getOperand(4); 2180b57cec5SDimitry Andric assert(ImpDefSCC.getReg() == AMDGPU::SCC && ImpDefSCC.isDef()); 2190b57cec5SDimitry Andric 2200b57cec5SDimitry Andric // If there is only one use of save exec register and that use is SI_END_CF, 2210b57cec5SDimitry Andric // we can optimize SI_IF by returning the full saved exec mask instead of 2220b57cec5SDimitry Andric // just cleared bits. 2235ffd83dbSDimitry Andric bool SimpleIf = isSimpleIf(MI, MRI); 2245ffd83dbSDimitry Andric 225fe6060f1SDimitry Andric if (SimpleIf) { 2265ffd83dbSDimitry Andric // Check for SI_KILL_*_TERMINATOR on path from if to endif. 2275ffd83dbSDimitry Andric // if there is any such terminator simplifications are not safe. 2285ffd83dbSDimitry Andric auto UseMI = MRI->use_instr_nodbg_begin(SaveExecReg); 229fe6060f1SDimitry Andric SimpleIf = !hasKill(MI.getParent(), UseMI->getParent()); 2305ffd83dbSDimitry Andric } 2310b57cec5SDimitry Andric 2320b57cec5SDimitry Andric // Add an implicit def of exec to discourage scheduling VALU after this which 2330b57cec5SDimitry Andric // will interfere with trying to form s_and_saveexec_b64 later. 2340b57cec5SDimitry Andric Register CopyReg = SimpleIf ? SaveExecReg 2350b57cec5SDimitry Andric : MRI->createVirtualRegister(BoolRC); 2360b57cec5SDimitry Andric MachineInstr *CopyExec = 2370b57cec5SDimitry Andric BuildMI(MBB, I, DL, TII->get(AMDGPU::COPY), CopyReg) 2380b57cec5SDimitry Andric .addReg(Exec) 2390b57cec5SDimitry Andric .addReg(Exec, RegState::ImplicitDefine); 2405ffd83dbSDimitry Andric LoweredIf.insert(CopyReg); 2410b57cec5SDimitry Andric 2428bcb0991SDimitry Andric Register Tmp = MRI->createVirtualRegister(BoolRC); 2430b57cec5SDimitry Andric 2440b57cec5SDimitry Andric MachineInstr *And = 2450b57cec5SDimitry Andric BuildMI(MBB, I, DL, TII->get(AndOpc), Tmp) 2460b57cec5SDimitry Andric .addReg(CopyReg) 2470b57cec5SDimitry Andric .add(Cond); 248349cc55cSDimitry Andric if (LV) 249349cc55cSDimitry Andric LV->replaceKillInstruction(Cond.getReg(), MI, *And); 2500b57cec5SDimitry Andric 2510b57cec5SDimitry Andric setImpSCCDefDead(*And, true); 2520b57cec5SDimitry Andric 2530b57cec5SDimitry Andric MachineInstr *Xor = nullptr; 2540b57cec5SDimitry Andric if (!SimpleIf) { 2550b57cec5SDimitry Andric Xor = 2560b57cec5SDimitry Andric BuildMI(MBB, I, DL, TII->get(XorOpc), SaveExecReg) 2570b57cec5SDimitry Andric .addReg(Tmp) 2580b57cec5SDimitry Andric .addReg(CopyReg); 2590b57cec5SDimitry Andric setImpSCCDefDead(*Xor, ImpDefSCC.isDead()); 2600b57cec5SDimitry Andric } 2610b57cec5SDimitry Andric 2620b57cec5SDimitry Andric // Use a copy that is a terminator to get correct spill code placement it with 2630b57cec5SDimitry Andric // fast regalloc. 2640b57cec5SDimitry Andric MachineInstr *SetExec = 2650b57cec5SDimitry Andric BuildMI(MBB, I, DL, TII->get(MovTermOpc), Exec) 2660b57cec5SDimitry Andric .addReg(Tmp, RegState::Kill); 267349cc55cSDimitry Andric if (LV) 268349cc55cSDimitry Andric LV->getVarInfo(Tmp).Kills.push_back(SetExec); 2690b57cec5SDimitry Andric 270e8d8bef9SDimitry Andric // Skip ahead to the unconditional branch in case there are other terminators 271e8d8bef9SDimitry Andric // present. 272e8d8bef9SDimitry Andric I = skipToUncondBrOrEnd(MBB, I); 273e8d8bef9SDimitry Andric 2745ffd83dbSDimitry Andric // Insert the S_CBRANCH_EXECZ instruction which will be optimized later 2755ffd83dbSDimitry Andric // during SIRemoveShortExecBranches. 2765ffd83dbSDimitry Andric MachineInstr *NewBr = BuildMI(MBB, I, DL, TII->get(AMDGPU::S_CBRANCH_EXECZ)) 2770b57cec5SDimitry Andric .add(MI.getOperand(2)); 2780b57cec5SDimitry Andric 2790b57cec5SDimitry Andric if (!LIS) { 2800b57cec5SDimitry Andric MI.eraseFromParent(); 2810b57cec5SDimitry Andric return; 2820b57cec5SDimitry Andric } 2830b57cec5SDimitry Andric 2840b57cec5SDimitry Andric LIS->InsertMachineInstrInMaps(*CopyExec); 2850b57cec5SDimitry Andric 2860b57cec5SDimitry Andric // Replace with and so we don't need to fix the live interval for condition 2870b57cec5SDimitry Andric // register. 2880b57cec5SDimitry Andric LIS->ReplaceMachineInstrInMaps(MI, *And); 2890b57cec5SDimitry Andric 2900b57cec5SDimitry Andric if (!SimpleIf) 2910b57cec5SDimitry Andric LIS->InsertMachineInstrInMaps(*Xor); 2920b57cec5SDimitry Andric LIS->InsertMachineInstrInMaps(*SetExec); 2930b57cec5SDimitry Andric LIS->InsertMachineInstrInMaps(*NewBr); 2940b57cec5SDimitry Andric 2950b57cec5SDimitry Andric LIS->removeAllRegUnitsForPhysReg(AMDGPU::EXEC); 2960b57cec5SDimitry Andric MI.eraseFromParent(); 2970b57cec5SDimitry Andric 2980b57cec5SDimitry Andric // FIXME: Is there a better way of adjusting the liveness? It shouldn't be 2990b57cec5SDimitry Andric // hard to add another def here but I'm not sure how to correctly update the 3000b57cec5SDimitry Andric // valno. 301*5f757f3fSDimitry Andric RecomputeRegs.insert(SaveExecReg); 3020b57cec5SDimitry Andric LIS->createAndComputeVirtRegInterval(Tmp); 3030b57cec5SDimitry Andric if (!SimpleIf) 3040b57cec5SDimitry Andric LIS->createAndComputeVirtRegInterval(CopyReg); 3050b57cec5SDimitry Andric } 3060b57cec5SDimitry Andric 3070b57cec5SDimitry Andric void SILowerControlFlow::emitElse(MachineInstr &MI) { 3080b57cec5SDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 3090b57cec5SDimitry Andric const DebugLoc &DL = MI.getDebugLoc(); 3100b57cec5SDimitry Andric 3115ffd83dbSDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 312*5f757f3fSDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 3130b57cec5SDimitry Andric 3140b57cec5SDimitry Andric MachineBasicBlock::iterator Start = MBB.begin(); 3150b57cec5SDimitry Andric 3160b57cec5SDimitry Andric // This must be inserted before phis and any spill code inserted before the 3170b57cec5SDimitry Andric // else. 318e8d8bef9SDimitry Andric Register SaveReg = MRI->createVirtualRegister(BoolRC); 3190b57cec5SDimitry Andric MachineInstr *OrSaveExec = 3200b57cec5SDimitry Andric BuildMI(MBB, Start, DL, TII->get(OrSaveExecOpc), SaveReg) 321e8d8bef9SDimitry Andric .add(MI.getOperand(1)); // Saved EXEC 322349cc55cSDimitry Andric if (LV) 323*5f757f3fSDimitry Andric LV->replaceKillInstruction(SrcReg, MI, *OrSaveExec); 3240b57cec5SDimitry Andric 3250b57cec5SDimitry Andric MachineBasicBlock *DestBB = MI.getOperand(2).getMBB(); 3260b57cec5SDimitry Andric 3270b57cec5SDimitry Andric MachineBasicBlock::iterator ElsePt(MI); 3280b57cec5SDimitry Andric 329e8d8bef9SDimitry Andric // This accounts for any modification of the EXEC mask within the block and 330e8d8bef9SDimitry Andric // can be optimized out pre-RA when not required. 331e8d8bef9SDimitry Andric MachineInstr *And = BuildMI(MBB, ElsePt, DL, TII->get(AndOpc), DstReg) 3320b57cec5SDimitry Andric .addReg(Exec) 3330b57cec5SDimitry Andric .addReg(SaveReg); 3340b57cec5SDimitry Andric 3350b57cec5SDimitry Andric MachineInstr *Xor = 3360b57cec5SDimitry Andric BuildMI(MBB, ElsePt, DL, TII->get(XorTermrOpc), Exec) 3370b57cec5SDimitry Andric .addReg(Exec) 3380b57cec5SDimitry Andric .addReg(DstReg); 3390b57cec5SDimitry Andric 340e8d8bef9SDimitry Andric // Skip ahead to the unconditional branch in case there are other terminators 341e8d8bef9SDimitry Andric // present. 342e8d8bef9SDimitry Andric ElsePt = skipToUncondBrOrEnd(MBB, ElsePt); 343e8d8bef9SDimitry Andric 3440b57cec5SDimitry Andric MachineInstr *Branch = 3455ffd83dbSDimitry Andric BuildMI(MBB, ElsePt, DL, TII->get(AMDGPU::S_CBRANCH_EXECZ)) 3460b57cec5SDimitry Andric .addMBB(DestBB); 3470b57cec5SDimitry Andric 3480b57cec5SDimitry Andric if (!LIS) { 3490b57cec5SDimitry Andric MI.eraseFromParent(); 3500b57cec5SDimitry Andric return; 3510b57cec5SDimitry Andric } 3520b57cec5SDimitry Andric 3530b57cec5SDimitry Andric LIS->RemoveMachineInstrFromMaps(MI); 3540b57cec5SDimitry Andric MI.eraseFromParent(); 3550b57cec5SDimitry Andric 3560b57cec5SDimitry Andric LIS->InsertMachineInstrInMaps(*OrSaveExec); 357*5f757f3fSDimitry Andric LIS->InsertMachineInstrInMaps(*And); 3580b57cec5SDimitry Andric 3590b57cec5SDimitry Andric LIS->InsertMachineInstrInMaps(*Xor); 3600b57cec5SDimitry Andric LIS->InsertMachineInstrInMaps(*Branch); 3610b57cec5SDimitry Andric 362*5f757f3fSDimitry Andric RecomputeRegs.insert(SrcReg); 363*5f757f3fSDimitry Andric RecomputeRegs.insert(DstReg); 3640b57cec5SDimitry Andric LIS->createAndComputeVirtRegInterval(SaveReg); 3650b57cec5SDimitry Andric 3660b57cec5SDimitry Andric // Let this be recomputed. 3670b57cec5SDimitry Andric LIS->removeAllRegUnitsForPhysReg(AMDGPU::EXEC); 3680b57cec5SDimitry Andric } 3690b57cec5SDimitry Andric 3700b57cec5SDimitry Andric void SILowerControlFlow::emitIfBreak(MachineInstr &MI) { 3710b57cec5SDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 3720b57cec5SDimitry Andric const DebugLoc &DL = MI.getDebugLoc(); 3735ffd83dbSDimitry Andric auto Dst = MI.getOperand(0).getReg(); 3740b57cec5SDimitry Andric 3750b57cec5SDimitry Andric // Skip ANDing with exec if the break condition is already masked by exec 3760b57cec5SDimitry Andric // because it is a V_CMP in the same basic block. (We know the break 3770b57cec5SDimitry Andric // condition operand was an i1 in IR, so if it is a VALU instruction it must 3780b57cec5SDimitry Andric // be one with a carry-out.) 3790b57cec5SDimitry Andric bool SkipAnding = false; 3800b57cec5SDimitry Andric if (MI.getOperand(1).isReg()) { 3810b57cec5SDimitry Andric if (MachineInstr *Def = MRI->getUniqueVRegDef(MI.getOperand(1).getReg())) { 3820b57cec5SDimitry Andric SkipAnding = Def->getParent() == MI.getParent() 3830b57cec5SDimitry Andric && SIInstrInfo::isVALU(*Def); 3840b57cec5SDimitry Andric } 3850b57cec5SDimitry Andric } 3860b57cec5SDimitry Andric 3870b57cec5SDimitry Andric // AND the break condition operand with exec, then OR that into the "loop 3880b57cec5SDimitry Andric // exit" mask. 3890b57cec5SDimitry Andric MachineInstr *And = nullptr, *Or = nullptr; 390*5f757f3fSDimitry Andric Register AndReg; 3910b57cec5SDimitry Andric if (!SkipAnding) { 392*5f757f3fSDimitry Andric AndReg = MRI->createVirtualRegister(BoolRC); 393480093f4SDimitry Andric And = BuildMI(MBB, &MI, DL, TII->get(AndOpc), AndReg) 3940b57cec5SDimitry Andric .addReg(Exec) 3950b57cec5SDimitry Andric .add(MI.getOperand(1)); 396349cc55cSDimitry Andric if (LV) 397349cc55cSDimitry Andric LV->replaceKillInstruction(MI.getOperand(1).getReg(), MI, *And); 3980b57cec5SDimitry Andric Or = BuildMI(MBB, &MI, DL, TII->get(OrOpc), Dst) 399480093f4SDimitry Andric .addReg(AndReg) 4000b57cec5SDimitry Andric .add(MI.getOperand(2)); 401349cc55cSDimitry Andric } else { 4020b57cec5SDimitry Andric Or = BuildMI(MBB, &MI, DL, TII->get(OrOpc), Dst) 4030b57cec5SDimitry Andric .add(MI.getOperand(1)) 4040b57cec5SDimitry Andric .add(MI.getOperand(2)); 405349cc55cSDimitry Andric if (LV) 406349cc55cSDimitry Andric LV->replaceKillInstruction(MI.getOperand(1).getReg(), MI, *Or); 407349cc55cSDimitry Andric } 408349cc55cSDimitry Andric if (LV) 409349cc55cSDimitry Andric LV->replaceKillInstruction(MI.getOperand(2).getReg(), MI, *Or); 4100b57cec5SDimitry Andric 4110b57cec5SDimitry Andric if (LIS) { 4120b57cec5SDimitry Andric LIS->ReplaceMachineInstrInMaps(MI, *Or); 413*5f757f3fSDimitry Andric if (And) { 414*5f757f3fSDimitry Andric // Read of original operand 1 is on And now not Or. 415*5f757f3fSDimitry Andric RecomputeRegs.insert(And->getOperand(2).getReg()); 416*5f757f3fSDimitry Andric LIS->InsertMachineInstrInMaps(*And); 417*5f757f3fSDimitry Andric LIS->createAndComputeVirtRegInterval(AndReg); 418*5f757f3fSDimitry Andric } 4190b57cec5SDimitry Andric } 4200b57cec5SDimitry Andric 4210b57cec5SDimitry Andric MI.eraseFromParent(); 4220b57cec5SDimitry Andric } 4230b57cec5SDimitry Andric 4240b57cec5SDimitry Andric void SILowerControlFlow::emitLoop(MachineInstr &MI) { 4250b57cec5SDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 4260b57cec5SDimitry Andric const DebugLoc &DL = MI.getDebugLoc(); 4270b57cec5SDimitry Andric 4280b57cec5SDimitry Andric MachineInstr *AndN2 = 4290b57cec5SDimitry Andric BuildMI(MBB, &MI, DL, TII->get(Andn2TermOpc), Exec) 4300b57cec5SDimitry Andric .addReg(Exec) 4310b57cec5SDimitry Andric .add(MI.getOperand(0)); 43206c3fb27SDimitry Andric if (LV) 43306c3fb27SDimitry Andric LV->replaceKillInstruction(MI.getOperand(0).getReg(), MI, *AndN2); 4340b57cec5SDimitry Andric 435e8d8bef9SDimitry Andric auto BranchPt = skipToUncondBrOrEnd(MBB, MI.getIterator()); 4360b57cec5SDimitry Andric MachineInstr *Branch = 437e8d8bef9SDimitry Andric BuildMI(MBB, BranchPt, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ)) 4380b57cec5SDimitry Andric .add(MI.getOperand(1)); 4390b57cec5SDimitry Andric 4400b57cec5SDimitry Andric if (LIS) { 441*5f757f3fSDimitry Andric RecomputeRegs.insert(MI.getOperand(0).getReg()); 4420b57cec5SDimitry Andric LIS->ReplaceMachineInstrInMaps(MI, *AndN2); 4430b57cec5SDimitry Andric LIS->InsertMachineInstrInMaps(*Branch); 4440b57cec5SDimitry Andric } 4450b57cec5SDimitry Andric 4460b57cec5SDimitry Andric MI.eraseFromParent(); 4470b57cec5SDimitry Andric } 4480b57cec5SDimitry Andric 4495ffd83dbSDimitry Andric MachineBasicBlock::iterator 4505ffd83dbSDimitry Andric SILowerControlFlow::skipIgnoreExecInstsTrivialSucc( 4515ffd83dbSDimitry Andric MachineBasicBlock &MBB, MachineBasicBlock::iterator It) const { 4525ffd83dbSDimitry Andric 4535ffd83dbSDimitry Andric SmallSet<const MachineBasicBlock *, 4> Visited; 4545ffd83dbSDimitry Andric MachineBasicBlock *B = &MBB; 4555ffd83dbSDimitry Andric do { 4565ffd83dbSDimitry Andric if (!Visited.insert(B).second) 4575ffd83dbSDimitry Andric return MBB.end(); 4585ffd83dbSDimitry Andric 4595ffd83dbSDimitry Andric auto E = B->end(); 4605ffd83dbSDimitry Andric for ( ; It != E; ++It) { 4615ffd83dbSDimitry Andric if (TII->mayReadEXEC(*MRI, *It)) 4625ffd83dbSDimitry Andric break; 4635ffd83dbSDimitry Andric } 4645ffd83dbSDimitry Andric 4655ffd83dbSDimitry Andric if (It != E) 4665ffd83dbSDimitry Andric return It; 4675ffd83dbSDimitry Andric 4685ffd83dbSDimitry Andric if (B->succ_size() != 1) 4695ffd83dbSDimitry Andric return MBB.end(); 4705ffd83dbSDimitry Andric 4715ffd83dbSDimitry Andric // If there is one trivial successor, advance to the next block. 4725ffd83dbSDimitry Andric MachineBasicBlock *Succ = *B->succ_begin(); 4735ffd83dbSDimitry Andric 4745ffd83dbSDimitry Andric It = Succ->begin(); 4755ffd83dbSDimitry Andric B = Succ; 4765ffd83dbSDimitry Andric } while (true); 4775ffd83dbSDimitry Andric } 4785ffd83dbSDimitry Andric 479e8d8bef9SDimitry Andric MachineBasicBlock *SILowerControlFlow::emitEndCf(MachineInstr &MI) { 4800b57cec5SDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 4810b57cec5SDimitry Andric const DebugLoc &DL = MI.getDebugLoc(); 4820b57cec5SDimitry Andric 483e8d8bef9SDimitry Andric MachineBasicBlock::iterator InsPt = MBB.begin(); 484e8d8bef9SDimitry Andric 485e8d8bef9SDimitry Andric // If we have instructions that aren't prolog instructions, split the block 486e8d8bef9SDimitry Andric // and emit a terminator instruction. This ensures correct spill placement. 487e8d8bef9SDimitry Andric // FIXME: We should unconditionally split the block here. 488e8d8bef9SDimitry Andric bool NeedBlockSplit = false; 489e8d8bef9SDimitry Andric Register DataReg = MI.getOperand(0).getReg(); 490e8d8bef9SDimitry Andric for (MachineBasicBlock::iterator I = InsPt, E = MI.getIterator(); 491e8d8bef9SDimitry Andric I != E; ++I) { 492e8d8bef9SDimitry Andric if (I->modifiesRegister(DataReg, TRI)) { 493e8d8bef9SDimitry Andric NeedBlockSplit = true; 494e8d8bef9SDimitry Andric break; 495e8d8bef9SDimitry Andric } 496e8d8bef9SDimitry Andric } 497e8d8bef9SDimitry Andric 498e8d8bef9SDimitry Andric unsigned Opcode = OrOpc; 499e8d8bef9SDimitry Andric MachineBasicBlock *SplitBB = &MBB; 500e8d8bef9SDimitry Andric if (NeedBlockSplit) { 501e8d8bef9SDimitry Andric SplitBB = MBB.splitAt(MI, /*UpdateLiveIns*/true, LIS); 502349cc55cSDimitry Andric if (MDT && SplitBB != &MBB) { 503349cc55cSDimitry Andric MachineDomTreeNode *MBBNode = (*MDT)[&MBB]; 504349cc55cSDimitry Andric SmallVector<MachineDomTreeNode *> Children(MBBNode->begin(), 505349cc55cSDimitry Andric MBBNode->end()); 506349cc55cSDimitry Andric MachineDomTreeNode *SplitBBNode = MDT->addNewBlock(SplitBB, &MBB); 507349cc55cSDimitry Andric for (MachineDomTreeNode *Child : Children) 508349cc55cSDimitry Andric MDT->changeImmediateDominator(Child, SplitBBNode); 509349cc55cSDimitry Andric } 510e8d8bef9SDimitry Andric Opcode = OrTermrOpc; 511e8d8bef9SDimitry Andric InsPt = MI; 512e8d8bef9SDimitry Andric } 513e8d8bef9SDimitry Andric 514e8d8bef9SDimitry Andric MachineInstr *NewMI = 515e8d8bef9SDimitry Andric BuildMI(MBB, InsPt, DL, TII->get(Opcode), Exec) 5160b57cec5SDimitry Andric .addReg(Exec) 5170b57cec5SDimitry Andric .add(MI.getOperand(0)); 51881ad6265SDimitry Andric if (LV) { 51981ad6265SDimitry Andric LV->replaceKillInstruction(DataReg, MI, *NewMI); 52081ad6265SDimitry Andric 52181ad6265SDimitry Andric if (SplitBB != &MBB) { 52206c3fb27SDimitry Andric // Track the set of registers defined in the original block so we don't 52306c3fb27SDimitry Andric // accidentally add the original block to AliveBlocks. AliveBlocks only 52406c3fb27SDimitry Andric // includes blocks which are live through, which excludes live outs and 52506c3fb27SDimitry Andric // local defs. 52606c3fb27SDimitry Andric DenseSet<Register> DefInOrigBlock; 52706c3fb27SDimitry Andric 52806c3fb27SDimitry Andric for (MachineBasicBlock *BlockPiece : {&MBB, SplitBB}) { 52906c3fb27SDimitry Andric for (MachineInstr &X : *BlockPiece) { 53006c3fb27SDimitry Andric for (MachineOperand &Op : X.all_defs()) { 53106c3fb27SDimitry Andric if (Op.getReg().isVirtual()) 53206c3fb27SDimitry Andric DefInOrigBlock.insert(Op.getReg()); 53306c3fb27SDimitry Andric } 53481ad6265SDimitry Andric } 53581ad6265SDimitry Andric } 53681ad6265SDimitry Andric 53781ad6265SDimitry Andric for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) { 53881ad6265SDimitry Andric Register Reg = Register::index2VirtReg(i); 53981ad6265SDimitry Andric LiveVariables::VarInfo &VI = LV->getVarInfo(Reg); 54081ad6265SDimitry Andric 54181ad6265SDimitry Andric if (VI.AliveBlocks.test(MBB.getNumber())) 54281ad6265SDimitry Andric VI.AliveBlocks.set(SplitBB->getNumber()); 54381ad6265SDimitry Andric else { 54481ad6265SDimitry Andric for (MachineInstr *Kill : VI.Kills) { 54506c3fb27SDimitry Andric if (Kill->getParent() == SplitBB && !DefInOrigBlock.contains(Reg)) 54681ad6265SDimitry Andric VI.AliveBlocks.set(MBB.getNumber()); 54781ad6265SDimitry Andric } 54881ad6265SDimitry Andric } 54981ad6265SDimitry Andric } 55081ad6265SDimitry Andric } 55181ad6265SDimitry Andric } 5520b57cec5SDimitry Andric 5535ffd83dbSDimitry Andric LoweredEndCf.insert(NewMI); 5545ffd83dbSDimitry Andric 555fe6060f1SDimitry Andric if (LIS) 5560b57cec5SDimitry Andric LIS->ReplaceMachineInstrInMaps(MI, *NewMI); 5570b57cec5SDimitry Andric 5580b57cec5SDimitry Andric MI.eraseFromParent(); 5590b57cec5SDimitry Andric 5600b57cec5SDimitry Andric if (LIS) 5610b57cec5SDimitry Andric LIS->handleMove(*NewMI); 562e8d8bef9SDimitry Andric return SplitBB; 5630b57cec5SDimitry Andric } 5640b57cec5SDimitry Andric 5650b57cec5SDimitry Andric // Returns replace operands for a logical operation, either single result 5660b57cec5SDimitry Andric // for exec or two operands if source was another equivalent operation. 5670b57cec5SDimitry Andric void SILowerControlFlow::findMaskOperands(MachineInstr &MI, unsigned OpNo, 5680b57cec5SDimitry Andric SmallVectorImpl<MachineOperand> &Src) const { 5690b57cec5SDimitry Andric MachineOperand &Op = MI.getOperand(OpNo); 570e8d8bef9SDimitry Andric if (!Op.isReg() || !Op.getReg().isVirtual()) { 5710b57cec5SDimitry Andric Src.push_back(Op); 5720b57cec5SDimitry Andric return; 5730b57cec5SDimitry Andric } 5740b57cec5SDimitry Andric 5750b57cec5SDimitry Andric MachineInstr *Def = MRI->getUniqueVRegDef(Op.getReg()); 5760b57cec5SDimitry Andric if (!Def || Def->getParent() != MI.getParent() || 5770b57cec5SDimitry Andric !(Def->isFullCopy() || (Def->getOpcode() == MI.getOpcode()))) 5780b57cec5SDimitry Andric return; 5790b57cec5SDimitry Andric 5800b57cec5SDimitry Andric // Make sure we do not modify exec between def and use. 58181ad6265SDimitry Andric // A copy with implicitly defined exec inserted earlier is an exclusion, it 5820b57cec5SDimitry Andric // does not really modify exec. 5830b57cec5SDimitry Andric for (auto I = Def->getIterator(); I != MI.getIterator(); ++I) 5840b57cec5SDimitry Andric if (I->modifiesRegister(AMDGPU::EXEC, TRI) && 5850b57cec5SDimitry Andric !(I->isCopy() && I->getOperand(0).getReg() != Exec)) 5860b57cec5SDimitry Andric return; 5870b57cec5SDimitry Andric 5880b57cec5SDimitry Andric for (const auto &SrcOp : Def->explicit_operands()) 5890b57cec5SDimitry Andric if (SrcOp.isReg() && SrcOp.isUse() && 590e8d8bef9SDimitry Andric (SrcOp.getReg().isVirtual() || SrcOp.getReg() == Exec)) 5910b57cec5SDimitry Andric Src.push_back(SrcOp); 5920b57cec5SDimitry Andric } 5930b57cec5SDimitry Andric 5940b57cec5SDimitry Andric // Search and combine pairs of equivalent instructions, like 5950b57cec5SDimitry Andric // S_AND_B64 x, (S_AND_B64 x, y) => S_AND_B64 x, y 5960b57cec5SDimitry Andric // S_OR_B64 x, (S_OR_B64 x, y) => S_OR_B64 x, y 5970b57cec5SDimitry Andric // One of the operands is exec mask. 5980b57cec5SDimitry Andric void SILowerControlFlow::combineMasks(MachineInstr &MI) { 5990b57cec5SDimitry Andric assert(MI.getNumExplicitOperands() == 3); 6000b57cec5SDimitry Andric SmallVector<MachineOperand, 4> Ops; 6010b57cec5SDimitry Andric unsigned OpToReplace = 1; 6020b57cec5SDimitry Andric findMaskOperands(MI, 1, Ops); 6030b57cec5SDimitry Andric if (Ops.size() == 1) OpToReplace = 2; // First operand can be exec or its copy 6040b57cec5SDimitry Andric findMaskOperands(MI, 2, Ops); 6050b57cec5SDimitry Andric if (Ops.size() != 3) return; 6060b57cec5SDimitry Andric 6070b57cec5SDimitry Andric unsigned UniqueOpndIdx; 6080b57cec5SDimitry Andric if (Ops[0].isIdenticalTo(Ops[1])) UniqueOpndIdx = 2; 6090b57cec5SDimitry Andric else if (Ops[0].isIdenticalTo(Ops[2])) UniqueOpndIdx = 1; 6100b57cec5SDimitry Andric else if (Ops[1].isIdenticalTo(Ops[2])) UniqueOpndIdx = 1; 6110b57cec5SDimitry Andric else return; 6120b57cec5SDimitry Andric 6138bcb0991SDimitry Andric Register Reg = MI.getOperand(OpToReplace).getReg(); 61481ad6265SDimitry Andric MI.removeOperand(OpToReplace); 6150b57cec5SDimitry Andric MI.addOperand(Ops[UniqueOpndIdx]); 6160b57cec5SDimitry Andric if (MRI->use_empty(Reg)) 6170b57cec5SDimitry Andric MRI->getUniqueVRegDef(Reg)->eraseFromParent(); 6180b57cec5SDimitry Andric } 6190b57cec5SDimitry Andric 6205ffd83dbSDimitry Andric void SILowerControlFlow::optimizeEndCf() { 62181ad6265SDimitry Andric // If the only instruction immediately following this END_CF is another 6225ffd83dbSDimitry Andric // END_CF in the only successor we can avoid emitting exec mask restore here. 62304eeddc0SDimitry Andric if (!EnableOptimizeEndCf) 6245ffd83dbSDimitry Andric return; 6250b57cec5SDimitry Andric 62604eeddc0SDimitry Andric for (MachineInstr *MI : reverse(LoweredEndCf)) { 6275ffd83dbSDimitry Andric MachineBasicBlock &MBB = *MI->getParent(); 6285ffd83dbSDimitry Andric auto Next = 6295ffd83dbSDimitry Andric skipIgnoreExecInstsTrivialSucc(MBB, std::next(MI->getIterator())); 6305ffd83dbSDimitry Andric if (Next == MBB.end() || !LoweredEndCf.count(&*Next)) 6315ffd83dbSDimitry Andric continue; 6325ffd83dbSDimitry Andric // Only skip inner END_CF if outer ENDCF belongs to SI_IF. 6335ffd83dbSDimitry Andric // If that belongs to SI_ELSE then saved mask has an inverted value. 6345ffd83dbSDimitry Andric Register SavedExec 6355ffd83dbSDimitry Andric = TII->getNamedOperand(*Next, AMDGPU::OpName::src1)->getReg(); 6365ffd83dbSDimitry Andric assert(SavedExec.isVirtual() && "Expected saved exec to be src1!"); 6370b57cec5SDimitry Andric 6385ffd83dbSDimitry Andric const MachineInstr *Def = MRI->getUniqueVRegDef(SavedExec); 6395ffd83dbSDimitry Andric if (Def && LoweredIf.count(SavedExec)) { 6405ffd83dbSDimitry Andric LLVM_DEBUG(dbgs() << "Skip redundant "; MI->dump()); 6415ffd83dbSDimitry Andric if (LIS) 6425ffd83dbSDimitry Andric LIS->RemoveMachineInstrFromMaps(*MI); 643349cc55cSDimitry Andric Register Reg; 644349cc55cSDimitry Andric if (LV) 645349cc55cSDimitry Andric Reg = TII->getNamedOperand(*MI, AMDGPU::OpName::src1)->getReg(); 6465ffd83dbSDimitry Andric MI->eraseFromParent(); 647349cc55cSDimitry Andric if (LV) 648349cc55cSDimitry Andric LV->recomputeForSingleDefVirtReg(Reg); 649e8d8bef9SDimitry Andric removeMBBifRedundant(MBB); 6505ffd83dbSDimitry Andric } 6515ffd83dbSDimitry Andric } 6520b57cec5SDimitry Andric } 6530b57cec5SDimitry Andric 654e8d8bef9SDimitry Andric MachineBasicBlock *SILowerControlFlow::process(MachineInstr &MI) { 6555ffd83dbSDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 6565ffd83dbSDimitry Andric MachineBasicBlock::iterator I(MI); 6575ffd83dbSDimitry Andric MachineInstr *Prev = (I != MBB.begin()) ? &*(std::prev(I)) : nullptr; 6580b57cec5SDimitry Andric 659e8d8bef9SDimitry Andric MachineBasicBlock *SplitBB = &MBB; 660e8d8bef9SDimitry Andric 6610b57cec5SDimitry Andric switch (MI.getOpcode()) { 6620b57cec5SDimitry Andric case AMDGPU::SI_IF: 6630b57cec5SDimitry Andric emitIf(MI); 6640b57cec5SDimitry Andric break; 6650b57cec5SDimitry Andric 6660b57cec5SDimitry Andric case AMDGPU::SI_ELSE: 6670b57cec5SDimitry Andric emitElse(MI); 6680b57cec5SDimitry Andric break; 6690b57cec5SDimitry Andric 6700b57cec5SDimitry Andric case AMDGPU::SI_IF_BREAK: 6710b57cec5SDimitry Andric emitIfBreak(MI); 6720b57cec5SDimitry Andric break; 6730b57cec5SDimitry Andric 6740b57cec5SDimitry Andric case AMDGPU::SI_LOOP: 6750b57cec5SDimitry Andric emitLoop(MI); 6760b57cec5SDimitry Andric break; 6770b57cec5SDimitry Andric 678fe6060f1SDimitry Andric case AMDGPU::SI_WATERFALL_LOOP: 679fe6060f1SDimitry Andric MI.setDesc(TII->get(AMDGPU::S_CBRANCH_EXECNZ)); 680fe6060f1SDimitry Andric break; 681fe6060f1SDimitry Andric 6820b57cec5SDimitry Andric case AMDGPU::SI_END_CF: 683e8d8bef9SDimitry Andric SplitBB = emitEndCf(MI); 6840b57cec5SDimitry Andric break; 6850b57cec5SDimitry Andric 6865ffd83dbSDimitry Andric default: 6875ffd83dbSDimitry Andric assert(false && "Attempt to process unsupported instruction"); 6885ffd83dbSDimitry Andric break; 6895ffd83dbSDimitry Andric } 6905ffd83dbSDimitry Andric 6915ffd83dbSDimitry Andric MachineBasicBlock::iterator Next; 6925ffd83dbSDimitry Andric for (I = Prev ? Prev->getIterator() : MBB.begin(); I != MBB.end(); I = Next) { 6935ffd83dbSDimitry Andric Next = std::next(I); 6945ffd83dbSDimitry Andric MachineInstr &MaskMI = *I; 6955ffd83dbSDimitry Andric switch (MaskMI.getOpcode()) { 6960b57cec5SDimitry Andric case AMDGPU::S_AND_B64: 6970b57cec5SDimitry Andric case AMDGPU::S_OR_B64: 6980b57cec5SDimitry Andric case AMDGPU::S_AND_B32: 6990b57cec5SDimitry Andric case AMDGPU::S_OR_B32: 7000b57cec5SDimitry Andric // Cleanup bit manipulations on exec mask 7015ffd83dbSDimitry Andric combineMasks(MaskMI); 7025ffd83dbSDimitry Andric break; 7035ffd83dbSDimitry Andric default: 7045ffd83dbSDimitry Andric I = MBB.end(); 7055ffd83dbSDimitry Andric break; 7065ffd83dbSDimitry Andric } 7075ffd83dbSDimitry Andric } 708e8d8bef9SDimitry Andric 709e8d8bef9SDimitry Andric return SplitBB; 710e8d8bef9SDimitry Andric } 711e8d8bef9SDimitry Andric 712e8d8bef9SDimitry Andric void SILowerControlFlow::lowerInitExec(MachineBasicBlock *MBB, 713e8d8bef9SDimitry Andric MachineInstr &MI) { 714e8d8bef9SDimitry Andric MachineFunction &MF = *MBB->getParent(); 715e8d8bef9SDimitry Andric const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>(); 716e8d8bef9SDimitry Andric bool IsWave32 = ST.isWave32(); 717e8d8bef9SDimitry Andric 718e8d8bef9SDimitry Andric if (MI.getOpcode() == AMDGPU::SI_INIT_EXEC) { 719e8d8bef9SDimitry Andric // This should be before all vector instructions. 720*5f757f3fSDimitry Andric MachineInstr *InitMI = BuildMI(*MBB, MBB->begin(), MI.getDebugLoc(), 721e8d8bef9SDimitry Andric TII->get(IsWave32 ? AMDGPU::S_MOV_B32 : AMDGPU::S_MOV_B64), Exec) 722e8d8bef9SDimitry Andric .addImm(MI.getOperand(0).getImm()); 723*5f757f3fSDimitry Andric if (LIS) { 724e8d8bef9SDimitry Andric LIS->RemoveMachineInstrFromMaps(MI); 725*5f757f3fSDimitry Andric LIS->InsertMachineInstrInMaps(*InitMI); 726*5f757f3fSDimitry Andric } 727e8d8bef9SDimitry Andric MI.eraseFromParent(); 728e8d8bef9SDimitry Andric return; 729e8d8bef9SDimitry Andric } 730e8d8bef9SDimitry Andric 731e8d8bef9SDimitry Andric // Extract the thread count from an SGPR input and set EXEC accordingly. 732e8d8bef9SDimitry Andric // Since BFM can't shift by 64, handle that case with CMP + CMOV. 733e8d8bef9SDimitry Andric // 734e8d8bef9SDimitry Andric // S_BFE_U32 count, input, {shift, 7} 735e8d8bef9SDimitry Andric // S_BFM_B64 exec, count, 0 736e8d8bef9SDimitry Andric // S_CMP_EQ_U32 count, 64 737e8d8bef9SDimitry Andric // S_CMOV_B64 exec, -1 738e8d8bef9SDimitry Andric Register InputReg = MI.getOperand(0).getReg(); 739e8d8bef9SDimitry Andric MachineInstr *FirstMI = &*MBB->begin(); 740e8d8bef9SDimitry Andric if (InputReg.isVirtual()) { 741e8d8bef9SDimitry Andric MachineInstr *DefInstr = MRI->getVRegDef(InputReg); 742e8d8bef9SDimitry Andric assert(DefInstr && DefInstr->isCopy()); 743e8d8bef9SDimitry Andric if (DefInstr->getParent() == MBB) { 744e8d8bef9SDimitry Andric if (DefInstr != FirstMI) { 745e8d8bef9SDimitry Andric // If the `InputReg` is defined in current block, we also need to 746e8d8bef9SDimitry Andric // move that instruction to the beginning of the block. 747e8d8bef9SDimitry Andric DefInstr->removeFromParent(); 748e8d8bef9SDimitry Andric MBB->insert(FirstMI, DefInstr); 749e8d8bef9SDimitry Andric if (LIS) 750e8d8bef9SDimitry Andric LIS->handleMove(*DefInstr); 751e8d8bef9SDimitry Andric } else { 752e8d8bef9SDimitry Andric // If first instruction is definition then move pointer after it. 753e8d8bef9SDimitry Andric FirstMI = &*std::next(FirstMI->getIterator()); 754e8d8bef9SDimitry Andric } 755e8d8bef9SDimitry Andric } 756e8d8bef9SDimitry Andric } 757e8d8bef9SDimitry Andric 758e8d8bef9SDimitry Andric // Insert instruction sequence at block beginning (before vector operations). 759e8d8bef9SDimitry Andric const DebugLoc DL = MI.getDebugLoc(); 760e8d8bef9SDimitry Andric const unsigned WavefrontSize = ST.getWavefrontSize(); 761e8d8bef9SDimitry Andric const unsigned Mask = (WavefrontSize << 1) - 1; 762e8d8bef9SDimitry Andric Register CountReg = MRI->createVirtualRegister(&AMDGPU::SGPR_32RegClass); 763e8d8bef9SDimitry Andric auto BfeMI = BuildMI(*MBB, FirstMI, DL, TII->get(AMDGPU::S_BFE_U32), CountReg) 764e8d8bef9SDimitry Andric .addReg(InputReg) 765e8d8bef9SDimitry Andric .addImm((MI.getOperand(1).getImm() & Mask) | 0x70000); 766349cc55cSDimitry Andric if (LV) 767349cc55cSDimitry Andric LV->recomputeForSingleDefVirtReg(InputReg); 768e8d8bef9SDimitry Andric auto BfmMI = 769e8d8bef9SDimitry Andric BuildMI(*MBB, FirstMI, DL, 770e8d8bef9SDimitry Andric TII->get(IsWave32 ? AMDGPU::S_BFM_B32 : AMDGPU::S_BFM_B64), Exec) 771e8d8bef9SDimitry Andric .addReg(CountReg) 772e8d8bef9SDimitry Andric .addImm(0); 773e8d8bef9SDimitry Andric auto CmpMI = BuildMI(*MBB, FirstMI, DL, TII->get(AMDGPU::S_CMP_EQ_U32)) 774e8d8bef9SDimitry Andric .addReg(CountReg, RegState::Kill) 775e8d8bef9SDimitry Andric .addImm(WavefrontSize); 776349cc55cSDimitry Andric if (LV) 777349cc55cSDimitry Andric LV->getVarInfo(CountReg).Kills.push_back(CmpMI); 778e8d8bef9SDimitry Andric auto CmovMI = 779e8d8bef9SDimitry Andric BuildMI(*MBB, FirstMI, DL, 780e8d8bef9SDimitry Andric TII->get(IsWave32 ? AMDGPU::S_CMOV_B32 : AMDGPU::S_CMOV_B64), 781e8d8bef9SDimitry Andric Exec) 782e8d8bef9SDimitry Andric .addImm(-1); 783e8d8bef9SDimitry Andric 784e8d8bef9SDimitry Andric if (!LIS) { 785e8d8bef9SDimitry Andric MI.eraseFromParent(); 786e8d8bef9SDimitry Andric return; 787e8d8bef9SDimitry Andric } 788e8d8bef9SDimitry Andric 789e8d8bef9SDimitry Andric LIS->RemoveMachineInstrFromMaps(MI); 790e8d8bef9SDimitry Andric MI.eraseFromParent(); 791e8d8bef9SDimitry Andric 792e8d8bef9SDimitry Andric LIS->InsertMachineInstrInMaps(*BfeMI); 793e8d8bef9SDimitry Andric LIS->InsertMachineInstrInMaps(*BfmMI); 794e8d8bef9SDimitry Andric LIS->InsertMachineInstrInMaps(*CmpMI); 795e8d8bef9SDimitry Andric LIS->InsertMachineInstrInMaps(*CmovMI); 796e8d8bef9SDimitry Andric 797*5f757f3fSDimitry Andric RecomputeRegs.insert(InputReg); 798e8d8bef9SDimitry Andric LIS->createAndComputeVirtRegInterval(CountReg); 799e8d8bef9SDimitry Andric } 800e8d8bef9SDimitry Andric 801e8d8bef9SDimitry Andric bool SILowerControlFlow::removeMBBifRedundant(MachineBasicBlock &MBB) { 802e8d8bef9SDimitry Andric for (auto &I : MBB.instrs()) { 803e8d8bef9SDimitry Andric if (!I.isDebugInstr() && !I.isUnconditionalBranch()) 804e8d8bef9SDimitry Andric return false; 805e8d8bef9SDimitry Andric } 806e8d8bef9SDimitry Andric 807e8d8bef9SDimitry Andric assert(MBB.succ_size() == 1 && "MBB has more than one successor"); 808e8d8bef9SDimitry Andric 809e8d8bef9SDimitry Andric MachineBasicBlock *Succ = *MBB.succ_begin(); 810e8d8bef9SDimitry Andric MachineBasicBlock *FallThrough = nullptr; 811e8d8bef9SDimitry Andric 812e8d8bef9SDimitry Andric while (!MBB.predecessors().empty()) { 813e8d8bef9SDimitry Andric MachineBasicBlock *P = *MBB.pred_begin(); 814*5f757f3fSDimitry Andric if (P->getFallThrough(false) == &MBB) 815e8d8bef9SDimitry Andric FallThrough = P; 816e8d8bef9SDimitry Andric P->ReplaceUsesOfBlockWith(&MBB, Succ); 817e8d8bef9SDimitry Andric } 818e8d8bef9SDimitry Andric MBB.removeSuccessor(Succ); 819e8d8bef9SDimitry Andric if (LIS) { 820e8d8bef9SDimitry Andric for (auto &I : MBB.instrs()) 821e8d8bef9SDimitry Andric LIS->RemoveMachineInstrFromMaps(I); 822e8d8bef9SDimitry Andric } 823349cc55cSDimitry Andric if (MDT) { 824349cc55cSDimitry Andric // If Succ, the single successor of MBB, is dominated by MBB, MDT needs 825349cc55cSDimitry Andric // updating by changing Succ's idom to the one of MBB; otherwise, MBB must 826349cc55cSDimitry Andric // be a leaf node in MDT and could be erased directly. 827349cc55cSDimitry Andric if (MDT->dominates(&MBB, Succ)) 828349cc55cSDimitry Andric MDT->changeImmediateDominator(MDT->getNode(Succ), 829349cc55cSDimitry Andric MDT->getNode(&MBB)->getIDom()); 830349cc55cSDimitry Andric MDT->eraseNode(&MBB); 831349cc55cSDimitry Andric } 832e8d8bef9SDimitry Andric MBB.clear(); 833e8d8bef9SDimitry Andric MBB.eraseFromParent(); 834e8d8bef9SDimitry Andric if (FallThrough && !FallThrough->isLayoutSuccessor(Succ)) { 835*5f757f3fSDimitry Andric // Note: we cannot update block layout and preserve live intervals; 836*5f757f3fSDimitry Andric // hence we must insert a branch. 837*5f757f3fSDimitry Andric MachineInstr *BranchMI = BuildMI(*FallThrough, FallThrough->end(), 838e8d8bef9SDimitry Andric FallThrough->findBranchDebugLoc(), TII->get(AMDGPU::S_BRANCH)) 839e8d8bef9SDimitry Andric .addMBB(Succ); 840*5f757f3fSDimitry Andric if (LIS) 841*5f757f3fSDimitry Andric LIS->InsertMachineInstrInMaps(*BranchMI); 842e8d8bef9SDimitry Andric } 843e8d8bef9SDimitry Andric 844e8d8bef9SDimitry Andric return true; 8455ffd83dbSDimitry Andric } 8465ffd83dbSDimitry Andric 8475ffd83dbSDimitry Andric bool SILowerControlFlow::runOnMachineFunction(MachineFunction &MF) { 8485ffd83dbSDimitry Andric const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>(); 8495ffd83dbSDimitry Andric TII = ST.getInstrInfo(); 8505ffd83dbSDimitry Andric TRI = &TII->getRegisterInfo(); 851*5f757f3fSDimitry Andric EnableOptimizeEndCf = RemoveRedundantEndcf && 852*5f757f3fSDimitry Andric MF.getTarget().getOptLevel() > CodeGenOptLevel::None; 8535ffd83dbSDimitry Andric 8545ffd83dbSDimitry Andric // This doesn't actually need LiveIntervals, but we can preserve them. 8555ffd83dbSDimitry Andric LIS = getAnalysisIfAvailable<LiveIntervals>(); 856349cc55cSDimitry Andric // This doesn't actually need LiveVariables, but we can preserve them. 857349cc55cSDimitry Andric LV = getAnalysisIfAvailable<LiveVariables>(); 858349cc55cSDimitry Andric MDT = getAnalysisIfAvailable<MachineDominatorTree>(); 8595ffd83dbSDimitry Andric MRI = &MF.getRegInfo(); 8605ffd83dbSDimitry Andric BoolRC = TRI->getBoolRC(); 8615ffd83dbSDimitry Andric 8625ffd83dbSDimitry Andric if (ST.isWave32()) { 8635ffd83dbSDimitry Andric AndOpc = AMDGPU::S_AND_B32; 8645ffd83dbSDimitry Andric OrOpc = AMDGPU::S_OR_B32; 8655ffd83dbSDimitry Andric XorOpc = AMDGPU::S_XOR_B32; 8665ffd83dbSDimitry Andric MovTermOpc = AMDGPU::S_MOV_B32_term; 8675ffd83dbSDimitry Andric Andn2TermOpc = AMDGPU::S_ANDN2_B32_term; 8685ffd83dbSDimitry Andric XorTermrOpc = AMDGPU::S_XOR_B32_term; 869e8d8bef9SDimitry Andric OrTermrOpc = AMDGPU::S_OR_B32_term; 8705ffd83dbSDimitry Andric OrSaveExecOpc = AMDGPU::S_OR_SAVEEXEC_B32; 8715ffd83dbSDimitry Andric Exec = AMDGPU::EXEC_LO; 8725ffd83dbSDimitry Andric } else { 8735ffd83dbSDimitry Andric AndOpc = AMDGPU::S_AND_B64; 8745ffd83dbSDimitry Andric OrOpc = AMDGPU::S_OR_B64; 8755ffd83dbSDimitry Andric XorOpc = AMDGPU::S_XOR_B64; 8765ffd83dbSDimitry Andric MovTermOpc = AMDGPU::S_MOV_B64_term; 8775ffd83dbSDimitry Andric Andn2TermOpc = AMDGPU::S_ANDN2_B64_term; 8785ffd83dbSDimitry Andric XorTermrOpc = AMDGPU::S_XOR_B64_term; 879e8d8bef9SDimitry Andric OrTermrOpc = AMDGPU::S_OR_B64_term; 8805ffd83dbSDimitry Andric OrSaveExecOpc = AMDGPU::S_OR_SAVEEXEC_B64; 8815ffd83dbSDimitry Andric Exec = AMDGPU::EXEC; 8825ffd83dbSDimitry Andric } 8835ffd83dbSDimitry Andric 884fe6060f1SDimitry Andric // Compute set of blocks with kills 885fe6060f1SDimitry Andric const bool CanDemote = 886fe6060f1SDimitry Andric MF.getFunction().getCallingConv() == CallingConv::AMDGPU_PS; 887fe6060f1SDimitry Andric for (auto &MBB : MF) { 888fe6060f1SDimitry Andric bool IsKillBlock = false; 889fe6060f1SDimitry Andric for (auto &Term : MBB.terminators()) { 890fe6060f1SDimitry Andric if (TII->isKillTerminator(Term.getOpcode())) { 891fe6060f1SDimitry Andric KillBlocks.insert(&MBB); 892fe6060f1SDimitry Andric IsKillBlock = true; 893fe6060f1SDimitry Andric break; 894fe6060f1SDimitry Andric } 895fe6060f1SDimitry Andric } 896fe6060f1SDimitry Andric if (CanDemote && !IsKillBlock) { 897fe6060f1SDimitry Andric for (auto &MI : MBB) { 898fe6060f1SDimitry Andric if (MI.getOpcode() == AMDGPU::SI_DEMOTE_I1) { 899fe6060f1SDimitry Andric KillBlocks.insert(&MBB); 900fe6060f1SDimitry Andric break; 901fe6060f1SDimitry Andric } 902fe6060f1SDimitry Andric } 903fe6060f1SDimitry Andric } 904fe6060f1SDimitry Andric } 9055ffd83dbSDimitry Andric 90681ad6265SDimitry Andric bool Changed = false; 9075ffd83dbSDimitry Andric MachineFunction::iterator NextBB; 908e8d8bef9SDimitry Andric for (MachineFunction::iterator BI = MF.begin(); 909e8d8bef9SDimitry Andric BI != MF.end(); BI = NextBB) { 9105ffd83dbSDimitry Andric NextBB = std::next(BI); 911e8d8bef9SDimitry Andric MachineBasicBlock *MBB = &*BI; 9125ffd83dbSDimitry Andric 913e8d8bef9SDimitry Andric MachineBasicBlock::iterator I, E, Next; 914e8d8bef9SDimitry Andric E = MBB->end(); 915e8d8bef9SDimitry Andric for (I = MBB->begin(); I != E; I = Next) { 9165ffd83dbSDimitry Andric Next = std::next(I); 9175ffd83dbSDimitry Andric MachineInstr &MI = *I; 918e8d8bef9SDimitry Andric MachineBasicBlock *SplitMBB = MBB; 9195ffd83dbSDimitry Andric 9205ffd83dbSDimitry Andric switch (MI.getOpcode()) { 9215ffd83dbSDimitry Andric case AMDGPU::SI_IF: 9225ffd83dbSDimitry Andric case AMDGPU::SI_ELSE: 9235ffd83dbSDimitry Andric case AMDGPU::SI_IF_BREAK: 924fe6060f1SDimitry Andric case AMDGPU::SI_WATERFALL_LOOP: 9255ffd83dbSDimitry Andric case AMDGPU::SI_LOOP: 9265ffd83dbSDimitry Andric case AMDGPU::SI_END_CF: 927e8d8bef9SDimitry Andric SplitMBB = process(MI); 92881ad6265SDimitry Andric Changed = true; 929e8d8bef9SDimitry Andric break; 930e8d8bef9SDimitry Andric 931e8d8bef9SDimitry Andric // FIXME: find a better place for this 932e8d8bef9SDimitry Andric case AMDGPU::SI_INIT_EXEC: 933e8d8bef9SDimitry Andric case AMDGPU::SI_INIT_EXEC_FROM_INPUT: 934e8d8bef9SDimitry Andric lowerInitExec(MBB, MI); 935e8d8bef9SDimitry Andric if (LIS) 936e8d8bef9SDimitry Andric LIS->removeAllRegUnitsForPhysReg(AMDGPU::EXEC); 93781ad6265SDimitry Andric Changed = true; 9385ffd83dbSDimitry Andric break; 9390b57cec5SDimitry Andric 9400b57cec5SDimitry Andric default: 9415ffd83dbSDimitry Andric break; 9425ffd83dbSDimitry Andric } 943e8d8bef9SDimitry Andric 944e8d8bef9SDimitry Andric if (SplitMBB != MBB) { 945e8d8bef9SDimitry Andric MBB = Next->getParent(); 946e8d8bef9SDimitry Andric E = MBB->end(); 947e8d8bef9SDimitry Andric } 9485ffd83dbSDimitry Andric } 9490b57cec5SDimitry Andric } 9500b57cec5SDimitry Andric 9515ffd83dbSDimitry Andric optimizeEndCf(); 9525ffd83dbSDimitry Andric 953*5f757f3fSDimitry Andric if (LIS) { 954*5f757f3fSDimitry Andric for (Register Reg : RecomputeRegs) { 955*5f757f3fSDimitry Andric LIS->removeInterval(Reg); 956*5f757f3fSDimitry Andric LIS->createAndComputeVirtRegInterval(Reg); 957*5f757f3fSDimitry Andric } 958*5f757f3fSDimitry Andric } 959*5f757f3fSDimitry Andric 960*5f757f3fSDimitry Andric RecomputeRegs.clear(); 9615ffd83dbSDimitry Andric LoweredEndCf.clear(); 9625ffd83dbSDimitry Andric LoweredIf.clear(); 963fe6060f1SDimitry Andric KillBlocks.clear(); 9640b57cec5SDimitry Andric 96581ad6265SDimitry Andric return Changed; 9660b57cec5SDimitry Andric } 967