xref: /freebsd/contrib/llvm-project/llvm/lib/Target/AMDGPU/SILowerControlFlow.cpp (revision 349cc55c9796c4596a5b9904cd3281af295f878f)
10b57cec5SDimitry Andric //===-- SILowerControlFlow.cpp - Use predicates for control flow ----------===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric /// \file
100b57cec5SDimitry Andric /// This pass lowers the pseudo control flow instructions to real
110b57cec5SDimitry Andric /// machine instructions.
120b57cec5SDimitry Andric ///
130b57cec5SDimitry Andric /// All control flow is handled using predicated instructions and
140b57cec5SDimitry Andric /// a predicate stack.  Each Scalar ALU controls the operations of 64 Vector
150b57cec5SDimitry Andric /// ALUs.  The Scalar ALU can update the predicate for any of the Vector ALUs
16*349cc55cSDimitry Andric /// by writing to the 64-bit EXEC register (each bit corresponds to a
170b57cec5SDimitry Andric /// single vector ALU).  Typically, for predicates, a vector ALU will write
180b57cec5SDimitry Andric /// to its bit of the VCC register (like EXEC VCC is 64-bits, one for each
190b57cec5SDimitry Andric /// Vector ALU) and then the ScalarALU will AND the VCC register with the
200b57cec5SDimitry Andric /// EXEC to update the predicates.
210b57cec5SDimitry Andric ///
220b57cec5SDimitry Andric /// For example:
230b57cec5SDimitry Andric /// %vcc = V_CMP_GT_F32 %vgpr1, %vgpr2
240b57cec5SDimitry Andric /// %sgpr0 = SI_IF %vcc
250b57cec5SDimitry Andric ///   %vgpr0 = V_ADD_F32 %vgpr0, %vgpr0
260b57cec5SDimitry Andric /// %sgpr0 = SI_ELSE %sgpr0
270b57cec5SDimitry Andric ///   %vgpr0 = V_SUB_F32 %vgpr0, %vgpr0
280b57cec5SDimitry Andric /// SI_END_CF %sgpr0
290b57cec5SDimitry Andric ///
300b57cec5SDimitry Andric /// becomes:
310b57cec5SDimitry Andric ///
320b57cec5SDimitry Andric /// %sgpr0 = S_AND_SAVEEXEC_B64 %vcc  // Save and update the exec mask
330b57cec5SDimitry Andric /// %sgpr0 = S_XOR_B64 %sgpr0, %exec  // Clear live bits from saved exec mask
340b57cec5SDimitry Andric /// S_CBRANCH_EXECZ label0            // This instruction is an optional
350b57cec5SDimitry Andric ///                                   // optimization which allows us to
360b57cec5SDimitry Andric ///                                   // branch if all the bits of
370b57cec5SDimitry Andric ///                                   // EXEC are zero.
380b57cec5SDimitry Andric /// %vgpr0 = V_ADD_F32 %vgpr0, %vgpr0 // Do the IF block of the branch
390b57cec5SDimitry Andric ///
400b57cec5SDimitry Andric /// label0:
41*349cc55cSDimitry Andric /// %sgpr0 = S_OR_SAVEEXEC_B64 %sgpr0  // Restore the exec mask for the Then
42*349cc55cSDimitry Andric ///                                    // block
435ffd83dbSDimitry Andric /// %exec = S_XOR_B64 %sgpr0, %exec    // Update the exec mask
440b57cec5SDimitry Andric /// S_BRANCH_EXECZ label1              // Use our branch optimization
450b57cec5SDimitry Andric ///                                    // instruction again.
460b57cec5SDimitry Andric /// %vgpr0 = V_SUB_F32 %vgpr0, %vgpr   // Do the THEN block
470b57cec5SDimitry Andric /// label1:
480b57cec5SDimitry Andric /// %exec = S_OR_B64 %exec, %sgpr0     // Re-enable saved exec mask bits
490b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
500b57cec5SDimitry Andric 
510b57cec5SDimitry Andric #include "AMDGPU.h"
52e8d8bef9SDimitry Andric #include "GCNSubtarget.h"
530b57cec5SDimitry Andric #include "MCTargetDesc/AMDGPUMCTargetDesc.h"
545ffd83dbSDimitry Andric #include "llvm/ADT/SmallSet.h"
550b57cec5SDimitry Andric #include "llvm/CodeGen/LiveIntervals.h"
56*349cc55cSDimitry Andric #include "llvm/CodeGen/LiveVariables.h"
57*349cc55cSDimitry Andric #include "llvm/CodeGen/MachineDominators.h"
580b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunctionPass.h"
590b57cec5SDimitry Andric 
600b57cec5SDimitry Andric using namespace llvm;
610b57cec5SDimitry Andric 
620b57cec5SDimitry Andric #define DEBUG_TYPE "si-lower-control-flow"
630b57cec5SDimitry Andric 
645ffd83dbSDimitry Andric static cl::opt<bool>
655ffd83dbSDimitry Andric RemoveRedundantEndcf("amdgpu-remove-redundant-endcf",
665ffd83dbSDimitry Andric     cl::init(true), cl::ReallyHidden);
675ffd83dbSDimitry Andric 
680b57cec5SDimitry Andric namespace {
690b57cec5SDimitry Andric 
700b57cec5SDimitry Andric class SILowerControlFlow : public MachineFunctionPass {
710b57cec5SDimitry Andric private:
720b57cec5SDimitry Andric   const SIRegisterInfo *TRI = nullptr;
730b57cec5SDimitry Andric   const SIInstrInfo *TII = nullptr;
740b57cec5SDimitry Andric   LiveIntervals *LIS = nullptr;
75*349cc55cSDimitry Andric   LiveVariables *LV = nullptr;
76*349cc55cSDimitry Andric   MachineDominatorTree *MDT = nullptr;
770b57cec5SDimitry Andric   MachineRegisterInfo *MRI = nullptr;
785ffd83dbSDimitry Andric   SetVector<MachineInstr*> LoweredEndCf;
795ffd83dbSDimitry Andric   DenseSet<Register> LoweredIf;
80fe6060f1SDimitry Andric   SmallSet<MachineBasicBlock *, 4> KillBlocks;
810b57cec5SDimitry Andric 
820b57cec5SDimitry Andric   const TargetRegisterClass *BoolRC = nullptr;
830b57cec5SDimitry Andric   unsigned AndOpc;
840b57cec5SDimitry Andric   unsigned OrOpc;
850b57cec5SDimitry Andric   unsigned XorOpc;
860b57cec5SDimitry Andric   unsigned MovTermOpc;
870b57cec5SDimitry Andric   unsigned Andn2TermOpc;
880b57cec5SDimitry Andric   unsigned XorTermrOpc;
89e8d8bef9SDimitry Andric   unsigned OrTermrOpc;
900b57cec5SDimitry Andric   unsigned OrSaveExecOpc;
910b57cec5SDimitry Andric   unsigned Exec;
920b57cec5SDimitry Andric 
93fe6060f1SDimitry Andric   bool hasKill(const MachineBasicBlock *Begin, const MachineBasicBlock *End);
94fe6060f1SDimitry Andric 
950b57cec5SDimitry Andric   void emitIf(MachineInstr &MI);
960b57cec5SDimitry Andric   void emitElse(MachineInstr &MI);
970b57cec5SDimitry Andric   void emitIfBreak(MachineInstr &MI);
980b57cec5SDimitry Andric   void emitLoop(MachineInstr &MI);
99e8d8bef9SDimitry Andric 
100e8d8bef9SDimitry Andric   MachineBasicBlock *emitEndCf(MachineInstr &MI);
101e8d8bef9SDimitry Andric 
102e8d8bef9SDimitry Andric   void lowerInitExec(MachineBasicBlock *MBB, MachineInstr &MI);
1030b57cec5SDimitry Andric 
1040b57cec5SDimitry Andric   void findMaskOperands(MachineInstr &MI, unsigned OpNo,
1050b57cec5SDimitry Andric                         SmallVectorImpl<MachineOperand> &Src) const;
1060b57cec5SDimitry Andric 
1070b57cec5SDimitry Andric   void combineMasks(MachineInstr &MI);
1080b57cec5SDimitry Andric 
109e8d8bef9SDimitry Andric   bool removeMBBifRedundant(MachineBasicBlock &MBB);
110e8d8bef9SDimitry Andric 
111e8d8bef9SDimitry Andric   MachineBasicBlock *process(MachineInstr &MI);
1125ffd83dbSDimitry Andric 
1135ffd83dbSDimitry Andric   // Skip to the next instruction, ignoring debug instructions, and trivial
1145ffd83dbSDimitry Andric   // block boundaries (blocks that have one (typically fallthrough) successor,
1155ffd83dbSDimitry Andric   // and the successor has one predecessor.
1165ffd83dbSDimitry Andric   MachineBasicBlock::iterator
1175ffd83dbSDimitry Andric   skipIgnoreExecInstsTrivialSucc(MachineBasicBlock &MBB,
1185ffd83dbSDimitry Andric                                  MachineBasicBlock::iterator It) const;
1195ffd83dbSDimitry Andric 
120e8d8bef9SDimitry Andric   /// Find the insertion point for a new conditional branch.
121e8d8bef9SDimitry Andric   MachineBasicBlock::iterator
122e8d8bef9SDimitry Andric   skipToUncondBrOrEnd(MachineBasicBlock &MBB,
123e8d8bef9SDimitry Andric                       MachineBasicBlock::iterator I) const {
124e8d8bef9SDimitry Andric     assert(I->isTerminator());
125e8d8bef9SDimitry Andric 
126e8d8bef9SDimitry Andric     // FIXME: What if we had multiple pre-existing conditional branches?
127e8d8bef9SDimitry Andric     MachineBasicBlock::iterator End = MBB.end();
128e8d8bef9SDimitry Andric     while (I != End && !I->isUnconditionalBranch())
129e8d8bef9SDimitry Andric       ++I;
130e8d8bef9SDimitry Andric     return I;
131e8d8bef9SDimitry Andric   }
132e8d8bef9SDimitry Andric 
1335ffd83dbSDimitry Andric   // Remove redundant SI_END_CF instructions.
1345ffd83dbSDimitry Andric   void optimizeEndCf();
1355ffd83dbSDimitry Andric 
1360b57cec5SDimitry Andric public:
1370b57cec5SDimitry Andric   static char ID;
1380b57cec5SDimitry Andric 
1390b57cec5SDimitry Andric   SILowerControlFlow() : MachineFunctionPass(ID) {}
1400b57cec5SDimitry Andric 
1410b57cec5SDimitry Andric   bool runOnMachineFunction(MachineFunction &MF) override;
1420b57cec5SDimitry Andric 
1430b57cec5SDimitry Andric   StringRef getPassName() const override {
1440b57cec5SDimitry Andric     return "SI Lower control flow pseudo instructions";
1450b57cec5SDimitry Andric   }
1460b57cec5SDimitry Andric 
1470b57cec5SDimitry Andric   void getAnalysisUsage(AnalysisUsage &AU) const override {
1480b57cec5SDimitry Andric     // Should preserve the same set that TwoAddressInstructions does.
149*349cc55cSDimitry Andric     AU.addPreserved<MachineDominatorTree>();
1500b57cec5SDimitry Andric     AU.addPreserved<SlotIndexes>();
1510b57cec5SDimitry Andric     AU.addPreserved<LiveIntervals>();
1520b57cec5SDimitry Andric     AU.addPreservedID(LiveVariablesID);
1530b57cec5SDimitry Andric     MachineFunctionPass::getAnalysisUsage(AU);
1540b57cec5SDimitry Andric   }
1550b57cec5SDimitry Andric };
1560b57cec5SDimitry Andric 
1570b57cec5SDimitry Andric } // end anonymous namespace
1580b57cec5SDimitry Andric 
1590b57cec5SDimitry Andric char SILowerControlFlow::ID = 0;
1600b57cec5SDimitry Andric 
1610b57cec5SDimitry Andric INITIALIZE_PASS(SILowerControlFlow, DEBUG_TYPE,
1620b57cec5SDimitry Andric                "SI lower control flow", false, false)
1630b57cec5SDimitry Andric 
1640b57cec5SDimitry Andric static void setImpSCCDefDead(MachineInstr &MI, bool IsDead) {
1650b57cec5SDimitry Andric   MachineOperand &ImpDefSCC = MI.getOperand(3);
1660b57cec5SDimitry Andric   assert(ImpDefSCC.getReg() == AMDGPU::SCC && ImpDefSCC.isDef());
1670b57cec5SDimitry Andric 
1680b57cec5SDimitry Andric   ImpDefSCC.setIsDead(IsDead);
1690b57cec5SDimitry Andric }
1700b57cec5SDimitry Andric 
1710b57cec5SDimitry Andric char &llvm::SILowerControlFlowID = SILowerControlFlow::ID;
1720b57cec5SDimitry Andric 
173fe6060f1SDimitry Andric bool SILowerControlFlow::hasKill(const MachineBasicBlock *Begin,
174fe6060f1SDimitry Andric                                  const MachineBasicBlock *End) {
1755ffd83dbSDimitry Andric   DenseSet<const MachineBasicBlock*> Visited;
176e8d8bef9SDimitry Andric   SmallVector<MachineBasicBlock *, 4> Worklist(Begin->successors());
1775ffd83dbSDimitry Andric 
1785ffd83dbSDimitry Andric   while (!Worklist.empty()) {
1795ffd83dbSDimitry Andric     MachineBasicBlock *MBB = Worklist.pop_back_val();
1805ffd83dbSDimitry Andric 
1815ffd83dbSDimitry Andric     if (MBB == End || !Visited.insert(MBB).second)
1825ffd83dbSDimitry Andric       continue;
183fe6060f1SDimitry Andric     if (KillBlocks.contains(MBB))
1845ffd83dbSDimitry Andric       return true;
1855ffd83dbSDimitry Andric 
1865ffd83dbSDimitry Andric     Worklist.append(MBB->succ_begin(), MBB->succ_end());
1875ffd83dbSDimitry Andric   }
1885ffd83dbSDimitry Andric 
1895ffd83dbSDimitry Andric   return false;
1905ffd83dbSDimitry Andric }
1915ffd83dbSDimitry Andric 
1925ffd83dbSDimitry Andric static bool isSimpleIf(const MachineInstr &MI, const MachineRegisterInfo *MRI) {
1938bcb0991SDimitry Andric   Register SaveExecReg = MI.getOperand(0).getReg();
1940b57cec5SDimitry Andric   auto U = MRI->use_instr_nodbg_begin(SaveExecReg);
1950b57cec5SDimitry Andric 
1960b57cec5SDimitry Andric   if (U == MRI->use_instr_nodbg_end() ||
1970b57cec5SDimitry Andric       std::next(U) != MRI->use_instr_nodbg_end() ||
1980b57cec5SDimitry Andric       U->getOpcode() != AMDGPU::SI_END_CF)
1990b57cec5SDimitry Andric     return false;
2000b57cec5SDimitry Andric 
2010b57cec5SDimitry Andric   return true;
2020b57cec5SDimitry Andric }
2030b57cec5SDimitry Andric 
2040b57cec5SDimitry Andric void SILowerControlFlow::emitIf(MachineInstr &MI) {
2050b57cec5SDimitry Andric   MachineBasicBlock &MBB = *MI.getParent();
2060b57cec5SDimitry Andric   const DebugLoc &DL = MI.getDebugLoc();
2070b57cec5SDimitry Andric   MachineBasicBlock::iterator I(&MI);
2085ffd83dbSDimitry Andric   Register SaveExecReg = MI.getOperand(0).getReg();
2090b57cec5SDimitry Andric   MachineOperand& Cond = MI.getOperand(1);
2108bcb0991SDimitry Andric   assert(Cond.getSubReg() == AMDGPU::NoSubRegister);
2110b57cec5SDimitry Andric 
2120b57cec5SDimitry Andric   MachineOperand &ImpDefSCC = MI.getOperand(4);
2130b57cec5SDimitry Andric   assert(ImpDefSCC.getReg() == AMDGPU::SCC && ImpDefSCC.isDef());
2140b57cec5SDimitry Andric 
2150b57cec5SDimitry Andric   // If there is only one use of save exec register and that use is SI_END_CF,
2160b57cec5SDimitry Andric   // we can optimize SI_IF by returning the full saved exec mask instead of
2170b57cec5SDimitry Andric   // just cleared bits.
2185ffd83dbSDimitry Andric   bool SimpleIf = isSimpleIf(MI, MRI);
2195ffd83dbSDimitry Andric 
220fe6060f1SDimitry Andric   if (SimpleIf) {
2215ffd83dbSDimitry Andric     // Check for SI_KILL_*_TERMINATOR on path from if to endif.
2225ffd83dbSDimitry Andric     // if there is any such terminator simplifications are not safe.
2235ffd83dbSDimitry Andric     auto UseMI = MRI->use_instr_nodbg_begin(SaveExecReg);
224fe6060f1SDimitry Andric     SimpleIf = !hasKill(MI.getParent(), UseMI->getParent());
2255ffd83dbSDimitry Andric   }
2260b57cec5SDimitry Andric 
2270b57cec5SDimitry Andric   // Add an implicit def of exec to discourage scheduling VALU after this which
2280b57cec5SDimitry Andric   // will interfere with trying to form s_and_saveexec_b64 later.
2290b57cec5SDimitry Andric   Register CopyReg = SimpleIf ? SaveExecReg
2300b57cec5SDimitry Andric                        : MRI->createVirtualRegister(BoolRC);
2310b57cec5SDimitry Andric   MachineInstr *CopyExec =
2320b57cec5SDimitry Andric     BuildMI(MBB, I, DL, TII->get(AMDGPU::COPY), CopyReg)
2330b57cec5SDimitry Andric     .addReg(Exec)
2340b57cec5SDimitry Andric     .addReg(Exec, RegState::ImplicitDefine);
2355ffd83dbSDimitry Andric   LoweredIf.insert(CopyReg);
2360b57cec5SDimitry Andric 
2378bcb0991SDimitry Andric   Register Tmp = MRI->createVirtualRegister(BoolRC);
2380b57cec5SDimitry Andric 
2390b57cec5SDimitry Andric   MachineInstr *And =
2400b57cec5SDimitry Andric     BuildMI(MBB, I, DL, TII->get(AndOpc), Tmp)
2410b57cec5SDimitry Andric     .addReg(CopyReg)
2420b57cec5SDimitry Andric     .add(Cond);
243*349cc55cSDimitry Andric   if (LV)
244*349cc55cSDimitry Andric     LV->replaceKillInstruction(Cond.getReg(), MI, *And);
2450b57cec5SDimitry Andric 
2460b57cec5SDimitry Andric   setImpSCCDefDead(*And, true);
2470b57cec5SDimitry Andric 
2480b57cec5SDimitry Andric   MachineInstr *Xor = nullptr;
2490b57cec5SDimitry Andric   if (!SimpleIf) {
2500b57cec5SDimitry Andric     Xor =
2510b57cec5SDimitry Andric       BuildMI(MBB, I, DL, TII->get(XorOpc), SaveExecReg)
2520b57cec5SDimitry Andric       .addReg(Tmp)
2530b57cec5SDimitry Andric       .addReg(CopyReg);
2540b57cec5SDimitry Andric     setImpSCCDefDead(*Xor, ImpDefSCC.isDead());
2550b57cec5SDimitry Andric   }
2560b57cec5SDimitry Andric 
2570b57cec5SDimitry Andric   // Use a copy that is a terminator to get correct spill code placement it with
2580b57cec5SDimitry Andric   // fast regalloc.
2590b57cec5SDimitry Andric   MachineInstr *SetExec =
2600b57cec5SDimitry Andric     BuildMI(MBB, I, DL, TII->get(MovTermOpc), Exec)
2610b57cec5SDimitry Andric     .addReg(Tmp, RegState::Kill);
262*349cc55cSDimitry Andric   if (LV)
263*349cc55cSDimitry Andric     LV->getVarInfo(Tmp).Kills.push_back(SetExec);
2640b57cec5SDimitry Andric 
265e8d8bef9SDimitry Andric   // Skip ahead to the unconditional branch in case there are other terminators
266e8d8bef9SDimitry Andric   // present.
267e8d8bef9SDimitry Andric   I = skipToUncondBrOrEnd(MBB, I);
268e8d8bef9SDimitry Andric 
2695ffd83dbSDimitry Andric   // Insert the S_CBRANCH_EXECZ instruction which will be optimized later
2705ffd83dbSDimitry Andric   // during SIRemoveShortExecBranches.
2715ffd83dbSDimitry Andric   MachineInstr *NewBr = BuildMI(MBB, I, DL, TII->get(AMDGPU::S_CBRANCH_EXECZ))
2720b57cec5SDimitry Andric                             .add(MI.getOperand(2));
2730b57cec5SDimitry Andric 
2740b57cec5SDimitry Andric   if (!LIS) {
2750b57cec5SDimitry Andric     MI.eraseFromParent();
2760b57cec5SDimitry Andric     return;
2770b57cec5SDimitry Andric   }
2780b57cec5SDimitry Andric 
2790b57cec5SDimitry Andric   LIS->InsertMachineInstrInMaps(*CopyExec);
2800b57cec5SDimitry Andric 
2810b57cec5SDimitry Andric   // Replace with and so we don't need to fix the live interval for condition
2820b57cec5SDimitry Andric   // register.
2830b57cec5SDimitry Andric   LIS->ReplaceMachineInstrInMaps(MI, *And);
2840b57cec5SDimitry Andric 
2850b57cec5SDimitry Andric   if (!SimpleIf)
2860b57cec5SDimitry Andric     LIS->InsertMachineInstrInMaps(*Xor);
2870b57cec5SDimitry Andric   LIS->InsertMachineInstrInMaps(*SetExec);
2880b57cec5SDimitry Andric   LIS->InsertMachineInstrInMaps(*NewBr);
2890b57cec5SDimitry Andric 
2900b57cec5SDimitry Andric   LIS->removeAllRegUnitsForPhysReg(AMDGPU::EXEC);
2910b57cec5SDimitry Andric   MI.eraseFromParent();
2920b57cec5SDimitry Andric 
2930b57cec5SDimitry Andric   // FIXME: Is there a better way of adjusting the liveness? It shouldn't be
2940b57cec5SDimitry Andric   // hard to add another def here but I'm not sure how to correctly update the
2950b57cec5SDimitry Andric   // valno.
2960b57cec5SDimitry Andric   LIS->removeInterval(SaveExecReg);
2970b57cec5SDimitry Andric   LIS->createAndComputeVirtRegInterval(SaveExecReg);
2980b57cec5SDimitry Andric   LIS->createAndComputeVirtRegInterval(Tmp);
2990b57cec5SDimitry Andric   if (!SimpleIf)
3000b57cec5SDimitry Andric     LIS->createAndComputeVirtRegInterval(CopyReg);
3010b57cec5SDimitry Andric }
3020b57cec5SDimitry Andric 
3030b57cec5SDimitry Andric void SILowerControlFlow::emitElse(MachineInstr &MI) {
3040b57cec5SDimitry Andric   MachineBasicBlock &MBB = *MI.getParent();
3050b57cec5SDimitry Andric   const DebugLoc &DL = MI.getDebugLoc();
3060b57cec5SDimitry Andric 
3075ffd83dbSDimitry Andric   Register DstReg = MI.getOperand(0).getReg();
3080b57cec5SDimitry Andric 
3090b57cec5SDimitry Andric   MachineBasicBlock::iterator Start = MBB.begin();
3100b57cec5SDimitry Andric 
3110b57cec5SDimitry Andric   // This must be inserted before phis and any spill code inserted before the
3120b57cec5SDimitry Andric   // else.
313e8d8bef9SDimitry Andric   Register SaveReg = MRI->createVirtualRegister(BoolRC);
3140b57cec5SDimitry Andric   MachineInstr *OrSaveExec =
3150b57cec5SDimitry Andric     BuildMI(MBB, Start, DL, TII->get(OrSaveExecOpc), SaveReg)
316e8d8bef9SDimitry Andric     .add(MI.getOperand(1)); // Saved EXEC
317*349cc55cSDimitry Andric   if (LV)
318*349cc55cSDimitry Andric     LV->replaceKillInstruction(MI.getOperand(1).getReg(), MI, *OrSaveExec);
3190b57cec5SDimitry Andric 
3200b57cec5SDimitry Andric   MachineBasicBlock *DestBB = MI.getOperand(2).getMBB();
3210b57cec5SDimitry Andric 
3220b57cec5SDimitry Andric   MachineBasicBlock::iterator ElsePt(MI);
3230b57cec5SDimitry Andric 
324e8d8bef9SDimitry Andric   // This accounts for any modification of the EXEC mask within the block and
325e8d8bef9SDimitry Andric   // can be optimized out pre-RA when not required.
326e8d8bef9SDimitry Andric   MachineInstr *And = BuildMI(MBB, ElsePt, DL, TII->get(AndOpc), DstReg)
3270b57cec5SDimitry Andric                           .addReg(Exec)
3280b57cec5SDimitry Andric                           .addReg(SaveReg);
3290b57cec5SDimitry Andric 
3300b57cec5SDimitry Andric   if (LIS)
3310b57cec5SDimitry Andric     LIS->InsertMachineInstrInMaps(*And);
3320b57cec5SDimitry Andric 
3330b57cec5SDimitry Andric   MachineInstr *Xor =
3340b57cec5SDimitry Andric     BuildMI(MBB, ElsePt, DL, TII->get(XorTermrOpc), Exec)
3350b57cec5SDimitry Andric     .addReg(Exec)
3360b57cec5SDimitry Andric     .addReg(DstReg);
3370b57cec5SDimitry Andric 
338e8d8bef9SDimitry Andric   // Skip ahead to the unconditional branch in case there are other terminators
339e8d8bef9SDimitry Andric   // present.
340e8d8bef9SDimitry Andric   ElsePt = skipToUncondBrOrEnd(MBB, ElsePt);
341e8d8bef9SDimitry Andric 
3420b57cec5SDimitry Andric   MachineInstr *Branch =
3435ffd83dbSDimitry Andric       BuildMI(MBB, ElsePt, DL, TII->get(AMDGPU::S_CBRANCH_EXECZ))
3440b57cec5SDimitry Andric           .addMBB(DestBB);
3450b57cec5SDimitry Andric 
3460b57cec5SDimitry Andric   if (!LIS) {
3470b57cec5SDimitry Andric     MI.eraseFromParent();
3480b57cec5SDimitry Andric     return;
3490b57cec5SDimitry Andric   }
3500b57cec5SDimitry Andric 
3510b57cec5SDimitry Andric   LIS->RemoveMachineInstrFromMaps(MI);
3520b57cec5SDimitry Andric   MI.eraseFromParent();
3530b57cec5SDimitry Andric 
3540b57cec5SDimitry Andric   LIS->InsertMachineInstrInMaps(*OrSaveExec);
3550b57cec5SDimitry Andric 
3560b57cec5SDimitry Andric   LIS->InsertMachineInstrInMaps(*Xor);
3570b57cec5SDimitry Andric   LIS->InsertMachineInstrInMaps(*Branch);
3580b57cec5SDimitry Andric 
3590b57cec5SDimitry Andric   LIS->removeInterval(DstReg);
3600b57cec5SDimitry Andric   LIS->createAndComputeVirtRegInterval(DstReg);
3610b57cec5SDimitry Andric   LIS->createAndComputeVirtRegInterval(SaveReg);
3620b57cec5SDimitry Andric 
3630b57cec5SDimitry Andric   // Let this be recomputed.
3640b57cec5SDimitry Andric   LIS->removeAllRegUnitsForPhysReg(AMDGPU::EXEC);
3650b57cec5SDimitry Andric }
3660b57cec5SDimitry Andric 
3670b57cec5SDimitry Andric void SILowerControlFlow::emitIfBreak(MachineInstr &MI) {
3680b57cec5SDimitry Andric   MachineBasicBlock &MBB = *MI.getParent();
3690b57cec5SDimitry Andric   const DebugLoc &DL = MI.getDebugLoc();
3705ffd83dbSDimitry Andric   auto Dst = MI.getOperand(0).getReg();
3710b57cec5SDimitry Andric 
3720b57cec5SDimitry Andric   // Skip ANDing with exec if the break condition is already masked by exec
3730b57cec5SDimitry Andric   // because it is a V_CMP in the same basic block. (We know the break
3740b57cec5SDimitry Andric   // condition operand was an i1 in IR, so if it is a VALU instruction it must
3750b57cec5SDimitry Andric   // be one with a carry-out.)
3760b57cec5SDimitry Andric   bool SkipAnding = false;
3770b57cec5SDimitry Andric   if (MI.getOperand(1).isReg()) {
3780b57cec5SDimitry Andric     if (MachineInstr *Def = MRI->getUniqueVRegDef(MI.getOperand(1).getReg())) {
3790b57cec5SDimitry Andric       SkipAnding = Def->getParent() == MI.getParent()
3800b57cec5SDimitry Andric           && SIInstrInfo::isVALU(*Def);
3810b57cec5SDimitry Andric     }
3820b57cec5SDimitry Andric   }
3830b57cec5SDimitry Andric 
3840b57cec5SDimitry Andric   // AND the break condition operand with exec, then OR that into the "loop
3850b57cec5SDimitry Andric   // exit" mask.
3860b57cec5SDimitry Andric   MachineInstr *And = nullptr, *Or = nullptr;
3870b57cec5SDimitry Andric   if (!SkipAnding) {
388480093f4SDimitry Andric     Register AndReg = MRI->createVirtualRegister(BoolRC);
389480093f4SDimitry Andric     And = BuildMI(MBB, &MI, DL, TII->get(AndOpc), AndReg)
3900b57cec5SDimitry Andric              .addReg(Exec)
3910b57cec5SDimitry Andric              .add(MI.getOperand(1));
392*349cc55cSDimitry Andric     if (LV)
393*349cc55cSDimitry Andric       LV->replaceKillInstruction(MI.getOperand(1).getReg(), MI, *And);
3940b57cec5SDimitry Andric     Or = BuildMI(MBB, &MI, DL, TII->get(OrOpc), Dst)
395480093f4SDimitry Andric              .addReg(AndReg)
3960b57cec5SDimitry Andric              .add(MI.getOperand(2));
397480093f4SDimitry Andric     if (LIS)
398480093f4SDimitry Andric       LIS->createAndComputeVirtRegInterval(AndReg);
399*349cc55cSDimitry Andric   } else {
4000b57cec5SDimitry Andric     Or = BuildMI(MBB, &MI, DL, TII->get(OrOpc), Dst)
4010b57cec5SDimitry Andric              .add(MI.getOperand(1))
4020b57cec5SDimitry Andric              .add(MI.getOperand(2));
403*349cc55cSDimitry Andric     if (LV)
404*349cc55cSDimitry Andric       LV->replaceKillInstruction(MI.getOperand(1).getReg(), MI, *Or);
405*349cc55cSDimitry Andric   }
406*349cc55cSDimitry Andric   if (LV)
407*349cc55cSDimitry Andric     LV->replaceKillInstruction(MI.getOperand(2).getReg(), MI, *Or);
4080b57cec5SDimitry Andric 
4090b57cec5SDimitry Andric   if (LIS) {
4100b57cec5SDimitry Andric     if (And)
4110b57cec5SDimitry Andric       LIS->InsertMachineInstrInMaps(*And);
4120b57cec5SDimitry Andric     LIS->ReplaceMachineInstrInMaps(MI, *Or);
4130b57cec5SDimitry Andric   }
4140b57cec5SDimitry Andric 
4150b57cec5SDimitry Andric   MI.eraseFromParent();
4160b57cec5SDimitry Andric }
4170b57cec5SDimitry Andric 
4180b57cec5SDimitry Andric void SILowerControlFlow::emitLoop(MachineInstr &MI) {
4190b57cec5SDimitry Andric   MachineBasicBlock &MBB = *MI.getParent();
4200b57cec5SDimitry Andric   const DebugLoc &DL = MI.getDebugLoc();
4210b57cec5SDimitry Andric 
4220b57cec5SDimitry Andric   MachineInstr *AndN2 =
4230b57cec5SDimitry Andric       BuildMI(MBB, &MI, DL, TII->get(Andn2TermOpc), Exec)
4240b57cec5SDimitry Andric           .addReg(Exec)
4250b57cec5SDimitry Andric           .add(MI.getOperand(0));
4260b57cec5SDimitry Andric 
427e8d8bef9SDimitry Andric   auto BranchPt = skipToUncondBrOrEnd(MBB, MI.getIterator());
4280b57cec5SDimitry Andric   MachineInstr *Branch =
429e8d8bef9SDimitry Andric       BuildMI(MBB, BranchPt, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
4300b57cec5SDimitry Andric           .add(MI.getOperand(1));
4310b57cec5SDimitry Andric 
4320b57cec5SDimitry Andric   if (LIS) {
4330b57cec5SDimitry Andric     LIS->ReplaceMachineInstrInMaps(MI, *AndN2);
4340b57cec5SDimitry Andric     LIS->InsertMachineInstrInMaps(*Branch);
4350b57cec5SDimitry Andric   }
4360b57cec5SDimitry Andric 
4370b57cec5SDimitry Andric   MI.eraseFromParent();
4380b57cec5SDimitry Andric }
4390b57cec5SDimitry Andric 
4405ffd83dbSDimitry Andric MachineBasicBlock::iterator
4415ffd83dbSDimitry Andric SILowerControlFlow::skipIgnoreExecInstsTrivialSucc(
4425ffd83dbSDimitry Andric   MachineBasicBlock &MBB, MachineBasicBlock::iterator It) const {
4435ffd83dbSDimitry Andric 
4445ffd83dbSDimitry Andric   SmallSet<const MachineBasicBlock *, 4> Visited;
4455ffd83dbSDimitry Andric   MachineBasicBlock *B = &MBB;
4465ffd83dbSDimitry Andric   do {
4475ffd83dbSDimitry Andric     if (!Visited.insert(B).second)
4485ffd83dbSDimitry Andric       return MBB.end();
4495ffd83dbSDimitry Andric 
4505ffd83dbSDimitry Andric     auto E = B->end();
4515ffd83dbSDimitry Andric     for ( ; It != E; ++It) {
4525ffd83dbSDimitry Andric       if (TII->mayReadEXEC(*MRI, *It))
4535ffd83dbSDimitry Andric         break;
4545ffd83dbSDimitry Andric     }
4555ffd83dbSDimitry Andric 
4565ffd83dbSDimitry Andric     if (It != E)
4575ffd83dbSDimitry Andric       return It;
4585ffd83dbSDimitry Andric 
4595ffd83dbSDimitry Andric     if (B->succ_size() != 1)
4605ffd83dbSDimitry Andric       return MBB.end();
4615ffd83dbSDimitry Andric 
4625ffd83dbSDimitry Andric     // If there is one trivial successor, advance to the next block.
4635ffd83dbSDimitry Andric     MachineBasicBlock *Succ = *B->succ_begin();
4645ffd83dbSDimitry Andric 
4655ffd83dbSDimitry Andric     It = Succ->begin();
4665ffd83dbSDimitry Andric     B = Succ;
4675ffd83dbSDimitry Andric   } while (true);
4685ffd83dbSDimitry Andric }
4695ffd83dbSDimitry Andric 
470e8d8bef9SDimitry Andric MachineBasicBlock *SILowerControlFlow::emitEndCf(MachineInstr &MI) {
4710b57cec5SDimitry Andric   MachineBasicBlock &MBB = *MI.getParent();
4720b57cec5SDimitry Andric   const DebugLoc &DL = MI.getDebugLoc();
4730b57cec5SDimitry Andric 
474e8d8bef9SDimitry Andric   MachineBasicBlock::iterator InsPt = MBB.begin();
475e8d8bef9SDimitry Andric 
476e8d8bef9SDimitry Andric   // If we have instructions that aren't prolog instructions, split the block
477e8d8bef9SDimitry Andric   // and emit a terminator instruction. This ensures correct spill placement.
478e8d8bef9SDimitry Andric   // FIXME: We should unconditionally split the block here.
479e8d8bef9SDimitry Andric   bool NeedBlockSplit = false;
480e8d8bef9SDimitry Andric   Register DataReg = MI.getOperand(0).getReg();
481e8d8bef9SDimitry Andric   for (MachineBasicBlock::iterator I = InsPt, E = MI.getIterator();
482e8d8bef9SDimitry Andric        I != E; ++I) {
483e8d8bef9SDimitry Andric     if (I->modifiesRegister(DataReg, TRI)) {
484e8d8bef9SDimitry Andric       NeedBlockSplit = true;
485e8d8bef9SDimitry Andric       break;
486e8d8bef9SDimitry Andric     }
487e8d8bef9SDimitry Andric   }
488e8d8bef9SDimitry Andric 
489e8d8bef9SDimitry Andric   unsigned Opcode = OrOpc;
490e8d8bef9SDimitry Andric   MachineBasicBlock *SplitBB = &MBB;
491e8d8bef9SDimitry Andric   if (NeedBlockSplit) {
492e8d8bef9SDimitry Andric     SplitBB = MBB.splitAt(MI, /*UpdateLiveIns*/true, LIS);
493*349cc55cSDimitry Andric     if (MDT && SplitBB != &MBB) {
494*349cc55cSDimitry Andric       MachineDomTreeNode *MBBNode = (*MDT)[&MBB];
495*349cc55cSDimitry Andric       SmallVector<MachineDomTreeNode *> Children(MBBNode->begin(),
496*349cc55cSDimitry Andric                                                  MBBNode->end());
497*349cc55cSDimitry Andric       MachineDomTreeNode *SplitBBNode = MDT->addNewBlock(SplitBB, &MBB);
498*349cc55cSDimitry Andric       for (MachineDomTreeNode *Child : Children)
499*349cc55cSDimitry Andric         MDT->changeImmediateDominator(Child, SplitBBNode);
500*349cc55cSDimitry Andric     }
501e8d8bef9SDimitry Andric     Opcode = OrTermrOpc;
502e8d8bef9SDimitry Andric     InsPt = MI;
503e8d8bef9SDimitry Andric   }
504e8d8bef9SDimitry Andric 
505e8d8bef9SDimitry Andric   MachineInstr *NewMI =
506e8d8bef9SDimitry Andric     BuildMI(MBB, InsPt, DL, TII->get(Opcode), Exec)
5070b57cec5SDimitry Andric     .addReg(Exec)
5080b57cec5SDimitry Andric     .add(MI.getOperand(0));
509*349cc55cSDimitry Andric   if (LV)
510*349cc55cSDimitry Andric     LV->replaceKillInstruction(MI.getOperand(0).getReg(), MI, *NewMI);
5110b57cec5SDimitry Andric 
5125ffd83dbSDimitry Andric   LoweredEndCf.insert(NewMI);
5135ffd83dbSDimitry Andric 
514fe6060f1SDimitry Andric   if (LIS)
5150b57cec5SDimitry Andric     LIS->ReplaceMachineInstrInMaps(MI, *NewMI);
5160b57cec5SDimitry Andric 
5170b57cec5SDimitry Andric   MI.eraseFromParent();
5180b57cec5SDimitry Andric 
5190b57cec5SDimitry Andric   if (LIS)
5200b57cec5SDimitry Andric     LIS->handleMove(*NewMI);
521e8d8bef9SDimitry Andric   return SplitBB;
5220b57cec5SDimitry Andric }
5230b57cec5SDimitry Andric 
5240b57cec5SDimitry Andric // Returns replace operands for a logical operation, either single result
5250b57cec5SDimitry Andric // for exec or two operands if source was another equivalent operation.
5260b57cec5SDimitry Andric void SILowerControlFlow::findMaskOperands(MachineInstr &MI, unsigned OpNo,
5270b57cec5SDimitry Andric        SmallVectorImpl<MachineOperand> &Src) const {
5280b57cec5SDimitry Andric   MachineOperand &Op = MI.getOperand(OpNo);
529e8d8bef9SDimitry Andric   if (!Op.isReg() || !Op.getReg().isVirtual()) {
5300b57cec5SDimitry Andric     Src.push_back(Op);
5310b57cec5SDimitry Andric     return;
5320b57cec5SDimitry Andric   }
5330b57cec5SDimitry Andric 
5340b57cec5SDimitry Andric   MachineInstr *Def = MRI->getUniqueVRegDef(Op.getReg());
5350b57cec5SDimitry Andric   if (!Def || Def->getParent() != MI.getParent() ||
5360b57cec5SDimitry Andric       !(Def->isFullCopy() || (Def->getOpcode() == MI.getOpcode())))
5370b57cec5SDimitry Andric     return;
5380b57cec5SDimitry Andric 
5390b57cec5SDimitry Andric   // Make sure we do not modify exec between def and use.
5400b57cec5SDimitry Andric   // A copy with implcitly defined exec inserted earlier is an exclusion, it
5410b57cec5SDimitry Andric   // does not really modify exec.
5420b57cec5SDimitry Andric   for (auto I = Def->getIterator(); I != MI.getIterator(); ++I)
5430b57cec5SDimitry Andric     if (I->modifiesRegister(AMDGPU::EXEC, TRI) &&
5440b57cec5SDimitry Andric         !(I->isCopy() && I->getOperand(0).getReg() != Exec))
5450b57cec5SDimitry Andric       return;
5460b57cec5SDimitry Andric 
5470b57cec5SDimitry Andric   for (const auto &SrcOp : Def->explicit_operands())
5480b57cec5SDimitry Andric     if (SrcOp.isReg() && SrcOp.isUse() &&
549e8d8bef9SDimitry Andric         (SrcOp.getReg().isVirtual() || SrcOp.getReg() == Exec))
5500b57cec5SDimitry Andric       Src.push_back(SrcOp);
5510b57cec5SDimitry Andric }
5520b57cec5SDimitry Andric 
5530b57cec5SDimitry Andric // Search and combine pairs of equivalent instructions, like
5540b57cec5SDimitry Andric // S_AND_B64 x, (S_AND_B64 x, y) => S_AND_B64 x, y
5550b57cec5SDimitry Andric // S_OR_B64  x, (S_OR_B64  x, y) => S_OR_B64  x, y
5560b57cec5SDimitry Andric // One of the operands is exec mask.
5570b57cec5SDimitry Andric void SILowerControlFlow::combineMasks(MachineInstr &MI) {
5580b57cec5SDimitry Andric   assert(MI.getNumExplicitOperands() == 3);
5590b57cec5SDimitry Andric   SmallVector<MachineOperand, 4> Ops;
5600b57cec5SDimitry Andric   unsigned OpToReplace = 1;
5610b57cec5SDimitry Andric   findMaskOperands(MI, 1, Ops);
5620b57cec5SDimitry Andric   if (Ops.size() == 1) OpToReplace = 2; // First operand can be exec or its copy
5630b57cec5SDimitry Andric   findMaskOperands(MI, 2, Ops);
5640b57cec5SDimitry Andric   if (Ops.size() != 3) return;
5650b57cec5SDimitry Andric 
5660b57cec5SDimitry Andric   unsigned UniqueOpndIdx;
5670b57cec5SDimitry Andric   if (Ops[0].isIdenticalTo(Ops[1])) UniqueOpndIdx = 2;
5680b57cec5SDimitry Andric   else if (Ops[0].isIdenticalTo(Ops[2])) UniqueOpndIdx = 1;
5690b57cec5SDimitry Andric   else if (Ops[1].isIdenticalTo(Ops[2])) UniqueOpndIdx = 1;
5700b57cec5SDimitry Andric   else return;
5710b57cec5SDimitry Andric 
5728bcb0991SDimitry Andric   Register Reg = MI.getOperand(OpToReplace).getReg();
5730b57cec5SDimitry Andric   MI.RemoveOperand(OpToReplace);
5740b57cec5SDimitry Andric   MI.addOperand(Ops[UniqueOpndIdx]);
5750b57cec5SDimitry Andric   if (MRI->use_empty(Reg))
5760b57cec5SDimitry Andric     MRI->getUniqueVRegDef(Reg)->eraseFromParent();
5770b57cec5SDimitry Andric }
5780b57cec5SDimitry Andric 
5795ffd83dbSDimitry Andric void SILowerControlFlow::optimizeEndCf() {
5805ffd83dbSDimitry Andric   // If the only instruction immediately following this END_CF is an another
5815ffd83dbSDimitry Andric   // END_CF in the only successor we can avoid emitting exec mask restore here.
5825ffd83dbSDimitry Andric   if (!RemoveRedundantEndcf)
5835ffd83dbSDimitry Andric     return;
5840b57cec5SDimitry Andric 
5855ffd83dbSDimitry Andric   for (MachineInstr *MI : LoweredEndCf) {
5865ffd83dbSDimitry Andric     MachineBasicBlock &MBB = *MI->getParent();
5875ffd83dbSDimitry Andric     auto Next =
5885ffd83dbSDimitry Andric       skipIgnoreExecInstsTrivialSucc(MBB, std::next(MI->getIterator()));
5895ffd83dbSDimitry Andric     if (Next == MBB.end() || !LoweredEndCf.count(&*Next))
5905ffd83dbSDimitry Andric       continue;
5915ffd83dbSDimitry Andric     // Only skip inner END_CF if outer ENDCF belongs to SI_IF.
5925ffd83dbSDimitry Andric     // If that belongs to SI_ELSE then saved mask has an inverted value.
5935ffd83dbSDimitry Andric     Register SavedExec
5945ffd83dbSDimitry Andric       = TII->getNamedOperand(*Next, AMDGPU::OpName::src1)->getReg();
5955ffd83dbSDimitry Andric     assert(SavedExec.isVirtual() && "Expected saved exec to be src1!");
5960b57cec5SDimitry Andric 
5975ffd83dbSDimitry Andric     const MachineInstr *Def = MRI->getUniqueVRegDef(SavedExec);
5985ffd83dbSDimitry Andric     if (Def && LoweredIf.count(SavedExec)) {
5995ffd83dbSDimitry Andric       LLVM_DEBUG(dbgs() << "Skip redundant "; MI->dump());
6005ffd83dbSDimitry Andric       if (LIS)
6015ffd83dbSDimitry Andric         LIS->RemoveMachineInstrFromMaps(*MI);
602*349cc55cSDimitry Andric       Register Reg;
603*349cc55cSDimitry Andric       if (LV)
604*349cc55cSDimitry Andric         Reg = TII->getNamedOperand(*MI, AMDGPU::OpName::src1)->getReg();
6055ffd83dbSDimitry Andric       MI->eraseFromParent();
606*349cc55cSDimitry Andric       if (LV)
607*349cc55cSDimitry Andric         LV->recomputeForSingleDefVirtReg(Reg);
608e8d8bef9SDimitry Andric       removeMBBifRedundant(MBB);
6095ffd83dbSDimitry Andric     }
6105ffd83dbSDimitry Andric   }
6110b57cec5SDimitry Andric }
6120b57cec5SDimitry Andric 
613e8d8bef9SDimitry Andric MachineBasicBlock *SILowerControlFlow::process(MachineInstr &MI) {
6145ffd83dbSDimitry Andric   MachineBasicBlock &MBB = *MI.getParent();
6155ffd83dbSDimitry Andric   MachineBasicBlock::iterator I(MI);
6165ffd83dbSDimitry Andric   MachineInstr *Prev = (I != MBB.begin()) ? &*(std::prev(I)) : nullptr;
6170b57cec5SDimitry Andric 
618e8d8bef9SDimitry Andric   MachineBasicBlock *SplitBB = &MBB;
619e8d8bef9SDimitry Andric 
6200b57cec5SDimitry Andric   switch (MI.getOpcode()) {
6210b57cec5SDimitry Andric   case AMDGPU::SI_IF:
6220b57cec5SDimitry Andric     emitIf(MI);
6230b57cec5SDimitry Andric     break;
6240b57cec5SDimitry Andric 
6250b57cec5SDimitry Andric   case AMDGPU::SI_ELSE:
6260b57cec5SDimitry Andric     emitElse(MI);
6270b57cec5SDimitry Andric     break;
6280b57cec5SDimitry Andric 
6290b57cec5SDimitry Andric   case AMDGPU::SI_IF_BREAK:
6300b57cec5SDimitry Andric     emitIfBreak(MI);
6310b57cec5SDimitry Andric     break;
6320b57cec5SDimitry Andric 
6330b57cec5SDimitry Andric   case AMDGPU::SI_LOOP:
6340b57cec5SDimitry Andric     emitLoop(MI);
6350b57cec5SDimitry Andric     break;
6360b57cec5SDimitry Andric 
637fe6060f1SDimitry Andric   case AMDGPU::SI_WATERFALL_LOOP:
638fe6060f1SDimitry Andric     MI.setDesc(TII->get(AMDGPU::S_CBRANCH_EXECNZ));
639fe6060f1SDimitry Andric     break;
640fe6060f1SDimitry Andric 
6410b57cec5SDimitry Andric   case AMDGPU::SI_END_CF:
642e8d8bef9SDimitry Andric     SplitBB = emitEndCf(MI);
6430b57cec5SDimitry Andric     break;
6440b57cec5SDimitry Andric 
6455ffd83dbSDimitry Andric   default:
6465ffd83dbSDimitry Andric     assert(false && "Attempt to process unsupported instruction");
6475ffd83dbSDimitry Andric     break;
6485ffd83dbSDimitry Andric   }
6495ffd83dbSDimitry Andric 
6505ffd83dbSDimitry Andric   MachineBasicBlock::iterator Next;
6515ffd83dbSDimitry Andric   for (I = Prev ? Prev->getIterator() : MBB.begin(); I != MBB.end(); I = Next) {
6525ffd83dbSDimitry Andric     Next = std::next(I);
6535ffd83dbSDimitry Andric     MachineInstr &MaskMI = *I;
6545ffd83dbSDimitry Andric     switch (MaskMI.getOpcode()) {
6550b57cec5SDimitry Andric     case AMDGPU::S_AND_B64:
6560b57cec5SDimitry Andric     case AMDGPU::S_OR_B64:
6570b57cec5SDimitry Andric     case AMDGPU::S_AND_B32:
6580b57cec5SDimitry Andric     case AMDGPU::S_OR_B32:
6590b57cec5SDimitry Andric       // Cleanup bit manipulations on exec mask
6605ffd83dbSDimitry Andric       combineMasks(MaskMI);
6615ffd83dbSDimitry Andric       break;
6625ffd83dbSDimitry Andric     default:
6635ffd83dbSDimitry Andric       I = MBB.end();
6645ffd83dbSDimitry Andric       break;
6655ffd83dbSDimitry Andric     }
6665ffd83dbSDimitry Andric   }
667e8d8bef9SDimitry Andric 
668e8d8bef9SDimitry Andric   return SplitBB;
669e8d8bef9SDimitry Andric }
670e8d8bef9SDimitry Andric 
671e8d8bef9SDimitry Andric void SILowerControlFlow::lowerInitExec(MachineBasicBlock *MBB,
672e8d8bef9SDimitry Andric                                        MachineInstr &MI) {
673e8d8bef9SDimitry Andric   MachineFunction &MF = *MBB->getParent();
674e8d8bef9SDimitry Andric   const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
675e8d8bef9SDimitry Andric   bool IsWave32 = ST.isWave32();
676e8d8bef9SDimitry Andric 
677e8d8bef9SDimitry Andric   if (MI.getOpcode() == AMDGPU::SI_INIT_EXEC) {
678e8d8bef9SDimitry Andric     // This should be before all vector instructions.
679e8d8bef9SDimitry Andric     BuildMI(*MBB, MBB->begin(), MI.getDebugLoc(),
680e8d8bef9SDimitry Andric             TII->get(IsWave32 ? AMDGPU::S_MOV_B32 : AMDGPU::S_MOV_B64), Exec)
681e8d8bef9SDimitry Andric         .addImm(MI.getOperand(0).getImm());
682e8d8bef9SDimitry Andric     if (LIS)
683e8d8bef9SDimitry Andric       LIS->RemoveMachineInstrFromMaps(MI);
684e8d8bef9SDimitry Andric     MI.eraseFromParent();
685e8d8bef9SDimitry Andric     return;
686e8d8bef9SDimitry Andric   }
687e8d8bef9SDimitry Andric 
688e8d8bef9SDimitry Andric   // Extract the thread count from an SGPR input and set EXEC accordingly.
689e8d8bef9SDimitry Andric   // Since BFM can't shift by 64, handle that case with CMP + CMOV.
690e8d8bef9SDimitry Andric   //
691e8d8bef9SDimitry Andric   // S_BFE_U32 count, input, {shift, 7}
692e8d8bef9SDimitry Andric   // S_BFM_B64 exec, count, 0
693e8d8bef9SDimitry Andric   // S_CMP_EQ_U32 count, 64
694e8d8bef9SDimitry Andric   // S_CMOV_B64 exec, -1
695e8d8bef9SDimitry Andric   Register InputReg = MI.getOperand(0).getReg();
696e8d8bef9SDimitry Andric   MachineInstr *FirstMI = &*MBB->begin();
697e8d8bef9SDimitry Andric   if (InputReg.isVirtual()) {
698e8d8bef9SDimitry Andric     MachineInstr *DefInstr = MRI->getVRegDef(InputReg);
699e8d8bef9SDimitry Andric     assert(DefInstr && DefInstr->isCopy());
700e8d8bef9SDimitry Andric     if (DefInstr->getParent() == MBB) {
701e8d8bef9SDimitry Andric       if (DefInstr != FirstMI) {
702e8d8bef9SDimitry Andric         // If the `InputReg` is defined in current block, we also need to
703e8d8bef9SDimitry Andric         // move that instruction to the beginning of the block.
704e8d8bef9SDimitry Andric         DefInstr->removeFromParent();
705e8d8bef9SDimitry Andric         MBB->insert(FirstMI, DefInstr);
706e8d8bef9SDimitry Andric         if (LIS)
707e8d8bef9SDimitry Andric           LIS->handleMove(*DefInstr);
708e8d8bef9SDimitry Andric       } else {
709e8d8bef9SDimitry Andric         // If first instruction is definition then move pointer after it.
710e8d8bef9SDimitry Andric         FirstMI = &*std::next(FirstMI->getIterator());
711e8d8bef9SDimitry Andric       }
712e8d8bef9SDimitry Andric     }
713e8d8bef9SDimitry Andric   }
714e8d8bef9SDimitry Andric 
715e8d8bef9SDimitry Andric   // Insert instruction sequence at block beginning (before vector operations).
716e8d8bef9SDimitry Andric   const DebugLoc DL = MI.getDebugLoc();
717e8d8bef9SDimitry Andric   const unsigned WavefrontSize = ST.getWavefrontSize();
718e8d8bef9SDimitry Andric   const unsigned Mask = (WavefrontSize << 1) - 1;
719e8d8bef9SDimitry Andric   Register CountReg = MRI->createVirtualRegister(&AMDGPU::SGPR_32RegClass);
720e8d8bef9SDimitry Andric   auto BfeMI = BuildMI(*MBB, FirstMI, DL, TII->get(AMDGPU::S_BFE_U32), CountReg)
721e8d8bef9SDimitry Andric                    .addReg(InputReg)
722e8d8bef9SDimitry Andric                    .addImm((MI.getOperand(1).getImm() & Mask) | 0x70000);
723*349cc55cSDimitry Andric   if (LV)
724*349cc55cSDimitry Andric     LV->recomputeForSingleDefVirtReg(InputReg);
725e8d8bef9SDimitry Andric   auto BfmMI =
726e8d8bef9SDimitry Andric       BuildMI(*MBB, FirstMI, DL,
727e8d8bef9SDimitry Andric               TII->get(IsWave32 ? AMDGPU::S_BFM_B32 : AMDGPU::S_BFM_B64), Exec)
728e8d8bef9SDimitry Andric           .addReg(CountReg)
729e8d8bef9SDimitry Andric           .addImm(0);
730e8d8bef9SDimitry Andric   auto CmpMI = BuildMI(*MBB, FirstMI, DL, TII->get(AMDGPU::S_CMP_EQ_U32))
731e8d8bef9SDimitry Andric                    .addReg(CountReg, RegState::Kill)
732e8d8bef9SDimitry Andric                    .addImm(WavefrontSize);
733*349cc55cSDimitry Andric   if (LV)
734*349cc55cSDimitry Andric     LV->getVarInfo(CountReg).Kills.push_back(CmpMI);
735e8d8bef9SDimitry Andric   auto CmovMI =
736e8d8bef9SDimitry Andric       BuildMI(*MBB, FirstMI, DL,
737e8d8bef9SDimitry Andric               TII->get(IsWave32 ? AMDGPU::S_CMOV_B32 : AMDGPU::S_CMOV_B64),
738e8d8bef9SDimitry Andric               Exec)
739e8d8bef9SDimitry Andric           .addImm(-1);
740e8d8bef9SDimitry Andric 
741e8d8bef9SDimitry Andric   if (!LIS) {
742e8d8bef9SDimitry Andric     MI.eraseFromParent();
743e8d8bef9SDimitry Andric     return;
744e8d8bef9SDimitry Andric   }
745e8d8bef9SDimitry Andric 
746e8d8bef9SDimitry Andric   LIS->RemoveMachineInstrFromMaps(MI);
747e8d8bef9SDimitry Andric   MI.eraseFromParent();
748e8d8bef9SDimitry Andric 
749e8d8bef9SDimitry Andric   LIS->InsertMachineInstrInMaps(*BfeMI);
750e8d8bef9SDimitry Andric   LIS->InsertMachineInstrInMaps(*BfmMI);
751e8d8bef9SDimitry Andric   LIS->InsertMachineInstrInMaps(*CmpMI);
752e8d8bef9SDimitry Andric   LIS->InsertMachineInstrInMaps(*CmovMI);
753e8d8bef9SDimitry Andric 
754e8d8bef9SDimitry Andric   LIS->removeInterval(InputReg);
755e8d8bef9SDimitry Andric   LIS->createAndComputeVirtRegInterval(InputReg);
756e8d8bef9SDimitry Andric   LIS->createAndComputeVirtRegInterval(CountReg);
757e8d8bef9SDimitry Andric }
758e8d8bef9SDimitry Andric 
759e8d8bef9SDimitry Andric bool SILowerControlFlow::removeMBBifRedundant(MachineBasicBlock &MBB) {
760e8d8bef9SDimitry Andric   for (auto &I : MBB.instrs()) {
761e8d8bef9SDimitry Andric     if (!I.isDebugInstr() && !I.isUnconditionalBranch())
762e8d8bef9SDimitry Andric       return false;
763e8d8bef9SDimitry Andric   }
764e8d8bef9SDimitry Andric 
765e8d8bef9SDimitry Andric   assert(MBB.succ_size() == 1 && "MBB has more than one successor");
766e8d8bef9SDimitry Andric 
767e8d8bef9SDimitry Andric   MachineBasicBlock *Succ = *MBB.succ_begin();
768e8d8bef9SDimitry Andric   MachineBasicBlock *FallThrough = nullptr;
769e8d8bef9SDimitry Andric 
770e8d8bef9SDimitry Andric   while (!MBB.predecessors().empty()) {
771e8d8bef9SDimitry Andric     MachineBasicBlock *P = *MBB.pred_begin();
772*349cc55cSDimitry Andric     if (P->getFallThrough() == &MBB)
773e8d8bef9SDimitry Andric       FallThrough = P;
774e8d8bef9SDimitry Andric     P->ReplaceUsesOfBlockWith(&MBB, Succ);
775e8d8bef9SDimitry Andric   }
776e8d8bef9SDimitry Andric   MBB.removeSuccessor(Succ);
777e8d8bef9SDimitry Andric   if (LIS) {
778e8d8bef9SDimitry Andric     for (auto &I : MBB.instrs())
779e8d8bef9SDimitry Andric       LIS->RemoveMachineInstrFromMaps(I);
780e8d8bef9SDimitry Andric   }
781*349cc55cSDimitry Andric   if (MDT) {
782*349cc55cSDimitry Andric     // If Succ, the single successor of MBB, is dominated by MBB, MDT needs
783*349cc55cSDimitry Andric     // updating by changing Succ's idom to the one of MBB; otherwise, MBB must
784*349cc55cSDimitry Andric     // be a leaf node in MDT and could be erased directly.
785*349cc55cSDimitry Andric     if (MDT->dominates(&MBB, Succ))
786*349cc55cSDimitry Andric       MDT->changeImmediateDominator(MDT->getNode(Succ),
787*349cc55cSDimitry Andric                                     MDT->getNode(&MBB)->getIDom());
788*349cc55cSDimitry Andric     MDT->eraseNode(&MBB);
789*349cc55cSDimitry Andric   }
790e8d8bef9SDimitry Andric   MBB.clear();
791e8d8bef9SDimitry Andric   MBB.eraseFromParent();
792e8d8bef9SDimitry Andric   if (FallThrough && !FallThrough->isLayoutSuccessor(Succ)) {
793*349cc55cSDimitry Andric     if (!Succ->canFallThrough()) {
794e8d8bef9SDimitry Andric       MachineFunction *MF = FallThrough->getParent();
795e8d8bef9SDimitry Andric       MachineFunction::iterator FallThroughPos(FallThrough);
796e8d8bef9SDimitry Andric       MF->splice(std::next(FallThroughPos), Succ);
797e8d8bef9SDimitry Andric     } else
798e8d8bef9SDimitry Andric       BuildMI(*FallThrough, FallThrough->end(),
799e8d8bef9SDimitry Andric               FallThrough->findBranchDebugLoc(), TII->get(AMDGPU::S_BRANCH))
800e8d8bef9SDimitry Andric           .addMBB(Succ);
801e8d8bef9SDimitry Andric   }
802e8d8bef9SDimitry Andric 
803e8d8bef9SDimitry Andric   return true;
8045ffd83dbSDimitry Andric }
8055ffd83dbSDimitry Andric 
8065ffd83dbSDimitry Andric bool SILowerControlFlow::runOnMachineFunction(MachineFunction &MF) {
8075ffd83dbSDimitry Andric   const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
8085ffd83dbSDimitry Andric   TII = ST.getInstrInfo();
8095ffd83dbSDimitry Andric   TRI = &TII->getRegisterInfo();
8105ffd83dbSDimitry Andric 
8115ffd83dbSDimitry Andric   // This doesn't actually need LiveIntervals, but we can preserve them.
8125ffd83dbSDimitry Andric   LIS = getAnalysisIfAvailable<LiveIntervals>();
813*349cc55cSDimitry Andric   // This doesn't actually need LiveVariables, but we can preserve them.
814*349cc55cSDimitry Andric   LV = getAnalysisIfAvailable<LiveVariables>();
815*349cc55cSDimitry Andric   MDT = getAnalysisIfAvailable<MachineDominatorTree>();
8165ffd83dbSDimitry Andric   MRI = &MF.getRegInfo();
8175ffd83dbSDimitry Andric   BoolRC = TRI->getBoolRC();
8185ffd83dbSDimitry Andric 
8195ffd83dbSDimitry Andric   if (ST.isWave32()) {
8205ffd83dbSDimitry Andric     AndOpc = AMDGPU::S_AND_B32;
8215ffd83dbSDimitry Andric     OrOpc = AMDGPU::S_OR_B32;
8225ffd83dbSDimitry Andric     XorOpc = AMDGPU::S_XOR_B32;
8235ffd83dbSDimitry Andric     MovTermOpc = AMDGPU::S_MOV_B32_term;
8245ffd83dbSDimitry Andric     Andn2TermOpc = AMDGPU::S_ANDN2_B32_term;
8255ffd83dbSDimitry Andric     XorTermrOpc = AMDGPU::S_XOR_B32_term;
826e8d8bef9SDimitry Andric     OrTermrOpc = AMDGPU::S_OR_B32_term;
8275ffd83dbSDimitry Andric     OrSaveExecOpc = AMDGPU::S_OR_SAVEEXEC_B32;
8285ffd83dbSDimitry Andric     Exec = AMDGPU::EXEC_LO;
8295ffd83dbSDimitry Andric   } else {
8305ffd83dbSDimitry Andric     AndOpc = AMDGPU::S_AND_B64;
8315ffd83dbSDimitry Andric     OrOpc = AMDGPU::S_OR_B64;
8325ffd83dbSDimitry Andric     XorOpc = AMDGPU::S_XOR_B64;
8335ffd83dbSDimitry Andric     MovTermOpc = AMDGPU::S_MOV_B64_term;
8345ffd83dbSDimitry Andric     Andn2TermOpc = AMDGPU::S_ANDN2_B64_term;
8355ffd83dbSDimitry Andric     XorTermrOpc = AMDGPU::S_XOR_B64_term;
836e8d8bef9SDimitry Andric     OrTermrOpc = AMDGPU::S_OR_B64_term;
8375ffd83dbSDimitry Andric     OrSaveExecOpc = AMDGPU::S_OR_SAVEEXEC_B64;
8385ffd83dbSDimitry Andric     Exec = AMDGPU::EXEC;
8395ffd83dbSDimitry Andric   }
8405ffd83dbSDimitry Andric 
841fe6060f1SDimitry Andric   // Compute set of blocks with kills
842fe6060f1SDimitry Andric   const bool CanDemote =
843fe6060f1SDimitry Andric       MF.getFunction().getCallingConv() == CallingConv::AMDGPU_PS;
844fe6060f1SDimitry Andric   for (auto &MBB : MF) {
845fe6060f1SDimitry Andric     bool IsKillBlock = false;
846fe6060f1SDimitry Andric     for (auto &Term : MBB.terminators()) {
847fe6060f1SDimitry Andric       if (TII->isKillTerminator(Term.getOpcode())) {
848fe6060f1SDimitry Andric         KillBlocks.insert(&MBB);
849fe6060f1SDimitry Andric         IsKillBlock = true;
850fe6060f1SDimitry Andric         break;
851fe6060f1SDimitry Andric       }
852fe6060f1SDimitry Andric     }
853fe6060f1SDimitry Andric     if (CanDemote && !IsKillBlock) {
854fe6060f1SDimitry Andric       for (auto &MI : MBB) {
855fe6060f1SDimitry Andric         if (MI.getOpcode() == AMDGPU::SI_DEMOTE_I1) {
856fe6060f1SDimitry Andric           KillBlocks.insert(&MBB);
857fe6060f1SDimitry Andric           break;
858fe6060f1SDimitry Andric         }
859fe6060f1SDimitry Andric       }
860fe6060f1SDimitry Andric     }
861fe6060f1SDimitry Andric   }
8625ffd83dbSDimitry Andric 
8635ffd83dbSDimitry Andric   MachineFunction::iterator NextBB;
864e8d8bef9SDimitry Andric   for (MachineFunction::iterator BI = MF.begin();
865e8d8bef9SDimitry Andric        BI != MF.end(); BI = NextBB) {
8665ffd83dbSDimitry Andric     NextBB = std::next(BI);
867e8d8bef9SDimitry Andric     MachineBasicBlock *MBB = &*BI;
8685ffd83dbSDimitry Andric 
869e8d8bef9SDimitry Andric     MachineBasicBlock::iterator I, E, Next;
870e8d8bef9SDimitry Andric     E = MBB->end();
871e8d8bef9SDimitry Andric     for (I = MBB->begin(); I != E; I = Next) {
8725ffd83dbSDimitry Andric       Next = std::next(I);
8735ffd83dbSDimitry Andric       MachineInstr &MI = *I;
874e8d8bef9SDimitry Andric       MachineBasicBlock *SplitMBB = MBB;
8755ffd83dbSDimitry Andric 
8765ffd83dbSDimitry Andric       switch (MI.getOpcode()) {
8775ffd83dbSDimitry Andric       case AMDGPU::SI_IF:
8785ffd83dbSDimitry Andric       case AMDGPU::SI_ELSE:
8795ffd83dbSDimitry Andric       case AMDGPU::SI_IF_BREAK:
880fe6060f1SDimitry Andric       case AMDGPU::SI_WATERFALL_LOOP:
8815ffd83dbSDimitry Andric       case AMDGPU::SI_LOOP:
8825ffd83dbSDimitry Andric       case AMDGPU::SI_END_CF:
883e8d8bef9SDimitry Andric         SplitMBB = process(MI);
884e8d8bef9SDimitry Andric         break;
885e8d8bef9SDimitry Andric 
886e8d8bef9SDimitry Andric       // FIXME: find a better place for this
887e8d8bef9SDimitry Andric       case AMDGPU::SI_INIT_EXEC:
888e8d8bef9SDimitry Andric       case AMDGPU::SI_INIT_EXEC_FROM_INPUT:
889e8d8bef9SDimitry Andric         lowerInitExec(MBB, MI);
890e8d8bef9SDimitry Andric         if (LIS)
891e8d8bef9SDimitry Andric           LIS->removeAllRegUnitsForPhysReg(AMDGPU::EXEC);
8925ffd83dbSDimitry Andric         break;
8930b57cec5SDimitry Andric 
8940b57cec5SDimitry Andric       default:
8955ffd83dbSDimitry Andric         break;
8965ffd83dbSDimitry Andric       }
897e8d8bef9SDimitry Andric 
898e8d8bef9SDimitry Andric       if (SplitMBB != MBB) {
899e8d8bef9SDimitry Andric         MBB = Next->getParent();
900e8d8bef9SDimitry Andric         E = MBB->end();
901e8d8bef9SDimitry Andric       }
9025ffd83dbSDimitry Andric     }
9030b57cec5SDimitry Andric   }
9040b57cec5SDimitry Andric 
9055ffd83dbSDimitry Andric   optimizeEndCf();
9065ffd83dbSDimitry Andric 
9075ffd83dbSDimitry Andric   LoweredEndCf.clear();
9085ffd83dbSDimitry Andric   LoweredIf.clear();
909fe6060f1SDimitry Andric   KillBlocks.clear();
9100b57cec5SDimitry Andric 
9110b57cec5SDimitry Andric   return true;
9120b57cec5SDimitry Andric }
913