xref: /freebsd/contrib/llvm-project/llvm/lib/Target/AMDGPU/SILowerControlFlow.cpp (revision 06c3fb2749bda94cb5201f81ffdb8fa6c3161b2e)
10b57cec5SDimitry Andric //===-- SILowerControlFlow.cpp - Use predicates for control flow ----------===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric /// \file
100b57cec5SDimitry Andric /// This pass lowers the pseudo control flow instructions to real
110b57cec5SDimitry Andric /// machine instructions.
120b57cec5SDimitry Andric ///
130b57cec5SDimitry Andric /// All control flow is handled using predicated instructions and
140b57cec5SDimitry Andric /// a predicate stack.  Each Scalar ALU controls the operations of 64 Vector
150b57cec5SDimitry Andric /// ALUs.  The Scalar ALU can update the predicate for any of the Vector ALUs
16349cc55cSDimitry Andric /// by writing to the 64-bit EXEC register (each bit corresponds to a
170b57cec5SDimitry Andric /// single vector ALU).  Typically, for predicates, a vector ALU will write
180b57cec5SDimitry Andric /// to its bit of the VCC register (like EXEC VCC is 64-bits, one for each
190b57cec5SDimitry Andric /// Vector ALU) and then the ScalarALU will AND the VCC register with the
200b57cec5SDimitry Andric /// EXEC to update the predicates.
210b57cec5SDimitry Andric ///
220b57cec5SDimitry Andric /// For example:
230b57cec5SDimitry Andric /// %vcc = V_CMP_GT_F32 %vgpr1, %vgpr2
240b57cec5SDimitry Andric /// %sgpr0 = SI_IF %vcc
250b57cec5SDimitry Andric ///   %vgpr0 = V_ADD_F32 %vgpr0, %vgpr0
260b57cec5SDimitry Andric /// %sgpr0 = SI_ELSE %sgpr0
270b57cec5SDimitry Andric ///   %vgpr0 = V_SUB_F32 %vgpr0, %vgpr0
280b57cec5SDimitry Andric /// SI_END_CF %sgpr0
290b57cec5SDimitry Andric ///
300b57cec5SDimitry Andric /// becomes:
310b57cec5SDimitry Andric ///
320b57cec5SDimitry Andric /// %sgpr0 = S_AND_SAVEEXEC_B64 %vcc  // Save and update the exec mask
330b57cec5SDimitry Andric /// %sgpr0 = S_XOR_B64 %sgpr0, %exec  // Clear live bits from saved exec mask
340b57cec5SDimitry Andric /// S_CBRANCH_EXECZ label0            // This instruction is an optional
350b57cec5SDimitry Andric ///                                   // optimization which allows us to
360b57cec5SDimitry Andric ///                                   // branch if all the bits of
370b57cec5SDimitry Andric ///                                   // EXEC are zero.
380b57cec5SDimitry Andric /// %vgpr0 = V_ADD_F32 %vgpr0, %vgpr0 // Do the IF block of the branch
390b57cec5SDimitry Andric ///
400b57cec5SDimitry Andric /// label0:
41349cc55cSDimitry Andric /// %sgpr0 = S_OR_SAVEEXEC_B64 %sgpr0  // Restore the exec mask for the Then
42349cc55cSDimitry Andric ///                                    // block
435ffd83dbSDimitry Andric /// %exec = S_XOR_B64 %sgpr0, %exec    // Update the exec mask
440b57cec5SDimitry Andric /// S_BRANCH_EXECZ label1              // Use our branch optimization
450b57cec5SDimitry Andric ///                                    // instruction again.
460b57cec5SDimitry Andric /// %vgpr0 = V_SUB_F32 %vgpr0, %vgpr   // Do the THEN block
470b57cec5SDimitry Andric /// label1:
480b57cec5SDimitry Andric /// %exec = S_OR_B64 %exec, %sgpr0     // Re-enable saved exec mask bits
490b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
500b57cec5SDimitry Andric 
510b57cec5SDimitry Andric #include "AMDGPU.h"
52e8d8bef9SDimitry Andric #include "GCNSubtarget.h"
530b57cec5SDimitry Andric #include "MCTargetDesc/AMDGPUMCTargetDesc.h"
545ffd83dbSDimitry Andric #include "llvm/ADT/SmallSet.h"
550b57cec5SDimitry Andric #include "llvm/CodeGen/LiveIntervals.h"
56349cc55cSDimitry Andric #include "llvm/CodeGen/LiveVariables.h"
57349cc55cSDimitry Andric #include "llvm/CodeGen/MachineDominators.h"
580b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunctionPass.h"
5904eeddc0SDimitry Andric #include "llvm/Target/TargetMachine.h"
600b57cec5SDimitry Andric 
610b57cec5SDimitry Andric using namespace llvm;
620b57cec5SDimitry Andric 
630b57cec5SDimitry Andric #define DEBUG_TYPE "si-lower-control-flow"
640b57cec5SDimitry Andric 
655ffd83dbSDimitry Andric static cl::opt<bool>
665ffd83dbSDimitry Andric RemoveRedundantEndcf("amdgpu-remove-redundant-endcf",
675ffd83dbSDimitry Andric     cl::init(true), cl::ReallyHidden);
685ffd83dbSDimitry Andric 
690b57cec5SDimitry Andric namespace {
700b57cec5SDimitry Andric 
710b57cec5SDimitry Andric class SILowerControlFlow : public MachineFunctionPass {
720b57cec5SDimitry Andric private:
730b57cec5SDimitry Andric   const SIRegisterInfo *TRI = nullptr;
740b57cec5SDimitry Andric   const SIInstrInfo *TII = nullptr;
750b57cec5SDimitry Andric   LiveIntervals *LIS = nullptr;
76349cc55cSDimitry Andric   LiveVariables *LV = nullptr;
77349cc55cSDimitry Andric   MachineDominatorTree *MDT = nullptr;
780b57cec5SDimitry Andric   MachineRegisterInfo *MRI = nullptr;
795ffd83dbSDimitry Andric   SetVector<MachineInstr*> LoweredEndCf;
805ffd83dbSDimitry Andric   DenseSet<Register> LoweredIf;
81fe6060f1SDimitry Andric   SmallSet<MachineBasicBlock *, 4> KillBlocks;
820b57cec5SDimitry Andric 
830b57cec5SDimitry Andric   const TargetRegisterClass *BoolRC = nullptr;
840b57cec5SDimitry Andric   unsigned AndOpc;
850b57cec5SDimitry Andric   unsigned OrOpc;
860b57cec5SDimitry Andric   unsigned XorOpc;
870b57cec5SDimitry Andric   unsigned MovTermOpc;
880b57cec5SDimitry Andric   unsigned Andn2TermOpc;
890b57cec5SDimitry Andric   unsigned XorTermrOpc;
90e8d8bef9SDimitry Andric   unsigned OrTermrOpc;
910b57cec5SDimitry Andric   unsigned OrSaveExecOpc;
920b57cec5SDimitry Andric   unsigned Exec;
930b57cec5SDimitry Andric 
9404eeddc0SDimitry Andric   bool EnableOptimizeEndCf = false;
9504eeddc0SDimitry Andric 
96fe6060f1SDimitry Andric   bool hasKill(const MachineBasicBlock *Begin, const MachineBasicBlock *End);
97fe6060f1SDimitry Andric 
980b57cec5SDimitry Andric   void emitIf(MachineInstr &MI);
990b57cec5SDimitry Andric   void emitElse(MachineInstr &MI);
1000b57cec5SDimitry Andric   void emitIfBreak(MachineInstr &MI);
1010b57cec5SDimitry Andric   void emitLoop(MachineInstr &MI);
102e8d8bef9SDimitry Andric 
103e8d8bef9SDimitry Andric   MachineBasicBlock *emitEndCf(MachineInstr &MI);
104e8d8bef9SDimitry Andric 
105e8d8bef9SDimitry Andric   void lowerInitExec(MachineBasicBlock *MBB, MachineInstr &MI);
1060b57cec5SDimitry Andric 
1070b57cec5SDimitry Andric   void findMaskOperands(MachineInstr &MI, unsigned OpNo,
1080b57cec5SDimitry Andric                         SmallVectorImpl<MachineOperand> &Src) const;
1090b57cec5SDimitry Andric 
1100b57cec5SDimitry Andric   void combineMasks(MachineInstr &MI);
1110b57cec5SDimitry Andric 
112e8d8bef9SDimitry Andric   bool removeMBBifRedundant(MachineBasicBlock &MBB);
113e8d8bef9SDimitry Andric 
114e8d8bef9SDimitry Andric   MachineBasicBlock *process(MachineInstr &MI);
1155ffd83dbSDimitry Andric 
1165ffd83dbSDimitry Andric   // Skip to the next instruction, ignoring debug instructions, and trivial
1175ffd83dbSDimitry Andric   // block boundaries (blocks that have one (typically fallthrough) successor,
1185ffd83dbSDimitry Andric   // and the successor has one predecessor.
1195ffd83dbSDimitry Andric   MachineBasicBlock::iterator
1205ffd83dbSDimitry Andric   skipIgnoreExecInstsTrivialSucc(MachineBasicBlock &MBB,
1215ffd83dbSDimitry Andric                                  MachineBasicBlock::iterator It) const;
1225ffd83dbSDimitry Andric 
123e8d8bef9SDimitry Andric   /// Find the insertion point for a new conditional branch.
124e8d8bef9SDimitry Andric   MachineBasicBlock::iterator
125e8d8bef9SDimitry Andric   skipToUncondBrOrEnd(MachineBasicBlock &MBB,
126e8d8bef9SDimitry Andric                       MachineBasicBlock::iterator I) const {
127e8d8bef9SDimitry Andric     assert(I->isTerminator());
128e8d8bef9SDimitry Andric 
129e8d8bef9SDimitry Andric     // FIXME: What if we had multiple pre-existing conditional branches?
130e8d8bef9SDimitry Andric     MachineBasicBlock::iterator End = MBB.end();
131e8d8bef9SDimitry Andric     while (I != End && !I->isUnconditionalBranch())
132e8d8bef9SDimitry Andric       ++I;
133e8d8bef9SDimitry Andric     return I;
134e8d8bef9SDimitry Andric   }
135e8d8bef9SDimitry Andric 
1365ffd83dbSDimitry Andric   // Remove redundant SI_END_CF instructions.
1375ffd83dbSDimitry Andric   void optimizeEndCf();
1385ffd83dbSDimitry Andric 
1390b57cec5SDimitry Andric public:
1400b57cec5SDimitry Andric   static char ID;
1410b57cec5SDimitry Andric 
1420b57cec5SDimitry Andric   SILowerControlFlow() : MachineFunctionPass(ID) {}
1430b57cec5SDimitry Andric 
1440b57cec5SDimitry Andric   bool runOnMachineFunction(MachineFunction &MF) override;
1450b57cec5SDimitry Andric 
1460b57cec5SDimitry Andric   StringRef getPassName() const override {
1470b57cec5SDimitry Andric     return "SI Lower control flow pseudo instructions";
1480b57cec5SDimitry Andric   }
1490b57cec5SDimitry Andric 
1500b57cec5SDimitry Andric   void getAnalysisUsage(AnalysisUsage &AU) const override {
151753f127fSDimitry Andric     AU.addUsedIfAvailable<LiveIntervals>();
1520b57cec5SDimitry Andric     // Should preserve the same set that TwoAddressInstructions does.
153349cc55cSDimitry Andric     AU.addPreserved<MachineDominatorTree>();
1540b57cec5SDimitry Andric     AU.addPreserved<SlotIndexes>();
1550b57cec5SDimitry Andric     AU.addPreserved<LiveIntervals>();
1560b57cec5SDimitry Andric     AU.addPreservedID(LiveVariablesID);
1570b57cec5SDimitry Andric     MachineFunctionPass::getAnalysisUsage(AU);
1580b57cec5SDimitry Andric   }
1590b57cec5SDimitry Andric };
1600b57cec5SDimitry Andric 
1610b57cec5SDimitry Andric } // end anonymous namespace
1620b57cec5SDimitry Andric 
1630b57cec5SDimitry Andric char SILowerControlFlow::ID = 0;
1640b57cec5SDimitry Andric 
1650b57cec5SDimitry Andric INITIALIZE_PASS(SILowerControlFlow, DEBUG_TYPE,
1660b57cec5SDimitry Andric                "SI lower control flow", false, false)
1670b57cec5SDimitry Andric 
1680b57cec5SDimitry Andric static void setImpSCCDefDead(MachineInstr &MI, bool IsDead) {
1690b57cec5SDimitry Andric   MachineOperand &ImpDefSCC = MI.getOperand(3);
1700b57cec5SDimitry Andric   assert(ImpDefSCC.getReg() == AMDGPU::SCC && ImpDefSCC.isDef());
1710b57cec5SDimitry Andric 
1720b57cec5SDimitry Andric   ImpDefSCC.setIsDead(IsDead);
1730b57cec5SDimitry Andric }
1740b57cec5SDimitry Andric 
1750b57cec5SDimitry Andric char &llvm::SILowerControlFlowID = SILowerControlFlow::ID;
1760b57cec5SDimitry Andric 
177fe6060f1SDimitry Andric bool SILowerControlFlow::hasKill(const MachineBasicBlock *Begin,
178fe6060f1SDimitry Andric                                  const MachineBasicBlock *End) {
1795ffd83dbSDimitry Andric   DenseSet<const MachineBasicBlock*> Visited;
180e8d8bef9SDimitry Andric   SmallVector<MachineBasicBlock *, 4> Worklist(Begin->successors());
1815ffd83dbSDimitry Andric 
1825ffd83dbSDimitry Andric   while (!Worklist.empty()) {
1835ffd83dbSDimitry Andric     MachineBasicBlock *MBB = Worklist.pop_back_val();
1845ffd83dbSDimitry Andric 
1855ffd83dbSDimitry Andric     if (MBB == End || !Visited.insert(MBB).second)
1865ffd83dbSDimitry Andric       continue;
187fe6060f1SDimitry Andric     if (KillBlocks.contains(MBB))
1885ffd83dbSDimitry Andric       return true;
1895ffd83dbSDimitry Andric 
1905ffd83dbSDimitry Andric     Worklist.append(MBB->succ_begin(), MBB->succ_end());
1915ffd83dbSDimitry Andric   }
1925ffd83dbSDimitry Andric 
1935ffd83dbSDimitry Andric   return false;
1945ffd83dbSDimitry Andric }
1955ffd83dbSDimitry Andric 
1965ffd83dbSDimitry Andric static bool isSimpleIf(const MachineInstr &MI, const MachineRegisterInfo *MRI) {
1978bcb0991SDimitry Andric   Register SaveExecReg = MI.getOperand(0).getReg();
1980b57cec5SDimitry Andric   auto U = MRI->use_instr_nodbg_begin(SaveExecReg);
1990b57cec5SDimitry Andric 
2000b57cec5SDimitry Andric   if (U == MRI->use_instr_nodbg_end() ||
2010b57cec5SDimitry Andric       std::next(U) != MRI->use_instr_nodbg_end() ||
2020b57cec5SDimitry Andric       U->getOpcode() != AMDGPU::SI_END_CF)
2030b57cec5SDimitry Andric     return false;
2040b57cec5SDimitry Andric 
2050b57cec5SDimitry Andric   return true;
2060b57cec5SDimitry Andric }
2070b57cec5SDimitry Andric 
2080b57cec5SDimitry Andric void SILowerControlFlow::emitIf(MachineInstr &MI) {
2090b57cec5SDimitry Andric   MachineBasicBlock &MBB = *MI.getParent();
2100b57cec5SDimitry Andric   const DebugLoc &DL = MI.getDebugLoc();
2110b57cec5SDimitry Andric   MachineBasicBlock::iterator I(&MI);
2125ffd83dbSDimitry Andric   Register SaveExecReg = MI.getOperand(0).getReg();
2130b57cec5SDimitry Andric   MachineOperand& Cond = MI.getOperand(1);
2148bcb0991SDimitry Andric   assert(Cond.getSubReg() == AMDGPU::NoSubRegister);
2150b57cec5SDimitry Andric 
2160b57cec5SDimitry Andric   MachineOperand &ImpDefSCC = MI.getOperand(4);
2170b57cec5SDimitry Andric   assert(ImpDefSCC.getReg() == AMDGPU::SCC && ImpDefSCC.isDef());
2180b57cec5SDimitry Andric 
2190b57cec5SDimitry Andric   // If there is only one use of save exec register and that use is SI_END_CF,
2200b57cec5SDimitry Andric   // we can optimize SI_IF by returning the full saved exec mask instead of
2210b57cec5SDimitry Andric   // just cleared bits.
2225ffd83dbSDimitry Andric   bool SimpleIf = isSimpleIf(MI, MRI);
2235ffd83dbSDimitry Andric 
224fe6060f1SDimitry Andric   if (SimpleIf) {
2255ffd83dbSDimitry Andric     // Check for SI_KILL_*_TERMINATOR on path from if to endif.
2265ffd83dbSDimitry Andric     // if there is any such terminator simplifications are not safe.
2275ffd83dbSDimitry Andric     auto UseMI = MRI->use_instr_nodbg_begin(SaveExecReg);
228fe6060f1SDimitry Andric     SimpleIf = !hasKill(MI.getParent(), UseMI->getParent());
2295ffd83dbSDimitry Andric   }
2300b57cec5SDimitry Andric 
2310b57cec5SDimitry Andric   // Add an implicit def of exec to discourage scheduling VALU after this which
2320b57cec5SDimitry Andric   // will interfere with trying to form s_and_saveexec_b64 later.
2330b57cec5SDimitry Andric   Register CopyReg = SimpleIf ? SaveExecReg
2340b57cec5SDimitry Andric                        : MRI->createVirtualRegister(BoolRC);
2350b57cec5SDimitry Andric   MachineInstr *CopyExec =
2360b57cec5SDimitry Andric     BuildMI(MBB, I, DL, TII->get(AMDGPU::COPY), CopyReg)
2370b57cec5SDimitry Andric     .addReg(Exec)
2380b57cec5SDimitry Andric     .addReg(Exec, RegState::ImplicitDefine);
2395ffd83dbSDimitry Andric   LoweredIf.insert(CopyReg);
2400b57cec5SDimitry Andric 
2418bcb0991SDimitry Andric   Register Tmp = MRI->createVirtualRegister(BoolRC);
2420b57cec5SDimitry Andric 
2430b57cec5SDimitry Andric   MachineInstr *And =
2440b57cec5SDimitry Andric     BuildMI(MBB, I, DL, TII->get(AndOpc), Tmp)
2450b57cec5SDimitry Andric     .addReg(CopyReg)
2460b57cec5SDimitry Andric     .add(Cond);
247349cc55cSDimitry Andric   if (LV)
248349cc55cSDimitry Andric     LV->replaceKillInstruction(Cond.getReg(), MI, *And);
2490b57cec5SDimitry Andric 
2500b57cec5SDimitry Andric   setImpSCCDefDead(*And, true);
2510b57cec5SDimitry Andric 
2520b57cec5SDimitry Andric   MachineInstr *Xor = nullptr;
2530b57cec5SDimitry Andric   if (!SimpleIf) {
2540b57cec5SDimitry Andric     Xor =
2550b57cec5SDimitry Andric       BuildMI(MBB, I, DL, TII->get(XorOpc), SaveExecReg)
2560b57cec5SDimitry Andric       .addReg(Tmp)
2570b57cec5SDimitry Andric       .addReg(CopyReg);
2580b57cec5SDimitry Andric     setImpSCCDefDead(*Xor, ImpDefSCC.isDead());
2590b57cec5SDimitry Andric   }
2600b57cec5SDimitry Andric 
2610b57cec5SDimitry Andric   // Use a copy that is a terminator to get correct spill code placement it with
2620b57cec5SDimitry Andric   // fast regalloc.
2630b57cec5SDimitry Andric   MachineInstr *SetExec =
2640b57cec5SDimitry Andric     BuildMI(MBB, I, DL, TII->get(MovTermOpc), Exec)
2650b57cec5SDimitry Andric     .addReg(Tmp, RegState::Kill);
266349cc55cSDimitry Andric   if (LV)
267349cc55cSDimitry Andric     LV->getVarInfo(Tmp).Kills.push_back(SetExec);
2680b57cec5SDimitry Andric 
269e8d8bef9SDimitry Andric   // Skip ahead to the unconditional branch in case there are other terminators
270e8d8bef9SDimitry Andric   // present.
271e8d8bef9SDimitry Andric   I = skipToUncondBrOrEnd(MBB, I);
272e8d8bef9SDimitry Andric 
2735ffd83dbSDimitry Andric   // Insert the S_CBRANCH_EXECZ instruction which will be optimized later
2745ffd83dbSDimitry Andric   // during SIRemoveShortExecBranches.
2755ffd83dbSDimitry Andric   MachineInstr *NewBr = BuildMI(MBB, I, DL, TII->get(AMDGPU::S_CBRANCH_EXECZ))
2760b57cec5SDimitry Andric                             .add(MI.getOperand(2));
2770b57cec5SDimitry Andric 
2780b57cec5SDimitry Andric   if (!LIS) {
2790b57cec5SDimitry Andric     MI.eraseFromParent();
2800b57cec5SDimitry Andric     return;
2810b57cec5SDimitry Andric   }
2820b57cec5SDimitry Andric 
2830b57cec5SDimitry Andric   LIS->InsertMachineInstrInMaps(*CopyExec);
2840b57cec5SDimitry Andric 
2850b57cec5SDimitry Andric   // Replace with and so we don't need to fix the live interval for condition
2860b57cec5SDimitry Andric   // register.
2870b57cec5SDimitry Andric   LIS->ReplaceMachineInstrInMaps(MI, *And);
2880b57cec5SDimitry Andric 
2890b57cec5SDimitry Andric   if (!SimpleIf)
2900b57cec5SDimitry Andric     LIS->InsertMachineInstrInMaps(*Xor);
2910b57cec5SDimitry Andric   LIS->InsertMachineInstrInMaps(*SetExec);
2920b57cec5SDimitry Andric   LIS->InsertMachineInstrInMaps(*NewBr);
2930b57cec5SDimitry Andric 
2940b57cec5SDimitry Andric   LIS->removeAllRegUnitsForPhysReg(AMDGPU::EXEC);
2950b57cec5SDimitry Andric   MI.eraseFromParent();
2960b57cec5SDimitry Andric 
2970b57cec5SDimitry Andric   // FIXME: Is there a better way of adjusting the liveness? It shouldn't be
2980b57cec5SDimitry Andric   // hard to add another def here but I'm not sure how to correctly update the
2990b57cec5SDimitry Andric   // valno.
3000b57cec5SDimitry Andric   LIS->removeInterval(SaveExecReg);
3010b57cec5SDimitry Andric   LIS->createAndComputeVirtRegInterval(SaveExecReg);
3020b57cec5SDimitry Andric   LIS->createAndComputeVirtRegInterval(Tmp);
3030b57cec5SDimitry Andric   if (!SimpleIf)
3040b57cec5SDimitry Andric     LIS->createAndComputeVirtRegInterval(CopyReg);
3050b57cec5SDimitry Andric }
3060b57cec5SDimitry Andric 
3070b57cec5SDimitry Andric void SILowerControlFlow::emitElse(MachineInstr &MI) {
3080b57cec5SDimitry Andric   MachineBasicBlock &MBB = *MI.getParent();
3090b57cec5SDimitry Andric   const DebugLoc &DL = MI.getDebugLoc();
3100b57cec5SDimitry Andric 
3115ffd83dbSDimitry Andric   Register DstReg = MI.getOperand(0).getReg();
3120b57cec5SDimitry Andric 
3130b57cec5SDimitry Andric   MachineBasicBlock::iterator Start = MBB.begin();
3140b57cec5SDimitry Andric 
3150b57cec5SDimitry Andric   // This must be inserted before phis and any spill code inserted before the
3160b57cec5SDimitry Andric   // else.
317e8d8bef9SDimitry Andric   Register SaveReg = MRI->createVirtualRegister(BoolRC);
3180b57cec5SDimitry Andric   MachineInstr *OrSaveExec =
3190b57cec5SDimitry Andric     BuildMI(MBB, Start, DL, TII->get(OrSaveExecOpc), SaveReg)
320e8d8bef9SDimitry Andric     .add(MI.getOperand(1)); // Saved EXEC
321349cc55cSDimitry Andric   if (LV)
322349cc55cSDimitry Andric     LV->replaceKillInstruction(MI.getOperand(1).getReg(), MI, *OrSaveExec);
3230b57cec5SDimitry Andric 
3240b57cec5SDimitry Andric   MachineBasicBlock *DestBB = MI.getOperand(2).getMBB();
3250b57cec5SDimitry Andric 
3260b57cec5SDimitry Andric   MachineBasicBlock::iterator ElsePt(MI);
3270b57cec5SDimitry Andric 
328e8d8bef9SDimitry Andric   // This accounts for any modification of the EXEC mask within the block and
329e8d8bef9SDimitry Andric   // can be optimized out pre-RA when not required.
330e8d8bef9SDimitry Andric   MachineInstr *And = BuildMI(MBB, ElsePt, DL, TII->get(AndOpc), DstReg)
3310b57cec5SDimitry Andric                           .addReg(Exec)
3320b57cec5SDimitry Andric                           .addReg(SaveReg);
3330b57cec5SDimitry Andric 
3340b57cec5SDimitry Andric   if (LIS)
3350b57cec5SDimitry Andric     LIS->InsertMachineInstrInMaps(*And);
3360b57cec5SDimitry Andric 
3370b57cec5SDimitry Andric   MachineInstr *Xor =
3380b57cec5SDimitry Andric     BuildMI(MBB, ElsePt, DL, TII->get(XorTermrOpc), Exec)
3390b57cec5SDimitry Andric     .addReg(Exec)
3400b57cec5SDimitry Andric     .addReg(DstReg);
3410b57cec5SDimitry Andric 
342e8d8bef9SDimitry Andric   // Skip ahead to the unconditional branch in case there are other terminators
343e8d8bef9SDimitry Andric   // present.
344e8d8bef9SDimitry Andric   ElsePt = skipToUncondBrOrEnd(MBB, ElsePt);
345e8d8bef9SDimitry Andric 
3460b57cec5SDimitry Andric   MachineInstr *Branch =
3475ffd83dbSDimitry Andric       BuildMI(MBB, ElsePt, DL, TII->get(AMDGPU::S_CBRANCH_EXECZ))
3480b57cec5SDimitry Andric           .addMBB(DestBB);
3490b57cec5SDimitry Andric 
3500b57cec5SDimitry Andric   if (!LIS) {
3510b57cec5SDimitry Andric     MI.eraseFromParent();
3520b57cec5SDimitry Andric     return;
3530b57cec5SDimitry Andric   }
3540b57cec5SDimitry Andric 
3550b57cec5SDimitry Andric   LIS->RemoveMachineInstrFromMaps(MI);
3560b57cec5SDimitry Andric   MI.eraseFromParent();
3570b57cec5SDimitry Andric 
3580b57cec5SDimitry Andric   LIS->InsertMachineInstrInMaps(*OrSaveExec);
3590b57cec5SDimitry Andric 
3600b57cec5SDimitry Andric   LIS->InsertMachineInstrInMaps(*Xor);
3610b57cec5SDimitry Andric   LIS->InsertMachineInstrInMaps(*Branch);
3620b57cec5SDimitry Andric 
3630b57cec5SDimitry Andric   LIS->removeInterval(DstReg);
3640b57cec5SDimitry Andric   LIS->createAndComputeVirtRegInterval(DstReg);
3650b57cec5SDimitry Andric   LIS->createAndComputeVirtRegInterval(SaveReg);
3660b57cec5SDimitry Andric 
3670b57cec5SDimitry Andric   // Let this be recomputed.
3680b57cec5SDimitry Andric   LIS->removeAllRegUnitsForPhysReg(AMDGPU::EXEC);
3690b57cec5SDimitry Andric }
3700b57cec5SDimitry Andric 
3710b57cec5SDimitry Andric void SILowerControlFlow::emitIfBreak(MachineInstr &MI) {
3720b57cec5SDimitry Andric   MachineBasicBlock &MBB = *MI.getParent();
3730b57cec5SDimitry Andric   const DebugLoc &DL = MI.getDebugLoc();
3745ffd83dbSDimitry Andric   auto Dst = MI.getOperand(0).getReg();
3750b57cec5SDimitry Andric 
3760b57cec5SDimitry Andric   // Skip ANDing with exec if the break condition is already masked by exec
3770b57cec5SDimitry Andric   // because it is a V_CMP in the same basic block. (We know the break
3780b57cec5SDimitry Andric   // condition operand was an i1 in IR, so if it is a VALU instruction it must
3790b57cec5SDimitry Andric   // be one with a carry-out.)
3800b57cec5SDimitry Andric   bool SkipAnding = false;
3810b57cec5SDimitry Andric   if (MI.getOperand(1).isReg()) {
3820b57cec5SDimitry Andric     if (MachineInstr *Def = MRI->getUniqueVRegDef(MI.getOperand(1).getReg())) {
3830b57cec5SDimitry Andric       SkipAnding = Def->getParent() == MI.getParent()
3840b57cec5SDimitry Andric           && SIInstrInfo::isVALU(*Def);
3850b57cec5SDimitry Andric     }
3860b57cec5SDimitry Andric   }
3870b57cec5SDimitry Andric 
3880b57cec5SDimitry Andric   // AND the break condition operand with exec, then OR that into the "loop
3890b57cec5SDimitry Andric   // exit" mask.
3900b57cec5SDimitry Andric   MachineInstr *And = nullptr, *Or = nullptr;
3910b57cec5SDimitry Andric   if (!SkipAnding) {
392480093f4SDimitry Andric     Register AndReg = MRI->createVirtualRegister(BoolRC);
393480093f4SDimitry Andric     And = BuildMI(MBB, &MI, DL, TII->get(AndOpc), AndReg)
3940b57cec5SDimitry Andric              .addReg(Exec)
3950b57cec5SDimitry Andric              .add(MI.getOperand(1));
396349cc55cSDimitry Andric     if (LV)
397349cc55cSDimitry Andric       LV->replaceKillInstruction(MI.getOperand(1).getReg(), MI, *And);
3980b57cec5SDimitry Andric     Or = BuildMI(MBB, &MI, DL, TII->get(OrOpc), Dst)
399480093f4SDimitry Andric              .addReg(AndReg)
4000b57cec5SDimitry Andric              .add(MI.getOperand(2));
401480093f4SDimitry Andric     if (LIS)
402480093f4SDimitry Andric       LIS->createAndComputeVirtRegInterval(AndReg);
403349cc55cSDimitry Andric   } else {
4040b57cec5SDimitry Andric     Or = BuildMI(MBB, &MI, DL, TII->get(OrOpc), Dst)
4050b57cec5SDimitry Andric              .add(MI.getOperand(1))
4060b57cec5SDimitry Andric              .add(MI.getOperand(2));
407349cc55cSDimitry Andric     if (LV)
408349cc55cSDimitry Andric       LV->replaceKillInstruction(MI.getOperand(1).getReg(), MI, *Or);
409349cc55cSDimitry Andric   }
410349cc55cSDimitry Andric   if (LV)
411349cc55cSDimitry Andric     LV->replaceKillInstruction(MI.getOperand(2).getReg(), MI, *Or);
4120b57cec5SDimitry Andric 
4130b57cec5SDimitry Andric   if (LIS) {
4140b57cec5SDimitry Andric     if (And)
4150b57cec5SDimitry Andric       LIS->InsertMachineInstrInMaps(*And);
4160b57cec5SDimitry Andric     LIS->ReplaceMachineInstrInMaps(MI, *Or);
4170b57cec5SDimitry Andric   }
4180b57cec5SDimitry Andric 
4190b57cec5SDimitry Andric   MI.eraseFromParent();
4200b57cec5SDimitry Andric }
4210b57cec5SDimitry Andric 
4220b57cec5SDimitry Andric void SILowerControlFlow::emitLoop(MachineInstr &MI) {
4230b57cec5SDimitry Andric   MachineBasicBlock &MBB = *MI.getParent();
4240b57cec5SDimitry Andric   const DebugLoc &DL = MI.getDebugLoc();
4250b57cec5SDimitry Andric 
4260b57cec5SDimitry Andric   MachineInstr *AndN2 =
4270b57cec5SDimitry Andric       BuildMI(MBB, &MI, DL, TII->get(Andn2TermOpc), Exec)
4280b57cec5SDimitry Andric           .addReg(Exec)
4290b57cec5SDimitry Andric           .add(MI.getOperand(0));
430*06c3fb27SDimitry Andric   if (LV)
431*06c3fb27SDimitry Andric     LV->replaceKillInstruction(MI.getOperand(0).getReg(), MI, *AndN2);
4320b57cec5SDimitry Andric 
433e8d8bef9SDimitry Andric   auto BranchPt = skipToUncondBrOrEnd(MBB, MI.getIterator());
4340b57cec5SDimitry Andric   MachineInstr *Branch =
435e8d8bef9SDimitry Andric       BuildMI(MBB, BranchPt, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
4360b57cec5SDimitry Andric           .add(MI.getOperand(1));
4370b57cec5SDimitry Andric 
4380b57cec5SDimitry Andric   if (LIS) {
4390b57cec5SDimitry Andric     LIS->ReplaceMachineInstrInMaps(MI, *AndN2);
4400b57cec5SDimitry Andric     LIS->InsertMachineInstrInMaps(*Branch);
4410b57cec5SDimitry Andric   }
4420b57cec5SDimitry Andric 
4430b57cec5SDimitry Andric   MI.eraseFromParent();
4440b57cec5SDimitry Andric }
4450b57cec5SDimitry Andric 
4465ffd83dbSDimitry Andric MachineBasicBlock::iterator
4475ffd83dbSDimitry Andric SILowerControlFlow::skipIgnoreExecInstsTrivialSucc(
4485ffd83dbSDimitry Andric   MachineBasicBlock &MBB, MachineBasicBlock::iterator It) const {
4495ffd83dbSDimitry Andric 
4505ffd83dbSDimitry Andric   SmallSet<const MachineBasicBlock *, 4> Visited;
4515ffd83dbSDimitry Andric   MachineBasicBlock *B = &MBB;
4525ffd83dbSDimitry Andric   do {
4535ffd83dbSDimitry Andric     if (!Visited.insert(B).second)
4545ffd83dbSDimitry Andric       return MBB.end();
4555ffd83dbSDimitry Andric 
4565ffd83dbSDimitry Andric     auto E = B->end();
4575ffd83dbSDimitry Andric     for ( ; It != E; ++It) {
4585ffd83dbSDimitry Andric       if (TII->mayReadEXEC(*MRI, *It))
4595ffd83dbSDimitry Andric         break;
4605ffd83dbSDimitry Andric     }
4615ffd83dbSDimitry Andric 
4625ffd83dbSDimitry Andric     if (It != E)
4635ffd83dbSDimitry Andric       return It;
4645ffd83dbSDimitry Andric 
4655ffd83dbSDimitry Andric     if (B->succ_size() != 1)
4665ffd83dbSDimitry Andric       return MBB.end();
4675ffd83dbSDimitry Andric 
4685ffd83dbSDimitry Andric     // If there is one trivial successor, advance to the next block.
4695ffd83dbSDimitry Andric     MachineBasicBlock *Succ = *B->succ_begin();
4705ffd83dbSDimitry Andric 
4715ffd83dbSDimitry Andric     It = Succ->begin();
4725ffd83dbSDimitry Andric     B = Succ;
4735ffd83dbSDimitry Andric   } while (true);
4745ffd83dbSDimitry Andric }
4755ffd83dbSDimitry Andric 
476e8d8bef9SDimitry Andric MachineBasicBlock *SILowerControlFlow::emitEndCf(MachineInstr &MI) {
4770b57cec5SDimitry Andric   MachineBasicBlock &MBB = *MI.getParent();
4780b57cec5SDimitry Andric   const DebugLoc &DL = MI.getDebugLoc();
4790b57cec5SDimitry Andric 
480e8d8bef9SDimitry Andric   MachineBasicBlock::iterator InsPt = MBB.begin();
481e8d8bef9SDimitry Andric 
482e8d8bef9SDimitry Andric   // If we have instructions that aren't prolog instructions, split the block
483e8d8bef9SDimitry Andric   // and emit a terminator instruction. This ensures correct spill placement.
484e8d8bef9SDimitry Andric   // FIXME: We should unconditionally split the block here.
485e8d8bef9SDimitry Andric   bool NeedBlockSplit = false;
486e8d8bef9SDimitry Andric   Register DataReg = MI.getOperand(0).getReg();
487e8d8bef9SDimitry Andric   for (MachineBasicBlock::iterator I = InsPt, E = MI.getIterator();
488e8d8bef9SDimitry Andric        I != E; ++I) {
489e8d8bef9SDimitry Andric     if (I->modifiesRegister(DataReg, TRI)) {
490e8d8bef9SDimitry Andric       NeedBlockSplit = true;
491e8d8bef9SDimitry Andric       break;
492e8d8bef9SDimitry Andric     }
493e8d8bef9SDimitry Andric   }
494e8d8bef9SDimitry Andric 
495e8d8bef9SDimitry Andric   unsigned Opcode = OrOpc;
496e8d8bef9SDimitry Andric   MachineBasicBlock *SplitBB = &MBB;
497e8d8bef9SDimitry Andric   if (NeedBlockSplit) {
498e8d8bef9SDimitry Andric     SplitBB = MBB.splitAt(MI, /*UpdateLiveIns*/true, LIS);
499349cc55cSDimitry Andric     if (MDT && SplitBB != &MBB) {
500349cc55cSDimitry Andric       MachineDomTreeNode *MBBNode = (*MDT)[&MBB];
501349cc55cSDimitry Andric       SmallVector<MachineDomTreeNode *> Children(MBBNode->begin(),
502349cc55cSDimitry Andric                                                  MBBNode->end());
503349cc55cSDimitry Andric       MachineDomTreeNode *SplitBBNode = MDT->addNewBlock(SplitBB, &MBB);
504349cc55cSDimitry Andric       for (MachineDomTreeNode *Child : Children)
505349cc55cSDimitry Andric         MDT->changeImmediateDominator(Child, SplitBBNode);
506349cc55cSDimitry Andric     }
507e8d8bef9SDimitry Andric     Opcode = OrTermrOpc;
508e8d8bef9SDimitry Andric     InsPt = MI;
509e8d8bef9SDimitry Andric   }
510e8d8bef9SDimitry Andric 
511e8d8bef9SDimitry Andric   MachineInstr *NewMI =
512e8d8bef9SDimitry Andric     BuildMI(MBB, InsPt, DL, TII->get(Opcode), Exec)
5130b57cec5SDimitry Andric     .addReg(Exec)
5140b57cec5SDimitry Andric     .add(MI.getOperand(0));
51581ad6265SDimitry Andric   if (LV) {
51681ad6265SDimitry Andric     LV->replaceKillInstruction(DataReg, MI, *NewMI);
51781ad6265SDimitry Andric 
51881ad6265SDimitry Andric     if (SplitBB != &MBB) {
519*06c3fb27SDimitry Andric       // Track the set of registers defined in the original block so we don't
520*06c3fb27SDimitry Andric       // accidentally add the original block to AliveBlocks. AliveBlocks only
521*06c3fb27SDimitry Andric       // includes blocks which are live through, which excludes live outs and
522*06c3fb27SDimitry Andric       // local defs.
523*06c3fb27SDimitry Andric       DenseSet<Register> DefInOrigBlock;
524*06c3fb27SDimitry Andric 
525*06c3fb27SDimitry Andric       for (MachineBasicBlock *BlockPiece : {&MBB, SplitBB}) {
526*06c3fb27SDimitry Andric         for (MachineInstr &X : *BlockPiece) {
527*06c3fb27SDimitry Andric           for (MachineOperand &Op : X.all_defs()) {
528*06c3fb27SDimitry Andric             if (Op.getReg().isVirtual())
529*06c3fb27SDimitry Andric               DefInOrigBlock.insert(Op.getReg());
530*06c3fb27SDimitry Andric           }
53181ad6265SDimitry Andric         }
53281ad6265SDimitry Andric       }
53381ad6265SDimitry Andric 
53481ad6265SDimitry Andric       for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
53581ad6265SDimitry Andric         Register Reg = Register::index2VirtReg(i);
53681ad6265SDimitry Andric         LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
53781ad6265SDimitry Andric 
53881ad6265SDimitry Andric         if (VI.AliveBlocks.test(MBB.getNumber()))
53981ad6265SDimitry Andric           VI.AliveBlocks.set(SplitBB->getNumber());
54081ad6265SDimitry Andric         else {
54181ad6265SDimitry Andric           for (MachineInstr *Kill : VI.Kills) {
542*06c3fb27SDimitry Andric             if (Kill->getParent() == SplitBB && !DefInOrigBlock.contains(Reg))
54381ad6265SDimitry Andric               VI.AliveBlocks.set(MBB.getNumber());
54481ad6265SDimitry Andric           }
54581ad6265SDimitry Andric         }
54681ad6265SDimitry Andric       }
54781ad6265SDimitry Andric     }
54881ad6265SDimitry Andric   }
5490b57cec5SDimitry Andric 
5505ffd83dbSDimitry Andric   LoweredEndCf.insert(NewMI);
5515ffd83dbSDimitry Andric 
552fe6060f1SDimitry Andric   if (LIS)
5530b57cec5SDimitry Andric     LIS->ReplaceMachineInstrInMaps(MI, *NewMI);
5540b57cec5SDimitry Andric 
5550b57cec5SDimitry Andric   MI.eraseFromParent();
5560b57cec5SDimitry Andric 
5570b57cec5SDimitry Andric   if (LIS)
5580b57cec5SDimitry Andric     LIS->handleMove(*NewMI);
559e8d8bef9SDimitry Andric   return SplitBB;
5600b57cec5SDimitry Andric }
5610b57cec5SDimitry Andric 
5620b57cec5SDimitry Andric // Returns replace operands for a logical operation, either single result
5630b57cec5SDimitry Andric // for exec or two operands if source was another equivalent operation.
5640b57cec5SDimitry Andric void SILowerControlFlow::findMaskOperands(MachineInstr &MI, unsigned OpNo,
5650b57cec5SDimitry Andric        SmallVectorImpl<MachineOperand> &Src) const {
5660b57cec5SDimitry Andric   MachineOperand &Op = MI.getOperand(OpNo);
567e8d8bef9SDimitry Andric   if (!Op.isReg() || !Op.getReg().isVirtual()) {
5680b57cec5SDimitry Andric     Src.push_back(Op);
5690b57cec5SDimitry Andric     return;
5700b57cec5SDimitry Andric   }
5710b57cec5SDimitry Andric 
5720b57cec5SDimitry Andric   MachineInstr *Def = MRI->getUniqueVRegDef(Op.getReg());
5730b57cec5SDimitry Andric   if (!Def || Def->getParent() != MI.getParent() ||
5740b57cec5SDimitry Andric       !(Def->isFullCopy() || (Def->getOpcode() == MI.getOpcode())))
5750b57cec5SDimitry Andric     return;
5760b57cec5SDimitry Andric 
5770b57cec5SDimitry Andric   // Make sure we do not modify exec between def and use.
57881ad6265SDimitry Andric   // A copy with implicitly defined exec inserted earlier is an exclusion, it
5790b57cec5SDimitry Andric   // does not really modify exec.
5800b57cec5SDimitry Andric   for (auto I = Def->getIterator(); I != MI.getIterator(); ++I)
5810b57cec5SDimitry Andric     if (I->modifiesRegister(AMDGPU::EXEC, TRI) &&
5820b57cec5SDimitry Andric         !(I->isCopy() && I->getOperand(0).getReg() != Exec))
5830b57cec5SDimitry Andric       return;
5840b57cec5SDimitry Andric 
5850b57cec5SDimitry Andric   for (const auto &SrcOp : Def->explicit_operands())
5860b57cec5SDimitry Andric     if (SrcOp.isReg() && SrcOp.isUse() &&
587e8d8bef9SDimitry Andric         (SrcOp.getReg().isVirtual() || SrcOp.getReg() == Exec))
5880b57cec5SDimitry Andric       Src.push_back(SrcOp);
5890b57cec5SDimitry Andric }
5900b57cec5SDimitry Andric 
5910b57cec5SDimitry Andric // Search and combine pairs of equivalent instructions, like
5920b57cec5SDimitry Andric // S_AND_B64 x, (S_AND_B64 x, y) => S_AND_B64 x, y
5930b57cec5SDimitry Andric // S_OR_B64  x, (S_OR_B64  x, y) => S_OR_B64  x, y
5940b57cec5SDimitry Andric // One of the operands is exec mask.
5950b57cec5SDimitry Andric void SILowerControlFlow::combineMasks(MachineInstr &MI) {
5960b57cec5SDimitry Andric   assert(MI.getNumExplicitOperands() == 3);
5970b57cec5SDimitry Andric   SmallVector<MachineOperand, 4> Ops;
5980b57cec5SDimitry Andric   unsigned OpToReplace = 1;
5990b57cec5SDimitry Andric   findMaskOperands(MI, 1, Ops);
6000b57cec5SDimitry Andric   if (Ops.size() == 1) OpToReplace = 2; // First operand can be exec or its copy
6010b57cec5SDimitry Andric   findMaskOperands(MI, 2, Ops);
6020b57cec5SDimitry Andric   if (Ops.size() != 3) return;
6030b57cec5SDimitry Andric 
6040b57cec5SDimitry Andric   unsigned UniqueOpndIdx;
6050b57cec5SDimitry Andric   if (Ops[0].isIdenticalTo(Ops[1])) UniqueOpndIdx = 2;
6060b57cec5SDimitry Andric   else if (Ops[0].isIdenticalTo(Ops[2])) UniqueOpndIdx = 1;
6070b57cec5SDimitry Andric   else if (Ops[1].isIdenticalTo(Ops[2])) UniqueOpndIdx = 1;
6080b57cec5SDimitry Andric   else return;
6090b57cec5SDimitry Andric 
6108bcb0991SDimitry Andric   Register Reg = MI.getOperand(OpToReplace).getReg();
61181ad6265SDimitry Andric   MI.removeOperand(OpToReplace);
6120b57cec5SDimitry Andric   MI.addOperand(Ops[UniqueOpndIdx]);
6130b57cec5SDimitry Andric   if (MRI->use_empty(Reg))
6140b57cec5SDimitry Andric     MRI->getUniqueVRegDef(Reg)->eraseFromParent();
6150b57cec5SDimitry Andric }
6160b57cec5SDimitry Andric 
6175ffd83dbSDimitry Andric void SILowerControlFlow::optimizeEndCf() {
61881ad6265SDimitry Andric   // If the only instruction immediately following this END_CF is another
6195ffd83dbSDimitry Andric   // END_CF in the only successor we can avoid emitting exec mask restore here.
62004eeddc0SDimitry Andric   if (!EnableOptimizeEndCf)
6215ffd83dbSDimitry Andric     return;
6220b57cec5SDimitry Andric 
62304eeddc0SDimitry Andric   for (MachineInstr *MI : reverse(LoweredEndCf)) {
6245ffd83dbSDimitry Andric     MachineBasicBlock &MBB = *MI->getParent();
6255ffd83dbSDimitry Andric     auto Next =
6265ffd83dbSDimitry Andric       skipIgnoreExecInstsTrivialSucc(MBB, std::next(MI->getIterator()));
6275ffd83dbSDimitry Andric     if (Next == MBB.end() || !LoweredEndCf.count(&*Next))
6285ffd83dbSDimitry Andric       continue;
6295ffd83dbSDimitry Andric     // Only skip inner END_CF if outer ENDCF belongs to SI_IF.
6305ffd83dbSDimitry Andric     // If that belongs to SI_ELSE then saved mask has an inverted value.
6315ffd83dbSDimitry Andric     Register SavedExec
6325ffd83dbSDimitry Andric       = TII->getNamedOperand(*Next, AMDGPU::OpName::src1)->getReg();
6335ffd83dbSDimitry Andric     assert(SavedExec.isVirtual() && "Expected saved exec to be src1!");
6340b57cec5SDimitry Andric 
6355ffd83dbSDimitry Andric     const MachineInstr *Def = MRI->getUniqueVRegDef(SavedExec);
6365ffd83dbSDimitry Andric     if (Def && LoweredIf.count(SavedExec)) {
6375ffd83dbSDimitry Andric       LLVM_DEBUG(dbgs() << "Skip redundant "; MI->dump());
6385ffd83dbSDimitry Andric       if (LIS)
6395ffd83dbSDimitry Andric         LIS->RemoveMachineInstrFromMaps(*MI);
640349cc55cSDimitry Andric       Register Reg;
641349cc55cSDimitry Andric       if (LV)
642349cc55cSDimitry Andric         Reg = TII->getNamedOperand(*MI, AMDGPU::OpName::src1)->getReg();
6435ffd83dbSDimitry Andric       MI->eraseFromParent();
644349cc55cSDimitry Andric       if (LV)
645349cc55cSDimitry Andric         LV->recomputeForSingleDefVirtReg(Reg);
646e8d8bef9SDimitry Andric       removeMBBifRedundant(MBB);
6475ffd83dbSDimitry Andric     }
6485ffd83dbSDimitry Andric   }
6490b57cec5SDimitry Andric }
6500b57cec5SDimitry Andric 
651e8d8bef9SDimitry Andric MachineBasicBlock *SILowerControlFlow::process(MachineInstr &MI) {
6525ffd83dbSDimitry Andric   MachineBasicBlock &MBB = *MI.getParent();
6535ffd83dbSDimitry Andric   MachineBasicBlock::iterator I(MI);
6545ffd83dbSDimitry Andric   MachineInstr *Prev = (I != MBB.begin()) ? &*(std::prev(I)) : nullptr;
6550b57cec5SDimitry Andric 
656e8d8bef9SDimitry Andric   MachineBasicBlock *SplitBB = &MBB;
657e8d8bef9SDimitry Andric 
6580b57cec5SDimitry Andric   switch (MI.getOpcode()) {
6590b57cec5SDimitry Andric   case AMDGPU::SI_IF:
6600b57cec5SDimitry Andric     emitIf(MI);
6610b57cec5SDimitry Andric     break;
6620b57cec5SDimitry Andric 
6630b57cec5SDimitry Andric   case AMDGPU::SI_ELSE:
6640b57cec5SDimitry Andric     emitElse(MI);
6650b57cec5SDimitry Andric     break;
6660b57cec5SDimitry Andric 
6670b57cec5SDimitry Andric   case AMDGPU::SI_IF_BREAK:
6680b57cec5SDimitry Andric     emitIfBreak(MI);
6690b57cec5SDimitry Andric     break;
6700b57cec5SDimitry Andric 
6710b57cec5SDimitry Andric   case AMDGPU::SI_LOOP:
6720b57cec5SDimitry Andric     emitLoop(MI);
6730b57cec5SDimitry Andric     break;
6740b57cec5SDimitry Andric 
675fe6060f1SDimitry Andric   case AMDGPU::SI_WATERFALL_LOOP:
676fe6060f1SDimitry Andric     MI.setDesc(TII->get(AMDGPU::S_CBRANCH_EXECNZ));
677fe6060f1SDimitry Andric     break;
678fe6060f1SDimitry Andric 
6790b57cec5SDimitry Andric   case AMDGPU::SI_END_CF:
680e8d8bef9SDimitry Andric     SplitBB = emitEndCf(MI);
6810b57cec5SDimitry Andric     break;
6820b57cec5SDimitry Andric 
6835ffd83dbSDimitry Andric   default:
6845ffd83dbSDimitry Andric     assert(false && "Attempt to process unsupported instruction");
6855ffd83dbSDimitry Andric     break;
6865ffd83dbSDimitry Andric   }
6875ffd83dbSDimitry Andric 
6885ffd83dbSDimitry Andric   MachineBasicBlock::iterator Next;
6895ffd83dbSDimitry Andric   for (I = Prev ? Prev->getIterator() : MBB.begin(); I != MBB.end(); I = Next) {
6905ffd83dbSDimitry Andric     Next = std::next(I);
6915ffd83dbSDimitry Andric     MachineInstr &MaskMI = *I;
6925ffd83dbSDimitry Andric     switch (MaskMI.getOpcode()) {
6930b57cec5SDimitry Andric     case AMDGPU::S_AND_B64:
6940b57cec5SDimitry Andric     case AMDGPU::S_OR_B64:
6950b57cec5SDimitry Andric     case AMDGPU::S_AND_B32:
6960b57cec5SDimitry Andric     case AMDGPU::S_OR_B32:
6970b57cec5SDimitry Andric       // Cleanup bit manipulations on exec mask
6985ffd83dbSDimitry Andric       combineMasks(MaskMI);
6995ffd83dbSDimitry Andric       break;
7005ffd83dbSDimitry Andric     default:
7015ffd83dbSDimitry Andric       I = MBB.end();
7025ffd83dbSDimitry Andric       break;
7035ffd83dbSDimitry Andric     }
7045ffd83dbSDimitry Andric   }
705e8d8bef9SDimitry Andric 
706e8d8bef9SDimitry Andric   return SplitBB;
707e8d8bef9SDimitry Andric }
708e8d8bef9SDimitry Andric 
709e8d8bef9SDimitry Andric void SILowerControlFlow::lowerInitExec(MachineBasicBlock *MBB,
710e8d8bef9SDimitry Andric                                        MachineInstr &MI) {
711e8d8bef9SDimitry Andric   MachineFunction &MF = *MBB->getParent();
712e8d8bef9SDimitry Andric   const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
713e8d8bef9SDimitry Andric   bool IsWave32 = ST.isWave32();
714e8d8bef9SDimitry Andric 
715e8d8bef9SDimitry Andric   if (MI.getOpcode() == AMDGPU::SI_INIT_EXEC) {
716e8d8bef9SDimitry Andric     // This should be before all vector instructions.
717e8d8bef9SDimitry Andric     BuildMI(*MBB, MBB->begin(), MI.getDebugLoc(),
718e8d8bef9SDimitry Andric             TII->get(IsWave32 ? AMDGPU::S_MOV_B32 : AMDGPU::S_MOV_B64), Exec)
719e8d8bef9SDimitry Andric         .addImm(MI.getOperand(0).getImm());
720e8d8bef9SDimitry Andric     if (LIS)
721e8d8bef9SDimitry Andric       LIS->RemoveMachineInstrFromMaps(MI);
722e8d8bef9SDimitry Andric     MI.eraseFromParent();
723e8d8bef9SDimitry Andric     return;
724e8d8bef9SDimitry Andric   }
725e8d8bef9SDimitry Andric 
726e8d8bef9SDimitry Andric   // Extract the thread count from an SGPR input and set EXEC accordingly.
727e8d8bef9SDimitry Andric   // Since BFM can't shift by 64, handle that case with CMP + CMOV.
728e8d8bef9SDimitry Andric   //
729e8d8bef9SDimitry Andric   // S_BFE_U32 count, input, {shift, 7}
730e8d8bef9SDimitry Andric   // S_BFM_B64 exec, count, 0
731e8d8bef9SDimitry Andric   // S_CMP_EQ_U32 count, 64
732e8d8bef9SDimitry Andric   // S_CMOV_B64 exec, -1
733e8d8bef9SDimitry Andric   Register InputReg = MI.getOperand(0).getReg();
734e8d8bef9SDimitry Andric   MachineInstr *FirstMI = &*MBB->begin();
735e8d8bef9SDimitry Andric   if (InputReg.isVirtual()) {
736e8d8bef9SDimitry Andric     MachineInstr *DefInstr = MRI->getVRegDef(InputReg);
737e8d8bef9SDimitry Andric     assert(DefInstr && DefInstr->isCopy());
738e8d8bef9SDimitry Andric     if (DefInstr->getParent() == MBB) {
739e8d8bef9SDimitry Andric       if (DefInstr != FirstMI) {
740e8d8bef9SDimitry Andric         // If the `InputReg` is defined in current block, we also need to
741e8d8bef9SDimitry Andric         // move that instruction to the beginning of the block.
742e8d8bef9SDimitry Andric         DefInstr->removeFromParent();
743e8d8bef9SDimitry Andric         MBB->insert(FirstMI, DefInstr);
744e8d8bef9SDimitry Andric         if (LIS)
745e8d8bef9SDimitry Andric           LIS->handleMove(*DefInstr);
746e8d8bef9SDimitry Andric       } else {
747e8d8bef9SDimitry Andric         // If first instruction is definition then move pointer after it.
748e8d8bef9SDimitry Andric         FirstMI = &*std::next(FirstMI->getIterator());
749e8d8bef9SDimitry Andric       }
750e8d8bef9SDimitry Andric     }
751e8d8bef9SDimitry Andric   }
752e8d8bef9SDimitry Andric 
753e8d8bef9SDimitry Andric   // Insert instruction sequence at block beginning (before vector operations).
754e8d8bef9SDimitry Andric   const DebugLoc DL = MI.getDebugLoc();
755e8d8bef9SDimitry Andric   const unsigned WavefrontSize = ST.getWavefrontSize();
756e8d8bef9SDimitry Andric   const unsigned Mask = (WavefrontSize << 1) - 1;
757e8d8bef9SDimitry Andric   Register CountReg = MRI->createVirtualRegister(&AMDGPU::SGPR_32RegClass);
758e8d8bef9SDimitry Andric   auto BfeMI = BuildMI(*MBB, FirstMI, DL, TII->get(AMDGPU::S_BFE_U32), CountReg)
759e8d8bef9SDimitry Andric                    .addReg(InputReg)
760e8d8bef9SDimitry Andric                    .addImm((MI.getOperand(1).getImm() & Mask) | 0x70000);
761349cc55cSDimitry Andric   if (LV)
762349cc55cSDimitry Andric     LV->recomputeForSingleDefVirtReg(InputReg);
763e8d8bef9SDimitry Andric   auto BfmMI =
764e8d8bef9SDimitry Andric       BuildMI(*MBB, FirstMI, DL,
765e8d8bef9SDimitry Andric               TII->get(IsWave32 ? AMDGPU::S_BFM_B32 : AMDGPU::S_BFM_B64), Exec)
766e8d8bef9SDimitry Andric           .addReg(CountReg)
767e8d8bef9SDimitry Andric           .addImm(0);
768e8d8bef9SDimitry Andric   auto CmpMI = BuildMI(*MBB, FirstMI, DL, TII->get(AMDGPU::S_CMP_EQ_U32))
769e8d8bef9SDimitry Andric                    .addReg(CountReg, RegState::Kill)
770e8d8bef9SDimitry Andric                    .addImm(WavefrontSize);
771349cc55cSDimitry Andric   if (LV)
772349cc55cSDimitry Andric     LV->getVarInfo(CountReg).Kills.push_back(CmpMI);
773e8d8bef9SDimitry Andric   auto CmovMI =
774e8d8bef9SDimitry Andric       BuildMI(*MBB, FirstMI, DL,
775e8d8bef9SDimitry Andric               TII->get(IsWave32 ? AMDGPU::S_CMOV_B32 : AMDGPU::S_CMOV_B64),
776e8d8bef9SDimitry Andric               Exec)
777e8d8bef9SDimitry Andric           .addImm(-1);
778e8d8bef9SDimitry Andric 
779e8d8bef9SDimitry Andric   if (!LIS) {
780e8d8bef9SDimitry Andric     MI.eraseFromParent();
781e8d8bef9SDimitry Andric     return;
782e8d8bef9SDimitry Andric   }
783e8d8bef9SDimitry Andric 
784e8d8bef9SDimitry Andric   LIS->RemoveMachineInstrFromMaps(MI);
785e8d8bef9SDimitry Andric   MI.eraseFromParent();
786e8d8bef9SDimitry Andric 
787e8d8bef9SDimitry Andric   LIS->InsertMachineInstrInMaps(*BfeMI);
788e8d8bef9SDimitry Andric   LIS->InsertMachineInstrInMaps(*BfmMI);
789e8d8bef9SDimitry Andric   LIS->InsertMachineInstrInMaps(*CmpMI);
790e8d8bef9SDimitry Andric   LIS->InsertMachineInstrInMaps(*CmovMI);
791e8d8bef9SDimitry Andric 
792e8d8bef9SDimitry Andric   LIS->removeInterval(InputReg);
793e8d8bef9SDimitry Andric   LIS->createAndComputeVirtRegInterval(InputReg);
794e8d8bef9SDimitry Andric   LIS->createAndComputeVirtRegInterval(CountReg);
795e8d8bef9SDimitry Andric }
796e8d8bef9SDimitry Andric 
797e8d8bef9SDimitry Andric bool SILowerControlFlow::removeMBBifRedundant(MachineBasicBlock &MBB) {
798e8d8bef9SDimitry Andric   for (auto &I : MBB.instrs()) {
799e8d8bef9SDimitry Andric     if (!I.isDebugInstr() && !I.isUnconditionalBranch())
800e8d8bef9SDimitry Andric       return false;
801e8d8bef9SDimitry Andric   }
802e8d8bef9SDimitry Andric 
803e8d8bef9SDimitry Andric   assert(MBB.succ_size() == 1 && "MBB has more than one successor");
804e8d8bef9SDimitry Andric 
805e8d8bef9SDimitry Andric   MachineBasicBlock *Succ = *MBB.succ_begin();
806e8d8bef9SDimitry Andric   MachineBasicBlock *FallThrough = nullptr;
807e8d8bef9SDimitry Andric 
808e8d8bef9SDimitry Andric   while (!MBB.predecessors().empty()) {
809e8d8bef9SDimitry Andric     MachineBasicBlock *P = *MBB.pred_begin();
810349cc55cSDimitry Andric     if (P->getFallThrough() == &MBB)
811e8d8bef9SDimitry Andric       FallThrough = P;
812e8d8bef9SDimitry Andric     P->ReplaceUsesOfBlockWith(&MBB, Succ);
813e8d8bef9SDimitry Andric   }
814e8d8bef9SDimitry Andric   MBB.removeSuccessor(Succ);
815e8d8bef9SDimitry Andric   if (LIS) {
816e8d8bef9SDimitry Andric     for (auto &I : MBB.instrs())
817e8d8bef9SDimitry Andric       LIS->RemoveMachineInstrFromMaps(I);
818e8d8bef9SDimitry Andric   }
819349cc55cSDimitry Andric   if (MDT) {
820349cc55cSDimitry Andric     // If Succ, the single successor of MBB, is dominated by MBB, MDT needs
821349cc55cSDimitry Andric     // updating by changing Succ's idom to the one of MBB; otherwise, MBB must
822349cc55cSDimitry Andric     // be a leaf node in MDT and could be erased directly.
823349cc55cSDimitry Andric     if (MDT->dominates(&MBB, Succ))
824349cc55cSDimitry Andric       MDT->changeImmediateDominator(MDT->getNode(Succ),
825349cc55cSDimitry Andric                                     MDT->getNode(&MBB)->getIDom());
826349cc55cSDimitry Andric     MDT->eraseNode(&MBB);
827349cc55cSDimitry Andric   }
828e8d8bef9SDimitry Andric   MBB.clear();
829e8d8bef9SDimitry Andric   MBB.eraseFromParent();
830e8d8bef9SDimitry Andric   if (FallThrough && !FallThrough->isLayoutSuccessor(Succ)) {
831349cc55cSDimitry Andric     if (!Succ->canFallThrough()) {
832e8d8bef9SDimitry Andric       MachineFunction *MF = FallThrough->getParent();
833e8d8bef9SDimitry Andric       MachineFunction::iterator FallThroughPos(FallThrough);
834e8d8bef9SDimitry Andric       MF->splice(std::next(FallThroughPos), Succ);
835e8d8bef9SDimitry Andric     } else
836e8d8bef9SDimitry Andric       BuildMI(*FallThrough, FallThrough->end(),
837e8d8bef9SDimitry Andric               FallThrough->findBranchDebugLoc(), TII->get(AMDGPU::S_BRANCH))
838e8d8bef9SDimitry Andric           .addMBB(Succ);
839e8d8bef9SDimitry Andric   }
840e8d8bef9SDimitry Andric 
841e8d8bef9SDimitry Andric   return true;
8425ffd83dbSDimitry Andric }
8435ffd83dbSDimitry Andric 
8445ffd83dbSDimitry Andric bool SILowerControlFlow::runOnMachineFunction(MachineFunction &MF) {
8455ffd83dbSDimitry Andric   const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
8465ffd83dbSDimitry Andric   TII = ST.getInstrInfo();
8475ffd83dbSDimitry Andric   TRI = &TII->getRegisterInfo();
84804eeddc0SDimitry Andric   EnableOptimizeEndCf =
84904eeddc0SDimitry Andric       RemoveRedundantEndcf && MF.getTarget().getOptLevel() > CodeGenOpt::None;
8505ffd83dbSDimitry Andric 
8515ffd83dbSDimitry Andric   // This doesn't actually need LiveIntervals, but we can preserve them.
8525ffd83dbSDimitry Andric   LIS = getAnalysisIfAvailable<LiveIntervals>();
853349cc55cSDimitry Andric   // This doesn't actually need LiveVariables, but we can preserve them.
854349cc55cSDimitry Andric   LV = getAnalysisIfAvailable<LiveVariables>();
855349cc55cSDimitry Andric   MDT = getAnalysisIfAvailable<MachineDominatorTree>();
8565ffd83dbSDimitry Andric   MRI = &MF.getRegInfo();
8575ffd83dbSDimitry Andric   BoolRC = TRI->getBoolRC();
8585ffd83dbSDimitry Andric 
8595ffd83dbSDimitry Andric   if (ST.isWave32()) {
8605ffd83dbSDimitry Andric     AndOpc = AMDGPU::S_AND_B32;
8615ffd83dbSDimitry Andric     OrOpc = AMDGPU::S_OR_B32;
8625ffd83dbSDimitry Andric     XorOpc = AMDGPU::S_XOR_B32;
8635ffd83dbSDimitry Andric     MovTermOpc = AMDGPU::S_MOV_B32_term;
8645ffd83dbSDimitry Andric     Andn2TermOpc = AMDGPU::S_ANDN2_B32_term;
8655ffd83dbSDimitry Andric     XorTermrOpc = AMDGPU::S_XOR_B32_term;
866e8d8bef9SDimitry Andric     OrTermrOpc = AMDGPU::S_OR_B32_term;
8675ffd83dbSDimitry Andric     OrSaveExecOpc = AMDGPU::S_OR_SAVEEXEC_B32;
8685ffd83dbSDimitry Andric     Exec = AMDGPU::EXEC_LO;
8695ffd83dbSDimitry Andric   } else {
8705ffd83dbSDimitry Andric     AndOpc = AMDGPU::S_AND_B64;
8715ffd83dbSDimitry Andric     OrOpc = AMDGPU::S_OR_B64;
8725ffd83dbSDimitry Andric     XorOpc = AMDGPU::S_XOR_B64;
8735ffd83dbSDimitry Andric     MovTermOpc = AMDGPU::S_MOV_B64_term;
8745ffd83dbSDimitry Andric     Andn2TermOpc = AMDGPU::S_ANDN2_B64_term;
8755ffd83dbSDimitry Andric     XorTermrOpc = AMDGPU::S_XOR_B64_term;
876e8d8bef9SDimitry Andric     OrTermrOpc = AMDGPU::S_OR_B64_term;
8775ffd83dbSDimitry Andric     OrSaveExecOpc = AMDGPU::S_OR_SAVEEXEC_B64;
8785ffd83dbSDimitry Andric     Exec = AMDGPU::EXEC;
8795ffd83dbSDimitry Andric   }
8805ffd83dbSDimitry Andric 
881fe6060f1SDimitry Andric   // Compute set of blocks with kills
882fe6060f1SDimitry Andric   const bool CanDemote =
883fe6060f1SDimitry Andric       MF.getFunction().getCallingConv() == CallingConv::AMDGPU_PS;
884fe6060f1SDimitry Andric   for (auto &MBB : MF) {
885fe6060f1SDimitry Andric     bool IsKillBlock = false;
886fe6060f1SDimitry Andric     for (auto &Term : MBB.terminators()) {
887fe6060f1SDimitry Andric       if (TII->isKillTerminator(Term.getOpcode())) {
888fe6060f1SDimitry Andric         KillBlocks.insert(&MBB);
889fe6060f1SDimitry Andric         IsKillBlock = true;
890fe6060f1SDimitry Andric         break;
891fe6060f1SDimitry Andric       }
892fe6060f1SDimitry Andric     }
893fe6060f1SDimitry Andric     if (CanDemote && !IsKillBlock) {
894fe6060f1SDimitry Andric       for (auto &MI : MBB) {
895fe6060f1SDimitry Andric         if (MI.getOpcode() == AMDGPU::SI_DEMOTE_I1) {
896fe6060f1SDimitry Andric           KillBlocks.insert(&MBB);
897fe6060f1SDimitry Andric           break;
898fe6060f1SDimitry Andric         }
899fe6060f1SDimitry Andric       }
900fe6060f1SDimitry Andric     }
901fe6060f1SDimitry Andric   }
9025ffd83dbSDimitry Andric 
90381ad6265SDimitry Andric   bool Changed = false;
9045ffd83dbSDimitry Andric   MachineFunction::iterator NextBB;
905e8d8bef9SDimitry Andric   for (MachineFunction::iterator BI = MF.begin();
906e8d8bef9SDimitry Andric        BI != MF.end(); BI = NextBB) {
9075ffd83dbSDimitry Andric     NextBB = std::next(BI);
908e8d8bef9SDimitry Andric     MachineBasicBlock *MBB = &*BI;
9095ffd83dbSDimitry Andric 
910e8d8bef9SDimitry Andric     MachineBasicBlock::iterator I, E, Next;
911e8d8bef9SDimitry Andric     E = MBB->end();
912e8d8bef9SDimitry Andric     for (I = MBB->begin(); I != E; I = Next) {
9135ffd83dbSDimitry Andric       Next = std::next(I);
9145ffd83dbSDimitry Andric       MachineInstr &MI = *I;
915e8d8bef9SDimitry Andric       MachineBasicBlock *SplitMBB = MBB;
9165ffd83dbSDimitry Andric 
9175ffd83dbSDimitry Andric       switch (MI.getOpcode()) {
9185ffd83dbSDimitry Andric       case AMDGPU::SI_IF:
9195ffd83dbSDimitry Andric       case AMDGPU::SI_ELSE:
9205ffd83dbSDimitry Andric       case AMDGPU::SI_IF_BREAK:
921fe6060f1SDimitry Andric       case AMDGPU::SI_WATERFALL_LOOP:
9225ffd83dbSDimitry Andric       case AMDGPU::SI_LOOP:
9235ffd83dbSDimitry Andric       case AMDGPU::SI_END_CF:
924e8d8bef9SDimitry Andric         SplitMBB = process(MI);
92581ad6265SDimitry Andric         Changed = true;
926e8d8bef9SDimitry Andric         break;
927e8d8bef9SDimitry Andric 
928e8d8bef9SDimitry Andric       // FIXME: find a better place for this
929e8d8bef9SDimitry Andric       case AMDGPU::SI_INIT_EXEC:
930e8d8bef9SDimitry Andric       case AMDGPU::SI_INIT_EXEC_FROM_INPUT:
931e8d8bef9SDimitry Andric         lowerInitExec(MBB, MI);
932e8d8bef9SDimitry Andric         if (LIS)
933e8d8bef9SDimitry Andric           LIS->removeAllRegUnitsForPhysReg(AMDGPU::EXEC);
93481ad6265SDimitry Andric         Changed = true;
9355ffd83dbSDimitry Andric         break;
9360b57cec5SDimitry Andric 
9370b57cec5SDimitry Andric       default:
9385ffd83dbSDimitry Andric         break;
9395ffd83dbSDimitry Andric       }
940e8d8bef9SDimitry Andric 
941e8d8bef9SDimitry Andric       if (SplitMBB != MBB) {
942e8d8bef9SDimitry Andric         MBB = Next->getParent();
943e8d8bef9SDimitry Andric         E = MBB->end();
944e8d8bef9SDimitry Andric       }
9455ffd83dbSDimitry Andric     }
9460b57cec5SDimitry Andric   }
9470b57cec5SDimitry Andric 
9485ffd83dbSDimitry Andric   optimizeEndCf();
9495ffd83dbSDimitry Andric 
9505ffd83dbSDimitry Andric   LoweredEndCf.clear();
9515ffd83dbSDimitry Andric   LoweredIf.clear();
952fe6060f1SDimitry Andric   KillBlocks.clear();
9530b57cec5SDimitry Andric 
95481ad6265SDimitry Andric   return Changed;
9550b57cec5SDimitry Andric }
956