10b57cec5SDimitry Andric //===- SIInstrInfo.cpp - SI Instruction Information ----------------------===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric /// \file 100b57cec5SDimitry Andric /// SI Implementation of TargetInstrInfo. 110b57cec5SDimitry Andric // 120b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 130b57cec5SDimitry Andric 140b57cec5SDimitry Andric #include "SIInstrInfo.h" 150b57cec5SDimitry Andric #include "AMDGPU.h" 16e8d8bef9SDimitry Andric #include "AMDGPUInstrInfo.h" 170b57cec5SDimitry Andric #include "GCNHazardRecognizer.h" 18e8d8bef9SDimitry Andric #include "GCNSubtarget.h" 19e8d8bef9SDimitry Andric #include "SIMachineFunctionInfo.h" 200b57cec5SDimitry Andric #include "llvm/Analysis/ValueTracking.h" 21349cc55cSDimitry Andric #include "llvm/CodeGen/LiveIntervals.h" 22e8d8bef9SDimitry Andric #include "llvm/CodeGen/LiveVariables.h" 230b57cec5SDimitry Andric #include "llvm/CodeGen/MachineDominators.h" 24*81ad6265SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h" 25349cc55cSDimitry Andric #include "llvm/CodeGen/MachineScheduler.h" 260b57cec5SDimitry Andric #include "llvm/CodeGen/RegisterScavenging.h" 270b57cec5SDimitry Andric #include "llvm/CodeGen/ScheduleDAG.h" 280b57cec5SDimitry Andric #include "llvm/IR/DiagnosticInfo.h" 29e8d8bef9SDimitry Andric #include "llvm/IR/IntrinsicsAMDGPU.h" 30fe6060f1SDimitry Andric #include "llvm/MC/MCContext.h" 310b57cec5SDimitry Andric #include "llvm/Support/CommandLine.h" 320b57cec5SDimitry Andric #include "llvm/Target/TargetMachine.h" 330b57cec5SDimitry Andric 340b57cec5SDimitry Andric using namespace llvm; 350b57cec5SDimitry Andric 365ffd83dbSDimitry Andric #define DEBUG_TYPE "si-instr-info" 375ffd83dbSDimitry Andric 380b57cec5SDimitry Andric #define GET_INSTRINFO_CTOR_DTOR 390b57cec5SDimitry Andric #include "AMDGPUGenInstrInfo.inc" 400b57cec5SDimitry Andric 410b57cec5SDimitry Andric namespace llvm { 42e8d8bef9SDimitry Andric 43e8d8bef9SDimitry Andric class AAResults; 44e8d8bef9SDimitry Andric 450b57cec5SDimitry Andric namespace AMDGPU { 460b57cec5SDimitry Andric #define GET_D16ImageDimIntrinsics_IMPL 470b57cec5SDimitry Andric #define GET_ImageDimIntrinsicTable_IMPL 480b57cec5SDimitry Andric #define GET_RsrcIntrinsics_IMPL 490b57cec5SDimitry Andric #include "AMDGPUGenSearchableTables.inc" 500b57cec5SDimitry Andric } 510b57cec5SDimitry Andric } 520b57cec5SDimitry Andric 530b57cec5SDimitry Andric 540b57cec5SDimitry Andric // Must be at least 4 to be able to branch over minimum unconditional branch 550b57cec5SDimitry Andric // code. This is only for making it possible to write reasonably small tests for 560b57cec5SDimitry Andric // long branches. 570b57cec5SDimitry Andric static cl::opt<unsigned> 580b57cec5SDimitry Andric BranchOffsetBits("amdgpu-s-branch-bits", cl::ReallyHidden, cl::init(16), 590b57cec5SDimitry Andric cl::desc("Restrict range of branch instructions (DEBUG)")); 600b57cec5SDimitry Andric 615ffd83dbSDimitry Andric static cl::opt<bool> Fix16BitCopies( 625ffd83dbSDimitry Andric "amdgpu-fix-16-bit-physreg-copies", 635ffd83dbSDimitry Andric cl::desc("Fix copies between 32 and 16 bit registers by extending to 32 bit"), 645ffd83dbSDimitry Andric cl::init(true), 655ffd83dbSDimitry Andric cl::ReallyHidden); 665ffd83dbSDimitry Andric 670b57cec5SDimitry Andric SIInstrInfo::SIInstrInfo(const GCNSubtarget &ST) 680b57cec5SDimitry Andric : AMDGPUGenInstrInfo(AMDGPU::ADJCALLSTACKUP, AMDGPU::ADJCALLSTACKDOWN), 69480093f4SDimitry Andric RI(ST), ST(ST) { 70480093f4SDimitry Andric SchedModel.init(&ST); 71480093f4SDimitry Andric } 720b57cec5SDimitry Andric 730b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 740b57cec5SDimitry Andric // TargetInstrInfo callbacks 750b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 760b57cec5SDimitry Andric 770b57cec5SDimitry Andric static unsigned getNumOperandsNoGlue(SDNode *Node) { 780b57cec5SDimitry Andric unsigned N = Node->getNumOperands(); 790b57cec5SDimitry Andric while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue) 800b57cec5SDimitry Andric --N; 810b57cec5SDimitry Andric return N; 820b57cec5SDimitry Andric } 830b57cec5SDimitry Andric 840b57cec5SDimitry Andric /// Returns true if both nodes have the same value for the given 850b57cec5SDimitry Andric /// operand \p Op, or if both nodes do not have this operand. 860b57cec5SDimitry Andric static bool nodesHaveSameOperandValue(SDNode *N0, SDNode* N1, unsigned OpName) { 870b57cec5SDimitry Andric unsigned Opc0 = N0->getMachineOpcode(); 880b57cec5SDimitry Andric unsigned Opc1 = N1->getMachineOpcode(); 890b57cec5SDimitry Andric 900b57cec5SDimitry Andric int Op0Idx = AMDGPU::getNamedOperandIdx(Opc0, OpName); 910b57cec5SDimitry Andric int Op1Idx = AMDGPU::getNamedOperandIdx(Opc1, OpName); 920b57cec5SDimitry Andric 930b57cec5SDimitry Andric if (Op0Idx == -1 && Op1Idx == -1) 940b57cec5SDimitry Andric return true; 950b57cec5SDimitry Andric 960b57cec5SDimitry Andric 970b57cec5SDimitry Andric if ((Op0Idx == -1 && Op1Idx != -1) || 980b57cec5SDimitry Andric (Op1Idx == -1 && Op0Idx != -1)) 990b57cec5SDimitry Andric return false; 1000b57cec5SDimitry Andric 1010b57cec5SDimitry Andric // getNamedOperandIdx returns the index for the MachineInstr's operands, 1020b57cec5SDimitry Andric // which includes the result as the first operand. We are indexing into the 1030b57cec5SDimitry Andric // MachineSDNode's operands, so we need to skip the result operand to get 1040b57cec5SDimitry Andric // the real index. 1050b57cec5SDimitry Andric --Op0Idx; 1060b57cec5SDimitry Andric --Op1Idx; 1070b57cec5SDimitry Andric 1080b57cec5SDimitry Andric return N0->getOperand(Op0Idx) == N1->getOperand(Op1Idx); 1090b57cec5SDimitry Andric } 1100b57cec5SDimitry Andric 1110b57cec5SDimitry Andric bool SIInstrInfo::isReallyTriviallyReMaterializable(const MachineInstr &MI, 112e8d8bef9SDimitry Andric AAResults *AA) const { 113349cc55cSDimitry Andric if (isVOP1(MI) || isVOP2(MI) || isVOP3(MI) || isSDWA(MI) || isSALU(MI)) { 114fe6060f1SDimitry Andric // Normally VALU use of exec would block the rematerialization, but that 115fe6060f1SDimitry Andric // is OK in this case to have an implicit exec read as all VALU do. 116fe6060f1SDimitry Andric // We really want all of the generic logic for this except for this. 117fe6060f1SDimitry Andric 118fe6060f1SDimitry Andric // Another potential implicit use is mode register. The core logic of 119fe6060f1SDimitry Andric // the RA will not attempt rematerialization if mode is set anywhere 120fe6060f1SDimitry Andric // in the function, otherwise it is safe since mode is not changed. 121349cc55cSDimitry Andric 122349cc55cSDimitry Andric // There is difference to generic method which does not allow 123349cc55cSDimitry Andric // rematerialization if there are virtual register uses. We allow this, 124349cc55cSDimitry Andric // therefore this method includes SOP instructions as well. 125fe6060f1SDimitry Andric return !MI.hasImplicitDef() && 126fe6060f1SDimitry Andric MI.getNumImplicitOperands() == MI.getDesc().getNumImplicitUses() && 127fe6060f1SDimitry Andric !MI.mayRaiseFPException(); 128fe6060f1SDimitry Andric } 129fe6060f1SDimitry Andric 1300b57cec5SDimitry Andric return false; 1310b57cec5SDimitry Andric } 132fe6060f1SDimitry Andric 133*81ad6265SDimitry Andric // Returns true if the scalar result of a VALU instruction depends on exec. 134*81ad6265SDimitry Andric static bool resultDependsOnExec(const MachineInstr &MI) { 135*81ad6265SDimitry Andric // Ignore comparisons which are only used masked with exec. 136*81ad6265SDimitry Andric // This allows some hoisting/sinking of VALU comparisons. 137*81ad6265SDimitry Andric if (MI.isCompare()) { 138*81ad6265SDimitry Andric const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo(); 139*81ad6265SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 140*81ad6265SDimitry Andric if (!DstReg.isVirtual()) 14104eeddc0SDimitry Andric return true; 142*81ad6265SDimitry Andric for (MachineInstr &Use : MRI.use_nodbg_instructions(DstReg)) { 143*81ad6265SDimitry Andric switch (Use.getOpcode()) { 144*81ad6265SDimitry Andric case AMDGPU::S_AND_SAVEEXEC_B32: 145*81ad6265SDimitry Andric case AMDGPU::S_AND_SAVEEXEC_B64: 146*81ad6265SDimitry Andric break; 147*81ad6265SDimitry Andric case AMDGPU::S_AND_B32: 148*81ad6265SDimitry Andric case AMDGPU::S_AND_B64: 149*81ad6265SDimitry Andric if (!Use.readsRegister(AMDGPU::EXEC)) 150*81ad6265SDimitry Andric return true; 151*81ad6265SDimitry Andric break; 152*81ad6265SDimitry Andric default: 153*81ad6265SDimitry Andric return true; 154*81ad6265SDimitry Andric } 155*81ad6265SDimitry Andric } 156*81ad6265SDimitry Andric return false; 157*81ad6265SDimitry Andric } 15804eeddc0SDimitry Andric 15904eeddc0SDimitry Andric switch (MI.getOpcode()) { 16004eeddc0SDimitry Andric default: 16104eeddc0SDimitry Andric break; 16204eeddc0SDimitry Andric case AMDGPU::V_READFIRSTLANE_B32: 16304eeddc0SDimitry Andric return true; 16404eeddc0SDimitry Andric } 16504eeddc0SDimitry Andric 16604eeddc0SDimitry Andric return false; 16704eeddc0SDimitry Andric } 16804eeddc0SDimitry Andric 169fe6060f1SDimitry Andric bool SIInstrInfo::isIgnorableUse(const MachineOperand &MO) const { 170fe6060f1SDimitry Andric // Any implicit use of exec by VALU is not a real register read. 171fe6060f1SDimitry Andric return MO.getReg() == AMDGPU::EXEC && MO.isImplicit() && 172*81ad6265SDimitry Andric isVALU(*MO.getParent()) && !resultDependsOnExec(*MO.getParent()); 1730b57cec5SDimitry Andric } 1740b57cec5SDimitry Andric 1750b57cec5SDimitry Andric bool SIInstrInfo::areLoadsFromSameBasePtr(SDNode *Load0, SDNode *Load1, 1760b57cec5SDimitry Andric int64_t &Offset0, 1770b57cec5SDimitry Andric int64_t &Offset1) const { 1780b57cec5SDimitry Andric if (!Load0->isMachineOpcode() || !Load1->isMachineOpcode()) 1790b57cec5SDimitry Andric return false; 1800b57cec5SDimitry Andric 1810b57cec5SDimitry Andric unsigned Opc0 = Load0->getMachineOpcode(); 1820b57cec5SDimitry Andric unsigned Opc1 = Load1->getMachineOpcode(); 1830b57cec5SDimitry Andric 1840b57cec5SDimitry Andric // Make sure both are actually loads. 1850b57cec5SDimitry Andric if (!get(Opc0).mayLoad() || !get(Opc1).mayLoad()) 1860b57cec5SDimitry Andric return false; 1870b57cec5SDimitry Andric 1880b57cec5SDimitry Andric if (isDS(Opc0) && isDS(Opc1)) { 1890b57cec5SDimitry Andric 1900b57cec5SDimitry Andric // FIXME: Handle this case: 1910b57cec5SDimitry Andric if (getNumOperandsNoGlue(Load0) != getNumOperandsNoGlue(Load1)) 1920b57cec5SDimitry Andric return false; 1930b57cec5SDimitry Andric 1940b57cec5SDimitry Andric // Check base reg. 1950b57cec5SDimitry Andric if (Load0->getOperand(0) != Load1->getOperand(0)) 1960b57cec5SDimitry Andric return false; 1970b57cec5SDimitry Andric 1980b57cec5SDimitry Andric // Skip read2 / write2 variants for simplicity. 1990b57cec5SDimitry Andric // TODO: We should report true if the used offsets are adjacent (excluded 2000b57cec5SDimitry Andric // st64 versions). 2010b57cec5SDimitry Andric int Offset0Idx = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset); 2020b57cec5SDimitry Andric int Offset1Idx = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset); 2030b57cec5SDimitry Andric if (Offset0Idx == -1 || Offset1Idx == -1) 2040b57cec5SDimitry Andric return false; 2050b57cec5SDimitry Andric 206*81ad6265SDimitry Andric // XXX - be careful of dataless loads 2070b57cec5SDimitry Andric // getNamedOperandIdx returns the index for MachineInstrs. Since they 2080b57cec5SDimitry Andric // include the output in the operand list, but SDNodes don't, we need to 2090b57cec5SDimitry Andric // subtract the index by one. 2100b57cec5SDimitry Andric Offset0Idx -= get(Opc0).NumDefs; 2110b57cec5SDimitry Andric Offset1Idx -= get(Opc1).NumDefs; 2120b57cec5SDimitry Andric Offset0 = cast<ConstantSDNode>(Load0->getOperand(Offset0Idx))->getZExtValue(); 2130b57cec5SDimitry Andric Offset1 = cast<ConstantSDNode>(Load1->getOperand(Offset1Idx))->getZExtValue(); 2140b57cec5SDimitry Andric return true; 2150b57cec5SDimitry Andric } 2160b57cec5SDimitry Andric 2170b57cec5SDimitry Andric if (isSMRD(Opc0) && isSMRD(Opc1)) { 2180b57cec5SDimitry Andric // Skip time and cache invalidation instructions. 2190b57cec5SDimitry Andric if (AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::sbase) == -1 || 2200b57cec5SDimitry Andric AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::sbase) == -1) 2210b57cec5SDimitry Andric return false; 2220b57cec5SDimitry Andric 2230b57cec5SDimitry Andric assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1)); 2240b57cec5SDimitry Andric 2250b57cec5SDimitry Andric // Check base reg. 2260b57cec5SDimitry Andric if (Load0->getOperand(0) != Load1->getOperand(0)) 2270b57cec5SDimitry Andric return false; 2280b57cec5SDimitry Andric 2290b57cec5SDimitry Andric const ConstantSDNode *Load0Offset = 2300b57cec5SDimitry Andric dyn_cast<ConstantSDNode>(Load0->getOperand(1)); 2310b57cec5SDimitry Andric const ConstantSDNode *Load1Offset = 2320b57cec5SDimitry Andric dyn_cast<ConstantSDNode>(Load1->getOperand(1)); 2330b57cec5SDimitry Andric 2340b57cec5SDimitry Andric if (!Load0Offset || !Load1Offset) 2350b57cec5SDimitry Andric return false; 2360b57cec5SDimitry Andric 2370b57cec5SDimitry Andric Offset0 = Load0Offset->getZExtValue(); 2380b57cec5SDimitry Andric Offset1 = Load1Offset->getZExtValue(); 2390b57cec5SDimitry Andric return true; 2400b57cec5SDimitry Andric } 2410b57cec5SDimitry Andric 2420b57cec5SDimitry Andric // MUBUF and MTBUF can access the same addresses. 2430b57cec5SDimitry Andric if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1))) { 2440b57cec5SDimitry Andric 2450b57cec5SDimitry Andric // MUBUF and MTBUF have vaddr at different indices. 2460b57cec5SDimitry Andric if (!nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::soffset) || 2470b57cec5SDimitry Andric !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::vaddr) || 2480b57cec5SDimitry Andric !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::srsrc)) 2490b57cec5SDimitry Andric return false; 2500b57cec5SDimitry Andric 2510b57cec5SDimitry Andric int OffIdx0 = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset); 2520b57cec5SDimitry Andric int OffIdx1 = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset); 2530b57cec5SDimitry Andric 2540b57cec5SDimitry Andric if (OffIdx0 == -1 || OffIdx1 == -1) 2550b57cec5SDimitry Andric return false; 2560b57cec5SDimitry Andric 2570b57cec5SDimitry Andric // getNamedOperandIdx returns the index for MachineInstrs. Since they 2580b57cec5SDimitry Andric // include the output in the operand list, but SDNodes don't, we need to 2590b57cec5SDimitry Andric // subtract the index by one. 2600b57cec5SDimitry Andric OffIdx0 -= get(Opc0).NumDefs; 2610b57cec5SDimitry Andric OffIdx1 -= get(Opc1).NumDefs; 2620b57cec5SDimitry Andric 2630b57cec5SDimitry Andric SDValue Off0 = Load0->getOperand(OffIdx0); 2640b57cec5SDimitry Andric SDValue Off1 = Load1->getOperand(OffIdx1); 2650b57cec5SDimitry Andric 2660b57cec5SDimitry Andric // The offset might be a FrameIndexSDNode. 2670b57cec5SDimitry Andric if (!isa<ConstantSDNode>(Off0) || !isa<ConstantSDNode>(Off1)) 2680b57cec5SDimitry Andric return false; 2690b57cec5SDimitry Andric 2700b57cec5SDimitry Andric Offset0 = cast<ConstantSDNode>(Off0)->getZExtValue(); 2710b57cec5SDimitry Andric Offset1 = cast<ConstantSDNode>(Off1)->getZExtValue(); 2720b57cec5SDimitry Andric return true; 2730b57cec5SDimitry Andric } 2740b57cec5SDimitry Andric 2750b57cec5SDimitry Andric return false; 2760b57cec5SDimitry Andric } 2770b57cec5SDimitry Andric 2780b57cec5SDimitry Andric static bool isStride64(unsigned Opc) { 2790b57cec5SDimitry Andric switch (Opc) { 2800b57cec5SDimitry Andric case AMDGPU::DS_READ2ST64_B32: 2810b57cec5SDimitry Andric case AMDGPU::DS_READ2ST64_B64: 2820b57cec5SDimitry Andric case AMDGPU::DS_WRITE2ST64_B32: 2830b57cec5SDimitry Andric case AMDGPU::DS_WRITE2ST64_B64: 2840b57cec5SDimitry Andric return true; 2850b57cec5SDimitry Andric default: 2860b57cec5SDimitry Andric return false; 2870b57cec5SDimitry Andric } 2880b57cec5SDimitry Andric } 2890b57cec5SDimitry Andric 2905ffd83dbSDimitry Andric bool SIInstrInfo::getMemOperandsWithOffsetWidth( 2915ffd83dbSDimitry Andric const MachineInstr &LdSt, SmallVectorImpl<const MachineOperand *> &BaseOps, 2925ffd83dbSDimitry Andric int64_t &Offset, bool &OffsetIsScalable, unsigned &Width, 2930b57cec5SDimitry Andric const TargetRegisterInfo *TRI) const { 294480093f4SDimitry Andric if (!LdSt.mayLoadOrStore()) 295480093f4SDimitry Andric return false; 296480093f4SDimitry Andric 2970b57cec5SDimitry Andric unsigned Opc = LdSt.getOpcode(); 2985ffd83dbSDimitry Andric OffsetIsScalable = false; 2995ffd83dbSDimitry Andric const MachineOperand *BaseOp, *OffsetOp; 3005ffd83dbSDimitry Andric int DataOpIdx; 3010b57cec5SDimitry Andric 3020b57cec5SDimitry Andric if (isDS(LdSt)) { 3030b57cec5SDimitry Andric BaseOp = getNamedOperand(LdSt, AMDGPU::OpName::addr); 3045ffd83dbSDimitry Andric OffsetOp = getNamedOperand(LdSt, AMDGPU::OpName::offset); 3055ffd83dbSDimitry Andric if (OffsetOp) { 3065ffd83dbSDimitry Andric // Normal, single offset LDS instruction. 3075ffd83dbSDimitry Andric if (!BaseOp) { 3085ffd83dbSDimitry Andric // DS_CONSUME/DS_APPEND use M0 for the base address. 3095ffd83dbSDimitry Andric // TODO: find the implicit use operand for M0 and use that as BaseOp? 3100b57cec5SDimitry Andric return false; 3110b57cec5SDimitry Andric } 3125ffd83dbSDimitry Andric BaseOps.push_back(BaseOp); 3135ffd83dbSDimitry Andric Offset = OffsetOp->getImm(); 3145ffd83dbSDimitry Andric // Get appropriate operand, and compute width accordingly. 3155ffd83dbSDimitry Andric DataOpIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::vdst); 3165ffd83dbSDimitry Andric if (DataOpIdx == -1) 3175ffd83dbSDimitry Andric DataOpIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data0); 3185ffd83dbSDimitry Andric Width = getOpSize(LdSt, DataOpIdx); 3195ffd83dbSDimitry Andric } else { 3200b57cec5SDimitry Andric // The 2 offset instructions use offset0 and offset1 instead. We can treat 3215ffd83dbSDimitry Andric // these as a load with a single offset if the 2 offsets are consecutive. 3225ffd83dbSDimitry Andric // We will use this for some partially aligned loads. 3235ffd83dbSDimitry Andric const MachineOperand *Offset0Op = 3240b57cec5SDimitry Andric getNamedOperand(LdSt, AMDGPU::OpName::offset0); 3255ffd83dbSDimitry Andric const MachineOperand *Offset1Op = 3260b57cec5SDimitry Andric getNamedOperand(LdSt, AMDGPU::OpName::offset1); 3270b57cec5SDimitry Andric 3285ffd83dbSDimitry Andric unsigned Offset0 = Offset0Op->getImm(); 3295ffd83dbSDimitry Andric unsigned Offset1 = Offset1Op->getImm(); 3305ffd83dbSDimitry Andric if (Offset0 + 1 != Offset1) 3315ffd83dbSDimitry Andric return false; 3320b57cec5SDimitry Andric 3330b57cec5SDimitry Andric // Each of these offsets is in element sized units, so we need to convert 3340b57cec5SDimitry Andric // to bytes of the individual reads. 3350b57cec5SDimitry Andric 3360b57cec5SDimitry Andric unsigned EltSize; 3370b57cec5SDimitry Andric if (LdSt.mayLoad()) 3380b57cec5SDimitry Andric EltSize = TRI->getRegSizeInBits(*getOpRegClass(LdSt, 0)) / 16; 3390b57cec5SDimitry Andric else { 3400b57cec5SDimitry Andric assert(LdSt.mayStore()); 3410b57cec5SDimitry Andric int Data0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data0); 3420b57cec5SDimitry Andric EltSize = TRI->getRegSizeInBits(*getOpRegClass(LdSt, Data0Idx)) / 8; 3430b57cec5SDimitry Andric } 3440b57cec5SDimitry Andric 3450b57cec5SDimitry Andric if (isStride64(Opc)) 3460b57cec5SDimitry Andric EltSize *= 64; 3470b57cec5SDimitry Andric 3485ffd83dbSDimitry Andric BaseOps.push_back(BaseOp); 3490b57cec5SDimitry Andric Offset = EltSize * Offset0; 3505ffd83dbSDimitry Andric // Get appropriate operand(s), and compute width accordingly. 3515ffd83dbSDimitry Andric DataOpIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::vdst); 3525ffd83dbSDimitry Andric if (DataOpIdx == -1) { 3535ffd83dbSDimitry Andric DataOpIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data0); 3545ffd83dbSDimitry Andric Width = getOpSize(LdSt, DataOpIdx); 3555ffd83dbSDimitry Andric DataOpIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data1); 3565ffd83dbSDimitry Andric Width += getOpSize(LdSt, DataOpIdx); 3575ffd83dbSDimitry Andric } else { 3585ffd83dbSDimitry Andric Width = getOpSize(LdSt, DataOpIdx); 3590b57cec5SDimitry Andric } 3605ffd83dbSDimitry Andric } 3615ffd83dbSDimitry Andric return true; 3620b57cec5SDimitry Andric } 3630b57cec5SDimitry Andric 3640b57cec5SDimitry Andric if (isMUBUF(LdSt) || isMTBUF(LdSt)) { 3658bcb0991SDimitry Andric const MachineOperand *RSrc = getNamedOperand(LdSt, AMDGPU::OpName::srsrc); 366fe6060f1SDimitry Andric if (!RSrc) // e.g. BUFFER_WBINVL1_VOL 3678bcb0991SDimitry Andric return false; 3685ffd83dbSDimitry Andric BaseOps.push_back(RSrc); 3695ffd83dbSDimitry Andric BaseOp = getNamedOperand(LdSt, AMDGPU::OpName::vaddr); 370fe6060f1SDimitry Andric if (BaseOp && !BaseOp->isFI()) 3715ffd83dbSDimitry Andric BaseOps.push_back(BaseOp); 3720b57cec5SDimitry Andric const MachineOperand *OffsetImm = 3730b57cec5SDimitry Andric getNamedOperand(LdSt, AMDGPU::OpName::offset); 3740b57cec5SDimitry Andric Offset = OffsetImm->getImm(); 375fe6060f1SDimitry Andric const MachineOperand *SOffset = 376fe6060f1SDimitry Andric getNamedOperand(LdSt, AMDGPU::OpName::soffset); 377fe6060f1SDimitry Andric if (SOffset) { 378fe6060f1SDimitry Andric if (SOffset->isReg()) 379fe6060f1SDimitry Andric BaseOps.push_back(SOffset); 380fe6060f1SDimitry Andric else 3810b57cec5SDimitry Andric Offset += SOffset->getImm(); 3825ffd83dbSDimitry Andric } 3835ffd83dbSDimitry Andric // Get appropriate operand, and compute width accordingly. 3845ffd83dbSDimitry Andric DataOpIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::vdst); 3855ffd83dbSDimitry Andric if (DataOpIdx == -1) 3865ffd83dbSDimitry Andric DataOpIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::vdata); 387*81ad6265SDimitry Andric if (DataOpIdx == -1) // LDS DMA 388*81ad6265SDimitry Andric return false; 3895ffd83dbSDimitry Andric Width = getOpSize(LdSt, DataOpIdx); 3905ffd83dbSDimitry Andric return true; 3915ffd83dbSDimitry Andric } 3920b57cec5SDimitry Andric 3935ffd83dbSDimitry Andric if (isMIMG(LdSt)) { 3945ffd83dbSDimitry Andric int SRsrcIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::srsrc); 3955ffd83dbSDimitry Andric BaseOps.push_back(&LdSt.getOperand(SRsrcIdx)); 3965ffd83dbSDimitry Andric int VAddr0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::vaddr0); 3975ffd83dbSDimitry Andric if (VAddr0Idx >= 0) { 3985ffd83dbSDimitry Andric // GFX10 possible NSA encoding. 3995ffd83dbSDimitry Andric for (int I = VAddr0Idx; I < SRsrcIdx; ++I) 4005ffd83dbSDimitry Andric BaseOps.push_back(&LdSt.getOperand(I)); 4015ffd83dbSDimitry Andric } else { 4025ffd83dbSDimitry Andric BaseOps.push_back(getNamedOperand(LdSt, AMDGPU::OpName::vaddr)); 4035ffd83dbSDimitry Andric } 4045ffd83dbSDimitry Andric Offset = 0; 4055ffd83dbSDimitry Andric // Get appropriate operand, and compute width accordingly. 4065ffd83dbSDimitry Andric DataOpIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::vdata); 4075ffd83dbSDimitry Andric Width = getOpSize(LdSt, DataOpIdx); 4080b57cec5SDimitry Andric return true; 4090b57cec5SDimitry Andric } 4100b57cec5SDimitry Andric 4110b57cec5SDimitry Andric if (isSMRD(LdSt)) { 4125ffd83dbSDimitry Andric BaseOp = getNamedOperand(LdSt, AMDGPU::OpName::sbase); 4135ffd83dbSDimitry Andric if (!BaseOp) // e.g. S_MEMTIME 4140b57cec5SDimitry Andric return false; 4155ffd83dbSDimitry Andric BaseOps.push_back(BaseOp); 4165ffd83dbSDimitry Andric OffsetOp = getNamedOperand(LdSt, AMDGPU::OpName::offset); 4175ffd83dbSDimitry Andric Offset = OffsetOp ? OffsetOp->getImm() : 0; 4185ffd83dbSDimitry Andric // Get appropriate operand, and compute width accordingly. 4195ffd83dbSDimitry Andric DataOpIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::sdst); 4205ffd83dbSDimitry Andric Width = getOpSize(LdSt, DataOpIdx); 4210b57cec5SDimitry Andric return true; 4220b57cec5SDimitry Andric } 4230b57cec5SDimitry Andric 4240b57cec5SDimitry Andric if (isFLAT(LdSt)) { 425e8d8bef9SDimitry Andric // Instructions have either vaddr or saddr or both or none. 4265ffd83dbSDimitry Andric BaseOp = getNamedOperand(LdSt, AMDGPU::OpName::vaddr); 4275ffd83dbSDimitry Andric if (BaseOp) 4285ffd83dbSDimitry Andric BaseOps.push_back(BaseOp); 4290b57cec5SDimitry Andric BaseOp = getNamedOperand(LdSt, AMDGPU::OpName::saddr); 4305ffd83dbSDimitry Andric if (BaseOp) 4315ffd83dbSDimitry Andric BaseOps.push_back(BaseOp); 4320b57cec5SDimitry Andric Offset = getNamedOperand(LdSt, AMDGPU::OpName::offset)->getImm(); 4335ffd83dbSDimitry Andric // Get appropriate operand, and compute width accordingly. 4345ffd83dbSDimitry Andric DataOpIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::vdst); 4355ffd83dbSDimitry Andric if (DataOpIdx == -1) 4365ffd83dbSDimitry Andric DataOpIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::vdata); 437*81ad6265SDimitry Andric if (DataOpIdx == -1) // LDS DMA 438*81ad6265SDimitry Andric return false; 4395ffd83dbSDimitry Andric Width = getOpSize(LdSt, DataOpIdx); 4400b57cec5SDimitry Andric return true; 4410b57cec5SDimitry Andric } 4420b57cec5SDimitry Andric 4430b57cec5SDimitry Andric return false; 4440b57cec5SDimitry Andric } 4450b57cec5SDimitry Andric 4460b57cec5SDimitry Andric static bool memOpsHaveSameBasePtr(const MachineInstr &MI1, 4475ffd83dbSDimitry Andric ArrayRef<const MachineOperand *> BaseOps1, 4480b57cec5SDimitry Andric const MachineInstr &MI2, 4495ffd83dbSDimitry Andric ArrayRef<const MachineOperand *> BaseOps2) { 4505ffd83dbSDimitry Andric // Only examine the first "base" operand of each instruction, on the 4515ffd83dbSDimitry Andric // assumption that it represents the real base address of the memory access. 4525ffd83dbSDimitry Andric // Other operands are typically offsets or indices from this base address. 4535ffd83dbSDimitry Andric if (BaseOps1.front()->isIdenticalTo(*BaseOps2.front())) 4540b57cec5SDimitry Andric return true; 4550b57cec5SDimitry Andric 4560b57cec5SDimitry Andric if (!MI1.hasOneMemOperand() || !MI2.hasOneMemOperand()) 4570b57cec5SDimitry Andric return false; 4580b57cec5SDimitry Andric 4590b57cec5SDimitry Andric auto MO1 = *MI1.memoperands_begin(); 4600b57cec5SDimitry Andric auto MO2 = *MI2.memoperands_begin(); 4610b57cec5SDimitry Andric if (MO1->getAddrSpace() != MO2->getAddrSpace()) 4620b57cec5SDimitry Andric return false; 4630b57cec5SDimitry Andric 4640b57cec5SDimitry Andric auto Base1 = MO1->getValue(); 4650b57cec5SDimitry Andric auto Base2 = MO2->getValue(); 4660b57cec5SDimitry Andric if (!Base1 || !Base2) 4670b57cec5SDimitry Andric return false; 468e8d8bef9SDimitry Andric Base1 = getUnderlyingObject(Base1); 469e8d8bef9SDimitry Andric Base2 = getUnderlyingObject(Base2); 4700b57cec5SDimitry Andric 4710b57cec5SDimitry Andric if (isa<UndefValue>(Base1) || isa<UndefValue>(Base2)) 4720b57cec5SDimitry Andric return false; 4730b57cec5SDimitry Andric 4740b57cec5SDimitry Andric return Base1 == Base2; 4750b57cec5SDimitry Andric } 4760b57cec5SDimitry Andric 4775ffd83dbSDimitry Andric bool SIInstrInfo::shouldClusterMemOps(ArrayRef<const MachineOperand *> BaseOps1, 4785ffd83dbSDimitry Andric ArrayRef<const MachineOperand *> BaseOps2, 4795ffd83dbSDimitry Andric unsigned NumLoads, 4805ffd83dbSDimitry Andric unsigned NumBytes) const { 481e8d8bef9SDimitry Andric // If the mem ops (to be clustered) do not have the same base ptr, then they 482e8d8bef9SDimitry Andric // should not be clustered 483e8d8bef9SDimitry Andric if (!BaseOps1.empty() && !BaseOps2.empty()) { 4845ffd83dbSDimitry Andric const MachineInstr &FirstLdSt = *BaseOps1.front()->getParent(); 4855ffd83dbSDimitry Andric const MachineInstr &SecondLdSt = *BaseOps2.front()->getParent(); 4865ffd83dbSDimitry Andric if (!memOpsHaveSameBasePtr(FirstLdSt, BaseOps1, SecondLdSt, BaseOps2)) 4870b57cec5SDimitry Andric return false; 488e8d8bef9SDimitry Andric } else if (!BaseOps1.empty() || !BaseOps2.empty()) { 489e8d8bef9SDimitry Andric // If only one base op is empty, they do not have the same base ptr 490e8d8bef9SDimitry Andric return false; 4910b57cec5SDimitry Andric } 492e8d8bef9SDimitry Andric 493*81ad6265SDimitry Andric // In order to avoid register pressure, on an average, the number of DWORDS 494e8d8bef9SDimitry Andric // loaded together by all clustered mem ops should not exceed 8. This is an 495e8d8bef9SDimitry Andric // empirical value based on certain observations and performance related 496e8d8bef9SDimitry Andric // experiments. 497e8d8bef9SDimitry Andric // The good thing about this heuristic is - it avoids clustering of too many 498e8d8bef9SDimitry Andric // sub-word loads, and also avoids clustering of wide loads. Below is the 499e8d8bef9SDimitry Andric // brief summary of how the heuristic behaves for various `LoadSize`. 500e8d8bef9SDimitry Andric // (1) 1 <= LoadSize <= 4: cluster at max 8 mem ops 501e8d8bef9SDimitry Andric // (2) 5 <= LoadSize <= 8: cluster at max 4 mem ops 502e8d8bef9SDimitry Andric // (3) 9 <= LoadSize <= 12: cluster at max 2 mem ops 503e8d8bef9SDimitry Andric // (4) 13 <= LoadSize <= 16: cluster at max 2 mem ops 504e8d8bef9SDimitry Andric // (5) LoadSize >= 17: do not cluster 505e8d8bef9SDimitry Andric const unsigned LoadSize = NumBytes / NumLoads; 506e8d8bef9SDimitry Andric const unsigned NumDWORDs = ((LoadSize + 3) / 4) * NumLoads; 507e8d8bef9SDimitry Andric return NumDWORDs <= 8; 5080b57cec5SDimitry Andric } 5090b57cec5SDimitry Andric 5100b57cec5SDimitry Andric // FIXME: This behaves strangely. If, for example, you have 32 load + stores, 5110b57cec5SDimitry Andric // the first 16 loads will be interleaved with the stores, and the next 16 will 5120b57cec5SDimitry Andric // be clustered as expected. It should really split into 2 16 store batches. 5130b57cec5SDimitry Andric // 5140b57cec5SDimitry Andric // Loads are clustered until this returns false, rather than trying to schedule 5150b57cec5SDimitry Andric // groups of stores. This also means we have to deal with saying different 5160b57cec5SDimitry Andric // address space loads should be clustered, and ones which might cause bank 5170b57cec5SDimitry Andric // conflicts. 5180b57cec5SDimitry Andric // 5190b57cec5SDimitry Andric // This might be deprecated so it might not be worth that much effort to fix. 5200b57cec5SDimitry Andric bool SIInstrInfo::shouldScheduleLoadsNear(SDNode *Load0, SDNode *Load1, 5210b57cec5SDimitry Andric int64_t Offset0, int64_t Offset1, 5220b57cec5SDimitry Andric unsigned NumLoads) const { 5230b57cec5SDimitry Andric assert(Offset1 > Offset0 && 5240b57cec5SDimitry Andric "Second offset should be larger than first offset!"); 5250b57cec5SDimitry Andric // If we have less than 16 loads in a row, and the offsets are within 64 5260b57cec5SDimitry Andric // bytes, then schedule together. 5270b57cec5SDimitry Andric 5280b57cec5SDimitry Andric // A cacheline is 64 bytes (for global memory). 5290b57cec5SDimitry Andric return (NumLoads <= 16 && (Offset1 - Offset0) < 64); 5300b57cec5SDimitry Andric } 5310b57cec5SDimitry Andric 5320b57cec5SDimitry Andric static void reportIllegalCopy(const SIInstrInfo *TII, MachineBasicBlock &MBB, 5330b57cec5SDimitry Andric MachineBasicBlock::iterator MI, 534480093f4SDimitry Andric const DebugLoc &DL, MCRegister DestReg, 5355ffd83dbSDimitry Andric MCRegister SrcReg, bool KillSrc, 5365ffd83dbSDimitry Andric const char *Msg = "illegal SGPR to VGPR copy") { 5370b57cec5SDimitry Andric MachineFunction *MF = MBB.getParent(); 5385ffd83dbSDimitry Andric DiagnosticInfoUnsupported IllegalCopy(MF->getFunction(), Msg, DL, DS_Error); 5390b57cec5SDimitry Andric LLVMContext &C = MF->getFunction().getContext(); 5400b57cec5SDimitry Andric C.diagnose(IllegalCopy); 5410b57cec5SDimitry Andric 5420b57cec5SDimitry Andric BuildMI(MBB, MI, DL, TII->get(AMDGPU::SI_ILLEGAL_COPY), DestReg) 5430b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)); 5440b57cec5SDimitry Andric } 5450b57cec5SDimitry Andric 546*81ad6265SDimitry Andric /// Handle copying from SGPR to AGPR, or from AGPR to AGPR on GFX908. It is not 547*81ad6265SDimitry Andric /// possible to have a direct copy in these cases on GFX908, so an intermediate 548*81ad6265SDimitry Andric /// VGPR copy is required. 549e8d8bef9SDimitry Andric static void indirectCopyToAGPR(const SIInstrInfo &TII, 550e8d8bef9SDimitry Andric MachineBasicBlock &MBB, 551e8d8bef9SDimitry Andric MachineBasicBlock::iterator MI, 552e8d8bef9SDimitry Andric const DebugLoc &DL, MCRegister DestReg, 553e8d8bef9SDimitry Andric MCRegister SrcReg, bool KillSrc, 554e8d8bef9SDimitry Andric RegScavenger &RS, 555e8d8bef9SDimitry Andric Register ImpDefSuperReg = Register(), 556e8d8bef9SDimitry Andric Register ImpUseSuperReg = Register()) { 557*81ad6265SDimitry Andric assert((TII.getSubtarget().hasMAIInsts() && 558*81ad6265SDimitry Andric !TII.getSubtarget().hasGFX90AInsts()) && 559*81ad6265SDimitry Andric "Expected GFX908 subtarget."); 560e8d8bef9SDimitry Andric 561*81ad6265SDimitry Andric assert((AMDGPU::SReg_32RegClass.contains(SrcReg) || 562*81ad6265SDimitry Andric AMDGPU::AGPR_32RegClass.contains(SrcReg)) && 563*81ad6265SDimitry Andric "Source register of the copy should be either an SGPR or an AGPR."); 564*81ad6265SDimitry Andric 565*81ad6265SDimitry Andric assert(AMDGPU::AGPR_32RegClass.contains(DestReg) && 566*81ad6265SDimitry Andric "Destination register of the copy should be an AGPR."); 567*81ad6265SDimitry Andric 568*81ad6265SDimitry Andric const SIRegisterInfo &RI = TII.getRegisterInfo(); 569e8d8bef9SDimitry Andric 570e8d8bef9SDimitry Andric // First try to find defining accvgpr_write to avoid temporary registers. 571e8d8bef9SDimitry Andric for (auto Def = MI, E = MBB.begin(); Def != E; ) { 572e8d8bef9SDimitry Andric --Def; 573e8d8bef9SDimitry Andric if (!Def->definesRegister(SrcReg, &RI)) 574e8d8bef9SDimitry Andric continue; 575e8d8bef9SDimitry Andric if (Def->getOpcode() != AMDGPU::V_ACCVGPR_WRITE_B32_e64) 576e8d8bef9SDimitry Andric break; 577e8d8bef9SDimitry Andric 578e8d8bef9SDimitry Andric MachineOperand &DefOp = Def->getOperand(1); 579e8d8bef9SDimitry Andric assert(DefOp.isReg() || DefOp.isImm()); 580e8d8bef9SDimitry Andric 581e8d8bef9SDimitry Andric if (DefOp.isReg()) { 582e8d8bef9SDimitry Andric // Check that register source operand if not clobbered before MI. 583e8d8bef9SDimitry Andric // Immediate operands are always safe to propagate. 584e8d8bef9SDimitry Andric bool SafeToPropagate = true; 585e8d8bef9SDimitry Andric for (auto I = Def; I != MI && SafeToPropagate; ++I) 586e8d8bef9SDimitry Andric if (I->modifiesRegister(DefOp.getReg(), &RI)) 587e8d8bef9SDimitry Andric SafeToPropagate = false; 588e8d8bef9SDimitry Andric 589e8d8bef9SDimitry Andric if (!SafeToPropagate) 590e8d8bef9SDimitry Andric break; 591e8d8bef9SDimitry Andric 592e8d8bef9SDimitry Andric DefOp.setIsKill(false); 593e8d8bef9SDimitry Andric } 594e8d8bef9SDimitry Andric 595e8d8bef9SDimitry Andric MachineInstrBuilder Builder = 596e8d8bef9SDimitry Andric BuildMI(MBB, MI, DL, TII.get(AMDGPU::V_ACCVGPR_WRITE_B32_e64), DestReg) 597e8d8bef9SDimitry Andric .add(DefOp); 598e8d8bef9SDimitry Andric if (ImpDefSuperReg) 599e8d8bef9SDimitry Andric Builder.addReg(ImpDefSuperReg, RegState::Define | RegState::Implicit); 600e8d8bef9SDimitry Andric 601e8d8bef9SDimitry Andric if (ImpUseSuperReg) { 602e8d8bef9SDimitry Andric Builder.addReg(ImpUseSuperReg, 603e8d8bef9SDimitry Andric getKillRegState(KillSrc) | RegState::Implicit); 604e8d8bef9SDimitry Andric } 605e8d8bef9SDimitry Andric 606e8d8bef9SDimitry Andric return; 607e8d8bef9SDimitry Andric } 608e8d8bef9SDimitry Andric 609e8d8bef9SDimitry Andric RS.enterBasicBlock(MBB); 610e8d8bef9SDimitry Andric RS.forward(MI); 611e8d8bef9SDimitry Andric 612e8d8bef9SDimitry Andric // Ideally we want to have three registers for a long reg_sequence copy 613e8d8bef9SDimitry Andric // to hide 2 waitstates between v_mov_b32 and accvgpr_write. 614e8d8bef9SDimitry Andric unsigned MaxVGPRs = RI.getRegPressureLimit(&AMDGPU::VGPR_32RegClass, 615e8d8bef9SDimitry Andric *MBB.getParent()); 616e8d8bef9SDimitry Andric 617e8d8bef9SDimitry Andric // Registers in the sequence are allocated contiguously so we can just 618e8d8bef9SDimitry Andric // use register number to pick one of three round-robin temps. 619*81ad6265SDimitry Andric unsigned RegNo = (DestReg - AMDGPU::AGPR0) % 3; 620*81ad6265SDimitry Andric Register Tmp = 621*81ad6265SDimitry Andric MBB.getParent()->getInfo<SIMachineFunctionInfo>()->getVGPRForAGPRCopy(); 622*81ad6265SDimitry Andric assert(MBB.getParent()->getRegInfo().isReserved(Tmp) && 623*81ad6265SDimitry Andric "VGPR used for an intermediate copy should have been reserved."); 624fe6060f1SDimitry Andric 625e8d8bef9SDimitry Andric // Only loop through if there are any free registers left, otherwise 626e8d8bef9SDimitry Andric // scavenger may report a fatal error without emergency spill slot 627e8d8bef9SDimitry Andric // or spill with the slot. 628e8d8bef9SDimitry Andric while (RegNo-- && RS.FindUnusedReg(&AMDGPU::VGPR_32RegClass)) { 629e8d8bef9SDimitry Andric Register Tmp2 = RS.scavengeRegister(&AMDGPU::VGPR_32RegClass, 0); 630e8d8bef9SDimitry Andric if (!Tmp2 || RI.getHWRegIndex(Tmp2) >= MaxVGPRs) 631e8d8bef9SDimitry Andric break; 632e8d8bef9SDimitry Andric Tmp = Tmp2; 633e8d8bef9SDimitry Andric RS.setRegUsed(Tmp); 634e8d8bef9SDimitry Andric } 635e8d8bef9SDimitry Andric 636e8d8bef9SDimitry Andric // Insert copy to temporary VGPR. 637e8d8bef9SDimitry Andric unsigned TmpCopyOp = AMDGPU::V_MOV_B32_e32; 638e8d8bef9SDimitry Andric if (AMDGPU::AGPR_32RegClass.contains(SrcReg)) { 639e8d8bef9SDimitry Andric TmpCopyOp = AMDGPU::V_ACCVGPR_READ_B32_e64; 640e8d8bef9SDimitry Andric } else { 641e8d8bef9SDimitry Andric assert(AMDGPU::SReg_32RegClass.contains(SrcReg)); 642e8d8bef9SDimitry Andric } 643e8d8bef9SDimitry Andric 644e8d8bef9SDimitry Andric MachineInstrBuilder UseBuilder = BuildMI(MBB, MI, DL, TII.get(TmpCopyOp), Tmp) 645e8d8bef9SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)); 646e8d8bef9SDimitry Andric if (ImpUseSuperReg) { 647e8d8bef9SDimitry Andric UseBuilder.addReg(ImpUseSuperReg, 648e8d8bef9SDimitry Andric getKillRegState(KillSrc) | RegState::Implicit); 649e8d8bef9SDimitry Andric } 650e8d8bef9SDimitry Andric 651e8d8bef9SDimitry Andric MachineInstrBuilder DefBuilder 652e8d8bef9SDimitry Andric = BuildMI(MBB, MI, DL, TII.get(AMDGPU::V_ACCVGPR_WRITE_B32_e64), DestReg) 653e8d8bef9SDimitry Andric .addReg(Tmp, RegState::Kill); 654e8d8bef9SDimitry Andric 655e8d8bef9SDimitry Andric if (ImpDefSuperReg) 656e8d8bef9SDimitry Andric DefBuilder.addReg(ImpDefSuperReg, RegState::Define | RegState::Implicit); 657e8d8bef9SDimitry Andric } 658e8d8bef9SDimitry Andric 659e8d8bef9SDimitry Andric static void expandSGPRCopy(const SIInstrInfo &TII, MachineBasicBlock &MBB, 660e8d8bef9SDimitry Andric MachineBasicBlock::iterator MI, const DebugLoc &DL, 661e8d8bef9SDimitry Andric MCRegister DestReg, MCRegister SrcReg, bool KillSrc, 662e8d8bef9SDimitry Andric const TargetRegisterClass *RC, bool Forward) { 663e8d8bef9SDimitry Andric const SIRegisterInfo &RI = TII.getRegisterInfo(); 664e8d8bef9SDimitry Andric ArrayRef<int16_t> BaseIndices = RI.getRegSplitParts(RC, 4); 665e8d8bef9SDimitry Andric MachineBasicBlock::iterator I = MI; 666e8d8bef9SDimitry Andric MachineInstr *FirstMI = nullptr, *LastMI = nullptr; 667e8d8bef9SDimitry Andric 668e8d8bef9SDimitry Andric for (unsigned Idx = 0; Idx < BaseIndices.size(); ++Idx) { 669e8d8bef9SDimitry Andric int16_t SubIdx = BaseIndices[Idx]; 670e8d8bef9SDimitry Andric Register Reg = RI.getSubReg(DestReg, SubIdx); 671e8d8bef9SDimitry Andric unsigned Opcode = AMDGPU::S_MOV_B32; 672e8d8bef9SDimitry Andric 673e8d8bef9SDimitry Andric // Is SGPR aligned? If so try to combine with next. 674e8d8bef9SDimitry Andric Register Src = RI.getSubReg(SrcReg, SubIdx); 675e8d8bef9SDimitry Andric bool AlignedDest = ((Reg - AMDGPU::SGPR0) % 2) == 0; 676e8d8bef9SDimitry Andric bool AlignedSrc = ((Src - AMDGPU::SGPR0) % 2) == 0; 677e8d8bef9SDimitry Andric if (AlignedDest && AlignedSrc && (Idx + 1 < BaseIndices.size())) { 678e8d8bef9SDimitry Andric // Can use SGPR64 copy 679e8d8bef9SDimitry Andric unsigned Channel = RI.getChannelFromSubReg(SubIdx); 680e8d8bef9SDimitry Andric SubIdx = RI.getSubRegFromChannel(Channel, 2); 681e8d8bef9SDimitry Andric Opcode = AMDGPU::S_MOV_B64; 682e8d8bef9SDimitry Andric Idx++; 683e8d8bef9SDimitry Andric } 684e8d8bef9SDimitry Andric 685e8d8bef9SDimitry Andric LastMI = BuildMI(MBB, I, DL, TII.get(Opcode), RI.getSubReg(DestReg, SubIdx)) 686e8d8bef9SDimitry Andric .addReg(RI.getSubReg(SrcReg, SubIdx)) 687e8d8bef9SDimitry Andric .addReg(SrcReg, RegState::Implicit); 688e8d8bef9SDimitry Andric 689e8d8bef9SDimitry Andric if (!FirstMI) 690e8d8bef9SDimitry Andric FirstMI = LastMI; 691e8d8bef9SDimitry Andric 692e8d8bef9SDimitry Andric if (!Forward) 693e8d8bef9SDimitry Andric I--; 694e8d8bef9SDimitry Andric } 695e8d8bef9SDimitry Andric 696e8d8bef9SDimitry Andric assert(FirstMI && LastMI); 697e8d8bef9SDimitry Andric if (!Forward) 698e8d8bef9SDimitry Andric std::swap(FirstMI, LastMI); 699e8d8bef9SDimitry Andric 700e8d8bef9SDimitry Andric FirstMI->addOperand( 701e8d8bef9SDimitry Andric MachineOperand::CreateReg(DestReg, true /*IsDef*/, true /*IsImp*/)); 702e8d8bef9SDimitry Andric 703e8d8bef9SDimitry Andric if (KillSrc) 704e8d8bef9SDimitry Andric LastMI->addRegisterKilled(SrcReg, &RI); 705e8d8bef9SDimitry Andric } 706e8d8bef9SDimitry Andric 7070b57cec5SDimitry Andric void SIInstrInfo::copyPhysReg(MachineBasicBlock &MBB, 7080b57cec5SDimitry Andric MachineBasicBlock::iterator MI, 709480093f4SDimitry Andric const DebugLoc &DL, MCRegister DestReg, 710480093f4SDimitry Andric MCRegister SrcReg, bool KillSrc) const { 7110b57cec5SDimitry Andric const TargetRegisterClass *RC = RI.getPhysRegClass(DestReg); 7120b57cec5SDimitry Andric 7135ffd83dbSDimitry Andric // FIXME: This is hack to resolve copies between 16 bit and 32 bit 7145ffd83dbSDimitry Andric // registers until all patterns are fixed. 7155ffd83dbSDimitry Andric if (Fix16BitCopies && 7165ffd83dbSDimitry Andric ((RI.getRegSizeInBits(*RC) == 16) ^ 7175ffd83dbSDimitry Andric (RI.getRegSizeInBits(*RI.getPhysRegClass(SrcReg)) == 16))) { 7185ffd83dbSDimitry Andric MCRegister &RegToFix = (RI.getRegSizeInBits(*RC) == 16) ? DestReg : SrcReg; 7195ffd83dbSDimitry Andric MCRegister Super = RI.get32BitRegister(RegToFix); 7205ffd83dbSDimitry Andric assert(RI.getSubReg(Super, AMDGPU::lo16) == RegToFix); 7215ffd83dbSDimitry Andric RegToFix = Super; 7225ffd83dbSDimitry Andric 7235ffd83dbSDimitry Andric if (DestReg == SrcReg) { 7245ffd83dbSDimitry Andric // Insert empty bundle since ExpandPostRA expects an instruction here. 7255ffd83dbSDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::BUNDLE)); 7265ffd83dbSDimitry Andric return; 7275ffd83dbSDimitry Andric } 7285ffd83dbSDimitry Andric 7295ffd83dbSDimitry Andric RC = RI.getPhysRegClass(DestReg); 7305ffd83dbSDimitry Andric } 7315ffd83dbSDimitry Andric 7320b57cec5SDimitry Andric if (RC == &AMDGPU::VGPR_32RegClass) { 7330b57cec5SDimitry Andric assert(AMDGPU::VGPR_32RegClass.contains(SrcReg) || 7340b57cec5SDimitry Andric AMDGPU::SReg_32RegClass.contains(SrcReg) || 7350b57cec5SDimitry Andric AMDGPU::AGPR_32RegClass.contains(SrcReg)); 7360b57cec5SDimitry Andric unsigned Opc = AMDGPU::AGPR_32RegClass.contains(SrcReg) ? 737e8d8bef9SDimitry Andric AMDGPU::V_ACCVGPR_READ_B32_e64 : AMDGPU::V_MOV_B32_e32; 7380b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(Opc), DestReg) 7390b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)); 7400b57cec5SDimitry Andric return; 7410b57cec5SDimitry Andric } 7420b57cec5SDimitry Andric 7430b57cec5SDimitry Andric if (RC == &AMDGPU::SReg_32_XM0RegClass || 7440b57cec5SDimitry Andric RC == &AMDGPU::SReg_32RegClass) { 7450b57cec5SDimitry Andric if (SrcReg == AMDGPU::SCC) { 7460b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::S_CSELECT_B32), DestReg) 747480093f4SDimitry Andric .addImm(1) 7480b57cec5SDimitry Andric .addImm(0); 7490b57cec5SDimitry Andric return; 7500b57cec5SDimitry Andric } 7510b57cec5SDimitry Andric 7520b57cec5SDimitry Andric if (DestReg == AMDGPU::VCC_LO) { 7530b57cec5SDimitry Andric if (AMDGPU::SReg_32RegClass.contains(SrcReg)) { 7540b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), AMDGPU::VCC_LO) 7550b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)); 7560b57cec5SDimitry Andric } else { 7570b57cec5SDimitry Andric // FIXME: Hack until VReg_1 removed. 7580b57cec5SDimitry Andric assert(AMDGPU::VGPR_32RegClass.contains(SrcReg)); 7590b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_CMP_NE_U32_e32)) 7600b57cec5SDimitry Andric .addImm(0) 7610b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)); 7620b57cec5SDimitry Andric } 7630b57cec5SDimitry Andric 7640b57cec5SDimitry Andric return; 7650b57cec5SDimitry Andric } 7660b57cec5SDimitry Andric 7670b57cec5SDimitry Andric if (!AMDGPU::SReg_32RegClass.contains(SrcReg)) { 7680b57cec5SDimitry Andric reportIllegalCopy(this, MBB, MI, DL, DestReg, SrcReg, KillSrc); 7690b57cec5SDimitry Andric return; 7700b57cec5SDimitry Andric } 7710b57cec5SDimitry Andric 7720b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg) 7730b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)); 7740b57cec5SDimitry Andric return; 7750b57cec5SDimitry Andric } 7760b57cec5SDimitry Andric 7770b57cec5SDimitry Andric if (RC == &AMDGPU::SReg_64RegClass) { 7785ffd83dbSDimitry Andric if (SrcReg == AMDGPU::SCC) { 7795ffd83dbSDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::S_CSELECT_B64), DestReg) 7805ffd83dbSDimitry Andric .addImm(1) 7815ffd83dbSDimitry Andric .addImm(0); 7825ffd83dbSDimitry Andric return; 7835ffd83dbSDimitry Andric } 7845ffd83dbSDimitry Andric 7850b57cec5SDimitry Andric if (DestReg == AMDGPU::VCC) { 7860b57cec5SDimitry Andric if (AMDGPU::SReg_64RegClass.contains(SrcReg)) { 7870b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), AMDGPU::VCC) 7880b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)); 7890b57cec5SDimitry Andric } else { 7900b57cec5SDimitry Andric // FIXME: Hack until VReg_1 removed. 7910b57cec5SDimitry Andric assert(AMDGPU::VGPR_32RegClass.contains(SrcReg)); 7920b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_CMP_NE_U32_e32)) 7930b57cec5SDimitry Andric .addImm(0) 7940b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)); 7950b57cec5SDimitry Andric } 7960b57cec5SDimitry Andric 7970b57cec5SDimitry Andric return; 7980b57cec5SDimitry Andric } 7990b57cec5SDimitry Andric 8000b57cec5SDimitry Andric if (!AMDGPU::SReg_64RegClass.contains(SrcReg)) { 8010b57cec5SDimitry Andric reportIllegalCopy(this, MBB, MI, DL, DestReg, SrcReg, KillSrc); 8020b57cec5SDimitry Andric return; 8030b57cec5SDimitry Andric } 8040b57cec5SDimitry Andric 8050b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg) 8060b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)); 8070b57cec5SDimitry Andric return; 8080b57cec5SDimitry Andric } 8090b57cec5SDimitry Andric 8100b57cec5SDimitry Andric if (DestReg == AMDGPU::SCC) { 8115ffd83dbSDimitry Andric // Copying 64-bit or 32-bit sources to SCC barely makes sense, 8125ffd83dbSDimitry Andric // but SelectionDAG emits such copies for i1 sources. 8135ffd83dbSDimitry Andric if (AMDGPU::SReg_64RegClass.contains(SrcReg)) { 814e8d8bef9SDimitry Andric // This copy can only be produced by patterns 815e8d8bef9SDimitry Andric // with explicit SCC, which are known to be enabled 816e8d8bef9SDimitry Andric // only for subtargets with S_CMP_LG_U64 present. 817e8d8bef9SDimitry Andric assert(ST.hasScalarCompareEq64()); 818e8d8bef9SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::S_CMP_LG_U64)) 819e8d8bef9SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)) 820e8d8bef9SDimitry Andric .addImm(0); 821e8d8bef9SDimitry Andric } else { 8220b57cec5SDimitry Andric assert(AMDGPU::SReg_32RegClass.contains(SrcReg)); 8230b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::S_CMP_LG_U32)) 8240b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)) 8250b57cec5SDimitry Andric .addImm(0); 826e8d8bef9SDimitry Andric } 8275ffd83dbSDimitry Andric 8280b57cec5SDimitry Andric return; 8290b57cec5SDimitry Andric } 8300b57cec5SDimitry Andric 8310b57cec5SDimitry Andric if (RC == &AMDGPU::AGPR_32RegClass) { 832*81ad6265SDimitry Andric if (AMDGPU::VGPR_32RegClass.contains(SrcReg) || 833*81ad6265SDimitry Andric (ST.hasGFX90AInsts() && AMDGPU::SReg_32RegClass.contains(SrcReg))) { 834e8d8bef9SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_ACCVGPR_WRITE_B32_e64), DestReg) 8350b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)); 8360b57cec5SDimitry Andric return; 8370b57cec5SDimitry Andric } 8380b57cec5SDimitry Andric 839fe6060f1SDimitry Andric if (AMDGPU::AGPR_32RegClass.contains(SrcReg) && ST.hasGFX90AInsts()) { 840fe6060f1SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_ACCVGPR_MOV_B32), DestReg) 841fe6060f1SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)); 842fe6060f1SDimitry Andric return; 843fe6060f1SDimitry Andric } 844fe6060f1SDimitry Andric 845e8d8bef9SDimitry Andric // FIXME: Pass should maintain scavenger to avoid scan through the block on 846e8d8bef9SDimitry Andric // every AGPR spill. 847e8d8bef9SDimitry Andric RegScavenger RS; 848e8d8bef9SDimitry Andric indirectCopyToAGPR(*this, MBB, MI, DL, DestReg, SrcReg, KillSrc, RS); 849e8d8bef9SDimitry Andric return; 850e8d8bef9SDimitry Andric } 851e8d8bef9SDimitry Andric 852fe6060f1SDimitry Andric const unsigned Size = RI.getRegSizeInBits(*RC); 853fe6060f1SDimitry Andric if (Size == 16) { 8545ffd83dbSDimitry Andric assert(AMDGPU::VGPR_LO16RegClass.contains(SrcReg) || 8555ffd83dbSDimitry Andric AMDGPU::VGPR_HI16RegClass.contains(SrcReg) || 8565ffd83dbSDimitry Andric AMDGPU::SReg_LO16RegClass.contains(SrcReg) || 8575ffd83dbSDimitry Andric AMDGPU::AGPR_LO16RegClass.contains(SrcReg)); 8585ffd83dbSDimitry Andric 8595ffd83dbSDimitry Andric bool IsSGPRDst = AMDGPU::SReg_LO16RegClass.contains(DestReg); 8605ffd83dbSDimitry Andric bool IsSGPRSrc = AMDGPU::SReg_LO16RegClass.contains(SrcReg); 8615ffd83dbSDimitry Andric bool IsAGPRDst = AMDGPU::AGPR_LO16RegClass.contains(DestReg); 8625ffd83dbSDimitry Andric bool IsAGPRSrc = AMDGPU::AGPR_LO16RegClass.contains(SrcReg); 8635ffd83dbSDimitry Andric bool DstLow = AMDGPU::VGPR_LO16RegClass.contains(DestReg) || 8645ffd83dbSDimitry Andric AMDGPU::SReg_LO16RegClass.contains(DestReg) || 8655ffd83dbSDimitry Andric AMDGPU::AGPR_LO16RegClass.contains(DestReg); 8665ffd83dbSDimitry Andric bool SrcLow = AMDGPU::VGPR_LO16RegClass.contains(SrcReg) || 8675ffd83dbSDimitry Andric AMDGPU::SReg_LO16RegClass.contains(SrcReg) || 8685ffd83dbSDimitry Andric AMDGPU::AGPR_LO16RegClass.contains(SrcReg); 8695ffd83dbSDimitry Andric MCRegister NewDestReg = RI.get32BitRegister(DestReg); 8705ffd83dbSDimitry Andric MCRegister NewSrcReg = RI.get32BitRegister(SrcReg); 8715ffd83dbSDimitry Andric 8725ffd83dbSDimitry Andric if (IsSGPRDst) { 8735ffd83dbSDimitry Andric if (!IsSGPRSrc) { 8745ffd83dbSDimitry Andric reportIllegalCopy(this, MBB, MI, DL, DestReg, SrcReg, KillSrc); 8755ffd83dbSDimitry Andric return; 8765ffd83dbSDimitry Andric } 8775ffd83dbSDimitry Andric 8785ffd83dbSDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), NewDestReg) 8795ffd83dbSDimitry Andric .addReg(NewSrcReg, getKillRegState(KillSrc)); 8805ffd83dbSDimitry Andric return; 8815ffd83dbSDimitry Andric } 8825ffd83dbSDimitry Andric 8835ffd83dbSDimitry Andric if (IsAGPRDst || IsAGPRSrc) { 8845ffd83dbSDimitry Andric if (!DstLow || !SrcLow) { 8855ffd83dbSDimitry Andric reportIllegalCopy(this, MBB, MI, DL, DestReg, SrcReg, KillSrc, 8865ffd83dbSDimitry Andric "Cannot use hi16 subreg with an AGPR!"); 8875ffd83dbSDimitry Andric } 8885ffd83dbSDimitry Andric 8895ffd83dbSDimitry Andric copyPhysReg(MBB, MI, DL, NewDestReg, NewSrcReg, KillSrc); 8905ffd83dbSDimitry Andric return; 8915ffd83dbSDimitry Andric } 8925ffd83dbSDimitry Andric 8935ffd83dbSDimitry Andric if (IsSGPRSrc && !ST.hasSDWAScalar()) { 8945ffd83dbSDimitry Andric if (!DstLow || !SrcLow) { 8955ffd83dbSDimitry Andric reportIllegalCopy(this, MBB, MI, DL, DestReg, SrcReg, KillSrc, 8965ffd83dbSDimitry Andric "Cannot use hi16 subreg on VI!"); 8975ffd83dbSDimitry Andric } 8985ffd83dbSDimitry Andric 8995ffd83dbSDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), NewDestReg) 9005ffd83dbSDimitry Andric .addReg(NewSrcReg, getKillRegState(KillSrc)); 9015ffd83dbSDimitry Andric return; 9025ffd83dbSDimitry Andric } 9035ffd83dbSDimitry Andric 9045ffd83dbSDimitry Andric auto MIB = BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_sdwa), NewDestReg) 9055ffd83dbSDimitry Andric .addImm(0) // src0_modifiers 9065ffd83dbSDimitry Andric .addReg(NewSrcReg) 9075ffd83dbSDimitry Andric .addImm(0) // clamp 9085ffd83dbSDimitry Andric .addImm(DstLow ? AMDGPU::SDWA::SdwaSel::WORD_0 9095ffd83dbSDimitry Andric : AMDGPU::SDWA::SdwaSel::WORD_1) 9105ffd83dbSDimitry Andric .addImm(AMDGPU::SDWA::DstUnused::UNUSED_PRESERVE) 9115ffd83dbSDimitry Andric .addImm(SrcLow ? AMDGPU::SDWA::SdwaSel::WORD_0 9125ffd83dbSDimitry Andric : AMDGPU::SDWA::SdwaSel::WORD_1) 9135ffd83dbSDimitry Andric .addReg(NewDestReg, RegState::Implicit | RegState::Undef); 9145ffd83dbSDimitry Andric // First implicit operand is $exec. 9155ffd83dbSDimitry Andric MIB->tieOperands(0, MIB->getNumOperands() - 1); 9165ffd83dbSDimitry Andric return; 9175ffd83dbSDimitry Andric } 9185ffd83dbSDimitry Andric 919fe6060f1SDimitry Andric const TargetRegisterClass *SrcRC = RI.getPhysRegClass(SrcReg); 920fe6060f1SDimitry Andric if (RC == RI.getVGPR64Class() && (SrcRC == RC || RI.isSGPRClass(SrcRC))) { 921*81ad6265SDimitry Andric if (ST.hasMovB64()) { 922*81ad6265SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B64_e32), DestReg) 923*81ad6265SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)); 924*81ad6265SDimitry Andric return; 925*81ad6265SDimitry Andric } 926fe6060f1SDimitry Andric if (ST.hasPackedFP32Ops()) { 927fe6060f1SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_PK_MOV_B32), DestReg) 928fe6060f1SDimitry Andric .addImm(SISrcMods::OP_SEL_1) 929fe6060f1SDimitry Andric .addReg(SrcReg) 930fe6060f1SDimitry Andric .addImm(SISrcMods::OP_SEL_0 | SISrcMods::OP_SEL_1) 931fe6060f1SDimitry Andric .addReg(SrcReg) 932fe6060f1SDimitry Andric .addImm(0) // op_sel_lo 933fe6060f1SDimitry Andric .addImm(0) // op_sel_hi 934fe6060f1SDimitry Andric .addImm(0) // neg_lo 935fe6060f1SDimitry Andric .addImm(0) // neg_hi 936fe6060f1SDimitry Andric .addImm(0) // clamp 937fe6060f1SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc) | RegState::Implicit); 938fe6060f1SDimitry Andric return; 939fe6060f1SDimitry Andric } 940fe6060f1SDimitry Andric } 941fe6060f1SDimitry Andric 942e8d8bef9SDimitry Andric const bool Forward = RI.getHWRegIndex(DestReg) <= RI.getHWRegIndex(SrcReg); 9430b57cec5SDimitry Andric if (RI.isSGPRClass(RC)) { 944fe6060f1SDimitry Andric if (!RI.isSGPRClass(SrcRC)) { 9450b57cec5SDimitry Andric reportIllegalCopy(this, MBB, MI, DL, DestReg, SrcReg, KillSrc); 9460b57cec5SDimitry Andric return; 9470b57cec5SDimitry Andric } 948*81ad6265SDimitry Andric const bool CanKillSuperReg = KillSrc && !RI.regsOverlap(SrcReg, DestReg); 949*81ad6265SDimitry Andric expandSGPRCopy(*this, MBB, MI, DL, DestReg, SrcReg, CanKillSuperReg, RC, 950*81ad6265SDimitry Andric Forward); 951e8d8bef9SDimitry Andric return; 9520b57cec5SDimitry Andric } 9530b57cec5SDimitry Andric 954fe6060f1SDimitry Andric unsigned EltSize = 4; 955e8d8bef9SDimitry Andric unsigned Opcode = AMDGPU::V_MOV_B32_e32; 9564824e7fdSDimitry Andric if (RI.isAGPRClass(RC)) { 9570eae32dcSDimitry Andric if (ST.hasGFX90AInsts() && RI.isAGPRClass(SrcRC)) 9580eae32dcSDimitry Andric Opcode = AMDGPU::V_ACCVGPR_MOV_B32; 959*81ad6265SDimitry Andric else if (RI.hasVGPRs(SrcRC) || 960*81ad6265SDimitry Andric (ST.hasGFX90AInsts() && RI.isSGPRClass(SrcRC))) 9610eae32dcSDimitry Andric Opcode = AMDGPU::V_ACCVGPR_WRITE_B32_e64; 9620eae32dcSDimitry Andric else 9630eae32dcSDimitry Andric Opcode = AMDGPU::INSTRUCTION_LIST_END; 9644824e7fdSDimitry Andric } else if (RI.hasVGPRs(RC) && RI.isAGPRClass(SrcRC)) { 965e8d8bef9SDimitry Andric Opcode = AMDGPU::V_ACCVGPR_READ_B32_e64; 966fe6060f1SDimitry Andric } else if ((Size % 64 == 0) && RI.hasVGPRs(RC) && 967fe6060f1SDimitry Andric (RI.isProperlyAlignedRC(*RC) && 968fe6060f1SDimitry Andric (SrcRC == RC || RI.isSGPRClass(SrcRC)))) { 969fe6060f1SDimitry Andric // TODO: In 96-bit case, could do a 64-bit mov and then a 32-bit mov. 970*81ad6265SDimitry Andric if (ST.hasMovB64()) { 971*81ad6265SDimitry Andric Opcode = AMDGPU::V_MOV_B64_e32; 972*81ad6265SDimitry Andric EltSize = 8; 973*81ad6265SDimitry Andric } else if (ST.hasPackedFP32Ops()) { 974fe6060f1SDimitry Andric Opcode = AMDGPU::V_PK_MOV_B32; 975fe6060f1SDimitry Andric EltSize = 8; 976fe6060f1SDimitry Andric } 977e8d8bef9SDimitry Andric } 978e8d8bef9SDimitry Andric 979e8d8bef9SDimitry Andric // For the cases where we need an intermediate instruction/temporary register 980e8d8bef9SDimitry Andric // (destination is an AGPR), we need a scavenger. 981e8d8bef9SDimitry Andric // 982e8d8bef9SDimitry Andric // FIXME: The pass should maintain this for us so we don't have to re-scan the 983e8d8bef9SDimitry Andric // whole block for every handled copy. 984e8d8bef9SDimitry Andric std::unique_ptr<RegScavenger> RS; 985e8d8bef9SDimitry Andric if (Opcode == AMDGPU::INSTRUCTION_LIST_END) 986e8d8bef9SDimitry Andric RS.reset(new RegScavenger()); 987e8d8bef9SDimitry Andric 988fe6060f1SDimitry Andric ArrayRef<int16_t> SubIndices = RI.getRegSplitParts(RC, EltSize); 989e8d8bef9SDimitry Andric 990e8d8bef9SDimitry Andric // If there is an overlap, we can't kill the super-register on the last 991e8d8bef9SDimitry Andric // instruction, since it will also kill the components made live by this def. 992e8d8bef9SDimitry Andric const bool CanKillSuperReg = KillSrc && !RI.regsOverlap(SrcReg, DestReg); 9930b57cec5SDimitry Andric 9940b57cec5SDimitry Andric for (unsigned Idx = 0; Idx < SubIndices.size(); ++Idx) { 9950b57cec5SDimitry Andric unsigned SubIdx; 9960b57cec5SDimitry Andric if (Forward) 9970b57cec5SDimitry Andric SubIdx = SubIndices[Idx]; 9980b57cec5SDimitry Andric else 9990b57cec5SDimitry Andric SubIdx = SubIndices[SubIndices.size() - Idx - 1]; 10000b57cec5SDimitry Andric 1001e8d8bef9SDimitry Andric bool UseKill = CanKillSuperReg && Idx == SubIndices.size() - 1; 10020b57cec5SDimitry Andric 1003e8d8bef9SDimitry Andric if (Opcode == AMDGPU::INSTRUCTION_LIST_END) { 1004e8d8bef9SDimitry Andric Register ImpDefSuper = Idx == 0 ? Register(DestReg) : Register(); 1005e8d8bef9SDimitry Andric Register ImpUseSuper = SrcReg; 1006e8d8bef9SDimitry Andric indirectCopyToAGPR(*this, MBB, MI, DL, RI.getSubReg(DestReg, SubIdx), 1007e8d8bef9SDimitry Andric RI.getSubReg(SrcReg, SubIdx), UseKill, *RS, 1008e8d8bef9SDimitry Andric ImpDefSuper, ImpUseSuper); 1009fe6060f1SDimitry Andric } else if (Opcode == AMDGPU::V_PK_MOV_B32) { 1010fe6060f1SDimitry Andric Register DstSubReg = RI.getSubReg(DestReg, SubIdx); 1011fe6060f1SDimitry Andric Register SrcSubReg = RI.getSubReg(SrcReg, SubIdx); 1012fe6060f1SDimitry Andric MachineInstrBuilder MIB = 1013fe6060f1SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_PK_MOV_B32), DstSubReg) 1014fe6060f1SDimitry Andric .addImm(SISrcMods::OP_SEL_1) 1015fe6060f1SDimitry Andric .addReg(SrcSubReg) 1016fe6060f1SDimitry Andric .addImm(SISrcMods::OP_SEL_0 | SISrcMods::OP_SEL_1) 1017fe6060f1SDimitry Andric .addReg(SrcSubReg) 1018fe6060f1SDimitry Andric .addImm(0) // op_sel_lo 1019fe6060f1SDimitry Andric .addImm(0) // op_sel_hi 1020fe6060f1SDimitry Andric .addImm(0) // neg_lo 1021fe6060f1SDimitry Andric .addImm(0) // neg_hi 1022fe6060f1SDimitry Andric .addImm(0) // clamp 1023fe6060f1SDimitry Andric .addReg(SrcReg, getKillRegState(UseKill) | RegState::Implicit); 1024fe6060f1SDimitry Andric if (Idx == 0) 1025fe6060f1SDimitry Andric MIB.addReg(DestReg, RegState::Define | RegState::Implicit); 1026e8d8bef9SDimitry Andric } else { 1027e8d8bef9SDimitry Andric MachineInstrBuilder Builder = 1028e8d8bef9SDimitry Andric BuildMI(MBB, MI, DL, get(Opcode), RI.getSubReg(DestReg, SubIdx)) 1029e8d8bef9SDimitry Andric .addReg(RI.getSubReg(SrcReg, SubIdx)); 10300b57cec5SDimitry Andric if (Idx == 0) 10310b57cec5SDimitry Andric Builder.addReg(DestReg, RegState::Define | RegState::Implicit); 10320b57cec5SDimitry Andric 10330b57cec5SDimitry Andric Builder.addReg(SrcReg, getKillRegState(UseKill) | RegState::Implicit); 10340b57cec5SDimitry Andric } 10350b57cec5SDimitry Andric } 1036e8d8bef9SDimitry Andric } 10370b57cec5SDimitry Andric 10380b57cec5SDimitry Andric int SIInstrInfo::commuteOpcode(unsigned Opcode) const { 10390b57cec5SDimitry Andric int NewOpc; 10400b57cec5SDimitry Andric 10410b57cec5SDimitry Andric // Try to map original to commuted opcode 10420b57cec5SDimitry Andric NewOpc = AMDGPU::getCommuteRev(Opcode); 10430b57cec5SDimitry Andric if (NewOpc != -1) 10440b57cec5SDimitry Andric // Check if the commuted (REV) opcode exists on the target. 10450b57cec5SDimitry Andric return pseudoToMCOpcode(NewOpc) != -1 ? NewOpc : -1; 10460b57cec5SDimitry Andric 10470b57cec5SDimitry Andric // Try to map commuted to original opcode 10480b57cec5SDimitry Andric NewOpc = AMDGPU::getCommuteOrig(Opcode); 10490b57cec5SDimitry Andric if (NewOpc != -1) 10500b57cec5SDimitry Andric // Check if the original (non-REV) opcode exists on the target. 10510b57cec5SDimitry Andric return pseudoToMCOpcode(NewOpc) != -1 ? NewOpc : -1; 10520b57cec5SDimitry Andric 10530b57cec5SDimitry Andric return Opcode; 10540b57cec5SDimitry Andric } 10550b57cec5SDimitry Andric 10560b57cec5SDimitry Andric void SIInstrInfo::materializeImmediate(MachineBasicBlock &MBB, 10570b57cec5SDimitry Andric MachineBasicBlock::iterator MI, 10580b57cec5SDimitry Andric const DebugLoc &DL, unsigned DestReg, 10590b57cec5SDimitry Andric int64_t Value) const { 10600b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 10610b57cec5SDimitry Andric const TargetRegisterClass *RegClass = MRI.getRegClass(DestReg); 10620b57cec5SDimitry Andric if (RegClass == &AMDGPU::SReg_32RegClass || 10630b57cec5SDimitry Andric RegClass == &AMDGPU::SGPR_32RegClass || 10640b57cec5SDimitry Andric RegClass == &AMDGPU::SReg_32_XM0RegClass || 10650b57cec5SDimitry Andric RegClass == &AMDGPU::SReg_32_XM0_XEXECRegClass) { 10660b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg) 10670b57cec5SDimitry Andric .addImm(Value); 10680b57cec5SDimitry Andric return; 10690b57cec5SDimitry Andric } 10700b57cec5SDimitry Andric 10710b57cec5SDimitry Andric if (RegClass == &AMDGPU::SReg_64RegClass || 10720b57cec5SDimitry Andric RegClass == &AMDGPU::SGPR_64RegClass || 10730b57cec5SDimitry Andric RegClass == &AMDGPU::SReg_64_XEXECRegClass) { 10740b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg) 10750b57cec5SDimitry Andric .addImm(Value); 10760b57cec5SDimitry Andric return; 10770b57cec5SDimitry Andric } 10780b57cec5SDimitry Andric 10790b57cec5SDimitry Andric if (RegClass == &AMDGPU::VGPR_32RegClass) { 10800b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg) 10810b57cec5SDimitry Andric .addImm(Value); 10820b57cec5SDimitry Andric return; 10830b57cec5SDimitry Andric } 1084fe6060f1SDimitry Andric if (RegClass->hasSuperClassEq(&AMDGPU::VReg_64RegClass)) { 10850b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B64_PSEUDO), DestReg) 10860b57cec5SDimitry Andric .addImm(Value); 10870b57cec5SDimitry Andric return; 10880b57cec5SDimitry Andric } 10890b57cec5SDimitry Andric 10900b57cec5SDimitry Andric unsigned EltSize = 4; 10910b57cec5SDimitry Andric unsigned Opcode = AMDGPU::V_MOV_B32_e32; 10920b57cec5SDimitry Andric if (RI.isSGPRClass(RegClass)) { 10930b57cec5SDimitry Andric if (RI.getRegSizeInBits(*RegClass) > 32) { 10940b57cec5SDimitry Andric Opcode = AMDGPU::S_MOV_B64; 10950b57cec5SDimitry Andric EltSize = 8; 10960b57cec5SDimitry Andric } else { 10970b57cec5SDimitry Andric Opcode = AMDGPU::S_MOV_B32; 10980b57cec5SDimitry Andric EltSize = 4; 10990b57cec5SDimitry Andric } 11000b57cec5SDimitry Andric } 11010b57cec5SDimitry Andric 11020b57cec5SDimitry Andric ArrayRef<int16_t> SubIndices = RI.getRegSplitParts(RegClass, EltSize); 11030b57cec5SDimitry Andric for (unsigned Idx = 0; Idx < SubIndices.size(); ++Idx) { 11040b57cec5SDimitry Andric int64_t IdxValue = Idx == 0 ? Value : 0; 11050b57cec5SDimitry Andric 11060b57cec5SDimitry Andric MachineInstrBuilder Builder = BuildMI(MBB, MI, DL, 11075ffd83dbSDimitry Andric get(Opcode), RI.getSubReg(DestReg, SubIndices[Idx])); 11080b57cec5SDimitry Andric Builder.addImm(IdxValue); 11090b57cec5SDimitry Andric } 11100b57cec5SDimitry Andric } 11110b57cec5SDimitry Andric 11120b57cec5SDimitry Andric const TargetRegisterClass * 11130b57cec5SDimitry Andric SIInstrInfo::getPreferredSelectRegClass(unsigned Size) const { 11140b57cec5SDimitry Andric return &AMDGPU::VGPR_32RegClass; 11150b57cec5SDimitry Andric } 11160b57cec5SDimitry Andric 11170b57cec5SDimitry Andric void SIInstrInfo::insertVectorSelect(MachineBasicBlock &MBB, 11180b57cec5SDimitry Andric MachineBasicBlock::iterator I, 11195ffd83dbSDimitry Andric const DebugLoc &DL, Register DstReg, 11200b57cec5SDimitry Andric ArrayRef<MachineOperand> Cond, 11215ffd83dbSDimitry Andric Register TrueReg, 11225ffd83dbSDimitry Andric Register FalseReg) const { 11230b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 11240b57cec5SDimitry Andric const TargetRegisterClass *BoolXExecRC = 11250b57cec5SDimitry Andric RI.getRegClass(AMDGPU::SReg_1_XEXECRegClassID); 11260b57cec5SDimitry Andric assert(MRI.getRegClass(DstReg) == &AMDGPU::VGPR_32RegClass && 11270b57cec5SDimitry Andric "Not a VGPR32 reg"); 11280b57cec5SDimitry Andric 11290b57cec5SDimitry Andric if (Cond.size() == 1) { 11308bcb0991SDimitry Andric Register SReg = MRI.createVirtualRegister(BoolXExecRC); 11310b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::COPY), SReg) 11320b57cec5SDimitry Andric .add(Cond[0]); 11330b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg) 11340b57cec5SDimitry Andric .addImm(0) 11350b57cec5SDimitry Andric .addReg(FalseReg) 11360b57cec5SDimitry Andric .addImm(0) 11370b57cec5SDimitry Andric .addReg(TrueReg) 11380b57cec5SDimitry Andric .addReg(SReg); 11390b57cec5SDimitry Andric } else if (Cond.size() == 2) { 11400b57cec5SDimitry Andric assert(Cond[0].isImm() && "Cond[0] is not an immediate"); 11410b57cec5SDimitry Andric switch (Cond[0].getImm()) { 11420b57cec5SDimitry Andric case SIInstrInfo::SCC_TRUE: { 11438bcb0991SDimitry Andric Register SReg = MRI.createVirtualRegister(BoolXExecRC); 11440b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(ST.isWave32() ? AMDGPU::S_CSELECT_B32 11450b57cec5SDimitry Andric : AMDGPU::S_CSELECT_B64), SReg) 1146480093f4SDimitry Andric .addImm(1) 11470b57cec5SDimitry Andric .addImm(0); 11480b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg) 11490b57cec5SDimitry Andric .addImm(0) 11500b57cec5SDimitry Andric .addReg(FalseReg) 11510b57cec5SDimitry Andric .addImm(0) 11520b57cec5SDimitry Andric .addReg(TrueReg) 11530b57cec5SDimitry Andric .addReg(SReg); 11540b57cec5SDimitry Andric break; 11550b57cec5SDimitry Andric } 11560b57cec5SDimitry Andric case SIInstrInfo::SCC_FALSE: { 11578bcb0991SDimitry Andric Register SReg = MRI.createVirtualRegister(BoolXExecRC); 11580b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(ST.isWave32() ? AMDGPU::S_CSELECT_B32 11590b57cec5SDimitry Andric : AMDGPU::S_CSELECT_B64), SReg) 11600b57cec5SDimitry Andric .addImm(0) 1161480093f4SDimitry Andric .addImm(1); 11620b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg) 11630b57cec5SDimitry Andric .addImm(0) 11640b57cec5SDimitry Andric .addReg(FalseReg) 11650b57cec5SDimitry Andric .addImm(0) 11660b57cec5SDimitry Andric .addReg(TrueReg) 11670b57cec5SDimitry Andric .addReg(SReg); 11680b57cec5SDimitry Andric break; 11690b57cec5SDimitry Andric } 11700b57cec5SDimitry Andric case SIInstrInfo::VCCNZ: { 11710b57cec5SDimitry Andric MachineOperand RegOp = Cond[1]; 11720b57cec5SDimitry Andric RegOp.setImplicit(false); 11738bcb0991SDimitry Andric Register SReg = MRI.createVirtualRegister(BoolXExecRC); 11740b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::COPY), SReg) 11750b57cec5SDimitry Andric .add(RegOp); 11760b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg) 11770b57cec5SDimitry Andric .addImm(0) 11780b57cec5SDimitry Andric .addReg(FalseReg) 11790b57cec5SDimitry Andric .addImm(0) 11800b57cec5SDimitry Andric .addReg(TrueReg) 11810b57cec5SDimitry Andric .addReg(SReg); 11820b57cec5SDimitry Andric break; 11830b57cec5SDimitry Andric } 11840b57cec5SDimitry Andric case SIInstrInfo::VCCZ: { 11850b57cec5SDimitry Andric MachineOperand RegOp = Cond[1]; 11860b57cec5SDimitry Andric RegOp.setImplicit(false); 11878bcb0991SDimitry Andric Register SReg = MRI.createVirtualRegister(BoolXExecRC); 11880b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::COPY), SReg) 11890b57cec5SDimitry Andric .add(RegOp); 11900b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg) 11910b57cec5SDimitry Andric .addImm(0) 11920b57cec5SDimitry Andric .addReg(TrueReg) 11930b57cec5SDimitry Andric .addImm(0) 11940b57cec5SDimitry Andric .addReg(FalseReg) 11950b57cec5SDimitry Andric .addReg(SReg); 11960b57cec5SDimitry Andric break; 11970b57cec5SDimitry Andric } 11980b57cec5SDimitry Andric case SIInstrInfo::EXECNZ: { 11998bcb0991SDimitry Andric Register SReg = MRI.createVirtualRegister(BoolXExecRC); 12008bcb0991SDimitry Andric Register SReg2 = MRI.createVirtualRegister(RI.getBoolRC()); 12010b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(ST.isWave32() ? AMDGPU::S_OR_SAVEEXEC_B32 12020b57cec5SDimitry Andric : AMDGPU::S_OR_SAVEEXEC_B64), SReg2) 12030b57cec5SDimitry Andric .addImm(0); 12040b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(ST.isWave32() ? AMDGPU::S_CSELECT_B32 12050b57cec5SDimitry Andric : AMDGPU::S_CSELECT_B64), SReg) 1206480093f4SDimitry Andric .addImm(1) 12070b57cec5SDimitry Andric .addImm(0); 12080b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg) 12090b57cec5SDimitry Andric .addImm(0) 12100b57cec5SDimitry Andric .addReg(FalseReg) 12110b57cec5SDimitry Andric .addImm(0) 12120b57cec5SDimitry Andric .addReg(TrueReg) 12130b57cec5SDimitry Andric .addReg(SReg); 12140b57cec5SDimitry Andric break; 12150b57cec5SDimitry Andric } 12160b57cec5SDimitry Andric case SIInstrInfo::EXECZ: { 12178bcb0991SDimitry Andric Register SReg = MRI.createVirtualRegister(BoolXExecRC); 12188bcb0991SDimitry Andric Register SReg2 = MRI.createVirtualRegister(RI.getBoolRC()); 12190b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(ST.isWave32() ? AMDGPU::S_OR_SAVEEXEC_B32 12200b57cec5SDimitry Andric : AMDGPU::S_OR_SAVEEXEC_B64), SReg2) 12210b57cec5SDimitry Andric .addImm(0); 12220b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(ST.isWave32() ? AMDGPU::S_CSELECT_B32 12230b57cec5SDimitry Andric : AMDGPU::S_CSELECT_B64), SReg) 12240b57cec5SDimitry Andric .addImm(0) 1225480093f4SDimitry Andric .addImm(1); 12260b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg) 12270b57cec5SDimitry Andric .addImm(0) 12280b57cec5SDimitry Andric .addReg(FalseReg) 12290b57cec5SDimitry Andric .addImm(0) 12300b57cec5SDimitry Andric .addReg(TrueReg) 12310b57cec5SDimitry Andric .addReg(SReg); 12320b57cec5SDimitry Andric llvm_unreachable("Unhandled branch predicate EXECZ"); 12330b57cec5SDimitry Andric break; 12340b57cec5SDimitry Andric } 12350b57cec5SDimitry Andric default: 12360b57cec5SDimitry Andric llvm_unreachable("invalid branch predicate"); 12370b57cec5SDimitry Andric } 12380b57cec5SDimitry Andric } else { 12390b57cec5SDimitry Andric llvm_unreachable("Can only handle Cond size 1 or 2"); 12400b57cec5SDimitry Andric } 12410b57cec5SDimitry Andric } 12420b57cec5SDimitry Andric 12435ffd83dbSDimitry Andric Register SIInstrInfo::insertEQ(MachineBasicBlock *MBB, 12440b57cec5SDimitry Andric MachineBasicBlock::iterator I, 12450b57cec5SDimitry Andric const DebugLoc &DL, 12465ffd83dbSDimitry Andric Register SrcReg, int Value) const { 12470b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo(); 12488bcb0991SDimitry Andric Register Reg = MRI.createVirtualRegister(RI.getBoolRC()); 12490b57cec5SDimitry Andric BuildMI(*MBB, I, DL, get(AMDGPU::V_CMP_EQ_I32_e64), Reg) 12500b57cec5SDimitry Andric .addImm(Value) 12510b57cec5SDimitry Andric .addReg(SrcReg); 12520b57cec5SDimitry Andric 12530b57cec5SDimitry Andric return Reg; 12540b57cec5SDimitry Andric } 12550b57cec5SDimitry Andric 12565ffd83dbSDimitry Andric Register SIInstrInfo::insertNE(MachineBasicBlock *MBB, 12570b57cec5SDimitry Andric MachineBasicBlock::iterator I, 12580b57cec5SDimitry Andric const DebugLoc &DL, 12595ffd83dbSDimitry Andric Register SrcReg, int Value) const { 12600b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo(); 12618bcb0991SDimitry Andric Register Reg = MRI.createVirtualRegister(RI.getBoolRC()); 12620b57cec5SDimitry Andric BuildMI(*MBB, I, DL, get(AMDGPU::V_CMP_NE_I32_e64), Reg) 12630b57cec5SDimitry Andric .addImm(Value) 12640b57cec5SDimitry Andric .addReg(SrcReg); 12650b57cec5SDimitry Andric 12660b57cec5SDimitry Andric return Reg; 12670b57cec5SDimitry Andric } 12680b57cec5SDimitry Andric 12690b57cec5SDimitry Andric unsigned SIInstrInfo::getMovOpcode(const TargetRegisterClass *DstRC) const { 12700b57cec5SDimitry Andric 12714824e7fdSDimitry Andric if (RI.isAGPRClass(DstRC)) 12720b57cec5SDimitry Andric return AMDGPU::COPY; 12730b57cec5SDimitry Andric if (RI.getRegSizeInBits(*DstRC) == 32) { 12740b57cec5SDimitry Andric return RI.isSGPRClass(DstRC) ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32; 12750b57cec5SDimitry Andric } else if (RI.getRegSizeInBits(*DstRC) == 64 && RI.isSGPRClass(DstRC)) { 12760b57cec5SDimitry Andric return AMDGPU::S_MOV_B64; 12770b57cec5SDimitry Andric } else if (RI.getRegSizeInBits(*DstRC) == 64 && !RI.isSGPRClass(DstRC)) { 12780b57cec5SDimitry Andric return AMDGPU::V_MOV_B64_PSEUDO; 12790b57cec5SDimitry Andric } 12800b57cec5SDimitry Andric return AMDGPU::COPY; 12810b57cec5SDimitry Andric } 12820b57cec5SDimitry Andric 1283e8d8bef9SDimitry Andric const MCInstrDesc & 1284e8d8bef9SDimitry Andric SIInstrInfo::getIndirectGPRIDXPseudo(unsigned VecSize, 1285e8d8bef9SDimitry Andric bool IsIndirectSrc) const { 1286e8d8bef9SDimitry Andric if (IsIndirectSrc) { 12875ffd83dbSDimitry Andric if (VecSize <= 32) // 4 bytes 1288e8d8bef9SDimitry Andric return get(AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V1); 12895ffd83dbSDimitry Andric if (VecSize <= 64) // 8 bytes 1290e8d8bef9SDimitry Andric return get(AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V2); 12915ffd83dbSDimitry Andric if (VecSize <= 96) // 12 bytes 1292e8d8bef9SDimitry Andric return get(AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V3); 12935ffd83dbSDimitry Andric if (VecSize <= 128) // 16 bytes 1294e8d8bef9SDimitry Andric return get(AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V4); 12955ffd83dbSDimitry Andric if (VecSize <= 160) // 20 bytes 1296e8d8bef9SDimitry Andric return get(AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V5); 12975ffd83dbSDimitry Andric if (VecSize <= 256) // 32 bytes 1298e8d8bef9SDimitry Andric return get(AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V8); 12995ffd83dbSDimitry Andric if (VecSize <= 512) // 64 bytes 1300e8d8bef9SDimitry Andric return get(AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V16); 13015ffd83dbSDimitry Andric if (VecSize <= 1024) // 128 bytes 1302e8d8bef9SDimitry Andric return get(AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V32); 13035ffd83dbSDimitry Andric 1304e8d8bef9SDimitry Andric llvm_unreachable("unsupported size for IndirectRegReadGPRIDX pseudos"); 13055ffd83dbSDimitry Andric } 13065ffd83dbSDimitry Andric 13075ffd83dbSDimitry Andric if (VecSize <= 32) // 4 bytes 1308e8d8bef9SDimitry Andric return get(AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V1); 13095ffd83dbSDimitry Andric if (VecSize <= 64) // 8 bytes 1310e8d8bef9SDimitry Andric return get(AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V2); 13115ffd83dbSDimitry Andric if (VecSize <= 96) // 12 bytes 1312e8d8bef9SDimitry Andric return get(AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V3); 13135ffd83dbSDimitry Andric if (VecSize <= 128) // 16 bytes 1314e8d8bef9SDimitry Andric return get(AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V4); 13155ffd83dbSDimitry Andric if (VecSize <= 160) // 20 bytes 1316e8d8bef9SDimitry Andric return get(AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V5); 13175ffd83dbSDimitry Andric if (VecSize <= 256) // 32 bytes 1318e8d8bef9SDimitry Andric return get(AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V8); 13195ffd83dbSDimitry Andric if (VecSize <= 512) // 64 bytes 1320e8d8bef9SDimitry Andric return get(AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V16); 13215ffd83dbSDimitry Andric if (VecSize <= 1024) // 128 bytes 1322e8d8bef9SDimitry Andric return get(AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V32); 13235ffd83dbSDimitry Andric 1324e8d8bef9SDimitry Andric llvm_unreachable("unsupported size for IndirectRegWriteGPRIDX pseudos"); 13255ffd83dbSDimitry Andric } 13265ffd83dbSDimitry Andric 1327e8d8bef9SDimitry Andric static unsigned getIndirectVGPRWriteMovRelPseudoOpc(unsigned VecSize) { 1328e8d8bef9SDimitry Andric if (VecSize <= 32) // 4 bytes 1329e8d8bef9SDimitry Andric return AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V1; 13305ffd83dbSDimitry Andric if (VecSize <= 64) // 8 bytes 1331e8d8bef9SDimitry Andric return AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V2; 1332e8d8bef9SDimitry Andric if (VecSize <= 96) // 12 bytes 1333e8d8bef9SDimitry Andric return AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V3; 13345ffd83dbSDimitry Andric if (VecSize <= 128) // 16 bytes 1335e8d8bef9SDimitry Andric return AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V4; 1336e8d8bef9SDimitry Andric if (VecSize <= 160) // 20 bytes 1337e8d8bef9SDimitry Andric return AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V5; 13385ffd83dbSDimitry Andric if (VecSize <= 256) // 32 bytes 1339e8d8bef9SDimitry Andric return AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V8; 13405ffd83dbSDimitry Andric if (VecSize <= 512) // 64 bytes 1341e8d8bef9SDimitry Andric return AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V16; 13425ffd83dbSDimitry Andric if (VecSize <= 1024) // 128 bytes 1343e8d8bef9SDimitry Andric return AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V32; 13445ffd83dbSDimitry Andric 13455ffd83dbSDimitry Andric llvm_unreachable("unsupported size for IndirectRegWrite pseudos"); 13465ffd83dbSDimitry Andric } 13475ffd83dbSDimitry Andric 1348e8d8bef9SDimitry Andric static unsigned getIndirectSGPRWriteMovRelPseudo32(unsigned VecSize) { 1349e8d8bef9SDimitry Andric if (VecSize <= 32) // 4 bytes 1350e8d8bef9SDimitry Andric return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V1; 1351e8d8bef9SDimitry Andric if (VecSize <= 64) // 8 bytes 1352e8d8bef9SDimitry Andric return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V2; 1353e8d8bef9SDimitry Andric if (VecSize <= 96) // 12 bytes 1354e8d8bef9SDimitry Andric return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V3; 1355e8d8bef9SDimitry Andric if (VecSize <= 128) // 16 bytes 1356e8d8bef9SDimitry Andric return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V4; 1357e8d8bef9SDimitry Andric if (VecSize <= 160) // 20 bytes 1358e8d8bef9SDimitry Andric return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V5; 1359e8d8bef9SDimitry Andric if (VecSize <= 256) // 32 bytes 1360e8d8bef9SDimitry Andric return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V8; 1361e8d8bef9SDimitry Andric if (VecSize <= 512) // 64 bytes 1362e8d8bef9SDimitry Andric return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V16; 1363e8d8bef9SDimitry Andric if (VecSize <= 1024) // 128 bytes 1364e8d8bef9SDimitry Andric return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V32; 1365e8d8bef9SDimitry Andric 1366e8d8bef9SDimitry Andric llvm_unreachable("unsupported size for IndirectRegWrite pseudos"); 1367e8d8bef9SDimitry Andric } 1368e8d8bef9SDimitry Andric 1369e8d8bef9SDimitry Andric static unsigned getIndirectSGPRWriteMovRelPseudo64(unsigned VecSize) { 1370e8d8bef9SDimitry Andric if (VecSize <= 64) // 8 bytes 1371e8d8bef9SDimitry Andric return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B64_V1; 1372e8d8bef9SDimitry Andric if (VecSize <= 128) // 16 bytes 1373e8d8bef9SDimitry Andric return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B64_V2; 1374e8d8bef9SDimitry Andric if (VecSize <= 256) // 32 bytes 1375e8d8bef9SDimitry Andric return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B64_V4; 1376e8d8bef9SDimitry Andric if (VecSize <= 512) // 64 bytes 1377e8d8bef9SDimitry Andric return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B64_V8; 1378e8d8bef9SDimitry Andric if (VecSize <= 1024) // 128 bytes 1379e8d8bef9SDimitry Andric return AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B64_V16; 1380e8d8bef9SDimitry Andric 1381e8d8bef9SDimitry Andric llvm_unreachable("unsupported size for IndirectRegWrite pseudos"); 1382e8d8bef9SDimitry Andric } 1383e8d8bef9SDimitry Andric 1384e8d8bef9SDimitry Andric const MCInstrDesc & 1385e8d8bef9SDimitry Andric SIInstrInfo::getIndirectRegWriteMovRelPseudo(unsigned VecSize, unsigned EltSize, 1386e8d8bef9SDimitry Andric bool IsSGPR) const { 13875ffd83dbSDimitry Andric if (IsSGPR) { 13885ffd83dbSDimitry Andric switch (EltSize) { 13895ffd83dbSDimitry Andric case 32: 1390e8d8bef9SDimitry Andric return get(getIndirectSGPRWriteMovRelPseudo32(VecSize)); 13915ffd83dbSDimitry Andric case 64: 1392e8d8bef9SDimitry Andric return get(getIndirectSGPRWriteMovRelPseudo64(VecSize)); 13935ffd83dbSDimitry Andric default: 13945ffd83dbSDimitry Andric llvm_unreachable("invalid reg indexing elt size"); 13955ffd83dbSDimitry Andric } 13965ffd83dbSDimitry Andric } 13975ffd83dbSDimitry Andric 13985ffd83dbSDimitry Andric assert(EltSize == 32 && "invalid reg indexing elt size"); 1399e8d8bef9SDimitry Andric return get(getIndirectVGPRWriteMovRelPseudoOpc(VecSize)); 14005ffd83dbSDimitry Andric } 14015ffd83dbSDimitry Andric 14020b57cec5SDimitry Andric static unsigned getSGPRSpillSaveOpcode(unsigned Size) { 14030b57cec5SDimitry Andric switch (Size) { 14040b57cec5SDimitry Andric case 4: 14050b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S32_SAVE; 14060b57cec5SDimitry Andric case 8: 14070b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S64_SAVE; 14080b57cec5SDimitry Andric case 12: 14090b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S96_SAVE; 14100b57cec5SDimitry Andric case 16: 14110b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S128_SAVE; 14120b57cec5SDimitry Andric case 20: 14130b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S160_SAVE; 14145ffd83dbSDimitry Andric case 24: 14155ffd83dbSDimitry Andric return AMDGPU::SI_SPILL_S192_SAVE; 1416fe6060f1SDimitry Andric case 28: 1417fe6060f1SDimitry Andric return AMDGPU::SI_SPILL_S224_SAVE; 14180b57cec5SDimitry Andric case 32: 14190b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S256_SAVE; 14200b57cec5SDimitry Andric case 64: 14210b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S512_SAVE; 14220b57cec5SDimitry Andric case 128: 14230b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S1024_SAVE; 14240b57cec5SDimitry Andric default: 14250b57cec5SDimitry Andric llvm_unreachable("unknown register size"); 14260b57cec5SDimitry Andric } 14270b57cec5SDimitry Andric } 14280b57cec5SDimitry Andric 14290b57cec5SDimitry Andric static unsigned getVGPRSpillSaveOpcode(unsigned Size) { 14300b57cec5SDimitry Andric switch (Size) { 14310b57cec5SDimitry Andric case 4: 14320b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V32_SAVE; 14330b57cec5SDimitry Andric case 8: 14340b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V64_SAVE; 14350b57cec5SDimitry Andric case 12: 14360b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V96_SAVE; 14370b57cec5SDimitry Andric case 16: 14380b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V128_SAVE; 14390b57cec5SDimitry Andric case 20: 14400b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V160_SAVE; 14415ffd83dbSDimitry Andric case 24: 14425ffd83dbSDimitry Andric return AMDGPU::SI_SPILL_V192_SAVE; 1443fe6060f1SDimitry Andric case 28: 1444fe6060f1SDimitry Andric return AMDGPU::SI_SPILL_V224_SAVE; 14450b57cec5SDimitry Andric case 32: 14460b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V256_SAVE; 14470b57cec5SDimitry Andric case 64: 14480b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V512_SAVE; 14490b57cec5SDimitry Andric case 128: 14500b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V1024_SAVE; 14510b57cec5SDimitry Andric default: 14520b57cec5SDimitry Andric llvm_unreachable("unknown register size"); 14530b57cec5SDimitry Andric } 14540b57cec5SDimitry Andric } 14550b57cec5SDimitry Andric 14560b57cec5SDimitry Andric static unsigned getAGPRSpillSaveOpcode(unsigned Size) { 14570b57cec5SDimitry Andric switch (Size) { 14580b57cec5SDimitry Andric case 4: 14590b57cec5SDimitry Andric return AMDGPU::SI_SPILL_A32_SAVE; 14600b57cec5SDimitry Andric case 8: 14610b57cec5SDimitry Andric return AMDGPU::SI_SPILL_A64_SAVE; 1462e8d8bef9SDimitry Andric case 12: 1463e8d8bef9SDimitry Andric return AMDGPU::SI_SPILL_A96_SAVE; 14640b57cec5SDimitry Andric case 16: 14650b57cec5SDimitry Andric return AMDGPU::SI_SPILL_A128_SAVE; 1466e8d8bef9SDimitry Andric case 20: 1467e8d8bef9SDimitry Andric return AMDGPU::SI_SPILL_A160_SAVE; 1468e8d8bef9SDimitry Andric case 24: 1469e8d8bef9SDimitry Andric return AMDGPU::SI_SPILL_A192_SAVE; 1470fe6060f1SDimitry Andric case 28: 1471fe6060f1SDimitry Andric return AMDGPU::SI_SPILL_A224_SAVE; 1472e8d8bef9SDimitry Andric case 32: 1473e8d8bef9SDimitry Andric return AMDGPU::SI_SPILL_A256_SAVE; 14740b57cec5SDimitry Andric case 64: 14750b57cec5SDimitry Andric return AMDGPU::SI_SPILL_A512_SAVE; 14760b57cec5SDimitry Andric case 128: 14770b57cec5SDimitry Andric return AMDGPU::SI_SPILL_A1024_SAVE; 14780b57cec5SDimitry Andric default: 14790b57cec5SDimitry Andric llvm_unreachable("unknown register size"); 14800b57cec5SDimitry Andric } 14810b57cec5SDimitry Andric } 14820b57cec5SDimitry Andric 14830eae32dcSDimitry Andric static unsigned getAVSpillSaveOpcode(unsigned Size) { 14840eae32dcSDimitry Andric switch (Size) { 14850eae32dcSDimitry Andric case 4: 14860eae32dcSDimitry Andric return AMDGPU::SI_SPILL_AV32_SAVE; 14870eae32dcSDimitry Andric case 8: 14880eae32dcSDimitry Andric return AMDGPU::SI_SPILL_AV64_SAVE; 14890eae32dcSDimitry Andric case 12: 14900eae32dcSDimitry Andric return AMDGPU::SI_SPILL_AV96_SAVE; 14910eae32dcSDimitry Andric case 16: 14920eae32dcSDimitry Andric return AMDGPU::SI_SPILL_AV128_SAVE; 14930eae32dcSDimitry Andric case 20: 14940eae32dcSDimitry Andric return AMDGPU::SI_SPILL_AV160_SAVE; 14950eae32dcSDimitry Andric case 24: 14960eae32dcSDimitry Andric return AMDGPU::SI_SPILL_AV192_SAVE; 14970eae32dcSDimitry Andric case 28: 14980eae32dcSDimitry Andric return AMDGPU::SI_SPILL_AV224_SAVE; 14990eae32dcSDimitry Andric case 32: 15000eae32dcSDimitry Andric return AMDGPU::SI_SPILL_AV256_SAVE; 15010eae32dcSDimitry Andric case 64: 15020eae32dcSDimitry Andric return AMDGPU::SI_SPILL_AV512_SAVE; 15030eae32dcSDimitry Andric case 128: 15040eae32dcSDimitry Andric return AMDGPU::SI_SPILL_AV1024_SAVE; 15050eae32dcSDimitry Andric default: 15060eae32dcSDimitry Andric llvm_unreachable("unknown register size"); 15070eae32dcSDimitry Andric } 15080eae32dcSDimitry Andric } 15090eae32dcSDimitry Andric 15100b57cec5SDimitry Andric void SIInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB, 15110b57cec5SDimitry Andric MachineBasicBlock::iterator MI, 15125ffd83dbSDimitry Andric Register SrcReg, bool isKill, 15130b57cec5SDimitry Andric int FrameIndex, 15140b57cec5SDimitry Andric const TargetRegisterClass *RC, 15150b57cec5SDimitry Andric const TargetRegisterInfo *TRI) const { 15160b57cec5SDimitry Andric MachineFunction *MF = MBB.getParent(); 15170b57cec5SDimitry Andric SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>(); 15180b57cec5SDimitry Andric MachineFrameInfo &FrameInfo = MF->getFrameInfo(); 15190b57cec5SDimitry Andric const DebugLoc &DL = MBB.findDebugLoc(MI); 15200b57cec5SDimitry Andric 15210b57cec5SDimitry Andric MachinePointerInfo PtrInfo 15220b57cec5SDimitry Andric = MachinePointerInfo::getFixedStack(*MF, FrameIndex); 15235ffd83dbSDimitry Andric MachineMemOperand *MMO = MF->getMachineMemOperand( 15245ffd83dbSDimitry Andric PtrInfo, MachineMemOperand::MOStore, FrameInfo.getObjectSize(FrameIndex), 15255ffd83dbSDimitry Andric FrameInfo.getObjectAlign(FrameIndex)); 15260b57cec5SDimitry Andric unsigned SpillSize = TRI->getSpillSize(*RC); 15270b57cec5SDimitry Andric 15284824e7fdSDimitry Andric MachineRegisterInfo &MRI = MF->getRegInfo(); 15290b57cec5SDimitry Andric if (RI.isSGPRClass(RC)) { 15300b57cec5SDimitry Andric MFI->setHasSpilledSGPRs(); 1531480093f4SDimitry Andric assert(SrcReg != AMDGPU::M0 && "m0 should not be spilled"); 15325ffd83dbSDimitry Andric assert(SrcReg != AMDGPU::EXEC_LO && SrcReg != AMDGPU::EXEC_HI && 15335ffd83dbSDimitry Andric SrcReg != AMDGPU::EXEC && "exec should not be spilled"); 15340b57cec5SDimitry Andric 15350b57cec5SDimitry Andric // We are only allowed to create one new instruction when spilling 15360b57cec5SDimitry Andric // registers, so we need to use pseudo instruction for spilling SGPRs. 15370b57cec5SDimitry Andric const MCInstrDesc &OpDesc = get(getSGPRSpillSaveOpcode(SpillSize)); 15380b57cec5SDimitry Andric 15390b57cec5SDimitry Andric // The SGPR spill/restore instructions only work on number sgprs, so we need 15400b57cec5SDimitry Andric // to make sure we are using the correct register class. 1541e8d8bef9SDimitry Andric if (SrcReg.isVirtual() && SpillSize == 4) { 15425ffd83dbSDimitry Andric MRI.constrainRegClass(SrcReg, &AMDGPU::SReg_32_XM0_XEXECRegClass); 15430b57cec5SDimitry Andric } 15440b57cec5SDimitry Andric 15458bcb0991SDimitry Andric BuildMI(MBB, MI, DL, OpDesc) 15460b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(isKill)) // data 15470b57cec5SDimitry Andric .addFrameIndex(FrameIndex) // addr 15480b57cec5SDimitry Andric .addMemOperand(MMO) 15490b57cec5SDimitry Andric .addReg(MFI->getStackPtrOffsetReg(), RegState::Implicit); 1550e8d8bef9SDimitry Andric 15510b57cec5SDimitry Andric if (RI.spillSGPRToVGPR()) 15520b57cec5SDimitry Andric FrameInfo.setStackID(FrameIndex, TargetStackID::SGPRSpill); 15530b57cec5SDimitry Andric return; 15540b57cec5SDimitry Andric } 15550b57cec5SDimitry Andric 15560eae32dcSDimitry Andric unsigned Opcode = RI.isVectorSuperClass(RC) ? getAVSpillSaveOpcode(SpillSize) 15570eae32dcSDimitry Andric : RI.isAGPRClass(RC) ? getAGPRSpillSaveOpcode(SpillSize) 15580b57cec5SDimitry Andric : getVGPRSpillSaveOpcode(SpillSize); 15590b57cec5SDimitry Andric MFI->setHasSpilledVGPRs(); 15600b57cec5SDimitry Andric 1561e8d8bef9SDimitry Andric BuildMI(MBB, MI, DL, get(Opcode)) 1562e8d8bef9SDimitry Andric .addReg(SrcReg, getKillRegState(isKill)) // data 15630b57cec5SDimitry Andric .addFrameIndex(FrameIndex) // addr 15640b57cec5SDimitry Andric .addReg(MFI->getStackPtrOffsetReg()) // scratch_offset 15650b57cec5SDimitry Andric .addImm(0) // offset 15660b57cec5SDimitry Andric .addMemOperand(MMO); 15670b57cec5SDimitry Andric } 15680b57cec5SDimitry Andric 15690b57cec5SDimitry Andric static unsigned getSGPRSpillRestoreOpcode(unsigned Size) { 15700b57cec5SDimitry Andric switch (Size) { 15710b57cec5SDimitry Andric case 4: 15720b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S32_RESTORE; 15730b57cec5SDimitry Andric case 8: 15740b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S64_RESTORE; 15750b57cec5SDimitry Andric case 12: 15760b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S96_RESTORE; 15770b57cec5SDimitry Andric case 16: 15780b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S128_RESTORE; 15790b57cec5SDimitry Andric case 20: 15800b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S160_RESTORE; 15815ffd83dbSDimitry Andric case 24: 15825ffd83dbSDimitry Andric return AMDGPU::SI_SPILL_S192_RESTORE; 1583fe6060f1SDimitry Andric case 28: 1584fe6060f1SDimitry Andric return AMDGPU::SI_SPILL_S224_RESTORE; 15850b57cec5SDimitry Andric case 32: 15860b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S256_RESTORE; 15870b57cec5SDimitry Andric case 64: 15880b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S512_RESTORE; 15890b57cec5SDimitry Andric case 128: 15900b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S1024_RESTORE; 15910b57cec5SDimitry Andric default: 15920b57cec5SDimitry Andric llvm_unreachable("unknown register size"); 15930b57cec5SDimitry Andric } 15940b57cec5SDimitry Andric } 15950b57cec5SDimitry Andric 15960b57cec5SDimitry Andric static unsigned getVGPRSpillRestoreOpcode(unsigned Size) { 15970b57cec5SDimitry Andric switch (Size) { 15980b57cec5SDimitry Andric case 4: 15990b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V32_RESTORE; 16000b57cec5SDimitry Andric case 8: 16010b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V64_RESTORE; 16020b57cec5SDimitry Andric case 12: 16030b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V96_RESTORE; 16040b57cec5SDimitry Andric case 16: 16050b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V128_RESTORE; 16060b57cec5SDimitry Andric case 20: 16070b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V160_RESTORE; 16085ffd83dbSDimitry Andric case 24: 16095ffd83dbSDimitry Andric return AMDGPU::SI_SPILL_V192_RESTORE; 1610fe6060f1SDimitry Andric case 28: 1611fe6060f1SDimitry Andric return AMDGPU::SI_SPILL_V224_RESTORE; 16120b57cec5SDimitry Andric case 32: 16130b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V256_RESTORE; 16140b57cec5SDimitry Andric case 64: 16150b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V512_RESTORE; 16160b57cec5SDimitry Andric case 128: 16170b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V1024_RESTORE; 16180b57cec5SDimitry Andric default: 16190b57cec5SDimitry Andric llvm_unreachable("unknown register size"); 16200b57cec5SDimitry Andric } 16210b57cec5SDimitry Andric } 16220b57cec5SDimitry Andric 16230b57cec5SDimitry Andric static unsigned getAGPRSpillRestoreOpcode(unsigned Size) { 16240b57cec5SDimitry Andric switch (Size) { 16250b57cec5SDimitry Andric case 4: 16260b57cec5SDimitry Andric return AMDGPU::SI_SPILL_A32_RESTORE; 16270b57cec5SDimitry Andric case 8: 16280b57cec5SDimitry Andric return AMDGPU::SI_SPILL_A64_RESTORE; 1629e8d8bef9SDimitry Andric case 12: 1630e8d8bef9SDimitry Andric return AMDGPU::SI_SPILL_A96_RESTORE; 16310b57cec5SDimitry Andric case 16: 16320b57cec5SDimitry Andric return AMDGPU::SI_SPILL_A128_RESTORE; 1633e8d8bef9SDimitry Andric case 20: 1634e8d8bef9SDimitry Andric return AMDGPU::SI_SPILL_A160_RESTORE; 1635e8d8bef9SDimitry Andric case 24: 1636e8d8bef9SDimitry Andric return AMDGPU::SI_SPILL_A192_RESTORE; 1637fe6060f1SDimitry Andric case 28: 1638fe6060f1SDimitry Andric return AMDGPU::SI_SPILL_A224_RESTORE; 1639e8d8bef9SDimitry Andric case 32: 1640e8d8bef9SDimitry Andric return AMDGPU::SI_SPILL_A256_RESTORE; 16410b57cec5SDimitry Andric case 64: 16420b57cec5SDimitry Andric return AMDGPU::SI_SPILL_A512_RESTORE; 16430b57cec5SDimitry Andric case 128: 16440b57cec5SDimitry Andric return AMDGPU::SI_SPILL_A1024_RESTORE; 16450b57cec5SDimitry Andric default: 16460b57cec5SDimitry Andric llvm_unreachable("unknown register size"); 16470b57cec5SDimitry Andric } 16480b57cec5SDimitry Andric } 16490b57cec5SDimitry Andric 16500eae32dcSDimitry Andric static unsigned getAVSpillRestoreOpcode(unsigned Size) { 16510eae32dcSDimitry Andric switch (Size) { 16520eae32dcSDimitry Andric case 4: 16530eae32dcSDimitry Andric return AMDGPU::SI_SPILL_AV32_RESTORE; 16540eae32dcSDimitry Andric case 8: 16550eae32dcSDimitry Andric return AMDGPU::SI_SPILL_AV64_RESTORE; 16560eae32dcSDimitry Andric case 12: 16570eae32dcSDimitry Andric return AMDGPU::SI_SPILL_AV96_RESTORE; 16580eae32dcSDimitry Andric case 16: 16590eae32dcSDimitry Andric return AMDGPU::SI_SPILL_AV128_RESTORE; 16600eae32dcSDimitry Andric case 20: 16610eae32dcSDimitry Andric return AMDGPU::SI_SPILL_AV160_RESTORE; 16620eae32dcSDimitry Andric case 24: 16630eae32dcSDimitry Andric return AMDGPU::SI_SPILL_AV192_RESTORE; 16640eae32dcSDimitry Andric case 28: 16650eae32dcSDimitry Andric return AMDGPU::SI_SPILL_AV224_RESTORE; 16660eae32dcSDimitry Andric case 32: 16670eae32dcSDimitry Andric return AMDGPU::SI_SPILL_AV256_RESTORE; 16680eae32dcSDimitry Andric case 64: 16690eae32dcSDimitry Andric return AMDGPU::SI_SPILL_AV512_RESTORE; 16700eae32dcSDimitry Andric case 128: 16710eae32dcSDimitry Andric return AMDGPU::SI_SPILL_AV1024_RESTORE; 16720eae32dcSDimitry Andric default: 16730eae32dcSDimitry Andric llvm_unreachable("unknown register size"); 16740eae32dcSDimitry Andric } 16750eae32dcSDimitry Andric } 16760eae32dcSDimitry Andric 16770b57cec5SDimitry Andric void SIInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB, 16780b57cec5SDimitry Andric MachineBasicBlock::iterator MI, 16795ffd83dbSDimitry Andric Register DestReg, int FrameIndex, 16800b57cec5SDimitry Andric const TargetRegisterClass *RC, 16810b57cec5SDimitry Andric const TargetRegisterInfo *TRI) const { 16820b57cec5SDimitry Andric MachineFunction *MF = MBB.getParent(); 16830b57cec5SDimitry Andric SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>(); 16840b57cec5SDimitry Andric MachineFrameInfo &FrameInfo = MF->getFrameInfo(); 16850b57cec5SDimitry Andric const DebugLoc &DL = MBB.findDebugLoc(MI); 16860b57cec5SDimitry Andric unsigned SpillSize = TRI->getSpillSize(*RC); 16870b57cec5SDimitry Andric 16880b57cec5SDimitry Andric MachinePointerInfo PtrInfo 16890b57cec5SDimitry Andric = MachinePointerInfo::getFixedStack(*MF, FrameIndex); 16900b57cec5SDimitry Andric 16910b57cec5SDimitry Andric MachineMemOperand *MMO = MF->getMachineMemOperand( 16925ffd83dbSDimitry Andric PtrInfo, MachineMemOperand::MOLoad, FrameInfo.getObjectSize(FrameIndex), 16935ffd83dbSDimitry Andric FrameInfo.getObjectAlign(FrameIndex)); 16940b57cec5SDimitry Andric 16950b57cec5SDimitry Andric if (RI.isSGPRClass(RC)) { 16960b57cec5SDimitry Andric MFI->setHasSpilledSGPRs(); 1697480093f4SDimitry Andric assert(DestReg != AMDGPU::M0 && "m0 should not be reloaded into"); 16985ffd83dbSDimitry Andric assert(DestReg != AMDGPU::EXEC_LO && DestReg != AMDGPU::EXEC_HI && 16995ffd83dbSDimitry Andric DestReg != AMDGPU::EXEC && "exec should not be spilled"); 17000b57cec5SDimitry Andric 17010b57cec5SDimitry Andric // FIXME: Maybe this should not include a memoperand because it will be 17020b57cec5SDimitry Andric // lowered to non-memory instructions. 17030b57cec5SDimitry Andric const MCInstrDesc &OpDesc = get(getSGPRSpillRestoreOpcode(SpillSize)); 17045ffd83dbSDimitry Andric if (DestReg.isVirtual() && SpillSize == 4) { 17050b57cec5SDimitry Andric MachineRegisterInfo &MRI = MF->getRegInfo(); 17065ffd83dbSDimitry Andric MRI.constrainRegClass(DestReg, &AMDGPU::SReg_32_XM0_XEXECRegClass); 17070b57cec5SDimitry Andric } 17080b57cec5SDimitry Andric 17090b57cec5SDimitry Andric if (RI.spillSGPRToVGPR()) 17100b57cec5SDimitry Andric FrameInfo.setStackID(FrameIndex, TargetStackID::SGPRSpill); 17118bcb0991SDimitry Andric BuildMI(MBB, MI, DL, OpDesc, DestReg) 17120b57cec5SDimitry Andric .addFrameIndex(FrameIndex) // addr 17130b57cec5SDimitry Andric .addMemOperand(MMO) 17140b57cec5SDimitry Andric .addReg(MFI->getStackPtrOffsetReg(), RegState::Implicit); 1715e8d8bef9SDimitry Andric 17160b57cec5SDimitry Andric return; 17170b57cec5SDimitry Andric } 17180b57cec5SDimitry Andric 17190eae32dcSDimitry Andric unsigned Opcode = RI.isVectorSuperClass(RC) 17200eae32dcSDimitry Andric ? getAVSpillRestoreOpcode(SpillSize) 17210eae32dcSDimitry Andric : RI.isAGPRClass(RC) ? getAGPRSpillRestoreOpcode(SpillSize) 17220b57cec5SDimitry Andric : getVGPRSpillRestoreOpcode(SpillSize); 1723e8d8bef9SDimitry Andric BuildMI(MBB, MI, DL, get(Opcode), DestReg) 1724e8d8bef9SDimitry Andric .addFrameIndex(FrameIndex) // vaddr 17250b57cec5SDimitry Andric .addReg(MFI->getStackPtrOffsetReg()) // scratch_offset 17260b57cec5SDimitry Andric .addImm(0) // offset 17270b57cec5SDimitry Andric .addMemOperand(MMO); 17280b57cec5SDimitry Andric } 17290b57cec5SDimitry Andric 17300b57cec5SDimitry Andric void SIInstrInfo::insertNoop(MachineBasicBlock &MBB, 17310b57cec5SDimitry Andric MachineBasicBlock::iterator MI) const { 1732e8d8bef9SDimitry Andric insertNoops(MBB, MI, 1); 1733e8d8bef9SDimitry Andric } 1734e8d8bef9SDimitry Andric 1735e8d8bef9SDimitry Andric void SIInstrInfo::insertNoops(MachineBasicBlock &MBB, 1736e8d8bef9SDimitry Andric MachineBasicBlock::iterator MI, 1737e8d8bef9SDimitry Andric unsigned Quantity) const { 1738e8d8bef9SDimitry Andric DebugLoc DL = MBB.findDebugLoc(MI); 1739e8d8bef9SDimitry Andric while (Quantity > 0) { 1740e8d8bef9SDimitry Andric unsigned Arg = std::min(Quantity, 8u); 1741e8d8bef9SDimitry Andric Quantity -= Arg; 1742e8d8bef9SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::S_NOP)).addImm(Arg - 1); 1743e8d8bef9SDimitry Andric } 17440b57cec5SDimitry Andric } 17450b57cec5SDimitry Andric 17460b57cec5SDimitry Andric void SIInstrInfo::insertReturn(MachineBasicBlock &MBB) const { 17470b57cec5SDimitry Andric auto MF = MBB.getParent(); 17480b57cec5SDimitry Andric SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>(); 17490b57cec5SDimitry Andric 17500b57cec5SDimitry Andric assert(Info->isEntryFunction()); 17510b57cec5SDimitry Andric 17520b57cec5SDimitry Andric if (MBB.succ_empty()) { 17530b57cec5SDimitry Andric bool HasNoTerminator = MBB.getFirstTerminator() == MBB.end(); 17540b57cec5SDimitry Andric if (HasNoTerminator) { 17550b57cec5SDimitry Andric if (Info->returnsVoid()) { 17560b57cec5SDimitry Andric BuildMI(MBB, MBB.end(), DebugLoc(), get(AMDGPU::S_ENDPGM)).addImm(0); 17570b57cec5SDimitry Andric } else { 17580b57cec5SDimitry Andric BuildMI(MBB, MBB.end(), DebugLoc(), get(AMDGPU::SI_RETURN_TO_EPILOG)); 17590b57cec5SDimitry Andric } 17600b57cec5SDimitry Andric } 17610b57cec5SDimitry Andric } 17620b57cec5SDimitry Andric } 17630b57cec5SDimitry Andric 17640b57cec5SDimitry Andric unsigned SIInstrInfo::getNumWaitStates(const MachineInstr &MI) { 17650b57cec5SDimitry Andric switch (MI.getOpcode()) { 1766349cc55cSDimitry Andric default: 1767349cc55cSDimitry Andric if (MI.isMetaInstruction()) 1768349cc55cSDimitry Andric return 0; 1769349cc55cSDimitry Andric return 1; // FIXME: Do wait states equal cycles? 17700b57cec5SDimitry Andric 17710b57cec5SDimitry Andric case AMDGPU::S_NOP: 17720b57cec5SDimitry Andric return MI.getOperand(0).getImm() + 1; 1773349cc55cSDimitry Andric // SI_RETURN_TO_EPILOG is a fallthrough to code outside of the function. The 1774349cc55cSDimitry Andric // hazard, even if one exist, won't really be visible. Should we handle it? 17750b57cec5SDimitry Andric } 17760b57cec5SDimitry Andric } 17770b57cec5SDimitry Andric 17780b57cec5SDimitry Andric bool SIInstrInfo::expandPostRAPseudo(MachineInstr &MI) const { 1779fe6060f1SDimitry Andric const SIRegisterInfo *TRI = ST.getRegisterInfo(); 17800b57cec5SDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 17810b57cec5SDimitry Andric DebugLoc DL = MBB.findDebugLoc(MI); 17820b57cec5SDimitry Andric switch (MI.getOpcode()) { 17830b57cec5SDimitry Andric default: return TargetInstrInfo::expandPostRAPseudo(MI); 17840b57cec5SDimitry Andric case AMDGPU::S_MOV_B64_term: 17850b57cec5SDimitry Andric // This is only a terminator to get the correct spill code placement during 17860b57cec5SDimitry Andric // register allocation. 17870b57cec5SDimitry Andric MI.setDesc(get(AMDGPU::S_MOV_B64)); 17880b57cec5SDimitry Andric break; 17890b57cec5SDimitry Andric 17900b57cec5SDimitry Andric case AMDGPU::S_MOV_B32_term: 17910b57cec5SDimitry Andric // This is only a terminator to get the correct spill code placement during 17920b57cec5SDimitry Andric // register allocation. 17930b57cec5SDimitry Andric MI.setDesc(get(AMDGPU::S_MOV_B32)); 17940b57cec5SDimitry Andric break; 17950b57cec5SDimitry Andric 17960b57cec5SDimitry Andric case AMDGPU::S_XOR_B64_term: 17970b57cec5SDimitry Andric // This is only a terminator to get the correct spill code placement during 17980b57cec5SDimitry Andric // register allocation. 17990b57cec5SDimitry Andric MI.setDesc(get(AMDGPU::S_XOR_B64)); 18000b57cec5SDimitry Andric break; 18010b57cec5SDimitry Andric 18020b57cec5SDimitry Andric case AMDGPU::S_XOR_B32_term: 18030b57cec5SDimitry Andric // This is only a terminator to get the correct spill code placement during 18040b57cec5SDimitry Andric // register allocation. 18050b57cec5SDimitry Andric MI.setDesc(get(AMDGPU::S_XOR_B32)); 18060b57cec5SDimitry Andric break; 1807e8d8bef9SDimitry Andric case AMDGPU::S_OR_B64_term: 1808e8d8bef9SDimitry Andric // This is only a terminator to get the correct spill code placement during 1809e8d8bef9SDimitry Andric // register allocation. 1810e8d8bef9SDimitry Andric MI.setDesc(get(AMDGPU::S_OR_B64)); 1811e8d8bef9SDimitry Andric break; 18120b57cec5SDimitry Andric case AMDGPU::S_OR_B32_term: 18130b57cec5SDimitry Andric // This is only a terminator to get the correct spill code placement during 18140b57cec5SDimitry Andric // register allocation. 18150b57cec5SDimitry Andric MI.setDesc(get(AMDGPU::S_OR_B32)); 18160b57cec5SDimitry Andric break; 18170b57cec5SDimitry Andric 18180b57cec5SDimitry Andric case AMDGPU::S_ANDN2_B64_term: 18190b57cec5SDimitry Andric // This is only a terminator to get the correct spill code placement during 18200b57cec5SDimitry Andric // register allocation. 18210b57cec5SDimitry Andric MI.setDesc(get(AMDGPU::S_ANDN2_B64)); 18220b57cec5SDimitry Andric break; 18230b57cec5SDimitry Andric 18240b57cec5SDimitry Andric case AMDGPU::S_ANDN2_B32_term: 18250b57cec5SDimitry Andric // This is only a terminator to get the correct spill code placement during 18260b57cec5SDimitry Andric // register allocation. 18270b57cec5SDimitry Andric MI.setDesc(get(AMDGPU::S_ANDN2_B32)); 18280b57cec5SDimitry Andric break; 18290b57cec5SDimitry Andric 1830fe6060f1SDimitry Andric case AMDGPU::S_AND_B64_term: 1831fe6060f1SDimitry Andric // This is only a terminator to get the correct spill code placement during 1832fe6060f1SDimitry Andric // register allocation. 1833fe6060f1SDimitry Andric MI.setDesc(get(AMDGPU::S_AND_B64)); 1834fe6060f1SDimitry Andric break; 1835fe6060f1SDimitry Andric 1836fe6060f1SDimitry Andric case AMDGPU::S_AND_B32_term: 1837fe6060f1SDimitry Andric // This is only a terminator to get the correct spill code placement during 1838fe6060f1SDimitry Andric // register allocation. 1839fe6060f1SDimitry Andric MI.setDesc(get(AMDGPU::S_AND_B32)); 1840fe6060f1SDimitry Andric break; 1841fe6060f1SDimitry Andric 18420b57cec5SDimitry Andric case AMDGPU::V_MOV_B64_PSEUDO: { 18438bcb0991SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 18448bcb0991SDimitry Andric Register DstLo = RI.getSubReg(Dst, AMDGPU::sub0); 18458bcb0991SDimitry Andric Register DstHi = RI.getSubReg(Dst, AMDGPU::sub1); 18460b57cec5SDimitry Andric 18470b57cec5SDimitry Andric const MachineOperand &SrcOp = MI.getOperand(1); 18480b57cec5SDimitry Andric // FIXME: Will this work for 64-bit floating point immediates? 18490b57cec5SDimitry Andric assert(!SrcOp.isFPImm()); 1850*81ad6265SDimitry Andric if (ST.hasMovB64()) { 1851*81ad6265SDimitry Andric MI.setDesc(get(AMDGPU::V_MOV_B64_e32)); 1852*81ad6265SDimitry Andric if (!isLiteralConstant(MI, 1) || isUInt<32>(SrcOp.getImm())) 1853*81ad6265SDimitry Andric break; 1854*81ad6265SDimitry Andric } 18550b57cec5SDimitry Andric if (SrcOp.isImm()) { 18560b57cec5SDimitry Andric APInt Imm(64, SrcOp.getImm()); 1857fe6060f1SDimitry Andric APInt Lo(32, Imm.getLoBits(32).getZExtValue()); 1858fe6060f1SDimitry Andric APInt Hi(32, Imm.getHiBits(32).getZExtValue()); 1859fe6060f1SDimitry Andric if (ST.hasPackedFP32Ops() && Lo == Hi && isInlineConstant(Lo)) { 1860fe6060f1SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_PK_MOV_B32), Dst) 1861fe6060f1SDimitry Andric .addImm(SISrcMods::OP_SEL_1) 1862fe6060f1SDimitry Andric .addImm(Lo.getSExtValue()) 1863fe6060f1SDimitry Andric .addImm(SISrcMods::OP_SEL_1) 1864fe6060f1SDimitry Andric .addImm(Lo.getSExtValue()) 1865fe6060f1SDimitry Andric .addImm(0) // op_sel_lo 1866fe6060f1SDimitry Andric .addImm(0) // op_sel_hi 1867fe6060f1SDimitry Andric .addImm(0) // neg_lo 1868fe6060f1SDimitry Andric .addImm(0) // neg_hi 1869fe6060f1SDimitry Andric .addImm(0); // clamp 1870fe6060f1SDimitry Andric } else { 18710b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo) 1872fe6060f1SDimitry Andric .addImm(Lo.getSExtValue()) 18730b57cec5SDimitry Andric .addReg(Dst, RegState::Implicit | RegState::Define); 18740b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi) 1875fe6060f1SDimitry Andric .addImm(Hi.getSExtValue()) 18760b57cec5SDimitry Andric .addReg(Dst, RegState::Implicit | RegState::Define); 1877fe6060f1SDimitry Andric } 18780b57cec5SDimitry Andric } else { 18790b57cec5SDimitry Andric assert(SrcOp.isReg()); 1880fe6060f1SDimitry Andric if (ST.hasPackedFP32Ops() && 1881fe6060f1SDimitry Andric !RI.isAGPR(MBB.getParent()->getRegInfo(), SrcOp.getReg())) { 1882fe6060f1SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_PK_MOV_B32), Dst) 1883fe6060f1SDimitry Andric .addImm(SISrcMods::OP_SEL_1) // src0_mod 1884fe6060f1SDimitry Andric .addReg(SrcOp.getReg()) 1885fe6060f1SDimitry Andric .addImm(SISrcMods::OP_SEL_0 | SISrcMods::OP_SEL_1) // src1_mod 1886fe6060f1SDimitry Andric .addReg(SrcOp.getReg()) 1887fe6060f1SDimitry Andric .addImm(0) // op_sel_lo 1888fe6060f1SDimitry Andric .addImm(0) // op_sel_hi 1889fe6060f1SDimitry Andric .addImm(0) // neg_lo 1890fe6060f1SDimitry Andric .addImm(0) // neg_hi 1891fe6060f1SDimitry Andric .addImm(0); // clamp 1892fe6060f1SDimitry Andric } else { 18930b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo) 18940b57cec5SDimitry Andric .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub0)) 18950b57cec5SDimitry Andric .addReg(Dst, RegState::Implicit | RegState::Define); 18960b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi) 18970b57cec5SDimitry Andric .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub1)) 18980b57cec5SDimitry Andric .addReg(Dst, RegState::Implicit | RegState::Define); 18990b57cec5SDimitry Andric } 1900fe6060f1SDimitry Andric } 19010b57cec5SDimitry Andric MI.eraseFromParent(); 19020b57cec5SDimitry Andric break; 19030b57cec5SDimitry Andric } 19048bcb0991SDimitry Andric case AMDGPU::V_MOV_B64_DPP_PSEUDO: { 19058bcb0991SDimitry Andric expandMovDPP64(MI); 19068bcb0991SDimitry Andric break; 19078bcb0991SDimitry Andric } 1908fe6060f1SDimitry Andric case AMDGPU::S_MOV_B64_IMM_PSEUDO: { 1909fe6060f1SDimitry Andric const MachineOperand &SrcOp = MI.getOperand(1); 1910fe6060f1SDimitry Andric assert(!SrcOp.isFPImm()); 1911fe6060f1SDimitry Andric APInt Imm(64, SrcOp.getImm()); 1912fe6060f1SDimitry Andric if (Imm.isIntN(32) || isInlineConstant(Imm)) { 1913fe6060f1SDimitry Andric MI.setDesc(get(AMDGPU::S_MOV_B64)); 1914fe6060f1SDimitry Andric break; 1915fe6060f1SDimitry Andric } 1916fe6060f1SDimitry Andric 1917fe6060f1SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 1918fe6060f1SDimitry Andric Register DstLo = RI.getSubReg(Dst, AMDGPU::sub0); 1919fe6060f1SDimitry Andric Register DstHi = RI.getSubReg(Dst, AMDGPU::sub1); 1920fe6060f1SDimitry Andric 1921fe6060f1SDimitry Andric APInt Lo(32, Imm.getLoBits(32).getZExtValue()); 1922fe6060f1SDimitry Andric APInt Hi(32, Imm.getHiBits(32).getZExtValue()); 1923fe6060f1SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DstLo) 1924fe6060f1SDimitry Andric .addImm(Lo.getSExtValue()) 1925fe6060f1SDimitry Andric .addReg(Dst, RegState::Implicit | RegState::Define); 1926fe6060f1SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DstHi) 1927fe6060f1SDimitry Andric .addImm(Hi.getSExtValue()) 1928fe6060f1SDimitry Andric .addReg(Dst, RegState::Implicit | RegState::Define); 1929fe6060f1SDimitry Andric MI.eraseFromParent(); 1930fe6060f1SDimitry Andric break; 1931fe6060f1SDimitry Andric } 19320b57cec5SDimitry Andric case AMDGPU::V_SET_INACTIVE_B32: { 19330b57cec5SDimitry Andric unsigned NotOpc = ST.isWave32() ? AMDGPU::S_NOT_B32 : AMDGPU::S_NOT_B64; 19340b57cec5SDimitry Andric unsigned Exec = ST.isWave32() ? AMDGPU::EXEC_LO : AMDGPU::EXEC; 1935*81ad6265SDimitry Andric // FIXME: We may possibly optimize the COPY once we find ways to make LLVM 1936*81ad6265SDimitry Andric // optimizations (mainly Register Coalescer) aware of WWM register liveness. 1937*81ad6265SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), MI.getOperand(0).getReg()) 1938*81ad6265SDimitry Andric .add(MI.getOperand(1)); 1939fe6060f1SDimitry Andric auto FirstNot = BuildMI(MBB, MI, DL, get(NotOpc), Exec).addReg(Exec); 1940fe6060f1SDimitry Andric FirstNot->addRegisterDead(AMDGPU::SCC, TRI); // SCC is overwritten 19410b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), MI.getOperand(0).getReg()) 19420b57cec5SDimitry Andric .add(MI.getOperand(2)); 19430b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(NotOpc), Exec) 19440b57cec5SDimitry Andric .addReg(Exec); 19450b57cec5SDimitry Andric MI.eraseFromParent(); 19460b57cec5SDimitry Andric break; 19470b57cec5SDimitry Andric } 19480b57cec5SDimitry Andric case AMDGPU::V_SET_INACTIVE_B64: { 19490b57cec5SDimitry Andric unsigned NotOpc = ST.isWave32() ? AMDGPU::S_NOT_B32 : AMDGPU::S_NOT_B64; 19500b57cec5SDimitry Andric unsigned Exec = ST.isWave32() ? AMDGPU::EXEC_LO : AMDGPU::EXEC; 1951*81ad6265SDimitry Andric MachineInstr *Copy = BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B64_PSEUDO), 1952*81ad6265SDimitry Andric MI.getOperand(0).getReg()) 1953*81ad6265SDimitry Andric .add(MI.getOperand(1)); 1954*81ad6265SDimitry Andric expandPostRAPseudo(*Copy); 1955fe6060f1SDimitry Andric auto FirstNot = BuildMI(MBB, MI, DL, get(NotOpc), Exec).addReg(Exec); 1956fe6060f1SDimitry Andric FirstNot->addRegisterDead(AMDGPU::SCC, TRI); // SCC is overwritten 1957*81ad6265SDimitry Andric Copy = BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B64_PSEUDO), 19580b57cec5SDimitry Andric MI.getOperand(0).getReg()) 19590b57cec5SDimitry Andric .add(MI.getOperand(2)); 19600b57cec5SDimitry Andric expandPostRAPseudo(*Copy); 19610b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(NotOpc), Exec) 19620b57cec5SDimitry Andric .addReg(Exec); 19630b57cec5SDimitry Andric MI.eraseFromParent(); 19640b57cec5SDimitry Andric break; 19650b57cec5SDimitry Andric } 1966e8d8bef9SDimitry Andric case AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V1: 1967e8d8bef9SDimitry Andric case AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V2: 1968e8d8bef9SDimitry Andric case AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V3: 1969e8d8bef9SDimitry Andric case AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V4: 1970e8d8bef9SDimitry Andric case AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V5: 1971e8d8bef9SDimitry Andric case AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V8: 1972e8d8bef9SDimitry Andric case AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V16: 1973e8d8bef9SDimitry Andric case AMDGPU::V_INDIRECT_REG_WRITE_MOVREL_B32_V32: 1974e8d8bef9SDimitry Andric case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V1: 1975e8d8bef9SDimitry Andric case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V2: 1976e8d8bef9SDimitry Andric case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V3: 1977e8d8bef9SDimitry Andric case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V4: 1978e8d8bef9SDimitry Andric case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V5: 1979e8d8bef9SDimitry Andric case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V8: 1980e8d8bef9SDimitry Andric case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V16: 1981e8d8bef9SDimitry Andric case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B32_V32: 1982e8d8bef9SDimitry Andric case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B64_V1: 1983e8d8bef9SDimitry Andric case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B64_V2: 1984e8d8bef9SDimitry Andric case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B64_V4: 1985e8d8bef9SDimitry Andric case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B64_V8: 1986e8d8bef9SDimitry Andric case AMDGPU::S_INDIRECT_REG_WRITE_MOVREL_B64_V16: { 19875ffd83dbSDimitry Andric const TargetRegisterClass *EltRC = getOpRegClass(MI, 2); 19885ffd83dbSDimitry Andric 19895ffd83dbSDimitry Andric unsigned Opc; 19905ffd83dbSDimitry Andric if (RI.hasVGPRs(EltRC)) { 1991e8d8bef9SDimitry Andric Opc = AMDGPU::V_MOVRELD_B32_e32; 19925ffd83dbSDimitry Andric } else { 1993e8d8bef9SDimitry Andric Opc = RI.getRegSizeInBits(*EltRC) == 64 ? AMDGPU::S_MOVRELD_B64 1994e8d8bef9SDimitry Andric : AMDGPU::S_MOVRELD_B32; 19955ffd83dbSDimitry Andric } 19965ffd83dbSDimitry Andric 19975ffd83dbSDimitry Andric const MCInstrDesc &OpDesc = get(Opc); 19988bcb0991SDimitry Andric Register VecReg = MI.getOperand(0).getReg(); 19990b57cec5SDimitry Andric bool IsUndef = MI.getOperand(1).isUndef(); 20005ffd83dbSDimitry Andric unsigned SubReg = MI.getOperand(3).getImm(); 20010b57cec5SDimitry Andric assert(VecReg == MI.getOperand(1).getReg()); 20020b57cec5SDimitry Andric 20035ffd83dbSDimitry Andric MachineInstrBuilder MIB = 20045ffd83dbSDimitry Andric BuildMI(MBB, MI, DL, OpDesc) 20050b57cec5SDimitry Andric .addReg(RI.getSubReg(VecReg, SubReg), RegState::Undef) 20060b57cec5SDimitry Andric .add(MI.getOperand(2)) 20070b57cec5SDimitry Andric .addReg(VecReg, RegState::ImplicitDefine) 20085ffd83dbSDimitry Andric .addReg(VecReg, RegState::Implicit | (IsUndef ? RegState::Undef : 0)); 20090b57cec5SDimitry Andric 20100b57cec5SDimitry Andric const int ImpDefIdx = 20115ffd83dbSDimitry Andric OpDesc.getNumOperands() + OpDesc.getNumImplicitUses(); 20120b57cec5SDimitry Andric const int ImpUseIdx = ImpDefIdx + 1; 20135ffd83dbSDimitry Andric MIB->tieOperands(ImpDefIdx, ImpUseIdx); 20140b57cec5SDimitry Andric MI.eraseFromParent(); 20150b57cec5SDimitry Andric break; 20160b57cec5SDimitry Andric } 2017e8d8bef9SDimitry Andric case AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V1: 2018e8d8bef9SDimitry Andric case AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V2: 2019e8d8bef9SDimitry Andric case AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V3: 2020e8d8bef9SDimitry Andric case AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V4: 2021e8d8bef9SDimitry Andric case AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V5: 2022e8d8bef9SDimitry Andric case AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V8: 2023e8d8bef9SDimitry Andric case AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V16: 2024e8d8bef9SDimitry Andric case AMDGPU::V_INDIRECT_REG_WRITE_GPR_IDX_B32_V32: { 2025e8d8bef9SDimitry Andric assert(ST.useVGPRIndexMode()); 2026e8d8bef9SDimitry Andric Register VecReg = MI.getOperand(0).getReg(); 2027e8d8bef9SDimitry Andric bool IsUndef = MI.getOperand(1).isUndef(); 2028e8d8bef9SDimitry Andric Register Idx = MI.getOperand(3).getReg(); 2029e8d8bef9SDimitry Andric Register SubReg = MI.getOperand(4).getImm(); 2030e8d8bef9SDimitry Andric 2031e8d8bef9SDimitry Andric MachineInstr *SetOn = BuildMI(MBB, MI, DL, get(AMDGPU::S_SET_GPR_IDX_ON)) 2032e8d8bef9SDimitry Andric .addReg(Idx) 2033e8d8bef9SDimitry Andric .addImm(AMDGPU::VGPRIndexMode::DST_ENABLE); 2034e8d8bef9SDimitry Andric SetOn->getOperand(3).setIsUndef(); 2035e8d8bef9SDimitry Andric 2036349cc55cSDimitry Andric const MCInstrDesc &OpDesc = get(AMDGPU::V_MOV_B32_indirect_write); 2037e8d8bef9SDimitry Andric MachineInstrBuilder MIB = 2038e8d8bef9SDimitry Andric BuildMI(MBB, MI, DL, OpDesc) 2039e8d8bef9SDimitry Andric .addReg(RI.getSubReg(VecReg, SubReg), RegState::Undef) 2040e8d8bef9SDimitry Andric .add(MI.getOperand(2)) 2041e8d8bef9SDimitry Andric .addReg(VecReg, RegState::ImplicitDefine) 2042e8d8bef9SDimitry Andric .addReg(VecReg, 2043e8d8bef9SDimitry Andric RegState::Implicit | (IsUndef ? RegState::Undef : 0)); 2044e8d8bef9SDimitry Andric 2045e8d8bef9SDimitry Andric const int ImpDefIdx = OpDesc.getNumOperands() + OpDesc.getNumImplicitUses(); 2046e8d8bef9SDimitry Andric const int ImpUseIdx = ImpDefIdx + 1; 2047e8d8bef9SDimitry Andric MIB->tieOperands(ImpDefIdx, ImpUseIdx); 2048e8d8bef9SDimitry Andric 2049e8d8bef9SDimitry Andric MachineInstr *SetOff = BuildMI(MBB, MI, DL, get(AMDGPU::S_SET_GPR_IDX_OFF)); 2050e8d8bef9SDimitry Andric 2051e8d8bef9SDimitry Andric finalizeBundle(MBB, SetOn->getIterator(), std::next(SetOff->getIterator())); 2052e8d8bef9SDimitry Andric 2053e8d8bef9SDimitry Andric MI.eraseFromParent(); 2054e8d8bef9SDimitry Andric break; 2055e8d8bef9SDimitry Andric } 2056e8d8bef9SDimitry Andric case AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V1: 2057e8d8bef9SDimitry Andric case AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V2: 2058e8d8bef9SDimitry Andric case AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V3: 2059e8d8bef9SDimitry Andric case AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V4: 2060e8d8bef9SDimitry Andric case AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V5: 2061e8d8bef9SDimitry Andric case AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V8: 2062e8d8bef9SDimitry Andric case AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V16: 2063e8d8bef9SDimitry Andric case AMDGPU::V_INDIRECT_REG_READ_GPR_IDX_B32_V32: { 2064e8d8bef9SDimitry Andric assert(ST.useVGPRIndexMode()); 2065e8d8bef9SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 2066e8d8bef9SDimitry Andric Register VecReg = MI.getOperand(1).getReg(); 2067e8d8bef9SDimitry Andric bool IsUndef = MI.getOperand(1).isUndef(); 2068e8d8bef9SDimitry Andric Register Idx = MI.getOperand(2).getReg(); 2069e8d8bef9SDimitry Andric Register SubReg = MI.getOperand(3).getImm(); 2070e8d8bef9SDimitry Andric 2071e8d8bef9SDimitry Andric MachineInstr *SetOn = BuildMI(MBB, MI, DL, get(AMDGPU::S_SET_GPR_IDX_ON)) 2072e8d8bef9SDimitry Andric .addReg(Idx) 2073e8d8bef9SDimitry Andric .addImm(AMDGPU::VGPRIndexMode::SRC0_ENABLE); 2074e8d8bef9SDimitry Andric SetOn->getOperand(3).setIsUndef(); 2075e8d8bef9SDimitry Andric 2076349cc55cSDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_indirect_read)) 2077e8d8bef9SDimitry Andric .addDef(Dst) 2078e8d8bef9SDimitry Andric .addReg(RI.getSubReg(VecReg, SubReg), RegState::Undef) 2079349cc55cSDimitry Andric .addReg(VecReg, RegState::Implicit | (IsUndef ? RegState::Undef : 0)); 2080e8d8bef9SDimitry Andric 2081e8d8bef9SDimitry Andric MachineInstr *SetOff = BuildMI(MBB, MI, DL, get(AMDGPU::S_SET_GPR_IDX_OFF)); 2082e8d8bef9SDimitry Andric 2083e8d8bef9SDimitry Andric finalizeBundle(MBB, SetOn->getIterator(), std::next(SetOff->getIterator())); 2084e8d8bef9SDimitry Andric 2085e8d8bef9SDimitry Andric MI.eraseFromParent(); 2086e8d8bef9SDimitry Andric break; 2087e8d8bef9SDimitry Andric } 20880b57cec5SDimitry Andric case AMDGPU::SI_PC_ADD_REL_OFFSET: { 20890b57cec5SDimitry Andric MachineFunction &MF = *MBB.getParent(); 20908bcb0991SDimitry Andric Register Reg = MI.getOperand(0).getReg(); 20918bcb0991SDimitry Andric Register RegLo = RI.getSubReg(Reg, AMDGPU::sub0); 20928bcb0991SDimitry Andric Register RegHi = RI.getSubReg(Reg, AMDGPU::sub1); 20930b57cec5SDimitry Andric 20940b57cec5SDimitry Andric // Create a bundle so these instructions won't be re-ordered by the 20950b57cec5SDimitry Andric // post-RA scheduler. 20960b57cec5SDimitry Andric MIBundleBuilder Bundler(MBB, MI); 20970b57cec5SDimitry Andric Bundler.append(BuildMI(MF, DL, get(AMDGPU::S_GETPC_B64), Reg)); 20980b57cec5SDimitry Andric 20990b57cec5SDimitry Andric // Add 32-bit offset from this instruction to the start of the 21000b57cec5SDimitry Andric // constant data. 21010b57cec5SDimitry Andric Bundler.append(BuildMI(MF, DL, get(AMDGPU::S_ADD_U32), RegLo) 21020b57cec5SDimitry Andric .addReg(RegLo) 21030b57cec5SDimitry Andric .add(MI.getOperand(1))); 21040b57cec5SDimitry Andric 21050b57cec5SDimitry Andric MachineInstrBuilder MIB = BuildMI(MF, DL, get(AMDGPU::S_ADDC_U32), RegHi) 21060b57cec5SDimitry Andric .addReg(RegHi); 21070b57cec5SDimitry Andric MIB.add(MI.getOperand(2)); 21080b57cec5SDimitry Andric 21090b57cec5SDimitry Andric Bundler.append(MIB); 21100b57cec5SDimitry Andric finalizeBundle(MBB, Bundler.begin()); 21110b57cec5SDimitry Andric 21120b57cec5SDimitry Andric MI.eraseFromParent(); 21130b57cec5SDimitry Andric break; 21140b57cec5SDimitry Andric } 2115fe6060f1SDimitry Andric case AMDGPU::ENTER_STRICT_WWM: { 21160b57cec5SDimitry Andric // This only gets its own opcode so that SIPreAllocateWWMRegs can tell when 2117fe6060f1SDimitry Andric // Whole Wave Mode is entered. 21180b57cec5SDimitry Andric MI.setDesc(get(ST.isWave32() ? AMDGPU::S_OR_SAVEEXEC_B32 21190b57cec5SDimitry Andric : AMDGPU::S_OR_SAVEEXEC_B64)); 21200b57cec5SDimitry Andric break; 21210b57cec5SDimitry Andric } 2122fe6060f1SDimitry Andric case AMDGPU::ENTER_STRICT_WQM: { 21230b57cec5SDimitry Andric // This only gets its own opcode so that SIPreAllocateWWMRegs can tell when 2124fe6060f1SDimitry Andric // STRICT_WQM is entered. 2125fe6060f1SDimitry Andric const unsigned Exec = ST.isWave32() ? AMDGPU::EXEC_LO : AMDGPU::EXEC; 2126fe6060f1SDimitry Andric const unsigned WQMOp = ST.isWave32() ? AMDGPU::S_WQM_B32 : AMDGPU::S_WQM_B64; 2127fe6060f1SDimitry Andric const unsigned MovOp = ST.isWave32() ? AMDGPU::S_MOV_B32 : AMDGPU::S_MOV_B64; 2128fe6060f1SDimitry Andric BuildMI(MBB, MI, DL, get(MovOp), MI.getOperand(0).getReg()).addReg(Exec); 2129fe6060f1SDimitry Andric BuildMI(MBB, MI, DL, get(WQMOp), Exec).addReg(Exec); 2130fe6060f1SDimitry Andric 2131fe6060f1SDimitry Andric MI.eraseFromParent(); 2132fe6060f1SDimitry Andric break; 2133fe6060f1SDimitry Andric } 2134fe6060f1SDimitry Andric case AMDGPU::EXIT_STRICT_WWM: 2135fe6060f1SDimitry Andric case AMDGPU::EXIT_STRICT_WQM: { 2136fe6060f1SDimitry Andric // This only gets its own opcode so that SIPreAllocateWWMRegs can tell when 2137fe6060f1SDimitry Andric // WWM/STICT_WQM is exited. 21380b57cec5SDimitry Andric MI.setDesc(get(ST.isWave32() ? AMDGPU::S_MOV_B32 : AMDGPU::S_MOV_B64)); 21390b57cec5SDimitry Andric break; 21400b57cec5SDimitry Andric } 2141*81ad6265SDimitry Andric case AMDGPU::SI_RETURN: { 2142*81ad6265SDimitry Andric const MachineFunction *MF = MBB.getParent(); 2143*81ad6265SDimitry Andric const GCNSubtarget &ST = MF->getSubtarget<GCNSubtarget>(); 2144*81ad6265SDimitry Andric const SIRegisterInfo *TRI = ST.getRegisterInfo(); 2145*81ad6265SDimitry Andric // Hiding the return address use with SI_RETURN may lead to extra kills in 2146*81ad6265SDimitry Andric // the function and missing live-ins. We are fine in practice because callee 2147*81ad6265SDimitry Andric // saved register handling ensures the register value is restored before 2148*81ad6265SDimitry Andric // RET, but we need the undef flag here to appease the MachineVerifier 2149*81ad6265SDimitry Andric // liveness checks. 2150*81ad6265SDimitry Andric MachineInstrBuilder MIB = 2151*81ad6265SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::S_SETPC_B64_return)) 2152*81ad6265SDimitry Andric .addReg(TRI->getReturnAddressReg(*MF), RegState::Undef); 2153*81ad6265SDimitry Andric 2154*81ad6265SDimitry Andric MIB.copyImplicitOps(MI); 2155*81ad6265SDimitry Andric MI.eraseFromParent(); 2156*81ad6265SDimitry Andric break; 2157*81ad6265SDimitry Andric } 21580b57cec5SDimitry Andric } 21590b57cec5SDimitry Andric return true; 21600b57cec5SDimitry Andric } 21610b57cec5SDimitry Andric 21628bcb0991SDimitry Andric std::pair<MachineInstr*, MachineInstr*> 21638bcb0991SDimitry Andric SIInstrInfo::expandMovDPP64(MachineInstr &MI) const { 21648bcb0991SDimitry Andric assert (MI.getOpcode() == AMDGPU::V_MOV_B64_DPP_PSEUDO); 21658bcb0991SDimitry Andric 2166*81ad6265SDimitry Andric if (ST.hasMovB64() && 2167*81ad6265SDimitry Andric AMDGPU::isLegal64BitDPPControl( 2168*81ad6265SDimitry Andric getNamedOperand(MI, AMDGPU::OpName::dpp_ctrl)->getImm())) { 2169*81ad6265SDimitry Andric MI.setDesc(get(AMDGPU::V_MOV_B64_dpp)); 2170*81ad6265SDimitry Andric return std::make_pair(&MI, nullptr); 2171*81ad6265SDimitry Andric } 2172*81ad6265SDimitry Andric 21738bcb0991SDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 21748bcb0991SDimitry Andric DebugLoc DL = MBB.findDebugLoc(MI); 21758bcb0991SDimitry Andric MachineFunction *MF = MBB.getParent(); 21768bcb0991SDimitry Andric MachineRegisterInfo &MRI = MF->getRegInfo(); 21778bcb0991SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 21788bcb0991SDimitry Andric unsigned Part = 0; 21798bcb0991SDimitry Andric MachineInstr *Split[2]; 21808bcb0991SDimitry Andric 21818bcb0991SDimitry Andric for (auto Sub : { AMDGPU::sub0, AMDGPU::sub1 }) { 21828bcb0991SDimitry Andric auto MovDPP = BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_dpp)); 21838bcb0991SDimitry Andric if (Dst.isPhysical()) { 21848bcb0991SDimitry Andric MovDPP.addDef(RI.getSubReg(Dst, Sub)); 21858bcb0991SDimitry Andric } else { 21868bcb0991SDimitry Andric assert(MRI.isSSA()); 21878bcb0991SDimitry Andric auto Tmp = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 21888bcb0991SDimitry Andric MovDPP.addDef(Tmp); 21898bcb0991SDimitry Andric } 21908bcb0991SDimitry Andric 21918bcb0991SDimitry Andric for (unsigned I = 1; I <= 2; ++I) { // old and src operands. 21928bcb0991SDimitry Andric const MachineOperand &SrcOp = MI.getOperand(I); 21938bcb0991SDimitry Andric assert(!SrcOp.isFPImm()); 21948bcb0991SDimitry Andric if (SrcOp.isImm()) { 21958bcb0991SDimitry Andric APInt Imm(64, SrcOp.getImm()); 21968bcb0991SDimitry Andric Imm.ashrInPlace(Part * 32); 21978bcb0991SDimitry Andric MovDPP.addImm(Imm.getLoBits(32).getZExtValue()); 21988bcb0991SDimitry Andric } else { 21998bcb0991SDimitry Andric assert(SrcOp.isReg()); 22008bcb0991SDimitry Andric Register Src = SrcOp.getReg(); 22018bcb0991SDimitry Andric if (Src.isPhysical()) 22028bcb0991SDimitry Andric MovDPP.addReg(RI.getSubReg(Src, Sub)); 22038bcb0991SDimitry Andric else 22048bcb0991SDimitry Andric MovDPP.addReg(Src, SrcOp.isUndef() ? RegState::Undef : 0, Sub); 22058bcb0991SDimitry Andric } 22068bcb0991SDimitry Andric } 22078bcb0991SDimitry Andric 22088bcb0991SDimitry Andric for (unsigned I = 3; I < MI.getNumExplicitOperands(); ++I) 22098bcb0991SDimitry Andric MovDPP.addImm(MI.getOperand(I).getImm()); 22108bcb0991SDimitry Andric 22118bcb0991SDimitry Andric Split[Part] = MovDPP; 22128bcb0991SDimitry Andric ++Part; 22138bcb0991SDimitry Andric } 22148bcb0991SDimitry Andric 22158bcb0991SDimitry Andric if (Dst.isVirtual()) 22168bcb0991SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::REG_SEQUENCE), Dst) 22178bcb0991SDimitry Andric .addReg(Split[0]->getOperand(0).getReg()) 22188bcb0991SDimitry Andric .addImm(AMDGPU::sub0) 22198bcb0991SDimitry Andric .addReg(Split[1]->getOperand(0).getReg()) 22208bcb0991SDimitry Andric .addImm(AMDGPU::sub1); 22218bcb0991SDimitry Andric 22228bcb0991SDimitry Andric MI.eraseFromParent(); 22238bcb0991SDimitry Andric return std::make_pair(Split[0], Split[1]); 22248bcb0991SDimitry Andric } 22258bcb0991SDimitry Andric 22260b57cec5SDimitry Andric bool SIInstrInfo::swapSourceModifiers(MachineInstr &MI, 22270b57cec5SDimitry Andric MachineOperand &Src0, 22280b57cec5SDimitry Andric unsigned Src0OpName, 22290b57cec5SDimitry Andric MachineOperand &Src1, 22300b57cec5SDimitry Andric unsigned Src1OpName) const { 22310b57cec5SDimitry Andric MachineOperand *Src0Mods = getNamedOperand(MI, Src0OpName); 22320b57cec5SDimitry Andric if (!Src0Mods) 22330b57cec5SDimitry Andric return false; 22340b57cec5SDimitry Andric 22350b57cec5SDimitry Andric MachineOperand *Src1Mods = getNamedOperand(MI, Src1OpName); 22360b57cec5SDimitry Andric assert(Src1Mods && 22370b57cec5SDimitry Andric "All commutable instructions have both src0 and src1 modifiers"); 22380b57cec5SDimitry Andric 22390b57cec5SDimitry Andric int Src0ModsVal = Src0Mods->getImm(); 22400b57cec5SDimitry Andric int Src1ModsVal = Src1Mods->getImm(); 22410b57cec5SDimitry Andric 22420b57cec5SDimitry Andric Src1Mods->setImm(Src0ModsVal); 22430b57cec5SDimitry Andric Src0Mods->setImm(Src1ModsVal); 22440b57cec5SDimitry Andric return true; 22450b57cec5SDimitry Andric } 22460b57cec5SDimitry Andric 22470b57cec5SDimitry Andric static MachineInstr *swapRegAndNonRegOperand(MachineInstr &MI, 22480b57cec5SDimitry Andric MachineOperand &RegOp, 22490b57cec5SDimitry Andric MachineOperand &NonRegOp) { 22508bcb0991SDimitry Andric Register Reg = RegOp.getReg(); 22510b57cec5SDimitry Andric unsigned SubReg = RegOp.getSubReg(); 22520b57cec5SDimitry Andric bool IsKill = RegOp.isKill(); 22530b57cec5SDimitry Andric bool IsDead = RegOp.isDead(); 22540b57cec5SDimitry Andric bool IsUndef = RegOp.isUndef(); 22550b57cec5SDimitry Andric bool IsDebug = RegOp.isDebug(); 22560b57cec5SDimitry Andric 22570b57cec5SDimitry Andric if (NonRegOp.isImm()) 22580b57cec5SDimitry Andric RegOp.ChangeToImmediate(NonRegOp.getImm()); 22590b57cec5SDimitry Andric else if (NonRegOp.isFI()) 22600b57cec5SDimitry Andric RegOp.ChangeToFrameIndex(NonRegOp.getIndex()); 22615ffd83dbSDimitry Andric else if (NonRegOp.isGlobal()) { 22625ffd83dbSDimitry Andric RegOp.ChangeToGA(NonRegOp.getGlobal(), NonRegOp.getOffset(), 22635ffd83dbSDimitry Andric NonRegOp.getTargetFlags()); 22645ffd83dbSDimitry Andric } else 22650b57cec5SDimitry Andric return nullptr; 22660b57cec5SDimitry Andric 22675ffd83dbSDimitry Andric // Make sure we don't reinterpret a subreg index in the target flags. 22685ffd83dbSDimitry Andric RegOp.setTargetFlags(NonRegOp.getTargetFlags()); 22695ffd83dbSDimitry Andric 22700b57cec5SDimitry Andric NonRegOp.ChangeToRegister(Reg, false, false, IsKill, IsDead, IsUndef, IsDebug); 22710b57cec5SDimitry Andric NonRegOp.setSubReg(SubReg); 22720b57cec5SDimitry Andric 22730b57cec5SDimitry Andric return &MI; 22740b57cec5SDimitry Andric } 22750b57cec5SDimitry Andric 22760b57cec5SDimitry Andric MachineInstr *SIInstrInfo::commuteInstructionImpl(MachineInstr &MI, bool NewMI, 22770b57cec5SDimitry Andric unsigned Src0Idx, 22780b57cec5SDimitry Andric unsigned Src1Idx) const { 22790b57cec5SDimitry Andric assert(!NewMI && "this should never be used"); 22800b57cec5SDimitry Andric 22810b57cec5SDimitry Andric unsigned Opc = MI.getOpcode(); 22820b57cec5SDimitry Andric int CommutedOpcode = commuteOpcode(Opc); 22830b57cec5SDimitry Andric if (CommutedOpcode == -1) 22840b57cec5SDimitry Andric return nullptr; 22850b57cec5SDimitry Andric 22860b57cec5SDimitry Andric assert(AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0) == 22870b57cec5SDimitry Andric static_cast<int>(Src0Idx) && 22880b57cec5SDimitry Andric AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1) == 22890b57cec5SDimitry Andric static_cast<int>(Src1Idx) && 22900b57cec5SDimitry Andric "inconsistency with findCommutedOpIndices"); 22910b57cec5SDimitry Andric 22920b57cec5SDimitry Andric MachineOperand &Src0 = MI.getOperand(Src0Idx); 22930b57cec5SDimitry Andric MachineOperand &Src1 = MI.getOperand(Src1Idx); 22940b57cec5SDimitry Andric 22950b57cec5SDimitry Andric MachineInstr *CommutedMI = nullptr; 22960b57cec5SDimitry Andric if (Src0.isReg() && Src1.isReg()) { 22970b57cec5SDimitry Andric if (isOperandLegal(MI, Src1Idx, &Src0)) { 22980b57cec5SDimitry Andric // Be sure to copy the source modifiers to the right place. 22990b57cec5SDimitry Andric CommutedMI 23000b57cec5SDimitry Andric = TargetInstrInfo::commuteInstructionImpl(MI, NewMI, Src0Idx, Src1Idx); 23010b57cec5SDimitry Andric } 23020b57cec5SDimitry Andric 23030b57cec5SDimitry Andric } else if (Src0.isReg() && !Src1.isReg()) { 23040b57cec5SDimitry Andric // src0 should always be able to support any operand type, so no need to 23050b57cec5SDimitry Andric // check operand legality. 23060b57cec5SDimitry Andric CommutedMI = swapRegAndNonRegOperand(MI, Src0, Src1); 23070b57cec5SDimitry Andric } else if (!Src0.isReg() && Src1.isReg()) { 23080b57cec5SDimitry Andric if (isOperandLegal(MI, Src1Idx, &Src0)) 23090b57cec5SDimitry Andric CommutedMI = swapRegAndNonRegOperand(MI, Src1, Src0); 23100b57cec5SDimitry Andric } else { 23110b57cec5SDimitry Andric // FIXME: Found two non registers to commute. This does happen. 23120b57cec5SDimitry Andric return nullptr; 23130b57cec5SDimitry Andric } 23140b57cec5SDimitry Andric 23150b57cec5SDimitry Andric if (CommutedMI) { 23160b57cec5SDimitry Andric swapSourceModifiers(MI, Src0, AMDGPU::OpName::src0_modifiers, 23170b57cec5SDimitry Andric Src1, AMDGPU::OpName::src1_modifiers); 23180b57cec5SDimitry Andric 23190b57cec5SDimitry Andric CommutedMI->setDesc(get(CommutedOpcode)); 23200b57cec5SDimitry Andric } 23210b57cec5SDimitry Andric 23220b57cec5SDimitry Andric return CommutedMI; 23230b57cec5SDimitry Andric } 23240b57cec5SDimitry Andric 23250b57cec5SDimitry Andric // This needs to be implemented because the source modifiers may be inserted 23260b57cec5SDimitry Andric // between the true commutable operands, and the base 23270b57cec5SDimitry Andric // TargetInstrInfo::commuteInstruction uses it. 23288bcb0991SDimitry Andric bool SIInstrInfo::findCommutedOpIndices(const MachineInstr &MI, 23298bcb0991SDimitry Andric unsigned &SrcOpIdx0, 23300b57cec5SDimitry Andric unsigned &SrcOpIdx1) const { 23310b57cec5SDimitry Andric return findCommutedOpIndices(MI.getDesc(), SrcOpIdx0, SrcOpIdx1); 23320b57cec5SDimitry Andric } 23330b57cec5SDimitry Andric 23340b57cec5SDimitry Andric bool SIInstrInfo::findCommutedOpIndices(MCInstrDesc Desc, unsigned &SrcOpIdx0, 23350b57cec5SDimitry Andric unsigned &SrcOpIdx1) const { 23360b57cec5SDimitry Andric if (!Desc.isCommutable()) 23370b57cec5SDimitry Andric return false; 23380b57cec5SDimitry Andric 23390b57cec5SDimitry Andric unsigned Opc = Desc.getOpcode(); 23400b57cec5SDimitry Andric int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0); 23410b57cec5SDimitry Andric if (Src0Idx == -1) 23420b57cec5SDimitry Andric return false; 23430b57cec5SDimitry Andric 23440b57cec5SDimitry Andric int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1); 23450b57cec5SDimitry Andric if (Src1Idx == -1) 23460b57cec5SDimitry Andric return false; 23470b57cec5SDimitry Andric 23480b57cec5SDimitry Andric return fixCommutedOpIndices(SrcOpIdx0, SrcOpIdx1, Src0Idx, Src1Idx); 23490b57cec5SDimitry Andric } 23500b57cec5SDimitry Andric 23510b57cec5SDimitry Andric bool SIInstrInfo::isBranchOffsetInRange(unsigned BranchOp, 23520b57cec5SDimitry Andric int64_t BrOffset) const { 23530b57cec5SDimitry Andric // BranchRelaxation should never have to check s_setpc_b64 because its dest 23540b57cec5SDimitry Andric // block is unanalyzable. 23550b57cec5SDimitry Andric assert(BranchOp != AMDGPU::S_SETPC_B64); 23560b57cec5SDimitry Andric 23570b57cec5SDimitry Andric // Convert to dwords. 23580b57cec5SDimitry Andric BrOffset /= 4; 23590b57cec5SDimitry Andric 23600b57cec5SDimitry Andric // The branch instructions do PC += signext(SIMM16 * 4) + 4, so the offset is 23610b57cec5SDimitry Andric // from the next instruction. 23620b57cec5SDimitry Andric BrOffset -= 1; 23630b57cec5SDimitry Andric 23640b57cec5SDimitry Andric return isIntN(BranchOffsetBits, BrOffset); 23650b57cec5SDimitry Andric } 23660b57cec5SDimitry Andric 23670b57cec5SDimitry Andric MachineBasicBlock *SIInstrInfo::getBranchDestBlock( 23680b57cec5SDimitry Andric const MachineInstr &MI) const { 23690b57cec5SDimitry Andric if (MI.getOpcode() == AMDGPU::S_SETPC_B64) { 23700b57cec5SDimitry Andric // This would be a difficult analysis to perform, but can always be legal so 23710b57cec5SDimitry Andric // there's no need to analyze it. 23720b57cec5SDimitry Andric return nullptr; 23730b57cec5SDimitry Andric } 23740b57cec5SDimitry Andric 23750b57cec5SDimitry Andric return MI.getOperand(0).getMBB(); 23760b57cec5SDimitry Andric } 23770b57cec5SDimitry Andric 2378349cc55cSDimitry Andric void SIInstrInfo::insertIndirectBranch(MachineBasicBlock &MBB, 23790b57cec5SDimitry Andric MachineBasicBlock &DestBB, 2380349cc55cSDimitry Andric MachineBasicBlock &RestoreBB, 2381349cc55cSDimitry Andric const DebugLoc &DL, int64_t BrOffset, 23820b57cec5SDimitry Andric RegScavenger *RS) const { 23830b57cec5SDimitry Andric assert(RS && "RegScavenger required for long branching"); 23840b57cec5SDimitry Andric assert(MBB.empty() && 23850b57cec5SDimitry Andric "new block should be inserted for expanding unconditional branch"); 23860b57cec5SDimitry Andric assert(MBB.pred_size() == 1); 2387349cc55cSDimitry Andric assert(RestoreBB.empty() && 2388349cc55cSDimitry Andric "restore block should be inserted for restoring clobbered registers"); 23890b57cec5SDimitry Andric 23900b57cec5SDimitry Andric MachineFunction *MF = MBB.getParent(); 23910b57cec5SDimitry Andric MachineRegisterInfo &MRI = MF->getRegInfo(); 23920b57cec5SDimitry Andric 23930b57cec5SDimitry Andric // FIXME: Virtual register workaround for RegScavenger not working with empty 23940b57cec5SDimitry Andric // blocks. 23958bcb0991SDimitry Andric Register PCReg = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass); 23960b57cec5SDimitry Andric 23970b57cec5SDimitry Andric auto I = MBB.end(); 23980b57cec5SDimitry Andric 23990b57cec5SDimitry Andric // We need to compute the offset relative to the instruction immediately after 24000b57cec5SDimitry Andric // s_getpc_b64. Insert pc arithmetic code before last terminator. 24010b57cec5SDimitry Andric MachineInstr *GetPC = BuildMI(MBB, I, DL, get(AMDGPU::S_GETPC_B64), PCReg); 24020b57cec5SDimitry Andric 2403fe6060f1SDimitry Andric auto &MCCtx = MF->getContext(); 2404fe6060f1SDimitry Andric MCSymbol *PostGetPCLabel = 2405fe6060f1SDimitry Andric MCCtx.createTempSymbol("post_getpc", /*AlwaysAddSuffix=*/true); 2406fe6060f1SDimitry Andric GetPC->setPostInstrSymbol(*MF, PostGetPCLabel); 2407fe6060f1SDimitry Andric 2408fe6060f1SDimitry Andric MCSymbol *OffsetLo = 2409fe6060f1SDimitry Andric MCCtx.createTempSymbol("offset_lo", /*AlwaysAddSuffix=*/true); 2410fe6060f1SDimitry Andric MCSymbol *OffsetHi = 2411fe6060f1SDimitry Andric MCCtx.createTempSymbol("offset_hi", /*AlwaysAddSuffix=*/true); 24120b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::S_ADD_U32)) 24130b57cec5SDimitry Andric .addReg(PCReg, RegState::Define, AMDGPU::sub0) 24140b57cec5SDimitry Andric .addReg(PCReg, 0, AMDGPU::sub0) 2415fe6060f1SDimitry Andric .addSym(OffsetLo, MO_FAR_BRANCH_OFFSET); 24160b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::S_ADDC_U32)) 24170b57cec5SDimitry Andric .addReg(PCReg, RegState::Define, AMDGPU::sub1) 24180b57cec5SDimitry Andric .addReg(PCReg, 0, AMDGPU::sub1) 2419fe6060f1SDimitry Andric .addSym(OffsetHi, MO_FAR_BRANCH_OFFSET); 24200b57cec5SDimitry Andric 24210b57cec5SDimitry Andric // Insert the indirect branch after the other terminator. 24220b57cec5SDimitry Andric BuildMI(&MBB, DL, get(AMDGPU::S_SETPC_B64)) 24230b57cec5SDimitry Andric .addReg(PCReg); 24240b57cec5SDimitry Andric 24250b57cec5SDimitry Andric // FIXME: If spilling is necessary, this will fail because this scavenger has 24260b57cec5SDimitry Andric // no emergency stack slots. It is non-trivial to spill in this situation, 24270b57cec5SDimitry Andric // because the restore code needs to be specially placed after the 24280b57cec5SDimitry Andric // jump. BranchRelaxation then needs to be made aware of the newly inserted 24290b57cec5SDimitry Andric // block. 24300b57cec5SDimitry Andric // 24310b57cec5SDimitry Andric // If a spill is needed for the pc register pair, we need to insert a spill 24320b57cec5SDimitry Andric // restore block right before the destination block, and insert a short branch 24330b57cec5SDimitry Andric // into the old destination block's fallthrough predecessor. 24340b57cec5SDimitry Andric // e.g.: 24350b57cec5SDimitry Andric // 24360b57cec5SDimitry Andric // s_cbranch_scc0 skip_long_branch: 24370b57cec5SDimitry Andric // 24380b57cec5SDimitry Andric // long_branch_bb: 24390b57cec5SDimitry Andric // spill s[8:9] 24400b57cec5SDimitry Andric // s_getpc_b64 s[8:9] 24410b57cec5SDimitry Andric // s_add_u32 s8, s8, restore_bb 24420b57cec5SDimitry Andric // s_addc_u32 s9, s9, 0 24430b57cec5SDimitry Andric // s_setpc_b64 s[8:9] 24440b57cec5SDimitry Andric // 24450b57cec5SDimitry Andric // skip_long_branch: 24460b57cec5SDimitry Andric // foo; 24470b57cec5SDimitry Andric // 24480b57cec5SDimitry Andric // ..... 24490b57cec5SDimitry Andric // 24500b57cec5SDimitry Andric // dest_bb_fallthrough_predecessor: 24510b57cec5SDimitry Andric // bar; 24520b57cec5SDimitry Andric // s_branch dest_bb 24530b57cec5SDimitry Andric // 24540b57cec5SDimitry Andric // restore_bb: 24550b57cec5SDimitry Andric // restore s[8:9] 24560b57cec5SDimitry Andric // fallthrough dest_bb 24570b57cec5SDimitry Andric /// 24580b57cec5SDimitry Andric // dest_bb: 24590b57cec5SDimitry Andric // buzz; 24600b57cec5SDimitry Andric 24610b57cec5SDimitry Andric RS->enterBasicBlockEnd(MBB); 2462e8d8bef9SDimitry Andric Register Scav = RS->scavengeRegisterBackwards( 2463349cc55cSDimitry Andric AMDGPU::SReg_64RegClass, MachineBasicBlock::iterator(GetPC), 2464349cc55cSDimitry Andric /* RestoreAfter */ false, 0, /* AllowSpill */ false); 2465349cc55cSDimitry Andric if (Scav) { 2466349cc55cSDimitry Andric RS->setRegUsed(Scav); 24670b57cec5SDimitry Andric MRI.replaceRegWith(PCReg, Scav); 24680b57cec5SDimitry Andric MRI.clearVirtRegs(); 2469349cc55cSDimitry Andric } else { 2470349cc55cSDimitry Andric // As SGPR needs VGPR to be spilled, we reuse the slot of temporary VGPR for 2471349cc55cSDimitry Andric // SGPR spill. 2472349cc55cSDimitry Andric const GCNSubtarget &ST = MF->getSubtarget<GCNSubtarget>(); 2473349cc55cSDimitry Andric const SIRegisterInfo *TRI = ST.getRegisterInfo(); 2474349cc55cSDimitry Andric TRI->spillEmergencySGPR(GetPC, RestoreBB, AMDGPU::SGPR0_SGPR1, RS); 2475349cc55cSDimitry Andric MRI.replaceRegWith(PCReg, AMDGPU::SGPR0_SGPR1); 2476349cc55cSDimitry Andric MRI.clearVirtRegs(); 2477349cc55cSDimitry Andric } 24780b57cec5SDimitry Andric 2479349cc55cSDimitry Andric MCSymbol *DestLabel = Scav ? DestBB.getSymbol() : RestoreBB.getSymbol(); 2480fe6060f1SDimitry Andric // Now, the distance could be defined. 2481fe6060f1SDimitry Andric auto *Offset = MCBinaryExpr::createSub( 2482349cc55cSDimitry Andric MCSymbolRefExpr::create(DestLabel, MCCtx), 2483fe6060f1SDimitry Andric MCSymbolRefExpr::create(PostGetPCLabel, MCCtx), MCCtx); 2484fe6060f1SDimitry Andric // Add offset assignments. 2485fe6060f1SDimitry Andric auto *Mask = MCConstantExpr::create(0xFFFFFFFFULL, MCCtx); 2486fe6060f1SDimitry Andric OffsetLo->setVariableValue(MCBinaryExpr::createAnd(Offset, Mask, MCCtx)); 2487fe6060f1SDimitry Andric auto *ShAmt = MCConstantExpr::create(32, MCCtx); 2488fe6060f1SDimitry Andric OffsetHi->setVariableValue(MCBinaryExpr::createAShr(Offset, ShAmt, MCCtx)); 24890b57cec5SDimitry Andric } 24900b57cec5SDimitry Andric 24910b57cec5SDimitry Andric unsigned SIInstrInfo::getBranchOpcode(SIInstrInfo::BranchPredicate Cond) { 24920b57cec5SDimitry Andric switch (Cond) { 24930b57cec5SDimitry Andric case SIInstrInfo::SCC_TRUE: 24940b57cec5SDimitry Andric return AMDGPU::S_CBRANCH_SCC1; 24950b57cec5SDimitry Andric case SIInstrInfo::SCC_FALSE: 24960b57cec5SDimitry Andric return AMDGPU::S_CBRANCH_SCC0; 24970b57cec5SDimitry Andric case SIInstrInfo::VCCNZ: 24980b57cec5SDimitry Andric return AMDGPU::S_CBRANCH_VCCNZ; 24990b57cec5SDimitry Andric case SIInstrInfo::VCCZ: 25000b57cec5SDimitry Andric return AMDGPU::S_CBRANCH_VCCZ; 25010b57cec5SDimitry Andric case SIInstrInfo::EXECNZ: 25020b57cec5SDimitry Andric return AMDGPU::S_CBRANCH_EXECNZ; 25030b57cec5SDimitry Andric case SIInstrInfo::EXECZ: 25040b57cec5SDimitry Andric return AMDGPU::S_CBRANCH_EXECZ; 25050b57cec5SDimitry Andric default: 25060b57cec5SDimitry Andric llvm_unreachable("invalid branch predicate"); 25070b57cec5SDimitry Andric } 25080b57cec5SDimitry Andric } 25090b57cec5SDimitry Andric 25100b57cec5SDimitry Andric SIInstrInfo::BranchPredicate SIInstrInfo::getBranchPredicate(unsigned Opcode) { 25110b57cec5SDimitry Andric switch (Opcode) { 25120b57cec5SDimitry Andric case AMDGPU::S_CBRANCH_SCC0: 25130b57cec5SDimitry Andric return SCC_FALSE; 25140b57cec5SDimitry Andric case AMDGPU::S_CBRANCH_SCC1: 25150b57cec5SDimitry Andric return SCC_TRUE; 25160b57cec5SDimitry Andric case AMDGPU::S_CBRANCH_VCCNZ: 25170b57cec5SDimitry Andric return VCCNZ; 25180b57cec5SDimitry Andric case AMDGPU::S_CBRANCH_VCCZ: 25190b57cec5SDimitry Andric return VCCZ; 25200b57cec5SDimitry Andric case AMDGPU::S_CBRANCH_EXECNZ: 25210b57cec5SDimitry Andric return EXECNZ; 25220b57cec5SDimitry Andric case AMDGPU::S_CBRANCH_EXECZ: 25230b57cec5SDimitry Andric return EXECZ; 25240b57cec5SDimitry Andric default: 25250b57cec5SDimitry Andric return INVALID_BR; 25260b57cec5SDimitry Andric } 25270b57cec5SDimitry Andric } 25280b57cec5SDimitry Andric 25290b57cec5SDimitry Andric bool SIInstrInfo::analyzeBranchImpl(MachineBasicBlock &MBB, 25300b57cec5SDimitry Andric MachineBasicBlock::iterator I, 25310b57cec5SDimitry Andric MachineBasicBlock *&TBB, 25320b57cec5SDimitry Andric MachineBasicBlock *&FBB, 25330b57cec5SDimitry Andric SmallVectorImpl<MachineOperand> &Cond, 25340b57cec5SDimitry Andric bool AllowModify) const { 25350b57cec5SDimitry Andric if (I->getOpcode() == AMDGPU::S_BRANCH) { 25360b57cec5SDimitry Andric // Unconditional Branch 25370b57cec5SDimitry Andric TBB = I->getOperand(0).getMBB(); 25380b57cec5SDimitry Andric return false; 25390b57cec5SDimitry Andric } 25400b57cec5SDimitry Andric 25410b57cec5SDimitry Andric MachineBasicBlock *CondBB = nullptr; 25420b57cec5SDimitry Andric 25430b57cec5SDimitry Andric if (I->getOpcode() == AMDGPU::SI_NON_UNIFORM_BRCOND_PSEUDO) { 25440b57cec5SDimitry Andric CondBB = I->getOperand(1).getMBB(); 25450b57cec5SDimitry Andric Cond.push_back(I->getOperand(0)); 25460b57cec5SDimitry Andric } else { 25470b57cec5SDimitry Andric BranchPredicate Pred = getBranchPredicate(I->getOpcode()); 25480b57cec5SDimitry Andric if (Pred == INVALID_BR) 25490b57cec5SDimitry Andric return true; 25500b57cec5SDimitry Andric 25510b57cec5SDimitry Andric CondBB = I->getOperand(0).getMBB(); 25520b57cec5SDimitry Andric Cond.push_back(MachineOperand::CreateImm(Pred)); 25530b57cec5SDimitry Andric Cond.push_back(I->getOperand(1)); // Save the branch register. 25540b57cec5SDimitry Andric } 25550b57cec5SDimitry Andric ++I; 25560b57cec5SDimitry Andric 25570b57cec5SDimitry Andric if (I == MBB.end()) { 25580b57cec5SDimitry Andric // Conditional branch followed by fall-through. 25590b57cec5SDimitry Andric TBB = CondBB; 25600b57cec5SDimitry Andric return false; 25610b57cec5SDimitry Andric } 25620b57cec5SDimitry Andric 25630b57cec5SDimitry Andric if (I->getOpcode() == AMDGPU::S_BRANCH) { 25640b57cec5SDimitry Andric TBB = CondBB; 25650b57cec5SDimitry Andric FBB = I->getOperand(0).getMBB(); 25660b57cec5SDimitry Andric return false; 25670b57cec5SDimitry Andric } 25680b57cec5SDimitry Andric 25690b57cec5SDimitry Andric return true; 25700b57cec5SDimitry Andric } 25710b57cec5SDimitry Andric 25720b57cec5SDimitry Andric bool SIInstrInfo::analyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB, 25730b57cec5SDimitry Andric MachineBasicBlock *&FBB, 25740b57cec5SDimitry Andric SmallVectorImpl<MachineOperand> &Cond, 25750b57cec5SDimitry Andric bool AllowModify) const { 25760b57cec5SDimitry Andric MachineBasicBlock::iterator I = MBB.getFirstTerminator(); 25770b57cec5SDimitry Andric auto E = MBB.end(); 25780b57cec5SDimitry Andric if (I == E) 25790b57cec5SDimitry Andric return false; 25800b57cec5SDimitry Andric 25810b57cec5SDimitry Andric // Skip over the instructions that are artificially terminators for special 25820b57cec5SDimitry Andric // exec management. 2583fe6060f1SDimitry Andric while (I != E && !I->isBranch() && !I->isReturn()) { 25840b57cec5SDimitry Andric switch (I->getOpcode()) { 25850b57cec5SDimitry Andric case AMDGPU::S_MOV_B64_term: 25860b57cec5SDimitry Andric case AMDGPU::S_XOR_B64_term: 2587e8d8bef9SDimitry Andric case AMDGPU::S_OR_B64_term: 25880b57cec5SDimitry Andric case AMDGPU::S_ANDN2_B64_term: 2589fe6060f1SDimitry Andric case AMDGPU::S_AND_B64_term: 25900b57cec5SDimitry Andric case AMDGPU::S_MOV_B32_term: 25910b57cec5SDimitry Andric case AMDGPU::S_XOR_B32_term: 25920b57cec5SDimitry Andric case AMDGPU::S_OR_B32_term: 25930b57cec5SDimitry Andric case AMDGPU::S_ANDN2_B32_term: 2594fe6060f1SDimitry Andric case AMDGPU::S_AND_B32_term: 25950b57cec5SDimitry Andric break; 25960b57cec5SDimitry Andric case AMDGPU::SI_IF: 25970b57cec5SDimitry Andric case AMDGPU::SI_ELSE: 25980b57cec5SDimitry Andric case AMDGPU::SI_KILL_I1_TERMINATOR: 25990b57cec5SDimitry Andric case AMDGPU::SI_KILL_F32_COND_IMM_TERMINATOR: 26000b57cec5SDimitry Andric // FIXME: It's messy that these need to be considered here at all. 26010b57cec5SDimitry Andric return true; 26020b57cec5SDimitry Andric default: 26030b57cec5SDimitry Andric llvm_unreachable("unexpected non-branch terminator inst"); 26040b57cec5SDimitry Andric } 26050b57cec5SDimitry Andric 26060b57cec5SDimitry Andric ++I; 26070b57cec5SDimitry Andric } 26080b57cec5SDimitry Andric 26090b57cec5SDimitry Andric if (I == E) 26100b57cec5SDimitry Andric return false; 26110b57cec5SDimitry Andric 26120b57cec5SDimitry Andric return analyzeBranchImpl(MBB, I, TBB, FBB, Cond, AllowModify); 26130b57cec5SDimitry Andric } 26140b57cec5SDimitry Andric 26150b57cec5SDimitry Andric unsigned SIInstrInfo::removeBranch(MachineBasicBlock &MBB, 26160b57cec5SDimitry Andric int *BytesRemoved) const { 26170b57cec5SDimitry Andric unsigned Count = 0; 26180b57cec5SDimitry Andric unsigned RemovedSize = 0; 2619349cc55cSDimitry Andric for (MachineInstr &MI : llvm::make_early_inc_range(MBB.terminators())) { 2620349cc55cSDimitry Andric // Skip over artificial terminators when removing instructions. 2621349cc55cSDimitry Andric if (MI.isBranch() || MI.isReturn()) { 2622349cc55cSDimitry Andric RemovedSize += getInstSizeInBytes(MI); 2623349cc55cSDimitry Andric MI.eraseFromParent(); 26240b57cec5SDimitry Andric ++Count; 2625349cc55cSDimitry Andric } 26260b57cec5SDimitry Andric } 26270b57cec5SDimitry Andric 26280b57cec5SDimitry Andric if (BytesRemoved) 26290b57cec5SDimitry Andric *BytesRemoved = RemovedSize; 26300b57cec5SDimitry Andric 26310b57cec5SDimitry Andric return Count; 26320b57cec5SDimitry Andric } 26330b57cec5SDimitry Andric 26340b57cec5SDimitry Andric // Copy the flags onto the implicit condition register operand. 26350b57cec5SDimitry Andric static void preserveCondRegFlags(MachineOperand &CondReg, 26360b57cec5SDimitry Andric const MachineOperand &OrigCond) { 26370b57cec5SDimitry Andric CondReg.setIsUndef(OrigCond.isUndef()); 26380b57cec5SDimitry Andric CondReg.setIsKill(OrigCond.isKill()); 26390b57cec5SDimitry Andric } 26400b57cec5SDimitry Andric 26410b57cec5SDimitry Andric unsigned SIInstrInfo::insertBranch(MachineBasicBlock &MBB, 26420b57cec5SDimitry Andric MachineBasicBlock *TBB, 26430b57cec5SDimitry Andric MachineBasicBlock *FBB, 26440b57cec5SDimitry Andric ArrayRef<MachineOperand> Cond, 26450b57cec5SDimitry Andric const DebugLoc &DL, 26460b57cec5SDimitry Andric int *BytesAdded) const { 26470b57cec5SDimitry Andric if (!FBB && Cond.empty()) { 26480b57cec5SDimitry Andric BuildMI(&MBB, DL, get(AMDGPU::S_BRANCH)) 26490b57cec5SDimitry Andric .addMBB(TBB); 26500b57cec5SDimitry Andric if (BytesAdded) 2651e8d8bef9SDimitry Andric *BytesAdded = ST.hasOffset3fBug() ? 8 : 4; 26520b57cec5SDimitry Andric return 1; 26530b57cec5SDimitry Andric } 26540b57cec5SDimitry Andric 26550b57cec5SDimitry Andric if(Cond.size() == 1 && Cond[0].isReg()) { 26560b57cec5SDimitry Andric BuildMI(&MBB, DL, get(AMDGPU::SI_NON_UNIFORM_BRCOND_PSEUDO)) 26570b57cec5SDimitry Andric .add(Cond[0]) 26580b57cec5SDimitry Andric .addMBB(TBB); 26590b57cec5SDimitry Andric return 1; 26600b57cec5SDimitry Andric } 26610b57cec5SDimitry Andric 26620b57cec5SDimitry Andric assert(TBB && Cond[0].isImm()); 26630b57cec5SDimitry Andric 26640b57cec5SDimitry Andric unsigned Opcode 26650b57cec5SDimitry Andric = getBranchOpcode(static_cast<BranchPredicate>(Cond[0].getImm())); 26660b57cec5SDimitry Andric 26670b57cec5SDimitry Andric if (!FBB) { 26680b57cec5SDimitry Andric Cond[1].isUndef(); 26690b57cec5SDimitry Andric MachineInstr *CondBr = 26700b57cec5SDimitry Andric BuildMI(&MBB, DL, get(Opcode)) 26710b57cec5SDimitry Andric .addMBB(TBB); 26720b57cec5SDimitry Andric 26730b57cec5SDimitry Andric // Copy the flags onto the implicit condition register operand. 26740b57cec5SDimitry Andric preserveCondRegFlags(CondBr->getOperand(1), Cond[1]); 26755ffd83dbSDimitry Andric fixImplicitOperands(*CondBr); 26760b57cec5SDimitry Andric 26770b57cec5SDimitry Andric if (BytesAdded) 2678e8d8bef9SDimitry Andric *BytesAdded = ST.hasOffset3fBug() ? 8 : 4; 26790b57cec5SDimitry Andric return 1; 26800b57cec5SDimitry Andric } 26810b57cec5SDimitry Andric 26820b57cec5SDimitry Andric assert(TBB && FBB); 26830b57cec5SDimitry Andric 26840b57cec5SDimitry Andric MachineInstr *CondBr = 26850b57cec5SDimitry Andric BuildMI(&MBB, DL, get(Opcode)) 26860b57cec5SDimitry Andric .addMBB(TBB); 2687fe6060f1SDimitry Andric fixImplicitOperands(*CondBr); 26880b57cec5SDimitry Andric BuildMI(&MBB, DL, get(AMDGPU::S_BRANCH)) 26890b57cec5SDimitry Andric .addMBB(FBB); 26900b57cec5SDimitry Andric 26910b57cec5SDimitry Andric MachineOperand &CondReg = CondBr->getOperand(1); 26920b57cec5SDimitry Andric CondReg.setIsUndef(Cond[1].isUndef()); 26930b57cec5SDimitry Andric CondReg.setIsKill(Cond[1].isKill()); 26940b57cec5SDimitry Andric 26950b57cec5SDimitry Andric if (BytesAdded) 2696e8d8bef9SDimitry Andric *BytesAdded = ST.hasOffset3fBug() ? 16 : 8; 26970b57cec5SDimitry Andric 26980b57cec5SDimitry Andric return 2; 26990b57cec5SDimitry Andric } 27000b57cec5SDimitry Andric 27010b57cec5SDimitry Andric bool SIInstrInfo::reverseBranchCondition( 27020b57cec5SDimitry Andric SmallVectorImpl<MachineOperand> &Cond) const { 27030b57cec5SDimitry Andric if (Cond.size() != 2) { 27040b57cec5SDimitry Andric return true; 27050b57cec5SDimitry Andric } 27060b57cec5SDimitry Andric 27070b57cec5SDimitry Andric if (Cond[0].isImm()) { 27080b57cec5SDimitry Andric Cond[0].setImm(-Cond[0].getImm()); 27090b57cec5SDimitry Andric return false; 27100b57cec5SDimitry Andric } 27110b57cec5SDimitry Andric 27120b57cec5SDimitry Andric return true; 27130b57cec5SDimitry Andric } 27140b57cec5SDimitry Andric 27150b57cec5SDimitry Andric bool SIInstrInfo::canInsertSelect(const MachineBasicBlock &MBB, 27160b57cec5SDimitry Andric ArrayRef<MachineOperand> Cond, 27175ffd83dbSDimitry Andric Register DstReg, Register TrueReg, 27185ffd83dbSDimitry Andric Register FalseReg, int &CondCycles, 27190b57cec5SDimitry Andric int &TrueCycles, int &FalseCycles) const { 27200b57cec5SDimitry Andric switch (Cond[0].getImm()) { 27210b57cec5SDimitry Andric case VCCNZ: 27220b57cec5SDimitry Andric case VCCZ: { 27230b57cec5SDimitry Andric const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 27240b57cec5SDimitry Andric const TargetRegisterClass *RC = MRI.getRegClass(TrueReg); 2725e8d8bef9SDimitry Andric if (MRI.getRegClass(FalseReg) != RC) 2726e8d8bef9SDimitry Andric return false; 27270b57cec5SDimitry Andric 27280b57cec5SDimitry Andric int NumInsts = AMDGPU::getRegBitWidth(RC->getID()) / 32; 27290b57cec5SDimitry Andric CondCycles = TrueCycles = FalseCycles = NumInsts; // ??? 27300b57cec5SDimitry Andric 27310b57cec5SDimitry Andric // Limit to equal cost for branch vs. N v_cndmask_b32s. 27320b57cec5SDimitry Andric return RI.hasVGPRs(RC) && NumInsts <= 6; 27330b57cec5SDimitry Andric } 27340b57cec5SDimitry Andric case SCC_TRUE: 27350b57cec5SDimitry Andric case SCC_FALSE: { 27360b57cec5SDimitry Andric // FIXME: We could insert for VGPRs if we could replace the original compare 27370b57cec5SDimitry Andric // with a vector one. 27380b57cec5SDimitry Andric const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 27390b57cec5SDimitry Andric const TargetRegisterClass *RC = MRI.getRegClass(TrueReg); 2740e8d8bef9SDimitry Andric if (MRI.getRegClass(FalseReg) != RC) 2741e8d8bef9SDimitry Andric return false; 27420b57cec5SDimitry Andric 27430b57cec5SDimitry Andric int NumInsts = AMDGPU::getRegBitWidth(RC->getID()) / 32; 27440b57cec5SDimitry Andric 27450b57cec5SDimitry Andric // Multiples of 8 can do s_cselect_b64 27460b57cec5SDimitry Andric if (NumInsts % 2 == 0) 27470b57cec5SDimitry Andric NumInsts /= 2; 27480b57cec5SDimitry Andric 27490b57cec5SDimitry Andric CondCycles = TrueCycles = FalseCycles = NumInsts; // ??? 27500b57cec5SDimitry Andric return RI.isSGPRClass(RC); 27510b57cec5SDimitry Andric } 27520b57cec5SDimitry Andric default: 27530b57cec5SDimitry Andric return false; 27540b57cec5SDimitry Andric } 27550b57cec5SDimitry Andric } 27560b57cec5SDimitry Andric 27570b57cec5SDimitry Andric void SIInstrInfo::insertSelect(MachineBasicBlock &MBB, 27580b57cec5SDimitry Andric MachineBasicBlock::iterator I, const DebugLoc &DL, 27595ffd83dbSDimitry Andric Register DstReg, ArrayRef<MachineOperand> Cond, 27605ffd83dbSDimitry Andric Register TrueReg, Register FalseReg) const { 27610b57cec5SDimitry Andric BranchPredicate Pred = static_cast<BranchPredicate>(Cond[0].getImm()); 27620b57cec5SDimitry Andric if (Pred == VCCZ || Pred == SCC_FALSE) { 27630b57cec5SDimitry Andric Pred = static_cast<BranchPredicate>(-Pred); 27640b57cec5SDimitry Andric std::swap(TrueReg, FalseReg); 27650b57cec5SDimitry Andric } 27660b57cec5SDimitry Andric 27670b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 27680b57cec5SDimitry Andric const TargetRegisterClass *DstRC = MRI.getRegClass(DstReg); 27690b57cec5SDimitry Andric unsigned DstSize = RI.getRegSizeInBits(*DstRC); 27700b57cec5SDimitry Andric 27710b57cec5SDimitry Andric if (DstSize == 32) { 27725ffd83dbSDimitry Andric MachineInstr *Select; 27735ffd83dbSDimitry Andric if (Pred == SCC_TRUE) { 27745ffd83dbSDimitry Andric Select = BuildMI(MBB, I, DL, get(AMDGPU::S_CSELECT_B32), DstReg) 27755ffd83dbSDimitry Andric .addReg(TrueReg) 27765ffd83dbSDimitry Andric .addReg(FalseReg); 27775ffd83dbSDimitry Andric } else { 27780b57cec5SDimitry Andric // Instruction's operands are backwards from what is expected. 27795ffd83dbSDimitry Andric Select = BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e32), DstReg) 27800b57cec5SDimitry Andric .addReg(FalseReg) 27810b57cec5SDimitry Andric .addReg(TrueReg); 27825ffd83dbSDimitry Andric } 27830b57cec5SDimitry Andric 27840b57cec5SDimitry Andric preserveCondRegFlags(Select->getOperand(3), Cond[1]); 27850b57cec5SDimitry Andric return; 27860b57cec5SDimitry Andric } 27870b57cec5SDimitry Andric 27880b57cec5SDimitry Andric if (DstSize == 64 && Pred == SCC_TRUE) { 27890b57cec5SDimitry Andric MachineInstr *Select = 27900b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::S_CSELECT_B64), DstReg) 27915ffd83dbSDimitry Andric .addReg(TrueReg) 27925ffd83dbSDimitry Andric .addReg(FalseReg); 27930b57cec5SDimitry Andric 27940b57cec5SDimitry Andric preserveCondRegFlags(Select->getOperand(3), Cond[1]); 27950b57cec5SDimitry Andric return; 27960b57cec5SDimitry Andric } 27970b57cec5SDimitry Andric 27980b57cec5SDimitry Andric static const int16_t Sub0_15[] = { 27990b57cec5SDimitry Andric AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3, 28000b57cec5SDimitry Andric AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7, 28010b57cec5SDimitry Andric AMDGPU::sub8, AMDGPU::sub9, AMDGPU::sub10, AMDGPU::sub11, 28020b57cec5SDimitry Andric AMDGPU::sub12, AMDGPU::sub13, AMDGPU::sub14, AMDGPU::sub15, 28030b57cec5SDimitry Andric }; 28040b57cec5SDimitry Andric 28050b57cec5SDimitry Andric static const int16_t Sub0_15_64[] = { 28060b57cec5SDimitry Andric AMDGPU::sub0_sub1, AMDGPU::sub2_sub3, 28070b57cec5SDimitry Andric AMDGPU::sub4_sub5, AMDGPU::sub6_sub7, 28080b57cec5SDimitry Andric AMDGPU::sub8_sub9, AMDGPU::sub10_sub11, 28090b57cec5SDimitry Andric AMDGPU::sub12_sub13, AMDGPU::sub14_sub15, 28100b57cec5SDimitry Andric }; 28110b57cec5SDimitry Andric 28120b57cec5SDimitry Andric unsigned SelOp = AMDGPU::V_CNDMASK_B32_e32; 28130b57cec5SDimitry Andric const TargetRegisterClass *EltRC = &AMDGPU::VGPR_32RegClass; 28140b57cec5SDimitry Andric const int16_t *SubIndices = Sub0_15; 28150b57cec5SDimitry Andric int NElts = DstSize / 32; 28160b57cec5SDimitry Andric 28170b57cec5SDimitry Andric // 64-bit select is only available for SALU. 28180b57cec5SDimitry Andric // TODO: Split 96-bit into 64-bit and 32-bit, not 3x 32-bit. 28190b57cec5SDimitry Andric if (Pred == SCC_TRUE) { 28200b57cec5SDimitry Andric if (NElts % 2) { 28210b57cec5SDimitry Andric SelOp = AMDGPU::S_CSELECT_B32; 28220b57cec5SDimitry Andric EltRC = &AMDGPU::SGPR_32RegClass; 28230b57cec5SDimitry Andric } else { 28240b57cec5SDimitry Andric SelOp = AMDGPU::S_CSELECT_B64; 28250b57cec5SDimitry Andric EltRC = &AMDGPU::SGPR_64RegClass; 28260b57cec5SDimitry Andric SubIndices = Sub0_15_64; 28270b57cec5SDimitry Andric NElts /= 2; 28280b57cec5SDimitry Andric } 28290b57cec5SDimitry Andric } 28300b57cec5SDimitry Andric 28310b57cec5SDimitry Andric MachineInstrBuilder MIB = BuildMI( 28320b57cec5SDimitry Andric MBB, I, DL, get(AMDGPU::REG_SEQUENCE), DstReg); 28330b57cec5SDimitry Andric 28340b57cec5SDimitry Andric I = MIB->getIterator(); 28350b57cec5SDimitry Andric 28365ffd83dbSDimitry Andric SmallVector<Register, 8> Regs; 28370b57cec5SDimitry Andric for (int Idx = 0; Idx != NElts; ++Idx) { 28388bcb0991SDimitry Andric Register DstElt = MRI.createVirtualRegister(EltRC); 28390b57cec5SDimitry Andric Regs.push_back(DstElt); 28400b57cec5SDimitry Andric 28410b57cec5SDimitry Andric unsigned SubIdx = SubIndices[Idx]; 28420b57cec5SDimitry Andric 28435ffd83dbSDimitry Andric MachineInstr *Select; 28445ffd83dbSDimitry Andric if (SelOp == AMDGPU::V_CNDMASK_B32_e32) { 28455ffd83dbSDimitry Andric Select = 28460b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(SelOp), DstElt) 28470b57cec5SDimitry Andric .addReg(FalseReg, 0, SubIdx) 28480b57cec5SDimitry Andric .addReg(TrueReg, 0, SubIdx); 28495ffd83dbSDimitry Andric } else { 28505ffd83dbSDimitry Andric Select = 28515ffd83dbSDimitry Andric BuildMI(MBB, I, DL, get(SelOp), DstElt) 28525ffd83dbSDimitry Andric .addReg(TrueReg, 0, SubIdx) 28535ffd83dbSDimitry Andric .addReg(FalseReg, 0, SubIdx); 28545ffd83dbSDimitry Andric } 28555ffd83dbSDimitry Andric 28560b57cec5SDimitry Andric preserveCondRegFlags(Select->getOperand(3), Cond[1]); 28570b57cec5SDimitry Andric fixImplicitOperands(*Select); 28580b57cec5SDimitry Andric 28590b57cec5SDimitry Andric MIB.addReg(DstElt) 28600b57cec5SDimitry Andric .addImm(SubIdx); 28610b57cec5SDimitry Andric } 28620b57cec5SDimitry Andric } 28630b57cec5SDimitry Andric 2864349cc55cSDimitry Andric bool SIInstrInfo::isFoldableCopy(const MachineInstr &MI) { 28650b57cec5SDimitry Andric switch (MI.getOpcode()) { 28660b57cec5SDimitry Andric case AMDGPU::V_MOV_B32_e32: 28670b57cec5SDimitry Andric case AMDGPU::V_MOV_B32_e64: 2868349cc55cSDimitry Andric case AMDGPU::V_MOV_B64_PSEUDO: 2869*81ad6265SDimitry Andric case AMDGPU::V_MOV_B64_e32: 2870*81ad6265SDimitry Andric case AMDGPU::V_MOV_B64_e64: 28710b57cec5SDimitry Andric case AMDGPU::S_MOV_B32: 28720b57cec5SDimitry Andric case AMDGPU::S_MOV_B64: 28730b57cec5SDimitry Andric case AMDGPU::COPY: 2874e8d8bef9SDimitry Andric case AMDGPU::V_ACCVGPR_WRITE_B32_e64: 2875e8d8bef9SDimitry Andric case AMDGPU::V_ACCVGPR_READ_B32_e64: 2876fe6060f1SDimitry Andric case AMDGPU::V_ACCVGPR_MOV_B32: 28770b57cec5SDimitry Andric return true; 28780b57cec5SDimitry Andric default: 28790b57cec5SDimitry Andric return false; 28800b57cec5SDimitry Andric } 28810b57cec5SDimitry Andric } 28820b57cec5SDimitry Andric 2883*81ad6265SDimitry Andric static constexpr unsigned ModifierOpNames[] = { 2884*81ad6265SDimitry Andric AMDGPU::OpName::src0_modifiers, AMDGPU::OpName::src1_modifiers, 2885*81ad6265SDimitry Andric AMDGPU::OpName::src2_modifiers, AMDGPU::OpName::clamp, 2886*81ad6265SDimitry Andric AMDGPU::OpName::omod}; 28870b57cec5SDimitry Andric 2888*81ad6265SDimitry Andric void SIInstrInfo::removeModOperands(MachineInstr &MI) const { 28890b57cec5SDimitry Andric unsigned Opc = MI.getOpcode(); 2890*81ad6265SDimitry Andric for (unsigned Name : reverse(ModifierOpNames)) 2891*81ad6265SDimitry Andric MI.removeOperand(AMDGPU::getNamedOperandIdx(Opc, Name)); 28920b57cec5SDimitry Andric } 28930b57cec5SDimitry Andric 28940b57cec5SDimitry Andric bool SIInstrInfo::FoldImmediate(MachineInstr &UseMI, MachineInstr &DefMI, 28955ffd83dbSDimitry Andric Register Reg, MachineRegisterInfo *MRI) const { 28960b57cec5SDimitry Andric if (!MRI->hasOneNonDBGUse(Reg)) 28970b57cec5SDimitry Andric return false; 28980b57cec5SDimitry Andric 28990b57cec5SDimitry Andric switch (DefMI.getOpcode()) { 29000b57cec5SDimitry Andric default: 29010b57cec5SDimitry Andric return false; 29020b57cec5SDimitry Andric case AMDGPU::S_MOV_B64: 2903*81ad6265SDimitry Andric // TODO: We could fold 64-bit immediates, but this get complicated 29040b57cec5SDimitry Andric // when there are sub-registers. 29050b57cec5SDimitry Andric return false; 29060b57cec5SDimitry Andric 29070b57cec5SDimitry Andric case AMDGPU::V_MOV_B32_e32: 29080b57cec5SDimitry Andric case AMDGPU::S_MOV_B32: 2909e8d8bef9SDimitry Andric case AMDGPU::V_ACCVGPR_WRITE_B32_e64: 29100b57cec5SDimitry Andric break; 29110b57cec5SDimitry Andric } 29120b57cec5SDimitry Andric 29130b57cec5SDimitry Andric const MachineOperand *ImmOp = getNamedOperand(DefMI, AMDGPU::OpName::src0); 29140b57cec5SDimitry Andric assert(ImmOp); 29150b57cec5SDimitry Andric // FIXME: We could handle FrameIndex values here. 29160b57cec5SDimitry Andric if (!ImmOp->isImm()) 29170b57cec5SDimitry Andric return false; 29180b57cec5SDimitry Andric 29190b57cec5SDimitry Andric unsigned Opc = UseMI.getOpcode(); 29200b57cec5SDimitry Andric if (Opc == AMDGPU::COPY) { 29215ffd83dbSDimitry Andric Register DstReg = UseMI.getOperand(0).getReg(); 29225ffd83dbSDimitry Andric bool Is16Bit = getOpSize(UseMI, 0) == 2; 29235ffd83dbSDimitry Andric bool isVGPRCopy = RI.isVGPR(*MRI, DstReg); 29240b57cec5SDimitry Andric unsigned NewOpc = isVGPRCopy ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32; 29255ffd83dbSDimitry Andric APInt Imm(32, ImmOp->getImm()); 29265ffd83dbSDimitry Andric 29275ffd83dbSDimitry Andric if (UseMI.getOperand(1).getSubReg() == AMDGPU::hi16) 29285ffd83dbSDimitry Andric Imm = Imm.ashr(16); 29295ffd83dbSDimitry Andric 29305ffd83dbSDimitry Andric if (RI.isAGPR(*MRI, DstReg)) { 29315ffd83dbSDimitry Andric if (!isInlineConstant(Imm)) 29320b57cec5SDimitry Andric return false; 2933e8d8bef9SDimitry Andric NewOpc = AMDGPU::V_ACCVGPR_WRITE_B32_e64; 29340b57cec5SDimitry Andric } 29355ffd83dbSDimitry Andric 29365ffd83dbSDimitry Andric if (Is16Bit) { 29375ffd83dbSDimitry Andric if (isVGPRCopy) 29385ffd83dbSDimitry Andric return false; // Do not clobber vgpr_hi16 29395ffd83dbSDimitry Andric 29404824e7fdSDimitry Andric if (DstReg.isVirtual() && UseMI.getOperand(0).getSubReg() != AMDGPU::lo16) 29415ffd83dbSDimitry Andric return false; 29425ffd83dbSDimitry Andric 29435ffd83dbSDimitry Andric UseMI.getOperand(0).setSubReg(0); 29445ffd83dbSDimitry Andric if (DstReg.isPhysical()) { 29455ffd83dbSDimitry Andric DstReg = RI.get32BitRegister(DstReg); 29465ffd83dbSDimitry Andric UseMI.getOperand(0).setReg(DstReg); 29475ffd83dbSDimitry Andric } 29485ffd83dbSDimitry Andric assert(UseMI.getOperand(1).getReg().isVirtual()); 29495ffd83dbSDimitry Andric } 29505ffd83dbSDimitry Andric 29510b57cec5SDimitry Andric UseMI.setDesc(get(NewOpc)); 29525ffd83dbSDimitry Andric UseMI.getOperand(1).ChangeToImmediate(Imm.getSExtValue()); 29530b57cec5SDimitry Andric UseMI.addImplicitDefUseOperands(*UseMI.getParent()->getParent()); 29540b57cec5SDimitry Andric return true; 29550b57cec5SDimitry Andric } 29560b57cec5SDimitry Andric 2957e8d8bef9SDimitry Andric if (Opc == AMDGPU::V_MAD_F32_e64 || Opc == AMDGPU::V_MAC_F32_e64 || 2958e8d8bef9SDimitry Andric Opc == AMDGPU::V_MAD_F16_e64 || Opc == AMDGPU::V_MAC_F16_e64 || 2959e8d8bef9SDimitry Andric Opc == AMDGPU::V_FMA_F32_e64 || Opc == AMDGPU::V_FMAC_F32_e64 || 2960e8d8bef9SDimitry Andric Opc == AMDGPU::V_FMA_F16_e64 || Opc == AMDGPU::V_FMAC_F16_e64) { 29610b57cec5SDimitry Andric // Don't fold if we are using source or output modifiers. The new VOP2 29620b57cec5SDimitry Andric // instructions don't have them. 29630b57cec5SDimitry Andric if (hasAnyModifiersSet(UseMI)) 29640b57cec5SDimitry Andric return false; 29650b57cec5SDimitry Andric 29660b57cec5SDimitry Andric // If this is a free constant, there's no reason to do this. 29670b57cec5SDimitry Andric // TODO: We could fold this here instead of letting SIFoldOperands do it 29680b57cec5SDimitry Andric // later. 29690b57cec5SDimitry Andric MachineOperand *Src0 = getNamedOperand(UseMI, AMDGPU::OpName::src0); 29700b57cec5SDimitry Andric 29710b57cec5SDimitry Andric // Any src operand can be used for the legality check. 29720b57cec5SDimitry Andric if (isInlineConstant(UseMI, *Src0, *ImmOp)) 29730b57cec5SDimitry Andric return false; 29740b57cec5SDimitry Andric 2975e8d8bef9SDimitry Andric bool IsF32 = Opc == AMDGPU::V_MAD_F32_e64 || Opc == AMDGPU::V_MAC_F32_e64 || 2976e8d8bef9SDimitry Andric Opc == AMDGPU::V_FMA_F32_e64 || Opc == AMDGPU::V_FMAC_F32_e64; 2977e8d8bef9SDimitry Andric bool IsFMA = Opc == AMDGPU::V_FMA_F32_e64 || Opc == AMDGPU::V_FMAC_F32_e64 || 2978e8d8bef9SDimitry Andric Opc == AMDGPU::V_FMA_F16_e64 || Opc == AMDGPU::V_FMAC_F16_e64; 29790b57cec5SDimitry Andric MachineOperand *Src1 = getNamedOperand(UseMI, AMDGPU::OpName::src1); 29800b57cec5SDimitry Andric MachineOperand *Src2 = getNamedOperand(UseMI, AMDGPU::OpName::src2); 29810b57cec5SDimitry Andric 29820b57cec5SDimitry Andric // Multiplied part is the constant: Use v_madmk_{f16, f32}. 2983*81ad6265SDimitry Andric // We should only expect these to be on src0 due to canonicalization. 29840b57cec5SDimitry Andric if (Src0->isReg() && Src0->getReg() == Reg) { 29850b57cec5SDimitry Andric if (!Src1->isReg() || RI.isSGPRClass(MRI->getRegClass(Src1->getReg()))) 29860b57cec5SDimitry Andric return false; 29870b57cec5SDimitry Andric 29880b57cec5SDimitry Andric if (!Src2->isReg() || RI.isSGPRClass(MRI->getRegClass(Src2->getReg()))) 29890b57cec5SDimitry Andric return false; 29900b57cec5SDimitry Andric 29910b57cec5SDimitry Andric unsigned NewOpc = 29920b57cec5SDimitry Andric IsFMA ? (IsF32 ? AMDGPU::V_FMAMK_F32 : AMDGPU::V_FMAMK_F16) 29930b57cec5SDimitry Andric : (IsF32 ? AMDGPU::V_MADMK_F32 : AMDGPU::V_MADMK_F16); 29940b57cec5SDimitry Andric if (pseudoToMCOpcode(NewOpc) == -1) 29950b57cec5SDimitry Andric return false; 29960b57cec5SDimitry Andric 29970b57cec5SDimitry Andric // We need to swap operands 0 and 1 since madmk constant is at operand 1. 29980b57cec5SDimitry Andric 29990b57cec5SDimitry Andric const int64_t Imm = ImmOp->getImm(); 30000b57cec5SDimitry Andric 30010b57cec5SDimitry Andric // FIXME: This would be a lot easier if we could return a new instruction 30020b57cec5SDimitry Andric // instead of having to modify in place. 30030b57cec5SDimitry Andric 30048bcb0991SDimitry Andric Register Src1Reg = Src1->getReg(); 30050b57cec5SDimitry Andric unsigned Src1SubReg = Src1->getSubReg(); 30060b57cec5SDimitry Andric Src0->setReg(Src1Reg); 30070b57cec5SDimitry Andric Src0->setSubReg(Src1SubReg); 30080b57cec5SDimitry Andric Src0->setIsKill(Src1->isKill()); 30090b57cec5SDimitry Andric 30100b57cec5SDimitry Andric if (Opc == AMDGPU::V_MAC_F32_e64 || 30110b57cec5SDimitry Andric Opc == AMDGPU::V_MAC_F16_e64 || 30120b57cec5SDimitry Andric Opc == AMDGPU::V_FMAC_F32_e64 || 30130b57cec5SDimitry Andric Opc == AMDGPU::V_FMAC_F16_e64) 30140b57cec5SDimitry Andric UseMI.untieRegOperand( 30150b57cec5SDimitry Andric AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2)); 30160b57cec5SDimitry Andric 30170b57cec5SDimitry Andric Src1->ChangeToImmediate(Imm); 30180b57cec5SDimitry Andric 30190b57cec5SDimitry Andric removeModOperands(UseMI); 30200b57cec5SDimitry Andric UseMI.setDesc(get(NewOpc)); 30210b57cec5SDimitry Andric 3022*81ad6265SDimitry Andric bool DeleteDef = MRI->use_nodbg_empty(Reg); 30230b57cec5SDimitry Andric if (DeleteDef) 30240b57cec5SDimitry Andric DefMI.eraseFromParent(); 30250b57cec5SDimitry Andric 30260b57cec5SDimitry Andric return true; 30270b57cec5SDimitry Andric } 30280b57cec5SDimitry Andric 30290b57cec5SDimitry Andric // Added part is the constant: Use v_madak_{f16, f32}. 30300b57cec5SDimitry Andric if (Src2->isReg() && Src2->getReg() == Reg) { 30310b57cec5SDimitry Andric // Not allowed to use constant bus for another operand. 30320b57cec5SDimitry Andric // We can however allow an inline immediate as src0. 30330b57cec5SDimitry Andric bool Src0Inlined = false; 30340b57cec5SDimitry Andric if (Src0->isReg()) { 30350b57cec5SDimitry Andric // Try to inline constant if possible. 30360b57cec5SDimitry Andric // If the Def moves immediate and the use is single 30370b57cec5SDimitry Andric // We are saving VGPR here. 30380b57cec5SDimitry Andric MachineInstr *Def = MRI->getUniqueVRegDef(Src0->getReg()); 30390b57cec5SDimitry Andric if (Def && Def->isMoveImmediate() && 30400b57cec5SDimitry Andric isInlineConstant(Def->getOperand(1)) && 30410b57cec5SDimitry Andric MRI->hasOneUse(Src0->getReg())) { 30420b57cec5SDimitry Andric Src0->ChangeToImmediate(Def->getOperand(1).getImm()); 30430b57cec5SDimitry Andric Src0Inlined = true; 3044e8d8bef9SDimitry Andric } else if ((Src0->getReg().isPhysical() && 30450b57cec5SDimitry Andric (ST.getConstantBusLimit(Opc) <= 1 && 30460b57cec5SDimitry Andric RI.isSGPRClass(RI.getPhysRegClass(Src0->getReg())))) || 3047e8d8bef9SDimitry Andric (Src0->getReg().isVirtual() && 30480b57cec5SDimitry Andric (ST.getConstantBusLimit(Opc) <= 1 && 30490b57cec5SDimitry Andric RI.isSGPRClass(MRI->getRegClass(Src0->getReg()))))) 30500b57cec5SDimitry Andric return false; 30510b57cec5SDimitry Andric // VGPR is okay as Src0 - fallthrough 30520b57cec5SDimitry Andric } 30530b57cec5SDimitry Andric 30540b57cec5SDimitry Andric if (Src1->isReg() && !Src0Inlined ) { 30550b57cec5SDimitry Andric // We have one slot for inlinable constant so far - try to fill it 30560b57cec5SDimitry Andric MachineInstr *Def = MRI->getUniqueVRegDef(Src1->getReg()); 30570b57cec5SDimitry Andric if (Def && Def->isMoveImmediate() && 30580b57cec5SDimitry Andric isInlineConstant(Def->getOperand(1)) && 30590b57cec5SDimitry Andric MRI->hasOneUse(Src1->getReg()) && 30600b57cec5SDimitry Andric commuteInstruction(UseMI)) { 30610b57cec5SDimitry Andric Src0->ChangeToImmediate(Def->getOperand(1).getImm()); 3062e8d8bef9SDimitry Andric } else if ((Src1->getReg().isPhysical() && 30630b57cec5SDimitry Andric RI.isSGPRClass(RI.getPhysRegClass(Src1->getReg()))) || 3064e8d8bef9SDimitry Andric (Src1->getReg().isVirtual() && 30650b57cec5SDimitry Andric RI.isSGPRClass(MRI->getRegClass(Src1->getReg())))) 30660b57cec5SDimitry Andric return false; 30670b57cec5SDimitry Andric // VGPR is okay as Src1 - fallthrough 30680b57cec5SDimitry Andric } 30690b57cec5SDimitry Andric 30700b57cec5SDimitry Andric unsigned NewOpc = 30710b57cec5SDimitry Andric IsFMA ? (IsF32 ? AMDGPU::V_FMAAK_F32 : AMDGPU::V_FMAAK_F16) 30720b57cec5SDimitry Andric : (IsF32 ? AMDGPU::V_MADAK_F32 : AMDGPU::V_MADAK_F16); 30730b57cec5SDimitry Andric if (pseudoToMCOpcode(NewOpc) == -1) 30740b57cec5SDimitry Andric return false; 30750b57cec5SDimitry Andric 30760b57cec5SDimitry Andric const int64_t Imm = ImmOp->getImm(); 30770b57cec5SDimitry Andric 30780b57cec5SDimitry Andric // FIXME: This would be a lot easier if we could return a new instruction 30790b57cec5SDimitry Andric // instead of having to modify in place. 30800b57cec5SDimitry Andric 30810b57cec5SDimitry Andric if (Opc == AMDGPU::V_MAC_F32_e64 || 30820b57cec5SDimitry Andric Opc == AMDGPU::V_MAC_F16_e64 || 30830b57cec5SDimitry Andric Opc == AMDGPU::V_FMAC_F32_e64 || 30840b57cec5SDimitry Andric Opc == AMDGPU::V_FMAC_F16_e64) 30850b57cec5SDimitry Andric UseMI.untieRegOperand( 30860b57cec5SDimitry Andric AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2)); 30870b57cec5SDimitry Andric 30880b57cec5SDimitry Andric // ChangingToImmediate adds Src2 back to the instruction. 30890b57cec5SDimitry Andric Src2->ChangeToImmediate(Imm); 30900b57cec5SDimitry Andric 30910b57cec5SDimitry Andric // These come before src2. 30920b57cec5SDimitry Andric removeModOperands(UseMI); 30930b57cec5SDimitry Andric UseMI.setDesc(get(NewOpc)); 30940b57cec5SDimitry Andric // It might happen that UseMI was commuted 30950b57cec5SDimitry Andric // and we now have SGPR as SRC1. If so 2 inlined 30960b57cec5SDimitry Andric // constant and SGPR are illegal. 30970b57cec5SDimitry Andric legalizeOperands(UseMI); 30980b57cec5SDimitry Andric 3099*81ad6265SDimitry Andric bool DeleteDef = MRI->use_nodbg_empty(Reg); 31000b57cec5SDimitry Andric if (DeleteDef) 31010b57cec5SDimitry Andric DefMI.eraseFromParent(); 31020b57cec5SDimitry Andric 31030b57cec5SDimitry Andric return true; 31040b57cec5SDimitry Andric } 31050b57cec5SDimitry Andric } 31060b57cec5SDimitry Andric 31070b57cec5SDimitry Andric return false; 31080b57cec5SDimitry Andric } 31090b57cec5SDimitry Andric 31105ffd83dbSDimitry Andric static bool 31115ffd83dbSDimitry Andric memOpsHaveSameBaseOperands(ArrayRef<const MachineOperand *> BaseOps1, 31125ffd83dbSDimitry Andric ArrayRef<const MachineOperand *> BaseOps2) { 31135ffd83dbSDimitry Andric if (BaseOps1.size() != BaseOps2.size()) 31145ffd83dbSDimitry Andric return false; 31155ffd83dbSDimitry Andric for (size_t I = 0, E = BaseOps1.size(); I < E; ++I) { 31165ffd83dbSDimitry Andric if (!BaseOps1[I]->isIdenticalTo(*BaseOps2[I])) 31175ffd83dbSDimitry Andric return false; 31185ffd83dbSDimitry Andric } 31195ffd83dbSDimitry Andric return true; 31205ffd83dbSDimitry Andric } 31215ffd83dbSDimitry Andric 31220b57cec5SDimitry Andric static bool offsetsDoNotOverlap(int WidthA, int OffsetA, 31230b57cec5SDimitry Andric int WidthB, int OffsetB) { 31240b57cec5SDimitry Andric int LowOffset = OffsetA < OffsetB ? OffsetA : OffsetB; 31250b57cec5SDimitry Andric int HighOffset = OffsetA < OffsetB ? OffsetB : OffsetA; 31260b57cec5SDimitry Andric int LowWidth = (LowOffset == OffsetA) ? WidthA : WidthB; 31270b57cec5SDimitry Andric return LowOffset + LowWidth <= HighOffset; 31280b57cec5SDimitry Andric } 31290b57cec5SDimitry Andric 31300b57cec5SDimitry Andric bool SIInstrInfo::checkInstOffsetsDoNotOverlap(const MachineInstr &MIa, 31310b57cec5SDimitry Andric const MachineInstr &MIb) const { 31325ffd83dbSDimitry Andric SmallVector<const MachineOperand *, 4> BaseOps0, BaseOps1; 31330b57cec5SDimitry Andric int64_t Offset0, Offset1; 31345ffd83dbSDimitry Andric unsigned Dummy0, Dummy1; 31355ffd83dbSDimitry Andric bool Offset0IsScalable, Offset1IsScalable; 31365ffd83dbSDimitry Andric if (!getMemOperandsWithOffsetWidth(MIa, BaseOps0, Offset0, Offset0IsScalable, 31375ffd83dbSDimitry Andric Dummy0, &RI) || 31385ffd83dbSDimitry Andric !getMemOperandsWithOffsetWidth(MIb, BaseOps1, Offset1, Offset1IsScalable, 31395ffd83dbSDimitry Andric Dummy1, &RI)) 31405ffd83dbSDimitry Andric return false; 31410b57cec5SDimitry Andric 31425ffd83dbSDimitry Andric if (!memOpsHaveSameBaseOperands(BaseOps0, BaseOps1)) 31430b57cec5SDimitry Andric return false; 31440b57cec5SDimitry Andric 31450b57cec5SDimitry Andric if (!MIa.hasOneMemOperand() || !MIb.hasOneMemOperand()) { 31460b57cec5SDimitry Andric // FIXME: Handle ds_read2 / ds_write2. 31470b57cec5SDimitry Andric return false; 31480b57cec5SDimitry Andric } 31495ffd83dbSDimitry Andric unsigned Width0 = MIa.memoperands().front()->getSize(); 31505ffd83dbSDimitry Andric unsigned Width1 = MIb.memoperands().front()->getSize(); 31515ffd83dbSDimitry Andric return offsetsDoNotOverlap(Width0, Offset0, Width1, Offset1); 31520b57cec5SDimitry Andric } 31530b57cec5SDimitry Andric 31540b57cec5SDimitry Andric bool SIInstrInfo::areMemAccessesTriviallyDisjoint(const MachineInstr &MIa, 31558bcb0991SDimitry Andric const MachineInstr &MIb) const { 3156480093f4SDimitry Andric assert(MIa.mayLoadOrStore() && 31570b57cec5SDimitry Andric "MIa must load from or modify a memory location"); 3158480093f4SDimitry Andric assert(MIb.mayLoadOrStore() && 31590b57cec5SDimitry Andric "MIb must load from or modify a memory location"); 31600b57cec5SDimitry Andric 31610b57cec5SDimitry Andric if (MIa.hasUnmodeledSideEffects() || MIb.hasUnmodeledSideEffects()) 31620b57cec5SDimitry Andric return false; 31630b57cec5SDimitry Andric 31640b57cec5SDimitry Andric // XXX - Can we relax this between address spaces? 31650b57cec5SDimitry Andric if (MIa.hasOrderedMemoryRef() || MIb.hasOrderedMemoryRef()) 31660b57cec5SDimitry Andric return false; 31670b57cec5SDimitry Andric 31680b57cec5SDimitry Andric // TODO: Should we check the address space from the MachineMemOperand? That 31690b57cec5SDimitry Andric // would allow us to distinguish objects we know don't alias based on the 31700b57cec5SDimitry Andric // underlying address space, even if it was lowered to a different one, 31710b57cec5SDimitry Andric // e.g. private accesses lowered to use MUBUF instructions on a scratch 31720b57cec5SDimitry Andric // buffer. 31730b57cec5SDimitry Andric if (isDS(MIa)) { 31740b57cec5SDimitry Andric if (isDS(MIb)) 31750b57cec5SDimitry Andric return checkInstOffsetsDoNotOverlap(MIa, MIb); 31760b57cec5SDimitry Andric 31770b57cec5SDimitry Andric return !isFLAT(MIb) || isSegmentSpecificFLAT(MIb); 31780b57cec5SDimitry Andric } 31790b57cec5SDimitry Andric 31800b57cec5SDimitry Andric if (isMUBUF(MIa) || isMTBUF(MIa)) { 31810b57cec5SDimitry Andric if (isMUBUF(MIb) || isMTBUF(MIb)) 31820b57cec5SDimitry Andric return checkInstOffsetsDoNotOverlap(MIa, MIb); 31830b57cec5SDimitry Andric 31840b57cec5SDimitry Andric return !isFLAT(MIb) && !isSMRD(MIb); 31850b57cec5SDimitry Andric } 31860b57cec5SDimitry Andric 31870b57cec5SDimitry Andric if (isSMRD(MIa)) { 31880b57cec5SDimitry Andric if (isSMRD(MIb)) 31890b57cec5SDimitry Andric return checkInstOffsetsDoNotOverlap(MIa, MIb); 31900b57cec5SDimitry Andric 31915ffd83dbSDimitry Andric return !isFLAT(MIb) && !isMUBUF(MIb) && !isMTBUF(MIb); 31920b57cec5SDimitry Andric } 31930b57cec5SDimitry Andric 31940b57cec5SDimitry Andric if (isFLAT(MIa)) { 31950b57cec5SDimitry Andric if (isFLAT(MIb)) 31960b57cec5SDimitry Andric return checkInstOffsetsDoNotOverlap(MIa, MIb); 31970b57cec5SDimitry Andric 31980b57cec5SDimitry Andric return false; 31990b57cec5SDimitry Andric } 32000b57cec5SDimitry Andric 32010b57cec5SDimitry Andric return false; 32020b57cec5SDimitry Andric } 32030b57cec5SDimitry Andric 3204349cc55cSDimitry Andric static bool getFoldableImm(Register Reg, const MachineRegisterInfo &MRI, 32050eae32dcSDimitry Andric int64_t &Imm, MachineInstr **DefMI = nullptr) { 3206349cc55cSDimitry Andric if (Reg.isPhysical()) 3207349cc55cSDimitry Andric return false; 3208349cc55cSDimitry Andric auto *Def = MRI.getUniqueVRegDef(Reg); 3209349cc55cSDimitry Andric if (Def && SIInstrInfo::isFoldableCopy(*Def) && Def->getOperand(1).isImm()) { 3210349cc55cSDimitry Andric Imm = Def->getOperand(1).getImm(); 32110eae32dcSDimitry Andric if (DefMI) 32120eae32dcSDimitry Andric *DefMI = Def; 3213349cc55cSDimitry Andric return true; 3214349cc55cSDimitry Andric } 3215349cc55cSDimitry Andric return false; 3216349cc55cSDimitry Andric } 3217349cc55cSDimitry Andric 32180eae32dcSDimitry Andric static bool getFoldableImm(const MachineOperand *MO, int64_t &Imm, 32190eae32dcSDimitry Andric MachineInstr **DefMI = nullptr) { 32200b57cec5SDimitry Andric if (!MO->isReg()) 32210b57cec5SDimitry Andric return false; 32220b57cec5SDimitry Andric const MachineFunction *MF = MO->getParent()->getParent()->getParent(); 32230b57cec5SDimitry Andric const MachineRegisterInfo &MRI = MF->getRegInfo(); 32240eae32dcSDimitry Andric return getFoldableImm(MO->getReg(), MRI, Imm, DefMI); 32250b57cec5SDimitry Andric } 32260b57cec5SDimitry Andric 3227e8d8bef9SDimitry Andric static void updateLiveVariables(LiveVariables *LV, MachineInstr &MI, 3228e8d8bef9SDimitry Andric MachineInstr &NewMI) { 3229e8d8bef9SDimitry Andric if (LV) { 3230e8d8bef9SDimitry Andric unsigned NumOps = MI.getNumOperands(); 3231e8d8bef9SDimitry Andric for (unsigned I = 1; I < NumOps; ++I) { 3232e8d8bef9SDimitry Andric MachineOperand &Op = MI.getOperand(I); 3233e8d8bef9SDimitry Andric if (Op.isReg() && Op.isKill()) 3234e8d8bef9SDimitry Andric LV->replaceKillInstruction(Op.getReg(), MI, NewMI); 3235e8d8bef9SDimitry Andric } 3236e8d8bef9SDimitry Andric } 3237e8d8bef9SDimitry Andric } 3238e8d8bef9SDimitry Andric 3239349cc55cSDimitry Andric MachineInstr *SIInstrInfo::convertToThreeAddress(MachineInstr &MI, 3240349cc55cSDimitry Andric LiveVariables *LV, 3241349cc55cSDimitry Andric LiveIntervals *LIS) const { 324204eeddc0SDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 3243*81ad6265SDimitry Andric unsigned Opc = MI.getOpcode(); 324404eeddc0SDimitry Andric 3245*81ad6265SDimitry Andric // Handle MFMA. 3246*81ad6265SDimitry Andric int NewMFMAOpc = AMDGPU::getMFMAEarlyClobberOp(Opc); 324704eeddc0SDimitry Andric if (NewMFMAOpc != -1) { 3248*81ad6265SDimitry Andric MachineInstrBuilder MIB = 3249*81ad6265SDimitry Andric BuildMI(MBB, MI, MI.getDebugLoc(), get(NewMFMAOpc)); 325004eeddc0SDimitry Andric for (unsigned I = 0, E = MI.getNumOperands(); I != E; ++I) 325104eeddc0SDimitry Andric MIB.add(MI.getOperand(I)); 325204eeddc0SDimitry Andric updateLiveVariables(LV, MI, *MIB); 325304eeddc0SDimitry Andric if (LIS) 325404eeddc0SDimitry Andric LIS->ReplaceMachineInstrInMaps(MI, *MIB); 325504eeddc0SDimitry Andric return MIB; 325604eeddc0SDimitry Andric } 325704eeddc0SDimitry Andric 3258*81ad6265SDimitry Andric if (SIInstrInfo::isWMMA(MI)) { 3259*81ad6265SDimitry Andric unsigned NewOpc = AMDGPU::mapWMMA2AddrTo3AddrOpcode(MI.getOpcode()); 3260*81ad6265SDimitry Andric MachineInstrBuilder MIB = BuildMI(MBB, MI, MI.getDebugLoc(), get(NewOpc)) 3261*81ad6265SDimitry Andric .setMIFlags(MI.getFlags()); 3262*81ad6265SDimitry Andric for (unsigned I = 0, E = MI.getNumOperands(); I != E; ++I) 3263*81ad6265SDimitry Andric MIB->addOperand(MI.getOperand(I)); 3264*81ad6265SDimitry Andric 3265*81ad6265SDimitry Andric updateLiveVariables(LV, MI, *MIB); 3266*81ad6265SDimitry Andric if (LIS) 3267*81ad6265SDimitry Andric LIS->ReplaceMachineInstrInMaps(MI, *MIB); 3268*81ad6265SDimitry Andric 3269*81ad6265SDimitry Andric return MIB; 3270*81ad6265SDimitry Andric } 3271*81ad6265SDimitry Andric 3272*81ad6265SDimitry Andric // Handle MAC/FMAC. 3273*81ad6265SDimitry Andric bool IsF16 = Opc == AMDGPU::V_MAC_F16_e32 || Opc == AMDGPU::V_MAC_F16_e64 || 3274*81ad6265SDimitry Andric Opc == AMDGPU::V_FMAC_F16_e32 || Opc == AMDGPU::V_FMAC_F16_e64; 3275*81ad6265SDimitry Andric bool IsFMA = Opc == AMDGPU::V_FMAC_F32_e32 || Opc == AMDGPU::V_FMAC_F32_e64 || 3276*81ad6265SDimitry Andric Opc == AMDGPU::V_FMAC_LEGACY_F32_e32 || 3277*81ad6265SDimitry Andric Opc == AMDGPU::V_FMAC_LEGACY_F32_e64 || 3278*81ad6265SDimitry Andric Opc == AMDGPU::V_FMAC_F16_e32 || Opc == AMDGPU::V_FMAC_F16_e64 || 3279*81ad6265SDimitry Andric Opc == AMDGPU::V_FMAC_F64_e32 || Opc == AMDGPU::V_FMAC_F64_e64; 3280*81ad6265SDimitry Andric bool IsF64 = Opc == AMDGPU::V_FMAC_F64_e32 || Opc == AMDGPU::V_FMAC_F64_e64; 3281*81ad6265SDimitry Andric bool IsLegacy = Opc == AMDGPU::V_MAC_LEGACY_F32_e32 || 3282*81ad6265SDimitry Andric Opc == AMDGPU::V_MAC_LEGACY_F32_e64 || 3283*81ad6265SDimitry Andric Opc == AMDGPU::V_FMAC_LEGACY_F32_e32 || 3284*81ad6265SDimitry Andric Opc == AMDGPU::V_FMAC_LEGACY_F32_e64; 3285*81ad6265SDimitry Andric bool Src0Literal = false; 3286*81ad6265SDimitry Andric 3287*81ad6265SDimitry Andric switch (Opc) { 3288*81ad6265SDimitry Andric default: 3289*81ad6265SDimitry Andric return nullptr; 3290*81ad6265SDimitry Andric case AMDGPU::V_MAC_F16_e64: 3291*81ad6265SDimitry Andric case AMDGPU::V_FMAC_F16_e64: 3292*81ad6265SDimitry Andric case AMDGPU::V_MAC_F32_e64: 3293*81ad6265SDimitry Andric case AMDGPU::V_MAC_LEGACY_F32_e64: 3294*81ad6265SDimitry Andric case AMDGPU::V_FMAC_F32_e64: 3295*81ad6265SDimitry Andric case AMDGPU::V_FMAC_LEGACY_F32_e64: 3296*81ad6265SDimitry Andric case AMDGPU::V_FMAC_F64_e64: 3297*81ad6265SDimitry Andric break; 3298*81ad6265SDimitry Andric case AMDGPU::V_MAC_F16_e32: 3299*81ad6265SDimitry Andric case AMDGPU::V_FMAC_F16_e32: 3300*81ad6265SDimitry Andric case AMDGPU::V_MAC_F32_e32: 3301*81ad6265SDimitry Andric case AMDGPU::V_MAC_LEGACY_F32_e32: 3302*81ad6265SDimitry Andric case AMDGPU::V_FMAC_F32_e32: 3303*81ad6265SDimitry Andric case AMDGPU::V_FMAC_LEGACY_F32_e32: 3304*81ad6265SDimitry Andric case AMDGPU::V_FMAC_F64_e32: { 3305*81ad6265SDimitry Andric int Src0Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 3306*81ad6265SDimitry Andric AMDGPU::OpName::src0); 3307*81ad6265SDimitry Andric const MachineOperand *Src0 = &MI.getOperand(Src0Idx); 3308*81ad6265SDimitry Andric if (!Src0->isReg() && !Src0->isImm()) 3309*81ad6265SDimitry Andric return nullptr; 3310*81ad6265SDimitry Andric 3311*81ad6265SDimitry Andric if (Src0->isImm() && !isInlineConstant(MI, Src0Idx, *Src0)) 3312*81ad6265SDimitry Andric Src0Literal = true; 3313*81ad6265SDimitry Andric 3314*81ad6265SDimitry Andric break; 3315*81ad6265SDimitry Andric } 3316*81ad6265SDimitry Andric } 3317*81ad6265SDimitry Andric 3318*81ad6265SDimitry Andric MachineInstrBuilder MIB; 33190b57cec5SDimitry Andric const MachineOperand *Dst = getNamedOperand(MI, AMDGPU::OpName::vdst); 33200b57cec5SDimitry Andric const MachineOperand *Src0 = getNamedOperand(MI, AMDGPU::OpName::src0); 33210b57cec5SDimitry Andric const MachineOperand *Src0Mods = 33220b57cec5SDimitry Andric getNamedOperand(MI, AMDGPU::OpName::src0_modifiers); 33230b57cec5SDimitry Andric const MachineOperand *Src1 = getNamedOperand(MI, AMDGPU::OpName::src1); 33240b57cec5SDimitry Andric const MachineOperand *Src1Mods = 33250b57cec5SDimitry Andric getNamedOperand(MI, AMDGPU::OpName::src1_modifiers); 33260b57cec5SDimitry Andric const MachineOperand *Src2 = getNamedOperand(MI, AMDGPU::OpName::src2); 3327*81ad6265SDimitry Andric const MachineOperand *Src2Mods = 3328*81ad6265SDimitry Andric getNamedOperand(MI, AMDGPU::OpName::src2_modifiers); 33290b57cec5SDimitry Andric const MachineOperand *Clamp = getNamedOperand(MI, AMDGPU::OpName::clamp); 33300b57cec5SDimitry Andric const MachineOperand *Omod = getNamedOperand(MI, AMDGPU::OpName::omod); 33310b57cec5SDimitry Andric 3332*81ad6265SDimitry Andric if (!Src0Mods && !Src1Mods && !Src2Mods && !Clamp && !Omod && !IsF64 && 3333*81ad6265SDimitry Andric !IsLegacy && 33340b57cec5SDimitry Andric // If we have an SGPR input, we will violate the constant bus restriction. 3335e8d8bef9SDimitry Andric (ST.getConstantBusLimit(Opc) > 1 || !Src0->isReg() || 3336349cc55cSDimitry Andric !RI.isSGPRReg(MBB.getParent()->getRegInfo(), Src0->getReg()))) { 33370eae32dcSDimitry Andric MachineInstr *DefMI; 33380eae32dcSDimitry Andric const auto killDef = [&DefMI, &MBB, this]() -> void { 33390eae32dcSDimitry Andric const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 33400eae32dcSDimitry Andric // The only user is the instruction which will be killed. 33410eae32dcSDimitry Andric if (!MRI.hasOneNonDBGUse(DefMI->getOperand(0).getReg())) 33420eae32dcSDimitry Andric return; 33430eae32dcSDimitry Andric // We cannot just remove the DefMI here, calling pass will crash. 33440eae32dcSDimitry Andric DefMI->setDesc(get(AMDGPU::IMPLICIT_DEF)); 33450eae32dcSDimitry Andric for (unsigned I = DefMI->getNumOperands() - 1; I != 0; --I) 3346*81ad6265SDimitry Andric DefMI->removeOperand(I); 33470eae32dcSDimitry Andric }; 33480eae32dcSDimitry Andric 3349349cc55cSDimitry Andric int64_t Imm; 3350*81ad6265SDimitry Andric if (!Src0Literal && getFoldableImm(Src2, Imm, &DefMI)) { 33510b57cec5SDimitry Andric unsigned NewOpc = 33520b57cec5SDimitry Andric IsFMA ? (IsF16 ? AMDGPU::V_FMAAK_F16 : AMDGPU::V_FMAAK_F32) 33530b57cec5SDimitry Andric : (IsF16 ? AMDGPU::V_MADAK_F16 : AMDGPU::V_MADAK_F32); 3354e8d8bef9SDimitry Andric if (pseudoToMCOpcode(NewOpc) != -1) { 3355349cc55cSDimitry Andric MIB = BuildMI(MBB, MI, MI.getDebugLoc(), get(NewOpc)) 33560b57cec5SDimitry Andric .add(*Dst) 33570b57cec5SDimitry Andric .add(*Src0) 33580b57cec5SDimitry Andric .add(*Src1) 33590b57cec5SDimitry Andric .addImm(Imm); 3360e8d8bef9SDimitry Andric updateLiveVariables(LV, MI, *MIB); 3361349cc55cSDimitry Andric if (LIS) 3362349cc55cSDimitry Andric LIS->ReplaceMachineInstrInMaps(MI, *MIB); 33630eae32dcSDimitry Andric killDef(); 3364e8d8bef9SDimitry Andric return MIB; 33650b57cec5SDimitry Andric } 3366e8d8bef9SDimitry Andric } 3367e8d8bef9SDimitry Andric unsigned NewOpc = IsFMA 3368e8d8bef9SDimitry Andric ? (IsF16 ? AMDGPU::V_FMAMK_F16 : AMDGPU::V_FMAMK_F32) 33690b57cec5SDimitry Andric : (IsF16 ? AMDGPU::V_MADMK_F16 : AMDGPU::V_MADMK_F32); 3370*81ad6265SDimitry Andric if (!Src0Literal && getFoldableImm(Src1, Imm, &DefMI)) { 3371e8d8bef9SDimitry Andric if (pseudoToMCOpcode(NewOpc) != -1) { 3372349cc55cSDimitry Andric MIB = BuildMI(MBB, MI, MI.getDebugLoc(), get(NewOpc)) 33730b57cec5SDimitry Andric .add(*Dst) 33740b57cec5SDimitry Andric .add(*Src0) 33750b57cec5SDimitry Andric .addImm(Imm) 33760b57cec5SDimitry Andric .add(*Src2); 3377e8d8bef9SDimitry Andric updateLiveVariables(LV, MI, *MIB); 3378349cc55cSDimitry Andric if (LIS) 3379349cc55cSDimitry Andric LIS->ReplaceMachineInstrInMaps(MI, *MIB); 33800eae32dcSDimitry Andric killDef(); 3381e8d8bef9SDimitry Andric return MIB; 3382e8d8bef9SDimitry Andric } 33830b57cec5SDimitry Andric } 3384*81ad6265SDimitry Andric if (Src0Literal || getFoldableImm(Src0, Imm, &DefMI)) { 3385*81ad6265SDimitry Andric if (Src0Literal) { 3386*81ad6265SDimitry Andric Imm = Src0->getImm(); 3387*81ad6265SDimitry Andric DefMI = nullptr; 3388*81ad6265SDimitry Andric } 33890b57cec5SDimitry Andric if (pseudoToMCOpcode(NewOpc) != -1 && 3390e8d8bef9SDimitry Andric isOperandLegal( 3391e8d8bef9SDimitry Andric MI, AMDGPU::getNamedOperandIdx(NewOpc, AMDGPU::OpName::src0), 3392e8d8bef9SDimitry Andric Src1)) { 3393349cc55cSDimitry Andric MIB = BuildMI(MBB, MI, MI.getDebugLoc(), get(NewOpc)) 33940b57cec5SDimitry Andric .add(*Dst) 33950b57cec5SDimitry Andric .add(*Src1) 33960b57cec5SDimitry Andric .addImm(Imm) 33970b57cec5SDimitry Andric .add(*Src2); 3398e8d8bef9SDimitry Andric updateLiveVariables(LV, MI, *MIB); 3399349cc55cSDimitry Andric if (LIS) 3400349cc55cSDimitry Andric LIS->ReplaceMachineInstrInMaps(MI, *MIB); 3401*81ad6265SDimitry Andric if (DefMI) 34020eae32dcSDimitry Andric killDef(); 3403e8d8bef9SDimitry Andric return MIB; 3404e8d8bef9SDimitry Andric } 34050b57cec5SDimitry Andric } 34060b57cec5SDimitry Andric } 34070b57cec5SDimitry Andric 3408*81ad6265SDimitry Andric // VOP2 mac/fmac with a literal operand cannot be converted to VOP3 mad/fma 3409*81ad6265SDimitry Andric // because VOP3 does not allow a literal operand. 3410*81ad6265SDimitry Andric // TODO: Remove this restriction for GFX10. 3411*81ad6265SDimitry Andric if (Src0Literal) 3412*81ad6265SDimitry Andric return nullptr; 3413*81ad6265SDimitry Andric 3414*81ad6265SDimitry Andric unsigned NewOpc = IsFMA ? IsF16 ? AMDGPU::V_FMA_F16_gfx9_e64 3415fe6060f1SDimitry Andric : IsF64 ? AMDGPU::V_FMA_F64_e64 3416*81ad6265SDimitry Andric : IsLegacy 3417*81ad6265SDimitry Andric ? AMDGPU::V_FMA_LEGACY_F32_e64 3418*81ad6265SDimitry Andric : AMDGPU::V_FMA_F32_e64 3419*81ad6265SDimitry Andric : IsF16 ? AMDGPU::V_MAD_F16_e64 3420*81ad6265SDimitry Andric : IsLegacy ? AMDGPU::V_MAD_LEGACY_F32_e64 3421*81ad6265SDimitry Andric : AMDGPU::V_MAD_F32_e64; 34220b57cec5SDimitry Andric if (pseudoToMCOpcode(NewOpc) == -1) 34230b57cec5SDimitry Andric return nullptr; 34240b57cec5SDimitry Andric 3425349cc55cSDimitry Andric MIB = BuildMI(MBB, MI, MI.getDebugLoc(), get(NewOpc)) 34260b57cec5SDimitry Andric .add(*Dst) 34270b57cec5SDimitry Andric .addImm(Src0Mods ? Src0Mods->getImm() : 0) 34280b57cec5SDimitry Andric .add(*Src0) 34290b57cec5SDimitry Andric .addImm(Src1Mods ? Src1Mods->getImm() : 0) 34300b57cec5SDimitry Andric .add(*Src1) 3431*81ad6265SDimitry Andric .addImm(Src2Mods ? Src2Mods->getImm() : 0) 34320b57cec5SDimitry Andric .add(*Src2) 34330b57cec5SDimitry Andric .addImm(Clamp ? Clamp->getImm() : 0) 34340b57cec5SDimitry Andric .addImm(Omod ? Omod->getImm() : 0); 3435e8d8bef9SDimitry Andric updateLiveVariables(LV, MI, *MIB); 3436349cc55cSDimitry Andric if (LIS) 3437349cc55cSDimitry Andric LIS->ReplaceMachineInstrInMaps(MI, *MIB); 3438e8d8bef9SDimitry Andric return MIB; 34390b57cec5SDimitry Andric } 34400b57cec5SDimitry Andric 34410b57cec5SDimitry Andric // It's not generally safe to move VALU instructions across these since it will 34420b57cec5SDimitry Andric // start using the register as a base index rather than directly. 34430b57cec5SDimitry Andric // XXX - Why isn't hasSideEffects sufficient for these? 34440b57cec5SDimitry Andric static bool changesVGPRIndexingMode(const MachineInstr &MI) { 34450b57cec5SDimitry Andric switch (MI.getOpcode()) { 34460b57cec5SDimitry Andric case AMDGPU::S_SET_GPR_IDX_ON: 34470b57cec5SDimitry Andric case AMDGPU::S_SET_GPR_IDX_MODE: 34480b57cec5SDimitry Andric case AMDGPU::S_SET_GPR_IDX_OFF: 34490b57cec5SDimitry Andric return true; 34500b57cec5SDimitry Andric default: 34510b57cec5SDimitry Andric return false; 34520b57cec5SDimitry Andric } 34530b57cec5SDimitry Andric } 34540b57cec5SDimitry Andric 34550b57cec5SDimitry Andric bool SIInstrInfo::isSchedulingBoundary(const MachineInstr &MI, 34560b57cec5SDimitry Andric const MachineBasicBlock *MBB, 34570b57cec5SDimitry Andric const MachineFunction &MF) const { 34585ffd83dbSDimitry Andric // Skipping the check for SP writes in the base implementation. The reason it 34595ffd83dbSDimitry Andric // was added was apparently due to compile time concerns. 34605ffd83dbSDimitry Andric // 34615ffd83dbSDimitry Andric // TODO: Do we really want this barrier? It triggers unnecessary hazard nops 34625ffd83dbSDimitry Andric // but is probably avoidable. 34635ffd83dbSDimitry Andric 34645ffd83dbSDimitry Andric // Copied from base implementation. 34655ffd83dbSDimitry Andric // Terminators and labels can't be scheduled around. 34665ffd83dbSDimitry Andric if (MI.isTerminator() || MI.isPosition()) 34675ffd83dbSDimitry Andric return true; 34685ffd83dbSDimitry Andric 34695ffd83dbSDimitry Andric // INLINEASM_BR can jump to another block 34705ffd83dbSDimitry Andric if (MI.getOpcode() == TargetOpcode::INLINEASM_BR) 34715ffd83dbSDimitry Andric return true; 34720b57cec5SDimitry Andric 3473*81ad6265SDimitry Andric if (MI.getOpcode() == AMDGPU::SCHED_BARRIER && MI.getOperand(0).getImm() == 0) 3474*81ad6265SDimitry Andric return true; 3475*81ad6265SDimitry Andric 34760b57cec5SDimitry Andric // Target-independent instructions do not have an implicit-use of EXEC, even 34770b57cec5SDimitry Andric // when they operate on VGPRs. Treating EXEC modifications as scheduling 34780b57cec5SDimitry Andric // boundaries prevents incorrect movements of such instructions. 34795ffd83dbSDimitry Andric return MI.modifiesRegister(AMDGPU::EXEC, &RI) || 34800b57cec5SDimitry Andric MI.getOpcode() == AMDGPU::S_SETREG_IMM32_B32 || 34810b57cec5SDimitry Andric MI.getOpcode() == AMDGPU::S_SETREG_B32 || 34820b57cec5SDimitry Andric changesVGPRIndexingMode(MI); 34830b57cec5SDimitry Andric } 34840b57cec5SDimitry Andric 34850b57cec5SDimitry Andric bool SIInstrInfo::isAlwaysGDS(uint16_t Opcode) const { 34860b57cec5SDimitry Andric return Opcode == AMDGPU::DS_ORDERED_COUNT || 34870b57cec5SDimitry Andric Opcode == AMDGPU::DS_GWS_INIT || 34880b57cec5SDimitry Andric Opcode == AMDGPU::DS_GWS_SEMA_V || 34890b57cec5SDimitry Andric Opcode == AMDGPU::DS_GWS_SEMA_BR || 34900b57cec5SDimitry Andric Opcode == AMDGPU::DS_GWS_SEMA_P || 34910b57cec5SDimitry Andric Opcode == AMDGPU::DS_GWS_SEMA_RELEASE_ALL || 34920b57cec5SDimitry Andric Opcode == AMDGPU::DS_GWS_BARRIER; 34930b57cec5SDimitry Andric } 34940b57cec5SDimitry Andric 34955ffd83dbSDimitry Andric bool SIInstrInfo::modifiesModeRegister(const MachineInstr &MI) { 34965ffd83dbSDimitry Andric // Skip the full operand and register alias search modifiesRegister 34975ffd83dbSDimitry Andric // does. There's only a handful of instructions that touch this, it's only an 34985ffd83dbSDimitry Andric // implicit def, and doesn't alias any other registers. 34995ffd83dbSDimitry Andric if (const MCPhysReg *ImpDef = MI.getDesc().getImplicitDefs()) { 35005ffd83dbSDimitry Andric for (; ImpDef && *ImpDef; ++ImpDef) { 35015ffd83dbSDimitry Andric if (*ImpDef == AMDGPU::MODE) 35025ffd83dbSDimitry Andric return true; 35035ffd83dbSDimitry Andric } 35045ffd83dbSDimitry Andric } 35055ffd83dbSDimitry Andric 35065ffd83dbSDimitry Andric return false; 35075ffd83dbSDimitry Andric } 35085ffd83dbSDimitry Andric 35090b57cec5SDimitry Andric bool SIInstrInfo::hasUnwantedEffectsWhenEXECEmpty(const MachineInstr &MI) const { 35100b57cec5SDimitry Andric unsigned Opcode = MI.getOpcode(); 35110b57cec5SDimitry Andric 35120b57cec5SDimitry Andric if (MI.mayStore() && isSMRD(MI)) 35130b57cec5SDimitry Andric return true; // scalar store or atomic 35140b57cec5SDimitry Andric 35150b57cec5SDimitry Andric // This will terminate the function when other lanes may need to continue. 35160b57cec5SDimitry Andric if (MI.isReturn()) 35170b57cec5SDimitry Andric return true; 35180b57cec5SDimitry Andric 35190b57cec5SDimitry Andric // These instructions cause shader I/O that may cause hardware lockups 35200b57cec5SDimitry Andric // when executed with an empty EXEC mask. 35210b57cec5SDimitry Andric // 35220b57cec5SDimitry Andric // Note: exp with VM = DONE = 0 is automatically skipped by hardware when 35230b57cec5SDimitry Andric // EXEC = 0, but checking for that case here seems not worth it 35240b57cec5SDimitry Andric // given the typical code patterns. 35250b57cec5SDimitry Andric if (Opcode == AMDGPU::S_SENDMSG || Opcode == AMDGPU::S_SENDMSGHALT || 3526e8d8bef9SDimitry Andric isEXP(Opcode) || 35270b57cec5SDimitry Andric Opcode == AMDGPU::DS_ORDERED_COUNT || Opcode == AMDGPU::S_TRAP || 35280b57cec5SDimitry Andric Opcode == AMDGPU::DS_GWS_INIT || Opcode == AMDGPU::DS_GWS_BARRIER) 35290b57cec5SDimitry Andric return true; 35300b57cec5SDimitry Andric 35310b57cec5SDimitry Andric if (MI.isCall() || MI.isInlineAsm()) 35320b57cec5SDimitry Andric return true; // conservative assumption 35330b57cec5SDimitry Andric 35345ffd83dbSDimitry Andric // A mode change is a scalar operation that influences vector instructions. 35355ffd83dbSDimitry Andric if (modifiesModeRegister(MI)) 35365ffd83dbSDimitry Andric return true; 35375ffd83dbSDimitry Andric 35380b57cec5SDimitry Andric // These are like SALU instructions in terms of effects, so it's questionable 35390b57cec5SDimitry Andric // whether we should return true for those. 35400b57cec5SDimitry Andric // 35410b57cec5SDimitry Andric // However, executing them with EXEC = 0 causes them to operate on undefined 35420b57cec5SDimitry Andric // data, which we avoid by returning true here. 3543e8d8bef9SDimitry Andric if (Opcode == AMDGPU::V_READFIRSTLANE_B32 || 3544e8d8bef9SDimitry Andric Opcode == AMDGPU::V_READLANE_B32 || Opcode == AMDGPU::V_WRITELANE_B32) 35450b57cec5SDimitry Andric return true; 35460b57cec5SDimitry Andric 35470b57cec5SDimitry Andric return false; 35480b57cec5SDimitry Andric } 35490b57cec5SDimitry Andric 35500b57cec5SDimitry Andric bool SIInstrInfo::mayReadEXEC(const MachineRegisterInfo &MRI, 35510b57cec5SDimitry Andric const MachineInstr &MI) const { 35520b57cec5SDimitry Andric if (MI.isMetaInstruction()) 35530b57cec5SDimitry Andric return false; 35540b57cec5SDimitry Andric 35550b57cec5SDimitry Andric // This won't read exec if this is an SGPR->SGPR copy. 35560b57cec5SDimitry Andric if (MI.isCopyLike()) { 35570b57cec5SDimitry Andric if (!RI.isSGPRReg(MRI, MI.getOperand(0).getReg())) 35580b57cec5SDimitry Andric return true; 35590b57cec5SDimitry Andric 35600b57cec5SDimitry Andric // Make sure this isn't copying exec as a normal operand 35610b57cec5SDimitry Andric return MI.readsRegister(AMDGPU::EXEC, &RI); 35620b57cec5SDimitry Andric } 35630b57cec5SDimitry Andric 35640b57cec5SDimitry Andric // Make a conservative assumption about the callee. 35650b57cec5SDimitry Andric if (MI.isCall()) 35660b57cec5SDimitry Andric return true; 35670b57cec5SDimitry Andric 35680b57cec5SDimitry Andric // Be conservative with any unhandled generic opcodes. 35690b57cec5SDimitry Andric if (!isTargetSpecificOpcode(MI.getOpcode())) 35700b57cec5SDimitry Andric return true; 35710b57cec5SDimitry Andric 35720b57cec5SDimitry Andric return !isSALU(MI) || MI.readsRegister(AMDGPU::EXEC, &RI); 35730b57cec5SDimitry Andric } 35740b57cec5SDimitry Andric 35750b57cec5SDimitry Andric bool SIInstrInfo::isInlineConstant(const APInt &Imm) const { 35760b57cec5SDimitry Andric switch (Imm.getBitWidth()) { 35770b57cec5SDimitry Andric case 1: // This likely will be a condition code mask. 35780b57cec5SDimitry Andric return true; 35790b57cec5SDimitry Andric 35800b57cec5SDimitry Andric case 32: 35810b57cec5SDimitry Andric return AMDGPU::isInlinableLiteral32(Imm.getSExtValue(), 35820b57cec5SDimitry Andric ST.hasInv2PiInlineImm()); 35830b57cec5SDimitry Andric case 64: 35840b57cec5SDimitry Andric return AMDGPU::isInlinableLiteral64(Imm.getSExtValue(), 35850b57cec5SDimitry Andric ST.hasInv2PiInlineImm()); 35860b57cec5SDimitry Andric case 16: 35870b57cec5SDimitry Andric return ST.has16BitInsts() && 35880b57cec5SDimitry Andric AMDGPU::isInlinableLiteral16(Imm.getSExtValue(), 35890b57cec5SDimitry Andric ST.hasInv2PiInlineImm()); 35900b57cec5SDimitry Andric default: 35910b57cec5SDimitry Andric llvm_unreachable("invalid bitwidth"); 35920b57cec5SDimitry Andric } 35930b57cec5SDimitry Andric } 35940b57cec5SDimitry Andric 35950b57cec5SDimitry Andric bool SIInstrInfo::isInlineConstant(const MachineOperand &MO, 35960b57cec5SDimitry Andric uint8_t OperandType) const { 35970b57cec5SDimitry Andric if (!MO.isImm() || 35980b57cec5SDimitry Andric OperandType < AMDGPU::OPERAND_SRC_FIRST || 35990b57cec5SDimitry Andric OperandType > AMDGPU::OPERAND_SRC_LAST) 36000b57cec5SDimitry Andric return false; 36010b57cec5SDimitry Andric 36020b57cec5SDimitry Andric // MachineOperand provides no way to tell the true operand size, since it only 36030b57cec5SDimitry Andric // records a 64-bit value. We need to know the size to determine if a 32-bit 36040b57cec5SDimitry Andric // floating point immediate bit pattern is legal for an integer immediate. It 36050b57cec5SDimitry Andric // would be for any 32-bit integer operand, but would not be for a 64-bit one. 36060b57cec5SDimitry Andric 36070b57cec5SDimitry Andric int64_t Imm = MO.getImm(); 36080b57cec5SDimitry Andric switch (OperandType) { 36090b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_IMM_INT32: 36100b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_IMM_FP32: 3611349cc55cSDimitry Andric case AMDGPU::OPERAND_REG_IMM_FP32_DEFERRED: 36120b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_INT32: 36130b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_FP32: 3614fe6060f1SDimitry Andric case AMDGPU::OPERAND_REG_IMM_V2FP32: 3615fe6060f1SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_V2FP32: 3616fe6060f1SDimitry Andric case AMDGPU::OPERAND_REG_IMM_V2INT32: 3617fe6060f1SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_V2INT32: 36180b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_AC_INT32: 36190b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_AC_FP32: { 36200b57cec5SDimitry Andric int32_t Trunc = static_cast<int32_t>(Imm); 36210b57cec5SDimitry Andric return AMDGPU::isInlinableLiteral32(Trunc, ST.hasInv2PiInlineImm()); 36220b57cec5SDimitry Andric } 36230b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_IMM_INT64: 36240b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_IMM_FP64: 36250b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_INT64: 36260b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_FP64: 3627fe6060f1SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_AC_FP64: 36280b57cec5SDimitry Andric return AMDGPU::isInlinableLiteral64(MO.getImm(), 36290b57cec5SDimitry Andric ST.hasInv2PiInlineImm()); 36300b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_IMM_INT16: 36310b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_INT16: 36320b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_AC_INT16: 36335ffd83dbSDimitry Andric // We would expect inline immediates to not be concerned with an integer/fp 36345ffd83dbSDimitry Andric // distinction. However, in the case of 16-bit integer operations, the 36355ffd83dbSDimitry Andric // "floating point" values appear to not work. It seems read the low 16-bits 36365ffd83dbSDimitry Andric // of 32-bit immediates, which happens to always work for the integer 36375ffd83dbSDimitry Andric // values. 36385ffd83dbSDimitry Andric // 36395ffd83dbSDimitry Andric // See llvm bugzilla 46302. 36405ffd83dbSDimitry Andric // 36415ffd83dbSDimitry Andric // TODO: Theoretically we could use op-sel to use the high bits of the 36425ffd83dbSDimitry Andric // 32-bit FP values. 36435ffd83dbSDimitry Andric return AMDGPU::isInlinableIntLiteral(Imm); 36445ffd83dbSDimitry Andric case AMDGPU::OPERAND_REG_IMM_V2INT16: 36455ffd83dbSDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_V2INT16: 36465ffd83dbSDimitry Andric case AMDGPU::OPERAND_REG_INLINE_AC_V2INT16: 36475ffd83dbSDimitry Andric // This suffers the same problem as the scalar 16-bit cases. 36485ffd83dbSDimitry Andric return AMDGPU::isInlinableIntLiteralV216(Imm); 36495ffd83dbSDimitry Andric case AMDGPU::OPERAND_REG_IMM_FP16: 3650349cc55cSDimitry Andric case AMDGPU::OPERAND_REG_IMM_FP16_DEFERRED: 36515ffd83dbSDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_FP16: 36520b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_AC_FP16: { 36530b57cec5SDimitry Andric if (isInt<16>(Imm) || isUInt<16>(Imm)) { 36540b57cec5SDimitry Andric // A few special case instructions have 16-bit operands on subtargets 36550b57cec5SDimitry Andric // where 16-bit instructions are not legal. 36560b57cec5SDimitry Andric // TODO: Do the 32-bit immediates work? We shouldn't really need to handle 36570b57cec5SDimitry Andric // constants in these cases 36580b57cec5SDimitry Andric int16_t Trunc = static_cast<int16_t>(Imm); 36590b57cec5SDimitry Andric return ST.has16BitInsts() && 36600b57cec5SDimitry Andric AMDGPU::isInlinableLiteral16(Trunc, ST.hasInv2PiInlineImm()); 36610b57cec5SDimitry Andric } 36620b57cec5SDimitry Andric 36630b57cec5SDimitry Andric return false; 36640b57cec5SDimitry Andric } 36650b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_IMM_V2FP16: 36660b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_V2FP16: 36670b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_AC_V2FP16: { 36680b57cec5SDimitry Andric uint32_t Trunc = static_cast<uint32_t>(Imm); 36690b57cec5SDimitry Andric return AMDGPU::isInlinableLiteralV216(Trunc, ST.hasInv2PiInlineImm()); 36700b57cec5SDimitry Andric } 3671349cc55cSDimitry Andric case AMDGPU::OPERAND_KIMM32: 3672349cc55cSDimitry Andric case AMDGPU::OPERAND_KIMM16: 3673349cc55cSDimitry Andric return false; 36740b57cec5SDimitry Andric default: 36750b57cec5SDimitry Andric llvm_unreachable("invalid bitwidth"); 36760b57cec5SDimitry Andric } 36770b57cec5SDimitry Andric } 36780b57cec5SDimitry Andric 36790b57cec5SDimitry Andric bool SIInstrInfo::isLiteralConstantLike(const MachineOperand &MO, 36800b57cec5SDimitry Andric const MCOperandInfo &OpInfo) const { 36810b57cec5SDimitry Andric switch (MO.getType()) { 36820b57cec5SDimitry Andric case MachineOperand::MO_Register: 36830b57cec5SDimitry Andric return false; 36840b57cec5SDimitry Andric case MachineOperand::MO_Immediate: 36850b57cec5SDimitry Andric return !isInlineConstant(MO, OpInfo); 36860b57cec5SDimitry Andric case MachineOperand::MO_FrameIndex: 36870b57cec5SDimitry Andric case MachineOperand::MO_MachineBasicBlock: 36880b57cec5SDimitry Andric case MachineOperand::MO_ExternalSymbol: 36890b57cec5SDimitry Andric case MachineOperand::MO_GlobalAddress: 36900b57cec5SDimitry Andric case MachineOperand::MO_MCSymbol: 36910b57cec5SDimitry Andric return true; 36920b57cec5SDimitry Andric default: 36930b57cec5SDimitry Andric llvm_unreachable("unexpected operand type"); 36940b57cec5SDimitry Andric } 36950b57cec5SDimitry Andric } 36960b57cec5SDimitry Andric 36970b57cec5SDimitry Andric static bool compareMachineOp(const MachineOperand &Op0, 36980b57cec5SDimitry Andric const MachineOperand &Op1) { 36990b57cec5SDimitry Andric if (Op0.getType() != Op1.getType()) 37000b57cec5SDimitry Andric return false; 37010b57cec5SDimitry Andric 37020b57cec5SDimitry Andric switch (Op0.getType()) { 37030b57cec5SDimitry Andric case MachineOperand::MO_Register: 37040b57cec5SDimitry Andric return Op0.getReg() == Op1.getReg(); 37050b57cec5SDimitry Andric case MachineOperand::MO_Immediate: 37060b57cec5SDimitry Andric return Op0.getImm() == Op1.getImm(); 37070b57cec5SDimitry Andric default: 37080b57cec5SDimitry Andric llvm_unreachable("Didn't expect to be comparing these operand types"); 37090b57cec5SDimitry Andric } 37100b57cec5SDimitry Andric } 37110b57cec5SDimitry Andric 37120b57cec5SDimitry Andric bool SIInstrInfo::isImmOperandLegal(const MachineInstr &MI, unsigned OpNo, 37130b57cec5SDimitry Andric const MachineOperand &MO) const { 37140b57cec5SDimitry Andric const MCInstrDesc &InstDesc = MI.getDesc(); 37150b57cec5SDimitry Andric const MCOperandInfo &OpInfo = InstDesc.OpInfo[OpNo]; 37160b57cec5SDimitry Andric 37170b57cec5SDimitry Andric assert(MO.isImm() || MO.isTargetIndex() || MO.isFI() || MO.isGlobal()); 37180b57cec5SDimitry Andric 37190b57cec5SDimitry Andric if (OpInfo.OperandType == MCOI::OPERAND_IMMEDIATE) 37200b57cec5SDimitry Andric return true; 37210b57cec5SDimitry Andric 37220b57cec5SDimitry Andric if (OpInfo.RegClass < 0) 37230b57cec5SDimitry Andric return false; 37240b57cec5SDimitry Andric 37258bcb0991SDimitry Andric if (MO.isImm() && isInlineConstant(MO, OpInfo)) { 37268bcb0991SDimitry Andric if (isMAI(MI) && ST.hasMFMAInlineLiteralBug() && 37278bcb0991SDimitry Andric OpNo ==(unsigned)AMDGPU::getNamedOperandIdx(MI.getOpcode(), 37288bcb0991SDimitry Andric AMDGPU::OpName::src2)) 37298bcb0991SDimitry Andric return false; 37300b57cec5SDimitry Andric return RI.opCanUseInlineConstant(OpInfo.OperandType); 37318bcb0991SDimitry Andric } 37320b57cec5SDimitry Andric 37330b57cec5SDimitry Andric if (!RI.opCanUseLiteralConstant(OpInfo.OperandType)) 37340b57cec5SDimitry Andric return false; 37350b57cec5SDimitry Andric 37360b57cec5SDimitry Andric if (!isVOP3(MI) || !AMDGPU::isSISrcOperand(InstDesc, OpNo)) 37370b57cec5SDimitry Andric return true; 37380b57cec5SDimitry Andric 37390b57cec5SDimitry Andric return ST.hasVOP3Literal(); 37400b57cec5SDimitry Andric } 37410b57cec5SDimitry Andric 37420b57cec5SDimitry Andric bool SIInstrInfo::hasVALU32BitEncoding(unsigned Opcode) const { 3743fe6060f1SDimitry Andric // GFX90A does not have V_MUL_LEGACY_F32_e32. 3744fe6060f1SDimitry Andric if (Opcode == AMDGPU::V_MUL_LEGACY_F32_e64 && ST.hasGFX90AInsts()) 3745fe6060f1SDimitry Andric return false; 3746fe6060f1SDimitry Andric 37470b57cec5SDimitry Andric int Op32 = AMDGPU::getVOPe32(Opcode); 37480b57cec5SDimitry Andric if (Op32 == -1) 37490b57cec5SDimitry Andric return false; 37500b57cec5SDimitry Andric 37510b57cec5SDimitry Andric return pseudoToMCOpcode(Op32) != -1; 37520b57cec5SDimitry Andric } 37530b57cec5SDimitry Andric 37540b57cec5SDimitry Andric bool SIInstrInfo::hasModifiers(unsigned Opcode) const { 37550b57cec5SDimitry Andric // The src0_modifier operand is present on all instructions 37560b57cec5SDimitry Andric // that have modifiers. 37570b57cec5SDimitry Andric 37580b57cec5SDimitry Andric return AMDGPU::getNamedOperandIdx(Opcode, 37590b57cec5SDimitry Andric AMDGPU::OpName::src0_modifiers) != -1; 37600b57cec5SDimitry Andric } 37610b57cec5SDimitry Andric 37620b57cec5SDimitry Andric bool SIInstrInfo::hasModifiersSet(const MachineInstr &MI, 37630b57cec5SDimitry Andric unsigned OpName) const { 37640b57cec5SDimitry Andric const MachineOperand *Mods = getNamedOperand(MI, OpName); 37650b57cec5SDimitry Andric return Mods && Mods->getImm(); 37660b57cec5SDimitry Andric } 37670b57cec5SDimitry Andric 37680b57cec5SDimitry Andric bool SIInstrInfo::hasAnyModifiersSet(const MachineInstr &MI) const { 3769*81ad6265SDimitry Andric return any_of(ModifierOpNames, 3770*81ad6265SDimitry Andric [&](unsigned Name) { return hasModifiersSet(MI, Name); }); 37710b57cec5SDimitry Andric } 37720b57cec5SDimitry Andric 37730b57cec5SDimitry Andric bool SIInstrInfo::canShrink(const MachineInstr &MI, 37740b57cec5SDimitry Andric const MachineRegisterInfo &MRI) const { 37750b57cec5SDimitry Andric const MachineOperand *Src2 = getNamedOperand(MI, AMDGPU::OpName::src2); 37760b57cec5SDimitry Andric // Can't shrink instruction with three operands. 37770b57cec5SDimitry Andric if (Src2) { 37780b57cec5SDimitry Andric switch (MI.getOpcode()) { 37790b57cec5SDimitry Andric default: return false; 37800b57cec5SDimitry Andric 37810b57cec5SDimitry Andric case AMDGPU::V_ADDC_U32_e64: 37820b57cec5SDimitry Andric case AMDGPU::V_SUBB_U32_e64: 37830b57cec5SDimitry Andric case AMDGPU::V_SUBBREV_U32_e64: { 37840b57cec5SDimitry Andric const MachineOperand *Src1 37850b57cec5SDimitry Andric = getNamedOperand(MI, AMDGPU::OpName::src1); 37860b57cec5SDimitry Andric if (!Src1->isReg() || !RI.isVGPR(MRI, Src1->getReg())) 37870b57cec5SDimitry Andric return false; 37880b57cec5SDimitry Andric // Additional verification is needed for sdst/src2. 37890b57cec5SDimitry Andric return true; 37900b57cec5SDimitry Andric } 37910b57cec5SDimitry Andric case AMDGPU::V_MAC_F16_e64: 3792349cc55cSDimitry Andric case AMDGPU::V_MAC_F32_e64: 3793349cc55cSDimitry Andric case AMDGPU::V_MAC_LEGACY_F32_e64: 37940b57cec5SDimitry Andric case AMDGPU::V_FMAC_F16_e64: 3795349cc55cSDimitry Andric case AMDGPU::V_FMAC_F32_e64: 3796fe6060f1SDimitry Andric case AMDGPU::V_FMAC_F64_e64: 3797349cc55cSDimitry Andric case AMDGPU::V_FMAC_LEGACY_F32_e64: 37980b57cec5SDimitry Andric if (!Src2->isReg() || !RI.isVGPR(MRI, Src2->getReg()) || 37990b57cec5SDimitry Andric hasModifiersSet(MI, AMDGPU::OpName::src2_modifiers)) 38000b57cec5SDimitry Andric return false; 38010b57cec5SDimitry Andric break; 38020b57cec5SDimitry Andric 38030b57cec5SDimitry Andric case AMDGPU::V_CNDMASK_B32_e64: 38040b57cec5SDimitry Andric break; 38050b57cec5SDimitry Andric } 38060b57cec5SDimitry Andric } 38070b57cec5SDimitry Andric 38080b57cec5SDimitry Andric const MachineOperand *Src1 = getNamedOperand(MI, AMDGPU::OpName::src1); 38090b57cec5SDimitry Andric if (Src1 && (!Src1->isReg() || !RI.isVGPR(MRI, Src1->getReg()) || 38100b57cec5SDimitry Andric hasModifiersSet(MI, AMDGPU::OpName::src1_modifiers))) 38110b57cec5SDimitry Andric return false; 38120b57cec5SDimitry Andric 38130b57cec5SDimitry Andric // We don't need to check src0, all input types are legal, so just make sure 38140b57cec5SDimitry Andric // src0 isn't using any modifiers. 38150b57cec5SDimitry Andric if (hasModifiersSet(MI, AMDGPU::OpName::src0_modifiers)) 38160b57cec5SDimitry Andric return false; 38170b57cec5SDimitry Andric 38180b57cec5SDimitry Andric // Can it be shrunk to a valid 32 bit opcode? 38190b57cec5SDimitry Andric if (!hasVALU32BitEncoding(MI.getOpcode())) 38200b57cec5SDimitry Andric return false; 38210b57cec5SDimitry Andric 38220b57cec5SDimitry Andric // Check output modifiers 38230b57cec5SDimitry Andric return !hasModifiersSet(MI, AMDGPU::OpName::omod) && 38240b57cec5SDimitry Andric !hasModifiersSet(MI, AMDGPU::OpName::clamp); 38250b57cec5SDimitry Andric } 38260b57cec5SDimitry Andric 38270b57cec5SDimitry Andric // Set VCC operand with all flags from \p Orig, except for setting it as 38280b57cec5SDimitry Andric // implicit. 38290b57cec5SDimitry Andric static void copyFlagsToImplicitVCC(MachineInstr &MI, 38300b57cec5SDimitry Andric const MachineOperand &Orig) { 38310b57cec5SDimitry Andric 38320b57cec5SDimitry Andric for (MachineOperand &Use : MI.implicit_operands()) { 38335ffd83dbSDimitry Andric if (Use.isUse() && 38345ffd83dbSDimitry Andric (Use.getReg() == AMDGPU::VCC || Use.getReg() == AMDGPU::VCC_LO)) { 38350b57cec5SDimitry Andric Use.setIsUndef(Orig.isUndef()); 38360b57cec5SDimitry Andric Use.setIsKill(Orig.isKill()); 38370b57cec5SDimitry Andric return; 38380b57cec5SDimitry Andric } 38390b57cec5SDimitry Andric } 38400b57cec5SDimitry Andric } 38410b57cec5SDimitry Andric 38420b57cec5SDimitry Andric MachineInstr *SIInstrInfo::buildShrunkInst(MachineInstr &MI, 38430b57cec5SDimitry Andric unsigned Op32) const { 3844*81ad6265SDimitry Andric MachineBasicBlock *MBB = MI.getParent(); 38450b57cec5SDimitry Andric MachineInstrBuilder Inst32 = 38465ffd83dbSDimitry Andric BuildMI(*MBB, MI, MI.getDebugLoc(), get(Op32)) 38475ffd83dbSDimitry Andric .setMIFlags(MI.getFlags()); 38480b57cec5SDimitry Andric 38490b57cec5SDimitry Andric // Add the dst operand if the 32-bit encoding also has an explicit $vdst. 38500b57cec5SDimitry Andric // For VOPC instructions, this is replaced by an implicit def of vcc. 3851*81ad6265SDimitry Andric if (AMDGPU::getNamedOperandIdx(Op32, AMDGPU::OpName::vdst) != -1) { 38520b57cec5SDimitry Andric // dst 38530b57cec5SDimitry Andric Inst32.add(MI.getOperand(0)); 3854*81ad6265SDimitry Andric } else if (AMDGPU::getNamedOperandIdx(Op32, AMDGPU::OpName::sdst) != -1) { 3855*81ad6265SDimitry Andric // VOPCX instructions won't be writing to an explicit dst, so this should 3856*81ad6265SDimitry Andric // not fail for these instructions. 38570b57cec5SDimitry Andric assert(((MI.getOperand(0).getReg() == AMDGPU::VCC) || 38580b57cec5SDimitry Andric (MI.getOperand(0).getReg() == AMDGPU::VCC_LO)) && 38590b57cec5SDimitry Andric "Unexpected case"); 38600b57cec5SDimitry Andric } 38610b57cec5SDimitry Andric 38620b57cec5SDimitry Andric Inst32.add(*getNamedOperand(MI, AMDGPU::OpName::src0)); 38630b57cec5SDimitry Andric 38640b57cec5SDimitry Andric const MachineOperand *Src1 = getNamedOperand(MI, AMDGPU::OpName::src1); 38650b57cec5SDimitry Andric if (Src1) 38660b57cec5SDimitry Andric Inst32.add(*Src1); 38670b57cec5SDimitry Andric 38680b57cec5SDimitry Andric const MachineOperand *Src2 = getNamedOperand(MI, AMDGPU::OpName::src2); 38690b57cec5SDimitry Andric 38700b57cec5SDimitry Andric if (Src2) { 38710b57cec5SDimitry Andric int Op32Src2Idx = AMDGPU::getNamedOperandIdx(Op32, AMDGPU::OpName::src2); 38720b57cec5SDimitry Andric if (Op32Src2Idx != -1) { 38730b57cec5SDimitry Andric Inst32.add(*Src2); 38740b57cec5SDimitry Andric } else { 38750b57cec5SDimitry Andric // In the case of V_CNDMASK_B32_e32, the explicit operand src2 is 3876e8d8bef9SDimitry Andric // replaced with an implicit read of vcc or vcc_lo. The implicit read 3877e8d8bef9SDimitry Andric // of vcc was already added during the initial BuildMI, but we 3878e8d8bef9SDimitry Andric // 1) may need to change vcc to vcc_lo to preserve the original register 3879e8d8bef9SDimitry Andric // 2) have to preserve the original flags. 3880e8d8bef9SDimitry Andric fixImplicitOperands(*Inst32); 38810b57cec5SDimitry Andric copyFlagsToImplicitVCC(*Inst32, *Src2); 38820b57cec5SDimitry Andric } 38830b57cec5SDimitry Andric } 38840b57cec5SDimitry Andric 38850b57cec5SDimitry Andric return Inst32; 38860b57cec5SDimitry Andric } 38870b57cec5SDimitry Andric 38880b57cec5SDimitry Andric bool SIInstrInfo::usesConstantBus(const MachineRegisterInfo &MRI, 38890b57cec5SDimitry Andric const MachineOperand &MO, 38900b57cec5SDimitry Andric const MCOperandInfo &OpInfo) const { 38910b57cec5SDimitry Andric // Literal constants use the constant bus. 38920b57cec5SDimitry Andric //if (isLiteralConstantLike(MO, OpInfo)) 38930b57cec5SDimitry Andric // return true; 38940b57cec5SDimitry Andric if (MO.isImm()) 38950b57cec5SDimitry Andric return !isInlineConstant(MO, OpInfo); 38960b57cec5SDimitry Andric 38970b57cec5SDimitry Andric if (!MO.isReg()) 38980b57cec5SDimitry Andric return true; // Misc other operands like FrameIndex 38990b57cec5SDimitry Andric 39000b57cec5SDimitry Andric if (!MO.isUse()) 39010b57cec5SDimitry Andric return false; 39020b57cec5SDimitry Andric 3903e8d8bef9SDimitry Andric if (MO.getReg().isVirtual()) 39040b57cec5SDimitry Andric return RI.isSGPRClass(MRI.getRegClass(MO.getReg())); 39050b57cec5SDimitry Andric 39060b57cec5SDimitry Andric // Null is free 3907*81ad6265SDimitry Andric if (MO.getReg() == AMDGPU::SGPR_NULL || MO.getReg() == AMDGPU::SGPR_NULL64) 39080b57cec5SDimitry Andric return false; 39090b57cec5SDimitry Andric 39100b57cec5SDimitry Andric // SGPRs use the constant bus 39110b57cec5SDimitry Andric if (MO.isImplicit()) { 39120b57cec5SDimitry Andric return MO.getReg() == AMDGPU::M0 || 39130b57cec5SDimitry Andric MO.getReg() == AMDGPU::VCC || 39140b57cec5SDimitry Andric MO.getReg() == AMDGPU::VCC_LO; 39150b57cec5SDimitry Andric } else { 39160b57cec5SDimitry Andric return AMDGPU::SReg_32RegClass.contains(MO.getReg()) || 39170b57cec5SDimitry Andric AMDGPU::SReg_64RegClass.contains(MO.getReg()); 39180b57cec5SDimitry Andric } 39190b57cec5SDimitry Andric } 39200b57cec5SDimitry Andric 39215ffd83dbSDimitry Andric static Register findImplicitSGPRRead(const MachineInstr &MI) { 39220b57cec5SDimitry Andric for (const MachineOperand &MO : MI.implicit_operands()) { 39230b57cec5SDimitry Andric // We only care about reads. 39240b57cec5SDimitry Andric if (MO.isDef()) 39250b57cec5SDimitry Andric continue; 39260b57cec5SDimitry Andric 39270b57cec5SDimitry Andric switch (MO.getReg()) { 39280b57cec5SDimitry Andric case AMDGPU::VCC: 39290b57cec5SDimitry Andric case AMDGPU::VCC_LO: 39300b57cec5SDimitry Andric case AMDGPU::VCC_HI: 39310b57cec5SDimitry Andric case AMDGPU::M0: 39320b57cec5SDimitry Andric case AMDGPU::FLAT_SCR: 39330b57cec5SDimitry Andric return MO.getReg(); 39340b57cec5SDimitry Andric 39350b57cec5SDimitry Andric default: 39360b57cec5SDimitry Andric break; 39370b57cec5SDimitry Andric } 39380b57cec5SDimitry Andric } 39390b57cec5SDimitry Andric 39400b57cec5SDimitry Andric return AMDGPU::NoRegister; 39410b57cec5SDimitry Andric } 39420b57cec5SDimitry Andric 39430b57cec5SDimitry Andric static bool shouldReadExec(const MachineInstr &MI) { 39440b57cec5SDimitry Andric if (SIInstrInfo::isVALU(MI)) { 39450b57cec5SDimitry Andric switch (MI.getOpcode()) { 39460b57cec5SDimitry Andric case AMDGPU::V_READLANE_B32: 39470b57cec5SDimitry Andric case AMDGPU::V_WRITELANE_B32: 39480b57cec5SDimitry Andric return false; 39490b57cec5SDimitry Andric } 39500b57cec5SDimitry Andric 39510b57cec5SDimitry Andric return true; 39520b57cec5SDimitry Andric } 39530b57cec5SDimitry Andric 39548bcb0991SDimitry Andric if (MI.isPreISelOpcode() || 39558bcb0991SDimitry Andric SIInstrInfo::isGenericOpcode(MI.getOpcode()) || 39560b57cec5SDimitry Andric SIInstrInfo::isSALU(MI) || 39570b57cec5SDimitry Andric SIInstrInfo::isSMRD(MI)) 39580b57cec5SDimitry Andric return false; 39590b57cec5SDimitry Andric 39600b57cec5SDimitry Andric return true; 39610b57cec5SDimitry Andric } 39620b57cec5SDimitry Andric 39630b57cec5SDimitry Andric static bool isSubRegOf(const SIRegisterInfo &TRI, 39640b57cec5SDimitry Andric const MachineOperand &SuperVec, 39650b57cec5SDimitry Andric const MachineOperand &SubReg) { 3966e8d8bef9SDimitry Andric if (SubReg.getReg().isPhysical()) 39670b57cec5SDimitry Andric return TRI.isSubRegister(SuperVec.getReg(), SubReg.getReg()); 39680b57cec5SDimitry Andric 39690b57cec5SDimitry Andric return SubReg.getSubReg() != AMDGPU::NoSubRegister && 39700b57cec5SDimitry Andric SubReg.getReg() == SuperVec.getReg(); 39710b57cec5SDimitry Andric } 39720b57cec5SDimitry Andric 39730b57cec5SDimitry Andric bool SIInstrInfo::verifyInstruction(const MachineInstr &MI, 39740b57cec5SDimitry Andric StringRef &ErrInfo) const { 39750b57cec5SDimitry Andric uint16_t Opcode = MI.getOpcode(); 39760b57cec5SDimitry Andric if (SIInstrInfo::isGenericOpcode(MI.getOpcode())) 39770b57cec5SDimitry Andric return true; 39780b57cec5SDimitry Andric 39790b57cec5SDimitry Andric const MachineFunction *MF = MI.getParent()->getParent(); 39800b57cec5SDimitry Andric const MachineRegisterInfo &MRI = MF->getRegInfo(); 39810b57cec5SDimitry Andric 39820b57cec5SDimitry Andric int Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0); 39830b57cec5SDimitry Andric int Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1); 39840b57cec5SDimitry Andric int Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2); 39850b57cec5SDimitry Andric 39860b57cec5SDimitry Andric // Make sure the number of operands is correct. 39870b57cec5SDimitry Andric const MCInstrDesc &Desc = get(Opcode); 39880b57cec5SDimitry Andric if (!Desc.isVariadic() && 39890b57cec5SDimitry Andric Desc.getNumOperands() != MI.getNumExplicitOperands()) { 39900b57cec5SDimitry Andric ErrInfo = "Instruction has wrong number of operands."; 39910b57cec5SDimitry Andric return false; 39920b57cec5SDimitry Andric } 39930b57cec5SDimitry Andric 39940b57cec5SDimitry Andric if (MI.isInlineAsm()) { 39950b57cec5SDimitry Andric // Verify register classes for inlineasm constraints. 39960b57cec5SDimitry Andric for (unsigned I = InlineAsm::MIOp_FirstOperand, E = MI.getNumOperands(); 39970b57cec5SDimitry Andric I != E; ++I) { 39980b57cec5SDimitry Andric const TargetRegisterClass *RC = MI.getRegClassConstraint(I, this, &RI); 39990b57cec5SDimitry Andric if (!RC) 40000b57cec5SDimitry Andric continue; 40010b57cec5SDimitry Andric 40020b57cec5SDimitry Andric const MachineOperand &Op = MI.getOperand(I); 40030b57cec5SDimitry Andric if (!Op.isReg()) 40040b57cec5SDimitry Andric continue; 40050b57cec5SDimitry Andric 40068bcb0991SDimitry Andric Register Reg = Op.getReg(); 4007e8d8bef9SDimitry Andric if (!Reg.isVirtual() && !RC->contains(Reg)) { 40080b57cec5SDimitry Andric ErrInfo = "inlineasm operand has incorrect register class."; 40090b57cec5SDimitry Andric return false; 40100b57cec5SDimitry Andric } 40110b57cec5SDimitry Andric } 40120b57cec5SDimitry Andric 40130b57cec5SDimitry Andric return true; 40140b57cec5SDimitry Andric } 40150b57cec5SDimitry Andric 40165ffd83dbSDimitry Andric if (isMIMG(MI) && MI.memoperands_empty() && MI.mayLoadOrStore()) { 40175ffd83dbSDimitry Andric ErrInfo = "missing memory operand from MIMG instruction."; 40185ffd83dbSDimitry Andric return false; 40195ffd83dbSDimitry Andric } 40205ffd83dbSDimitry Andric 40210b57cec5SDimitry Andric // Make sure the register classes are correct. 40220b57cec5SDimitry Andric for (int i = 0, e = Desc.getNumOperands(); i != e; ++i) { 4023fe6060f1SDimitry Andric const MachineOperand &MO = MI.getOperand(i); 4024fe6060f1SDimitry Andric if (MO.isFPImm()) { 40250b57cec5SDimitry Andric ErrInfo = "FPImm Machine Operands are not supported. ISel should bitcast " 40260b57cec5SDimitry Andric "all fp values to integers."; 40270b57cec5SDimitry Andric return false; 40280b57cec5SDimitry Andric } 40290b57cec5SDimitry Andric 40300b57cec5SDimitry Andric int RegClass = Desc.OpInfo[i].RegClass; 40310b57cec5SDimitry Andric 40320b57cec5SDimitry Andric switch (Desc.OpInfo[i].OperandType) { 40330b57cec5SDimitry Andric case MCOI::OPERAND_REGISTER: 40340b57cec5SDimitry Andric if (MI.getOperand(i).isImm() || MI.getOperand(i).isGlobal()) { 40350b57cec5SDimitry Andric ErrInfo = "Illegal immediate value for operand."; 40360b57cec5SDimitry Andric return false; 40370b57cec5SDimitry Andric } 40380b57cec5SDimitry Andric break; 40390b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_IMM_INT32: 40400b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_IMM_FP32: 4041349cc55cSDimitry Andric case AMDGPU::OPERAND_REG_IMM_FP32_DEFERRED: 4042*81ad6265SDimitry Andric case AMDGPU::OPERAND_REG_IMM_V2FP32: 40430b57cec5SDimitry Andric break; 40440b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_INT32: 40450b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_FP32: 40460b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_INT64: 40470b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_FP64: 40480b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_INT16: 40490b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_FP16: 40500b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_AC_INT32: 40510b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_AC_FP32: 40520b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_AC_INT16: 4053fe6060f1SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_AC_FP16: 4054fe6060f1SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_AC_FP64: { 40550b57cec5SDimitry Andric if (!MO.isReg() && (!MO.isImm() || !isInlineConstant(MI, i))) { 40560b57cec5SDimitry Andric ErrInfo = "Illegal immediate value for operand."; 40570b57cec5SDimitry Andric return false; 40580b57cec5SDimitry Andric } 40590b57cec5SDimitry Andric break; 40600b57cec5SDimitry Andric } 40610b57cec5SDimitry Andric case MCOI::OPERAND_IMMEDIATE: 40620b57cec5SDimitry Andric case AMDGPU::OPERAND_KIMM32: 40630b57cec5SDimitry Andric // Check if this operand is an immediate. 40640b57cec5SDimitry Andric // FrameIndex operands will be replaced by immediates, so they are 40650b57cec5SDimitry Andric // allowed. 40660b57cec5SDimitry Andric if (!MI.getOperand(i).isImm() && !MI.getOperand(i).isFI()) { 40670b57cec5SDimitry Andric ErrInfo = "Expected immediate, but got non-immediate"; 40680b57cec5SDimitry Andric return false; 40690b57cec5SDimitry Andric } 40700b57cec5SDimitry Andric LLVM_FALLTHROUGH; 40710b57cec5SDimitry Andric default: 40720b57cec5SDimitry Andric continue; 40730b57cec5SDimitry Andric } 40740b57cec5SDimitry Andric 4075fe6060f1SDimitry Andric if (!MO.isReg()) 4076fe6060f1SDimitry Andric continue; 4077fe6060f1SDimitry Andric Register Reg = MO.getReg(); 4078fe6060f1SDimitry Andric if (!Reg) 40790b57cec5SDimitry Andric continue; 40800b57cec5SDimitry Andric 4081fe6060f1SDimitry Andric // FIXME: Ideally we would have separate instruction definitions with the 4082fe6060f1SDimitry Andric // aligned register constraint. 4083fe6060f1SDimitry Andric // FIXME: We do not verify inline asm operands, but custom inline asm 4084fe6060f1SDimitry Andric // verification is broken anyway 4085fe6060f1SDimitry Andric if (ST.needsAlignedVGPRs()) { 4086fe6060f1SDimitry Andric const TargetRegisterClass *RC = RI.getRegClassForReg(MRI, Reg); 40874824e7fdSDimitry Andric if (RI.hasVectorRegisters(RC) && MO.getSubReg()) { 4088fe6060f1SDimitry Andric const TargetRegisterClass *SubRC = 4089fe6060f1SDimitry Andric RI.getSubRegClass(RC, MO.getSubReg()); 4090fe6060f1SDimitry Andric RC = RI.getCompatibleSubRegClass(RC, SubRC, MO.getSubReg()); 4091fe6060f1SDimitry Andric if (RC) 4092fe6060f1SDimitry Andric RC = SubRC; 4093fe6060f1SDimitry Andric } 4094fe6060f1SDimitry Andric 4095fe6060f1SDimitry Andric // Check that this is the aligned version of the class. 4096fe6060f1SDimitry Andric if (!RC || !RI.isProperlyAlignedRC(*RC)) { 4097fe6060f1SDimitry Andric ErrInfo = "Subtarget requires even aligned vector registers"; 4098fe6060f1SDimitry Andric return false; 4099fe6060f1SDimitry Andric } 4100fe6060f1SDimitry Andric } 4101fe6060f1SDimitry Andric 41020b57cec5SDimitry Andric if (RegClass != -1) { 4103fe6060f1SDimitry Andric if (Reg.isVirtual()) 41040b57cec5SDimitry Andric continue; 41050b57cec5SDimitry Andric 41060b57cec5SDimitry Andric const TargetRegisterClass *RC = RI.getRegClass(RegClass); 41070b57cec5SDimitry Andric if (!RC->contains(Reg)) { 41080b57cec5SDimitry Andric ErrInfo = "Operand has incorrect register class."; 41090b57cec5SDimitry Andric return false; 41100b57cec5SDimitry Andric } 41110b57cec5SDimitry Andric } 41120b57cec5SDimitry Andric } 41130b57cec5SDimitry Andric 41140b57cec5SDimitry Andric // Verify SDWA 41150b57cec5SDimitry Andric if (isSDWA(MI)) { 41160b57cec5SDimitry Andric if (!ST.hasSDWA()) { 41170b57cec5SDimitry Andric ErrInfo = "SDWA is not supported on this target"; 41180b57cec5SDimitry Andric return false; 41190b57cec5SDimitry Andric } 41200b57cec5SDimitry Andric 41210b57cec5SDimitry Andric int DstIdx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::vdst); 41220b57cec5SDimitry Andric 4123*81ad6265SDimitry Andric for (int OpIdx : {DstIdx, Src0Idx, Src1Idx, Src2Idx}) { 41240b57cec5SDimitry Andric if (OpIdx == -1) 41250b57cec5SDimitry Andric continue; 41260b57cec5SDimitry Andric const MachineOperand &MO = MI.getOperand(OpIdx); 41270b57cec5SDimitry Andric 41280b57cec5SDimitry Andric if (!ST.hasSDWAScalar()) { 41290b57cec5SDimitry Andric // Only VGPRS on VI 41300b57cec5SDimitry Andric if (!MO.isReg() || !RI.hasVGPRs(RI.getRegClassForReg(MRI, MO.getReg()))) { 41310b57cec5SDimitry Andric ErrInfo = "Only VGPRs allowed as operands in SDWA instructions on VI"; 41320b57cec5SDimitry Andric return false; 41330b57cec5SDimitry Andric } 41340b57cec5SDimitry Andric } else { 41350b57cec5SDimitry Andric // No immediates on GFX9 41360b57cec5SDimitry Andric if (!MO.isReg()) { 4137e8d8bef9SDimitry Andric ErrInfo = 4138e8d8bef9SDimitry Andric "Only reg allowed as operands in SDWA instructions on GFX9+"; 41390b57cec5SDimitry Andric return false; 41400b57cec5SDimitry Andric } 41410b57cec5SDimitry Andric } 41420b57cec5SDimitry Andric } 41430b57cec5SDimitry Andric 41440b57cec5SDimitry Andric if (!ST.hasSDWAOmod()) { 41450b57cec5SDimitry Andric // No omod allowed on VI 41460b57cec5SDimitry Andric const MachineOperand *OMod = getNamedOperand(MI, AMDGPU::OpName::omod); 41470b57cec5SDimitry Andric if (OMod != nullptr && 41480b57cec5SDimitry Andric (!OMod->isImm() || OMod->getImm() != 0)) { 41490b57cec5SDimitry Andric ErrInfo = "OMod not allowed in SDWA instructions on VI"; 41500b57cec5SDimitry Andric return false; 41510b57cec5SDimitry Andric } 41520b57cec5SDimitry Andric } 41530b57cec5SDimitry Andric 41540b57cec5SDimitry Andric uint16_t BasicOpcode = AMDGPU::getBasicFromSDWAOp(Opcode); 41550b57cec5SDimitry Andric if (isVOPC(BasicOpcode)) { 41560b57cec5SDimitry Andric if (!ST.hasSDWASdst() && DstIdx != -1) { 41570b57cec5SDimitry Andric // Only vcc allowed as dst on VI for VOPC 41580b57cec5SDimitry Andric const MachineOperand &Dst = MI.getOperand(DstIdx); 41590b57cec5SDimitry Andric if (!Dst.isReg() || Dst.getReg() != AMDGPU::VCC) { 41600b57cec5SDimitry Andric ErrInfo = "Only VCC allowed as dst in SDWA instructions on VI"; 41610b57cec5SDimitry Andric return false; 41620b57cec5SDimitry Andric } 41630b57cec5SDimitry Andric } else if (!ST.hasSDWAOutModsVOPC()) { 41640b57cec5SDimitry Andric // No clamp allowed on GFX9 for VOPC 41650b57cec5SDimitry Andric const MachineOperand *Clamp = getNamedOperand(MI, AMDGPU::OpName::clamp); 41660b57cec5SDimitry Andric if (Clamp && (!Clamp->isImm() || Clamp->getImm() != 0)) { 41670b57cec5SDimitry Andric ErrInfo = "Clamp not allowed in VOPC SDWA instructions on VI"; 41680b57cec5SDimitry Andric return false; 41690b57cec5SDimitry Andric } 41700b57cec5SDimitry Andric 41710b57cec5SDimitry Andric // No omod allowed on GFX9 for VOPC 41720b57cec5SDimitry Andric const MachineOperand *OMod = getNamedOperand(MI, AMDGPU::OpName::omod); 41730b57cec5SDimitry Andric if (OMod && (!OMod->isImm() || OMod->getImm() != 0)) { 41740b57cec5SDimitry Andric ErrInfo = "OMod not allowed in VOPC SDWA instructions on VI"; 41750b57cec5SDimitry Andric return false; 41760b57cec5SDimitry Andric } 41770b57cec5SDimitry Andric } 41780b57cec5SDimitry Andric } 41790b57cec5SDimitry Andric 41800b57cec5SDimitry Andric const MachineOperand *DstUnused = getNamedOperand(MI, AMDGPU::OpName::dst_unused); 41810b57cec5SDimitry Andric if (DstUnused && DstUnused->isImm() && 41820b57cec5SDimitry Andric DstUnused->getImm() == AMDGPU::SDWA::UNUSED_PRESERVE) { 41830b57cec5SDimitry Andric const MachineOperand &Dst = MI.getOperand(DstIdx); 41840b57cec5SDimitry Andric if (!Dst.isReg() || !Dst.isTied()) { 41850b57cec5SDimitry Andric ErrInfo = "Dst register should have tied register"; 41860b57cec5SDimitry Andric return false; 41870b57cec5SDimitry Andric } 41880b57cec5SDimitry Andric 41890b57cec5SDimitry Andric const MachineOperand &TiedMO = 41900b57cec5SDimitry Andric MI.getOperand(MI.findTiedOperandIdx(DstIdx)); 41910b57cec5SDimitry Andric if (!TiedMO.isReg() || !TiedMO.isImplicit() || !TiedMO.isUse()) { 41920b57cec5SDimitry Andric ErrInfo = 41930b57cec5SDimitry Andric "Dst register should be tied to implicit use of preserved register"; 41940b57cec5SDimitry Andric return false; 4195e8d8bef9SDimitry Andric } else if (TiedMO.getReg().isPhysical() && 41960b57cec5SDimitry Andric Dst.getReg() != TiedMO.getReg()) { 41970b57cec5SDimitry Andric ErrInfo = "Dst register should use same physical register as preserved"; 41980b57cec5SDimitry Andric return false; 41990b57cec5SDimitry Andric } 42000b57cec5SDimitry Andric } 42010b57cec5SDimitry Andric } 42020b57cec5SDimitry Andric 42030b57cec5SDimitry Andric // Verify MIMG 42040b57cec5SDimitry Andric if (isMIMG(MI.getOpcode()) && !MI.mayStore()) { 42050b57cec5SDimitry Andric // Ensure that the return type used is large enough for all the options 42060b57cec5SDimitry Andric // being used TFE/LWE require an extra result register. 42070b57cec5SDimitry Andric const MachineOperand *DMask = getNamedOperand(MI, AMDGPU::OpName::dmask); 42080b57cec5SDimitry Andric if (DMask) { 42090b57cec5SDimitry Andric uint64_t DMaskImm = DMask->getImm(); 42100b57cec5SDimitry Andric uint32_t RegCount = 42110b57cec5SDimitry Andric isGather4(MI.getOpcode()) ? 4 : countPopulation(DMaskImm); 42120b57cec5SDimitry Andric const MachineOperand *TFE = getNamedOperand(MI, AMDGPU::OpName::tfe); 42130b57cec5SDimitry Andric const MachineOperand *LWE = getNamedOperand(MI, AMDGPU::OpName::lwe); 42140b57cec5SDimitry Andric const MachineOperand *D16 = getNamedOperand(MI, AMDGPU::OpName::d16); 42150b57cec5SDimitry Andric 42160b57cec5SDimitry Andric // Adjust for packed 16 bit values 42170b57cec5SDimitry Andric if (D16 && D16->getImm() && !ST.hasUnpackedD16VMem()) 42180b57cec5SDimitry Andric RegCount >>= 1; 42190b57cec5SDimitry Andric 42200b57cec5SDimitry Andric // Adjust if using LWE or TFE 42210b57cec5SDimitry Andric if ((LWE && LWE->getImm()) || (TFE && TFE->getImm())) 42220b57cec5SDimitry Andric RegCount += 1; 42230b57cec5SDimitry Andric 42240b57cec5SDimitry Andric const uint32_t DstIdx = 42250b57cec5SDimitry Andric AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vdata); 42260b57cec5SDimitry Andric const MachineOperand &Dst = MI.getOperand(DstIdx); 42270b57cec5SDimitry Andric if (Dst.isReg()) { 42280b57cec5SDimitry Andric const TargetRegisterClass *DstRC = getOpRegClass(MI, DstIdx); 42290b57cec5SDimitry Andric uint32_t DstSize = RI.getRegSizeInBits(*DstRC) / 32; 42300b57cec5SDimitry Andric if (RegCount > DstSize) { 42310b57cec5SDimitry Andric ErrInfo = "MIMG instruction returns too many registers for dst " 42320b57cec5SDimitry Andric "register class"; 42330b57cec5SDimitry Andric return false; 42340b57cec5SDimitry Andric } 42350b57cec5SDimitry Andric } 42360b57cec5SDimitry Andric } 42370b57cec5SDimitry Andric } 42380b57cec5SDimitry Andric 42390b57cec5SDimitry Andric // Verify VOP*. Ignore multiple sgpr operands on writelane. 4240*81ad6265SDimitry Andric if (isVALU(MI) && Desc.getOpcode() != AMDGPU::V_WRITELANE_B32) { 42410b57cec5SDimitry Andric unsigned ConstantBusCount = 0; 4242fe6060f1SDimitry Andric bool UsesLiteral = false; 4243fe6060f1SDimitry Andric const MachineOperand *LiteralVal = nullptr; 42440b57cec5SDimitry Andric 4245*81ad6265SDimitry Andric int ImmIdx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::imm); 4246*81ad6265SDimitry Andric if (ImmIdx != -1) { 42470b57cec5SDimitry Andric ++ConstantBusCount; 4248*81ad6265SDimitry Andric UsesLiteral = true; 4249*81ad6265SDimitry Andric LiteralVal = &MI.getOperand(ImmIdx); 4250*81ad6265SDimitry Andric } 42510b57cec5SDimitry Andric 42525ffd83dbSDimitry Andric SmallVector<Register, 2> SGPRsUsed; 4253e8d8bef9SDimitry Andric Register SGPRUsed; 42540b57cec5SDimitry Andric 4255*81ad6265SDimitry Andric // Only look at the true operands. Only a real operand can use the constant 4256*81ad6265SDimitry Andric // bus, and we don't want to check pseudo-operands like the source modifier 4257*81ad6265SDimitry Andric // flags. 4258*81ad6265SDimitry Andric for (int OpIdx : {Src0Idx, Src1Idx, Src2Idx}) { 42590b57cec5SDimitry Andric if (OpIdx == -1) 42600b57cec5SDimitry Andric break; 42610b57cec5SDimitry Andric const MachineOperand &MO = MI.getOperand(OpIdx); 42620b57cec5SDimitry Andric if (usesConstantBus(MRI, MO, MI.getDesc().OpInfo[OpIdx])) { 42630b57cec5SDimitry Andric if (MO.isReg()) { 42640b57cec5SDimitry Andric SGPRUsed = MO.getReg(); 4265e8d8bef9SDimitry Andric if (llvm::all_of(SGPRsUsed, [SGPRUsed](unsigned SGPR) { 4266e8d8bef9SDimitry Andric return SGPRUsed != SGPR; 42670b57cec5SDimitry Andric })) { 42680b57cec5SDimitry Andric ++ConstantBusCount; 42690b57cec5SDimitry Andric SGPRsUsed.push_back(SGPRUsed); 42700b57cec5SDimitry Andric } 42710b57cec5SDimitry Andric } else { 4272fe6060f1SDimitry Andric if (!UsesLiteral) { 42730b57cec5SDimitry Andric ++ConstantBusCount; 4274fe6060f1SDimitry Andric UsesLiteral = true; 4275fe6060f1SDimitry Andric LiteralVal = &MO; 4276fe6060f1SDimitry Andric } else if (!MO.isIdenticalTo(*LiteralVal)) { 4277*81ad6265SDimitry Andric assert(isVOP2(MI) || isVOP3(MI)); 4278*81ad6265SDimitry Andric ErrInfo = "VOP2/VOP3 instruction uses more than one literal"; 4279fe6060f1SDimitry Andric return false; 4280fe6060f1SDimitry Andric } 42810b57cec5SDimitry Andric } 42820b57cec5SDimitry Andric } 42830b57cec5SDimitry Andric } 4284e8d8bef9SDimitry Andric 4285e8d8bef9SDimitry Andric SGPRUsed = findImplicitSGPRRead(MI); 4286e8d8bef9SDimitry Andric if (SGPRUsed != AMDGPU::NoRegister) { 4287*81ad6265SDimitry Andric // Implicit uses may safely overlap true operands 4288e8d8bef9SDimitry Andric if (llvm::all_of(SGPRsUsed, [this, SGPRUsed](unsigned SGPR) { 4289e8d8bef9SDimitry Andric return !RI.regsOverlap(SGPRUsed, SGPR); 4290e8d8bef9SDimitry Andric })) { 4291e8d8bef9SDimitry Andric ++ConstantBusCount; 4292e8d8bef9SDimitry Andric SGPRsUsed.push_back(SGPRUsed); 4293e8d8bef9SDimitry Andric } 4294e8d8bef9SDimitry Andric } 4295e8d8bef9SDimitry Andric 42960b57cec5SDimitry Andric // v_writelane_b32 is an exception from constant bus restriction: 42970b57cec5SDimitry Andric // vsrc0 can be sgpr, const or m0 and lane select sgpr, m0 or inline-const 42980b57cec5SDimitry Andric if (ConstantBusCount > ST.getConstantBusLimit(Opcode) && 42990b57cec5SDimitry Andric Opcode != AMDGPU::V_WRITELANE_B32) { 43000b57cec5SDimitry Andric ErrInfo = "VOP* instruction violates constant bus restriction"; 43010b57cec5SDimitry Andric return false; 43020b57cec5SDimitry Andric } 43030b57cec5SDimitry Andric 4304fe6060f1SDimitry Andric if (isVOP3(MI) && UsesLiteral && !ST.hasVOP3Literal()) { 43050b57cec5SDimitry Andric ErrInfo = "VOP3 instruction uses literal"; 43060b57cec5SDimitry Andric return false; 43070b57cec5SDimitry Andric } 43080b57cec5SDimitry Andric } 43090b57cec5SDimitry Andric 43108bcb0991SDimitry Andric // Special case for writelane - this can break the multiple constant bus rule, 43118bcb0991SDimitry Andric // but still can't use more than one SGPR register 43128bcb0991SDimitry Andric if (Desc.getOpcode() == AMDGPU::V_WRITELANE_B32) { 43138bcb0991SDimitry Andric unsigned SGPRCount = 0; 43148bcb0991SDimitry Andric Register SGPRUsed = AMDGPU::NoRegister; 43158bcb0991SDimitry Andric 4316*81ad6265SDimitry Andric for (int OpIdx : {Src0Idx, Src1Idx}) { 43178bcb0991SDimitry Andric if (OpIdx == -1) 43188bcb0991SDimitry Andric break; 43198bcb0991SDimitry Andric 43208bcb0991SDimitry Andric const MachineOperand &MO = MI.getOperand(OpIdx); 43218bcb0991SDimitry Andric 43228bcb0991SDimitry Andric if (usesConstantBus(MRI, MO, MI.getDesc().OpInfo[OpIdx])) { 43238bcb0991SDimitry Andric if (MO.isReg() && MO.getReg() != AMDGPU::M0) { 43248bcb0991SDimitry Andric if (MO.getReg() != SGPRUsed) 43258bcb0991SDimitry Andric ++SGPRCount; 43268bcb0991SDimitry Andric SGPRUsed = MO.getReg(); 43278bcb0991SDimitry Andric } 43288bcb0991SDimitry Andric } 43298bcb0991SDimitry Andric if (SGPRCount > ST.getConstantBusLimit(Opcode)) { 43308bcb0991SDimitry Andric ErrInfo = "WRITELANE instruction violates constant bus restriction"; 43318bcb0991SDimitry Andric return false; 43328bcb0991SDimitry Andric } 43338bcb0991SDimitry Andric } 43348bcb0991SDimitry Andric } 43358bcb0991SDimitry Andric 43360b57cec5SDimitry Andric // Verify misc. restrictions on specific instructions. 4337e8d8bef9SDimitry Andric if (Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F32_e64 || 4338e8d8bef9SDimitry Andric Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F64_e64) { 43390b57cec5SDimitry Andric const MachineOperand &Src0 = MI.getOperand(Src0Idx); 43400b57cec5SDimitry Andric const MachineOperand &Src1 = MI.getOperand(Src1Idx); 43410b57cec5SDimitry Andric const MachineOperand &Src2 = MI.getOperand(Src2Idx); 43420b57cec5SDimitry Andric if (Src0.isReg() && Src1.isReg() && Src2.isReg()) { 43430b57cec5SDimitry Andric if (!compareMachineOp(Src0, Src1) && 43440b57cec5SDimitry Andric !compareMachineOp(Src0, Src2)) { 43450b57cec5SDimitry Andric ErrInfo = "v_div_scale_{f32|f64} require src0 = src1 or src2"; 43460b57cec5SDimitry Andric return false; 43470b57cec5SDimitry Andric } 43480b57cec5SDimitry Andric } 4349e8d8bef9SDimitry Andric if ((getNamedOperand(MI, AMDGPU::OpName::src0_modifiers)->getImm() & 4350e8d8bef9SDimitry Andric SISrcMods::ABS) || 4351e8d8bef9SDimitry Andric (getNamedOperand(MI, AMDGPU::OpName::src1_modifiers)->getImm() & 4352e8d8bef9SDimitry Andric SISrcMods::ABS) || 4353e8d8bef9SDimitry Andric (getNamedOperand(MI, AMDGPU::OpName::src2_modifiers)->getImm() & 4354e8d8bef9SDimitry Andric SISrcMods::ABS)) { 4355e8d8bef9SDimitry Andric ErrInfo = "ABS not allowed in VOP3B instructions"; 4356e8d8bef9SDimitry Andric return false; 4357e8d8bef9SDimitry Andric } 43580b57cec5SDimitry Andric } 43590b57cec5SDimitry Andric 43600b57cec5SDimitry Andric if (isSOP2(MI) || isSOPC(MI)) { 43610b57cec5SDimitry Andric const MachineOperand &Src0 = MI.getOperand(Src0Idx); 43620b57cec5SDimitry Andric const MachineOperand &Src1 = MI.getOperand(Src1Idx); 43630b57cec5SDimitry Andric 4364*81ad6265SDimitry Andric if (!Src0.isReg() && !Src1.isReg() && 4365*81ad6265SDimitry Andric !isInlineConstant(Src0, Desc.OpInfo[Src0Idx].OperandType) && 4366*81ad6265SDimitry Andric !isInlineConstant(Src1, Desc.OpInfo[Src1Idx].OperandType) && 4367*81ad6265SDimitry Andric !Src0.isIdenticalTo(Src1)) { 43680b57cec5SDimitry Andric ErrInfo = "SOP2/SOPC instruction requires too many immediate constants"; 43690b57cec5SDimitry Andric return false; 43700b57cec5SDimitry Andric } 43710b57cec5SDimitry Andric } 43720b57cec5SDimitry Andric 43730b57cec5SDimitry Andric if (isSOPK(MI)) { 43740b57cec5SDimitry Andric auto Op = getNamedOperand(MI, AMDGPU::OpName::simm16); 43750b57cec5SDimitry Andric if (Desc.isBranch()) { 43760b57cec5SDimitry Andric if (!Op->isMBB()) { 43770b57cec5SDimitry Andric ErrInfo = "invalid branch target for SOPK instruction"; 43780b57cec5SDimitry Andric return false; 43790b57cec5SDimitry Andric } 43800b57cec5SDimitry Andric } else { 43810b57cec5SDimitry Andric uint64_t Imm = Op->getImm(); 43820b57cec5SDimitry Andric if (sopkIsZext(MI)) { 43830b57cec5SDimitry Andric if (!isUInt<16>(Imm)) { 43840b57cec5SDimitry Andric ErrInfo = "invalid immediate for SOPK instruction"; 43850b57cec5SDimitry Andric return false; 43860b57cec5SDimitry Andric } 43870b57cec5SDimitry Andric } else { 43880b57cec5SDimitry Andric if (!isInt<16>(Imm)) { 43890b57cec5SDimitry Andric ErrInfo = "invalid immediate for SOPK instruction"; 43900b57cec5SDimitry Andric return false; 43910b57cec5SDimitry Andric } 43920b57cec5SDimitry Andric } 43930b57cec5SDimitry Andric } 43940b57cec5SDimitry Andric } 43950b57cec5SDimitry Andric 43960b57cec5SDimitry Andric if (Desc.getOpcode() == AMDGPU::V_MOVRELS_B32_e32 || 43970b57cec5SDimitry Andric Desc.getOpcode() == AMDGPU::V_MOVRELS_B32_e64 || 43980b57cec5SDimitry Andric Desc.getOpcode() == AMDGPU::V_MOVRELD_B32_e32 || 43990b57cec5SDimitry Andric Desc.getOpcode() == AMDGPU::V_MOVRELD_B32_e64) { 44000b57cec5SDimitry Andric const bool IsDst = Desc.getOpcode() == AMDGPU::V_MOVRELD_B32_e32 || 44010b57cec5SDimitry Andric Desc.getOpcode() == AMDGPU::V_MOVRELD_B32_e64; 44020b57cec5SDimitry Andric 44030b57cec5SDimitry Andric const unsigned StaticNumOps = Desc.getNumOperands() + 44040b57cec5SDimitry Andric Desc.getNumImplicitUses(); 44050b57cec5SDimitry Andric const unsigned NumImplicitOps = IsDst ? 2 : 1; 44060b57cec5SDimitry Andric 44070b57cec5SDimitry Andric // Allow additional implicit operands. This allows a fixup done by the post 44080b57cec5SDimitry Andric // RA scheduler where the main implicit operand is killed and implicit-defs 44090b57cec5SDimitry Andric // are added for sub-registers that remain live after this instruction. 44100b57cec5SDimitry Andric if (MI.getNumOperands() < StaticNumOps + NumImplicitOps) { 44110b57cec5SDimitry Andric ErrInfo = "missing implicit register operands"; 44120b57cec5SDimitry Andric return false; 44130b57cec5SDimitry Andric } 44140b57cec5SDimitry Andric 44150b57cec5SDimitry Andric const MachineOperand *Dst = getNamedOperand(MI, AMDGPU::OpName::vdst); 44160b57cec5SDimitry Andric if (IsDst) { 44170b57cec5SDimitry Andric if (!Dst->isUse()) { 44180b57cec5SDimitry Andric ErrInfo = "v_movreld_b32 vdst should be a use operand"; 44190b57cec5SDimitry Andric return false; 44200b57cec5SDimitry Andric } 44210b57cec5SDimitry Andric 44220b57cec5SDimitry Andric unsigned UseOpIdx; 44230b57cec5SDimitry Andric if (!MI.isRegTiedToUseOperand(StaticNumOps, &UseOpIdx) || 44240b57cec5SDimitry Andric UseOpIdx != StaticNumOps + 1) { 44250b57cec5SDimitry Andric ErrInfo = "movrel implicit operands should be tied"; 44260b57cec5SDimitry Andric return false; 44270b57cec5SDimitry Andric } 44280b57cec5SDimitry Andric } 44290b57cec5SDimitry Andric 44300b57cec5SDimitry Andric const MachineOperand &Src0 = MI.getOperand(Src0Idx); 44310b57cec5SDimitry Andric const MachineOperand &ImpUse 44320b57cec5SDimitry Andric = MI.getOperand(StaticNumOps + NumImplicitOps - 1); 44330b57cec5SDimitry Andric if (!ImpUse.isReg() || !ImpUse.isUse() || 44340b57cec5SDimitry Andric !isSubRegOf(RI, ImpUse, IsDst ? *Dst : Src0)) { 44350b57cec5SDimitry Andric ErrInfo = "src0 should be subreg of implicit vector use"; 44360b57cec5SDimitry Andric return false; 44370b57cec5SDimitry Andric } 44380b57cec5SDimitry Andric } 44390b57cec5SDimitry Andric 44400b57cec5SDimitry Andric // Make sure we aren't losing exec uses in the td files. This mostly requires 44410b57cec5SDimitry Andric // being careful when using let Uses to try to add other use registers. 44420b57cec5SDimitry Andric if (shouldReadExec(MI)) { 44430b57cec5SDimitry Andric if (!MI.hasRegisterImplicitUseOperand(AMDGPU::EXEC)) { 44440b57cec5SDimitry Andric ErrInfo = "VALU instruction does not implicitly read exec mask"; 44450b57cec5SDimitry Andric return false; 44460b57cec5SDimitry Andric } 44470b57cec5SDimitry Andric } 44480b57cec5SDimitry Andric 44490b57cec5SDimitry Andric if (isSMRD(MI)) { 4450*81ad6265SDimitry Andric if (MI.mayStore() && 4451*81ad6265SDimitry Andric ST.getGeneration() == AMDGPUSubtarget::VOLCANIC_ISLANDS) { 44520b57cec5SDimitry Andric // The register offset form of scalar stores may only use m0 as the 44530b57cec5SDimitry Andric // soffset register. 4454*81ad6265SDimitry Andric const MachineOperand *Soff = getNamedOperand(MI, AMDGPU::OpName::soffset); 44550b57cec5SDimitry Andric if (Soff && Soff->getReg() != AMDGPU::M0) { 44560b57cec5SDimitry Andric ErrInfo = "scalar stores must use m0 as offset register"; 44570b57cec5SDimitry Andric return false; 44580b57cec5SDimitry Andric } 44590b57cec5SDimitry Andric } 44600b57cec5SDimitry Andric } 44610b57cec5SDimitry Andric 4462e8d8bef9SDimitry Andric if (isFLAT(MI) && !ST.hasFlatInstOffsets()) { 44630b57cec5SDimitry Andric const MachineOperand *Offset = getNamedOperand(MI, AMDGPU::OpName::offset); 44640b57cec5SDimitry Andric if (Offset->getImm() != 0) { 44650b57cec5SDimitry Andric ErrInfo = "subtarget does not support offsets in flat instructions"; 44660b57cec5SDimitry Andric return false; 44670b57cec5SDimitry Andric } 44680b57cec5SDimitry Andric } 44690b57cec5SDimitry Andric 44700b57cec5SDimitry Andric if (isMIMG(MI)) { 44710b57cec5SDimitry Andric const MachineOperand *DimOp = getNamedOperand(MI, AMDGPU::OpName::dim); 44720b57cec5SDimitry Andric if (DimOp) { 44730b57cec5SDimitry Andric int VAddr0Idx = AMDGPU::getNamedOperandIdx(Opcode, 44740b57cec5SDimitry Andric AMDGPU::OpName::vaddr0); 44750b57cec5SDimitry Andric int SRsrcIdx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::srsrc); 44760b57cec5SDimitry Andric const AMDGPU::MIMGInfo *Info = AMDGPU::getMIMGInfo(Opcode); 44770b57cec5SDimitry Andric const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode = 44780b57cec5SDimitry Andric AMDGPU::getMIMGBaseOpcodeInfo(Info->BaseOpcode); 44790b57cec5SDimitry Andric const AMDGPU::MIMGDimInfo *Dim = 44800b57cec5SDimitry Andric AMDGPU::getMIMGDimInfoByEncoding(DimOp->getImm()); 44810b57cec5SDimitry Andric 44820b57cec5SDimitry Andric if (!Dim) { 44830b57cec5SDimitry Andric ErrInfo = "dim is out of range"; 44840b57cec5SDimitry Andric return false; 44850b57cec5SDimitry Andric } 44860b57cec5SDimitry Andric 44875ffd83dbSDimitry Andric bool IsA16 = false; 44885ffd83dbSDimitry Andric if (ST.hasR128A16()) { 44895ffd83dbSDimitry Andric const MachineOperand *R128A16 = getNamedOperand(MI, AMDGPU::OpName::r128); 44905ffd83dbSDimitry Andric IsA16 = R128A16->getImm() != 0; 44915ffd83dbSDimitry Andric } else if (ST.hasGFX10A16()) { 44925ffd83dbSDimitry Andric const MachineOperand *A16 = getNamedOperand(MI, AMDGPU::OpName::a16); 44935ffd83dbSDimitry Andric IsA16 = A16->getImm() != 0; 44945ffd83dbSDimitry Andric } 44955ffd83dbSDimitry Andric 44960b57cec5SDimitry Andric bool IsNSA = SRsrcIdx - VAddr0Idx > 1; 44975ffd83dbSDimitry Andric 4498fe6060f1SDimitry Andric unsigned AddrWords = 4499fe6060f1SDimitry Andric AMDGPU::getAddrSizeMIMGOp(BaseOpcode, Dim, IsA16, ST.hasG16()); 45000b57cec5SDimitry Andric 45010b57cec5SDimitry Andric unsigned VAddrWords; 45020b57cec5SDimitry Andric if (IsNSA) { 45030b57cec5SDimitry Andric VAddrWords = SRsrcIdx - VAddr0Idx; 45040b57cec5SDimitry Andric } else { 45050b57cec5SDimitry Andric const TargetRegisterClass *RC = getOpRegClass(MI, VAddr0Idx); 45060b57cec5SDimitry Andric VAddrWords = MRI.getTargetRegisterInfo()->getRegSizeInBits(*RC) / 32; 45070b57cec5SDimitry Andric if (AddrWords > 8) 45080b57cec5SDimitry Andric AddrWords = 16; 45090b57cec5SDimitry Andric } 45100b57cec5SDimitry Andric 45110b57cec5SDimitry Andric if (VAddrWords != AddrWords) { 45125ffd83dbSDimitry Andric LLVM_DEBUG(dbgs() << "bad vaddr size, expected " << AddrWords 45135ffd83dbSDimitry Andric << " but got " << VAddrWords << "\n"); 45140b57cec5SDimitry Andric ErrInfo = "bad vaddr size"; 45150b57cec5SDimitry Andric return false; 45160b57cec5SDimitry Andric } 45170b57cec5SDimitry Andric } 45180b57cec5SDimitry Andric } 45190b57cec5SDimitry Andric 45200b57cec5SDimitry Andric const MachineOperand *DppCt = getNamedOperand(MI, AMDGPU::OpName::dpp_ctrl); 45210b57cec5SDimitry Andric if (DppCt) { 45220b57cec5SDimitry Andric using namespace AMDGPU::DPP; 45230b57cec5SDimitry Andric 45240b57cec5SDimitry Andric unsigned DC = DppCt->getImm(); 45250b57cec5SDimitry Andric if (DC == DppCtrl::DPP_UNUSED1 || DC == DppCtrl::DPP_UNUSED2 || 45260b57cec5SDimitry Andric DC == DppCtrl::DPP_UNUSED3 || DC > DppCtrl::DPP_LAST || 45270b57cec5SDimitry Andric (DC >= DppCtrl::DPP_UNUSED4_FIRST && DC <= DppCtrl::DPP_UNUSED4_LAST) || 45280b57cec5SDimitry Andric (DC >= DppCtrl::DPP_UNUSED5_FIRST && DC <= DppCtrl::DPP_UNUSED5_LAST) || 45290b57cec5SDimitry Andric (DC >= DppCtrl::DPP_UNUSED6_FIRST && DC <= DppCtrl::DPP_UNUSED6_LAST) || 45300b57cec5SDimitry Andric (DC >= DppCtrl::DPP_UNUSED7_FIRST && DC <= DppCtrl::DPP_UNUSED7_LAST) || 45310b57cec5SDimitry Andric (DC >= DppCtrl::DPP_UNUSED8_FIRST && DC <= DppCtrl::DPP_UNUSED8_LAST)) { 45320b57cec5SDimitry Andric ErrInfo = "Invalid dpp_ctrl value"; 45330b57cec5SDimitry Andric return false; 45340b57cec5SDimitry Andric } 45350b57cec5SDimitry Andric if (DC >= DppCtrl::WAVE_SHL1 && DC <= DppCtrl::WAVE_ROR1 && 45360b57cec5SDimitry Andric ST.getGeneration() >= AMDGPUSubtarget::GFX10) { 45370b57cec5SDimitry Andric ErrInfo = "Invalid dpp_ctrl value: " 45380b57cec5SDimitry Andric "wavefront shifts are not supported on GFX10+"; 45390b57cec5SDimitry Andric return false; 45400b57cec5SDimitry Andric } 45410b57cec5SDimitry Andric if (DC >= DppCtrl::BCAST15 && DC <= DppCtrl::BCAST31 && 45420b57cec5SDimitry Andric ST.getGeneration() >= AMDGPUSubtarget::GFX10) { 45430b57cec5SDimitry Andric ErrInfo = "Invalid dpp_ctrl value: " 45448bcb0991SDimitry Andric "broadcasts are not supported on GFX10+"; 45450b57cec5SDimitry Andric return false; 45460b57cec5SDimitry Andric } 45470b57cec5SDimitry Andric if (DC >= DppCtrl::ROW_SHARE_FIRST && DC <= DppCtrl::ROW_XMASK_LAST && 45480b57cec5SDimitry Andric ST.getGeneration() < AMDGPUSubtarget::GFX10) { 4549fe6060f1SDimitry Andric if (DC >= DppCtrl::ROW_NEWBCAST_FIRST && 4550fe6060f1SDimitry Andric DC <= DppCtrl::ROW_NEWBCAST_LAST && 4551fe6060f1SDimitry Andric !ST.hasGFX90AInsts()) { 4552fe6060f1SDimitry Andric ErrInfo = "Invalid dpp_ctrl value: " 4553fe6060f1SDimitry Andric "row_newbroadcast/row_share is not supported before " 4554fe6060f1SDimitry Andric "GFX90A/GFX10"; 4555fe6060f1SDimitry Andric return false; 4556fe6060f1SDimitry Andric } else if (DC > DppCtrl::ROW_NEWBCAST_LAST || !ST.hasGFX90AInsts()) { 45570b57cec5SDimitry Andric ErrInfo = "Invalid dpp_ctrl value: " 45580b57cec5SDimitry Andric "row_share and row_xmask are not supported before GFX10"; 45590b57cec5SDimitry Andric return false; 45600b57cec5SDimitry Andric } 45610b57cec5SDimitry Andric } 45620b57cec5SDimitry Andric 4563fe6060f1SDimitry Andric int DstIdx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::vdst); 4564fe6060f1SDimitry Andric 4565fe6060f1SDimitry Andric if (Opcode != AMDGPU::V_MOV_B64_DPP_PSEUDO && 4566fe6060f1SDimitry Andric ((DstIdx >= 0 && 4567fe6060f1SDimitry Andric (Desc.OpInfo[DstIdx].RegClass == AMDGPU::VReg_64RegClassID || 4568fe6060f1SDimitry Andric Desc.OpInfo[DstIdx].RegClass == AMDGPU::VReg_64_Align2RegClassID)) || 4569fe6060f1SDimitry Andric ((Src0Idx >= 0 && 4570fe6060f1SDimitry Andric (Desc.OpInfo[Src0Idx].RegClass == AMDGPU::VReg_64RegClassID || 4571fe6060f1SDimitry Andric Desc.OpInfo[Src0Idx].RegClass == 4572fe6060f1SDimitry Andric AMDGPU::VReg_64_Align2RegClassID)))) && 4573fe6060f1SDimitry Andric !AMDGPU::isLegal64BitDPPControl(DC)) { 4574fe6060f1SDimitry Andric ErrInfo = "Invalid dpp_ctrl value: " 4575fe6060f1SDimitry Andric "64 bit dpp only support row_newbcast"; 4576fe6060f1SDimitry Andric return false; 4577fe6060f1SDimitry Andric } 4578fe6060f1SDimitry Andric } 4579fe6060f1SDimitry Andric 4580fe6060f1SDimitry Andric if ((MI.mayStore() || MI.mayLoad()) && !isVGPRSpill(MI)) { 4581fe6060f1SDimitry Andric const MachineOperand *Dst = getNamedOperand(MI, AMDGPU::OpName::vdst); 4582fe6060f1SDimitry Andric uint16_t DataNameIdx = isDS(Opcode) ? AMDGPU::OpName::data0 4583fe6060f1SDimitry Andric : AMDGPU::OpName::vdata; 4584fe6060f1SDimitry Andric const MachineOperand *Data = getNamedOperand(MI, DataNameIdx); 4585fe6060f1SDimitry Andric const MachineOperand *Data2 = getNamedOperand(MI, AMDGPU::OpName::data1); 4586fe6060f1SDimitry Andric if (Data && !Data->isReg()) 4587fe6060f1SDimitry Andric Data = nullptr; 4588fe6060f1SDimitry Andric 4589fe6060f1SDimitry Andric if (ST.hasGFX90AInsts()) { 4590fe6060f1SDimitry Andric if (Dst && Data && 4591fe6060f1SDimitry Andric (RI.isAGPR(MRI, Dst->getReg()) != RI.isAGPR(MRI, Data->getReg()))) { 4592fe6060f1SDimitry Andric ErrInfo = "Invalid register class: " 4593fe6060f1SDimitry Andric "vdata and vdst should be both VGPR or AGPR"; 4594fe6060f1SDimitry Andric return false; 4595fe6060f1SDimitry Andric } 4596fe6060f1SDimitry Andric if (Data && Data2 && 4597fe6060f1SDimitry Andric (RI.isAGPR(MRI, Data->getReg()) != RI.isAGPR(MRI, Data2->getReg()))) { 4598fe6060f1SDimitry Andric ErrInfo = "Invalid register class: " 4599fe6060f1SDimitry Andric "both data operands should be VGPR or AGPR"; 4600fe6060f1SDimitry Andric return false; 4601fe6060f1SDimitry Andric } 4602fe6060f1SDimitry Andric } else { 4603fe6060f1SDimitry Andric if ((Dst && RI.isAGPR(MRI, Dst->getReg())) || 4604fe6060f1SDimitry Andric (Data && RI.isAGPR(MRI, Data->getReg())) || 4605fe6060f1SDimitry Andric (Data2 && RI.isAGPR(MRI, Data2->getReg()))) { 4606fe6060f1SDimitry Andric ErrInfo = "Invalid register class: " 4607fe6060f1SDimitry Andric "agpr loads and stores not supported on this GPU"; 4608fe6060f1SDimitry Andric return false; 4609fe6060f1SDimitry Andric } 4610fe6060f1SDimitry Andric } 4611fe6060f1SDimitry Andric } 4612fe6060f1SDimitry Andric 4613*81ad6265SDimitry Andric if (ST.needsAlignedVGPRs()) { 4614*81ad6265SDimitry Andric const auto isAlignedReg = [&MI, &MRI, this](unsigned OpName) -> bool { 4615*81ad6265SDimitry Andric const MachineOperand *Op = getNamedOperand(MI, OpName); 4616*81ad6265SDimitry Andric if (!Op) 4617*81ad6265SDimitry Andric return true; 4618fe6060f1SDimitry Andric Register Reg = Op->getReg(); 4619*81ad6265SDimitry Andric if (Reg.isPhysical()) 4620*81ad6265SDimitry Andric return !(RI.getHWRegIndex(Reg) & 1); 4621fe6060f1SDimitry Andric const TargetRegisterClass &RC = *MRI.getRegClass(Reg); 4622*81ad6265SDimitry Andric return RI.getRegSizeInBits(RC) > 32 && RI.isProperlyAlignedRC(RC) && 4623fe6060f1SDimitry Andric !(RI.getChannelFromSubReg(Op->getSubReg()) & 1); 4624*81ad6265SDimitry Andric }; 4625fe6060f1SDimitry Andric 4626*81ad6265SDimitry Andric if (MI.getOpcode() == AMDGPU::DS_GWS_INIT || 4627*81ad6265SDimitry Andric MI.getOpcode() == AMDGPU::DS_GWS_SEMA_BR || 4628*81ad6265SDimitry Andric MI.getOpcode() == AMDGPU::DS_GWS_BARRIER) { 4629*81ad6265SDimitry Andric 4630*81ad6265SDimitry Andric if (!isAlignedReg(AMDGPU::OpName::data0)) { 4631fe6060f1SDimitry Andric ErrInfo = "Subtarget requires even aligned vector registers " 4632fe6060f1SDimitry Andric "for DS_GWS instructions"; 4633fe6060f1SDimitry Andric return false; 4634fe6060f1SDimitry Andric } 4635fe6060f1SDimitry Andric } 4636fe6060f1SDimitry Andric 4637*81ad6265SDimitry Andric if (isMIMG(MI)) { 4638*81ad6265SDimitry Andric if (!isAlignedReg(AMDGPU::OpName::vaddr)) { 4639*81ad6265SDimitry Andric ErrInfo = "Subtarget requires even aligned vector registers " 4640*81ad6265SDimitry Andric "for vaddr operand of image instructions"; 4641*81ad6265SDimitry Andric return false; 4642*81ad6265SDimitry Andric } 4643*81ad6265SDimitry Andric } 4644*81ad6265SDimitry Andric } 4645*81ad6265SDimitry Andric 4646*81ad6265SDimitry Andric if (MI.getOpcode() == AMDGPU::V_ACCVGPR_WRITE_B32_e64 && 4647*81ad6265SDimitry Andric !ST.hasGFX90AInsts()) { 4648*81ad6265SDimitry Andric const MachineOperand *Src = getNamedOperand(MI, AMDGPU::OpName::src0); 4649*81ad6265SDimitry Andric if (Src->isReg() && RI.isSGPRReg(MRI, Src->getReg())) { 4650*81ad6265SDimitry Andric ErrInfo = "Invalid register class: " 4651*81ad6265SDimitry Andric "v_accvgpr_write with an SGPR is not supported on this GPU"; 4652*81ad6265SDimitry Andric return false; 4653*81ad6265SDimitry Andric } 4654*81ad6265SDimitry Andric } 4655*81ad6265SDimitry Andric 465604eeddc0SDimitry Andric if (Desc.getOpcode() == AMDGPU::G_AMDGPU_WAVE_ADDRESS) { 465704eeddc0SDimitry Andric const MachineOperand &SrcOp = MI.getOperand(1); 465804eeddc0SDimitry Andric if (!SrcOp.isReg() || SrcOp.getReg().isVirtual()) { 465904eeddc0SDimitry Andric ErrInfo = "pseudo expects only physical SGPRs"; 466004eeddc0SDimitry Andric return false; 466104eeddc0SDimitry Andric } 466204eeddc0SDimitry Andric } 466304eeddc0SDimitry Andric 46640b57cec5SDimitry Andric return true; 46650b57cec5SDimitry Andric } 46660b57cec5SDimitry Andric 46670b57cec5SDimitry Andric unsigned SIInstrInfo::getVALUOp(const MachineInstr &MI) const { 46680b57cec5SDimitry Andric switch (MI.getOpcode()) { 46690b57cec5SDimitry Andric default: return AMDGPU::INSTRUCTION_LIST_END; 46700b57cec5SDimitry Andric case AMDGPU::REG_SEQUENCE: return AMDGPU::REG_SEQUENCE; 46710b57cec5SDimitry Andric case AMDGPU::COPY: return AMDGPU::COPY; 46720b57cec5SDimitry Andric case AMDGPU::PHI: return AMDGPU::PHI; 46730b57cec5SDimitry Andric case AMDGPU::INSERT_SUBREG: return AMDGPU::INSERT_SUBREG; 46740b57cec5SDimitry Andric case AMDGPU::WQM: return AMDGPU::WQM; 46758bcb0991SDimitry Andric case AMDGPU::SOFT_WQM: return AMDGPU::SOFT_WQM; 4676fe6060f1SDimitry Andric case AMDGPU::STRICT_WWM: return AMDGPU::STRICT_WWM; 4677fe6060f1SDimitry Andric case AMDGPU::STRICT_WQM: return AMDGPU::STRICT_WQM; 46780b57cec5SDimitry Andric case AMDGPU::S_MOV_B32: { 46790b57cec5SDimitry Andric const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo(); 46800b57cec5SDimitry Andric return MI.getOperand(1).isReg() || 46810b57cec5SDimitry Andric RI.isAGPR(MRI, MI.getOperand(0).getReg()) ? 46820b57cec5SDimitry Andric AMDGPU::COPY : AMDGPU::V_MOV_B32_e32; 46830b57cec5SDimitry Andric } 46840b57cec5SDimitry Andric case AMDGPU::S_ADD_I32: 4685e8d8bef9SDimitry Andric return ST.hasAddNoCarry() ? AMDGPU::V_ADD_U32_e64 : AMDGPU::V_ADD_CO_U32_e32; 46860b57cec5SDimitry Andric case AMDGPU::S_ADDC_U32: 46870b57cec5SDimitry Andric return AMDGPU::V_ADDC_U32_e32; 46880b57cec5SDimitry Andric case AMDGPU::S_SUB_I32: 4689e8d8bef9SDimitry Andric return ST.hasAddNoCarry() ? AMDGPU::V_SUB_U32_e64 : AMDGPU::V_SUB_CO_U32_e32; 46900b57cec5SDimitry Andric // FIXME: These are not consistently handled, and selected when the carry is 46910b57cec5SDimitry Andric // used. 46920b57cec5SDimitry Andric case AMDGPU::S_ADD_U32: 4693e8d8bef9SDimitry Andric return AMDGPU::V_ADD_CO_U32_e32; 46940b57cec5SDimitry Andric case AMDGPU::S_SUB_U32: 4695e8d8bef9SDimitry Andric return AMDGPU::V_SUB_CO_U32_e32; 46960b57cec5SDimitry Andric case AMDGPU::S_SUBB_U32: return AMDGPU::V_SUBB_U32_e32; 4697e8d8bef9SDimitry Andric case AMDGPU::S_MUL_I32: return AMDGPU::V_MUL_LO_U32_e64; 4698e8d8bef9SDimitry Andric case AMDGPU::S_MUL_HI_U32: return AMDGPU::V_MUL_HI_U32_e64; 4699e8d8bef9SDimitry Andric case AMDGPU::S_MUL_HI_I32: return AMDGPU::V_MUL_HI_I32_e64; 47000b57cec5SDimitry Andric case AMDGPU::S_AND_B32: return AMDGPU::V_AND_B32_e64; 47010b57cec5SDimitry Andric case AMDGPU::S_OR_B32: return AMDGPU::V_OR_B32_e64; 47020b57cec5SDimitry Andric case AMDGPU::S_XOR_B32: return AMDGPU::V_XOR_B32_e64; 47030b57cec5SDimitry Andric case AMDGPU::S_XNOR_B32: 47040b57cec5SDimitry Andric return ST.hasDLInsts() ? AMDGPU::V_XNOR_B32_e64 : AMDGPU::INSTRUCTION_LIST_END; 47050b57cec5SDimitry Andric case AMDGPU::S_MIN_I32: return AMDGPU::V_MIN_I32_e64; 47060b57cec5SDimitry Andric case AMDGPU::S_MIN_U32: return AMDGPU::V_MIN_U32_e64; 47070b57cec5SDimitry Andric case AMDGPU::S_MAX_I32: return AMDGPU::V_MAX_I32_e64; 47080b57cec5SDimitry Andric case AMDGPU::S_MAX_U32: return AMDGPU::V_MAX_U32_e64; 47090b57cec5SDimitry Andric case AMDGPU::S_ASHR_I32: return AMDGPU::V_ASHR_I32_e32; 4710e8d8bef9SDimitry Andric case AMDGPU::S_ASHR_I64: return AMDGPU::V_ASHR_I64_e64; 47110b57cec5SDimitry Andric case AMDGPU::S_LSHL_B32: return AMDGPU::V_LSHL_B32_e32; 4712e8d8bef9SDimitry Andric case AMDGPU::S_LSHL_B64: return AMDGPU::V_LSHL_B64_e64; 47130b57cec5SDimitry Andric case AMDGPU::S_LSHR_B32: return AMDGPU::V_LSHR_B32_e32; 4714e8d8bef9SDimitry Andric case AMDGPU::S_LSHR_B64: return AMDGPU::V_LSHR_B64_e64; 4715e8d8bef9SDimitry Andric case AMDGPU::S_SEXT_I32_I8: return AMDGPU::V_BFE_I32_e64; 4716e8d8bef9SDimitry Andric case AMDGPU::S_SEXT_I32_I16: return AMDGPU::V_BFE_I32_e64; 4717e8d8bef9SDimitry Andric case AMDGPU::S_BFE_U32: return AMDGPU::V_BFE_U32_e64; 4718e8d8bef9SDimitry Andric case AMDGPU::S_BFE_I32: return AMDGPU::V_BFE_I32_e64; 47190b57cec5SDimitry Andric case AMDGPU::S_BFM_B32: return AMDGPU::V_BFM_B32_e64; 47200b57cec5SDimitry Andric case AMDGPU::S_BREV_B32: return AMDGPU::V_BFREV_B32_e32; 47210b57cec5SDimitry Andric case AMDGPU::S_NOT_B32: return AMDGPU::V_NOT_B32_e32; 47220b57cec5SDimitry Andric case AMDGPU::S_NOT_B64: return AMDGPU::V_NOT_B32_e32; 4723349cc55cSDimitry Andric case AMDGPU::S_CMP_EQ_I32: return AMDGPU::V_CMP_EQ_I32_e64; 4724349cc55cSDimitry Andric case AMDGPU::S_CMP_LG_I32: return AMDGPU::V_CMP_NE_I32_e64; 4725349cc55cSDimitry Andric case AMDGPU::S_CMP_GT_I32: return AMDGPU::V_CMP_GT_I32_e64; 4726349cc55cSDimitry Andric case AMDGPU::S_CMP_GE_I32: return AMDGPU::V_CMP_GE_I32_e64; 4727349cc55cSDimitry Andric case AMDGPU::S_CMP_LT_I32: return AMDGPU::V_CMP_LT_I32_e64; 4728349cc55cSDimitry Andric case AMDGPU::S_CMP_LE_I32: return AMDGPU::V_CMP_LE_I32_e64; 4729349cc55cSDimitry Andric case AMDGPU::S_CMP_EQ_U32: return AMDGPU::V_CMP_EQ_U32_e64; 4730349cc55cSDimitry Andric case AMDGPU::S_CMP_LG_U32: return AMDGPU::V_CMP_NE_U32_e64; 4731349cc55cSDimitry Andric case AMDGPU::S_CMP_GT_U32: return AMDGPU::V_CMP_GT_U32_e64; 4732349cc55cSDimitry Andric case AMDGPU::S_CMP_GE_U32: return AMDGPU::V_CMP_GE_U32_e64; 4733349cc55cSDimitry Andric case AMDGPU::S_CMP_LT_U32: return AMDGPU::V_CMP_LT_U32_e64; 4734349cc55cSDimitry Andric case AMDGPU::S_CMP_LE_U32: return AMDGPU::V_CMP_LE_U32_e64; 4735349cc55cSDimitry Andric case AMDGPU::S_CMP_EQ_U64: return AMDGPU::V_CMP_EQ_U64_e64; 4736349cc55cSDimitry Andric case AMDGPU::S_CMP_LG_U64: return AMDGPU::V_CMP_NE_U64_e64; 47370b57cec5SDimitry Andric case AMDGPU::S_BCNT1_I32_B32: return AMDGPU::V_BCNT_U32_B32_e64; 47380b57cec5SDimitry Andric case AMDGPU::S_FF1_I32_B32: return AMDGPU::V_FFBL_B32_e32; 47390b57cec5SDimitry Andric case AMDGPU::S_FLBIT_I32_B32: return AMDGPU::V_FFBH_U32_e32; 47400b57cec5SDimitry Andric case AMDGPU::S_FLBIT_I32: return AMDGPU::V_FFBH_I32_e64; 47410b57cec5SDimitry Andric case AMDGPU::S_CBRANCH_SCC0: return AMDGPU::S_CBRANCH_VCCZ; 47420b57cec5SDimitry Andric case AMDGPU::S_CBRANCH_SCC1: return AMDGPU::S_CBRANCH_VCCNZ; 47430b57cec5SDimitry Andric } 47440b57cec5SDimitry Andric llvm_unreachable( 47450b57cec5SDimitry Andric "Unexpected scalar opcode without corresponding vector one!"); 47460b57cec5SDimitry Andric } 47470b57cec5SDimitry Andric 4748*81ad6265SDimitry Andric static const TargetRegisterClass * 4749*81ad6265SDimitry Andric adjustAllocatableRegClass(const GCNSubtarget &ST, const SIRegisterInfo &RI, 4750fe6060f1SDimitry Andric const MachineRegisterInfo &MRI, 4751*81ad6265SDimitry Andric const MCInstrDesc &TID, unsigned RCID, 4752fe6060f1SDimitry Andric bool IsAllocatable) { 4753fe6060f1SDimitry Andric if ((IsAllocatable || !ST.hasGFX90AInsts() || !MRI.reservedRegsFrozen()) && 47540eae32dcSDimitry Andric (((TID.mayLoad() || TID.mayStore()) && 47550eae32dcSDimitry Andric !(TID.TSFlags & SIInstrFlags::VGPRSpill)) || 4756fe6060f1SDimitry Andric (TID.TSFlags & (SIInstrFlags::DS | SIInstrFlags::MIMG)))) { 4757fe6060f1SDimitry Andric switch (RCID) { 4758*81ad6265SDimitry Andric case AMDGPU::AV_32RegClassID: 4759*81ad6265SDimitry Andric RCID = AMDGPU::VGPR_32RegClassID; 4760*81ad6265SDimitry Andric break; 4761*81ad6265SDimitry Andric case AMDGPU::AV_64RegClassID: 4762*81ad6265SDimitry Andric RCID = AMDGPU::VReg_64RegClassID; 4763*81ad6265SDimitry Andric break; 4764*81ad6265SDimitry Andric case AMDGPU::AV_96RegClassID: 4765*81ad6265SDimitry Andric RCID = AMDGPU::VReg_96RegClassID; 4766*81ad6265SDimitry Andric break; 4767*81ad6265SDimitry Andric case AMDGPU::AV_128RegClassID: 4768*81ad6265SDimitry Andric RCID = AMDGPU::VReg_128RegClassID; 4769*81ad6265SDimitry Andric break; 4770*81ad6265SDimitry Andric case AMDGPU::AV_160RegClassID: 4771*81ad6265SDimitry Andric RCID = AMDGPU::VReg_160RegClassID; 4772*81ad6265SDimitry Andric break; 4773*81ad6265SDimitry Andric case AMDGPU::AV_512RegClassID: 4774*81ad6265SDimitry Andric RCID = AMDGPU::VReg_512RegClassID; 4775*81ad6265SDimitry Andric break; 4776fe6060f1SDimitry Andric default: 4777fe6060f1SDimitry Andric break; 4778fe6060f1SDimitry Andric } 4779fe6060f1SDimitry Andric } 4780*81ad6265SDimitry Andric 4781*81ad6265SDimitry Andric return RI.getProperlyAlignedRC(RI.getRegClass(RCID)); 4782fe6060f1SDimitry Andric } 4783fe6060f1SDimitry Andric 4784fe6060f1SDimitry Andric const TargetRegisterClass *SIInstrInfo::getRegClass(const MCInstrDesc &TID, 4785fe6060f1SDimitry Andric unsigned OpNum, const TargetRegisterInfo *TRI, 4786fe6060f1SDimitry Andric const MachineFunction &MF) 4787fe6060f1SDimitry Andric const { 4788fe6060f1SDimitry Andric if (OpNum >= TID.getNumOperands()) 4789fe6060f1SDimitry Andric return nullptr; 4790fe6060f1SDimitry Andric auto RegClass = TID.OpInfo[OpNum].RegClass; 4791fe6060f1SDimitry Andric bool IsAllocatable = false; 4792fe6060f1SDimitry Andric if (TID.TSFlags & (SIInstrFlags::DS | SIInstrFlags::FLAT)) { 4793fe6060f1SDimitry Andric // vdst and vdata should be both VGPR or AGPR, same for the DS instructions 4794*81ad6265SDimitry Andric // with two data operands. Request register class constrained to VGPR only 4795fe6060f1SDimitry Andric // of both operands present as Machine Copy Propagation can not check this 4796fe6060f1SDimitry Andric // constraint and possibly other passes too. 4797fe6060f1SDimitry Andric // 4798fe6060f1SDimitry Andric // The check is limited to FLAT and DS because atomics in non-flat encoding 4799fe6060f1SDimitry Andric // have their vdst and vdata tied to be the same register. 4800fe6060f1SDimitry Andric const int VDstIdx = AMDGPU::getNamedOperandIdx(TID.Opcode, 4801fe6060f1SDimitry Andric AMDGPU::OpName::vdst); 4802fe6060f1SDimitry Andric const int DataIdx = AMDGPU::getNamedOperandIdx(TID.Opcode, 4803fe6060f1SDimitry Andric (TID.TSFlags & SIInstrFlags::DS) ? AMDGPU::OpName::data0 4804fe6060f1SDimitry Andric : AMDGPU::OpName::vdata); 4805fe6060f1SDimitry Andric if (DataIdx != -1) { 4806fe6060f1SDimitry Andric IsAllocatable = VDstIdx != -1 || 4807fe6060f1SDimitry Andric AMDGPU::getNamedOperandIdx(TID.Opcode, 4808fe6060f1SDimitry Andric AMDGPU::OpName::data1) != -1; 4809fe6060f1SDimitry Andric } 4810fe6060f1SDimitry Andric } 4811*81ad6265SDimitry Andric return adjustAllocatableRegClass(ST, RI, MF.getRegInfo(), TID, RegClass, 4812fe6060f1SDimitry Andric IsAllocatable); 4813fe6060f1SDimitry Andric } 4814fe6060f1SDimitry Andric 48150b57cec5SDimitry Andric const TargetRegisterClass *SIInstrInfo::getOpRegClass(const MachineInstr &MI, 48160b57cec5SDimitry Andric unsigned OpNo) const { 48170b57cec5SDimitry Andric const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo(); 48180b57cec5SDimitry Andric const MCInstrDesc &Desc = get(MI.getOpcode()); 48190b57cec5SDimitry Andric if (MI.isVariadic() || OpNo >= Desc.getNumOperands() || 48200b57cec5SDimitry Andric Desc.OpInfo[OpNo].RegClass == -1) { 48218bcb0991SDimitry Andric Register Reg = MI.getOperand(OpNo).getReg(); 48220b57cec5SDimitry Andric 4823e8d8bef9SDimitry Andric if (Reg.isVirtual()) 48240b57cec5SDimitry Andric return MRI.getRegClass(Reg); 48250b57cec5SDimitry Andric return RI.getPhysRegClass(Reg); 48260b57cec5SDimitry Andric } 48270b57cec5SDimitry Andric 48280b57cec5SDimitry Andric unsigned RCID = Desc.OpInfo[OpNo].RegClass; 4829*81ad6265SDimitry Andric return adjustAllocatableRegClass(ST, RI, MRI, Desc, RCID, true); 48300b57cec5SDimitry Andric } 48310b57cec5SDimitry Andric 48320b57cec5SDimitry Andric void SIInstrInfo::legalizeOpWithMove(MachineInstr &MI, unsigned OpIdx) const { 48330b57cec5SDimitry Andric MachineBasicBlock::iterator I = MI; 48340b57cec5SDimitry Andric MachineBasicBlock *MBB = MI.getParent(); 48350b57cec5SDimitry Andric MachineOperand &MO = MI.getOperand(OpIdx); 48360b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo(); 48370b57cec5SDimitry Andric unsigned RCID = get(MI.getOpcode()).OpInfo[OpIdx].RegClass; 48380b57cec5SDimitry Andric const TargetRegisterClass *RC = RI.getRegClass(RCID); 4839e8d8bef9SDimitry Andric unsigned Size = RI.getRegSizeInBits(*RC); 48400b57cec5SDimitry Andric unsigned Opcode = (Size == 64) ? AMDGPU::V_MOV_B64_PSEUDO : AMDGPU::V_MOV_B32_e32; 48410b57cec5SDimitry Andric if (MO.isReg()) 48420b57cec5SDimitry Andric Opcode = AMDGPU::COPY; 48430b57cec5SDimitry Andric else if (RI.isSGPRClass(RC)) 48440b57cec5SDimitry Andric Opcode = (Size == 64) ? AMDGPU::S_MOV_B64 : AMDGPU::S_MOV_B32; 48450b57cec5SDimitry Andric 48460b57cec5SDimitry Andric const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(RC); 4847fe6060f1SDimitry Andric const TargetRegisterClass *VRC64 = RI.getVGPR64Class(); 4848fe6060f1SDimitry Andric if (RI.getCommonSubClass(VRC64, VRC)) 4849fe6060f1SDimitry Andric VRC = VRC64; 48500b57cec5SDimitry Andric else 48510b57cec5SDimitry Andric VRC = &AMDGPU::VGPR_32RegClass; 48520b57cec5SDimitry Andric 48538bcb0991SDimitry Andric Register Reg = MRI.createVirtualRegister(VRC); 48540b57cec5SDimitry Andric DebugLoc DL = MBB->findDebugLoc(I); 48550b57cec5SDimitry Andric BuildMI(*MI.getParent(), I, DL, get(Opcode), Reg).add(MO); 48560b57cec5SDimitry Andric MO.ChangeToRegister(Reg, false); 48570b57cec5SDimitry Andric } 48580b57cec5SDimitry Andric 48590b57cec5SDimitry Andric unsigned SIInstrInfo::buildExtractSubReg(MachineBasicBlock::iterator MI, 48600b57cec5SDimitry Andric MachineRegisterInfo &MRI, 48610b57cec5SDimitry Andric MachineOperand &SuperReg, 48620b57cec5SDimitry Andric const TargetRegisterClass *SuperRC, 48630b57cec5SDimitry Andric unsigned SubIdx, 48640b57cec5SDimitry Andric const TargetRegisterClass *SubRC) 48650b57cec5SDimitry Andric const { 48660b57cec5SDimitry Andric MachineBasicBlock *MBB = MI->getParent(); 48670b57cec5SDimitry Andric DebugLoc DL = MI->getDebugLoc(); 48688bcb0991SDimitry Andric Register SubReg = MRI.createVirtualRegister(SubRC); 48690b57cec5SDimitry Andric 48700b57cec5SDimitry Andric if (SuperReg.getSubReg() == AMDGPU::NoSubRegister) { 48710b57cec5SDimitry Andric BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg) 48720b57cec5SDimitry Andric .addReg(SuperReg.getReg(), 0, SubIdx); 48730b57cec5SDimitry Andric return SubReg; 48740b57cec5SDimitry Andric } 48750b57cec5SDimitry Andric 48760b57cec5SDimitry Andric // Just in case the super register is itself a sub-register, copy it to a new 48770b57cec5SDimitry Andric // value so we don't need to worry about merging its subreg index with the 48780b57cec5SDimitry Andric // SubIdx passed to this function. The register coalescer should be able to 48790b57cec5SDimitry Andric // eliminate this extra copy. 48808bcb0991SDimitry Andric Register NewSuperReg = MRI.createVirtualRegister(SuperRC); 48810b57cec5SDimitry Andric 48820b57cec5SDimitry Andric BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), NewSuperReg) 48830b57cec5SDimitry Andric .addReg(SuperReg.getReg(), 0, SuperReg.getSubReg()); 48840b57cec5SDimitry Andric 48850b57cec5SDimitry Andric BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg) 48860b57cec5SDimitry Andric .addReg(NewSuperReg, 0, SubIdx); 48870b57cec5SDimitry Andric 48880b57cec5SDimitry Andric return SubReg; 48890b57cec5SDimitry Andric } 48900b57cec5SDimitry Andric 48910b57cec5SDimitry Andric MachineOperand SIInstrInfo::buildExtractSubRegOrImm( 48920b57cec5SDimitry Andric MachineBasicBlock::iterator MII, 48930b57cec5SDimitry Andric MachineRegisterInfo &MRI, 48940b57cec5SDimitry Andric MachineOperand &Op, 48950b57cec5SDimitry Andric const TargetRegisterClass *SuperRC, 48960b57cec5SDimitry Andric unsigned SubIdx, 48970b57cec5SDimitry Andric const TargetRegisterClass *SubRC) const { 48980b57cec5SDimitry Andric if (Op.isImm()) { 48990b57cec5SDimitry Andric if (SubIdx == AMDGPU::sub0) 49000b57cec5SDimitry Andric return MachineOperand::CreateImm(static_cast<int32_t>(Op.getImm())); 49010b57cec5SDimitry Andric if (SubIdx == AMDGPU::sub1) 49020b57cec5SDimitry Andric return MachineOperand::CreateImm(static_cast<int32_t>(Op.getImm() >> 32)); 49030b57cec5SDimitry Andric 49040b57cec5SDimitry Andric llvm_unreachable("Unhandled register index for immediate"); 49050b57cec5SDimitry Andric } 49060b57cec5SDimitry Andric 49070b57cec5SDimitry Andric unsigned SubReg = buildExtractSubReg(MII, MRI, Op, SuperRC, 49080b57cec5SDimitry Andric SubIdx, SubRC); 49090b57cec5SDimitry Andric return MachineOperand::CreateReg(SubReg, false); 49100b57cec5SDimitry Andric } 49110b57cec5SDimitry Andric 49120b57cec5SDimitry Andric // Change the order of operands from (0, 1, 2) to (0, 2, 1) 49130b57cec5SDimitry Andric void SIInstrInfo::swapOperands(MachineInstr &Inst) const { 49140b57cec5SDimitry Andric assert(Inst.getNumExplicitOperands() == 3); 49150b57cec5SDimitry Andric MachineOperand Op1 = Inst.getOperand(1); 4916*81ad6265SDimitry Andric Inst.removeOperand(1); 49170b57cec5SDimitry Andric Inst.addOperand(Op1); 49180b57cec5SDimitry Andric } 49190b57cec5SDimitry Andric 49200b57cec5SDimitry Andric bool SIInstrInfo::isLegalRegOperand(const MachineRegisterInfo &MRI, 49210b57cec5SDimitry Andric const MCOperandInfo &OpInfo, 49220b57cec5SDimitry Andric const MachineOperand &MO) const { 49230b57cec5SDimitry Andric if (!MO.isReg()) 49240b57cec5SDimitry Andric return false; 49250b57cec5SDimitry Andric 49268bcb0991SDimitry Andric Register Reg = MO.getReg(); 49270b57cec5SDimitry Andric 4928480093f4SDimitry Andric const TargetRegisterClass *DRC = RI.getRegClass(OpInfo.RegClass); 4929e8d8bef9SDimitry Andric if (Reg.isPhysical()) 4930e8d8bef9SDimitry Andric return DRC->contains(Reg); 4931e8d8bef9SDimitry Andric 4932e8d8bef9SDimitry Andric const TargetRegisterClass *RC = MRI.getRegClass(Reg); 4933e8d8bef9SDimitry Andric 4934480093f4SDimitry Andric if (MO.getSubReg()) { 4935480093f4SDimitry Andric const MachineFunction *MF = MO.getParent()->getParent()->getParent(); 4936480093f4SDimitry Andric const TargetRegisterClass *SuperRC = RI.getLargestLegalSuperClass(RC, *MF); 4937480093f4SDimitry Andric if (!SuperRC) 4938480093f4SDimitry Andric return false; 49390b57cec5SDimitry Andric 4940480093f4SDimitry Andric DRC = RI.getMatchingSuperRegClass(SuperRC, DRC, MO.getSubReg()); 4941480093f4SDimitry Andric if (!DRC) 4942480093f4SDimitry Andric return false; 4943480093f4SDimitry Andric } 4944480093f4SDimitry Andric return RC->hasSuperClassEq(DRC); 49450b57cec5SDimitry Andric } 49460b57cec5SDimitry Andric 49470b57cec5SDimitry Andric bool SIInstrInfo::isLegalVSrcOperand(const MachineRegisterInfo &MRI, 49480b57cec5SDimitry Andric const MCOperandInfo &OpInfo, 49490b57cec5SDimitry Andric const MachineOperand &MO) const { 49500b57cec5SDimitry Andric if (MO.isReg()) 49510b57cec5SDimitry Andric return isLegalRegOperand(MRI, OpInfo, MO); 49520b57cec5SDimitry Andric 49530b57cec5SDimitry Andric // Handle non-register types that are treated like immediates. 49540b57cec5SDimitry Andric assert(MO.isImm() || MO.isTargetIndex() || MO.isFI() || MO.isGlobal()); 49550b57cec5SDimitry Andric return true; 49560b57cec5SDimitry Andric } 49570b57cec5SDimitry Andric 49580b57cec5SDimitry Andric bool SIInstrInfo::isOperandLegal(const MachineInstr &MI, unsigned OpIdx, 49590b57cec5SDimitry Andric const MachineOperand *MO) const { 49600b57cec5SDimitry Andric const MachineFunction &MF = *MI.getParent()->getParent(); 49610b57cec5SDimitry Andric const MachineRegisterInfo &MRI = MF.getRegInfo(); 49620b57cec5SDimitry Andric const MCInstrDesc &InstDesc = MI.getDesc(); 49630b57cec5SDimitry Andric const MCOperandInfo &OpInfo = InstDesc.OpInfo[OpIdx]; 49640b57cec5SDimitry Andric const TargetRegisterClass *DefinedRC = 49650b57cec5SDimitry Andric OpInfo.RegClass != -1 ? RI.getRegClass(OpInfo.RegClass) : nullptr; 49660b57cec5SDimitry Andric if (!MO) 49670b57cec5SDimitry Andric MO = &MI.getOperand(OpIdx); 49680b57cec5SDimitry Andric 49690b57cec5SDimitry Andric int ConstantBusLimit = ST.getConstantBusLimit(MI.getOpcode()); 4970*81ad6265SDimitry Andric int LiteralLimit = !isVOP3(MI) || ST.hasVOP3Literal() ? 1 : 0; 49710b57cec5SDimitry Andric if (isVALU(MI) && usesConstantBus(MRI, *MO, OpInfo)) { 4972*81ad6265SDimitry Andric if (isLiteralConstantLike(*MO, OpInfo) && !LiteralLimit--) 49730b57cec5SDimitry Andric return false; 49740b57cec5SDimitry Andric 49750b57cec5SDimitry Andric SmallDenseSet<RegSubRegPair> SGPRsUsed; 49760b57cec5SDimitry Andric if (MO->isReg()) 49770b57cec5SDimitry Andric SGPRsUsed.insert(RegSubRegPair(MO->getReg(), MO->getSubReg())); 49780b57cec5SDimitry Andric 49790b57cec5SDimitry Andric for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { 49800b57cec5SDimitry Andric if (i == OpIdx) 49810b57cec5SDimitry Andric continue; 49820b57cec5SDimitry Andric const MachineOperand &Op = MI.getOperand(i); 49830b57cec5SDimitry Andric if (Op.isReg()) { 49840b57cec5SDimitry Andric RegSubRegPair SGPR(Op.getReg(), Op.getSubReg()); 49850b57cec5SDimitry Andric if (!SGPRsUsed.count(SGPR) && 49860b57cec5SDimitry Andric usesConstantBus(MRI, Op, InstDesc.OpInfo[i])) { 49870b57cec5SDimitry Andric if (--ConstantBusLimit <= 0) 49880b57cec5SDimitry Andric return false; 49890b57cec5SDimitry Andric SGPRsUsed.insert(SGPR); 49900b57cec5SDimitry Andric } 4991*81ad6265SDimitry Andric } else if (InstDesc.OpInfo[i].OperandType == AMDGPU::OPERAND_KIMM32 || 4992*81ad6265SDimitry Andric (AMDGPU::isSISrcOperand(InstDesc, i) && 4993*81ad6265SDimitry Andric isLiteralConstantLike(Op, InstDesc.OpInfo[i]))) { 4994*81ad6265SDimitry Andric if (!LiteralLimit--) 49950b57cec5SDimitry Andric return false; 49960b57cec5SDimitry Andric if (--ConstantBusLimit <= 0) 49970b57cec5SDimitry Andric return false; 49980b57cec5SDimitry Andric } 49990b57cec5SDimitry Andric } 50000b57cec5SDimitry Andric } 50010b57cec5SDimitry Andric 50020b57cec5SDimitry Andric if (MO->isReg()) { 5003*81ad6265SDimitry Andric if (!DefinedRC) { 5004*81ad6265SDimitry Andric // This operand allows any register. 5005*81ad6265SDimitry Andric return true; 5006*81ad6265SDimitry Andric } 5007fe6060f1SDimitry Andric if (!isLegalRegOperand(MRI, OpInfo, *MO)) 5008fe6060f1SDimitry Andric return false; 5009fe6060f1SDimitry Andric bool IsAGPR = RI.isAGPR(MRI, MO->getReg()); 5010fe6060f1SDimitry Andric if (IsAGPR && !ST.hasMAIInsts()) 5011fe6060f1SDimitry Andric return false; 5012fe6060f1SDimitry Andric unsigned Opc = MI.getOpcode(); 5013fe6060f1SDimitry Andric if (IsAGPR && 5014fe6060f1SDimitry Andric (!ST.hasGFX90AInsts() || !MRI.reservedRegsFrozen()) && 5015fe6060f1SDimitry Andric (MI.mayLoad() || MI.mayStore() || isDS(Opc) || isMIMG(Opc))) 5016fe6060f1SDimitry Andric return false; 5017fe6060f1SDimitry Andric // Atomics should have both vdst and vdata either vgpr or agpr. 5018fe6060f1SDimitry Andric const int VDstIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::vdst); 5019fe6060f1SDimitry Andric const int DataIdx = AMDGPU::getNamedOperandIdx(Opc, 5020fe6060f1SDimitry Andric isDS(Opc) ? AMDGPU::OpName::data0 : AMDGPU::OpName::vdata); 5021fe6060f1SDimitry Andric if ((int)OpIdx == VDstIdx && DataIdx != -1 && 5022fe6060f1SDimitry Andric MI.getOperand(DataIdx).isReg() && 5023fe6060f1SDimitry Andric RI.isAGPR(MRI, MI.getOperand(DataIdx).getReg()) != IsAGPR) 5024fe6060f1SDimitry Andric return false; 5025fe6060f1SDimitry Andric if ((int)OpIdx == DataIdx) { 5026fe6060f1SDimitry Andric if (VDstIdx != -1 && 5027fe6060f1SDimitry Andric RI.isAGPR(MRI, MI.getOperand(VDstIdx).getReg()) != IsAGPR) 5028fe6060f1SDimitry Andric return false; 5029fe6060f1SDimitry Andric // DS instructions with 2 src operands also must have tied RC. 5030fe6060f1SDimitry Andric const int Data1Idx = AMDGPU::getNamedOperandIdx(Opc, 5031fe6060f1SDimitry Andric AMDGPU::OpName::data1); 5032fe6060f1SDimitry Andric if (Data1Idx != -1 && MI.getOperand(Data1Idx).isReg() && 5033fe6060f1SDimitry Andric RI.isAGPR(MRI, MI.getOperand(Data1Idx).getReg()) != IsAGPR) 5034fe6060f1SDimitry Andric return false; 5035fe6060f1SDimitry Andric } 5036*81ad6265SDimitry Andric if (Opc == AMDGPU::V_ACCVGPR_WRITE_B32_e64 && !ST.hasGFX90AInsts() && 5037fe6060f1SDimitry Andric (int)OpIdx == AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0) && 5038fe6060f1SDimitry Andric RI.isSGPRReg(MRI, MO->getReg())) 5039fe6060f1SDimitry Andric return false; 5040fe6060f1SDimitry Andric return true; 50410b57cec5SDimitry Andric } 50420b57cec5SDimitry Andric 50430b57cec5SDimitry Andric // Handle non-register types that are treated like immediates. 50440b57cec5SDimitry Andric assert(MO->isImm() || MO->isTargetIndex() || MO->isFI() || MO->isGlobal()); 50450b57cec5SDimitry Andric 50460b57cec5SDimitry Andric if (!DefinedRC) { 50470b57cec5SDimitry Andric // This operand expects an immediate. 50480b57cec5SDimitry Andric return true; 50490b57cec5SDimitry Andric } 50500b57cec5SDimitry Andric 50510b57cec5SDimitry Andric return isImmOperandLegal(MI, OpIdx, *MO); 50520b57cec5SDimitry Andric } 50530b57cec5SDimitry Andric 50540b57cec5SDimitry Andric void SIInstrInfo::legalizeOperandsVOP2(MachineRegisterInfo &MRI, 50550b57cec5SDimitry Andric MachineInstr &MI) const { 50560b57cec5SDimitry Andric unsigned Opc = MI.getOpcode(); 50570b57cec5SDimitry Andric const MCInstrDesc &InstrDesc = get(Opc); 50580b57cec5SDimitry Andric 50590b57cec5SDimitry Andric int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0); 50600b57cec5SDimitry Andric MachineOperand &Src0 = MI.getOperand(Src0Idx); 50610b57cec5SDimitry Andric 50620b57cec5SDimitry Andric int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1); 50630b57cec5SDimitry Andric MachineOperand &Src1 = MI.getOperand(Src1Idx); 50640b57cec5SDimitry Andric 50650b57cec5SDimitry Andric // If there is an implicit SGPR use such as VCC use for v_addc_u32/v_subb_u32 50660b57cec5SDimitry Andric // we need to only have one constant bus use before GFX10. 50670b57cec5SDimitry Andric bool HasImplicitSGPR = findImplicitSGPRRead(MI) != AMDGPU::NoRegister; 50680b57cec5SDimitry Andric if (HasImplicitSGPR && ST.getConstantBusLimit(Opc) <= 1 && 50690b57cec5SDimitry Andric Src0.isReg() && (RI.isSGPRReg(MRI, Src0.getReg()) || 50700b57cec5SDimitry Andric isLiteralConstantLike(Src0, InstrDesc.OpInfo[Src0Idx]))) 50710b57cec5SDimitry Andric legalizeOpWithMove(MI, Src0Idx); 50720b57cec5SDimitry Andric 50730b57cec5SDimitry Andric // Special case: V_WRITELANE_B32 accepts only immediate or SGPR operands for 50740b57cec5SDimitry Andric // both the value to write (src0) and lane select (src1). Fix up non-SGPR 50750b57cec5SDimitry Andric // src0/src1 with V_READFIRSTLANE. 50760b57cec5SDimitry Andric if (Opc == AMDGPU::V_WRITELANE_B32) { 50770b57cec5SDimitry Andric const DebugLoc &DL = MI.getDebugLoc(); 50780b57cec5SDimitry Andric if (Src0.isReg() && RI.isVGPR(MRI, Src0.getReg())) { 50798bcb0991SDimitry Andric Register Reg = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass); 50800b57cec5SDimitry Andric BuildMI(*MI.getParent(), MI, DL, get(AMDGPU::V_READFIRSTLANE_B32), Reg) 50810b57cec5SDimitry Andric .add(Src0); 50820b57cec5SDimitry Andric Src0.ChangeToRegister(Reg, false); 50830b57cec5SDimitry Andric } 50840b57cec5SDimitry Andric if (Src1.isReg() && RI.isVGPR(MRI, Src1.getReg())) { 50858bcb0991SDimitry Andric Register Reg = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass); 50860b57cec5SDimitry Andric const DebugLoc &DL = MI.getDebugLoc(); 50870b57cec5SDimitry Andric BuildMI(*MI.getParent(), MI, DL, get(AMDGPU::V_READFIRSTLANE_B32), Reg) 50880b57cec5SDimitry Andric .add(Src1); 50890b57cec5SDimitry Andric Src1.ChangeToRegister(Reg, false); 50900b57cec5SDimitry Andric } 50910b57cec5SDimitry Andric return; 50920b57cec5SDimitry Andric } 50930b57cec5SDimitry Andric 50940b57cec5SDimitry Andric // No VOP2 instructions support AGPRs. 50950b57cec5SDimitry Andric if (Src0.isReg() && RI.isAGPR(MRI, Src0.getReg())) 50960b57cec5SDimitry Andric legalizeOpWithMove(MI, Src0Idx); 50970b57cec5SDimitry Andric 50980b57cec5SDimitry Andric if (Src1.isReg() && RI.isAGPR(MRI, Src1.getReg())) 50990b57cec5SDimitry Andric legalizeOpWithMove(MI, Src1Idx); 51000b57cec5SDimitry Andric 51010b57cec5SDimitry Andric // VOP2 src0 instructions support all operand types, so we don't need to check 51020b57cec5SDimitry Andric // their legality. If src1 is already legal, we don't need to do anything. 51030b57cec5SDimitry Andric if (isLegalRegOperand(MRI, InstrDesc.OpInfo[Src1Idx], Src1)) 51040b57cec5SDimitry Andric return; 51050b57cec5SDimitry Andric 51060b57cec5SDimitry Andric // Special case: V_READLANE_B32 accepts only immediate or SGPR operands for 51070b57cec5SDimitry Andric // lane select. Fix up using V_READFIRSTLANE, since we assume that the lane 51080b57cec5SDimitry Andric // select is uniform. 51090b57cec5SDimitry Andric if (Opc == AMDGPU::V_READLANE_B32 && Src1.isReg() && 51100b57cec5SDimitry Andric RI.isVGPR(MRI, Src1.getReg())) { 51118bcb0991SDimitry Andric Register Reg = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass); 51120b57cec5SDimitry Andric const DebugLoc &DL = MI.getDebugLoc(); 51130b57cec5SDimitry Andric BuildMI(*MI.getParent(), MI, DL, get(AMDGPU::V_READFIRSTLANE_B32), Reg) 51140b57cec5SDimitry Andric .add(Src1); 51150b57cec5SDimitry Andric Src1.ChangeToRegister(Reg, false); 51160b57cec5SDimitry Andric return; 51170b57cec5SDimitry Andric } 51180b57cec5SDimitry Andric 51190b57cec5SDimitry Andric // We do not use commuteInstruction here because it is too aggressive and will 51200b57cec5SDimitry Andric // commute if it is possible. We only want to commute here if it improves 51210b57cec5SDimitry Andric // legality. This can be called a fairly large number of times so don't waste 51220b57cec5SDimitry Andric // compile time pointlessly swapping and checking legality again. 51230b57cec5SDimitry Andric if (HasImplicitSGPR || !MI.isCommutable()) { 51240b57cec5SDimitry Andric legalizeOpWithMove(MI, Src1Idx); 51250b57cec5SDimitry Andric return; 51260b57cec5SDimitry Andric } 51270b57cec5SDimitry Andric 51280b57cec5SDimitry Andric // If src0 can be used as src1, commuting will make the operands legal. 51290b57cec5SDimitry Andric // Otherwise we have to give up and insert a move. 51300b57cec5SDimitry Andric // 51310b57cec5SDimitry Andric // TODO: Other immediate-like operand kinds could be commuted if there was a 51320b57cec5SDimitry Andric // MachineOperand::ChangeTo* for them. 51330b57cec5SDimitry Andric if ((!Src1.isImm() && !Src1.isReg()) || 51340b57cec5SDimitry Andric !isLegalRegOperand(MRI, InstrDesc.OpInfo[Src1Idx], Src0)) { 51350b57cec5SDimitry Andric legalizeOpWithMove(MI, Src1Idx); 51360b57cec5SDimitry Andric return; 51370b57cec5SDimitry Andric } 51380b57cec5SDimitry Andric 51390b57cec5SDimitry Andric int CommutedOpc = commuteOpcode(MI); 51400b57cec5SDimitry Andric if (CommutedOpc == -1) { 51410b57cec5SDimitry Andric legalizeOpWithMove(MI, Src1Idx); 51420b57cec5SDimitry Andric return; 51430b57cec5SDimitry Andric } 51440b57cec5SDimitry Andric 51450b57cec5SDimitry Andric MI.setDesc(get(CommutedOpc)); 51460b57cec5SDimitry Andric 51478bcb0991SDimitry Andric Register Src0Reg = Src0.getReg(); 51480b57cec5SDimitry Andric unsigned Src0SubReg = Src0.getSubReg(); 51490b57cec5SDimitry Andric bool Src0Kill = Src0.isKill(); 51500b57cec5SDimitry Andric 51510b57cec5SDimitry Andric if (Src1.isImm()) 51520b57cec5SDimitry Andric Src0.ChangeToImmediate(Src1.getImm()); 51530b57cec5SDimitry Andric else if (Src1.isReg()) { 51540b57cec5SDimitry Andric Src0.ChangeToRegister(Src1.getReg(), false, false, Src1.isKill()); 51550b57cec5SDimitry Andric Src0.setSubReg(Src1.getSubReg()); 51560b57cec5SDimitry Andric } else 51570b57cec5SDimitry Andric llvm_unreachable("Should only have register or immediate operands"); 51580b57cec5SDimitry Andric 51590b57cec5SDimitry Andric Src1.ChangeToRegister(Src0Reg, false, false, Src0Kill); 51600b57cec5SDimitry Andric Src1.setSubReg(Src0SubReg); 51610b57cec5SDimitry Andric fixImplicitOperands(MI); 51620b57cec5SDimitry Andric } 51630b57cec5SDimitry Andric 51640b57cec5SDimitry Andric // Legalize VOP3 operands. All operand types are supported for any operand 51650b57cec5SDimitry Andric // but only one literal constant and only starting from GFX10. 51660b57cec5SDimitry Andric void SIInstrInfo::legalizeOperandsVOP3(MachineRegisterInfo &MRI, 51670b57cec5SDimitry Andric MachineInstr &MI) const { 51680b57cec5SDimitry Andric unsigned Opc = MI.getOpcode(); 51690b57cec5SDimitry Andric 51700b57cec5SDimitry Andric int VOP3Idx[3] = { 51710b57cec5SDimitry Andric AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0), 51720b57cec5SDimitry Andric AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1), 51730b57cec5SDimitry Andric AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2) 51740b57cec5SDimitry Andric }; 51750b57cec5SDimitry Andric 5176e8d8bef9SDimitry Andric if (Opc == AMDGPU::V_PERMLANE16_B32_e64 || 5177e8d8bef9SDimitry Andric Opc == AMDGPU::V_PERMLANEX16_B32_e64) { 51780b57cec5SDimitry Andric // src1 and src2 must be scalar 51790b57cec5SDimitry Andric MachineOperand &Src1 = MI.getOperand(VOP3Idx[1]); 51800b57cec5SDimitry Andric MachineOperand &Src2 = MI.getOperand(VOP3Idx[2]); 51810b57cec5SDimitry Andric const DebugLoc &DL = MI.getDebugLoc(); 51820b57cec5SDimitry Andric if (Src1.isReg() && !RI.isSGPRClass(MRI.getRegClass(Src1.getReg()))) { 51838bcb0991SDimitry Andric Register Reg = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass); 51840b57cec5SDimitry Andric BuildMI(*MI.getParent(), MI, DL, get(AMDGPU::V_READFIRSTLANE_B32), Reg) 51850b57cec5SDimitry Andric .add(Src1); 51860b57cec5SDimitry Andric Src1.ChangeToRegister(Reg, false); 51870b57cec5SDimitry Andric } 51880b57cec5SDimitry Andric if (Src2.isReg() && !RI.isSGPRClass(MRI.getRegClass(Src2.getReg()))) { 51898bcb0991SDimitry Andric Register Reg = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass); 51900b57cec5SDimitry Andric BuildMI(*MI.getParent(), MI, DL, get(AMDGPU::V_READFIRSTLANE_B32), Reg) 51910b57cec5SDimitry Andric .add(Src2); 51920b57cec5SDimitry Andric Src2.ChangeToRegister(Reg, false); 51930b57cec5SDimitry Andric } 51940b57cec5SDimitry Andric } 51950b57cec5SDimitry Andric 51960b57cec5SDimitry Andric // Find the one SGPR operand we are allowed to use. 51970b57cec5SDimitry Andric int ConstantBusLimit = ST.getConstantBusLimit(Opc); 51980b57cec5SDimitry Andric int LiteralLimit = ST.hasVOP3Literal() ? 1 : 0; 51990b57cec5SDimitry Andric SmallDenseSet<unsigned> SGPRsUsed; 5200e8d8bef9SDimitry Andric Register SGPRReg = findUsedSGPR(MI, VOP3Idx); 52010b57cec5SDimitry Andric if (SGPRReg != AMDGPU::NoRegister) { 52020b57cec5SDimitry Andric SGPRsUsed.insert(SGPRReg); 52030b57cec5SDimitry Andric --ConstantBusLimit; 52040b57cec5SDimitry Andric } 52050b57cec5SDimitry Andric 52060eae32dcSDimitry Andric for (int Idx : VOP3Idx) { 52070b57cec5SDimitry Andric if (Idx == -1) 52080b57cec5SDimitry Andric break; 52090b57cec5SDimitry Andric MachineOperand &MO = MI.getOperand(Idx); 52100b57cec5SDimitry Andric 52110b57cec5SDimitry Andric if (!MO.isReg()) { 52120b57cec5SDimitry Andric if (!isLiteralConstantLike(MO, get(Opc).OpInfo[Idx])) 52130b57cec5SDimitry Andric continue; 52140b57cec5SDimitry Andric 52150b57cec5SDimitry Andric if (LiteralLimit > 0 && ConstantBusLimit > 0) { 52160b57cec5SDimitry Andric --LiteralLimit; 52170b57cec5SDimitry Andric --ConstantBusLimit; 52180b57cec5SDimitry Andric continue; 52190b57cec5SDimitry Andric } 52200b57cec5SDimitry Andric 52210b57cec5SDimitry Andric --LiteralLimit; 52220b57cec5SDimitry Andric --ConstantBusLimit; 52230b57cec5SDimitry Andric legalizeOpWithMove(MI, Idx); 52240b57cec5SDimitry Andric continue; 52250b57cec5SDimitry Andric } 52260b57cec5SDimitry Andric 5227349cc55cSDimitry Andric if (RI.hasAGPRs(RI.getRegClassForReg(MRI, MO.getReg())) && 52280b57cec5SDimitry Andric !isOperandLegal(MI, Idx, &MO)) { 52290b57cec5SDimitry Andric legalizeOpWithMove(MI, Idx); 52300b57cec5SDimitry Andric continue; 52310b57cec5SDimitry Andric } 52320b57cec5SDimitry Andric 5233349cc55cSDimitry Andric if (!RI.isSGPRClass(RI.getRegClassForReg(MRI, MO.getReg()))) 52340b57cec5SDimitry Andric continue; // VGPRs are legal 52350b57cec5SDimitry Andric 52360b57cec5SDimitry Andric // We can use one SGPR in each VOP3 instruction prior to GFX10 52370b57cec5SDimitry Andric // and two starting from GFX10. 52380b57cec5SDimitry Andric if (SGPRsUsed.count(MO.getReg())) 52390b57cec5SDimitry Andric continue; 52400b57cec5SDimitry Andric if (ConstantBusLimit > 0) { 52410b57cec5SDimitry Andric SGPRsUsed.insert(MO.getReg()); 52420b57cec5SDimitry Andric --ConstantBusLimit; 52430b57cec5SDimitry Andric continue; 52440b57cec5SDimitry Andric } 52450b57cec5SDimitry Andric 52460b57cec5SDimitry Andric // If we make it this far, then the operand is not legal and we must 52470b57cec5SDimitry Andric // legalize it. 52480b57cec5SDimitry Andric legalizeOpWithMove(MI, Idx); 52490b57cec5SDimitry Andric } 52500b57cec5SDimitry Andric } 52510b57cec5SDimitry Andric 52525ffd83dbSDimitry Andric Register SIInstrInfo::readlaneVGPRToSGPR(Register SrcReg, MachineInstr &UseMI, 52530b57cec5SDimitry Andric MachineRegisterInfo &MRI) const { 52540b57cec5SDimitry Andric const TargetRegisterClass *VRC = MRI.getRegClass(SrcReg); 52550b57cec5SDimitry Andric const TargetRegisterClass *SRC = RI.getEquivalentSGPRClass(VRC); 52568bcb0991SDimitry Andric Register DstReg = MRI.createVirtualRegister(SRC); 52570b57cec5SDimitry Andric unsigned SubRegs = RI.getRegSizeInBits(*VRC) / 32; 52580b57cec5SDimitry Andric 52590b57cec5SDimitry Andric if (RI.hasAGPRs(VRC)) { 52600b57cec5SDimitry Andric VRC = RI.getEquivalentVGPRClass(VRC); 52618bcb0991SDimitry Andric Register NewSrcReg = MRI.createVirtualRegister(VRC); 52620b57cec5SDimitry Andric BuildMI(*UseMI.getParent(), UseMI, UseMI.getDebugLoc(), 52630b57cec5SDimitry Andric get(TargetOpcode::COPY), NewSrcReg) 52640b57cec5SDimitry Andric .addReg(SrcReg); 52650b57cec5SDimitry Andric SrcReg = NewSrcReg; 52660b57cec5SDimitry Andric } 52670b57cec5SDimitry Andric 52680b57cec5SDimitry Andric if (SubRegs == 1) { 52690b57cec5SDimitry Andric BuildMI(*UseMI.getParent(), UseMI, UseMI.getDebugLoc(), 52700b57cec5SDimitry Andric get(AMDGPU::V_READFIRSTLANE_B32), DstReg) 52710b57cec5SDimitry Andric .addReg(SrcReg); 52720b57cec5SDimitry Andric return DstReg; 52730b57cec5SDimitry Andric } 52740b57cec5SDimitry Andric 52750b57cec5SDimitry Andric SmallVector<unsigned, 8> SRegs; 52760b57cec5SDimitry Andric for (unsigned i = 0; i < SubRegs; ++i) { 52778bcb0991SDimitry Andric Register SGPR = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass); 52780b57cec5SDimitry Andric BuildMI(*UseMI.getParent(), UseMI, UseMI.getDebugLoc(), 52790b57cec5SDimitry Andric get(AMDGPU::V_READFIRSTLANE_B32), SGPR) 52800b57cec5SDimitry Andric .addReg(SrcReg, 0, RI.getSubRegFromChannel(i)); 52810b57cec5SDimitry Andric SRegs.push_back(SGPR); 52820b57cec5SDimitry Andric } 52830b57cec5SDimitry Andric 52840b57cec5SDimitry Andric MachineInstrBuilder MIB = 52850b57cec5SDimitry Andric BuildMI(*UseMI.getParent(), UseMI, UseMI.getDebugLoc(), 52860b57cec5SDimitry Andric get(AMDGPU::REG_SEQUENCE), DstReg); 52870b57cec5SDimitry Andric for (unsigned i = 0; i < SubRegs; ++i) { 52880b57cec5SDimitry Andric MIB.addReg(SRegs[i]); 52890b57cec5SDimitry Andric MIB.addImm(RI.getSubRegFromChannel(i)); 52900b57cec5SDimitry Andric } 52910b57cec5SDimitry Andric return DstReg; 52920b57cec5SDimitry Andric } 52930b57cec5SDimitry Andric 52940b57cec5SDimitry Andric void SIInstrInfo::legalizeOperandsSMRD(MachineRegisterInfo &MRI, 52950b57cec5SDimitry Andric MachineInstr &MI) const { 52960b57cec5SDimitry Andric 52970b57cec5SDimitry Andric // If the pointer is store in VGPRs, then we need to move them to 52980b57cec5SDimitry Andric // SGPRs using v_readfirstlane. This is safe because we only select 52990b57cec5SDimitry Andric // loads with uniform pointers to SMRD instruction so we know the 53000b57cec5SDimitry Andric // pointer value is uniform. 53010b57cec5SDimitry Andric MachineOperand *SBase = getNamedOperand(MI, AMDGPU::OpName::sbase); 53020b57cec5SDimitry Andric if (SBase && !RI.isSGPRClass(MRI.getRegClass(SBase->getReg()))) { 5303e8d8bef9SDimitry Andric Register SGPR = readlaneVGPRToSGPR(SBase->getReg(), MI, MRI); 53040b57cec5SDimitry Andric SBase->setReg(SGPR); 53050b57cec5SDimitry Andric } 5306*81ad6265SDimitry Andric MachineOperand *SOff = getNamedOperand(MI, AMDGPU::OpName::soffset); 53070b57cec5SDimitry Andric if (SOff && !RI.isSGPRClass(MRI.getRegClass(SOff->getReg()))) { 5308e8d8bef9SDimitry Andric Register SGPR = readlaneVGPRToSGPR(SOff->getReg(), MI, MRI); 53090b57cec5SDimitry Andric SOff->setReg(SGPR); 53100b57cec5SDimitry Andric } 53110b57cec5SDimitry Andric } 53120b57cec5SDimitry Andric 5313fe6060f1SDimitry Andric bool SIInstrInfo::moveFlatAddrToVGPR(MachineInstr &Inst) const { 5314fe6060f1SDimitry Andric unsigned Opc = Inst.getOpcode(); 5315fe6060f1SDimitry Andric int OldSAddrIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::saddr); 5316fe6060f1SDimitry Andric if (OldSAddrIdx < 0) 5317fe6060f1SDimitry Andric return false; 5318fe6060f1SDimitry Andric 5319fe6060f1SDimitry Andric assert(isSegmentSpecificFLAT(Inst)); 5320fe6060f1SDimitry Andric 5321fe6060f1SDimitry Andric int NewOpc = AMDGPU::getGlobalVaddrOp(Opc); 5322fe6060f1SDimitry Andric if (NewOpc < 0) 5323fe6060f1SDimitry Andric NewOpc = AMDGPU::getFlatScratchInstSVfromSS(Opc); 5324fe6060f1SDimitry Andric if (NewOpc < 0) 5325fe6060f1SDimitry Andric return false; 5326fe6060f1SDimitry Andric 5327fe6060f1SDimitry Andric MachineRegisterInfo &MRI = Inst.getMF()->getRegInfo(); 5328fe6060f1SDimitry Andric MachineOperand &SAddr = Inst.getOperand(OldSAddrIdx); 5329fe6060f1SDimitry Andric if (RI.isSGPRReg(MRI, SAddr.getReg())) 5330fe6060f1SDimitry Andric return false; 5331fe6060f1SDimitry Andric 5332fe6060f1SDimitry Andric int NewVAddrIdx = AMDGPU::getNamedOperandIdx(NewOpc, AMDGPU::OpName::vaddr); 5333fe6060f1SDimitry Andric if (NewVAddrIdx < 0) 5334fe6060f1SDimitry Andric return false; 5335fe6060f1SDimitry Andric 5336fe6060f1SDimitry Andric int OldVAddrIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::vaddr); 5337fe6060f1SDimitry Andric 5338fe6060f1SDimitry Andric // Check vaddr, it shall be zero or absent. 5339fe6060f1SDimitry Andric MachineInstr *VAddrDef = nullptr; 5340fe6060f1SDimitry Andric if (OldVAddrIdx >= 0) { 5341fe6060f1SDimitry Andric MachineOperand &VAddr = Inst.getOperand(OldVAddrIdx); 5342fe6060f1SDimitry Andric VAddrDef = MRI.getUniqueVRegDef(VAddr.getReg()); 5343fe6060f1SDimitry Andric if (!VAddrDef || VAddrDef->getOpcode() != AMDGPU::V_MOV_B32_e32 || 5344fe6060f1SDimitry Andric !VAddrDef->getOperand(1).isImm() || 5345fe6060f1SDimitry Andric VAddrDef->getOperand(1).getImm() != 0) 5346fe6060f1SDimitry Andric return false; 5347fe6060f1SDimitry Andric } 5348fe6060f1SDimitry Andric 5349fe6060f1SDimitry Andric const MCInstrDesc &NewDesc = get(NewOpc); 5350fe6060f1SDimitry Andric Inst.setDesc(NewDesc); 5351fe6060f1SDimitry Andric 5352*81ad6265SDimitry Andric // Callers expect iterator to be valid after this call, so modify the 5353fe6060f1SDimitry Andric // instruction in place. 5354fe6060f1SDimitry Andric if (OldVAddrIdx == NewVAddrIdx) { 5355fe6060f1SDimitry Andric MachineOperand &NewVAddr = Inst.getOperand(NewVAddrIdx); 5356fe6060f1SDimitry Andric // Clear use list from the old vaddr holding a zero register. 5357fe6060f1SDimitry Andric MRI.removeRegOperandFromUseList(&NewVAddr); 5358fe6060f1SDimitry Andric MRI.moveOperands(&NewVAddr, &SAddr, 1); 5359*81ad6265SDimitry Andric Inst.removeOperand(OldSAddrIdx); 5360fe6060f1SDimitry Andric // Update the use list with the pointer we have just moved from vaddr to 5361*81ad6265SDimitry Andric // saddr position. Otherwise new vaddr will be missing from the use list. 5362fe6060f1SDimitry Andric MRI.removeRegOperandFromUseList(&NewVAddr); 5363fe6060f1SDimitry Andric MRI.addRegOperandToUseList(&NewVAddr); 5364fe6060f1SDimitry Andric } else { 5365fe6060f1SDimitry Andric assert(OldSAddrIdx == NewVAddrIdx); 5366fe6060f1SDimitry Andric 5367fe6060f1SDimitry Andric if (OldVAddrIdx >= 0) { 5368fe6060f1SDimitry Andric int NewVDstIn = AMDGPU::getNamedOperandIdx(NewOpc, 5369fe6060f1SDimitry Andric AMDGPU::OpName::vdst_in); 5370fe6060f1SDimitry Andric 5371*81ad6265SDimitry Andric // removeOperand doesn't try to fixup tied operand indexes at it goes, so 5372fe6060f1SDimitry Andric // it asserts. Untie the operands for now and retie them afterwards. 5373fe6060f1SDimitry Andric if (NewVDstIn != -1) { 5374fe6060f1SDimitry Andric int OldVDstIn = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::vdst_in); 5375fe6060f1SDimitry Andric Inst.untieRegOperand(OldVDstIn); 5376fe6060f1SDimitry Andric } 5377fe6060f1SDimitry Andric 5378*81ad6265SDimitry Andric Inst.removeOperand(OldVAddrIdx); 5379fe6060f1SDimitry Andric 5380fe6060f1SDimitry Andric if (NewVDstIn != -1) { 5381fe6060f1SDimitry Andric int NewVDst = AMDGPU::getNamedOperandIdx(NewOpc, AMDGPU::OpName::vdst); 5382fe6060f1SDimitry Andric Inst.tieOperands(NewVDst, NewVDstIn); 5383fe6060f1SDimitry Andric } 5384fe6060f1SDimitry Andric } 5385fe6060f1SDimitry Andric } 5386fe6060f1SDimitry Andric 5387fe6060f1SDimitry Andric if (VAddrDef && MRI.use_nodbg_empty(VAddrDef->getOperand(0).getReg())) 5388fe6060f1SDimitry Andric VAddrDef->eraseFromParent(); 5389fe6060f1SDimitry Andric 5390fe6060f1SDimitry Andric return true; 5391fe6060f1SDimitry Andric } 5392fe6060f1SDimitry Andric 5393e8d8bef9SDimitry Andric // FIXME: Remove this when SelectionDAG is obsoleted. 5394e8d8bef9SDimitry Andric void SIInstrInfo::legalizeOperandsFLAT(MachineRegisterInfo &MRI, 5395e8d8bef9SDimitry Andric MachineInstr &MI) const { 5396e8d8bef9SDimitry Andric if (!isSegmentSpecificFLAT(MI)) 5397e8d8bef9SDimitry Andric return; 5398e8d8bef9SDimitry Andric 5399e8d8bef9SDimitry Andric // Fixup SGPR operands in VGPRs. We only select these when the DAG divergence 5400e8d8bef9SDimitry Andric // thinks they are uniform, so a readfirstlane should be valid. 5401e8d8bef9SDimitry Andric MachineOperand *SAddr = getNamedOperand(MI, AMDGPU::OpName::saddr); 5402e8d8bef9SDimitry Andric if (!SAddr || RI.isSGPRClass(MRI.getRegClass(SAddr->getReg()))) 5403e8d8bef9SDimitry Andric return; 5404e8d8bef9SDimitry Andric 5405fe6060f1SDimitry Andric if (moveFlatAddrToVGPR(MI)) 5406fe6060f1SDimitry Andric return; 5407fe6060f1SDimitry Andric 5408e8d8bef9SDimitry Andric Register ToSGPR = readlaneVGPRToSGPR(SAddr->getReg(), MI, MRI); 5409e8d8bef9SDimitry Andric SAddr->setReg(ToSGPR); 5410e8d8bef9SDimitry Andric } 5411e8d8bef9SDimitry Andric 54120b57cec5SDimitry Andric void SIInstrInfo::legalizeGenericOperand(MachineBasicBlock &InsertMBB, 54130b57cec5SDimitry Andric MachineBasicBlock::iterator I, 54140b57cec5SDimitry Andric const TargetRegisterClass *DstRC, 54150b57cec5SDimitry Andric MachineOperand &Op, 54160b57cec5SDimitry Andric MachineRegisterInfo &MRI, 54170b57cec5SDimitry Andric const DebugLoc &DL) const { 54188bcb0991SDimitry Andric Register OpReg = Op.getReg(); 54190b57cec5SDimitry Andric unsigned OpSubReg = Op.getSubReg(); 54200b57cec5SDimitry Andric 54210b57cec5SDimitry Andric const TargetRegisterClass *OpRC = RI.getSubClassWithSubReg( 54220b57cec5SDimitry Andric RI.getRegClassForReg(MRI, OpReg), OpSubReg); 54230b57cec5SDimitry Andric 54240b57cec5SDimitry Andric // Check if operand is already the correct register class. 54250b57cec5SDimitry Andric if (DstRC == OpRC) 54260b57cec5SDimitry Andric return; 54270b57cec5SDimitry Andric 54288bcb0991SDimitry Andric Register DstReg = MRI.createVirtualRegister(DstRC); 5429349cc55cSDimitry Andric auto Copy = BuildMI(InsertMBB, I, DL, get(AMDGPU::COPY), DstReg).add(Op); 54300b57cec5SDimitry Andric 54310b57cec5SDimitry Andric Op.setReg(DstReg); 54320b57cec5SDimitry Andric Op.setSubReg(0); 54330b57cec5SDimitry Andric 54340b57cec5SDimitry Andric MachineInstr *Def = MRI.getVRegDef(OpReg); 54350b57cec5SDimitry Andric if (!Def) 54360b57cec5SDimitry Andric return; 54370b57cec5SDimitry Andric 54380b57cec5SDimitry Andric // Try to eliminate the copy if it is copying an immediate value. 54398bcb0991SDimitry Andric if (Def->isMoveImmediate() && DstRC != &AMDGPU::VReg_1RegClass) 54400b57cec5SDimitry Andric FoldImmediate(*Copy, *Def, OpReg, &MRI); 54418bcb0991SDimitry Andric 54428bcb0991SDimitry Andric bool ImpDef = Def->isImplicitDef(); 54438bcb0991SDimitry Andric while (!ImpDef && Def && Def->isCopy()) { 54448bcb0991SDimitry Andric if (Def->getOperand(1).getReg().isPhysical()) 54458bcb0991SDimitry Andric break; 54468bcb0991SDimitry Andric Def = MRI.getUniqueVRegDef(Def->getOperand(1).getReg()); 54478bcb0991SDimitry Andric ImpDef = Def && Def->isImplicitDef(); 54488bcb0991SDimitry Andric } 54498bcb0991SDimitry Andric if (!RI.isSGPRClass(DstRC) && !Copy->readsRegister(AMDGPU::EXEC, &RI) && 54508bcb0991SDimitry Andric !ImpDef) 5451349cc55cSDimitry Andric Copy.addReg(AMDGPU::EXEC, RegState::Implicit); 54520b57cec5SDimitry Andric } 54530b57cec5SDimitry Andric 54540b57cec5SDimitry Andric // Emit the actual waterfall loop, executing the wrapped instruction for each 54550b57cec5SDimitry Andric // unique value of \p Rsrc across all lanes. In the best case we execute 1 54560b57cec5SDimitry Andric // iteration, in the worst case we execute 64 (once per lane). 54570b57cec5SDimitry Andric static void 54580b57cec5SDimitry Andric emitLoadSRsrcFromVGPRLoop(const SIInstrInfo &TII, MachineRegisterInfo &MRI, 54590b57cec5SDimitry Andric MachineBasicBlock &OrigBB, MachineBasicBlock &LoopBB, 5460*81ad6265SDimitry Andric MachineBasicBlock &BodyBB, const DebugLoc &DL, 5461*81ad6265SDimitry Andric MachineOperand &Rsrc) { 54620b57cec5SDimitry Andric MachineFunction &MF = *OrigBB.getParent(); 54630b57cec5SDimitry Andric const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>(); 54640b57cec5SDimitry Andric const SIRegisterInfo *TRI = ST.getRegisterInfo(); 54650b57cec5SDimitry Andric unsigned Exec = ST.isWave32() ? AMDGPU::EXEC_LO : AMDGPU::EXEC; 54660b57cec5SDimitry Andric unsigned SaveExecOpc = 54670b57cec5SDimitry Andric ST.isWave32() ? AMDGPU::S_AND_SAVEEXEC_B32 : AMDGPU::S_AND_SAVEEXEC_B64; 54680b57cec5SDimitry Andric unsigned XorTermOpc = 54690b57cec5SDimitry Andric ST.isWave32() ? AMDGPU::S_XOR_B32_term : AMDGPU::S_XOR_B64_term; 54700b57cec5SDimitry Andric unsigned AndOpc = 54710b57cec5SDimitry Andric ST.isWave32() ? AMDGPU::S_AND_B32 : AMDGPU::S_AND_B64; 54720b57cec5SDimitry Andric const auto *BoolXExecRC = TRI->getRegClass(AMDGPU::SReg_1_XEXECRegClassID); 54730b57cec5SDimitry Andric 54740b57cec5SDimitry Andric MachineBasicBlock::iterator I = LoopBB.begin(); 54750b57cec5SDimitry Andric 5476e8d8bef9SDimitry Andric SmallVector<Register, 8> ReadlanePieces; 5477e8d8bef9SDimitry Andric Register CondReg = AMDGPU::NoRegister; 5478e8d8bef9SDimitry Andric 54798bcb0991SDimitry Andric Register VRsrc = Rsrc.getReg(); 54800b57cec5SDimitry Andric unsigned VRsrcUndef = getUndefRegState(Rsrc.isUndef()); 54810b57cec5SDimitry Andric 5482e8d8bef9SDimitry Andric unsigned RegSize = TRI->getRegSizeInBits(Rsrc.getReg(), MRI); 5483e8d8bef9SDimitry Andric unsigned NumSubRegs = RegSize / 32; 5484e8d8bef9SDimitry Andric assert(NumSubRegs % 2 == 0 && NumSubRegs <= 32 && "Unhandled register size"); 54850b57cec5SDimitry Andric 5486e8d8bef9SDimitry Andric for (unsigned Idx = 0; Idx < NumSubRegs; Idx += 2) { 54870b57cec5SDimitry Andric 5488e8d8bef9SDimitry Andric Register CurRegLo = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass); 5489e8d8bef9SDimitry Andric Register CurRegHi = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass); 5490e8d8bef9SDimitry Andric 5491e8d8bef9SDimitry Andric // Read the next variant <- also loop target. 5492e8d8bef9SDimitry Andric BuildMI(LoopBB, I, DL, TII.get(AMDGPU::V_READFIRSTLANE_B32), CurRegLo) 5493e8d8bef9SDimitry Andric .addReg(VRsrc, VRsrcUndef, TRI->getSubRegFromChannel(Idx)); 5494e8d8bef9SDimitry Andric 5495e8d8bef9SDimitry Andric // Read the next variant <- also loop target. 5496e8d8bef9SDimitry Andric BuildMI(LoopBB, I, DL, TII.get(AMDGPU::V_READFIRSTLANE_B32), CurRegHi) 5497e8d8bef9SDimitry Andric .addReg(VRsrc, VRsrcUndef, TRI->getSubRegFromChannel(Idx + 1)); 5498e8d8bef9SDimitry Andric 5499e8d8bef9SDimitry Andric ReadlanePieces.push_back(CurRegLo); 5500e8d8bef9SDimitry Andric ReadlanePieces.push_back(CurRegHi); 5501e8d8bef9SDimitry Andric 5502e8d8bef9SDimitry Andric // Comparison is to be done as 64-bit. 5503e8d8bef9SDimitry Andric Register CurReg = MRI.createVirtualRegister(&AMDGPU::SGPR_64RegClass); 5504e8d8bef9SDimitry Andric BuildMI(LoopBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), CurReg) 5505e8d8bef9SDimitry Andric .addReg(CurRegLo) 55060b57cec5SDimitry Andric .addImm(AMDGPU::sub0) 5507e8d8bef9SDimitry Andric .addReg(CurRegHi) 5508e8d8bef9SDimitry Andric .addImm(AMDGPU::sub1); 5509e8d8bef9SDimitry Andric 5510e8d8bef9SDimitry Andric Register NewCondReg = MRI.createVirtualRegister(BoolXExecRC); 5511e8d8bef9SDimitry Andric auto Cmp = 5512e8d8bef9SDimitry Andric BuildMI(LoopBB, I, DL, TII.get(AMDGPU::V_CMP_EQ_U64_e64), NewCondReg) 5513e8d8bef9SDimitry Andric .addReg(CurReg); 5514e8d8bef9SDimitry Andric if (NumSubRegs <= 2) 5515e8d8bef9SDimitry Andric Cmp.addReg(VRsrc); 5516e8d8bef9SDimitry Andric else 5517e8d8bef9SDimitry Andric Cmp.addReg(VRsrc, VRsrcUndef, TRI->getSubRegFromChannel(Idx, 2)); 5518e8d8bef9SDimitry Andric 5519*81ad6265SDimitry Andric // Combine the comparison results with AND. 5520e8d8bef9SDimitry Andric if (CondReg == AMDGPU::NoRegister) // First. 5521e8d8bef9SDimitry Andric CondReg = NewCondReg; 5522e8d8bef9SDimitry Andric else { // If not the first, we create an AND. 5523e8d8bef9SDimitry Andric Register AndReg = MRI.createVirtualRegister(BoolXExecRC); 5524e8d8bef9SDimitry Andric BuildMI(LoopBB, I, DL, TII.get(AndOpc), AndReg) 5525e8d8bef9SDimitry Andric .addReg(CondReg) 5526e8d8bef9SDimitry Andric .addReg(NewCondReg); 5527e8d8bef9SDimitry Andric CondReg = AndReg; 5528e8d8bef9SDimitry Andric } 5529e8d8bef9SDimitry Andric } // End for loop. 5530e8d8bef9SDimitry Andric 5531e8d8bef9SDimitry Andric auto SRsrcRC = TRI->getEquivalentSGPRClass(MRI.getRegClass(VRsrc)); 5532e8d8bef9SDimitry Andric Register SRsrc = MRI.createVirtualRegister(SRsrcRC); 5533e8d8bef9SDimitry Andric 5534e8d8bef9SDimitry Andric // Build scalar Rsrc. 5535e8d8bef9SDimitry Andric auto Merge = BuildMI(LoopBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), SRsrc); 5536e8d8bef9SDimitry Andric unsigned Channel = 0; 5537e8d8bef9SDimitry Andric for (Register Piece : ReadlanePieces) { 5538e8d8bef9SDimitry Andric Merge.addReg(Piece) 5539e8d8bef9SDimitry Andric .addImm(TRI->getSubRegFromChannel(Channel++)); 5540e8d8bef9SDimitry Andric } 55410b57cec5SDimitry Andric 55420b57cec5SDimitry Andric // Update Rsrc operand to use the SGPR Rsrc. 55430b57cec5SDimitry Andric Rsrc.setReg(SRsrc); 55440b57cec5SDimitry Andric Rsrc.setIsKill(true); 55450b57cec5SDimitry Andric 5546e8d8bef9SDimitry Andric Register SaveExec = MRI.createVirtualRegister(BoolXExecRC); 5547e8d8bef9SDimitry Andric MRI.setSimpleHint(SaveExec, CondReg); 55480b57cec5SDimitry Andric 55490b57cec5SDimitry Andric // Update EXEC to matching lanes, saving original to SaveExec. 55500b57cec5SDimitry Andric BuildMI(LoopBB, I, DL, TII.get(SaveExecOpc), SaveExec) 5551e8d8bef9SDimitry Andric .addReg(CondReg, RegState::Kill); 55520b57cec5SDimitry Andric 55530b57cec5SDimitry Andric // The original instruction is here; we insert the terminators after it. 5554*81ad6265SDimitry Andric I = BodyBB.end(); 55550b57cec5SDimitry Andric 55560b57cec5SDimitry Andric // Update EXEC, switch all done bits to 0 and all todo bits to 1. 5557*81ad6265SDimitry Andric BuildMI(BodyBB, I, DL, TII.get(XorTermOpc), Exec) 55580b57cec5SDimitry Andric .addReg(Exec) 55590b57cec5SDimitry Andric .addReg(SaveExec); 5560e8d8bef9SDimitry Andric 5561*81ad6265SDimitry Andric BuildMI(BodyBB, I, DL, TII.get(AMDGPU::SI_WATERFALL_LOOP)).addMBB(&LoopBB); 55620b57cec5SDimitry Andric } 55630b57cec5SDimitry Andric 55640b57cec5SDimitry Andric // Build a waterfall loop around \p MI, replacing the VGPR \p Rsrc register 55650b57cec5SDimitry Andric // with SGPRs by iterating over all unique values across all lanes. 5566e8d8bef9SDimitry Andric // Returns the loop basic block that now contains \p MI. 5567e8d8bef9SDimitry Andric static MachineBasicBlock * 5568e8d8bef9SDimitry Andric loadSRsrcFromVGPR(const SIInstrInfo &TII, MachineInstr &MI, 5569e8d8bef9SDimitry Andric MachineOperand &Rsrc, MachineDominatorTree *MDT, 5570e8d8bef9SDimitry Andric MachineBasicBlock::iterator Begin = nullptr, 5571e8d8bef9SDimitry Andric MachineBasicBlock::iterator End = nullptr) { 55720b57cec5SDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 55730b57cec5SDimitry Andric MachineFunction &MF = *MBB.getParent(); 55740b57cec5SDimitry Andric const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>(); 55750b57cec5SDimitry Andric const SIRegisterInfo *TRI = ST.getRegisterInfo(); 55760b57cec5SDimitry Andric MachineRegisterInfo &MRI = MF.getRegInfo(); 5577e8d8bef9SDimitry Andric if (!Begin.isValid()) 5578e8d8bef9SDimitry Andric Begin = &MI; 5579e8d8bef9SDimitry Andric if (!End.isValid()) { 5580e8d8bef9SDimitry Andric End = &MI; 5581e8d8bef9SDimitry Andric ++End; 5582e8d8bef9SDimitry Andric } 55830b57cec5SDimitry Andric const DebugLoc &DL = MI.getDebugLoc(); 55840b57cec5SDimitry Andric unsigned Exec = ST.isWave32() ? AMDGPU::EXEC_LO : AMDGPU::EXEC; 55850b57cec5SDimitry Andric unsigned MovExecOpc = ST.isWave32() ? AMDGPU::S_MOV_B32 : AMDGPU::S_MOV_B64; 55860b57cec5SDimitry Andric const auto *BoolXExecRC = TRI->getRegClass(AMDGPU::SReg_1_XEXECRegClassID); 55870b57cec5SDimitry Andric 55888bcb0991SDimitry Andric Register SaveExec = MRI.createVirtualRegister(BoolXExecRC); 55890b57cec5SDimitry Andric 55900b57cec5SDimitry Andric // Save the EXEC mask 5591e8d8bef9SDimitry Andric BuildMI(MBB, Begin, DL, TII.get(MovExecOpc), SaveExec).addReg(Exec); 55920b57cec5SDimitry Andric 55930b57cec5SDimitry Andric // Killed uses in the instruction we are waterfalling around will be 55940b57cec5SDimitry Andric // incorrect due to the added control-flow. 5595e8d8bef9SDimitry Andric MachineBasicBlock::iterator AfterMI = MI; 5596e8d8bef9SDimitry Andric ++AfterMI; 5597e8d8bef9SDimitry Andric for (auto I = Begin; I != AfterMI; I++) { 5598e8d8bef9SDimitry Andric for (auto &MO : I->uses()) { 55990b57cec5SDimitry Andric if (MO.isReg() && MO.isUse()) { 56000b57cec5SDimitry Andric MRI.clearKillFlags(MO.getReg()); 56010b57cec5SDimitry Andric } 56020b57cec5SDimitry Andric } 5603e8d8bef9SDimitry Andric } 56040b57cec5SDimitry Andric 56050b57cec5SDimitry Andric // To insert the loop we need to split the block. Move everything after this 56060b57cec5SDimitry Andric // point to a new block, and insert a new empty block between the two. 56070b57cec5SDimitry Andric MachineBasicBlock *LoopBB = MF.CreateMachineBasicBlock(); 5608*81ad6265SDimitry Andric MachineBasicBlock *BodyBB = MF.CreateMachineBasicBlock(); 56090b57cec5SDimitry Andric MachineBasicBlock *RemainderBB = MF.CreateMachineBasicBlock(); 56100b57cec5SDimitry Andric MachineFunction::iterator MBBI(MBB); 56110b57cec5SDimitry Andric ++MBBI; 56120b57cec5SDimitry Andric 56130b57cec5SDimitry Andric MF.insert(MBBI, LoopBB); 5614*81ad6265SDimitry Andric MF.insert(MBBI, BodyBB); 56150b57cec5SDimitry Andric MF.insert(MBBI, RemainderBB); 56160b57cec5SDimitry Andric 5617*81ad6265SDimitry Andric LoopBB->addSuccessor(BodyBB); 5618*81ad6265SDimitry Andric BodyBB->addSuccessor(LoopBB); 5619*81ad6265SDimitry Andric BodyBB->addSuccessor(RemainderBB); 56200b57cec5SDimitry Andric 5621*81ad6265SDimitry Andric // Move Begin to MI to the BodyBB, and the remainder of the block to 5622e8d8bef9SDimitry Andric // RemainderBB. 56230b57cec5SDimitry Andric RemainderBB->transferSuccessorsAndUpdatePHIs(&MBB); 5624e8d8bef9SDimitry Andric RemainderBB->splice(RemainderBB->begin(), &MBB, End, MBB.end()); 5625*81ad6265SDimitry Andric BodyBB->splice(BodyBB->begin(), &MBB, Begin, MBB.end()); 56260b57cec5SDimitry Andric 56270b57cec5SDimitry Andric MBB.addSuccessor(LoopBB); 56280b57cec5SDimitry Andric 56290b57cec5SDimitry Andric // Update dominators. We know that MBB immediately dominates LoopBB, that 5630*81ad6265SDimitry Andric // LoopBB immediately dominates BodyBB, and BodyBB immediately dominates 5631*81ad6265SDimitry Andric // RemainderBB. RemainderBB immediately dominates all of the successors 5632*81ad6265SDimitry Andric // transferred to it from MBB that MBB used to properly dominate. 56330b57cec5SDimitry Andric if (MDT) { 56340b57cec5SDimitry Andric MDT->addNewBlock(LoopBB, &MBB); 5635*81ad6265SDimitry Andric MDT->addNewBlock(BodyBB, LoopBB); 5636*81ad6265SDimitry Andric MDT->addNewBlock(RemainderBB, BodyBB); 56370b57cec5SDimitry Andric for (auto &Succ : RemainderBB->successors()) { 5638480093f4SDimitry Andric if (MDT->properlyDominates(&MBB, Succ)) { 56390b57cec5SDimitry Andric MDT->changeImmediateDominator(Succ, RemainderBB); 56400b57cec5SDimitry Andric } 56410b57cec5SDimitry Andric } 56420b57cec5SDimitry Andric } 56430b57cec5SDimitry Andric 5644*81ad6265SDimitry Andric emitLoadSRsrcFromVGPRLoop(TII, MRI, MBB, *LoopBB, *BodyBB, DL, Rsrc); 56450b57cec5SDimitry Andric 56460b57cec5SDimitry Andric // Restore the EXEC mask 56470b57cec5SDimitry Andric MachineBasicBlock::iterator First = RemainderBB->begin(); 56480b57cec5SDimitry Andric BuildMI(*RemainderBB, First, DL, TII.get(MovExecOpc), Exec).addReg(SaveExec); 5649*81ad6265SDimitry Andric return BodyBB; 56500b57cec5SDimitry Andric } 56510b57cec5SDimitry Andric 56520b57cec5SDimitry Andric // Extract pointer from Rsrc and return a zero-value Rsrc replacement. 56530b57cec5SDimitry Andric static std::tuple<unsigned, unsigned> 56540b57cec5SDimitry Andric extractRsrcPtr(const SIInstrInfo &TII, MachineInstr &MI, MachineOperand &Rsrc) { 56550b57cec5SDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 56560b57cec5SDimitry Andric MachineFunction &MF = *MBB.getParent(); 56570b57cec5SDimitry Andric MachineRegisterInfo &MRI = MF.getRegInfo(); 56580b57cec5SDimitry Andric 56590b57cec5SDimitry Andric // Extract the ptr from the resource descriptor. 56600b57cec5SDimitry Andric unsigned RsrcPtr = 56610b57cec5SDimitry Andric TII.buildExtractSubReg(MI, MRI, Rsrc, &AMDGPU::VReg_128RegClass, 56620b57cec5SDimitry Andric AMDGPU::sub0_sub1, &AMDGPU::VReg_64RegClass); 56630b57cec5SDimitry Andric 56640b57cec5SDimitry Andric // Create an empty resource descriptor 56658bcb0991SDimitry Andric Register Zero64 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass); 56668bcb0991SDimitry Andric Register SRsrcFormatLo = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass); 56678bcb0991SDimitry Andric Register SRsrcFormatHi = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass); 56688bcb0991SDimitry Andric Register NewSRsrc = MRI.createVirtualRegister(&AMDGPU::SGPR_128RegClass); 56690b57cec5SDimitry Andric uint64_t RsrcDataFormat = TII.getDefaultRsrcDataFormat(); 56700b57cec5SDimitry Andric 56710b57cec5SDimitry Andric // Zero64 = 0 56720b57cec5SDimitry Andric BuildMI(MBB, MI, MI.getDebugLoc(), TII.get(AMDGPU::S_MOV_B64), Zero64) 56730b57cec5SDimitry Andric .addImm(0); 56740b57cec5SDimitry Andric 56750b57cec5SDimitry Andric // SRsrcFormatLo = RSRC_DATA_FORMAT{31-0} 56760b57cec5SDimitry Andric BuildMI(MBB, MI, MI.getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), SRsrcFormatLo) 56770b57cec5SDimitry Andric .addImm(RsrcDataFormat & 0xFFFFFFFF); 56780b57cec5SDimitry Andric 56790b57cec5SDimitry Andric // SRsrcFormatHi = RSRC_DATA_FORMAT{63-32} 56800b57cec5SDimitry Andric BuildMI(MBB, MI, MI.getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), SRsrcFormatHi) 56810b57cec5SDimitry Andric .addImm(RsrcDataFormat >> 32); 56820b57cec5SDimitry Andric 56830b57cec5SDimitry Andric // NewSRsrc = {Zero64, SRsrcFormat} 56840b57cec5SDimitry Andric BuildMI(MBB, MI, MI.getDebugLoc(), TII.get(AMDGPU::REG_SEQUENCE), NewSRsrc) 56850b57cec5SDimitry Andric .addReg(Zero64) 56860b57cec5SDimitry Andric .addImm(AMDGPU::sub0_sub1) 56870b57cec5SDimitry Andric .addReg(SRsrcFormatLo) 56880b57cec5SDimitry Andric .addImm(AMDGPU::sub2) 56890b57cec5SDimitry Andric .addReg(SRsrcFormatHi) 56900b57cec5SDimitry Andric .addImm(AMDGPU::sub3); 56910b57cec5SDimitry Andric 56920b57cec5SDimitry Andric return std::make_tuple(RsrcPtr, NewSRsrc); 56930b57cec5SDimitry Andric } 56940b57cec5SDimitry Andric 5695e8d8bef9SDimitry Andric MachineBasicBlock * 5696e8d8bef9SDimitry Andric SIInstrInfo::legalizeOperands(MachineInstr &MI, 56970b57cec5SDimitry Andric MachineDominatorTree *MDT) const { 56980b57cec5SDimitry Andric MachineFunction &MF = *MI.getParent()->getParent(); 56990b57cec5SDimitry Andric MachineRegisterInfo &MRI = MF.getRegInfo(); 5700e8d8bef9SDimitry Andric MachineBasicBlock *CreatedBB = nullptr; 57010b57cec5SDimitry Andric 57020b57cec5SDimitry Andric // Legalize VOP2 57030b57cec5SDimitry Andric if (isVOP2(MI) || isVOPC(MI)) { 57040b57cec5SDimitry Andric legalizeOperandsVOP2(MRI, MI); 5705e8d8bef9SDimitry Andric return CreatedBB; 57060b57cec5SDimitry Andric } 57070b57cec5SDimitry Andric 57080b57cec5SDimitry Andric // Legalize VOP3 57090b57cec5SDimitry Andric if (isVOP3(MI)) { 57100b57cec5SDimitry Andric legalizeOperandsVOP3(MRI, MI); 5711e8d8bef9SDimitry Andric return CreatedBB; 57120b57cec5SDimitry Andric } 57130b57cec5SDimitry Andric 57140b57cec5SDimitry Andric // Legalize SMRD 57150b57cec5SDimitry Andric if (isSMRD(MI)) { 57160b57cec5SDimitry Andric legalizeOperandsSMRD(MRI, MI); 5717e8d8bef9SDimitry Andric return CreatedBB; 5718e8d8bef9SDimitry Andric } 5719e8d8bef9SDimitry Andric 5720e8d8bef9SDimitry Andric // Legalize FLAT 5721e8d8bef9SDimitry Andric if (isFLAT(MI)) { 5722e8d8bef9SDimitry Andric legalizeOperandsFLAT(MRI, MI); 5723e8d8bef9SDimitry Andric return CreatedBB; 57240b57cec5SDimitry Andric } 57250b57cec5SDimitry Andric 57260b57cec5SDimitry Andric // Legalize REG_SEQUENCE and PHI 57270b57cec5SDimitry Andric // The register class of the operands much be the same type as the register 57280b57cec5SDimitry Andric // class of the output. 57290b57cec5SDimitry Andric if (MI.getOpcode() == AMDGPU::PHI) { 57300b57cec5SDimitry Andric const TargetRegisterClass *RC = nullptr, *SRC = nullptr, *VRC = nullptr; 57310b57cec5SDimitry Andric for (unsigned i = 1, e = MI.getNumOperands(); i != e; i += 2) { 5732e8d8bef9SDimitry Andric if (!MI.getOperand(i).isReg() || !MI.getOperand(i).getReg().isVirtual()) 57330b57cec5SDimitry Andric continue; 57340b57cec5SDimitry Andric const TargetRegisterClass *OpRC = 57350b57cec5SDimitry Andric MRI.getRegClass(MI.getOperand(i).getReg()); 57360b57cec5SDimitry Andric if (RI.hasVectorRegisters(OpRC)) { 57370b57cec5SDimitry Andric VRC = OpRC; 57380b57cec5SDimitry Andric } else { 57390b57cec5SDimitry Andric SRC = OpRC; 57400b57cec5SDimitry Andric } 57410b57cec5SDimitry Andric } 57420b57cec5SDimitry Andric 57430b57cec5SDimitry Andric // If any of the operands are VGPR registers, then they all most be 57440b57cec5SDimitry Andric // otherwise we will create illegal VGPR->SGPR copies when legalizing 57450b57cec5SDimitry Andric // them. 57460b57cec5SDimitry Andric if (VRC || !RI.isSGPRClass(getOpRegClass(MI, 0))) { 57470b57cec5SDimitry Andric if (!VRC) { 57480b57cec5SDimitry Andric assert(SRC); 57498bcb0991SDimitry Andric if (getOpRegClass(MI, 0) == &AMDGPU::VReg_1RegClass) { 57508bcb0991SDimitry Andric VRC = &AMDGPU::VReg_1RegClass; 57518bcb0991SDimitry Andric } else 57524824e7fdSDimitry Andric VRC = RI.isAGPRClass(getOpRegClass(MI, 0)) 57538bcb0991SDimitry Andric ? RI.getEquivalentAGPRClass(SRC) 57540b57cec5SDimitry Andric : RI.getEquivalentVGPRClass(SRC); 57558bcb0991SDimitry Andric } else { 57564824e7fdSDimitry Andric VRC = RI.isAGPRClass(getOpRegClass(MI, 0)) 57578bcb0991SDimitry Andric ? RI.getEquivalentAGPRClass(VRC) 57588bcb0991SDimitry Andric : RI.getEquivalentVGPRClass(VRC); 57590b57cec5SDimitry Andric } 57600b57cec5SDimitry Andric RC = VRC; 57610b57cec5SDimitry Andric } else { 57620b57cec5SDimitry Andric RC = SRC; 57630b57cec5SDimitry Andric } 57640b57cec5SDimitry Andric 57650b57cec5SDimitry Andric // Update all the operands so they have the same type. 57660b57cec5SDimitry Andric for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) { 57670b57cec5SDimitry Andric MachineOperand &Op = MI.getOperand(I); 5768e8d8bef9SDimitry Andric if (!Op.isReg() || !Op.getReg().isVirtual()) 57690b57cec5SDimitry Andric continue; 57700b57cec5SDimitry Andric 57710b57cec5SDimitry Andric // MI is a PHI instruction. 57720b57cec5SDimitry Andric MachineBasicBlock *InsertBB = MI.getOperand(I + 1).getMBB(); 57730b57cec5SDimitry Andric MachineBasicBlock::iterator Insert = InsertBB->getFirstTerminator(); 57740b57cec5SDimitry Andric 57750b57cec5SDimitry Andric // Avoid creating no-op copies with the same src and dst reg class. These 57760b57cec5SDimitry Andric // confuse some of the machine passes. 57770b57cec5SDimitry Andric legalizeGenericOperand(*InsertBB, Insert, RC, Op, MRI, MI.getDebugLoc()); 57780b57cec5SDimitry Andric } 57790b57cec5SDimitry Andric } 57800b57cec5SDimitry Andric 57810b57cec5SDimitry Andric // REG_SEQUENCE doesn't really require operand legalization, but if one has a 57820b57cec5SDimitry Andric // VGPR dest type and SGPR sources, insert copies so all operands are 57830b57cec5SDimitry Andric // VGPRs. This seems to help operand folding / the register coalescer. 57840b57cec5SDimitry Andric if (MI.getOpcode() == AMDGPU::REG_SEQUENCE) { 57850b57cec5SDimitry Andric MachineBasicBlock *MBB = MI.getParent(); 57860b57cec5SDimitry Andric const TargetRegisterClass *DstRC = getOpRegClass(MI, 0); 57870b57cec5SDimitry Andric if (RI.hasVGPRs(DstRC)) { 57880b57cec5SDimitry Andric // Update all the operands so they are VGPR register classes. These may 57890b57cec5SDimitry Andric // not be the same register class because REG_SEQUENCE supports mixing 57900b57cec5SDimitry Andric // subregister index types e.g. sub0_sub1 + sub2 + sub3 57910b57cec5SDimitry Andric for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) { 57920b57cec5SDimitry Andric MachineOperand &Op = MI.getOperand(I); 5793e8d8bef9SDimitry Andric if (!Op.isReg() || !Op.getReg().isVirtual()) 57940b57cec5SDimitry Andric continue; 57950b57cec5SDimitry Andric 57960b57cec5SDimitry Andric const TargetRegisterClass *OpRC = MRI.getRegClass(Op.getReg()); 57970b57cec5SDimitry Andric const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(OpRC); 57980b57cec5SDimitry Andric if (VRC == OpRC) 57990b57cec5SDimitry Andric continue; 58000b57cec5SDimitry Andric 58010b57cec5SDimitry Andric legalizeGenericOperand(*MBB, MI, VRC, Op, MRI, MI.getDebugLoc()); 58020b57cec5SDimitry Andric Op.setIsKill(); 58030b57cec5SDimitry Andric } 58040b57cec5SDimitry Andric } 58050b57cec5SDimitry Andric 5806e8d8bef9SDimitry Andric return CreatedBB; 58070b57cec5SDimitry Andric } 58080b57cec5SDimitry Andric 58090b57cec5SDimitry Andric // Legalize INSERT_SUBREG 58100b57cec5SDimitry Andric // src0 must have the same register class as dst 58110b57cec5SDimitry Andric if (MI.getOpcode() == AMDGPU::INSERT_SUBREG) { 58128bcb0991SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 58138bcb0991SDimitry Andric Register Src0 = MI.getOperand(1).getReg(); 58140b57cec5SDimitry Andric const TargetRegisterClass *DstRC = MRI.getRegClass(Dst); 58150b57cec5SDimitry Andric const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0); 58160b57cec5SDimitry Andric if (DstRC != Src0RC) { 58170b57cec5SDimitry Andric MachineBasicBlock *MBB = MI.getParent(); 58180b57cec5SDimitry Andric MachineOperand &Op = MI.getOperand(1); 58190b57cec5SDimitry Andric legalizeGenericOperand(*MBB, MI, DstRC, Op, MRI, MI.getDebugLoc()); 58200b57cec5SDimitry Andric } 5821e8d8bef9SDimitry Andric return CreatedBB; 58220b57cec5SDimitry Andric } 58230b57cec5SDimitry Andric 58240b57cec5SDimitry Andric // Legalize SI_INIT_M0 58250b57cec5SDimitry Andric if (MI.getOpcode() == AMDGPU::SI_INIT_M0) { 58260b57cec5SDimitry Andric MachineOperand &Src = MI.getOperand(0); 58270b57cec5SDimitry Andric if (Src.isReg() && RI.hasVectorRegisters(MRI.getRegClass(Src.getReg()))) 58280b57cec5SDimitry Andric Src.setReg(readlaneVGPRToSGPR(Src.getReg(), MI, MRI)); 5829e8d8bef9SDimitry Andric return CreatedBB; 58300b57cec5SDimitry Andric } 58310b57cec5SDimitry Andric 58320b57cec5SDimitry Andric // Legalize MIMG and MUBUF/MTBUF for shaders. 58330b57cec5SDimitry Andric // 58340b57cec5SDimitry Andric // Shaders only generate MUBUF/MTBUF instructions via intrinsics or via 58350b57cec5SDimitry Andric // scratch memory access. In both cases, the legalization never involves 58360b57cec5SDimitry Andric // conversion to the addr64 form. 5837e8d8bef9SDimitry Andric if (isMIMG(MI) || (AMDGPU::isGraphics(MF.getFunction().getCallingConv()) && 58380b57cec5SDimitry Andric (isMUBUF(MI) || isMTBUF(MI)))) { 58390b57cec5SDimitry Andric MachineOperand *SRsrc = getNamedOperand(MI, AMDGPU::OpName::srsrc); 5840e8d8bef9SDimitry Andric if (SRsrc && !RI.isSGPRClass(MRI.getRegClass(SRsrc->getReg()))) 5841e8d8bef9SDimitry Andric CreatedBB = loadSRsrcFromVGPR(*this, MI, *SRsrc, MDT); 58420b57cec5SDimitry Andric 58430b57cec5SDimitry Andric MachineOperand *SSamp = getNamedOperand(MI, AMDGPU::OpName::ssamp); 5844e8d8bef9SDimitry Andric if (SSamp && !RI.isSGPRClass(MRI.getRegClass(SSamp->getReg()))) 5845e8d8bef9SDimitry Andric CreatedBB = loadSRsrcFromVGPR(*this, MI, *SSamp, MDT); 5846e8d8bef9SDimitry Andric 5847e8d8bef9SDimitry Andric return CreatedBB; 58480b57cec5SDimitry Andric } 5849e8d8bef9SDimitry Andric 5850e8d8bef9SDimitry Andric // Legalize SI_CALL 5851e8d8bef9SDimitry Andric if (MI.getOpcode() == AMDGPU::SI_CALL_ISEL) { 5852e8d8bef9SDimitry Andric MachineOperand *Dest = &MI.getOperand(0); 5853e8d8bef9SDimitry Andric if (!RI.isSGPRClass(MRI.getRegClass(Dest->getReg()))) { 5854e8d8bef9SDimitry Andric // Move everything between ADJCALLSTACKUP and ADJCALLSTACKDOWN and 5855e8d8bef9SDimitry Andric // following copies, we also need to move copies from and to physical 5856e8d8bef9SDimitry Andric // registers into the loop block. 5857e8d8bef9SDimitry Andric unsigned FrameSetupOpcode = getCallFrameSetupOpcode(); 5858e8d8bef9SDimitry Andric unsigned FrameDestroyOpcode = getCallFrameDestroyOpcode(); 5859e8d8bef9SDimitry Andric 5860e8d8bef9SDimitry Andric // Also move the copies to physical registers into the loop block 5861e8d8bef9SDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 5862e8d8bef9SDimitry Andric MachineBasicBlock::iterator Start(&MI); 5863e8d8bef9SDimitry Andric while (Start->getOpcode() != FrameSetupOpcode) 5864e8d8bef9SDimitry Andric --Start; 5865e8d8bef9SDimitry Andric MachineBasicBlock::iterator End(&MI); 5866e8d8bef9SDimitry Andric while (End->getOpcode() != FrameDestroyOpcode) 5867e8d8bef9SDimitry Andric ++End; 5868e8d8bef9SDimitry Andric // Also include following copies of the return value 5869e8d8bef9SDimitry Andric ++End; 5870e8d8bef9SDimitry Andric while (End != MBB.end() && End->isCopy() && End->getOperand(1).isReg() && 5871e8d8bef9SDimitry Andric MI.definesRegister(End->getOperand(1).getReg())) 5872e8d8bef9SDimitry Andric ++End; 5873e8d8bef9SDimitry Andric CreatedBB = loadSRsrcFromVGPR(*this, MI, *Dest, MDT, Start, End); 5874e8d8bef9SDimitry Andric } 58750b57cec5SDimitry Andric } 58760b57cec5SDimitry Andric 58770b57cec5SDimitry Andric // Legalize MUBUF* instructions. 58780b57cec5SDimitry Andric int RsrcIdx = 58790b57cec5SDimitry Andric AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::srsrc); 58800b57cec5SDimitry Andric if (RsrcIdx != -1) { 58810b57cec5SDimitry Andric // We have an MUBUF instruction 58820b57cec5SDimitry Andric MachineOperand *Rsrc = &MI.getOperand(RsrcIdx); 58830b57cec5SDimitry Andric unsigned RsrcRC = get(MI.getOpcode()).OpInfo[RsrcIdx].RegClass; 58840b57cec5SDimitry Andric if (RI.getCommonSubClass(MRI.getRegClass(Rsrc->getReg()), 58850b57cec5SDimitry Andric RI.getRegClass(RsrcRC))) { 58860b57cec5SDimitry Andric // The operands are legal. 5887*81ad6265SDimitry Andric // FIXME: We may need to legalize operands besides srsrc. 5888e8d8bef9SDimitry Andric return CreatedBB; 58890b57cec5SDimitry Andric } 58900b57cec5SDimitry Andric 58910b57cec5SDimitry Andric // Legalize a VGPR Rsrc. 58920b57cec5SDimitry Andric // 58930b57cec5SDimitry Andric // If the instruction is _ADDR64, we can avoid a waterfall by extracting 58940b57cec5SDimitry Andric // the base pointer from the VGPR Rsrc, adding it to the VAddr, then using 58950b57cec5SDimitry Andric // a zero-value SRsrc. 58960b57cec5SDimitry Andric // 58970b57cec5SDimitry Andric // If the instruction is _OFFSET (both idxen and offen disabled), and we 58980b57cec5SDimitry Andric // support ADDR64 instructions, we can convert to ADDR64 and do the same as 58990b57cec5SDimitry Andric // above. 59000b57cec5SDimitry Andric // 59010b57cec5SDimitry Andric // Otherwise we are on non-ADDR64 hardware, and/or we have 59020b57cec5SDimitry Andric // idxen/offen/bothen and we fall back to a waterfall loop. 59030b57cec5SDimitry Andric 59040b57cec5SDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 59050b57cec5SDimitry Andric 59060b57cec5SDimitry Andric MachineOperand *VAddr = getNamedOperand(MI, AMDGPU::OpName::vaddr); 59070b57cec5SDimitry Andric if (VAddr && AMDGPU::getIfAddr64Inst(MI.getOpcode()) != -1) { 59080b57cec5SDimitry Andric // This is already an ADDR64 instruction so we need to add the pointer 59090b57cec5SDimitry Andric // extracted from the resource descriptor to the current value of VAddr. 59108bcb0991SDimitry Andric Register NewVAddrLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 59118bcb0991SDimitry Andric Register NewVAddrHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 59128bcb0991SDimitry Andric Register NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass); 59130b57cec5SDimitry Andric 59140b57cec5SDimitry Andric const auto *BoolXExecRC = RI.getRegClass(AMDGPU::SReg_1_XEXECRegClassID); 59158bcb0991SDimitry Andric Register CondReg0 = MRI.createVirtualRegister(BoolXExecRC); 59168bcb0991SDimitry Andric Register CondReg1 = MRI.createVirtualRegister(BoolXExecRC); 59170b57cec5SDimitry Andric 59180b57cec5SDimitry Andric unsigned RsrcPtr, NewSRsrc; 59190b57cec5SDimitry Andric std::tie(RsrcPtr, NewSRsrc) = extractRsrcPtr(*this, MI, *Rsrc); 59200b57cec5SDimitry Andric 59210b57cec5SDimitry Andric // NewVaddrLo = RsrcPtr:sub0 + VAddr:sub0 59220b57cec5SDimitry Andric const DebugLoc &DL = MI.getDebugLoc(); 5923e8d8bef9SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_CO_U32_e64), NewVAddrLo) 59240b57cec5SDimitry Andric .addDef(CondReg0) 59250b57cec5SDimitry Andric .addReg(RsrcPtr, 0, AMDGPU::sub0) 59260b57cec5SDimitry Andric .addReg(VAddr->getReg(), 0, AMDGPU::sub0) 59270b57cec5SDimitry Andric .addImm(0); 59280b57cec5SDimitry Andric 59290b57cec5SDimitry Andric // NewVaddrHi = RsrcPtr:sub1 + VAddr:sub1 59300b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_ADDC_U32_e64), NewVAddrHi) 59310b57cec5SDimitry Andric .addDef(CondReg1, RegState::Dead) 59320b57cec5SDimitry Andric .addReg(RsrcPtr, 0, AMDGPU::sub1) 59330b57cec5SDimitry Andric .addReg(VAddr->getReg(), 0, AMDGPU::sub1) 59340b57cec5SDimitry Andric .addReg(CondReg0, RegState::Kill) 59350b57cec5SDimitry Andric .addImm(0); 59360b57cec5SDimitry Andric 59370b57cec5SDimitry Andric // NewVaddr = {NewVaddrHi, NewVaddrLo} 59380b57cec5SDimitry Andric BuildMI(MBB, MI, MI.getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewVAddr) 59390b57cec5SDimitry Andric .addReg(NewVAddrLo) 59400b57cec5SDimitry Andric .addImm(AMDGPU::sub0) 59410b57cec5SDimitry Andric .addReg(NewVAddrHi) 59420b57cec5SDimitry Andric .addImm(AMDGPU::sub1); 59430b57cec5SDimitry Andric 59440b57cec5SDimitry Andric VAddr->setReg(NewVAddr); 59450b57cec5SDimitry Andric Rsrc->setReg(NewSRsrc); 59460b57cec5SDimitry Andric } else if (!VAddr && ST.hasAddr64()) { 59470b57cec5SDimitry Andric // This instructions is the _OFFSET variant, so we need to convert it to 59480b57cec5SDimitry Andric // ADDR64. 5949e8d8bef9SDimitry Andric assert(ST.getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS && 59500b57cec5SDimitry Andric "FIXME: Need to emit flat atomics here"); 59510b57cec5SDimitry Andric 59520b57cec5SDimitry Andric unsigned RsrcPtr, NewSRsrc; 59530b57cec5SDimitry Andric std::tie(RsrcPtr, NewSRsrc) = extractRsrcPtr(*this, MI, *Rsrc); 59540b57cec5SDimitry Andric 59558bcb0991SDimitry Andric Register NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass); 59560b57cec5SDimitry Andric MachineOperand *VData = getNamedOperand(MI, AMDGPU::OpName::vdata); 59570b57cec5SDimitry Andric MachineOperand *Offset = getNamedOperand(MI, AMDGPU::OpName::offset); 59580b57cec5SDimitry Andric MachineOperand *SOffset = getNamedOperand(MI, AMDGPU::OpName::soffset); 59590b57cec5SDimitry Andric unsigned Addr64Opcode = AMDGPU::getAddr64Inst(MI.getOpcode()); 59600b57cec5SDimitry Andric 5961*81ad6265SDimitry Andric // Atomics with return have an additional tied operand and are 59620b57cec5SDimitry Andric // missing some of the special bits. 59630b57cec5SDimitry Andric MachineOperand *VDataIn = getNamedOperand(MI, AMDGPU::OpName::vdata_in); 59640b57cec5SDimitry Andric MachineInstr *Addr64; 59650b57cec5SDimitry Andric 59660b57cec5SDimitry Andric if (!VDataIn) { 59670b57cec5SDimitry Andric // Regular buffer load / store. 59680b57cec5SDimitry Andric MachineInstrBuilder MIB = 59690b57cec5SDimitry Andric BuildMI(MBB, MI, MI.getDebugLoc(), get(Addr64Opcode)) 59700b57cec5SDimitry Andric .add(*VData) 59710b57cec5SDimitry Andric .addReg(NewVAddr) 59720b57cec5SDimitry Andric .addReg(NewSRsrc) 59730b57cec5SDimitry Andric .add(*SOffset) 59740b57cec5SDimitry Andric .add(*Offset); 59750b57cec5SDimitry Andric 5976fe6060f1SDimitry Andric if (const MachineOperand *CPol = 5977fe6060f1SDimitry Andric getNamedOperand(MI, AMDGPU::OpName::cpol)) { 5978fe6060f1SDimitry Andric MIB.addImm(CPol->getImm()); 59790b57cec5SDimitry Andric } 59800b57cec5SDimitry Andric 59810b57cec5SDimitry Andric if (const MachineOperand *TFE = 59820b57cec5SDimitry Andric getNamedOperand(MI, AMDGPU::OpName::tfe)) { 59830b57cec5SDimitry Andric MIB.addImm(TFE->getImm()); 59840b57cec5SDimitry Andric } 59850b57cec5SDimitry Andric 59868bcb0991SDimitry Andric MIB.addImm(getNamedImmOperand(MI, AMDGPU::OpName::swz)); 59878bcb0991SDimitry Andric 59880b57cec5SDimitry Andric MIB.cloneMemRefs(MI); 59890b57cec5SDimitry Andric Addr64 = MIB; 59900b57cec5SDimitry Andric } else { 59910b57cec5SDimitry Andric // Atomics with return. 59920b57cec5SDimitry Andric Addr64 = BuildMI(MBB, MI, MI.getDebugLoc(), get(Addr64Opcode)) 59930b57cec5SDimitry Andric .add(*VData) 59940b57cec5SDimitry Andric .add(*VDataIn) 59950b57cec5SDimitry Andric .addReg(NewVAddr) 59960b57cec5SDimitry Andric .addReg(NewSRsrc) 59970b57cec5SDimitry Andric .add(*SOffset) 59980b57cec5SDimitry Andric .add(*Offset) 5999fe6060f1SDimitry Andric .addImm(getNamedImmOperand(MI, AMDGPU::OpName::cpol)) 60000b57cec5SDimitry Andric .cloneMemRefs(MI); 60010b57cec5SDimitry Andric } 60020b57cec5SDimitry Andric 60030b57cec5SDimitry Andric MI.removeFromParent(); 60040b57cec5SDimitry Andric 60050b57cec5SDimitry Andric // NewVaddr = {NewVaddrHi, NewVaddrLo} 60060b57cec5SDimitry Andric BuildMI(MBB, Addr64, Addr64->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), 60070b57cec5SDimitry Andric NewVAddr) 60080b57cec5SDimitry Andric .addReg(RsrcPtr, 0, AMDGPU::sub0) 60090b57cec5SDimitry Andric .addImm(AMDGPU::sub0) 60100b57cec5SDimitry Andric .addReg(RsrcPtr, 0, AMDGPU::sub1) 60110b57cec5SDimitry Andric .addImm(AMDGPU::sub1); 60120b57cec5SDimitry Andric } else { 60130b57cec5SDimitry Andric // This is another variant; legalize Rsrc with waterfall loop from VGPRs 60140b57cec5SDimitry Andric // to SGPRs. 6015e8d8bef9SDimitry Andric CreatedBB = loadSRsrcFromVGPR(*this, MI, *Rsrc, MDT); 6016e8d8bef9SDimitry Andric return CreatedBB; 60170b57cec5SDimitry Andric } 60180b57cec5SDimitry Andric } 6019e8d8bef9SDimitry Andric return CreatedBB; 60200b57cec5SDimitry Andric } 60210b57cec5SDimitry Andric 6022e8d8bef9SDimitry Andric MachineBasicBlock *SIInstrInfo::moveToVALU(MachineInstr &TopInst, 60230b57cec5SDimitry Andric MachineDominatorTree *MDT) const { 60240b57cec5SDimitry Andric SetVectorType Worklist; 60250b57cec5SDimitry Andric Worklist.insert(&TopInst); 6026e8d8bef9SDimitry Andric MachineBasicBlock *CreatedBB = nullptr; 6027e8d8bef9SDimitry Andric MachineBasicBlock *CreatedBBTmp = nullptr; 60280b57cec5SDimitry Andric 60290b57cec5SDimitry Andric while (!Worklist.empty()) { 60300b57cec5SDimitry Andric MachineInstr &Inst = *Worklist.pop_back_val(); 60310b57cec5SDimitry Andric MachineBasicBlock *MBB = Inst.getParent(); 60320b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo(); 60330b57cec5SDimitry Andric 60340b57cec5SDimitry Andric unsigned Opcode = Inst.getOpcode(); 60350b57cec5SDimitry Andric unsigned NewOpcode = getVALUOp(Inst); 60360b57cec5SDimitry Andric 60370b57cec5SDimitry Andric // Handle some special cases 60380b57cec5SDimitry Andric switch (Opcode) { 60390b57cec5SDimitry Andric default: 60400b57cec5SDimitry Andric break; 60410b57cec5SDimitry Andric case AMDGPU::S_ADD_U64_PSEUDO: 60420b57cec5SDimitry Andric case AMDGPU::S_SUB_U64_PSEUDO: 60430b57cec5SDimitry Andric splitScalar64BitAddSub(Worklist, Inst, MDT); 60440b57cec5SDimitry Andric Inst.eraseFromParent(); 60450b57cec5SDimitry Andric continue; 60460b57cec5SDimitry Andric case AMDGPU::S_ADD_I32: 6047e8d8bef9SDimitry Andric case AMDGPU::S_SUB_I32: { 60480b57cec5SDimitry Andric // FIXME: The u32 versions currently selected use the carry. 6049e8d8bef9SDimitry Andric bool Changed; 6050e8d8bef9SDimitry Andric std::tie(Changed, CreatedBBTmp) = moveScalarAddSub(Worklist, Inst, MDT); 6051e8d8bef9SDimitry Andric if (CreatedBBTmp && TopInst.getParent() == CreatedBBTmp) 6052e8d8bef9SDimitry Andric CreatedBB = CreatedBBTmp; 6053e8d8bef9SDimitry Andric if (Changed) 60540b57cec5SDimitry Andric continue; 60550b57cec5SDimitry Andric 60560b57cec5SDimitry Andric // Default handling 60570b57cec5SDimitry Andric break; 6058e8d8bef9SDimitry Andric } 60590b57cec5SDimitry Andric case AMDGPU::S_AND_B64: 60600b57cec5SDimitry Andric splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_AND_B32, MDT); 60610b57cec5SDimitry Andric Inst.eraseFromParent(); 60620b57cec5SDimitry Andric continue; 60630b57cec5SDimitry Andric 60640b57cec5SDimitry Andric case AMDGPU::S_OR_B64: 60650b57cec5SDimitry Andric splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_OR_B32, MDT); 60660b57cec5SDimitry Andric Inst.eraseFromParent(); 60670b57cec5SDimitry Andric continue; 60680b57cec5SDimitry Andric 60690b57cec5SDimitry Andric case AMDGPU::S_XOR_B64: 60700b57cec5SDimitry Andric splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_XOR_B32, MDT); 60710b57cec5SDimitry Andric Inst.eraseFromParent(); 60720b57cec5SDimitry Andric continue; 60730b57cec5SDimitry Andric 60740b57cec5SDimitry Andric case AMDGPU::S_NAND_B64: 60750b57cec5SDimitry Andric splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_NAND_B32, MDT); 60760b57cec5SDimitry Andric Inst.eraseFromParent(); 60770b57cec5SDimitry Andric continue; 60780b57cec5SDimitry Andric 60790b57cec5SDimitry Andric case AMDGPU::S_NOR_B64: 60800b57cec5SDimitry Andric splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_NOR_B32, MDT); 60810b57cec5SDimitry Andric Inst.eraseFromParent(); 60820b57cec5SDimitry Andric continue; 60830b57cec5SDimitry Andric 60840b57cec5SDimitry Andric case AMDGPU::S_XNOR_B64: 60850b57cec5SDimitry Andric if (ST.hasDLInsts()) 60860b57cec5SDimitry Andric splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_XNOR_B32, MDT); 60870b57cec5SDimitry Andric else 60880b57cec5SDimitry Andric splitScalar64BitXnor(Worklist, Inst, MDT); 60890b57cec5SDimitry Andric Inst.eraseFromParent(); 60900b57cec5SDimitry Andric continue; 60910b57cec5SDimitry Andric 60920b57cec5SDimitry Andric case AMDGPU::S_ANDN2_B64: 60930b57cec5SDimitry Andric splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_ANDN2_B32, MDT); 60940b57cec5SDimitry Andric Inst.eraseFromParent(); 60950b57cec5SDimitry Andric continue; 60960b57cec5SDimitry Andric 60970b57cec5SDimitry Andric case AMDGPU::S_ORN2_B64: 60980b57cec5SDimitry Andric splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_ORN2_B32, MDT); 60990b57cec5SDimitry Andric Inst.eraseFromParent(); 61000b57cec5SDimitry Andric continue; 61010b57cec5SDimitry Andric 6102fe6060f1SDimitry Andric case AMDGPU::S_BREV_B64: 6103fe6060f1SDimitry Andric splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::S_BREV_B32, true); 6104fe6060f1SDimitry Andric Inst.eraseFromParent(); 6105fe6060f1SDimitry Andric continue; 6106fe6060f1SDimitry Andric 61070b57cec5SDimitry Andric case AMDGPU::S_NOT_B64: 61080b57cec5SDimitry Andric splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::S_NOT_B32); 61090b57cec5SDimitry Andric Inst.eraseFromParent(); 61100b57cec5SDimitry Andric continue; 61110b57cec5SDimitry Andric 61120b57cec5SDimitry Andric case AMDGPU::S_BCNT1_I32_B64: 61130b57cec5SDimitry Andric splitScalar64BitBCNT(Worklist, Inst); 61140b57cec5SDimitry Andric Inst.eraseFromParent(); 61150b57cec5SDimitry Andric continue; 61160b57cec5SDimitry Andric 61170b57cec5SDimitry Andric case AMDGPU::S_BFE_I64: 61180b57cec5SDimitry Andric splitScalar64BitBFE(Worklist, Inst); 61190b57cec5SDimitry Andric Inst.eraseFromParent(); 61200b57cec5SDimitry Andric continue; 61210b57cec5SDimitry Andric 61220b57cec5SDimitry Andric case AMDGPU::S_LSHL_B32: 61230b57cec5SDimitry Andric if (ST.hasOnlyRevVALUShifts()) { 61240b57cec5SDimitry Andric NewOpcode = AMDGPU::V_LSHLREV_B32_e64; 61250b57cec5SDimitry Andric swapOperands(Inst); 61260b57cec5SDimitry Andric } 61270b57cec5SDimitry Andric break; 61280b57cec5SDimitry Andric case AMDGPU::S_ASHR_I32: 61290b57cec5SDimitry Andric if (ST.hasOnlyRevVALUShifts()) { 61300b57cec5SDimitry Andric NewOpcode = AMDGPU::V_ASHRREV_I32_e64; 61310b57cec5SDimitry Andric swapOperands(Inst); 61320b57cec5SDimitry Andric } 61330b57cec5SDimitry Andric break; 61340b57cec5SDimitry Andric case AMDGPU::S_LSHR_B32: 61350b57cec5SDimitry Andric if (ST.hasOnlyRevVALUShifts()) { 61360b57cec5SDimitry Andric NewOpcode = AMDGPU::V_LSHRREV_B32_e64; 61370b57cec5SDimitry Andric swapOperands(Inst); 61380b57cec5SDimitry Andric } 61390b57cec5SDimitry Andric break; 61400b57cec5SDimitry Andric case AMDGPU::S_LSHL_B64: 61410b57cec5SDimitry Andric if (ST.hasOnlyRevVALUShifts()) { 6142e8d8bef9SDimitry Andric NewOpcode = AMDGPU::V_LSHLREV_B64_e64; 61430b57cec5SDimitry Andric swapOperands(Inst); 61440b57cec5SDimitry Andric } 61450b57cec5SDimitry Andric break; 61460b57cec5SDimitry Andric case AMDGPU::S_ASHR_I64: 61470b57cec5SDimitry Andric if (ST.hasOnlyRevVALUShifts()) { 6148e8d8bef9SDimitry Andric NewOpcode = AMDGPU::V_ASHRREV_I64_e64; 61490b57cec5SDimitry Andric swapOperands(Inst); 61500b57cec5SDimitry Andric } 61510b57cec5SDimitry Andric break; 61520b57cec5SDimitry Andric case AMDGPU::S_LSHR_B64: 61530b57cec5SDimitry Andric if (ST.hasOnlyRevVALUShifts()) { 6154e8d8bef9SDimitry Andric NewOpcode = AMDGPU::V_LSHRREV_B64_e64; 61550b57cec5SDimitry Andric swapOperands(Inst); 61560b57cec5SDimitry Andric } 61570b57cec5SDimitry Andric break; 61580b57cec5SDimitry Andric 61590b57cec5SDimitry Andric case AMDGPU::S_ABS_I32: 61600b57cec5SDimitry Andric lowerScalarAbs(Worklist, Inst); 61610b57cec5SDimitry Andric Inst.eraseFromParent(); 61620b57cec5SDimitry Andric continue; 61630b57cec5SDimitry Andric 61640b57cec5SDimitry Andric case AMDGPU::S_CBRANCH_SCC0: 6165349cc55cSDimitry Andric case AMDGPU::S_CBRANCH_SCC1: { 61660b57cec5SDimitry Andric // Clear unused bits of vcc 6167349cc55cSDimitry Andric Register CondReg = Inst.getOperand(1).getReg(); 6168349cc55cSDimitry Andric bool IsSCC = CondReg == AMDGPU::SCC; 6169349cc55cSDimitry Andric Register VCC = RI.getVCC(); 6170349cc55cSDimitry Andric Register EXEC = ST.isWave32() ? AMDGPU::EXEC_LO : AMDGPU::EXEC; 6171349cc55cSDimitry Andric unsigned Opc = ST.isWave32() ? AMDGPU::S_AND_B32 : AMDGPU::S_AND_B64; 6172349cc55cSDimitry Andric BuildMI(*MBB, Inst, Inst.getDebugLoc(), get(Opc), VCC) 6173349cc55cSDimitry Andric .addReg(EXEC) 6174349cc55cSDimitry Andric .addReg(IsSCC ? VCC : CondReg); 6175*81ad6265SDimitry Andric Inst.removeOperand(1); 6176349cc55cSDimitry Andric } 61770b57cec5SDimitry Andric break; 61780b57cec5SDimitry Andric 61790b57cec5SDimitry Andric case AMDGPU::S_BFE_U64: 61800b57cec5SDimitry Andric case AMDGPU::S_BFM_B64: 61810b57cec5SDimitry Andric llvm_unreachable("Moving this op to VALU not implemented"); 61820b57cec5SDimitry Andric 61830b57cec5SDimitry Andric case AMDGPU::S_PACK_LL_B32_B16: 61840b57cec5SDimitry Andric case AMDGPU::S_PACK_LH_B32_B16: 6185*81ad6265SDimitry Andric case AMDGPU::S_PACK_HL_B32_B16: 61860b57cec5SDimitry Andric case AMDGPU::S_PACK_HH_B32_B16: 61870b57cec5SDimitry Andric movePackToVALU(Worklist, MRI, Inst); 61880b57cec5SDimitry Andric Inst.eraseFromParent(); 61890b57cec5SDimitry Andric continue; 61900b57cec5SDimitry Andric 61910b57cec5SDimitry Andric case AMDGPU::S_XNOR_B32: 61920b57cec5SDimitry Andric lowerScalarXnor(Worklist, Inst); 61930b57cec5SDimitry Andric Inst.eraseFromParent(); 61940b57cec5SDimitry Andric continue; 61950b57cec5SDimitry Andric 61960b57cec5SDimitry Andric case AMDGPU::S_NAND_B32: 61970b57cec5SDimitry Andric splitScalarNotBinop(Worklist, Inst, AMDGPU::S_AND_B32); 61980b57cec5SDimitry Andric Inst.eraseFromParent(); 61990b57cec5SDimitry Andric continue; 62000b57cec5SDimitry Andric 62010b57cec5SDimitry Andric case AMDGPU::S_NOR_B32: 62020b57cec5SDimitry Andric splitScalarNotBinop(Worklist, Inst, AMDGPU::S_OR_B32); 62030b57cec5SDimitry Andric Inst.eraseFromParent(); 62040b57cec5SDimitry Andric continue; 62050b57cec5SDimitry Andric 62060b57cec5SDimitry Andric case AMDGPU::S_ANDN2_B32: 62070b57cec5SDimitry Andric splitScalarBinOpN2(Worklist, Inst, AMDGPU::S_AND_B32); 62080b57cec5SDimitry Andric Inst.eraseFromParent(); 62090b57cec5SDimitry Andric continue; 62100b57cec5SDimitry Andric 62110b57cec5SDimitry Andric case AMDGPU::S_ORN2_B32: 62120b57cec5SDimitry Andric splitScalarBinOpN2(Worklist, Inst, AMDGPU::S_OR_B32); 62130b57cec5SDimitry Andric Inst.eraseFromParent(); 62140b57cec5SDimitry Andric continue; 62155ffd83dbSDimitry Andric 62165ffd83dbSDimitry Andric // TODO: remove as soon as everything is ready 62175ffd83dbSDimitry Andric // to replace VGPR to SGPR copy with V_READFIRSTLANEs. 62185ffd83dbSDimitry Andric // S_ADD/SUB_CO_PSEUDO as well as S_UADDO/USUBO_PSEUDO 62195ffd83dbSDimitry Andric // can only be selected from the uniform SDNode. 62205ffd83dbSDimitry Andric case AMDGPU::S_ADD_CO_PSEUDO: 62215ffd83dbSDimitry Andric case AMDGPU::S_SUB_CO_PSEUDO: { 62225ffd83dbSDimitry Andric unsigned Opc = (Inst.getOpcode() == AMDGPU::S_ADD_CO_PSEUDO) 62235ffd83dbSDimitry Andric ? AMDGPU::V_ADDC_U32_e64 62245ffd83dbSDimitry Andric : AMDGPU::V_SUBB_U32_e64; 62255ffd83dbSDimitry Andric const auto *CarryRC = RI.getRegClass(AMDGPU::SReg_1_XEXECRegClassID); 62265ffd83dbSDimitry Andric 62275ffd83dbSDimitry Andric Register CarryInReg = Inst.getOperand(4).getReg(); 62285ffd83dbSDimitry Andric if (!MRI.constrainRegClass(CarryInReg, CarryRC)) { 62295ffd83dbSDimitry Andric Register NewCarryReg = MRI.createVirtualRegister(CarryRC); 62305ffd83dbSDimitry Andric BuildMI(*MBB, &Inst, Inst.getDebugLoc(), get(AMDGPU::COPY), NewCarryReg) 62315ffd83dbSDimitry Andric .addReg(CarryInReg); 62325ffd83dbSDimitry Andric } 62335ffd83dbSDimitry Andric 62345ffd83dbSDimitry Andric Register CarryOutReg = Inst.getOperand(1).getReg(); 62355ffd83dbSDimitry Andric 62365ffd83dbSDimitry Andric Register DestReg = MRI.createVirtualRegister(RI.getEquivalentVGPRClass( 62375ffd83dbSDimitry Andric MRI.getRegClass(Inst.getOperand(0).getReg()))); 62385ffd83dbSDimitry Andric MachineInstr *CarryOp = 62395ffd83dbSDimitry Andric BuildMI(*MBB, &Inst, Inst.getDebugLoc(), get(Opc), DestReg) 62405ffd83dbSDimitry Andric .addReg(CarryOutReg, RegState::Define) 62415ffd83dbSDimitry Andric .add(Inst.getOperand(2)) 62425ffd83dbSDimitry Andric .add(Inst.getOperand(3)) 62435ffd83dbSDimitry Andric .addReg(CarryInReg) 62445ffd83dbSDimitry Andric .addImm(0); 6245e8d8bef9SDimitry Andric CreatedBBTmp = legalizeOperands(*CarryOp); 6246e8d8bef9SDimitry Andric if (CreatedBBTmp && TopInst.getParent() == CreatedBBTmp) 6247e8d8bef9SDimitry Andric CreatedBB = CreatedBBTmp; 62485ffd83dbSDimitry Andric MRI.replaceRegWith(Inst.getOperand(0).getReg(), DestReg); 62495ffd83dbSDimitry Andric addUsersToMoveToVALUWorklist(DestReg, MRI, Worklist); 62505ffd83dbSDimitry Andric Inst.eraseFromParent(); 62515ffd83dbSDimitry Andric } 62525ffd83dbSDimitry Andric continue; 62535ffd83dbSDimitry Andric case AMDGPU::S_UADDO_PSEUDO: 62545ffd83dbSDimitry Andric case AMDGPU::S_USUBO_PSEUDO: { 62555ffd83dbSDimitry Andric const DebugLoc &DL = Inst.getDebugLoc(); 62565ffd83dbSDimitry Andric MachineOperand &Dest0 = Inst.getOperand(0); 62575ffd83dbSDimitry Andric MachineOperand &Dest1 = Inst.getOperand(1); 62585ffd83dbSDimitry Andric MachineOperand &Src0 = Inst.getOperand(2); 62595ffd83dbSDimitry Andric MachineOperand &Src1 = Inst.getOperand(3); 62605ffd83dbSDimitry Andric 62615ffd83dbSDimitry Andric unsigned Opc = (Inst.getOpcode() == AMDGPU::S_UADDO_PSEUDO) 6262e8d8bef9SDimitry Andric ? AMDGPU::V_ADD_CO_U32_e64 6263e8d8bef9SDimitry Andric : AMDGPU::V_SUB_CO_U32_e64; 62645ffd83dbSDimitry Andric const TargetRegisterClass *NewRC = 62655ffd83dbSDimitry Andric RI.getEquivalentVGPRClass(MRI.getRegClass(Dest0.getReg())); 62665ffd83dbSDimitry Andric Register DestReg = MRI.createVirtualRegister(NewRC); 62675ffd83dbSDimitry Andric MachineInstr *NewInstr = BuildMI(*MBB, &Inst, DL, get(Opc), DestReg) 62685ffd83dbSDimitry Andric .addReg(Dest1.getReg(), RegState::Define) 62695ffd83dbSDimitry Andric .add(Src0) 62705ffd83dbSDimitry Andric .add(Src1) 62715ffd83dbSDimitry Andric .addImm(0); // clamp bit 62725ffd83dbSDimitry Andric 6273e8d8bef9SDimitry Andric CreatedBBTmp = legalizeOperands(*NewInstr, MDT); 6274e8d8bef9SDimitry Andric if (CreatedBBTmp && TopInst.getParent() == CreatedBBTmp) 6275e8d8bef9SDimitry Andric CreatedBB = CreatedBBTmp; 62765ffd83dbSDimitry Andric 62775ffd83dbSDimitry Andric MRI.replaceRegWith(Dest0.getReg(), DestReg); 62785ffd83dbSDimitry Andric addUsersToMoveToVALUWorklist(NewInstr->getOperand(0).getReg(), MRI, 62795ffd83dbSDimitry Andric Worklist); 62805ffd83dbSDimitry Andric Inst.eraseFromParent(); 62815ffd83dbSDimitry Andric } 62825ffd83dbSDimitry Andric continue; 62835ffd83dbSDimitry Andric 62845ffd83dbSDimitry Andric case AMDGPU::S_CSELECT_B32: 6285349cc55cSDimitry Andric case AMDGPU::S_CSELECT_B64: 628604eeddc0SDimitry Andric lowerSelect(Worklist, Inst, MDT); 6287349cc55cSDimitry Andric Inst.eraseFromParent(); 6288349cc55cSDimitry Andric continue; 6289349cc55cSDimitry Andric case AMDGPU::S_CMP_EQ_I32: 6290349cc55cSDimitry Andric case AMDGPU::S_CMP_LG_I32: 6291349cc55cSDimitry Andric case AMDGPU::S_CMP_GT_I32: 6292349cc55cSDimitry Andric case AMDGPU::S_CMP_GE_I32: 6293349cc55cSDimitry Andric case AMDGPU::S_CMP_LT_I32: 6294349cc55cSDimitry Andric case AMDGPU::S_CMP_LE_I32: 6295349cc55cSDimitry Andric case AMDGPU::S_CMP_EQ_U32: 6296349cc55cSDimitry Andric case AMDGPU::S_CMP_LG_U32: 6297349cc55cSDimitry Andric case AMDGPU::S_CMP_GT_U32: 6298349cc55cSDimitry Andric case AMDGPU::S_CMP_GE_U32: 6299349cc55cSDimitry Andric case AMDGPU::S_CMP_LT_U32: 6300349cc55cSDimitry Andric case AMDGPU::S_CMP_LE_U32: 6301349cc55cSDimitry Andric case AMDGPU::S_CMP_EQ_U64: 6302349cc55cSDimitry Andric case AMDGPU::S_CMP_LG_U64: { 6303349cc55cSDimitry Andric const MCInstrDesc &NewDesc = get(NewOpcode); 6304349cc55cSDimitry Andric Register CondReg = MRI.createVirtualRegister(RI.getWaveMaskRegClass()); 6305349cc55cSDimitry Andric MachineInstr *NewInstr = 6306349cc55cSDimitry Andric BuildMI(*MBB, Inst, Inst.getDebugLoc(), NewDesc, CondReg) 6307349cc55cSDimitry Andric .add(Inst.getOperand(0)) 6308349cc55cSDimitry Andric .add(Inst.getOperand(1)); 6309349cc55cSDimitry Andric legalizeOperands(*NewInstr, MDT); 6310349cc55cSDimitry Andric int SCCIdx = Inst.findRegisterDefOperandIdx(AMDGPU::SCC); 6311349cc55cSDimitry Andric MachineOperand SCCOp = Inst.getOperand(SCCIdx); 6312349cc55cSDimitry Andric addSCCDefUsersToVALUWorklist(SCCOp, Inst, Worklist, CondReg); 6313349cc55cSDimitry Andric Inst.eraseFromParent(); 63140b57cec5SDimitry Andric } 6315349cc55cSDimitry Andric continue; 6316349cc55cSDimitry Andric } 6317349cc55cSDimitry Andric 63180b57cec5SDimitry Andric 63190b57cec5SDimitry Andric if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) { 63200b57cec5SDimitry Andric // We cannot move this instruction to the VALU, so we should try to 63210b57cec5SDimitry Andric // legalize its operands instead. 6322e8d8bef9SDimitry Andric CreatedBBTmp = legalizeOperands(Inst, MDT); 6323e8d8bef9SDimitry Andric if (CreatedBBTmp && TopInst.getParent() == CreatedBBTmp) 6324e8d8bef9SDimitry Andric CreatedBB = CreatedBBTmp; 63250b57cec5SDimitry Andric continue; 63260b57cec5SDimitry Andric } 63270b57cec5SDimitry Andric 63280b57cec5SDimitry Andric // Use the new VALU Opcode. 63290b57cec5SDimitry Andric const MCInstrDesc &NewDesc = get(NewOpcode); 63300b57cec5SDimitry Andric Inst.setDesc(NewDesc); 63310b57cec5SDimitry Andric 63320b57cec5SDimitry Andric // Remove any references to SCC. Vector instructions can't read from it, and 63330b57cec5SDimitry Andric // We're just about to add the implicit use / defs of VCC, and we don't want 63340b57cec5SDimitry Andric // both. 63350b57cec5SDimitry Andric for (unsigned i = Inst.getNumOperands() - 1; i > 0; --i) { 63360b57cec5SDimitry Andric MachineOperand &Op = Inst.getOperand(i); 63370b57cec5SDimitry Andric if (Op.isReg() && Op.getReg() == AMDGPU::SCC) { 63380b57cec5SDimitry Andric // Only propagate through live-def of SCC. 63390b57cec5SDimitry Andric if (Op.isDef() && !Op.isDead()) 63400b57cec5SDimitry Andric addSCCDefUsersToVALUWorklist(Op, Inst, Worklist); 6341fe6060f1SDimitry Andric if (Op.isUse()) 6342fe6060f1SDimitry Andric addSCCDefsToVALUWorklist(Op, Worklist); 6343*81ad6265SDimitry Andric Inst.removeOperand(i); 63440b57cec5SDimitry Andric } 63450b57cec5SDimitry Andric } 63460b57cec5SDimitry Andric 63470b57cec5SDimitry Andric if (Opcode == AMDGPU::S_SEXT_I32_I8 || Opcode == AMDGPU::S_SEXT_I32_I16) { 63480b57cec5SDimitry Andric // We are converting these to a BFE, so we need to add the missing 63490b57cec5SDimitry Andric // operands for the size and offset. 63500b57cec5SDimitry Andric unsigned Size = (Opcode == AMDGPU::S_SEXT_I32_I8) ? 8 : 16; 63510b57cec5SDimitry Andric Inst.addOperand(MachineOperand::CreateImm(0)); 63520b57cec5SDimitry Andric Inst.addOperand(MachineOperand::CreateImm(Size)); 63530b57cec5SDimitry Andric 63540b57cec5SDimitry Andric } else if (Opcode == AMDGPU::S_BCNT1_I32_B32) { 63550b57cec5SDimitry Andric // The VALU version adds the second operand to the result, so insert an 63560b57cec5SDimitry Andric // extra 0 operand. 63570b57cec5SDimitry Andric Inst.addOperand(MachineOperand::CreateImm(0)); 63580b57cec5SDimitry Andric } 63590b57cec5SDimitry Andric 63600b57cec5SDimitry Andric Inst.addImplicitDefUseOperands(*Inst.getParent()->getParent()); 63610b57cec5SDimitry Andric fixImplicitOperands(Inst); 63620b57cec5SDimitry Andric 63630b57cec5SDimitry Andric if (Opcode == AMDGPU::S_BFE_I32 || Opcode == AMDGPU::S_BFE_U32) { 63640b57cec5SDimitry Andric const MachineOperand &OffsetWidthOp = Inst.getOperand(2); 63650b57cec5SDimitry Andric // If we need to move this to VGPRs, we need to unpack the second operand 63660b57cec5SDimitry Andric // back into the 2 separate ones for bit offset and width. 63670b57cec5SDimitry Andric assert(OffsetWidthOp.isImm() && 63680b57cec5SDimitry Andric "Scalar BFE is only implemented for constant width and offset"); 63690b57cec5SDimitry Andric uint32_t Imm = OffsetWidthOp.getImm(); 63700b57cec5SDimitry Andric 63710b57cec5SDimitry Andric uint32_t Offset = Imm & 0x3f; // Extract bits [5:0]. 63720b57cec5SDimitry Andric uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16]. 6373*81ad6265SDimitry Andric Inst.removeOperand(2); // Remove old immediate. 63740b57cec5SDimitry Andric Inst.addOperand(MachineOperand::CreateImm(Offset)); 63750b57cec5SDimitry Andric Inst.addOperand(MachineOperand::CreateImm(BitWidth)); 63760b57cec5SDimitry Andric } 63770b57cec5SDimitry Andric 63780b57cec5SDimitry Andric bool HasDst = Inst.getOperand(0).isReg() && Inst.getOperand(0).isDef(); 63790b57cec5SDimitry Andric unsigned NewDstReg = AMDGPU::NoRegister; 63800b57cec5SDimitry Andric if (HasDst) { 63818bcb0991SDimitry Andric Register DstReg = Inst.getOperand(0).getReg(); 6382e8d8bef9SDimitry Andric if (DstReg.isPhysical()) 63830b57cec5SDimitry Andric continue; 63840b57cec5SDimitry Andric 63850b57cec5SDimitry Andric // Update the destination register class. 63860b57cec5SDimitry Andric const TargetRegisterClass *NewDstRC = getDestEquivalentVGPRClass(Inst); 63870b57cec5SDimitry Andric if (!NewDstRC) 63880b57cec5SDimitry Andric continue; 63890b57cec5SDimitry Andric 6390e8d8bef9SDimitry Andric if (Inst.isCopy() && Inst.getOperand(1).getReg().isVirtual() && 63910b57cec5SDimitry Andric NewDstRC == RI.getRegClassForReg(MRI, Inst.getOperand(1).getReg())) { 63920b57cec5SDimitry Andric // Instead of creating a copy where src and dst are the same register 63930b57cec5SDimitry Andric // class, we just replace all uses of dst with src. These kinds of 63940b57cec5SDimitry Andric // copies interfere with the heuristics MachineSink uses to decide 63950b57cec5SDimitry Andric // whether or not to split a critical edge. Since the pass assumes 63960b57cec5SDimitry Andric // that copies will end up as machine instructions and not be 63970b57cec5SDimitry Andric // eliminated. 63980b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(DstReg, MRI, Worklist); 63990b57cec5SDimitry Andric MRI.replaceRegWith(DstReg, Inst.getOperand(1).getReg()); 64000b57cec5SDimitry Andric MRI.clearKillFlags(Inst.getOperand(1).getReg()); 64010b57cec5SDimitry Andric Inst.getOperand(0).setReg(DstReg); 64020b57cec5SDimitry Andric 64030b57cec5SDimitry Andric // Make sure we don't leave around a dead VGPR->SGPR copy. Normally 64040b57cec5SDimitry Andric // these are deleted later, but at -O0 it would leave a suspicious 64050b57cec5SDimitry Andric // looking illegal copy of an undef register. 64060b57cec5SDimitry Andric for (unsigned I = Inst.getNumOperands() - 1; I != 0; --I) 6407*81ad6265SDimitry Andric Inst.removeOperand(I); 64080b57cec5SDimitry Andric Inst.setDesc(get(AMDGPU::IMPLICIT_DEF)); 64090b57cec5SDimitry Andric continue; 64100b57cec5SDimitry Andric } 64110b57cec5SDimitry Andric 64120b57cec5SDimitry Andric NewDstReg = MRI.createVirtualRegister(NewDstRC); 64130b57cec5SDimitry Andric MRI.replaceRegWith(DstReg, NewDstReg); 64140b57cec5SDimitry Andric } 64150b57cec5SDimitry Andric 64160b57cec5SDimitry Andric // Legalize the operands 6417e8d8bef9SDimitry Andric CreatedBBTmp = legalizeOperands(Inst, MDT); 6418e8d8bef9SDimitry Andric if (CreatedBBTmp && TopInst.getParent() == CreatedBBTmp) 6419e8d8bef9SDimitry Andric CreatedBB = CreatedBBTmp; 64200b57cec5SDimitry Andric 64210b57cec5SDimitry Andric if (HasDst) 64220b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(NewDstReg, MRI, Worklist); 64230b57cec5SDimitry Andric } 6424e8d8bef9SDimitry Andric return CreatedBB; 64250b57cec5SDimitry Andric } 64260b57cec5SDimitry Andric 64270b57cec5SDimitry Andric // Add/sub require special handling to deal with carry outs. 6428e8d8bef9SDimitry Andric std::pair<bool, MachineBasicBlock *> 6429e8d8bef9SDimitry Andric SIInstrInfo::moveScalarAddSub(SetVectorType &Worklist, MachineInstr &Inst, 64300b57cec5SDimitry Andric MachineDominatorTree *MDT) const { 64310b57cec5SDimitry Andric if (ST.hasAddNoCarry()) { 64320b57cec5SDimitry Andric // Assume there is no user of scc since we don't select this in that case. 64330b57cec5SDimitry Andric // Since scc isn't used, it doesn't really matter if the i32 or u32 variant 64340b57cec5SDimitry Andric // is used. 64350b57cec5SDimitry Andric 64360b57cec5SDimitry Andric MachineBasicBlock &MBB = *Inst.getParent(); 64370b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 64380b57cec5SDimitry Andric 64398bcb0991SDimitry Andric Register OldDstReg = Inst.getOperand(0).getReg(); 64408bcb0991SDimitry Andric Register ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 64410b57cec5SDimitry Andric 64420b57cec5SDimitry Andric unsigned Opc = Inst.getOpcode(); 64430b57cec5SDimitry Andric assert(Opc == AMDGPU::S_ADD_I32 || Opc == AMDGPU::S_SUB_I32); 64440b57cec5SDimitry Andric 64450b57cec5SDimitry Andric unsigned NewOpc = Opc == AMDGPU::S_ADD_I32 ? 64460b57cec5SDimitry Andric AMDGPU::V_ADD_U32_e64 : AMDGPU::V_SUB_U32_e64; 64470b57cec5SDimitry Andric 64480b57cec5SDimitry Andric assert(Inst.getOperand(3).getReg() == AMDGPU::SCC); 6449*81ad6265SDimitry Andric Inst.removeOperand(3); 64500b57cec5SDimitry Andric 64510b57cec5SDimitry Andric Inst.setDesc(get(NewOpc)); 64520b57cec5SDimitry Andric Inst.addOperand(MachineOperand::CreateImm(0)); // clamp bit 64530b57cec5SDimitry Andric Inst.addImplicitDefUseOperands(*MBB.getParent()); 64540b57cec5SDimitry Andric MRI.replaceRegWith(OldDstReg, ResultReg); 6455e8d8bef9SDimitry Andric MachineBasicBlock *NewBB = legalizeOperands(Inst, MDT); 64560b57cec5SDimitry Andric 64570b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist); 6458e8d8bef9SDimitry Andric return std::make_pair(true, NewBB); 64590b57cec5SDimitry Andric } 64600b57cec5SDimitry Andric 6461e8d8bef9SDimitry Andric return std::make_pair(false, nullptr); 64620b57cec5SDimitry Andric } 64630b57cec5SDimitry Andric 646404eeddc0SDimitry Andric void SIInstrInfo::lowerSelect(SetVectorType &Worklist, MachineInstr &Inst, 64655ffd83dbSDimitry Andric MachineDominatorTree *MDT) const { 64665ffd83dbSDimitry Andric 64675ffd83dbSDimitry Andric MachineBasicBlock &MBB = *Inst.getParent(); 64685ffd83dbSDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 64695ffd83dbSDimitry Andric MachineBasicBlock::iterator MII = Inst; 64705ffd83dbSDimitry Andric DebugLoc DL = Inst.getDebugLoc(); 64715ffd83dbSDimitry Andric 64725ffd83dbSDimitry Andric MachineOperand &Dest = Inst.getOperand(0); 64735ffd83dbSDimitry Andric MachineOperand &Src0 = Inst.getOperand(1); 64745ffd83dbSDimitry Andric MachineOperand &Src1 = Inst.getOperand(2); 64755ffd83dbSDimitry Andric MachineOperand &Cond = Inst.getOperand(3); 64765ffd83dbSDimitry Andric 64775ffd83dbSDimitry Andric Register SCCSource = Cond.getReg(); 6478349cc55cSDimitry Andric bool IsSCC = (SCCSource == AMDGPU::SCC); 6479349cc55cSDimitry Andric 6480349cc55cSDimitry Andric // If this is a trivial select where the condition is effectively not SCC 6481349cc55cSDimitry Andric // (SCCSource is a source of copy to SCC), then the select is semantically 6482349cc55cSDimitry Andric // equivalent to copying SCCSource. Hence, there is no need to create 6483349cc55cSDimitry Andric // V_CNDMASK, we can just use that and bail out. 6484349cc55cSDimitry Andric if (!IsSCC && Src0.isImm() && (Src0.getImm() == -1) && Src1.isImm() && 6485349cc55cSDimitry Andric (Src1.getImm() == 0)) { 6486349cc55cSDimitry Andric MRI.replaceRegWith(Dest.getReg(), SCCSource); 6487349cc55cSDimitry Andric return; 6488349cc55cSDimitry Andric } 6489349cc55cSDimitry Andric 6490349cc55cSDimitry Andric const TargetRegisterClass *TC = 6491349cc55cSDimitry Andric RI.getRegClass(AMDGPU::SReg_1_XEXECRegClassID); 6492349cc55cSDimitry Andric 6493349cc55cSDimitry Andric Register CopySCC = MRI.createVirtualRegister(TC); 6494349cc55cSDimitry Andric 6495349cc55cSDimitry Andric if (IsSCC) { 6496349cc55cSDimitry Andric // Now look for the closest SCC def if it is a copy 6497349cc55cSDimitry Andric // replacing the SCCSource with the COPY source register 6498349cc55cSDimitry Andric bool CopyFound = false; 64995ffd83dbSDimitry Andric for (MachineInstr &CandI : 65005ffd83dbSDimitry Andric make_range(std::next(MachineBasicBlock::reverse_iterator(Inst)), 65015ffd83dbSDimitry Andric Inst.getParent()->rend())) { 65025ffd83dbSDimitry Andric if (CandI.findRegisterDefOperandIdx(AMDGPU::SCC, false, false, &RI) != 65035ffd83dbSDimitry Andric -1) { 65045ffd83dbSDimitry Andric if (CandI.isCopy() && CandI.getOperand(0).getReg() == AMDGPU::SCC) { 6505349cc55cSDimitry Andric BuildMI(MBB, MII, DL, get(AMDGPU::COPY), CopySCC) 6506349cc55cSDimitry Andric .addReg(CandI.getOperand(1).getReg()); 6507349cc55cSDimitry Andric CopyFound = true; 65085ffd83dbSDimitry Andric } 65095ffd83dbSDimitry Andric break; 65105ffd83dbSDimitry Andric } 65115ffd83dbSDimitry Andric } 6512349cc55cSDimitry Andric if (!CopyFound) { 6513349cc55cSDimitry Andric // SCC def is not a copy 65145ffd83dbSDimitry Andric // Insert a trivial select instead of creating a copy, because a copy from 65155ffd83dbSDimitry Andric // SCC would semantically mean just copying a single bit, but we may need 65165ffd83dbSDimitry Andric // the result to be a vector condition mask that needs preserving. 65175ffd83dbSDimitry Andric unsigned Opcode = (ST.getWavefrontSize() == 64) ? AMDGPU::S_CSELECT_B64 65185ffd83dbSDimitry Andric : AMDGPU::S_CSELECT_B32; 65195ffd83dbSDimitry Andric auto NewSelect = 65205ffd83dbSDimitry Andric BuildMI(MBB, MII, DL, get(Opcode), CopySCC).addImm(-1).addImm(0); 65215ffd83dbSDimitry Andric NewSelect->getOperand(3).setIsUndef(Cond.isUndef()); 6522349cc55cSDimitry Andric } 65235ffd83dbSDimitry Andric } 65245ffd83dbSDimitry Andric 65255ffd83dbSDimitry Andric Register ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 65265ffd83dbSDimitry Andric 65275ffd83dbSDimitry Andric auto UpdatedInst = 65285ffd83dbSDimitry Andric BuildMI(MBB, MII, DL, get(AMDGPU::V_CNDMASK_B32_e64), ResultReg) 65295ffd83dbSDimitry Andric .addImm(0) 65305ffd83dbSDimitry Andric .add(Src1) // False 65315ffd83dbSDimitry Andric .addImm(0) 65325ffd83dbSDimitry Andric .add(Src0) // True 6533349cc55cSDimitry Andric .addReg(IsSCC ? CopySCC : SCCSource); 65345ffd83dbSDimitry Andric 65355ffd83dbSDimitry Andric MRI.replaceRegWith(Dest.getReg(), ResultReg); 65365ffd83dbSDimitry Andric legalizeOperands(*UpdatedInst, MDT); 65375ffd83dbSDimitry Andric addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist); 65385ffd83dbSDimitry Andric } 65395ffd83dbSDimitry Andric 65400b57cec5SDimitry Andric void SIInstrInfo::lowerScalarAbs(SetVectorType &Worklist, 65410b57cec5SDimitry Andric MachineInstr &Inst) const { 65420b57cec5SDimitry Andric MachineBasicBlock &MBB = *Inst.getParent(); 65430b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 65440b57cec5SDimitry Andric MachineBasicBlock::iterator MII = Inst; 65450b57cec5SDimitry Andric DebugLoc DL = Inst.getDebugLoc(); 65460b57cec5SDimitry Andric 65470b57cec5SDimitry Andric MachineOperand &Dest = Inst.getOperand(0); 65480b57cec5SDimitry Andric MachineOperand &Src = Inst.getOperand(1); 65498bcb0991SDimitry Andric Register TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 65508bcb0991SDimitry Andric Register ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 65510b57cec5SDimitry Andric 65520b57cec5SDimitry Andric unsigned SubOp = ST.hasAddNoCarry() ? 6553e8d8bef9SDimitry Andric AMDGPU::V_SUB_U32_e32 : AMDGPU::V_SUB_CO_U32_e32; 65540b57cec5SDimitry Andric 65550b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(SubOp), TmpReg) 65560b57cec5SDimitry Andric .addImm(0) 65570b57cec5SDimitry Andric .addReg(Src.getReg()); 65580b57cec5SDimitry Andric 65590b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(AMDGPU::V_MAX_I32_e64), ResultReg) 65600b57cec5SDimitry Andric .addReg(Src.getReg()) 65610b57cec5SDimitry Andric .addReg(TmpReg); 65620b57cec5SDimitry Andric 65630b57cec5SDimitry Andric MRI.replaceRegWith(Dest.getReg(), ResultReg); 65640b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist); 65650b57cec5SDimitry Andric } 65660b57cec5SDimitry Andric 65670b57cec5SDimitry Andric void SIInstrInfo::lowerScalarXnor(SetVectorType &Worklist, 65680b57cec5SDimitry Andric MachineInstr &Inst) const { 65690b57cec5SDimitry Andric MachineBasicBlock &MBB = *Inst.getParent(); 65700b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 65710b57cec5SDimitry Andric MachineBasicBlock::iterator MII = Inst; 65720b57cec5SDimitry Andric const DebugLoc &DL = Inst.getDebugLoc(); 65730b57cec5SDimitry Andric 65740b57cec5SDimitry Andric MachineOperand &Dest = Inst.getOperand(0); 65750b57cec5SDimitry Andric MachineOperand &Src0 = Inst.getOperand(1); 65760b57cec5SDimitry Andric MachineOperand &Src1 = Inst.getOperand(2); 65770b57cec5SDimitry Andric 65780b57cec5SDimitry Andric if (ST.hasDLInsts()) { 65798bcb0991SDimitry Andric Register NewDest = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 65800b57cec5SDimitry Andric legalizeGenericOperand(MBB, MII, &AMDGPU::VGPR_32RegClass, Src0, MRI, DL); 65810b57cec5SDimitry Andric legalizeGenericOperand(MBB, MII, &AMDGPU::VGPR_32RegClass, Src1, MRI, DL); 65820b57cec5SDimitry Andric 65830b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(AMDGPU::V_XNOR_B32_e64), NewDest) 65840b57cec5SDimitry Andric .add(Src0) 65850b57cec5SDimitry Andric .add(Src1); 65860b57cec5SDimitry Andric 65870b57cec5SDimitry Andric MRI.replaceRegWith(Dest.getReg(), NewDest); 65880b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(NewDest, MRI, Worklist); 65890b57cec5SDimitry Andric } else { 65900b57cec5SDimitry Andric // Using the identity !(x ^ y) == (!x ^ y) == (x ^ !y), we can 65910b57cec5SDimitry Andric // invert either source and then perform the XOR. If either source is a 65920b57cec5SDimitry Andric // scalar register, then we can leave the inversion on the scalar unit to 6593*81ad6265SDimitry Andric // achieve a better distribution of scalar and vector instructions. 65940b57cec5SDimitry Andric bool Src0IsSGPR = Src0.isReg() && 65950b57cec5SDimitry Andric RI.isSGPRClass(MRI.getRegClass(Src0.getReg())); 65960b57cec5SDimitry Andric bool Src1IsSGPR = Src1.isReg() && 65970b57cec5SDimitry Andric RI.isSGPRClass(MRI.getRegClass(Src1.getReg())); 65980b57cec5SDimitry Andric MachineInstr *Xor; 65998bcb0991SDimitry Andric Register Temp = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass); 66008bcb0991SDimitry Andric Register NewDest = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass); 66010b57cec5SDimitry Andric 66020b57cec5SDimitry Andric // Build a pair of scalar instructions and add them to the work list. 66030b57cec5SDimitry Andric // The next iteration over the work list will lower these to the vector 66040b57cec5SDimitry Andric // unit as necessary. 66050b57cec5SDimitry Andric if (Src0IsSGPR) { 66060b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(AMDGPU::S_NOT_B32), Temp).add(Src0); 66070b57cec5SDimitry Andric Xor = BuildMI(MBB, MII, DL, get(AMDGPU::S_XOR_B32), NewDest) 66080b57cec5SDimitry Andric .addReg(Temp) 66090b57cec5SDimitry Andric .add(Src1); 66100b57cec5SDimitry Andric } else if (Src1IsSGPR) { 66110b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(AMDGPU::S_NOT_B32), Temp).add(Src1); 66120b57cec5SDimitry Andric Xor = BuildMI(MBB, MII, DL, get(AMDGPU::S_XOR_B32), NewDest) 66130b57cec5SDimitry Andric .add(Src0) 66140b57cec5SDimitry Andric .addReg(Temp); 66150b57cec5SDimitry Andric } else { 66160b57cec5SDimitry Andric Xor = BuildMI(MBB, MII, DL, get(AMDGPU::S_XOR_B32), Temp) 66170b57cec5SDimitry Andric .add(Src0) 66180b57cec5SDimitry Andric .add(Src1); 66190b57cec5SDimitry Andric MachineInstr *Not = 66200b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(AMDGPU::S_NOT_B32), NewDest).addReg(Temp); 66210b57cec5SDimitry Andric Worklist.insert(Not); 66220b57cec5SDimitry Andric } 66230b57cec5SDimitry Andric 66240b57cec5SDimitry Andric MRI.replaceRegWith(Dest.getReg(), NewDest); 66250b57cec5SDimitry Andric 66260b57cec5SDimitry Andric Worklist.insert(Xor); 66270b57cec5SDimitry Andric 66280b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(NewDest, MRI, Worklist); 66290b57cec5SDimitry Andric } 66300b57cec5SDimitry Andric } 66310b57cec5SDimitry Andric 66320b57cec5SDimitry Andric void SIInstrInfo::splitScalarNotBinop(SetVectorType &Worklist, 66330b57cec5SDimitry Andric MachineInstr &Inst, 66340b57cec5SDimitry Andric unsigned Opcode) const { 66350b57cec5SDimitry Andric MachineBasicBlock &MBB = *Inst.getParent(); 66360b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 66370b57cec5SDimitry Andric MachineBasicBlock::iterator MII = Inst; 66380b57cec5SDimitry Andric const DebugLoc &DL = Inst.getDebugLoc(); 66390b57cec5SDimitry Andric 66400b57cec5SDimitry Andric MachineOperand &Dest = Inst.getOperand(0); 66410b57cec5SDimitry Andric MachineOperand &Src0 = Inst.getOperand(1); 66420b57cec5SDimitry Andric MachineOperand &Src1 = Inst.getOperand(2); 66430b57cec5SDimitry Andric 66448bcb0991SDimitry Andric Register NewDest = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass); 66458bcb0991SDimitry Andric Register Interm = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass); 66460b57cec5SDimitry Andric 66470b57cec5SDimitry Andric MachineInstr &Op = *BuildMI(MBB, MII, DL, get(Opcode), Interm) 66480b57cec5SDimitry Andric .add(Src0) 66490b57cec5SDimitry Andric .add(Src1); 66500b57cec5SDimitry Andric 66510b57cec5SDimitry Andric MachineInstr &Not = *BuildMI(MBB, MII, DL, get(AMDGPU::S_NOT_B32), NewDest) 66520b57cec5SDimitry Andric .addReg(Interm); 66530b57cec5SDimitry Andric 66540b57cec5SDimitry Andric Worklist.insert(&Op); 66550b57cec5SDimitry Andric Worklist.insert(&Not); 66560b57cec5SDimitry Andric 66570b57cec5SDimitry Andric MRI.replaceRegWith(Dest.getReg(), NewDest); 66580b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(NewDest, MRI, Worklist); 66590b57cec5SDimitry Andric } 66600b57cec5SDimitry Andric 66610b57cec5SDimitry Andric void SIInstrInfo::splitScalarBinOpN2(SetVectorType& Worklist, 66620b57cec5SDimitry Andric MachineInstr &Inst, 66630b57cec5SDimitry Andric unsigned Opcode) const { 66640b57cec5SDimitry Andric MachineBasicBlock &MBB = *Inst.getParent(); 66650b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 66660b57cec5SDimitry Andric MachineBasicBlock::iterator MII = Inst; 66670b57cec5SDimitry Andric const DebugLoc &DL = Inst.getDebugLoc(); 66680b57cec5SDimitry Andric 66690b57cec5SDimitry Andric MachineOperand &Dest = Inst.getOperand(0); 66700b57cec5SDimitry Andric MachineOperand &Src0 = Inst.getOperand(1); 66710b57cec5SDimitry Andric MachineOperand &Src1 = Inst.getOperand(2); 66720b57cec5SDimitry Andric 66738bcb0991SDimitry Andric Register NewDest = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass); 66748bcb0991SDimitry Andric Register Interm = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass); 66750b57cec5SDimitry Andric 66760b57cec5SDimitry Andric MachineInstr &Not = *BuildMI(MBB, MII, DL, get(AMDGPU::S_NOT_B32), Interm) 66770b57cec5SDimitry Andric .add(Src1); 66780b57cec5SDimitry Andric 66790b57cec5SDimitry Andric MachineInstr &Op = *BuildMI(MBB, MII, DL, get(Opcode), NewDest) 66800b57cec5SDimitry Andric .add(Src0) 66810b57cec5SDimitry Andric .addReg(Interm); 66820b57cec5SDimitry Andric 66830b57cec5SDimitry Andric Worklist.insert(&Not); 66840b57cec5SDimitry Andric Worklist.insert(&Op); 66850b57cec5SDimitry Andric 66860b57cec5SDimitry Andric MRI.replaceRegWith(Dest.getReg(), NewDest); 66870b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(NewDest, MRI, Worklist); 66880b57cec5SDimitry Andric } 66890b57cec5SDimitry Andric 66900b57cec5SDimitry Andric void SIInstrInfo::splitScalar64BitUnaryOp( 66910b57cec5SDimitry Andric SetVectorType &Worklist, MachineInstr &Inst, 6692fe6060f1SDimitry Andric unsigned Opcode, bool Swap) const { 66930b57cec5SDimitry Andric MachineBasicBlock &MBB = *Inst.getParent(); 66940b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 66950b57cec5SDimitry Andric 66960b57cec5SDimitry Andric MachineOperand &Dest = Inst.getOperand(0); 66970b57cec5SDimitry Andric MachineOperand &Src0 = Inst.getOperand(1); 66980b57cec5SDimitry Andric DebugLoc DL = Inst.getDebugLoc(); 66990b57cec5SDimitry Andric 67000b57cec5SDimitry Andric MachineBasicBlock::iterator MII = Inst; 67010b57cec5SDimitry Andric 67020b57cec5SDimitry Andric const MCInstrDesc &InstDesc = get(Opcode); 67030b57cec5SDimitry Andric const TargetRegisterClass *Src0RC = Src0.isReg() ? 67040b57cec5SDimitry Andric MRI.getRegClass(Src0.getReg()) : 67050b57cec5SDimitry Andric &AMDGPU::SGPR_32RegClass; 67060b57cec5SDimitry Andric 67070b57cec5SDimitry Andric const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0); 67080b57cec5SDimitry Andric 67090b57cec5SDimitry Andric MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC, 67100b57cec5SDimitry Andric AMDGPU::sub0, Src0SubRC); 67110b57cec5SDimitry Andric 67120b57cec5SDimitry Andric const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg()); 67130b57cec5SDimitry Andric const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC); 67140b57cec5SDimitry Andric const TargetRegisterClass *NewDestSubRC = RI.getSubRegClass(NewDestRC, AMDGPU::sub0); 67150b57cec5SDimitry Andric 67168bcb0991SDimitry Andric Register DestSub0 = MRI.createVirtualRegister(NewDestSubRC); 67170b57cec5SDimitry Andric MachineInstr &LoHalf = *BuildMI(MBB, MII, DL, InstDesc, DestSub0).add(SrcReg0Sub0); 67180b57cec5SDimitry Andric 67190b57cec5SDimitry Andric MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC, 67200b57cec5SDimitry Andric AMDGPU::sub1, Src0SubRC); 67210b57cec5SDimitry Andric 67228bcb0991SDimitry Andric Register DestSub1 = MRI.createVirtualRegister(NewDestSubRC); 67230b57cec5SDimitry Andric MachineInstr &HiHalf = *BuildMI(MBB, MII, DL, InstDesc, DestSub1).add(SrcReg0Sub1); 67240b57cec5SDimitry Andric 6725fe6060f1SDimitry Andric if (Swap) 6726fe6060f1SDimitry Andric std::swap(DestSub0, DestSub1); 6727fe6060f1SDimitry Andric 67288bcb0991SDimitry Andric Register FullDestReg = MRI.createVirtualRegister(NewDestRC); 67290b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg) 67300b57cec5SDimitry Andric .addReg(DestSub0) 67310b57cec5SDimitry Andric .addImm(AMDGPU::sub0) 67320b57cec5SDimitry Andric .addReg(DestSub1) 67330b57cec5SDimitry Andric .addImm(AMDGPU::sub1); 67340b57cec5SDimitry Andric 67350b57cec5SDimitry Andric MRI.replaceRegWith(Dest.getReg(), FullDestReg); 67360b57cec5SDimitry Andric 67370b57cec5SDimitry Andric Worklist.insert(&LoHalf); 67380b57cec5SDimitry Andric Worklist.insert(&HiHalf); 67390b57cec5SDimitry Andric 67400b57cec5SDimitry Andric // We don't need to legalizeOperands here because for a single operand, src0 67410b57cec5SDimitry Andric // will support any kind of input. 67420b57cec5SDimitry Andric 67430b57cec5SDimitry Andric // Move all users of this moved value. 67440b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist); 67450b57cec5SDimitry Andric } 67460b57cec5SDimitry Andric 67470b57cec5SDimitry Andric void SIInstrInfo::splitScalar64BitAddSub(SetVectorType &Worklist, 67480b57cec5SDimitry Andric MachineInstr &Inst, 67490b57cec5SDimitry Andric MachineDominatorTree *MDT) const { 67500b57cec5SDimitry Andric bool IsAdd = (Inst.getOpcode() == AMDGPU::S_ADD_U64_PSEUDO); 67510b57cec5SDimitry Andric 67520b57cec5SDimitry Andric MachineBasicBlock &MBB = *Inst.getParent(); 67530b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 67540b57cec5SDimitry Andric const auto *CarryRC = RI.getRegClass(AMDGPU::SReg_1_XEXECRegClassID); 67550b57cec5SDimitry Andric 67568bcb0991SDimitry Andric Register FullDestReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass); 67578bcb0991SDimitry Andric Register DestSub0 = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 67588bcb0991SDimitry Andric Register DestSub1 = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 67590b57cec5SDimitry Andric 67608bcb0991SDimitry Andric Register CarryReg = MRI.createVirtualRegister(CarryRC); 67618bcb0991SDimitry Andric Register DeadCarryReg = MRI.createVirtualRegister(CarryRC); 67620b57cec5SDimitry Andric 67630b57cec5SDimitry Andric MachineOperand &Dest = Inst.getOperand(0); 67640b57cec5SDimitry Andric MachineOperand &Src0 = Inst.getOperand(1); 67650b57cec5SDimitry Andric MachineOperand &Src1 = Inst.getOperand(2); 67660b57cec5SDimitry Andric const DebugLoc &DL = Inst.getDebugLoc(); 67670b57cec5SDimitry Andric MachineBasicBlock::iterator MII = Inst; 67680b57cec5SDimitry Andric 67690b57cec5SDimitry Andric const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0.getReg()); 67700b57cec5SDimitry Andric const TargetRegisterClass *Src1RC = MRI.getRegClass(Src1.getReg()); 67710b57cec5SDimitry Andric const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0); 67720b57cec5SDimitry Andric const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0); 67730b57cec5SDimitry Andric 67740b57cec5SDimitry Andric MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC, 67750b57cec5SDimitry Andric AMDGPU::sub0, Src0SubRC); 67760b57cec5SDimitry Andric MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC, 67770b57cec5SDimitry Andric AMDGPU::sub0, Src1SubRC); 67780b57cec5SDimitry Andric 67790b57cec5SDimitry Andric 67800b57cec5SDimitry Andric MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC, 67810b57cec5SDimitry Andric AMDGPU::sub1, Src0SubRC); 67820b57cec5SDimitry Andric MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC, 67830b57cec5SDimitry Andric AMDGPU::sub1, Src1SubRC); 67840b57cec5SDimitry Andric 6785e8d8bef9SDimitry Andric unsigned LoOpc = IsAdd ? AMDGPU::V_ADD_CO_U32_e64 : AMDGPU::V_SUB_CO_U32_e64; 67860b57cec5SDimitry Andric MachineInstr *LoHalf = 67870b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(LoOpc), DestSub0) 67880b57cec5SDimitry Andric .addReg(CarryReg, RegState::Define) 67890b57cec5SDimitry Andric .add(SrcReg0Sub0) 67900b57cec5SDimitry Andric .add(SrcReg1Sub0) 67910b57cec5SDimitry Andric .addImm(0); // clamp bit 67920b57cec5SDimitry Andric 67930b57cec5SDimitry Andric unsigned HiOpc = IsAdd ? AMDGPU::V_ADDC_U32_e64 : AMDGPU::V_SUBB_U32_e64; 67940b57cec5SDimitry Andric MachineInstr *HiHalf = 67950b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(HiOpc), DestSub1) 67960b57cec5SDimitry Andric .addReg(DeadCarryReg, RegState::Define | RegState::Dead) 67970b57cec5SDimitry Andric .add(SrcReg0Sub1) 67980b57cec5SDimitry Andric .add(SrcReg1Sub1) 67990b57cec5SDimitry Andric .addReg(CarryReg, RegState::Kill) 68000b57cec5SDimitry Andric .addImm(0); // clamp bit 68010b57cec5SDimitry Andric 68020b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg) 68030b57cec5SDimitry Andric .addReg(DestSub0) 68040b57cec5SDimitry Andric .addImm(AMDGPU::sub0) 68050b57cec5SDimitry Andric .addReg(DestSub1) 68060b57cec5SDimitry Andric .addImm(AMDGPU::sub1); 68070b57cec5SDimitry Andric 68080b57cec5SDimitry Andric MRI.replaceRegWith(Dest.getReg(), FullDestReg); 68090b57cec5SDimitry Andric 68100b57cec5SDimitry Andric // Try to legalize the operands in case we need to swap the order to keep it 68110b57cec5SDimitry Andric // valid. 68120b57cec5SDimitry Andric legalizeOperands(*LoHalf, MDT); 68130b57cec5SDimitry Andric legalizeOperands(*HiHalf, MDT); 68140b57cec5SDimitry Andric 6815*81ad6265SDimitry Andric // Move all users of this moved value. 68160b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist); 68170b57cec5SDimitry Andric } 68180b57cec5SDimitry Andric 68190b57cec5SDimitry Andric void SIInstrInfo::splitScalar64BitBinaryOp(SetVectorType &Worklist, 68200b57cec5SDimitry Andric MachineInstr &Inst, unsigned Opcode, 68210b57cec5SDimitry Andric MachineDominatorTree *MDT) const { 68220b57cec5SDimitry Andric MachineBasicBlock &MBB = *Inst.getParent(); 68230b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 68240b57cec5SDimitry Andric 68250b57cec5SDimitry Andric MachineOperand &Dest = Inst.getOperand(0); 68260b57cec5SDimitry Andric MachineOperand &Src0 = Inst.getOperand(1); 68270b57cec5SDimitry Andric MachineOperand &Src1 = Inst.getOperand(2); 68280b57cec5SDimitry Andric DebugLoc DL = Inst.getDebugLoc(); 68290b57cec5SDimitry Andric 68300b57cec5SDimitry Andric MachineBasicBlock::iterator MII = Inst; 68310b57cec5SDimitry Andric 68320b57cec5SDimitry Andric const MCInstrDesc &InstDesc = get(Opcode); 68330b57cec5SDimitry Andric const TargetRegisterClass *Src0RC = Src0.isReg() ? 68340b57cec5SDimitry Andric MRI.getRegClass(Src0.getReg()) : 68350b57cec5SDimitry Andric &AMDGPU::SGPR_32RegClass; 68360b57cec5SDimitry Andric 68370b57cec5SDimitry Andric const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0); 68380b57cec5SDimitry Andric const TargetRegisterClass *Src1RC = Src1.isReg() ? 68390b57cec5SDimitry Andric MRI.getRegClass(Src1.getReg()) : 68400b57cec5SDimitry Andric &AMDGPU::SGPR_32RegClass; 68410b57cec5SDimitry Andric 68420b57cec5SDimitry Andric const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0); 68430b57cec5SDimitry Andric 68440b57cec5SDimitry Andric MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC, 68450b57cec5SDimitry Andric AMDGPU::sub0, Src0SubRC); 68460b57cec5SDimitry Andric MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC, 68470b57cec5SDimitry Andric AMDGPU::sub0, Src1SubRC); 68480b57cec5SDimitry Andric MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC, 68490b57cec5SDimitry Andric AMDGPU::sub1, Src0SubRC); 68500b57cec5SDimitry Andric MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC, 68510b57cec5SDimitry Andric AMDGPU::sub1, Src1SubRC); 68520b57cec5SDimitry Andric 68530b57cec5SDimitry Andric const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg()); 68540b57cec5SDimitry Andric const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC); 68550b57cec5SDimitry Andric const TargetRegisterClass *NewDestSubRC = RI.getSubRegClass(NewDestRC, AMDGPU::sub0); 68560b57cec5SDimitry Andric 68578bcb0991SDimitry Andric Register DestSub0 = MRI.createVirtualRegister(NewDestSubRC); 68580b57cec5SDimitry Andric MachineInstr &LoHalf = *BuildMI(MBB, MII, DL, InstDesc, DestSub0) 68590b57cec5SDimitry Andric .add(SrcReg0Sub0) 68600b57cec5SDimitry Andric .add(SrcReg1Sub0); 68610b57cec5SDimitry Andric 68628bcb0991SDimitry Andric Register DestSub1 = MRI.createVirtualRegister(NewDestSubRC); 68630b57cec5SDimitry Andric MachineInstr &HiHalf = *BuildMI(MBB, MII, DL, InstDesc, DestSub1) 68640b57cec5SDimitry Andric .add(SrcReg0Sub1) 68650b57cec5SDimitry Andric .add(SrcReg1Sub1); 68660b57cec5SDimitry Andric 68678bcb0991SDimitry Andric Register FullDestReg = MRI.createVirtualRegister(NewDestRC); 68680b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg) 68690b57cec5SDimitry Andric .addReg(DestSub0) 68700b57cec5SDimitry Andric .addImm(AMDGPU::sub0) 68710b57cec5SDimitry Andric .addReg(DestSub1) 68720b57cec5SDimitry Andric .addImm(AMDGPU::sub1); 68730b57cec5SDimitry Andric 68740b57cec5SDimitry Andric MRI.replaceRegWith(Dest.getReg(), FullDestReg); 68750b57cec5SDimitry Andric 68760b57cec5SDimitry Andric Worklist.insert(&LoHalf); 68770b57cec5SDimitry Andric Worklist.insert(&HiHalf); 68780b57cec5SDimitry Andric 6879*81ad6265SDimitry Andric // Move all users of this moved value. 68800b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist); 68810b57cec5SDimitry Andric } 68820b57cec5SDimitry Andric 68830b57cec5SDimitry Andric void SIInstrInfo::splitScalar64BitXnor(SetVectorType &Worklist, 68840b57cec5SDimitry Andric MachineInstr &Inst, 68850b57cec5SDimitry Andric MachineDominatorTree *MDT) const { 68860b57cec5SDimitry Andric MachineBasicBlock &MBB = *Inst.getParent(); 68870b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 68880b57cec5SDimitry Andric 68890b57cec5SDimitry Andric MachineOperand &Dest = Inst.getOperand(0); 68900b57cec5SDimitry Andric MachineOperand &Src0 = Inst.getOperand(1); 68910b57cec5SDimitry Andric MachineOperand &Src1 = Inst.getOperand(2); 68920b57cec5SDimitry Andric const DebugLoc &DL = Inst.getDebugLoc(); 68930b57cec5SDimitry Andric 68940b57cec5SDimitry Andric MachineBasicBlock::iterator MII = Inst; 68950b57cec5SDimitry Andric 68960b57cec5SDimitry Andric const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg()); 68970b57cec5SDimitry Andric 68988bcb0991SDimitry Andric Register Interm = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass); 68990b57cec5SDimitry Andric 69000b57cec5SDimitry Andric MachineOperand* Op0; 69010b57cec5SDimitry Andric MachineOperand* Op1; 69020b57cec5SDimitry Andric 69030b57cec5SDimitry Andric if (Src0.isReg() && RI.isSGPRReg(MRI, Src0.getReg())) { 69040b57cec5SDimitry Andric Op0 = &Src0; 69050b57cec5SDimitry Andric Op1 = &Src1; 69060b57cec5SDimitry Andric } else { 69070b57cec5SDimitry Andric Op0 = &Src1; 69080b57cec5SDimitry Andric Op1 = &Src0; 69090b57cec5SDimitry Andric } 69100b57cec5SDimitry Andric 69110b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(AMDGPU::S_NOT_B64), Interm) 69120b57cec5SDimitry Andric .add(*Op0); 69130b57cec5SDimitry Andric 69148bcb0991SDimitry Andric Register NewDest = MRI.createVirtualRegister(DestRC); 69150b57cec5SDimitry Andric 69160b57cec5SDimitry Andric MachineInstr &Xor = *BuildMI(MBB, MII, DL, get(AMDGPU::S_XOR_B64), NewDest) 69170b57cec5SDimitry Andric .addReg(Interm) 69180b57cec5SDimitry Andric .add(*Op1); 69190b57cec5SDimitry Andric 69200b57cec5SDimitry Andric MRI.replaceRegWith(Dest.getReg(), NewDest); 69210b57cec5SDimitry Andric 69220b57cec5SDimitry Andric Worklist.insert(&Xor); 69230b57cec5SDimitry Andric } 69240b57cec5SDimitry Andric 69250b57cec5SDimitry Andric void SIInstrInfo::splitScalar64BitBCNT( 69260b57cec5SDimitry Andric SetVectorType &Worklist, MachineInstr &Inst) const { 69270b57cec5SDimitry Andric MachineBasicBlock &MBB = *Inst.getParent(); 69280b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 69290b57cec5SDimitry Andric 69300b57cec5SDimitry Andric MachineBasicBlock::iterator MII = Inst; 69310b57cec5SDimitry Andric const DebugLoc &DL = Inst.getDebugLoc(); 69320b57cec5SDimitry Andric 69330b57cec5SDimitry Andric MachineOperand &Dest = Inst.getOperand(0); 69340b57cec5SDimitry Andric MachineOperand &Src = Inst.getOperand(1); 69350b57cec5SDimitry Andric 69360b57cec5SDimitry Andric const MCInstrDesc &InstDesc = get(AMDGPU::V_BCNT_U32_B32_e64); 69370b57cec5SDimitry Andric const TargetRegisterClass *SrcRC = Src.isReg() ? 69380b57cec5SDimitry Andric MRI.getRegClass(Src.getReg()) : 69390b57cec5SDimitry Andric &AMDGPU::SGPR_32RegClass; 69400b57cec5SDimitry Andric 69418bcb0991SDimitry Andric Register MidReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 69428bcb0991SDimitry Andric Register ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 69430b57cec5SDimitry Andric 69440b57cec5SDimitry Andric const TargetRegisterClass *SrcSubRC = RI.getSubRegClass(SrcRC, AMDGPU::sub0); 69450b57cec5SDimitry Andric 69460b57cec5SDimitry Andric MachineOperand SrcRegSub0 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC, 69470b57cec5SDimitry Andric AMDGPU::sub0, SrcSubRC); 69480b57cec5SDimitry Andric MachineOperand SrcRegSub1 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC, 69490b57cec5SDimitry Andric AMDGPU::sub1, SrcSubRC); 69500b57cec5SDimitry Andric 69510b57cec5SDimitry Andric BuildMI(MBB, MII, DL, InstDesc, MidReg).add(SrcRegSub0).addImm(0); 69520b57cec5SDimitry Andric 69530b57cec5SDimitry Andric BuildMI(MBB, MII, DL, InstDesc, ResultReg).add(SrcRegSub1).addReg(MidReg); 69540b57cec5SDimitry Andric 69550b57cec5SDimitry Andric MRI.replaceRegWith(Dest.getReg(), ResultReg); 69560b57cec5SDimitry Andric 6957*81ad6265SDimitry Andric // We don't need to legalize operands here. src0 for either instruction can be 69580b57cec5SDimitry Andric // an SGPR, and the second input is unused or determined here. 69590b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist); 69600b57cec5SDimitry Andric } 69610b57cec5SDimitry Andric 69620b57cec5SDimitry Andric void SIInstrInfo::splitScalar64BitBFE(SetVectorType &Worklist, 69630b57cec5SDimitry Andric MachineInstr &Inst) const { 69640b57cec5SDimitry Andric MachineBasicBlock &MBB = *Inst.getParent(); 69650b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 69660b57cec5SDimitry Andric MachineBasicBlock::iterator MII = Inst; 69670b57cec5SDimitry Andric const DebugLoc &DL = Inst.getDebugLoc(); 69680b57cec5SDimitry Andric 69690b57cec5SDimitry Andric MachineOperand &Dest = Inst.getOperand(0); 69700b57cec5SDimitry Andric uint32_t Imm = Inst.getOperand(2).getImm(); 69710b57cec5SDimitry Andric uint32_t Offset = Imm & 0x3f; // Extract bits [5:0]. 69720b57cec5SDimitry Andric uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16]. 69730b57cec5SDimitry Andric 69740b57cec5SDimitry Andric (void) Offset; 69750b57cec5SDimitry Andric 69760b57cec5SDimitry Andric // Only sext_inreg cases handled. 69770b57cec5SDimitry Andric assert(Inst.getOpcode() == AMDGPU::S_BFE_I64 && BitWidth <= 32 && 69780b57cec5SDimitry Andric Offset == 0 && "Not implemented"); 69790b57cec5SDimitry Andric 69800b57cec5SDimitry Andric if (BitWidth < 32) { 69818bcb0991SDimitry Andric Register MidRegLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 69828bcb0991SDimitry Andric Register MidRegHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 69838bcb0991SDimitry Andric Register ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass); 69840b57cec5SDimitry Andric 6985e8d8bef9SDimitry Andric BuildMI(MBB, MII, DL, get(AMDGPU::V_BFE_I32_e64), MidRegLo) 69860b57cec5SDimitry Andric .addReg(Inst.getOperand(1).getReg(), 0, AMDGPU::sub0) 69870b57cec5SDimitry Andric .addImm(0) 69880b57cec5SDimitry Andric .addImm(BitWidth); 69890b57cec5SDimitry Andric 69900b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e32), MidRegHi) 69910b57cec5SDimitry Andric .addImm(31) 69920b57cec5SDimitry Andric .addReg(MidRegLo); 69930b57cec5SDimitry Andric 69940b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg) 69950b57cec5SDimitry Andric .addReg(MidRegLo) 69960b57cec5SDimitry Andric .addImm(AMDGPU::sub0) 69970b57cec5SDimitry Andric .addReg(MidRegHi) 69980b57cec5SDimitry Andric .addImm(AMDGPU::sub1); 69990b57cec5SDimitry Andric 70000b57cec5SDimitry Andric MRI.replaceRegWith(Dest.getReg(), ResultReg); 70010b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist); 70020b57cec5SDimitry Andric return; 70030b57cec5SDimitry Andric } 70040b57cec5SDimitry Andric 70050b57cec5SDimitry Andric MachineOperand &Src = Inst.getOperand(1); 70068bcb0991SDimitry Andric Register TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 70078bcb0991SDimitry Andric Register ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass); 70080b57cec5SDimitry Andric 70090b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e64), TmpReg) 70100b57cec5SDimitry Andric .addImm(31) 70110b57cec5SDimitry Andric .addReg(Src.getReg(), 0, AMDGPU::sub0); 70120b57cec5SDimitry Andric 70130b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg) 70140b57cec5SDimitry Andric .addReg(Src.getReg(), 0, AMDGPU::sub0) 70150b57cec5SDimitry Andric .addImm(AMDGPU::sub0) 70160b57cec5SDimitry Andric .addReg(TmpReg) 70170b57cec5SDimitry Andric .addImm(AMDGPU::sub1); 70180b57cec5SDimitry Andric 70190b57cec5SDimitry Andric MRI.replaceRegWith(Dest.getReg(), ResultReg); 70200b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist); 70210b57cec5SDimitry Andric } 70220b57cec5SDimitry Andric 70230b57cec5SDimitry Andric void SIInstrInfo::addUsersToMoveToVALUWorklist( 70245ffd83dbSDimitry Andric Register DstReg, 70250b57cec5SDimitry Andric MachineRegisterInfo &MRI, 70260b57cec5SDimitry Andric SetVectorType &Worklist) const { 70270b57cec5SDimitry Andric for (MachineRegisterInfo::use_iterator I = MRI.use_begin(DstReg), 70280b57cec5SDimitry Andric E = MRI.use_end(); I != E;) { 70290b57cec5SDimitry Andric MachineInstr &UseMI = *I->getParent(); 70300b57cec5SDimitry Andric 70310b57cec5SDimitry Andric unsigned OpNo = 0; 70320b57cec5SDimitry Andric 70330b57cec5SDimitry Andric switch (UseMI.getOpcode()) { 70340b57cec5SDimitry Andric case AMDGPU::COPY: 70350b57cec5SDimitry Andric case AMDGPU::WQM: 70368bcb0991SDimitry Andric case AMDGPU::SOFT_WQM: 7037fe6060f1SDimitry Andric case AMDGPU::STRICT_WWM: 7038fe6060f1SDimitry Andric case AMDGPU::STRICT_WQM: 70390b57cec5SDimitry Andric case AMDGPU::REG_SEQUENCE: 70400b57cec5SDimitry Andric case AMDGPU::PHI: 70410b57cec5SDimitry Andric case AMDGPU::INSERT_SUBREG: 70420b57cec5SDimitry Andric break; 70430b57cec5SDimitry Andric default: 70440b57cec5SDimitry Andric OpNo = I.getOperandNo(); 70450b57cec5SDimitry Andric break; 70460b57cec5SDimitry Andric } 70470b57cec5SDimitry Andric 70480b57cec5SDimitry Andric if (!RI.hasVectorRegisters(getOpRegClass(UseMI, OpNo))) { 70490b57cec5SDimitry Andric Worklist.insert(&UseMI); 70500b57cec5SDimitry Andric 70510b57cec5SDimitry Andric do { 70520b57cec5SDimitry Andric ++I; 70530b57cec5SDimitry Andric } while (I != E && I->getParent() == &UseMI); 70540b57cec5SDimitry Andric } else { 70550b57cec5SDimitry Andric ++I; 70560b57cec5SDimitry Andric } 70570b57cec5SDimitry Andric } 70580b57cec5SDimitry Andric } 70590b57cec5SDimitry Andric 70600b57cec5SDimitry Andric void SIInstrInfo::movePackToVALU(SetVectorType &Worklist, 70610b57cec5SDimitry Andric MachineRegisterInfo &MRI, 70620b57cec5SDimitry Andric MachineInstr &Inst) const { 70638bcb0991SDimitry Andric Register ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 70640b57cec5SDimitry Andric MachineBasicBlock *MBB = Inst.getParent(); 70650b57cec5SDimitry Andric MachineOperand &Src0 = Inst.getOperand(1); 70660b57cec5SDimitry Andric MachineOperand &Src1 = Inst.getOperand(2); 70670b57cec5SDimitry Andric const DebugLoc &DL = Inst.getDebugLoc(); 70680b57cec5SDimitry Andric 70690b57cec5SDimitry Andric switch (Inst.getOpcode()) { 70700b57cec5SDimitry Andric case AMDGPU::S_PACK_LL_B32_B16: { 70718bcb0991SDimitry Andric Register ImmReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 70728bcb0991SDimitry Andric Register TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 70730b57cec5SDimitry Andric 70740b57cec5SDimitry Andric // FIXME: Can do a lot better if we know the high bits of src0 or src1 are 70750b57cec5SDimitry Andric // 0. 70760b57cec5SDimitry Andric BuildMI(*MBB, Inst, DL, get(AMDGPU::V_MOV_B32_e32), ImmReg) 70770b57cec5SDimitry Andric .addImm(0xffff); 70780b57cec5SDimitry Andric 70790b57cec5SDimitry Andric BuildMI(*MBB, Inst, DL, get(AMDGPU::V_AND_B32_e64), TmpReg) 70800b57cec5SDimitry Andric .addReg(ImmReg, RegState::Kill) 70810b57cec5SDimitry Andric .add(Src0); 70820b57cec5SDimitry Andric 7083e8d8bef9SDimitry Andric BuildMI(*MBB, Inst, DL, get(AMDGPU::V_LSHL_OR_B32_e64), ResultReg) 70840b57cec5SDimitry Andric .add(Src1) 70850b57cec5SDimitry Andric .addImm(16) 70860b57cec5SDimitry Andric .addReg(TmpReg, RegState::Kill); 70870b57cec5SDimitry Andric break; 70880b57cec5SDimitry Andric } 70890b57cec5SDimitry Andric case AMDGPU::S_PACK_LH_B32_B16: { 70908bcb0991SDimitry Andric Register ImmReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 70910b57cec5SDimitry Andric BuildMI(*MBB, Inst, DL, get(AMDGPU::V_MOV_B32_e32), ImmReg) 70920b57cec5SDimitry Andric .addImm(0xffff); 7093e8d8bef9SDimitry Andric BuildMI(*MBB, Inst, DL, get(AMDGPU::V_BFI_B32_e64), ResultReg) 70940b57cec5SDimitry Andric .addReg(ImmReg, RegState::Kill) 70950b57cec5SDimitry Andric .add(Src0) 70960b57cec5SDimitry Andric .add(Src1); 70970b57cec5SDimitry Andric break; 70980b57cec5SDimitry Andric } 7099*81ad6265SDimitry Andric case AMDGPU::S_PACK_HL_B32_B16: { 7100*81ad6265SDimitry Andric Register TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 7101*81ad6265SDimitry Andric BuildMI(*MBB, Inst, DL, get(AMDGPU::V_LSHRREV_B32_e64), TmpReg) 7102*81ad6265SDimitry Andric .addImm(16) 7103*81ad6265SDimitry Andric .add(Src0); 7104*81ad6265SDimitry Andric BuildMI(*MBB, Inst, DL, get(AMDGPU::V_LSHL_OR_B32_e64), ResultReg) 7105*81ad6265SDimitry Andric .add(Src1) 7106*81ad6265SDimitry Andric .addImm(16) 7107*81ad6265SDimitry Andric .addReg(TmpReg, RegState::Kill); 7108*81ad6265SDimitry Andric break; 7109*81ad6265SDimitry Andric } 71100b57cec5SDimitry Andric case AMDGPU::S_PACK_HH_B32_B16: { 71118bcb0991SDimitry Andric Register ImmReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 71128bcb0991SDimitry Andric Register TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 71130b57cec5SDimitry Andric BuildMI(*MBB, Inst, DL, get(AMDGPU::V_LSHRREV_B32_e64), TmpReg) 71140b57cec5SDimitry Andric .addImm(16) 71150b57cec5SDimitry Andric .add(Src0); 71160b57cec5SDimitry Andric BuildMI(*MBB, Inst, DL, get(AMDGPU::V_MOV_B32_e32), ImmReg) 71170b57cec5SDimitry Andric .addImm(0xffff0000); 7118e8d8bef9SDimitry Andric BuildMI(*MBB, Inst, DL, get(AMDGPU::V_AND_OR_B32_e64), ResultReg) 71190b57cec5SDimitry Andric .add(Src1) 71200b57cec5SDimitry Andric .addReg(ImmReg, RegState::Kill) 71210b57cec5SDimitry Andric .addReg(TmpReg, RegState::Kill); 71220b57cec5SDimitry Andric break; 71230b57cec5SDimitry Andric } 71240b57cec5SDimitry Andric default: 71250b57cec5SDimitry Andric llvm_unreachable("unhandled s_pack_* instruction"); 71260b57cec5SDimitry Andric } 71270b57cec5SDimitry Andric 71280b57cec5SDimitry Andric MachineOperand &Dest = Inst.getOperand(0); 71290b57cec5SDimitry Andric MRI.replaceRegWith(Dest.getReg(), ResultReg); 71300b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist); 71310b57cec5SDimitry Andric } 71320b57cec5SDimitry Andric 71330b57cec5SDimitry Andric void SIInstrInfo::addSCCDefUsersToVALUWorklist(MachineOperand &Op, 71340b57cec5SDimitry Andric MachineInstr &SCCDefInst, 7135349cc55cSDimitry Andric SetVectorType &Worklist, 7136349cc55cSDimitry Andric Register NewCond) const { 71375ffd83dbSDimitry Andric 71380b57cec5SDimitry Andric // Ensure that def inst defines SCC, which is still live. 71390b57cec5SDimitry Andric assert(Op.isReg() && Op.getReg() == AMDGPU::SCC && Op.isDef() && 71400b57cec5SDimitry Andric !Op.isDead() && Op.getParent() == &SCCDefInst); 71415ffd83dbSDimitry Andric SmallVector<MachineInstr *, 4> CopyToDelete; 71420b57cec5SDimitry Andric // This assumes that all the users of SCC are in the same block 71430b57cec5SDimitry Andric // as the SCC def. 71440b57cec5SDimitry Andric for (MachineInstr &MI : // Skip the def inst itself. 71450b57cec5SDimitry Andric make_range(std::next(MachineBasicBlock::iterator(SCCDefInst)), 71460b57cec5SDimitry Andric SCCDefInst.getParent()->end())) { 71470b57cec5SDimitry Andric // Check if SCC is used first. 7148349cc55cSDimitry Andric int SCCIdx = MI.findRegisterUseOperandIdx(AMDGPU::SCC, false, &RI); 7149349cc55cSDimitry Andric if (SCCIdx != -1) { 71505ffd83dbSDimitry Andric if (MI.isCopy()) { 71515ffd83dbSDimitry Andric MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo(); 7152e8d8bef9SDimitry Andric Register DestReg = MI.getOperand(0).getReg(); 71535ffd83dbSDimitry Andric 7154349cc55cSDimitry Andric MRI.replaceRegWith(DestReg, NewCond); 71555ffd83dbSDimitry Andric CopyToDelete.push_back(&MI); 71565ffd83dbSDimitry Andric } else { 7157349cc55cSDimitry Andric 7158349cc55cSDimitry Andric if (NewCond.isValid()) 7159349cc55cSDimitry Andric MI.getOperand(SCCIdx).setReg(NewCond); 71605ffd83dbSDimitry Andric 71610b57cec5SDimitry Andric Worklist.insert(&MI); 71625ffd83dbSDimitry Andric } 71635ffd83dbSDimitry Andric } 71640b57cec5SDimitry Andric // Exit if we find another SCC def. 71650b57cec5SDimitry Andric if (MI.findRegisterDefOperandIdx(AMDGPU::SCC, false, false, &RI) != -1) 71665ffd83dbSDimitry Andric break; 71675ffd83dbSDimitry Andric } 71685ffd83dbSDimitry Andric for (auto &Copy : CopyToDelete) 71695ffd83dbSDimitry Andric Copy->eraseFromParent(); 71700b57cec5SDimitry Andric } 71710b57cec5SDimitry Andric 7172fe6060f1SDimitry Andric // Instructions that use SCC may be converted to VALU instructions. When that 7173fe6060f1SDimitry Andric // happens, the SCC register is changed to VCC_LO. The instruction that defines 7174fe6060f1SDimitry Andric // SCC must be changed to an instruction that defines VCC. This function makes 7175fe6060f1SDimitry Andric // sure that the instruction that defines SCC is added to the moveToVALU 7176fe6060f1SDimitry Andric // worklist. 7177fe6060f1SDimitry Andric void SIInstrInfo::addSCCDefsToVALUWorklist(MachineOperand &Op, 7178fe6060f1SDimitry Andric SetVectorType &Worklist) const { 7179fe6060f1SDimitry Andric assert(Op.isReg() && Op.getReg() == AMDGPU::SCC && Op.isUse()); 7180fe6060f1SDimitry Andric 7181fe6060f1SDimitry Andric MachineInstr *SCCUseInst = Op.getParent(); 7182*81ad6265SDimitry Andric // Look for a preceding instruction that either defines VCC or SCC. If VCC 7183fe6060f1SDimitry Andric // then there is nothing to do because the defining instruction has been 7184fe6060f1SDimitry Andric // converted to a VALU already. If SCC then that instruction needs to be 7185fe6060f1SDimitry Andric // converted to a VALU. 7186fe6060f1SDimitry Andric for (MachineInstr &MI : 7187fe6060f1SDimitry Andric make_range(std::next(MachineBasicBlock::reverse_iterator(SCCUseInst)), 7188fe6060f1SDimitry Andric SCCUseInst->getParent()->rend())) { 7189fe6060f1SDimitry Andric if (MI.modifiesRegister(AMDGPU::VCC, &RI)) 7190fe6060f1SDimitry Andric break; 7191fe6060f1SDimitry Andric if (MI.definesRegister(AMDGPU::SCC, &RI)) { 7192fe6060f1SDimitry Andric Worklist.insert(&MI); 7193fe6060f1SDimitry Andric break; 7194fe6060f1SDimitry Andric } 7195fe6060f1SDimitry Andric } 7196fe6060f1SDimitry Andric } 7197fe6060f1SDimitry Andric 71980b57cec5SDimitry Andric const TargetRegisterClass *SIInstrInfo::getDestEquivalentVGPRClass( 71990b57cec5SDimitry Andric const MachineInstr &Inst) const { 72000b57cec5SDimitry Andric const TargetRegisterClass *NewDstRC = getOpRegClass(Inst, 0); 72010b57cec5SDimitry Andric 72020b57cec5SDimitry Andric switch (Inst.getOpcode()) { 72030b57cec5SDimitry Andric // For target instructions, getOpRegClass just returns the virtual register 72040b57cec5SDimitry Andric // class associated with the operand, so we need to find an equivalent VGPR 72050b57cec5SDimitry Andric // register class in order to move the instruction to the VALU. 72060b57cec5SDimitry Andric case AMDGPU::COPY: 72070b57cec5SDimitry Andric case AMDGPU::PHI: 72080b57cec5SDimitry Andric case AMDGPU::REG_SEQUENCE: 72090b57cec5SDimitry Andric case AMDGPU::INSERT_SUBREG: 72100b57cec5SDimitry Andric case AMDGPU::WQM: 72118bcb0991SDimitry Andric case AMDGPU::SOFT_WQM: 7212fe6060f1SDimitry Andric case AMDGPU::STRICT_WWM: 7213fe6060f1SDimitry Andric case AMDGPU::STRICT_WQM: { 72140b57cec5SDimitry Andric const TargetRegisterClass *SrcRC = getOpRegClass(Inst, 1); 72154824e7fdSDimitry Andric if (RI.isAGPRClass(SrcRC)) { 72164824e7fdSDimitry Andric if (RI.isAGPRClass(NewDstRC)) 72170b57cec5SDimitry Andric return nullptr; 72180b57cec5SDimitry Andric 72198bcb0991SDimitry Andric switch (Inst.getOpcode()) { 72208bcb0991SDimitry Andric case AMDGPU::PHI: 72218bcb0991SDimitry Andric case AMDGPU::REG_SEQUENCE: 72228bcb0991SDimitry Andric case AMDGPU::INSERT_SUBREG: 72230b57cec5SDimitry Andric NewDstRC = RI.getEquivalentAGPRClass(NewDstRC); 72248bcb0991SDimitry Andric break; 72258bcb0991SDimitry Andric default: 72268bcb0991SDimitry Andric NewDstRC = RI.getEquivalentVGPRClass(NewDstRC); 72278bcb0991SDimitry Andric } 72288bcb0991SDimitry Andric 72290b57cec5SDimitry Andric if (!NewDstRC) 72300b57cec5SDimitry Andric return nullptr; 72310b57cec5SDimitry Andric } else { 72324824e7fdSDimitry Andric if (RI.isVGPRClass(NewDstRC) || NewDstRC == &AMDGPU::VReg_1RegClass) 72330b57cec5SDimitry Andric return nullptr; 72340b57cec5SDimitry Andric 72350b57cec5SDimitry Andric NewDstRC = RI.getEquivalentVGPRClass(NewDstRC); 72360b57cec5SDimitry Andric if (!NewDstRC) 72370b57cec5SDimitry Andric return nullptr; 72380b57cec5SDimitry Andric } 72390b57cec5SDimitry Andric 72400b57cec5SDimitry Andric return NewDstRC; 72410b57cec5SDimitry Andric } 72420b57cec5SDimitry Andric default: 72430b57cec5SDimitry Andric return NewDstRC; 72440b57cec5SDimitry Andric } 72450b57cec5SDimitry Andric } 72460b57cec5SDimitry Andric 72470b57cec5SDimitry Andric // Find the one SGPR operand we are allowed to use. 72485ffd83dbSDimitry Andric Register SIInstrInfo::findUsedSGPR(const MachineInstr &MI, 72490b57cec5SDimitry Andric int OpIndices[3]) const { 72500b57cec5SDimitry Andric const MCInstrDesc &Desc = MI.getDesc(); 72510b57cec5SDimitry Andric 72520b57cec5SDimitry Andric // Find the one SGPR operand we are allowed to use. 72530b57cec5SDimitry Andric // 72540b57cec5SDimitry Andric // First we need to consider the instruction's operand requirements before 72550b57cec5SDimitry Andric // legalizing. Some operands are required to be SGPRs, such as implicit uses 72560b57cec5SDimitry Andric // of VCC, but we are still bound by the constant bus requirement to only use 72570b57cec5SDimitry Andric // one. 72580b57cec5SDimitry Andric // 72590b57cec5SDimitry Andric // If the operand's class is an SGPR, we can never move it. 72600b57cec5SDimitry Andric 72615ffd83dbSDimitry Andric Register SGPRReg = findImplicitSGPRRead(MI); 72620b57cec5SDimitry Andric if (SGPRReg != AMDGPU::NoRegister) 72630b57cec5SDimitry Andric return SGPRReg; 72640b57cec5SDimitry Andric 72655ffd83dbSDimitry Andric Register UsedSGPRs[3] = { AMDGPU::NoRegister }; 72660b57cec5SDimitry Andric const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo(); 72670b57cec5SDimitry Andric 72680b57cec5SDimitry Andric for (unsigned i = 0; i < 3; ++i) { 72690b57cec5SDimitry Andric int Idx = OpIndices[i]; 72700b57cec5SDimitry Andric if (Idx == -1) 72710b57cec5SDimitry Andric break; 72720b57cec5SDimitry Andric 72730b57cec5SDimitry Andric const MachineOperand &MO = MI.getOperand(Idx); 72740b57cec5SDimitry Andric if (!MO.isReg()) 72750b57cec5SDimitry Andric continue; 72760b57cec5SDimitry Andric 72770b57cec5SDimitry Andric // Is this operand statically required to be an SGPR based on the operand 72780b57cec5SDimitry Andric // constraints? 72790b57cec5SDimitry Andric const TargetRegisterClass *OpRC = RI.getRegClass(Desc.OpInfo[Idx].RegClass); 72800b57cec5SDimitry Andric bool IsRequiredSGPR = RI.isSGPRClass(OpRC); 72810b57cec5SDimitry Andric if (IsRequiredSGPR) 72820b57cec5SDimitry Andric return MO.getReg(); 72830b57cec5SDimitry Andric 72840b57cec5SDimitry Andric // If this could be a VGPR or an SGPR, Check the dynamic register class. 72858bcb0991SDimitry Andric Register Reg = MO.getReg(); 72860b57cec5SDimitry Andric const TargetRegisterClass *RegRC = MRI.getRegClass(Reg); 72870b57cec5SDimitry Andric if (RI.isSGPRClass(RegRC)) 72880b57cec5SDimitry Andric UsedSGPRs[i] = Reg; 72890b57cec5SDimitry Andric } 72900b57cec5SDimitry Andric 72910b57cec5SDimitry Andric // We don't have a required SGPR operand, so we have a bit more freedom in 72920b57cec5SDimitry Andric // selecting operands to move. 72930b57cec5SDimitry Andric 72940b57cec5SDimitry Andric // Try to select the most used SGPR. If an SGPR is equal to one of the 72950b57cec5SDimitry Andric // others, we choose that. 72960b57cec5SDimitry Andric // 72970b57cec5SDimitry Andric // e.g. 72980b57cec5SDimitry Andric // V_FMA_F32 v0, s0, s0, s0 -> No moves 72990b57cec5SDimitry Andric // V_FMA_F32 v0, s0, s1, s0 -> Move s1 73000b57cec5SDimitry Andric 73010b57cec5SDimitry Andric // TODO: If some of the operands are 64-bit SGPRs and some 32, we should 73020b57cec5SDimitry Andric // prefer those. 73030b57cec5SDimitry Andric 73040b57cec5SDimitry Andric if (UsedSGPRs[0] != AMDGPU::NoRegister) { 73050b57cec5SDimitry Andric if (UsedSGPRs[0] == UsedSGPRs[1] || UsedSGPRs[0] == UsedSGPRs[2]) 73060b57cec5SDimitry Andric SGPRReg = UsedSGPRs[0]; 73070b57cec5SDimitry Andric } 73080b57cec5SDimitry Andric 73090b57cec5SDimitry Andric if (SGPRReg == AMDGPU::NoRegister && UsedSGPRs[1] != AMDGPU::NoRegister) { 73100b57cec5SDimitry Andric if (UsedSGPRs[1] == UsedSGPRs[2]) 73110b57cec5SDimitry Andric SGPRReg = UsedSGPRs[1]; 73120b57cec5SDimitry Andric } 73130b57cec5SDimitry Andric 73140b57cec5SDimitry Andric return SGPRReg; 73150b57cec5SDimitry Andric } 73160b57cec5SDimitry Andric 73170b57cec5SDimitry Andric MachineOperand *SIInstrInfo::getNamedOperand(MachineInstr &MI, 73180b57cec5SDimitry Andric unsigned OperandName) const { 73190b57cec5SDimitry Andric int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), OperandName); 73200b57cec5SDimitry Andric if (Idx == -1) 73210b57cec5SDimitry Andric return nullptr; 73220b57cec5SDimitry Andric 73230b57cec5SDimitry Andric return &MI.getOperand(Idx); 73240b57cec5SDimitry Andric } 73250b57cec5SDimitry Andric 73260b57cec5SDimitry Andric uint64_t SIInstrInfo::getDefaultRsrcDataFormat() const { 73270b57cec5SDimitry Andric if (ST.getGeneration() >= AMDGPUSubtarget::GFX10) { 7328*81ad6265SDimitry Andric int64_t Format = ST.getGeneration() >= AMDGPUSubtarget::GFX11 ? 7329*81ad6265SDimitry Andric AMDGPU::UfmtGFX11::UFMT_32_FLOAT : 7330*81ad6265SDimitry Andric AMDGPU::UfmtGFX10::UFMT_32_FLOAT; 7331*81ad6265SDimitry Andric return (Format << 44) | 73320b57cec5SDimitry Andric (1ULL << 56) | // RESOURCE_LEVEL = 1 73330b57cec5SDimitry Andric (3ULL << 60); // OOB_SELECT = 3 73340b57cec5SDimitry Andric } 73350b57cec5SDimitry Andric 73360b57cec5SDimitry Andric uint64_t RsrcDataFormat = AMDGPU::RSRC_DATA_FORMAT; 73370b57cec5SDimitry Andric if (ST.isAmdHsaOS()) { 73380b57cec5SDimitry Andric // Set ATC = 1. GFX9 doesn't have this bit. 73390b57cec5SDimitry Andric if (ST.getGeneration() <= AMDGPUSubtarget::VOLCANIC_ISLANDS) 73400b57cec5SDimitry Andric RsrcDataFormat |= (1ULL << 56); 73410b57cec5SDimitry Andric 73420b57cec5SDimitry Andric // Set MTYPE = 2 (MTYPE_UC = uncached). GFX9 doesn't have this. 73430b57cec5SDimitry Andric // BTW, it disables TC L2 and therefore decreases performance. 73440b57cec5SDimitry Andric if (ST.getGeneration() == AMDGPUSubtarget::VOLCANIC_ISLANDS) 73450b57cec5SDimitry Andric RsrcDataFormat |= (2ULL << 59); 73460b57cec5SDimitry Andric } 73470b57cec5SDimitry Andric 73480b57cec5SDimitry Andric return RsrcDataFormat; 73490b57cec5SDimitry Andric } 73500b57cec5SDimitry Andric 73510b57cec5SDimitry Andric uint64_t SIInstrInfo::getScratchRsrcWords23() const { 73520b57cec5SDimitry Andric uint64_t Rsrc23 = getDefaultRsrcDataFormat() | 73530b57cec5SDimitry Andric AMDGPU::RSRC_TID_ENABLE | 73540b57cec5SDimitry Andric 0xffffffff; // Size; 73550b57cec5SDimitry Andric 73560b57cec5SDimitry Andric // GFX9 doesn't have ELEMENT_SIZE. 73570b57cec5SDimitry Andric if (ST.getGeneration() <= AMDGPUSubtarget::VOLCANIC_ISLANDS) { 7358e8d8bef9SDimitry Andric uint64_t EltSizeValue = Log2_32(ST.getMaxPrivateElementSize(true)) - 1; 73590b57cec5SDimitry Andric Rsrc23 |= EltSizeValue << AMDGPU::RSRC_ELEMENT_SIZE_SHIFT; 73600b57cec5SDimitry Andric } 73610b57cec5SDimitry Andric 73620b57cec5SDimitry Andric // IndexStride = 64 / 32. 73630b57cec5SDimitry Andric uint64_t IndexStride = ST.getWavefrontSize() == 64 ? 3 : 2; 73640b57cec5SDimitry Andric Rsrc23 |= IndexStride << AMDGPU::RSRC_INDEX_STRIDE_SHIFT; 73650b57cec5SDimitry Andric 73660b57cec5SDimitry Andric // If TID_ENABLE is set, DATA_FORMAT specifies stride bits [14:17]. 73670b57cec5SDimitry Andric // Clear them unless we want a huge stride. 73680b57cec5SDimitry Andric if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS && 73690b57cec5SDimitry Andric ST.getGeneration() <= AMDGPUSubtarget::GFX9) 73700b57cec5SDimitry Andric Rsrc23 &= ~AMDGPU::RSRC_DATA_FORMAT; 73710b57cec5SDimitry Andric 73720b57cec5SDimitry Andric return Rsrc23; 73730b57cec5SDimitry Andric } 73740b57cec5SDimitry Andric 73750b57cec5SDimitry Andric bool SIInstrInfo::isLowLatencyInstruction(const MachineInstr &MI) const { 73760b57cec5SDimitry Andric unsigned Opc = MI.getOpcode(); 73770b57cec5SDimitry Andric 73780b57cec5SDimitry Andric return isSMRD(Opc); 73790b57cec5SDimitry Andric } 73800b57cec5SDimitry Andric 73815ffd83dbSDimitry Andric bool SIInstrInfo::isHighLatencyDef(int Opc) const { 73825ffd83dbSDimitry Andric return get(Opc).mayLoad() && 73835ffd83dbSDimitry Andric (isMUBUF(Opc) || isMTBUF(Opc) || isMIMG(Opc) || isFLAT(Opc)); 73840b57cec5SDimitry Andric } 73850b57cec5SDimitry Andric 73860b57cec5SDimitry Andric unsigned SIInstrInfo::isStackAccess(const MachineInstr &MI, 73870b57cec5SDimitry Andric int &FrameIndex) const { 73880b57cec5SDimitry Andric const MachineOperand *Addr = getNamedOperand(MI, AMDGPU::OpName::vaddr); 73890b57cec5SDimitry Andric if (!Addr || !Addr->isFI()) 73900b57cec5SDimitry Andric return AMDGPU::NoRegister; 73910b57cec5SDimitry Andric 73920b57cec5SDimitry Andric assert(!MI.memoperands_empty() && 73930b57cec5SDimitry Andric (*MI.memoperands_begin())->getAddrSpace() == AMDGPUAS::PRIVATE_ADDRESS); 73940b57cec5SDimitry Andric 73950b57cec5SDimitry Andric FrameIndex = Addr->getIndex(); 73960b57cec5SDimitry Andric return getNamedOperand(MI, AMDGPU::OpName::vdata)->getReg(); 73970b57cec5SDimitry Andric } 73980b57cec5SDimitry Andric 73990b57cec5SDimitry Andric unsigned SIInstrInfo::isSGPRStackAccess(const MachineInstr &MI, 74000b57cec5SDimitry Andric int &FrameIndex) const { 74010b57cec5SDimitry Andric const MachineOperand *Addr = getNamedOperand(MI, AMDGPU::OpName::addr); 74020b57cec5SDimitry Andric assert(Addr && Addr->isFI()); 74030b57cec5SDimitry Andric FrameIndex = Addr->getIndex(); 74040b57cec5SDimitry Andric return getNamedOperand(MI, AMDGPU::OpName::data)->getReg(); 74050b57cec5SDimitry Andric } 74060b57cec5SDimitry Andric 74070b57cec5SDimitry Andric unsigned SIInstrInfo::isLoadFromStackSlot(const MachineInstr &MI, 74080b57cec5SDimitry Andric int &FrameIndex) const { 74090b57cec5SDimitry Andric if (!MI.mayLoad()) 74100b57cec5SDimitry Andric return AMDGPU::NoRegister; 74110b57cec5SDimitry Andric 74120b57cec5SDimitry Andric if (isMUBUF(MI) || isVGPRSpill(MI)) 74130b57cec5SDimitry Andric return isStackAccess(MI, FrameIndex); 74140b57cec5SDimitry Andric 74150b57cec5SDimitry Andric if (isSGPRSpill(MI)) 74160b57cec5SDimitry Andric return isSGPRStackAccess(MI, FrameIndex); 74170b57cec5SDimitry Andric 74180b57cec5SDimitry Andric return AMDGPU::NoRegister; 74190b57cec5SDimitry Andric } 74200b57cec5SDimitry Andric 74210b57cec5SDimitry Andric unsigned SIInstrInfo::isStoreToStackSlot(const MachineInstr &MI, 74220b57cec5SDimitry Andric int &FrameIndex) const { 74230b57cec5SDimitry Andric if (!MI.mayStore()) 74240b57cec5SDimitry Andric return AMDGPU::NoRegister; 74250b57cec5SDimitry Andric 74260b57cec5SDimitry Andric if (isMUBUF(MI) || isVGPRSpill(MI)) 74270b57cec5SDimitry Andric return isStackAccess(MI, FrameIndex); 74280b57cec5SDimitry Andric 74290b57cec5SDimitry Andric if (isSGPRSpill(MI)) 74300b57cec5SDimitry Andric return isSGPRStackAccess(MI, FrameIndex); 74310b57cec5SDimitry Andric 74320b57cec5SDimitry Andric return AMDGPU::NoRegister; 74330b57cec5SDimitry Andric } 74340b57cec5SDimitry Andric 74350b57cec5SDimitry Andric unsigned SIInstrInfo::getInstBundleSize(const MachineInstr &MI) const { 74360b57cec5SDimitry Andric unsigned Size = 0; 74370b57cec5SDimitry Andric MachineBasicBlock::const_instr_iterator I = MI.getIterator(); 74380b57cec5SDimitry Andric MachineBasicBlock::const_instr_iterator E = MI.getParent()->instr_end(); 74390b57cec5SDimitry Andric while (++I != E && I->isInsideBundle()) { 74400b57cec5SDimitry Andric assert(!I->isBundle() && "No nested bundle!"); 74410b57cec5SDimitry Andric Size += getInstSizeInBytes(*I); 74420b57cec5SDimitry Andric } 74430b57cec5SDimitry Andric 74440b57cec5SDimitry Andric return Size; 74450b57cec5SDimitry Andric } 74460b57cec5SDimitry Andric 74470b57cec5SDimitry Andric unsigned SIInstrInfo::getInstSizeInBytes(const MachineInstr &MI) const { 74480b57cec5SDimitry Andric unsigned Opc = MI.getOpcode(); 74490b57cec5SDimitry Andric const MCInstrDesc &Desc = getMCOpcodeFromPseudo(Opc); 74500b57cec5SDimitry Andric unsigned DescSize = Desc.getSize(); 74510b57cec5SDimitry Andric 74520b57cec5SDimitry Andric // If we have a definitive size, we can use it. Otherwise we need to inspect 74530b57cec5SDimitry Andric // the operands to know the size. 7454e8d8bef9SDimitry Andric if (isFixedSize(MI)) { 7455e8d8bef9SDimitry Andric unsigned Size = DescSize; 7456e8d8bef9SDimitry Andric 7457e8d8bef9SDimitry Andric // If we hit the buggy offset, an extra nop will be inserted in MC so 7458e8d8bef9SDimitry Andric // estimate the worst case. 7459e8d8bef9SDimitry Andric if (MI.isBranch() && ST.hasOffset3fBug()) 7460e8d8bef9SDimitry Andric Size += 4; 7461e8d8bef9SDimitry Andric 7462e8d8bef9SDimitry Andric return Size; 7463e8d8bef9SDimitry Andric } 74640b57cec5SDimitry Andric 7465349cc55cSDimitry Andric // Instructions may have a 32-bit literal encoded after them. Check 7466349cc55cSDimitry Andric // operands that could ever be literals. 74670b57cec5SDimitry Andric if (isVALU(MI) || isSALU(MI)) { 7468349cc55cSDimitry Andric if (isDPP(MI)) 74690b57cec5SDimitry Andric return DescSize; 7470349cc55cSDimitry Andric bool HasLiteral = false; 7471349cc55cSDimitry Andric for (int I = 0, E = MI.getNumExplicitOperands(); I != E; ++I) { 7472*81ad6265SDimitry Andric const MachineOperand &Op = MI.getOperand(I); 7473*81ad6265SDimitry Andric const MCOperandInfo &OpInfo = Desc.OpInfo[I]; 7474*81ad6265SDimitry Andric if (isLiteralConstantLike(Op, OpInfo)) { 7475349cc55cSDimitry Andric HasLiteral = true; 7476349cc55cSDimitry Andric break; 7477349cc55cSDimitry Andric } 7478349cc55cSDimitry Andric } 7479349cc55cSDimitry Andric return HasLiteral ? DescSize + 4 : DescSize; 74800b57cec5SDimitry Andric } 74810b57cec5SDimitry Andric 74820b57cec5SDimitry Andric // Check whether we have extra NSA words. 74830b57cec5SDimitry Andric if (isMIMG(MI)) { 74840b57cec5SDimitry Andric int VAddr0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::vaddr0); 74850b57cec5SDimitry Andric if (VAddr0Idx < 0) 74860b57cec5SDimitry Andric return 8; 74870b57cec5SDimitry Andric 74880b57cec5SDimitry Andric int RSrcIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::srsrc); 74890b57cec5SDimitry Andric return 8 + 4 * ((RSrcIdx - VAddr0Idx + 2) / 4); 74900b57cec5SDimitry Andric } 74910b57cec5SDimitry Andric 74920b57cec5SDimitry Andric switch (Opc) { 74930b57cec5SDimitry Andric case TargetOpcode::BUNDLE: 74940b57cec5SDimitry Andric return getInstBundleSize(MI); 74950b57cec5SDimitry Andric case TargetOpcode::INLINEASM: 74960b57cec5SDimitry Andric case TargetOpcode::INLINEASM_BR: { 74970b57cec5SDimitry Andric const MachineFunction *MF = MI.getParent()->getParent(); 74980b57cec5SDimitry Andric const char *AsmStr = MI.getOperand(0).getSymbolName(); 7499e8d8bef9SDimitry Andric return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo(), &ST); 75000b57cec5SDimitry Andric } 75010b57cec5SDimitry Andric default: 7502fe6060f1SDimitry Andric if (MI.isMetaInstruction()) 7503fe6060f1SDimitry Andric return 0; 75040b57cec5SDimitry Andric return DescSize; 75050b57cec5SDimitry Andric } 75060b57cec5SDimitry Andric } 75070b57cec5SDimitry Andric 75080b57cec5SDimitry Andric bool SIInstrInfo::mayAccessFlatAddressSpace(const MachineInstr &MI) const { 75090b57cec5SDimitry Andric if (!isFLAT(MI)) 75100b57cec5SDimitry Andric return false; 75110b57cec5SDimitry Andric 75120b57cec5SDimitry Andric if (MI.memoperands_empty()) 75130b57cec5SDimitry Andric return true; 75140b57cec5SDimitry Andric 75150b57cec5SDimitry Andric for (const MachineMemOperand *MMO : MI.memoperands()) { 75160b57cec5SDimitry Andric if (MMO->getAddrSpace() == AMDGPUAS::FLAT_ADDRESS) 75170b57cec5SDimitry Andric return true; 75180b57cec5SDimitry Andric } 75190b57cec5SDimitry Andric return false; 75200b57cec5SDimitry Andric } 75210b57cec5SDimitry Andric 75220b57cec5SDimitry Andric bool SIInstrInfo::isNonUniformBranchInstr(MachineInstr &Branch) const { 75230b57cec5SDimitry Andric return Branch.getOpcode() == AMDGPU::SI_NON_UNIFORM_BRCOND_PSEUDO; 75240b57cec5SDimitry Andric } 75250b57cec5SDimitry Andric 75260b57cec5SDimitry Andric void SIInstrInfo::convertNonUniformIfRegion(MachineBasicBlock *IfEntry, 75270b57cec5SDimitry Andric MachineBasicBlock *IfEnd) const { 75280b57cec5SDimitry Andric MachineBasicBlock::iterator TI = IfEntry->getFirstTerminator(); 75290b57cec5SDimitry Andric assert(TI != IfEntry->end()); 75300b57cec5SDimitry Andric 75310b57cec5SDimitry Andric MachineInstr *Branch = &(*TI); 75320b57cec5SDimitry Andric MachineFunction *MF = IfEntry->getParent(); 75330b57cec5SDimitry Andric MachineRegisterInfo &MRI = IfEntry->getParent()->getRegInfo(); 75340b57cec5SDimitry Andric 75350b57cec5SDimitry Andric if (Branch->getOpcode() == AMDGPU::SI_NON_UNIFORM_BRCOND_PSEUDO) { 75368bcb0991SDimitry Andric Register DstReg = MRI.createVirtualRegister(RI.getBoolRC()); 75370b57cec5SDimitry Andric MachineInstr *SIIF = 75380b57cec5SDimitry Andric BuildMI(*MF, Branch->getDebugLoc(), get(AMDGPU::SI_IF), DstReg) 75390b57cec5SDimitry Andric .add(Branch->getOperand(0)) 75400b57cec5SDimitry Andric .add(Branch->getOperand(1)); 75410b57cec5SDimitry Andric MachineInstr *SIEND = 75420b57cec5SDimitry Andric BuildMI(*MF, Branch->getDebugLoc(), get(AMDGPU::SI_END_CF)) 75430b57cec5SDimitry Andric .addReg(DstReg); 75440b57cec5SDimitry Andric 75450b57cec5SDimitry Andric IfEntry->erase(TI); 75460b57cec5SDimitry Andric IfEntry->insert(IfEntry->end(), SIIF); 75470b57cec5SDimitry Andric IfEnd->insert(IfEnd->getFirstNonPHI(), SIEND); 75480b57cec5SDimitry Andric } 75490b57cec5SDimitry Andric } 75500b57cec5SDimitry Andric 75510b57cec5SDimitry Andric void SIInstrInfo::convertNonUniformLoopRegion( 75520b57cec5SDimitry Andric MachineBasicBlock *LoopEntry, MachineBasicBlock *LoopEnd) const { 75530b57cec5SDimitry Andric MachineBasicBlock::iterator TI = LoopEnd->getFirstTerminator(); 75540b57cec5SDimitry Andric // We expect 2 terminators, one conditional and one unconditional. 75550b57cec5SDimitry Andric assert(TI != LoopEnd->end()); 75560b57cec5SDimitry Andric 75570b57cec5SDimitry Andric MachineInstr *Branch = &(*TI); 75580b57cec5SDimitry Andric MachineFunction *MF = LoopEnd->getParent(); 75590b57cec5SDimitry Andric MachineRegisterInfo &MRI = LoopEnd->getParent()->getRegInfo(); 75600b57cec5SDimitry Andric 75610b57cec5SDimitry Andric if (Branch->getOpcode() == AMDGPU::SI_NON_UNIFORM_BRCOND_PSEUDO) { 75620b57cec5SDimitry Andric 75638bcb0991SDimitry Andric Register DstReg = MRI.createVirtualRegister(RI.getBoolRC()); 75648bcb0991SDimitry Andric Register BackEdgeReg = MRI.createVirtualRegister(RI.getBoolRC()); 75650b57cec5SDimitry Andric MachineInstrBuilder HeaderPHIBuilder = 75660b57cec5SDimitry Andric BuildMI(*(MF), Branch->getDebugLoc(), get(TargetOpcode::PHI), DstReg); 7567349cc55cSDimitry Andric for (MachineBasicBlock *PMBB : LoopEntry->predecessors()) { 7568349cc55cSDimitry Andric if (PMBB == LoopEnd) { 75690b57cec5SDimitry Andric HeaderPHIBuilder.addReg(BackEdgeReg); 75700b57cec5SDimitry Andric } else { 75718bcb0991SDimitry Andric Register ZeroReg = MRI.createVirtualRegister(RI.getBoolRC()); 75720b57cec5SDimitry Andric materializeImmediate(*PMBB, PMBB->getFirstTerminator(), DebugLoc(), 75730b57cec5SDimitry Andric ZeroReg, 0); 75740b57cec5SDimitry Andric HeaderPHIBuilder.addReg(ZeroReg); 75750b57cec5SDimitry Andric } 7576349cc55cSDimitry Andric HeaderPHIBuilder.addMBB(PMBB); 75770b57cec5SDimitry Andric } 75780b57cec5SDimitry Andric MachineInstr *HeaderPhi = HeaderPHIBuilder; 75790b57cec5SDimitry Andric MachineInstr *SIIFBREAK = BuildMI(*(MF), Branch->getDebugLoc(), 75800b57cec5SDimitry Andric get(AMDGPU::SI_IF_BREAK), BackEdgeReg) 75810b57cec5SDimitry Andric .addReg(DstReg) 75820b57cec5SDimitry Andric .add(Branch->getOperand(0)); 75830b57cec5SDimitry Andric MachineInstr *SILOOP = 75840b57cec5SDimitry Andric BuildMI(*(MF), Branch->getDebugLoc(), get(AMDGPU::SI_LOOP)) 75850b57cec5SDimitry Andric .addReg(BackEdgeReg) 75860b57cec5SDimitry Andric .addMBB(LoopEntry); 75870b57cec5SDimitry Andric 75880b57cec5SDimitry Andric LoopEntry->insert(LoopEntry->begin(), HeaderPhi); 75890b57cec5SDimitry Andric LoopEnd->erase(TI); 75900b57cec5SDimitry Andric LoopEnd->insert(LoopEnd->end(), SIIFBREAK); 75910b57cec5SDimitry Andric LoopEnd->insert(LoopEnd->end(), SILOOP); 75920b57cec5SDimitry Andric } 75930b57cec5SDimitry Andric } 75940b57cec5SDimitry Andric 75950b57cec5SDimitry Andric ArrayRef<std::pair<int, const char *>> 75960b57cec5SDimitry Andric SIInstrInfo::getSerializableTargetIndices() const { 75970b57cec5SDimitry Andric static const std::pair<int, const char *> TargetIndices[] = { 75980b57cec5SDimitry Andric {AMDGPU::TI_CONSTDATA_START, "amdgpu-constdata-start"}, 75990b57cec5SDimitry Andric {AMDGPU::TI_SCRATCH_RSRC_DWORD0, "amdgpu-scratch-rsrc-dword0"}, 76000b57cec5SDimitry Andric {AMDGPU::TI_SCRATCH_RSRC_DWORD1, "amdgpu-scratch-rsrc-dword1"}, 76010b57cec5SDimitry Andric {AMDGPU::TI_SCRATCH_RSRC_DWORD2, "amdgpu-scratch-rsrc-dword2"}, 76020b57cec5SDimitry Andric {AMDGPU::TI_SCRATCH_RSRC_DWORD3, "amdgpu-scratch-rsrc-dword3"}}; 76030b57cec5SDimitry Andric return makeArrayRef(TargetIndices); 76040b57cec5SDimitry Andric } 76050b57cec5SDimitry Andric 76060b57cec5SDimitry Andric /// This is used by the post-RA scheduler (SchedulePostRAList.cpp). The 76070b57cec5SDimitry Andric /// post-RA version of misched uses CreateTargetMIHazardRecognizer. 76080b57cec5SDimitry Andric ScheduleHazardRecognizer * 76090b57cec5SDimitry Andric SIInstrInfo::CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II, 76100b57cec5SDimitry Andric const ScheduleDAG *DAG) const { 76110b57cec5SDimitry Andric return new GCNHazardRecognizer(DAG->MF); 76120b57cec5SDimitry Andric } 76130b57cec5SDimitry Andric 76140b57cec5SDimitry Andric /// This is the hazard recognizer used at -O0 by the PostRAHazardRecognizer 76150b57cec5SDimitry Andric /// pass. 76160b57cec5SDimitry Andric ScheduleHazardRecognizer * 76170b57cec5SDimitry Andric SIInstrInfo::CreateTargetPostRAHazardRecognizer(const MachineFunction &MF) const { 76180b57cec5SDimitry Andric return new GCNHazardRecognizer(MF); 76190b57cec5SDimitry Andric } 76200b57cec5SDimitry Andric 7621349cc55cSDimitry Andric // Called during: 7622349cc55cSDimitry Andric // - pre-RA scheduling and post-RA scheduling 7623349cc55cSDimitry Andric ScheduleHazardRecognizer * 7624349cc55cSDimitry Andric SIInstrInfo::CreateTargetMIHazardRecognizer(const InstrItineraryData *II, 7625349cc55cSDimitry Andric const ScheduleDAGMI *DAG) const { 7626349cc55cSDimitry Andric // Borrowed from Arm Target 7627349cc55cSDimitry Andric // We would like to restrict this hazard recognizer to only 7628349cc55cSDimitry Andric // post-RA scheduling; we can tell that we're post-RA because we don't 7629349cc55cSDimitry Andric // track VRegLiveness. 7630349cc55cSDimitry Andric if (!DAG->hasVRegLiveness()) 7631349cc55cSDimitry Andric return new GCNHazardRecognizer(DAG->MF); 7632349cc55cSDimitry Andric return TargetInstrInfo::CreateTargetMIHazardRecognizer(II, DAG); 7633349cc55cSDimitry Andric } 7634349cc55cSDimitry Andric 76350b57cec5SDimitry Andric std::pair<unsigned, unsigned> 76360b57cec5SDimitry Andric SIInstrInfo::decomposeMachineOperandsTargetFlags(unsigned TF) const { 76370b57cec5SDimitry Andric return std::make_pair(TF & MO_MASK, TF & ~MO_MASK); 76380b57cec5SDimitry Andric } 76390b57cec5SDimitry Andric 76400b57cec5SDimitry Andric ArrayRef<std::pair<unsigned, const char *>> 76410b57cec5SDimitry Andric SIInstrInfo::getSerializableDirectMachineOperandTargetFlags() const { 76420b57cec5SDimitry Andric static const std::pair<unsigned, const char *> TargetFlags[] = { 76430b57cec5SDimitry Andric { MO_GOTPCREL, "amdgpu-gotprel" }, 76440b57cec5SDimitry Andric { MO_GOTPCREL32_LO, "amdgpu-gotprel32-lo" }, 76450b57cec5SDimitry Andric { MO_GOTPCREL32_HI, "amdgpu-gotprel32-hi" }, 76460b57cec5SDimitry Andric { MO_REL32_LO, "amdgpu-rel32-lo" }, 76470b57cec5SDimitry Andric { MO_REL32_HI, "amdgpu-rel32-hi" }, 76480b57cec5SDimitry Andric { MO_ABS32_LO, "amdgpu-abs32-lo" }, 76490b57cec5SDimitry Andric { MO_ABS32_HI, "amdgpu-abs32-hi" }, 76500b57cec5SDimitry Andric }; 76510b57cec5SDimitry Andric 76520b57cec5SDimitry Andric return makeArrayRef(TargetFlags); 76530b57cec5SDimitry Andric } 76540b57cec5SDimitry Andric 7655*81ad6265SDimitry Andric ArrayRef<std::pair<MachineMemOperand::Flags, const char *>> 7656*81ad6265SDimitry Andric SIInstrInfo::getSerializableMachineMemOperandTargetFlags() const { 7657*81ad6265SDimitry Andric static const std::pair<MachineMemOperand::Flags, const char *> TargetFlags[] = 7658*81ad6265SDimitry Andric { 7659*81ad6265SDimitry Andric {MONoClobber, "amdgpu-noclobber"}, 7660*81ad6265SDimitry Andric }; 7661*81ad6265SDimitry Andric 7662*81ad6265SDimitry Andric return makeArrayRef(TargetFlags); 7663*81ad6265SDimitry Andric } 7664*81ad6265SDimitry Andric 76650b57cec5SDimitry Andric bool SIInstrInfo::isBasicBlockPrologue(const MachineInstr &MI) const { 76660b57cec5SDimitry Andric return !MI.isTerminator() && MI.getOpcode() != AMDGPU::COPY && 76670b57cec5SDimitry Andric MI.modifiesRegister(AMDGPU::EXEC, &RI); 76680b57cec5SDimitry Andric } 76690b57cec5SDimitry Andric 76700b57cec5SDimitry Andric MachineInstrBuilder 76710b57cec5SDimitry Andric SIInstrInfo::getAddNoCarry(MachineBasicBlock &MBB, 76720b57cec5SDimitry Andric MachineBasicBlock::iterator I, 76730b57cec5SDimitry Andric const DebugLoc &DL, 76745ffd83dbSDimitry Andric Register DestReg) const { 76750b57cec5SDimitry Andric if (ST.hasAddNoCarry()) 76760b57cec5SDimitry Andric return BuildMI(MBB, I, DL, get(AMDGPU::V_ADD_U32_e64), DestReg); 76770b57cec5SDimitry Andric 76780b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 76798bcb0991SDimitry Andric Register UnusedCarry = MRI.createVirtualRegister(RI.getBoolRC()); 76800b57cec5SDimitry Andric MRI.setRegAllocationHint(UnusedCarry, 0, RI.getVCC()); 76810b57cec5SDimitry Andric 7682e8d8bef9SDimitry Andric return BuildMI(MBB, I, DL, get(AMDGPU::V_ADD_CO_U32_e64), DestReg) 76830b57cec5SDimitry Andric .addReg(UnusedCarry, RegState::Define | RegState::Dead); 76840b57cec5SDimitry Andric } 76850b57cec5SDimitry Andric 76868bcb0991SDimitry Andric MachineInstrBuilder SIInstrInfo::getAddNoCarry(MachineBasicBlock &MBB, 76878bcb0991SDimitry Andric MachineBasicBlock::iterator I, 76888bcb0991SDimitry Andric const DebugLoc &DL, 76898bcb0991SDimitry Andric Register DestReg, 76908bcb0991SDimitry Andric RegScavenger &RS) const { 76918bcb0991SDimitry Andric if (ST.hasAddNoCarry()) 76928bcb0991SDimitry Andric return BuildMI(MBB, I, DL, get(AMDGPU::V_ADD_U32_e32), DestReg); 76938bcb0991SDimitry Andric 7694480093f4SDimitry Andric // If available, prefer to use vcc. 7695480093f4SDimitry Andric Register UnusedCarry = !RS.isRegUsed(AMDGPU::VCC) 7696480093f4SDimitry Andric ? Register(RI.getVCC()) 7697480093f4SDimitry Andric : RS.scavengeRegister(RI.getBoolRC(), I, 0, false); 7698480093f4SDimitry Andric 76998bcb0991SDimitry Andric // TODO: Users need to deal with this. 77008bcb0991SDimitry Andric if (!UnusedCarry.isValid()) 77018bcb0991SDimitry Andric return MachineInstrBuilder(); 77028bcb0991SDimitry Andric 7703e8d8bef9SDimitry Andric return BuildMI(MBB, I, DL, get(AMDGPU::V_ADD_CO_U32_e64), DestReg) 77048bcb0991SDimitry Andric .addReg(UnusedCarry, RegState::Define | RegState::Dead); 77058bcb0991SDimitry Andric } 77068bcb0991SDimitry Andric 77070b57cec5SDimitry Andric bool SIInstrInfo::isKillTerminator(unsigned Opcode) { 77080b57cec5SDimitry Andric switch (Opcode) { 77090b57cec5SDimitry Andric case AMDGPU::SI_KILL_F32_COND_IMM_TERMINATOR: 77100b57cec5SDimitry Andric case AMDGPU::SI_KILL_I1_TERMINATOR: 77110b57cec5SDimitry Andric return true; 77120b57cec5SDimitry Andric default: 77130b57cec5SDimitry Andric return false; 77140b57cec5SDimitry Andric } 77150b57cec5SDimitry Andric } 77160b57cec5SDimitry Andric 77170b57cec5SDimitry Andric const MCInstrDesc &SIInstrInfo::getKillTerminatorFromPseudo(unsigned Opcode) const { 77180b57cec5SDimitry Andric switch (Opcode) { 77190b57cec5SDimitry Andric case AMDGPU::SI_KILL_F32_COND_IMM_PSEUDO: 77200b57cec5SDimitry Andric return get(AMDGPU::SI_KILL_F32_COND_IMM_TERMINATOR); 77210b57cec5SDimitry Andric case AMDGPU::SI_KILL_I1_PSEUDO: 77220b57cec5SDimitry Andric return get(AMDGPU::SI_KILL_I1_TERMINATOR); 77230b57cec5SDimitry Andric default: 77240b57cec5SDimitry Andric llvm_unreachable("invalid opcode, expected SI_KILL_*_PSEUDO"); 77250b57cec5SDimitry Andric } 77260b57cec5SDimitry Andric } 77270b57cec5SDimitry Andric 77280b57cec5SDimitry Andric void SIInstrInfo::fixImplicitOperands(MachineInstr &MI) const { 77290b57cec5SDimitry Andric if (!ST.isWave32()) 77300b57cec5SDimitry Andric return; 77310b57cec5SDimitry Andric 77320b57cec5SDimitry Andric for (auto &Op : MI.implicit_operands()) { 77330b57cec5SDimitry Andric if (Op.isReg() && Op.getReg() == AMDGPU::VCC) 77340b57cec5SDimitry Andric Op.setReg(AMDGPU::VCC_LO); 77350b57cec5SDimitry Andric } 77360b57cec5SDimitry Andric } 77370b57cec5SDimitry Andric 77380b57cec5SDimitry Andric bool SIInstrInfo::isBufferSMRD(const MachineInstr &MI) const { 77390b57cec5SDimitry Andric if (!isSMRD(MI)) 77400b57cec5SDimitry Andric return false; 77410b57cec5SDimitry Andric 77420b57cec5SDimitry Andric // Check that it is using a buffer resource. 77430b57cec5SDimitry Andric int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sbase); 77440b57cec5SDimitry Andric if (Idx == -1) // e.g. s_memtime 77450b57cec5SDimitry Andric return false; 77460b57cec5SDimitry Andric 77470b57cec5SDimitry Andric const auto RCID = MI.getDesc().OpInfo[Idx].RegClass; 77488bcb0991SDimitry Andric return RI.getRegClass(RCID)->hasSubClassEq(&AMDGPU::SGPR_128RegClass); 77498bcb0991SDimitry Andric } 77508bcb0991SDimitry Andric 7751fe6060f1SDimitry Andric // Depending on the used address space and instructions, some immediate offsets 7752fe6060f1SDimitry Andric // are allowed and some are not. 7753fe6060f1SDimitry Andric // In general, flat instruction offsets can only be non-negative, global and 7754fe6060f1SDimitry Andric // scratch instruction offsets can also be negative. 7755fe6060f1SDimitry Andric // 7756fe6060f1SDimitry Andric // There are several bugs related to these offsets: 7757fe6060f1SDimitry Andric // On gfx10.1, flat instructions that go into the global address space cannot 7758fe6060f1SDimitry Andric // use an offset. 7759fe6060f1SDimitry Andric // 7760fe6060f1SDimitry Andric // For scratch instructions, the address can be either an SGPR or a VGPR. 7761fe6060f1SDimitry Andric // The following offsets can be used, depending on the architecture (x means 7762fe6060f1SDimitry Andric // cannot be used): 7763fe6060f1SDimitry Andric // +----------------------------+------+------+ 7764fe6060f1SDimitry Andric // | Address-Mode | SGPR | VGPR | 7765fe6060f1SDimitry Andric // +----------------------------+------+------+ 7766fe6060f1SDimitry Andric // | gfx9 | | | 7767fe6060f1SDimitry Andric // | negative, 4-aligned offset | x | ok | 7768fe6060f1SDimitry Andric // | negative, unaligned offset | x | ok | 7769fe6060f1SDimitry Andric // +----------------------------+------+------+ 7770fe6060f1SDimitry Andric // | gfx10 | | | 7771fe6060f1SDimitry Andric // | negative, 4-aligned offset | ok | ok | 7772fe6060f1SDimitry Andric // | negative, unaligned offset | ok | x | 7773fe6060f1SDimitry Andric // +----------------------------+------+------+ 7774fe6060f1SDimitry Andric // | gfx10.3 | | | 7775fe6060f1SDimitry Andric // | negative, 4-aligned offset | ok | ok | 7776fe6060f1SDimitry Andric // | negative, unaligned offset | ok | ok | 7777fe6060f1SDimitry Andric // +----------------------------+------+------+ 7778fe6060f1SDimitry Andric // 7779fe6060f1SDimitry Andric // This function ignores the addressing mode, so if an offset cannot be used in 7780fe6060f1SDimitry Andric // one addressing mode, it is considered illegal. 77810b57cec5SDimitry Andric bool SIInstrInfo::isLegalFLATOffset(int64_t Offset, unsigned AddrSpace, 7782fe6060f1SDimitry Andric uint64_t FlatVariant) const { 77830b57cec5SDimitry Andric // TODO: Should 0 be special cased? 77840b57cec5SDimitry Andric if (!ST.hasFlatInstOffsets()) 77850b57cec5SDimitry Andric return false; 77860b57cec5SDimitry Andric 7787fe6060f1SDimitry Andric if (ST.hasFlatSegmentOffsetBug() && FlatVariant == SIInstrFlags::FLAT && 7788fe6060f1SDimitry Andric (AddrSpace == AMDGPUAS::FLAT_ADDRESS || 7789fe6060f1SDimitry Andric AddrSpace == AMDGPUAS::GLOBAL_ADDRESS)) 77900b57cec5SDimitry Andric return false; 77910b57cec5SDimitry Andric 7792fe6060f1SDimitry Andric bool Signed = FlatVariant != SIInstrFlags::FLAT; 7793fe6060f1SDimitry Andric if (ST.hasNegativeScratchOffsetBug() && 7794fe6060f1SDimitry Andric FlatVariant == SIInstrFlags::FlatScratch) 7795fe6060f1SDimitry Andric Signed = false; 7796fe6060f1SDimitry Andric if (ST.hasNegativeUnalignedScratchOffsetBug() && 7797fe6060f1SDimitry Andric FlatVariant == SIInstrFlags::FlatScratch && Offset < 0 && 7798fe6060f1SDimitry Andric (Offset % 4) != 0) { 7799fe6060f1SDimitry Andric return false; 7800fe6060f1SDimitry Andric } 7801fe6060f1SDimitry Andric 7802e8d8bef9SDimitry Andric unsigned N = AMDGPU::getNumFlatOffsetBits(ST, Signed); 7803e8d8bef9SDimitry Andric return Signed ? isIntN(N, Offset) : isUIntN(N, Offset); 78040b57cec5SDimitry Andric } 78050b57cec5SDimitry Andric 7806fe6060f1SDimitry Andric // See comment on SIInstrInfo::isLegalFLATOffset for what is legal and what not. 7807fe6060f1SDimitry Andric std::pair<int64_t, int64_t> 7808fe6060f1SDimitry Andric SIInstrInfo::splitFlatOffset(int64_t COffsetVal, unsigned AddrSpace, 7809fe6060f1SDimitry Andric uint64_t FlatVariant) const { 7810e8d8bef9SDimitry Andric int64_t RemainderOffset = COffsetVal; 7811e8d8bef9SDimitry Andric int64_t ImmField = 0; 7812fe6060f1SDimitry Andric bool Signed = FlatVariant != SIInstrFlags::FLAT; 7813fe6060f1SDimitry Andric if (ST.hasNegativeScratchOffsetBug() && 7814fe6060f1SDimitry Andric FlatVariant == SIInstrFlags::FlatScratch) 7815fe6060f1SDimitry Andric Signed = false; 7816fe6060f1SDimitry Andric 7817fe6060f1SDimitry Andric const unsigned NumBits = AMDGPU::getNumFlatOffsetBits(ST, Signed); 7818fe6060f1SDimitry Andric if (Signed) { 7819e8d8bef9SDimitry Andric // Use signed division by a power of two to truncate towards 0. 7820e8d8bef9SDimitry Andric int64_t D = 1LL << (NumBits - 1); 7821e8d8bef9SDimitry Andric RemainderOffset = (COffsetVal / D) * D; 7822e8d8bef9SDimitry Andric ImmField = COffsetVal - RemainderOffset; 7823fe6060f1SDimitry Andric 7824fe6060f1SDimitry Andric if (ST.hasNegativeUnalignedScratchOffsetBug() && 7825fe6060f1SDimitry Andric FlatVariant == SIInstrFlags::FlatScratch && ImmField < 0 && 7826fe6060f1SDimitry Andric (ImmField % 4) != 0) { 7827fe6060f1SDimitry Andric // Make ImmField a multiple of 4 7828fe6060f1SDimitry Andric RemainderOffset += ImmField % 4; 7829fe6060f1SDimitry Andric ImmField -= ImmField % 4; 7830fe6060f1SDimitry Andric } 7831e8d8bef9SDimitry Andric } else if (COffsetVal >= 0) { 7832e8d8bef9SDimitry Andric ImmField = COffsetVal & maskTrailingOnes<uint64_t>(NumBits); 7833e8d8bef9SDimitry Andric RemainderOffset = COffsetVal - ImmField; 78340b57cec5SDimitry Andric } 78350b57cec5SDimitry Andric 7836fe6060f1SDimitry Andric assert(isLegalFLATOffset(ImmField, AddrSpace, FlatVariant)); 7837e8d8bef9SDimitry Andric assert(RemainderOffset + ImmField == COffsetVal); 7838e8d8bef9SDimitry Andric return {ImmField, RemainderOffset}; 7839e8d8bef9SDimitry Andric } 78400b57cec5SDimitry Andric 78410b57cec5SDimitry Andric // This must be kept in sync with the SIEncodingFamily class in SIInstrInfo.td 7842*81ad6265SDimitry Andric // and the columns of the getMCOpcodeGen table. 78430b57cec5SDimitry Andric enum SIEncodingFamily { 78440b57cec5SDimitry Andric SI = 0, 78450b57cec5SDimitry Andric VI = 1, 78460b57cec5SDimitry Andric SDWA = 2, 78470b57cec5SDimitry Andric SDWA9 = 3, 78480b57cec5SDimitry Andric GFX80 = 4, 78490b57cec5SDimitry Andric GFX9 = 5, 78500b57cec5SDimitry Andric GFX10 = 6, 7851fe6060f1SDimitry Andric SDWA10 = 7, 7852*81ad6265SDimitry Andric GFX90A = 8, 7853*81ad6265SDimitry Andric GFX940 = 9, 7854*81ad6265SDimitry Andric GFX11 = 10, 78550b57cec5SDimitry Andric }; 78560b57cec5SDimitry Andric 78570b57cec5SDimitry Andric static SIEncodingFamily subtargetEncodingFamily(const GCNSubtarget &ST) { 78580b57cec5SDimitry Andric switch (ST.getGeneration()) { 78590b57cec5SDimitry Andric default: 78600b57cec5SDimitry Andric break; 78610b57cec5SDimitry Andric case AMDGPUSubtarget::SOUTHERN_ISLANDS: 78620b57cec5SDimitry Andric case AMDGPUSubtarget::SEA_ISLANDS: 78630b57cec5SDimitry Andric return SIEncodingFamily::SI; 78640b57cec5SDimitry Andric case AMDGPUSubtarget::VOLCANIC_ISLANDS: 78650b57cec5SDimitry Andric case AMDGPUSubtarget::GFX9: 78660b57cec5SDimitry Andric return SIEncodingFamily::VI; 78670b57cec5SDimitry Andric case AMDGPUSubtarget::GFX10: 78680b57cec5SDimitry Andric return SIEncodingFamily::GFX10; 7869*81ad6265SDimitry Andric case AMDGPUSubtarget::GFX11: 7870*81ad6265SDimitry Andric return SIEncodingFamily::GFX11; 78710b57cec5SDimitry Andric } 78720b57cec5SDimitry Andric llvm_unreachable("Unknown subtarget generation!"); 78730b57cec5SDimitry Andric } 78740b57cec5SDimitry Andric 7875480093f4SDimitry Andric bool SIInstrInfo::isAsmOnlyOpcode(int MCOp) const { 7876480093f4SDimitry Andric switch(MCOp) { 7877480093f4SDimitry Andric // These opcodes use indirect register addressing so 7878480093f4SDimitry Andric // they need special handling by codegen (currently missing). 7879480093f4SDimitry Andric // Therefore it is too risky to allow these opcodes 7880480093f4SDimitry Andric // to be selected by dpp combiner or sdwa peepholer. 7881480093f4SDimitry Andric case AMDGPU::V_MOVRELS_B32_dpp_gfx10: 7882480093f4SDimitry Andric case AMDGPU::V_MOVRELS_B32_sdwa_gfx10: 7883480093f4SDimitry Andric case AMDGPU::V_MOVRELD_B32_dpp_gfx10: 7884480093f4SDimitry Andric case AMDGPU::V_MOVRELD_B32_sdwa_gfx10: 7885480093f4SDimitry Andric case AMDGPU::V_MOVRELSD_B32_dpp_gfx10: 7886480093f4SDimitry Andric case AMDGPU::V_MOVRELSD_B32_sdwa_gfx10: 7887480093f4SDimitry Andric case AMDGPU::V_MOVRELSD_2_B32_dpp_gfx10: 7888480093f4SDimitry Andric case AMDGPU::V_MOVRELSD_2_B32_sdwa_gfx10: 7889480093f4SDimitry Andric return true; 7890480093f4SDimitry Andric default: 7891480093f4SDimitry Andric return false; 7892480093f4SDimitry Andric } 7893480093f4SDimitry Andric } 7894480093f4SDimitry Andric 78950b57cec5SDimitry Andric int SIInstrInfo::pseudoToMCOpcode(int Opcode) const { 78960b57cec5SDimitry Andric SIEncodingFamily Gen = subtargetEncodingFamily(ST); 78970b57cec5SDimitry Andric 78980b57cec5SDimitry Andric if ((get(Opcode).TSFlags & SIInstrFlags::renamedInGFX9) != 0 && 78990b57cec5SDimitry Andric ST.getGeneration() == AMDGPUSubtarget::GFX9) 79000b57cec5SDimitry Andric Gen = SIEncodingFamily::GFX9; 79010b57cec5SDimitry Andric 79020b57cec5SDimitry Andric // Adjust the encoding family to GFX80 for D16 buffer instructions when the 79030b57cec5SDimitry Andric // subtarget has UnpackedD16VMem feature. 79040b57cec5SDimitry Andric // TODO: remove this when we discard GFX80 encoding. 79050b57cec5SDimitry Andric if (ST.hasUnpackedD16VMem() && (get(Opcode).TSFlags & SIInstrFlags::D16Buf)) 79060b57cec5SDimitry Andric Gen = SIEncodingFamily::GFX80; 79070b57cec5SDimitry Andric 79080b57cec5SDimitry Andric if (get(Opcode).TSFlags & SIInstrFlags::SDWA) { 79090b57cec5SDimitry Andric switch (ST.getGeneration()) { 79100b57cec5SDimitry Andric default: 79110b57cec5SDimitry Andric Gen = SIEncodingFamily::SDWA; 79120b57cec5SDimitry Andric break; 79130b57cec5SDimitry Andric case AMDGPUSubtarget::GFX9: 79140b57cec5SDimitry Andric Gen = SIEncodingFamily::SDWA9; 79150b57cec5SDimitry Andric break; 79160b57cec5SDimitry Andric case AMDGPUSubtarget::GFX10: 79170b57cec5SDimitry Andric Gen = SIEncodingFamily::SDWA10; 79180b57cec5SDimitry Andric break; 79190b57cec5SDimitry Andric } 79200b57cec5SDimitry Andric } 79210b57cec5SDimitry Andric 792204eeddc0SDimitry Andric if (isMAI(Opcode)) { 792304eeddc0SDimitry Andric int MFMAOp = AMDGPU::getMFMAEarlyClobberOp(Opcode); 792404eeddc0SDimitry Andric if (MFMAOp != -1) 792504eeddc0SDimitry Andric Opcode = MFMAOp; 792604eeddc0SDimitry Andric } 792704eeddc0SDimitry Andric 79280b57cec5SDimitry Andric int MCOp = AMDGPU::getMCOpcode(Opcode, Gen); 79290b57cec5SDimitry Andric 79300b57cec5SDimitry Andric // -1 means that Opcode is already a native instruction. 79310b57cec5SDimitry Andric if (MCOp == -1) 79320b57cec5SDimitry Andric return Opcode; 79330b57cec5SDimitry Andric 7934fe6060f1SDimitry Andric if (ST.hasGFX90AInsts()) { 7935fe6060f1SDimitry Andric uint16_t NMCOp = (uint16_t)-1; 7936*81ad6265SDimitry Andric if (ST.hasGFX940Insts()) 7937*81ad6265SDimitry Andric NMCOp = AMDGPU::getMCOpcode(Opcode, SIEncodingFamily::GFX940); 7938*81ad6265SDimitry Andric if (NMCOp == (uint16_t)-1) 7939fe6060f1SDimitry Andric NMCOp = AMDGPU::getMCOpcode(Opcode, SIEncodingFamily::GFX90A); 7940fe6060f1SDimitry Andric if (NMCOp == (uint16_t)-1) 7941fe6060f1SDimitry Andric NMCOp = AMDGPU::getMCOpcode(Opcode, SIEncodingFamily::GFX9); 7942fe6060f1SDimitry Andric if (NMCOp != (uint16_t)-1) 7943fe6060f1SDimitry Andric MCOp = NMCOp; 7944fe6060f1SDimitry Andric } 7945fe6060f1SDimitry Andric 79460b57cec5SDimitry Andric // (uint16_t)-1 means that Opcode is a pseudo instruction that has 79470b57cec5SDimitry Andric // no encoding in the given subtarget generation. 79480b57cec5SDimitry Andric if (MCOp == (uint16_t)-1) 79490b57cec5SDimitry Andric return -1; 79500b57cec5SDimitry Andric 7951480093f4SDimitry Andric if (isAsmOnlyOpcode(MCOp)) 7952480093f4SDimitry Andric return -1; 7953480093f4SDimitry Andric 79540b57cec5SDimitry Andric return MCOp; 79550b57cec5SDimitry Andric } 79560b57cec5SDimitry Andric 79570b57cec5SDimitry Andric static 79580b57cec5SDimitry Andric TargetInstrInfo::RegSubRegPair getRegOrUndef(const MachineOperand &RegOpnd) { 79590b57cec5SDimitry Andric assert(RegOpnd.isReg()); 79600b57cec5SDimitry Andric return RegOpnd.isUndef() ? TargetInstrInfo::RegSubRegPair() : 79610b57cec5SDimitry Andric getRegSubRegPair(RegOpnd); 79620b57cec5SDimitry Andric } 79630b57cec5SDimitry Andric 79640b57cec5SDimitry Andric TargetInstrInfo::RegSubRegPair 79650b57cec5SDimitry Andric llvm::getRegSequenceSubReg(MachineInstr &MI, unsigned SubReg) { 79660b57cec5SDimitry Andric assert(MI.isRegSequence()); 79670b57cec5SDimitry Andric for (unsigned I = 0, E = (MI.getNumOperands() - 1)/ 2; I < E; ++I) 79680b57cec5SDimitry Andric if (MI.getOperand(1 + 2 * I + 1).getImm() == SubReg) { 79690b57cec5SDimitry Andric auto &RegOp = MI.getOperand(1 + 2 * I); 79700b57cec5SDimitry Andric return getRegOrUndef(RegOp); 79710b57cec5SDimitry Andric } 79720b57cec5SDimitry Andric return TargetInstrInfo::RegSubRegPair(); 79730b57cec5SDimitry Andric } 79740b57cec5SDimitry Andric 79750b57cec5SDimitry Andric // Try to find the definition of reg:subreg in subreg-manipulation pseudos 79760b57cec5SDimitry Andric // Following a subreg of reg:subreg isn't supported 79770b57cec5SDimitry Andric static bool followSubRegDef(MachineInstr &MI, 79780b57cec5SDimitry Andric TargetInstrInfo::RegSubRegPair &RSR) { 79790b57cec5SDimitry Andric if (!RSR.SubReg) 79800b57cec5SDimitry Andric return false; 79810b57cec5SDimitry Andric switch (MI.getOpcode()) { 79820b57cec5SDimitry Andric default: break; 79830b57cec5SDimitry Andric case AMDGPU::REG_SEQUENCE: 79840b57cec5SDimitry Andric RSR = getRegSequenceSubReg(MI, RSR.SubReg); 79850b57cec5SDimitry Andric return true; 79860b57cec5SDimitry Andric // EXTRACT_SUBREG ins't supported as this would follow a subreg of subreg 79870b57cec5SDimitry Andric case AMDGPU::INSERT_SUBREG: 79880b57cec5SDimitry Andric if (RSR.SubReg == (unsigned)MI.getOperand(3).getImm()) 79890b57cec5SDimitry Andric // inserted the subreg we're looking for 79900b57cec5SDimitry Andric RSR = getRegOrUndef(MI.getOperand(2)); 79910b57cec5SDimitry Andric else { // the subreg in the rest of the reg 79920b57cec5SDimitry Andric auto R1 = getRegOrUndef(MI.getOperand(1)); 79930b57cec5SDimitry Andric if (R1.SubReg) // subreg of subreg isn't supported 79940b57cec5SDimitry Andric return false; 79950b57cec5SDimitry Andric RSR.Reg = R1.Reg; 79960b57cec5SDimitry Andric } 79970b57cec5SDimitry Andric return true; 79980b57cec5SDimitry Andric } 79990b57cec5SDimitry Andric return false; 80000b57cec5SDimitry Andric } 80010b57cec5SDimitry Andric 80020b57cec5SDimitry Andric MachineInstr *llvm::getVRegSubRegDef(const TargetInstrInfo::RegSubRegPair &P, 80030b57cec5SDimitry Andric MachineRegisterInfo &MRI) { 80040b57cec5SDimitry Andric assert(MRI.isSSA()); 8005e8d8bef9SDimitry Andric if (!P.Reg.isVirtual()) 80060b57cec5SDimitry Andric return nullptr; 80070b57cec5SDimitry Andric 80080b57cec5SDimitry Andric auto RSR = P; 80090b57cec5SDimitry Andric auto *DefInst = MRI.getVRegDef(RSR.Reg); 80100b57cec5SDimitry Andric while (auto *MI = DefInst) { 80110b57cec5SDimitry Andric DefInst = nullptr; 80120b57cec5SDimitry Andric switch (MI->getOpcode()) { 80130b57cec5SDimitry Andric case AMDGPU::COPY: 80140b57cec5SDimitry Andric case AMDGPU::V_MOV_B32_e32: { 80150b57cec5SDimitry Andric auto &Op1 = MI->getOperand(1); 8016e8d8bef9SDimitry Andric if (Op1.isReg() && Op1.getReg().isVirtual()) { 80170b57cec5SDimitry Andric if (Op1.isUndef()) 80180b57cec5SDimitry Andric return nullptr; 80190b57cec5SDimitry Andric RSR = getRegSubRegPair(Op1); 80200b57cec5SDimitry Andric DefInst = MRI.getVRegDef(RSR.Reg); 80210b57cec5SDimitry Andric } 80220b57cec5SDimitry Andric break; 80230b57cec5SDimitry Andric } 80240b57cec5SDimitry Andric default: 80250b57cec5SDimitry Andric if (followSubRegDef(*MI, RSR)) { 80260b57cec5SDimitry Andric if (!RSR.Reg) 80270b57cec5SDimitry Andric return nullptr; 80280b57cec5SDimitry Andric DefInst = MRI.getVRegDef(RSR.Reg); 80290b57cec5SDimitry Andric } 80300b57cec5SDimitry Andric } 80310b57cec5SDimitry Andric if (!DefInst) 80320b57cec5SDimitry Andric return MI; 80330b57cec5SDimitry Andric } 80340b57cec5SDimitry Andric return nullptr; 80350b57cec5SDimitry Andric } 80360b57cec5SDimitry Andric 80370b57cec5SDimitry Andric bool llvm::execMayBeModifiedBeforeUse(const MachineRegisterInfo &MRI, 80380b57cec5SDimitry Andric Register VReg, 80390b57cec5SDimitry Andric const MachineInstr &DefMI, 80400b57cec5SDimitry Andric const MachineInstr &UseMI) { 80410b57cec5SDimitry Andric assert(MRI.isSSA() && "Must be run on SSA"); 80420b57cec5SDimitry Andric 80430b57cec5SDimitry Andric auto *TRI = MRI.getTargetRegisterInfo(); 80440b57cec5SDimitry Andric auto *DefBB = DefMI.getParent(); 80450b57cec5SDimitry Andric 80460b57cec5SDimitry Andric // Don't bother searching between blocks, although it is possible this block 80470b57cec5SDimitry Andric // doesn't modify exec. 80480b57cec5SDimitry Andric if (UseMI.getParent() != DefBB) 80490b57cec5SDimitry Andric return true; 80500b57cec5SDimitry Andric 80510b57cec5SDimitry Andric const int MaxInstScan = 20; 80520b57cec5SDimitry Andric int NumInst = 0; 80530b57cec5SDimitry Andric 80540b57cec5SDimitry Andric // Stop scan at the use. 80550b57cec5SDimitry Andric auto E = UseMI.getIterator(); 80560b57cec5SDimitry Andric for (auto I = std::next(DefMI.getIterator()); I != E; ++I) { 80570b57cec5SDimitry Andric if (I->isDebugInstr()) 80580b57cec5SDimitry Andric continue; 80590b57cec5SDimitry Andric 80600b57cec5SDimitry Andric if (++NumInst > MaxInstScan) 80610b57cec5SDimitry Andric return true; 80620b57cec5SDimitry Andric 80630b57cec5SDimitry Andric if (I->modifiesRegister(AMDGPU::EXEC, TRI)) 80640b57cec5SDimitry Andric return true; 80650b57cec5SDimitry Andric } 80660b57cec5SDimitry Andric 80670b57cec5SDimitry Andric return false; 80680b57cec5SDimitry Andric } 80690b57cec5SDimitry Andric 80700b57cec5SDimitry Andric bool llvm::execMayBeModifiedBeforeAnyUse(const MachineRegisterInfo &MRI, 80710b57cec5SDimitry Andric Register VReg, 80720b57cec5SDimitry Andric const MachineInstr &DefMI) { 80730b57cec5SDimitry Andric assert(MRI.isSSA() && "Must be run on SSA"); 80740b57cec5SDimitry Andric 80750b57cec5SDimitry Andric auto *TRI = MRI.getTargetRegisterInfo(); 80760b57cec5SDimitry Andric auto *DefBB = DefMI.getParent(); 80770b57cec5SDimitry Andric 8078e8d8bef9SDimitry Andric const int MaxUseScan = 10; 8079e8d8bef9SDimitry Andric int NumUse = 0; 80800b57cec5SDimitry Andric 8081e8d8bef9SDimitry Andric for (auto &Use : MRI.use_nodbg_operands(VReg)) { 8082e8d8bef9SDimitry Andric auto &UseInst = *Use.getParent(); 80830b57cec5SDimitry Andric // Don't bother searching between blocks, although it is possible this block 80840b57cec5SDimitry Andric // doesn't modify exec. 8085*81ad6265SDimitry Andric if (UseInst.getParent() != DefBB || UseInst.isPHI()) 80860b57cec5SDimitry Andric return true; 80870b57cec5SDimitry Andric 8088e8d8bef9SDimitry Andric if (++NumUse > MaxUseScan) 80890b57cec5SDimitry Andric return true; 80900b57cec5SDimitry Andric } 80910b57cec5SDimitry Andric 8092e8d8bef9SDimitry Andric if (NumUse == 0) 8093e8d8bef9SDimitry Andric return false; 8094e8d8bef9SDimitry Andric 80950b57cec5SDimitry Andric const int MaxInstScan = 20; 80960b57cec5SDimitry Andric int NumInst = 0; 80970b57cec5SDimitry Andric 80980b57cec5SDimitry Andric // Stop scan when we have seen all the uses. 80990b57cec5SDimitry Andric for (auto I = std::next(DefMI.getIterator()); ; ++I) { 8100e8d8bef9SDimitry Andric assert(I != DefBB->end()); 8101e8d8bef9SDimitry Andric 81020b57cec5SDimitry Andric if (I->isDebugInstr()) 81030b57cec5SDimitry Andric continue; 81040b57cec5SDimitry Andric 81050b57cec5SDimitry Andric if (++NumInst > MaxInstScan) 81060b57cec5SDimitry Andric return true; 81070b57cec5SDimitry Andric 8108e8d8bef9SDimitry Andric for (const MachineOperand &Op : I->operands()) { 8109e8d8bef9SDimitry Andric // We don't check reg masks here as they're used only on calls: 8110e8d8bef9SDimitry Andric // 1. EXEC is only considered const within one BB 8111e8d8bef9SDimitry Andric // 2. Call should be a terminator instruction if present in a BB 81120b57cec5SDimitry Andric 8113e8d8bef9SDimitry Andric if (!Op.isReg()) 8114e8d8bef9SDimitry Andric continue; 8115e8d8bef9SDimitry Andric 8116e8d8bef9SDimitry Andric Register Reg = Op.getReg(); 8117e8d8bef9SDimitry Andric if (Op.isUse()) { 8118e8d8bef9SDimitry Andric if (Reg == VReg && --NumUse == 0) 8119e8d8bef9SDimitry Andric return false; 8120e8d8bef9SDimitry Andric } else if (TRI->regsOverlap(Reg, AMDGPU::EXEC)) 81210b57cec5SDimitry Andric return true; 81220b57cec5SDimitry Andric } 81230b57cec5SDimitry Andric } 8124e8d8bef9SDimitry Andric } 81258bcb0991SDimitry Andric 81268bcb0991SDimitry Andric MachineInstr *SIInstrInfo::createPHIDestinationCopy( 81278bcb0991SDimitry Andric MachineBasicBlock &MBB, MachineBasicBlock::iterator LastPHIIt, 81288bcb0991SDimitry Andric const DebugLoc &DL, Register Src, Register Dst) const { 81298bcb0991SDimitry Andric auto Cur = MBB.begin(); 81308bcb0991SDimitry Andric if (Cur != MBB.end()) 81318bcb0991SDimitry Andric do { 81328bcb0991SDimitry Andric if (!Cur->isPHI() && Cur->readsRegister(Dst)) 81338bcb0991SDimitry Andric return BuildMI(MBB, Cur, DL, get(TargetOpcode::COPY), Dst).addReg(Src); 81348bcb0991SDimitry Andric ++Cur; 81358bcb0991SDimitry Andric } while (Cur != MBB.end() && Cur != LastPHIIt); 81368bcb0991SDimitry Andric 81378bcb0991SDimitry Andric return TargetInstrInfo::createPHIDestinationCopy(MBB, LastPHIIt, DL, Src, 81388bcb0991SDimitry Andric Dst); 81398bcb0991SDimitry Andric } 81408bcb0991SDimitry Andric 81418bcb0991SDimitry Andric MachineInstr *SIInstrInfo::createPHISourceCopy( 81428bcb0991SDimitry Andric MachineBasicBlock &MBB, MachineBasicBlock::iterator InsPt, 8143480093f4SDimitry Andric const DebugLoc &DL, Register Src, unsigned SrcSubReg, Register Dst) const { 81448bcb0991SDimitry Andric if (InsPt != MBB.end() && 81458bcb0991SDimitry Andric (InsPt->getOpcode() == AMDGPU::SI_IF || 81468bcb0991SDimitry Andric InsPt->getOpcode() == AMDGPU::SI_ELSE || 81478bcb0991SDimitry Andric InsPt->getOpcode() == AMDGPU::SI_IF_BREAK) && 81488bcb0991SDimitry Andric InsPt->definesRegister(Src)) { 81498bcb0991SDimitry Andric InsPt++; 8150480093f4SDimitry Andric return BuildMI(MBB, InsPt, DL, 81518bcb0991SDimitry Andric get(ST.isWave32() ? AMDGPU::S_MOV_B32_term 81528bcb0991SDimitry Andric : AMDGPU::S_MOV_B64_term), 81538bcb0991SDimitry Andric Dst) 81548bcb0991SDimitry Andric .addReg(Src, 0, SrcSubReg) 81558bcb0991SDimitry Andric .addReg(AMDGPU::EXEC, RegState::Implicit); 81568bcb0991SDimitry Andric } 81578bcb0991SDimitry Andric return TargetInstrInfo::createPHISourceCopy(MBB, InsPt, DL, Src, SrcSubReg, 81588bcb0991SDimitry Andric Dst); 81598bcb0991SDimitry Andric } 81608bcb0991SDimitry Andric 81618bcb0991SDimitry Andric bool llvm::SIInstrInfo::isWave32() const { return ST.isWave32(); } 8162480093f4SDimitry Andric 8163480093f4SDimitry Andric MachineInstr *SIInstrInfo::foldMemoryOperandImpl( 8164480093f4SDimitry Andric MachineFunction &MF, MachineInstr &MI, ArrayRef<unsigned> Ops, 8165480093f4SDimitry Andric MachineBasicBlock::iterator InsertPt, int FrameIndex, LiveIntervals *LIS, 8166480093f4SDimitry Andric VirtRegMap *VRM) const { 8167480093f4SDimitry Andric // This is a bit of a hack (copied from AArch64). Consider this instruction: 8168480093f4SDimitry Andric // 8169480093f4SDimitry Andric // %0:sreg_32 = COPY $m0 8170480093f4SDimitry Andric // 8171480093f4SDimitry Andric // We explicitly chose SReg_32 for the virtual register so such a copy might 8172480093f4SDimitry Andric // be eliminated by RegisterCoalescer. However, that may not be possible, and 8173480093f4SDimitry Andric // %0 may even spill. We can't spill $m0 normally (it would require copying to 8174480093f4SDimitry Andric // a numbered SGPR anyway), and since it is in the SReg_32 register class, 8175480093f4SDimitry Andric // TargetInstrInfo::foldMemoryOperand() is going to try. 81765ffd83dbSDimitry Andric // A similar issue also exists with spilling and reloading $exec registers. 8177480093f4SDimitry Andric // 8178480093f4SDimitry Andric // To prevent that, constrain the %0 register class here. 8179480093f4SDimitry Andric if (MI.isFullCopy()) { 8180480093f4SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 8181480093f4SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 81825ffd83dbSDimitry Andric if ((DstReg.isVirtual() || SrcReg.isVirtual()) && 81835ffd83dbSDimitry Andric (DstReg.isVirtual() != SrcReg.isVirtual())) { 81845ffd83dbSDimitry Andric MachineRegisterInfo &MRI = MF.getRegInfo(); 81855ffd83dbSDimitry Andric Register VirtReg = DstReg.isVirtual() ? DstReg : SrcReg; 81865ffd83dbSDimitry Andric const TargetRegisterClass *RC = MRI.getRegClass(VirtReg); 81875ffd83dbSDimitry Andric if (RC->hasSuperClassEq(&AMDGPU::SReg_32RegClass)) { 81885ffd83dbSDimitry Andric MRI.constrainRegClass(VirtReg, &AMDGPU::SReg_32_XM0_XEXECRegClass); 81895ffd83dbSDimitry Andric return nullptr; 81905ffd83dbSDimitry Andric } else if (RC->hasSuperClassEq(&AMDGPU::SReg_64RegClass)) { 81915ffd83dbSDimitry Andric MRI.constrainRegClass(VirtReg, &AMDGPU::SReg_64_XEXECRegClass); 8192480093f4SDimitry Andric return nullptr; 8193480093f4SDimitry Andric } 8194480093f4SDimitry Andric } 8195480093f4SDimitry Andric } 8196480093f4SDimitry Andric 8197480093f4SDimitry Andric return nullptr; 8198480093f4SDimitry Andric } 8199480093f4SDimitry Andric 8200480093f4SDimitry Andric unsigned SIInstrInfo::getInstrLatency(const InstrItineraryData *ItinData, 8201480093f4SDimitry Andric const MachineInstr &MI, 8202480093f4SDimitry Andric unsigned *PredCost) const { 8203480093f4SDimitry Andric if (MI.isBundle()) { 8204480093f4SDimitry Andric MachineBasicBlock::const_instr_iterator I(MI.getIterator()); 8205480093f4SDimitry Andric MachineBasicBlock::const_instr_iterator E(MI.getParent()->instr_end()); 8206480093f4SDimitry Andric unsigned Lat = 0, Count = 0; 8207480093f4SDimitry Andric for (++I; I != E && I->isBundledWithPred(); ++I) { 8208480093f4SDimitry Andric ++Count; 8209480093f4SDimitry Andric Lat = std::max(Lat, SchedModel.computeInstrLatency(&*I)); 8210480093f4SDimitry Andric } 8211480093f4SDimitry Andric return Lat + Count - 1; 8212480093f4SDimitry Andric } 8213480093f4SDimitry Andric 8214480093f4SDimitry Andric return SchedModel.computeInstrLatency(&MI); 8215480093f4SDimitry Andric } 8216e8d8bef9SDimitry Andric 8217e8d8bef9SDimitry Andric unsigned SIInstrInfo::getDSShaderTypeValue(const MachineFunction &MF) { 8218e8d8bef9SDimitry Andric switch (MF.getFunction().getCallingConv()) { 8219e8d8bef9SDimitry Andric case CallingConv::AMDGPU_PS: 8220e8d8bef9SDimitry Andric return 1; 8221e8d8bef9SDimitry Andric case CallingConv::AMDGPU_VS: 8222e8d8bef9SDimitry Andric return 2; 8223e8d8bef9SDimitry Andric case CallingConv::AMDGPU_GS: 8224e8d8bef9SDimitry Andric return 3; 8225e8d8bef9SDimitry Andric case CallingConv::AMDGPU_HS: 8226e8d8bef9SDimitry Andric case CallingConv::AMDGPU_LS: 8227e8d8bef9SDimitry Andric case CallingConv::AMDGPU_ES: 8228e8d8bef9SDimitry Andric report_fatal_error("ds_ordered_count unsupported for this calling conv"); 8229e8d8bef9SDimitry Andric case CallingConv::AMDGPU_CS: 8230e8d8bef9SDimitry Andric case CallingConv::AMDGPU_KERNEL: 8231e8d8bef9SDimitry Andric case CallingConv::C: 8232e8d8bef9SDimitry Andric case CallingConv::Fast: 8233e8d8bef9SDimitry Andric default: 8234e8d8bef9SDimitry Andric // Assume other calling conventions are various compute callable functions 8235e8d8bef9SDimitry Andric return 0; 8236e8d8bef9SDimitry Andric } 8237e8d8bef9SDimitry Andric } 8238349cc55cSDimitry Andric 8239349cc55cSDimitry Andric bool SIInstrInfo::analyzeCompare(const MachineInstr &MI, Register &SrcReg, 8240349cc55cSDimitry Andric Register &SrcReg2, int64_t &CmpMask, 8241349cc55cSDimitry Andric int64_t &CmpValue) const { 8242349cc55cSDimitry Andric if (!MI.getOperand(0).isReg() || MI.getOperand(0).getSubReg()) 8243349cc55cSDimitry Andric return false; 8244349cc55cSDimitry Andric 8245349cc55cSDimitry Andric switch (MI.getOpcode()) { 8246349cc55cSDimitry Andric default: 8247349cc55cSDimitry Andric break; 8248349cc55cSDimitry Andric case AMDGPU::S_CMP_EQ_U32: 8249349cc55cSDimitry Andric case AMDGPU::S_CMP_EQ_I32: 8250349cc55cSDimitry Andric case AMDGPU::S_CMP_LG_U32: 8251349cc55cSDimitry Andric case AMDGPU::S_CMP_LG_I32: 8252349cc55cSDimitry Andric case AMDGPU::S_CMP_LT_U32: 8253349cc55cSDimitry Andric case AMDGPU::S_CMP_LT_I32: 8254349cc55cSDimitry Andric case AMDGPU::S_CMP_GT_U32: 8255349cc55cSDimitry Andric case AMDGPU::S_CMP_GT_I32: 8256349cc55cSDimitry Andric case AMDGPU::S_CMP_LE_U32: 8257349cc55cSDimitry Andric case AMDGPU::S_CMP_LE_I32: 8258349cc55cSDimitry Andric case AMDGPU::S_CMP_GE_U32: 8259349cc55cSDimitry Andric case AMDGPU::S_CMP_GE_I32: 8260349cc55cSDimitry Andric case AMDGPU::S_CMP_EQ_U64: 8261349cc55cSDimitry Andric case AMDGPU::S_CMP_LG_U64: 8262349cc55cSDimitry Andric SrcReg = MI.getOperand(0).getReg(); 8263349cc55cSDimitry Andric if (MI.getOperand(1).isReg()) { 8264349cc55cSDimitry Andric if (MI.getOperand(1).getSubReg()) 8265349cc55cSDimitry Andric return false; 8266349cc55cSDimitry Andric SrcReg2 = MI.getOperand(1).getReg(); 8267349cc55cSDimitry Andric CmpValue = 0; 8268349cc55cSDimitry Andric } else if (MI.getOperand(1).isImm()) { 8269349cc55cSDimitry Andric SrcReg2 = Register(); 8270349cc55cSDimitry Andric CmpValue = MI.getOperand(1).getImm(); 8271349cc55cSDimitry Andric } else { 8272349cc55cSDimitry Andric return false; 8273349cc55cSDimitry Andric } 8274349cc55cSDimitry Andric CmpMask = ~0; 8275349cc55cSDimitry Andric return true; 8276349cc55cSDimitry Andric case AMDGPU::S_CMPK_EQ_U32: 8277349cc55cSDimitry Andric case AMDGPU::S_CMPK_EQ_I32: 8278349cc55cSDimitry Andric case AMDGPU::S_CMPK_LG_U32: 8279349cc55cSDimitry Andric case AMDGPU::S_CMPK_LG_I32: 8280349cc55cSDimitry Andric case AMDGPU::S_CMPK_LT_U32: 8281349cc55cSDimitry Andric case AMDGPU::S_CMPK_LT_I32: 8282349cc55cSDimitry Andric case AMDGPU::S_CMPK_GT_U32: 8283349cc55cSDimitry Andric case AMDGPU::S_CMPK_GT_I32: 8284349cc55cSDimitry Andric case AMDGPU::S_CMPK_LE_U32: 8285349cc55cSDimitry Andric case AMDGPU::S_CMPK_LE_I32: 8286349cc55cSDimitry Andric case AMDGPU::S_CMPK_GE_U32: 8287349cc55cSDimitry Andric case AMDGPU::S_CMPK_GE_I32: 8288349cc55cSDimitry Andric SrcReg = MI.getOperand(0).getReg(); 8289349cc55cSDimitry Andric SrcReg2 = Register(); 8290349cc55cSDimitry Andric CmpValue = MI.getOperand(1).getImm(); 8291349cc55cSDimitry Andric CmpMask = ~0; 8292349cc55cSDimitry Andric return true; 8293349cc55cSDimitry Andric } 8294349cc55cSDimitry Andric 8295349cc55cSDimitry Andric return false; 8296349cc55cSDimitry Andric } 8297349cc55cSDimitry Andric 8298349cc55cSDimitry Andric bool SIInstrInfo::optimizeCompareInstr(MachineInstr &CmpInstr, Register SrcReg, 8299349cc55cSDimitry Andric Register SrcReg2, int64_t CmpMask, 8300349cc55cSDimitry Andric int64_t CmpValue, 8301349cc55cSDimitry Andric const MachineRegisterInfo *MRI) const { 8302349cc55cSDimitry Andric if (!SrcReg || SrcReg.isPhysical()) 8303349cc55cSDimitry Andric return false; 8304349cc55cSDimitry Andric 8305349cc55cSDimitry Andric if (SrcReg2 && !getFoldableImm(SrcReg2, *MRI, CmpValue)) 8306349cc55cSDimitry Andric return false; 8307349cc55cSDimitry Andric 8308349cc55cSDimitry Andric const auto optimizeCmpAnd = [&CmpInstr, SrcReg, CmpValue, MRI, 8309349cc55cSDimitry Andric this](int64_t ExpectedValue, unsigned SrcSize, 8310*81ad6265SDimitry Andric bool IsReversible, bool IsSigned) -> bool { 8311349cc55cSDimitry Andric // s_cmp_eq_u32 (s_and_b32 $src, 1 << n), 1 << n => s_and_b32 $src, 1 << n 8312349cc55cSDimitry Andric // s_cmp_eq_i32 (s_and_b32 $src, 1 << n), 1 << n => s_and_b32 $src, 1 << n 8313349cc55cSDimitry Andric // s_cmp_ge_u32 (s_and_b32 $src, 1 << n), 1 << n => s_and_b32 $src, 1 << n 8314349cc55cSDimitry Andric // s_cmp_ge_i32 (s_and_b32 $src, 1 << n), 1 << n => s_and_b32 $src, 1 << n 8315349cc55cSDimitry Andric // s_cmp_eq_u64 (s_and_b64 $src, 1 << n), 1 << n => s_and_b64 $src, 1 << n 8316349cc55cSDimitry Andric // s_cmp_lg_u32 (s_and_b32 $src, 1 << n), 0 => s_and_b32 $src, 1 << n 8317349cc55cSDimitry Andric // s_cmp_lg_i32 (s_and_b32 $src, 1 << n), 0 => s_and_b32 $src, 1 << n 8318349cc55cSDimitry Andric // s_cmp_gt_u32 (s_and_b32 $src, 1 << n), 0 => s_and_b32 $src, 1 << n 8319349cc55cSDimitry Andric // s_cmp_gt_i32 (s_and_b32 $src, 1 << n), 0 => s_and_b32 $src, 1 << n 8320349cc55cSDimitry Andric // s_cmp_lg_u64 (s_and_b64 $src, 1 << n), 0 => s_and_b64 $src, 1 << n 8321349cc55cSDimitry Andric // 8322349cc55cSDimitry Andric // Signed ge/gt are not used for the sign bit. 8323349cc55cSDimitry Andric // 8324349cc55cSDimitry Andric // If result of the AND is unused except in the compare: 8325349cc55cSDimitry Andric // s_and_b(32|64) $src, 1 << n => s_bitcmp1_b(32|64) $src, n 8326349cc55cSDimitry Andric // 8327349cc55cSDimitry Andric // s_cmp_eq_u32 (s_and_b32 $src, 1 << n), 0 => s_bitcmp0_b32 $src, n 8328349cc55cSDimitry Andric // s_cmp_eq_i32 (s_and_b32 $src, 1 << n), 0 => s_bitcmp0_b32 $src, n 8329349cc55cSDimitry Andric // s_cmp_eq_u64 (s_and_b64 $src, 1 << n), 0 => s_bitcmp0_b64 $src, n 8330349cc55cSDimitry Andric // s_cmp_lg_u32 (s_and_b32 $src, 1 << n), 1 << n => s_bitcmp0_b32 $src, n 8331349cc55cSDimitry Andric // s_cmp_lg_i32 (s_and_b32 $src, 1 << n), 1 << n => s_bitcmp0_b32 $src, n 8332349cc55cSDimitry Andric // s_cmp_lg_u64 (s_and_b64 $src, 1 << n), 1 << n => s_bitcmp0_b64 $src, n 8333349cc55cSDimitry Andric 8334349cc55cSDimitry Andric MachineInstr *Def = MRI->getUniqueVRegDef(SrcReg); 8335349cc55cSDimitry Andric if (!Def || Def->getParent() != CmpInstr.getParent()) 8336349cc55cSDimitry Andric return false; 8337349cc55cSDimitry Andric 8338349cc55cSDimitry Andric if (Def->getOpcode() != AMDGPU::S_AND_B32 && 8339349cc55cSDimitry Andric Def->getOpcode() != AMDGPU::S_AND_B64) 8340349cc55cSDimitry Andric return false; 8341349cc55cSDimitry Andric 8342349cc55cSDimitry Andric int64_t Mask; 8343349cc55cSDimitry Andric const auto isMask = [&Mask, SrcSize](const MachineOperand *MO) -> bool { 8344349cc55cSDimitry Andric if (MO->isImm()) 8345349cc55cSDimitry Andric Mask = MO->getImm(); 8346349cc55cSDimitry Andric else if (!getFoldableImm(MO, Mask)) 8347349cc55cSDimitry Andric return false; 8348349cc55cSDimitry Andric Mask &= maxUIntN(SrcSize); 8349349cc55cSDimitry Andric return isPowerOf2_64(Mask); 8350349cc55cSDimitry Andric }; 8351349cc55cSDimitry Andric 8352349cc55cSDimitry Andric MachineOperand *SrcOp = &Def->getOperand(1); 8353349cc55cSDimitry Andric if (isMask(SrcOp)) 8354349cc55cSDimitry Andric SrcOp = &Def->getOperand(2); 8355349cc55cSDimitry Andric else if (isMask(&Def->getOperand(2))) 8356349cc55cSDimitry Andric SrcOp = &Def->getOperand(1); 8357349cc55cSDimitry Andric else 8358349cc55cSDimitry Andric return false; 8359349cc55cSDimitry Andric 8360349cc55cSDimitry Andric unsigned BitNo = countTrailingZeros((uint64_t)Mask); 8361349cc55cSDimitry Andric if (IsSigned && BitNo == SrcSize - 1) 8362349cc55cSDimitry Andric return false; 8363349cc55cSDimitry Andric 8364349cc55cSDimitry Andric ExpectedValue <<= BitNo; 8365349cc55cSDimitry Andric 8366349cc55cSDimitry Andric bool IsReversedCC = false; 8367349cc55cSDimitry Andric if (CmpValue != ExpectedValue) { 8368*81ad6265SDimitry Andric if (!IsReversible) 8369349cc55cSDimitry Andric return false; 8370349cc55cSDimitry Andric IsReversedCC = CmpValue == (ExpectedValue ^ Mask); 8371349cc55cSDimitry Andric if (!IsReversedCC) 8372349cc55cSDimitry Andric return false; 8373349cc55cSDimitry Andric } 8374349cc55cSDimitry Andric 8375349cc55cSDimitry Andric Register DefReg = Def->getOperand(0).getReg(); 8376349cc55cSDimitry Andric if (IsReversedCC && !MRI->hasOneNonDBGUse(DefReg)) 8377349cc55cSDimitry Andric return false; 8378349cc55cSDimitry Andric 8379349cc55cSDimitry Andric for (auto I = std::next(Def->getIterator()), E = CmpInstr.getIterator(); 8380349cc55cSDimitry Andric I != E; ++I) { 8381349cc55cSDimitry Andric if (I->modifiesRegister(AMDGPU::SCC, &RI) || 8382349cc55cSDimitry Andric I->killsRegister(AMDGPU::SCC, &RI)) 8383349cc55cSDimitry Andric return false; 8384349cc55cSDimitry Andric } 8385349cc55cSDimitry Andric 8386349cc55cSDimitry Andric MachineOperand *SccDef = Def->findRegisterDefOperand(AMDGPU::SCC); 8387349cc55cSDimitry Andric SccDef->setIsDead(false); 8388349cc55cSDimitry Andric CmpInstr.eraseFromParent(); 8389349cc55cSDimitry Andric 8390349cc55cSDimitry Andric if (!MRI->use_nodbg_empty(DefReg)) { 8391349cc55cSDimitry Andric assert(!IsReversedCC); 8392349cc55cSDimitry Andric return true; 8393349cc55cSDimitry Andric } 8394349cc55cSDimitry Andric 8395349cc55cSDimitry Andric // Replace AND with unused result with a S_BITCMP. 8396349cc55cSDimitry Andric MachineBasicBlock *MBB = Def->getParent(); 8397349cc55cSDimitry Andric 8398349cc55cSDimitry Andric unsigned NewOpc = (SrcSize == 32) ? IsReversedCC ? AMDGPU::S_BITCMP0_B32 8399349cc55cSDimitry Andric : AMDGPU::S_BITCMP1_B32 8400349cc55cSDimitry Andric : IsReversedCC ? AMDGPU::S_BITCMP0_B64 8401349cc55cSDimitry Andric : AMDGPU::S_BITCMP1_B64; 8402349cc55cSDimitry Andric 8403349cc55cSDimitry Andric BuildMI(*MBB, Def, Def->getDebugLoc(), get(NewOpc)) 8404349cc55cSDimitry Andric .add(*SrcOp) 8405349cc55cSDimitry Andric .addImm(BitNo); 8406349cc55cSDimitry Andric Def->eraseFromParent(); 8407349cc55cSDimitry Andric 8408349cc55cSDimitry Andric return true; 8409349cc55cSDimitry Andric }; 8410349cc55cSDimitry Andric 8411349cc55cSDimitry Andric switch (CmpInstr.getOpcode()) { 8412349cc55cSDimitry Andric default: 8413349cc55cSDimitry Andric break; 8414349cc55cSDimitry Andric case AMDGPU::S_CMP_EQ_U32: 8415349cc55cSDimitry Andric case AMDGPU::S_CMP_EQ_I32: 8416349cc55cSDimitry Andric case AMDGPU::S_CMPK_EQ_U32: 8417349cc55cSDimitry Andric case AMDGPU::S_CMPK_EQ_I32: 8418349cc55cSDimitry Andric return optimizeCmpAnd(1, 32, true, false); 8419349cc55cSDimitry Andric case AMDGPU::S_CMP_GE_U32: 8420349cc55cSDimitry Andric case AMDGPU::S_CMPK_GE_U32: 8421349cc55cSDimitry Andric return optimizeCmpAnd(1, 32, false, false); 8422349cc55cSDimitry Andric case AMDGPU::S_CMP_GE_I32: 8423349cc55cSDimitry Andric case AMDGPU::S_CMPK_GE_I32: 8424349cc55cSDimitry Andric return optimizeCmpAnd(1, 32, false, true); 8425349cc55cSDimitry Andric case AMDGPU::S_CMP_EQ_U64: 8426349cc55cSDimitry Andric return optimizeCmpAnd(1, 64, true, false); 8427349cc55cSDimitry Andric case AMDGPU::S_CMP_LG_U32: 8428349cc55cSDimitry Andric case AMDGPU::S_CMP_LG_I32: 8429349cc55cSDimitry Andric case AMDGPU::S_CMPK_LG_U32: 8430349cc55cSDimitry Andric case AMDGPU::S_CMPK_LG_I32: 8431349cc55cSDimitry Andric return optimizeCmpAnd(0, 32, true, false); 8432349cc55cSDimitry Andric case AMDGPU::S_CMP_GT_U32: 8433349cc55cSDimitry Andric case AMDGPU::S_CMPK_GT_U32: 8434349cc55cSDimitry Andric return optimizeCmpAnd(0, 32, false, false); 8435349cc55cSDimitry Andric case AMDGPU::S_CMP_GT_I32: 8436349cc55cSDimitry Andric case AMDGPU::S_CMPK_GT_I32: 8437349cc55cSDimitry Andric return optimizeCmpAnd(0, 32, false, true); 8438349cc55cSDimitry Andric case AMDGPU::S_CMP_LG_U64: 8439349cc55cSDimitry Andric return optimizeCmpAnd(0, 64, true, false); 8440349cc55cSDimitry Andric } 8441349cc55cSDimitry Andric 8442349cc55cSDimitry Andric return false; 8443349cc55cSDimitry Andric } 8444*81ad6265SDimitry Andric 8445*81ad6265SDimitry Andric void SIInstrInfo::enforceOperandRCAlignment(MachineInstr &MI, 8446*81ad6265SDimitry Andric unsigned OpName) const { 8447*81ad6265SDimitry Andric if (!ST.needsAlignedVGPRs()) 8448*81ad6265SDimitry Andric return; 8449*81ad6265SDimitry Andric 8450*81ad6265SDimitry Andric int OpNo = AMDGPU::getNamedOperandIdx(MI.getOpcode(), OpName); 8451*81ad6265SDimitry Andric if (OpNo < 0) 8452*81ad6265SDimitry Andric return; 8453*81ad6265SDimitry Andric MachineOperand &Op = MI.getOperand(OpNo); 8454*81ad6265SDimitry Andric if (getOpSize(MI, OpNo) > 4) 8455*81ad6265SDimitry Andric return; 8456*81ad6265SDimitry Andric 8457*81ad6265SDimitry Andric // Add implicit aligned super-reg to force alignment on the data operand. 8458*81ad6265SDimitry Andric const DebugLoc &DL = MI.getDebugLoc(); 8459*81ad6265SDimitry Andric MachineBasicBlock *BB = MI.getParent(); 8460*81ad6265SDimitry Andric MachineRegisterInfo &MRI = BB->getParent()->getRegInfo(); 8461*81ad6265SDimitry Andric Register DataReg = Op.getReg(); 8462*81ad6265SDimitry Andric bool IsAGPR = RI.isAGPR(MRI, DataReg); 8463*81ad6265SDimitry Andric Register Undef = MRI.createVirtualRegister( 8464*81ad6265SDimitry Andric IsAGPR ? &AMDGPU::AGPR_32RegClass : &AMDGPU::VGPR_32RegClass); 8465*81ad6265SDimitry Andric BuildMI(*BB, MI, DL, get(AMDGPU::IMPLICIT_DEF), Undef); 8466*81ad6265SDimitry Andric Register NewVR = 8467*81ad6265SDimitry Andric MRI.createVirtualRegister(IsAGPR ? &AMDGPU::AReg_64_Align2RegClass 8468*81ad6265SDimitry Andric : &AMDGPU::VReg_64_Align2RegClass); 8469*81ad6265SDimitry Andric BuildMI(*BB, MI, DL, get(AMDGPU::REG_SEQUENCE), NewVR) 8470*81ad6265SDimitry Andric .addReg(DataReg, 0, Op.getSubReg()) 8471*81ad6265SDimitry Andric .addImm(AMDGPU::sub0) 8472*81ad6265SDimitry Andric .addReg(Undef) 8473*81ad6265SDimitry Andric .addImm(AMDGPU::sub1); 8474*81ad6265SDimitry Andric Op.setReg(NewVR); 8475*81ad6265SDimitry Andric Op.setSubReg(AMDGPU::sub0); 8476*81ad6265SDimitry Andric MI.addOperand(MachineOperand::CreateReg(NewVR, false, true)); 8477*81ad6265SDimitry Andric } 8478