10b57cec5SDimitry Andric //===- SIInstrInfo.cpp - SI Instruction Information ----------------------===// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric // 90b57cec5SDimitry Andric /// \file 100b57cec5SDimitry Andric /// SI Implementation of TargetInstrInfo. 110b57cec5SDimitry Andric // 120b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 130b57cec5SDimitry Andric 140b57cec5SDimitry Andric #include "SIInstrInfo.h" 150b57cec5SDimitry Andric #include "AMDGPU.h" 160b57cec5SDimitry Andric #include "AMDGPUSubtarget.h" 170b57cec5SDimitry Andric #include "GCNHazardRecognizer.h" 180b57cec5SDimitry Andric #include "SIDefines.h" 190b57cec5SDimitry Andric #include "SIMachineFunctionInfo.h" 200b57cec5SDimitry Andric #include "SIRegisterInfo.h" 210b57cec5SDimitry Andric #include "MCTargetDesc/AMDGPUMCTargetDesc.h" 220b57cec5SDimitry Andric #include "Utils/AMDGPUBaseInfo.h" 230b57cec5SDimitry Andric #include "llvm/ADT/APInt.h" 240b57cec5SDimitry Andric #include "llvm/ADT/ArrayRef.h" 250b57cec5SDimitry Andric #include "llvm/ADT/SmallVector.h" 260b57cec5SDimitry Andric #include "llvm/ADT/StringRef.h" 270b57cec5SDimitry Andric #include "llvm/ADT/iterator_range.h" 280b57cec5SDimitry Andric #include "llvm/Analysis/AliasAnalysis.h" 290b57cec5SDimitry Andric #include "llvm/Analysis/MemoryLocation.h" 300b57cec5SDimitry Andric #include "llvm/Analysis/ValueTracking.h" 310b57cec5SDimitry Andric #include "llvm/CodeGen/MachineBasicBlock.h" 320b57cec5SDimitry Andric #include "llvm/CodeGen/MachineDominators.h" 330b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h" 340b57cec5SDimitry Andric #include "llvm/CodeGen/MachineFunction.h" 350b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstr.h" 360b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBuilder.h" 370b57cec5SDimitry Andric #include "llvm/CodeGen/MachineInstrBundle.h" 380b57cec5SDimitry Andric #include "llvm/CodeGen/MachineMemOperand.h" 390b57cec5SDimitry Andric #include "llvm/CodeGen/MachineOperand.h" 400b57cec5SDimitry Andric #include "llvm/CodeGen/MachineRegisterInfo.h" 410b57cec5SDimitry Andric #include "llvm/CodeGen/RegisterScavenging.h" 420b57cec5SDimitry Andric #include "llvm/CodeGen/ScheduleDAG.h" 430b57cec5SDimitry Andric #include "llvm/CodeGen/SelectionDAGNodes.h" 440b57cec5SDimitry Andric #include "llvm/CodeGen/TargetOpcodes.h" 450b57cec5SDimitry Andric #include "llvm/CodeGen/TargetRegisterInfo.h" 460b57cec5SDimitry Andric #include "llvm/IR/DebugLoc.h" 470b57cec5SDimitry Andric #include "llvm/IR/DiagnosticInfo.h" 480b57cec5SDimitry Andric #include "llvm/IR/Function.h" 490b57cec5SDimitry Andric #include "llvm/IR/InlineAsm.h" 500b57cec5SDimitry Andric #include "llvm/IR/LLVMContext.h" 510b57cec5SDimitry Andric #include "llvm/MC/MCInstrDesc.h" 520b57cec5SDimitry Andric #include "llvm/Support/Casting.h" 530b57cec5SDimitry Andric #include "llvm/Support/CommandLine.h" 540b57cec5SDimitry Andric #include "llvm/Support/Compiler.h" 550b57cec5SDimitry Andric #include "llvm/Support/ErrorHandling.h" 560b57cec5SDimitry Andric #include "llvm/Support/MachineValueType.h" 570b57cec5SDimitry Andric #include "llvm/Support/MathExtras.h" 580b57cec5SDimitry Andric #include "llvm/Target/TargetMachine.h" 590b57cec5SDimitry Andric #include <cassert> 600b57cec5SDimitry Andric #include <cstdint> 610b57cec5SDimitry Andric #include <iterator> 620b57cec5SDimitry Andric #include <utility> 630b57cec5SDimitry Andric 640b57cec5SDimitry Andric using namespace llvm; 650b57cec5SDimitry Andric 660b57cec5SDimitry Andric #define GET_INSTRINFO_CTOR_DTOR 670b57cec5SDimitry Andric #include "AMDGPUGenInstrInfo.inc" 680b57cec5SDimitry Andric 690b57cec5SDimitry Andric namespace llvm { 700b57cec5SDimitry Andric namespace AMDGPU { 710b57cec5SDimitry Andric #define GET_D16ImageDimIntrinsics_IMPL 720b57cec5SDimitry Andric #define GET_ImageDimIntrinsicTable_IMPL 730b57cec5SDimitry Andric #define GET_RsrcIntrinsics_IMPL 740b57cec5SDimitry Andric #include "AMDGPUGenSearchableTables.inc" 750b57cec5SDimitry Andric } 760b57cec5SDimitry Andric } 770b57cec5SDimitry Andric 780b57cec5SDimitry Andric 790b57cec5SDimitry Andric // Must be at least 4 to be able to branch over minimum unconditional branch 800b57cec5SDimitry Andric // code. This is only for making it possible to write reasonably small tests for 810b57cec5SDimitry Andric // long branches. 820b57cec5SDimitry Andric static cl::opt<unsigned> 830b57cec5SDimitry Andric BranchOffsetBits("amdgpu-s-branch-bits", cl::ReallyHidden, cl::init(16), 840b57cec5SDimitry Andric cl::desc("Restrict range of branch instructions (DEBUG)")); 850b57cec5SDimitry Andric 860b57cec5SDimitry Andric SIInstrInfo::SIInstrInfo(const GCNSubtarget &ST) 870b57cec5SDimitry Andric : AMDGPUGenInstrInfo(AMDGPU::ADJCALLSTACKUP, AMDGPU::ADJCALLSTACKDOWN), 88*480093f4SDimitry Andric RI(ST), ST(ST) { 89*480093f4SDimitry Andric SchedModel.init(&ST); 90*480093f4SDimitry Andric } 910b57cec5SDimitry Andric 920b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 930b57cec5SDimitry Andric // TargetInstrInfo callbacks 940b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 950b57cec5SDimitry Andric 960b57cec5SDimitry Andric static unsigned getNumOperandsNoGlue(SDNode *Node) { 970b57cec5SDimitry Andric unsigned N = Node->getNumOperands(); 980b57cec5SDimitry Andric while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue) 990b57cec5SDimitry Andric --N; 1000b57cec5SDimitry Andric return N; 1010b57cec5SDimitry Andric } 1020b57cec5SDimitry Andric 1030b57cec5SDimitry Andric /// Returns true if both nodes have the same value for the given 1040b57cec5SDimitry Andric /// operand \p Op, or if both nodes do not have this operand. 1050b57cec5SDimitry Andric static bool nodesHaveSameOperandValue(SDNode *N0, SDNode* N1, unsigned OpName) { 1060b57cec5SDimitry Andric unsigned Opc0 = N0->getMachineOpcode(); 1070b57cec5SDimitry Andric unsigned Opc1 = N1->getMachineOpcode(); 1080b57cec5SDimitry Andric 1090b57cec5SDimitry Andric int Op0Idx = AMDGPU::getNamedOperandIdx(Opc0, OpName); 1100b57cec5SDimitry Andric int Op1Idx = AMDGPU::getNamedOperandIdx(Opc1, OpName); 1110b57cec5SDimitry Andric 1120b57cec5SDimitry Andric if (Op0Idx == -1 && Op1Idx == -1) 1130b57cec5SDimitry Andric return true; 1140b57cec5SDimitry Andric 1150b57cec5SDimitry Andric 1160b57cec5SDimitry Andric if ((Op0Idx == -1 && Op1Idx != -1) || 1170b57cec5SDimitry Andric (Op1Idx == -1 && Op0Idx != -1)) 1180b57cec5SDimitry Andric return false; 1190b57cec5SDimitry Andric 1200b57cec5SDimitry Andric // getNamedOperandIdx returns the index for the MachineInstr's operands, 1210b57cec5SDimitry Andric // which includes the result as the first operand. We are indexing into the 1220b57cec5SDimitry Andric // MachineSDNode's operands, so we need to skip the result operand to get 1230b57cec5SDimitry Andric // the real index. 1240b57cec5SDimitry Andric --Op0Idx; 1250b57cec5SDimitry Andric --Op1Idx; 1260b57cec5SDimitry Andric 1270b57cec5SDimitry Andric return N0->getOperand(Op0Idx) == N1->getOperand(Op1Idx); 1280b57cec5SDimitry Andric } 1290b57cec5SDimitry Andric 1300b57cec5SDimitry Andric bool SIInstrInfo::isReallyTriviallyReMaterializable(const MachineInstr &MI, 1310b57cec5SDimitry Andric AliasAnalysis *AA) const { 1320b57cec5SDimitry Andric // TODO: The generic check fails for VALU instructions that should be 1330b57cec5SDimitry Andric // rematerializable due to implicit reads of exec. We really want all of the 1340b57cec5SDimitry Andric // generic logic for this except for this. 1350b57cec5SDimitry Andric switch (MI.getOpcode()) { 1360b57cec5SDimitry Andric case AMDGPU::V_MOV_B32_e32: 1370b57cec5SDimitry Andric case AMDGPU::V_MOV_B32_e64: 1380b57cec5SDimitry Andric case AMDGPU::V_MOV_B64_PSEUDO: 1390b57cec5SDimitry Andric // No implicit operands. 1400b57cec5SDimitry Andric return MI.getNumOperands() == MI.getDesc().getNumOperands(); 1410b57cec5SDimitry Andric default: 1420b57cec5SDimitry Andric return false; 1430b57cec5SDimitry Andric } 1440b57cec5SDimitry Andric } 1450b57cec5SDimitry Andric 1460b57cec5SDimitry Andric bool SIInstrInfo::areLoadsFromSameBasePtr(SDNode *Load0, SDNode *Load1, 1470b57cec5SDimitry Andric int64_t &Offset0, 1480b57cec5SDimitry Andric int64_t &Offset1) const { 1490b57cec5SDimitry Andric if (!Load0->isMachineOpcode() || !Load1->isMachineOpcode()) 1500b57cec5SDimitry Andric return false; 1510b57cec5SDimitry Andric 1520b57cec5SDimitry Andric unsigned Opc0 = Load0->getMachineOpcode(); 1530b57cec5SDimitry Andric unsigned Opc1 = Load1->getMachineOpcode(); 1540b57cec5SDimitry Andric 1550b57cec5SDimitry Andric // Make sure both are actually loads. 1560b57cec5SDimitry Andric if (!get(Opc0).mayLoad() || !get(Opc1).mayLoad()) 1570b57cec5SDimitry Andric return false; 1580b57cec5SDimitry Andric 1590b57cec5SDimitry Andric if (isDS(Opc0) && isDS(Opc1)) { 1600b57cec5SDimitry Andric 1610b57cec5SDimitry Andric // FIXME: Handle this case: 1620b57cec5SDimitry Andric if (getNumOperandsNoGlue(Load0) != getNumOperandsNoGlue(Load1)) 1630b57cec5SDimitry Andric return false; 1640b57cec5SDimitry Andric 1650b57cec5SDimitry Andric // Check base reg. 1660b57cec5SDimitry Andric if (Load0->getOperand(0) != Load1->getOperand(0)) 1670b57cec5SDimitry Andric return false; 1680b57cec5SDimitry Andric 1690b57cec5SDimitry Andric // Skip read2 / write2 variants for simplicity. 1700b57cec5SDimitry Andric // TODO: We should report true if the used offsets are adjacent (excluded 1710b57cec5SDimitry Andric // st64 versions). 1720b57cec5SDimitry Andric int Offset0Idx = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset); 1730b57cec5SDimitry Andric int Offset1Idx = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset); 1740b57cec5SDimitry Andric if (Offset0Idx == -1 || Offset1Idx == -1) 1750b57cec5SDimitry Andric return false; 1760b57cec5SDimitry Andric 1770b57cec5SDimitry Andric // XXX - be careful of datalesss loads 1780b57cec5SDimitry Andric // getNamedOperandIdx returns the index for MachineInstrs. Since they 1790b57cec5SDimitry Andric // include the output in the operand list, but SDNodes don't, we need to 1800b57cec5SDimitry Andric // subtract the index by one. 1810b57cec5SDimitry Andric Offset0Idx -= get(Opc0).NumDefs; 1820b57cec5SDimitry Andric Offset1Idx -= get(Opc1).NumDefs; 1830b57cec5SDimitry Andric Offset0 = cast<ConstantSDNode>(Load0->getOperand(Offset0Idx))->getZExtValue(); 1840b57cec5SDimitry Andric Offset1 = cast<ConstantSDNode>(Load1->getOperand(Offset1Idx))->getZExtValue(); 1850b57cec5SDimitry Andric return true; 1860b57cec5SDimitry Andric } 1870b57cec5SDimitry Andric 1880b57cec5SDimitry Andric if (isSMRD(Opc0) && isSMRD(Opc1)) { 1890b57cec5SDimitry Andric // Skip time and cache invalidation instructions. 1900b57cec5SDimitry Andric if (AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::sbase) == -1 || 1910b57cec5SDimitry Andric AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::sbase) == -1) 1920b57cec5SDimitry Andric return false; 1930b57cec5SDimitry Andric 1940b57cec5SDimitry Andric assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1)); 1950b57cec5SDimitry Andric 1960b57cec5SDimitry Andric // Check base reg. 1970b57cec5SDimitry Andric if (Load0->getOperand(0) != Load1->getOperand(0)) 1980b57cec5SDimitry Andric return false; 1990b57cec5SDimitry Andric 2000b57cec5SDimitry Andric const ConstantSDNode *Load0Offset = 2010b57cec5SDimitry Andric dyn_cast<ConstantSDNode>(Load0->getOperand(1)); 2020b57cec5SDimitry Andric const ConstantSDNode *Load1Offset = 2030b57cec5SDimitry Andric dyn_cast<ConstantSDNode>(Load1->getOperand(1)); 2040b57cec5SDimitry Andric 2050b57cec5SDimitry Andric if (!Load0Offset || !Load1Offset) 2060b57cec5SDimitry Andric return false; 2070b57cec5SDimitry Andric 2080b57cec5SDimitry Andric Offset0 = Load0Offset->getZExtValue(); 2090b57cec5SDimitry Andric Offset1 = Load1Offset->getZExtValue(); 2100b57cec5SDimitry Andric return true; 2110b57cec5SDimitry Andric } 2120b57cec5SDimitry Andric 2130b57cec5SDimitry Andric // MUBUF and MTBUF can access the same addresses. 2140b57cec5SDimitry Andric if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1))) { 2150b57cec5SDimitry Andric 2160b57cec5SDimitry Andric // MUBUF and MTBUF have vaddr at different indices. 2170b57cec5SDimitry Andric if (!nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::soffset) || 2180b57cec5SDimitry Andric !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::vaddr) || 2190b57cec5SDimitry Andric !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::srsrc)) 2200b57cec5SDimitry Andric return false; 2210b57cec5SDimitry Andric 2220b57cec5SDimitry Andric int OffIdx0 = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset); 2230b57cec5SDimitry Andric int OffIdx1 = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset); 2240b57cec5SDimitry Andric 2250b57cec5SDimitry Andric if (OffIdx0 == -1 || OffIdx1 == -1) 2260b57cec5SDimitry Andric return false; 2270b57cec5SDimitry Andric 2280b57cec5SDimitry Andric // getNamedOperandIdx returns the index for MachineInstrs. Since they 2290b57cec5SDimitry Andric // include the output in the operand list, but SDNodes don't, we need to 2300b57cec5SDimitry Andric // subtract the index by one. 2310b57cec5SDimitry Andric OffIdx0 -= get(Opc0).NumDefs; 2320b57cec5SDimitry Andric OffIdx1 -= get(Opc1).NumDefs; 2330b57cec5SDimitry Andric 2340b57cec5SDimitry Andric SDValue Off0 = Load0->getOperand(OffIdx0); 2350b57cec5SDimitry Andric SDValue Off1 = Load1->getOperand(OffIdx1); 2360b57cec5SDimitry Andric 2370b57cec5SDimitry Andric // The offset might be a FrameIndexSDNode. 2380b57cec5SDimitry Andric if (!isa<ConstantSDNode>(Off0) || !isa<ConstantSDNode>(Off1)) 2390b57cec5SDimitry Andric return false; 2400b57cec5SDimitry Andric 2410b57cec5SDimitry Andric Offset0 = cast<ConstantSDNode>(Off0)->getZExtValue(); 2420b57cec5SDimitry Andric Offset1 = cast<ConstantSDNode>(Off1)->getZExtValue(); 2430b57cec5SDimitry Andric return true; 2440b57cec5SDimitry Andric } 2450b57cec5SDimitry Andric 2460b57cec5SDimitry Andric return false; 2470b57cec5SDimitry Andric } 2480b57cec5SDimitry Andric 2490b57cec5SDimitry Andric static bool isStride64(unsigned Opc) { 2500b57cec5SDimitry Andric switch (Opc) { 2510b57cec5SDimitry Andric case AMDGPU::DS_READ2ST64_B32: 2520b57cec5SDimitry Andric case AMDGPU::DS_READ2ST64_B64: 2530b57cec5SDimitry Andric case AMDGPU::DS_WRITE2ST64_B32: 2540b57cec5SDimitry Andric case AMDGPU::DS_WRITE2ST64_B64: 2550b57cec5SDimitry Andric return true; 2560b57cec5SDimitry Andric default: 2570b57cec5SDimitry Andric return false; 2580b57cec5SDimitry Andric } 2590b57cec5SDimitry Andric } 2600b57cec5SDimitry Andric 2610b57cec5SDimitry Andric bool SIInstrInfo::getMemOperandWithOffset(const MachineInstr &LdSt, 2620b57cec5SDimitry Andric const MachineOperand *&BaseOp, 2630b57cec5SDimitry Andric int64_t &Offset, 2640b57cec5SDimitry Andric const TargetRegisterInfo *TRI) const { 265*480093f4SDimitry Andric if (!LdSt.mayLoadOrStore()) 266*480093f4SDimitry Andric return false; 267*480093f4SDimitry Andric 2680b57cec5SDimitry Andric unsigned Opc = LdSt.getOpcode(); 2690b57cec5SDimitry Andric 2700b57cec5SDimitry Andric if (isDS(LdSt)) { 2710b57cec5SDimitry Andric const MachineOperand *OffsetImm = 2720b57cec5SDimitry Andric getNamedOperand(LdSt, AMDGPU::OpName::offset); 2730b57cec5SDimitry Andric if (OffsetImm) { 2740b57cec5SDimitry Andric // Normal, single offset LDS instruction. 2750b57cec5SDimitry Andric BaseOp = getNamedOperand(LdSt, AMDGPU::OpName::addr); 2760b57cec5SDimitry Andric // TODO: ds_consume/ds_append use M0 for the base address. Is it safe to 2770b57cec5SDimitry Andric // report that here? 278*480093f4SDimitry Andric if (!BaseOp || !BaseOp->isReg()) 2790b57cec5SDimitry Andric return false; 2800b57cec5SDimitry Andric 2810b57cec5SDimitry Andric Offset = OffsetImm->getImm(); 282*480093f4SDimitry Andric 2830b57cec5SDimitry Andric return true; 2840b57cec5SDimitry Andric } 2850b57cec5SDimitry Andric 2860b57cec5SDimitry Andric // The 2 offset instructions use offset0 and offset1 instead. We can treat 2870b57cec5SDimitry Andric // these as a load with a single offset if the 2 offsets are consecutive. We 2880b57cec5SDimitry Andric // will use this for some partially aligned loads. 2890b57cec5SDimitry Andric const MachineOperand *Offset0Imm = 2900b57cec5SDimitry Andric getNamedOperand(LdSt, AMDGPU::OpName::offset0); 2910b57cec5SDimitry Andric const MachineOperand *Offset1Imm = 2920b57cec5SDimitry Andric getNamedOperand(LdSt, AMDGPU::OpName::offset1); 2930b57cec5SDimitry Andric 2940b57cec5SDimitry Andric uint8_t Offset0 = Offset0Imm->getImm(); 2950b57cec5SDimitry Andric uint8_t Offset1 = Offset1Imm->getImm(); 2960b57cec5SDimitry Andric 2970b57cec5SDimitry Andric if (Offset1 > Offset0 && Offset1 - Offset0 == 1) { 2980b57cec5SDimitry Andric // Each of these offsets is in element sized units, so we need to convert 2990b57cec5SDimitry Andric // to bytes of the individual reads. 3000b57cec5SDimitry Andric 3010b57cec5SDimitry Andric unsigned EltSize; 3020b57cec5SDimitry Andric if (LdSt.mayLoad()) 3030b57cec5SDimitry Andric EltSize = TRI->getRegSizeInBits(*getOpRegClass(LdSt, 0)) / 16; 3040b57cec5SDimitry Andric else { 3050b57cec5SDimitry Andric assert(LdSt.mayStore()); 3060b57cec5SDimitry Andric int Data0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data0); 3070b57cec5SDimitry Andric EltSize = TRI->getRegSizeInBits(*getOpRegClass(LdSt, Data0Idx)) / 8; 3080b57cec5SDimitry Andric } 3090b57cec5SDimitry Andric 3100b57cec5SDimitry Andric if (isStride64(Opc)) 3110b57cec5SDimitry Andric EltSize *= 64; 3120b57cec5SDimitry Andric 3130b57cec5SDimitry Andric BaseOp = getNamedOperand(LdSt, AMDGPU::OpName::addr); 314*480093f4SDimitry Andric if (!BaseOp->isReg()) 315*480093f4SDimitry Andric return false; 316*480093f4SDimitry Andric 3170b57cec5SDimitry Andric Offset = EltSize * Offset0; 318*480093f4SDimitry Andric 3190b57cec5SDimitry Andric return true; 3200b57cec5SDimitry Andric } 3210b57cec5SDimitry Andric 3220b57cec5SDimitry Andric return false; 3230b57cec5SDimitry Andric } 3240b57cec5SDimitry Andric 3250b57cec5SDimitry Andric if (isMUBUF(LdSt) || isMTBUF(LdSt)) { 3260b57cec5SDimitry Andric const MachineOperand *SOffset = getNamedOperand(LdSt, AMDGPU::OpName::soffset); 3278bcb0991SDimitry Andric if (SOffset && SOffset->isReg()) { 3288bcb0991SDimitry Andric // We can only handle this if it's a stack access, as any other resource 3298bcb0991SDimitry Andric // would require reporting multiple base registers. 3308bcb0991SDimitry Andric const MachineOperand *AddrReg = getNamedOperand(LdSt, AMDGPU::OpName::vaddr); 3318bcb0991SDimitry Andric if (AddrReg && !AddrReg->isFI()) 3320b57cec5SDimitry Andric return false; 3330b57cec5SDimitry Andric 3348bcb0991SDimitry Andric const MachineOperand *RSrc = getNamedOperand(LdSt, AMDGPU::OpName::srsrc); 3358bcb0991SDimitry Andric const SIMachineFunctionInfo *MFI 3368bcb0991SDimitry Andric = LdSt.getParent()->getParent()->getInfo<SIMachineFunctionInfo>(); 3378bcb0991SDimitry Andric if (RSrc->getReg() != MFI->getScratchRSrcReg()) 3388bcb0991SDimitry Andric return false; 3398bcb0991SDimitry Andric 3408bcb0991SDimitry Andric const MachineOperand *OffsetImm = 3418bcb0991SDimitry Andric getNamedOperand(LdSt, AMDGPU::OpName::offset); 3428bcb0991SDimitry Andric BaseOp = SOffset; 3438bcb0991SDimitry Andric Offset = OffsetImm->getImm(); 3448bcb0991SDimitry Andric return true; 3458bcb0991SDimitry Andric } 3468bcb0991SDimitry Andric 3470b57cec5SDimitry Andric const MachineOperand *AddrReg = getNamedOperand(LdSt, AMDGPU::OpName::vaddr); 3480b57cec5SDimitry Andric if (!AddrReg) 3490b57cec5SDimitry Andric return false; 3500b57cec5SDimitry Andric 3510b57cec5SDimitry Andric const MachineOperand *OffsetImm = 3520b57cec5SDimitry Andric getNamedOperand(LdSt, AMDGPU::OpName::offset); 3530b57cec5SDimitry Andric BaseOp = AddrReg; 3540b57cec5SDimitry Andric Offset = OffsetImm->getImm(); 3550b57cec5SDimitry Andric if (SOffset) // soffset can be an inline immediate. 3560b57cec5SDimitry Andric Offset += SOffset->getImm(); 3570b57cec5SDimitry Andric 358*480093f4SDimitry Andric if (!BaseOp->isReg()) 359*480093f4SDimitry Andric return false; 360*480093f4SDimitry Andric 3610b57cec5SDimitry Andric return true; 3620b57cec5SDimitry Andric } 3630b57cec5SDimitry Andric 3640b57cec5SDimitry Andric if (isSMRD(LdSt)) { 3650b57cec5SDimitry Andric const MachineOperand *OffsetImm = 3660b57cec5SDimitry Andric getNamedOperand(LdSt, AMDGPU::OpName::offset); 3670b57cec5SDimitry Andric if (!OffsetImm) 3680b57cec5SDimitry Andric return false; 3690b57cec5SDimitry Andric 3700b57cec5SDimitry Andric const MachineOperand *SBaseReg = getNamedOperand(LdSt, AMDGPU::OpName::sbase); 3710b57cec5SDimitry Andric BaseOp = SBaseReg; 3720b57cec5SDimitry Andric Offset = OffsetImm->getImm(); 373*480093f4SDimitry Andric if (!BaseOp->isReg()) 374*480093f4SDimitry Andric return false; 375*480093f4SDimitry Andric 3760b57cec5SDimitry Andric return true; 3770b57cec5SDimitry Andric } 3780b57cec5SDimitry Andric 3790b57cec5SDimitry Andric if (isFLAT(LdSt)) { 3800b57cec5SDimitry Andric const MachineOperand *VAddr = getNamedOperand(LdSt, AMDGPU::OpName::vaddr); 3810b57cec5SDimitry Andric if (VAddr) { 3820b57cec5SDimitry Andric // Can't analyze 2 offsets. 3830b57cec5SDimitry Andric if (getNamedOperand(LdSt, AMDGPU::OpName::saddr)) 3840b57cec5SDimitry Andric return false; 3850b57cec5SDimitry Andric 3860b57cec5SDimitry Andric BaseOp = VAddr; 3870b57cec5SDimitry Andric } else { 3880b57cec5SDimitry Andric // scratch instructions have either vaddr or saddr. 3890b57cec5SDimitry Andric BaseOp = getNamedOperand(LdSt, AMDGPU::OpName::saddr); 3900b57cec5SDimitry Andric } 3910b57cec5SDimitry Andric 3920b57cec5SDimitry Andric Offset = getNamedOperand(LdSt, AMDGPU::OpName::offset)->getImm(); 393*480093f4SDimitry Andric if (!BaseOp->isReg()) 394*480093f4SDimitry Andric return false; 3950b57cec5SDimitry Andric return true; 3960b57cec5SDimitry Andric } 3970b57cec5SDimitry Andric 3980b57cec5SDimitry Andric return false; 3990b57cec5SDimitry Andric } 4000b57cec5SDimitry Andric 4010b57cec5SDimitry Andric static bool memOpsHaveSameBasePtr(const MachineInstr &MI1, 4020b57cec5SDimitry Andric const MachineOperand &BaseOp1, 4030b57cec5SDimitry Andric const MachineInstr &MI2, 4040b57cec5SDimitry Andric const MachineOperand &BaseOp2) { 4050b57cec5SDimitry Andric // Support only base operands with base registers. 4060b57cec5SDimitry Andric // Note: this could be extended to support FI operands. 4070b57cec5SDimitry Andric if (!BaseOp1.isReg() || !BaseOp2.isReg()) 4080b57cec5SDimitry Andric return false; 4090b57cec5SDimitry Andric 4100b57cec5SDimitry Andric if (BaseOp1.isIdenticalTo(BaseOp2)) 4110b57cec5SDimitry Andric return true; 4120b57cec5SDimitry Andric 4130b57cec5SDimitry Andric if (!MI1.hasOneMemOperand() || !MI2.hasOneMemOperand()) 4140b57cec5SDimitry Andric return false; 4150b57cec5SDimitry Andric 4160b57cec5SDimitry Andric auto MO1 = *MI1.memoperands_begin(); 4170b57cec5SDimitry Andric auto MO2 = *MI2.memoperands_begin(); 4180b57cec5SDimitry Andric if (MO1->getAddrSpace() != MO2->getAddrSpace()) 4190b57cec5SDimitry Andric return false; 4200b57cec5SDimitry Andric 4210b57cec5SDimitry Andric auto Base1 = MO1->getValue(); 4220b57cec5SDimitry Andric auto Base2 = MO2->getValue(); 4230b57cec5SDimitry Andric if (!Base1 || !Base2) 4240b57cec5SDimitry Andric return false; 4250b57cec5SDimitry Andric const MachineFunction &MF = *MI1.getParent()->getParent(); 4260b57cec5SDimitry Andric const DataLayout &DL = MF.getFunction().getParent()->getDataLayout(); 4270b57cec5SDimitry Andric Base1 = GetUnderlyingObject(Base1, DL); 428*480093f4SDimitry Andric Base2 = GetUnderlyingObject(Base2, DL); 4290b57cec5SDimitry Andric 4300b57cec5SDimitry Andric if (isa<UndefValue>(Base1) || isa<UndefValue>(Base2)) 4310b57cec5SDimitry Andric return false; 4320b57cec5SDimitry Andric 4330b57cec5SDimitry Andric return Base1 == Base2; 4340b57cec5SDimitry Andric } 4350b57cec5SDimitry Andric 4360b57cec5SDimitry Andric bool SIInstrInfo::shouldClusterMemOps(const MachineOperand &BaseOp1, 4370b57cec5SDimitry Andric const MachineOperand &BaseOp2, 4380b57cec5SDimitry Andric unsigned NumLoads) const { 4390b57cec5SDimitry Andric const MachineInstr &FirstLdSt = *BaseOp1.getParent(); 4400b57cec5SDimitry Andric const MachineInstr &SecondLdSt = *BaseOp2.getParent(); 4410b57cec5SDimitry Andric 4420b57cec5SDimitry Andric if (!memOpsHaveSameBasePtr(FirstLdSt, BaseOp1, SecondLdSt, BaseOp2)) 4430b57cec5SDimitry Andric return false; 4440b57cec5SDimitry Andric 4450b57cec5SDimitry Andric const MachineOperand *FirstDst = nullptr; 4460b57cec5SDimitry Andric const MachineOperand *SecondDst = nullptr; 4470b57cec5SDimitry Andric 4480b57cec5SDimitry Andric if ((isMUBUF(FirstLdSt) && isMUBUF(SecondLdSt)) || 4490b57cec5SDimitry Andric (isMTBUF(FirstLdSt) && isMTBUF(SecondLdSt)) || 4500b57cec5SDimitry Andric (isFLAT(FirstLdSt) && isFLAT(SecondLdSt))) { 4510b57cec5SDimitry Andric const unsigned MaxGlobalLoadCluster = 6; 4520b57cec5SDimitry Andric if (NumLoads > MaxGlobalLoadCluster) 4530b57cec5SDimitry Andric return false; 4540b57cec5SDimitry Andric 4550b57cec5SDimitry Andric FirstDst = getNamedOperand(FirstLdSt, AMDGPU::OpName::vdata); 4560b57cec5SDimitry Andric if (!FirstDst) 4570b57cec5SDimitry Andric FirstDst = getNamedOperand(FirstLdSt, AMDGPU::OpName::vdst); 4580b57cec5SDimitry Andric SecondDst = getNamedOperand(SecondLdSt, AMDGPU::OpName::vdata); 4590b57cec5SDimitry Andric if (!SecondDst) 4600b57cec5SDimitry Andric SecondDst = getNamedOperand(SecondLdSt, AMDGPU::OpName::vdst); 4610b57cec5SDimitry Andric } else if (isSMRD(FirstLdSt) && isSMRD(SecondLdSt)) { 4620b57cec5SDimitry Andric FirstDst = getNamedOperand(FirstLdSt, AMDGPU::OpName::sdst); 4630b57cec5SDimitry Andric SecondDst = getNamedOperand(SecondLdSt, AMDGPU::OpName::sdst); 4640b57cec5SDimitry Andric } else if (isDS(FirstLdSt) && isDS(SecondLdSt)) { 4650b57cec5SDimitry Andric FirstDst = getNamedOperand(FirstLdSt, AMDGPU::OpName::vdst); 4660b57cec5SDimitry Andric SecondDst = getNamedOperand(SecondLdSt, AMDGPU::OpName::vdst); 4670b57cec5SDimitry Andric } 4680b57cec5SDimitry Andric 4690b57cec5SDimitry Andric if (!FirstDst || !SecondDst) 4700b57cec5SDimitry Andric return false; 4710b57cec5SDimitry Andric 4720b57cec5SDimitry Andric // Try to limit clustering based on the total number of bytes loaded 4730b57cec5SDimitry Andric // rather than the number of instructions. This is done to help reduce 4740b57cec5SDimitry Andric // register pressure. The method used is somewhat inexact, though, 4750b57cec5SDimitry Andric // because it assumes that all loads in the cluster will load the 4760b57cec5SDimitry Andric // same number of bytes as FirstLdSt. 4770b57cec5SDimitry Andric 4780b57cec5SDimitry Andric // The unit of this value is bytes. 4790b57cec5SDimitry Andric // FIXME: This needs finer tuning. 4800b57cec5SDimitry Andric unsigned LoadClusterThreshold = 16; 4810b57cec5SDimitry Andric 4820b57cec5SDimitry Andric const MachineRegisterInfo &MRI = 4830b57cec5SDimitry Andric FirstLdSt.getParent()->getParent()->getRegInfo(); 4840b57cec5SDimitry Andric 4858bcb0991SDimitry Andric const Register Reg = FirstDst->getReg(); 4860b57cec5SDimitry Andric 4878bcb0991SDimitry Andric const TargetRegisterClass *DstRC = Register::isVirtualRegister(Reg) 4880b57cec5SDimitry Andric ? MRI.getRegClass(Reg) 4890b57cec5SDimitry Andric : RI.getPhysRegClass(Reg); 4900b57cec5SDimitry Andric 4910b57cec5SDimitry Andric return (NumLoads * (RI.getRegSizeInBits(*DstRC) / 8)) <= LoadClusterThreshold; 4920b57cec5SDimitry Andric } 4930b57cec5SDimitry Andric 4940b57cec5SDimitry Andric // FIXME: This behaves strangely. If, for example, you have 32 load + stores, 4950b57cec5SDimitry Andric // the first 16 loads will be interleaved with the stores, and the next 16 will 4960b57cec5SDimitry Andric // be clustered as expected. It should really split into 2 16 store batches. 4970b57cec5SDimitry Andric // 4980b57cec5SDimitry Andric // Loads are clustered until this returns false, rather than trying to schedule 4990b57cec5SDimitry Andric // groups of stores. This also means we have to deal with saying different 5000b57cec5SDimitry Andric // address space loads should be clustered, and ones which might cause bank 5010b57cec5SDimitry Andric // conflicts. 5020b57cec5SDimitry Andric // 5030b57cec5SDimitry Andric // This might be deprecated so it might not be worth that much effort to fix. 5040b57cec5SDimitry Andric bool SIInstrInfo::shouldScheduleLoadsNear(SDNode *Load0, SDNode *Load1, 5050b57cec5SDimitry Andric int64_t Offset0, int64_t Offset1, 5060b57cec5SDimitry Andric unsigned NumLoads) const { 5070b57cec5SDimitry Andric assert(Offset1 > Offset0 && 5080b57cec5SDimitry Andric "Second offset should be larger than first offset!"); 5090b57cec5SDimitry Andric // If we have less than 16 loads in a row, and the offsets are within 64 5100b57cec5SDimitry Andric // bytes, then schedule together. 5110b57cec5SDimitry Andric 5120b57cec5SDimitry Andric // A cacheline is 64 bytes (for global memory). 5130b57cec5SDimitry Andric return (NumLoads <= 16 && (Offset1 - Offset0) < 64); 5140b57cec5SDimitry Andric } 5150b57cec5SDimitry Andric 5160b57cec5SDimitry Andric static void reportIllegalCopy(const SIInstrInfo *TII, MachineBasicBlock &MBB, 5170b57cec5SDimitry Andric MachineBasicBlock::iterator MI, 518*480093f4SDimitry Andric const DebugLoc &DL, MCRegister DestReg, 519*480093f4SDimitry Andric MCRegister SrcReg, bool KillSrc) { 5200b57cec5SDimitry Andric MachineFunction *MF = MBB.getParent(); 5210b57cec5SDimitry Andric DiagnosticInfoUnsupported IllegalCopy(MF->getFunction(), 5220b57cec5SDimitry Andric "illegal SGPR to VGPR copy", 5230b57cec5SDimitry Andric DL, DS_Error); 5240b57cec5SDimitry Andric LLVMContext &C = MF->getFunction().getContext(); 5250b57cec5SDimitry Andric C.diagnose(IllegalCopy); 5260b57cec5SDimitry Andric 5270b57cec5SDimitry Andric BuildMI(MBB, MI, DL, TII->get(AMDGPU::SI_ILLEGAL_COPY), DestReg) 5280b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)); 5290b57cec5SDimitry Andric } 5300b57cec5SDimitry Andric 5310b57cec5SDimitry Andric void SIInstrInfo::copyPhysReg(MachineBasicBlock &MBB, 5320b57cec5SDimitry Andric MachineBasicBlock::iterator MI, 533*480093f4SDimitry Andric const DebugLoc &DL, MCRegister DestReg, 534*480093f4SDimitry Andric MCRegister SrcReg, bool KillSrc) const { 5350b57cec5SDimitry Andric const TargetRegisterClass *RC = RI.getPhysRegClass(DestReg); 5360b57cec5SDimitry Andric 5370b57cec5SDimitry Andric if (RC == &AMDGPU::VGPR_32RegClass) { 5380b57cec5SDimitry Andric assert(AMDGPU::VGPR_32RegClass.contains(SrcReg) || 5390b57cec5SDimitry Andric AMDGPU::SReg_32RegClass.contains(SrcReg) || 5400b57cec5SDimitry Andric AMDGPU::AGPR_32RegClass.contains(SrcReg)); 5410b57cec5SDimitry Andric unsigned Opc = AMDGPU::AGPR_32RegClass.contains(SrcReg) ? 5420b57cec5SDimitry Andric AMDGPU::V_ACCVGPR_READ_B32 : AMDGPU::V_MOV_B32_e32; 5430b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(Opc), DestReg) 5440b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)); 5450b57cec5SDimitry Andric return; 5460b57cec5SDimitry Andric } 5470b57cec5SDimitry Andric 5480b57cec5SDimitry Andric if (RC == &AMDGPU::SReg_32_XM0RegClass || 5490b57cec5SDimitry Andric RC == &AMDGPU::SReg_32RegClass) { 5500b57cec5SDimitry Andric if (SrcReg == AMDGPU::SCC) { 5510b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::S_CSELECT_B32), DestReg) 552*480093f4SDimitry Andric .addImm(1) 5530b57cec5SDimitry Andric .addImm(0); 5540b57cec5SDimitry Andric return; 5550b57cec5SDimitry Andric } 5560b57cec5SDimitry Andric 5570b57cec5SDimitry Andric if (DestReg == AMDGPU::VCC_LO) { 5580b57cec5SDimitry Andric if (AMDGPU::SReg_32RegClass.contains(SrcReg)) { 5590b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), AMDGPU::VCC_LO) 5600b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)); 5610b57cec5SDimitry Andric } else { 5620b57cec5SDimitry Andric // FIXME: Hack until VReg_1 removed. 5630b57cec5SDimitry Andric assert(AMDGPU::VGPR_32RegClass.contains(SrcReg)); 5640b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_CMP_NE_U32_e32)) 5650b57cec5SDimitry Andric .addImm(0) 5660b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)); 5670b57cec5SDimitry Andric } 5680b57cec5SDimitry Andric 5690b57cec5SDimitry Andric return; 5700b57cec5SDimitry Andric } 5710b57cec5SDimitry Andric 5720b57cec5SDimitry Andric if (!AMDGPU::SReg_32RegClass.contains(SrcReg)) { 5730b57cec5SDimitry Andric reportIllegalCopy(this, MBB, MI, DL, DestReg, SrcReg, KillSrc); 5740b57cec5SDimitry Andric return; 5750b57cec5SDimitry Andric } 5760b57cec5SDimitry Andric 5770b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg) 5780b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)); 5790b57cec5SDimitry Andric return; 5800b57cec5SDimitry Andric } 5810b57cec5SDimitry Andric 5820b57cec5SDimitry Andric if (RC == &AMDGPU::SReg_64RegClass) { 5830b57cec5SDimitry Andric if (DestReg == AMDGPU::VCC) { 5840b57cec5SDimitry Andric if (AMDGPU::SReg_64RegClass.contains(SrcReg)) { 5850b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), AMDGPU::VCC) 5860b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)); 5870b57cec5SDimitry Andric } else { 5880b57cec5SDimitry Andric // FIXME: Hack until VReg_1 removed. 5890b57cec5SDimitry Andric assert(AMDGPU::VGPR_32RegClass.contains(SrcReg)); 5900b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_CMP_NE_U32_e32)) 5910b57cec5SDimitry Andric .addImm(0) 5920b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)); 5930b57cec5SDimitry Andric } 5940b57cec5SDimitry Andric 5950b57cec5SDimitry Andric return; 5960b57cec5SDimitry Andric } 5970b57cec5SDimitry Andric 5980b57cec5SDimitry Andric if (!AMDGPU::SReg_64RegClass.contains(SrcReg)) { 5990b57cec5SDimitry Andric reportIllegalCopy(this, MBB, MI, DL, DestReg, SrcReg, KillSrc); 6000b57cec5SDimitry Andric return; 6010b57cec5SDimitry Andric } 6020b57cec5SDimitry Andric 6030b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg) 6040b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)); 6050b57cec5SDimitry Andric return; 6060b57cec5SDimitry Andric } 6070b57cec5SDimitry Andric 6080b57cec5SDimitry Andric if (DestReg == AMDGPU::SCC) { 6090b57cec5SDimitry Andric assert(AMDGPU::SReg_32RegClass.contains(SrcReg)); 6100b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::S_CMP_LG_U32)) 6110b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)) 6120b57cec5SDimitry Andric .addImm(0); 6130b57cec5SDimitry Andric return; 6140b57cec5SDimitry Andric } 6150b57cec5SDimitry Andric 6160b57cec5SDimitry Andric if (RC == &AMDGPU::AGPR_32RegClass) { 6170b57cec5SDimitry Andric assert(AMDGPU::VGPR_32RegClass.contains(SrcReg) || 6180b57cec5SDimitry Andric AMDGPU::SReg_32RegClass.contains(SrcReg) || 6190b57cec5SDimitry Andric AMDGPU::AGPR_32RegClass.contains(SrcReg)); 6200b57cec5SDimitry Andric if (!AMDGPU::VGPR_32RegClass.contains(SrcReg)) { 6210b57cec5SDimitry Andric // First try to find defining accvgpr_write to avoid temporary registers. 6220b57cec5SDimitry Andric for (auto Def = MI, E = MBB.begin(); Def != E; ) { 6230b57cec5SDimitry Andric --Def; 6240b57cec5SDimitry Andric if (!Def->definesRegister(SrcReg, &RI)) 6250b57cec5SDimitry Andric continue; 6260b57cec5SDimitry Andric if (Def->getOpcode() != AMDGPU::V_ACCVGPR_WRITE_B32) 6270b57cec5SDimitry Andric break; 6280b57cec5SDimitry Andric 6290b57cec5SDimitry Andric MachineOperand &DefOp = Def->getOperand(1); 6300b57cec5SDimitry Andric assert(DefOp.isReg() || DefOp.isImm()); 6310b57cec5SDimitry Andric 6320b57cec5SDimitry Andric if (DefOp.isReg()) { 6330b57cec5SDimitry Andric // Check that register source operand if not clobbered before MI. 6340b57cec5SDimitry Andric // Immediate operands are always safe to propagate. 6350b57cec5SDimitry Andric bool SafeToPropagate = true; 6360b57cec5SDimitry Andric for (auto I = Def; I != MI && SafeToPropagate; ++I) 6370b57cec5SDimitry Andric if (I->modifiesRegister(DefOp.getReg(), &RI)) 6380b57cec5SDimitry Andric SafeToPropagate = false; 6390b57cec5SDimitry Andric 6400b57cec5SDimitry Andric if (!SafeToPropagate) 6410b57cec5SDimitry Andric break; 6420b57cec5SDimitry Andric 6430b57cec5SDimitry Andric DefOp.setIsKill(false); 6440b57cec5SDimitry Andric } 6450b57cec5SDimitry Andric 6460b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_ACCVGPR_WRITE_B32), DestReg) 6470b57cec5SDimitry Andric .add(DefOp); 6480b57cec5SDimitry Andric return; 6490b57cec5SDimitry Andric } 6500b57cec5SDimitry Andric 6510b57cec5SDimitry Andric RegScavenger RS; 6520b57cec5SDimitry Andric RS.enterBasicBlock(MBB); 6530b57cec5SDimitry Andric RS.forward(MI); 6540b57cec5SDimitry Andric 6550b57cec5SDimitry Andric // Ideally we want to have three registers for a long reg_sequence copy 6560b57cec5SDimitry Andric // to hide 2 waitstates between v_mov_b32 and accvgpr_write. 6570b57cec5SDimitry Andric unsigned MaxVGPRs = RI.getRegPressureLimit(&AMDGPU::VGPR_32RegClass, 6580b57cec5SDimitry Andric *MBB.getParent()); 6590b57cec5SDimitry Andric 6600b57cec5SDimitry Andric // Registers in the sequence are allocated contiguously so we can just 6610b57cec5SDimitry Andric // use register number to pick one of three round-robin temps. 6620b57cec5SDimitry Andric unsigned RegNo = DestReg % 3; 6630b57cec5SDimitry Andric unsigned Tmp = RS.scavengeRegister(&AMDGPU::VGPR_32RegClass, 0); 6640b57cec5SDimitry Andric if (!Tmp) 6650b57cec5SDimitry Andric report_fatal_error("Cannot scavenge VGPR to copy to AGPR"); 6660b57cec5SDimitry Andric RS.setRegUsed(Tmp); 6670b57cec5SDimitry Andric // Only loop through if there are any free registers left, otherwise 6680b57cec5SDimitry Andric // scavenger may report a fatal error without emergency spill slot 6690b57cec5SDimitry Andric // or spill with the slot. 6700b57cec5SDimitry Andric while (RegNo-- && RS.FindUnusedReg(&AMDGPU::VGPR_32RegClass)) { 6710b57cec5SDimitry Andric unsigned Tmp2 = RS.scavengeRegister(&AMDGPU::VGPR_32RegClass, 0); 6720b57cec5SDimitry Andric if (!Tmp2 || RI.getHWRegIndex(Tmp2) >= MaxVGPRs) 6730b57cec5SDimitry Andric break; 6740b57cec5SDimitry Andric Tmp = Tmp2; 6750b57cec5SDimitry Andric RS.setRegUsed(Tmp); 6760b57cec5SDimitry Andric } 6770b57cec5SDimitry Andric copyPhysReg(MBB, MI, DL, Tmp, SrcReg, KillSrc); 6780b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_ACCVGPR_WRITE_B32), DestReg) 6790b57cec5SDimitry Andric .addReg(Tmp, RegState::Kill); 6800b57cec5SDimitry Andric return; 6810b57cec5SDimitry Andric } 6820b57cec5SDimitry Andric 6830b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_ACCVGPR_WRITE_B32), DestReg) 6840b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(KillSrc)); 6850b57cec5SDimitry Andric return; 6860b57cec5SDimitry Andric } 6870b57cec5SDimitry Andric 6880b57cec5SDimitry Andric unsigned EltSize = 4; 6890b57cec5SDimitry Andric unsigned Opcode = AMDGPU::V_MOV_B32_e32; 6900b57cec5SDimitry Andric if (RI.isSGPRClass(RC)) { 6910b57cec5SDimitry Andric // TODO: Copy vec3/vec5 with s_mov_b64s then final s_mov_b32. 6920b57cec5SDimitry Andric if (!(RI.getRegSizeInBits(*RC) % 64)) { 6930b57cec5SDimitry Andric Opcode = AMDGPU::S_MOV_B64; 6940b57cec5SDimitry Andric EltSize = 8; 6950b57cec5SDimitry Andric } else { 6960b57cec5SDimitry Andric Opcode = AMDGPU::S_MOV_B32; 6970b57cec5SDimitry Andric EltSize = 4; 6980b57cec5SDimitry Andric } 6990b57cec5SDimitry Andric 7000b57cec5SDimitry Andric if (!RI.isSGPRClass(RI.getPhysRegClass(SrcReg))) { 7010b57cec5SDimitry Andric reportIllegalCopy(this, MBB, MI, DL, DestReg, SrcReg, KillSrc); 7020b57cec5SDimitry Andric return; 7030b57cec5SDimitry Andric } 7040b57cec5SDimitry Andric } else if (RI.hasAGPRs(RC)) { 7050b57cec5SDimitry Andric Opcode = RI.hasVGPRs(RI.getPhysRegClass(SrcReg)) ? 7060b57cec5SDimitry Andric AMDGPU::V_ACCVGPR_WRITE_B32 : AMDGPU::COPY; 7070b57cec5SDimitry Andric } else if (RI.hasVGPRs(RC) && RI.hasAGPRs(RI.getPhysRegClass(SrcReg))) { 7080b57cec5SDimitry Andric Opcode = AMDGPU::V_ACCVGPR_READ_B32; 7090b57cec5SDimitry Andric } 7100b57cec5SDimitry Andric 7110b57cec5SDimitry Andric ArrayRef<int16_t> SubIndices = RI.getRegSplitParts(RC, EltSize); 7120b57cec5SDimitry Andric bool Forward = RI.getHWRegIndex(DestReg) <= RI.getHWRegIndex(SrcReg); 7130b57cec5SDimitry Andric 7140b57cec5SDimitry Andric for (unsigned Idx = 0; Idx < SubIndices.size(); ++Idx) { 7150b57cec5SDimitry Andric unsigned SubIdx; 7160b57cec5SDimitry Andric if (Forward) 7170b57cec5SDimitry Andric SubIdx = SubIndices[Idx]; 7180b57cec5SDimitry Andric else 7190b57cec5SDimitry Andric SubIdx = SubIndices[SubIndices.size() - Idx - 1]; 7200b57cec5SDimitry Andric 7210b57cec5SDimitry Andric if (Opcode == TargetOpcode::COPY) { 7220b57cec5SDimitry Andric copyPhysReg(MBB, MI, DL, RI.getSubReg(DestReg, SubIdx), 7230b57cec5SDimitry Andric RI.getSubReg(SrcReg, SubIdx), KillSrc); 7240b57cec5SDimitry Andric continue; 7250b57cec5SDimitry Andric } 7260b57cec5SDimitry Andric 7270b57cec5SDimitry Andric MachineInstrBuilder Builder = BuildMI(MBB, MI, DL, 7280b57cec5SDimitry Andric get(Opcode), RI.getSubReg(DestReg, SubIdx)); 7290b57cec5SDimitry Andric 7300b57cec5SDimitry Andric Builder.addReg(RI.getSubReg(SrcReg, SubIdx)); 7310b57cec5SDimitry Andric 7320b57cec5SDimitry Andric if (Idx == 0) 7330b57cec5SDimitry Andric Builder.addReg(DestReg, RegState::Define | RegState::Implicit); 7340b57cec5SDimitry Andric 7350b57cec5SDimitry Andric bool UseKill = KillSrc && Idx == SubIndices.size() - 1; 7360b57cec5SDimitry Andric Builder.addReg(SrcReg, getKillRegState(UseKill) | RegState::Implicit); 7370b57cec5SDimitry Andric } 7380b57cec5SDimitry Andric } 7390b57cec5SDimitry Andric 7400b57cec5SDimitry Andric int SIInstrInfo::commuteOpcode(unsigned Opcode) const { 7410b57cec5SDimitry Andric int NewOpc; 7420b57cec5SDimitry Andric 7430b57cec5SDimitry Andric // Try to map original to commuted opcode 7440b57cec5SDimitry Andric NewOpc = AMDGPU::getCommuteRev(Opcode); 7450b57cec5SDimitry Andric if (NewOpc != -1) 7460b57cec5SDimitry Andric // Check if the commuted (REV) opcode exists on the target. 7470b57cec5SDimitry Andric return pseudoToMCOpcode(NewOpc) != -1 ? NewOpc : -1; 7480b57cec5SDimitry Andric 7490b57cec5SDimitry Andric // Try to map commuted to original opcode 7500b57cec5SDimitry Andric NewOpc = AMDGPU::getCommuteOrig(Opcode); 7510b57cec5SDimitry Andric if (NewOpc != -1) 7520b57cec5SDimitry Andric // Check if the original (non-REV) opcode exists on the target. 7530b57cec5SDimitry Andric return pseudoToMCOpcode(NewOpc) != -1 ? NewOpc : -1; 7540b57cec5SDimitry Andric 7550b57cec5SDimitry Andric return Opcode; 7560b57cec5SDimitry Andric } 7570b57cec5SDimitry Andric 7580b57cec5SDimitry Andric void SIInstrInfo::materializeImmediate(MachineBasicBlock &MBB, 7590b57cec5SDimitry Andric MachineBasicBlock::iterator MI, 7600b57cec5SDimitry Andric const DebugLoc &DL, unsigned DestReg, 7610b57cec5SDimitry Andric int64_t Value) const { 7620b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 7630b57cec5SDimitry Andric const TargetRegisterClass *RegClass = MRI.getRegClass(DestReg); 7640b57cec5SDimitry Andric if (RegClass == &AMDGPU::SReg_32RegClass || 7650b57cec5SDimitry Andric RegClass == &AMDGPU::SGPR_32RegClass || 7660b57cec5SDimitry Andric RegClass == &AMDGPU::SReg_32_XM0RegClass || 7670b57cec5SDimitry Andric RegClass == &AMDGPU::SReg_32_XM0_XEXECRegClass) { 7680b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg) 7690b57cec5SDimitry Andric .addImm(Value); 7700b57cec5SDimitry Andric return; 7710b57cec5SDimitry Andric } 7720b57cec5SDimitry Andric 7730b57cec5SDimitry Andric if (RegClass == &AMDGPU::SReg_64RegClass || 7740b57cec5SDimitry Andric RegClass == &AMDGPU::SGPR_64RegClass || 7750b57cec5SDimitry Andric RegClass == &AMDGPU::SReg_64_XEXECRegClass) { 7760b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg) 7770b57cec5SDimitry Andric .addImm(Value); 7780b57cec5SDimitry Andric return; 7790b57cec5SDimitry Andric } 7800b57cec5SDimitry Andric 7810b57cec5SDimitry Andric if (RegClass == &AMDGPU::VGPR_32RegClass) { 7820b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg) 7830b57cec5SDimitry Andric .addImm(Value); 7840b57cec5SDimitry Andric return; 7850b57cec5SDimitry Andric } 7860b57cec5SDimitry Andric if (RegClass == &AMDGPU::VReg_64RegClass) { 7870b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B64_PSEUDO), DestReg) 7880b57cec5SDimitry Andric .addImm(Value); 7890b57cec5SDimitry Andric return; 7900b57cec5SDimitry Andric } 7910b57cec5SDimitry Andric 7920b57cec5SDimitry Andric unsigned EltSize = 4; 7930b57cec5SDimitry Andric unsigned Opcode = AMDGPU::V_MOV_B32_e32; 7940b57cec5SDimitry Andric if (RI.isSGPRClass(RegClass)) { 7950b57cec5SDimitry Andric if (RI.getRegSizeInBits(*RegClass) > 32) { 7960b57cec5SDimitry Andric Opcode = AMDGPU::S_MOV_B64; 7970b57cec5SDimitry Andric EltSize = 8; 7980b57cec5SDimitry Andric } else { 7990b57cec5SDimitry Andric Opcode = AMDGPU::S_MOV_B32; 8000b57cec5SDimitry Andric EltSize = 4; 8010b57cec5SDimitry Andric } 8020b57cec5SDimitry Andric } 8030b57cec5SDimitry Andric 8040b57cec5SDimitry Andric ArrayRef<int16_t> SubIndices = RI.getRegSplitParts(RegClass, EltSize); 8050b57cec5SDimitry Andric for (unsigned Idx = 0; Idx < SubIndices.size(); ++Idx) { 8060b57cec5SDimitry Andric int64_t IdxValue = Idx == 0 ? Value : 0; 8070b57cec5SDimitry Andric 8080b57cec5SDimitry Andric MachineInstrBuilder Builder = BuildMI(MBB, MI, DL, 8090b57cec5SDimitry Andric get(Opcode), RI.getSubReg(DestReg, Idx)); 8100b57cec5SDimitry Andric Builder.addImm(IdxValue); 8110b57cec5SDimitry Andric } 8120b57cec5SDimitry Andric } 8130b57cec5SDimitry Andric 8140b57cec5SDimitry Andric const TargetRegisterClass * 8150b57cec5SDimitry Andric SIInstrInfo::getPreferredSelectRegClass(unsigned Size) const { 8160b57cec5SDimitry Andric return &AMDGPU::VGPR_32RegClass; 8170b57cec5SDimitry Andric } 8180b57cec5SDimitry Andric 8190b57cec5SDimitry Andric void SIInstrInfo::insertVectorSelect(MachineBasicBlock &MBB, 8200b57cec5SDimitry Andric MachineBasicBlock::iterator I, 8210b57cec5SDimitry Andric const DebugLoc &DL, unsigned DstReg, 8220b57cec5SDimitry Andric ArrayRef<MachineOperand> Cond, 8230b57cec5SDimitry Andric unsigned TrueReg, 8240b57cec5SDimitry Andric unsigned FalseReg) const { 8250b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 8260b57cec5SDimitry Andric MachineFunction *MF = MBB.getParent(); 8270b57cec5SDimitry Andric const GCNSubtarget &ST = MF->getSubtarget<GCNSubtarget>(); 8280b57cec5SDimitry Andric const TargetRegisterClass *BoolXExecRC = 8290b57cec5SDimitry Andric RI.getRegClass(AMDGPU::SReg_1_XEXECRegClassID); 8300b57cec5SDimitry Andric assert(MRI.getRegClass(DstReg) == &AMDGPU::VGPR_32RegClass && 8310b57cec5SDimitry Andric "Not a VGPR32 reg"); 8320b57cec5SDimitry Andric 8330b57cec5SDimitry Andric if (Cond.size() == 1) { 8348bcb0991SDimitry Andric Register SReg = MRI.createVirtualRegister(BoolXExecRC); 8350b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::COPY), SReg) 8360b57cec5SDimitry Andric .add(Cond[0]); 8370b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg) 8380b57cec5SDimitry Andric .addImm(0) 8390b57cec5SDimitry Andric .addReg(FalseReg) 8400b57cec5SDimitry Andric .addImm(0) 8410b57cec5SDimitry Andric .addReg(TrueReg) 8420b57cec5SDimitry Andric .addReg(SReg); 8430b57cec5SDimitry Andric } else if (Cond.size() == 2) { 8440b57cec5SDimitry Andric assert(Cond[0].isImm() && "Cond[0] is not an immediate"); 8450b57cec5SDimitry Andric switch (Cond[0].getImm()) { 8460b57cec5SDimitry Andric case SIInstrInfo::SCC_TRUE: { 8478bcb0991SDimitry Andric Register SReg = MRI.createVirtualRegister(BoolXExecRC); 8480b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(ST.isWave32() ? AMDGPU::S_CSELECT_B32 8490b57cec5SDimitry Andric : AMDGPU::S_CSELECT_B64), SReg) 850*480093f4SDimitry Andric .addImm(1) 8510b57cec5SDimitry Andric .addImm(0); 8520b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg) 8530b57cec5SDimitry Andric .addImm(0) 8540b57cec5SDimitry Andric .addReg(FalseReg) 8550b57cec5SDimitry Andric .addImm(0) 8560b57cec5SDimitry Andric .addReg(TrueReg) 8570b57cec5SDimitry Andric .addReg(SReg); 8580b57cec5SDimitry Andric break; 8590b57cec5SDimitry Andric } 8600b57cec5SDimitry Andric case SIInstrInfo::SCC_FALSE: { 8618bcb0991SDimitry Andric Register SReg = MRI.createVirtualRegister(BoolXExecRC); 8620b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(ST.isWave32() ? AMDGPU::S_CSELECT_B32 8630b57cec5SDimitry Andric : AMDGPU::S_CSELECT_B64), SReg) 8640b57cec5SDimitry Andric .addImm(0) 865*480093f4SDimitry Andric .addImm(1); 8660b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg) 8670b57cec5SDimitry Andric .addImm(0) 8680b57cec5SDimitry Andric .addReg(FalseReg) 8690b57cec5SDimitry Andric .addImm(0) 8700b57cec5SDimitry Andric .addReg(TrueReg) 8710b57cec5SDimitry Andric .addReg(SReg); 8720b57cec5SDimitry Andric break; 8730b57cec5SDimitry Andric } 8740b57cec5SDimitry Andric case SIInstrInfo::VCCNZ: { 8750b57cec5SDimitry Andric MachineOperand RegOp = Cond[1]; 8760b57cec5SDimitry Andric RegOp.setImplicit(false); 8778bcb0991SDimitry Andric Register SReg = MRI.createVirtualRegister(BoolXExecRC); 8780b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::COPY), SReg) 8790b57cec5SDimitry Andric .add(RegOp); 8800b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg) 8810b57cec5SDimitry Andric .addImm(0) 8820b57cec5SDimitry Andric .addReg(FalseReg) 8830b57cec5SDimitry Andric .addImm(0) 8840b57cec5SDimitry Andric .addReg(TrueReg) 8850b57cec5SDimitry Andric .addReg(SReg); 8860b57cec5SDimitry Andric break; 8870b57cec5SDimitry Andric } 8880b57cec5SDimitry Andric case SIInstrInfo::VCCZ: { 8890b57cec5SDimitry Andric MachineOperand RegOp = Cond[1]; 8900b57cec5SDimitry Andric RegOp.setImplicit(false); 8918bcb0991SDimitry Andric Register SReg = MRI.createVirtualRegister(BoolXExecRC); 8920b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::COPY), SReg) 8930b57cec5SDimitry Andric .add(RegOp); 8940b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg) 8950b57cec5SDimitry Andric .addImm(0) 8960b57cec5SDimitry Andric .addReg(TrueReg) 8970b57cec5SDimitry Andric .addImm(0) 8980b57cec5SDimitry Andric .addReg(FalseReg) 8990b57cec5SDimitry Andric .addReg(SReg); 9000b57cec5SDimitry Andric break; 9010b57cec5SDimitry Andric } 9020b57cec5SDimitry Andric case SIInstrInfo::EXECNZ: { 9038bcb0991SDimitry Andric Register SReg = MRI.createVirtualRegister(BoolXExecRC); 9048bcb0991SDimitry Andric Register SReg2 = MRI.createVirtualRegister(RI.getBoolRC()); 9050b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(ST.isWave32() ? AMDGPU::S_OR_SAVEEXEC_B32 9060b57cec5SDimitry Andric : AMDGPU::S_OR_SAVEEXEC_B64), SReg2) 9070b57cec5SDimitry Andric .addImm(0); 9080b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(ST.isWave32() ? AMDGPU::S_CSELECT_B32 9090b57cec5SDimitry Andric : AMDGPU::S_CSELECT_B64), SReg) 910*480093f4SDimitry Andric .addImm(1) 9110b57cec5SDimitry Andric .addImm(0); 9120b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg) 9130b57cec5SDimitry Andric .addImm(0) 9140b57cec5SDimitry Andric .addReg(FalseReg) 9150b57cec5SDimitry Andric .addImm(0) 9160b57cec5SDimitry Andric .addReg(TrueReg) 9170b57cec5SDimitry Andric .addReg(SReg); 9180b57cec5SDimitry Andric break; 9190b57cec5SDimitry Andric } 9200b57cec5SDimitry Andric case SIInstrInfo::EXECZ: { 9218bcb0991SDimitry Andric Register SReg = MRI.createVirtualRegister(BoolXExecRC); 9228bcb0991SDimitry Andric Register SReg2 = MRI.createVirtualRegister(RI.getBoolRC()); 9230b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(ST.isWave32() ? AMDGPU::S_OR_SAVEEXEC_B32 9240b57cec5SDimitry Andric : AMDGPU::S_OR_SAVEEXEC_B64), SReg2) 9250b57cec5SDimitry Andric .addImm(0); 9260b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(ST.isWave32() ? AMDGPU::S_CSELECT_B32 9270b57cec5SDimitry Andric : AMDGPU::S_CSELECT_B64), SReg) 9280b57cec5SDimitry Andric .addImm(0) 929*480093f4SDimitry Andric .addImm(1); 9300b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstReg) 9310b57cec5SDimitry Andric .addImm(0) 9320b57cec5SDimitry Andric .addReg(FalseReg) 9330b57cec5SDimitry Andric .addImm(0) 9340b57cec5SDimitry Andric .addReg(TrueReg) 9350b57cec5SDimitry Andric .addReg(SReg); 9360b57cec5SDimitry Andric llvm_unreachable("Unhandled branch predicate EXECZ"); 9370b57cec5SDimitry Andric break; 9380b57cec5SDimitry Andric } 9390b57cec5SDimitry Andric default: 9400b57cec5SDimitry Andric llvm_unreachable("invalid branch predicate"); 9410b57cec5SDimitry Andric } 9420b57cec5SDimitry Andric } else { 9430b57cec5SDimitry Andric llvm_unreachable("Can only handle Cond size 1 or 2"); 9440b57cec5SDimitry Andric } 9450b57cec5SDimitry Andric } 9460b57cec5SDimitry Andric 9470b57cec5SDimitry Andric unsigned SIInstrInfo::insertEQ(MachineBasicBlock *MBB, 9480b57cec5SDimitry Andric MachineBasicBlock::iterator I, 9490b57cec5SDimitry Andric const DebugLoc &DL, 9500b57cec5SDimitry Andric unsigned SrcReg, int Value) const { 9510b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo(); 9528bcb0991SDimitry Andric Register Reg = MRI.createVirtualRegister(RI.getBoolRC()); 9530b57cec5SDimitry Andric BuildMI(*MBB, I, DL, get(AMDGPU::V_CMP_EQ_I32_e64), Reg) 9540b57cec5SDimitry Andric .addImm(Value) 9550b57cec5SDimitry Andric .addReg(SrcReg); 9560b57cec5SDimitry Andric 9570b57cec5SDimitry Andric return Reg; 9580b57cec5SDimitry Andric } 9590b57cec5SDimitry Andric 9600b57cec5SDimitry Andric unsigned SIInstrInfo::insertNE(MachineBasicBlock *MBB, 9610b57cec5SDimitry Andric MachineBasicBlock::iterator I, 9620b57cec5SDimitry Andric const DebugLoc &DL, 9630b57cec5SDimitry Andric unsigned SrcReg, int Value) const { 9640b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo(); 9658bcb0991SDimitry Andric Register Reg = MRI.createVirtualRegister(RI.getBoolRC()); 9660b57cec5SDimitry Andric BuildMI(*MBB, I, DL, get(AMDGPU::V_CMP_NE_I32_e64), Reg) 9670b57cec5SDimitry Andric .addImm(Value) 9680b57cec5SDimitry Andric .addReg(SrcReg); 9690b57cec5SDimitry Andric 9700b57cec5SDimitry Andric return Reg; 9710b57cec5SDimitry Andric } 9720b57cec5SDimitry Andric 9730b57cec5SDimitry Andric unsigned SIInstrInfo::getMovOpcode(const TargetRegisterClass *DstRC) const { 9740b57cec5SDimitry Andric 9750b57cec5SDimitry Andric if (RI.hasAGPRs(DstRC)) 9760b57cec5SDimitry Andric return AMDGPU::COPY; 9770b57cec5SDimitry Andric if (RI.getRegSizeInBits(*DstRC) == 32) { 9780b57cec5SDimitry Andric return RI.isSGPRClass(DstRC) ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32; 9790b57cec5SDimitry Andric } else if (RI.getRegSizeInBits(*DstRC) == 64 && RI.isSGPRClass(DstRC)) { 9800b57cec5SDimitry Andric return AMDGPU::S_MOV_B64; 9810b57cec5SDimitry Andric } else if (RI.getRegSizeInBits(*DstRC) == 64 && !RI.isSGPRClass(DstRC)) { 9820b57cec5SDimitry Andric return AMDGPU::V_MOV_B64_PSEUDO; 9830b57cec5SDimitry Andric } 9840b57cec5SDimitry Andric return AMDGPU::COPY; 9850b57cec5SDimitry Andric } 9860b57cec5SDimitry Andric 9870b57cec5SDimitry Andric static unsigned getSGPRSpillSaveOpcode(unsigned Size) { 9880b57cec5SDimitry Andric switch (Size) { 9890b57cec5SDimitry Andric case 4: 9900b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S32_SAVE; 9910b57cec5SDimitry Andric case 8: 9920b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S64_SAVE; 9930b57cec5SDimitry Andric case 12: 9940b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S96_SAVE; 9950b57cec5SDimitry Andric case 16: 9960b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S128_SAVE; 9970b57cec5SDimitry Andric case 20: 9980b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S160_SAVE; 9990b57cec5SDimitry Andric case 32: 10000b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S256_SAVE; 10010b57cec5SDimitry Andric case 64: 10020b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S512_SAVE; 10030b57cec5SDimitry Andric case 128: 10040b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S1024_SAVE; 10050b57cec5SDimitry Andric default: 10060b57cec5SDimitry Andric llvm_unreachable("unknown register size"); 10070b57cec5SDimitry Andric } 10080b57cec5SDimitry Andric } 10090b57cec5SDimitry Andric 10100b57cec5SDimitry Andric static unsigned getVGPRSpillSaveOpcode(unsigned Size) { 10110b57cec5SDimitry Andric switch (Size) { 10120b57cec5SDimitry Andric case 4: 10130b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V32_SAVE; 10140b57cec5SDimitry Andric case 8: 10150b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V64_SAVE; 10160b57cec5SDimitry Andric case 12: 10170b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V96_SAVE; 10180b57cec5SDimitry Andric case 16: 10190b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V128_SAVE; 10200b57cec5SDimitry Andric case 20: 10210b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V160_SAVE; 10220b57cec5SDimitry Andric case 32: 10230b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V256_SAVE; 10240b57cec5SDimitry Andric case 64: 10250b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V512_SAVE; 10260b57cec5SDimitry Andric case 128: 10270b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V1024_SAVE; 10280b57cec5SDimitry Andric default: 10290b57cec5SDimitry Andric llvm_unreachable("unknown register size"); 10300b57cec5SDimitry Andric } 10310b57cec5SDimitry Andric } 10320b57cec5SDimitry Andric 10330b57cec5SDimitry Andric static unsigned getAGPRSpillSaveOpcode(unsigned Size) { 10340b57cec5SDimitry Andric switch (Size) { 10350b57cec5SDimitry Andric case 4: 10360b57cec5SDimitry Andric return AMDGPU::SI_SPILL_A32_SAVE; 10370b57cec5SDimitry Andric case 8: 10380b57cec5SDimitry Andric return AMDGPU::SI_SPILL_A64_SAVE; 10390b57cec5SDimitry Andric case 16: 10400b57cec5SDimitry Andric return AMDGPU::SI_SPILL_A128_SAVE; 10410b57cec5SDimitry Andric case 64: 10420b57cec5SDimitry Andric return AMDGPU::SI_SPILL_A512_SAVE; 10430b57cec5SDimitry Andric case 128: 10440b57cec5SDimitry Andric return AMDGPU::SI_SPILL_A1024_SAVE; 10450b57cec5SDimitry Andric default: 10460b57cec5SDimitry Andric llvm_unreachable("unknown register size"); 10470b57cec5SDimitry Andric } 10480b57cec5SDimitry Andric } 10490b57cec5SDimitry Andric 10500b57cec5SDimitry Andric void SIInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB, 10510b57cec5SDimitry Andric MachineBasicBlock::iterator MI, 10520b57cec5SDimitry Andric unsigned SrcReg, bool isKill, 10530b57cec5SDimitry Andric int FrameIndex, 10540b57cec5SDimitry Andric const TargetRegisterClass *RC, 10550b57cec5SDimitry Andric const TargetRegisterInfo *TRI) const { 10560b57cec5SDimitry Andric MachineFunction *MF = MBB.getParent(); 10570b57cec5SDimitry Andric SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>(); 10580b57cec5SDimitry Andric MachineFrameInfo &FrameInfo = MF->getFrameInfo(); 10590b57cec5SDimitry Andric const DebugLoc &DL = MBB.findDebugLoc(MI); 10600b57cec5SDimitry Andric 10610b57cec5SDimitry Andric unsigned Size = FrameInfo.getObjectSize(FrameIndex); 10620b57cec5SDimitry Andric unsigned Align = FrameInfo.getObjectAlignment(FrameIndex); 10630b57cec5SDimitry Andric MachinePointerInfo PtrInfo 10640b57cec5SDimitry Andric = MachinePointerInfo::getFixedStack(*MF, FrameIndex); 10650b57cec5SDimitry Andric MachineMemOperand *MMO 10660b57cec5SDimitry Andric = MF->getMachineMemOperand(PtrInfo, MachineMemOperand::MOStore, 10670b57cec5SDimitry Andric Size, Align); 10680b57cec5SDimitry Andric unsigned SpillSize = TRI->getSpillSize(*RC); 10690b57cec5SDimitry Andric 10700b57cec5SDimitry Andric if (RI.isSGPRClass(RC)) { 10710b57cec5SDimitry Andric MFI->setHasSpilledSGPRs(); 1072*480093f4SDimitry Andric assert(SrcReg != AMDGPU::M0 && "m0 should not be spilled"); 10730b57cec5SDimitry Andric 10740b57cec5SDimitry Andric // We are only allowed to create one new instruction when spilling 10750b57cec5SDimitry Andric // registers, so we need to use pseudo instruction for spilling SGPRs. 10760b57cec5SDimitry Andric const MCInstrDesc &OpDesc = get(getSGPRSpillSaveOpcode(SpillSize)); 10770b57cec5SDimitry Andric 10780b57cec5SDimitry Andric // The SGPR spill/restore instructions only work on number sgprs, so we need 10790b57cec5SDimitry Andric // to make sure we are using the correct register class. 10808bcb0991SDimitry Andric if (Register::isVirtualRegister(SrcReg) && SpillSize == 4) { 10810b57cec5SDimitry Andric MachineRegisterInfo &MRI = MF->getRegInfo(); 10820b57cec5SDimitry Andric MRI.constrainRegClass(SrcReg, &AMDGPU::SReg_32_XM0RegClass); 10830b57cec5SDimitry Andric } 10840b57cec5SDimitry Andric 10858bcb0991SDimitry Andric BuildMI(MBB, MI, DL, OpDesc) 10860b57cec5SDimitry Andric .addReg(SrcReg, getKillRegState(isKill)) // data 10870b57cec5SDimitry Andric .addFrameIndex(FrameIndex) // addr 10880b57cec5SDimitry Andric .addMemOperand(MMO) 10890b57cec5SDimitry Andric .addReg(MFI->getScratchRSrcReg(), RegState::Implicit) 10900b57cec5SDimitry Andric .addReg(MFI->getStackPtrOffsetReg(), RegState::Implicit); 10910b57cec5SDimitry Andric // Add the scratch resource registers as implicit uses because we may end up 10920b57cec5SDimitry Andric // needing them, and need to ensure that the reserved registers are 10930b57cec5SDimitry Andric // correctly handled. 10940b57cec5SDimitry Andric if (RI.spillSGPRToVGPR()) 10950b57cec5SDimitry Andric FrameInfo.setStackID(FrameIndex, TargetStackID::SGPRSpill); 10960b57cec5SDimitry Andric return; 10970b57cec5SDimitry Andric } 10980b57cec5SDimitry Andric 10990b57cec5SDimitry Andric unsigned Opcode = RI.hasAGPRs(RC) ? getAGPRSpillSaveOpcode(SpillSize) 11000b57cec5SDimitry Andric : getVGPRSpillSaveOpcode(SpillSize); 11010b57cec5SDimitry Andric MFI->setHasSpilledVGPRs(); 11020b57cec5SDimitry Andric 11030b57cec5SDimitry Andric auto MIB = BuildMI(MBB, MI, DL, get(Opcode)); 11040b57cec5SDimitry Andric if (RI.hasAGPRs(RC)) { 11050b57cec5SDimitry Andric MachineRegisterInfo &MRI = MF->getRegInfo(); 11068bcb0991SDimitry Andric Register Tmp = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 11070b57cec5SDimitry Andric MIB.addReg(Tmp, RegState::Define); 11080b57cec5SDimitry Andric } 11090b57cec5SDimitry Andric MIB.addReg(SrcReg, getKillRegState(isKill)) // data 11100b57cec5SDimitry Andric .addFrameIndex(FrameIndex) // addr 11110b57cec5SDimitry Andric .addReg(MFI->getScratchRSrcReg()) // scratch_rsrc 11120b57cec5SDimitry Andric .addReg(MFI->getStackPtrOffsetReg()) // scratch_offset 11130b57cec5SDimitry Andric .addImm(0) // offset 11140b57cec5SDimitry Andric .addMemOperand(MMO); 11150b57cec5SDimitry Andric } 11160b57cec5SDimitry Andric 11170b57cec5SDimitry Andric static unsigned getSGPRSpillRestoreOpcode(unsigned Size) { 11180b57cec5SDimitry Andric switch (Size) { 11190b57cec5SDimitry Andric case 4: 11200b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S32_RESTORE; 11210b57cec5SDimitry Andric case 8: 11220b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S64_RESTORE; 11230b57cec5SDimitry Andric case 12: 11240b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S96_RESTORE; 11250b57cec5SDimitry Andric case 16: 11260b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S128_RESTORE; 11270b57cec5SDimitry Andric case 20: 11280b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S160_RESTORE; 11290b57cec5SDimitry Andric case 32: 11300b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S256_RESTORE; 11310b57cec5SDimitry Andric case 64: 11320b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S512_RESTORE; 11330b57cec5SDimitry Andric case 128: 11340b57cec5SDimitry Andric return AMDGPU::SI_SPILL_S1024_RESTORE; 11350b57cec5SDimitry Andric default: 11360b57cec5SDimitry Andric llvm_unreachable("unknown register size"); 11370b57cec5SDimitry Andric } 11380b57cec5SDimitry Andric } 11390b57cec5SDimitry Andric 11400b57cec5SDimitry Andric static unsigned getVGPRSpillRestoreOpcode(unsigned Size) { 11410b57cec5SDimitry Andric switch (Size) { 11420b57cec5SDimitry Andric case 4: 11430b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V32_RESTORE; 11440b57cec5SDimitry Andric case 8: 11450b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V64_RESTORE; 11460b57cec5SDimitry Andric case 12: 11470b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V96_RESTORE; 11480b57cec5SDimitry Andric case 16: 11490b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V128_RESTORE; 11500b57cec5SDimitry Andric case 20: 11510b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V160_RESTORE; 11520b57cec5SDimitry Andric case 32: 11530b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V256_RESTORE; 11540b57cec5SDimitry Andric case 64: 11550b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V512_RESTORE; 11560b57cec5SDimitry Andric case 128: 11570b57cec5SDimitry Andric return AMDGPU::SI_SPILL_V1024_RESTORE; 11580b57cec5SDimitry Andric default: 11590b57cec5SDimitry Andric llvm_unreachable("unknown register size"); 11600b57cec5SDimitry Andric } 11610b57cec5SDimitry Andric } 11620b57cec5SDimitry Andric 11630b57cec5SDimitry Andric static unsigned getAGPRSpillRestoreOpcode(unsigned Size) { 11640b57cec5SDimitry Andric switch (Size) { 11650b57cec5SDimitry Andric case 4: 11660b57cec5SDimitry Andric return AMDGPU::SI_SPILL_A32_RESTORE; 11670b57cec5SDimitry Andric case 8: 11680b57cec5SDimitry Andric return AMDGPU::SI_SPILL_A64_RESTORE; 11690b57cec5SDimitry Andric case 16: 11700b57cec5SDimitry Andric return AMDGPU::SI_SPILL_A128_RESTORE; 11710b57cec5SDimitry Andric case 64: 11720b57cec5SDimitry Andric return AMDGPU::SI_SPILL_A512_RESTORE; 11730b57cec5SDimitry Andric case 128: 11740b57cec5SDimitry Andric return AMDGPU::SI_SPILL_A1024_RESTORE; 11750b57cec5SDimitry Andric default: 11760b57cec5SDimitry Andric llvm_unreachable("unknown register size"); 11770b57cec5SDimitry Andric } 11780b57cec5SDimitry Andric } 11790b57cec5SDimitry Andric 11800b57cec5SDimitry Andric void SIInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB, 11810b57cec5SDimitry Andric MachineBasicBlock::iterator MI, 11820b57cec5SDimitry Andric unsigned DestReg, int FrameIndex, 11830b57cec5SDimitry Andric const TargetRegisterClass *RC, 11840b57cec5SDimitry Andric const TargetRegisterInfo *TRI) const { 11850b57cec5SDimitry Andric MachineFunction *MF = MBB.getParent(); 11860b57cec5SDimitry Andric SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>(); 11870b57cec5SDimitry Andric MachineFrameInfo &FrameInfo = MF->getFrameInfo(); 11880b57cec5SDimitry Andric const DebugLoc &DL = MBB.findDebugLoc(MI); 11890b57cec5SDimitry Andric unsigned Align = FrameInfo.getObjectAlignment(FrameIndex); 11900b57cec5SDimitry Andric unsigned Size = FrameInfo.getObjectSize(FrameIndex); 11910b57cec5SDimitry Andric unsigned SpillSize = TRI->getSpillSize(*RC); 11920b57cec5SDimitry Andric 11930b57cec5SDimitry Andric MachinePointerInfo PtrInfo 11940b57cec5SDimitry Andric = MachinePointerInfo::getFixedStack(*MF, FrameIndex); 11950b57cec5SDimitry Andric 11960b57cec5SDimitry Andric MachineMemOperand *MMO = MF->getMachineMemOperand( 11970b57cec5SDimitry Andric PtrInfo, MachineMemOperand::MOLoad, Size, Align); 11980b57cec5SDimitry Andric 11990b57cec5SDimitry Andric if (RI.isSGPRClass(RC)) { 12000b57cec5SDimitry Andric MFI->setHasSpilledSGPRs(); 1201*480093f4SDimitry Andric assert(DestReg != AMDGPU::M0 && "m0 should not be reloaded into"); 12020b57cec5SDimitry Andric 12030b57cec5SDimitry Andric // FIXME: Maybe this should not include a memoperand because it will be 12040b57cec5SDimitry Andric // lowered to non-memory instructions. 12050b57cec5SDimitry Andric const MCInstrDesc &OpDesc = get(getSGPRSpillRestoreOpcode(SpillSize)); 12068bcb0991SDimitry Andric if (Register::isVirtualRegister(DestReg) && SpillSize == 4) { 12070b57cec5SDimitry Andric MachineRegisterInfo &MRI = MF->getRegInfo(); 12080b57cec5SDimitry Andric MRI.constrainRegClass(DestReg, &AMDGPU::SReg_32_XM0RegClass); 12090b57cec5SDimitry Andric } 12100b57cec5SDimitry Andric 12110b57cec5SDimitry Andric if (RI.spillSGPRToVGPR()) 12120b57cec5SDimitry Andric FrameInfo.setStackID(FrameIndex, TargetStackID::SGPRSpill); 12138bcb0991SDimitry Andric BuildMI(MBB, MI, DL, OpDesc, DestReg) 12140b57cec5SDimitry Andric .addFrameIndex(FrameIndex) // addr 12150b57cec5SDimitry Andric .addMemOperand(MMO) 12160b57cec5SDimitry Andric .addReg(MFI->getScratchRSrcReg(), RegState::Implicit) 12170b57cec5SDimitry Andric .addReg(MFI->getStackPtrOffsetReg(), RegState::Implicit); 12180b57cec5SDimitry Andric return; 12190b57cec5SDimitry Andric } 12200b57cec5SDimitry Andric 12210b57cec5SDimitry Andric unsigned Opcode = RI.hasAGPRs(RC) ? getAGPRSpillRestoreOpcode(SpillSize) 12220b57cec5SDimitry Andric : getVGPRSpillRestoreOpcode(SpillSize); 12230b57cec5SDimitry Andric auto MIB = BuildMI(MBB, MI, DL, get(Opcode), DestReg); 12240b57cec5SDimitry Andric if (RI.hasAGPRs(RC)) { 12250b57cec5SDimitry Andric MachineRegisterInfo &MRI = MF->getRegInfo(); 12268bcb0991SDimitry Andric Register Tmp = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 12270b57cec5SDimitry Andric MIB.addReg(Tmp, RegState::Define); 12280b57cec5SDimitry Andric } 12290b57cec5SDimitry Andric MIB.addFrameIndex(FrameIndex) // vaddr 12300b57cec5SDimitry Andric .addReg(MFI->getScratchRSrcReg()) // scratch_rsrc 12310b57cec5SDimitry Andric .addReg(MFI->getStackPtrOffsetReg()) // scratch_offset 12320b57cec5SDimitry Andric .addImm(0) // offset 12330b57cec5SDimitry Andric .addMemOperand(MMO); 12340b57cec5SDimitry Andric } 12350b57cec5SDimitry Andric 12360b57cec5SDimitry Andric /// \param @Offset Offset in bytes of the FrameIndex being spilled 12370b57cec5SDimitry Andric unsigned SIInstrInfo::calculateLDSSpillAddress( 12380b57cec5SDimitry Andric MachineBasicBlock &MBB, MachineInstr &MI, RegScavenger *RS, unsigned TmpReg, 12390b57cec5SDimitry Andric unsigned FrameOffset, unsigned Size) const { 12400b57cec5SDimitry Andric MachineFunction *MF = MBB.getParent(); 12410b57cec5SDimitry Andric SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>(); 12420b57cec5SDimitry Andric const GCNSubtarget &ST = MF->getSubtarget<GCNSubtarget>(); 12430b57cec5SDimitry Andric const DebugLoc &DL = MBB.findDebugLoc(MI); 12440b57cec5SDimitry Andric unsigned WorkGroupSize = MFI->getMaxFlatWorkGroupSize(); 12450b57cec5SDimitry Andric unsigned WavefrontSize = ST.getWavefrontSize(); 12460b57cec5SDimitry Andric 12470b57cec5SDimitry Andric unsigned TIDReg = MFI->getTIDReg(); 12480b57cec5SDimitry Andric if (!MFI->hasCalculatedTID()) { 12490b57cec5SDimitry Andric MachineBasicBlock &Entry = MBB.getParent()->front(); 12500b57cec5SDimitry Andric MachineBasicBlock::iterator Insert = Entry.front(); 12510b57cec5SDimitry Andric const DebugLoc &DL = Insert->getDebugLoc(); 12520b57cec5SDimitry Andric 12530b57cec5SDimitry Andric TIDReg = RI.findUnusedRegister(MF->getRegInfo(), &AMDGPU::VGPR_32RegClass, 12540b57cec5SDimitry Andric *MF); 12550b57cec5SDimitry Andric if (TIDReg == AMDGPU::NoRegister) 12560b57cec5SDimitry Andric return TIDReg; 12570b57cec5SDimitry Andric 12580b57cec5SDimitry Andric if (!AMDGPU::isShader(MF->getFunction().getCallingConv()) && 12590b57cec5SDimitry Andric WorkGroupSize > WavefrontSize) { 12608bcb0991SDimitry Andric Register TIDIGXReg = 12618bcb0991SDimitry Andric MFI->getPreloadedReg(AMDGPUFunctionArgInfo::WORKGROUP_ID_X); 12628bcb0991SDimitry Andric Register TIDIGYReg = 12638bcb0991SDimitry Andric MFI->getPreloadedReg(AMDGPUFunctionArgInfo::WORKGROUP_ID_Y); 12648bcb0991SDimitry Andric Register TIDIGZReg = 12658bcb0991SDimitry Andric MFI->getPreloadedReg(AMDGPUFunctionArgInfo::WORKGROUP_ID_Z); 12668bcb0991SDimitry Andric Register InputPtrReg = 12670b57cec5SDimitry Andric MFI->getPreloadedReg(AMDGPUFunctionArgInfo::KERNARG_SEGMENT_PTR); 12680b57cec5SDimitry Andric for (unsigned Reg : {TIDIGXReg, TIDIGYReg, TIDIGZReg}) { 12690b57cec5SDimitry Andric if (!Entry.isLiveIn(Reg)) 12700b57cec5SDimitry Andric Entry.addLiveIn(Reg); 12710b57cec5SDimitry Andric } 12720b57cec5SDimitry Andric 12730b57cec5SDimitry Andric RS->enterBasicBlock(Entry); 12740b57cec5SDimitry Andric // FIXME: Can we scavenge an SReg_64 and access the subregs? 12750b57cec5SDimitry Andric unsigned STmp0 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0); 12760b57cec5SDimitry Andric unsigned STmp1 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0); 12770b57cec5SDimitry Andric BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp0) 12780b57cec5SDimitry Andric .addReg(InputPtrReg) 12790b57cec5SDimitry Andric .addImm(SI::KernelInputOffsets::NGROUPS_Z); 12800b57cec5SDimitry Andric BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp1) 12810b57cec5SDimitry Andric .addReg(InputPtrReg) 12820b57cec5SDimitry Andric .addImm(SI::KernelInputOffsets::NGROUPS_Y); 12830b57cec5SDimitry Andric 12840b57cec5SDimitry Andric // NGROUPS.X * NGROUPS.Y 12850b57cec5SDimitry Andric BuildMI(Entry, Insert, DL, get(AMDGPU::S_MUL_I32), STmp1) 12860b57cec5SDimitry Andric .addReg(STmp1) 12870b57cec5SDimitry Andric .addReg(STmp0); 12880b57cec5SDimitry Andric // (NGROUPS.X * NGROUPS.Y) * TIDIG.X 12890b57cec5SDimitry Andric BuildMI(Entry, Insert, DL, get(AMDGPU::V_MUL_U32_U24_e32), TIDReg) 12900b57cec5SDimitry Andric .addReg(STmp1) 12910b57cec5SDimitry Andric .addReg(TIDIGXReg); 12920b57cec5SDimitry Andric // NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X) 12930b57cec5SDimitry Andric BuildMI(Entry, Insert, DL, get(AMDGPU::V_MAD_U32_U24), TIDReg) 12940b57cec5SDimitry Andric .addReg(STmp0) 12950b57cec5SDimitry Andric .addReg(TIDIGYReg) 12960b57cec5SDimitry Andric .addReg(TIDReg); 12970b57cec5SDimitry Andric // (NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)) + TIDIG.Z 12980b57cec5SDimitry Andric getAddNoCarry(Entry, Insert, DL, TIDReg) 12990b57cec5SDimitry Andric .addReg(TIDReg) 13000b57cec5SDimitry Andric .addReg(TIDIGZReg) 13010b57cec5SDimitry Andric .addImm(0); // clamp bit 13020b57cec5SDimitry Andric } else { 13030b57cec5SDimitry Andric // Get the wave id 13040b57cec5SDimitry Andric BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_LO_U32_B32_e64), 13050b57cec5SDimitry Andric TIDReg) 13060b57cec5SDimitry Andric .addImm(-1) 13070b57cec5SDimitry Andric .addImm(0); 13080b57cec5SDimitry Andric 13090b57cec5SDimitry Andric BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_HI_U32_B32_e64), 13100b57cec5SDimitry Andric TIDReg) 13110b57cec5SDimitry Andric .addImm(-1) 13120b57cec5SDimitry Andric .addReg(TIDReg); 13130b57cec5SDimitry Andric } 13140b57cec5SDimitry Andric 13150b57cec5SDimitry Andric BuildMI(Entry, Insert, DL, get(AMDGPU::V_LSHLREV_B32_e32), 13160b57cec5SDimitry Andric TIDReg) 13170b57cec5SDimitry Andric .addImm(2) 13180b57cec5SDimitry Andric .addReg(TIDReg); 13190b57cec5SDimitry Andric MFI->setTIDReg(TIDReg); 13200b57cec5SDimitry Andric } 13210b57cec5SDimitry Andric 13220b57cec5SDimitry Andric // Add FrameIndex to LDS offset 13230b57cec5SDimitry Andric unsigned LDSOffset = MFI->getLDSSize() + (FrameOffset * WorkGroupSize); 13240b57cec5SDimitry Andric getAddNoCarry(MBB, MI, DL, TmpReg) 13250b57cec5SDimitry Andric .addImm(LDSOffset) 13260b57cec5SDimitry Andric .addReg(TIDReg) 13270b57cec5SDimitry Andric .addImm(0); // clamp bit 13280b57cec5SDimitry Andric 13290b57cec5SDimitry Andric return TmpReg; 13300b57cec5SDimitry Andric } 13310b57cec5SDimitry Andric 13320b57cec5SDimitry Andric void SIInstrInfo::insertWaitStates(MachineBasicBlock &MBB, 13330b57cec5SDimitry Andric MachineBasicBlock::iterator MI, 13340b57cec5SDimitry Andric int Count) const { 13350b57cec5SDimitry Andric DebugLoc DL = MBB.findDebugLoc(MI); 13360b57cec5SDimitry Andric while (Count > 0) { 13370b57cec5SDimitry Andric int Arg; 13380b57cec5SDimitry Andric if (Count >= 8) 13390b57cec5SDimitry Andric Arg = 7; 13400b57cec5SDimitry Andric else 13410b57cec5SDimitry Andric Arg = Count - 1; 13420b57cec5SDimitry Andric Count -= 8; 13430b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::S_NOP)) 13440b57cec5SDimitry Andric .addImm(Arg); 13450b57cec5SDimitry Andric } 13460b57cec5SDimitry Andric } 13470b57cec5SDimitry Andric 13480b57cec5SDimitry Andric void SIInstrInfo::insertNoop(MachineBasicBlock &MBB, 13490b57cec5SDimitry Andric MachineBasicBlock::iterator MI) const { 13500b57cec5SDimitry Andric insertWaitStates(MBB, MI, 1); 13510b57cec5SDimitry Andric } 13520b57cec5SDimitry Andric 13530b57cec5SDimitry Andric void SIInstrInfo::insertReturn(MachineBasicBlock &MBB) const { 13540b57cec5SDimitry Andric auto MF = MBB.getParent(); 13550b57cec5SDimitry Andric SIMachineFunctionInfo *Info = MF->getInfo<SIMachineFunctionInfo>(); 13560b57cec5SDimitry Andric 13570b57cec5SDimitry Andric assert(Info->isEntryFunction()); 13580b57cec5SDimitry Andric 13590b57cec5SDimitry Andric if (MBB.succ_empty()) { 13600b57cec5SDimitry Andric bool HasNoTerminator = MBB.getFirstTerminator() == MBB.end(); 13610b57cec5SDimitry Andric if (HasNoTerminator) { 13620b57cec5SDimitry Andric if (Info->returnsVoid()) { 13630b57cec5SDimitry Andric BuildMI(MBB, MBB.end(), DebugLoc(), get(AMDGPU::S_ENDPGM)).addImm(0); 13640b57cec5SDimitry Andric } else { 13650b57cec5SDimitry Andric BuildMI(MBB, MBB.end(), DebugLoc(), get(AMDGPU::SI_RETURN_TO_EPILOG)); 13660b57cec5SDimitry Andric } 13670b57cec5SDimitry Andric } 13680b57cec5SDimitry Andric } 13690b57cec5SDimitry Andric } 13700b57cec5SDimitry Andric 13710b57cec5SDimitry Andric unsigned SIInstrInfo::getNumWaitStates(const MachineInstr &MI) { 13720b57cec5SDimitry Andric switch (MI.getOpcode()) { 13730b57cec5SDimitry Andric default: return 1; // FIXME: Do wait states equal cycles? 13740b57cec5SDimitry Andric 13750b57cec5SDimitry Andric case AMDGPU::S_NOP: 13760b57cec5SDimitry Andric return MI.getOperand(0).getImm() + 1; 13770b57cec5SDimitry Andric } 13780b57cec5SDimitry Andric } 13790b57cec5SDimitry Andric 13800b57cec5SDimitry Andric bool SIInstrInfo::expandPostRAPseudo(MachineInstr &MI) const { 13810b57cec5SDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 13820b57cec5SDimitry Andric DebugLoc DL = MBB.findDebugLoc(MI); 13830b57cec5SDimitry Andric switch (MI.getOpcode()) { 13840b57cec5SDimitry Andric default: return TargetInstrInfo::expandPostRAPseudo(MI); 13850b57cec5SDimitry Andric case AMDGPU::S_MOV_B64_term: 13860b57cec5SDimitry Andric // This is only a terminator to get the correct spill code placement during 13870b57cec5SDimitry Andric // register allocation. 13880b57cec5SDimitry Andric MI.setDesc(get(AMDGPU::S_MOV_B64)); 13890b57cec5SDimitry Andric break; 13900b57cec5SDimitry Andric 13910b57cec5SDimitry Andric case AMDGPU::S_MOV_B32_term: 13920b57cec5SDimitry Andric // This is only a terminator to get the correct spill code placement during 13930b57cec5SDimitry Andric // register allocation. 13940b57cec5SDimitry Andric MI.setDesc(get(AMDGPU::S_MOV_B32)); 13950b57cec5SDimitry Andric break; 13960b57cec5SDimitry Andric 13970b57cec5SDimitry Andric case AMDGPU::S_XOR_B64_term: 13980b57cec5SDimitry Andric // This is only a terminator to get the correct spill code placement during 13990b57cec5SDimitry Andric // register allocation. 14000b57cec5SDimitry Andric MI.setDesc(get(AMDGPU::S_XOR_B64)); 14010b57cec5SDimitry Andric break; 14020b57cec5SDimitry Andric 14030b57cec5SDimitry Andric case AMDGPU::S_XOR_B32_term: 14040b57cec5SDimitry Andric // This is only a terminator to get the correct spill code placement during 14050b57cec5SDimitry Andric // register allocation. 14060b57cec5SDimitry Andric MI.setDesc(get(AMDGPU::S_XOR_B32)); 14070b57cec5SDimitry Andric break; 14080b57cec5SDimitry Andric 14090b57cec5SDimitry Andric case AMDGPU::S_OR_B32_term: 14100b57cec5SDimitry Andric // This is only a terminator to get the correct spill code placement during 14110b57cec5SDimitry Andric // register allocation. 14120b57cec5SDimitry Andric MI.setDesc(get(AMDGPU::S_OR_B32)); 14130b57cec5SDimitry Andric break; 14140b57cec5SDimitry Andric 14150b57cec5SDimitry Andric case AMDGPU::S_ANDN2_B64_term: 14160b57cec5SDimitry Andric // This is only a terminator to get the correct spill code placement during 14170b57cec5SDimitry Andric // register allocation. 14180b57cec5SDimitry Andric MI.setDesc(get(AMDGPU::S_ANDN2_B64)); 14190b57cec5SDimitry Andric break; 14200b57cec5SDimitry Andric 14210b57cec5SDimitry Andric case AMDGPU::S_ANDN2_B32_term: 14220b57cec5SDimitry Andric // This is only a terminator to get the correct spill code placement during 14230b57cec5SDimitry Andric // register allocation. 14240b57cec5SDimitry Andric MI.setDesc(get(AMDGPU::S_ANDN2_B32)); 14250b57cec5SDimitry Andric break; 14260b57cec5SDimitry Andric 14270b57cec5SDimitry Andric case AMDGPU::V_MOV_B64_PSEUDO: { 14288bcb0991SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 14298bcb0991SDimitry Andric Register DstLo = RI.getSubReg(Dst, AMDGPU::sub0); 14308bcb0991SDimitry Andric Register DstHi = RI.getSubReg(Dst, AMDGPU::sub1); 14310b57cec5SDimitry Andric 14320b57cec5SDimitry Andric const MachineOperand &SrcOp = MI.getOperand(1); 14330b57cec5SDimitry Andric // FIXME: Will this work for 64-bit floating point immediates? 14340b57cec5SDimitry Andric assert(!SrcOp.isFPImm()); 14350b57cec5SDimitry Andric if (SrcOp.isImm()) { 14360b57cec5SDimitry Andric APInt Imm(64, SrcOp.getImm()); 14370b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo) 14380b57cec5SDimitry Andric .addImm(Imm.getLoBits(32).getZExtValue()) 14390b57cec5SDimitry Andric .addReg(Dst, RegState::Implicit | RegState::Define); 14400b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi) 14410b57cec5SDimitry Andric .addImm(Imm.getHiBits(32).getZExtValue()) 14420b57cec5SDimitry Andric .addReg(Dst, RegState::Implicit | RegState::Define); 14430b57cec5SDimitry Andric } else { 14440b57cec5SDimitry Andric assert(SrcOp.isReg()); 14450b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo) 14460b57cec5SDimitry Andric .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub0)) 14470b57cec5SDimitry Andric .addReg(Dst, RegState::Implicit | RegState::Define); 14480b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi) 14490b57cec5SDimitry Andric .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub1)) 14500b57cec5SDimitry Andric .addReg(Dst, RegState::Implicit | RegState::Define); 14510b57cec5SDimitry Andric } 14520b57cec5SDimitry Andric MI.eraseFromParent(); 14530b57cec5SDimitry Andric break; 14540b57cec5SDimitry Andric } 14558bcb0991SDimitry Andric case AMDGPU::V_MOV_B64_DPP_PSEUDO: { 14568bcb0991SDimitry Andric expandMovDPP64(MI); 14578bcb0991SDimitry Andric break; 14588bcb0991SDimitry Andric } 14590b57cec5SDimitry Andric case AMDGPU::V_SET_INACTIVE_B32: { 14600b57cec5SDimitry Andric unsigned NotOpc = ST.isWave32() ? AMDGPU::S_NOT_B32 : AMDGPU::S_NOT_B64; 14610b57cec5SDimitry Andric unsigned Exec = ST.isWave32() ? AMDGPU::EXEC_LO : AMDGPU::EXEC; 14620b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(NotOpc), Exec) 14630b57cec5SDimitry Andric .addReg(Exec); 14640b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), MI.getOperand(0).getReg()) 14650b57cec5SDimitry Andric .add(MI.getOperand(2)); 14660b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(NotOpc), Exec) 14670b57cec5SDimitry Andric .addReg(Exec); 14680b57cec5SDimitry Andric MI.eraseFromParent(); 14690b57cec5SDimitry Andric break; 14700b57cec5SDimitry Andric } 14710b57cec5SDimitry Andric case AMDGPU::V_SET_INACTIVE_B64: { 14720b57cec5SDimitry Andric unsigned NotOpc = ST.isWave32() ? AMDGPU::S_NOT_B32 : AMDGPU::S_NOT_B64; 14730b57cec5SDimitry Andric unsigned Exec = ST.isWave32() ? AMDGPU::EXEC_LO : AMDGPU::EXEC; 14740b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(NotOpc), Exec) 14750b57cec5SDimitry Andric .addReg(Exec); 14760b57cec5SDimitry Andric MachineInstr *Copy = BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B64_PSEUDO), 14770b57cec5SDimitry Andric MI.getOperand(0).getReg()) 14780b57cec5SDimitry Andric .add(MI.getOperand(2)); 14790b57cec5SDimitry Andric expandPostRAPseudo(*Copy); 14800b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(NotOpc), Exec) 14810b57cec5SDimitry Andric .addReg(Exec); 14820b57cec5SDimitry Andric MI.eraseFromParent(); 14830b57cec5SDimitry Andric break; 14840b57cec5SDimitry Andric } 14850b57cec5SDimitry Andric case AMDGPU::V_MOVRELD_B32_V1: 14860b57cec5SDimitry Andric case AMDGPU::V_MOVRELD_B32_V2: 14870b57cec5SDimitry Andric case AMDGPU::V_MOVRELD_B32_V4: 14880b57cec5SDimitry Andric case AMDGPU::V_MOVRELD_B32_V8: 14890b57cec5SDimitry Andric case AMDGPU::V_MOVRELD_B32_V16: { 14900b57cec5SDimitry Andric const MCInstrDesc &MovRelDesc = get(AMDGPU::V_MOVRELD_B32_e32); 14918bcb0991SDimitry Andric Register VecReg = MI.getOperand(0).getReg(); 14920b57cec5SDimitry Andric bool IsUndef = MI.getOperand(1).isUndef(); 14930b57cec5SDimitry Andric unsigned SubReg = AMDGPU::sub0 + MI.getOperand(3).getImm(); 14940b57cec5SDimitry Andric assert(VecReg == MI.getOperand(1).getReg()); 14950b57cec5SDimitry Andric 14960b57cec5SDimitry Andric MachineInstr *MovRel = 14970b57cec5SDimitry Andric BuildMI(MBB, MI, DL, MovRelDesc) 14980b57cec5SDimitry Andric .addReg(RI.getSubReg(VecReg, SubReg), RegState::Undef) 14990b57cec5SDimitry Andric .add(MI.getOperand(2)) 15000b57cec5SDimitry Andric .addReg(VecReg, RegState::ImplicitDefine) 15010b57cec5SDimitry Andric .addReg(VecReg, 15020b57cec5SDimitry Andric RegState::Implicit | (IsUndef ? RegState::Undef : 0)); 15030b57cec5SDimitry Andric 15040b57cec5SDimitry Andric const int ImpDefIdx = 15050b57cec5SDimitry Andric MovRelDesc.getNumOperands() + MovRelDesc.getNumImplicitUses(); 15060b57cec5SDimitry Andric const int ImpUseIdx = ImpDefIdx + 1; 15070b57cec5SDimitry Andric MovRel->tieOperands(ImpDefIdx, ImpUseIdx); 15080b57cec5SDimitry Andric 15090b57cec5SDimitry Andric MI.eraseFromParent(); 15100b57cec5SDimitry Andric break; 15110b57cec5SDimitry Andric } 15120b57cec5SDimitry Andric case AMDGPU::SI_PC_ADD_REL_OFFSET: { 15130b57cec5SDimitry Andric MachineFunction &MF = *MBB.getParent(); 15148bcb0991SDimitry Andric Register Reg = MI.getOperand(0).getReg(); 15158bcb0991SDimitry Andric Register RegLo = RI.getSubReg(Reg, AMDGPU::sub0); 15168bcb0991SDimitry Andric Register RegHi = RI.getSubReg(Reg, AMDGPU::sub1); 15170b57cec5SDimitry Andric 15180b57cec5SDimitry Andric // Create a bundle so these instructions won't be re-ordered by the 15190b57cec5SDimitry Andric // post-RA scheduler. 15200b57cec5SDimitry Andric MIBundleBuilder Bundler(MBB, MI); 15210b57cec5SDimitry Andric Bundler.append(BuildMI(MF, DL, get(AMDGPU::S_GETPC_B64), Reg)); 15220b57cec5SDimitry Andric 15230b57cec5SDimitry Andric // Add 32-bit offset from this instruction to the start of the 15240b57cec5SDimitry Andric // constant data. 15250b57cec5SDimitry Andric Bundler.append(BuildMI(MF, DL, get(AMDGPU::S_ADD_U32), RegLo) 15260b57cec5SDimitry Andric .addReg(RegLo) 15270b57cec5SDimitry Andric .add(MI.getOperand(1))); 15280b57cec5SDimitry Andric 15290b57cec5SDimitry Andric MachineInstrBuilder MIB = BuildMI(MF, DL, get(AMDGPU::S_ADDC_U32), RegHi) 15300b57cec5SDimitry Andric .addReg(RegHi); 15310b57cec5SDimitry Andric MIB.add(MI.getOperand(2)); 15320b57cec5SDimitry Andric 15330b57cec5SDimitry Andric Bundler.append(MIB); 15340b57cec5SDimitry Andric finalizeBundle(MBB, Bundler.begin()); 15350b57cec5SDimitry Andric 15360b57cec5SDimitry Andric MI.eraseFromParent(); 15370b57cec5SDimitry Andric break; 15380b57cec5SDimitry Andric } 15390b57cec5SDimitry Andric case AMDGPU::ENTER_WWM: { 15400b57cec5SDimitry Andric // This only gets its own opcode so that SIPreAllocateWWMRegs can tell when 15410b57cec5SDimitry Andric // WWM is entered. 15420b57cec5SDimitry Andric MI.setDesc(get(ST.isWave32() ? AMDGPU::S_OR_SAVEEXEC_B32 15430b57cec5SDimitry Andric : AMDGPU::S_OR_SAVEEXEC_B64)); 15440b57cec5SDimitry Andric break; 15450b57cec5SDimitry Andric } 15460b57cec5SDimitry Andric case AMDGPU::EXIT_WWM: { 15470b57cec5SDimitry Andric // This only gets its own opcode so that SIPreAllocateWWMRegs can tell when 15480b57cec5SDimitry Andric // WWM is exited. 15490b57cec5SDimitry Andric MI.setDesc(get(ST.isWave32() ? AMDGPU::S_MOV_B32 : AMDGPU::S_MOV_B64)); 15500b57cec5SDimitry Andric break; 15510b57cec5SDimitry Andric } 15520b57cec5SDimitry Andric case TargetOpcode::BUNDLE: { 15538bcb0991SDimitry Andric if (!MI.mayLoad() || MI.hasUnmodeledSideEffects()) 15540b57cec5SDimitry Andric return false; 15550b57cec5SDimitry Andric 15560b57cec5SDimitry Andric // If it is a load it must be a memory clause 15570b57cec5SDimitry Andric for (MachineBasicBlock::instr_iterator I = MI.getIterator(); 15580b57cec5SDimitry Andric I->isBundledWithSucc(); ++I) { 15590b57cec5SDimitry Andric I->unbundleFromSucc(); 15600b57cec5SDimitry Andric for (MachineOperand &MO : I->operands()) 15610b57cec5SDimitry Andric if (MO.isReg()) 15620b57cec5SDimitry Andric MO.setIsInternalRead(false); 15630b57cec5SDimitry Andric } 15640b57cec5SDimitry Andric 15650b57cec5SDimitry Andric MI.eraseFromParent(); 15660b57cec5SDimitry Andric break; 15670b57cec5SDimitry Andric } 15680b57cec5SDimitry Andric } 15690b57cec5SDimitry Andric return true; 15700b57cec5SDimitry Andric } 15710b57cec5SDimitry Andric 15728bcb0991SDimitry Andric std::pair<MachineInstr*, MachineInstr*> 15738bcb0991SDimitry Andric SIInstrInfo::expandMovDPP64(MachineInstr &MI) const { 15748bcb0991SDimitry Andric assert (MI.getOpcode() == AMDGPU::V_MOV_B64_DPP_PSEUDO); 15758bcb0991SDimitry Andric 15768bcb0991SDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 15778bcb0991SDimitry Andric DebugLoc DL = MBB.findDebugLoc(MI); 15788bcb0991SDimitry Andric MachineFunction *MF = MBB.getParent(); 15798bcb0991SDimitry Andric MachineRegisterInfo &MRI = MF->getRegInfo(); 15808bcb0991SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 15818bcb0991SDimitry Andric unsigned Part = 0; 15828bcb0991SDimitry Andric MachineInstr *Split[2]; 15838bcb0991SDimitry Andric 15848bcb0991SDimitry Andric 15858bcb0991SDimitry Andric for (auto Sub : { AMDGPU::sub0, AMDGPU::sub1 }) { 15868bcb0991SDimitry Andric auto MovDPP = BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_dpp)); 15878bcb0991SDimitry Andric if (Dst.isPhysical()) { 15888bcb0991SDimitry Andric MovDPP.addDef(RI.getSubReg(Dst, Sub)); 15898bcb0991SDimitry Andric } else { 15908bcb0991SDimitry Andric assert(MRI.isSSA()); 15918bcb0991SDimitry Andric auto Tmp = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 15928bcb0991SDimitry Andric MovDPP.addDef(Tmp); 15938bcb0991SDimitry Andric } 15948bcb0991SDimitry Andric 15958bcb0991SDimitry Andric for (unsigned I = 1; I <= 2; ++I) { // old and src operands. 15968bcb0991SDimitry Andric const MachineOperand &SrcOp = MI.getOperand(I); 15978bcb0991SDimitry Andric assert(!SrcOp.isFPImm()); 15988bcb0991SDimitry Andric if (SrcOp.isImm()) { 15998bcb0991SDimitry Andric APInt Imm(64, SrcOp.getImm()); 16008bcb0991SDimitry Andric Imm.ashrInPlace(Part * 32); 16018bcb0991SDimitry Andric MovDPP.addImm(Imm.getLoBits(32).getZExtValue()); 16028bcb0991SDimitry Andric } else { 16038bcb0991SDimitry Andric assert(SrcOp.isReg()); 16048bcb0991SDimitry Andric Register Src = SrcOp.getReg(); 16058bcb0991SDimitry Andric if (Src.isPhysical()) 16068bcb0991SDimitry Andric MovDPP.addReg(RI.getSubReg(Src, Sub)); 16078bcb0991SDimitry Andric else 16088bcb0991SDimitry Andric MovDPP.addReg(Src, SrcOp.isUndef() ? RegState::Undef : 0, Sub); 16098bcb0991SDimitry Andric } 16108bcb0991SDimitry Andric } 16118bcb0991SDimitry Andric 16128bcb0991SDimitry Andric for (unsigned I = 3; I < MI.getNumExplicitOperands(); ++I) 16138bcb0991SDimitry Andric MovDPP.addImm(MI.getOperand(I).getImm()); 16148bcb0991SDimitry Andric 16158bcb0991SDimitry Andric Split[Part] = MovDPP; 16168bcb0991SDimitry Andric ++Part; 16178bcb0991SDimitry Andric } 16188bcb0991SDimitry Andric 16198bcb0991SDimitry Andric if (Dst.isVirtual()) 16208bcb0991SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::REG_SEQUENCE), Dst) 16218bcb0991SDimitry Andric .addReg(Split[0]->getOperand(0).getReg()) 16228bcb0991SDimitry Andric .addImm(AMDGPU::sub0) 16238bcb0991SDimitry Andric .addReg(Split[1]->getOperand(0).getReg()) 16248bcb0991SDimitry Andric .addImm(AMDGPU::sub1); 16258bcb0991SDimitry Andric 16268bcb0991SDimitry Andric MI.eraseFromParent(); 16278bcb0991SDimitry Andric return std::make_pair(Split[0], Split[1]); 16288bcb0991SDimitry Andric } 16298bcb0991SDimitry Andric 16300b57cec5SDimitry Andric bool SIInstrInfo::swapSourceModifiers(MachineInstr &MI, 16310b57cec5SDimitry Andric MachineOperand &Src0, 16320b57cec5SDimitry Andric unsigned Src0OpName, 16330b57cec5SDimitry Andric MachineOperand &Src1, 16340b57cec5SDimitry Andric unsigned Src1OpName) const { 16350b57cec5SDimitry Andric MachineOperand *Src0Mods = getNamedOperand(MI, Src0OpName); 16360b57cec5SDimitry Andric if (!Src0Mods) 16370b57cec5SDimitry Andric return false; 16380b57cec5SDimitry Andric 16390b57cec5SDimitry Andric MachineOperand *Src1Mods = getNamedOperand(MI, Src1OpName); 16400b57cec5SDimitry Andric assert(Src1Mods && 16410b57cec5SDimitry Andric "All commutable instructions have both src0 and src1 modifiers"); 16420b57cec5SDimitry Andric 16430b57cec5SDimitry Andric int Src0ModsVal = Src0Mods->getImm(); 16440b57cec5SDimitry Andric int Src1ModsVal = Src1Mods->getImm(); 16450b57cec5SDimitry Andric 16460b57cec5SDimitry Andric Src1Mods->setImm(Src0ModsVal); 16470b57cec5SDimitry Andric Src0Mods->setImm(Src1ModsVal); 16480b57cec5SDimitry Andric return true; 16490b57cec5SDimitry Andric } 16500b57cec5SDimitry Andric 16510b57cec5SDimitry Andric static MachineInstr *swapRegAndNonRegOperand(MachineInstr &MI, 16520b57cec5SDimitry Andric MachineOperand &RegOp, 16530b57cec5SDimitry Andric MachineOperand &NonRegOp) { 16548bcb0991SDimitry Andric Register Reg = RegOp.getReg(); 16550b57cec5SDimitry Andric unsigned SubReg = RegOp.getSubReg(); 16560b57cec5SDimitry Andric bool IsKill = RegOp.isKill(); 16570b57cec5SDimitry Andric bool IsDead = RegOp.isDead(); 16580b57cec5SDimitry Andric bool IsUndef = RegOp.isUndef(); 16590b57cec5SDimitry Andric bool IsDebug = RegOp.isDebug(); 16600b57cec5SDimitry Andric 16610b57cec5SDimitry Andric if (NonRegOp.isImm()) 16620b57cec5SDimitry Andric RegOp.ChangeToImmediate(NonRegOp.getImm()); 16630b57cec5SDimitry Andric else if (NonRegOp.isFI()) 16640b57cec5SDimitry Andric RegOp.ChangeToFrameIndex(NonRegOp.getIndex()); 16650b57cec5SDimitry Andric else 16660b57cec5SDimitry Andric return nullptr; 16670b57cec5SDimitry Andric 16680b57cec5SDimitry Andric NonRegOp.ChangeToRegister(Reg, false, false, IsKill, IsDead, IsUndef, IsDebug); 16690b57cec5SDimitry Andric NonRegOp.setSubReg(SubReg); 16700b57cec5SDimitry Andric 16710b57cec5SDimitry Andric return &MI; 16720b57cec5SDimitry Andric } 16730b57cec5SDimitry Andric 16740b57cec5SDimitry Andric MachineInstr *SIInstrInfo::commuteInstructionImpl(MachineInstr &MI, bool NewMI, 16750b57cec5SDimitry Andric unsigned Src0Idx, 16760b57cec5SDimitry Andric unsigned Src1Idx) const { 16770b57cec5SDimitry Andric assert(!NewMI && "this should never be used"); 16780b57cec5SDimitry Andric 16790b57cec5SDimitry Andric unsigned Opc = MI.getOpcode(); 16800b57cec5SDimitry Andric int CommutedOpcode = commuteOpcode(Opc); 16810b57cec5SDimitry Andric if (CommutedOpcode == -1) 16820b57cec5SDimitry Andric return nullptr; 16830b57cec5SDimitry Andric 16840b57cec5SDimitry Andric assert(AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0) == 16850b57cec5SDimitry Andric static_cast<int>(Src0Idx) && 16860b57cec5SDimitry Andric AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1) == 16870b57cec5SDimitry Andric static_cast<int>(Src1Idx) && 16880b57cec5SDimitry Andric "inconsistency with findCommutedOpIndices"); 16890b57cec5SDimitry Andric 16900b57cec5SDimitry Andric MachineOperand &Src0 = MI.getOperand(Src0Idx); 16910b57cec5SDimitry Andric MachineOperand &Src1 = MI.getOperand(Src1Idx); 16920b57cec5SDimitry Andric 16930b57cec5SDimitry Andric MachineInstr *CommutedMI = nullptr; 16940b57cec5SDimitry Andric if (Src0.isReg() && Src1.isReg()) { 16950b57cec5SDimitry Andric if (isOperandLegal(MI, Src1Idx, &Src0)) { 16960b57cec5SDimitry Andric // Be sure to copy the source modifiers to the right place. 16970b57cec5SDimitry Andric CommutedMI 16980b57cec5SDimitry Andric = TargetInstrInfo::commuteInstructionImpl(MI, NewMI, Src0Idx, Src1Idx); 16990b57cec5SDimitry Andric } 17000b57cec5SDimitry Andric 17010b57cec5SDimitry Andric } else if (Src0.isReg() && !Src1.isReg()) { 17020b57cec5SDimitry Andric // src0 should always be able to support any operand type, so no need to 17030b57cec5SDimitry Andric // check operand legality. 17040b57cec5SDimitry Andric CommutedMI = swapRegAndNonRegOperand(MI, Src0, Src1); 17050b57cec5SDimitry Andric } else if (!Src0.isReg() && Src1.isReg()) { 17060b57cec5SDimitry Andric if (isOperandLegal(MI, Src1Idx, &Src0)) 17070b57cec5SDimitry Andric CommutedMI = swapRegAndNonRegOperand(MI, Src1, Src0); 17080b57cec5SDimitry Andric } else { 17090b57cec5SDimitry Andric // FIXME: Found two non registers to commute. This does happen. 17100b57cec5SDimitry Andric return nullptr; 17110b57cec5SDimitry Andric } 17120b57cec5SDimitry Andric 17130b57cec5SDimitry Andric if (CommutedMI) { 17140b57cec5SDimitry Andric swapSourceModifiers(MI, Src0, AMDGPU::OpName::src0_modifiers, 17150b57cec5SDimitry Andric Src1, AMDGPU::OpName::src1_modifiers); 17160b57cec5SDimitry Andric 17170b57cec5SDimitry Andric CommutedMI->setDesc(get(CommutedOpcode)); 17180b57cec5SDimitry Andric } 17190b57cec5SDimitry Andric 17200b57cec5SDimitry Andric return CommutedMI; 17210b57cec5SDimitry Andric } 17220b57cec5SDimitry Andric 17230b57cec5SDimitry Andric // This needs to be implemented because the source modifiers may be inserted 17240b57cec5SDimitry Andric // between the true commutable operands, and the base 17250b57cec5SDimitry Andric // TargetInstrInfo::commuteInstruction uses it. 17268bcb0991SDimitry Andric bool SIInstrInfo::findCommutedOpIndices(const MachineInstr &MI, 17278bcb0991SDimitry Andric unsigned &SrcOpIdx0, 17280b57cec5SDimitry Andric unsigned &SrcOpIdx1) const { 17290b57cec5SDimitry Andric return findCommutedOpIndices(MI.getDesc(), SrcOpIdx0, SrcOpIdx1); 17300b57cec5SDimitry Andric } 17310b57cec5SDimitry Andric 17320b57cec5SDimitry Andric bool SIInstrInfo::findCommutedOpIndices(MCInstrDesc Desc, unsigned &SrcOpIdx0, 17330b57cec5SDimitry Andric unsigned &SrcOpIdx1) const { 17340b57cec5SDimitry Andric if (!Desc.isCommutable()) 17350b57cec5SDimitry Andric return false; 17360b57cec5SDimitry Andric 17370b57cec5SDimitry Andric unsigned Opc = Desc.getOpcode(); 17380b57cec5SDimitry Andric int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0); 17390b57cec5SDimitry Andric if (Src0Idx == -1) 17400b57cec5SDimitry Andric return false; 17410b57cec5SDimitry Andric 17420b57cec5SDimitry Andric int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1); 17430b57cec5SDimitry Andric if (Src1Idx == -1) 17440b57cec5SDimitry Andric return false; 17450b57cec5SDimitry Andric 17460b57cec5SDimitry Andric return fixCommutedOpIndices(SrcOpIdx0, SrcOpIdx1, Src0Idx, Src1Idx); 17470b57cec5SDimitry Andric } 17480b57cec5SDimitry Andric 17490b57cec5SDimitry Andric bool SIInstrInfo::isBranchOffsetInRange(unsigned BranchOp, 17500b57cec5SDimitry Andric int64_t BrOffset) const { 17510b57cec5SDimitry Andric // BranchRelaxation should never have to check s_setpc_b64 because its dest 17520b57cec5SDimitry Andric // block is unanalyzable. 17530b57cec5SDimitry Andric assert(BranchOp != AMDGPU::S_SETPC_B64); 17540b57cec5SDimitry Andric 17550b57cec5SDimitry Andric // Convert to dwords. 17560b57cec5SDimitry Andric BrOffset /= 4; 17570b57cec5SDimitry Andric 17580b57cec5SDimitry Andric // The branch instructions do PC += signext(SIMM16 * 4) + 4, so the offset is 17590b57cec5SDimitry Andric // from the next instruction. 17600b57cec5SDimitry Andric BrOffset -= 1; 17610b57cec5SDimitry Andric 17620b57cec5SDimitry Andric return isIntN(BranchOffsetBits, BrOffset); 17630b57cec5SDimitry Andric } 17640b57cec5SDimitry Andric 17650b57cec5SDimitry Andric MachineBasicBlock *SIInstrInfo::getBranchDestBlock( 17660b57cec5SDimitry Andric const MachineInstr &MI) const { 17670b57cec5SDimitry Andric if (MI.getOpcode() == AMDGPU::S_SETPC_B64) { 17680b57cec5SDimitry Andric // This would be a difficult analysis to perform, but can always be legal so 17690b57cec5SDimitry Andric // there's no need to analyze it. 17700b57cec5SDimitry Andric return nullptr; 17710b57cec5SDimitry Andric } 17720b57cec5SDimitry Andric 17730b57cec5SDimitry Andric return MI.getOperand(0).getMBB(); 17740b57cec5SDimitry Andric } 17750b57cec5SDimitry Andric 17760b57cec5SDimitry Andric unsigned SIInstrInfo::insertIndirectBranch(MachineBasicBlock &MBB, 17770b57cec5SDimitry Andric MachineBasicBlock &DestBB, 17780b57cec5SDimitry Andric const DebugLoc &DL, 17790b57cec5SDimitry Andric int64_t BrOffset, 17800b57cec5SDimitry Andric RegScavenger *RS) const { 17810b57cec5SDimitry Andric assert(RS && "RegScavenger required for long branching"); 17820b57cec5SDimitry Andric assert(MBB.empty() && 17830b57cec5SDimitry Andric "new block should be inserted for expanding unconditional branch"); 17840b57cec5SDimitry Andric assert(MBB.pred_size() == 1); 17850b57cec5SDimitry Andric 17860b57cec5SDimitry Andric MachineFunction *MF = MBB.getParent(); 17870b57cec5SDimitry Andric MachineRegisterInfo &MRI = MF->getRegInfo(); 17880b57cec5SDimitry Andric 17890b57cec5SDimitry Andric // FIXME: Virtual register workaround for RegScavenger not working with empty 17900b57cec5SDimitry Andric // blocks. 17918bcb0991SDimitry Andric Register PCReg = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass); 17920b57cec5SDimitry Andric 17930b57cec5SDimitry Andric auto I = MBB.end(); 17940b57cec5SDimitry Andric 17950b57cec5SDimitry Andric // We need to compute the offset relative to the instruction immediately after 17960b57cec5SDimitry Andric // s_getpc_b64. Insert pc arithmetic code before last terminator. 17970b57cec5SDimitry Andric MachineInstr *GetPC = BuildMI(MBB, I, DL, get(AMDGPU::S_GETPC_B64), PCReg); 17980b57cec5SDimitry Andric 17990b57cec5SDimitry Andric // TODO: Handle > 32-bit block address. 18000b57cec5SDimitry Andric if (BrOffset >= 0) { 18010b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::S_ADD_U32)) 18020b57cec5SDimitry Andric .addReg(PCReg, RegState::Define, AMDGPU::sub0) 18030b57cec5SDimitry Andric .addReg(PCReg, 0, AMDGPU::sub0) 18040b57cec5SDimitry Andric .addMBB(&DestBB, MO_LONG_BRANCH_FORWARD); 18050b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::S_ADDC_U32)) 18060b57cec5SDimitry Andric .addReg(PCReg, RegState::Define, AMDGPU::sub1) 18070b57cec5SDimitry Andric .addReg(PCReg, 0, AMDGPU::sub1) 18080b57cec5SDimitry Andric .addImm(0); 18090b57cec5SDimitry Andric } else { 18100b57cec5SDimitry Andric // Backwards branch. 18110b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::S_SUB_U32)) 18120b57cec5SDimitry Andric .addReg(PCReg, RegState::Define, AMDGPU::sub0) 18130b57cec5SDimitry Andric .addReg(PCReg, 0, AMDGPU::sub0) 18140b57cec5SDimitry Andric .addMBB(&DestBB, MO_LONG_BRANCH_BACKWARD); 18150b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::S_SUBB_U32)) 18160b57cec5SDimitry Andric .addReg(PCReg, RegState::Define, AMDGPU::sub1) 18170b57cec5SDimitry Andric .addReg(PCReg, 0, AMDGPU::sub1) 18180b57cec5SDimitry Andric .addImm(0); 18190b57cec5SDimitry Andric } 18200b57cec5SDimitry Andric 18210b57cec5SDimitry Andric // Insert the indirect branch after the other terminator. 18220b57cec5SDimitry Andric BuildMI(&MBB, DL, get(AMDGPU::S_SETPC_B64)) 18230b57cec5SDimitry Andric .addReg(PCReg); 18240b57cec5SDimitry Andric 18250b57cec5SDimitry Andric // FIXME: If spilling is necessary, this will fail because this scavenger has 18260b57cec5SDimitry Andric // no emergency stack slots. It is non-trivial to spill in this situation, 18270b57cec5SDimitry Andric // because the restore code needs to be specially placed after the 18280b57cec5SDimitry Andric // jump. BranchRelaxation then needs to be made aware of the newly inserted 18290b57cec5SDimitry Andric // block. 18300b57cec5SDimitry Andric // 18310b57cec5SDimitry Andric // If a spill is needed for the pc register pair, we need to insert a spill 18320b57cec5SDimitry Andric // restore block right before the destination block, and insert a short branch 18330b57cec5SDimitry Andric // into the old destination block's fallthrough predecessor. 18340b57cec5SDimitry Andric // e.g.: 18350b57cec5SDimitry Andric // 18360b57cec5SDimitry Andric // s_cbranch_scc0 skip_long_branch: 18370b57cec5SDimitry Andric // 18380b57cec5SDimitry Andric // long_branch_bb: 18390b57cec5SDimitry Andric // spill s[8:9] 18400b57cec5SDimitry Andric // s_getpc_b64 s[8:9] 18410b57cec5SDimitry Andric // s_add_u32 s8, s8, restore_bb 18420b57cec5SDimitry Andric // s_addc_u32 s9, s9, 0 18430b57cec5SDimitry Andric // s_setpc_b64 s[8:9] 18440b57cec5SDimitry Andric // 18450b57cec5SDimitry Andric // skip_long_branch: 18460b57cec5SDimitry Andric // foo; 18470b57cec5SDimitry Andric // 18480b57cec5SDimitry Andric // ..... 18490b57cec5SDimitry Andric // 18500b57cec5SDimitry Andric // dest_bb_fallthrough_predecessor: 18510b57cec5SDimitry Andric // bar; 18520b57cec5SDimitry Andric // s_branch dest_bb 18530b57cec5SDimitry Andric // 18540b57cec5SDimitry Andric // restore_bb: 18550b57cec5SDimitry Andric // restore s[8:9] 18560b57cec5SDimitry Andric // fallthrough dest_bb 18570b57cec5SDimitry Andric /// 18580b57cec5SDimitry Andric // dest_bb: 18590b57cec5SDimitry Andric // buzz; 18600b57cec5SDimitry Andric 18610b57cec5SDimitry Andric RS->enterBasicBlockEnd(MBB); 18620b57cec5SDimitry Andric unsigned Scav = RS->scavengeRegisterBackwards( 18630b57cec5SDimitry Andric AMDGPU::SReg_64RegClass, 18640b57cec5SDimitry Andric MachineBasicBlock::iterator(GetPC), false, 0); 18650b57cec5SDimitry Andric MRI.replaceRegWith(PCReg, Scav); 18660b57cec5SDimitry Andric MRI.clearVirtRegs(); 18670b57cec5SDimitry Andric RS->setRegUsed(Scav); 18680b57cec5SDimitry Andric 18690b57cec5SDimitry Andric return 4 + 8 + 4 + 4; 18700b57cec5SDimitry Andric } 18710b57cec5SDimitry Andric 18720b57cec5SDimitry Andric unsigned SIInstrInfo::getBranchOpcode(SIInstrInfo::BranchPredicate Cond) { 18730b57cec5SDimitry Andric switch (Cond) { 18740b57cec5SDimitry Andric case SIInstrInfo::SCC_TRUE: 18750b57cec5SDimitry Andric return AMDGPU::S_CBRANCH_SCC1; 18760b57cec5SDimitry Andric case SIInstrInfo::SCC_FALSE: 18770b57cec5SDimitry Andric return AMDGPU::S_CBRANCH_SCC0; 18780b57cec5SDimitry Andric case SIInstrInfo::VCCNZ: 18790b57cec5SDimitry Andric return AMDGPU::S_CBRANCH_VCCNZ; 18800b57cec5SDimitry Andric case SIInstrInfo::VCCZ: 18810b57cec5SDimitry Andric return AMDGPU::S_CBRANCH_VCCZ; 18820b57cec5SDimitry Andric case SIInstrInfo::EXECNZ: 18830b57cec5SDimitry Andric return AMDGPU::S_CBRANCH_EXECNZ; 18840b57cec5SDimitry Andric case SIInstrInfo::EXECZ: 18850b57cec5SDimitry Andric return AMDGPU::S_CBRANCH_EXECZ; 18860b57cec5SDimitry Andric default: 18870b57cec5SDimitry Andric llvm_unreachable("invalid branch predicate"); 18880b57cec5SDimitry Andric } 18890b57cec5SDimitry Andric } 18900b57cec5SDimitry Andric 18910b57cec5SDimitry Andric SIInstrInfo::BranchPredicate SIInstrInfo::getBranchPredicate(unsigned Opcode) { 18920b57cec5SDimitry Andric switch (Opcode) { 18930b57cec5SDimitry Andric case AMDGPU::S_CBRANCH_SCC0: 18940b57cec5SDimitry Andric return SCC_FALSE; 18950b57cec5SDimitry Andric case AMDGPU::S_CBRANCH_SCC1: 18960b57cec5SDimitry Andric return SCC_TRUE; 18970b57cec5SDimitry Andric case AMDGPU::S_CBRANCH_VCCNZ: 18980b57cec5SDimitry Andric return VCCNZ; 18990b57cec5SDimitry Andric case AMDGPU::S_CBRANCH_VCCZ: 19000b57cec5SDimitry Andric return VCCZ; 19010b57cec5SDimitry Andric case AMDGPU::S_CBRANCH_EXECNZ: 19020b57cec5SDimitry Andric return EXECNZ; 19030b57cec5SDimitry Andric case AMDGPU::S_CBRANCH_EXECZ: 19040b57cec5SDimitry Andric return EXECZ; 19050b57cec5SDimitry Andric default: 19060b57cec5SDimitry Andric return INVALID_BR; 19070b57cec5SDimitry Andric } 19080b57cec5SDimitry Andric } 19090b57cec5SDimitry Andric 19100b57cec5SDimitry Andric bool SIInstrInfo::analyzeBranchImpl(MachineBasicBlock &MBB, 19110b57cec5SDimitry Andric MachineBasicBlock::iterator I, 19120b57cec5SDimitry Andric MachineBasicBlock *&TBB, 19130b57cec5SDimitry Andric MachineBasicBlock *&FBB, 19140b57cec5SDimitry Andric SmallVectorImpl<MachineOperand> &Cond, 19150b57cec5SDimitry Andric bool AllowModify) const { 19160b57cec5SDimitry Andric if (I->getOpcode() == AMDGPU::S_BRANCH) { 19170b57cec5SDimitry Andric // Unconditional Branch 19180b57cec5SDimitry Andric TBB = I->getOperand(0).getMBB(); 19190b57cec5SDimitry Andric return false; 19200b57cec5SDimitry Andric } 19210b57cec5SDimitry Andric 19220b57cec5SDimitry Andric MachineBasicBlock *CondBB = nullptr; 19230b57cec5SDimitry Andric 19240b57cec5SDimitry Andric if (I->getOpcode() == AMDGPU::SI_NON_UNIFORM_BRCOND_PSEUDO) { 19250b57cec5SDimitry Andric CondBB = I->getOperand(1).getMBB(); 19260b57cec5SDimitry Andric Cond.push_back(I->getOperand(0)); 19270b57cec5SDimitry Andric } else { 19280b57cec5SDimitry Andric BranchPredicate Pred = getBranchPredicate(I->getOpcode()); 19290b57cec5SDimitry Andric if (Pred == INVALID_BR) 19300b57cec5SDimitry Andric return true; 19310b57cec5SDimitry Andric 19320b57cec5SDimitry Andric CondBB = I->getOperand(0).getMBB(); 19330b57cec5SDimitry Andric Cond.push_back(MachineOperand::CreateImm(Pred)); 19340b57cec5SDimitry Andric Cond.push_back(I->getOperand(1)); // Save the branch register. 19350b57cec5SDimitry Andric } 19360b57cec5SDimitry Andric ++I; 19370b57cec5SDimitry Andric 19380b57cec5SDimitry Andric if (I == MBB.end()) { 19390b57cec5SDimitry Andric // Conditional branch followed by fall-through. 19400b57cec5SDimitry Andric TBB = CondBB; 19410b57cec5SDimitry Andric return false; 19420b57cec5SDimitry Andric } 19430b57cec5SDimitry Andric 19440b57cec5SDimitry Andric if (I->getOpcode() == AMDGPU::S_BRANCH) { 19450b57cec5SDimitry Andric TBB = CondBB; 19460b57cec5SDimitry Andric FBB = I->getOperand(0).getMBB(); 19470b57cec5SDimitry Andric return false; 19480b57cec5SDimitry Andric } 19490b57cec5SDimitry Andric 19500b57cec5SDimitry Andric return true; 19510b57cec5SDimitry Andric } 19520b57cec5SDimitry Andric 19530b57cec5SDimitry Andric bool SIInstrInfo::analyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB, 19540b57cec5SDimitry Andric MachineBasicBlock *&FBB, 19550b57cec5SDimitry Andric SmallVectorImpl<MachineOperand> &Cond, 19560b57cec5SDimitry Andric bool AllowModify) const { 19570b57cec5SDimitry Andric MachineBasicBlock::iterator I = MBB.getFirstTerminator(); 19580b57cec5SDimitry Andric auto E = MBB.end(); 19590b57cec5SDimitry Andric if (I == E) 19600b57cec5SDimitry Andric return false; 19610b57cec5SDimitry Andric 19620b57cec5SDimitry Andric // Skip over the instructions that are artificially terminators for special 19630b57cec5SDimitry Andric // exec management. 19640b57cec5SDimitry Andric while (I != E && !I->isBranch() && !I->isReturn() && 19650b57cec5SDimitry Andric I->getOpcode() != AMDGPU::SI_MASK_BRANCH) { 19660b57cec5SDimitry Andric switch (I->getOpcode()) { 19670b57cec5SDimitry Andric case AMDGPU::SI_MASK_BRANCH: 19680b57cec5SDimitry Andric case AMDGPU::S_MOV_B64_term: 19690b57cec5SDimitry Andric case AMDGPU::S_XOR_B64_term: 19700b57cec5SDimitry Andric case AMDGPU::S_ANDN2_B64_term: 19710b57cec5SDimitry Andric case AMDGPU::S_MOV_B32_term: 19720b57cec5SDimitry Andric case AMDGPU::S_XOR_B32_term: 19730b57cec5SDimitry Andric case AMDGPU::S_OR_B32_term: 19740b57cec5SDimitry Andric case AMDGPU::S_ANDN2_B32_term: 19750b57cec5SDimitry Andric break; 19760b57cec5SDimitry Andric case AMDGPU::SI_IF: 19770b57cec5SDimitry Andric case AMDGPU::SI_ELSE: 19780b57cec5SDimitry Andric case AMDGPU::SI_KILL_I1_TERMINATOR: 19790b57cec5SDimitry Andric case AMDGPU::SI_KILL_F32_COND_IMM_TERMINATOR: 19800b57cec5SDimitry Andric // FIXME: It's messy that these need to be considered here at all. 19810b57cec5SDimitry Andric return true; 19820b57cec5SDimitry Andric default: 19830b57cec5SDimitry Andric llvm_unreachable("unexpected non-branch terminator inst"); 19840b57cec5SDimitry Andric } 19850b57cec5SDimitry Andric 19860b57cec5SDimitry Andric ++I; 19870b57cec5SDimitry Andric } 19880b57cec5SDimitry Andric 19890b57cec5SDimitry Andric if (I == E) 19900b57cec5SDimitry Andric return false; 19910b57cec5SDimitry Andric 19920b57cec5SDimitry Andric if (I->getOpcode() != AMDGPU::SI_MASK_BRANCH) 19930b57cec5SDimitry Andric return analyzeBranchImpl(MBB, I, TBB, FBB, Cond, AllowModify); 19940b57cec5SDimitry Andric 19950b57cec5SDimitry Andric ++I; 19960b57cec5SDimitry Andric 19970b57cec5SDimitry Andric // TODO: Should be able to treat as fallthrough? 19980b57cec5SDimitry Andric if (I == MBB.end()) 19990b57cec5SDimitry Andric return true; 20000b57cec5SDimitry Andric 20010b57cec5SDimitry Andric if (analyzeBranchImpl(MBB, I, TBB, FBB, Cond, AllowModify)) 20020b57cec5SDimitry Andric return true; 20030b57cec5SDimitry Andric 20040b57cec5SDimitry Andric MachineBasicBlock *MaskBrDest = I->getOperand(0).getMBB(); 20050b57cec5SDimitry Andric 20060b57cec5SDimitry Andric // Specifically handle the case where the conditional branch is to the same 20070b57cec5SDimitry Andric // destination as the mask branch. e.g. 20080b57cec5SDimitry Andric // 20090b57cec5SDimitry Andric // si_mask_branch BB8 20100b57cec5SDimitry Andric // s_cbranch_execz BB8 20110b57cec5SDimitry Andric // s_cbranch BB9 20120b57cec5SDimitry Andric // 20130b57cec5SDimitry Andric // This is required to understand divergent loops which may need the branches 20140b57cec5SDimitry Andric // to be relaxed. 20150b57cec5SDimitry Andric if (TBB != MaskBrDest || Cond.empty()) 20160b57cec5SDimitry Andric return true; 20170b57cec5SDimitry Andric 20180b57cec5SDimitry Andric auto Pred = Cond[0].getImm(); 20190b57cec5SDimitry Andric return (Pred != EXECZ && Pred != EXECNZ); 20200b57cec5SDimitry Andric } 20210b57cec5SDimitry Andric 20220b57cec5SDimitry Andric unsigned SIInstrInfo::removeBranch(MachineBasicBlock &MBB, 20230b57cec5SDimitry Andric int *BytesRemoved) const { 20240b57cec5SDimitry Andric MachineBasicBlock::iterator I = MBB.getFirstTerminator(); 20250b57cec5SDimitry Andric 20260b57cec5SDimitry Andric unsigned Count = 0; 20270b57cec5SDimitry Andric unsigned RemovedSize = 0; 20280b57cec5SDimitry Andric while (I != MBB.end()) { 20290b57cec5SDimitry Andric MachineBasicBlock::iterator Next = std::next(I); 20300b57cec5SDimitry Andric if (I->getOpcode() == AMDGPU::SI_MASK_BRANCH) { 20310b57cec5SDimitry Andric I = Next; 20320b57cec5SDimitry Andric continue; 20330b57cec5SDimitry Andric } 20340b57cec5SDimitry Andric 20350b57cec5SDimitry Andric RemovedSize += getInstSizeInBytes(*I); 20360b57cec5SDimitry Andric I->eraseFromParent(); 20370b57cec5SDimitry Andric ++Count; 20380b57cec5SDimitry Andric I = Next; 20390b57cec5SDimitry Andric } 20400b57cec5SDimitry Andric 20410b57cec5SDimitry Andric if (BytesRemoved) 20420b57cec5SDimitry Andric *BytesRemoved = RemovedSize; 20430b57cec5SDimitry Andric 20440b57cec5SDimitry Andric return Count; 20450b57cec5SDimitry Andric } 20460b57cec5SDimitry Andric 20470b57cec5SDimitry Andric // Copy the flags onto the implicit condition register operand. 20480b57cec5SDimitry Andric static void preserveCondRegFlags(MachineOperand &CondReg, 20490b57cec5SDimitry Andric const MachineOperand &OrigCond) { 20500b57cec5SDimitry Andric CondReg.setIsUndef(OrigCond.isUndef()); 20510b57cec5SDimitry Andric CondReg.setIsKill(OrigCond.isKill()); 20520b57cec5SDimitry Andric } 20530b57cec5SDimitry Andric 20540b57cec5SDimitry Andric unsigned SIInstrInfo::insertBranch(MachineBasicBlock &MBB, 20550b57cec5SDimitry Andric MachineBasicBlock *TBB, 20560b57cec5SDimitry Andric MachineBasicBlock *FBB, 20570b57cec5SDimitry Andric ArrayRef<MachineOperand> Cond, 20580b57cec5SDimitry Andric const DebugLoc &DL, 20590b57cec5SDimitry Andric int *BytesAdded) const { 20600b57cec5SDimitry Andric if (!FBB && Cond.empty()) { 20610b57cec5SDimitry Andric BuildMI(&MBB, DL, get(AMDGPU::S_BRANCH)) 20620b57cec5SDimitry Andric .addMBB(TBB); 20630b57cec5SDimitry Andric if (BytesAdded) 20640b57cec5SDimitry Andric *BytesAdded = 4; 20650b57cec5SDimitry Andric return 1; 20660b57cec5SDimitry Andric } 20670b57cec5SDimitry Andric 20680b57cec5SDimitry Andric if(Cond.size() == 1 && Cond[0].isReg()) { 20690b57cec5SDimitry Andric BuildMI(&MBB, DL, get(AMDGPU::SI_NON_UNIFORM_BRCOND_PSEUDO)) 20700b57cec5SDimitry Andric .add(Cond[0]) 20710b57cec5SDimitry Andric .addMBB(TBB); 20720b57cec5SDimitry Andric return 1; 20730b57cec5SDimitry Andric } 20740b57cec5SDimitry Andric 20750b57cec5SDimitry Andric assert(TBB && Cond[0].isImm()); 20760b57cec5SDimitry Andric 20770b57cec5SDimitry Andric unsigned Opcode 20780b57cec5SDimitry Andric = getBranchOpcode(static_cast<BranchPredicate>(Cond[0].getImm())); 20790b57cec5SDimitry Andric 20800b57cec5SDimitry Andric if (!FBB) { 20810b57cec5SDimitry Andric Cond[1].isUndef(); 20820b57cec5SDimitry Andric MachineInstr *CondBr = 20830b57cec5SDimitry Andric BuildMI(&MBB, DL, get(Opcode)) 20840b57cec5SDimitry Andric .addMBB(TBB); 20850b57cec5SDimitry Andric 20860b57cec5SDimitry Andric // Copy the flags onto the implicit condition register operand. 20870b57cec5SDimitry Andric preserveCondRegFlags(CondBr->getOperand(1), Cond[1]); 20880b57cec5SDimitry Andric 20890b57cec5SDimitry Andric if (BytesAdded) 20900b57cec5SDimitry Andric *BytesAdded = 4; 20910b57cec5SDimitry Andric return 1; 20920b57cec5SDimitry Andric } 20930b57cec5SDimitry Andric 20940b57cec5SDimitry Andric assert(TBB && FBB); 20950b57cec5SDimitry Andric 20960b57cec5SDimitry Andric MachineInstr *CondBr = 20970b57cec5SDimitry Andric BuildMI(&MBB, DL, get(Opcode)) 20980b57cec5SDimitry Andric .addMBB(TBB); 20990b57cec5SDimitry Andric BuildMI(&MBB, DL, get(AMDGPU::S_BRANCH)) 21000b57cec5SDimitry Andric .addMBB(FBB); 21010b57cec5SDimitry Andric 21020b57cec5SDimitry Andric MachineOperand &CondReg = CondBr->getOperand(1); 21030b57cec5SDimitry Andric CondReg.setIsUndef(Cond[1].isUndef()); 21040b57cec5SDimitry Andric CondReg.setIsKill(Cond[1].isKill()); 21050b57cec5SDimitry Andric 21060b57cec5SDimitry Andric if (BytesAdded) 21070b57cec5SDimitry Andric *BytesAdded = 8; 21080b57cec5SDimitry Andric 21090b57cec5SDimitry Andric return 2; 21100b57cec5SDimitry Andric } 21110b57cec5SDimitry Andric 21120b57cec5SDimitry Andric bool SIInstrInfo::reverseBranchCondition( 21130b57cec5SDimitry Andric SmallVectorImpl<MachineOperand> &Cond) const { 21140b57cec5SDimitry Andric if (Cond.size() != 2) { 21150b57cec5SDimitry Andric return true; 21160b57cec5SDimitry Andric } 21170b57cec5SDimitry Andric 21180b57cec5SDimitry Andric if (Cond[0].isImm()) { 21190b57cec5SDimitry Andric Cond[0].setImm(-Cond[0].getImm()); 21200b57cec5SDimitry Andric return false; 21210b57cec5SDimitry Andric } 21220b57cec5SDimitry Andric 21230b57cec5SDimitry Andric return true; 21240b57cec5SDimitry Andric } 21250b57cec5SDimitry Andric 21260b57cec5SDimitry Andric bool SIInstrInfo::canInsertSelect(const MachineBasicBlock &MBB, 21270b57cec5SDimitry Andric ArrayRef<MachineOperand> Cond, 21280b57cec5SDimitry Andric unsigned TrueReg, unsigned FalseReg, 21290b57cec5SDimitry Andric int &CondCycles, 21300b57cec5SDimitry Andric int &TrueCycles, int &FalseCycles) const { 21310b57cec5SDimitry Andric switch (Cond[0].getImm()) { 21320b57cec5SDimitry Andric case VCCNZ: 21330b57cec5SDimitry Andric case VCCZ: { 21340b57cec5SDimitry Andric const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 21350b57cec5SDimitry Andric const TargetRegisterClass *RC = MRI.getRegClass(TrueReg); 21360b57cec5SDimitry Andric assert(MRI.getRegClass(FalseReg) == RC); 21370b57cec5SDimitry Andric 21380b57cec5SDimitry Andric int NumInsts = AMDGPU::getRegBitWidth(RC->getID()) / 32; 21390b57cec5SDimitry Andric CondCycles = TrueCycles = FalseCycles = NumInsts; // ??? 21400b57cec5SDimitry Andric 21410b57cec5SDimitry Andric // Limit to equal cost for branch vs. N v_cndmask_b32s. 21420b57cec5SDimitry Andric return RI.hasVGPRs(RC) && NumInsts <= 6; 21430b57cec5SDimitry Andric } 21440b57cec5SDimitry Andric case SCC_TRUE: 21450b57cec5SDimitry Andric case SCC_FALSE: { 21460b57cec5SDimitry Andric // FIXME: We could insert for VGPRs if we could replace the original compare 21470b57cec5SDimitry Andric // with a vector one. 21480b57cec5SDimitry Andric const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 21490b57cec5SDimitry Andric const TargetRegisterClass *RC = MRI.getRegClass(TrueReg); 21500b57cec5SDimitry Andric assert(MRI.getRegClass(FalseReg) == RC); 21510b57cec5SDimitry Andric 21520b57cec5SDimitry Andric int NumInsts = AMDGPU::getRegBitWidth(RC->getID()) / 32; 21530b57cec5SDimitry Andric 21540b57cec5SDimitry Andric // Multiples of 8 can do s_cselect_b64 21550b57cec5SDimitry Andric if (NumInsts % 2 == 0) 21560b57cec5SDimitry Andric NumInsts /= 2; 21570b57cec5SDimitry Andric 21580b57cec5SDimitry Andric CondCycles = TrueCycles = FalseCycles = NumInsts; // ??? 21590b57cec5SDimitry Andric return RI.isSGPRClass(RC); 21600b57cec5SDimitry Andric } 21610b57cec5SDimitry Andric default: 21620b57cec5SDimitry Andric return false; 21630b57cec5SDimitry Andric } 21640b57cec5SDimitry Andric } 21650b57cec5SDimitry Andric 21660b57cec5SDimitry Andric void SIInstrInfo::insertSelect(MachineBasicBlock &MBB, 21670b57cec5SDimitry Andric MachineBasicBlock::iterator I, const DebugLoc &DL, 21680b57cec5SDimitry Andric unsigned DstReg, ArrayRef<MachineOperand> Cond, 21690b57cec5SDimitry Andric unsigned TrueReg, unsigned FalseReg) const { 21700b57cec5SDimitry Andric BranchPredicate Pred = static_cast<BranchPredicate>(Cond[0].getImm()); 21710b57cec5SDimitry Andric if (Pred == VCCZ || Pred == SCC_FALSE) { 21720b57cec5SDimitry Andric Pred = static_cast<BranchPredicate>(-Pred); 21730b57cec5SDimitry Andric std::swap(TrueReg, FalseReg); 21740b57cec5SDimitry Andric } 21750b57cec5SDimitry Andric 21760b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 21770b57cec5SDimitry Andric const TargetRegisterClass *DstRC = MRI.getRegClass(DstReg); 21780b57cec5SDimitry Andric unsigned DstSize = RI.getRegSizeInBits(*DstRC); 21790b57cec5SDimitry Andric 21800b57cec5SDimitry Andric if (DstSize == 32) { 21810b57cec5SDimitry Andric unsigned SelOp = Pred == SCC_TRUE ? 21820b57cec5SDimitry Andric AMDGPU::S_CSELECT_B32 : AMDGPU::V_CNDMASK_B32_e32; 21830b57cec5SDimitry Andric 21840b57cec5SDimitry Andric // Instruction's operands are backwards from what is expected. 21850b57cec5SDimitry Andric MachineInstr *Select = 21860b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(SelOp), DstReg) 21870b57cec5SDimitry Andric .addReg(FalseReg) 21880b57cec5SDimitry Andric .addReg(TrueReg); 21890b57cec5SDimitry Andric 21900b57cec5SDimitry Andric preserveCondRegFlags(Select->getOperand(3), Cond[1]); 21910b57cec5SDimitry Andric return; 21920b57cec5SDimitry Andric } 21930b57cec5SDimitry Andric 21940b57cec5SDimitry Andric if (DstSize == 64 && Pred == SCC_TRUE) { 21950b57cec5SDimitry Andric MachineInstr *Select = 21960b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(AMDGPU::S_CSELECT_B64), DstReg) 21970b57cec5SDimitry Andric .addReg(FalseReg) 21980b57cec5SDimitry Andric .addReg(TrueReg); 21990b57cec5SDimitry Andric 22000b57cec5SDimitry Andric preserveCondRegFlags(Select->getOperand(3), Cond[1]); 22010b57cec5SDimitry Andric return; 22020b57cec5SDimitry Andric } 22030b57cec5SDimitry Andric 22040b57cec5SDimitry Andric static const int16_t Sub0_15[] = { 22050b57cec5SDimitry Andric AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3, 22060b57cec5SDimitry Andric AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7, 22070b57cec5SDimitry Andric AMDGPU::sub8, AMDGPU::sub9, AMDGPU::sub10, AMDGPU::sub11, 22080b57cec5SDimitry Andric AMDGPU::sub12, AMDGPU::sub13, AMDGPU::sub14, AMDGPU::sub15, 22090b57cec5SDimitry Andric }; 22100b57cec5SDimitry Andric 22110b57cec5SDimitry Andric static const int16_t Sub0_15_64[] = { 22120b57cec5SDimitry Andric AMDGPU::sub0_sub1, AMDGPU::sub2_sub3, 22130b57cec5SDimitry Andric AMDGPU::sub4_sub5, AMDGPU::sub6_sub7, 22140b57cec5SDimitry Andric AMDGPU::sub8_sub9, AMDGPU::sub10_sub11, 22150b57cec5SDimitry Andric AMDGPU::sub12_sub13, AMDGPU::sub14_sub15, 22160b57cec5SDimitry Andric }; 22170b57cec5SDimitry Andric 22180b57cec5SDimitry Andric unsigned SelOp = AMDGPU::V_CNDMASK_B32_e32; 22190b57cec5SDimitry Andric const TargetRegisterClass *EltRC = &AMDGPU::VGPR_32RegClass; 22200b57cec5SDimitry Andric const int16_t *SubIndices = Sub0_15; 22210b57cec5SDimitry Andric int NElts = DstSize / 32; 22220b57cec5SDimitry Andric 22230b57cec5SDimitry Andric // 64-bit select is only available for SALU. 22240b57cec5SDimitry Andric // TODO: Split 96-bit into 64-bit and 32-bit, not 3x 32-bit. 22250b57cec5SDimitry Andric if (Pred == SCC_TRUE) { 22260b57cec5SDimitry Andric if (NElts % 2) { 22270b57cec5SDimitry Andric SelOp = AMDGPU::S_CSELECT_B32; 22280b57cec5SDimitry Andric EltRC = &AMDGPU::SGPR_32RegClass; 22290b57cec5SDimitry Andric } else { 22300b57cec5SDimitry Andric SelOp = AMDGPU::S_CSELECT_B64; 22310b57cec5SDimitry Andric EltRC = &AMDGPU::SGPR_64RegClass; 22320b57cec5SDimitry Andric SubIndices = Sub0_15_64; 22330b57cec5SDimitry Andric NElts /= 2; 22340b57cec5SDimitry Andric } 22350b57cec5SDimitry Andric } 22360b57cec5SDimitry Andric 22370b57cec5SDimitry Andric MachineInstrBuilder MIB = BuildMI( 22380b57cec5SDimitry Andric MBB, I, DL, get(AMDGPU::REG_SEQUENCE), DstReg); 22390b57cec5SDimitry Andric 22400b57cec5SDimitry Andric I = MIB->getIterator(); 22410b57cec5SDimitry Andric 22420b57cec5SDimitry Andric SmallVector<unsigned, 8> Regs; 22430b57cec5SDimitry Andric for (int Idx = 0; Idx != NElts; ++Idx) { 22448bcb0991SDimitry Andric Register DstElt = MRI.createVirtualRegister(EltRC); 22450b57cec5SDimitry Andric Regs.push_back(DstElt); 22460b57cec5SDimitry Andric 22470b57cec5SDimitry Andric unsigned SubIdx = SubIndices[Idx]; 22480b57cec5SDimitry Andric 22490b57cec5SDimitry Andric MachineInstr *Select = 22500b57cec5SDimitry Andric BuildMI(MBB, I, DL, get(SelOp), DstElt) 22510b57cec5SDimitry Andric .addReg(FalseReg, 0, SubIdx) 22520b57cec5SDimitry Andric .addReg(TrueReg, 0, SubIdx); 22530b57cec5SDimitry Andric preserveCondRegFlags(Select->getOperand(3), Cond[1]); 22540b57cec5SDimitry Andric fixImplicitOperands(*Select); 22550b57cec5SDimitry Andric 22560b57cec5SDimitry Andric MIB.addReg(DstElt) 22570b57cec5SDimitry Andric .addImm(SubIdx); 22580b57cec5SDimitry Andric } 22590b57cec5SDimitry Andric } 22600b57cec5SDimitry Andric 22610b57cec5SDimitry Andric bool SIInstrInfo::isFoldableCopy(const MachineInstr &MI) const { 22620b57cec5SDimitry Andric switch (MI.getOpcode()) { 22630b57cec5SDimitry Andric case AMDGPU::V_MOV_B32_e32: 22640b57cec5SDimitry Andric case AMDGPU::V_MOV_B32_e64: 22650b57cec5SDimitry Andric case AMDGPU::V_MOV_B64_PSEUDO: { 22660b57cec5SDimitry Andric // If there are additional implicit register operands, this may be used for 22670b57cec5SDimitry Andric // register indexing so the source register operand isn't simply copied. 22680b57cec5SDimitry Andric unsigned NumOps = MI.getDesc().getNumOperands() + 22690b57cec5SDimitry Andric MI.getDesc().getNumImplicitUses(); 22700b57cec5SDimitry Andric 22710b57cec5SDimitry Andric return MI.getNumOperands() == NumOps; 22720b57cec5SDimitry Andric } 22730b57cec5SDimitry Andric case AMDGPU::S_MOV_B32: 22740b57cec5SDimitry Andric case AMDGPU::S_MOV_B64: 22750b57cec5SDimitry Andric case AMDGPU::COPY: 22760b57cec5SDimitry Andric case AMDGPU::V_ACCVGPR_WRITE_B32: 22770b57cec5SDimitry Andric case AMDGPU::V_ACCVGPR_READ_B32: 22780b57cec5SDimitry Andric return true; 22790b57cec5SDimitry Andric default: 22800b57cec5SDimitry Andric return false; 22810b57cec5SDimitry Andric } 22820b57cec5SDimitry Andric } 22830b57cec5SDimitry Andric 22840b57cec5SDimitry Andric unsigned SIInstrInfo::getAddressSpaceForPseudoSourceKind( 22850b57cec5SDimitry Andric unsigned Kind) const { 22860b57cec5SDimitry Andric switch(Kind) { 22870b57cec5SDimitry Andric case PseudoSourceValue::Stack: 22880b57cec5SDimitry Andric case PseudoSourceValue::FixedStack: 22890b57cec5SDimitry Andric return AMDGPUAS::PRIVATE_ADDRESS; 22900b57cec5SDimitry Andric case PseudoSourceValue::ConstantPool: 22910b57cec5SDimitry Andric case PseudoSourceValue::GOT: 22920b57cec5SDimitry Andric case PseudoSourceValue::JumpTable: 22930b57cec5SDimitry Andric case PseudoSourceValue::GlobalValueCallEntry: 22940b57cec5SDimitry Andric case PseudoSourceValue::ExternalSymbolCallEntry: 22950b57cec5SDimitry Andric case PseudoSourceValue::TargetCustom: 22960b57cec5SDimitry Andric return AMDGPUAS::CONSTANT_ADDRESS; 22970b57cec5SDimitry Andric } 22980b57cec5SDimitry Andric return AMDGPUAS::FLAT_ADDRESS; 22990b57cec5SDimitry Andric } 23000b57cec5SDimitry Andric 23010b57cec5SDimitry Andric static void removeModOperands(MachineInstr &MI) { 23020b57cec5SDimitry Andric unsigned Opc = MI.getOpcode(); 23030b57cec5SDimitry Andric int Src0ModIdx = AMDGPU::getNamedOperandIdx(Opc, 23040b57cec5SDimitry Andric AMDGPU::OpName::src0_modifiers); 23050b57cec5SDimitry Andric int Src1ModIdx = AMDGPU::getNamedOperandIdx(Opc, 23060b57cec5SDimitry Andric AMDGPU::OpName::src1_modifiers); 23070b57cec5SDimitry Andric int Src2ModIdx = AMDGPU::getNamedOperandIdx(Opc, 23080b57cec5SDimitry Andric AMDGPU::OpName::src2_modifiers); 23090b57cec5SDimitry Andric 23100b57cec5SDimitry Andric MI.RemoveOperand(Src2ModIdx); 23110b57cec5SDimitry Andric MI.RemoveOperand(Src1ModIdx); 23120b57cec5SDimitry Andric MI.RemoveOperand(Src0ModIdx); 23130b57cec5SDimitry Andric } 23140b57cec5SDimitry Andric 23150b57cec5SDimitry Andric bool SIInstrInfo::FoldImmediate(MachineInstr &UseMI, MachineInstr &DefMI, 23160b57cec5SDimitry Andric unsigned Reg, MachineRegisterInfo *MRI) const { 23170b57cec5SDimitry Andric if (!MRI->hasOneNonDBGUse(Reg)) 23180b57cec5SDimitry Andric return false; 23190b57cec5SDimitry Andric 23200b57cec5SDimitry Andric switch (DefMI.getOpcode()) { 23210b57cec5SDimitry Andric default: 23220b57cec5SDimitry Andric return false; 23230b57cec5SDimitry Andric case AMDGPU::S_MOV_B64: 23240b57cec5SDimitry Andric // TODO: We could fold 64-bit immediates, but this get compilicated 23250b57cec5SDimitry Andric // when there are sub-registers. 23260b57cec5SDimitry Andric return false; 23270b57cec5SDimitry Andric 23280b57cec5SDimitry Andric case AMDGPU::V_MOV_B32_e32: 23290b57cec5SDimitry Andric case AMDGPU::S_MOV_B32: 23300b57cec5SDimitry Andric case AMDGPU::V_ACCVGPR_WRITE_B32: 23310b57cec5SDimitry Andric break; 23320b57cec5SDimitry Andric } 23330b57cec5SDimitry Andric 23340b57cec5SDimitry Andric const MachineOperand *ImmOp = getNamedOperand(DefMI, AMDGPU::OpName::src0); 23350b57cec5SDimitry Andric assert(ImmOp); 23360b57cec5SDimitry Andric // FIXME: We could handle FrameIndex values here. 23370b57cec5SDimitry Andric if (!ImmOp->isImm()) 23380b57cec5SDimitry Andric return false; 23390b57cec5SDimitry Andric 23400b57cec5SDimitry Andric unsigned Opc = UseMI.getOpcode(); 23410b57cec5SDimitry Andric if (Opc == AMDGPU::COPY) { 23420b57cec5SDimitry Andric bool isVGPRCopy = RI.isVGPR(*MRI, UseMI.getOperand(0).getReg()); 23430b57cec5SDimitry Andric unsigned NewOpc = isVGPRCopy ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32; 23440b57cec5SDimitry Andric if (RI.isAGPR(*MRI, UseMI.getOperand(0).getReg())) { 23450b57cec5SDimitry Andric if (!isInlineConstant(*ImmOp, AMDGPU::OPERAND_REG_INLINE_AC_INT32)) 23460b57cec5SDimitry Andric return false; 23470b57cec5SDimitry Andric NewOpc = AMDGPU::V_ACCVGPR_WRITE_B32; 23480b57cec5SDimitry Andric } 23490b57cec5SDimitry Andric UseMI.setDesc(get(NewOpc)); 23500b57cec5SDimitry Andric UseMI.getOperand(1).ChangeToImmediate(ImmOp->getImm()); 23510b57cec5SDimitry Andric UseMI.addImplicitDefUseOperands(*UseMI.getParent()->getParent()); 23520b57cec5SDimitry Andric return true; 23530b57cec5SDimitry Andric } 23540b57cec5SDimitry Andric 23550b57cec5SDimitry Andric if (Opc == AMDGPU::V_MAD_F32 || Opc == AMDGPU::V_MAC_F32_e64 || 23560b57cec5SDimitry Andric Opc == AMDGPU::V_MAD_F16 || Opc == AMDGPU::V_MAC_F16_e64 || 23570b57cec5SDimitry Andric Opc == AMDGPU::V_FMA_F32 || Opc == AMDGPU::V_FMAC_F32_e64 || 23580b57cec5SDimitry Andric Opc == AMDGPU::V_FMA_F16 || Opc == AMDGPU::V_FMAC_F16_e64) { 23590b57cec5SDimitry Andric // Don't fold if we are using source or output modifiers. The new VOP2 23600b57cec5SDimitry Andric // instructions don't have them. 23610b57cec5SDimitry Andric if (hasAnyModifiersSet(UseMI)) 23620b57cec5SDimitry Andric return false; 23630b57cec5SDimitry Andric 23640b57cec5SDimitry Andric // If this is a free constant, there's no reason to do this. 23650b57cec5SDimitry Andric // TODO: We could fold this here instead of letting SIFoldOperands do it 23660b57cec5SDimitry Andric // later. 23670b57cec5SDimitry Andric MachineOperand *Src0 = getNamedOperand(UseMI, AMDGPU::OpName::src0); 23680b57cec5SDimitry Andric 23690b57cec5SDimitry Andric // Any src operand can be used for the legality check. 23700b57cec5SDimitry Andric if (isInlineConstant(UseMI, *Src0, *ImmOp)) 23710b57cec5SDimitry Andric return false; 23720b57cec5SDimitry Andric 23730b57cec5SDimitry Andric bool IsF32 = Opc == AMDGPU::V_MAD_F32 || Opc == AMDGPU::V_MAC_F32_e64 || 23740b57cec5SDimitry Andric Opc == AMDGPU::V_FMA_F32 || Opc == AMDGPU::V_FMAC_F32_e64; 23750b57cec5SDimitry Andric bool IsFMA = Opc == AMDGPU::V_FMA_F32 || Opc == AMDGPU::V_FMAC_F32_e64 || 23760b57cec5SDimitry Andric Opc == AMDGPU::V_FMA_F16 || Opc == AMDGPU::V_FMAC_F16_e64; 23770b57cec5SDimitry Andric MachineOperand *Src1 = getNamedOperand(UseMI, AMDGPU::OpName::src1); 23780b57cec5SDimitry Andric MachineOperand *Src2 = getNamedOperand(UseMI, AMDGPU::OpName::src2); 23790b57cec5SDimitry Andric 23800b57cec5SDimitry Andric // Multiplied part is the constant: Use v_madmk_{f16, f32}. 23810b57cec5SDimitry Andric // We should only expect these to be on src0 due to canonicalizations. 23820b57cec5SDimitry Andric if (Src0->isReg() && Src0->getReg() == Reg) { 23830b57cec5SDimitry Andric if (!Src1->isReg() || RI.isSGPRClass(MRI->getRegClass(Src1->getReg()))) 23840b57cec5SDimitry Andric return false; 23850b57cec5SDimitry Andric 23860b57cec5SDimitry Andric if (!Src2->isReg() || RI.isSGPRClass(MRI->getRegClass(Src2->getReg()))) 23870b57cec5SDimitry Andric return false; 23880b57cec5SDimitry Andric 23890b57cec5SDimitry Andric unsigned NewOpc = 23900b57cec5SDimitry Andric IsFMA ? (IsF32 ? AMDGPU::V_FMAMK_F32 : AMDGPU::V_FMAMK_F16) 23910b57cec5SDimitry Andric : (IsF32 ? AMDGPU::V_MADMK_F32 : AMDGPU::V_MADMK_F16); 23920b57cec5SDimitry Andric if (pseudoToMCOpcode(NewOpc) == -1) 23930b57cec5SDimitry Andric return false; 23940b57cec5SDimitry Andric 23950b57cec5SDimitry Andric // We need to swap operands 0 and 1 since madmk constant is at operand 1. 23960b57cec5SDimitry Andric 23970b57cec5SDimitry Andric const int64_t Imm = ImmOp->getImm(); 23980b57cec5SDimitry Andric 23990b57cec5SDimitry Andric // FIXME: This would be a lot easier if we could return a new instruction 24000b57cec5SDimitry Andric // instead of having to modify in place. 24010b57cec5SDimitry Andric 24020b57cec5SDimitry Andric // Remove these first since they are at the end. 24030b57cec5SDimitry Andric UseMI.RemoveOperand( 24040b57cec5SDimitry Andric AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::omod)); 24050b57cec5SDimitry Andric UseMI.RemoveOperand( 24060b57cec5SDimitry Andric AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::clamp)); 24070b57cec5SDimitry Andric 24088bcb0991SDimitry Andric Register Src1Reg = Src1->getReg(); 24090b57cec5SDimitry Andric unsigned Src1SubReg = Src1->getSubReg(); 24100b57cec5SDimitry Andric Src0->setReg(Src1Reg); 24110b57cec5SDimitry Andric Src0->setSubReg(Src1SubReg); 24120b57cec5SDimitry Andric Src0->setIsKill(Src1->isKill()); 24130b57cec5SDimitry Andric 24140b57cec5SDimitry Andric if (Opc == AMDGPU::V_MAC_F32_e64 || 24150b57cec5SDimitry Andric Opc == AMDGPU::V_MAC_F16_e64 || 24160b57cec5SDimitry Andric Opc == AMDGPU::V_FMAC_F32_e64 || 24170b57cec5SDimitry Andric Opc == AMDGPU::V_FMAC_F16_e64) 24180b57cec5SDimitry Andric UseMI.untieRegOperand( 24190b57cec5SDimitry Andric AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2)); 24200b57cec5SDimitry Andric 24210b57cec5SDimitry Andric Src1->ChangeToImmediate(Imm); 24220b57cec5SDimitry Andric 24230b57cec5SDimitry Andric removeModOperands(UseMI); 24240b57cec5SDimitry Andric UseMI.setDesc(get(NewOpc)); 24250b57cec5SDimitry Andric 24260b57cec5SDimitry Andric bool DeleteDef = MRI->hasOneNonDBGUse(Reg); 24270b57cec5SDimitry Andric if (DeleteDef) 24280b57cec5SDimitry Andric DefMI.eraseFromParent(); 24290b57cec5SDimitry Andric 24300b57cec5SDimitry Andric return true; 24310b57cec5SDimitry Andric } 24320b57cec5SDimitry Andric 24330b57cec5SDimitry Andric // Added part is the constant: Use v_madak_{f16, f32}. 24340b57cec5SDimitry Andric if (Src2->isReg() && Src2->getReg() == Reg) { 24350b57cec5SDimitry Andric // Not allowed to use constant bus for another operand. 24360b57cec5SDimitry Andric // We can however allow an inline immediate as src0. 24370b57cec5SDimitry Andric bool Src0Inlined = false; 24380b57cec5SDimitry Andric if (Src0->isReg()) { 24390b57cec5SDimitry Andric // Try to inline constant if possible. 24400b57cec5SDimitry Andric // If the Def moves immediate and the use is single 24410b57cec5SDimitry Andric // We are saving VGPR here. 24420b57cec5SDimitry Andric MachineInstr *Def = MRI->getUniqueVRegDef(Src0->getReg()); 24430b57cec5SDimitry Andric if (Def && Def->isMoveImmediate() && 24440b57cec5SDimitry Andric isInlineConstant(Def->getOperand(1)) && 24450b57cec5SDimitry Andric MRI->hasOneUse(Src0->getReg())) { 24460b57cec5SDimitry Andric Src0->ChangeToImmediate(Def->getOperand(1).getImm()); 24470b57cec5SDimitry Andric Src0Inlined = true; 24488bcb0991SDimitry Andric } else if ((Register::isPhysicalRegister(Src0->getReg()) && 24490b57cec5SDimitry Andric (ST.getConstantBusLimit(Opc) <= 1 && 24500b57cec5SDimitry Andric RI.isSGPRClass(RI.getPhysRegClass(Src0->getReg())))) || 24518bcb0991SDimitry Andric (Register::isVirtualRegister(Src0->getReg()) && 24520b57cec5SDimitry Andric (ST.getConstantBusLimit(Opc) <= 1 && 24530b57cec5SDimitry Andric RI.isSGPRClass(MRI->getRegClass(Src0->getReg()))))) 24540b57cec5SDimitry Andric return false; 24550b57cec5SDimitry Andric // VGPR is okay as Src0 - fallthrough 24560b57cec5SDimitry Andric } 24570b57cec5SDimitry Andric 24580b57cec5SDimitry Andric if (Src1->isReg() && !Src0Inlined ) { 24590b57cec5SDimitry Andric // We have one slot for inlinable constant so far - try to fill it 24600b57cec5SDimitry Andric MachineInstr *Def = MRI->getUniqueVRegDef(Src1->getReg()); 24610b57cec5SDimitry Andric if (Def && Def->isMoveImmediate() && 24620b57cec5SDimitry Andric isInlineConstant(Def->getOperand(1)) && 24630b57cec5SDimitry Andric MRI->hasOneUse(Src1->getReg()) && 24640b57cec5SDimitry Andric commuteInstruction(UseMI)) { 24650b57cec5SDimitry Andric Src0->ChangeToImmediate(Def->getOperand(1).getImm()); 24668bcb0991SDimitry Andric } else if ((Register::isPhysicalRegister(Src1->getReg()) && 24670b57cec5SDimitry Andric RI.isSGPRClass(RI.getPhysRegClass(Src1->getReg()))) || 24688bcb0991SDimitry Andric (Register::isVirtualRegister(Src1->getReg()) && 24690b57cec5SDimitry Andric RI.isSGPRClass(MRI->getRegClass(Src1->getReg())))) 24700b57cec5SDimitry Andric return false; 24710b57cec5SDimitry Andric // VGPR is okay as Src1 - fallthrough 24720b57cec5SDimitry Andric } 24730b57cec5SDimitry Andric 24740b57cec5SDimitry Andric unsigned NewOpc = 24750b57cec5SDimitry Andric IsFMA ? (IsF32 ? AMDGPU::V_FMAAK_F32 : AMDGPU::V_FMAAK_F16) 24760b57cec5SDimitry Andric : (IsF32 ? AMDGPU::V_MADAK_F32 : AMDGPU::V_MADAK_F16); 24770b57cec5SDimitry Andric if (pseudoToMCOpcode(NewOpc) == -1) 24780b57cec5SDimitry Andric return false; 24790b57cec5SDimitry Andric 24800b57cec5SDimitry Andric const int64_t Imm = ImmOp->getImm(); 24810b57cec5SDimitry Andric 24820b57cec5SDimitry Andric // FIXME: This would be a lot easier if we could return a new instruction 24830b57cec5SDimitry Andric // instead of having to modify in place. 24840b57cec5SDimitry Andric 24850b57cec5SDimitry Andric // Remove these first since they are at the end. 24860b57cec5SDimitry Andric UseMI.RemoveOperand( 24870b57cec5SDimitry Andric AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::omod)); 24880b57cec5SDimitry Andric UseMI.RemoveOperand( 24890b57cec5SDimitry Andric AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::clamp)); 24900b57cec5SDimitry Andric 24910b57cec5SDimitry Andric if (Opc == AMDGPU::V_MAC_F32_e64 || 24920b57cec5SDimitry Andric Opc == AMDGPU::V_MAC_F16_e64 || 24930b57cec5SDimitry Andric Opc == AMDGPU::V_FMAC_F32_e64 || 24940b57cec5SDimitry Andric Opc == AMDGPU::V_FMAC_F16_e64) 24950b57cec5SDimitry Andric UseMI.untieRegOperand( 24960b57cec5SDimitry Andric AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2)); 24970b57cec5SDimitry Andric 24980b57cec5SDimitry Andric // ChangingToImmediate adds Src2 back to the instruction. 24990b57cec5SDimitry Andric Src2->ChangeToImmediate(Imm); 25000b57cec5SDimitry Andric 25010b57cec5SDimitry Andric // These come before src2. 25020b57cec5SDimitry Andric removeModOperands(UseMI); 25030b57cec5SDimitry Andric UseMI.setDesc(get(NewOpc)); 25040b57cec5SDimitry Andric // It might happen that UseMI was commuted 25050b57cec5SDimitry Andric // and we now have SGPR as SRC1. If so 2 inlined 25060b57cec5SDimitry Andric // constant and SGPR are illegal. 25070b57cec5SDimitry Andric legalizeOperands(UseMI); 25080b57cec5SDimitry Andric 25090b57cec5SDimitry Andric bool DeleteDef = MRI->hasOneNonDBGUse(Reg); 25100b57cec5SDimitry Andric if (DeleteDef) 25110b57cec5SDimitry Andric DefMI.eraseFromParent(); 25120b57cec5SDimitry Andric 25130b57cec5SDimitry Andric return true; 25140b57cec5SDimitry Andric } 25150b57cec5SDimitry Andric } 25160b57cec5SDimitry Andric 25170b57cec5SDimitry Andric return false; 25180b57cec5SDimitry Andric } 25190b57cec5SDimitry Andric 25200b57cec5SDimitry Andric static bool offsetsDoNotOverlap(int WidthA, int OffsetA, 25210b57cec5SDimitry Andric int WidthB, int OffsetB) { 25220b57cec5SDimitry Andric int LowOffset = OffsetA < OffsetB ? OffsetA : OffsetB; 25230b57cec5SDimitry Andric int HighOffset = OffsetA < OffsetB ? OffsetB : OffsetA; 25240b57cec5SDimitry Andric int LowWidth = (LowOffset == OffsetA) ? WidthA : WidthB; 25250b57cec5SDimitry Andric return LowOffset + LowWidth <= HighOffset; 25260b57cec5SDimitry Andric } 25270b57cec5SDimitry Andric 25280b57cec5SDimitry Andric bool SIInstrInfo::checkInstOffsetsDoNotOverlap(const MachineInstr &MIa, 25290b57cec5SDimitry Andric const MachineInstr &MIb) const { 25300b57cec5SDimitry Andric const MachineOperand *BaseOp0, *BaseOp1; 25310b57cec5SDimitry Andric int64_t Offset0, Offset1; 25320b57cec5SDimitry Andric 25330b57cec5SDimitry Andric if (getMemOperandWithOffset(MIa, BaseOp0, Offset0, &RI) && 25340b57cec5SDimitry Andric getMemOperandWithOffset(MIb, BaseOp1, Offset1, &RI)) { 25350b57cec5SDimitry Andric if (!BaseOp0->isIdenticalTo(*BaseOp1)) 25360b57cec5SDimitry Andric return false; 25370b57cec5SDimitry Andric 25380b57cec5SDimitry Andric if (!MIa.hasOneMemOperand() || !MIb.hasOneMemOperand()) { 25390b57cec5SDimitry Andric // FIXME: Handle ds_read2 / ds_write2. 25400b57cec5SDimitry Andric return false; 25410b57cec5SDimitry Andric } 25420b57cec5SDimitry Andric unsigned Width0 = (*MIa.memoperands_begin())->getSize(); 25430b57cec5SDimitry Andric unsigned Width1 = (*MIb.memoperands_begin())->getSize(); 25440b57cec5SDimitry Andric if (offsetsDoNotOverlap(Width0, Offset0, Width1, Offset1)) { 25450b57cec5SDimitry Andric return true; 25460b57cec5SDimitry Andric } 25470b57cec5SDimitry Andric } 25480b57cec5SDimitry Andric 25490b57cec5SDimitry Andric return false; 25500b57cec5SDimitry Andric } 25510b57cec5SDimitry Andric 25520b57cec5SDimitry Andric bool SIInstrInfo::areMemAccessesTriviallyDisjoint(const MachineInstr &MIa, 25538bcb0991SDimitry Andric const MachineInstr &MIb) const { 2554*480093f4SDimitry Andric assert(MIa.mayLoadOrStore() && 25550b57cec5SDimitry Andric "MIa must load from or modify a memory location"); 2556*480093f4SDimitry Andric assert(MIb.mayLoadOrStore() && 25570b57cec5SDimitry Andric "MIb must load from or modify a memory location"); 25580b57cec5SDimitry Andric 25590b57cec5SDimitry Andric if (MIa.hasUnmodeledSideEffects() || MIb.hasUnmodeledSideEffects()) 25600b57cec5SDimitry Andric return false; 25610b57cec5SDimitry Andric 25620b57cec5SDimitry Andric // XXX - Can we relax this between address spaces? 25630b57cec5SDimitry Andric if (MIa.hasOrderedMemoryRef() || MIb.hasOrderedMemoryRef()) 25640b57cec5SDimitry Andric return false; 25650b57cec5SDimitry Andric 25660b57cec5SDimitry Andric // TODO: Should we check the address space from the MachineMemOperand? That 25670b57cec5SDimitry Andric // would allow us to distinguish objects we know don't alias based on the 25680b57cec5SDimitry Andric // underlying address space, even if it was lowered to a different one, 25690b57cec5SDimitry Andric // e.g. private accesses lowered to use MUBUF instructions on a scratch 25700b57cec5SDimitry Andric // buffer. 25710b57cec5SDimitry Andric if (isDS(MIa)) { 25720b57cec5SDimitry Andric if (isDS(MIb)) 25730b57cec5SDimitry Andric return checkInstOffsetsDoNotOverlap(MIa, MIb); 25740b57cec5SDimitry Andric 25750b57cec5SDimitry Andric return !isFLAT(MIb) || isSegmentSpecificFLAT(MIb); 25760b57cec5SDimitry Andric } 25770b57cec5SDimitry Andric 25780b57cec5SDimitry Andric if (isMUBUF(MIa) || isMTBUF(MIa)) { 25790b57cec5SDimitry Andric if (isMUBUF(MIb) || isMTBUF(MIb)) 25800b57cec5SDimitry Andric return checkInstOffsetsDoNotOverlap(MIa, MIb); 25810b57cec5SDimitry Andric 25820b57cec5SDimitry Andric return !isFLAT(MIb) && !isSMRD(MIb); 25830b57cec5SDimitry Andric } 25840b57cec5SDimitry Andric 25850b57cec5SDimitry Andric if (isSMRD(MIa)) { 25860b57cec5SDimitry Andric if (isSMRD(MIb)) 25870b57cec5SDimitry Andric return checkInstOffsetsDoNotOverlap(MIa, MIb); 25880b57cec5SDimitry Andric 25890b57cec5SDimitry Andric return !isFLAT(MIb) && !isMUBUF(MIa) && !isMTBUF(MIa); 25900b57cec5SDimitry Andric } 25910b57cec5SDimitry Andric 25920b57cec5SDimitry Andric if (isFLAT(MIa)) { 25930b57cec5SDimitry Andric if (isFLAT(MIb)) 25940b57cec5SDimitry Andric return checkInstOffsetsDoNotOverlap(MIa, MIb); 25950b57cec5SDimitry Andric 25960b57cec5SDimitry Andric return false; 25970b57cec5SDimitry Andric } 25980b57cec5SDimitry Andric 25990b57cec5SDimitry Andric return false; 26000b57cec5SDimitry Andric } 26010b57cec5SDimitry Andric 26020b57cec5SDimitry Andric static int64_t getFoldableImm(const MachineOperand* MO) { 26030b57cec5SDimitry Andric if (!MO->isReg()) 26040b57cec5SDimitry Andric return false; 26050b57cec5SDimitry Andric const MachineFunction *MF = MO->getParent()->getParent()->getParent(); 26060b57cec5SDimitry Andric const MachineRegisterInfo &MRI = MF->getRegInfo(); 26070b57cec5SDimitry Andric auto Def = MRI.getUniqueVRegDef(MO->getReg()); 26080b57cec5SDimitry Andric if (Def && Def->getOpcode() == AMDGPU::V_MOV_B32_e32 && 26090b57cec5SDimitry Andric Def->getOperand(1).isImm()) 26100b57cec5SDimitry Andric return Def->getOperand(1).getImm(); 26110b57cec5SDimitry Andric return AMDGPU::NoRegister; 26120b57cec5SDimitry Andric } 26130b57cec5SDimitry Andric 26140b57cec5SDimitry Andric MachineInstr *SIInstrInfo::convertToThreeAddress(MachineFunction::iterator &MBB, 26150b57cec5SDimitry Andric MachineInstr &MI, 26160b57cec5SDimitry Andric LiveVariables *LV) const { 26170b57cec5SDimitry Andric unsigned Opc = MI.getOpcode(); 26180b57cec5SDimitry Andric bool IsF16 = false; 26190b57cec5SDimitry Andric bool IsFMA = Opc == AMDGPU::V_FMAC_F32_e32 || Opc == AMDGPU::V_FMAC_F32_e64 || 26200b57cec5SDimitry Andric Opc == AMDGPU::V_FMAC_F16_e32 || Opc == AMDGPU::V_FMAC_F16_e64; 26210b57cec5SDimitry Andric 26220b57cec5SDimitry Andric switch (Opc) { 26230b57cec5SDimitry Andric default: 26240b57cec5SDimitry Andric return nullptr; 26250b57cec5SDimitry Andric case AMDGPU::V_MAC_F16_e64: 26260b57cec5SDimitry Andric case AMDGPU::V_FMAC_F16_e64: 26270b57cec5SDimitry Andric IsF16 = true; 26280b57cec5SDimitry Andric LLVM_FALLTHROUGH; 26290b57cec5SDimitry Andric case AMDGPU::V_MAC_F32_e64: 26300b57cec5SDimitry Andric case AMDGPU::V_FMAC_F32_e64: 26310b57cec5SDimitry Andric break; 26320b57cec5SDimitry Andric case AMDGPU::V_MAC_F16_e32: 26330b57cec5SDimitry Andric case AMDGPU::V_FMAC_F16_e32: 26340b57cec5SDimitry Andric IsF16 = true; 26350b57cec5SDimitry Andric LLVM_FALLTHROUGH; 26360b57cec5SDimitry Andric case AMDGPU::V_MAC_F32_e32: 26370b57cec5SDimitry Andric case AMDGPU::V_FMAC_F32_e32: { 26380b57cec5SDimitry Andric int Src0Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), 26390b57cec5SDimitry Andric AMDGPU::OpName::src0); 26400b57cec5SDimitry Andric const MachineOperand *Src0 = &MI.getOperand(Src0Idx); 26410b57cec5SDimitry Andric if (!Src0->isReg() && !Src0->isImm()) 26420b57cec5SDimitry Andric return nullptr; 26430b57cec5SDimitry Andric 26440b57cec5SDimitry Andric if (Src0->isImm() && !isInlineConstant(MI, Src0Idx, *Src0)) 26450b57cec5SDimitry Andric return nullptr; 26460b57cec5SDimitry Andric 26470b57cec5SDimitry Andric break; 26480b57cec5SDimitry Andric } 26490b57cec5SDimitry Andric } 26500b57cec5SDimitry Andric 26510b57cec5SDimitry Andric const MachineOperand *Dst = getNamedOperand(MI, AMDGPU::OpName::vdst); 26520b57cec5SDimitry Andric const MachineOperand *Src0 = getNamedOperand(MI, AMDGPU::OpName::src0); 26530b57cec5SDimitry Andric const MachineOperand *Src0Mods = 26540b57cec5SDimitry Andric getNamedOperand(MI, AMDGPU::OpName::src0_modifiers); 26550b57cec5SDimitry Andric const MachineOperand *Src1 = getNamedOperand(MI, AMDGPU::OpName::src1); 26560b57cec5SDimitry Andric const MachineOperand *Src1Mods = 26570b57cec5SDimitry Andric getNamedOperand(MI, AMDGPU::OpName::src1_modifiers); 26580b57cec5SDimitry Andric const MachineOperand *Src2 = getNamedOperand(MI, AMDGPU::OpName::src2); 26590b57cec5SDimitry Andric const MachineOperand *Clamp = getNamedOperand(MI, AMDGPU::OpName::clamp); 26600b57cec5SDimitry Andric const MachineOperand *Omod = getNamedOperand(MI, AMDGPU::OpName::omod); 26610b57cec5SDimitry Andric 26620b57cec5SDimitry Andric if (!Src0Mods && !Src1Mods && !Clamp && !Omod && 26630b57cec5SDimitry Andric // If we have an SGPR input, we will violate the constant bus restriction. 26640b57cec5SDimitry Andric (ST.getConstantBusLimit(Opc) > 1 || 26650b57cec5SDimitry Andric !Src0->isReg() || 26660b57cec5SDimitry Andric !RI.isSGPRReg(MBB->getParent()->getRegInfo(), Src0->getReg()))) { 26670b57cec5SDimitry Andric if (auto Imm = getFoldableImm(Src2)) { 26680b57cec5SDimitry Andric unsigned NewOpc = 26690b57cec5SDimitry Andric IsFMA ? (IsF16 ? AMDGPU::V_FMAAK_F16 : AMDGPU::V_FMAAK_F32) 26700b57cec5SDimitry Andric : (IsF16 ? AMDGPU::V_MADAK_F16 : AMDGPU::V_MADAK_F32); 26710b57cec5SDimitry Andric if (pseudoToMCOpcode(NewOpc) != -1) 26720b57cec5SDimitry Andric return BuildMI(*MBB, MI, MI.getDebugLoc(), get(NewOpc)) 26730b57cec5SDimitry Andric .add(*Dst) 26740b57cec5SDimitry Andric .add(*Src0) 26750b57cec5SDimitry Andric .add(*Src1) 26760b57cec5SDimitry Andric .addImm(Imm); 26770b57cec5SDimitry Andric } 26780b57cec5SDimitry Andric unsigned NewOpc = 26790b57cec5SDimitry Andric IsFMA ? (IsF16 ? AMDGPU::V_FMAMK_F16 : AMDGPU::V_FMAMK_F32) 26800b57cec5SDimitry Andric : (IsF16 ? AMDGPU::V_MADMK_F16 : AMDGPU::V_MADMK_F32); 26810b57cec5SDimitry Andric if (auto Imm = getFoldableImm(Src1)) { 26820b57cec5SDimitry Andric if (pseudoToMCOpcode(NewOpc) != -1) 26830b57cec5SDimitry Andric return BuildMI(*MBB, MI, MI.getDebugLoc(), get(NewOpc)) 26840b57cec5SDimitry Andric .add(*Dst) 26850b57cec5SDimitry Andric .add(*Src0) 26860b57cec5SDimitry Andric .addImm(Imm) 26870b57cec5SDimitry Andric .add(*Src2); 26880b57cec5SDimitry Andric } 26890b57cec5SDimitry Andric if (auto Imm = getFoldableImm(Src0)) { 26900b57cec5SDimitry Andric if (pseudoToMCOpcode(NewOpc) != -1 && 26910b57cec5SDimitry Andric isOperandLegal(MI, AMDGPU::getNamedOperandIdx(NewOpc, 26920b57cec5SDimitry Andric AMDGPU::OpName::src0), Src1)) 26930b57cec5SDimitry Andric return BuildMI(*MBB, MI, MI.getDebugLoc(), get(NewOpc)) 26940b57cec5SDimitry Andric .add(*Dst) 26950b57cec5SDimitry Andric .add(*Src1) 26960b57cec5SDimitry Andric .addImm(Imm) 26970b57cec5SDimitry Andric .add(*Src2); 26980b57cec5SDimitry Andric } 26990b57cec5SDimitry Andric } 27000b57cec5SDimitry Andric 27010b57cec5SDimitry Andric unsigned NewOpc = IsFMA ? (IsF16 ? AMDGPU::V_FMA_F16 : AMDGPU::V_FMA_F32) 27020b57cec5SDimitry Andric : (IsF16 ? AMDGPU::V_MAD_F16 : AMDGPU::V_MAD_F32); 27030b57cec5SDimitry Andric if (pseudoToMCOpcode(NewOpc) == -1) 27040b57cec5SDimitry Andric return nullptr; 27050b57cec5SDimitry Andric 27060b57cec5SDimitry Andric return BuildMI(*MBB, MI, MI.getDebugLoc(), get(NewOpc)) 27070b57cec5SDimitry Andric .add(*Dst) 27080b57cec5SDimitry Andric .addImm(Src0Mods ? Src0Mods->getImm() : 0) 27090b57cec5SDimitry Andric .add(*Src0) 27100b57cec5SDimitry Andric .addImm(Src1Mods ? Src1Mods->getImm() : 0) 27110b57cec5SDimitry Andric .add(*Src1) 27120b57cec5SDimitry Andric .addImm(0) // Src mods 27130b57cec5SDimitry Andric .add(*Src2) 27140b57cec5SDimitry Andric .addImm(Clamp ? Clamp->getImm() : 0) 27150b57cec5SDimitry Andric .addImm(Omod ? Omod->getImm() : 0); 27160b57cec5SDimitry Andric } 27170b57cec5SDimitry Andric 27180b57cec5SDimitry Andric // It's not generally safe to move VALU instructions across these since it will 27190b57cec5SDimitry Andric // start using the register as a base index rather than directly. 27200b57cec5SDimitry Andric // XXX - Why isn't hasSideEffects sufficient for these? 27210b57cec5SDimitry Andric static bool changesVGPRIndexingMode(const MachineInstr &MI) { 27220b57cec5SDimitry Andric switch (MI.getOpcode()) { 27230b57cec5SDimitry Andric case AMDGPU::S_SET_GPR_IDX_ON: 27240b57cec5SDimitry Andric case AMDGPU::S_SET_GPR_IDX_MODE: 27250b57cec5SDimitry Andric case AMDGPU::S_SET_GPR_IDX_OFF: 27260b57cec5SDimitry Andric return true; 27270b57cec5SDimitry Andric default: 27280b57cec5SDimitry Andric return false; 27290b57cec5SDimitry Andric } 27300b57cec5SDimitry Andric } 27310b57cec5SDimitry Andric 27320b57cec5SDimitry Andric bool SIInstrInfo::isSchedulingBoundary(const MachineInstr &MI, 27330b57cec5SDimitry Andric const MachineBasicBlock *MBB, 27340b57cec5SDimitry Andric const MachineFunction &MF) const { 27350b57cec5SDimitry Andric // XXX - Do we want the SP check in the base implementation? 27360b57cec5SDimitry Andric 27370b57cec5SDimitry Andric // Target-independent instructions do not have an implicit-use of EXEC, even 27380b57cec5SDimitry Andric // when they operate on VGPRs. Treating EXEC modifications as scheduling 27390b57cec5SDimitry Andric // boundaries prevents incorrect movements of such instructions. 27400b57cec5SDimitry Andric return TargetInstrInfo::isSchedulingBoundary(MI, MBB, MF) || 27410b57cec5SDimitry Andric MI.modifiesRegister(AMDGPU::EXEC, &RI) || 27420b57cec5SDimitry Andric MI.getOpcode() == AMDGPU::S_SETREG_IMM32_B32 || 27430b57cec5SDimitry Andric MI.getOpcode() == AMDGPU::S_SETREG_B32 || 27448bcb0991SDimitry Andric MI.getOpcode() == AMDGPU::S_DENORM_MODE || 27450b57cec5SDimitry Andric changesVGPRIndexingMode(MI); 27460b57cec5SDimitry Andric } 27470b57cec5SDimitry Andric 27480b57cec5SDimitry Andric bool SIInstrInfo::isAlwaysGDS(uint16_t Opcode) const { 27490b57cec5SDimitry Andric return Opcode == AMDGPU::DS_ORDERED_COUNT || 27500b57cec5SDimitry Andric Opcode == AMDGPU::DS_GWS_INIT || 27510b57cec5SDimitry Andric Opcode == AMDGPU::DS_GWS_SEMA_V || 27520b57cec5SDimitry Andric Opcode == AMDGPU::DS_GWS_SEMA_BR || 27530b57cec5SDimitry Andric Opcode == AMDGPU::DS_GWS_SEMA_P || 27540b57cec5SDimitry Andric Opcode == AMDGPU::DS_GWS_SEMA_RELEASE_ALL || 27550b57cec5SDimitry Andric Opcode == AMDGPU::DS_GWS_BARRIER; 27560b57cec5SDimitry Andric } 27570b57cec5SDimitry Andric 27580b57cec5SDimitry Andric bool SIInstrInfo::hasUnwantedEffectsWhenEXECEmpty(const MachineInstr &MI) const { 27590b57cec5SDimitry Andric unsigned Opcode = MI.getOpcode(); 27600b57cec5SDimitry Andric 27610b57cec5SDimitry Andric if (MI.mayStore() && isSMRD(MI)) 27620b57cec5SDimitry Andric return true; // scalar store or atomic 27630b57cec5SDimitry Andric 27640b57cec5SDimitry Andric // This will terminate the function when other lanes may need to continue. 27650b57cec5SDimitry Andric if (MI.isReturn()) 27660b57cec5SDimitry Andric return true; 27670b57cec5SDimitry Andric 27680b57cec5SDimitry Andric // These instructions cause shader I/O that may cause hardware lockups 27690b57cec5SDimitry Andric // when executed with an empty EXEC mask. 27700b57cec5SDimitry Andric // 27710b57cec5SDimitry Andric // Note: exp with VM = DONE = 0 is automatically skipped by hardware when 27720b57cec5SDimitry Andric // EXEC = 0, but checking for that case here seems not worth it 27730b57cec5SDimitry Andric // given the typical code patterns. 27740b57cec5SDimitry Andric if (Opcode == AMDGPU::S_SENDMSG || Opcode == AMDGPU::S_SENDMSGHALT || 27750b57cec5SDimitry Andric Opcode == AMDGPU::EXP || Opcode == AMDGPU::EXP_DONE || 27760b57cec5SDimitry Andric Opcode == AMDGPU::DS_ORDERED_COUNT || Opcode == AMDGPU::S_TRAP || 27770b57cec5SDimitry Andric Opcode == AMDGPU::DS_GWS_INIT || Opcode == AMDGPU::DS_GWS_BARRIER) 27780b57cec5SDimitry Andric return true; 27790b57cec5SDimitry Andric 27800b57cec5SDimitry Andric if (MI.isCall() || MI.isInlineAsm()) 27810b57cec5SDimitry Andric return true; // conservative assumption 27820b57cec5SDimitry Andric 27830b57cec5SDimitry Andric // These are like SALU instructions in terms of effects, so it's questionable 27840b57cec5SDimitry Andric // whether we should return true for those. 27850b57cec5SDimitry Andric // 27860b57cec5SDimitry Andric // However, executing them with EXEC = 0 causes them to operate on undefined 27870b57cec5SDimitry Andric // data, which we avoid by returning true here. 27880b57cec5SDimitry Andric if (Opcode == AMDGPU::V_READFIRSTLANE_B32 || Opcode == AMDGPU::V_READLANE_B32) 27890b57cec5SDimitry Andric return true; 27900b57cec5SDimitry Andric 27910b57cec5SDimitry Andric return false; 27920b57cec5SDimitry Andric } 27930b57cec5SDimitry Andric 27940b57cec5SDimitry Andric bool SIInstrInfo::mayReadEXEC(const MachineRegisterInfo &MRI, 27950b57cec5SDimitry Andric const MachineInstr &MI) const { 27960b57cec5SDimitry Andric if (MI.isMetaInstruction()) 27970b57cec5SDimitry Andric return false; 27980b57cec5SDimitry Andric 27990b57cec5SDimitry Andric // This won't read exec if this is an SGPR->SGPR copy. 28000b57cec5SDimitry Andric if (MI.isCopyLike()) { 28010b57cec5SDimitry Andric if (!RI.isSGPRReg(MRI, MI.getOperand(0).getReg())) 28020b57cec5SDimitry Andric return true; 28030b57cec5SDimitry Andric 28040b57cec5SDimitry Andric // Make sure this isn't copying exec as a normal operand 28050b57cec5SDimitry Andric return MI.readsRegister(AMDGPU::EXEC, &RI); 28060b57cec5SDimitry Andric } 28070b57cec5SDimitry Andric 28080b57cec5SDimitry Andric // Make a conservative assumption about the callee. 28090b57cec5SDimitry Andric if (MI.isCall()) 28100b57cec5SDimitry Andric return true; 28110b57cec5SDimitry Andric 28120b57cec5SDimitry Andric // Be conservative with any unhandled generic opcodes. 28130b57cec5SDimitry Andric if (!isTargetSpecificOpcode(MI.getOpcode())) 28140b57cec5SDimitry Andric return true; 28150b57cec5SDimitry Andric 28160b57cec5SDimitry Andric return !isSALU(MI) || MI.readsRegister(AMDGPU::EXEC, &RI); 28170b57cec5SDimitry Andric } 28180b57cec5SDimitry Andric 28190b57cec5SDimitry Andric bool SIInstrInfo::isInlineConstant(const APInt &Imm) const { 28200b57cec5SDimitry Andric switch (Imm.getBitWidth()) { 28210b57cec5SDimitry Andric case 1: // This likely will be a condition code mask. 28220b57cec5SDimitry Andric return true; 28230b57cec5SDimitry Andric 28240b57cec5SDimitry Andric case 32: 28250b57cec5SDimitry Andric return AMDGPU::isInlinableLiteral32(Imm.getSExtValue(), 28260b57cec5SDimitry Andric ST.hasInv2PiInlineImm()); 28270b57cec5SDimitry Andric case 64: 28280b57cec5SDimitry Andric return AMDGPU::isInlinableLiteral64(Imm.getSExtValue(), 28290b57cec5SDimitry Andric ST.hasInv2PiInlineImm()); 28300b57cec5SDimitry Andric case 16: 28310b57cec5SDimitry Andric return ST.has16BitInsts() && 28320b57cec5SDimitry Andric AMDGPU::isInlinableLiteral16(Imm.getSExtValue(), 28330b57cec5SDimitry Andric ST.hasInv2PiInlineImm()); 28340b57cec5SDimitry Andric default: 28350b57cec5SDimitry Andric llvm_unreachable("invalid bitwidth"); 28360b57cec5SDimitry Andric } 28370b57cec5SDimitry Andric } 28380b57cec5SDimitry Andric 28390b57cec5SDimitry Andric bool SIInstrInfo::isInlineConstant(const MachineOperand &MO, 28400b57cec5SDimitry Andric uint8_t OperandType) const { 28410b57cec5SDimitry Andric if (!MO.isImm() || 28420b57cec5SDimitry Andric OperandType < AMDGPU::OPERAND_SRC_FIRST || 28430b57cec5SDimitry Andric OperandType > AMDGPU::OPERAND_SRC_LAST) 28440b57cec5SDimitry Andric return false; 28450b57cec5SDimitry Andric 28460b57cec5SDimitry Andric // MachineOperand provides no way to tell the true operand size, since it only 28470b57cec5SDimitry Andric // records a 64-bit value. We need to know the size to determine if a 32-bit 28480b57cec5SDimitry Andric // floating point immediate bit pattern is legal for an integer immediate. It 28490b57cec5SDimitry Andric // would be for any 32-bit integer operand, but would not be for a 64-bit one. 28500b57cec5SDimitry Andric 28510b57cec5SDimitry Andric int64_t Imm = MO.getImm(); 28520b57cec5SDimitry Andric switch (OperandType) { 28530b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_IMM_INT32: 28540b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_IMM_FP32: 28550b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_INT32: 28560b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_FP32: 28570b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_AC_INT32: 28580b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_AC_FP32: { 28590b57cec5SDimitry Andric int32_t Trunc = static_cast<int32_t>(Imm); 28600b57cec5SDimitry Andric return AMDGPU::isInlinableLiteral32(Trunc, ST.hasInv2PiInlineImm()); 28610b57cec5SDimitry Andric } 28620b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_IMM_INT64: 28630b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_IMM_FP64: 28640b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_INT64: 28650b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_FP64: 28660b57cec5SDimitry Andric return AMDGPU::isInlinableLiteral64(MO.getImm(), 28670b57cec5SDimitry Andric ST.hasInv2PiInlineImm()); 28680b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_IMM_INT16: 28690b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_IMM_FP16: 28700b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_INT16: 28710b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_FP16: 28720b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_AC_INT16: 28730b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_AC_FP16: { 28740b57cec5SDimitry Andric if (isInt<16>(Imm) || isUInt<16>(Imm)) { 28750b57cec5SDimitry Andric // A few special case instructions have 16-bit operands on subtargets 28760b57cec5SDimitry Andric // where 16-bit instructions are not legal. 28770b57cec5SDimitry Andric // TODO: Do the 32-bit immediates work? We shouldn't really need to handle 28780b57cec5SDimitry Andric // constants in these cases 28790b57cec5SDimitry Andric int16_t Trunc = static_cast<int16_t>(Imm); 28800b57cec5SDimitry Andric return ST.has16BitInsts() && 28810b57cec5SDimitry Andric AMDGPU::isInlinableLiteral16(Trunc, ST.hasInv2PiInlineImm()); 28820b57cec5SDimitry Andric } 28830b57cec5SDimitry Andric 28840b57cec5SDimitry Andric return false; 28850b57cec5SDimitry Andric } 28860b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_IMM_V2INT16: 28870b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_IMM_V2FP16: 28880b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_V2INT16: 28890b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_V2FP16: 28900b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_AC_V2INT16: 28910b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_AC_V2FP16: { 28920b57cec5SDimitry Andric uint32_t Trunc = static_cast<uint32_t>(Imm); 28930b57cec5SDimitry Andric return AMDGPU::isInlinableLiteralV216(Trunc, ST.hasInv2PiInlineImm()); 28940b57cec5SDimitry Andric } 28950b57cec5SDimitry Andric default: 28960b57cec5SDimitry Andric llvm_unreachable("invalid bitwidth"); 28970b57cec5SDimitry Andric } 28980b57cec5SDimitry Andric } 28990b57cec5SDimitry Andric 29000b57cec5SDimitry Andric bool SIInstrInfo::isLiteralConstantLike(const MachineOperand &MO, 29010b57cec5SDimitry Andric const MCOperandInfo &OpInfo) const { 29020b57cec5SDimitry Andric switch (MO.getType()) { 29030b57cec5SDimitry Andric case MachineOperand::MO_Register: 29040b57cec5SDimitry Andric return false; 29050b57cec5SDimitry Andric case MachineOperand::MO_Immediate: 29060b57cec5SDimitry Andric return !isInlineConstant(MO, OpInfo); 29070b57cec5SDimitry Andric case MachineOperand::MO_FrameIndex: 29080b57cec5SDimitry Andric case MachineOperand::MO_MachineBasicBlock: 29090b57cec5SDimitry Andric case MachineOperand::MO_ExternalSymbol: 29100b57cec5SDimitry Andric case MachineOperand::MO_GlobalAddress: 29110b57cec5SDimitry Andric case MachineOperand::MO_MCSymbol: 29120b57cec5SDimitry Andric return true; 29130b57cec5SDimitry Andric default: 29140b57cec5SDimitry Andric llvm_unreachable("unexpected operand type"); 29150b57cec5SDimitry Andric } 29160b57cec5SDimitry Andric } 29170b57cec5SDimitry Andric 29180b57cec5SDimitry Andric static bool compareMachineOp(const MachineOperand &Op0, 29190b57cec5SDimitry Andric const MachineOperand &Op1) { 29200b57cec5SDimitry Andric if (Op0.getType() != Op1.getType()) 29210b57cec5SDimitry Andric return false; 29220b57cec5SDimitry Andric 29230b57cec5SDimitry Andric switch (Op0.getType()) { 29240b57cec5SDimitry Andric case MachineOperand::MO_Register: 29250b57cec5SDimitry Andric return Op0.getReg() == Op1.getReg(); 29260b57cec5SDimitry Andric case MachineOperand::MO_Immediate: 29270b57cec5SDimitry Andric return Op0.getImm() == Op1.getImm(); 29280b57cec5SDimitry Andric default: 29290b57cec5SDimitry Andric llvm_unreachable("Didn't expect to be comparing these operand types"); 29300b57cec5SDimitry Andric } 29310b57cec5SDimitry Andric } 29320b57cec5SDimitry Andric 29330b57cec5SDimitry Andric bool SIInstrInfo::isImmOperandLegal(const MachineInstr &MI, unsigned OpNo, 29340b57cec5SDimitry Andric const MachineOperand &MO) const { 29350b57cec5SDimitry Andric const MCInstrDesc &InstDesc = MI.getDesc(); 29360b57cec5SDimitry Andric const MCOperandInfo &OpInfo = InstDesc.OpInfo[OpNo]; 29370b57cec5SDimitry Andric 29380b57cec5SDimitry Andric assert(MO.isImm() || MO.isTargetIndex() || MO.isFI() || MO.isGlobal()); 29390b57cec5SDimitry Andric 29400b57cec5SDimitry Andric if (OpInfo.OperandType == MCOI::OPERAND_IMMEDIATE) 29410b57cec5SDimitry Andric return true; 29420b57cec5SDimitry Andric 29430b57cec5SDimitry Andric if (OpInfo.RegClass < 0) 29440b57cec5SDimitry Andric return false; 29450b57cec5SDimitry Andric 29468bcb0991SDimitry Andric const MachineFunction *MF = MI.getParent()->getParent(); 29478bcb0991SDimitry Andric const GCNSubtarget &ST = MF->getSubtarget<GCNSubtarget>(); 29488bcb0991SDimitry Andric 29498bcb0991SDimitry Andric if (MO.isImm() && isInlineConstant(MO, OpInfo)) { 29508bcb0991SDimitry Andric if (isMAI(MI) && ST.hasMFMAInlineLiteralBug() && 29518bcb0991SDimitry Andric OpNo ==(unsigned)AMDGPU::getNamedOperandIdx(MI.getOpcode(), 29528bcb0991SDimitry Andric AMDGPU::OpName::src2)) 29538bcb0991SDimitry Andric return false; 29540b57cec5SDimitry Andric return RI.opCanUseInlineConstant(OpInfo.OperandType); 29558bcb0991SDimitry Andric } 29560b57cec5SDimitry Andric 29570b57cec5SDimitry Andric if (!RI.opCanUseLiteralConstant(OpInfo.OperandType)) 29580b57cec5SDimitry Andric return false; 29590b57cec5SDimitry Andric 29600b57cec5SDimitry Andric if (!isVOP3(MI) || !AMDGPU::isSISrcOperand(InstDesc, OpNo)) 29610b57cec5SDimitry Andric return true; 29620b57cec5SDimitry Andric 29630b57cec5SDimitry Andric return ST.hasVOP3Literal(); 29640b57cec5SDimitry Andric } 29650b57cec5SDimitry Andric 29660b57cec5SDimitry Andric bool SIInstrInfo::hasVALU32BitEncoding(unsigned Opcode) const { 29670b57cec5SDimitry Andric int Op32 = AMDGPU::getVOPe32(Opcode); 29680b57cec5SDimitry Andric if (Op32 == -1) 29690b57cec5SDimitry Andric return false; 29700b57cec5SDimitry Andric 29710b57cec5SDimitry Andric return pseudoToMCOpcode(Op32) != -1; 29720b57cec5SDimitry Andric } 29730b57cec5SDimitry Andric 29740b57cec5SDimitry Andric bool SIInstrInfo::hasModifiers(unsigned Opcode) const { 29750b57cec5SDimitry Andric // The src0_modifier operand is present on all instructions 29760b57cec5SDimitry Andric // that have modifiers. 29770b57cec5SDimitry Andric 29780b57cec5SDimitry Andric return AMDGPU::getNamedOperandIdx(Opcode, 29790b57cec5SDimitry Andric AMDGPU::OpName::src0_modifiers) != -1; 29800b57cec5SDimitry Andric } 29810b57cec5SDimitry Andric 29820b57cec5SDimitry Andric bool SIInstrInfo::hasModifiersSet(const MachineInstr &MI, 29830b57cec5SDimitry Andric unsigned OpName) const { 29840b57cec5SDimitry Andric const MachineOperand *Mods = getNamedOperand(MI, OpName); 29850b57cec5SDimitry Andric return Mods && Mods->getImm(); 29860b57cec5SDimitry Andric } 29870b57cec5SDimitry Andric 29880b57cec5SDimitry Andric bool SIInstrInfo::hasAnyModifiersSet(const MachineInstr &MI) const { 29890b57cec5SDimitry Andric return hasModifiersSet(MI, AMDGPU::OpName::src0_modifiers) || 29900b57cec5SDimitry Andric hasModifiersSet(MI, AMDGPU::OpName::src1_modifiers) || 29910b57cec5SDimitry Andric hasModifiersSet(MI, AMDGPU::OpName::src2_modifiers) || 29920b57cec5SDimitry Andric hasModifiersSet(MI, AMDGPU::OpName::clamp) || 29930b57cec5SDimitry Andric hasModifiersSet(MI, AMDGPU::OpName::omod); 29940b57cec5SDimitry Andric } 29950b57cec5SDimitry Andric 29960b57cec5SDimitry Andric bool SIInstrInfo::canShrink(const MachineInstr &MI, 29970b57cec5SDimitry Andric const MachineRegisterInfo &MRI) const { 29980b57cec5SDimitry Andric const MachineOperand *Src2 = getNamedOperand(MI, AMDGPU::OpName::src2); 29990b57cec5SDimitry Andric // Can't shrink instruction with three operands. 30000b57cec5SDimitry Andric // FIXME: v_cndmask_b32 has 3 operands and is shrinkable, but we need to add 30010b57cec5SDimitry Andric // a special case for it. It can only be shrunk if the third operand 30020b57cec5SDimitry Andric // is vcc, and src0_modifiers and src1_modifiers are not set. 30030b57cec5SDimitry Andric // We should handle this the same way we handle vopc, by addding 30040b57cec5SDimitry Andric // a register allocation hint pre-regalloc and then do the shrinking 30050b57cec5SDimitry Andric // post-regalloc. 30060b57cec5SDimitry Andric if (Src2) { 30070b57cec5SDimitry Andric switch (MI.getOpcode()) { 30080b57cec5SDimitry Andric default: return false; 30090b57cec5SDimitry Andric 30100b57cec5SDimitry Andric case AMDGPU::V_ADDC_U32_e64: 30110b57cec5SDimitry Andric case AMDGPU::V_SUBB_U32_e64: 30120b57cec5SDimitry Andric case AMDGPU::V_SUBBREV_U32_e64: { 30130b57cec5SDimitry Andric const MachineOperand *Src1 30140b57cec5SDimitry Andric = getNamedOperand(MI, AMDGPU::OpName::src1); 30150b57cec5SDimitry Andric if (!Src1->isReg() || !RI.isVGPR(MRI, Src1->getReg())) 30160b57cec5SDimitry Andric return false; 30170b57cec5SDimitry Andric // Additional verification is needed for sdst/src2. 30180b57cec5SDimitry Andric return true; 30190b57cec5SDimitry Andric } 30200b57cec5SDimitry Andric case AMDGPU::V_MAC_F32_e64: 30210b57cec5SDimitry Andric case AMDGPU::V_MAC_F16_e64: 30220b57cec5SDimitry Andric case AMDGPU::V_FMAC_F32_e64: 30230b57cec5SDimitry Andric case AMDGPU::V_FMAC_F16_e64: 30240b57cec5SDimitry Andric if (!Src2->isReg() || !RI.isVGPR(MRI, Src2->getReg()) || 30250b57cec5SDimitry Andric hasModifiersSet(MI, AMDGPU::OpName::src2_modifiers)) 30260b57cec5SDimitry Andric return false; 30270b57cec5SDimitry Andric break; 30280b57cec5SDimitry Andric 30290b57cec5SDimitry Andric case AMDGPU::V_CNDMASK_B32_e64: 30300b57cec5SDimitry Andric break; 30310b57cec5SDimitry Andric } 30320b57cec5SDimitry Andric } 30330b57cec5SDimitry Andric 30340b57cec5SDimitry Andric const MachineOperand *Src1 = getNamedOperand(MI, AMDGPU::OpName::src1); 30350b57cec5SDimitry Andric if (Src1 && (!Src1->isReg() || !RI.isVGPR(MRI, Src1->getReg()) || 30360b57cec5SDimitry Andric hasModifiersSet(MI, AMDGPU::OpName::src1_modifiers))) 30370b57cec5SDimitry Andric return false; 30380b57cec5SDimitry Andric 30390b57cec5SDimitry Andric // We don't need to check src0, all input types are legal, so just make sure 30400b57cec5SDimitry Andric // src0 isn't using any modifiers. 30410b57cec5SDimitry Andric if (hasModifiersSet(MI, AMDGPU::OpName::src0_modifiers)) 30420b57cec5SDimitry Andric return false; 30430b57cec5SDimitry Andric 30440b57cec5SDimitry Andric // Can it be shrunk to a valid 32 bit opcode? 30450b57cec5SDimitry Andric if (!hasVALU32BitEncoding(MI.getOpcode())) 30460b57cec5SDimitry Andric return false; 30470b57cec5SDimitry Andric 30480b57cec5SDimitry Andric // Check output modifiers 30490b57cec5SDimitry Andric return !hasModifiersSet(MI, AMDGPU::OpName::omod) && 30500b57cec5SDimitry Andric !hasModifiersSet(MI, AMDGPU::OpName::clamp); 30510b57cec5SDimitry Andric } 30520b57cec5SDimitry Andric 30530b57cec5SDimitry Andric // Set VCC operand with all flags from \p Orig, except for setting it as 30540b57cec5SDimitry Andric // implicit. 30550b57cec5SDimitry Andric static void copyFlagsToImplicitVCC(MachineInstr &MI, 30560b57cec5SDimitry Andric const MachineOperand &Orig) { 30570b57cec5SDimitry Andric 30580b57cec5SDimitry Andric for (MachineOperand &Use : MI.implicit_operands()) { 30590b57cec5SDimitry Andric if (Use.isUse() && Use.getReg() == AMDGPU::VCC) { 30600b57cec5SDimitry Andric Use.setIsUndef(Orig.isUndef()); 30610b57cec5SDimitry Andric Use.setIsKill(Orig.isKill()); 30620b57cec5SDimitry Andric return; 30630b57cec5SDimitry Andric } 30640b57cec5SDimitry Andric } 30650b57cec5SDimitry Andric } 30660b57cec5SDimitry Andric 30670b57cec5SDimitry Andric MachineInstr *SIInstrInfo::buildShrunkInst(MachineInstr &MI, 30680b57cec5SDimitry Andric unsigned Op32) const { 30690b57cec5SDimitry Andric MachineBasicBlock *MBB = MI.getParent();; 30700b57cec5SDimitry Andric MachineInstrBuilder Inst32 = 30710b57cec5SDimitry Andric BuildMI(*MBB, MI, MI.getDebugLoc(), get(Op32)); 30720b57cec5SDimitry Andric 30730b57cec5SDimitry Andric // Add the dst operand if the 32-bit encoding also has an explicit $vdst. 30740b57cec5SDimitry Andric // For VOPC instructions, this is replaced by an implicit def of vcc. 30750b57cec5SDimitry Andric int Op32DstIdx = AMDGPU::getNamedOperandIdx(Op32, AMDGPU::OpName::vdst); 30760b57cec5SDimitry Andric if (Op32DstIdx != -1) { 30770b57cec5SDimitry Andric // dst 30780b57cec5SDimitry Andric Inst32.add(MI.getOperand(0)); 30790b57cec5SDimitry Andric } else { 30800b57cec5SDimitry Andric assert(((MI.getOperand(0).getReg() == AMDGPU::VCC) || 30810b57cec5SDimitry Andric (MI.getOperand(0).getReg() == AMDGPU::VCC_LO)) && 30820b57cec5SDimitry Andric "Unexpected case"); 30830b57cec5SDimitry Andric } 30840b57cec5SDimitry Andric 30850b57cec5SDimitry Andric Inst32.add(*getNamedOperand(MI, AMDGPU::OpName::src0)); 30860b57cec5SDimitry Andric 30870b57cec5SDimitry Andric const MachineOperand *Src1 = getNamedOperand(MI, AMDGPU::OpName::src1); 30880b57cec5SDimitry Andric if (Src1) 30890b57cec5SDimitry Andric Inst32.add(*Src1); 30900b57cec5SDimitry Andric 30910b57cec5SDimitry Andric const MachineOperand *Src2 = getNamedOperand(MI, AMDGPU::OpName::src2); 30920b57cec5SDimitry Andric 30930b57cec5SDimitry Andric if (Src2) { 30940b57cec5SDimitry Andric int Op32Src2Idx = AMDGPU::getNamedOperandIdx(Op32, AMDGPU::OpName::src2); 30950b57cec5SDimitry Andric if (Op32Src2Idx != -1) { 30960b57cec5SDimitry Andric Inst32.add(*Src2); 30970b57cec5SDimitry Andric } else { 30980b57cec5SDimitry Andric // In the case of V_CNDMASK_B32_e32, the explicit operand src2 is 30990b57cec5SDimitry Andric // replaced with an implicit read of vcc. This was already added 31000b57cec5SDimitry Andric // during the initial BuildMI, so find it to preserve the flags. 31010b57cec5SDimitry Andric copyFlagsToImplicitVCC(*Inst32, *Src2); 31020b57cec5SDimitry Andric } 31030b57cec5SDimitry Andric } 31040b57cec5SDimitry Andric 31050b57cec5SDimitry Andric return Inst32; 31060b57cec5SDimitry Andric } 31070b57cec5SDimitry Andric 31080b57cec5SDimitry Andric bool SIInstrInfo::usesConstantBus(const MachineRegisterInfo &MRI, 31090b57cec5SDimitry Andric const MachineOperand &MO, 31100b57cec5SDimitry Andric const MCOperandInfo &OpInfo) const { 31110b57cec5SDimitry Andric // Literal constants use the constant bus. 31120b57cec5SDimitry Andric //if (isLiteralConstantLike(MO, OpInfo)) 31130b57cec5SDimitry Andric // return true; 31140b57cec5SDimitry Andric if (MO.isImm()) 31150b57cec5SDimitry Andric return !isInlineConstant(MO, OpInfo); 31160b57cec5SDimitry Andric 31170b57cec5SDimitry Andric if (!MO.isReg()) 31180b57cec5SDimitry Andric return true; // Misc other operands like FrameIndex 31190b57cec5SDimitry Andric 31200b57cec5SDimitry Andric if (!MO.isUse()) 31210b57cec5SDimitry Andric return false; 31220b57cec5SDimitry Andric 31238bcb0991SDimitry Andric if (Register::isVirtualRegister(MO.getReg())) 31240b57cec5SDimitry Andric return RI.isSGPRClass(MRI.getRegClass(MO.getReg())); 31250b57cec5SDimitry Andric 31260b57cec5SDimitry Andric // Null is free 31270b57cec5SDimitry Andric if (MO.getReg() == AMDGPU::SGPR_NULL) 31280b57cec5SDimitry Andric return false; 31290b57cec5SDimitry Andric 31300b57cec5SDimitry Andric // SGPRs use the constant bus 31310b57cec5SDimitry Andric if (MO.isImplicit()) { 31320b57cec5SDimitry Andric return MO.getReg() == AMDGPU::M0 || 31330b57cec5SDimitry Andric MO.getReg() == AMDGPU::VCC || 31340b57cec5SDimitry Andric MO.getReg() == AMDGPU::VCC_LO; 31350b57cec5SDimitry Andric } else { 31360b57cec5SDimitry Andric return AMDGPU::SReg_32RegClass.contains(MO.getReg()) || 31370b57cec5SDimitry Andric AMDGPU::SReg_64RegClass.contains(MO.getReg()); 31380b57cec5SDimitry Andric } 31390b57cec5SDimitry Andric } 31400b57cec5SDimitry Andric 31410b57cec5SDimitry Andric static unsigned findImplicitSGPRRead(const MachineInstr &MI) { 31420b57cec5SDimitry Andric for (const MachineOperand &MO : MI.implicit_operands()) { 31430b57cec5SDimitry Andric // We only care about reads. 31440b57cec5SDimitry Andric if (MO.isDef()) 31450b57cec5SDimitry Andric continue; 31460b57cec5SDimitry Andric 31470b57cec5SDimitry Andric switch (MO.getReg()) { 31480b57cec5SDimitry Andric case AMDGPU::VCC: 31490b57cec5SDimitry Andric case AMDGPU::VCC_LO: 31500b57cec5SDimitry Andric case AMDGPU::VCC_HI: 31510b57cec5SDimitry Andric case AMDGPU::M0: 31520b57cec5SDimitry Andric case AMDGPU::FLAT_SCR: 31530b57cec5SDimitry Andric return MO.getReg(); 31540b57cec5SDimitry Andric 31550b57cec5SDimitry Andric default: 31560b57cec5SDimitry Andric break; 31570b57cec5SDimitry Andric } 31580b57cec5SDimitry Andric } 31590b57cec5SDimitry Andric 31600b57cec5SDimitry Andric return AMDGPU::NoRegister; 31610b57cec5SDimitry Andric } 31620b57cec5SDimitry Andric 31630b57cec5SDimitry Andric static bool shouldReadExec(const MachineInstr &MI) { 31640b57cec5SDimitry Andric if (SIInstrInfo::isVALU(MI)) { 31650b57cec5SDimitry Andric switch (MI.getOpcode()) { 31660b57cec5SDimitry Andric case AMDGPU::V_READLANE_B32: 31670b57cec5SDimitry Andric case AMDGPU::V_READLANE_B32_gfx6_gfx7: 31680b57cec5SDimitry Andric case AMDGPU::V_READLANE_B32_gfx10: 31690b57cec5SDimitry Andric case AMDGPU::V_READLANE_B32_vi: 31700b57cec5SDimitry Andric case AMDGPU::V_WRITELANE_B32: 31710b57cec5SDimitry Andric case AMDGPU::V_WRITELANE_B32_gfx6_gfx7: 31720b57cec5SDimitry Andric case AMDGPU::V_WRITELANE_B32_gfx10: 31730b57cec5SDimitry Andric case AMDGPU::V_WRITELANE_B32_vi: 31740b57cec5SDimitry Andric return false; 31750b57cec5SDimitry Andric } 31760b57cec5SDimitry Andric 31770b57cec5SDimitry Andric return true; 31780b57cec5SDimitry Andric } 31790b57cec5SDimitry Andric 31808bcb0991SDimitry Andric if (MI.isPreISelOpcode() || 31818bcb0991SDimitry Andric SIInstrInfo::isGenericOpcode(MI.getOpcode()) || 31820b57cec5SDimitry Andric SIInstrInfo::isSALU(MI) || 31830b57cec5SDimitry Andric SIInstrInfo::isSMRD(MI)) 31840b57cec5SDimitry Andric return false; 31850b57cec5SDimitry Andric 31860b57cec5SDimitry Andric return true; 31870b57cec5SDimitry Andric } 31880b57cec5SDimitry Andric 31890b57cec5SDimitry Andric static bool isSubRegOf(const SIRegisterInfo &TRI, 31900b57cec5SDimitry Andric const MachineOperand &SuperVec, 31910b57cec5SDimitry Andric const MachineOperand &SubReg) { 31928bcb0991SDimitry Andric if (Register::isPhysicalRegister(SubReg.getReg())) 31930b57cec5SDimitry Andric return TRI.isSubRegister(SuperVec.getReg(), SubReg.getReg()); 31940b57cec5SDimitry Andric 31950b57cec5SDimitry Andric return SubReg.getSubReg() != AMDGPU::NoSubRegister && 31960b57cec5SDimitry Andric SubReg.getReg() == SuperVec.getReg(); 31970b57cec5SDimitry Andric } 31980b57cec5SDimitry Andric 31990b57cec5SDimitry Andric bool SIInstrInfo::verifyInstruction(const MachineInstr &MI, 32000b57cec5SDimitry Andric StringRef &ErrInfo) const { 32010b57cec5SDimitry Andric uint16_t Opcode = MI.getOpcode(); 32020b57cec5SDimitry Andric if (SIInstrInfo::isGenericOpcode(MI.getOpcode())) 32030b57cec5SDimitry Andric return true; 32040b57cec5SDimitry Andric 32050b57cec5SDimitry Andric const MachineFunction *MF = MI.getParent()->getParent(); 32060b57cec5SDimitry Andric const MachineRegisterInfo &MRI = MF->getRegInfo(); 32070b57cec5SDimitry Andric 32080b57cec5SDimitry Andric int Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0); 32090b57cec5SDimitry Andric int Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1); 32100b57cec5SDimitry Andric int Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2); 32110b57cec5SDimitry Andric 32120b57cec5SDimitry Andric // Make sure the number of operands is correct. 32130b57cec5SDimitry Andric const MCInstrDesc &Desc = get(Opcode); 32140b57cec5SDimitry Andric if (!Desc.isVariadic() && 32150b57cec5SDimitry Andric Desc.getNumOperands() != MI.getNumExplicitOperands()) { 32160b57cec5SDimitry Andric ErrInfo = "Instruction has wrong number of operands."; 32170b57cec5SDimitry Andric return false; 32180b57cec5SDimitry Andric } 32190b57cec5SDimitry Andric 32200b57cec5SDimitry Andric if (MI.isInlineAsm()) { 32210b57cec5SDimitry Andric // Verify register classes for inlineasm constraints. 32220b57cec5SDimitry Andric for (unsigned I = InlineAsm::MIOp_FirstOperand, E = MI.getNumOperands(); 32230b57cec5SDimitry Andric I != E; ++I) { 32240b57cec5SDimitry Andric const TargetRegisterClass *RC = MI.getRegClassConstraint(I, this, &RI); 32250b57cec5SDimitry Andric if (!RC) 32260b57cec5SDimitry Andric continue; 32270b57cec5SDimitry Andric 32280b57cec5SDimitry Andric const MachineOperand &Op = MI.getOperand(I); 32290b57cec5SDimitry Andric if (!Op.isReg()) 32300b57cec5SDimitry Andric continue; 32310b57cec5SDimitry Andric 32328bcb0991SDimitry Andric Register Reg = Op.getReg(); 32338bcb0991SDimitry Andric if (!Register::isVirtualRegister(Reg) && !RC->contains(Reg)) { 32340b57cec5SDimitry Andric ErrInfo = "inlineasm operand has incorrect register class."; 32350b57cec5SDimitry Andric return false; 32360b57cec5SDimitry Andric } 32370b57cec5SDimitry Andric } 32380b57cec5SDimitry Andric 32390b57cec5SDimitry Andric return true; 32400b57cec5SDimitry Andric } 32410b57cec5SDimitry Andric 32420b57cec5SDimitry Andric // Make sure the register classes are correct. 32430b57cec5SDimitry Andric for (int i = 0, e = Desc.getNumOperands(); i != e; ++i) { 32440b57cec5SDimitry Andric if (MI.getOperand(i).isFPImm()) { 32450b57cec5SDimitry Andric ErrInfo = "FPImm Machine Operands are not supported. ISel should bitcast " 32460b57cec5SDimitry Andric "all fp values to integers."; 32470b57cec5SDimitry Andric return false; 32480b57cec5SDimitry Andric } 32490b57cec5SDimitry Andric 32500b57cec5SDimitry Andric int RegClass = Desc.OpInfo[i].RegClass; 32510b57cec5SDimitry Andric 32520b57cec5SDimitry Andric switch (Desc.OpInfo[i].OperandType) { 32530b57cec5SDimitry Andric case MCOI::OPERAND_REGISTER: 32540b57cec5SDimitry Andric if (MI.getOperand(i).isImm() || MI.getOperand(i).isGlobal()) { 32550b57cec5SDimitry Andric ErrInfo = "Illegal immediate value for operand."; 32560b57cec5SDimitry Andric return false; 32570b57cec5SDimitry Andric } 32580b57cec5SDimitry Andric break; 32590b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_IMM_INT32: 32600b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_IMM_FP32: 32610b57cec5SDimitry Andric break; 32620b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_INT32: 32630b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_FP32: 32640b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_INT64: 32650b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_FP64: 32660b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_INT16: 32670b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_C_FP16: 32680b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_AC_INT32: 32690b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_AC_FP32: 32700b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_AC_INT16: 32710b57cec5SDimitry Andric case AMDGPU::OPERAND_REG_INLINE_AC_FP16: { 32720b57cec5SDimitry Andric const MachineOperand &MO = MI.getOperand(i); 32730b57cec5SDimitry Andric if (!MO.isReg() && (!MO.isImm() || !isInlineConstant(MI, i))) { 32740b57cec5SDimitry Andric ErrInfo = "Illegal immediate value for operand."; 32750b57cec5SDimitry Andric return false; 32760b57cec5SDimitry Andric } 32770b57cec5SDimitry Andric break; 32780b57cec5SDimitry Andric } 32790b57cec5SDimitry Andric case MCOI::OPERAND_IMMEDIATE: 32800b57cec5SDimitry Andric case AMDGPU::OPERAND_KIMM32: 32810b57cec5SDimitry Andric // Check if this operand is an immediate. 32820b57cec5SDimitry Andric // FrameIndex operands will be replaced by immediates, so they are 32830b57cec5SDimitry Andric // allowed. 32840b57cec5SDimitry Andric if (!MI.getOperand(i).isImm() && !MI.getOperand(i).isFI()) { 32850b57cec5SDimitry Andric ErrInfo = "Expected immediate, but got non-immediate"; 32860b57cec5SDimitry Andric return false; 32870b57cec5SDimitry Andric } 32880b57cec5SDimitry Andric LLVM_FALLTHROUGH; 32890b57cec5SDimitry Andric default: 32900b57cec5SDimitry Andric continue; 32910b57cec5SDimitry Andric } 32920b57cec5SDimitry Andric 32930b57cec5SDimitry Andric if (!MI.getOperand(i).isReg()) 32940b57cec5SDimitry Andric continue; 32950b57cec5SDimitry Andric 32960b57cec5SDimitry Andric if (RegClass != -1) { 32978bcb0991SDimitry Andric Register Reg = MI.getOperand(i).getReg(); 32988bcb0991SDimitry Andric if (Reg == AMDGPU::NoRegister || Register::isVirtualRegister(Reg)) 32990b57cec5SDimitry Andric continue; 33000b57cec5SDimitry Andric 33010b57cec5SDimitry Andric const TargetRegisterClass *RC = RI.getRegClass(RegClass); 33020b57cec5SDimitry Andric if (!RC->contains(Reg)) { 33030b57cec5SDimitry Andric ErrInfo = "Operand has incorrect register class."; 33040b57cec5SDimitry Andric return false; 33050b57cec5SDimitry Andric } 33060b57cec5SDimitry Andric } 33070b57cec5SDimitry Andric } 33080b57cec5SDimitry Andric 33090b57cec5SDimitry Andric // Verify SDWA 33100b57cec5SDimitry Andric if (isSDWA(MI)) { 33110b57cec5SDimitry Andric if (!ST.hasSDWA()) { 33120b57cec5SDimitry Andric ErrInfo = "SDWA is not supported on this target"; 33130b57cec5SDimitry Andric return false; 33140b57cec5SDimitry Andric } 33150b57cec5SDimitry Andric 33160b57cec5SDimitry Andric int DstIdx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::vdst); 33170b57cec5SDimitry Andric 33180b57cec5SDimitry Andric const int OpIndicies[] = { DstIdx, Src0Idx, Src1Idx, Src2Idx }; 33190b57cec5SDimitry Andric 33200b57cec5SDimitry Andric for (int OpIdx: OpIndicies) { 33210b57cec5SDimitry Andric if (OpIdx == -1) 33220b57cec5SDimitry Andric continue; 33230b57cec5SDimitry Andric const MachineOperand &MO = MI.getOperand(OpIdx); 33240b57cec5SDimitry Andric 33250b57cec5SDimitry Andric if (!ST.hasSDWAScalar()) { 33260b57cec5SDimitry Andric // Only VGPRS on VI 33270b57cec5SDimitry Andric if (!MO.isReg() || !RI.hasVGPRs(RI.getRegClassForReg(MRI, MO.getReg()))) { 33280b57cec5SDimitry Andric ErrInfo = "Only VGPRs allowed as operands in SDWA instructions on VI"; 33290b57cec5SDimitry Andric return false; 33300b57cec5SDimitry Andric } 33310b57cec5SDimitry Andric } else { 33320b57cec5SDimitry Andric // No immediates on GFX9 33330b57cec5SDimitry Andric if (!MO.isReg()) { 33340b57cec5SDimitry Andric ErrInfo = "Only reg allowed as operands in SDWA instructions on GFX9"; 33350b57cec5SDimitry Andric return false; 33360b57cec5SDimitry Andric } 33370b57cec5SDimitry Andric } 33380b57cec5SDimitry Andric } 33390b57cec5SDimitry Andric 33400b57cec5SDimitry Andric if (!ST.hasSDWAOmod()) { 33410b57cec5SDimitry Andric // No omod allowed on VI 33420b57cec5SDimitry Andric const MachineOperand *OMod = getNamedOperand(MI, AMDGPU::OpName::omod); 33430b57cec5SDimitry Andric if (OMod != nullptr && 33440b57cec5SDimitry Andric (!OMod->isImm() || OMod->getImm() != 0)) { 33450b57cec5SDimitry Andric ErrInfo = "OMod not allowed in SDWA instructions on VI"; 33460b57cec5SDimitry Andric return false; 33470b57cec5SDimitry Andric } 33480b57cec5SDimitry Andric } 33490b57cec5SDimitry Andric 33500b57cec5SDimitry Andric uint16_t BasicOpcode = AMDGPU::getBasicFromSDWAOp(Opcode); 33510b57cec5SDimitry Andric if (isVOPC(BasicOpcode)) { 33520b57cec5SDimitry Andric if (!ST.hasSDWASdst() && DstIdx != -1) { 33530b57cec5SDimitry Andric // Only vcc allowed as dst on VI for VOPC 33540b57cec5SDimitry Andric const MachineOperand &Dst = MI.getOperand(DstIdx); 33550b57cec5SDimitry Andric if (!Dst.isReg() || Dst.getReg() != AMDGPU::VCC) { 33560b57cec5SDimitry Andric ErrInfo = "Only VCC allowed as dst in SDWA instructions on VI"; 33570b57cec5SDimitry Andric return false; 33580b57cec5SDimitry Andric } 33590b57cec5SDimitry Andric } else if (!ST.hasSDWAOutModsVOPC()) { 33600b57cec5SDimitry Andric // No clamp allowed on GFX9 for VOPC 33610b57cec5SDimitry Andric const MachineOperand *Clamp = getNamedOperand(MI, AMDGPU::OpName::clamp); 33620b57cec5SDimitry Andric if (Clamp && (!Clamp->isImm() || Clamp->getImm() != 0)) { 33630b57cec5SDimitry Andric ErrInfo = "Clamp not allowed in VOPC SDWA instructions on VI"; 33640b57cec5SDimitry Andric return false; 33650b57cec5SDimitry Andric } 33660b57cec5SDimitry Andric 33670b57cec5SDimitry Andric // No omod allowed on GFX9 for VOPC 33680b57cec5SDimitry Andric const MachineOperand *OMod = getNamedOperand(MI, AMDGPU::OpName::omod); 33690b57cec5SDimitry Andric if (OMod && (!OMod->isImm() || OMod->getImm() != 0)) { 33700b57cec5SDimitry Andric ErrInfo = "OMod not allowed in VOPC SDWA instructions on VI"; 33710b57cec5SDimitry Andric return false; 33720b57cec5SDimitry Andric } 33730b57cec5SDimitry Andric } 33740b57cec5SDimitry Andric } 33750b57cec5SDimitry Andric 33760b57cec5SDimitry Andric const MachineOperand *DstUnused = getNamedOperand(MI, AMDGPU::OpName::dst_unused); 33770b57cec5SDimitry Andric if (DstUnused && DstUnused->isImm() && 33780b57cec5SDimitry Andric DstUnused->getImm() == AMDGPU::SDWA::UNUSED_PRESERVE) { 33790b57cec5SDimitry Andric const MachineOperand &Dst = MI.getOperand(DstIdx); 33800b57cec5SDimitry Andric if (!Dst.isReg() || !Dst.isTied()) { 33810b57cec5SDimitry Andric ErrInfo = "Dst register should have tied register"; 33820b57cec5SDimitry Andric return false; 33830b57cec5SDimitry Andric } 33840b57cec5SDimitry Andric 33850b57cec5SDimitry Andric const MachineOperand &TiedMO = 33860b57cec5SDimitry Andric MI.getOperand(MI.findTiedOperandIdx(DstIdx)); 33870b57cec5SDimitry Andric if (!TiedMO.isReg() || !TiedMO.isImplicit() || !TiedMO.isUse()) { 33880b57cec5SDimitry Andric ErrInfo = 33890b57cec5SDimitry Andric "Dst register should be tied to implicit use of preserved register"; 33900b57cec5SDimitry Andric return false; 33918bcb0991SDimitry Andric } else if (Register::isPhysicalRegister(TiedMO.getReg()) && 33920b57cec5SDimitry Andric Dst.getReg() != TiedMO.getReg()) { 33930b57cec5SDimitry Andric ErrInfo = "Dst register should use same physical register as preserved"; 33940b57cec5SDimitry Andric return false; 33950b57cec5SDimitry Andric } 33960b57cec5SDimitry Andric } 33970b57cec5SDimitry Andric } 33980b57cec5SDimitry Andric 33990b57cec5SDimitry Andric // Verify MIMG 34000b57cec5SDimitry Andric if (isMIMG(MI.getOpcode()) && !MI.mayStore()) { 34010b57cec5SDimitry Andric // Ensure that the return type used is large enough for all the options 34020b57cec5SDimitry Andric // being used TFE/LWE require an extra result register. 34030b57cec5SDimitry Andric const MachineOperand *DMask = getNamedOperand(MI, AMDGPU::OpName::dmask); 34040b57cec5SDimitry Andric if (DMask) { 34050b57cec5SDimitry Andric uint64_t DMaskImm = DMask->getImm(); 34060b57cec5SDimitry Andric uint32_t RegCount = 34070b57cec5SDimitry Andric isGather4(MI.getOpcode()) ? 4 : countPopulation(DMaskImm); 34080b57cec5SDimitry Andric const MachineOperand *TFE = getNamedOperand(MI, AMDGPU::OpName::tfe); 34090b57cec5SDimitry Andric const MachineOperand *LWE = getNamedOperand(MI, AMDGPU::OpName::lwe); 34100b57cec5SDimitry Andric const MachineOperand *D16 = getNamedOperand(MI, AMDGPU::OpName::d16); 34110b57cec5SDimitry Andric 34120b57cec5SDimitry Andric // Adjust for packed 16 bit values 34130b57cec5SDimitry Andric if (D16 && D16->getImm() && !ST.hasUnpackedD16VMem()) 34140b57cec5SDimitry Andric RegCount >>= 1; 34150b57cec5SDimitry Andric 34160b57cec5SDimitry Andric // Adjust if using LWE or TFE 34170b57cec5SDimitry Andric if ((LWE && LWE->getImm()) || (TFE && TFE->getImm())) 34180b57cec5SDimitry Andric RegCount += 1; 34190b57cec5SDimitry Andric 34200b57cec5SDimitry Andric const uint32_t DstIdx = 34210b57cec5SDimitry Andric AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::vdata); 34220b57cec5SDimitry Andric const MachineOperand &Dst = MI.getOperand(DstIdx); 34230b57cec5SDimitry Andric if (Dst.isReg()) { 34240b57cec5SDimitry Andric const TargetRegisterClass *DstRC = getOpRegClass(MI, DstIdx); 34250b57cec5SDimitry Andric uint32_t DstSize = RI.getRegSizeInBits(*DstRC) / 32; 34260b57cec5SDimitry Andric if (RegCount > DstSize) { 34270b57cec5SDimitry Andric ErrInfo = "MIMG instruction returns too many registers for dst " 34280b57cec5SDimitry Andric "register class"; 34290b57cec5SDimitry Andric return false; 34300b57cec5SDimitry Andric } 34310b57cec5SDimitry Andric } 34320b57cec5SDimitry Andric } 34330b57cec5SDimitry Andric } 34340b57cec5SDimitry Andric 34350b57cec5SDimitry Andric // Verify VOP*. Ignore multiple sgpr operands on writelane. 34360b57cec5SDimitry Andric if (Desc.getOpcode() != AMDGPU::V_WRITELANE_B32 34370b57cec5SDimitry Andric && (isVOP1(MI) || isVOP2(MI) || isVOP3(MI) || isVOPC(MI) || isSDWA(MI))) { 34380b57cec5SDimitry Andric // Only look at the true operands. Only a real operand can use the constant 34390b57cec5SDimitry Andric // bus, and we don't want to check pseudo-operands like the source modifier 34400b57cec5SDimitry Andric // flags. 34410b57cec5SDimitry Andric const int OpIndices[] = { Src0Idx, Src1Idx, Src2Idx }; 34420b57cec5SDimitry Andric 34430b57cec5SDimitry Andric unsigned ConstantBusCount = 0; 34440b57cec5SDimitry Andric unsigned LiteralCount = 0; 34450b57cec5SDimitry Andric 34460b57cec5SDimitry Andric if (AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::imm) != -1) 34470b57cec5SDimitry Andric ++ConstantBusCount; 34480b57cec5SDimitry Andric 34490b57cec5SDimitry Andric SmallVector<unsigned, 2> SGPRsUsed; 34500b57cec5SDimitry Andric unsigned SGPRUsed = findImplicitSGPRRead(MI); 34510b57cec5SDimitry Andric if (SGPRUsed != AMDGPU::NoRegister) { 34520b57cec5SDimitry Andric ++ConstantBusCount; 34530b57cec5SDimitry Andric SGPRsUsed.push_back(SGPRUsed); 34540b57cec5SDimitry Andric } 34550b57cec5SDimitry Andric 34560b57cec5SDimitry Andric for (int OpIdx : OpIndices) { 34570b57cec5SDimitry Andric if (OpIdx == -1) 34580b57cec5SDimitry Andric break; 34590b57cec5SDimitry Andric const MachineOperand &MO = MI.getOperand(OpIdx); 34600b57cec5SDimitry Andric if (usesConstantBus(MRI, MO, MI.getDesc().OpInfo[OpIdx])) { 34610b57cec5SDimitry Andric if (MO.isReg()) { 34620b57cec5SDimitry Andric SGPRUsed = MO.getReg(); 34630b57cec5SDimitry Andric if (llvm::all_of(SGPRsUsed, [this, SGPRUsed](unsigned SGPR) { 34640b57cec5SDimitry Andric return !RI.regsOverlap(SGPRUsed, SGPR); 34650b57cec5SDimitry Andric })) { 34660b57cec5SDimitry Andric ++ConstantBusCount; 34670b57cec5SDimitry Andric SGPRsUsed.push_back(SGPRUsed); 34680b57cec5SDimitry Andric } 34690b57cec5SDimitry Andric } else { 34700b57cec5SDimitry Andric ++ConstantBusCount; 34710b57cec5SDimitry Andric ++LiteralCount; 34720b57cec5SDimitry Andric } 34730b57cec5SDimitry Andric } 34740b57cec5SDimitry Andric } 34750b57cec5SDimitry Andric const GCNSubtarget &ST = MF->getSubtarget<GCNSubtarget>(); 34760b57cec5SDimitry Andric // v_writelane_b32 is an exception from constant bus restriction: 34770b57cec5SDimitry Andric // vsrc0 can be sgpr, const or m0 and lane select sgpr, m0 or inline-const 34780b57cec5SDimitry Andric if (ConstantBusCount > ST.getConstantBusLimit(Opcode) && 34790b57cec5SDimitry Andric Opcode != AMDGPU::V_WRITELANE_B32) { 34800b57cec5SDimitry Andric ErrInfo = "VOP* instruction violates constant bus restriction"; 34810b57cec5SDimitry Andric return false; 34820b57cec5SDimitry Andric } 34830b57cec5SDimitry Andric 34840b57cec5SDimitry Andric if (isVOP3(MI) && LiteralCount) { 34850b57cec5SDimitry Andric if (LiteralCount && !ST.hasVOP3Literal()) { 34860b57cec5SDimitry Andric ErrInfo = "VOP3 instruction uses literal"; 34870b57cec5SDimitry Andric return false; 34880b57cec5SDimitry Andric } 34890b57cec5SDimitry Andric if (LiteralCount > 1) { 34900b57cec5SDimitry Andric ErrInfo = "VOP3 instruction uses more than one literal"; 34910b57cec5SDimitry Andric return false; 34920b57cec5SDimitry Andric } 34930b57cec5SDimitry Andric } 34940b57cec5SDimitry Andric } 34950b57cec5SDimitry Andric 34968bcb0991SDimitry Andric // Special case for writelane - this can break the multiple constant bus rule, 34978bcb0991SDimitry Andric // but still can't use more than one SGPR register 34988bcb0991SDimitry Andric if (Desc.getOpcode() == AMDGPU::V_WRITELANE_B32) { 34998bcb0991SDimitry Andric unsigned SGPRCount = 0; 35008bcb0991SDimitry Andric Register SGPRUsed = AMDGPU::NoRegister; 35018bcb0991SDimitry Andric 35028bcb0991SDimitry Andric for (int OpIdx : {Src0Idx, Src1Idx, Src2Idx}) { 35038bcb0991SDimitry Andric if (OpIdx == -1) 35048bcb0991SDimitry Andric break; 35058bcb0991SDimitry Andric 35068bcb0991SDimitry Andric const MachineOperand &MO = MI.getOperand(OpIdx); 35078bcb0991SDimitry Andric 35088bcb0991SDimitry Andric if (usesConstantBus(MRI, MO, MI.getDesc().OpInfo[OpIdx])) { 35098bcb0991SDimitry Andric if (MO.isReg() && MO.getReg() != AMDGPU::M0) { 35108bcb0991SDimitry Andric if (MO.getReg() != SGPRUsed) 35118bcb0991SDimitry Andric ++SGPRCount; 35128bcb0991SDimitry Andric SGPRUsed = MO.getReg(); 35138bcb0991SDimitry Andric } 35148bcb0991SDimitry Andric } 35158bcb0991SDimitry Andric if (SGPRCount > ST.getConstantBusLimit(Opcode)) { 35168bcb0991SDimitry Andric ErrInfo = "WRITELANE instruction violates constant bus restriction"; 35178bcb0991SDimitry Andric return false; 35188bcb0991SDimitry Andric } 35198bcb0991SDimitry Andric } 35208bcb0991SDimitry Andric } 35218bcb0991SDimitry Andric 35220b57cec5SDimitry Andric // Verify misc. restrictions on specific instructions. 35230b57cec5SDimitry Andric if (Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F32 || 35240b57cec5SDimitry Andric Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F64) { 35250b57cec5SDimitry Andric const MachineOperand &Src0 = MI.getOperand(Src0Idx); 35260b57cec5SDimitry Andric const MachineOperand &Src1 = MI.getOperand(Src1Idx); 35270b57cec5SDimitry Andric const MachineOperand &Src2 = MI.getOperand(Src2Idx); 35280b57cec5SDimitry Andric if (Src0.isReg() && Src1.isReg() && Src2.isReg()) { 35290b57cec5SDimitry Andric if (!compareMachineOp(Src0, Src1) && 35300b57cec5SDimitry Andric !compareMachineOp(Src0, Src2)) { 35310b57cec5SDimitry Andric ErrInfo = "v_div_scale_{f32|f64} require src0 = src1 or src2"; 35320b57cec5SDimitry Andric return false; 35330b57cec5SDimitry Andric } 35340b57cec5SDimitry Andric } 35350b57cec5SDimitry Andric } 35360b57cec5SDimitry Andric 35370b57cec5SDimitry Andric if (isSOP2(MI) || isSOPC(MI)) { 35380b57cec5SDimitry Andric const MachineOperand &Src0 = MI.getOperand(Src0Idx); 35390b57cec5SDimitry Andric const MachineOperand &Src1 = MI.getOperand(Src1Idx); 35400b57cec5SDimitry Andric unsigned Immediates = 0; 35410b57cec5SDimitry Andric 35420b57cec5SDimitry Andric if (!Src0.isReg() && 35430b57cec5SDimitry Andric !isInlineConstant(Src0, Desc.OpInfo[Src0Idx].OperandType)) 35440b57cec5SDimitry Andric Immediates++; 35450b57cec5SDimitry Andric if (!Src1.isReg() && 35460b57cec5SDimitry Andric !isInlineConstant(Src1, Desc.OpInfo[Src1Idx].OperandType)) 35470b57cec5SDimitry Andric Immediates++; 35480b57cec5SDimitry Andric 35490b57cec5SDimitry Andric if (Immediates > 1) { 35500b57cec5SDimitry Andric ErrInfo = "SOP2/SOPC instruction requires too many immediate constants"; 35510b57cec5SDimitry Andric return false; 35520b57cec5SDimitry Andric } 35530b57cec5SDimitry Andric } 35540b57cec5SDimitry Andric 35550b57cec5SDimitry Andric if (isSOPK(MI)) { 35560b57cec5SDimitry Andric auto Op = getNamedOperand(MI, AMDGPU::OpName::simm16); 35570b57cec5SDimitry Andric if (Desc.isBranch()) { 35580b57cec5SDimitry Andric if (!Op->isMBB()) { 35590b57cec5SDimitry Andric ErrInfo = "invalid branch target for SOPK instruction"; 35600b57cec5SDimitry Andric return false; 35610b57cec5SDimitry Andric } 35620b57cec5SDimitry Andric } else { 35630b57cec5SDimitry Andric uint64_t Imm = Op->getImm(); 35640b57cec5SDimitry Andric if (sopkIsZext(MI)) { 35650b57cec5SDimitry Andric if (!isUInt<16>(Imm)) { 35660b57cec5SDimitry Andric ErrInfo = "invalid immediate for SOPK instruction"; 35670b57cec5SDimitry Andric return false; 35680b57cec5SDimitry Andric } 35690b57cec5SDimitry Andric } else { 35700b57cec5SDimitry Andric if (!isInt<16>(Imm)) { 35710b57cec5SDimitry Andric ErrInfo = "invalid immediate for SOPK instruction"; 35720b57cec5SDimitry Andric return false; 35730b57cec5SDimitry Andric } 35740b57cec5SDimitry Andric } 35750b57cec5SDimitry Andric } 35760b57cec5SDimitry Andric } 35770b57cec5SDimitry Andric 35780b57cec5SDimitry Andric if (Desc.getOpcode() == AMDGPU::V_MOVRELS_B32_e32 || 35790b57cec5SDimitry Andric Desc.getOpcode() == AMDGPU::V_MOVRELS_B32_e64 || 35800b57cec5SDimitry Andric Desc.getOpcode() == AMDGPU::V_MOVRELD_B32_e32 || 35810b57cec5SDimitry Andric Desc.getOpcode() == AMDGPU::V_MOVRELD_B32_e64) { 35820b57cec5SDimitry Andric const bool IsDst = Desc.getOpcode() == AMDGPU::V_MOVRELD_B32_e32 || 35830b57cec5SDimitry Andric Desc.getOpcode() == AMDGPU::V_MOVRELD_B32_e64; 35840b57cec5SDimitry Andric 35850b57cec5SDimitry Andric const unsigned StaticNumOps = Desc.getNumOperands() + 35860b57cec5SDimitry Andric Desc.getNumImplicitUses(); 35870b57cec5SDimitry Andric const unsigned NumImplicitOps = IsDst ? 2 : 1; 35880b57cec5SDimitry Andric 35890b57cec5SDimitry Andric // Allow additional implicit operands. This allows a fixup done by the post 35900b57cec5SDimitry Andric // RA scheduler where the main implicit operand is killed and implicit-defs 35910b57cec5SDimitry Andric // are added for sub-registers that remain live after this instruction. 35920b57cec5SDimitry Andric if (MI.getNumOperands() < StaticNumOps + NumImplicitOps) { 35930b57cec5SDimitry Andric ErrInfo = "missing implicit register operands"; 35940b57cec5SDimitry Andric return false; 35950b57cec5SDimitry Andric } 35960b57cec5SDimitry Andric 35970b57cec5SDimitry Andric const MachineOperand *Dst = getNamedOperand(MI, AMDGPU::OpName::vdst); 35980b57cec5SDimitry Andric if (IsDst) { 35990b57cec5SDimitry Andric if (!Dst->isUse()) { 36000b57cec5SDimitry Andric ErrInfo = "v_movreld_b32 vdst should be a use operand"; 36010b57cec5SDimitry Andric return false; 36020b57cec5SDimitry Andric } 36030b57cec5SDimitry Andric 36040b57cec5SDimitry Andric unsigned UseOpIdx; 36050b57cec5SDimitry Andric if (!MI.isRegTiedToUseOperand(StaticNumOps, &UseOpIdx) || 36060b57cec5SDimitry Andric UseOpIdx != StaticNumOps + 1) { 36070b57cec5SDimitry Andric ErrInfo = "movrel implicit operands should be tied"; 36080b57cec5SDimitry Andric return false; 36090b57cec5SDimitry Andric } 36100b57cec5SDimitry Andric } 36110b57cec5SDimitry Andric 36120b57cec5SDimitry Andric const MachineOperand &Src0 = MI.getOperand(Src0Idx); 36130b57cec5SDimitry Andric const MachineOperand &ImpUse 36140b57cec5SDimitry Andric = MI.getOperand(StaticNumOps + NumImplicitOps - 1); 36150b57cec5SDimitry Andric if (!ImpUse.isReg() || !ImpUse.isUse() || 36160b57cec5SDimitry Andric !isSubRegOf(RI, ImpUse, IsDst ? *Dst : Src0)) { 36170b57cec5SDimitry Andric ErrInfo = "src0 should be subreg of implicit vector use"; 36180b57cec5SDimitry Andric return false; 36190b57cec5SDimitry Andric } 36200b57cec5SDimitry Andric } 36210b57cec5SDimitry Andric 36220b57cec5SDimitry Andric // Make sure we aren't losing exec uses in the td files. This mostly requires 36230b57cec5SDimitry Andric // being careful when using let Uses to try to add other use registers. 36240b57cec5SDimitry Andric if (shouldReadExec(MI)) { 36250b57cec5SDimitry Andric if (!MI.hasRegisterImplicitUseOperand(AMDGPU::EXEC)) { 36260b57cec5SDimitry Andric ErrInfo = "VALU instruction does not implicitly read exec mask"; 36270b57cec5SDimitry Andric return false; 36280b57cec5SDimitry Andric } 36290b57cec5SDimitry Andric } 36300b57cec5SDimitry Andric 36310b57cec5SDimitry Andric if (isSMRD(MI)) { 36320b57cec5SDimitry Andric if (MI.mayStore()) { 36330b57cec5SDimitry Andric // The register offset form of scalar stores may only use m0 as the 36340b57cec5SDimitry Andric // soffset register. 36350b57cec5SDimitry Andric const MachineOperand *Soff = getNamedOperand(MI, AMDGPU::OpName::soff); 36360b57cec5SDimitry Andric if (Soff && Soff->getReg() != AMDGPU::M0) { 36370b57cec5SDimitry Andric ErrInfo = "scalar stores must use m0 as offset register"; 36380b57cec5SDimitry Andric return false; 36390b57cec5SDimitry Andric } 36400b57cec5SDimitry Andric } 36410b57cec5SDimitry Andric } 36420b57cec5SDimitry Andric 36430b57cec5SDimitry Andric if (isFLAT(MI) && !MF->getSubtarget<GCNSubtarget>().hasFlatInstOffsets()) { 36440b57cec5SDimitry Andric const MachineOperand *Offset = getNamedOperand(MI, AMDGPU::OpName::offset); 36450b57cec5SDimitry Andric if (Offset->getImm() != 0) { 36460b57cec5SDimitry Andric ErrInfo = "subtarget does not support offsets in flat instructions"; 36470b57cec5SDimitry Andric return false; 36480b57cec5SDimitry Andric } 36490b57cec5SDimitry Andric } 36500b57cec5SDimitry Andric 36510b57cec5SDimitry Andric if (isMIMG(MI)) { 36520b57cec5SDimitry Andric const MachineOperand *DimOp = getNamedOperand(MI, AMDGPU::OpName::dim); 36530b57cec5SDimitry Andric if (DimOp) { 36540b57cec5SDimitry Andric int VAddr0Idx = AMDGPU::getNamedOperandIdx(Opcode, 36550b57cec5SDimitry Andric AMDGPU::OpName::vaddr0); 36560b57cec5SDimitry Andric int SRsrcIdx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::srsrc); 36570b57cec5SDimitry Andric const AMDGPU::MIMGInfo *Info = AMDGPU::getMIMGInfo(Opcode); 36580b57cec5SDimitry Andric const AMDGPU::MIMGBaseOpcodeInfo *BaseOpcode = 36590b57cec5SDimitry Andric AMDGPU::getMIMGBaseOpcodeInfo(Info->BaseOpcode); 36600b57cec5SDimitry Andric const AMDGPU::MIMGDimInfo *Dim = 36610b57cec5SDimitry Andric AMDGPU::getMIMGDimInfoByEncoding(DimOp->getImm()); 36620b57cec5SDimitry Andric 36630b57cec5SDimitry Andric if (!Dim) { 36640b57cec5SDimitry Andric ErrInfo = "dim is out of range"; 36650b57cec5SDimitry Andric return false; 36660b57cec5SDimitry Andric } 36670b57cec5SDimitry Andric 36680b57cec5SDimitry Andric bool IsNSA = SRsrcIdx - VAddr0Idx > 1; 36690b57cec5SDimitry Andric unsigned AddrWords = BaseOpcode->NumExtraArgs + 36700b57cec5SDimitry Andric (BaseOpcode->Gradients ? Dim->NumGradients : 0) + 36710b57cec5SDimitry Andric (BaseOpcode->Coordinates ? Dim->NumCoords : 0) + 36720b57cec5SDimitry Andric (BaseOpcode->LodOrClampOrMip ? 1 : 0); 36730b57cec5SDimitry Andric 36740b57cec5SDimitry Andric unsigned VAddrWords; 36750b57cec5SDimitry Andric if (IsNSA) { 36760b57cec5SDimitry Andric VAddrWords = SRsrcIdx - VAddr0Idx; 36770b57cec5SDimitry Andric } else { 36780b57cec5SDimitry Andric const TargetRegisterClass *RC = getOpRegClass(MI, VAddr0Idx); 36790b57cec5SDimitry Andric VAddrWords = MRI.getTargetRegisterInfo()->getRegSizeInBits(*RC) / 32; 36800b57cec5SDimitry Andric if (AddrWords > 8) 36810b57cec5SDimitry Andric AddrWords = 16; 36820b57cec5SDimitry Andric else if (AddrWords > 4) 36830b57cec5SDimitry Andric AddrWords = 8; 36840b57cec5SDimitry Andric else if (AddrWords == 3 && VAddrWords == 4) { 36850b57cec5SDimitry Andric // CodeGen uses the V4 variant of instructions for three addresses, 36860b57cec5SDimitry Andric // because the selection DAG does not support non-power-of-two types. 36870b57cec5SDimitry Andric AddrWords = 4; 36880b57cec5SDimitry Andric } 36890b57cec5SDimitry Andric } 36900b57cec5SDimitry Andric 36910b57cec5SDimitry Andric if (VAddrWords != AddrWords) { 36920b57cec5SDimitry Andric ErrInfo = "bad vaddr size"; 36930b57cec5SDimitry Andric return false; 36940b57cec5SDimitry Andric } 36950b57cec5SDimitry Andric } 36960b57cec5SDimitry Andric } 36970b57cec5SDimitry Andric 36980b57cec5SDimitry Andric const MachineOperand *DppCt = getNamedOperand(MI, AMDGPU::OpName::dpp_ctrl); 36990b57cec5SDimitry Andric if (DppCt) { 37000b57cec5SDimitry Andric using namespace AMDGPU::DPP; 37010b57cec5SDimitry Andric 37020b57cec5SDimitry Andric unsigned DC = DppCt->getImm(); 37030b57cec5SDimitry Andric if (DC == DppCtrl::DPP_UNUSED1 || DC == DppCtrl::DPP_UNUSED2 || 37040b57cec5SDimitry Andric DC == DppCtrl::DPP_UNUSED3 || DC > DppCtrl::DPP_LAST || 37050b57cec5SDimitry Andric (DC >= DppCtrl::DPP_UNUSED4_FIRST && DC <= DppCtrl::DPP_UNUSED4_LAST) || 37060b57cec5SDimitry Andric (DC >= DppCtrl::DPP_UNUSED5_FIRST && DC <= DppCtrl::DPP_UNUSED5_LAST) || 37070b57cec5SDimitry Andric (DC >= DppCtrl::DPP_UNUSED6_FIRST && DC <= DppCtrl::DPP_UNUSED6_LAST) || 37080b57cec5SDimitry Andric (DC >= DppCtrl::DPP_UNUSED7_FIRST && DC <= DppCtrl::DPP_UNUSED7_LAST) || 37090b57cec5SDimitry Andric (DC >= DppCtrl::DPP_UNUSED8_FIRST && DC <= DppCtrl::DPP_UNUSED8_LAST)) { 37100b57cec5SDimitry Andric ErrInfo = "Invalid dpp_ctrl value"; 37110b57cec5SDimitry Andric return false; 37120b57cec5SDimitry Andric } 37130b57cec5SDimitry Andric if (DC >= DppCtrl::WAVE_SHL1 && DC <= DppCtrl::WAVE_ROR1 && 37140b57cec5SDimitry Andric ST.getGeneration() >= AMDGPUSubtarget::GFX10) { 37150b57cec5SDimitry Andric ErrInfo = "Invalid dpp_ctrl value: " 37160b57cec5SDimitry Andric "wavefront shifts are not supported on GFX10+"; 37170b57cec5SDimitry Andric return false; 37180b57cec5SDimitry Andric } 37190b57cec5SDimitry Andric if (DC >= DppCtrl::BCAST15 && DC <= DppCtrl::BCAST31 && 37200b57cec5SDimitry Andric ST.getGeneration() >= AMDGPUSubtarget::GFX10) { 37210b57cec5SDimitry Andric ErrInfo = "Invalid dpp_ctrl value: " 37228bcb0991SDimitry Andric "broadcasts are not supported on GFX10+"; 37230b57cec5SDimitry Andric return false; 37240b57cec5SDimitry Andric } 37250b57cec5SDimitry Andric if (DC >= DppCtrl::ROW_SHARE_FIRST && DC <= DppCtrl::ROW_XMASK_LAST && 37260b57cec5SDimitry Andric ST.getGeneration() < AMDGPUSubtarget::GFX10) { 37270b57cec5SDimitry Andric ErrInfo = "Invalid dpp_ctrl value: " 37280b57cec5SDimitry Andric "row_share and row_xmask are not supported before GFX10"; 37290b57cec5SDimitry Andric return false; 37300b57cec5SDimitry Andric } 37310b57cec5SDimitry Andric } 37320b57cec5SDimitry Andric 37330b57cec5SDimitry Andric return true; 37340b57cec5SDimitry Andric } 37350b57cec5SDimitry Andric 37360b57cec5SDimitry Andric unsigned SIInstrInfo::getVALUOp(const MachineInstr &MI) const { 37370b57cec5SDimitry Andric switch (MI.getOpcode()) { 37380b57cec5SDimitry Andric default: return AMDGPU::INSTRUCTION_LIST_END; 37390b57cec5SDimitry Andric case AMDGPU::REG_SEQUENCE: return AMDGPU::REG_SEQUENCE; 37400b57cec5SDimitry Andric case AMDGPU::COPY: return AMDGPU::COPY; 37410b57cec5SDimitry Andric case AMDGPU::PHI: return AMDGPU::PHI; 37420b57cec5SDimitry Andric case AMDGPU::INSERT_SUBREG: return AMDGPU::INSERT_SUBREG; 37430b57cec5SDimitry Andric case AMDGPU::WQM: return AMDGPU::WQM; 37448bcb0991SDimitry Andric case AMDGPU::SOFT_WQM: return AMDGPU::SOFT_WQM; 37450b57cec5SDimitry Andric case AMDGPU::WWM: return AMDGPU::WWM; 37460b57cec5SDimitry Andric case AMDGPU::S_MOV_B32: { 37470b57cec5SDimitry Andric const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo(); 37480b57cec5SDimitry Andric return MI.getOperand(1).isReg() || 37490b57cec5SDimitry Andric RI.isAGPR(MRI, MI.getOperand(0).getReg()) ? 37500b57cec5SDimitry Andric AMDGPU::COPY : AMDGPU::V_MOV_B32_e32; 37510b57cec5SDimitry Andric } 37520b57cec5SDimitry Andric case AMDGPU::S_ADD_I32: 37530b57cec5SDimitry Andric return ST.hasAddNoCarry() ? AMDGPU::V_ADD_U32_e64 : AMDGPU::V_ADD_I32_e32; 37540b57cec5SDimitry Andric case AMDGPU::S_ADDC_U32: 37550b57cec5SDimitry Andric return AMDGPU::V_ADDC_U32_e32; 37560b57cec5SDimitry Andric case AMDGPU::S_SUB_I32: 37570b57cec5SDimitry Andric return ST.hasAddNoCarry() ? AMDGPU::V_SUB_U32_e64 : AMDGPU::V_SUB_I32_e32; 37580b57cec5SDimitry Andric // FIXME: These are not consistently handled, and selected when the carry is 37590b57cec5SDimitry Andric // used. 37600b57cec5SDimitry Andric case AMDGPU::S_ADD_U32: 37610b57cec5SDimitry Andric return AMDGPU::V_ADD_I32_e32; 37620b57cec5SDimitry Andric case AMDGPU::S_SUB_U32: 37630b57cec5SDimitry Andric return AMDGPU::V_SUB_I32_e32; 37640b57cec5SDimitry Andric case AMDGPU::S_SUBB_U32: return AMDGPU::V_SUBB_U32_e32; 37650b57cec5SDimitry Andric case AMDGPU::S_MUL_I32: return AMDGPU::V_MUL_LO_U32; 37660b57cec5SDimitry Andric case AMDGPU::S_MUL_HI_U32: return AMDGPU::V_MUL_HI_U32; 37670b57cec5SDimitry Andric case AMDGPU::S_MUL_HI_I32: return AMDGPU::V_MUL_HI_I32; 37680b57cec5SDimitry Andric case AMDGPU::S_AND_B32: return AMDGPU::V_AND_B32_e64; 37690b57cec5SDimitry Andric case AMDGPU::S_OR_B32: return AMDGPU::V_OR_B32_e64; 37700b57cec5SDimitry Andric case AMDGPU::S_XOR_B32: return AMDGPU::V_XOR_B32_e64; 37710b57cec5SDimitry Andric case AMDGPU::S_XNOR_B32: 37720b57cec5SDimitry Andric return ST.hasDLInsts() ? AMDGPU::V_XNOR_B32_e64 : AMDGPU::INSTRUCTION_LIST_END; 37730b57cec5SDimitry Andric case AMDGPU::S_MIN_I32: return AMDGPU::V_MIN_I32_e64; 37740b57cec5SDimitry Andric case AMDGPU::S_MIN_U32: return AMDGPU::V_MIN_U32_e64; 37750b57cec5SDimitry Andric case AMDGPU::S_MAX_I32: return AMDGPU::V_MAX_I32_e64; 37760b57cec5SDimitry Andric case AMDGPU::S_MAX_U32: return AMDGPU::V_MAX_U32_e64; 37770b57cec5SDimitry Andric case AMDGPU::S_ASHR_I32: return AMDGPU::V_ASHR_I32_e32; 37780b57cec5SDimitry Andric case AMDGPU::S_ASHR_I64: return AMDGPU::V_ASHR_I64; 37790b57cec5SDimitry Andric case AMDGPU::S_LSHL_B32: return AMDGPU::V_LSHL_B32_e32; 37800b57cec5SDimitry Andric case AMDGPU::S_LSHL_B64: return AMDGPU::V_LSHL_B64; 37810b57cec5SDimitry Andric case AMDGPU::S_LSHR_B32: return AMDGPU::V_LSHR_B32_e32; 37820b57cec5SDimitry Andric case AMDGPU::S_LSHR_B64: return AMDGPU::V_LSHR_B64; 37830b57cec5SDimitry Andric case AMDGPU::S_SEXT_I32_I8: return AMDGPU::V_BFE_I32; 37840b57cec5SDimitry Andric case AMDGPU::S_SEXT_I32_I16: return AMDGPU::V_BFE_I32; 37850b57cec5SDimitry Andric case AMDGPU::S_BFE_U32: return AMDGPU::V_BFE_U32; 37860b57cec5SDimitry Andric case AMDGPU::S_BFE_I32: return AMDGPU::V_BFE_I32; 37870b57cec5SDimitry Andric case AMDGPU::S_BFM_B32: return AMDGPU::V_BFM_B32_e64; 37880b57cec5SDimitry Andric case AMDGPU::S_BREV_B32: return AMDGPU::V_BFREV_B32_e32; 37890b57cec5SDimitry Andric case AMDGPU::S_NOT_B32: return AMDGPU::V_NOT_B32_e32; 37900b57cec5SDimitry Andric case AMDGPU::S_NOT_B64: return AMDGPU::V_NOT_B32_e32; 37910b57cec5SDimitry Andric case AMDGPU::S_CMP_EQ_I32: return AMDGPU::V_CMP_EQ_I32_e32; 37920b57cec5SDimitry Andric case AMDGPU::S_CMP_LG_I32: return AMDGPU::V_CMP_NE_I32_e32; 37930b57cec5SDimitry Andric case AMDGPU::S_CMP_GT_I32: return AMDGPU::V_CMP_GT_I32_e32; 37940b57cec5SDimitry Andric case AMDGPU::S_CMP_GE_I32: return AMDGPU::V_CMP_GE_I32_e32; 37950b57cec5SDimitry Andric case AMDGPU::S_CMP_LT_I32: return AMDGPU::V_CMP_LT_I32_e32; 37960b57cec5SDimitry Andric case AMDGPU::S_CMP_LE_I32: return AMDGPU::V_CMP_LE_I32_e32; 37970b57cec5SDimitry Andric case AMDGPU::S_CMP_EQ_U32: return AMDGPU::V_CMP_EQ_U32_e32; 37980b57cec5SDimitry Andric case AMDGPU::S_CMP_LG_U32: return AMDGPU::V_CMP_NE_U32_e32; 37990b57cec5SDimitry Andric case AMDGPU::S_CMP_GT_U32: return AMDGPU::V_CMP_GT_U32_e32; 38000b57cec5SDimitry Andric case AMDGPU::S_CMP_GE_U32: return AMDGPU::V_CMP_GE_U32_e32; 38010b57cec5SDimitry Andric case AMDGPU::S_CMP_LT_U32: return AMDGPU::V_CMP_LT_U32_e32; 38020b57cec5SDimitry Andric case AMDGPU::S_CMP_LE_U32: return AMDGPU::V_CMP_LE_U32_e32; 38030b57cec5SDimitry Andric case AMDGPU::S_CMP_EQ_U64: return AMDGPU::V_CMP_EQ_U64_e32; 38040b57cec5SDimitry Andric case AMDGPU::S_CMP_LG_U64: return AMDGPU::V_CMP_NE_U64_e32; 38050b57cec5SDimitry Andric case AMDGPU::S_BCNT1_I32_B32: return AMDGPU::V_BCNT_U32_B32_e64; 38060b57cec5SDimitry Andric case AMDGPU::S_FF1_I32_B32: return AMDGPU::V_FFBL_B32_e32; 38070b57cec5SDimitry Andric case AMDGPU::S_FLBIT_I32_B32: return AMDGPU::V_FFBH_U32_e32; 38080b57cec5SDimitry Andric case AMDGPU::S_FLBIT_I32: return AMDGPU::V_FFBH_I32_e64; 38090b57cec5SDimitry Andric case AMDGPU::S_CBRANCH_SCC0: return AMDGPU::S_CBRANCH_VCCZ; 38100b57cec5SDimitry Andric case AMDGPU::S_CBRANCH_SCC1: return AMDGPU::S_CBRANCH_VCCNZ; 38110b57cec5SDimitry Andric } 38120b57cec5SDimitry Andric llvm_unreachable( 38130b57cec5SDimitry Andric "Unexpected scalar opcode without corresponding vector one!"); 38140b57cec5SDimitry Andric } 38150b57cec5SDimitry Andric 38160b57cec5SDimitry Andric const TargetRegisterClass *SIInstrInfo::getOpRegClass(const MachineInstr &MI, 38170b57cec5SDimitry Andric unsigned OpNo) const { 38180b57cec5SDimitry Andric const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo(); 38190b57cec5SDimitry Andric const MCInstrDesc &Desc = get(MI.getOpcode()); 38200b57cec5SDimitry Andric if (MI.isVariadic() || OpNo >= Desc.getNumOperands() || 38210b57cec5SDimitry Andric Desc.OpInfo[OpNo].RegClass == -1) { 38228bcb0991SDimitry Andric Register Reg = MI.getOperand(OpNo).getReg(); 38230b57cec5SDimitry Andric 38248bcb0991SDimitry Andric if (Register::isVirtualRegister(Reg)) 38250b57cec5SDimitry Andric return MRI.getRegClass(Reg); 38260b57cec5SDimitry Andric return RI.getPhysRegClass(Reg); 38270b57cec5SDimitry Andric } 38280b57cec5SDimitry Andric 38290b57cec5SDimitry Andric unsigned RCID = Desc.OpInfo[OpNo].RegClass; 38300b57cec5SDimitry Andric return RI.getRegClass(RCID); 38310b57cec5SDimitry Andric } 38320b57cec5SDimitry Andric 38330b57cec5SDimitry Andric void SIInstrInfo::legalizeOpWithMove(MachineInstr &MI, unsigned OpIdx) const { 38340b57cec5SDimitry Andric MachineBasicBlock::iterator I = MI; 38350b57cec5SDimitry Andric MachineBasicBlock *MBB = MI.getParent(); 38360b57cec5SDimitry Andric MachineOperand &MO = MI.getOperand(OpIdx); 38370b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo(); 38380b57cec5SDimitry Andric const SIRegisterInfo *TRI = 38390b57cec5SDimitry Andric static_cast<const SIRegisterInfo*>(MRI.getTargetRegisterInfo()); 38400b57cec5SDimitry Andric unsigned RCID = get(MI.getOpcode()).OpInfo[OpIdx].RegClass; 38410b57cec5SDimitry Andric const TargetRegisterClass *RC = RI.getRegClass(RCID); 38420b57cec5SDimitry Andric unsigned Size = TRI->getRegSizeInBits(*RC); 38430b57cec5SDimitry Andric unsigned Opcode = (Size == 64) ? AMDGPU::V_MOV_B64_PSEUDO : AMDGPU::V_MOV_B32_e32; 38440b57cec5SDimitry Andric if (MO.isReg()) 38450b57cec5SDimitry Andric Opcode = AMDGPU::COPY; 38460b57cec5SDimitry Andric else if (RI.isSGPRClass(RC)) 38470b57cec5SDimitry Andric Opcode = (Size == 64) ? AMDGPU::S_MOV_B64 : AMDGPU::S_MOV_B32; 38480b57cec5SDimitry Andric 38490b57cec5SDimitry Andric const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(RC); 38500b57cec5SDimitry Andric if (RI.getCommonSubClass(&AMDGPU::VReg_64RegClass, VRC)) 38510b57cec5SDimitry Andric VRC = &AMDGPU::VReg_64RegClass; 38520b57cec5SDimitry Andric else 38530b57cec5SDimitry Andric VRC = &AMDGPU::VGPR_32RegClass; 38540b57cec5SDimitry Andric 38558bcb0991SDimitry Andric Register Reg = MRI.createVirtualRegister(VRC); 38560b57cec5SDimitry Andric DebugLoc DL = MBB->findDebugLoc(I); 38570b57cec5SDimitry Andric BuildMI(*MI.getParent(), I, DL, get(Opcode), Reg).add(MO); 38580b57cec5SDimitry Andric MO.ChangeToRegister(Reg, false); 38590b57cec5SDimitry Andric } 38600b57cec5SDimitry Andric 38610b57cec5SDimitry Andric unsigned SIInstrInfo::buildExtractSubReg(MachineBasicBlock::iterator MI, 38620b57cec5SDimitry Andric MachineRegisterInfo &MRI, 38630b57cec5SDimitry Andric MachineOperand &SuperReg, 38640b57cec5SDimitry Andric const TargetRegisterClass *SuperRC, 38650b57cec5SDimitry Andric unsigned SubIdx, 38660b57cec5SDimitry Andric const TargetRegisterClass *SubRC) 38670b57cec5SDimitry Andric const { 38680b57cec5SDimitry Andric MachineBasicBlock *MBB = MI->getParent(); 38690b57cec5SDimitry Andric DebugLoc DL = MI->getDebugLoc(); 38708bcb0991SDimitry Andric Register SubReg = MRI.createVirtualRegister(SubRC); 38710b57cec5SDimitry Andric 38720b57cec5SDimitry Andric if (SuperReg.getSubReg() == AMDGPU::NoSubRegister) { 38730b57cec5SDimitry Andric BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg) 38740b57cec5SDimitry Andric .addReg(SuperReg.getReg(), 0, SubIdx); 38750b57cec5SDimitry Andric return SubReg; 38760b57cec5SDimitry Andric } 38770b57cec5SDimitry Andric 38780b57cec5SDimitry Andric // Just in case the super register is itself a sub-register, copy it to a new 38790b57cec5SDimitry Andric // value so we don't need to worry about merging its subreg index with the 38800b57cec5SDimitry Andric // SubIdx passed to this function. The register coalescer should be able to 38810b57cec5SDimitry Andric // eliminate this extra copy. 38828bcb0991SDimitry Andric Register NewSuperReg = MRI.createVirtualRegister(SuperRC); 38830b57cec5SDimitry Andric 38840b57cec5SDimitry Andric BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), NewSuperReg) 38850b57cec5SDimitry Andric .addReg(SuperReg.getReg(), 0, SuperReg.getSubReg()); 38860b57cec5SDimitry Andric 38870b57cec5SDimitry Andric BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg) 38880b57cec5SDimitry Andric .addReg(NewSuperReg, 0, SubIdx); 38890b57cec5SDimitry Andric 38900b57cec5SDimitry Andric return SubReg; 38910b57cec5SDimitry Andric } 38920b57cec5SDimitry Andric 38930b57cec5SDimitry Andric MachineOperand SIInstrInfo::buildExtractSubRegOrImm( 38940b57cec5SDimitry Andric MachineBasicBlock::iterator MII, 38950b57cec5SDimitry Andric MachineRegisterInfo &MRI, 38960b57cec5SDimitry Andric MachineOperand &Op, 38970b57cec5SDimitry Andric const TargetRegisterClass *SuperRC, 38980b57cec5SDimitry Andric unsigned SubIdx, 38990b57cec5SDimitry Andric const TargetRegisterClass *SubRC) const { 39000b57cec5SDimitry Andric if (Op.isImm()) { 39010b57cec5SDimitry Andric if (SubIdx == AMDGPU::sub0) 39020b57cec5SDimitry Andric return MachineOperand::CreateImm(static_cast<int32_t>(Op.getImm())); 39030b57cec5SDimitry Andric if (SubIdx == AMDGPU::sub1) 39040b57cec5SDimitry Andric return MachineOperand::CreateImm(static_cast<int32_t>(Op.getImm() >> 32)); 39050b57cec5SDimitry Andric 39060b57cec5SDimitry Andric llvm_unreachable("Unhandled register index for immediate"); 39070b57cec5SDimitry Andric } 39080b57cec5SDimitry Andric 39090b57cec5SDimitry Andric unsigned SubReg = buildExtractSubReg(MII, MRI, Op, SuperRC, 39100b57cec5SDimitry Andric SubIdx, SubRC); 39110b57cec5SDimitry Andric return MachineOperand::CreateReg(SubReg, false); 39120b57cec5SDimitry Andric } 39130b57cec5SDimitry Andric 39140b57cec5SDimitry Andric // Change the order of operands from (0, 1, 2) to (0, 2, 1) 39150b57cec5SDimitry Andric void SIInstrInfo::swapOperands(MachineInstr &Inst) const { 39160b57cec5SDimitry Andric assert(Inst.getNumExplicitOperands() == 3); 39170b57cec5SDimitry Andric MachineOperand Op1 = Inst.getOperand(1); 39180b57cec5SDimitry Andric Inst.RemoveOperand(1); 39190b57cec5SDimitry Andric Inst.addOperand(Op1); 39200b57cec5SDimitry Andric } 39210b57cec5SDimitry Andric 39220b57cec5SDimitry Andric bool SIInstrInfo::isLegalRegOperand(const MachineRegisterInfo &MRI, 39230b57cec5SDimitry Andric const MCOperandInfo &OpInfo, 39240b57cec5SDimitry Andric const MachineOperand &MO) const { 39250b57cec5SDimitry Andric if (!MO.isReg()) 39260b57cec5SDimitry Andric return false; 39270b57cec5SDimitry Andric 39288bcb0991SDimitry Andric Register Reg = MO.getReg(); 39298bcb0991SDimitry Andric const TargetRegisterClass *RC = Register::isVirtualRegister(Reg) 39308bcb0991SDimitry Andric ? MRI.getRegClass(Reg) 39318bcb0991SDimitry Andric : RI.getPhysRegClass(Reg); 39320b57cec5SDimitry Andric 3933*480093f4SDimitry Andric const TargetRegisterClass *DRC = RI.getRegClass(OpInfo.RegClass); 3934*480093f4SDimitry Andric if (MO.getSubReg()) { 3935*480093f4SDimitry Andric const MachineFunction *MF = MO.getParent()->getParent()->getParent(); 3936*480093f4SDimitry Andric const TargetRegisterClass *SuperRC = RI.getLargestLegalSuperClass(RC, *MF); 3937*480093f4SDimitry Andric if (!SuperRC) 3938*480093f4SDimitry Andric return false; 39390b57cec5SDimitry Andric 3940*480093f4SDimitry Andric DRC = RI.getMatchingSuperRegClass(SuperRC, DRC, MO.getSubReg()); 3941*480093f4SDimitry Andric if (!DRC) 3942*480093f4SDimitry Andric return false; 3943*480093f4SDimitry Andric } 3944*480093f4SDimitry Andric return RC->hasSuperClassEq(DRC); 39450b57cec5SDimitry Andric } 39460b57cec5SDimitry Andric 39470b57cec5SDimitry Andric bool SIInstrInfo::isLegalVSrcOperand(const MachineRegisterInfo &MRI, 39480b57cec5SDimitry Andric const MCOperandInfo &OpInfo, 39490b57cec5SDimitry Andric const MachineOperand &MO) const { 39500b57cec5SDimitry Andric if (MO.isReg()) 39510b57cec5SDimitry Andric return isLegalRegOperand(MRI, OpInfo, MO); 39520b57cec5SDimitry Andric 39530b57cec5SDimitry Andric // Handle non-register types that are treated like immediates. 39540b57cec5SDimitry Andric assert(MO.isImm() || MO.isTargetIndex() || MO.isFI() || MO.isGlobal()); 39550b57cec5SDimitry Andric return true; 39560b57cec5SDimitry Andric } 39570b57cec5SDimitry Andric 39580b57cec5SDimitry Andric bool SIInstrInfo::isOperandLegal(const MachineInstr &MI, unsigned OpIdx, 39590b57cec5SDimitry Andric const MachineOperand *MO) const { 39600b57cec5SDimitry Andric const MachineFunction &MF = *MI.getParent()->getParent(); 39610b57cec5SDimitry Andric const MachineRegisterInfo &MRI = MF.getRegInfo(); 39620b57cec5SDimitry Andric const MCInstrDesc &InstDesc = MI.getDesc(); 39630b57cec5SDimitry Andric const MCOperandInfo &OpInfo = InstDesc.OpInfo[OpIdx]; 39640b57cec5SDimitry Andric const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>(); 39650b57cec5SDimitry Andric const TargetRegisterClass *DefinedRC = 39660b57cec5SDimitry Andric OpInfo.RegClass != -1 ? RI.getRegClass(OpInfo.RegClass) : nullptr; 39670b57cec5SDimitry Andric if (!MO) 39680b57cec5SDimitry Andric MO = &MI.getOperand(OpIdx); 39690b57cec5SDimitry Andric 39700b57cec5SDimitry Andric int ConstantBusLimit = ST.getConstantBusLimit(MI.getOpcode()); 39710b57cec5SDimitry Andric int VOP3LiteralLimit = ST.hasVOP3Literal() ? 1 : 0; 39720b57cec5SDimitry Andric if (isVALU(MI) && usesConstantBus(MRI, *MO, OpInfo)) { 39730b57cec5SDimitry Andric if (isVOP3(MI) && isLiteralConstantLike(*MO, OpInfo) && !VOP3LiteralLimit--) 39740b57cec5SDimitry Andric return false; 39750b57cec5SDimitry Andric 39760b57cec5SDimitry Andric SmallDenseSet<RegSubRegPair> SGPRsUsed; 39770b57cec5SDimitry Andric if (MO->isReg()) 39780b57cec5SDimitry Andric SGPRsUsed.insert(RegSubRegPair(MO->getReg(), MO->getSubReg())); 39790b57cec5SDimitry Andric 39800b57cec5SDimitry Andric for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { 39810b57cec5SDimitry Andric if (i == OpIdx) 39820b57cec5SDimitry Andric continue; 39830b57cec5SDimitry Andric const MachineOperand &Op = MI.getOperand(i); 39840b57cec5SDimitry Andric if (Op.isReg()) { 39850b57cec5SDimitry Andric RegSubRegPair SGPR(Op.getReg(), Op.getSubReg()); 39860b57cec5SDimitry Andric if (!SGPRsUsed.count(SGPR) && 39870b57cec5SDimitry Andric usesConstantBus(MRI, Op, InstDesc.OpInfo[i])) { 39880b57cec5SDimitry Andric if (--ConstantBusLimit <= 0) 39890b57cec5SDimitry Andric return false; 39900b57cec5SDimitry Andric SGPRsUsed.insert(SGPR); 39910b57cec5SDimitry Andric } 39920b57cec5SDimitry Andric } else if (InstDesc.OpInfo[i].OperandType == AMDGPU::OPERAND_KIMM32) { 39930b57cec5SDimitry Andric if (--ConstantBusLimit <= 0) 39940b57cec5SDimitry Andric return false; 39950b57cec5SDimitry Andric } else if (isVOP3(MI) && AMDGPU::isSISrcOperand(InstDesc, i) && 39960b57cec5SDimitry Andric isLiteralConstantLike(Op, InstDesc.OpInfo[i])) { 39970b57cec5SDimitry Andric if (!VOP3LiteralLimit--) 39980b57cec5SDimitry Andric return false; 39990b57cec5SDimitry Andric if (--ConstantBusLimit <= 0) 40000b57cec5SDimitry Andric return false; 40010b57cec5SDimitry Andric } 40020b57cec5SDimitry Andric } 40030b57cec5SDimitry Andric } 40040b57cec5SDimitry Andric 40050b57cec5SDimitry Andric if (MO->isReg()) { 40060b57cec5SDimitry Andric assert(DefinedRC); 40070b57cec5SDimitry Andric return isLegalRegOperand(MRI, OpInfo, *MO); 40080b57cec5SDimitry Andric } 40090b57cec5SDimitry Andric 40100b57cec5SDimitry Andric // Handle non-register types that are treated like immediates. 40110b57cec5SDimitry Andric assert(MO->isImm() || MO->isTargetIndex() || MO->isFI() || MO->isGlobal()); 40120b57cec5SDimitry Andric 40130b57cec5SDimitry Andric if (!DefinedRC) { 40140b57cec5SDimitry Andric // This operand expects an immediate. 40150b57cec5SDimitry Andric return true; 40160b57cec5SDimitry Andric } 40170b57cec5SDimitry Andric 40180b57cec5SDimitry Andric return isImmOperandLegal(MI, OpIdx, *MO); 40190b57cec5SDimitry Andric } 40200b57cec5SDimitry Andric 40210b57cec5SDimitry Andric void SIInstrInfo::legalizeOperandsVOP2(MachineRegisterInfo &MRI, 40220b57cec5SDimitry Andric MachineInstr &MI) const { 40230b57cec5SDimitry Andric unsigned Opc = MI.getOpcode(); 40240b57cec5SDimitry Andric const MCInstrDesc &InstrDesc = get(Opc); 40250b57cec5SDimitry Andric 40260b57cec5SDimitry Andric int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0); 40270b57cec5SDimitry Andric MachineOperand &Src0 = MI.getOperand(Src0Idx); 40280b57cec5SDimitry Andric 40290b57cec5SDimitry Andric int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1); 40300b57cec5SDimitry Andric MachineOperand &Src1 = MI.getOperand(Src1Idx); 40310b57cec5SDimitry Andric 40320b57cec5SDimitry Andric // If there is an implicit SGPR use such as VCC use for v_addc_u32/v_subb_u32 40330b57cec5SDimitry Andric // we need to only have one constant bus use before GFX10. 40340b57cec5SDimitry Andric bool HasImplicitSGPR = findImplicitSGPRRead(MI) != AMDGPU::NoRegister; 40350b57cec5SDimitry Andric if (HasImplicitSGPR && ST.getConstantBusLimit(Opc) <= 1 && 40360b57cec5SDimitry Andric Src0.isReg() && (RI.isSGPRReg(MRI, Src0.getReg()) || 40370b57cec5SDimitry Andric isLiteralConstantLike(Src0, InstrDesc.OpInfo[Src0Idx]))) 40380b57cec5SDimitry Andric legalizeOpWithMove(MI, Src0Idx); 40390b57cec5SDimitry Andric 40400b57cec5SDimitry Andric // Special case: V_WRITELANE_B32 accepts only immediate or SGPR operands for 40410b57cec5SDimitry Andric // both the value to write (src0) and lane select (src1). Fix up non-SGPR 40420b57cec5SDimitry Andric // src0/src1 with V_READFIRSTLANE. 40430b57cec5SDimitry Andric if (Opc == AMDGPU::V_WRITELANE_B32) { 40440b57cec5SDimitry Andric const DebugLoc &DL = MI.getDebugLoc(); 40450b57cec5SDimitry Andric if (Src0.isReg() && RI.isVGPR(MRI, Src0.getReg())) { 40468bcb0991SDimitry Andric Register Reg = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass); 40470b57cec5SDimitry Andric BuildMI(*MI.getParent(), MI, DL, get(AMDGPU::V_READFIRSTLANE_B32), Reg) 40480b57cec5SDimitry Andric .add(Src0); 40490b57cec5SDimitry Andric Src0.ChangeToRegister(Reg, false); 40500b57cec5SDimitry Andric } 40510b57cec5SDimitry Andric if (Src1.isReg() && RI.isVGPR(MRI, Src1.getReg())) { 40528bcb0991SDimitry Andric Register Reg = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass); 40530b57cec5SDimitry Andric const DebugLoc &DL = MI.getDebugLoc(); 40540b57cec5SDimitry Andric BuildMI(*MI.getParent(), MI, DL, get(AMDGPU::V_READFIRSTLANE_B32), Reg) 40550b57cec5SDimitry Andric .add(Src1); 40560b57cec5SDimitry Andric Src1.ChangeToRegister(Reg, false); 40570b57cec5SDimitry Andric } 40580b57cec5SDimitry Andric return; 40590b57cec5SDimitry Andric } 40600b57cec5SDimitry Andric 40610b57cec5SDimitry Andric // No VOP2 instructions support AGPRs. 40620b57cec5SDimitry Andric if (Src0.isReg() && RI.isAGPR(MRI, Src0.getReg())) 40630b57cec5SDimitry Andric legalizeOpWithMove(MI, Src0Idx); 40640b57cec5SDimitry Andric 40650b57cec5SDimitry Andric if (Src1.isReg() && RI.isAGPR(MRI, Src1.getReg())) 40660b57cec5SDimitry Andric legalizeOpWithMove(MI, Src1Idx); 40670b57cec5SDimitry Andric 40680b57cec5SDimitry Andric // VOP2 src0 instructions support all operand types, so we don't need to check 40690b57cec5SDimitry Andric // their legality. If src1 is already legal, we don't need to do anything. 40700b57cec5SDimitry Andric if (isLegalRegOperand(MRI, InstrDesc.OpInfo[Src1Idx], Src1)) 40710b57cec5SDimitry Andric return; 40720b57cec5SDimitry Andric 40730b57cec5SDimitry Andric // Special case: V_READLANE_B32 accepts only immediate or SGPR operands for 40740b57cec5SDimitry Andric // lane select. Fix up using V_READFIRSTLANE, since we assume that the lane 40750b57cec5SDimitry Andric // select is uniform. 40760b57cec5SDimitry Andric if (Opc == AMDGPU::V_READLANE_B32 && Src1.isReg() && 40770b57cec5SDimitry Andric RI.isVGPR(MRI, Src1.getReg())) { 40788bcb0991SDimitry Andric Register Reg = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass); 40790b57cec5SDimitry Andric const DebugLoc &DL = MI.getDebugLoc(); 40800b57cec5SDimitry Andric BuildMI(*MI.getParent(), MI, DL, get(AMDGPU::V_READFIRSTLANE_B32), Reg) 40810b57cec5SDimitry Andric .add(Src1); 40820b57cec5SDimitry Andric Src1.ChangeToRegister(Reg, false); 40830b57cec5SDimitry Andric return; 40840b57cec5SDimitry Andric } 40850b57cec5SDimitry Andric 40860b57cec5SDimitry Andric // We do not use commuteInstruction here because it is too aggressive and will 40870b57cec5SDimitry Andric // commute if it is possible. We only want to commute here if it improves 40880b57cec5SDimitry Andric // legality. This can be called a fairly large number of times so don't waste 40890b57cec5SDimitry Andric // compile time pointlessly swapping and checking legality again. 40900b57cec5SDimitry Andric if (HasImplicitSGPR || !MI.isCommutable()) { 40910b57cec5SDimitry Andric legalizeOpWithMove(MI, Src1Idx); 40920b57cec5SDimitry Andric return; 40930b57cec5SDimitry Andric } 40940b57cec5SDimitry Andric 40950b57cec5SDimitry Andric // If src0 can be used as src1, commuting will make the operands legal. 40960b57cec5SDimitry Andric // Otherwise we have to give up and insert a move. 40970b57cec5SDimitry Andric // 40980b57cec5SDimitry Andric // TODO: Other immediate-like operand kinds could be commuted if there was a 40990b57cec5SDimitry Andric // MachineOperand::ChangeTo* for them. 41000b57cec5SDimitry Andric if ((!Src1.isImm() && !Src1.isReg()) || 41010b57cec5SDimitry Andric !isLegalRegOperand(MRI, InstrDesc.OpInfo[Src1Idx], Src0)) { 41020b57cec5SDimitry Andric legalizeOpWithMove(MI, Src1Idx); 41030b57cec5SDimitry Andric return; 41040b57cec5SDimitry Andric } 41050b57cec5SDimitry Andric 41060b57cec5SDimitry Andric int CommutedOpc = commuteOpcode(MI); 41070b57cec5SDimitry Andric if (CommutedOpc == -1) { 41080b57cec5SDimitry Andric legalizeOpWithMove(MI, Src1Idx); 41090b57cec5SDimitry Andric return; 41100b57cec5SDimitry Andric } 41110b57cec5SDimitry Andric 41120b57cec5SDimitry Andric MI.setDesc(get(CommutedOpc)); 41130b57cec5SDimitry Andric 41148bcb0991SDimitry Andric Register Src0Reg = Src0.getReg(); 41150b57cec5SDimitry Andric unsigned Src0SubReg = Src0.getSubReg(); 41160b57cec5SDimitry Andric bool Src0Kill = Src0.isKill(); 41170b57cec5SDimitry Andric 41180b57cec5SDimitry Andric if (Src1.isImm()) 41190b57cec5SDimitry Andric Src0.ChangeToImmediate(Src1.getImm()); 41200b57cec5SDimitry Andric else if (Src1.isReg()) { 41210b57cec5SDimitry Andric Src0.ChangeToRegister(Src1.getReg(), false, false, Src1.isKill()); 41220b57cec5SDimitry Andric Src0.setSubReg(Src1.getSubReg()); 41230b57cec5SDimitry Andric } else 41240b57cec5SDimitry Andric llvm_unreachable("Should only have register or immediate operands"); 41250b57cec5SDimitry Andric 41260b57cec5SDimitry Andric Src1.ChangeToRegister(Src0Reg, false, false, Src0Kill); 41270b57cec5SDimitry Andric Src1.setSubReg(Src0SubReg); 41280b57cec5SDimitry Andric fixImplicitOperands(MI); 41290b57cec5SDimitry Andric } 41300b57cec5SDimitry Andric 41310b57cec5SDimitry Andric // Legalize VOP3 operands. All operand types are supported for any operand 41320b57cec5SDimitry Andric // but only one literal constant and only starting from GFX10. 41330b57cec5SDimitry Andric void SIInstrInfo::legalizeOperandsVOP3(MachineRegisterInfo &MRI, 41340b57cec5SDimitry Andric MachineInstr &MI) const { 41350b57cec5SDimitry Andric unsigned Opc = MI.getOpcode(); 41360b57cec5SDimitry Andric 41370b57cec5SDimitry Andric int VOP3Idx[3] = { 41380b57cec5SDimitry Andric AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0), 41390b57cec5SDimitry Andric AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1), 41400b57cec5SDimitry Andric AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2) 41410b57cec5SDimitry Andric }; 41420b57cec5SDimitry Andric 41430b57cec5SDimitry Andric if (Opc == AMDGPU::V_PERMLANE16_B32 || 41440b57cec5SDimitry Andric Opc == AMDGPU::V_PERMLANEX16_B32) { 41450b57cec5SDimitry Andric // src1 and src2 must be scalar 41460b57cec5SDimitry Andric MachineOperand &Src1 = MI.getOperand(VOP3Idx[1]); 41470b57cec5SDimitry Andric MachineOperand &Src2 = MI.getOperand(VOP3Idx[2]); 41480b57cec5SDimitry Andric const DebugLoc &DL = MI.getDebugLoc(); 41490b57cec5SDimitry Andric if (Src1.isReg() && !RI.isSGPRClass(MRI.getRegClass(Src1.getReg()))) { 41508bcb0991SDimitry Andric Register Reg = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass); 41510b57cec5SDimitry Andric BuildMI(*MI.getParent(), MI, DL, get(AMDGPU::V_READFIRSTLANE_B32), Reg) 41520b57cec5SDimitry Andric .add(Src1); 41530b57cec5SDimitry Andric Src1.ChangeToRegister(Reg, false); 41540b57cec5SDimitry Andric } 41550b57cec5SDimitry Andric if (Src2.isReg() && !RI.isSGPRClass(MRI.getRegClass(Src2.getReg()))) { 41568bcb0991SDimitry Andric Register Reg = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass); 41570b57cec5SDimitry Andric BuildMI(*MI.getParent(), MI, DL, get(AMDGPU::V_READFIRSTLANE_B32), Reg) 41580b57cec5SDimitry Andric .add(Src2); 41590b57cec5SDimitry Andric Src2.ChangeToRegister(Reg, false); 41600b57cec5SDimitry Andric } 41610b57cec5SDimitry Andric } 41620b57cec5SDimitry Andric 41630b57cec5SDimitry Andric // Find the one SGPR operand we are allowed to use. 41640b57cec5SDimitry Andric int ConstantBusLimit = ST.getConstantBusLimit(Opc); 41650b57cec5SDimitry Andric int LiteralLimit = ST.hasVOP3Literal() ? 1 : 0; 41660b57cec5SDimitry Andric SmallDenseSet<unsigned> SGPRsUsed; 41670b57cec5SDimitry Andric unsigned SGPRReg = findUsedSGPR(MI, VOP3Idx); 41680b57cec5SDimitry Andric if (SGPRReg != AMDGPU::NoRegister) { 41690b57cec5SDimitry Andric SGPRsUsed.insert(SGPRReg); 41700b57cec5SDimitry Andric --ConstantBusLimit; 41710b57cec5SDimitry Andric } 41720b57cec5SDimitry Andric 41730b57cec5SDimitry Andric for (unsigned i = 0; i < 3; ++i) { 41740b57cec5SDimitry Andric int Idx = VOP3Idx[i]; 41750b57cec5SDimitry Andric if (Idx == -1) 41760b57cec5SDimitry Andric break; 41770b57cec5SDimitry Andric MachineOperand &MO = MI.getOperand(Idx); 41780b57cec5SDimitry Andric 41790b57cec5SDimitry Andric if (!MO.isReg()) { 41800b57cec5SDimitry Andric if (!isLiteralConstantLike(MO, get(Opc).OpInfo[Idx])) 41810b57cec5SDimitry Andric continue; 41820b57cec5SDimitry Andric 41830b57cec5SDimitry Andric if (LiteralLimit > 0 && ConstantBusLimit > 0) { 41840b57cec5SDimitry Andric --LiteralLimit; 41850b57cec5SDimitry Andric --ConstantBusLimit; 41860b57cec5SDimitry Andric continue; 41870b57cec5SDimitry Andric } 41880b57cec5SDimitry Andric 41890b57cec5SDimitry Andric --LiteralLimit; 41900b57cec5SDimitry Andric --ConstantBusLimit; 41910b57cec5SDimitry Andric legalizeOpWithMove(MI, Idx); 41920b57cec5SDimitry Andric continue; 41930b57cec5SDimitry Andric } 41940b57cec5SDimitry Andric 41950b57cec5SDimitry Andric if (RI.hasAGPRs(MRI.getRegClass(MO.getReg())) && 41960b57cec5SDimitry Andric !isOperandLegal(MI, Idx, &MO)) { 41970b57cec5SDimitry Andric legalizeOpWithMove(MI, Idx); 41980b57cec5SDimitry Andric continue; 41990b57cec5SDimitry Andric } 42000b57cec5SDimitry Andric 42010b57cec5SDimitry Andric if (!RI.isSGPRClass(MRI.getRegClass(MO.getReg()))) 42020b57cec5SDimitry Andric continue; // VGPRs are legal 42030b57cec5SDimitry Andric 42040b57cec5SDimitry Andric // We can use one SGPR in each VOP3 instruction prior to GFX10 42050b57cec5SDimitry Andric // and two starting from GFX10. 42060b57cec5SDimitry Andric if (SGPRsUsed.count(MO.getReg())) 42070b57cec5SDimitry Andric continue; 42080b57cec5SDimitry Andric if (ConstantBusLimit > 0) { 42090b57cec5SDimitry Andric SGPRsUsed.insert(MO.getReg()); 42100b57cec5SDimitry Andric --ConstantBusLimit; 42110b57cec5SDimitry Andric continue; 42120b57cec5SDimitry Andric } 42130b57cec5SDimitry Andric 42140b57cec5SDimitry Andric // If we make it this far, then the operand is not legal and we must 42150b57cec5SDimitry Andric // legalize it. 42160b57cec5SDimitry Andric legalizeOpWithMove(MI, Idx); 42170b57cec5SDimitry Andric } 42180b57cec5SDimitry Andric } 42190b57cec5SDimitry Andric 42200b57cec5SDimitry Andric unsigned SIInstrInfo::readlaneVGPRToSGPR(unsigned SrcReg, MachineInstr &UseMI, 42210b57cec5SDimitry Andric MachineRegisterInfo &MRI) const { 42220b57cec5SDimitry Andric const TargetRegisterClass *VRC = MRI.getRegClass(SrcReg); 42230b57cec5SDimitry Andric const TargetRegisterClass *SRC = RI.getEquivalentSGPRClass(VRC); 42248bcb0991SDimitry Andric Register DstReg = MRI.createVirtualRegister(SRC); 42250b57cec5SDimitry Andric unsigned SubRegs = RI.getRegSizeInBits(*VRC) / 32; 42260b57cec5SDimitry Andric 42270b57cec5SDimitry Andric if (RI.hasAGPRs(VRC)) { 42280b57cec5SDimitry Andric VRC = RI.getEquivalentVGPRClass(VRC); 42298bcb0991SDimitry Andric Register NewSrcReg = MRI.createVirtualRegister(VRC); 42300b57cec5SDimitry Andric BuildMI(*UseMI.getParent(), UseMI, UseMI.getDebugLoc(), 42310b57cec5SDimitry Andric get(TargetOpcode::COPY), NewSrcReg) 42320b57cec5SDimitry Andric .addReg(SrcReg); 42330b57cec5SDimitry Andric SrcReg = NewSrcReg; 42340b57cec5SDimitry Andric } 42350b57cec5SDimitry Andric 42360b57cec5SDimitry Andric if (SubRegs == 1) { 42370b57cec5SDimitry Andric BuildMI(*UseMI.getParent(), UseMI, UseMI.getDebugLoc(), 42380b57cec5SDimitry Andric get(AMDGPU::V_READFIRSTLANE_B32), DstReg) 42390b57cec5SDimitry Andric .addReg(SrcReg); 42400b57cec5SDimitry Andric return DstReg; 42410b57cec5SDimitry Andric } 42420b57cec5SDimitry Andric 42430b57cec5SDimitry Andric SmallVector<unsigned, 8> SRegs; 42440b57cec5SDimitry Andric for (unsigned i = 0; i < SubRegs; ++i) { 42458bcb0991SDimitry Andric Register SGPR = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass); 42460b57cec5SDimitry Andric BuildMI(*UseMI.getParent(), UseMI, UseMI.getDebugLoc(), 42470b57cec5SDimitry Andric get(AMDGPU::V_READFIRSTLANE_B32), SGPR) 42480b57cec5SDimitry Andric .addReg(SrcReg, 0, RI.getSubRegFromChannel(i)); 42490b57cec5SDimitry Andric SRegs.push_back(SGPR); 42500b57cec5SDimitry Andric } 42510b57cec5SDimitry Andric 42520b57cec5SDimitry Andric MachineInstrBuilder MIB = 42530b57cec5SDimitry Andric BuildMI(*UseMI.getParent(), UseMI, UseMI.getDebugLoc(), 42540b57cec5SDimitry Andric get(AMDGPU::REG_SEQUENCE), DstReg); 42550b57cec5SDimitry Andric for (unsigned i = 0; i < SubRegs; ++i) { 42560b57cec5SDimitry Andric MIB.addReg(SRegs[i]); 42570b57cec5SDimitry Andric MIB.addImm(RI.getSubRegFromChannel(i)); 42580b57cec5SDimitry Andric } 42590b57cec5SDimitry Andric return DstReg; 42600b57cec5SDimitry Andric } 42610b57cec5SDimitry Andric 42620b57cec5SDimitry Andric void SIInstrInfo::legalizeOperandsSMRD(MachineRegisterInfo &MRI, 42630b57cec5SDimitry Andric MachineInstr &MI) const { 42640b57cec5SDimitry Andric 42650b57cec5SDimitry Andric // If the pointer is store in VGPRs, then we need to move them to 42660b57cec5SDimitry Andric // SGPRs using v_readfirstlane. This is safe because we only select 42670b57cec5SDimitry Andric // loads with uniform pointers to SMRD instruction so we know the 42680b57cec5SDimitry Andric // pointer value is uniform. 42690b57cec5SDimitry Andric MachineOperand *SBase = getNamedOperand(MI, AMDGPU::OpName::sbase); 42700b57cec5SDimitry Andric if (SBase && !RI.isSGPRClass(MRI.getRegClass(SBase->getReg()))) { 42710b57cec5SDimitry Andric unsigned SGPR = readlaneVGPRToSGPR(SBase->getReg(), MI, MRI); 42720b57cec5SDimitry Andric SBase->setReg(SGPR); 42730b57cec5SDimitry Andric } 42740b57cec5SDimitry Andric MachineOperand *SOff = getNamedOperand(MI, AMDGPU::OpName::soff); 42750b57cec5SDimitry Andric if (SOff && !RI.isSGPRClass(MRI.getRegClass(SOff->getReg()))) { 42760b57cec5SDimitry Andric unsigned SGPR = readlaneVGPRToSGPR(SOff->getReg(), MI, MRI); 42770b57cec5SDimitry Andric SOff->setReg(SGPR); 42780b57cec5SDimitry Andric } 42790b57cec5SDimitry Andric } 42800b57cec5SDimitry Andric 42810b57cec5SDimitry Andric void SIInstrInfo::legalizeGenericOperand(MachineBasicBlock &InsertMBB, 42820b57cec5SDimitry Andric MachineBasicBlock::iterator I, 42830b57cec5SDimitry Andric const TargetRegisterClass *DstRC, 42840b57cec5SDimitry Andric MachineOperand &Op, 42850b57cec5SDimitry Andric MachineRegisterInfo &MRI, 42860b57cec5SDimitry Andric const DebugLoc &DL) const { 42878bcb0991SDimitry Andric Register OpReg = Op.getReg(); 42880b57cec5SDimitry Andric unsigned OpSubReg = Op.getSubReg(); 42890b57cec5SDimitry Andric 42900b57cec5SDimitry Andric const TargetRegisterClass *OpRC = RI.getSubClassWithSubReg( 42910b57cec5SDimitry Andric RI.getRegClassForReg(MRI, OpReg), OpSubReg); 42920b57cec5SDimitry Andric 42930b57cec5SDimitry Andric // Check if operand is already the correct register class. 42940b57cec5SDimitry Andric if (DstRC == OpRC) 42950b57cec5SDimitry Andric return; 42960b57cec5SDimitry Andric 42978bcb0991SDimitry Andric Register DstReg = MRI.createVirtualRegister(DstRC); 42980b57cec5SDimitry Andric MachineInstr *Copy = 42990b57cec5SDimitry Andric BuildMI(InsertMBB, I, DL, get(AMDGPU::COPY), DstReg).add(Op); 43000b57cec5SDimitry Andric 43010b57cec5SDimitry Andric Op.setReg(DstReg); 43020b57cec5SDimitry Andric Op.setSubReg(0); 43030b57cec5SDimitry Andric 43040b57cec5SDimitry Andric MachineInstr *Def = MRI.getVRegDef(OpReg); 43050b57cec5SDimitry Andric if (!Def) 43060b57cec5SDimitry Andric return; 43070b57cec5SDimitry Andric 43080b57cec5SDimitry Andric // Try to eliminate the copy if it is copying an immediate value. 43098bcb0991SDimitry Andric if (Def->isMoveImmediate() && DstRC != &AMDGPU::VReg_1RegClass) 43100b57cec5SDimitry Andric FoldImmediate(*Copy, *Def, OpReg, &MRI); 43118bcb0991SDimitry Andric 43128bcb0991SDimitry Andric bool ImpDef = Def->isImplicitDef(); 43138bcb0991SDimitry Andric while (!ImpDef && Def && Def->isCopy()) { 43148bcb0991SDimitry Andric if (Def->getOperand(1).getReg().isPhysical()) 43158bcb0991SDimitry Andric break; 43168bcb0991SDimitry Andric Def = MRI.getUniqueVRegDef(Def->getOperand(1).getReg()); 43178bcb0991SDimitry Andric ImpDef = Def && Def->isImplicitDef(); 43188bcb0991SDimitry Andric } 43198bcb0991SDimitry Andric if (!RI.isSGPRClass(DstRC) && !Copy->readsRegister(AMDGPU::EXEC, &RI) && 43208bcb0991SDimitry Andric !ImpDef) 43218bcb0991SDimitry Andric Copy->addOperand(MachineOperand::CreateReg(AMDGPU::EXEC, false, true)); 43220b57cec5SDimitry Andric } 43230b57cec5SDimitry Andric 43240b57cec5SDimitry Andric // Emit the actual waterfall loop, executing the wrapped instruction for each 43250b57cec5SDimitry Andric // unique value of \p Rsrc across all lanes. In the best case we execute 1 43260b57cec5SDimitry Andric // iteration, in the worst case we execute 64 (once per lane). 43270b57cec5SDimitry Andric static void 43280b57cec5SDimitry Andric emitLoadSRsrcFromVGPRLoop(const SIInstrInfo &TII, MachineRegisterInfo &MRI, 43290b57cec5SDimitry Andric MachineBasicBlock &OrigBB, MachineBasicBlock &LoopBB, 43300b57cec5SDimitry Andric const DebugLoc &DL, MachineOperand &Rsrc) { 43310b57cec5SDimitry Andric MachineFunction &MF = *OrigBB.getParent(); 43320b57cec5SDimitry Andric const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>(); 43330b57cec5SDimitry Andric const SIRegisterInfo *TRI = ST.getRegisterInfo(); 43340b57cec5SDimitry Andric unsigned Exec = ST.isWave32() ? AMDGPU::EXEC_LO : AMDGPU::EXEC; 43350b57cec5SDimitry Andric unsigned SaveExecOpc = 43360b57cec5SDimitry Andric ST.isWave32() ? AMDGPU::S_AND_SAVEEXEC_B32 : AMDGPU::S_AND_SAVEEXEC_B64; 43370b57cec5SDimitry Andric unsigned XorTermOpc = 43380b57cec5SDimitry Andric ST.isWave32() ? AMDGPU::S_XOR_B32_term : AMDGPU::S_XOR_B64_term; 43390b57cec5SDimitry Andric unsigned AndOpc = 43400b57cec5SDimitry Andric ST.isWave32() ? AMDGPU::S_AND_B32 : AMDGPU::S_AND_B64; 43410b57cec5SDimitry Andric const auto *BoolXExecRC = TRI->getRegClass(AMDGPU::SReg_1_XEXECRegClassID); 43420b57cec5SDimitry Andric 43430b57cec5SDimitry Andric MachineBasicBlock::iterator I = LoopBB.begin(); 43440b57cec5SDimitry Andric 43458bcb0991SDimitry Andric Register VRsrc = Rsrc.getReg(); 43460b57cec5SDimitry Andric unsigned VRsrcUndef = getUndefRegState(Rsrc.isUndef()); 43470b57cec5SDimitry Andric 43488bcb0991SDimitry Andric Register SaveExec = MRI.createVirtualRegister(BoolXExecRC); 43498bcb0991SDimitry Andric Register CondReg0 = MRI.createVirtualRegister(BoolXExecRC); 43508bcb0991SDimitry Andric Register CondReg1 = MRI.createVirtualRegister(BoolXExecRC); 43518bcb0991SDimitry Andric Register AndCond = MRI.createVirtualRegister(BoolXExecRC); 43528bcb0991SDimitry Andric Register SRsrcSub0 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass); 43538bcb0991SDimitry Andric Register SRsrcSub1 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass); 43548bcb0991SDimitry Andric Register SRsrcSub2 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass); 43558bcb0991SDimitry Andric Register SRsrcSub3 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass); 43568bcb0991SDimitry Andric Register SRsrc = MRI.createVirtualRegister(&AMDGPU::SGPR_128RegClass); 43570b57cec5SDimitry Andric 43580b57cec5SDimitry Andric // Beginning of the loop, read the next Rsrc variant. 43590b57cec5SDimitry Andric BuildMI(LoopBB, I, DL, TII.get(AMDGPU::V_READFIRSTLANE_B32), SRsrcSub0) 43600b57cec5SDimitry Andric .addReg(VRsrc, VRsrcUndef, AMDGPU::sub0); 43610b57cec5SDimitry Andric BuildMI(LoopBB, I, DL, TII.get(AMDGPU::V_READFIRSTLANE_B32), SRsrcSub1) 43620b57cec5SDimitry Andric .addReg(VRsrc, VRsrcUndef, AMDGPU::sub1); 43630b57cec5SDimitry Andric BuildMI(LoopBB, I, DL, TII.get(AMDGPU::V_READFIRSTLANE_B32), SRsrcSub2) 43640b57cec5SDimitry Andric .addReg(VRsrc, VRsrcUndef, AMDGPU::sub2); 43650b57cec5SDimitry Andric BuildMI(LoopBB, I, DL, TII.get(AMDGPU::V_READFIRSTLANE_B32), SRsrcSub3) 43660b57cec5SDimitry Andric .addReg(VRsrc, VRsrcUndef, AMDGPU::sub3); 43670b57cec5SDimitry Andric 43680b57cec5SDimitry Andric BuildMI(LoopBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), SRsrc) 43690b57cec5SDimitry Andric .addReg(SRsrcSub0) 43700b57cec5SDimitry Andric .addImm(AMDGPU::sub0) 43710b57cec5SDimitry Andric .addReg(SRsrcSub1) 43720b57cec5SDimitry Andric .addImm(AMDGPU::sub1) 43730b57cec5SDimitry Andric .addReg(SRsrcSub2) 43740b57cec5SDimitry Andric .addImm(AMDGPU::sub2) 43750b57cec5SDimitry Andric .addReg(SRsrcSub3) 43760b57cec5SDimitry Andric .addImm(AMDGPU::sub3); 43770b57cec5SDimitry Andric 43780b57cec5SDimitry Andric // Update Rsrc operand to use the SGPR Rsrc. 43790b57cec5SDimitry Andric Rsrc.setReg(SRsrc); 43800b57cec5SDimitry Andric Rsrc.setIsKill(true); 43810b57cec5SDimitry Andric 43820b57cec5SDimitry Andric // Identify all lanes with identical Rsrc operands in their VGPRs. 43830b57cec5SDimitry Andric BuildMI(LoopBB, I, DL, TII.get(AMDGPU::V_CMP_EQ_U64_e64), CondReg0) 43840b57cec5SDimitry Andric .addReg(SRsrc, 0, AMDGPU::sub0_sub1) 43850b57cec5SDimitry Andric .addReg(VRsrc, 0, AMDGPU::sub0_sub1); 43860b57cec5SDimitry Andric BuildMI(LoopBB, I, DL, TII.get(AMDGPU::V_CMP_EQ_U64_e64), CondReg1) 43870b57cec5SDimitry Andric .addReg(SRsrc, 0, AMDGPU::sub2_sub3) 43880b57cec5SDimitry Andric .addReg(VRsrc, 0, AMDGPU::sub2_sub3); 43890b57cec5SDimitry Andric BuildMI(LoopBB, I, DL, TII.get(AndOpc), AndCond) 43900b57cec5SDimitry Andric .addReg(CondReg0) 43910b57cec5SDimitry Andric .addReg(CondReg1); 43920b57cec5SDimitry Andric 43930b57cec5SDimitry Andric MRI.setSimpleHint(SaveExec, AndCond); 43940b57cec5SDimitry Andric 43950b57cec5SDimitry Andric // Update EXEC to matching lanes, saving original to SaveExec. 43960b57cec5SDimitry Andric BuildMI(LoopBB, I, DL, TII.get(SaveExecOpc), SaveExec) 43970b57cec5SDimitry Andric .addReg(AndCond, RegState::Kill); 43980b57cec5SDimitry Andric 43990b57cec5SDimitry Andric // The original instruction is here; we insert the terminators after it. 44000b57cec5SDimitry Andric I = LoopBB.end(); 44010b57cec5SDimitry Andric 44020b57cec5SDimitry Andric // Update EXEC, switch all done bits to 0 and all todo bits to 1. 44030b57cec5SDimitry Andric BuildMI(LoopBB, I, DL, TII.get(XorTermOpc), Exec) 44040b57cec5SDimitry Andric .addReg(Exec) 44050b57cec5SDimitry Andric .addReg(SaveExec); 44060b57cec5SDimitry Andric BuildMI(LoopBB, I, DL, TII.get(AMDGPU::S_CBRANCH_EXECNZ)).addMBB(&LoopBB); 44070b57cec5SDimitry Andric } 44080b57cec5SDimitry Andric 44090b57cec5SDimitry Andric // Build a waterfall loop around \p MI, replacing the VGPR \p Rsrc register 44100b57cec5SDimitry Andric // with SGPRs by iterating over all unique values across all lanes. 44110b57cec5SDimitry Andric static void loadSRsrcFromVGPR(const SIInstrInfo &TII, MachineInstr &MI, 44120b57cec5SDimitry Andric MachineOperand &Rsrc, MachineDominatorTree *MDT) { 44130b57cec5SDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 44140b57cec5SDimitry Andric MachineFunction &MF = *MBB.getParent(); 44150b57cec5SDimitry Andric const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>(); 44160b57cec5SDimitry Andric const SIRegisterInfo *TRI = ST.getRegisterInfo(); 44170b57cec5SDimitry Andric MachineRegisterInfo &MRI = MF.getRegInfo(); 44180b57cec5SDimitry Andric MachineBasicBlock::iterator I(&MI); 44190b57cec5SDimitry Andric const DebugLoc &DL = MI.getDebugLoc(); 44200b57cec5SDimitry Andric unsigned Exec = ST.isWave32() ? AMDGPU::EXEC_LO : AMDGPU::EXEC; 44210b57cec5SDimitry Andric unsigned MovExecOpc = ST.isWave32() ? AMDGPU::S_MOV_B32 : AMDGPU::S_MOV_B64; 44220b57cec5SDimitry Andric const auto *BoolXExecRC = TRI->getRegClass(AMDGPU::SReg_1_XEXECRegClassID); 44230b57cec5SDimitry Andric 44248bcb0991SDimitry Andric Register SaveExec = MRI.createVirtualRegister(BoolXExecRC); 44250b57cec5SDimitry Andric 44260b57cec5SDimitry Andric // Save the EXEC mask 44270b57cec5SDimitry Andric BuildMI(MBB, I, DL, TII.get(MovExecOpc), SaveExec).addReg(Exec); 44280b57cec5SDimitry Andric 44290b57cec5SDimitry Andric // Killed uses in the instruction we are waterfalling around will be 44300b57cec5SDimitry Andric // incorrect due to the added control-flow. 44310b57cec5SDimitry Andric for (auto &MO : MI.uses()) { 44320b57cec5SDimitry Andric if (MO.isReg() && MO.isUse()) { 44330b57cec5SDimitry Andric MRI.clearKillFlags(MO.getReg()); 44340b57cec5SDimitry Andric } 44350b57cec5SDimitry Andric } 44360b57cec5SDimitry Andric 44370b57cec5SDimitry Andric // To insert the loop we need to split the block. Move everything after this 44380b57cec5SDimitry Andric // point to a new block, and insert a new empty block between the two. 44390b57cec5SDimitry Andric MachineBasicBlock *LoopBB = MF.CreateMachineBasicBlock(); 44400b57cec5SDimitry Andric MachineBasicBlock *RemainderBB = MF.CreateMachineBasicBlock(); 44410b57cec5SDimitry Andric MachineFunction::iterator MBBI(MBB); 44420b57cec5SDimitry Andric ++MBBI; 44430b57cec5SDimitry Andric 44440b57cec5SDimitry Andric MF.insert(MBBI, LoopBB); 44450b57cec5SDimitry Andric MF.insert(MBBI, RemainderBB); 44460b57cec5SDimitry Andric 44470b57cec5SDimitry Andric LoopBB->addSuccessor(LoopBB); 44480b57cec5SDimitry Andric LoopBB->addSuccessor(RemainderBB); 44490b57cec5SDimitry Andric 44500b57cec5SDimitry Andric // Move MI to the LoopBB, and the remainder of the block to RemainderBB. 44510b57cec5SDimitry Andric MachineBasicBlock::iterator J = I++; 44520b57cec5SDimitry Andric RemainderBB->transferSuccessorsAndUpdatePHIs(&MBB); 44530b57cec5SDimitry Andric RemainderBB->splice(RemainderBB->begin(), &MBB, I, MBB.end()); 44540b57cec5SDimitry Andric LoopBB->splice(LoopBB->begin(), &MBB, J); 44550b57cec5SDimitry Andric 44560b57cec5SDimitry Andric MBB.addSuccessor(LoopBB); 44570b57cec5SDimitry Andric 44580b57cec5SDimitry Andric // Update dominators. We know that MBB immediately dominates LoopBB, that 44590b57cec5SDimitry Andric // LoopBB immediately dominates RemainderBB, and that RemainderBB immediately 44600b57cec5SDimitry Andric // dominates all of the successors transferred to it from MBB that MBB used 4461*480093f4SDimitry Andric // to properly dominate. 44620b57cec5SDimitry Andric if (MDT) { 44630b57cec5SDimitry Andric MDT->addNewBlock(LoopBB, &MBB); 44640b57cec5SDimitry Andric MDT->addNewBlock(RemainderBB, LoopBB); 44650b57cec5SDimitry Andric for (auto &Succ : RemainderBB->successors()) { 4466*480093f4SDimitry Andric if (MDT->properlyDominates(&MBB, Succ)) { 44670b57cec5SDimitry Andric MDT->changeImmediateDominator(Succ, RemainderBB); 44680b57cec5SDimitry Andric } 44690b57cec5SDimitry Andric } 44700b57cec5SDimitry Andric } 44710b57cec5SDimitry Andric 44720b57cec5SDimitry Andric emitLoadSRsrcFromVGPRLoop(TII, MRI, MBB, *LoopBB, DL, Rsrc); 44730b57cec5SDimitry Andric 44740b57cec5SDimitry Andric // Restore the EXEC mask 44750b57cec5SDimitry Andric MachineBasicBlock::iterator First = RemainderBB->begin(); 44760b57cec5SDimitry Andric BuildMI(*RemainderBB, First, DL, TII.get(MovExecOpc), Exec).addReg(SaveExec); 44770b57cec5SDimitry Andric } 44780b57cec5SDimitry Andric 44790b57cec5SDimitry Andric // Extract pointer from Rsrc and return a zero-value Rsrc replacement. 44800b57cec5SDimitry Andric static std::tuple<unsigned, unsigned> 44810b57cec5SDimitry Andric extractRsrcPtr(const SIInstrInfo &TII, MachineInstr &MI, MachineOperand &Rsrc) { 44820b57cec5SDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 44830b57cec5SDimitry Andric MachineFunction &MF = *MBB.getParent(); 44840b57cec5SDimitry Andric MachineRegisterInfo &MRI = MF.getRegInfo(); 44850b57cec5SDimitry Andric 44860b57cec5SDimitry Andric // Extract the ptr from the resource descriptor. 44870b57cec5SDimitry Andric unsigned RsrcPtr = 44880b57cec5SDimitry Andric TII.buildExtractSubReg(MI, MRI, Rsrc, &AMDGPU::VReg_128RegClass, 44890b57cec5SDimitry Andric AMDGPU::sub0_sub1, &AMDGPU::VReg_64RegClass); 44900b57cec5SDimitry Andric 44910b57cec5SDimitry Andric // Create an empty resource descriptor 44928bcb0991SDimitry Andric Register Zero64 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass); 44938bcb0991SDimitry Andric Register SRsrcFormatLo = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass); 44948bcb0991SDimitry Andric Register SRsrcFormatHi = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass); 44958bcb0991SDimitry Andric Register NewSRsrc = MRI.createVirtualRegister(&AMDGPU::SGPR_128RegClass); 44960b57cec5SDimitry Andric uint64_t RsrcDataFormat = TII.getDefaultRsrcDataFormat(); 44970b57cec5SDimitry Andric 44980b57cec5SDimitry Andric // Zero64 = 0 44990b57cec5SDimitry Andric BuildMI(MBB, MI, MI.getDebugLoc(), TII.get(AMDGPU::S_MOV_B64), Zero64) 45000b57cec5SDimitry Andric .addImm(0); 45010b57cec5SDimitry Andric 45020b57cec5SDimitry Andric // SRsrcFormatLo = RSRC_DATA_FORMAT{31-0} 45030b57cec5SDimitry Andric BuildMI(MBB, MI, MI.getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), SRsrcFormatLo) 45040b57cec5SDimitry Andric .addImm(RsrcDataFormat & 0xFFFFFFFF); 45050b57cec5SDimitry Andric 45060b57cec5SDimitry Andric // SRsrcFormatHi = RSRC_DATA_FORMAT{63-32} 45070b57cec5SDimitry Andric BuildMI(MBB, MI, MI.getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), SRsrcFormatHi) 45080b57cec5SDimitry Andric .addImm(RsrcDataFormat >> 32); 45090b57cec5SDimitry Andric 45100b57cec5SDimitry Andric // NewSRsrc = {Zero64, SRsrcFormat} 45110b57cec5SDimitry Andric BuildMI(MBB, MI, MI.getDebugLoc(), TII.get(AMDGPU::REG_SEQUENCE), NewSRsrc) 45120b57cec5SDimitry Andric .addReg(Zero64) 45130b57cec5SDimitry Andric .addImm(AMDGPU::sub0_sub1) 45140b57cec5SDimitry Andric .addReg(SRsrcFormatLo) 45150b57cec5SDimitry Andric .addImm(AMDGPU::sub2) 45160b57cec5SDimitry Andric .addReg(SRsrcFormatHi) 45170b57cec5SDimitry Andric .addImm(AMDGPU::sub3); 45180b57cec5SDimitry Andric 45190b57cec5SDimitry Andric return std::make_tuple(RsrcPtr, NewSRsrc); 45200b57cec5SDimitry Andric } 45210b57cec5SDimitry Andric 45220b57cec5SDimitry Andric void SIInstrInfo::legalizeOperands(MachineInstr &MI, 45230b57cec5SDimitry Andric MachineDominatorTree *MDT) const { 45240b57cec5SDimitry Andric MachineFunction &MF = *MI.getParent()->getParent(); 45250b57cec5SDimitry Andric MachineRegisterInfo &MRI = MF.getRegInfo(); 45260b57cec5SDimitry Andric 45270b57cec5SDimitry Andric // Legalize VOP2 45280b57cec5SDimitry Andric if (isVOP2(MI) || isVOPC(MI)) { 45290b57cec5SDimitry Andric legalizeOperandsVOP2(MRI, MI); 45300b57cec5SDimitry Andric return; 45310b57cec5SDimitry Andric } 45320b57cec5SDimitry Andric 45330b57cec5SDimitry Andric // Legalize VOP3 45340b57cec5SDimitry Andric if (isVOP3(MI)) { 45350b57cec5SDimitry Andric legalizeOperandsVOP3(MRI, MI); 45360b57cec5SDimitry Andric return; 45370b57cec5SDimitry Andric } 45380b57cec5SDimitry Andric 45390b57cec5SDimitry Andric // Legalize SMRD 45400b57cec5SDimitry Andric if (isSMRD(MI)) { 45410b57cec5SDimitry Andric legalizeOperandsSMRD(MRI, MI); 45420b57cec5SDimitry Andric return; 45430b57cec5SDimitry Andric } 45440b57cec5SDimitry Andric 45450b57cec5SDimitry Andric // Legalize REG_SEQUENCE and PHI 45460b57cec5SDimitry Andric // The register class of the operands much be the same type as the register 45470b57cec5SDimitry Andric // class of the output. 45480b57cec5SDimitry Andric if (MI.getOpcode() == AMDGPU::PHI) { 45490b57cec5SDimitry Andric const TargetRegisterClass *RC = nullptr, *SRC = nullptr, *VRC = nullptr; 45500b57cec5SDimitry Andric for (unsigned i = 1, e = MI.getNumOperands(); i != e; i += 2) { 45510b57cec5SDimitry Andric if (!MI.getOperand(i).isReg() || 45528bcb0991SDimitry Andric !Register::isVirtualRegister(MI.getOperand(i).getReg())) 45530b57cec5SDimitry Andric continue; 45540b57cec5SDimitry Andric const TargetRegisterClass *OpRC = 45550b57cec5SDimitry Andric MRI.getRegClass(MI.getOperand(i).getReg()); 45560b57cec5SDimitry Andric if (RI.hasVectorRegisters(OpRC)) { 45570b57cec5SDimitry Andric VRC = OpRC; 45580b57cec5SDimitry Andric } else { 45590b57cec5SDimitry Andric SRC = OpRC; 45600b57cec5SDimitry Andric } 45610b57cec5SDimitry Andric } 45620b57cec5SDimitry Andric 45630b57cec5SDimitry Andric // If any of the operands are VGPR registers, then they all most be 45640b57cec5SDimitry Andric // otherwise we will create illegal VGPR->SGPR copies when legalizing 45650b57cec5SDimitry Andric // them. 45660b57cec5SDimitry Andric if (VRC || !RI.isSGPRClass(getOpRegClass(MI, 0))) { 45670b57cec5SDimitry Andric if (!VRC) { 45680b57cec5SDimitry Andric assert(SRC); 45698bcb0991SDimitry Andric if (getOpRegClass(MI, 0) == &AMDGPU::VReg_1RegClass) { 45708bcb0991SDimitry Andric VRC = &AMDGPU::VReg_1RegClass; 45718bcb0991SDimitry Andric } else 45728bcb0991SDimitry Andric VRC = RI.hasAGPRs(getOpRegClass(MI, 0)) 45738bcb0991SDimitry Andric ? RI.getEquivalentAGPRClass(SRC) 45740b57cec5SDimitry Andric : RI.getEquivalentVGPRClass(SRC); 45758bcb0991SDimitry Andric } else { 45768bcb0991SDimitry Andric VRC = RI.hasAGPRs(getOpRegClass(MI, 0)) 45778bcb0991SDimitry Andric ? RI.getEquivalentAGPRClass(VRC) 45788bcb0991SDimitry Andric : RI.getEquivalentVGPRClass(VRC); 45790b57cec5SDimitry Andric } 45800b57cec5SDimitry Andric RC = VRC; 45810b57cec5SDimitry Andric } else { 45820b57cec5SDimitry Andric RC = SRC; 45830b57cec5SDimitry Andric } 45840b57cec5SDimitry Andric 45850b57cec5SDimitry Andric // Update all the operands so they have the same type. 45860b57cec5SDimitry Andric for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) { 45870b57cec5SDimitry Andric MachineOperand &Op = MI.getOperand(I); 45888bcb0991SDimitry Andric if (!Op.isReg() || !Register::isVirtualRegister(Op.getReg())) 45890b57cec5SDimitry Andric continue; 45900b57cec5SDimitry Andric 45910b57cec5SDimitry Andric // MI is a PHI instruction. 45920b57cec5SDimitry Andric MachineBasicBlock *InsertBB = MI.getOperand(I + 1).getMBB(); 45930b57cec5SDimitry Andric MachineBasicBlock::iterator Insert = InsertBB->getFirstTerminator(); 45940b57cec5SDimitry Andric 45950b57cec5SDimitry Andric // Avoid creating no-op copies with the same src and dst reg class. These 45960b57cec5SDimitry Andric // confuse some of the machine passes. 45970b57cec5SDimitry Andric legalizeGenericOperand(*InsertBB, Insert, RC, Op, MRI, MI.getDebugLoc()); 45980b57cec5SDimitry Andric } 45990b57cec5SDimitry Andric } 46000b57cec5SDimitry Andric 46010b57cec5SDimitry Andric // REG_SEQUENCE doesn't really require operand legalization, but if one has a 46020b57cec5SDimitry Andric // VGPR dest type and SGPR sources, insert copies so all operands are 46030b57cec5SDimitry Andric // VGPRs. This seems to help operand folding / the register coalescer. 46040b57cec5SDimitry Andric if (MI.getOpcode() == AMDGPU::REG_SEQUENCE) { 46050b57cec5SDimitry Andric MachineBasicBlock *MBB = MI.getParent(); 46060b57cec5SDimitry Andric const TargetRegisterClass *DstRC = getOpRegClass(MI, 0); 46070b57cec5SDimitry Andric if (RI.hasVGPRs(DstRC)) { 46080b57cec5SDimitry Andric // Update all the operands so they are VGPR register classes. These may 46090b57cec5SDimitry Andric // not be the same register class because REG_SEQUENCE supports mixing 46100b57cec5SDimitry Andric // subregister index types e.g. sub0_sub1 + sub2 + sub3 46110b57cec5SDimitry Andric for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) { 46120b57cec5SDimitry Andric MachineOperand &Op = MI.getOperand(I); 46138bcb0991SDimitry Andric if (!Op.isReg() || !Register::isVirtualRegister(Op.getReg())) 46140b57cec5SDimitry Andric continue; 46150b57cec5SDimitry Andric 46160b57cec5SDimitry Andric const TargetRegisterClass *OpRC = MRI.getRegClass(Op.getReg()); 46170b57cec5SDimitry Andric const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(OpRC); 46180b57cec5SDimitry Andric if (VRC == OpRC) 46190b57cec5SDimitry Andric continue; 46200b57cec5SDimitry Andric 46210b57cec5SDimitry Andric legalizeGenericOperand(*MBB, MI, VRC, Op, MRI, MI.getDebugLoc()); 46220b57cec5SDimitry Andric Op.setIsKill(); 46230b57cec5SDimitry Andric } 46240b57cec5SDimitry Andric } 46250b57cec5SDimitry Andric 46260b57cec5SDimitry Andric return; 46270b57cec5SDimitry Andric } 46280b57cec5SDimitry Andric 46290b57cec5SDimitry Andric // Legalize INSERT_SUBREG 46300b57cec5SDimitry Andric // src0 must have the same register class as dst 46310b57cec5SDimitry Andric if (MI.getOpcode() == AMDGPU::INSERT_SUBREG) { 46328bcb0991SDimitry Andric Register Dst = MI.getOperand(0).getReg(); 46338bcb0991SDimitry Andric Register Src0 = MI.getOperand(1).getReg(); 46340b57cec5SDimitry Andric const TargetRegisterClass *DstRC = MRI.getRegClass(Dst); 46350b57cec5SDimitry Andric const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0); 46360b57cec5SDimitry Andric if (DstRC != Src0RC) { 46370b57cec5SDimitry Andric MachineBasicBlock *MBB = MI.getParent(); 46380b57cec5SDimitry Andric MachineOperand &Op = MI.getOperand(1); 46390b57cec5SDimitry Andric legalizeGenericOperand(*MBB, MI, DstRC, Op, MRI, MI.getDebugLoc()); 46400b57cec5SDimitry Andric } 46410b57cec5SDimitry Andric return; 46420b57cec5SDimitry Andric } 46430b57cec5SDimitry Andric 46440b57cec5SDimitry Andric // Legalize SI_INIT_M0 46450b57cec5SDimitry Andric if (MI.getOpcode() == AMDGPU::SI_INIT_M0) { 46460b57cec5SDimitry Andric MachineOperand &Src = MI.getOperand(0); 46470b57cec5SDimitry Andric if (Src.isReg() && RI.hasVectorRegisters(MRI.getRegClass(Src.getReg()))) 46480b57cec5SDimitry Andric Src.setReg(readlaneVGPRToSGPR(Src.getReg(), MI, MRI)); 46490b57cec5SDimitry Andric return; 46500b57cec5SDimitry Andric } 46510b57cec5SDimitry Andric 46520b57cec5SDimitry Andric // Legalize MIMG and MUBUF/MTBUF for shaders. 46530b57cec5SDimitry Andric // 46540b57cec5SDimitry Andric // Shaders only generate MUBUF/MTBUF instructions via intrinsics or via 46550b57cec5SDimitry Andric // scratch memory access. In both cases, the legalization never involves 46560b57cec5SDimitry Andric // conversion to the addr64 form. 46570b57cec5SDimitry Andric if (isMIMG(MI) || 46580b57cec5SDimitry Andric (AMDGPU::isShader(MF.getFunction().getCallingConv()) && 46590b57cec5SDimitry Andric (isMUBUF(MI) || isMTBUF(MI)))) { 46600b57cec5SDimitry Andric MachineOperand *SRsrc = getNamedOperand(MI, AMDGPU::OpName::srsrc); 46610b57cec5SDimitry Andric if (SRsrc && !RI.isSGPRClass(MRI.getRegClass(SRsrc->getReg()))) { 46620b57cec5SDimitry Andric unsigned SGPR = readlaneVGPRToSGPR(SRsrc->getReg(), MI, MRI); 46630b57cec5SDimitry Andric SRsrc->setReg(SGPR); 46640b57cec5SDimitry Andric } 46650b57cec5SDimitry Andric 46660b57cec5SDimitry Andric MachineOperand *SSamp = getNamedOperand(MI, AMDGPU::OpName::ssamp); 46670b57cec5SDimitry Andric if (SSamp && !RI.isSGPRClass(MRI.getRegClass(SSamp->getReg()))) { 46680b57cec5SDimitry Andric unsigned SGPR = readlaneVGPRToSGPR(SSamp->getReg(), MI, MRI); 46690b57cec5SDimitry Andric SSamp->setReg(SGPR); 46700b57cec5SDimitry Andric } 46710b57cec5SDimitry Andric return; 46720b57cec5SDimitry Andric } 46730b57cec5SDimitry Andric 46740b57cec5SDimitry Andric // Legalize MUBUF* instructions. 46750b57cec5SDimitry Andric int RsrcIdx = 46760b57cec5SDimitry Andric AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::srsrc); 46770b57cec5SDimitry Andric if (RsrcIdx != -1) { 46780b57cec5SDimitry Andric // We have an MUBUF instruction 46790b57cec5SDimitry Andric MachineOperand *Rsrc = &MI.getOperand(RsrcIdx); 46800b57cec5SDimitry Andric unsigned RsrcRC = get(MI.getOpcode()).OpInfo[RsrcIdx].RegClass; 46810b57cec5SDimitry Andric if (RI.getCommonSubClass(MRI.getRegClass(Rsrc->getReg()), 46820b57cec5SDimitry Andric RI.getRegClass(RsrcRC))) { 46830b57cec5SDimitry Andric // The operands are legal. 46840b57cec5SDimitry Andric // FIXME: We may need to legalize operands besided srsrc. 46850b57cec5SDimitry Andric return; 46860b57cec5SDimitry Andric } 46870b57cec5SDimitry Andric 46880b57cec5SDimitry Andric // Legalize a VGPR Rsrc. 46890b57cec5SDimitry Andric // 46900b57cec5SDimitry Andric // If the instruction is _ADDR64, we can avoid a waterfall by extracting 46910b57cec5SDimitry Andric // the base pointer from the VGPR Rsrc, adding it to the VAddr, then using 46920b57cec5SDimitry Andric // a zero-value SRsrc. 46930b57cec5SDimitry Andric // 46940b57cec5SDimitry Andric // If the instruction is _OFFSET (both idxen and offen disabled), and we 46950b57cec5SDimitry Andric // support ADDR64 instructions, we can convert to ADDR64 and do the same as 46960b57cec5SDimitry Andric // above. 46970b57cec5SDimitry Andric // 46980b57cec5SDimitry Andric // Otherwise we are on non-ADDR64 hardware, and/or we have 46990b57cec5SDimitry Andric // idxen/offen/bothen and we fall back to a waterfall loop. 47000b57cec5SDimitry Andric 47010b57cec5SDimitry Andric MachineBasicBlock &MBB = *MI.getParent(); 47020b57cec5SDimitry Andric 47030b57cec5SDimitry Andric MachineOperand *VAddr = getNamedOperand(MI, AMDGPU::OpName::vaddr); 47040b57cec5SDimitry Andric if (VAddr && AMDGPU::getIfAddr64Inst(MI.getOpcode()) != -1) { 47050b57cec5SDimitry Andric // This is already an ADDR64 instruction so we need to add the pointer 47060b57cec5SDimitry Andric // extracted from the resource descriptor to the current value of VAddr. 47078bcb0991SDimitry Andric Register NewVAddrLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 47088bcb0991SDimitry Andric Register NewVAddrHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 47098bcb0991SDimitry Andric Register NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass); 47100b57cec5SDimitry Andric 47110b57cec5SDimitry Andric const auto *BoolXExecRC = RI.getRegClass(AMDGPU::SReg_1_XEXECRegClassID); 47128bcb0991SDimitry Andric Register CondReg0 = MRI.createVirtualRegister(BoolXExecRC); 47138bcb0991SDimitry Andric Register CondReg1 = MRI.createVirtualRegister(BoolXExecRC); 47140b57cec5SDimitry Andric 47150b57cec5SDimitry Andric unsigned RsrcPtr, NewSRsrc; 47160b57cec5SDimitry Andric std::tie(RsrcPtr, NewSRsrc) = extractRsrcPtr(*this, MI, *Rsrc); 47170b57cec5SDimitry Andric 47180b57cec5SDimitry Andric // NewVaddrLo = RsrcPtr:sub0 + VAddr:sub0 47190b57cec5SDimitry Andric const DebugLoc &DL = MI.getDebugLoc(); 47200b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e64), NewVAddrLo) 47210b57cec5SDimitry Andric .addDef(CondReg0) 47220b57cec5SDimitry Andric .addReg(RsrcPtr, 0, AMDGPU::sub0) 47230b57cec5SDimitry Andric .addReg(VAddr->getReg(), 0, AMDGPU::sub0) 47240b57cec5SDimitry Andric .addImm(0); 47250b57cec5SDimitry Andric 47260b57cec5SDimitry Andric // NewVaddrHi = RsrcPtr:sub1 + VAddr:sub1 47270b57cec5SDimitry Andric BuildMI(MBB, MI, DL, get(AMDGPU::V_ADDC_U32_e64), NewVAddrHi) 47280b57cec5SDimitry Andric .addDef(CondReg1, RegState::Dead) 47290b57cec5SDimitry Andric .addReg(RsrcPtr, 0, AMDGPU::sub1) 47300b57cec5SDimitry Andric .addReg(VAddr->getReg(), 0, AMDGPU::sub1) 47310b57cec5SDimitry Andric .addReg(CondReg0, RegState::Kill) 47320b57cec5SDimitry Andric .addImm(0); 47330b57cec5SDimitry Andric 47340b57cec5SDimitry Andric // NewVaddr = {NewVaddrHi, NewVaddrLo} 47350b57cec5SDimitry Andric BuildMI(MBB, MI, MI.getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewVAddr) 47360b57cec5SDimitry Andric .addReg(NewVAddrLo) 47370b57cec5SDimitry Andric .addImm(AMDGPU::sub0) 47380b57cec5SDimitry Andric .addReg(NewVAddrHi) 47390b57cec5SDimitry Andric .addImm(AMDGPU::sub1); 47400b57cec5SDimitry Andric 47410b57cec5SDimitry Andric VAddr->setReg(NewVAddr); 47420b57cec5SDimitry Andric Rsrc->setReg(NewSRsrc); 47430b57cec5SDimitry Andric } else if (!VAddr && ST.hasAddr64()) { 47440b57cec5SDimitry Andric // This instructions is the _OFFSET variant, so we need to convert it to 47450b57cec5SDimitry Andric // ADDR64. 47460b57cec5SDimitry Andric assert(MBB.getParent()->getSubtarget<GCNSubtarget>().getGeneration() 47470b57cec5SDimitry Andric < AMDGPUSubtarget::VOLCANIC_ISLANDS && 47480b57cec5SDimitry Andric "FIXME: Need to emit flat atomics here"); 47490b57cec5SDimitry Andric 47500b57cec5SDimitry Andric unsigned RsrcPtr, NewSRsrc; 47510b57cec5SDimitry Andric std::tie(RsrcPtr, NewSRsrc) = extractRsrcPtr(*this, MI, *Rsrc); 47520b57cec5SDimitry Andric 47538bcb0991SDimitry Andric Register NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass); 47540b57cec5SDimitry Andric MachineOperand *VData = getNamedOperand(MI, AMDGPU::OpName::vdata); 47550b57cec5SDimitry Andric MachineOperand *Offset = getNamedOperand(MI, AMDGPU::OpName::offset); 47560b57cec5SDimitry Andric MachineOperand *SOffset = getNamedOperand(MI, AMDGPU::OpName::soffset); 47570b57cec5SDimitry Andric unsigned Addr64Opcode = AMDGPU::getAddr64Inst(MI.getOpcode()); 47580b57cec5SDimitry Andric 47590b57cec5SDimitry Andric // Atomics rith return have have an additional tied operand and are 47600b57cec5SDimitry Andric // missing some of the special bits. 47610b57cec5SDimitry Andric MachineOperand *VDataIn = getNamedOperand(MI, AMDGPU::OpName::vdata_in); 47620b57cec5SDimitry Andric MachineInstr *Addr64; 47630b57cec5SDimitry Andric 47640b57cec5SDimitry Andric if (!VDataIn) { 47650b57cec5SDimitry Andric // Regular buffer load / store. 47660b57cec5SDimitry Andric MachineInstrBuilder MIB = 47670b57cec5SDimitry Andric BuildMI(MBB, MI, MI.getDebugLoc(), get(Addr64Opcode)) 47680b57cec5SDimitry Andric .add(*VData) 47690b57cec5SDimitry Andric .addReg(NewVAddr) 47700b57cec5SDimitry Andric .addReg(NewSRsrc) 47710b57cec5SDimitry Andric .add(*SOffset) 47720b57cec5SDimitry Andric .add(*Offset); 47730b57cec5SDimitry Andric 47740b57cec5SDimitry Andric // Atomics do not have this operand. 47750b57cec5SDimitry Andric if (const MachineOperand *GLC = 47760b57cec5SDimitry Andric getNamedOperand(MI, AMDGPU::OpName::glc)) { 47770b57cec5SDimitry Andric MIB.addImm(GLC->getImm()); 47780b57cec5SDimitry Andric } 47790b57cec5SDimitry Andric if (const MachineOperand *DLC = 47800b57cec5SDimitry Andric getNamedOperand(MI, AMDGPU::OpName::dlc)) { 47810b57cec5SDimitry Andric MIB.addImm(DLC->getImm()); 47820b57cec5SDimitry Andric } 47830b57cec5SDimitry Andric 47840b57cec5SDimitry Andric MIB.addImm(getNamedImmOperand(MI, AMDGPU::OpName::slc)); 47850b57cec5SDimitry Andric 47860b57cec5SDimitry Andric if (const MachineOperand *TFE = 47870b57cec5SDimitry Andric getNamedOperand(MI, AMDGPU::OpName::tfe)) { 47880b57cec5SDimitry Andric MIB.addImm(TFE->getImm()); 47890b57cec5SDimitry Andric } 47900b57cec5SDimitry Andric 47918bcb0991SDimitry Andric MIB.addImm(getNamedImmOperand(MI, AMDGPU::OpName::swz)); 47928bcb0991SDimitry Andric 47930b57cec5SDimitry Andric MIB.cloneMemRefs(MI); 47940b57cec5SDimitry Andric Addr64 = MIB; 47950b57cec5SDimitry Andric } else { 47960b57cec5SDimitry Andric // Atomics with return. 47970b57cec5SDimitry Andric Addr64 = BuildMI(MBB, MI, MI.getDebugLoc(), get(Addr64Opcode)) 47980b57cec5SDimitry Andric .add(*VData) 47990b57cec5SDimitry Andric .add(*VDataIn) 48000b57cec5SDimitry Andric .addReg(NewVAddr) 48010b57cec5SDimitry Andric .addReg(NewSRsrc) 48020b57cec5SDimitry Andric .add(*SOffset) 48030b57cec5SDimitry Andric .add(*Offset) 48040b57cec5SDimitry Andric .addImm(getNamedImmOperand(MI, AMDGPU::OpName::slc)) 48050b57cec5SDimitry Andric .cloneMemRefs(MI); 48060b57cec5SDimitry Andric } 48070b57cec5SDimitry Andric 48080b57cec5SDimitry Andric MI.removeFromParent(); 48090b57cec5SDimitry Andric 48100b57cec5SDimitry Andric // NewVaddr = {NewVaddrHi, NewVaddrLo} 48110b57cec5SDimitry Andric BuildMI(MBB, Addr64, Addr64->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), 48120b57cec5SDimitry Andric NewVAddr) 48130b57cec5SDimitry Andric .addReg(RsrcPtr, 0, AMDGPU::sub0) 48140b57cec5SDimitry Andric .addImm(AMDGPU::sub0) 48150b57cec5SDimitry Andric .addReg(RsrcPtr, 0, AMDGPU::sub1) 48160b57cec5SDimitry Andric .addImm(AMDGPU::sub1); 48170b57cec5SDimitry Andric } else { 48180b57cec5SDimitry Andric // This is another variant; legalize Rsrc with waterfall loop from VGPRs 48190b57cec5SDimitry Andric // to SGPRs. 48200b57cec5SDimitry Andric loadSRsrcFromVGPR(*this, MI, *Rsrc, MDT); 48210b57cec5SDimitry Andric } 48220b57cec5SDimitry Andric } 48230b57cec5SDimitry Andric } 48240b57cec5SDimitry Andric 48250b57cec5SDimitry Andric void SIInstrInfo::moveToVALU(MachineInstr &TopInst, 48260b57cec5SDimitry Andric MachineDominatorTree *MDT) const { 48270b57cec5SDimitry Andric SetVectorType Worklist; 48280b57cec5SDimitry Andric Worklist.insert(&TopInst); 48290b57cec5SDimitry Andric 48300b57cec5SDimitry Andric while (!Worklist.empty()) { 48310b57cec5SDimitry Andric MachineInstr &Inst = *Worklist.pop_back_val(); 48320b57cec5SDimitry Andric MachineBasicBlock *MBB = Inst.getParent(); 48330b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo(); 48340b57cec5SDimitry Andric 48350b57cec5SDimitry Andric unsigned Opcode = Inst.getOpcode(); 48360b57cec5SDimitry Andric unsigned NewOpcode = getVALUOp(Inst); 48370b57cec5SDimitry Andric 48380b57cec5SDimitry Andric // Handle some special cases 48390b57cec5SDimitry Andric switch (Opcode) { 48400b57cec5SDimitry Andric default: 48410b57cec5SDimitry Andric break; 48420b57cec5SDimitry Andric case AMDGPU::S_ADD_U64_PSEUDO: 48430b57cec5SDimitry Andric case AMDGPU::S_SUB_U64_PSEUDO: 48440b57cec5SDimitry Andric splitScalar64BitAddSub(Worklist, Inst, MDT); 48450b57cec5SDimitry Andric Inst.eraseFromParent(); 48460b57cec5SDimitry Andric continue; 48470b57cec5SDimitry Andric case AMDGPU::S_ADD_I32: 48480b57cec5SDimitry Andric case AMDGPU::S_SUB_I32: 48490b57cec5SDimitry Andric // FIXME: The u32 versions currently selected use the carry. 48500b57cec5SDimitry Andric if (moveScalarAddSub(Worklist, Inst, MDT)) 48510b57cec5SDimitry Andric continue; 48520b57cec5SDimitry Andric 48530b57cec5SDimitry Andric // Default handling 48540b57cec5SDimitry Andric break; 48550b57cec5SDimitry Andric case AMDGPU::S_AND_B64: 48560b57cec5SDimitry Andric splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_AND_B32, MDT); 48570b57cec5SDimitry Andric Inst.eraseFromParent(); 48580b57cec5SDimitry Andric continue; 48590b57cec5SDimitry Andric 48600b57cec5SDimitry Andric case AMDGPU::S_OR_B64: 48610b57cec5SDimitry Andric splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_OR_B32, MDT); 48620b57cec5SDimitry Andric Inst.eraseFromParent(); 48630b57cec5SDimitry Andric continue; 48640b57cec5SDimitry Andric 48650b57cec5SDimitry Andric case AMDGPU::S_XOR_B64: 48660b57cec5SDimitry Andric splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_XOR_B32, MDT); 48670b57cec5SDimitry Andric Inst.eraseFromParent(); 48680b57cec5SDimitry Andric continue; 48690b57cec5SDimitry Andric 48700b57cec5SDimitry Andric case AMDGPU::S_NAND_B64: 48710b57cec5SDimitry Andric splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_NAND_B32, MDT); 48720b57cec5SDimitry Andric Inst.eraseFromParent(); 48730b57cec5SDimitry Andric continue; 48740b57cec5SDimitry Andric 48750b57cec5SDimitry Andric case AMDGPU::S_NOR_B64: 48760b57cec5SDimitry Andric splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_NOR_B32, MDT); 48770b57cec5SDimitry Andric Inst.eraseFromParent(); 48780b57cec5SDimitry Andric continue; 48790b57cec5SDimitry Andric 48800b57cec5SDimitry Andric case AMDGPU::S_XNOR_B64: 48810b57cec5SDimitry Andric if (ST.hasDLInsts()) 48820b57cec5SDimitry Andric splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_XNOR_B32, MDT); 48830b57cec5SDimitry Andric else 48840b57cec5SDimitry Andric splitScalar64BitXnor(Worklist, Inst, MDT); 48850b57cec5SDimitry Andric Inst.eraseFromParent(); 48860b57cec5SDimitry Andric continue; 48870b57cec5SDimitry Andric 48880b57cec5SDimitry Andric case AMDGPU::S_ANDN2_B64: 48890b57cec5SDimitry Andric splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_ANDN2_B32, MDT); 48900b57cec5SDimitry Andric Inst.eraseFromParent(); 48910b57cec5SDimitry Andric continue; 48920b57cec5SDimitry Andric 48930b57cec5SDimitry Andric case AMDGPU::S_ORN2_B64: 48940b57cec5SDimitry Andric splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::S_ORN2_B32, MDT); 48950b57cec5SDimitry Andric Inst.eraseFromParent(); 48960b57cec5SDimitry Andric continue; 48970b57cec5SDimitry Andric 48980b57cec5SDimitry Andric case AMDGPU::S_NOT_B64: 48990b57cec5SDimitry Andric splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::S_NOT_B32); 49000b57cec5SDimitry Andric Inst.eraseFromParent(); 49010b57cec5SDimitry Andric continue; 49020b57cec5SDimitry Andric 49030b57cec5SDimitry Andric case AMDGPU::S_BCNT1_I32_B64: 49040b57cec5SDimitry Andric splitScalar64BitBCNT(Worklist, Inst); 49050b57cec5SDimitry Andric Inst.eraseFromParent(); 49060b57cec5SDimitry Andric continue; 49070b57cec5SDimitry Andric 49080b57cec5SDimitry Andric case AMDGPU::S_BFE_I64: 49090b57cec5SDimitry Andric splitScalar64BitBFE(Worklist, Inst); 49100b57cec5SDimitry Andric Inst.eraseFromParent(); 49110b57cec5SDimitry Andric continue; 49120b57cec5SDimitry Andric 49130b57cec5SDimitry Andric case AMDGPU::S_LSHL_B32: 49140b57cec5SDimitry Andric if (ST.hasOnlyRevVALUShifts()) { 49150b57cec5SDimitry Andric NewOpcode = AMDGPU::V_LSHLREV_B32_e64; 49160b57cec5SDimitry Andric swapOperands(Inst); 49170b57cec5SDimitry Andric } 49180b57cec5SDimitry Andric break; 49190b57cec5SDimitry Andric case AMDGPU::S_ASHR_I32: 49200b57cec5SDimitry Andric if (ST.hasOnlyRevVALUShifts()) { 49210b57cec5SDimitry Andric NewOpcode = AMDGPU::V_ASHRREV_I32_e64; 49220b57cec5SDimitry Andric swapOperands(Inst); 49230b57cec5SDimitry Andric } 49240b57cec5SDimitry Andric break; 49250b57cec5SDimitry Andric case AMDGPU::S_LSHR_B32: 49260b57cec5SDimitry Andric if (ST.hasOnlyRevVALUShifts()) { 49270b57cec5SDimitry Andric NewOpcode = AMDGPU::V_LSHRREV_B32_e64; 49280b57cec5SDimitry Andric swapOperands(Inst); 49290b57cec5SDimitry Andric } 49300b57cec5SDimitry Andric break; 49310b57cec5SDimitry Andric case AMDGPU::S_LSHL_B64: 49320b57cec5SDimitry Andric if (ST.hasOnlyRevVALUShifts()) { 49330b57cec5SDimitry Andric NewOpcode = AMDGPU::V_LSHLREV_B64; 49340b57cec5SDimitry Andric swapOperands(Inst); 49350b57cec5SDimitry Andric } 49360b57cec5SDimitry Andric break; 49370b57cec5SDimitry Andric case AMDGPU::S_ASHR_I64: 49380b57cec5SDimitry Andric if (ST.hasOnlyRevVALUShifts()) { 49390b57cec5SDimitry Andric NewOpcode = AMDGPU::V_ASHRREV_I64; 49400b57cec5SDimitry Andric swapOperands(Inst); 49410b57cec5SDimitry Andric } 49420b57cec5SDimitry Andric break; 49430b57cec5SDimitry Andric case AMDGPU::S_LSHR_B64: 49440b57cec5SDimitry Andric if (ST.hasOnlyRevVALUShifts()) { 49450b57cec5SDimitry Andric NewOpcode = AMDGPU::V_LSHRREV_B64; 49460b57cec5SDimitry Andric swapOperands(Inst); 49470b57cec5SDimitry Andric } 49480b57cec5SDimitry Andric break; 49490b57cec5SDimitry Andric 49500b57cec5SDimitry Andric case AMDGPU::S_ABS_I32: 49510b57cec5SDimitry Andric lowerScalarAbs(Worklist, Inst); 49520b57cec5SDimitry Andric Inst.eraseFromParent(); 49530b57cec5SDimitry Andric continue; 49540b57cec5SDimitry Andric 49550b57cec5SDimitry Andric case AMDGPU::S_CBRANCH_SCC0: 49560b57cec5SDimitry Andric case AMDGPU::S_CBRANCH_SCC1: 49570b57cec5SDimitry Andric // Clear unused bits of vcc 49580b57cec5SDimitry Andric if (ST.isWave32()) 49590b57cec5SDimitry Andric BuildMI(*MBB, Inst, Inst.getDebugLoc(), get(AMDGPU::S_AND_B32), 49600b57cec5SDimitry Andric AMDGPU::VCC_LO) 49610b57cec5SDimitry Andric .addReg(AMDGPU::EXEC_LO) 49620b57cec5SDimitry Andric .addReg(AMDGPU::VCC_LO); 49630b57cec5SDimitry Andric else 49640b57cec5SDimitry Andric BuildMI(*MBB, Inst, Inst.getDebugLoc(), get(AMDGPU::S_AND_B64), 49650b57cec5SDimitry Andric AMDGPU::VCC) 49660b57cec5SDimitry Andric .addReg(AMDGPU::EXEC) 49670b57cec5SDimitry Andric .addReg(AMDGPU::VCC); 49680b57cec5SDimitry Andric break; 49690b57cec5SDimitry Andric 49700b57cec5SDimitry Andric case AMDGPU::S_BFE_U64: 49710b57cec5SDimitry Andric case AMDGPU::S_BFM_B64: 49720b57cec5SDimitry Andric llvm_unreachable("Moving this op to VALU not implemented"); 49730b57cec5SDimitry Andric 49740b57cec5SDimitry Andric case AMDGPU::S_PACK_LL_B32_B16: 49750b57cec5SDimitry Andric case AMDGPU::S_PACK_LH_B32_B16: 49760b57cec5SDimitry Andric case AMDGPU::S_PACK_HH_B32_B16: 49770b57cec5SDimitry Andric movePackToVALU(Worklist, MRI, Inst); 49780b57cec5SDimitry Andric Inst.eraseFromParent(); 49790b57cec5SDimitry Andric continue; 49800b57cec5SDimitry Andric 49810b57cec5SDimitry Andric case AMDGPU::S_XNOR_B32: 49820b57cec5SDimitry Andric lowerScalarXnor(Worklist, Inst); 49830b57cec5SDimitry Andric Inst.eraseFromParent(); 49840b57cec5SDimitry Andric continue; 49850b57cec5SDimitry Andric 49860b57cec5SDimitry Andric case AMDGPU::S_NAND_B32: 49870b57cec5SDimitry Andric splitScalarNotBinop(Worklist, Inst, AMDGPU::S_AND_B32); 49880b57cec5SDimitry Andric Inst.eraseFromParent(); 49890b57cec5SDimitry Andric continue; 49900b57cec5SDimitry Andric 49910b57cec5SDimitry Andric case AMDGPU::S_NOR_B32: 49920b57cec5SDimitry Andric splitScalarNotBinop(Worklist, Inst, AMDGPU::S_OR_B32); 49930b57cec5SDimitry Andric Inst.eraseFromParent(); 49940b57cec5SDimitry Andric continue; 49950b57cec5SDimitry Andric 49960b57cec5SDimitry Andric case AMDGPU::S_ANDN2_B32: 49970b57cec5SDimitry Andric splitScalarBinOpN2(Worklist, Inst, AMDGPU::S_AND_B32); 49980b57cec5SDimitry Andric Inst.eraseFromParent(); 49990b57cec5SDimitry Andric continue; 50000b57cec5SDimitry Andric 50010b57cec5SDimitry Andric case AMDGPU::S_ORN2_B32: 50020b57cec5SDimitry Andric splitScalarBinOpN2(Worklist, Inst, AMDGPU::S_OR_B32); 50030b57cec5SDimitry Andric Inst.eraseFromParent(); 50040b57cec5SDimitry Andric continue; 50050b57cec5SDimitry Andric } 50060b57cec5SDimitry Andric 50070b57cec5SDimitry Andric if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) { 50080b57cec5SDimitry Andric // We cannot move this instruction to the VALU, so we should try to 50090b57cec5SDimitry Andric // legalize its operands instead. 50100b57cec5SDimitry Andric legalizeOperands(Inst, MDT); 50110b57cec5SDimitry Andric continue; 50120b57cec5SDimitry Andric } 50130b57cec5SDimitry Andric 50140b57cec5SDimitry Andric // Use the new VALU Opcode. 50150b57cec5SDimitry Andric const MCInstrDesc &NewDesc = get(NewOpcode); 50160b57cec5SDimitry Andric Inst.setDesc(NewDesc); 50170b57cec5SDimitry Andric 50180b57cec5SDimitry Andric // Remove any references to SCC. Vector instructions can't read from it, and 50190b57cec5SDimitry Andric // We're just about to add the implicit use / defs of VCC, and we don't want 50200b57cec5SDimitry Andric // both. 50210b57cec5SDimitry Andric for (unsigned i = Inst.getNumOperands() - 1; i > 0; --i) { 50220b57cec5SDimitry Andric MachineOperand &Op = Inst.getOperand(i); 50230b57cec5SDimitry Andric if (Op.isReg() && Op.getReg() == AMDGPU::SCC) { 50240b57cec5SDimitry Andric // Only propagate through live-def of SCC. 50250b57cec5SDimitry Andric if (Op.isDef() && !Op.isDead()) 50260b57cec5SDimitry Andric addSCCDefUsersToVALUWorklist(Op, Inst, Worklist); 50270b57cec5SDimitry Andric Inst.RemoveOperand(i); 50280b57cec5SDimitry Andric } 50290b57cec5SDimitry Andric } 50300b57cec5SDimitry Andric 50310b57cec5SDimitry Andric if (Opcode == AMDGPU::S_SEXT_I32_I8 || Opcode == AMDGPU::S_SEXT_I32_I16) { 50320b57cec5SDimitry Andric // We are converting these to a BFE, so we need to add the missing 50330b57cec5SDimitry Andric // operands for the size and offset. 50340b57cec5SDimitry Andric unsigned Size = (Opcode == AMDGPU::S_SEXT_I32_I8) ? 8 : 16; 50350b57cec5SDimitry Andric Inst.addOperand(MachineOperand::CreateImm(0)); 50360b57cec5SDimitry Andric Inst.addOperand(MachineOperand::CreateImm(Size)); 50370b57cec5SDimitry Andric 50380b57cec5SDimitry Andric } else if (Opcode == AMDGPU::S_BCNT1_I32_B32) { 50390b57cec5SDimitry Andric // The VALU version adds the second operand to the result, so insert an 50400b57cec5SDimitry Andric // extra 0 operand. 50410b57cec5SDimitry Andric Inst.addOperand(MachineOperand::CreateImm(0)); 50420b57cec5SDimitry Andric } 50430b57cec5SDimitry Andric 50440b57cec5SDimitry Andric Inst.addImplicitDefUseOperands(*Inst.getParent()->getParent()); 50450b57cec5SDimitry Andric fixImplicitOperands(Inst); 50460b57cec5SDimitry Andric 50470b57cec5SDimitry Andric if (Opcode == AMDGPU::S_BFE_I32 || Opcode == AMDGPU::S_BFE_U32) { 50480b57cec5SDimitry Andric const MachineOperand &OffsetWidthOp = Inst.getOperand(2); 50490b57cec5SDimitry Andric // If we need to move this to VGPRs, we need to unpack the second operand 50500b57cec5SDimitry Andric // back into the 2 separate ones for bit offset and width. 50510b57cec5SDimitry Andric assert(OffsetWidthOp.isImm() && 50520b57cec5SDimitry Andric "Scalar BFE is only implemented for constant width and offset"); 50530b57cec5SDimitry Andric uint32_t Imm = OffsetWidthOp.getImm(); 50540b57cec5SDimitry Andric 50550b57cec5SDimitry Andric uint32_t Offset = Imm & 0x3f; // Extract bits [5:0]. 50560b57cec5SDimitry Andric uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16]. 50570b57cec5SDimitry Andric Inst.RemoveOperand(2); // Remove old immediate. 50580b57cec5SDimitry Andric Inst.addOperand(MachineOperand::CreateImm(Offset)); 50590b57cec5SDimitry Andric Inst.addOperand(MachineOperand::CreateImm(BitWidth)); 50600b57cec5SDimitry Andric } 50610b57cec5SDimitry Andric 50620b57cec5SDimitry Andric bool HasDst = Inst.getOperand(0).isReg() && Inst.getOperand(0).isDef(); 50630b57cec5SDimitry Andric unsigned NewDstReg = AMDGPU::NoRegister; 50640b57cec5SDimitry Andric if (HasDst) { 50658bcb0991SDimitry Andric Register DstReg = Inst.getOperand(0).getReg(); 50668bcb0991SDimitry Andric if (Register::isPhysicalRegister(DstReg)) 50670b57cec5SDimitry Andric continue; 50680b57cec5SDimitry Andric 50690b57cec5SDimitry Andric // Update the destination register class. 50700b57cec5SDimitry Andric const TargetRegisterClass *NewDstRC = getDestEquivalentVGPRClass(Inst); 50710b57cec5SDimitry Andric if (!NewDstRC) 50720b57cec5SDimitry Andric continue; 50730b57cec5SDimitry Andric 50740b57cec5SDimitry Andric if (Inst.isCopy() && 50758bcb0991SDimitry Andric Register::isVirtualRegister(Inst.getOperand(1).getReg()) && 50760b57cec5SDimitry Andric NewDstRC == RI.getRegClassForReg(MRI, Inst.getOperand(1).getReg())) { 50770b57cec5SDimitry Andric // Instead of creating a copy where src and dst are the same register 50780b57cec5SDimitry Andric // class, we just replace all uses of dst with src. These kinds of 50790b57cec5SDimitry Andric // copies interfere with the heuristics MachineSink uses to decide 50800b57cec5SDimitry Andric // whether or not to split a critical edge. Since the pass assumes 50810b57cec5SDimitry Andric // that copies will end up as machine instructions and not be 50820b57cec5SDimitry Andric // eliminated. 50830b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(DstReg, MRI, Worklist); 50840b57cec5SDimitry Andric MRI.replaceRegWith(DstReg, Inst.getOperand(1).getReg()); 50850b57cec5SDimitry Andric MRI.clearKillFlags(Inst.getOperand(1).getReg()); 50860b57cec5SDimitry Andric Inst.getOperand(0).setReg(DstReg); 50870b57cec5SDimitry Andric 50880b57cec5SDimitry Andric // Make sure we don't leave around a dead VGPR->SGPR copy. Normally 50890b57cec5SDimitry Andric // these are deleted later, but at -O0 it would leave a suspicious 50900b57cec5SDimitry Andric // looking illegal copy of an undef register. 50910b57cec5SDimitry Andric for (unsigned I = Inst.getNumOperands() - 1; I != 0; --I) 50920b57cec5SDimitry Andric Inst.RemoveOperand(I); 50930b57cec5SDimitry Andric Inst.setDesc(get(AMDGPU::IMPLICIT_DEF)); 50940b57cec5SDimitry Andric continue; 50950b57cec5SDimitry Andric } 50960b57cec5SDimitry Andric 50970b57cec5SDimitry Andric NewDstReg = MRI.createVirtualRegister(NewDstRC); 50980b57cec5SDimitry Andric MRI.replaceRegWith(DstReg, NewDstReg); 50990b57cec5SDimitry Andric } 51000b57cec5SDimitry Andric 51010b57cec5SDimitry Andric // Legalize the operands 51020b57cec5SDimitry Andric legalizeOperands(Inst, MDT); 51030b57cec5SDimitry Andric 51040b57cec5SDimitry Andric if (HasDst) 51050b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(NewDstReg, MRI, Worklist); 51060b57cec5SDimitry Andric } 51070b57cec5SDimitry Andric } 51080b57cec5SDimitry Andric 51090b57cec5SDimitry Andric // Add/sub require special handling to deal with carry outs. 51100b57cec5SDimitry Andric bool SIInstrInfo::moveScalarAddSub(SetVectorType &Worklist, MachineInstr &Inst, 51110b57cec5SDimitry Andric MachineDominatorTree *MDT) const { 51120b57cec5SDimitry Andric if (ST.hasAddNoCarry()) { 51130b57cec5SDimitry Andric // Assume there is no user of scc since we don't select this in that case. 51140b57cec5SDimitry Andric // Since scc isn't used, it doesn't really matter if the i32 or u32 variant 51150b57cec5SDimitry Andric // is used. 51160b57cec5SDimitry Andric 51170b57cec5SDimitry Andric MachineBasicBlock &MBB = *Inst.getParent(); 51180b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 51190b57cec5SDimitry Andric 51208bcb0991SDimitry Andric Register OldDstReg = Inst.getOperand(0).getReg(); 51218bcb0991SDimitry Andric Register ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 51220b57cec5SDimitry Andric 51230b57cec5SDimitry Andric unsigned Opc = Inst.getOpcode(); 51240b57cec5SDimitry Andric assert(Opc == AMDGPU::S_ADD_I32 || Opc == AMDGPU::S_SUB_I32); 51250b57cec5SDimitry Andric 51260b57cec5SDimitry Andric unsigned NewOpc = Opc == AMDGPU::S_ADD_I32 ? 51270b57cec5SDimitry Andric AMDGPU::V_ADD_U32_e64 : AMDGPU::V_SUB_U32_e64; 51280b57cec5SDimitry Andric 51290b57cec5SDimitry Andric assert(Inst.getOperand(3).getReg() == AMDGPU::SCC); 51300b57cec5SDimitry Andric Inst.RemoveOperand(3); 51310b57cec5SDimitry Andric 51320b57cec5SDimitry Andric Inst.setDesc(get(NewOpc)); 51330b57cec5SDimitry Andric Inst.addOperand(MachineOperand::CreateImm(0)); // clamp bit 51340b57cec5SDimitry Andric Inst.addImplicitDefUseOperands(*MBB.getParent()); 51350b57cec5SDimitry Andric MRI.replaceRegWith(OldDstReg, ResultReg); 51360b57cec5SDimitry Andric legalizeOperands(Inst, MDT); 51370b57cec5SDimitry Andric 51380b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist); 51390b57cec5SDimitry Andric return true; 51400b57cec5SDimitry Andric } 51410b57cec5SDimitry Andric 51420b57cec5SDimitry Andric return false; 51430b57cec5SDimitry Andric } 51440b57cec5SDimitry Andric 51450b57cec5SDimitry Andric void SIInstrInfo::lowerScalarAbs(SetVectorType &Worklist, 51460b57cec5SDimitry Andric MachineInstr &Inst) const { 51470b57cec5SDimitry Andric MachineBasicBlock &MBB = *Inst.getParent(); 51480b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 51490b57cec5SDimitry Andric MachineBasicBlock::iterator MII = Inst; 51500b57cec5SDimitry Andric DebugLoc DL = Inst.getDebugLoc(); 51510b57cec5SDimitry Andric 51520b57cec5SDimitry Andric MachineOperand &Dest = Inst.getOperand(0); 51530b57cec5SDimitry Andric MachineOperand &Src = Inst.getOperand(1); 51548bcb0991SDimitry Andric Register TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 51558bcb0991SDimitry Andric Register ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 51560b57cec5SDimitry Andric 51570b57cec5SDimitry Andric unsigned SubOp = ST.hasAddNoCarry() ? 51580b57cec5SDimitry Andric AMDGPU::V_SUB_U32_e32 : AMDGPU::V_SUB_I32_e32; 51590b57cec5SDimitry Andric 51600b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(SubOp), TmpReg) 51610b57cec5SDimitry Andric .addImm(0) 51620b57cec5SDimitry Andric .addReg(Src.getReg()); 51630b57cec5SDimitry Andric 51640b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(AMDGPU::V_MAX_I32_e64), ResultReg) 51650b57cec5SDimitry Andric .addReg(Src.getReg()) 51660b57cec5SDimitry Andric .addReg(TmpReg); 51670b57cec5SDimitry Andric 51680b57cec5SDimitry Andric MRI.replaceRegWith(Dest.getReg(), ResultReg); 51690b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist); 51700b57cec5SDimitry Andric } 51710b57cec5SDimitry Andric 51720b57cec5SDimitry Andric void SIInstrInfo::lowerScalarXnor(SetVectorType &Worklist, 51730b57cec5SDimitry Andric MachineInstr &Inst) const { 51740b57cec5SDimitry Andric MachineBasicBlock &MBB = *Inst.getParent(); 51750b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 51760b57cec5SDimitry Andric MachineBasicBlock::iterator MII = Inst; 51770b57cec5SDimitry Andric const DebugLoc &DL = Inst.getDebugLoc(); 51780b57cec5SDimitry Andric 51790b57cec5SDimitry Andric MachineOperand &Dest = Inst.getOperand(0); 51800b57cec5SDimitry Andric MachineOperand &Src0 = Inst.getOperand(1); 51810b57cec5SDimitry Andric MachineOperand &Src1 = Inst.getOperand(2); 51820b57cec5SDimitry Andric 51830b57cec5SDimitry Andric if (ST.hasDLInsts()) { 51848bcb0991SDimitry Andric Register NewDest = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 51850b57cec5SDimitry Andric legalizeGenericOperand(MBB, MII, &AMDGPU::VGPR_32RegClass, Src0, MRI, DL); 51860b57cec5SDimitry Andric legalizeGenericOperand(MBB, MII, &AMDGPU::VGPR_32RegClass, Src1, MRI, DL); 51870b57cec5SDimitry Andric 51880b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(AMDGPU::V_XNOR_B32_e64), NewDest) 51890b57cec5SDimitry Andric .add(Src0) 51900b57cec5SDimitry Andric .add(Src1); 51910b57cec5SDimitry Andric 51920b57cec5SDimitry Andric MRI.replaceRegWith(Dest.getReg(), NewDest); 51930b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(NewDest, MRI, Worklist); 51940b57cec5SDimitry Andric } else { 51950b57cec5SDimitry Andric // Using the identity !(x ^ y) == (!x ^ y) == (x ^ !y), we can 51960b57cec5SDimitry Andric // invert either source and then perform the XOR. If either source is a 51970b57cec5SDimitry Andric // scalar register, then we can leave the inversion on the scalar unit to 51980b57cec5SDimitry Andric // acheive a better distrubution of scalar and vector instructions. 51990b57cec5SDimitry Andric bool Src0IsSGPR = Src0.isReg() && 52000b57cec5SDimitry Andric RI.isSGPRClass(MRI.getRegClass(Src0.getReg())); 52010b57cec5SDimitry Andric bool Src1IsSGPR = Src1.isReg() && 52020b57cec5SDimitry Andric RI.isSGPRClass(MRI.getRegClass(Src1.getReg())); 52030b57cec5SDimitry Andric MachineInstr *Xor; 52048bcb0991SDimitry Andric Register Temp = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass); 52058bcb0991SDimitry Andric Register NewDest = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass); 52060b57cec5SDimitry Andric 52070b57cec5SDimitry Andric // Build a pair of scalar instructions and add them to the work list. 52080b57cec5SDimitry Andric // The next iteration over the work list will lower these to the vector 52090b57cec5SDimitry Andric // unit as necessary. 52100b57cec5SDimitry Andric if (Src0IsSGPR) { 52110b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(AMDGPU::S_NOT_B32), Temp).add(Src0); 52120b57cec5SDimitry Andric Xor = BuildMI(MBB, MII, DL, get(AMDGPU::S_XOR_B32), NewDest) 52130b57cec5SDimitry Andric .addReg(Temp) 52140b57cec5SDimitry Andric .add(Src1); 52150b57cec5SDimitry Andric } else if (Src1IsSGPR) { 52160b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(AMDGPU::S_NOT_B32), Temp).add(Src1); 52170b57cec5SDimitry Andric Xor = BuildMI(MBB, MII, DL, get(AMDGPU::S_XOR_B32), NewDest) 52180b57cec5SDimitry Andric .add(Src0) 52190b57cec5SDimitry Andric .addReg(Temp); 52200b57cec5SDimitry Andric } else { 52210b57cec5SDimitry Andric Xor = BuildMI(MBB, MII, DL, get(AMDGPU::S_XOR_B32), Temp) 52220b57cec5SDimitry Andric .add(Src0) 52230b57cec5SDimitry Andric .add(Src1); 52240b57cec5SDimitry Andric MachineInstr *Not = 52250b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(AMDGPU::S_NOT_B32), NewDest).addReg(Temp); 52260b57cec5SDimitry Andric Worklist.insert(Not); 52270b57cec5SDimitry Andric } 52280b57cec5SDimitry Andric 52290b57cec5SDimitry Andric MRI.replaceRegWith(Dest.getReg(), NewDest); 52300b57cec5SDimitry Andric 52310b57cec5SDimitry Andric Worklist.insert(Xor); 52320b57cec5SDimitry Andric 52330b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(NewDest, MRI, Worklist); 52340b57cec5SDimitry Andric } 52350b57cec5SDimitry Andric } 52360b57cec5SDimitry Andric 52370b57cec5SDimitry Andric void SIInstrInfo::splitScalarNotBinop(SetVectorType &Worklist, 52380b57cec5SDimitry Andric MachineInstr &Inst, 52390b57cec5SDimitry Andric unsigned Opcode) const { 52400b57cec5SDimitry Andric MachineBasicBlock &MBB = *Inst.getParent(); 52410b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 52420b57cec5SDimitry Andric MachineBasicBlock::iterator MII = Inst; 52430b57cec5SDimitry Andric const DebugLoc &DL = Inst.getDebugLoc(); 52440b57cec5SDimitry Andric 52450b57cec5SDimitry Andric MachineOperand &Dest = Inst.getOperand(0); 52460b57cec5SDimitry Andric MachineOperand &Src0 = Inst.getOperand(1); 52470b57cec5SDimitry Andric MachineOperand &Src1 = Inst.getOperand(2); 52480b57cec5SDimitry Andric 52498bcb0991SDimitry Andric Register NewDest = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass); 52508bcb0991SDimitry Andric Register Interm = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass); 52510b57cec5SDimitry Andric 52520b57cec5SDimitry Andric MachineInstr &Op = *BuildMI(MBB, MII, DL, get(Opcode), Interm) 52530b57cec5SDimitry Andric .add(Src0) 52540b57cec5SDimitry Andric .add(Src1); 52550b57cec5SDimitry Andric 52560b57cec5SDimitry Andric MachineInstr &Not = *BuildMI(MBB, MII, DL, get(AMDGPU::S_NOT_B32), NewDest) 52570b57cec5SDimitry Andric .addReg(Interm); 52580b57cec5SDimitry Andric 52590b57cec5SDimitry Andric Worklist.insert(&Op); 52600b57cec5SDimitry Andric Worklist.insert(&Not); 52610b57cec5SDimitry Andric 52620b57cec5SDimitry Andric MRI.replaceRegWith(Dest.getReg(), NewDest); 52630b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(NewDest, MRI, Worklist); 52640b57cec5SDimitry Andric } 52650b57cec5SDimitry Andric 52660b57cec5SDimitry Andric void SIInstrInfo::splitScalarBinOpN2(SetVectorType& Worklist, 52670b57cec5SDimitry Andric MachineInstr &Inst, 52680b57cec5SDimitry Andric unsigned Opcode) const { 52690b57cec5SDimitry Andric MachineBasicBlock &MBB = *Inst.getParent(); 52700b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 52710b57cec5SDimitry Andric MachineBasicBlock::iterator MII = Inst; 52720b57cec5SDimitry Andric const DebugLoc &DL = Inst.getDebugLoc(); 52730b57cec5SDimitry Andric 52740b57cec5SDimitry Andric MachineOperand &Dest = Inst.getOperand(0); 52750b57cec5SDimitry Andric MachineOperand &Src0 = Inst.getOperand(1); 52760b57cec5SDimitry Andric MachineOperand &Src1 = Inst.getOperand(2); 52770b57cec5SDimitry Andric 52788bcb0991SDimitry Andric Register NewDest = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass); 52798bcb0991SDimitry Andric Register Interm = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass); 52800b57cec5SDimitry Andric 52810b57cec5SDimitry Andric MachineInstr &Not = *BuildMI(MBB, MII, DL, get(AMDGPU::S_NOT_B32), Interm) 52820b57cec5SDimitry Andric .add(Src1); 52830b57cec5SDimitry Andric 52840b57cec5SDimitry Andric MachineInstr &Op = *BuildMI(MBB, MII, DL, get(Opcode), NewDest) 52850b57cec5SDimitry Andric .add(Src0) 52860b57cec5SDimitry Andric .addReg(Interm); 52870b57cec5SDimitry Andric 52880b57cec5SDimitry Andric Worklist.insert(&Not); 52890b57cec5SDimitry Andric Worklist.insert(&Op); 52900b57cec5SDimitry Andric 52910b57cec5SDimitry Andric MRI.replaceRegWith(Dest.getReg(), NewDest); 52920b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(NewDest, MRI, Worklist); 52930b57cec5SDimitry Andric } 52940b57cec5SDimitry Andric 52950b57cec5SDimitry Andric void SIInstrInfo::splitScalar64BitUnaryOp( 52960b57cec5SDimitry Andric SetVectorType &Worklist, MachineInstr &Inst, 52970b57cec5SDimitry Andric unsigned Opcode) const { 52980b57cec5SDimitry Andric MachineBasicBlock &MBB = *Inst.getParent(); 52990b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 53000b57cec5SDimitry Andric 53010b57cec5SDimitry Andric MachineOperand &Dest = Inst.getOperand(0); 53020b57cec5SDimitry Andric MachineOperand &Src0 = Inst.getOperand(1); 53030b57cec5SDimitry Andric DebugLoc DL = Inst.getDebugLoc(); 53040b57cec5SDimitry Andric 53050b57cec5SDimitry Andric MachineBasicBlock::iterator MII = Inst; 53060b57cec5SDimitry Andric 53070b57cec5SDimitry Andric const MCInstrDesc &InstDesc = get(Opcode); 53080b57cec5SDimitry Andric const TargetRegisterClass *Src0RC = Src0.isReg() ? 53090b57cec5SDimitry Andric MRI.getRegClass(Src0.getReg()) : 53100b57cec5SDimitry Andric &AMDGPU::SGPR_32RegClass; 53110b57cec5SDimitry Andric 53120b57cec5SDimitry Andric const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0); 53130b57cec5SDimitry Andric 53140b57cec5SDimitry Andric MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC, 53150b57cec5SDimitry Andric AMDGPU::sub0, Src0SubRC); 53160b57cec5SDimitry Andric 53170b57cec5SDimitry Andric const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg()); 53180b57cec5SDimitry Andric const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC); 53190b57cec5SDimitry Andric const TargetRegisterClass *NewDestSubRC = RI.getSubRegClass(NewDestRC, AMDGPU::sub0); 53200b57cec5SDimitry Andric 53218bcb0991SDimitry Andric Register DestSub0 = MRI.createVirtualRegister(NewDestSubRC); 53220b57cec5SDimitry Andric MachineInstr &LoHalf = *BuildMI(MBB, MII, DL, InstDesc, DestSub0).add(SrcReg0Sub0); 53230b57cec5SDimitry Andric 53240b57cec5SDimitry Andric MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC, 53250b57cec5SDimitry Andric AMDGPU::sub1, Src0SubRC); 53260b57cec5SDimitry Andric 53278bcb0991SDimitry Andric Register DestSub1 = MRI.createVirtualRegister(NewDestSubRC); 53280b57cec5SDimitry Andric MachineInstr &HiHalf = *BuildMI(MBB, MII, DL, InstDesc, DestSub1).add(SrcReg0Sub1); 53290b57cec5SDimitry Andric 53308bcb0991SDimitry Andric Register FullDestReg = MRI.createVirtualRegister(NewDestRC); 53310b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg) 53320b57cec5SDimitry Andric .addReg(DestSub0) 53330b57cec5SDimitry Andric .addImm(AMDGPU::sub0) 53340b57cec5SDimitry Andric .addReg(DestSub1) 53350b57cec5SDimitry Andric .addImm(AMDGPU::sub1); 53360b57cec5SDimitry Andric 53370b57cec5SDimitry Andric MRI.replaceRegWith(Dest.getReg(), FullDestReg); 53380b57cec5SDimitry Andric 53390b57cec5SDimitry Andric Worklist.insert(&LoHalf); 53400b57cec5SDimitry Andric Worklist.insert(&HiHalf); 53410b57cec5SDimitry Andric 53420b57cec5SDimitry Andric // We don't need to legalizeOperands here because for a single operand, src0 53430b57cec5SDimitry Andric // will support any kind of input. 53440b57cec5SDimitry Andric 53450b57cec5SDimitry Andric // Move all users of this moved value. 53460b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist); 53470b57cec5SDimitry Andric } 53480b57cec5SDimitry Andric 53490b57cec5SDimitry Andric void SIInstrInfo::splitScalar64BitAddSub(SetVectorType &Worklist, 53500b57cec5SDimitry Andric MachineInstr &Inst, 53510b57cec5SDimitry Andric MachineDominatorTree *MDT) const { 53520b57cec5SDimitry Andric bool IsAdd = (Inst.getOpcode() == AMDGPU::S_ADD_U64_PSEUDO); 53530b57cec5SDimitry Andric 53540b57cec5SDimitry Andric MachineBasicBlock &MBB = *Inst.getParent(); 53550b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 53560b57cec5SDimitry Andric const auto *CarryRC = RI.getRegClass(AMDGPU::SReg_1_XEXECRegClassID); 53570b57cec5SDimitry Andric 53588bcb0991SDimitry Andric Register FullDestReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass); 53598bcb0991SDimitry Andric Register DestSub0 = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 53608bcb0991SDimitry Andric Register DestSub1 = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 53610b57cec5SDimitry Andric 53628bcb0991SDimitry Andric Register CarryReg = MRI.createVirtualRegister(CarryRC); 53638bcb0991SDimitry Andric Register DeadCarryReg = MRI.createVirtualRegister(CarryRC); 53640b57cec5SDimitry Andric 53650b57cec5SDimitry Andric MachineOperand &Dest = Inst.getOperand(0); 53660b57cec5SDimitry Andric MachineOperand &Src0 = Inst.getOperand(1); 53670b57cec5SDimitry Andric MachineOperand &Src1 = Inst.getOperand(2); 53680b57cec5SDimitry Andric const DebugLoc &DL = Inst.getDebugLoc(); 53690b57cec5SDimitry Andric MachineBasicBlock::iterator MII = Inst; 53700b57cec5SDimitry Andric 53710b57cec5SDimitry Andric const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0.getReg()); 53720b57cec5SDimitry Andric const TargetRegisterClass *Src1RC = MRI.getRegClass(Src1.getReg()); 53730b57cec5SDimitry Andric const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0); 53740b57cec5SDimitry Andric const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0); 53750b57cec5SDimitry Andric 53760b57cec5SDimitry Andric MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC, 53770b57cec5SDimitry Andric AMDGPU::sub0, Src0SubRC); 53780b57cec5SDimitry Andric MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC, 53790b57cec5SDimitry Andric AMDGPU::sub0, Src1SubRC); 53800b57cec5SDimitry Andric 53810b57cec5SDimitry Andric 53820b57cec5SDimitry Andric MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC, 53830b57cec5SDimitry Andric AMDGPU::sub1, Src0SubRC); 53840b57cec5SDimitry Andric MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC, 53850b57cec5SDimitry Andric AMDGPU::sub1, Src1SubRC); 53860b57cec5SDimitry Andric 53870b57cec5SDimitry Andric unsigned LoOpc = IsAdd ? AMDGPU::V_ADD_I32_e64 : AMDGPU::V_SUB_I32_e64; 53880b57cec5SDimitry Andric MachineInstr *LoHalf = 53890b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(LoOpc), DestSub0) 53900b57cec5SDimitry Andric .addReg(CarryReg, RegState::Define) 53910b57cec5SDimitry Andric .add(SrcReg0Sub0) 53920b57cec5SDimitry Andric .add(SrcReg1Sub0) 53930b57cec5SDimitry Andric .addImm(0); // clamp bit 53940b57cec5SDimitry Andric 53950b57cec5SDimitry Andric unsigned HiOpc = IsAdd ? AMDGPU::V_ADDC_U32_e64 : AMDGPU::V_SUBB_U32_e64; 53960b57cec5SDimitry Andric MachineInstr *HiHalf = 53970b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(HiOpc), DestSub1) 53980b57cec5SDimitry Andric .addReg(DeadCarryReg, RegState::Define | RegState::Dead) 53990b57cec5SDimitry Andric .add(SrcReg0Sub1) 54000b57cec5SDimitry Andric .add(SrcReg1Sub1) 54010b57cec5SDimitry Andric .addReg(CarryReg, RegState::Kill) 54020b57cec5SDimitry Andric .addImm(0); // clamp bit 54030b57cec5SDimitry Andric 54040b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg) 54050b57cec5SDimitry Andric .addReg(DestSub0) 54060b57cec5SDimitry Andric .addImm(AMDGPU::sub0) 54070b57cec5SDimitry Andric .addReg(DestSub1) 54080b57cec5SDimitry Andric .addImm(AMDGPU::sub1); 54090b57cec5SDimitry Andric 54100b57cec5SDimitry Andric MRI.replaceRegWith(Dest.getReg(), FullDestReg); 54110b57cec5SDimitry Andric 54120b57cec5SDimitry Andric // Try to legalize the operands in case we need to swap the order to keep it 54130b57cec5SDimitry Andric // valid. 54140b57cec5SDimitry Andric legalizeOperands(*LoHalf, MDT); 54150b57cec5SDimitry Andric legalizeOperands(*HiHalf, MDT); 54160b57cec5SDimitry Andric 54170b57cec5SDimitry Andric // Move all users of this moved vlaue. 54180b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist); 54190b57cec5SDimitry Andric } 54200b57cec5SDimitry Andric 54210b57cec5SDimitry Andric void SIInstrInfo::splitScalar64BitBinaryOp(SetVectorType &Worklist, 54220b57cec5SDimitry Andric MachineInstr &Inst, unsigned Opcode, 54230b57cec5SDimitry Andric MachineDominatorTree *MDT) const { 54240b57cec5SDimitry Andric MachineBasicBlock &MBB = *Inst.getParent(); 54250b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 54260b57cec5SDimitry Andric 54270b57cec5SDimitry Andric MachineOperand &Dest = Inst.getOperand(0); 54280b57cec5SDimitry Andric MachineOperand &Src0 = Inst.getOperand(1); 54290b57cec5SDimitry Andric MachineOperand &Src1 = Inst.getOperand(2); 54300b57cec5SDimitry Andric DebugLoc DL = Inst.getDebugLoc(); 54310b57cec5SDimitry Andric 54320b57cec5SDimitry Andric MachineBasicBlock::iterator MII = Inst; 54330b57cec5SDimitry Andric 54340b57cec5SDimitry Andric const MCInstrDesc &InstDesc = get(Opcode); 54350b57cec5SDimitry Andric const TargetRegisterClass *Src0RC = Src0.isReg() ? 54360b57cec5SDimitry Andric MRI.getRegClass(Src0.getReg()) : 54370b57cec5SDimitry Andric &AMDGPU::SGPR_32RegClass; 54380b57cec5SDimitry Andric 54390b57cec5SDimitry Andric const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0); 54400b57cec5SDimitry Andric const TargetRegisterClass *Src1RC = Src1.isReg() ? 54410b57cec5SDimitry Andric MRI.getRegClass(Src1.getReg()) : 54420b57cec5SDimitry Andric &AMDGPU::SGPR_32RegClass; 54430b57cec5SDimitry Andric 54440b57cec5SDimitry Andric const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0); 54450b57cec5SDimitry Andric 54460b57cec5SDimitry Andric MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC, 54470b57cec5SDimitry Andric AMDGPU::sub0, Src0SubRC); 54480b57cec5SDimitry Andric MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC, 54490b57cec5SDimitry Andric AMDGPU::sub0, Src1SubRC); 54500b57cec5SDimitry Andric MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC, 54510b57cec5SDimitry Andric AMDGPU::sub1, Src0SubRC); 54520b57cec5SDimitry Andric MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC, 54530b57cec5SDimitry Andric AMDGPU::sub1, Src1SubRC); 54540b57cec5SDimitry Andric 54550b57cec5SDimitry Andric const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg()); 54560b57cec5SDimitry Andric const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC); 54570b57cec5SDimitry Andric const TargetRegisterClass *NewDestSubRC = RI.getSubRegClass(NewDestRC, AMDGPU::sub0); 54580b57cec5SDimitry Andric 54598bcb0991SDimitry Andric Register DestSub0 = MRI.createVirtualRegister(NewDestSubRC); 54600b57cec5SDimitry Andric MachineInstr &LoHalf = *BuildMI(MBB, MII, DL, InstDesc, DestSub0) 54610b57cec5SDimitry Andric .add(SrcReg0Sub0) 54620b57cec5SDimitry Andric .add(SrcReg1Sub0); 54630b57cec5SDimitry Andric 54648bcb0991SDimitry Andric Register DestSub1 = MRI.createVirtualRegister(NewDestSubRC); 54650b57cec5SDimitry Andric MachineInstr &HiHalf = *BuildMI(MBB, MII, DL, InstDesc, DestSub1) 54660b57cec5SDimitry Andric .add(SrcReg0Sub1) 54670b57cec5SDimitry Andric .add(SrcReg1Sub1); 54680b57cec5SDimitry Andric 54698bcb0991SDimitry Andric Register FullDestReg = MRI.createVirtualRegister(NewDestRC); 54700b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg) 54710b57cec5SDimitry Andric .addReg(DestSub0) 54720b57cec5SDimitry Andric .addImm(AMDGPU::sub0) 54730b57cec5SDimitry Andric .addReg(DestSub1) 54740b57cec5SDimitry Andric .addImm(AMDGPU::sub1); 54750b57cec5SDimitry Andric 54760b57cec5SDimitry Andric MRI.replaceRegWith(Dest.getReg(), FullDestReg); 54770b57cec5SDimitry Andric 54780b57cec5SDimitry Andric Worklist.insert(&LoHalf); 54790b57cec5SDimitry Andric Worklist.insert(&HiHalf); 54800b57cec5SDimitry Andric 54810b57cec5SDimitry Andric // Move all users of this moved vlaue. 54820b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist); 54830b57cec5SDimitry Andric } 54840b57cec5SDimitry Andric 54850b57cec5SDimitry Andric void SIInstrInfo::splitScalar64BitXnor(SetVectorType &Worklist, 54860b57cec5SDimitry Andric MachineInstr &Inst, 54870b57cec5SDimitry Andric MachineDominatorTree *MDT) const { 54880b57cec5SDimitry Andric MachineBasicBlock &MBB = *Inst.getParent(); 54890b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 54900b57cec5SDimitry Andric 54910b57cec5SDimitry Andric MachineOperand &Dest = Inst.getOperand(0); 54920b57cec5SDimitry Andric MachineOperand &Src0 = Inst.getOperand(1); 54930b57cec5SDimitry Andric MachineOperand &Src1 = Inst.getOperand(2); 54940b57cec5SDimitry Andric const DebugLoc &DL = Inst.getDebugLoc(); 54950b57cec5SDimitry Andric 54960b57cec5SDimitry Andric MachineBasicBlock::iterator MII = Inst; 54970b57cec5SDimitry Andric 54980b57cec5SDimitry Andric const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg()); 54990b57cec5SDimitry Andric 55008bcb0991SDimitry Andric Register Interm = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass); 55010b57cec5SDimitry Andric 55020b57cec5SDimitry Andric MachineOperand* Op0; 55030b57cec5SDimitry Andric MachineOperand* Op1; 55040b57cec5SDimitry Andric 55050b57cec5SDimitry Andric if (Src0.isReg() && RI.isSGPRReg(MRI, Src0.getReg())) { 55060b57cec5SDimitry Andric Op0 = &Src0; 55070b57cec5SDimitry Andric Op1 = &Src1; 55080b57cec5SDimitry Andric } else { 55090b57cec5SDimitry Andric Op0 = &Src1; 55100b57cec5SDimitry Andric Op1 = &Src0; 55110b57cec5SDimitry Andric } 55120b57cec5SDimitry Andric 55130b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(AMDGPU::S_NOT_B64), Interm) 55140b57cec5SDimitry Andric .add(*Op0); 55150b57cec5SDimitry Andric 55168bcb0991SDimitry Andric Register NewDest = MRI.createVirtualRegister(DestRC); 55170b57cec5SDimitry Andric 55180b57cec5SDimitry Andric MachineInstr &Xor = *BuildMI(MBB, MII, DL, get(AMDGPU::S_XOR_B64), NewDest) 55190b57cec5SDimitry Andric .addReg(Interm) 55200b57cec5SDimitry Andric .add(*Op1); 55210b57cec5SDimitry Andric 55220b57cec5SDimitry Andric MRI.replaceRegWith(Dest.getReg(), NewDest); 55230b57cec5SDimitry Andric 55240b57cec5SDimitry Andric Worklist.insert(&Xor); 55250b57cec5SDimitry Andric } 55260b57cec5SDimitry Andric 55270b57cec5SDimitry Andric void SIInstrInfo::splitScalar64BitBCNT( 55280b57cec5SDimitry Andric SetVectorType &Worklist, MachineInstr &Inst) const { 55290b57cec5SDimitry Andric MachineBasicBlock &MBB = *Inst.getParent(); 55300b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 55310b57cec5SDimitry Andric 55320b57cec5SDimitry Andric MachineBasicBlock::iterator MII = Inst; 55330b57cec5SDimitry Andric const DebugLoc &DL = Inst.getDebugLoc(); 55340b57cec5SDimitry Andric 55350b57cec5SDimitry Andric MachineOperand &Dest = Inst.getOperand(0); 55360b57cec5SDimitry Andric MachineOperand &Src = Inst.getOperand(1); 55370b57cec5SDimitry Andric 55380b57cec5SDimitry Andric const MCInstrDesc &InstDesc = get(AMDGPU::V_BCNT_U32_B32_e64); 55390b57cec5SDimitry Andric const TargetRegisterClass *SrcRC = Src.isReg() ? 55400b57cec5SDimitry Andric MRI.getRegClass(Src.getReg()) : 55410b57cec5SDimitry Andric &AMDGPU::SGPR_32RegClass; 55420b57cec5SDimitry Andric 55438bcb0991SDimitry Andric Register MidReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 55448bcb0991SDimitry Andric Register ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 55450b57cec5SDimitry Andric 55460b57cec5SDimitry Andric const TargetRegisterClass *SrcSubRC = RI.getSubRegClass(SrcRC, AMDGPU::sub0); 55470b57cec5SDimitry Andric 55480b57cec5SDimitry Andric MachineOperand SrcRegSub0 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC, 55490b57cec5SDimitry Andric AMDGPU::sub0, SrcSubRC); 55500b57cec5SDimitry Andric MachineOperand SrcRegSub1 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC, 55510b57cec5SDimitry Andric AMDGPU::sub1, SrcSubRC); 55520b57cec5SDimitry Andric 55530b57cec5SDimitry Andric BuildMI(MBB, MII, DL, InstDesc, MidReg).add(SrcRegSub0).addImm(0); 55540b57cec5SDimitry Andric 55550b57cec5SDimitry Andric BuildMI(MBB, MII, DL, InstDesc, ResultReg).add(SrcRegSub1).addReg(MidReg); 55560b57cec5SDimitry Andric 55570b57cec5SDimitry Andric MRI.replaceRegWith(Dest.getReg(), ResultReg); 55580b57cec5SDimitry Andric 55590b57cec5SDimitry Andric // We don't need to legalize operands here. src0 for etiher instruction can be 55600b57cec5SDimitry Andric // an SGPR, and the second input is unused or determined here. 55610b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist); 55620b57cec5SDimitry Andric } 55630b57cec5SDimitry Andric 55640b57cec5SDimitry Andric void SIInstrInfo::splitScalar64BitBFE(SetVectorType &Worklist, 55650b57cec5SDimitry Andric MachineInstr &Inst) const { 55660b57cec5SDimitry Andric MachineBasicBlock &MBB = *Inst.getParent(); 55670b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 55680b57cec5SDimitry Andric MachineBasicBlock::iterator MII = Inst; 55690b57cec5SDimitry Andric const DebugLoc &DL = Inst.getDebugLoc(); 55700b57cec5SDimitry Andric 55710b57cec5SDimitry Andric MachineOperand &Dest = Inst.getOperand(0); 55720b57cec5SDimitry Andric uint32_t Imm = Inst.getOperand(2).getImm(); 55730b57cec5SDimitry Andric uint32_t Offset = Imm & 0x3f; // Extract bits [5:0]. 55740b57cec5SDimitry Andric uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16]. 55750b57cec5SDimitry Andric 55760b57cec5SDimitry Andric (void) Offset; 55770b57cec5SDimitry Andric 55780b57cec5SDimitry Andric // Only sext_inreg cases handled. 55790b57cec5SDimitry Andric assert(Inst.getOpcode() == AMDGPU::S_BFE_I64 && BitWidth <= 32 && 55800b57cec5SDimitry Andric Offset == 0 && "Not implemented"); 55810b57cec5SDimitry Andric 55820b57cec5SDimitry Andric if (BitWidth < 32) { 55838bcb0991SDimitry Andric Register MidRegLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 55848bcb0991SDimitry Andric Register MidRegHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 55858bcb0991SDimitry Andric Register ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass); 55860b57cec5SDimitry Andric 55870b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(AMDGPU::V_BFE_I32), MidRegLo) 55880b57cec5SDimitry Andric .addReg(Inst.getOperand(1).getReg(), 0, AMDGPU::sub0) 55890b57cec5SDimitry Andric .addImm(0) 55900b57cec5SDimitry Andric .addImm(BitWidth); 55910b57cec5SDimitry Andric 55920b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e32), MidRegHi) 55930b57cec5SDimitry Andric .addImm(31) 55940b57cec5SDimitry Andric .addReg(MidRegLo); 55950b57cec5SDimitry Andric 55960b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg) 55970b57cec5SDimitry Andric .addReg(MidRegLo) 55980b57cec5SDimitry Andric .addImm(AMDGPU::sub0) 55990b57cec5SDimitry Andric .addReg(MidRegHi) 56000b57cec5SDimitry Andric .addImm(AMDGPU::sub1); 56010b57cec5SDimitry Andric 56020b57cec5SDimitry Andric MRI.replaceRegWith(Dest.getReg(), ResultReg); 56030b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist); 56040b57cec5SDimitry Andric return; 56050b57cec5SDimitry Andric } 56060b57cec5SDimitry Andric 56070b57cec5SDimitry Andric MachineOperand &Src = Inst.getOperand(1); 56088bcb0991SDimitry Andric Register TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 56098bcb0991SDimitry Andric Register ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass); 56100b57cec5SDimitry Andric 56110b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e64), TmpReg) 56120b57cec5SDimitry Andric .addImm(31) 56130b57cec5SDimitry Andric .addReg(Src.getReg(), 0, AMDGPU::sub0); 56140b57cec5SDimitry Andric 56150b57cec5SDimitry Andric BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg) 56160b57cec5SDimitry Andric .addReg(Src.getReg(), 0, AMDGPU::sub0) 56170b57cec5SDimitry Andric .addImm(AMDGPU::sub0) 56180b57cec5SDimitry Andric .addReg(TmpReg) 56190b57cec5SDimitry Andric .addImm(AMDGPU::sub1); 56200b57cec5SDimitry Andric 56210b57cec5SDimitry Andric MRI.replaceRegWith(Dest.getReg(), ResultReg); 56220b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist); 56230b57cec5SDimitry Andric } 56240b57cec5SDimitry Andric 56250b57cec5SDimitry Andric void SIInstrInfo::addUsersToMoveToVALUWorklist( 56260b57cec5SDimitry Andric unsigned DstReg, 56270b57cec5SDimitry Andric MachineRegisterInfo &MRI, 56280b57cec5SDimitry Andric SetVectorType &Worklist) const { 56290b57cec5SDimitry Andric for (MachineRegisterInfo::use_iterator I = MRI.use_begin(DstReg), 56300b57cec5SDimitry Andric E = MRI.use_end(); I != E;) { 56310b57cec5SDimitry Andric MachineInstr &UseMI = *I->getParent(); 56320b57cec5SDimitry Andric 56330b57cec5SDimitry Andric unsigned OpNo = 0; 56340b57cec5SDimitry Andric 56350b57cec5SDimitry Andric switch (UseMI.getOpcode()) { 56360b57cec5SDimitry Andric case AMDGPU::COPY: 56370b57cec5SDimitry Andric case AMDGPU::WQM: 56388bcb0991SDimitry Andric case AMDGPU::SOFT_WQM: 56390b57cec5SDimitry Andric case AMDGPU::WWM: 56400b57cec5SDimitry Andric case AMDGPU::REG_SEQUENCE: 56410b57cec5SDimitry Andric case AMDGPU::PHI: 56420b57cec5SDimitry Andric case AMDGPU::INSERT_SUBREG: 56430b57cec5SDimitry Andric break; 56440b57cec5SDimitry Andric default: 56450b57cec5SDimitry Andric OpNo = I.getOperandNo(); 56460b57cec5SDimitry Andric break; 56470b57cec5SDimitry Andric } 56480b57cec5SDimitry Andric 56490b57cec5SDimitry Andric if (!RI.hasVectorRegisters(getOpRegClass(UseMI, OpNo))) { 56500b57cec5SDimitry Andric Worklist.insert(&UseMI); 56510b57cec5SDimitry Andric 56520b57cec5SDimitry Andric do { 56530b57cec5SDimitry Andric ++I; 56540b57cec5SDimitry Andric } while (I != E && I->getParent() == &UseMI); 56550b57cec5SDimitry Andric } else { 56560b57cec5SDimitry Andric ++I; 56570b57cec5SDimitry Andric } 56580b57cec5SDimitry Andric } 56590b57cec5SDimitry Andric } 56600b57cec5SDimitry Andric 56610b57cec5SDimitry Andric void SIInstrInfo::movePackToVALU(SetVectorType &Worklist, 56620b57cec5SDimitry Andric MachineRegisterInfo &MRI, 56630b57cec5SDimitry Andric MachineInstr &Inst) const { 56648bcb0991SDimitry Andric Register ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 56650b57cec5SDimitry Andric MachineBasicBlock *MBB = Inst.getParent(); 56660b57cec5SDimitry Andric MachineOperand &Src0 = Inst.getOperand(1); 56670b57cec5SDimitry Andric MachineOperand &Src1 = Inst.getOperand(2); 56680b57cec5SDimitry Andric const DebugLoc &DL = Inst.getDebugLoc(); 56690b57cec5SDimitry Andric 56700b57cec5SDimitry Andric switch (Inst.getOpcode()) { 56710b57cec5SDimitry Andric case AMDGPU::S_PACK_LL_B32_B16: { 56728bcb0991SDimitry Andric Register ImmReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 56738bcb0991SDimitry Andric Register TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 56740b57cec5SDimitry Andric 56750b57cec5SDimitry Andric // FIXME: Can do a lot better if we know the high bits of src0 or src1 are 56760b57cec5SDimitry Andric // 0. 56770b57cec5SDimitry Andric BuildMI(*MBB, Inst, DL, get(AMDGPU::V_MOV_B32_e32), ImmReg) 56780b57cec5SDimitry Andric .addImm(0xffff); 56790b57cec5SDimitry Andric 56800b57cec5SDimitry Andric BuildMI(*MBB, Inst, DL, get(AMDGPU::V_AND_B32_e64), TmpReg) 56810b57cec5SDimitry Andric .addReg(ImmReg, RegState::Kill) 56820b57cec5SDimitry Andric .add(Src0); 56830b57cec5SDimitry Andric 56840b57cec5SDimitry Andric BuildMI(*MBB, Inst, DL, get(AMDGPU::V_LSHL_OR_B32), ResultReg) 56850b57cec5SDimitry Andric .add(Src1) 56860b57cec5SDimitry Andric .addImm(16) 56870b57cec5SDimitry Andric .addReg(TmpReg, RegState::Kill); 56880b57cec5SDimitry Andric break; 56890b57cec5SDimitry Andric } 56900b57cec5SDimitry Andric case AMDGPU::S_PACK_LH_B32_B16: { 56918bcb0991SDimitry Andric Register ImmReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 56920b57cec5SDimitry Andric BuildMI(*MBB, Inst, DL, get(AMDGPU::V_MOV_B32_e32), ImmReg) 56930b57cec5SDimitry Andric .addImm(0xffff); 56940b57cec5SDimitry Andric BuildMI(*MBB, Inst, DL, get(AMDGPU::V_BFI_B32), ResultReg) 56950b57cec5SDimitry Andric .addReg(ImmReg, RegState::Kill) 56960b57cec5SDimitry Andric .add(Src0) 56970b57cec5SDimitry Andric .add(Src1); 56980b57cec5SDimitry Andric break; 56990b57cec5SDimitry Andric } 57000b57cec5SDimitry Andric case AMDGPU::S_PACK_HH_B32_B16: { 57018bcb0991SDimitry Andric Register ImmReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 57028bcb0991SDimitry Andric Register TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass); 57030b57cec5SDimitry Andric BuildMI(*MBB, Inst, DL, get(AMDGPU::V_LSHRREV_B32_e64), TmpReg) 57040b57cec5SDimitry Andric .addImm(16) 57050b57cec5SDimitry Andric .add(Src0); 57060b57cec5SDimitry Andric BuildMI(*MBB, Inst, DL, get(AMDGPU::V_MOV_B32_e32), ImmReg) 57070b57cec5SDimitry Andric .addImm(0xffff0000); 57080b57cec5SDimitry Andric BuildMI(*MBB, Inst, DL, get(AMDGPU::V_AND_OR_B32), ResultReg) 57090b57cec5SDimitry Andric .add(Src1) 57100b57cec5SDimitry Andric .addReg(ImmReg, RegState::Kill) 57110b57cec5SDimitry Andric .addReg(TmpReg, RegState::Kill); 57120b57cec5SDimitry Andric break; 57130b57cec5SDimitry Andric } 57140b57cec5SDimitry Andric default: 57150b57cec5SDimitry Andric llvm_unreachable("unhandled s_pack_* instruction"); 57160b57cec5SDimitry Andric } 57170b57cec5SDimitry Andric 57180b57cec5SDimitry Andric MachineOperand &Dest = Inst.getOperand(0); 57190b57cec5SDimitry Andric MRI.replaceRegWith(Dest.getReg(), ResultReg); 57200b57cec5SDimitry Andric addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist); 57210b57cec5SDimitry Andric } 57220b57cec5SDimitry Andric 57230b57cec5SDimitry Andric void SIInstrInfo::addSCCDefUsersToVALUWorklist(MachineOperand &Op, 57240b57cec5SDimitry Andric MachineInstr &SCCDefInst, 57250b57cec5SDimitry Andric SetVectorType &Worklist) const { 57260b57cec5SDimitry Andric // Ensure that def inst defines SCC, which is still live. 57270b57cec5SDimitry Andric assert(Op.isReg() && Op.getReg() == AMDGPU::SCC && Op.isDef() && 57280b57cec5SDimitry Andric !Op.isDead() && Op.getParent() == &SCCDefInst); 57290b57cec5SDimitry Andric // This assumes that all the users of SCC are in the same block 57300b57cec5SDimitry Andric // as the SCC def. 57310b57cec5SDimitry Andric for (MachineInstr &MI : // Skip the def inst itself. 57320b57cec5SDimitry Andric make_range(std::next(MachineBasicBlock::iterator(SCCDefInst)), 57330b57cec5SDimitry Andric SCCDefInst.getParent()->end())) { 57340b57cec5SDimitry Andric // Check if SCC is used first. 57350b57cec5SDimitry Andric if (MI.findRegisterUseOperandIdx(AMDGPU::SCC, false, &RI) != -1) 57360b57cec5SDimitry Andric Worklist.insert(&MI); 57370b57cec5SDimitry Andric // Exit if we find another SCC def. 57380b57cec5SDimitry Andric if (MI.findRegisterDefOperandIdx(AMDGPU::SCC, false, false, &RI) != -1) 57390b57cec5SDimitry Andric return; 57400b57cec5SDimitry Andric } 57410b57cec5SDimitry Andric } 57420b57cec5SDimitry Andric 57430b57cec5SDimitry Andric const TargetRegisterClass *SIInstrInfo::getDestEquivalentVGPRClass( 57440b57cec5SDimitry Andric const MachineInstr &Inst) const { 57450b57cec5SDimitry Andric const TargetRegisterClass *NewDstRC = getOpRegClass(Inst, 0); 57460b57cec5SDimitry Andric 57470b57cec5SDimitry Andric switch (Inst.getOpcode()) { 57480b57cec5SDimitry Andric // For target instructions, getOpRegClass just returns the virtual register 57490b57cec5SDimitry Andric // class associated with the operand, so we need to find an equivalent VGPR 57500b57cec5SDimitry Andric // register class in order to move the instruction to the VALU. 57510b57cec5SDimitry Andric case AMDGPU::COPY: 57520b57cec5SDimitry Andric case AMDGPU::PHI: 57530b57cec5SDimitry Andric case AMDGPU::REG_SEQUENCE: 57540b57cec5SDimitry Andric case AMDGPU::INSERT_SUBREG: 57550b57cec5SDimitry Andric case AMDGPU::WQM: 57568bcb0991SDimitry Andric case AMDGPU::SOFT_WQM: 57570b57cec5SDimitry Andric case AMDGPU::WWM: { 57580b57cec5SDimitry Andric const TargetRegisterClass *SrcRC = getOpRegClass(Inst, 1); 57590b57cec5SDimitry Andric if (RI.hasAGPRs(SrcRC)) { 57600b57cec5SDimitry Andric if (RI.hasAGPRs(NewDstRC)) 57610b57cec5SDimitry Andric return nullptr; 57620b57cec5SDimitry Andric 57638bcb0991SDimitry Andric switch (Inst.getOpcode()) { 57648bcb0991SDimitry Andric case AMDGPU::PHI: 57658bcb0991SDimitry Andric case AMDGPU::REG_SEQUENCE: 57668bcb0991SDimitry Andric case AMDGPU::INSERT_SUBREG: 57670b57cec5SDimitry Andric NewDstRC = RI.getEquivalentAGPRClass(NewDstRC); 57688bcb0991SDimitry Andric break; 57698bcb0991SDimitry Andric default: 57708bcb0991SDimitry Andric NewDstRC = RI.getEquivalentVGPRClass(NewDstRC); 57718bcb0991SDimitry Andric } 57728bcb0991SDimitry Andric 57730b57cec5SDimitry Andric if (!NewDstRC) 57740b57cec5SDimitry Andric return nullptr; 57750b57cec5SDimitry Andric } else { 57768bcb0991SDimitry Andric if (RI.hasVGPRs(NewDstRC) || NewDstRC == &AMDGPU::VReg_1RegClass) 57770b57cec5SDimitry Andric return nullptr; 57780b57cec5SDimitry Andric 57790b57cec5SDimitry Andric NewDstRC = RI.getEquivalentVGPRClass(NewDstRC); 57800b57cec5SDimitry Andric if (!NewDstRC) 57810b57cec5SDimitry Andric return nullptr; 57820b57cec5SDimitry Andric } 57830b57cec5SDimitry Andric 57840b57cec5SDimitry Andric return NewDstRC; 57850b57cec5SDimitry Andric } 57860b57cec5SDimitry Andric default: 57870b57cec5SDimitry Andric return NewDstRC; 57880b57cec5SDimitry Andric } 57890b57cec5SDimitry Andric } 57900b57cec5SDimitry Andric 57910b57cec5SDimitry Andric // Find the one SGPR operand we are allowed to use. 57920b57cec5SDimitry Andric unsigned SIInstrInfo::findUsedSGPR(const MachineInstr &MI, 57930b57cec5SDimitry Andric int OpIndices[3]) const { 57940b57cec5SDimitry Andric const MCInstrDesc &Desc = MI.getDesc(); 57950b57cec5SDimitry Andric 57960b57cec5SDimitry Andric // Find the one SGPR operand we are allowed to use. 57970b57cec5SDimitry Andric // 57980b57cec5SDimitry Andric // First we need to consider the instruction's operand requirements before 57990b57cec5SDimitry Andric // legalizing. Some operands are required to be SGPRs, such as implicit uses 58000b57cec5SDimitry Andric // of VCC, but we are still bound by the constant bus requirement to only use 58010b57cec5SDimitry Andric // one. 58020b57cec5SDimitry Andric // 58030b57cec5SDimitry Andric // If the operand's class is an SGPR, we can never move it. 58040b57cec5SDimitry Andric 58050b57cec5SDimitry Andric unsigned SGPRReg = findImplicitSGPRRead(MI); 58060b57cec5SDimitry Andric if (SGPRReg != AMDGPU::NoRegister) 58070b57cec5SDimitry Andric return SGPRReg; 58080b57cec5SDimitry Andric 58090b57cec5SDimitry Andric unsigned UsedSGPRs[3] = { AMDGPU::NoRegister }; 58100b57cec5SDimitry Andric const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo(); 58110b57cec5SDimitry Andric 58120b57cec5SDimitry Andric for (unsigned i = 0; i < 3; ++i) { 58130b57cec5SDimitry Andric int Idx = OpIndices[i]; 58140b57cec5SDimitry Andric if (Idx == -1) 58150b57cec5SDimitry Andric break; 58160b57cec5SDimitry Andric 58170b57cec5SDimitry Andric const MachineOperand &MO = MI.getOperand(Idx); 58180b57cec5SDimitry Andric if (!MO.isReg()) 58190b57cec5SDimitry Andric continue; 58200b57cec5SDimitry Andric 58210b57cec5SDimitry Andric // Is this operand statically required to be an SGPR based on the operand 58220b57cec5SDimitry Andric // constraints? 58230b57cec5SDimitry Andric const TargetRegisterClass *OpRC = RI.getRegClass(Desc.OpInfo[Idx].RegClass); 58240b57cec5SDimitry Andric bool IsRequiredSGPR = RI.isSGPRClass(OpRC); 58250b57cec5SDimitry Andric if (IsRequiredSGPR) 58260b57cec5SDimitry Andric return MO.getReg(); 58270b57cec5SDimitry Andric 58280b57cec5SDimitry Andric // If this could be a VGPR or an SGPR, Check the dynamic register class. 58298bcb0991SDimitry Andric Register Reg = MO.getReg(); 58300b57cec5SDimitry Andric const TargetRegisterClass *RegRC = MRI.getRegClass(Reg); 58310b57cec5SDimitry Andric if (RI.isSGPRClass(RegRC)) 58320b57cec5SDimitry Andric UsedSGPRs[i] = Reg; 58330b57cec5SDimitry Andric } 58340b57cec5SDimitry Andric 58350b57cec5SDimitry Andric // We don't have a required SGPR operand, so we have a bit more freedom in 58360b57cec5SDimitry Andric // selecting operands to move. 58370b57cec5SDimitry Andric 58380b57cec5SDimitry Andric // Try to select the most used SGPR. If an SGPR is equal to one of the 58390b57cec5SDimitry Andric // others, we choose that. 58400b57cec5SDimitry Andric // 58410b57cec5SDimitry Andric // e.g. 58420b57cec5SDimitry Andric // V_FMA_F32 v0, s0, s0, s0 -> No moves 58430b57cec5SDimitry Andric // V_FMA_F32 v0, s0, s1, s0 -> Move s1 58440b57cec5SDimitry Andric 58450b57cec5SDimitry Andric // TODO: If some of the operands are 64-bit SGPRs and some 32, we should 58460b57cec5SDimitry Andric // prefer those. 58470b57cec5SDimitry Andric 58480b57cec5SDimitry Andric if (UsedSGPRs[0] != AMDGPU::NoRegister) { 58490b57cec5SDimitry Andric if (UsedSGPRs[0] == UsedSGPRs[1] || UsedSGPRs[0] == UsedSGPRs[2]) 58500b57cec5SDimitry Andric SGPRReg = UsedSGPRs[0]; 58510b57cec5SDimitry Andric } 58520b57cec5SDimitry Andric 58530b57cec5SDimitry Andric if (SGPRReg == AMDGPU::NoRegister && UsedSGPRs[1] != AMDGPU::NoRegister) { 58540b57cec5SDimitry Andric if (UsedSGPRs[1] == UsedSGPRs[2]) 58550b57cec5SDimitry Andric SGPRReg = UsedSGPRs[1]; 58560b57cec5SDimitry Andric } 58570b57cec5SDimitry Andric 58580b57cec5SDimitry Andric return SGPRReg; 58590b57cec5SDimitry Andric } 58600b57cec5SDimitry Andric 58610b57cec5SDimitry Andric MachineOperand *SIInstrInfo::getNamedOperand(MachineInstr &MI, 58620b57cec5SDimitry Andric unsigned OperandName) const { 58630b57cec5SDimitry Andric int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), OperandName); 58640b57cec5SDimitry Andric if (Idx == -1) 58650b57cec5SDimitry Andric return nullptr; 58660b57cec5SDimitry Andric 58670b57cec5SDimitry Andric return &MI.getOperand(Idx); 58680b57cec5SDimitry Andric } 58690b57cec5SDimitry Andric 58700b57cec5SDimitry Andric uint64_t SIInstrInfo::getDefaultRsrcDataFormat() const { 58710b57cec5SDimitry Andric if (ST.getGeneration() >= AMDGPUSubtarget::GFX10) { 58720b57cec5SDimitry Andric return (22ULL << 44) | // IMG_FORMAT_32_FLOAT 58730b57cec5SDimitry Andric (1ULL << 56) | // RESOURCE_LEVEL = 1 58740b57cec5SDimitry Andric (3ULL << 60); // OOB_SELECT = 3 58750b57cec5SDimitry Andric } 58760b57cec5SDimitry Andric 58770b57cec5SDimitry Andric uint64_t RsrcDataFormat = AMDGPU::RSRC_DATA_FORMAT; 58780b57cec5SDimitry Andric if (ST.isAmdHsaOS()) { 58790b57cec5SDimitry Andric // Set ATC = 1. GFX9 doesn't have this bit. 58800b57cec5SDimitry Andric if (ST.getGeneration() <= AMDGPUSubtarget::VOLCANIC_ISLANDS) 58810b57cec5SDimitry Andric RsrcDataFormat |= (1ULL << 56); 58820b57cec5SDimitry Andric 58830b57cec5SDimitry Andric // Set MTYPE = 2 (MTYPE_UC = uncached). GFX9 doesn't have this. 58840b57cec5SDimitry Andric // BTW, it disables TC L2 and therefore decreases performance. 58850b57cec5SDimitry Andric if (ST.getGeneration() == AMDGPUSubtarget::VOLCANIC_ISLANDS) 58860b57cec5SDimitry Andric RsrcDataFormat |= (2ULL << 59); 58870b57cec5SDimitry Andric } 58880b57cec5SDimitry Andric 58890b57cec5SDimitry Andric return RsrcDataFormat; 58900b57cec5SDimitry Andric } 58910b57cec5SDimitry Andric 58920b57cec5SDimitry Andric uint64_t SIInstrInfo::getScratchRsrcWords23() const { 58930b57cec5SDimitry Andric uint64_t Rsrc23 = getDefaultRsrcDataFormat() | 58940b57cec5SDimitry Andric AMDGPU::RSRC_TID_ENABLE | 58950b57cec5SDimitry Andric 0xffffffff; // Size; 58960b57cec5SDimitry Andric 58970b57cec5SDimitry Andric // GFX9 doesn't have ELEMENT_SIZE. 58980b57cec5SDimitry Andric if (ST.getGeneration() <= AMDGPUSubtarget::VOLCANIC_ISLANDS) { 58990b57cec5SDimitry Andric uint64_t EltSizeValue = Log2_32(ST.getMaxPrivateElementSize()) - 1; 59000b57cec5SDimitry Andric Rsrc23 |= EltSizeValue << AMDGPU::RSRC_ELEMENT_SIZE_SHIFT; 59010b57cec5SDimitry Andric } 59020b57cec5SDimitry Andric 59030b57cec5SDimitry Andric // IndexStride = 64 / 32. 59040b57cec5SDimitry Andric uint64_t IndexStride = ST.getWavefrontSize() == 64 ? 3 : 2; 59050b57cec5SDimitry Andric Rsrc23 |= IndexStride << AMDGPU::RSRC_INDEX_STRIDE_SHIFT; 59060b57cec5SDimitry Andric 59070b57cec5SDimitry Andric // If TID_ENABLE is set, DATA_FORMAT specifies stride bits [14:17]. 59080b57cec5SDimitry Andric // Clear them unless we want a huge stride. 59090b57cec5SDimitry Andric if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS && 59100b57cec5SDimitry Andric ST.getGeneration() <= AMDGPUSubtarget::GFX9) 59110b57cec5SDimitry Andric Rsrc23 &= ~AMDGPU::RSRC_DATA_FORMAT; 59120b57cec5SDimitry Andric 59130b57cec5SDimitry Andric return Rsrc23; 59140b57cec5SDimitry Andric } 59150b57cec5SDimitry Andric 59160b57cec5SDimitry Andric bool SIInstrInfo::isLowLatencyInstruction(const MachineInstr &MI) const { 59170b57cec5SDimitry Andric unsigned Opc = MI.getOpcode(); 59180b57cec5SDimitry Andric 59190b57cec5SDimitry Andric return isSMRD(Opc); 59200b57cec5SDimitry Andric } 59210b57cec5SDimitry Andric 59220b57cec5SDimitry Andric bool SIInstrInfo::isHighLatencyInstruction(const MachineInstr &MI) const { 59230b57cec5SDimitry Andric unsigned Opc = MI.getOpcode(); 59240b57cec5SDimitry Andric 59250b57cec5SDimitry Andric return isMUBUF(Opc) || isMTBUF(Opc) || isMIMG(Opc); 59260b57cec5SDimitry Andric } 59270b57cec5SDimitry Andric 59280b57cec5SDimitry Andric unsigned SIInstrInfo::isStackAccess(const MachineInstr &MI, 59290b57cec5SDimitry Andric int &FrameIndex) const { 59300b57cec5SDimitry Andric const MachineOperand *Addr = getNamedOperand(MI, AMDGPU::OpName::vaddr); 59310b57cec5SDimitry Andric if (!Addr || !Addr->isFI()) 59320b57cec5SDimitry Andric return AMDGPU::NoRegister; 59330b57cec5SDimitry Andric 59340b57cec5SDimitry Andric assert(!MI.memoperands_empty() && 59350b57cec5SDimitry Andric (*MI.memoperands_begin())->getAddrSpace() == AMDGPUAS::PRIVATE_ADDRESS); 59360b57cec5SDimitry Andric 59370b57cec5SDimitry Andric FrameIndex = Addr->getIndex(); 59380b57cec5SDimitry Andric return getNamedOperand(MI, AMDGPU::OpName::vdata)->getReg(); 59390b57cec5SDimitry Andric } 59400b57cec5SDimitry Andric 59410b57cec5SDimitry Andric unsigned SIInstrInfo::isSGPRStackAccess(const MachineInstr &MI, 59420b57cec5SDimitry Andric int &FrameIndex) const { 59430b57cec5SDimitry Andric const MachineOperand *Addr = getNamedOperand(MI, AMDGPU::OpName::addr); 59440b57cec5SDimitry Andric assert(Addr && Addr->isFI()); 59450b57cec5SDimitry Andric FrameIndex = Addr->getIndex(); 59460b57cec5SDimitry Andric return getNamedOperand(MI, AMDGPU::OpName::data)->getReg(); 59470b57cec5SDimitry Andric } 59480b57cec5SDimitry Andric 59490b57cec5SDimitry Andric unsigned SIInstrInfo::isLoadFromStackSlot(const MachineInstr &MI, 59500b57cec5SDimitry Andric int &FrameIndex) const { 59510b57cec5SDimitry Andric if (!MI.mayLoad()) 59520b57cec5SDimitry Andric return AMDGPU::NoRegister; 59530b57cec5SDimitry Andric 59540b57cec5SDimitry Andric if (isMUBUF(MI) || isVGPRSpill(MI)) 59550b57cec5SDimitry Andric return isStackAccess(MI, FrameIndex); 59560b57cec5SDimitry Andric 59570b57cec5SDimitry Andric if (isSGPRSpill(MI)) 59580b57cec5SDimitry Andric return isSGPRStackAccess(MI, FrameIndex); 59590b57cec5SDimitry Andric 59600b57cec5SDimitry Andric return AMDGPU::NoRegister; 59610b57cec5SDimitry Andric } 59620b57cec5SDimitry Andric 59630b57cec5SDimitry Andric unsigned SIInstrInfo::isStoreToStackSlot(const MachineInstr &MI, 59640b57cec5SDimitry Andric int &FrameIndex) const { 59650b57cec5SDimitry Andric if (!MI.mayStore()) 59660b57cec5SDimitry Andric return AMDGPU::NoRegister; 59670b57cec5SDimitry Andric 59680b57cec5SDimitry Andric if (isMUBUF(MI) || isVGPRSpill(MI)) 59690b57cec5SDimitry Andric return isStackAccess(MI, FrameIndex); 59700b57cec5SDimitry Andric 59710b57cec5SDimitry Andric if (isSGPRSpill(MI)) 59720b57cec5SDimitry Andric return isSGPRStackAccess(MI, FrameIndex); 59730b57cec5SDimitry Andric 59740b57cec5SDimitry Andric return AMDGPU::NoRegister; 59750b57cec5SDimitry Andric } 59760b57cec5SDimitry Andric 59770b57cec5SDimitry Andric unsigned SIInstrInfo::getInstBundleSize(const MachineInstr &MI) const { 59780b57cec5SDimitry Andric unsigned Size = 0; 59790b57cec5SDimitry Andric MachineBasicBlock::const_instr_iterator I = MI.getIterator(); 59800b57cec5SDimitry Andric MachineBasicBlock::const_instr_iterator E = MI.getParent()->instr_end(); 59810b57cec5SDimitry Andric while (++I != E && I->isInsideBundle()) { 59820b57cec5SDimitry Andric assert(!I->isBundle() && "No nested bundle!"); 59830b57cec5SDimitry Andric Size += getInstSizeInBytes(*I); 59840b57cec5SDimitry Andric } 59850b57cec5SDimitry Andric 59860b57cec5SDimitry Andric return Size; 59870b57cec5SDimitry Andric } 59880b57cec5SDimitry Andric 59890b57cec5SDimitry Andric unsigned SIInstrInfo::getInstSizeInBytes(const MachineInstr &MI) const { 59900b57cec5SDimitry Andric unsigned Opc = MI.getOpcode(); 59910b57cec5SDimitry Andric const MCInstrDesc &Desc = getMCOpcodeFromPseudo(Opc); 59920b57cec5SDimitry Andric unsigned DescSize = Desc.getSize(); 59930b57cec5SDimitry Andric 59940b57cec5SDimitry Andric // If we have a definitive size, we can use it. Otherwise we need to inspect 59950b57cec5SDimitry Andric // the operands to know the size. 59960b57cec5SDimitry Andric if (isFixedSize(MI)) 59970b57cec5SDimitry Andric return DescSize; 59980b57cec5SDimitry Andric 59990b57cec5SDimitry Andric // 4-byte instructions may have a 32-bit literal encoded after them. Check 60000b57cec5SDimitry Andric // operands that coud ever be literals. 60010b57cec5SDimitry Andric if (isVALU(MI) || isSALU(MI)) { 60020b57cec5SDimitry Andric int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0); 60030b57cec5SDimitry Andric if (Src0Idx == -1) 60040b57cec5SDimitry Andric return DescSize; // No operands. 60050b57cec5SDimitry Andric 60060b57cec5SDimitry Andric if (isLiteralConstantLike(MI.getOperand(Src0Idx), Desc.OpInfo[Src0Idx])) 60070b57cec5SDimitry Andric return isVOP3(MI) ? 12 : (DescSize + 4); 60080b57cec5SDimitry Andric 60090b57cec5SDimitry Andric int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1); 60100b57cec5SDimitry Andric if (Src1Idx == -1) 60110b57cec5SDimitry Andric return DescSize; 60120b57cec5SDimitry Andric 60130b57cec5SDimitry Andric if (isLiteralConstantLike(MI.getOperand(Src1Idx), Desc.OpInfo[Src1Idx])) 60140b57cec5SDimitry Andric return isVOP3(MI) ? 12 : (DescSize + 4); 60150b57cec5SDimitry Andric 60160b57cec5SDimitry Andric int Src2Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2); 60170b57cec5SDimitry Andric if (Src2Idx == -1) 60180b57cec5SDimitry Andric return DescSize; 60190b57cec5SDimitry Andric 60200b57cec5SDimitry Andric if (isLiteralConstantLike(MI.getOperand(Src2Idx), Desc.OpInfo[Src2Idx])) 60210b57cec5SDimitry Andric return isVOP3(MI) ? 12 : (DescSize + 4); 60220b57cec5SDimitry Andric 60230b57cec5SDimitry Andric return DescSize; 60240b57cec5SDimitry Andric } 60250b57cec5SDimitry Andric 60260b57cec5SDimitry Andric // Check whether we have extra NSA words. 60270b57cec5SDimitry Andric if (isMIMG(MI)) { 60280b57cec5SDimitry Andric int VAddr0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::vaddr0); 60290b57cec5SDimitry Andric if (VAddr0Idx < 0) 60300b57cec5SDimitry Andric return 8; 60310b57cec5SDimitry Andric 60320b57cec5SDimitry Andric int RSrcIdx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::srsrc); 60330b57cec5SDimitry Andric return 8 + 4 * ((RSrcIdx - VAddr0Idx + 2) / 4); 60340b57cec5SDimitry Andric } 60350b57cec5SDimitry Andric 60360b57cec5SDimitry Andric switch (Opc) { 60370b57cec5SDimitry Andric case TargetOpcode::IMPLICIT_DEF: 60380b57cec5SDimitry Andric case TargetOpcode::KILL: 60390b57cec5SDimitry Andric case TargetOpcode::DBG_VALUE: 60400b57cec5SDimitry Andric case TargetOpcode::EH_LABEL: 60410b57cec5SDimitry Andric return 0; 60420b57cec5SDimitry Andric case TargetOpcode::BUNDLE: 60430b57cec5SDimitry Andric return getInstBundleSize(MI); 60440b57cec5SDimitry Andric case TargetOpcode::INLINEASM: 60450b57cec5SDimitry Andric case TargetOpcode::INLINEASM_BR: { 60460b57cec5SDimitry Andric const MachineFunction *MF = MI.getParent()->getParent(); 60470b57cec5SDimitry Andric const char *AsmStr = MI.getOperand(0).getSymbolName(); 60480b57cec5SDimitry Andric return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo(), 60490b57cec5SDimitry Andric &MF->getSubtarget()); 60500b57cec5SDimitry Andric } 60510b57cec5SDimitry Andric default: 60520b57cec5SDimitry Andric return DescSize; 60530b57cec5SDimitry Andric } 60540b57cec5SDimitry Andric } 60550b57cec5SDimitry Andric 60560b57cec5SDimitry Andric bool SIInstrInfo::mayAccessFlatAddressSpace(const MachineInstr &MI) const { 60570b57cec5SDimitry Andric if (!isFLAT(MI)) 60580b57cec5SDimitry Andric return false; 60590b57cec5SDimitry Andric 60600b57cec5SDimitry Andric if (MI.memoperands_empty()) 60610b57cec5SDimitry Andric return true; 60620b57cec5SDimitry Andric 60630b57cec5SDimitry Andric for (const MachineMemOperand *MMO : MI.memoperands()) { 60640b57cec5SDimitry Andric if (MMO->getAddrSpace() == AMDGPUAS::FLAT_ADDRESS) 60650b57cec5SDimitry Andric return true; 60660b57cec5SDimitry Andric } 60670b57cec5SDimitry Andric return false; 60680b57cec5SDimitry Andric } 60690b57cec5SDimitry Andric 60700b57cec5SDimitry Andric bool SIInstrInfo::isNonUniformBranchInstr(MachineInstr &Branch) const { 60710b57cec5SDimitry Andric return Branch.getOpcode() == AMDGPU::SI_NON_UNIFORM_BRCOND_PSEUDO; 60720b57cec5SDimitry Andric } 60730b57cec5SDimitry Andric 60740b57cec5SDimitry Andric void SIInstrInfo::convertNonUniformIfRegion(MachineBasicBlock *IfEntry, 60750b57cec5SDimitry Andric MachineBasicBlock *IfEnd) const { 60760b57cec5SDimitry Andric MachineBasicBlock::iterator TI = IfEntry->getFirstTerminator(); 60770b57cec5SDimitry Andric assert(TI != IfEntry->end()); 60780b57cec5SDimitry Andric 60790b57cec5SDimitry Andric MachineInstr *Branch = &(*TI); 60800b57cec5SDimitry Andric MachineFunction *MF = IfEntry->getParent(); 60810b57cec5SDimitry Andric MachineRegisterInfo &MRI = IfEntry->getParent()->getRegInfo(); 60820b57cec5SDimitry Andric 60830b57cec5SDimitry Andric if (Branch->getOpcode() == AMDGPU::SI_NON_UNIFORM_BRCOND_PSEUDO) { 60848bcb0991SDimitry Andric Register DstReg = MRI.createVirtualRegister(RI.getBoolRC()); 60850b57cec5SDimitry Andric MachineInstr *SIIF = 60860b57cec5SDimitry Andric BuildMI(*MF, Branch->getDebugLoc(), get(AMDGPU::SI_IF), DstReg) 60870b57cec5SDimitry Andric .add(Branch->getOperand(0)) 60880b57cec5SDimitry Andric .add(Branch->getOperand(1)); 60890b57cec5SDimitry Andric MachineInstr *SIEND = 60900b57cec5SDimitry Andric BuildMI(*MF, Branch->getDebugLoc(), get(AMDGPU::SI_END_CF)) 60910b57cec5SDimitry Andric .addReg(DstReg); 60920b57cec5SDimitry Andric 60930b57cec5SDimitry Andric IfEntry->erase(TI); 60940b57cec5SDimitry Andric IfEntry->insert(IfEntry->end(), SIIF); 60950b57cec5SDimitry Andric IfEnd->insert(IfEnd->getFirstNonPHI(), SIEND); 60960b57cec5SDimitry Andric } 60970b57cec5SDimitry Andric } 60980b57cec5SDimitry Andric 60990b57cec5SDimitry Andric void SIInstrInfo::convertNonUniformLoopRegion( 61000b57cec5SDimitry Andric MachineBasicBlock *LoopEntry, MachineBasicBlock *LoopEnd) const { 61010b57cec5SDimitry Andric MachineBasicBlock::iterator TI = LoopEnd->getFirstTerminator(); 61020b57cec5SDimitry Andric // We expect 2 terminators, one conditional and one unconditional. 61030b57cec5SDimitry Andric assert(TI != LoopEnd->end()); 61040b57cec5SDimitry Andric 61050b57cec5SDimitry Andric MachineInstr *Branch = &(*TI); 61060b57cec5SDimitry Andric MachineFunction *MF = LoopEnd->getParent(); 61070b57cec5SDimitry Andric MachineRegisterInfo &MRI = LoopEnd->getParent()->getRegInfo(); 61080b57cec5SDimitry Andric 61090b57cec5SDimitry Andric if (Branch->getOpcode() == AMDGPU::SI_NON_UNIFORM_BRCOND_PSEUDO) { 61100b57cec5SDimitry Andric 61118bcb0991SDimitry Andric Register DstReg = MRI.createVirtualRegister(RI.getBoolRC()); 61128bcb0991SDimitry Andric Register BackEdgeReg = MRI.createVirtualRegister(RI.getBoolRC()); 61130b57cec5SDimitry Andric MachineInstrBuilder HeaderPHIBuilder = 61140b57cec5SDimitry Andric BuildMI(*(MF), Branch->getDebugLoc(), get(TargetOpcode::PHI), DstReg); 61150b57cec5SDimitry Andric for (MachineBasicBlock::pred_iterator PI = LoopEntry->pred_begin(), 61160b57cec5SDimitry Andric E = LoopEntry->pred_end(); 61170b57cec5SDimitry Andric PI != E; ++PI) { 61180b57cec5SDimitry Andric if (*PI == LoopEnd) { 61190b57cec5SDimitry Andric HeaderPHIBuilder.addReg(BackEdgeReg); 61200b57cec5SDimitry Andric } else { 61210b57cec5SDimitry Andric MachineBasicBlock *PMBB = *PI; 61228bcb0991SDimitry Andric Register ZeroReg = MRI.createVirtualRegister(RI.getBoolRC()); 61230b57cec5SDimitry Andric materializeImmediate(*PMBB, PMBB->getFirstTerminator(), DebugLoc(), 61240b57cec5SDimitry Andric ZeroReg, 0); 61250b57cec5SDimitry Andric HeaderPHIBuilder.addReg(ZeroReg); 61260b57cec5SDimitry Andric } 61270b57cec5SDimitry Andric HeaderPHIBuilder.addMBB(*PI); 61280b57cec5SDimitry Andric } 61290b57cec5SDimitry Andric MachineInstr *HeaderPhi = HeaderPHIBuilder; 61300b57cec5SDimitry Andric MachineInstr *SIIFBREAK = BuildMI(*(MF), Branch->getDebugLoc(), 61310b57cec5SDimitry Andric get(AMDGPU::SI_IF_BREAK), BackEdgeReg) 61320b57cec5SDimitry Andric .addReg(DstReg) 61330b57cec5SDimitry Andric .add(Branch->getOperand(0)); 61340b57cec5SDimitry Andric MachineInstr *SILOOP = 61350b57cec5SDimitry Andric BuildMI(*(MF), Branch->getDebugLoc(), get(AMDGPU::SI_LOOP)) 61360b57cec5SDimitry Andric .addReg(BackEdgeReg) 61370b57cec5SDimitry Andric .addMBB(LoopEntry); 61380b57cec5SDimitry Andric 61390b57cec5SDimitry Andric LoopEntry->insert(LoopEntry->begin(), HeaderPhi); 61400b57cec5SDimitry Andric LoopEnd->erase(TI); 61410b57cec5SDimitry Andric LoopEnd->insert(LoopEnd->end(), SIIFBREAK); 61420b57cec5SDimitry Andric LoopEnd->insert(LoopEnd->end(), SILOOP); 61430b57cec5SDimitry Andric } 61440b57cec5SDimitry Andric } 61450b57cec5SDimitry Andric 61460b57cec5SDimitry Andric ArrayRef<std::pair<int, const char *>> 61470b57cec5SDimitry Andric SIInstrInfo::getSerializableTargetIndices() const { 61480b57cec5SDimitry Andric static const std::pair<int, const char *> TargetIndices[] = { 61490b57cec5SDimitry Andric {AMDGPU::TI_CONSTDATA_START, "amdgpu-constdata-start"}, 61500b57cec5SDimitry Andric {AMDGPU::TI_SCRATCH_RSRC_DWORD0, "amdgpu-scratch-rsrc-dword0"}, 61510b57cec5SDimitry Andric {AMDGPU::TI_SCRATCH_RSRC_DWORD1, "amdgpu-scratch-rsrc-dword1"}, 61520b57cec5SDimitry Andric {AMDGPU::TI_SCRATCH_RSRC_DWORD2, "amdgpu-scratch-rsrc-dword2"}, 61530b57cec5SDimitry Andric {AMDGPU::TI_SCRATCH_RSRC_DWORD3, "amdgpu-scratch-rsrc-dword3"}}; 61540b57cec5SDimitry Andric return makeArrayRef(TargetIndices); 61550b57cec5SDimitry Andric } 61560b57cec5SDimitry Andric 61570b57cec5SDimitry Andric /// This is used by the post-RA scheduler (SchedulePostRAList.cpp). The 61580b57cec5SDimitry Andric /// post-RA version of misched uses CreateTargetMIHazardRecognizer. 61590b57cec5SDimitry Andric ScheduleHazardRecognizer * 61600b57cec5SDimitry Andric SIInstrInfo::CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II, 61610b57cec5SDimitry Andric const ScheduleDAG *DAG) const { 61620b57cec5SDimitry Andric return new GCNHazardRecognizer(DAG->MF); 61630b57cec5SDimitry Andric } 61640b57cec5SDimitry Andric 61650b57cec5SDimitry Andric /// This is the hazard recognizer used at -O0 by the PostRAHazardRecognizer 61660b57cec5SDimitry Andric /// pass. 61670b57cec5SDimitry Andric ScheduleHazardRecognizer * 61680b57cec5SDimitry Andric SIInstrInfo::CreateTargetPostRAHazardRecognizer(const MachineFunction &MF) const { 61690b57cec5SDimitry Andric return new GCNHazardRecognizer(MF); 61700b57cec5SDimitry Andric } 61710b57cec5SDimitry Andric 61720b57cec5SDimitry Andric std::pair<unsigned, unsigned> 61730b57cec5SDimitry Andric SIInstrInfo::decomposeMachineOperandsTargetFlags(unsigned TF) const { 61740b57cec5SDimitry Andric return std::make_pair(TF & MO_MASK, TF & ~MO_MASK); 61750b57cec5SDimitry Andric } 61760b57cec5SDimitry Andric 61770b57cec5SDimitry Andric ArrayRef<std::pair<unsigned, const char *>> 61780b57cec5SDimitry Andric SIInstrInfo::getSerializableDirectMachineOperandTargetFlags() const { 61790b57cec5SDimitry Andric static const std::pair<unsigned, const char *> TargetFlags[] = { 61800b57cec5SDimitry Andric { MO_GOTPCREL, "amdgpu-gotprel" }, 61810b57cec5SDimitry Andric { MO_GOTPCREL32_LO, "amdgpu-gotprel32-lo" }, 61820b57cec5SDimitry Andric { MO_GOTPCREL32_HI, "amdgpu-gotprel32-hi" }, 61830b57cec5SDimitry Andric { MO_REL32_LO, "amdgpu-rel32-lo" }, 61840b57cec5SDimitry Andric { MO_REL32_HI, "amdgpu-rel32-hi" }, 61850b57cec5SDimitry Andric { MO_ABS32_LO, "amdgpu-abs32-lo" }, 61860b57cec5SDimitry Andric { MO_ABS32_HI, "amdgpu-abs32-hi" }, 61870b57cec5SDimitry Andric }; 61880b57cec5SDimitry Andric 61890b57cec5SDimitry Andric return makeArrayRef(TargetFlags); 61900b57cec5SDimitry Andric } 61910b57cec5SDimitry Andric 61920b57cec5SDimitry Andric bool SIInstrInfo::isBasicBlockPrologue(const MachineInstr &MI) const { 61930b57cec5SDimitry Andric return !MI.isTerminator() && MI.getOpcode() != AMDGPU::COPY && 61940b57cec5SDimitry Andric MI.modifiesRegister(AMDGPU::EXEC, &RI); 61950b57cec5SDimitry Andric } 61960b57cec5SDimitry Andric 61970b57cec5SDimitry Andric MachineInstrBuilder 61980b57cec5SDimitry Andric SIInstrInfo::getAddNoCarry(MachineBasicBlock &MBB, 61990b57cec5SDimitry Andric MachineBasicBlock::iterator I, 62000b57cec5SDimitry Andric const DebugLoc &DL, 62010b57cec5SDimitry Andric unsigned DestReg) const { 62020b57cec5SDimitry Andric if (ST.hasAddNoCarry()) 62030b57cec5SDimitry Andric return BuildMI(MBB, I, DL, get(AMDGPU::V_ADD_U32_e64), DestReg); 62040b57cec5SDimitry Andric 62050b57cec5SDimitry Andric MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo(); 62068bcb0991SDimitry Andric Register UnusedCarry = MRI.createVirtualRegister(RI.getBoolRC()); 62070b57cec5SDimitry Andric MRI.setRegAllocationHint(UnusedCarry, 0, RI.getVCC()); 62080b57cec5SDimitry Andric 62090b57cec5SDimitry Andric return BuildMI(MBB, I, DL, get(AMDGPU::V_ADD_I32_e64), DestReg) 62100b57cec5SDimitry Andric .addReg(UnusedCarry, RegState::Define | RegState::Dead); 62110b57cec5SDimitry Andric } 62120b57cec5SDimitry Andric 62138bcb0991SDimitry Andric MachineInstrBuilder SIInstrInfo::getAddNoCarry(MachineBasicBlock &MBB, 62148bcb0991SDimitry Andric MachineBasicBlock::iterator I, 62158bcb0991SDimitry Andric const DebugLoc &DL, 62168bcb0991SDimitry Andric Register DestReg, 62178bcb0991SDimitry Andric RegScavenger &RS) const { 62188bcb0991SDimitry Andric if (ST.hasAddNoCarry()) 62198bcb0991SDimitry Andric return BuildMI(MBB, I, DL, get(AMDGPU::V_ADD_U32_e32), DestReg); 62208bcb0991SDimitry Andric 6221*480093f4SDimitry Andric // If available, prefer to use vcc. 6222*480093f4SDimitry Andric Register UnusedCarry = !RS.isRegUsed(AMDGPU::VCC) 6223*480093f4SDimitry Andric ? Register(RI.getVCC()) 6224*480093f4SDimitry Andric : RS.scavengeRegister(RI.getBoolRC(), I, 0, false); 6225*480093f4SDimitry Andric 62268bcb0991SDimitry Andric // TODO: Users need to deal with this. 62278bcb0991SDimitry Andric if (!UnusedCarry.isValid()) 62288bcb0991SDimitry Andric return MachineInstrBuilder(); 62298bcb0991SDimitry Andric 62308bcb0991SDimitry Andric return BuildMI(MBB, I, DL, get(AMDGPU::V_ADD_I32_e64), DestReg) 62318bcb0991SDimitry Andric .addReg(UnusedCarry, RegState::Define | RegState::Dead); 62328bcb0991SDimitry Andric } 62338bcb0991SDimitry Andric 62340b57cec5SDimitry Andric bool SIInstrInfo::isKillTerminator(unsigned Opcode) { 62350b57cec5SDimitry Andric switch (Opcode) { 62360b57cec5SDimitry Andric case AMDGPU::SI_KILL_F32_COND_IMM_TERMINATOR: 62370b57cec5SDimitry Andric case AMDGPU::SI_KILL_I1_TERMINATOR: 62380b57cec5SDimitry Andric return true; 62390b57cec5SDimitry Andric default: 62400b57cec5SDimitry Andric return false; 62410b57cec5SDimitry Andric } 62420b57cec5SDimitry Andric } 62430b57cec5SDimitry Andric 62440b57cec5SDimitry Andric const MCInstrDesc &SIInstrInfo::getKillTerminatorFromPseudo(unsigned Opcode) const { 62450b57cec5SDimitry Andric switch (Opcode) { 62460b57cec5SDimitry Andric case AMDGPU::SI_KILL_F32_COND_IMM_PSEUDO: 62470b57cec5SDimitry Andric return get(AMDGPU::SI_KILL_F32_COND_IMM_TERMINATOR); 62480b57cec5SDimitry Andric case AMDGPU::SI_KILL_I1_PSEUDO: 62490b57cec5SDimitry Andric return get(AMDGPU::SI_KILL_I1_TERMINATOR); 62500b57cec5SDimitry Andric default: 62510b57cec5SDimitry Andric llvm_unreachable("invalid opcode, expected SI_KILL_*_PSEUDO"); 62520b57cec5SDimitry Andric } 62530b57cec5SDimitry Andric } 62540b57cec5SDimitry Andric 62550b57cec5SDimitry Andric void SIInstrInfo::fixImplicitOperands(MachineInstr &MI) const { 62560b57cec5SDimitry Andric MachineBasicBlock *MBB = MI.getParent(); 62570b57cec5SDimitry Andric MachineFunction *MF = MBB->getParent(); 62580b57cec5SDimitry Andric const GCNSubtarget &ST = MF->getSubtarget<GCNSubtarget>(); 62590b57cec5SDimitry Andric 62600b57cec5SDimitry Andric if (!ST.isWave32()) 62610b57cec5SDimitry Andric return; 62620b57cec5SDimitry Andric 62630b57cec5SDimitry Andric for (auto &Op : MI.implicit_operands()) { 62640b57cec5SDimitry Andric if (Op.isReg() && Op.getReg() == AMDGPU::VCC) 62650b57cec5SDimitry Andric Op.setReg(AMDGPU::VCC_LO); 62660b57cec5SDimitry Andric } 62670b57cec5SDimitry Andric } 62680b57cec5SDimitry Andric 62690b57cec5SDimitry Andric bool SIInstrInfo::isBufferSMRD(const MachineInstr &MI) const { 62700b57cec5SDimitry Andric if (!isSMRD(MI)) 62710b57cec5SDimitry Andric return false; 62720b57cec5SDimitry Andric 62730b57cec5SDimitry Andric // Check that it is using a buffer resource. 62740b57cec5SDimitry Andric int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::sbase); 62750b57cec5SDimitry Andric if (Idx == -1) // e.g. s_memtime 62760b57cec5SDimitry Andric return false; 62770b57cec5SDimitry Andric 62780b57cec5SDimitry Andric const auto RCID = MI.getDesc().OpInfo[Idx].RegClass; 62798bcb0991SDimitry Andric return RI.getRegClass(RCID)->hasSubClassEq(&AMDGPU::SGPR_128RegClass); 62808bcb0991SDimitry Andric } 62818bcb0991SDimitry Andric 62828bcb0991SDimitry Andric unsigned SIInstrInfo::getNumFlatOffsetBits(unsigned AddrSpace, 62838bcb0991SDimitry Andric bool Signed) const { 62848bcb0991SDimitry Andric if (!ST.hasFlatInstOffsets()) 62858bcb0991SDimitry Andric return 0; 62868bcb0991SDimitry Andric 62878bcb0991SDimitry Andric if (ST.hasFlatSegmentOffsetBug() && AddrSpace == AMDGPUAS::FLAT_ADDRESS) 62888bcb0991SDimitry Andric return 0; 62898bcb0991SDimitry Andric 62908bcb0991SDimitry Andric if (ST.getGeneration() >= AMDGPUSubtarget::GFX10) 62918bcb0991SDimitry Andric return Signed ? 12 : 11; 62928bcb0991SDimitry Andric 62938bcb0991SDimitry Andric return Signed ? 13 : 12; 62940b57cec5SDimitry Andric } 62950b57cec5SDimitry Andric 62960b57cec5SDimitry Andric bool SIInstrInfo::isLegalFLATOffset(int64_t Offset, unsigned AddrSpace, 62970b57cec5SDimitry Andric bool Signed) const { 62980b57cec5SDimitry Andric // TODO: Should 0 be special cased? 62990b57cec5SDimitry Andric if (!ST.hasFlatInstOffsets()) 63000b57cec5SDimitry Andric return false; 63010b57cec5SDimitry Andric 63020b57cec5SDimitry Andric if (ST.hasFlatSegmentOffsetBug() && AddrSpace == AMDGPUAS::FLAT_ADDRESS) 63030b57cec5SDimitry Andric return false; 63040b57cec5SDimitry Andric 63050b57cec5SDimitry Andric if (ST.getGeneration() >= AMDGPUSubtarget::GFX10) { 63060b57cec5SDimitry Andric return (Signed && isInt<12>(Offset)) || 63070b57cec5SDimitry Andric (!Signed && isUInt<11>(Offset)); 63080b57cec5SDimitry Andric } 63090b57cec5SDimitry Andric 63100b57cec5SDimitry Andric return (Signed && isInt<13>(Offset)) || 63110b57cec5SDimitry Andric (!Signed && isUInt<12>(Offset)); 63120b57cec5SDimitry Andric } 63130b57cec5SDimitry Andric 63140b57cec5SDimitry Andric 63150b57cec5SDimitry Andric // This must be kept in sync with the SIEncodingFamily class in SIInstrInfo.td 63160b57cec5SDimitry Andric enum SIEncodingFamily { 63170b57cec5SDimitry Andric SI = 0, 63180b57cec5SDimitry Andric VI = 1, 63190b57cec5SDimitry Andric SDWA = 2, 63200b57cec5SDimitry Andric SDWA9 = 3, 63210b57cec5SDimitry Andric GFX80 = 4, 63220b57cec5SDimitry Andric GFX9 = 5, 63230b57cec5SDimitry Andric GFX10 = 6, 63240b57cec5SDimitry Andric SDWA10 = 7 63250b57cec5SDimitry Andric }; 63260b57cec5SDimitry Andric 63270b57cec5SDimitry Andric static SIEncodingFamily subtargetEncodingFamily(const GCNSubtarget &ST) { 63280b57cec5SDimitry Andric switch (ST.getGeneration()) { 63290b57cec5SDimitry Andric default: 63300b57cec5SDimitry Andric break; 63310b57cec5SDimitry Andric case AMDGPUSubtarget::SOUTHERN_ISLANDS: 63320b57cec5SDimitry Andric case AMDGPUSubtarget::SEA_ISLANDS: 63330b57cec5SDimitry Andric return SIEncodingFamily::SI; 63340b57cec5SDimitry Andric case AMDGPUSubtarget::VOLCANIC_ISLANDS: 63350b57cec5SDimitry Andric case AMDGPUSubtarget::GFX9: 63360b57cec5SDimitry Andric return SIEncodingFamily::VI; 63370b57cec5SDimitry Andric case AMDGPUSubtarget::GFX10: 63380b57cec5SDimitry Andric return SIEncodingFamily::GFX10; 63390b57cec5SDimitry Andric } 63400b57cec5SDimitry Andric llvm_unreachable("Unknown subtarget generation!"); 63410b57cec5SDimitry Andric } 63420b57cec5SDimitry Andric 6343*480093f4SDimitry Andric bool SIInstrInfo::isAsmOnlyOpcode(int MCOp) const { 6344*480093f4SDimitry Andric switch(MCOp) { 6345*480093f4SDimitry Andric // These opcodes use indirect register addressing so 6346*480093f4SDimitry Andric // they need special handling by codegen (currently missing). 6347*480093f4SDimitry Andric // Therefore it is too risky to allow these opcodes 6348*480093f4SDimitry Andric // to be selected by dpp combiner or sdwa peepholer. 6349*480093f4SDimitry Andric case AMDGPU::V_MOVRELS_B32_dpp_gfx10: 6350*480093f4SDimitry Andric case AMDGPU::V_MOVRELS_B32_sdwa_gfx10: 6351*480093f4SDimitry Andric case AMDGPU::V_MOVRELD_B32_dpp_gfx10: 6352*480093f4SDimitry Andric case AMDGPU::V_MOVRELD_B32_sdwa_gfx10: 6353*480093f4SDimitry Andric case AMDGPU::V_MOVRELSD_B32_dpp_gfx10: 6354*480093f4SDimitry Andric case AMDGPU::V_MOVRELSD_B32_sdwa_gfx10: 6355*480093f4SDimitry Andric case AMDGPU::V_MOVRELSD_2_B32_dpp_gfx10: 6356*480093f4SDimitry Andric case AMDGPU::V_MOVRELSD_2_B32_sdwa_gfx10: 6357*480093f4SDimitry Andric return true; 6358*480093f4SDimitry Andric default: 6359*480093f4SDimitry Andric return false; 6360*480093f4SDimitry Andric } 6361*480093f4SDimitry Andric } 6362*480093f4SDimitry Andric 63630b57cec5SDimitry Andric int SIInstrInfo::pseudoToMCOpcode(int Opcode) const { 63640b57cec5SDimitry Andric SIEncodingFamily Gen = subtargetEncodingFamily(ST); 63650b57cec5SDimitry Andric 63660b57cec5SDimitry Andric if ((get(Opcode).TSFlags & SIInstrFlags::renamedInGFX9) != 0 && 63670b57cec5SDimitry Andric ST.getGeneration() == AMDGPUSubtarget::GFX9) 63680b57cec5SDimitry Andric Gen = SIEncodingFamily::GFX9; 63690b57cec5SDimitry Andric 63700b57cec5SDimitry Andric // Adjust the encoding family to GFX80 for D16 buffer instructions when the 63710b57cec5SDimitry Andric // subtarget has UnpackedD16VMem feature. 63720b57cec5SDimitry Andric // TODO: remove this when we discard GFX80 encoding. 63730b57cec5SDimitry Andric if (ST.hasUnpackedD16VMem() && (get(Opcode).TSFlags & SIInstrFlags::D16Buf)) 63740b57cec5SDimitry Andric Gen = SIEncodingFamily::GFX80; 63750b57cec5SDimitry Andric 63760b57cec5SDimitry Andric if (get(Opcode).TSFlags & SIInstrFlags::SDWA) { 63770b57cec5SDimitry Andric switch (ST.getGeneration()) { 63780b57cec5SDimitry Andric default: 63790b57cec5SDimitry Andric Gen = SIEncodingFamily::SDWA; 63800b57cec5SDimitry Andric break; 63810b57cec5SDimitry Andric case AMDGPUSubtarget::GFX9: 63820b57cec5SDimitry Andric Gen = SIEncodingFamily::SDWA9; 63830b57cec5SDimitry Andric break; 63840b57cec5SDimitry Andric case AMDGPUSubtarget::GFX10: 63850b57cec5SDimitry Andric Gen = SIEncodingFamily::SDWA10; 63860b57cec5SDimitry Andric break; 63870b57cec5SDimitry Andric } 63880b57cec5SDimitry Andric } 63890b57cec5SDimitry Andric 63900b57cec5SDimitry Andric int MCOp = AMDGPU::getMCOpcode(Opcode, Gen); 63910b57cec5SDimitry Andric 63920b57cec5SDimitry Andric // -1 means that Opcode is already a native instruction. 63930b57cec5SDimitry Andric if (MCOp == -1) 63940b57cec5SDimitry Andric return Opcode; 63950b57cec5SDimitry Andric 63960b57cec5SDimitry Andric // (uint16_t)-1 means that Opcode is a pseudo instruction that has 63970b57cec5SDimitry Andric // no encoding in the given subtarget generation. 63980b57cec5SDimitry Andric if (MCOp == (uint16_t)-1) 63990b57cec5SDimitry Andric return -1; 64000b57cec5SDimitry Andric 6401*480093f4SDimitry Andric if (isAsmOnlyOpcode(MCOp)) 6402*480093f4SDimitry Andric return -1; 6403*480093f4SDimitry Andric 64040b57cec5SDimitry Andric return MCOp; 64050b57cec5SDimitry Andric } 64060b57cec5SDimitry Andric 64070b57cec5SDimitry Andric static 64080b57cec5SDimitry Andric TargetInstrInfo::RegSubRegPair getRegOrUndef(const MachineOperand &RegOpnd) { 64090b57cec5SDimitry Andric assert(RegOpnd.isReg()); 64100b57cec5SDimitry Andric return RegOpnd.isUndef() ? TargetInstrInfo::RegSubRegPair() : 64110b57cec5SDimitry Andric getRegSubRegPair(RegOpnd); 64120b57cec5SDimitry Andric } 64130b57cec5SDimitry Andric 64140b57cec5SDimitry Andric TargetInstrInfo::RegSubRegPair 64150b57cec5SDimitry Andric llvm::getRegSequenceSubReg(MachineInstr &MI, unsigned SubReg) { 64160b57cec5SDimitry Andric assert(MI.isRegSequence()); 64170b57cec5SDimitry Andric for (unsigned I = 0, E = (MI.getNumOperands() - 1)/ 2; I < E; ++I) 64180b57cec5SDimitry Andric if (MI.getOperand(1 + 2 * I + 1).getImm() == SubReg) { 64190b57cec5SDimitry Andric auto &RegOp = MI.getOperand(1 + 2 * I); 64200b57cec5SDimitry Andric return getRegOrUndef(RegOp); 64210b57cec5SDimitry Andric } 64220b57cec5SDimitry Andric return TargetInstrInfo::RegSubRegPair(); 64230b57cec5SDimitry Andric } 64240b57cec5SDimitry Andric 64250b57cec5SDimitry Andric // Try to find the definition of reg:subreg in subreg-manipulation pseudos 64260b57cec5SDimitry Andric // Following a subreg of reg:subreg isn't supported 64270b57cec5SDimitry Andric static bool followSubRegDef(MachineInstr &MI, 64280b57cec5SDimitry Andric TargetInstrInfo::RegSubRegPair &RSR) { 64290b57cec5SDimitry Andric if (!RSR.SubReg) 64300b57cec5SDimitry Andric return false; 64310b57cec5SDimitry Andric switch (MI.getOpcode()) { 64320b57cec5SDimitry Andric default: break; 64330b57cec5SDimitry Andric case AMDGPU::REG_SEQUENCE: 64340b57cec5SDimitry Andric RSR = getRegSequenceSubReg(MI, RSR.SubReg); 64350b57cec5SDimitry Andric return true; 64360b57cec5SDimitry Andric // EXTRACT_SUBREG ins't supported as this would follow a subreg of subreg 64370b57cec5SDimitry Andric case AMDGPU::INSERT_SUBREG: 64380b57cec5SDimitry Andric if (RSR.SubReg == (unsigned)MI.getOperand(3).getImm()) 64390b57cec5SDimitry Andric // inserted the subreg we're looking for 64400b57cec5SDimitry Andric RSR = getRegOrUndef(MI.getOperand(2)); 64410b57cec5SDimitry Andric else { // the subreg in the rest of the reg 64420b57cec5SDimitry Andric auto R1 = getRegOrUndef(MI.getOperand(1)); 64430b57cec5SDimitry Andric if (R1.SubReg) // subreg of subreg isn't supported 64440b57cec5SDimitry Andric return false; 64450b57cec5SDimitry Andric RSR.Reg = R1.Reg; 64460b57cec5SDimitry Andric } 64470b57cec5SDimitry Andric return true; 64480b57cec5SDimitry Andric } 64490b57cec5SDimitry Andric return false; 64500b57cec5SDimitry Andric } 64510b57cec5SDimitry Andric 64520b57cec5SDimitry Andric MachineInstr *llvm::getVRegSubRegDef(const TargetInstrInfo::RegSubRegPair &P, 64530b57cec5SDimitry Andric MachineRegisterInfo &MRI) { 64540b57cec5SDimitry Andric assert(MRI.isSSA()); 64558bcb0991SDimitry Andric if (!Register::isVirtualRegister(P.Reg)) 64560b57cec5SDimitry Andric return nullptr; 64570b57cec5SDimitry Andric 64580b57cec5SDimitry Andric auto RSR = P; 64590b57cec5SDimitry Andric auto *DefInst = MRI.getVRegDef(RSR.Reg); 64600b57cec5SDimitry Andric while (auto *MI = DefInst) { 64610b57cec5SDimitry Andric DefInst = nullptr; 64620b57cec5SDimitry Andric switch (MI->getOpcode()) { 64630b57cec5SDimitry Andric case AMDGPU::COPY: 64640b57cec5SDimitry Andric case AMDGPU::V_MOV_B32_e32: { 64650b57cec5SDimitry Andric auto &Op1 = MI->getOperand(1); 64668bcb0991SDimitry Andric if (Op1.isReg() && Register::isVirtualRegister(Op1.getReg())) { 64670b57cec5SDimitry Andric if (Op1.isUndef()) 64680b57cec5SDimitry Andric return nullptr; 64690b57cec5SDimitry Andric RSR = getRegSubRegPair(Op1); 64700b57cec5SDimitry Andric DefInst = MRI.getVRegDef(RSR.Reg); 64710b57cec5SDimitry Andric } 64720b57cec5SDimitry Andric break; 64730b57cec5SDimitry Andric } 64740b57cec5SDimitry Andric default: 64750b57cec5SDimitry Andric if (followSubRegDef(*MI, RSR)) { 64760b57cec5SDimitry Andric if (!RSR.Reg) 64770b57cec5SDimitry Andric return nullptr; 64780b57cec5SDimitry Andric DefInst = MRI.getVRegDef(RSR.Reg); 64790b57cec5SDimitry Andric } 64800b57cec5SDimitry Andric } 64810b57cec5SDimitry Andric if (!DefInst) 64820b57cec5SDimitry Andric return MI; 64830b57cec5SDimitry Andric } 64840b57cec5SDimitry Andric return nullptr; 64850b57cec5SDimitry Andric } 64860b57cec5SDimitry Andric 64870b57cec5SDimitry Andric bool llvm::execMayBeModifiedBeforeUse(const MachineRegisterInfo &MRI, 64880b57cec5SDimitry Andric Register VReg, 64890b57cec5SDimitry Andric const MachineInstr &DefMI, 64900b57cec5SDimitry Andric const MachineInstr &UseMI) { 64910b57cec5SDimitry Andric assert(MRI.isSSA() && "Must be run on SSA"); 64920b57cec5SDimitry Andric 64930b57cec5SDimitry Andric auto *TRI = MRI.getTargetRegisterInfo(); 64940b57cec5SDimitry Andric auto *DefBB = DefMI.getParent(); 64950b57cec5SDimitry Andric 64960b57cec5SDimitry Andric // Don't bother searching between blocks, although it is possible this block 64970b57cec5SDimitry Andric // doesn't modify exec. 64980b57cec5SDimitry Andric if (UseMI.getParent() != DefBB) 64990b57cec5SDimitry Andric return true; 65000b57cec5SDimitry Andric 65010b57cec5SDimitry Andric const int MaxInstScan = 20; 65020b57cec5SDimitry Andric int NumInst = 0; 65030b57cec5SDimitry Andric 65040b57cec5SDimitry Andric // Stop scan at the use. 65050b57cec5SDimitry Andric auto E = UseMI.getIterator(); 65060b57cec5SDimitry Andric for (auto I = std::next(DefMI.getIterator()); I != E; ++I) { 65070b57cec5SDimitry Andric if (I->isDebugInstr()) 65080b57cec5SDimitry Andric continue; 65090b57cec5SDimitry Andric 65100b57cec5SDimitry Andric if (++NumInst > MaxInstScan) 65110b57cec5SDimitry Andric return true; 65120b57cec5SDimitry Andric 65130b57cec5SDimitry Andric if (I->modifiesRegister(AMDGPU::EXEC, TRI)) 65140b57cec5SDimitry Andric return true; 65150b57cec5SDimitry Andric } 65160b57cec5SDimitry Andric 65170b57cec5SDimitry Andric return false; 65180b57cec5SDimitry Andric } 65190b57cec5SDimitry Andric 65200b57cec5SDimitry Andric bool llvm::execMayBeModifiedBeforeAnyUse(const MachineRegisterInfo &MRI, 65210b57cec5SDimitry Andric Register VReg, 65220b57cec5SDimitry Andric const MachineInstr &DefMI) { 65230b57cec5SDimitry Andric assert(MRI.isSSA() && "Must be run on SSA"); 65240b57cec5SDimitry Andric 65250b57cec5SDimitry Andric auto *TRI = MRI.getTargetRegisterInfo(); 65260b57cec5SDimitry Andric auto *DefBB = DefMI.getParent(); 65270b57cec5SDimitry Andric 65280b57cec5SDimitry Andric const int MaxUseInstScan = 10; 65290b57cec5SDimitry Andric int NumUseInst = 0; 65300b57cec5SDimitry Andric 65310b57cec5SDimitry Andric for (auto &UseInst : MRI.use_nodbg_instructions(VReg)) { 65320b57cec5SDimitry Andric // Don't bother searching between blocks, although it is possible this block 65330b57cec5SDimitry Andric // doesn't modify exec. 65340b57cec5SDimitry Andric if (UseInst.getParent() != DefBB) 65350b57cec5SDimitry Andric return true; 65360b57cec5SDimitry Andric 65370b57cec5SDimitry Andric if (++NumUseInst > MaxUseInstScan) 65380b57cec5SDimitry Andric return true; 65390b57cec5SDimitry Andric } 65400b57cec5SDimitry Andric 65410b57cec5SDimitry Andric const int MaxInstScan = 20; 65420b57cec5SDimitry Andric int NumInst = 0; 65430b57cec5SDimitry Andric 65440b57cec5SDimitry Andric // Stop scan when we have seen all the uses. 65450b57cec5SDimitry Andric for (auto I = std::next(DefMI.getIterator()); ; ++I) { 65460b57cec5SDimitry Andric if (I->isDebugInstr()) 65470b57cec5SDimitry Andric continue; 65480b57cec5SDimitry Andric 65490b57cec5SDimitry Andric if (++NumInst > MaxInstScan) 65500b57cec5SDimitry Andric return true; 65510b57cec5SDimitry Andric 65520b57cec5SDimitry Andric if (I->readsRegister(VReg)) 65530b57cec5SDimitry Andric if (--NumUseInst == 0) 65540b57cec5SDimitry Andric return false; 65550b57cec5SDimitry Andric 65560b57cec5SDimitry Andric if (I->modifiesRegister(AMDGPU::EXEC, TRI)) 65570b57cec5SDimitry Andric return true; 65580b57cec5SDimitry Andric } 65590b57cec5SDimitry Andric } 65608bcb0991SDimitry Andric 65618bcb0991SDimitry Andric MachineInstr *SIInstrInfo::createPHIDestinationCopy( 65628bcb0991SDimitry Andric MachineBasicBlock &MBB, MachineBasicBlock::iterator LastPHIIt, 65638bcb0991SDimitry Andric const DebugLoc &DL, Register Src, Register Dst) const { 65648bcb0991SDimitry Andric auto Cur = MBB.begin(); 65658bcb0991SDimitry Andric if (Cur != MBB.end()) 65668bcb0991SDimitry Andric do { 65678bcb0991SDimitry Andric if (!Cur->isPHI() && Cur->readsRegister(Dst)) 65688bcb0991SDimitry Andric return BuildMI(MBB, Cur, DL, get(TargetOpcode::COPY), Dst).addReg(Src); 65698bcb0991SDimitry Andric ++Cur; 65708bcb0991SDimitry Andric } while (Cur != MBB.end() && Cur != LastPHIIt); 65718bcb0991SDimitry Andric 65728bcb0991SDimitry Andric return TargetInstrInfo::createPHIDestinationCopy(MBB, LastPHIIt, DL, Src, 65738bcb0991SDimitry Andric Dst); 65748bcb0991SDimitry Andric } 65758bcb0991SDimitry Andric 65768bcb0991SDimitry Andric MachineInstr *SIInstrInfo::createPHISourceCopy( 65778bcb0991SDimitry Andric MachineBasicBlock &MBB, MachineBasicBlock::iterator InsPt, 6578*480093f4SDimitry Andric const DebugLoc &DL, Register Src, unsigned SrcSubReg, Register Dst) const { 65798bcb0991SDimitry Andric if (InsPt != MBB.end() && 65808bcb0991SDimitry Andric (InsPt->getOpcode() == AMDGPU::SI_IF || 65818bcb0991SDimitry Andric InsPt->getOpcode() == AMDGPU::SI_ELSE || 65828bcb0991SDimitry Andric InsPt->getOpcode() == AMDGPU::SI_IF_BREAK) && 65838bcb0991SDimitry Andric InsPt->definesRegister(Src)) { 65848bcb0991SDimitry Andric InsPt++; 6585*480093f4SDimitry Andric return BuildMI(MBB, InsPt, DL, 65868bcb0991SDimitry Andric get(ST.isWave32() ? AMDGPU::S_MOV_B32_term 65878bcb0991SDimitry Andric : AMDGPU::S_MOV_B64_term), 65888bcb0991SDimitry Andric Dst) 65898bcb0991SDimitry Andric .addReg(Src, 0, SrcSubReg) 65908bcb0991SDimitry Andric .addReg(AMDGPU::EXEC, RegState::Implicit); 65918bcb0991SDimitry Andric } 65928bcb0991SDimitry Andric return TargetInstrInfo::createPHISourceCopy(MBB, InsPt, DL, Src, SrcSubReg, 65938bcb0991SDimitry Andric Dst); 65948bcb0991SDimitry Andric } 65958bcb0991SDimitry Andric 65968bcb0991SDimitry Andric bool llvm::SIInstrInfo::isWave32() const { return ST.isWave32(); } 6597*480093f4SDimitry Andric 6598*480093f4SDimitry Andric MachineInstr *SIInstrInfo::foldMemoryOperandImpl( 6599*480093f4SDimitry Andric MachineFunction &MF, MachineInstr &MI, ArrayRef<unsigned> Ops, 6600*480093f4SDimitry Andric MachineBasicBlock::iterator InsertPt, int FrameIndex, LiveIntervals *LIS, 6601*480093f4SDimitry Andric VirtRegMap *VRM) const { 6602*480093f4SDimitry Andric // This is a bit of a hack (copied from AArch64). Consider this instruction: 6603*480093f4SDimitry Andric // 6604*480093f4SDimitry Andric // %0:sreg_32 = COPY $m0 6605*480093f4SDimitry Andric // 6606*480093f4SDimitry Andric // We explicitly chose SReg_32 for the virtual register so such a copy might 6607*480093f4SDimitry Andric // be eliminated by RegisterCoalescer. However, that may not be possible, and 6608*480093f4SDimitry Andric // %0 may even spill. We can't spill $m0 normally (it would require copying to 6609*480093f4SDimitry Andric // a numbered SGPR anyway), and since it is in the SReg_32 register class, 6610*480093f4SDimitry Andric // TargetInstrInfo::foldMemoryOperand() is going to try. 6611*480093f4SDimitry Andric // 6612*480093f4SDimitry Andric // To prevent that, constrain the %0 register class here. 6613*480093f4SDimitry Andric if (MI.isFullCopy()) { 6614*480093f4SDimitry Andric Register DstReg = MI.getOperand(0).getReg(); 6615*480093f4SDimitry Andric Register SrcReg = MI.getOperand(1).getReg(); 6616*480093f4SDimitry Andric 6617*480093f4SDimitry Andric if (DstReg == AMDGPU::M0 && SrcReg.isVirtual()) { 6618*480093f4SDimitry Andric MF.getRegInfo().constrainRegClass(SrcReg, &AMDGPU::SReg_32_XM0RegClass); 6619*480093f4SDimitry Andric return nullptr; 6620*480093f4SDimitry Andric } 6621*480093f4SDimitry Andric 6622*480093f4SDimitry Andric if (SrcReg == AMDGPU::M0 && DstReg.isVirtual()) { 6623*480093f4SDimitry Andric MF.getRegInfo().constrainRegClass(DstReg, &AMDGPU::SReg_32_XM0RegClass); 6624*480093f4SDimitry Andric return nullptr; 6625*480093f4SDimitry Andric } 6626*480093f4SDimitry Andric } 6627*480093f4SDimitry Andric 6628*480093f4SDimitry Andric return nullptr; 6629*480093f4SDimitry Andric } 6630*480093f4SDimitry Andric 6631*480093f4SDimitry Andric unsigned SIInstrInfo::getInstrLatency(const InstrItineraryData *ItinData, 6632*480093f4SDimitry Andric const MachineInstr &MI, 6633*480093f4SDimitry Andric unsigned *PredCost) const { 6634*480093f4SDimitry Andric if (MI.isBundle()) { 6635*480093f4SDimitry Andric MachineBasicBlock::const_instr_iterator I(MI.getIterator()); 6636*480093f4SDimitry Andric MachineBasicBlock::const_instr_iterator E(MI.getParent()->instr_end()); 6637*480093f4SDimitry Andric unsigned Lat = 0, Count = 0; 6638*480093f4SDimitry Andric for (++I; I != E && I->isBundledWithPred(); ++I) { 6639*480093f4SDimitry Andric ++Count; 6640*480093f4SDimitry Andric Lat = std::max(Lat, SchedModel.computeInstrLatency(&*I)); 6641*480093f4SDimitry Andric } 6642*480093f4SDimitry Andric return Lat + Count - 1; 6643*480093f4SDimitry Andric } 6644*480093f4SDimitry Andric 6645*480093f4SDimitry Andric return SchedModel.computeInstrLatency(&MI); 6646*480093f4SDimitry Andric } 6647