xref: /freebsd/contrib/llvm-project/llvm/lib/Target/AMDGPU/SIISelLowering.h (revision 06c3fb2749bda94cb5201f81ffdb8fa6c3161b2e)
10b57cec5SDimitry Andric //===-- SIISelLowering.h - SI DAG Lowering Interface ------------*- C++ -*-===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric /// \file
100b57cec5SDimitry Andric /// SI DAG Lowering interface definition
110b57cec5SDimitry Andric //
120b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
130b57cec5SDimitry Andric 
140b57cec5SDimitry Andric #ifndef LLVM_LIB_TARGET_AMDGPU_SIISELLOWERING_H
150b57cec5SDimitry Andric #define LLVM_LIB_TARGET_AMDGPU_SIISELLOWERING_H
160b57cec5SDimitry Andric 
170b57cec5SDimitry Andric #include "AMDGPUISelLowering.h"
180b57cec5SDimitry Andric #include "AMDGPUArgumentUsageInfo.h"
19349cc55cSDimitry Andric #include "llvm/CodeGen/MachineFunction.h"
200b57cec5SDimitry Andric 
210b57cec5SDimitry Andric namespace llvm {
220b57cec5SDimitry Andric 
23e8d8bef9SDimitry Andric class GCNSubtarget;
24e8d8bef9SDimitry Andric class SIMachineFunctionInfo;
25e8d8bef9SDimitry Andric class SIRegisterInfo;
26e8d8bef9SDimitry Andric 
27e8d8bef9SDimitry Andric namespace AMDGPU {
28e8d8bef9SDimitry Andric struct ImageDimIntrinsicInfo;
29e8d8bef9SDimitry Andric }
30e8d8bef9SDimitry Andric 
310b57cec5SDimitry Andric class SITargetLowering final : public AMDGPUTargetLowering {
320b57cec5SDimitry Andric private:
330b57cec5SDimitry Andric   const GCNSubtarget *Subtarget;
340b57cec5SDimitry Andric 
350b57cec5SDimitry Andric public:
360b57cec5SDimitry Andric   MVT getRegisterTypeForCallingConv(LLVMContext &Context,
370b57cec5SDimitry Andric                                     CallingConv::ID CC,
380b57cec5SDimitry Andric                                     EVT VT) const override;
390b57cec5SDimitry Andric   unsigned getNumRegistersForCallingConv(LLVMContext &Context,
400b57cec5SDimitry Andric                                          CallingConv::ID CC,
410b57cec5SDimitry Andric                                          EVT VT) const override;
420b57cec5SDimitry Andric 
430b57cec5SDimitry Andric   unsigned getVectorTypeBreakdownForCallingConv(
440b57cec5SDimitry Andric     LLVMContext &Context, CallingConv::ID CC, EVT VT, EVT &IntermediateVT,
450b57cec5SDimitry Andric     unsigned &NumIntermediates, MVT &RegisterVT) const override;
460b57cec5SDimitry Andric 
470b57cec5SDimitry Andric private:
480b57cec5SDimitry Andric   SDValue lowerKernArgParameterPtr(SelectionDAG &DAG, const SDLoc &SL,
490b57cec5SDimitry Andric                                    SDValue Chain, uint64_t Offset) const;
500b57cec5SDimitry Andric   SDValue getImplicitArgPtr(SelectionDAG &DAG, const SDLoc &SL) const;
51fcaf7f86SDimitry Andric   SDValue getLDSKernelId(SelectionDAG &DAG, const SDLoc &SL) const;
520b57cec5SDimitry Andric   SDValue lowerKernargMemParameter(SelectionDAG &DAG, EVT VT, EVT MemVT,
530b57cec5SDimitry Andric                                    const SDLoc &SL, SDValue Chain,
545ffd83dbSDimitry Andric                                    uint64_t Offset, Align Alignment,
555ffd83dbSDimitry Andric                                    bool Signed,
560b57cec5SDimitry Andric                                    const ISD::InputArg *Arg = nullptr) const;
5781ad6265SDimitry Andric   SDValue loadImplicitKernelArgument(SelectionDAG &DAG, MVT VT, const SDLoc &DL,
5881ad6265SDimitry Andric                                      Align Alignment,
5981ad6265SDimitry Andric                                      ImplicitParameter Param) const;
600b57cec5SDimitry Andric 
610b57cec5SDimitry Andric   SDValue lowerStackParameter(SelectionDAG &DAG, CCValAssign &VA,
620b57cec5SDimitry Andric                               const SDLoc &SL, SDValue Chain,
630b57cec5SDimitry Andric                               const ISD::InputArg &Arg) const;
640b57cec5SDimitry Andric   SDValue getPreloadedValue(SelectionDAG &DAG,
650b57cec5SDimitry Andric                             const SIMachineFunctionInfo &MFI,
660b57cec5SDimitry Andric                             EVT VT,
670b57cec5SDimitry Andric                             AMDGPUFunctionArgInfo::PreloadedValue) const;
680b57cec5SDimitry Andric 
690b57cec5SDimitry Andric   SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op,
700b57cec5SDimitry Andric                              SelectionDAG &DAG) const override;
710b57cec5SDimitry Andric   SDValue lowerImplicitZextParam(SelectionDAG &DAG, SDValue Op,
720b57cec5SDimitry Andric                                  MVT VT, unsigned Offset) const;
730b57cec5SDimitry Andric   SDValue lowerImage(SDValue Op, const AMDGPU::ImageDimIntrinsicInfo *Intr,
74e8d8bef9SDimitry Andric                      SelectionDAG &DAG, bool WithChain) const;
750b57cec5SDimitry Andric   SDValue lowerSBuffer(EVT VT, SDLoc DL, SDValue Rsrc, SDValue Offset,
765ffd83dbSDimitry Andric                        SDValue CachePolicy, SelectionDAG &DAG) const;
770b57cec5SDimitry Andric 
78e8d8bef9SDimitry Andric   SDValue lowerRawBufferAtomicIntrin(SDValue Op, SelectionDAG &DAG,
79e8d8bef9SDimitry Andric                                      unsigned NewOpcode) const;
80e8d8bef9SDimitry Andric   SDValue lowerStructBufferAtomicIntrin(SDValue Op, SelectionDAG &DAG,
81e8d8bef9SDimitry Andric                                         unsigned NewOpcode) const;
82e8d8bef9SDimitry Andric 
8381ad6265SDimitry Andric   SDValue lowerWorkitemID(SelectionDAG &DAG, SDValue Op, unsigned Dim,
8481ad6265SDimitry Andric                           const ArgDescriptor &ArgDesc) const;
8581ad6265SDimitry Andric 
860b57cec5SDimitry Andric   SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
870b57cec5SDimitry Andric   SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) const;
880b57cec5SDimitry Andric   SDValue LowerINTRINSIC_VOID(SDValue Op, SelectionDAG &DAG) const;
890b57cec5SDimitry Andric 
900b57cec5SDimitry Andric   // The raw.tbuffer and struct.tbuffer intrinsics have two offset args: offset
910b57cec5SDimitry Andric   // (the offset that is included in bounds checking and swizzling, to be split
920b57cec5SDimitry Andric   // between the instruction's voffset and immoffset fields) and soffset (the
930b57cec5SDimitry Andric   // offset that is excluded from bounds checking and swizzling, to go in the
940b57cec5SDimitry Andric   // instruction's soffset field).  This function takes the first kind of
950b57cec5SDimitry Andric   // offset and figures out how to split it between voffset and immoffset.
960b57cec5SDimitry Andric   std::pair<SDValue, SDValue> splitBufferOffsets(SDValue Offset,
970b57cec5SDimitry Andric                                                  SelectionDAG &DAG) const;
980b57cec5SDimitry Andric 
990b57cec5SDimitry Andric   SDValue widenLoad(LoadSDNode *Ld, DAGCombinerInfo &DCI) const;
1000b57cec5SDimitry Andric   SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const;
1010b57cec5SDimitry Andric   SDValue LowerSELECT(SDValue Op, SelectionDAG &DAG) const;
1020b57cec5SDimitry Andric   SDValue lowerFastUnsafeFDIV(SDValue Op, SelectionDAG &DAG) const;
103e8d8bef9SDimitry Andric   SDValue lowerFastUnsafeFDIV64(SDValue Op, SelectionDAG &DAG) const;
1040b57cec5SDimitry Andric   SDValue lowerFDIV_FAST(SDValue Op, SelectionDAG &DAG) const;
1050b57cec5SDimitry Andric   SDValue LowerFDIV16(SDValue Op, SelectionDAG &DAG) const;
1060b57cec5SDimitry Andric   SDValue LowerFDIV32(SDValue Op, SelectionDAG &DAG) const;
1070b57cec5SDimitry Andric   SDValue LowerFDIV64(SDValue Op, SelectionDAG &DAG) const;
1080b57cec5SDimitry Andric   SDValue LowerFDIV(SDValue Op, SelectionDAG &DAG) const;
109*06c3fb27SDimitry Andric   SDValue LowerFFREXP(SDValue Op, SelectionDAG &DAG) const;
1100b57cec5SDimitry Andric   SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
1110b57cec5SDimitry Andric   SDValue LowerTrig(SDValue Op, SelectionDAG &DAG) const;
112*06c3fb27SDimitry Andric   SDValue lowerFSQRTF64(SDValue Op, SelectionDAG &DAG) const;
1130b57cec5SDimitry Andric   SDValue LowerATOMIC_CMP_SWAP(SDValue Op, SelectionDAG &DAG) const;
1140b57cec5SDimitry Andric   SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
1150b57cec5SDimitry Andric   SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
1160b57cec5SDimitry Andric   SDValue adjustLoadValueType(unsigned Opcode, MemSDNode *M,
1170b57cec5SDimitry Andric                               SelectionDAG &DAG, ArrayRef<SDValue> Ops,
1180b57cec5SDimitry Andric                               bool IsIntrinsic = false) const;
1190b57cec5SDimitry Andric 
1208bcb0991SDimitry Andric   SDValue lowerIntrinsicLoad(MemSDNode *M, bool IsFormat, SelectionDAG &DAG,
1218bcb0991SDimitry Andric                              ArrayRef<SDValue> Ops) const;
1228bcb0991SDimitry Andric 
1230b57cec5SDimitry Andric   // Call DAG.getMemIntrinsicNode for a load, but first widen a dwordx3 type to
1240b57cec5SDimitry Andric   // dwordx4 if on SI.
1250b57cec5SDimitry Andric   SDValue getMemIntrinsicNode(unsigned Opcode, const SDLoc &DL, SDVTList VTList,
1260b57cec5SDimitry Andric                               ArrayRef<SDValue> Ops, EVT MemVT,
1270b57cec5SDimitry Andric                               MachineMemOperand *MMO, SelectionDAG &DAG) const;
1280b57cec5SDimitry Andric 
129e8d8bef9SDimitry Andric   SDValue handleD16VData(SDValue VData, SelectionDAG &DAG,
130e8d8bef9SDimitry Andric                          bool ImageStore = false) const;
1310b57cec5SDimitry Andric 
1320b57cec5SDimitry Andric   /// Converts \p Op, which must be of floating point type, to the
1330b57cec5SDimitry Andric   /// floating point type \p VT, by either extending or truncating it.
1345ffd83dbSDimitry Andric   SDValue getFPExtOrFPRound(SelectionDAG &DAG,
1350b57cec5SDimitry Andric                             SDValue Op,
1360b57cec5SDimitry Andric                             const SDLoc &DL,
1370b57cec5SDimitry Andric                             EVT VT) const;
1380b57cec5SDimitry Andric 
1390b57cec5SDimitry Andric   SDValue convertArgType(
1400b57cec5SDimitry Andric     SelectionDAG &DAG, EVT VT, EVT MemVT, const SDLoc &SL, SDValue Val,
1410b57cec5SDimitry Andric     bool Signed, const ISD::InputArg *Arg = nullptr) const;
1420b57cec5SDimitry Andric 
1430b57cec5SDimitry Andric   /// Custom lowering for ISD::FP_ROUND for MVT::f16.
1440b57cec5SDimitry Andric   SDValue lowerFP_ROUND(SDValue Op, SelectionDAG &DAG) const;
1450b57cec5SDimitry Andric   SDValue lowerFMINNUM_FMAXNUM(SDValue Op, SelectionDAG &DAG) const;
146*06c3fb27SDimitry Andric   SDValue lowerFLDEXP(SDValue Op, SelectionDAG &DAG) const;
1475ffd83dbSDimitry Andric   SDValue lowerXMULO(SDValue Op, SelectionDAG &DAG) const;
1484824e7fdSDimitry Andric   SDValue lowerXMUL_LOHI(SDValue Op, SelectionDAG &DAG) const;
1490b57cec5SDimitry Andric 
1500b57cec5SDimitry Andric   SDValue getSegmentAperture(unsigned AS, const SDLoc &DL,
1510b57cec5SDimitry Andric                              SelectionDAG &DAG) const;
1520b57cec5SDimitry Andric 
1530b57cec5SDimitry Andric   SDValue lowerADDRSPACECAST(SDValue Op, SelectionDAG &DAG) const;
1540b57cec5SDimitry Andric   SDValue lowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
1550b57cec5SDimitry Andric   SDValue lowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
1560b57cec5SDimitry Andric   SDValue lowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const;
1570b57cec5SDimitry Andric   SDValue lowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
15881ad6265SDimitry Andric   SDValue lowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
1590b57cec5SDimitry Andric   SDValue lowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
160fe6060f1SDimitry Andric 
1610b57cec5SDimitry Andric   SDValue lowerTRAP(SDValue Op, SelectionDAG &DAG) const;
162fe6060f1SDimitry Andric   SDValue lowerTrapEndpgm(SDValue Op, SelectionDAG &DAG) const;
163fe6060f1SDimitry Andric   SDValue lowerTrapHsaQueuePtr(SDValue Op, SelectionDAG &DAG) const;
164fe6060f1SDimitry Andric   SDValue lowerTrapHsa(SDValue Op, SelectionDAG &DAG) const;
1650b57cec5SDimitry Andric   SDValue lowerDEBUGTRAP(SDValue Op, SelectionDAG &DAG) const;
1660b57cec5SDimitry Andric 
1670b57cec5SDimitry Andric   SDNode *adjustWritemask(MachineSDNode *&N, SelectionDAG &DAG) const;
1680b57cec5SDimitry Andric 
1690b57cec5SDimitry Andric   SDValue performUCharToFloatCombine(SDNode *N,
1700b57cec5SDimitry Andric                                      DAGCombinerInfo &DCI) const;
171*06c3fb27SDimitry Andric   SDValue performFCopySignCombine(SDNode *N, DAGCombinerInfo &DCI) const;
172*06c3fb27SDimitry Andric 
1730b57cec5SDimitry Andric   SDValue performSHLPtrCombine(SDNode *N,
1740b57cec5SDimitry Andric                                unsigned AS,
1750b57cec5SDimitry Andric                                EVT MemVT,
1760b57cec5SDimitry Andric                                DAGCombinerInfo &DCI) const;
1770b57cec5SDimitry Andric 
1780b57cec5SDimitry Andric   SDValue performMemSDNodeCombine(MemSDNode *N, DAGCombinerInfo &DCI) const;
1790b57cec5SDimitry Andric 
1800b57cec5SDimitry Andric   SDValue splitBinaryBitConstantOp(DAGCombinerInfo &DCI, const SDLoc &SL,
1810b57cec5SDimitry Andric                                    unsigned Opc, SDValue LHS,
1820b57cec5SDimitry Andric                                    const ConstantSDNode *CRHS) const;
1830b57cec5SDimitry Andric 
1840b57cec5SDimitry Andric   SDValue performAndCombine(SDNode *N, DAGCombinerInfo &DCI) const;
1850b57cec5SDimitry Andric   SDValue performOrCombine(SDNode *N, DAGCombinerInfo &DCI) const;
1860b57cec5SDimitry Andric   SDValue performXorCombine(SDNode *N, DAGCombinerInfo &DCI) const;
1870b57cec5SDimitry Andric   SDValue performZeroExtendCombine(SDNode *N, DAGCombinerInfo &DCI) const;
1880b57cec5SDimitry Andric   SDValue performSignExtendInRegCombine(SDNode *N, DAGCombinerInfo &DCI) const;
1890b57cec5SDimitry Andric   SDValue performClassCombine(SDNode *N, DAGCombinerInfo &DCI) const;
1900b57cec5SDimitry Andric   SDValue getCanonicalConstantFP(SelectionDAG &DAG, const SDLoc &SL, EVT VT,
1910b57cec5SDimitry Andric                                  const APFloat &C) const;
1920b57cec5SDimitry Andric   SDValue performFCanonicalizeCombine(SDNode *N, DAGCombinerInfo &DCI) const;
1930b57cec5SDimitry Andric 
1940b57cec5SDimitry Andric   SDValue performFPMed3ImmCombine(SelectionDAG &DAG, const SDLoc &SL,
1950b57cec5SDimitry Andric                                   SDValue Op0, SDValue Op1) const;
1960b57cec5SDimitry Andric   SDValue performIntMed3ImmCombine(SelectionDAG &DAG, const SDLoc &SL,
197*06c3fb27SDimitry Andric                                    SDValue Src, SDValue MinVal, SDValue MaxVal,
198*06c3fb27SDimitry Andric                                    bool Signed) const;
1990b57cec5SDimitry Andric   SDValue performMinMaxCombine(SDNode *N, DAGCombinerInfo &DCI) const;
2000b57cec5SDimitry Andric   SDValue performFMed3Combine(SDNode *N, DAGCombinerInfo &DCI) const;
2010b57cec5SDimitry Andric   SDValue performCvtPkRTZCombine(SDNode *N, DAGCombinerInfo &DCI) const;
2020b57cec5SDimitry Andric   SDValue performExtractVectorEltCombine(SDNode *N, DAGCombinerInfo &DCI) const;
2030b57cec5SDimitry Andric   SDValue performInsertVectorEltCombine(SDNode *N, DAGCombinerInfo &DCI) const;
204*06c3fb27SDimitry Andric   SDValue performFPRoundCombine(SDNode *N, DAGCombinerInfo &DCI) const;
2050b57cec5SDimitry Andric 
2060b57cec5SDimitry Andric   SDValue reassociateScalarOps(SDNode *N, SelectionDAG &DAG) const;
2070b57cec5SDimitry Andric   unsigned getFusedOpcode(const SelectionDAG &DAG,
2080b57cec5SDimitry Andric                           const SDNode *N0, const SDNode *N1) const;
20981ad6265SDimitry Andric   SDValue tryFoldToMad64_32(SDNode *N, DAGCombinerInfo &DCI) const;
2100b57cec5SDimitry Andric   SDValue performAddCombine(SDNode *N, DAGCombinerInfo &DCI) const;
2110b57cec5SDimitry Andric   SDValue performAddCarrySubCarryCombine(SDNode *N, DAGCombinerInfo &DCI) const;
2120b57cec5SDimitry Andric   SDValue performSubCombine(SDNode *N, DAGCombinerInfo &DCI) const;
2130b57cec5SDimitry Andric   SDValue performFAddCombine(SDNode *N, DAGCombinerInfo &DCI) const;
2140b57cec5SDimitry Andric   SDValue performFSubCombine(SDNode *N, DAGCombinerInfo &DCI) const;
2150b57cec5SDimitry Andric   SDValue performFMACombine(SDNode *N, DAGCombinerInfo &DCI) const;
2160b57cec5SDimitry Andric   SDValue performSetCCCombine(SDNode *N, DAGCombinerInfo &DCI) const;
2170b57cec5SDimitry Andric   SDValue performCvtF32UByteNCombine(SDNode *N, DAGCombinerInfo &DCI) const;
2180b57cec5SDimitry Andric   SDValue performClampCombine(SDNode *N, DAGCombinerInfo &DCI) const;
2190b57cec5SDimitry Andric   SDValue performRcpCombine(SDNode *N, DAGCombinerInfo &DCI) const;
2200b57cec5SDimitry Andric 
2210b57cec5SDimitry Andric   bool isLegalFlatAddressingMode(const AddrMode &AM) const;
2220b57cec5SDimitry Andric   bool isLegalMUBUFAddressingMode(const AddrMode &AM) const;
2230b57cec5SDimitry Andric 
2240b57cec5SDimitry Andric   unsigned isCFIntrinsic(const SDNode *Intr) const;
2250b57cec5SDimitry Andric 
2268bcb0991SDimitry Andric public:
2270b57cec5SDimitry Andric   /// \returns True if fixup needs to be emitted for given global value \p GV,
2280b57cec5SDimitry Andric   /// false otherwise.
2290b57cec5SDimitry Andric   bool shouldEmitFixup(const GlobalValue *GV) const;
2300b57cec5SDimitry Andric 
2310b57cec5SDimitry Andric   /// \returns True if GOT relocation needs to be emitted for given global value
2320b57cec5SDimitry Andric   /// \p GV, false otherwise.
2330b57cec5SDimitry Andric   bool shouldEmitGOTReloc(const GlobalValue *GV) const;
2340b57cec5SDimitry Andric 
2350b57cec5SDimitry Andric   /// \returns True if PC-relative relocation needs to be emitted for given
2360b57cec5SDimitry Andric   /// global value \p GV, false otherwise.
2370b57cec5SDimitry Andric   bool shouldEmitPCReloc(const GlobalValue *GV) const;
2380b57cec5SDimitry Andric 
2395ffd83dbSDimitry Andric   /// \returns true if this should use a literal constant for an LDS address,
2405ffd83dbSDimitry Andric   /// and not emit a relocation for an LDS global.
2415ffd83dbSDimitry Andric   bool shouldUseLDSConstAddress(const GlobalValue *GV) const;
2425ffd83dbSDimitry Andric 
2435ffd83dbSDimitry Andric   /// Check if EXTRACT_VECTOR_ELT/INSERT_VECTOR_ELT (<n x e>, var-idx) should be
2445ffd83dbSDimitry Andric   /// expanded into a set of cmp/select instructions.
2455ffd83dbSDimitry Andric   static bool shouldExpandVectorDynExt(unsigned EltSize, unsigned NumElem,
24681ad6265SDimitry Andric                                        bool IsDivergentIdx,
24781ad6265SDimitry Andric                                        const GCNSubtarget *Subtarget);
24881ad6265SDimitry Andric 
24981ad6265SDimitry Andric   bool shouldExpandVectorDynExt(SDNode *N) const;
2505ffd83dbSDimitry Andric 
2518bcb0991SDimitry Andric private:
2520b57cec5SDimitry Andric   // Analyze a combined offset from an amdgcn_buffer_ intrinsic and store the
2530b57cec5SDimitry Andric   // three offsets (voffset, soffset and instoffset) into the SDValue[3] array
2540b57cec5SDimitry Andric   // pointed to by Offsets.
255fe6060f1SDimitry Andric   void setBufferOffsets(SDValue CombinedOffset, SelectionDAG &DAG,
2565ffd83dbSDimitry Andric                         SDValue *Offsets, Align Alignment = Align(4)) const;
2570b57cec5SDimitry Andric 
258*06c3fb27SDimitry Andric   // Convert the i128 that an addrspace(8) pointer is natively represented as
259*06c3fb27SDimitry Andric   // into the v4i32 that all the buffer intrinsics expect to receive. We can't
260*06c3fb27SDimitry Andric   // add register classes for i128 on pain of the promotion logic going haywire,
261*06c3fb27SDimitry Andric   // so this slightly ugly hack is what we've got. If passed a non-pointer
262*06c3fb27SDimitry Andric   // argument (as would be seen in older buffer intrinsics), does nothing.
263*06c3fb27SDimitry Andric   SDValue bufferRsrcPtrToVector(SDValue MaybePointer, SelectionDAG &DAG) const;
264*06c3fb27SDimitry Andric 
265*06c3fb27SDimitry Andric   // Wrap a 64-bit pointer into a v4i32 (which is how all SelectionDAG code
266*06c3fb27SDimitry Andric   // represents ptr addrspace(8)) using the flags specified in the intrinsic.
267*06c3fb27SDimitry Andric   SDValue lowerPointerAsRsrcIntrin(SDNode *Op, SelectionDAG &DAG) const;
268*06c3fb27SDimitry Andric 
2690b57cec5SDimitry Andric   // Handle 8 bit and 16 bit buffer loads
2700b57cec5SDimitry Andric   SDValue handleByteShortBufferLoads(SelectionDAG &DAG, EVT LoadVT, SDLoc DL,
2710b57cec5SDimitry Andric                                      ArrayRef<SDValue> Ops, MemSDNode *M) const;
2720b57cec5SDimitry Andric 
2730b57cec5SDimitry Andric   // Handle 8 bit and 16 bit buffer stores
2740b57cec5SDimitry Andric   SDValue handleByteShortBufferStores(SelectionDAG &DAG, EVT VDataType,
2750b57cec5SDimitry Andric                                       SDLoc DL, SDValue Ops[],
2760b57cec5SDimitry Andric                                       MemSDNode *M) const;
2770b57cec5SDimitry Andric 
2780b57cec5SDimitry Andric public:
2790b57cec5SDimitry Andric   SITargetLowering(const TargetMachine &tm, const GCNSubtarget &STI);
2800b57cec5SDimitry Andric 
2810b57cec5SDimitry Andric   const GCNSubtarget *getSubtarget() const;
2820b57cec5SDimitry Andric 
283480093f4SDimitry Andric   bool isFPExtFoldable(const SelectionDAG &DAG, unsigned Opcode, EVT DestVT,
284480093f4SDimitry Andric                        EVT SrcVT) const override;
2850b57cec5SDimitry Andric 
2864824e7fdSDimitry Andric   bool isFPExtFoldable(const MachineInstr &MI, unsigned Opcode, LLT DestTy,
2874824e7fdSDimitry Andric                        LLT SrcTy) const override;
2884824e7fdSDimitry Andric 
2890b57cec5SDimitry Andric   bool isShuffleMaskLegal(ArrayRef<int> /*Mask*/, EVT /*VT*/) const override;
2900b57cec5SDimitry Andric 
291*06c3fb27SDimitry Andric   // While address space 7 should never make it to codegen, it still needs to
292*06c3fb27SDimitry Andric   // have a MVT to prevent some analyses that query this function from breaking,
293*06c3fb27SDimitry Andric   // so, to work around the lack of i160, map it to v5i32.
294*06c3fb27SDimitry Andric   MVT getPointerTy(const DataLayout &DL, unsigned AS) const override;
295*06c3fb27SDimitry Andric   MVT getPointerMemTy(const DataLayout &DL, unsigned AS) const override;
296*06c3fb27SDimitry Andric 
2970b57cec5SDimitry Andric   bool getTgtMemIntrinsic(IntrinsicInfo &, const CallInst &,
2980b57cec5SDimitry Andric                           MachineFunction &MF,
2990b57cec5SDimitry Andric                           unsigned IntrinsicID) const override;
3000b57cec5SDimitry Andric 
3010b57cec5SDimitry Andric   bool getAddrModeArguments(IntrinsicInst * /*I*/,
3020b57cec5SDimitry Andric                             SmallVectorImpl<Value*> &/*Ops*/,
3030b57cec5SDimitry Andric                             Type *&/*AccessTy*/) const override;
3040b57cec5SDimitry Andric 
3050b57cec5SDimitry Andric   bool isLegalGlobalAddressingMode(const AddrMode &AM) const;
3060b57cec5SDimitry Andric   bool isLegalAddressingMode(const DataLayout &DL, const AddrMode &AM, Type *Ty,
3070b57cec5SDimitry Andric                              unsigned AS,
3080b57cec5SDimitry Andric                              Instruction *I = nullptr) const override;
3090b57cec5SDimitry Andric 
3100b57cec5SDimitry Andric   bool canMergeStoresTo(unsigned AS, EVT MemVT,
311349cc55cSDimitry Andric                         const MachineFunction &MF) const override;
3120b57cec5SDimitry Andric 
3138bcb0991SDimitry Andric   bool allowsMisalignedMemoryAccessesImpl(
314e8d8bef9SDimitry Andric       unsigned Size, unsigned AddrSpace, Align Alignment,
3158bcb0991SDimitry Andric       MachineMemOperand::Flags Flags = MachineMemOperand::MONone,
316bdd1243dSDimitry Andric       unsigned *IsFast = nullptr) const;
3178bcb0991SDimitry Andric 
3180b57cec5SDimitry Andric   bool allowsMisalignedMemoryAccesses(
319e8d8bef9SDimitry Andric       LLT Ty, unsigned AddrSpace, Align Alignment,
320e8d8bef9SDimitry Andric       MachineMemOperand::Flags Flags = MachineMemOperand::MONone,
321bdd1243dSDimitry Andric       unsigned *IsFast = nullptr) const override {
322e8d8bef9SDimitry Andric     if (IsFast)
323bdd1243dSDimitry Andric       *IsFast = 0;
324e8d8bef9SDimitry Andric     return allowsMisalignedMemoryAccessesImpl(Ty.getSizeInBits(), AddrSpace,
325e8d8bef9SDimitry Andric                                               Alignment, Flags, IsFast);
326e8d8bef9SDimitry Andric   }
327e8d8bef9SDimitry Andric 
328e8d8bef9SDimitry Andric   bool allowsMisalignedMemoryAccesses(
329fe6060f1SDimitry Andric       EVT VT, unsigned AS, Align Alignment,
3300b57cec5SDimitry Andric       MachineMemOperand::Flags Flags = MachineMemOperand::MONone,
331bdd1243dSDimitry Andric       unsigned *IsFast = nullptr) const override;
3320b57cec5SDimitry Andric 
3335ffd83dbSDimitry Andric   EVT getOptimalMemOpType(const MemOp &Op,
3340b57cec5SDimitry Andric                           const AttributeList &FuncAttributes) const override;
3350b57cec5SDimitry Andric 
3360b57cec5SDimitry Andric   bool isMemOpUniform(const SDNode *N) const;
3370b57cec5SDimitry Andric   bool isMemOpHasNoClobberedMemOperand(const SDNode *N) const;
338480093f4SDimitry Andric 
339e8d8bef9SDimitry Andric   static bool isNonGlobalAddrSpace(unsigned AS);
3405ffd83dbSDimitry Andric 
3410b57cec5SDimitry Andric   bool isFreeAddrSpaceCast(unsigned SrcAS, unsigned DestAS) const override;
3420b57cec5SDimitry Andric 
3430b57cec5SDimitry Andric   TargetLoweringBase::LegalizeTypeAction
3440b57cec5SDimitry Andric   getPreferredVectorAction(MVT VT) const override;
3450b57cec5SDimitry Andric 
3460b57cec5SDimitry Andric   bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
3470b57cec5SDimitry Andric                                         Type *Ty) const override;
3480b57cec5SDimitry Andric 
34981ad6265SDimitry Andric   bool isExtractSubvectorCheap(EVT ResVT, EVT SrcVT,
35081ad6265SDimitry Andric                                unsigned Index) const override;
35181ad6265SDimitry Andric 
3520b57cec5SDimitry Andric   bool isTypeDesirableForOp(unsigned Op, EVT VT) const override;
3530b57cec5SDimitry Andric 
3540b57cec5SDimitry Andric   bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override;
3550b57cec5SDimitry Andric 
356*06c3fb27SDimitry Andric   unsigned combineRepeatedFPDivisors() const override {
357*06c3fb27SDimitry Andric     // Combine multiple FDIVs with the same divisor into multiple FMULs by the
358*06c3fb27SDimitry Andric     // reciprocal.
359*06c3fb27SDimitry Andric     return 2;
360*06c3fb27SDimitry Andric   }
361*06c3fb27SDimitry Andric 
3620b57cec5SDimitry Andric   bool supportSplitCSR(MachineFunction *MF) const override;
3630b57cec5SDimitry Andric   void initializeSplitCSR(MachineBasicBlock *Entry) const override;
3640b57cec5SDimitry Andric   void insertCopiesSplitCSR(
3650b57cec5SDimitry Andric     MachineBasicBlock *Entry,
3660b57cec5SDimitry Andric     const SmallVectorImpl<MachineBasicBlock *> &Exits) const override;
3670b57cec5SDimitry Andric 
3680b57cec5SDimitry Andric   SDValue LowerFormalArguments(SDValue Chain, CallingConv::ID CallConv,
3690b57cec5SDimitry Andric                                bool isVarArg,
3700b57cec5SDimitry Andric                                const SmallVectorImpl<ISD::InputArg> &Ins,
3710b57cec5SDimitry Andric                                const SDLoc &DL, SelectionDAG &DAG,
3720b57cec5SDimitry Andric                                SmallVectorImpl<SDValue> &InVals) const override;
3730b57cec5SDimitry Andric 
3740b57cec5SDimitry Andric   bool CanLowerReturn(CallingConv::ID CallConv,
3750b57cec5SDimitry Andric                       MachineFunction &MF, bool isVarArg,
3760b57cec5SDimitry Andric                       const SmallVectorImpl<ISD::OutputArg> &Outs,
3770b57cec5SDimitry Andric                       LLVMContext &Context) const override;
3780b57cec5SDimitry Andric 
3790b57cec5SDimitry Andric   SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
3800b57cec5SDimitry Andric                       const SmallVectorImpl<ISD::OutputArg> &Outs,
3810b57cec5SDimitry Andric                       const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
3820b57cec5SDimitry Andric                       SelectionDAG &DAG) const override;
3830b57cec5SDimitry Andric 
3840b57cec5SDimitry Andric   void passSpecialInputs(
3850b57cec5SDimitry Andric     CallLoweringInfo &CLI,
3860b57cec5SDimitry Andric     CCState &CCInfo,
3870b57cec5SDimitry Andric     const SIMachineFunctionInfo &Info,
3880b57cec5SDimitry Andric     SmallVectorImpl<std::pair<unsigned, SDValue>> &RegsToPass,
3890b57cec5SDimitry Andric     SmallVectorImpl<SDValue> &MemOpChains,
3900b57cec5SDimitry Andric     SDValue Chain) const;
3910b57cec5SDimitry Andric 
392*06c3fb27SDimitry Andric   SDValue LowerCallResult(SDValue Chain, SDValue InGlue,
3930b57cec5SDimitry Andric                           CallingConv::ID CallConv, bool isVarArg,
3940b57cec5SDimitry Andric                           const SmallVectorImpl<ISD::InputArg> &Ins,
3950b57cec5SDimitry Andric                           const SDLoc &DL, SelectionDAG &DAG,
3960b57cec5SDimitry Andric                           SmallVectorImpl<SDValue> &InVals, bool isThisReturn,
3970b57cec5SDimitry Andric                           SDValue ThisVal) const;
3980b57cec5SDimitry Andric 
3990b57cec5SDimitry Andric   bool mayBeEmittedAsTailCall(const CallInst *) const override;
4000b57cec5SDimitry Andric 
4010b57cec5SDimitry Andric   bool isEligibleForTailCallOptimization(
4020b57cec5SDimitry Andric     SDValue Callee, CallingConv::ID CalleeCC, bool isVarArg,
4030b57cec5SDimitry Andric     const SmallVectorImpl<ISD::OutputArg> &Outs,
4040b57cec5SDimitry Andric     const SmallVectorImpl<SDValue> &OutVals,
4050b57cec5SDimitry Andric     const SmallVectorImpl<ISD::InputArg> &Ins, SelectionDAG &DAG) const;
4060b57cec5SDimitry Andric 
4070b57cec5SDimitry Andric   SDValue LowerCall(CallLoweringInfo &CLI,
4080b57cec5SDimitry Andric                     SmallVectorImpl<SDValue> &InVals) const override;
4090b57cec5SDimitry Andric 
4105ffd83dbSDimitry Andric   SDValue lowerDYNAMIC_STACKALLOCImpl(SDValue Op, SelectionDAG &DAG) const;
4115ffd83dbSDimitry Andric   SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const;
4125ffd83dbSDimitry Andric 
413480093f4SDimitry Andric   Register getRegisterByName(const char* RegName, LLT VT,
4148bcb0991SDimitry Andric                              const MachineFunction &MF) const override;
4150b57cec5SDimitry Andric 
4160b57cec5SDimitry Andric   MachineBasicBlock *splitKillBlock(MachineInstr &MI,
4170b57cec5SDimitry Andric                                     MachineBasicBlock *BB) const;
4180b57cec5SDimitry Andric 
4198bcb0991SDimitry Andric   void bundleInstWithWaitcnt(MachineInstr &MI) const;
4200b57cec5SDimitry Andric   MachineBasicBlock *emitGWSMemViolTestLoop(MachineInstr &MI,
4210b57cec5SDimitry Andric                                             MachineBasicBlock *BB) const;
4220b57cec5SDimitry Andric 
4230b57cec5SDimitry Andric   MachineBasicBlock *
4240b57cec5SDimitry Andric   EmitInstrWithCustomInserter(MachineInstr &MI,
4250b57cec5SDimitry Andric                               MachineBasicBlock *BB) const override;
4260b57cec5SDimitry Andric 
42781ad6265SDimitry Andric   bool hasAtomicFaddRtnForTy(SDValue &Op) const;
4280b57cec5SDimitry Andric   bool enableAggressiveFMAFusion(EVT VT) const override;
4294824e7fdSDimitry Andric   bool enableAggressiveFMAFusion(LLT Ty) const override;
4300b57cec5SDimitry Andric   EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context,
4310b57cec5SDimitry Andric                          EVT VT) const override;
4320b57cec5SDimitry Andric   MVT getScalarShiftAmountTy(const DataLayout &, EVT) const override;
433e8d8bef9SDimitry Andric   LLT getPreferredShiftAmountTy(LLT Ty) const override;
434e8d8bef9SDimitry Andric 
435480093f4SDimitry Andric   bool isFMAFasterThanFMulAndFAdd(const MachineFunction &MF,
436480093f4SDimitry Andric                                   EVT VT) const override;
4374824e7fdSDimitry Andric   bool isFMAFasterThanFMulAndFAdd(const MachineFunction &MF,
4384824e7fdSDimitry Andric                                   const LLT Ty) const override;
4395ffd83dbSDimitry Andric   bool isFMADLegal(const SelectionDAG &DAG, const SDNode *N) const override;
4404824e7fdSDimitry Andric   bool isFMADLegal(const MachineInstr &MI, const LLT Ty) const override;
441480093f4SDimitry Andric 
4420b57cec5SDimitry Andric   SDValue splitUnaryVectorOp(SDValue Op, SelectionDAG &DAG) const;
4430b57cec5SDimitry Andric   SDValue splitBinaryVectorOp(SDValue Op, SelectionDAG &DAG) const;
4448bcb0991SDimitry Andric   SDValue splitTernaryVectorOp(SDValue Op, SelectionDAG &DAG) const;
4450b57cec5SDimitry Andric   SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
4460b57cec5SDimitry Andric 
4470b57cec5SDimitry Andric   void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue> &Results,
4480b57cec5SDimitry Andric                           SelectionDAG &DAG) const override;
4490b57cec5SDimitry Andric 
4500b57cec5SDimitry Andric   SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
4510b57cec5SDimitry Andric   SDNode *PostISelFolding(MachineSDNode *N, SelectionDAG &DAG) const override;
452fe6060f1SDimitry Andric   void AddIMGInit(MachineInstr &MI) const;
4530b57cec5SDimitry Andric   void AdjustInstrPostInstrSelection(MachineInstr &MI,
4540b57cec5SDimitry Andric                                      SDNode *Node) const override;
4550b57cec5SDimitry Andric 
4560b57cec5SDimitry Andric   SDNode *legalizeTargetIndependentNode(SDNode *Node, SelectionDAG &DAG) const;
4570b57cec5SDimitry Andric 
4580b57cec5SDimitry Andric   MachineSDNode *wrapAddr64Rsrc(SelectionDAG &DAG, const SDLoc &DL,
4590b57cec5SDimitry Andric                                 SDValue Ptr) const;
4600b57cec5SDimitry Andric   MachineSDNode *buildRSRC(SelectionDAG &DAG, const SDLoc &DL, SDValue Ptr,
4610b57cec5SDimitry Andric                            uint32_t RsrcDword1, uint64_t RsrcDword2And3) const;
4620b57cec5SDimitry Andric   std::pair<unsigned, const TargetRegisterClass *>
4630b57cec5SDimitry Andric   getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
4640b57cec5SDimitry Andric                                StringRef Constraint, MVT VT) const override;
4650b57cec5SDimitry Andric   ConstraintType getConstraintType(StringRef Constraint) const override;
4665ffd83dbSDimitry Andric   void LowerAsmOperandForConstraint(SDValue Op,
4675ffd83dbSDimitry Andric                                     std::string &Constraint,
4685ffd83dbSDimitry Andric                                     std::vector<SDValue> &Ops,
4695ffd83dbSDimitry Andric                                     SelectionDAG &DAG) const override;
4705ffd83dbSDimitry Andric   bool getAsmOperandConstVal(SDValue Op, uint64_t &Val) const;
4715ffd83dbSDimitry Andric   bool checkAsmConstraintVal(SDValue Op,
4725ffd83dbSDimitry Andric                              const std::string &Constraint,
4735ffd83dbSDimitry Andric                              uint64_t Val) const;
4745ffd83dbSDimitry Andric   bool checkAsmConstraintValA(SDValue Op,
4755ffd83dbSDimitry Andric                               uint64_t Val,
4765ffd83dbSDimitry Andric                               unsigned MaxSize = 64) const;
4770b57cec5SDimitry Andric   SDValue copyToM0(SelectionDAG &DAG, SDValue Chain, const SDLoc &DL,
4780b57cec5SDimitry Andric                    SDValue V) const;
4790b57cec5SDimitry Andric 
4800b57cec5SDimitry Andric   void finalizeLowering(MachineFunction &MF) const override;
4810b57cec5SDimitry Andric 
482*06c3fb27SDimitry Andric   void computeKnownBitsForTargetNode(const SDValue Op, KnownBits &Known,
483*06c3fb27SDimitry Andric                                      const APInt &DemandedElts,
484*06c3fb27SDimitry Andric                                      const SelectionDAG &DAG,
485*06c3fb27SDimitry Andric                                      unsigned Depth = 0) const override;
4865ffd83dbSDimitry Andric   void computeKnownBitsForFrameIndex(int FrameIdx,
4870b57cec5SDimitry Andric                                      KnownBits &Known,
4885ffd83dbSDimitry Andric                                      const MachineFunction &MF) const override;
489e8d8bef9SDimitry Andric   void computeKnownBitsForTargetInstr(GISelKnownBits &Analysis, Register R,
490e8d8bef9SDimitry Andric                                       KnownBits &Known,
491e8d8bef9SDimitry Andric                                       const APInt &DemandedElts,
492e8d8bef9SDimitry Andric                                       const MachineRegisterInfo &MRI,
493e8d8bef9SDimitry Andric                                       unsigned Depth = 0) const override;
4940b57cec5SDimitry Andric 
4955ffd83dbSDimitry Andric   Align computeKnownAlignForTargetInstr(GISelKnownBits &Analysis, Register R,
4965ffd83dbSDimitry Andric                                         const MachineRegisterInfo &MRI,
4975ffd83dbSDimitry Andric                                         unsigned Depth = 0) const override;
498*06c3fb27SDimitry Andric   bool isSDNodeSourceOfDivergence(const SDNode *N, FunctionLoweringInfo *FLI,
499*06c3fb27SDimitry Andric                                   UniformityInfo *UA) const override;
5000b57cec5SDimitry Andric 
50104eeddc0SDimitry Andric   bool hasMemSDNodeUser(SDNode *N) const;
50204eeddc0SDimitry Andric 
50304eeddc0SDimitry Andric   bool isReassocProfitable(SelectionDAG &DAG, SDValue N0,
50404eeddc0SDimitry Andric                            SDValue N1) const override;
50504eeddc0SDimitry Andric 
506*06c3fb27SDimitry Andric   bool isReassocProfitable(MachineRegisterInfo &MRI, Register N0,
507*06c3fb27SDimitry Andric                            Register N1) const override;
508*06c3fb27SDimitry Andric 
5090b57cec5SDimitry Andric   bool isCanonicalized(SelectionDAG &DAG, SDValue Op,
5100b57cec5SDimitry Andric                        unsigned MaxDepth = 5) const;
511fe6060f1SDimitry Andric   bool isCanonicalized(Register Reg, MachineFunction &MF,
512fe6060f1SDimitry Andric                        unsigned MaxDepth = 5) const;
513480093f4SDimitry Andric   bool denormalsEnabledForType(const SelectionDAG &DAG, EVT VT) const;
514fe6060f1SDimitry Andric   bool denormalsEnabledForType(LLT Ty, MachineFunction &MF) const;
5150b57cec5SDimitry Andric 
516bdd1243dSDimitry Andric   bool checkForPhysRegDependency(SDNode *Def, SDNode *User, unsigned Op,
517bdd1243dSDimitry Andric                                  const TargetRegisterInfo *TRI,
518bdd1243dSDimitry Andric                                  const TargetInstrInfo *TII, unsigned &PhysReg,
519bdd1243dSDimitry Andric                                  int &Cost) const override;
520bdd1243dSDimitry Andric 
5210b57cec5SDimitry Andric   bool isKnownNeverNaNForTargetNode(SDValue Op,
5220b57cec5SDimitry Andric                                     const SelectionDAG &DAG,
5230b57cec5SDimitry Andric                                     bool SNaN = false,
5240b57cec5SDimitry Andric                                     unsigned Depth = 0) const override;
5250b57cec5SDimitry Andric   AtomicExpansionKind shouldExpandAtomicRMWInIR(AtomicRMWInst *) const override;
52681ad6265SDimitry Andric   AtomicExpansionKind shouldExpandAtomicLoadInIR(LoadInst *LI) const override;
52781ad6265SDimitry Andric   AtomicExpansionKind shouldExpandAtomicStoreInIR(StoreInst *SI) const override;
52881ad6265SDimitry Andric   AtomicExpansionKind
52981ad6265SDimitry Andric   shouldExpandAtomicCmpXchgInIR(AtomicCmpXchgInst *AI) const override;
530bdd1243dSDimitry Andric   void emitExpandAtomicRMW(AtomicRMWInst *AI) const override;
5310b57cec5SDimitry Andric 
532*06c3fb27SDimitry Andric   LoadInst *
533*06c3fb27SDimitry Andric   lowerIdempotentRMWIntoFencedLoad(AtomicRMWInst *AI) const override;
534*06c3fb27SDimitry Andric 
535972a253aSDimitry Andric   const TargetRegisterClass *getRegClassFor(MVT VT,
536972a253aSDimitry Andric                                             bool isDivergent) const override;
537972a253aSDimitry Andric   bool requiresUniformRegister(MachineFunction &MF,
5388bcb0991SDimitry Andric                                const Value *V) const override;
5398bcb0991SDimitry Andric   Align getPrefLoopAlignment(MachineLoop *ML) const override;
5408bcb0991SDimitry Andric 
5418bcb0991SDimitry Andric   void allocateHSAUserSGPRs(CCState &CCInfo,
5428bcb0991SDimitry Andric                             MachineFunction &MF,
5438bcb0991SDimitry Andric                             const SIRegisterInfo &TRI,
5448bcb0991SDimitry Andric                             SIMachineFunctionInfo &Info) const;
5458bcb0991SDimitry Andric 
5468bcb0991SDimitry Andric   void allocateSystemSGPRs(CCState &CCInfo,
5478bcb0991SDimitry Andric                            MachineFunction &MF,
5488bcb0991SDimitry Andric                            SIMachineFunctionInfo &Info,
5498bcb0991SDimitry Andric                            CallingConv::ID CallConv,
5508bcb0991SDimitry Andric                            bool IsShader) const;
5518bcb0991SDimitry Andric 
5528bcb0991SDimitry Andric   void allocateSpecialEntryInputVGPRs(CCState &CCInfo,
5538bcb0991SDimitry Andric                                       MachineFunction &MF,
5548bcb0991SDimitry Andric                                       const SIRegisterInfo &TRI,
5558bcb0991SDimitry Andric                                       SIMachineFunctionInfo &Info) const;
5568bcb0991SDimitry Andric   void allocateSpecialInputSGPRs(
5578bcb0991SDimitry Andric     CCState &CCInfo,
5588bcb0991SDimitry Andric     MachineFunction &MF,
5598bcb0991SDimitry Andric     const SIRegisterInfo &TRI,
5608bcb0991SDimitry Andric     SIMachineFunctionInfo &Info) const;
5618bcb0991SDimitry Andric 
5628bcb0991SDimitry Andric   void allocateSpecialInputVGPRs(CCState &CCInfo,
5638bcb0991SDimitry Andric                                  MachineFunction &MF,
5648bcb0991SDimitry Andric                                  const SIRegisterInfo &TRI,
5658bcb0991SDimitry Andric                                  SIMachineFunctionInfo &Info) const;
5665ffd83dbSDimitry Andric   void allocateSpecialInputVGPRsFixed(CCState &CCInfo,
5675ffd83dbSDimitry Andric                                       MachineFunction &MF,
5685ffd83dbSDimitry Andric                                       const SIRegisterInfo &TRI,
5695ffd83dbSDimitry Andric                                       SIMachineFunctionInfo &Info) const;
5705ffd83dbSDimitry Andric 
57181ad6265SDimitry Andric   MachineMemOperand::Flags
57281ad6265SDimitry Andric   getTargetMMOFlags(const Instruction &I) const override;
5730b57cec5SDimitry Andric };
5740b57cec5SDimitry Andric 
5750b57cec5SDimitry Andric } // End namespace llvm
5760b57cec5SDimitry Andric 
5770b57cec5SDimitry Andric #endif
578