xref: /freebsd/contrib/llvm-project/llvm/lib/Target/AMDGPU/GCNSubtarget.h (revision 5f757f3ff9144b609b3c433dfd370cc6bdc191ad)
1e8d8bef9SDimitry Andric //=====-- GCNSubtarget.h - Define GCN Subtarget for AMDGPU ------*- C++ -*-===//
2e8d8bef9SDimitry Andric //
3e8d8bef9SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4e8d8bef9SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
5e8d8bef9SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6e8d8bef9SDimitry Andric //
7e8d8bef9SDimitry Andric //==-----------------------------------------------------------------------===//
8e8d8bef9SDimitry Andric //
9e8d8bef9SDimitry Andric /// \file
10e8d8bef9SDimitry Andric /// AMD GCN specific subclass of TargetSubtarget.
11e8d8bef9SDimitry Andric //
12e8d8bef9SDimitry Andric //===----------------------------------------------------------------------===//
13e8d8bef9SDimitry Andric 
14e8d8bef9SDimitry Andric #ifndef LLVM_LIB_TARGET_AMDGPU_GCNSUBTARGET_H
15e8d8bef9SDimitry Andric #define LLVM_LIB_TARGET_AMDGPU_GCNSUBTARGET_H
16e8d8bef9SDimitry Andric 
17e8d8bef9SDimitry Andric #include "AMDGPUCallLowering.h"
1806c3fb27SDimitry Andric #include "AMDGPURegisterBankInfo.h"
19e8d8bef9SDimitry Andric #include "AMDGPUSubtarget.h"
20e8d8bef9SDimitry Andric #include "SIFrameLowering.h"
21e8d8bef9SDimitry Andric #include "SIISelLowering.h"
22e8d8bef9SDimitry Andric #include "SIInstrInfo.h"
2306c3fb27SDimitry Andric #include "Utils/AMDGPUBaseInfo.h"
24e8d8bef9SDimitry Andric #include "llvm/CodeGen/SelectionDAGTargetInfo.h"
25*5f757f3fSDimitry Andric #include "llvm/Support/ErrorHandling.h"
26e8d8bef9SDimitry Andric 
27e8d8bef9SDimitry Andric #define GET_SUBTARGETINFO_HEADER
28e8d8bef9SDimitry Andric #include "AMDGPUGenSubtargetInfo.inc"
29e8d8bef9SDimitry Andric 
30e8d8bef9SDimitry Andric namespace llvm {
31e8d8bef9SDimitry Andric 
32e8d8bef9SDimitry Andric class GCNTargetMachine;
33e8d8bef9SDimitry Andric 
34e8d8bef9SDimitry Andric class GCNSubtarget final : public AMDGPUGenSubtargetInfo,
35e8d8bef9SDimitry Andric                            public AMDGPUSubtarget {
36bdd1243dSDimitry Andric public:
37e8d8bef9SDimitry Andric   using AMDGPUSubtarget::getMaxWavesPerEU;
38e8d8bef9SDimitry Andric 
39fe6060f1SDimitry Andric   // Following 2 enums are documented at:
40fe6060f1SDimitry Andric   //   - https://llvm.org/docs/AMDGPUUsage.html#trap-handler-abi
41fe6060f1SDimitry Andric   enum class TrapHandlerAbi {
42fe6060f1SDimitry Andric     NONE   = 0x00,
43fe6060f1SDimitry Andric     AMDHSA = 0x01,
44e8d8bef9SDimitry Andric   };
45e8d8bef9SDimitry Andric 
46fe6060f1SDimitry Andric   enum class TrapID {
47fe6060f1SDimitry Andric     LLVMAMDHSATrap      = 0x02,
48fe6060f1SDimitry Andric     LLVMAMDHSADebugTrap = 0x03,
49e8d8bef9SDimitry Andric   };
50e8d8bef9SDimitry Andric 
51e8d8bef9SDimitry Andric private:
52e8d8bef9SDimitry Andric   /// GlobalISel related APIs.
53e8d8bef9SDimitry Andric   std::unique_ptr<AMDGPUCallLowering> CallLoweringInfo;
54e8d8bef9SDimitry Andric   std::unique_ptr<InlineAsmLowering> InlineAsmLoweringInfo;
55e8d8bef9SDimitry Andric   std::unique_ptr<InstructionSelector> InstSelector;
56e8d8bef9SDimitry Andric   std::unique_ptr<LegalizerInfo> Legalizer;
5706c3fb27SDimitry Andric   std::unique_ptr<AMDGPURegisterBankInfo> RegBankInfo;
58e8d8bef9SDimitry Andric 
59e8d8bef9SDimitry Andric protected:
60e8d8bef9SDimitry Andric   // Basic subtarget description.
61e8d8bef9SDimitry Andric   Triple TargetTriple;
62e8d8bef9SDimitry Andric   AMDGPU::IsaInfo::AMDGPUTargetID TargetID;
6381ad6265SDimitry Andric   unsigned Gen = INVALID;
64e8d8bef9SDimitry Andric   InstrItineraryData InstrItins;
6581ad6265SDimitry Andric   int LDSBankCount = 0;
6681ad6265SDimitry Andric   unsigned MaxPrivateElementSize = 0;
67e8d8bef9SDimitry Andric 
68e8d8bef9SDimitry Andric   // Possibly statically set by tablegen, but may want to be overridden.
6981ad6265SDimitry Andric   bool FastDenormalF32 = false;
7081ad6265SDimitry Andric   bool HalfRate64Ops = false;
7181ad6265SDimitry Andric   bool FullRate64Ops = false;
72e8d8bef9SDimitry Andric 
73e8d8bef9SDimitry Andric   // Dynamically set bits that enable features.
7481ad6265SDimitry Andric   bool FlatForGlobal = false;
7581ad6265SDimitry Andric   bool AutoWaitcntBeforeBarrier = false;
76bdd1243dSDimitry Andric   bool BackOffBarrier = false;
7781ad6265SDimitry Andric   bool UnalignedScratchAccess = false;
7881ad6265SDimitry Andric   bool UnalignedAccessMode = false;
7981ad6265SDimitry Andric   bool HasApertureRegs = false;
8081ad6265SDimitry Andric   bool SupportsXNACK = false;
81*5f757f3fSDimitry Andric   bool KernargPreload = false;
82e8d8bef9SDimitry Andric 
83e8d8bef9SDimitry Andric   // This should not be used directly. 'TargetID' tracks the dynamic settings
84e8d8bef9SDimitry Andric   // for XNACK.
8581ad6265SDimitry Andric   bool EnableXNACK = false;
86e8d8bef9SDimitry Andric 
8781ad6265SDimitry Andric   bool EnableTgSplit = false;
8881ad6265SDimitry Andric   bool EnableCuMode = false;
8981ad6265SDimitry Andric   bool TrapHandler = false;
90e8d8bef9SDimitry Andric 
91e8d8bef9SDimitry Andric   // Used as options.
9281ad6265SDimitry Andric   bool EnableLoadStoreOpt = false;
9381ad6265SDimitry Andric   bool EnableUnsafeDSOffsetFolding = false;
9481ad6265SDimitry Andric   bool EnableSIScheduler = false;
9581ad6265SDimitry Andric   bool EnableDS128 = false;
9681ad6265SDimitry Andric   bool EnablePRTStrictNull = false;
9781ad6265SDimitry Andric   bool DumpCode = false;
98e8d8bef9SDimitry Andric 
99e8d8bef9SDimitry Andric   // Subtarget statically properties set by tablegen
10081ad6265SDimitry Andric   bool FP64 = false;
10181ad6265SDimitry Andric   bool FMA = false;
10281ad6265SDimitry Andric   bool MIMG_R128 = false;
10381ad6265SDimitry Andric   bool CIInsts = false;
10481ad6265SDimitry Andric   bool GFX8Insts = false;
10581ad6265SDimitry Andric   bool GFX9Insts = false;
10681ad6265SDimitry Andric   bool GFX90AInsts = false;
10781ad6265SDimitry Andric   bool GFX940Insts = false;
10881ad6265SDimitry Andric   bool GFX10Insts = false;
10981ad6265SDimitry Andric   bool GFX11Insts = false;
110*5f757f3fSDimitry Andric   bool GFX12Insts = false;
11181ad6265SDimitry Andric   bool GFX10_3Insts = false;
11281ad6265SDimitry Andric   bool GFX7GFX8GFX9Insts = false;
11381ad6265SDimitry Andric   bool SGPRInitBug = false;
11481ad6265SDimitry Andric   bool UserSGPRInit16Bug = false;
11581ad6265SDimitry Andric   bool NegativeScratchOffsetBug = false;
11681ad6265SDimitry Andric   bool NegativeUnalignedScratchOffsetBug = false;
11781ad6265SDimitry Andric   bool HasSMemRealTime = false;
11881ad6265SDimitry Andric   bool HasIntClamp = false;
11981ad6265SDimitry Andric   bool HasFmaMixInsts = false;
12081ad6265SDimitry Andric   bool HasMovrel = false;
12181ad6265SDimitry Andric   bool HasVGPRIndexMode = false;
122*5f757f3fSDimitry Andric   bool HasScalarDwordx3Loads = false;
12381ad6265SDimitry Andric   bool HasScalarStores = false;
12481ad6265SDimitry Andric   bool HasScalarAtomics = false;
12581ad6265SDimitry Andric   bool HasSDWAOmod = false;
12681ad6265SDimitry Andric   bool HasSDWAScalar = false;
12781ad6265SDimitry Andric   bool HasSDWASdst = false;
12881ad6265SDimitry Andric   bool HasSDWAMac = false;
12981ad6265SDimitry Andric   bool HasSDWAOutModsVOPC = false;
13081ad6265SDimitry Andric   bool HasDPP = false;
13181ad6265SDimitry Andric   bool HasDPP8 = false;
132*5f757f3fSDimitry Andric   bool HasDPALU_DPP = false;
133*5f757f3fSDimitry Andric   bool HasDPPSrc1SGPR = false;
13481ad6265SDimitry Andric   bool HasPackedFP32Ops = false;
13581ad6265SDimitry Andric   bool HasImageInsts = false;
13681ad6265SDimitry Andric   bool HasExtendedImageInsts = false;
13781ad6265SDimitry Andric   bool HasR128A16 = false;
138bdd1243dSDimitry Andric   bool HasA16 = false;
13981ad6265SDimitry Andric   bool HasG16 = false;
14081ad6265SDimitry Andric   bool HasNSAEncoding = false;
14106c3fb27SDimitry Andric   bool HasPartialNSAEncoding = false;
14281ad6265SDimitry Andric   bool GFX10_AEncoding = false;
14381ad6265SDimitry Andric   bool GFX10_BEncoding = false;
14481ad6265SDimitry Andric   bool HasDLInsts = false;
145bdd1243dSDimitry Andric   bool HasFmacF64Inst = false;
14681ad6265SDimitry Andric   bool HasDot1Insts = false;
14781ad6265SDimitry Andric   bool HasDot2Insts = false;
14881ad6265SDimitry Andric   bool HasDot3Insts = false;
14981ad6265SDimitry Andric   bool HasDot4Insts = false;
15081ad6265SDimitry Andric   bool HasDot5Insts = false;
15181ad6265SDimitry Andric   bool HasDot6Insts = false;
15281ad6265SDimitry Andric   bool HasDot7Insts = false;
15381ad6265SDimitry Andric   bool HasDot8Insts = false;
154bdd1243dSDimitry Andric   bool HasDot9Insts = false;
15506c3fb27SDimitry Andric   bool HasDot10Insts = false;
15681ad6265SDimitry Andric   bool HasMAIInsts = false;
157fcaf7f86SDimitry Andric   bool HasFP8Insts = false;
15881ad6265SDimitry Andric   bool HasPkFmacF16Inst = false;
15906c3fb27SDimitry Andric   bool HasAtomicDsPkAdd16Insts = false;
16006c3fb27SDimitry Andric   bool HasAtomicFlatPkAdd16Insts = false;
16181ad6265SDimitry Andric   bool HasAtomicFaddRtnInsts = false;
16281ad6265SDimitry Andric   bool HasAtomicFaddNoRtnInsts = false;
16306c3fb27SDimitry Andric   bool HasAtomicBufferGlobalPkAddF16NoRtnInsts = false;
16406c3fb27SDimitry Andric   bool HasAtomicBufferGlobalPkAddF16Insts = false;
165*5f757f3fSDimitry Andric   bool HasAtomicCSubNoRtnInsts = false;
16606c3fb27SDimitry Andric   bool HasAtomicGlobalPkAddBF16Inst = false;
167bdd1243dSDimitry Andric   bool HasFlatAtomicFaddF32Inst = false;
16881ad6265SDimitry Andric   bool SupportsSRAMECC = false;
169e8d8bef9SDimitry Andric 
170e8d8bef9SDimitry Andric   // This should not be used directly. 'TargetID' tracks the dynamic settings
171e8d8bef9SDimitry Andric   // for SRAMECC.
17281ad6265SDimitry Andric   bool EnableSRAMECC = false;
173e8d8bef9SDimitry Andric 
17481ad6265SDimitry Andric   bool HasNoSdstCMPX = false;
17581ad6265SDimitry Andric   bool HasVscnt = false;
17681ad6265SDimitry Andric   bool HasGetWaveIdInst = false;
17781ad6265SDimitry Andric   bool HasSMemTimeInst = false;
17881ad6265SDimitry Andric   bool HasShaderCyclesRegister = false;
17981ad6265SDimitry Andric   bool HasVOP3Literal = false;
18081ad6265SDimitry Andric   bool HasNoDataDepHazard = false;
18181ad6265SDimitry Andric   bool FlatAddressSpace = false;
18281ad6265SDimitry Andric   bool FlatInstOffsets = false;
18381ad6265SDimitry Andric   bool FlatGlobalInsts = false;
18481ad6265SDimitry Andric   bool FlatScratchInsts = false;
18581ad6265SDimitry Andric   bool ScalarFlatScratchInsts = false;
18681ad6265SDimitry Andric   bool HasArchitectedFlatScratch = false;
18781ad6265SDimitry Andric   bool EnableFlatScratch = false;
18806c3fb27SDimitry Andric   bool HasArchitectedSGPRs = false;
189*5f757f3fSDimitry Andric   bool HasGDS = false;
190*5f757f3fSDimitry Andric   bool HasGWS = false;
19181ad6265SDimitry Andric   bool AddNoCarryInsts = false;
19281ad6265SDimitry Andric   bool HasUnpackedD16VMem = false;
19381ad6265SDimitry Andric   bool LDSMisalignedBug = false;
19481ad6265SDimitry Andric   bool HasMFMAInlineLiteralBug = false;
19581ad6265SDimitry Andric   bool UnalignedBufferAccess = false;
19681ad6265SDimitry Andric   bool UnalignedDSAccess = false;
19781ad6265SDimitry Andric   bool HasPackedTID = false;
19881ad6265SDimitry Andric   bool ScalarizeGlobal = false;
199*5f757f3fSDimitry Andric   bool HasSALUFloatInsts = false;
200*5f757f3fSDimitry Andric   bool HasVGPRSingleUseHintInsts = false;
201*5f757f3fSDimitry Andric   bool HasPseudoScalarTrans = false;
202*5f757f3fSDimitry Andric   bool HasRestrictedSOffset = false;
203e8d8bef9SDimitry Andric 
20481ad6265SDimitry Andric   bool HasVcmpxPermlaneHazard = false;
20581ad6265SDimitry Andric   bool HasVMEMtoScalarWriteHazard = false;
20681ad6265SDimitry Andric   bool HasSMEMtoVectorWriteHazard = false;
20781ad6265SDimitry Andric   bool HasInstFwdPrefetchBug = false;
20881ad6265SDimitry Andric   bool HasVcmpxExecWARHazard = false;
20981ad6265SDimitry Andric   bool HasLdsBranchVmemWARHazard = false;
21081ad6265SDimitry Andric   bool HasNSAtoVMEMBug = false;
21181ad6265SDimitry Andric   bool HasNSAClauseBug = false;
21281ad6265SDimitry Andric   bool HasOffset3fBug = false;
21381ad6265SDimitry Andric   bool HasFlatSegmentOffsetBug = false;
21481ad6265SDimitry Andric   bool HasImageStoreD16Bug = false;
21581ad6265SDimitry Andric   bool HasImageGather4D16Bug = false;
216*5f757f3fSDimitry Andric   bool HasMSAALoadDstSelBug = false;
217bdd1243dSDimitry Andric   bool HasGFX11FullVGPRs = false;
218bdd1243dSDimitry Andric   bool HasMADIntraFwdBug = false;
21981ad6265SDimitry Andric   bool HasVOPDInsts = false;
220bdd1243dSDimitry Andric   bool HasVALUTransUseHazard = false;
22106c3fb27SDimitry Andric   bool HasForceStoreSC0SC1 = false;
222e8d8bef9SDimitry Andric 
223e8d8bef9SDimitry Andric   // Dummy feature to use for assembler in tablegen.
22481ad6265SDimitry Andric   bool FeatureDisable = false;
225e8d8bef9SDimitry Andric 
226e8d8bef9SDimitry Andric   SelectionDAGTargetInfo TSInfo;
227e8d8bef9SDimitry Andric private:
228e8d8bef9SDimitry Andric   SIInstrInfo InstrInfo;
229e8d8bef9SDimitry Andric   SITargetLowering TLInfo;
230e8d8bef9SDimitry Andric   SIFrameLowering FrameLowering;
231e8d8bef9SDimitry Andric 
232e8d8bef9SDimitry Andric public:
233e8d8bef9SDimitry Andric   GCNSubtarget(const Triple &TT, StringRef GPU, StringRef FS,
234e8d8bef9SDimitry Andric                const GCNTargetMachine &TM);
235e8d8bef9SDimitry Andric   ~GCNSubtarget() override;
236e8d8bef9SDimitry Andric 
237e8d8bef9SDimitry Andric   GCNSubtarget &initializeSubtargetDependencies(const Triple &TT,
238e8d8bef9SDimitry Andric                                                    StringRef GPU, StringRef FS);
239e8d8bef9SDimitry Andric 
240e8d8bef9SDimitry Andric   const SIInstrInfo *getInstrInfo() const override {
241e8d8bef9SDimitry Andric     return &InstrInfo;
242e8d8bef9SDimitry Andric   }
243e8d8bef9SDimitry Andric 
244e8d8bef9SDimitry Andric   const SIFrameLowering *getFrameLowering() const override {
245e8d8bef9SDimitry Andric     return &FrameLowering;
246e8d8bef9SDimitry Andric   }
247e8d8bef9SDimitry Andric 
248e8d8bef9SDimitry Andric   const SITargetLowering *getTargetLowering() const override {
249e8d8bef9SDimitry Andric     return &TLInfo;
250e8d8bef9SDimitry Andric   }
251e8d8bef9SDimitry Andric 
252e8d8bef9SDimitry Andric   const SIRegisterInfo *getRegisterInfo() const override {
253e8d8bef9SDimitry Andric     return &InstrInfo.getRegisterInfo();
254e8d8bef9SDimitry Andric   }
255e8d8bef9SDimitry Andric 
256e8d8bef9SDimitry Andric   const CallLowering *getCallLowering() const override {
257e8d8bef9SDimitry Andric     return CallLoweringInfo.get();
258e8d8bef9SDimitry Andric   }
259e8d8bef9SDimitry Andric 
260e8d8bef9SDimitry Andric   const InlineAsmLowering *getInlineAsmLowering() const override {
261e8d8bef9SDimitry Andric     return InlineAsmLoweringInfo.get();
262e8d8bef9SDimitry Andric   }
263e8d8bef9SDimitry Andric 
264e8d8bef9SDimitry Andric   InstructionSelector *getInstructionSelector() const override {
265e8d8bef9SDimitry Andric     return InstSelector.get();
266e8d8bef9SDimitry Andric   }
267e8d8bef9SDimitry Andric 
268e8d8bef9SDimitry Andric   const LegalizerInfo *getLegalizerInfo() const override {
269e8d8bef9SDimitry Andric     return Legalizer.get();
270e8d8bef9SDimitry Andric   }
271e8d8bef9SDimitry Andric 
27206c3fb27SDimitry Andric   const AMDGPURegisterBankInfo *getRegBankInfo() const override {
273e8d8bef9SDimitry Andric     return RegBankInfo.get();
274e8d8bef9SDimitry Andric   }
275e8d8bef9SDimitry Andric 
276fe6060f1SDimitry Andric   const AMDGPU::IsaInfo::AMDGPUTargetID &getTargetID() const {
277fe6060f1SDimitry Andric     return TargetID;
278fe6060f1SDimitry Andric   }
279fe6060f1SDimitry Andric 
280e8d8bef9SDimitry Andric   // Nothing implemented, just prevent crashes on use.
281e8d8bef9SDimitry Andric   const SelectionDAGTargetInfo *getSelectionDAGInfo() const override {
282e8d8bef9SDimitry Andric     return &TSInfo;
283e8d8bef9SDimitry Andric   }
284e8d8bef9SDimitry Andric 
285e8d8bef9SDimitry Andric   const InstrItineraryData *getInstrItineraryData() const override {
286e8d8bef9SDimitry Andric     return &InstrItins;
287e8d8bef9SDimitry Andric   }
288e8d8bef9SDimitry Andric 
289e8d8bef9SDimitry Andric   void ParseSubtargetFeatures(StringRef CPU, StringRef TuneCPU, StringRef FS);
290e8d8bef9SDimitry Andric 
291e8d8bef9SDimitry Andric   Generation getGeneration() const {
292e8d8bef9SDimitry Andric     return (Generation)Gen;
293e8d8bef9SDimitry Andric   }
294e8d8bef9SDimitry Andric 
29581ad6265SDimitry Andric   unsigned getMaxWaveScratchSize() const {
29681ad6265SDimitry Andric     // See COMPUTE_TMPRING_SIZE.WAVESIZE.
29781ad6265SDimitry Andric     if (getGeneration() < GFX11) {
29881ad6265SDimitry Andric       // 13-bit field in units of 256-dword.
29981ad6265SDimitry Andric       return (256 * 4) * ((1 << 13) - 1);
30081ad6265SDimitry Andric     }
30181ad6265SDimitry Andric     // 15-bit field in units of 64-dword.
30281ad6265SDimitry Andric     return (64 * 4) * ((1 << 15) - 1);
30381ad6265SDimitry Andric   }
30481ad6265SDimitry Andric 
305349cc55cSDimitry Andric   /// Return the number of high bits known to be zero for a frame index.
306e8d8bef9SDimitry Andric   unsigned getKnownHighZeroBitsForFrameIndex() const {
30706c3fb27SDimitry Andric     return llvm::countl_zero(getMaxWaveScratchSize()) + getWavefrontSizeLog2();
308e8d8bef9SDimitry Andric   }
309e8d8bef9SDimitry Andric 
310e8d8bef9SDimitry Andric   int getLDSBankCount() const {
311e8d8bef9SDimitry Andric     return LDSBankCount;
312e8d8bef9SDimitry Andric   }
313e8d8bef9SDimitry Andric 
314e8d8bef9SDimitry Andric   unsigned getMaxPrivateElementSize(bool ForBufferRSrc = false) const {
315e8d8bef9SDimitry Andric     return (ForBufferRSrc || !enableFlatScratch()) ? MaxPrivateElementSize : 16;
316e8d8bef9SDimitry Andric   }
317e8d8bef9SDimitry Andric 
318e8d8bef9SDimitry Andric   unsigned getConstantBusLimit(unsigned Opcode) const;
319e8d8bef9SDimitry Andric 
320fe6060f1SDimitry Andric   /// Returns if the result of this instruction with a 16-bit result returned in
321fe6060f1SDimitry Andric   /// a 32-bit register implicitly zeroes the high 16-bits, rather than preserve
322fe6060f1SDimitry Andric   /// the original value.
323fe6060f1SDimitry Andric   bool zeroesHigh16BitsOfDest(unsigned Opcode) const;
324fe6060f1SDimitry Andric 
325bdd1243dSDimitry Andric   bool supportsWGP() const { return getGeneration() >= GFX10; }
326bdd1243dSDimitry Andric 
327e8d8bef9SDimitry Andric   bool hasIntClamp() const {
328e8d8bef9SDimitry Andric     return HasIntClamp;
329e8d8bef9SDimitry Andric   }
330e8d8bef9SDimitry Andric 
331e8d8bef9SDimitry Andric   bool hasFP64() const {
332e8d8bef9SDimitry Andric     return FP64;
333e8d8bef9SDimitry Andric   }
334e8d8bef9SDimitry Andric 
335e8d8bef9SDimitry Andric   bool hasMIMG_R128() const {
336e8d8bef9SDimitry Andric     return MIMG_R128;
337e8d8bef9SDimitry Andric   }
338e8d8bef9SDimitry Andric 
339e8d8bef9SDimitry Andric   bool hasHWFP64() const {
340e8d8bef9SDimitry Andric     return FP64;
341e8d8bef9SDimitry Andric   }
342e8d8bef9SDimitry Andric 
343e8d8bef9SDimitry Andric   bool hasHalfRate64Ops() const {
344e8d8bef9SDimitry Andric     return HalfRate64Ops;
345e8d8bef9SDimitry Andric   }
346e8d8bef9SDimitry Andric 
347fe6060f1SDimitry Andric   bool hasFullRate64Ops() const {
348fe6060f1SDimitry Andric     return FullRate64Ops;
349fe6060f1SDimitry Andric   }
350fe6060f1SDimitry Andric 
351e8d8bef9SDimitry Andric   bool hasAddr64() const {
352e8d8bef9SDimitry Andric     return (getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS);
353e8d8bef9SDimitry Andric   }
354e8d8bef9SDimitry Andric 
355e8d8bef9SDimitry Andric   bool hasFlat() const {
356e8d8bef9SDimitry Andric     return (getGeneration() > AMDGPUSubtarget::SOUTHERN_ISLANDS);
357e8d8bef9SDimitry Andric   }
358e8d8bef9SDimitry Andric 
359e8d8bef9SDimitry Andric   // Return true if the target only has the reverse operand versions of VALU
360e8d8bef9SDimitry Andric   // shift instructions (e.g. v_lshrrev_b32, and no v_lshr_b32).
361e8d8bef9SDimitry Andric   bool hasOnlyRevVALUShifts() const {
362e8d8bef9SDimitry Andric     return getGeneration() >= VOLCANIC_ISLANDS;
363e8d8bef9SDimitry Andric   }
364e8d8bef9SDimitry Andric 
365e8d8bef9SDimitry Andric   bool hasFractBug() const {
366e8d8bef9SDimitry Andric     return getGeneration() == SOUTHERN_ISLANDS;
367e8d8bef9SDimitry Andric   }
368e8d8bef9SDimitry Andric 
369e8d8bef9SDimitry Andric   bool hasBFE() const {
370e8d8bef9SDimitry Andric     return true;
371e8d8bef9SDimitry Andric   }
372e8d8bef9SDimitry Andric 
373e8d8bef9SDimitry Andric   bool hasBFI() const {
374e8d8bef9SDimitry Andric     return true;
375e8d8bef9SDimitry Andric   }
376e8d8bef9SDimitry Andric 
377e8d8bef9SDimitry Andric   bool hasBFM() const {
378e8d8bef9SDimitry Andric     return hasBFE();
379e8d8bef9SDimitry Andric   }
380e8d8bef9SDimitry Andric 
381e8d8bef9SDimitry Andric   bool hasBCNT(unsigned Size) const {
382e8d8bef9SDimitry Andric     return true;
383e8d8bef9SDimitry Andric   }
384e8d8bef9SDimitry Andric 
385e8d8bef9SDimitry Andric   bool hasFFBL() const {
386e8d8bef9SDimitry Andric     return true;
387e8d8bef9SDimitry Andric   }
388e8d8bef9SDimitry Andric 
389e8d8bef9SDimitry Andric   bool hasFFBH() const {
390e8d8bef9SDimitry Andric     return true;
391e8d8bef9SDimitry Andric   }
392e8d8bef9SDimitry Andric 
393e8d8bef9SDimitry Andric   bool hasMed3_16() const {
394e8d8bef9SDimitry Andric     return getGeneration() >= AMDGPUSubtarget::GFX9;
395e8d8bef9SDimitry Andric   }
396e8d8bef9SDimitry Andric 
397e8d8bef9SDimitry Andric   bool hasMin3Max3_16() const {
398e8d8bef9SDimitry Andric     return getGeneration() >= AMDGPUSubtarget::GFX9;
399e8d8bef9SDimitry Andric   }
400e8d8bef9SDimitry Andric 
401e8d8bef9SDimitry Andric   bool hasFmaMixInsts() const {
402e8d8bef9SDimitry Andric     return HasFmaMixInsts;
403e8d8bef9SDimitry Andric   }
404e8d8bef9SDimitry Andric 
405e8d8bef9SDimitry Andric   bool hasCARRY() const {
406e8d8bef9SDimitry Andric     return true;
407e8d8bef9SDimitry Andric   }
408e8d8bef9SDimitry Andric 
409e8d8bef9SDimitry Andric   bool hasFMA() const {
410e8d8bef9SDimitry Andric     return FMA;
411e8d8bef9SDimitry Andric   }
412e8d8bef9SDimitry Andric 
413e8d8bef9SDimitry Andric   bool hasSwap() const {
414e8d8bef9SDimitry Andric     return GFX9Insts;
415e8d8bef9SDimitry Andric   }
416e8d8bef9SDimitry Andric 
417e8d8bef9SDimitry Andric   bool hasScalarPackInsts() const {
418e8d8bef9SDimitry Andric     return GFX9Insts;
419e8d8bef9SDimitry Andric   }
420e8d8bef9SDimitry Andric 
421e8d8bef9SDimitry Andric   bool hasScalarMulHiInsts() const {
422e8d8bef9SDimitry Andric     return GFX9Insts;
423e8d8bef9SDimitry Andric   }
424e8d8bef9SDimitry Andric 
425e8d8bef9SDimitry Andric   TrapHandlerAbi getTrapHandlerAbi() const {
426fe6060f1SDimitry Andric     return isAmdHsaOS() ? TrapHandlerAbi::AMDHSA : TrapHandlerAbi::NONE;
427fe6060f1SDimitry Andric   }
428fe6060f1SDimitry Andric 
429fe6060f1SDimitry Andric   bool supportsGetDoorbellID() const {
430fe6060f1SDimitry Andric     // The S_GETREG DOORBELL_ID is supported by all GFX9 onward targets.
431fe6060f1SDimitry Andric     return getGeneration() >= GFX9;
432e8d8bef9SDimitry Andric   }
433e8d8bef9SDimitry Andric 
434e8d8bef9SDimitry Andric   /// True if the offset field of DS instructions works as expected. On SI, the
435e8d8bef9SDimitry Andric   /// offset uses a 16-bit adder and does not always wrap properly.
436e8d8bef9SDimitry Andric   bool hasUsableDSOffset() const {
437e8d8bef9SDimitry Andric     return getGeneration() >= SEA_ISLANDS;
438e8d8bef9SDimitry Andric   }
439e8d8bef9SDimitry Andric 
440e8d8bef9SDimitry Andric   bool unsafeDSOffsetFoldingEnabled() const {
441e8d8bef9SDimitry Andric     return EnableUnsafeDSOffsetFolding;
442e8d8bef9SDimitry Andric   }
443e8d8bef9SDimitry Andric 
444e8d8bef9SDimitry Andric   /// Condition output from div_scale is usable.
445e8d8bef9SDimitry Andric   bool hasUsableDivScaleConditionOutput() const {
446e8d8bef9SDimitry Andric     return getGeneration() != SOUTHERN_ISLANDS;
447e8d8bef9SDimitry Andric   }
448e8d8bef9SDimitry Andric 
449e8d8bef9SDimitry Andric   /// Extra wait hazard is needed in some cases before
450e8d8bef9SDimitry Andric   /// s_cbranch_vccnz/s_cbranch_vccz.
451e8d8bef9SDimitry Andric   bool hasReadVCCZBug() const {
452e8d8bef9SDimitry Andric     return getGeneration() <= SEA_ISLANDS;
453e8d8bef9SDimitry Andric   }
454e8d8bef9SDimitry Andric 
455e8d8bef9SDimitry Andric   /// Writes to VCC_LO/VCC_HI update the VCCZ flag.
456e8d8bef9SDimitry Andric   bool partialVCCWritesUpdateVCCZ() const {
457e8d8bef9SDimitry Andric     return getGeneration() >= GFX10;
458e8d8bef9SDimitry Andric   }
459e8d8bef9SDimitry Andric 
460e8d8bef9SDimitry Andric   /// A read of an SGPR by SMRD instruction requires 4 wait states when the SGPR
461e8d8bef9SDimitry Andric   /// was written by a VALU instruction.
462e8d8bef9SDimitry Andric   bool hasSMRDReadVALUDefHazard() const {
463e8d8bef9SDimitry Andric     return getGeneration() == SOUTHERN_ISLANDS;
464e8d8bef9SDimitry Andric   }
465e8d8bef9SDimitry Andric 
466e8d8bef9SDimitry Andric   /// A read of an SGPR by a VMEM instruction requires 5 wait states when the
467e8d8bef9SDimitry Andric   /// SGPR was written by a VALU Instruction.
468e8d8bef9SDimitry Andric   bool hasVMEMReadSGPRVALUDefHazard() const {
469e8d8bef9SDimitry Andric     return getGeneration() >= VOLCANIC_ISLANDS;
470e8d8bef9SDimitry Andric   }
471e8d8bef9SDimitry Andric 
472e8d8bef9SDimitry Andric   bool hasRFEHazards() const {
473e8d8bef9SDimitry Andric     return getGeneration() >= VOLCANIC_ISLANDS;
474e8d8bef9SDimitry Andric   }
475e8d8bef9SDimitry Andric 
476e8d8bef9SDimitry Andric   /// Number of hazard wait states for s_setreg_b32/s_setreg_imm32_b32.
477e8d8bef9SDimitry Andric   unsigned getSetRegWaitStates() const {
478e8d8bef9SDimitry Andric     return getGeneration() <= SEA_ISLANDS ? 1 : 2;
479e8d8bef9SDimitry Andric   }
480e8d8bef9SDimitry Andric 
481e8d8bef9SDimitry Andric   bool dumpCode() const {
482e8d8bef9SDimitry Andric     return DumpCode;
483e8d8bef9SDimitry Andric   }
484e8d8bef9SDimitry Andric 
485e8d8bef9SDimitry Andric   /// Return the amount of LDS that can be used that will not restrict the
486e8d8bef9SDimitry Andric   /// occupancy lower than WaveCount.
487e8d8bef9SDimitry Andric   unsigned getMaxLocalMemSizeWithWaveCount(unsigned WaveCount,
488e8d8bef9SDimitry Andric                                            const Function &) const;
489e8d8bef9SDimitry Andric 
490e8d8bef9SDimitry Andric   bool supportsMinMaxDenormModes() const {
491e8d8bef9SDimitry Andric     return getGeneration() >= AMDGPUSubtarget::GFX9;
492e8d8bef9SDimitry Andric   }
493e8d8bef9SDimitry Andric 
494e8d8bef9SDimitry Andric   /// \returns If target supports S_DENORM_MODE.
495e8d8bef9SDimitry Andric   bool hasDenormModeInst() const {
496e8d8bef9SDimitry Andric     return getGeneration() >= AMDGPUSubtarget::GFX10;
497e8d8bef9SDimitry Andric   }
498e8d8bef9SDimitry Andric 
499e8d8bef9SDimitry Andric   bool useFlatForGlobal() const {
500e8d8bef9SDimitry Andric     return FlatForGlobal;
501e8d8bef9SDimitry Andric   }
502e8d8bef9SDimitry Andric 
503e8d8bef9SDimitry Andric   /// \returns If target supports ds_read/write_b128 and user enables generation
504e8d8bef9SDimitry Andric   /// of ds_read/write_b128.
505e8d8bef9SDimitry Andric   bool useDS128() const {
506e8d8bef9SDimitry Andric     return CIInsts && EnableDS128;
507e8d8bef9SDimitry Andric   }
508e8d8bef9SDimitry Andric 
509e8d8bef9SDimitry Andric   /// \return If target supports ds_read/write_b96/128.
510e8d8bef9SDimitry Andric   bool hasDS96AndDS128() const {
511e8d8bef9SDimitry Andric     return CIInsts;
512e8d8bef9SDimitry Andric   }
513e8d8bef9SDimitry Andric 
514e8d8bef9SDimitry Andric   /// Have v_trunc_f64, v_ceil_f64, v_rndne_f64
515e8d8bef9SDimitry Andric   bool haveRoundOpsF64() const {
516e8d8bef9SDimitry Andric     return CIInsts;
517e8d8bef9SDimitry Andric   }
518e8d8bef9SDimitry Andric 
519e8d8bef9SDimitry Andric   /// \returns If MUBUF instructions always perform range checking, even for
520e8d8bef9SDimitry Andric   /// buffer resources used for private memory access.
521e8d8bef9SDimitry Andric   bool privateMemoryResourceIsRangeChecked() const {
522e8d8bef9SDimitry Andric     return getGeneration() < AMDGPUSubtarget::GFX9;
523e8d8bef9SDimitry Andric   }
524e8d8bef9SDimitry Andric 
525e8d8bef9SDimitry Andric   /// \returns If target requires PRT Struct NULL support (zero result registers
526e8d8bef9SDimitry Andric   /// for sparse texture support).
527e8d8bef9SDimitry Andric   bool usePRTStrictNull() const {
528e8d8bef9SDimitry Andric     return EnablePRTStrictNull;
529e8d8bef9SDimitry Andric   }
530e8d8bef9SDimitry Andric 
531e8d8bef9SDimitry Andric   bool hasAutoWaitcntBeforeBarrier() const {
532e8d8bef9SDimitry Andric     return AutoWaitcntBeforeBarrier;
533e8d8bef9SDimitry Andric   }
534e8d8bef9SDimitry Andric 
535bdd1243dSDimitry Andric   /// \returns true if the target supports backing off of s_barrier instructions
536bdd1243dSDimitry Andric   /// when an exception is raised.
537bdd1243dSDimitry Andric   bool supportsBackOffBarrier() const {
538bdd1243dSDimitry Andric     return BackOffBarrier;
539bdd1243dSDimitry Andric   }
540bdd1243dSDimitry Andric 
541e8d8bef9SDimitry Andric   bool hasUnalignedBufferAccess() const {
542e8d8bef9SDimitry Andric     return UnalignedBufferAccess;
543e8d8bef9SDimitry Andric   }
544e8d8bef9SDimitry Andric 
545e8d8bef9SDimitry Andric   bool hasUnalignedBufferAccessEnabled() const {
546e8d8bef9SDimitry Andric     return UnalignedBufferAccess && UnalignedAccessMode;
547e8d8bef9SDimitry Andric   }
548e8d8bef9SDimitry Andric 
549e8d8bef9SDimitry Andric   bool hasUnalignedDSAccess() const {
550e8d8bef9SDimitry Andric     return UnalignedDSAccess;
551e8d8bef9SDimitry Andric   }
552e8d8bef9SDimitry Andric 
553e8d8bef9SDimitry Andric   bool hasUnalignedDSAccessEnabled() const {
554e8d8bef9SDimitry Andric     return UnalignedDSAccess && UnalignedAccessMode;
555e8d8bef9SDimitry Andric   }
556e8d8bef9SDimitry Andric 
557e8d8bef9SDimitry Andric   bool hasUnalignedScratchAccess() const {
558e8d8bef9SDimitry Andric     return UnalignedScratchAccess;
559e8d8bef9SDimitry Andric   }
560e8d8bef9SDimitry Andric 
561e8d8bef9SDimitry Andric   bool hasUnalignedAccessMode() const {
562e8d8bef9SDimitry Andric     return UnalignedAccessMode;
563e8d8bef9SDimitry Andric   }
564e8d8bef9SDimitry Andric 
565e8d8bef9SDimitry Andric   bool hasApertureRegs() const {
566e8d8bef9SDimitry Andric     return HasApertureRegs;
567e8d8bef9SDimitry Andric   }
568e8d8bef9SDimitry Andric 
569e8d8bef9SDimitry Andric   bool isTrapHandlerEnabled() const {
570e8d8bef9SDimitry Andric     return TrapHandler;
571e8d8bef9SDimitry Andric   }
572e8d8bef9SDimitry Andric 
573e8d8bef9SDimitry Andric   bool isXNACKEnabled() const {
574e8d8bef9SDimitry Andric     return TargetID.isXnackOnOrAny();
575e8d8bef9SDimitry Andric   }
576e8d8bef9SDimitry Andric 
577fe6060f1SDimitry Andric   bool isTgSplitEnabled() const {
578fe6060f1SDimitry Andric     return EnableTgSplit;
579fe6060f1SDimitry Andric   }
580fe6060f1SDimitry Andric 
581e8d8bef9SDimitry Andric   bool isCuModeEnabled() const {
582e8d8bef9SDimitry Andric     return EnableCuMode;
583e8d8bef9SDimitry Andric   }
584e8d8bef9SDimitry Andric 
585e8d8bef9SDimitry Andric   bool hasFlatAddressSpace() const {
586e8d8bef9SDimitry Andric     return FlatAddressSpace;
587e8d8bef9SDimitry Andric   }
588e8d8bef9SDimitry Andric 
589e8d8bef9SDimitry Andric   bool hasFlatScrRegister() const {
590e8d8bef9SDimitry Andric     return hasFlatAddressSpace();
591e8d8bef9SDimitry Andric   }
592e8d8bef9SDimitry Andric 
593e8d8bef9SDimitry Andric   bool hasFlatInstOffsets() const {
594e8d8bef9SDimitry Andric     return FlatInstOffsets;
595e8d8bef9SDimitry Andric   }
596e8d8bef9SDimitry Andric 
597e8d8bef9SDimitry Andric   bool hasFlatGlobalInsts() const {
598e8d8bef9SDimitry Andric     return FlatGlobalInsts;
599e8d8bef9SDimitry Andric   }
600e8d8bef9SDimitry Andric 
601e8d8bef9SDimitry Andric   bool hasFlatScratchInsts() const {
602e8d8bef9SDimitry Andric     return FlatScratchInsts;
603e8d8bef9SDimitry Andric   }
604e8d8bef9SDimitry Andric 
605e8d8bef9SDimitry Andric   // Check if target supports ST addressing mode with FLAT scratch instructions.
606e8d8bef9SDimitry Andric   // The ST addressing mode means no registers are used, either VGPR or SGPR,
607e8d8bef9SDimitry Andric   // but only immediate offset is swizzled and added to the FLAT scratch base.
608e8d8bef9SDimitry Andric   bool hasFlatScratchSTMode() const {
60981ad6265SDimitry Andric     return hasFlatScratchInsts() && (hasGFX10_3Insts() || hasGFX940Insts());
610e8d8bef9SDimitry Andric   }
611e8d8bef9SDimitry Andric 
61281ad6265SDimitry Andric   bool hasFlatScratchSVSMode() const { return GFX940Insts || GFX11Insts; }
61381ad6265SDimitry Andric 
614e8d8bef9SDimitry Andric   bool hasScalarFlatScratchInsts() const {
615e8d8bef9SDimitry Andric     return ScalarFlatScratchInsts;
616e8d8bef9SDimitry Andric   }
617e8d8bef9SDimitry Andric 
61881ad6265SDimitry Andric   bool enableFlatScratch() const {
61981ad6265SDimitry Andric     return flatScratchIsArchitected() ||
62081ad6265SDimitry Andric            (EnableFlatScratch && hasFlatScratchInsts());
62181ad6265SDimitry Andric   }
62281ad6265SDimitry Andric 
623e8d8bef9SDimitry Andric   bool hasGlobalAddTidInsts() const {
624e8d8bef9SDimitry Andric     return GFX10_BEncoding;
625e8d8bef9SDimitry Andric   }
626e8d8bef9SDimitry Andric 
627e8d8bef9SDimitry Andric   bool hasAtomicCSub() const {
628e8d8bef9SDimitry Andric     return GFX10_BEncoding;
629e8d8bef9SDimitry Andric   }
630e8d8bef9SDimitry Andric 
631e8d8bef9SDimitry Andric   bool hasMultiDwordFlatScratchAddressing() const {
632e8d8bef9SDimitry Andric     return getGeneration() >= GFX9;
633e8d8bef9SDimitry Andric   }
634e8d8bef9SDimitry Andric 
635e8d8bef9SDimitry Andric   bool hasFlatSegmentOffsetBug() const {
636e8d8bef9SDimitry Andric     return HasFlatSegmentOffsetBug;
637e8d8bef9SDimitry Andric   }
638e8d8bef9SDimitry Andric 
639e8d8bef9SDimitry Andric   bool hasFlatLgkmVMemCountInOrder() const {
640e8d8bef9SDimitry Andric     return getGeneration() > GFX9;
641e8d8bef9SDimitry Andric   }
642e8d8bef9SDimitry Andric 
643e8d8bef9SDimitry Andric   bool hasD16LoadStore() const {
644e8d8bef9SDimitry Andric     return getGeneration() >= GFX9;
645e8d8bef9SDimitry Andric   }
646e8d8bef9SDimitry Andric 
647e8d8bef9SDimitry Andric   bool d16PreservesUnusedBits() const {
648e8d8bef9SDimitry Andric     return hasD16LoadStore() && !TargetID.isSramEccOnOrAny();
649e8d8bef9SDimitry Andric   }
650e8d8bef9SDimitry Andric 
651e8d8bef9SDimitry Andric   bool hasD16Images() const {
652e8d8bef9SDimitry Andric     return getGeneration() >= VOLCANIC_ISLANDS;
653e8d8bef9SDimitry Andric   }
654e8d8bef9SDimitry Andric 
655e8d8bef9SDimitry Andric   /// Return if most LDS instructions have an m0 use that require m0 to be
656349cc55cSDimitry Andric   /// initialized.
657e8d8bef9SDimitry Andric   bool ldsRequiresM0Init() const {
658e8d8bef9SDimitry Andric     return getGeneration() < GFX9;
659e8d8bef9SDimitry Andric   }
660e8d8bef9SDimitry Andric 
661e8d8bef9SDimitry Andric   // True if the hardware rewinds and replays GWS operations if a wave is
662e8d8bef9SDimitry Andric   // preempted.
663e8d8bef9SDimitry Andric   //
664e8d8bef9SDimitry Andric   // If this is false, a GWS operation requires testing if a nack set the
665e8d8bef9SDimitry Andric   // MEM_VIOL bit, and repeating if so.
666e8d8bef9SDimitry Andric   bool hasGWSAutoReplay() const {
667e8d8bef9SDimitry Andric     return getGeneration() >= GFX9;
668e8d8bef9SDimitry Andric   }
669e8d8bef9SDimitry Andric 
670e8d8bef9SDimitry Andric   /// \returns if target has ds_gws_sema_release_all instruction.
671e8d8bef9SDimitry Andric   bool hasGWSSemaReleaseAll() const {
672e8d8bef9SDimitry Andric     return CIInsts;
673e8d8bef9SDimitry Andric   }
674e8d8bef9SDimitry Andric 
675e8d8bef9SDimitry Andric   /// \returns true if the target has integer add/sub instructions that do not
676e8d8bef9SDimitry Andric   /// produce a carry-out. This includes v_add_[iu]32, v_sub_[iu]32,
677e8d8bef9SDimitry Andric   /// v_add_[iu]16, and v_sub_[iu]16, all of which support the clamp modifier
678e8d8bef9SDimitry Andric   /// for saturation.
679e8d8bef9SDimitry Andric   bool hasAddNoCarry() const {
680e8d8bef9SDimitry Andric     return AddNoCarryInsts;
681e8d8bef9SDimitry Andric   }
682e8d8bef9SDimitry Andric 
683*5f757f3fSDimitry Andric   bool hasScalarAddSub64() const { return getGeneration() >= GFX12; }
684*5f757f3fSDimitry Andric 
685e8d8bef9SDimitry Andric   bool hasUnpackedD16VMem() const {
686e8d8bef9SDimitry Andric     return HasUnpackedD16VMem;
687e8d8bef9SDimitry Andric   }
688e8d8bef9SDimitry Andric 
689e8d8bef9SDimitry Andric   // Covers VS/PS/CS graphics shaders
690e8d8bef9SDimitry Andric   bool isMesaGfxShader(const Function &F) const {
691e8d8bef9SDimitry Andric     return isMesa3DOS() && AMDGPU::isShader(F.getCallingConv());
692e8d8bef9SDimitry Andric   }
693e8d8bef9SDimitry Andric 
694e8d8bef9SDimitry Andric   bool hasMad64_32() const {
695e8d8bef9SDimitry Andric     return getGeneration() >= SEA_ISLANDS;
696e8d8bef9SDimitry Andric   }
697e8d8bef9SDimitry Andric 
698e8d8bef9SDimitry Andric   bool hasSDWAOmod() const {
699e8d8bef9SDimitry Andric     return HasSDWAOmod;
700e8d8bef9SDimitry Andric   }
701e8d8bef9SDimitry Andric 
702e8d8bef9SDimitry Andric   bool hasSDWAScalar() const {
703e8d8bef9SDimitry Andric     return HasSDWAScalar;
704e8d8bef9SDimitry Andric   }
705e8d8bef9SDimitry Andric 
706e8d8bef9SDimitry Andric   bool hasSDWASdst() const {
707e8d8bef9SDimitry Andric     return HasSDWASdst;
708e8d8bef9SDimitry Andric   }
709e8d8bef9SDimitry Andric 
710e8d8bef9SDimitry Andric   bool hasSDWAMac() const {
711e8d8bef9SDimitry Andric     return HasSDWAMac;
712e8d8bef9SDimitry Andric   }
713e8d8bef9SDimitry Andric 
714e8d8bef9SDimitry Andric   bool hasSDWAOutModsVOPC() const {
715e8d8bef9SDimitry Andric     return HasSDWAOutModsVOPC;
716e8d8bef9SDimitry Andric   }
717e8d8bef9SDimitry Andric 
718e8d8bef9SDimitry Andric   bool hasDLInsts() const {
719e8d8bef9SDimitry Andric     return HasDLInsts;
720e8d8bef9SDimitry Andric   }
721e8d8bef9SDimitry Andric 
722bdd1243dSDimitry Andric   bool hasFmacF64Inst() const { return HasFmacF64Inst; }
723bdd1243dSDimitry Andric 
724e8d8bef9SDimitry Andric   bool hasDot1Insts() const {
725e8d8bef9SDimitry Andric     return HasDot1Insts;
726e8d8bef9SDimitry Andric   }
727e8d8bef9SDimitry Andric 
728e8d8bef9SDimitry Andric   bool hasDot2Insts() const {
729e8d8bef9SDimitry Andric     return HasDot2Insts;
730e8d8bef9SDimitry Andric   }
731e8d8bef9SDimitry Andric 
732e8d8bef9SDimitry Andric   bool hasDot3Insts() const {
733e8d8bef9SDimitry Andric     return HasDot3Insts;
734e8d8bef9SDimitry Andric   }
735e8d8bef9SDimitry Andric 
736e8d8bef9SDimitry Andric   bool hasDot4Insts() const {
737e8d8bef9SDimitry Andric     return HasDot4Insts;
738e8d8bef9SDimitry Andric   }
739e8d8bef9SDimitry Andric 
740e8d8bef9SDimitry Andric   bool hasDot5Insts() const {
741e8d8bef9SDimitry Andric     return HasDot5Insts;
742e8d8bef9SDimitry Andric   }
743e8d8bef9SDimitry Andric 
744e8d8bef9SDimitry Andric   bool hasDot6Insts() const {
745e8d8bef9SDimitry Andric     return HasDot6Insts;
746e8d8bef9SDimitry Andric   }
747e8d8bef9SDimitry Andric 
748fe6060f1SDimitry Andric   bool hasDot7Insts() const {
749fe6060f1SDimitry Andric     return HasDot7Insts;
750fe6060f1SDimitry Andric   }
751fe6060f1SDimitry Andric 
75281ad6265SDimitry Andric   bool hasDot8Insts() const {
75381ad6265SDimitry Andric     return HasDot8Insts;
75481ad6265SDimitry Andric   }
75581ad6265SDimitry Andric 
756bdd1243dSDimitry Andric   bool hasDot9Insts() const {
757bdd1243dSDimitry Andric     return HasDot9Insts;
758bdd1243dSDimitry Andric   }
759bdd1243dSDimitry Andric 
76006c3fb27SDimitry Andric   bool hasDot10Insts() const {
76106c3fb27SDimitry Andric     return HasDot10Insts;
76206c3fb27SDimitry Andric   }
76306c3fb27SDimitry Andric 
764e8d8bef9SDimitry Andric   bool hasMAIInsts() const {
765e8d8bef9SDimitry Andric     return HasMAIInsts;
766e8d8bef9SDimitry Andric   }
767e8d8bef9SDimitry Andric 
768fcaf7f86SDimitry Andric   bool hasFP8Insts() const {
769fcaf7f86SDimitry Andric     return HasFP8Insts;
770fcaf7f86SDimitry Andric   }
771fcaf7f86SDimitry Andric 
772e8d8bef9SDimitry Andric   bool hasPkFmacF16Inst() const {
773e8d8bef9SDimitry Andric     return HasPkFmacF16Inst;
774e8d8bef9SDimitry Andric   }
775e8d8bef9SDimitry Andric 
77606c3fb27SDimitry Andric   bool hasAtomicDsPkAdd16Insts() const { return HasAtomicDsPkAdd16Insts; }
77706c3fb27SDimitry Andric 
77806c3fb27SDimitry Andric   bool hasAtomicFlatPkAdd16Insts() const { return HasAtomicFlatPkAdd16Insts; }
77906c3fb27SDimitry Andric 
780e8d8bef9SDimitry Andric   bool hasAtomicFaddInsts() const {
78181ad6265SDimitry Andric     return HasAtomicFaddRtnInsts || HasAtomicFaddNoRtnInsts;
782e8d8bef9SDimitry Andric   }
783e8d8bef9SDimitry Andric 
78481ad6265SDimitry Andric   bool hasAtomicFaddRtnInsts() const { return HasAtomicFaddRtnInsts; }
78581ad6265SDimitry Andric 
78681ad6265SDimitry Andric   bool hasAtomicFaddNoRtnInsts() const { return HasAtomicFaddNoRtnInsts; }
78781ad6265SDimitry Andric 
78806c3fb27SDimitry Andric   bool hasAtomicBufferGlobalPkAddF16NoRtnInsts() const {
78906c3fb27SDimitry Andric     return HasAtomicBufferGlobalPkAddF16NoRtnInsts;
79006c3fb27SDimitry Andric   }
79106c3fb27SDimitry Andric 
79206c3fb27SDimitry Andric   bool hasAtomicBufferGlobalPkAddF16Insts() const {
79306c3fb27SDimitry Andric     return HasAtomicBufferGlobalPkAddF16Insts;
79406c3fb27SDimitry Andric   }
79506c3fb27SDimitry Andric 
79606c3fb27SDimitry Andric   bool hasAtomicGlobalPkAddBF16Inst() const {
79706c3fb27SDimitry Andric     return HasAtomicGlobalPkAddBF16Inst;
79806c3fb27SDimitry Andric   }
79981ad6265SDimitry Andric 
800bdd1243dSDimitry Andric   bool hasFlatAtomicFaddF32Inst() const { return HasFlatAtomicFaddF32Inst; }
801bdd1243dSDimitry Andric 
802e8d8bef9SDimitry Andric   bool hasNoSdstCMPX() const {
803e8d8bef9SDimitry Andric     return HasNoSdstCMPX;
804e8d8bef9SDimitry Andric   }
805e8d8bef9SDimitry Andric 
806e8d8bef9SDimitry Andric   bool hasVscnt() const {
807e8d8bef9SDimitry Andric     return HasVscnt;
808e8d8bef9SDimitry Andric   }
809e8d8bef9SDimitry Andric 
810e8d8bef9SDimitry Andric   bool hasGetWaveIdInst() const {
811e8d8bef9SDimitry Andric     return HasGetWaveIdInst;
812e8d8bef9SDimitry Andric   }
813e8d8bef9SDimitry Andric 
814e8d8bef9SDimitry Andric   bool hasSMemTimeInst() const {
815e8d8bef9SDimitry Andric     return HasSMemTimeInst;
816e8d8bef9SDimitry Andric   }
817e8d8bef9SDimitry Andric 
818fe6060f1SDimitry Andric   bool hasShaderCyclesRegister() const {
819fe6060f1SDimitry Andric     return HasShaderCyclesRegister;
820fe6060f1SDimitry Andric   }
821fe6060f1SDimitry Andric 
822e8d8bef9SDimitry Andric   bool hasVOP3Literal() const {
823e8d8bef9SDimitry Andric     return HasVOP3Literal;
824e8d8bef9SDimitry Andric   }
825e8d8bef9SDimitry Andric 
826e8d8bef9SDimitry Andric   bool hasNoDataDepHazard() const {
827e8d8bef9SDimitry Andric     return HasNoDataDepHazard;
828e8d8bef9SDimitry Andric   }
829e8d8bef9SDimitry Andric 
830e8d8bef9SDimitry Andric   bool vmemWriteNeedsExpWaitcnt() const {
831e8d8bef9SDimitry Andric     return getGeneration() < SEA_ISLANDS;
832e8d8bef9SDimitry Andric   }
833e8d8bef9SDimitry Andric 
834bdd1243dSDimitry Andric   bool hasInstPrefetch() const { return getGeneration() >= GFX10; }
835bdd1243dSDimitry Andric 
836*5f757f3fSDimitry Andric   bool hasPrefetch() const { return GFX12Insts; }
837*5f757f3fSDimitry Andric 
838*5f757f3fSDimitry Andric   // Has s_cmpk_* instructions.
839*5f757f3fSDimitry Andric   bool hasSCmpK() const { return getGeneration() < GFX12; }
840*5f757f3fSDimitry Andric 
841e8d8bef9SDimitry Andric   // Scratch is allocated in 256 dword per wave blocks for the entire
842349cc55cSDimitry Andric   // wavefront. When viewed from the perspective of an arbitrary workitem, this
843e8d8bef9SDimitry Andric   // is 4-byte aligned.
844e8d8bef9SDimitry Andric   //
845e8d8bef9SDimitry Andric   // Only 4-byte alignment is really needed to access anything. Transformations
846e8d8bef9SDimitry Andric   // on the pointer value itself may rely on the alignment / known low bits of
847e8d8bef9SDimitry Andric   // the pointer. Set this to something above the minimum to avoid needing
848e8d8bef9SDimitry Andric   // dynamic realignment in common cases.
849e8d8bef9SDimitry Andric   Align getStackAlignment() const { return Align(16); }
850e8d8bef9SDimitry Andric 
851e8d8bef9SDimitry Andric   bool enableMachineScheduler() const override {
852e8d8bef9SDimitry Andric     return true;
853e8d8bef9SDimitry Andric   }
854e8d8bef9SDimitry Andric 
855e8d8bef9SDimitry Andric   bool useAA() const override;
856e8d8bef9SDimitry Andric 
857e8d8bef9SDimitry Andric   bool enableSubRegLiveness() const override {
858e8d8bef9SDimitry Andric     return true;
859e8d8bef9SDimitry Andric   }
860e8d8bef9SDimitry Andric 
861e8d8bef9SDimitry Andric   void setScalarizeGlobalBehavior(bool b) { ScalarizeGlobal = b; }
862e8d8bef9SDimitry Andric   bool getScalarizeGlobalBehavior() const { return ScalarizeGlobal; }
863e8d8bef9SDimitry Andric 
864e8d8bef9SDimitry Andric   // static wrappers
865e8d8bef9SDimitry Andric   static bool hasHalfRate64Ops(const TargetSubtargetInfo &STI);
866e8d8bef9SDimitry Andric 
867e8d8bef9SDimitry Andric   // XXX - Why is this here if it isn't in the default pass set?
868e8d8bef9SDimitry Andric   bool enableEarlyIfConversion() const override {
869e8d8bef9SDimitry Andric     return true;
870e8d8bef9SDimitry Andric   }
871e8d8bef9SDimitry Andric 
872e8d8bef9SDimitry Andric   void overrideSchedPolicy(MachineSchedPolicy &Policy,
873e8d8bef9SDimitry Andric                            unsigned NumRegionInstrs) const override;
874e8d8bef9SDimitry Andric 
875e8d8bef9SDimitry Andric   unsigned getMaxNumUserSGPRs() const {
876*5f757f3fSDimitry Andric     return AMDGPU::getMaxNumUserSGPRs(*this);
877e8d8bef9SDimitry Andric   }
878e8d8bef9SDimitry Andric 
879e8d8bef9SDimitry Andric   bool hasSMemRealTime() const {
880e8d8bef9SDimitry Andric     return HasSMemRealTime;
881e8d8bef9SDimitry Andric   }
882e8d8bef9SDimitry Andric 
883e8d8bef9SDimitry Andric   bool hasMovrel() const {
884e8d8bef9SDimitry Andric     return HasMovrel;
885e8d8bef9SDimitry Andric   }
886e8d8bef9SDimitry Andric 
887e8d8bef9SDimitry Andric   bool hasVGPRIndexMode() const {
888e8d8bef9SDimitry Andric     return HasVGPRIndexMode;
889e8d8bef9SDimitry Andric   }
890e8d8bef9SDimitry Andric 
891e8d8bef9SDimitry Andric   bool useVGPRIndexMode() const;
892e8d8bef9SDimitry Andric 
893e8d8bef9SDimitry Andric   bool hasScalarCompareEq64() const {
894e8d8bef9SDimitry Andric     return getGeneration() >= VOLCANIC_ISLANDS;
895e8d8bef9SDimitry Andric   }
896e8d8bef9SDimitry Andric 
897*5f757f3fSDimitry Andric   bool hasScalarDwordx3Loads() const { return HasScalarDwordx3Loads; }
898*5f757f3fSDimitry Andric 
899e8d8bef9SDimitry Andric   bool hasScalarStores() const {
900e8d8bef9SDimitry Andric     return HasScalarStores;
901e8d8bef9SDimitry Andric   }
902e8d8bef9SDimitry Andric 
903e8d8bef9SDimitry Andric   bool hasScalarAtomics() const {
904e8d8bef9SDimitry Andric     return HasScalarAtomics;
905e8d8bef9SDimitry Andric   }
906e8d8bef9SDimitry Andric 
907349cc55cSDimitry Andric   bool hasLDSFPAtomicAdd() const { return GFX8Insts; }
908e8d8bef9SDimitry Andric 
909fe6060f1SDimitry Andric   /// \returns true if the subtarget has the v_permlanex16_b32 instruction.
910fe6060f1SDimitry Andric   bool hasPermLaneX16() const { return getGeneration() >= GFX10; }
911fe6060f1SDimitry Andric 
91281ad6265SDimitry Andric   /// \returns true if the subtarget has the v_permlane64_b32 instruction.
91381ad6265SDimitry Andric   bool hasPermLane64() const { return getGeneration() >= GFX11; }
91481ad6265SDimitry Andric 
915e8d8bef9SDimitry Andric   bool hasDPP() const {
916e8d8bef9SDimitry Andric     return HasDPP;
917e8d8bef9SDimitry Andric   }
918e8d8bef9SDimitry Andric 
919e8d8bef9SDimitry Andric   bool hasDPPBroadcasts() const {
920e8d8bef9SDimitry Andric     return HasDPP && getGeneration() < GFX10;
921e8d8bef9SDimitry Andric   }
922e8d8bef9SDimitry Andric 
923e8d8bef9SDimitry Andric   bool hasDPPWavefrontShifts() const {
924e8d8bef9SDimitry Andric     return HasDPP && getGeneration() < GFX10;
925e8d8bef9SDimitry Andric   }
926e8d8bef9SDimitry Andric 
927e8d8bef9SDimitry Andric   bool hasDPP8() const {
928e8d8bef9SDimitry Andric     return HasDPP8;
929e8d8bef9SDimitry Andric   }
930e8d8bef9SDimitry Andric 
931*5f757f3fSDimitry Andric   bool hasDPALU_DPP() const {
932*5f757f3fSDimitry Andric     return HasDPALU_DPP;
933fe6060f1SDimitry Andric   }
934fe6060f1SDimitry Andric 
935*5f757f3fSDimitry Andric   bool hasDPPSrc1SGPR() const { return HasDPPSrc1SGPR; }
936*5f757f3fSDimitry Andric 
937fe6060f1SDimitry Andric   bool hasPackedFP32Ops() const {
938fe6060f1SDimitry Andric     return HasPackedFP32Ops;
939fe6060f1SDimitry Andric   }
940fe6060f1SDimitry Andric 
941*5f757f3fSDimitry Andric   // Has V_PK_MOV_B32 opcode
942*5f757f3fSDimitry Andric   bool hasPkMovB32() const {
943*5f757f3fSDimitry Andric     return GFX90AInsts;
944*5f757f3fSDimitry Andric   }
945*5f757f3fSDimitry Andric 
946fe6060f1SDimitry Andric   bool hasFmaakFmamkF32Insts() const {
94781ad6265SDimitry Andric     return getGeneration() >= GFX10 || hasGFX940Insts();
94881ad6265SDimitry Andric   }
94981ad6265SDimitry Andric 
95081ad6265SDimitry Andric   bool hasImageInsts() const {
95181ad6265SDimitry Andric     return HasImageInsts;
952fe6060f1SDimitry Andric   }
953fe6060f1SDimitry Andric 
954fe6060f1SDimitry Andric   bool hasExtendedImageInsts() const {
955fe6060f1SDimitry Andric     return HasExtendedImageInsts;
956fe6060f1SDimitry Andric   }
957fe6060f1SDimitry Andric 
958e8d8bef9SDimitry Andric   bool hasR128A16() const {
959e8d8bef9SDimitry Andric     return HasR128A16;
960e8d8bef9SDimitry Andric   }
961e8d8bef9SDimitry Andric 
962bdd1243dSDimitry Andric   bool hasA16() const { return HasA16; }
963e8d8bef9SDimitry Andric 
964e8d8bef9SDimitry Andric   bool hasG16() const { return HasG16; }
965e8d8bef9SDimitry Andric 
966e8d8bef9SDimitry Andric   bool hasOffset3fBug() const {
967e8d8bef9SDimitry Andric     return HasOffset3fBug;
968e8d8bef9SDimitry Andric   }
969e8d8bef9SDimitry Andric 
970e8d8bef9SDimitry Andric   bool hasImageStoreD16Bug() const { return HasImageStoreD16Bug; }
971e8d8bef9SDimitry Andric 
972e8d8bef9SDimitry Andric   bool hasImageGather4D16Bug() const { return HasImageGather4D16Bug; }
973e8d8bef9SDimitry Andric 
974bdd1243dSDimitry Andric   bool hasMADIntraFwdBug() const { return HasMADIntraFwdBug; }
975bdd1243dSDimitry Andric 
976*5f757f3fSDimitry Andric   bool hasMSAALoadDstSelBug() const { return HasMSAALoadDstSelBug; }
977*5f757f3fSDimitry Andric 
978e8d8bef9SDimitry Andric   bool hasNSAEncoding() const { return HasNSAEncoding; }
979e8d8bef9SDimitry Andric 
98006c3fb27SDimitry Andric   bool hasPartialNSAEncoding() const { return HasPartialNSAEncoding; }
98106c3fb27SDimitry Andric 
982*5f757f3fSDimitry Andric   unsigned getNSAMaxSize(bool HasSampler = false) const {
983*5f757f3fSDimitry Andric     return AMDGPU::getNSAMaxSize(*this, HasSampler);
984*5f757f3fSDimitry Andric   }
985fe6060f1SDimitry Andric 
986fe6060f1SDimitry Andric   bool hasGFX10_AEncoding() const {
987fe6060f1SDimitry Andric     return GFX10_AEncoding;
988fe6060f1SDimitry Andric   }
989fe6060f1SDimitry Andric 
990e8d8bef9SDimitry Andric   bool hasGFX10_BEncoding() const {
991e8d8bef9SDimitry Andric     return GFX10_BEncoding;
992e8d8bef9SDimitry Andric   }
993e8d8bef9SDimitry Andric 
994e8d8bef9SDimitry Andric   bool hasGFX10_3Insts() const {
995e8d8bef9SDimitry Andric     return GFX10_3Insts;
996e8d8bef9SDimitry Andric   }
997e8d8bef9SDimitry Andric 
998e8d8bef9SDimitry Andric   bool hasMadF16() const;
999e8d8bef9SDimitry Andric 
100081ad6265SDimitry Andric   bool hasMovB64() const { return GFX940Insts; }
100181ad6265SDimitry Andric 
100281ad6265SDimitry Andric   bool hasLshlAddB64() const { return GFX940Insts; }
100381ad6265SDimitry Andric 
1004e8d8bef9SDimitry Andric   bool enableSIScheduler() const {
1005e8d8bef9SDimitry Andric     return EnableSIScheduler;
1006e8d8bef9SDimitry Andric   }
1007e8d8bef9SDimitry Andric 
1008e8d8bef9SDimitry Andric   bool loadStoreOptEnabled() const {
1009e8d8bef9SDimitry Andric     return EnableLoadStoreOpt;
1010e8d8bef9SDimitry Andric   }
1011e8d8bef9SDimitry Andric 
1012e8d8bef9SDimitry Andric   bool hasSGPRInitBug() const {
1013e8d8bef9SDimitry Andric     return SGPRInitBug;
1014e8d8bef9SDimitry Andric   }
1015e8d8bef9SDimitry Andric 
101681ad6265SDimitry Andric   bool hasUserSGPRInit16Bug() const {
1017fcaf7f86SDimitry Andric     return UserSGPRInit16Bug && isWave32();
101881ad6265SDimitry Andric   }
101981ad6265SDimitry Andric 
1020fe6060f1SDimitry Andric   bool hasNegativeScratchOffsetBug() const { return NegativeScratchOffsetBug; }
1021fe6060f1SDimitry Andric 
1022fe6060f1SDimitry Andric   bool hasNegativeUnalignedScratchOffsetBug() const {
1023fe6060f1SDimitry Andric     return NegativeUnalignedScratchOffsetBug;
1024fe6060f1SDimitry Andric   }
1025fe6060f1SDimitry Andric 
1026e8d8bef9SDimitry Andric   bool hasMFMAInlineLiteralBug() const {
1027e8d8bef9SDimitry Andric     return HasMFMAInlineLiteralBug;
1028e8d8bef9SDimitry Andric   }
1029e8d8bef9SDimitry Andric 
1030e8d8bef9SDimitry Andric   bool has12DWordStoreHazard() const {
1031e8d8bef9SDimitry Andric     return getGeneration() != AMDGPUSubtarget::SOUTHERN_ISLANDS;
1032e8d8bef9SDimitry Andric   }
1033e8d8bef9SDimitry Andric 
1034e8d8bef9SDimitry Andric   // \returns true if the subtarget supports DWORDX3 load/store instructions.
1035e8d8bef9SDimitry Andric   bool hasDwordx3LoadStores() const {
1036e8d8bef9SDimitry Andric     return CIInsts;
1037e8d8bef9SDimitry Andric   }
1038e8d8bef9SDimitry Andric 
1039e8d8bef9SDimitry Andric   bool hasReadM0MovRelInterpHazard() const {
1040e8d8bef9SDimitry Andric     return getGeneration() == AMDGPUSubtarget::GFX9;
1041e8d8bef9SDimitry Andric   }
1042e8d8bef9SDimitry Andric 
1043e8d8bef9SDimitry Andric   bool hasReadM0SendMsgHazard() const {
1044e8d8bef9SDimitry Andric     return getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS &&
1045e8d8bef9SDimitry Andric            getGeneration() <= AMDGPUSubtarget::GFX9;
1046e8d8bef9SDimitry Andric   }
1047e8d8bef9SDimitry Andric 
104881ad6265SDimitry Andric   bool hasReadM0LdsDmaHazard() const {
104981ad6265SDimitry Andric     return getGeneration() == AMDGPUSubtarget::GFX9;
105081ad6265SDimitry Andric   }
105181ad6265SDimitry Andric 
105281ad6265SDimitry Andric   bool hasReadM0LdsDirectHazard() const {
105381ad6265SDimitry Andric     return getGeneration() == AMDGPUSubtarget::GFX9;
105481ad6265SDimitry Andric   }
105581ad6265SDimitry Andric 
1056e8d8bef9SDimitry Andric   bool hasVcmpxPermlaneHazard() const {
1057e8d8bef9SDimitry Andric     return HasVcmpxPermlaneHazard;
1058e8d8bef9SDimitry Andric   }
1059e8d8bef9SDimitry Andric 
1060e8d8bef9SDimitry Andric   bool hasVMEMtoScalarWriteHazard() const {
1061e8d8bef9SDimitry Andric     return HasVMEMtoScalarWriteHazard;
1062e8d8bef9SDimitry Andric   }
1063e8d8bef9SDimitry Andric 
1064e8d8bef9SDimitry Andric   bool hasSMEMtoVectorWriteHazard() const {
1065e8d8bef9SDimitry Andric     return HasSMEMtoVectorWriteHazard;
1066e8d8bef9SDimitry Andric   }
1067e8d8bef9SDimitry Andric 
1068e8d8bef9SDimitry Andric   bool hasLDSMisalignedBug() const {
1069e8d8bef9SDimitry Andric     return LDSMisalignedBug && !EnableCuMode;
1070e8d8bef9SDimitry Andric   }
1071e8d8bef9SDimitry Andric 
1072e8d8bef9SDimitry Andric   bool hasInstFwdPrefetchBug() const {
1073e8d8bef9SDimitry Andric     return HasInstFwdPrefetchBug;
1074e8d8bef9SDimitry Andric   }
1075e8d8bef9SDimitry Andric 
1076e8d8bef9SDimitry Andric   bool hasVcmpxExecWARHazard() const {
1077e8d8bef9SDimitry Andric     return HasVcmpxExecWARHazard;
1078e8d8bef9SDimitry Andric   }
1079e8d8bef9SDimitry Andric 
1080e8d8bef9SDimitry Andric   bool hasLdsBranchVmemWARHazard() const {
1081e8d8bef9SDimitry Andric     return HasLdsBranchVmemWARHazard;
1082e8d8bef9SDimitry Andric   }
1083e8d8bef9SDimitry Andric 
1084bdd1243dSDimitry Andric   // Shift amount of a 64 bit shift cannot be a highest allocated register
1085bdd1243dSDimitry Andric   // if also at the end of the allocation block.
1086bdd1243dSDimitry Andric   bool hasShift64HighRegBug() const {
1087bdd1243dSDimitry Andric     return GFX90AInsts && !GFX940Insts;
1088bdd1243dSDimitry Andric   }
1089bdd1243dSDimitry Andric 
109081ad6265SDimitry Andric   // Has one cycle hazard on transcendental instruction feeding a
109181ad6265SDimitry Andric   // non transcendental VALU.
109281ad6265SDimitry Andric   bool hasTransForwardingHazard() const { return GFX940Insts; }
109381ad6265SDimitry Andric 
109481ad6265SDimitry Andric   // Has one cycle hazard on a VALU instruction partially writing dst with
109581ad6265SDimitry Andric   // a shift of result bits feeding another VALU instruction.
109681ad6265SDimitry Andric   bool hasDstSelForwardingHazard() const { return GFX940Insts; }
109781ad6265SDimitry Andric 
109881ad6265SDimitry Andric   // Cannot use op_sel with v_dot instructions.
109981ad6265SDimitry Andric   bool hasDOTOpSelHazard() const { return GFX940Insts; }
110081ad6265SDimitry Andric 
110181ad6265SDimitry Andric   // Does not have HW interlocs for VALU writing and then reading SGPRs.
110281ad6265SDimitry Andric   bool hasVDecCoExecHazard() const {
110381ad6265SDimitry Andric     return GFX940Insts;
110481ad6265SDimitry Andric   }
110581ad6265SDimitry Andric 
1106e8d8bef9SDimitry Andric   bool hasNSAtoVMEMBug() const {
1107e8d8bef9SDimitry Andric     return HasNSAtoVMEMBug;
1108e8d8bef9SDimitry Andric   }
1109e8d8bef9SDimitry Andric 
1110fe6060f1SDimitry Andric   bool hasNSAClauseBug() const { return HasNSAClauseBug; }
1111fe6060f1SDimitry Andric 
1112e8d8bef9SDimitry Andric   bool hasHardClauses() const { return getGeneration() >= GFX10; }
1113e8d8bef9SDimitry Andric 
1114fe6060f1SDimitry Andric   bool hasGFX90AInsts() const { return GFX90AInsts; }
1115fe6060f1SDimitry Andric 
1116bdd1243dSDimitry Andric   bool hasFPAtomicToDenormModeHazard() const {
1117bdd1243dSDimitry Andric     return getGeneration() == GFX10;
1118bdd1243dSDimitry Andric   }
1119bdd1243dSDimitry Andric 
112081ad6265SDimitry Andric   bool hasVOP3DPP() const { return getGeneration() >= GFX11; }
112181ad6265SDimitry Andric 
112281ad6265SDimitry Andric   bool hasLdsDirect() const { return getGeneration() >= GFX11; }
112381ad6265SDimitry Andric 
112481ad6265SDimitry Andric   bool hasVALUPartialForwardingHazard() const {
112581ad6265SDimitry Andric     return getGeneration() >= GFX11;
112681ad6265SDimitry Andric   }
112781ad6265SDimitry Andric 
1128bdd1243dSDimitry Andric   bool hasVALUTransUseHazard() const { return HasVALUTransUseHazard; }
1129bdd1243dSDimitry Andric 
113006c3fb27SDimitry Andric   bool hasForceStoreSC0SC1() const { return HasForceStoreSC0SC1; }
113106c3fb27SDimitry Andric 
1132bdd1243dSDimitry Andric   bool hasVALUMaskWriteHazard() const { return getGeneration() >= GFX11; }
113381ad6265SDimitry Andric 
1134fe6060f1SDimitry Andric   /// Return if operations acting on VGPR tuples require even alignment.
1135fe6060f1SDimitry Andric   bool needsAlignedVGPRs() const { return GFX90AInsts; }
1136fe6060f1SDimitry Andric 
113781ad6265SDimitry Andric   /// Return true if the target has the S_PACK_HL_B32_B16 instruction.
113881ad6265SDimitry Andric   bool hasSPackHL() const { return GFX11Insts; }
113981ad6265SDimitry Andric 
114081ad6265SDimitry Andric   /// Return true if the target's EXP instruction has the COMPR flag, which
114181ad6265SDimitry Andric   /// affects the meaning of the EN (enable) bits.
114281ad6265SDimitry Andric   bool hasCompressedExport() const { return !GFX11Insts; }
114381ad6265SDimitry Andric 
114481ad6265SDimitry Andric   /// Return true if the target's EXP instruction supports the NULL export
114581ad6265SDimitry Andric   /// target.
114681ad6265SDimitry Andric   bool hasNullExportTarget() const { return !GFX11Insts; }
114781ad6265SDimitry Andric 
1148bdd1243dSDimitry Andric   bool hasGFX11FullVGPRs() const { return HasGFX11FullVGPRs; }
1149bdd1243dSDimitry Andric 
115081ad6265SDimitry Andric   bool hasVOPDInsts() const { return HasVOPDInsts; }
115181ad6265SDimitry Andric 
115281ad6265SDimitry Andric   bool hasFlatScratchSVSSwizzleBug() const { return getGeneration() == GFX11; }
115381ad6265SDimitry Andric 
115481ad6265SDimitry Andric   /// Return true if the target has the S_DELAY_ALU instruction.
115581ad6265SDimitry Andric   bool hasDelayAlu() const { return GFX11Insts; }
115681ad6265SDimitry Andric 
1157fe6060f1SDimitry Andric   bool hasPackedTID() const { return HasPackedTID; }
1158fe6060f1SDimitry Andric 
115981ad6265SDimitry Andric   // GFX940 is a derivation to GFX90A. hasGFX940Insts() being true implies that
116081ad6265SDimitry Andric   // hasGFX90AInsts is also true.
116181ad6265SDimitry Andric   bool hasGFX940Insts() const { return GFX940Insts; }
116281ad6265SDimitry Andric 
1163*5f757f3fSDimitry Andric   bool hasSALUFloatInsts() const { return HasSALUFloatInsts; }
1164*5f757f3fSDimitry Andric 
1165*5f757f3fSDimitry Andric   bool hasVGPRSingleUseHintInsts() const { return HasVGPRSingleUseHintInsts; }
1166*5f757f3fSDimitry Andric 
1167*5f757f3fSDimitry Andric   bool hasPseudoScalarTrans() const { return HasPseudoScalarTrans; }
1168*5f757f3fSDimitry Andric 
1169*5f757f3fSDimitry Andric   bool hasRestrictedSOffset() const { return HasRestrictedSOffset; }
1170*5f757f3fSDimitry Andric 
1171e8d8bef9SDimitry Andric   /// Return the maximum number of waves per SIMD for kernels using \p SGPRs
1172e8d8bef9SDimitry Andric   /// SGPRs
1173e8d8bef9SDimitry Andric   unsigned getOccupancyWithNumSGPRs(unsigned SGPRs) const;
1174e8d8bef9SDimitry Andric 
1175e8d8bef9SDimitry Andric   /// Return the maximum number of waves per SIMD for kernels using \p VGPRs
1176e8d8bef9SDimitry Andric   /// VGPRs
1177e8d8bef9SDimitry Andric   unsigned getOccupancyWithNumVGPRs(unsigned VGPRs) const;
1178e8d8bef9SDimitry Andric 
1179e8d8bef9SDimitry Andric   /// Return occupancy for the given function. Used LDS and a number of
1180e8d8bef9SDimitry Andric   /// registers if provided.
1181e8d8bef9SDimitry Andric   /// Note, occupancy can be affected by the scratch allocation as well, but
1182e8d8bef9SDimitry Andric   /// we do not have enough information to compute it.
1183e8d8bef9SDimitry Andric   unsigned computeOccupancy(const Function &F, unsigned LDSSize = 0,
1184e8d8bef9SDimitry Andric                             unsigned NumSGPRs = 0, unsigned NumVGPRs = 0) const;
1185e8d8bef9SDimitry Andric 
1186e8d8bef9SDimitry Andric   /// \returns true if the flat_scratch register should be initialized with the
1187e8d8bef9SDimitry Andric   /// pointer to the wave's scratch memory rather than a size and offset.
1188e8d8bef9SDimitry Andric   bool flatScratchIsPointer() const {
1189e8d8bef9SDimitry Andric     return getGeneration() >= AMDGPUSubtarget::GFX9;
1190e8d8bef9SDimitry Andric   }
1191e8d8bef9SDimitry Andric 
1192fe6060f1SDimitry Andric   /// \returns true if the flat_scratch register is initialized by the HW.
1193fe6060f1SDimitry Andric   /// In this case it is readonly.
1194fe6060f1SDimitry Andric   bool flatScratchIsArchitected() const { return HasArchitectedFlatScratch; }
1195fe6060f1SDimitry Andric 
119606c3fb27SDimitry Andric   /// \returns true if the architected SGPRs are enabled.
119706c3fb27SDimitry Andric   bool hasArchitectedSGPRs() const { return HasArchitectedSGPRs; }
119806c3fb27SDimitry Andric 
1199*5f757f3fSDimitry Andric   /// \returns true if Global Data Share is supported.
1200*5f757f3fSDimitry Andric   bool hasGDS() const { return HasGDS; }
1201*5f757f3fSDimitry Andric 
1202*5f757f3fSDimitry Andric   /// \returns true if Global Wave Sync is supported.
1203*5f757f3fSDimitry Andric   bool hasGWS() const { return HasGWS; }
1204*5f757f3fSDimitry Andric 
1205e8d8bef9SDimitry Andric   /// \returns true if the machine has merged shaders in which s0-s7 are
1206e8d8bef9SDimitry Andric   /// reserved by the hardware and user SGPRs start at s8
1207e8d8bef9SDimitry Andric   bool hasMergedShaders() const {
1208e8d8bef9SDimitry Andric     return getGeneration() >= GFX9;
1209e8d8bef9SDimitry Andric   }
1210e8d8bef9SDimitry Andric 
121181ad6265SDimitry Andric   // \returns true if the target supports the pre-NGG legacy geometry path.
121281ad6265SDimitry Andric   bool hasLegacyGeometry() const { return getGeneration() < GFX11; }
121381ad6265SDimitry Andric 
1214*5f757f3fSDimitry Andric   // \returns true if preloading kernel arguments is supported.
1215*5f757f3fSDimitry Andric   bool hasKernargPreload() const { return KernargPreload; }
1216*5f757f3fSDimitry Andric 
1217*5f757f3fSDimitry Andric   // \returns true if we need to generate backwards compatible code when
1218*5f757f3fSDimitry Andric   // preloading kernel arguments.
1219*5f757f3fSDimitry Andric   bool needsKernargPreloadBackwardsCompatibility() const {
1220*5f757f3fSDimitry Andric     return hasKernargPreload() && !hasGFX940Insts();
1221*5f757f3fSDimitry Andric   }
1222*5f757f3fSDimitry Andric 
1223*5f757f3fSDimitry Andric   // \returns true if the target has split barriers feature
1224*5f757f3fSDimitry Andric   bool hasSplitBarriers() const { return getGeneration() >= GFX12; }
1225*5f757f3fSDimitry Andric 
1226*5f757f3fSDimitry Andric   // \returns true if FP8/BF8 VOP1 form of conversion to F32 is unreliable.
1227*5f757f3fSDimitry Andric   bool hasCvtFP8VOP1Bug() const { return true; }
1228*5f757f3fSDimitry Andric 
1229*5f757f3fSDimitry Andric   // \returns true if CSUB (a.k.a. SUB_CLAMP on GFX12) atomics support a
1230*5f757f3fSDimitry Andric   // no-return form.
1231*5f757f3fSDimitry Andric   bool hasAtomicCSubNoRtnInsts() const { return HasAtomicCSubNoRtnInsts; }
1232*5f757f3fSDimitry Andric 
1233*5f757f3fSDimitry Andric   // \returns true if the target has DX10_CLAMP kernel descriptor mode bit
1234*5f757f3fSDimitry Andric   bool hasDX10ClampMode() const { return getGeneration() < GFX12; }
1235*5f757f3fSDimitry Andric 
1236*5f757f3fSDimitry Andric   // \returns true if the target has IEEE kernel descriptor mode bit
1237*5f757f3fSDimitry Andric   bool hasIEEEMode() const { return getGeneration() < GFX12; }
1238*5f757f3fSDimitry Andric 
1239*5f757f3fSDimitry Andric   // \returns true if the target has IEEE fminimum/fmaximum instructions
1240*5f757f3fSDimitry Andric   bool hasIEEEMinMax() const { return getGeneration() >= GFX12; }
1241*5f757f3fSDimitry Andric 
1242*5f757f3fSDimitry Andric   // \returns true if the target has WG_RR_MODE kernel descriptor mode bit
1243*5f757f3fSDimitry Andric   bool hasRrWGMode() const { return getGeneration() >= GFX12; }
1244*5f757f3fSDimitry Andric 
1245e8d8bef9SDimitry Andric   /// \returns SGPR allocation granularity supported by the subtarget.
1246e8d8bef9SDimitry Andric   unsigned getSGPRAllocGranule() const {
1247e8d8bef9SDimitry Andric     return AMDGPU::IsaInfo::getSGPRAllocGranule(this);
1248e8d8bef9SDimitry Andric   }
1249e8d8bef9SDimitry Andric 
1250e8d8bef9SDimitry Andric   /// \returns SGPR encoding granularity supported by the subtarget.
1251e8d8bef9SDimitry Andric   unsigned getSGPREncodingGranule() const {
1252e8d8bef9SDimitry Andric     return AMDGPU::IsaInfo::getSGPREncodingGranule(this);
1253e8d8bef9SDimitry Andric   }
1254e8d8bef9SDimitry Andric 
1255e8d8bef9SDimitry Andric   /// \returns Total number of SGPRs supported by the subtarget.
1256e8d8bef9SDimitry Andric   unsigned getTotalNumSGPRs() const {
1257e8d8bef9SDimitry Andric     return AMDGPU::IsaInfo::getTotalNumSGPRs(this);
1258e8d8bef9SDimitry Andric   }
1259e8d8bef9SDimitry Andric 
1260e8d8bef9SDimitry Andric   /// \returns Addressable number of SGPRs supported by the subtarget.
1261e8d8bef9SDimitry Andric   unsigned getAddressableNumSGPRs() const {
1262e8d8bef9SDimitry Andric     return AMDGPU::IsaInfo::getAddressableNumSGPRs(this);
1263e8d8bef9SDimitry Andric   }
1264e8d8bef9SDimitry Andric 
1265e8d8bef9SDimitry Andric   /// \returns Minimum number of SGPRs that meets the given number of waves per
1266e8d8bef9SDimitry Andric   /// execution unit requirement supported by the subtarget.
1267e8d8bef9SDimitry Andric   unsigned getMinNumSGPRs(unsigned WavesPerEU) const {
1268e8d8bef9SDimitry Andric     return AMDGPU::IsaInfo::getMinNumSGPRs(this, WavesPerEU);
1269e8d8bef9SDimitry Andric   }
1270e8d8bef9SDimitry Andric 
1271e8d8bef9SDimitry Andric   /// \returns Maximum number of SGPRs that meets the given number of waves per
1272e8d8bef9SDimitry Andric   /// execution unit requirement supported by the subtarget.
1273e8d8bef9SDimitry Andric   unsigned getMaxNumSGPRs(unsigned WavesPerEU, bool Addressable) const {
1274e8d8bef9SDimitry Andric     return AMDGPU::IsaInfo::getMaxNumSGPRs(this, WavesPerEU, Addressable);
1275e8d8bef9SDimitry Andric   }
1276e8d8bef9SDimitry Andric 
1277fe6060f1SDimitry Andric   /// \returns Reserved number of SGPRs. This is common
1278fe6060f1SDimitry Andric   /// utility function called by MachineFunction and
1279fe6060f1SDimitry Andric   /// Function variants of getReservedNumSGPRs.
128004eeddc0SDimitry Andric   unsigned getBaseReservedNumSGPRs(const bool HasFlatScratch) const;
1281fe6060f1SDimitry Andric   /// \returns Reserved number of SGPRs for given machine function \p MF.
1282e8d8bef9SDimitry Andric   unsigned getReservedNumSGPRs(const MachineFunction &MF) const;
1283e8d8bef9SDimitry Andric 
1284fe6060f1SDimitry Andric   /// \returns Reserved number of SGPRs for given function \p F.
1285fe6060f1SDimitry Andric   unsigned getReservedNumSGPRs(const Function &F) const;
1286fe6060f1SDimitry Andric 
1287fe6060f1SDimitry Andric   /// \returns max num SGPRs. This is the common utility
1288fe6060f1SDimitry Andric   /// function called by MachineFunction and Function
1289fe6060f1SDimitry Andric   /// variants of getMaxNumSGPRs.
1290fe6060f1SDimitry Andric   unsigned getBaseMaxNumSGPRs(const Function &F,
1291fe6060f1SDimitry Andric                               std::pair<unsigned, unsigned> WavesPerEU,
1292fe6060f1SDimitry Andric                               unsigned PreloadedSGPRs,
1293fe6060f1SDimitry Andric                               unsigned ReservedNumSGPRs) const;
1294fe6060f1SDimitry Andric 
1295e8d8bef9SDimitry Andric   /// \returns Maximum number of SGPRs that meets number of waves per execution
1296e8d8bef9SDimitry Andric   /// unit requirement for function \p MF, or number of SGPRs explicitly
1297e8d8bef9SDimitry Andric   /// requested using "amdgpu-num-sgpr" attribute attached to function \p MF.
1298e8d8bef9SDimitry Andric   ///
1299e8d8bef9SDimitry Andric   /// \returns Value that meets number of waves per execution unit requirement
1300e8d8bef9SDimitry Andric   /// if explicitly requested value cannot be converted to integer, violates
1301e8d8bef9SDimitry Andric   /// subtarget's specifications, or does not meet number of waves per execution
1302e8d8bef9SDimitry Andric   /// unit requirement.
1303e8d8bef9SDimitry Andric   unsigned getMaxNumSGPRs(const MachineFunction &MF) const;
1304e8d8bef9SDimitry Andric 
1305fe6060f1SDimitry Andric   /// \returns Maximum number of SGPRs that meets number of waves per execution
1306fe6060f1SDimitry Andric   /// unit requirement for function \p F, or number of SGPRs explicitly
1307fe6060f1SDimitry Andric   /// requested using "amdgpu-num-sgpr" attribute attached to function \p F.
1308fe6060f1SDimitry Andric   ///
1309fe6060f1SDimitry Andric   /// \returns Value that meets number of waves per execution unit requirement
1310fe6060f1SDimitry Andric   /// if explicitly requested value cannot be converted to integer, violates
1311fe6060f1SDimitry Andric   /// subtarget's specifications, or does not meet number of waves per execution
1312fe6060f1SDimitry Andric   /// unit requirement.
1313fe6060f1SDimitry Andric   unsigned getMaxNumSGPRs(const Function &F) const;
1314fe6060f1SDimitry Andric 
1315e8d8bef9SDimitry Andric   /// \returns VGPR allocation granularity supported by the subtarget.
1316e8d8bef9SDimitry Andric   unsigned getVGPRAllocGranule() const {
1317e8d8bef9SDimitry Andric     return AMDGPU::IsaInfo::getVGPRAllocGranule(this);
1318e8d8bef9SDimitry Andric   }
1319e8d8bef9SDimitry Andric 
1320e8d8bef9SDimitry Andric   /// \returns VGPR encoding granularity supported by the subtarget.
1321e8d8bef9SDimitry Andric   unsigned getVGPREncodingGranule() const {
1322e8d8bef9SDimitry Andric     return AMDGPU::IsaInfo::getVGPREncodingGranule(this);
1323e8d8bef9SDimitry Andric   }
1324e8d8bef9SDimitry Andric 
1325e8d8bef9SDimitry Andric   /// \returns Total number of VGPRs supported by the subtarget.
1326e8d8bef9SDimitry Andric   unsigned getTotalNumVGPRs() const {
1327e8d8bef9SDimitry Andric     return AMDGPU::IsaInfo::getTotalNumVGPRs(this);
1328e8d8bef9SDimitry Andric   }
1329e8d8bef9SDimitry Andric 
1330e8d8bef9SDimitry Andric   /// \returns Addressable number of VGPRs supported by the subtarget.
1331e8d8bef9SDimitry Andric   unsigned getAddressableNumVGPRs() const {
1332e8d8bef9SDimitry Andric     return AMDGPU::IsaInfo::getAddressableNumVGPRs(this);
1333e8d8bef9SDimitry Andric   }
1334e8d8bef9SDimitry Andric 
1335bdd1243dSDimitry Andric   /// \returns the minimum number of VGPRs that will prevent achieving more than
1336bdd1243dSDimitry Andric   /// the specified number of waves \p WavesPerEU.
1337e8d8bef9SDimitry Andric   unsigned getMinNumVGPRs(unsigned WavesPerEU) const {
1338e8d8bef9SDimitry Andric     return AMDGPU::IsaInfo::getMinNumVGPRs(this, WavesPerEU);
1339e8d8bef9SDimitry Andric   }
1340e8d8bef9SDimitry Andric 
1341bdd1243dSDimitry Andric   /// \returns the maximum number of VGPRs that can be used and still achieved
1342bdd1243dSDimitry Andric   /// at least the specified number of waves \p WavesPerEU.
1343e8d8bef9SDimitry Andric   unsigned getMaxNumVGPRs(unsigned WavesPerEU) const {
1344e8d8bef9SDimitry Andric     return AMDGPU::IsaInfo::getMaxNumVGPRs(this, WavesPerEU);
1345e8d8bef9SDimitry Andric   }
1346e8d8bef9SDimitry Andric 
1347fe6060f1SDimitry Andric   /// \returns max num VGPRs. This is the common utility function
1348fe6060f1SDimitry Andric   /// called by MachineFunction and Function variants of getMaxNumVGPRs.
1349fe6060f1SDimitry Andric   unsigned getBaseMaxNumVGPRs(const Function &F,
1350fe6060f1SDimitry Andric                               std::pair<unsigned, unsigned> WavesPerEU) const;
1351fe6060f1SDimitry Andric   /// \returns Maximum number of VGPRs that meets number of waves per execution
1352fe6060f1SDimitry Andric   /// unit requirement for function \p F, or number of VGPRs explicitly
1353fe6060f1SDimitry Andric   /// requested using "amdgpu-num-vgpr" attribute attached to function \p F.
1354fe6060f1SDimitry Andric   ///
1355fe6060f1SDimitry Andric   /// \returns Value that meets number of waves per execution unit requirement
1356fe6060f1SDimitry Andric   /// if explicitly requested value cannot be converted to integer, violates
1357fe6060f1SDimitry Andric   /// subtarget's specifications, or does not meet number of waves per execution
1358fe6060f1SDimitry Andric   /// unit requirement.
1359fe6060f1SDimitry Andric   unsigned getMaxNumVGPRs(const Function &F) const;
1360fe6060f1SDimitry Andric 
136181ad6265SDimitry Andric   unsigned getMaxNumAGPRs(const Function &F) const {
136281ad6265SDimitry Andric     return getMaxNumVGPRs(F);
136381ad6265SDimitry Andric   }
136481ad6265SDimitry Andric 
1365e8d8bef9SDimitry Andric   /// \returns Maximum number of VGPRs that meets number of waves per execution
1366e8d8bef9SDimitry Andric   /// unit requirement for function \p MF, or number of VGPRs explicitly
1367e8d8bef9SDimitry Andric   /// requested using "amdgpu-num-vgpr" attribute attached to function \p MF.
1368e8d8bef9SDimitry Andric   ///
1369e8d8bef9SDimitry Andric   /// \returns Value that meets number of waves per execution unit requirement
1370e8d8bef9SDimitry Andric   /// if explicitly requested value cannot be converted to integer, violates
1371e8d8bef9SDimitry Andric   /// subtarget's specifications, or does not meet number of waves per execution
1372e8d8bef9SDimitry Andric   /// unit requirement.
1373e8d8bef9SDimitry Andric   unsigned getMaxNumVGPRs(const MachineFunction &MF) const;
1374e8d8bef9SDimitry Andric 
1375e8d8bef9SDimitry Andric   void getPostRAMutations(
1376e8d8bef9SDimitry Andric       std::vector<std::unique_ptr<ScheduleDAGMutation>> &Mutations)
1377e8d8bef9SDimitry Andric       const override;
1378e8d8bef9SDimitry Andric 
1379349cc55cSDimitry Andric   std::unique_ptr<ScheduleDAGMutation>
1380349cc55cSDimitry Andric   createFillMFMAShadowMutation(const TargetInstrInfo *TII) const;
1381349cc55cSDimitry Andric 
1382e8d8bef9SDimitry Andric   bool isWave32() const {
1383e8d8bef9SDimitry Andric     return getWavefrontSize() == 32;
1384e8d8bef9SDimitry Andric   }
1385e8d8bef9SDimitry Andric 
1386e8d8bef9SDimitry Andric   bool isWave64() const {
1387e8d8bef9SDimitry Andric     return getWavefrontSize() == 64;
1388e8d8bef9SDimitry Andric   }
1389e8d8bef9SDimitry Andric 
1390e8d8bef9SDimitry Andric   const TargetRegisterClass *getBoolRC() const {
1391e8d8bef9SDimitry Andric     return getRegisterInfo()->getBoolRC();
1392e8d8bef9SDimitry Andric   }
1393e8d8bef9SDimitry Andric 
1394e8d8bef9SDimitry Andric   /// \returns Maximum number of work groups per compute unit supported by the
1395e8d8bef9SDimitry Andric   /// subtarget and limited by given \p FlatWorkGroupSize.
1396e8d8bef9SDimitry Andric   unsigned getMaxWorkGroupsPerCU(unsigned FlatWorkGroupSize) const override {
1397e8d8bef9SDimitry Andric     return AMDGPU::IsaInfo::getMaxWorkGroupsPerCU(this, FlatWorkGroupSize);
1398e8d8bef9SDimitry Andric   }
1399e8d8bef9SDimitry Andric 
1400e8d8bef9SDimitry Andric   /// \returns Minimum flat work group size supported by the subtarget.
1401e8d8bef9SDimitry Andric   unsigned getMinFlatWorkGroupSize() const override {
1402e8d8bef9SDimitry Andric     return AMDGPU::IsaInfo::getMinFlatWorkGroupSize(this);
1403e8d8bef9SDimitry Andric   }
1404e8d8bef9SDimitry Andric 
1405e8d8bef9SDimitry Andric   /// \returns Maximum flat work group size supported by the subtarget.
1406e8d8bef9SDimitry Andric   unsigned getMaxFlatWorkGroupSize() const override {
1407e8d8bef9SDimitry Andric     return AMDGPU::IsaInfo::getMaxFlatWorkGroupSize(this);
1408e8d8bef9SDimitry Andric   }
1409e8d8bef9SDimitry Andric 
1410e8d8bef9SDimitry Andric   /// \returns Number of waves per execution unit required to support the given
1411e8d8bef9SDimitry Andric   /// \p FlatWorkGroupSize.
1412e8d8bef9SDimitry Andric   unsigned
1413e8d8bef9SDimitry Andric   getWavesPerEUForWorkGroup(unsigned FlatWorkGroupSize) const override {
1414e8d8bef9SDimitry Andric     return AMDGPU::IsaInfo::getWavesPerEUForWorkGroup(this, FlatWorkGroupSize);
1415e8d8bef9SDimitry Andric   }
1416e8d8bef9SDimitry Andric 
1417e8d8bef9SDimitry Andric   /// \returns Minimum number of waves per execution unit supported by the
1418e8d8bef9SDimitry Andric   /// subtarget.
1419e8d8bef9SDimitry Andric   unsigned getMinWavesPerEU() const override {
1420e8d8bef9SDimitry Andric     return AMDGPU::IsaInfo::getMinWavesPerEU(this);
1421e8d8bef9SDimitry Andric   }
1422e8d8bef9SDimitry Andric 
1423e8d8bef9SDimitry Andric   void adjustSchedDependency(SUnit *Def, int DefOpIdx, SUnit *Use, int UseOpIdx,
1424e8d8bef9SDimitry Andric                              SDep &Dep) const override;
142581ad6265SDimitry Andric 
142681ad6265SDimitry Andric   // \returns true if it's beneficial on this subtarget for the scheduler to
142781ad6265SDimitry Andric   // cluster stores as well as loads.
142881ad6265SDimitry Andric   bool shouldClusterStores() const { return getGeneration() >= GFX11; }
1429bdd1243dSDimitry Andric 
1430bdd1243dSDimitry Andric   // \returns the number of address arguments from which to enable MIMG NSA
1431bdd1243dSDimitry Andric   // on supported architectures.
1432bdd1243dSDimitry Andric   unsigned getNSAThreshold(const MachineFunction &MF) const;
143306c3fb27SDimitry Andric 
143406c3fb27SDimitry Andric   // \returns true if the subtarget has a hazard requiring an "s_nop 0"
143506c3fb27SDimitry Andric   // instruction before "s_sendmsg sendmsg(MSG_DEALLOC_VGPRS)".
143606c3fb27SDimitry Andric   bool requiresNopBeforeDeallocVGPRs() const {
143706c3fb27SDimitry Andric     // Currently all targets that support the dealloc VGPRs message also require
143806c3fb27SDimitry Andric     // the nop.
143906c3fb27SDimitry Andric     return true;
144006c3fb27SDimitry Andric   }
1441e8d8bef9SDimitry Andric };
1442e8d8bef9SDimitry Andric 
1443*5f757f3fSDimitry Andric class GCNUserSGPRUsageInfo {
1444*5f757f3fSDimitry Andric public:
1445*5f757f3fSDimitry Andric   bool hasImplicitBufferPtr() const { return ImplicitBufferPtr; }
1446*5f757f3fSDimitry Andric 
1447*5f757f3fSDimitry Andric   bool hasPrivateSegmentBuffer() const { return PrivateSegmentBuffer; }
1448*5f757f3fSDimitry Andric 
1449*5f757f3fSDimitry Andric   bool hasDispatchPtr() const { return DispatchPtr; }
1450*5f757f3fSDimitry Andric 
1451*5f757f3fSDimitry Andric   bool hasQueuePtr() const { return QueuePtr; }
1452*5f757f3fSDimitry Andric 
1453*5f757f3fSDimitry Andric   bool hasKernargSegmentPtr() const { return KernargSegmentPtr; }
1454*5f757f3fSDimitry Andric 
1455*5f757f3fSDimitry Andric   bool hasDispatchID() const { return DispatchID; }
1456*5f757f3fSDimitry Andric 
1457*5f757f3fSDimitry Andric   bool hasFlatScratchInit() const { return FlatScratchInit; }
1458*5f757f3fSDimitry Andric 
1459*5f757f3fSDimitry Andric   unsigned getNumKernargPreloadSGPRs() const { return NumKernargPreloadSGPRs; }
1460*5f757f3fSDimitry Andric 
1461*5f757f3fSDimitry Andric   unsigned getNumUsedUserSGPRs() const { return NumUsedUserSGPRs; }
1462*5f757f3fSDimitry Andric 
1463*5f757f3fSDimitry Andric   unsigned getNumFreeUserSGPRs();
1464*5f757f3fSDimitry Andric 
1465*5f757f3fSDimitry Andric   void allocKernargPreloadSGPRs(unsigned NumSGPRs);
1466*5f757f3fSDimitry Andric 
1467*5f757f3fSDimitry Andric   enum UserSGPRID : unsigned {
1468*5f757f3fSDimitry Andric     ImplicitBufferPtrID = 0,
1469*5f757f3fSDimitry Andric     PrivateSegmentBufferID = 1,
1470*5f757f3fSDimitry Andric     DispatchPtrID = 2,
1471*5f757f3fSDimitry Andric     QueuePtrID = 3,
1472*5f757f3fSDimitry Andric     KernargSegmentPtrID = 4,
1473*5f757f3fSDimitry Andric     DispatchIdID = 5,
1474*5f757f3fSDimitry Andric     FlatScratchInitID = 6,
1475*5f757f3fSDimitry Andric     PrivateSegmentSizeID = 7
1476*5f757f3fSDimitry Andric   };
1477*5f757f3fSDimitry Andric 
1478*5f757f3fSDimitry Andric   // Returns the size in number of SGPRs for preload user SGPR field.
1479*5f757f3fSDimitry Andric   static unsigned getNumUserSGPRForField(UserSGPRID ID) {
1480*5f757f3fSDimitry Andric     switch (ID) {
1481*5f757f3fSDimitry Andric     case ImplicitBufferPtrID:
1482*5f757f3fSDimitry Andric       return 2;
1483*5f757f3fSDimitry Andric     case PrivateSegmentBufferID:
1484*5f757f3fSDimitry Andric       return 4;
1485*5f757f3fSDimitry Andric     case DispatchPtrID:
1486*5f757f3fSDimitry Andric       return 2;
1487*5f757f3fSDimitry Andric     case QueuePtrID:
1488*5f757f3fSDimitry Andric       return 2;
1489*5f757f3fSDimitry Andric     case KernargSegmentPtrID:
1490*5f757f3fSDimitry Andric       return 2;
1491*5f757f3fSDimitry Andric     case DispatchIdID:
1492*5f757f3fSDimitry Andric       return 2;
1493*5f757f3fSDimitry Andric     case FlatScratchInitID:
1494*5f757f3fSDimitry Andric       return 2;
1495*5f757f3fSDimitry Andric     case PrivateSegmentSizeID:
1496*5f757f3fSDimitry Andric       return 1;
1497*5f757f3fSDimitry Andric     }
1498*5f757f3fSDimitry Andric     llvm_unreachable("Unknown UserSGPRID.");
1499*5f757f3fSDimitry Andric   }
1500*5f757f3fSDimitry Andric 
1501*5f757f3fSDimitry Andric   GCNUserSGPRUsageInfo(const Function &F, const GCNSubtarget &ST);
1502*5f757f3fSDimitry Andric 
1503*5f757f3fSDimitry Andric private:
1504*5f757f3fSDimitry Andric   const GCNSubtarget &ST;
1505*5f757f3fSDimitry Andric 
1506*5f757f3fSDimitry Andric   // Private memory buffer
1507*5f757f3fSDimitry Andric   // Compute directly in sgpr[0:1]
1508*5f757f3fSDimitry Andric   // Other shaders indirect 64-bits at sgpr[0:1]
1509*5f757f3fSDimitry Andric   bool ImplicitBufferPtr = false;
1510*5f757f3fSDimitry Andric 
1511*5f757f3fSDimitry Andric   bool PrivateSegmentBuffer = false;
1512*5f757f3fSDimitry Andric 
1513*5f757f3fSDimitry Andric   bool DispatchPtr = false;
1514*5f757f3fSDimitry Andric 
1515*5f757f3fSDimitry Andric   bool QueuePtr = false;
1516*5f757f3fSDimitry Andric 
1517*5f757f3fSDimitry Andric   bool KernargSegmentPtr = false;
1518*5f757f3fSDimitry Andric 
1519*5f757f3fSDimitry Andric   bool DispatchID = false;
1520*5f757f3fSDimitry Andric 
1521*5f757f3fSDimitry Andric   bool FlatScratchInit = false;
1522*5f757f3fSDimitry Andric 
1523*5f757f3fSDimitry Andric   unsigned NumKernargPreloadSGPRs = 0;
1524*5f757f3fSDimitry Andric 
1525*5f757f3fSDimitry Andric   unsigned NumUsedUserSGPRs = 0;
1526*5f757f3fSDimitry Andric };
1527*5f757f3fSDimitry Andric 
1528e8d8bef9SDimitry Andric } // end namespace llvm
1529e8d8bef9SDimitry Andric 
1530e8d8bef9SDimitry Andric #endif // LLVM_LIB_TARGET_AMDGPU_GCNSUBTARGET_H
1531