10b57cec5SDimitry Andric//===-- EvergreenInstructions.td - EG Instruction defs ----*- tablegen -*-===// 20b57cec5SDimitry Andric// 30b57cec5SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric// See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric// 70b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric// 90b57cec5SDimitry Andric// TableGen definitions for instructions which are: 100b57cec5SDimitry Andric// - Available to Evergreen and newer VLIW4/VLIW5 GPUs 110b57cec5SDimitry Andric// - Available only on Evergreen family GPUs. 120b57cec5SDimitry Andric// 130b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 140b57cec5SDimitry Andric 150b57cec5SDimitry Andricdef isEG : Predicate< 160b57cec5SDimitry Andric "Subtarget->getGeneration() >= AMDGPUSubtarget::EVERGREEN && " 170b57cec5SDimitry Andric "!Subtarget->hasCaymanISA()" 180b57cec5SDimitry Andric>; 190b57cec5SDimitry Andric 200b57cec5SDimitry Andricdef isEGorCayman : Predicate< 210b57cec5SDimitry Andric "Subtarget->getGeneration() == AMDGPUSubtarget::EVERGREEN ||" 220b57cec5SDimitry Andric "Subtarget->getGeneration() == AMDGPUSubtarget::NORTHERN_ISLANDS" 230b57cec5SDimitry Andric>; 240b57cec5SDimitry Andric 250b57cec5SDimitry Andricclass EGPat<dag pattern, dag result> : AMDGPUPat<pattern, result> { 260b57cec5SDimitry Andric let SubtargetPredicate = isEG; 270b57cec5SDimitry Andric} 280b57cec5SDimitry Andric 290b57cec5SDimitry Andricclass EGOrCaymanPat<dag pattern, dag result> : AMDGPUPat<pattern, result> { 300b57cec5SDimitry Andric let SubtargetPredicate = isEGorCayman; 310b57cec5SDimitry Andric} 320b57cec5SDimitry Andric 33e8d8bef9SDimitry Andricdef IMMZeroBasedBitfieldMask : ImmLeaf <i32, [{ 34e8d8bef9SDimitry Andric return isMask_32(Imm); 35e8d8bef9SDimitry Andric}]>; 36e8d8bef9SDimitry Andric 37e8d8bef9SDimitry Andricdef IMMPopCount : SDNodeXForm<imm, [{ 38*bdd1243dSDimitry Andric return CurDAG->getTargetConstant(llvm::popcount(N->getZExtValue()), SDLoc(N), 39e8d8bef9SDimitry Andric MVT::i32); 40e8d8bef9SDimitry Andric}]>; 41e8d8bef9SDimitry Andric 420b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 430b57cec5SDimitry Andric// Evergreen / Cayman store instructions 440b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 450b57cec5SDimitry Andric 460b57cec5SDimitry Andriclet SubtargetPredicate = isEGorCayman in { 470b57cec5SDimitry Andric 480b57cec5SDimitry Andricclass CF_MEM_RAT_CACHELESS <bits<6> rat_inst, bits<4> rat_id, bits<4> mask, dag ins, 490b57cec5SDimitry Andric string name, list<dag> pattern> 500b57cec5SDimitry Andric : EG_CF_RAT <0x57, rat_inst, rat_id, mask, (outs), ins, 510b57cec5SDimitry Andric "MEM_RAT_CACHELESS "#name, pattern>; 520b57cec5SDimitry Andric 530b57cec5SDimitry Andricclass CF_MEM_RAT <bits<6> rat_inst, bits<4> rat_id, bits<4> mask, dag ins, 540b57cec5SDimitry Andric dag outs, string name, list<dag> pattern> 550b57cec5SDimitry Andric : EG_CF_RAT <0x56, rat_inst, rat_id, mask, outs, ins, 560b57cec5SDimitry Andric "MEM_RAT "#name, pattern>; 570b57cec5SDimitry Andric 580b57cec5SDimitry Andricclass CF_MEM_RAT_STORE_TYPED<bits<1> has_eop> 590b57cec5SDimitry Andric : CF_MEM_RAT <0x1, ?, 0xf, (ins R600_Reg128:$rw_gpr, R600_Reg128:$index_gpr, 600b57cec5SDimitry Andric i32imm:$rat_id, InstFlag:$eop), (outs), 610b57cec5SDimitry Andric "STORE_TYPED RAT($rat_id) $rw_gpr, $index_gpr" 620b57cec5SDimitry Andric #!if(has_eop, ", $eop", ""), 630b57cec5SDimitry Andric [(int_r600_rat_store_typed R600_Reg128:$rw_gpr, 640b57cec5SDimitry Andric R600_Reg128:$index_gpr, 650b57cec5SDimitry Andric (i32 imm:$rat_id))]>; 660b57cec5SDimitry Andric 670b57cec5SDimitry Andricdef RAT_MSKOR : CF_MEM_RAT <0x11, 0, 0xf, 680b57cec5SDimitry Andric (ins R600_Reg128:$rw_gpr, R600_TReg32_X:$index_gpr), (outs), 690b57cec5SDimitry Andric "MSKOR $rw_gpr.XW, $index_gpr", 700b57cec5SDimitry Andric [(mskor_global v4i32:$rw_gpr, i32:$index_gpr)] 710b57cec5SDimitry Andric> { 720b57cec5SDimitry Andric let eop = 0; 730b57cec5SDimitry Andric} 740b57cec5SDimitry Andric 750b57cec5SDimitry Andric 760b57cec5SDimitry Andricmulticlass RAT_ATOMIC<bits<6> op_ret, bits<6> op_noret, string name> { 770b57cec5SDimitry Andric let Constraints = "$rw_gpr = $out_gpr", eop = 0, mayStore = 1 in { 780b57cec5SDimitry Andric def _RTN: CF_MEM_RAT <op_ret, 0, 0xf, 790b57cec5SDimitry Andric (ins R600_Reg128:$rw_gpr, R600_TReg32_X:$index_gpr), 800b57cec5SDimitry Andric (outs R600_Reg128:$out_gpr), 81e8d8bef9SDimitry Andric name # "_RTN $rw_gpr, $index_gpr", [] >; 820b57cec5SDimitry Andric def _NORET: CF_MEM_RAT <op_noret, 0, 0xf, 830b57cec5SDimitry Andric (ins R600_Reg128:$rw_gpr, R600_TReg32_X:$index_gpr), 840b57cec5SDimitry Andric (outs R600_Reg128:$out_gpr), 855ffd83dbSDimitry Andric name # " $rw_gpr, $index_gpr", [] >; 860b57cec5SDimitry Andric } 870b57cec5SDimitry Andric} 880b57cec5SDimitry Andric 890b57cec5SDimitry Andric// Swap no-ret is just store. Raw store to cached target 900b57cec5SDimitry Andric// can only store on dword, which exactly matches swap_no_ret. 910b57cec5SDimitry Andricdefm RAT_ATOMIC_XCHG_INT : RAT_ATOMIC<1, 34, "ATOMIC_XCHG_INT">; 920b57cec5SDimitry Andricdefm RAT_ATOMIC_CMPXCHG_INT : RAT_ATOMIC<4, 36, "ATOMIC_CMPXCHG_INT">; 930b57cec5SDimitry Andricdefm RAT_ATOMIC_ADD : RAT_ATOMIC<7, 39, "ATOMIC_ADD">; 940b57cec5SDimitry Andricdefm RAT_ATOMIC_SUB : RAT_ATOMIC<8, 40, "ATOMIC_SUB">; 950b57cec5SDimitry Andricdefm RAT_ATOMIC_RSUB : RAT_ATOMIC<9, 41, "ATOMIC_RSUB">; 960b57cec5SDimitry Andricdefm RAT_ATOMIC_MIN_INT : RAT_ATOMIC<10, 42, "ATOMIC_MIN_INT">; 970b57cec5SDimitry Andricdefm RAT_ATOMIC_MIN_UINT : RAT_ATOMIC<11, 43, "ATOMIC_MIN_UINT">; 980b57cec5SDimitry Andricdefm RAT_ATOMIC_MAX_INT : RAT_ATOMIC<12, 44, "ATOMIC_MAX_INT">; 990b57cec5SDimitry Andricdefm RAT_ATOMIC_MAX_UINT : RAT_ATOMIC<13, 45, "ATOMIC_MAX_UINT">; 1000b57cec5SDimitry Andricdefm RAT_ATOMIC_AND : RAT_ATOMIC<14, 46, "ATOMIC_AND">; 1010b57cec5SDimitry Andricdefm RAT_ATOMIC_OR : RAT_ATOMIC<15, 47, "ATOMIC_OR">; 1020b57cec5SDimitry Andricdefm RAT_ATOMIC_XOR : RAT_ATOMIC<16, 48, "ATOMIC_XOR">; 1030b57cec5SDimitry Andricdefm RAT_ATOMIC_INC_UINT : RAT_ATOMIC<18, 50, "ATOMIC_INC_UINT">; 1040b57cec5SDimitry Andricdefm RAT_ATOMIC_DEC_UINT : RAT_ATOMIC<19, 51, "ATOMIC_DEC_UINT">; 1050b57cec5SDimitry Andric 1060b57cec5SDimitry Andric} // End SubtargetPredicate = isEGorCayman 1070b57cec5SDimitry Andric 1080b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 1090b57cec5SDimitry Andric// Evergreen Only instructions 1100b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 1110b57cec5SDimitry Andric 1120b57cec5SDimitry Andriclet SubtargetPredicate = isEG in { 1130b57cec5SDimitry Andric 1140b57cec5SDimitry Andricdef RECIP_IEEE_eg : RECIP_IEEE_Common<0x86>; 1150b57cec5SDimitry Andricdefm DIV_eg : DIV_Common<RECIP_IEEE_eg>; 1160b57cec5SDimitry Andric 1170b57cec5SDimitry Andricdef MULLO_INT_eg : MULLO_INT_Common<0x8F>; 1180b57cec5SDimitry Andricdef MULHI_INT_eg : MULHI_INT_Common<0x90>; 1190b57cec5SDimitry Andricdef MULLO_UINT_eg : MULLO_UINT_Common<0x91>; 1200b57cec5SDimitry Andricdef MULHI_UINT_eg : MULHI_UINT_Common<0x92>; 1210b57cec5SDimitry Andricdef MULHI_UINT24_eg : MULHI_UINT24_Common<0xb2>; 1220b57cec5SDimitry Andric 1230b57cec5SDimitry Andricdef RECIP_UINT_eg : RECIP_UINT_Common<0x94>; 1240b57cec5SDimitry Andricdef RECIPSQRT_CLAMPED_eg : RECIPSQRT_CLAMPED_Common<0x87>; 1250b57cec5SDimitry Andricdef EXP_IEEE_eg : EXP_IEEE_Common<0x81>; 1260b57cec5SDimitry Andricdef LOG_IEEE_eg : LOG_IEEE_Common<0x83>; 1270b57cec5SDimitry Andricdef RECIP_CLAMPED_eg : RECIP_CLAMPED_Common<0x84>; 1280b57cec5SDimitry Andricdef RECIPSQRT_IEEE_eg : RECIPSQRT_IEEE_Common<0x89>; 12913138422SDimitry Andricdef : SqrtPat<RECIPSQRT_IEEE_eg, RECIP_IEEE_eg>; 13013138422SDimitry Andric 1310b57cec5SDimitry Andricdef SIN_eg : SIN_Common<0x8D>; 1320b57cec5SDimitry Andricdef COS_eg : COS_Common<0x8E>; 1330b57cec5SDimitry Andric 1340b57cec5SDimitry Andricdef : POW_Common <LOG_IEEE_eg, EXP_IEEE_eg, MUL>; 1350b57cec5SDimitry Andric} // End SubtargetPredicate = isEG 1360b57cec5SDimitry Andric 1370b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 1380b57cec5SDimitry Andric// Memory read/write instructions 1390b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 1400b57cec5SDimitry Andric 1410b57cec5SDimitry Andriclet usesCustomInserter = 1 in { 1420b57cec5SDimitry Andric 1430b57cec5SDimitry Andric// 32-bit store 1440b57cec5SDimitry Andricdef RAT_WRITE_CACHELESS_32_eg : CF_MEM_RAT_CACHELESS <0x2, 0, 0x1, 1450b57cec5SDimitry Andric (ins R600_TReg32_X:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop), 1460b57cec5SDimitry Andric "STORE_RAW $rw_gpr, $index_gpr, $eop", 1470b57cec5SDimitry Andric [(store_global i32:$rw_gpr, i32:$index_gpr)] 1480b57cec5SDimitry Andric>; 1490b57cec5SDimitry Andric 1500b57cec5SDimitry Andric// 64-bit store 1510b57cec5SDimitry Andricdef RAT_WRITE_CACHELESS_64_eg : CF_MEM_RAT_CACHELESS <0x2, 0, 0x3, 1520b57cec5SDimitry Andric (ins R600_Reg64:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop), 1530b57cec5SDimitry Andric "STORE_RAW $rw_gpr.XY, $index_gpr, $eop", 1540b57cec5SDimitry Andric [(store_global v2i32:$rw_gpr, i32:$index_gpr)] 1550b57cec5SDimitry Andric>; 1560b57cec5SDimitry Andric 1570b57cec5SDimitry Andric//128-bit store 1580b57cec5SDimitry Andricdef RAT_WRITE_CACHELESS_128_eg : CF_MEM_RAT_CACHELESS <0x2, 0, 0xf, 1590b57cec5SDimitry Andric (ins R600_Reg128:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop), 1600b57cec5SDimitry Andric "STORE_RAW $rw_gpr.XYZW, $index_gpr, $eop", 1610b57cec5SDimitry Andric [(store_global v4i32:$rw_gpr, i32:$index_gpr)] 1620b57cec5SDimitry Andric>; 1630b57cec5SDimitry Andric 1640b57cec5SDimitry Andricdef RAT_STORE_TYPED_eg: CF_MEM_RAT_STORE_TYPED<1>; 1650b57cec5SDimitry Andric 1660b57cec5SDimitry Andric} // End usesCustomInserter = 1 1670b57cec5SDimitry Andric 1680b57cec5SDimitry Andricclass VTX_READ_eg <string name, dag outs> 1690b57cec5SDimitry Andric : VTX_WORD0_eg, VTX_READ<name, outs, []> { 1700b57cec5SDimitry Andric 1710b57cec5SDimitry Andric // Static fields 1720b57cec5SDimitry Andric let VC_INST = 0; 1730b57cec5SDimitry Andric let FETCH_TYPE = 2; 1740b57cec5SDimitry Andric let FETCH_WHOLE_QUAD = 0; 1750b57cec5SDimitry Andric let SRC_REL = 0; 1760b57cec5SDimitry Andric // XXX: We can infer this field based on the SRC_GPR. This would allow us 1770b57cec5SDimitry Andric // to store vertex addresses in any channel, not just X. 1780b57cec5SDimitry Andric let SRC_SEL_X = 0; 1790b57cec5SDimitry Andric 1800b57cec5SDimitry Andric let Inst{31-0} = Word0; 1810b57cec5SDimitry Andric} 1820b57cec5SDimitry Andric 1830b57cec5SDimitry Andricdef VTX_READ_8_eg 1840b57cec5SDimitry Andric : VTX_READ_eg <"VTX_READ_8 $dst_gpr, $src_gpr", 1850b57cec5SDimitry Andric (outs R600_TReg32_X:$dst_gpr)> { 1860b57cec5SDimitry Andric 1870b57cec5SDimitry Andric let MEGA_FETCH_COUNT = 1; 1880b57cec5SDimitry Andric let DST_SEL_X = 0; 1890b57cec5SDimitry Andric let DST_SEL_Y = 7; // Masked 1900b57cec5SDimitry Andric let DST_SEL_Z = 7; // Masked 1910b57cec5SDimitry Andric let DST_SEL_W = 7; // Masked 1920b57cec5SDimitry Andric let DATA_FORMAT = 1; // FMT_8 1930b57cec5SDimitry Andric} 1940b57cec5SDimitry Andric 1950b57cec5SDimitry Andricdef VTX_READ_16_eg 1960b57cec5SDimitry Andric : VTX_READ_eg <"VTX_READ_16 $dst_gpr, $src_gpr", 1970b57cec5SDimitry Andric (outs R600_TReg32_X:$dst_gpr)> { 1980b57cec5SDimitry Andric let MEGA_FETCH_COUNT = 2; 1990b57cec5SDimitry Andric let DST_SEL_X = 0; 2000b57cec5SDimitry Andric let DST_SEL_Y = 7; // Masked 2010b57cec5SDimitry Andric let DST_SEL_Z = 7; // Masked 2020b57cec5SDimitry Andric let DST_SEL_W = 7; // Masked 2030b57cec5SDimitry Andric let DATA_FORMAT = 5; // FMT_16 2040b57cec5SDimitry Andric 2050b57cec5SDimitry Andric} 2060b57cec5SDimitry Andric 2070b57cec5SDimitry Andricdef VTX_READ_32_eg 2080b57cec5SDimitry Andric : VTX_READ_eg <"VTX_READ_32 $dst_gpr, $src_gpr", 2090b57cec5SDimitry Andric (outs R600_TReg32_X:$dst_gpr)> { 2100b57cec5SDimitry Andric 2110b57cec5SDimitry Andric let MEGA_FETCH_COUNT = 4; 2120b57cec5SDimitry Andric let DST_SEL_X = 0; 2130b57cec5SDimitry Andric let DST_SEL_Y = 7; // Masked 2140b57cec5SDimitry Andric let DST_SEL_Z = 7; // Masked 2150b57cec5SDimitry Andric let DST_SEL_W = 7; // Masked 2160b57cec5SDimitry Andric let DATA_FORMAT = 0xD; // COLOR_32 2170b57cec5SDimitry Andric 2180b57cec5SDimitry Andric // This is not really necessary, but there were some GPU hangs that appeared 2190b57cec5SDimitry Andric // to be caused by ALU instructions in the next instruction group that wrote 2200b57cec5SDimitry Andric // to the $src_gpr registers of the VTX_READ. 2210b57cec5SDimitry Andric // e.g. 2220b57cec5SDimitry Andric // %t3_x = VTX_READ_PARAM_32_eg killed %t2_x, 24 2230b57cec5SDimitry Andric // %t2_x = MOV %zero 2240b57cec5SDimitry Andric //Adding this constraint prevents this from happening. 2250b57cec5SDimitry Andric let Constraints = "$src_gpr.ptr = $dst_gpr"; 2260b57cec5SDimitry Andric} 2270b57cec5SDimitry Andric 2280b57cec5SDimitry Andricdef VTX_READ_64_eg 2290b57cec5SDimitry Andric : VTX_READ_eg <"VTX_READ_64 $dst_gpr.XY, $src_gpr", 2300b57cec5SDimitry Andric (outs R600_Reg64:$dst_gpr)> { 2310b57cec5SDimitry Andric 2320b57cec5SDimitry Andric let MEGA_FETCH_COUNT = 8; 2330b57cec5SDimitry Andric let DST_SEL_X = 0; 2340b57cec5SDimitry Andric let DST_SEL_Y = 1; 2350b57cec5SDimitry Andric let DST_SEL_Z = 7; 2360b57cec5SDimitry Andric let DST_SEL_W = 7; 2370b57cec5SDimitry Andric let DATA_FORMAT = 0x1D; // COLOR_32_32 2380b57cec5SDimitry Andric} 2390b57cec5SDimitry Andric 2400b57cec5SDimitry Andricdef VTX_READ_128_eg 2410b57cec5SDimitry Andric : VTX_READ_eg <"VTX_READ_128 $dst_gpr.XYZW, $src_gpr", 2420b57cec5SDimitry Andric (outs R600_Reg128:$dst_gpr)> { 2430b57cec5SDimitry Andric 2440b57cec5SDimitry Andric let MEGA_FETCH_COUNT = 16; 2450b57cec5SDimitry Andric let DST_SEL_X = 0; 2460b57cec5SDimitry Andric let DST_SEL_Y = 1; 2470b57cec5SDimitry Andric let DST_SEL_Z = 2; 2480b57cec5SDimitry Andric let DST_SEL_W = 3; 2490b57cec5SDimitry Andric let DATA_FORMAT = 0x22; // COLOR_32_32_32_32 2500b57cec5SDimitry Andric 2510b57cec5SDimitry Andric // XXX: Need to force VTX_READ_128 instructions to write to the same register 2520b57cec5SDimitry Andric // that holds its buffer address to avoid potential hangs. We can't use 2530b57cec5SDimitry Andric // the same constraint as VTX_READ_32_eg, because the $src_gpr.ptr and $dst 2540b57cec5SDimitry Andric // registers are different sizes. 2550b57cec5SDimitry Andric} 2560b57cec5SDimitry Andric 2570b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 2580b57cec5SDimitry Andric// VTX Read from parameter memory space 2590b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 2600b57cec5SDimitry Andricdef : EGPat<(i32:$dst_gpr (vtx_id3_az_extloadi8 ADDRVTX_READ:$src_gpr)), 2610b57cec5SDimitry Andric (VTX_READ_8_eg MEMxi:$src_gpr, 3)>; 2620b57cec5SDimitry Andricdef : EGPat<(i32:$dst_gpr (vtx_id3_az_extloadi16 ADDRVTX_READ:$src_gpr)), 2630b57cec5SDimitry Andric (VTX_READ_16_eg MEMxi:$src_gpr, 3)>; 2640b57cec5SDimitry Andricdef : EGPat<(i32:$dst_gpr (vtx_id3_load ADDRVTX_READ:$src_gpr)), 2650b57cec5SDimitry Andric (VTX_READ_32_eg MEMxi:$src_gpr, 3)>; 2660b57cec5SDimitry Andricdef : EGPat<(v2i32:$dst_gpr (vtx_id3_load ADDRVTX_READ:$src_gpr)), 2670b57cec5SDimitry Andric (VTX_READ_64_eg MEMxi:$src_gpr, 3)>; 2680b57cec5SDimitry Andricdef : EGPat<(v4i32:$dst_gpr (vtx_id3_load ADDRVTX_READ:$src_gpr)), 2690b57cec5SDimitry Andric (VTX_READ_128_eg MEMxi:$src_gpr, 3)>; 2700b57cec5SDimitry Andric 2710b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 2720b57cec5SDimitry Andric// VTX Read from constant memory space 2730b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 2740b57cec5SDimitry Andricdef : EGPat<(i32:$dst_gpr (vtx_id2_az_extloadi8 ADDRVTX_READ:$src_gpr)), 2750b57cec5SDimitry Andric (VTX_READ_8_eg MEMxi:$src_gpr, 2)>; 2760b57cec5SDimitry Andricdef : EGPat<(i32:$dst_gpr (vtx_id2_az_extloadi16 ADDRVTX_READ:$src_gpr)), 2770b57cec5SDimitry Andric (VTX_READ_16_eg MEMxi:$src_gpr, 2)>; 2780b57cec5SDimitry Andricdef : EGPat<(i32:$dst_gpr (vtx_id2_load ADDRVTX_READ:$src_gpr)), 2790b57cec5SDimitry Andric (VTX_READ_32_eg MEMxi:$src_gpr, 2)>; 2800b57cec5SDimitry Andricdef : EGPat<(v2i32:$dst_gpr (vtx_id2_load ADDRVTX_READ:$src_gpr)), 2810b57cec5SDimitry Andric (VTX_READ_64_eg MEMxi:$src_gpr, 2)>; 2820b57cec5SDimitry Andricdef : EGPat<(v4i32:$dst_gpr (vtx_id2_load ADDRVTX_READ:$src_gpr)), 2830b57cec5SDimitry Andric (VTX_READ_128_eg MEMxi:$src_gpr, 2)>; 2840b57cec5SDimitry Andric 2850b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 2860b57cec5SDimitry Andric// VTX Read from global memory space 2870b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 2880b57cec5SDimitry Andricdef : EGPat<(i32:$dst_gpr (vtx_id1_az_extloadi8 ADDRVTX_READ:$src_gpr)), 2890b57cec5SDimitry Andric (VTX_READ_8_eg MEMxi:$src_gpr, 1)>; 2900b57cec5SDimitry Andricdef : EGPat<(i32:$dst_gpr (vtx_id1_az_extloadi16 ADDRVTX_READ:$src_gpr)), 2910b57cec5SDimitry Andric (VTX_READ_16_eg MEMxi:$src_gpr, 1)>; 2920b57cec5SDimitry Andricdef : EGPat<(i32:$dst_gpr (vtx_id1_load ADDRVTX_READ:$src_gpr)), 2930b57cec5SDimitry Andric (VTX_READ_32_eg MEMxi:$src_gpr, 1)>; 2940b57cec5SDimitry Andricdef : EGPat<(v2i32:$dst_gpr (vtx_id1_load ADDRVTX_READ:$src_gpr)), 2950b57cec5SDimitry Andric (VTX_READ_64_eg MEMxi:$src_gpr, 1)>; 2960b57cec5SDimitry Andricdef : EGPat<(v4i32:$dst_gpr (vtx_id1_load ADDRVTX_READ:$src_gpr)), 2970b57cec5SDimitry Andric (VTX_READ_128_eg MEMxi:$src_gpr, 1)>; 2980b57cec5SDimitry Andric 2990b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 3000b57cec5SDimitry Andric// Evergreen / Cayman Instructions 3010b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 3020b57cec5SDimitry Andric 3030b57cec5SDimitry Andriclet SubtargetPredicate = isEGorCayman in { 3040b57cec5SDimitry Andric 305349cc55cSDimitry Andricmulticlass AtomicPat<Instruction inst_noret, 306349cc55cSDimitry Andric SDPatternOperator node_noret> { 3070b57cec5SDimitry Andric // FIXME: Add _RTN version. We need per WI scratch location to store the old value 3080b57cec5SDimitry Andric // EXTRACT_SUBREG here is dummy, we know the node has no uses 3090b57cec5SDimitry Andric def : EGOrCaymanPat<(i32 (node_noret i32:$ptr, i32:$data)), 3100b57cec5SDimitry Andric (EXTRACT_SUBREG (inst_noret 3110b57cec5SDimitry Andric (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)), $data, sub0), $ptr), sub1)>; 3120b57cec5SDimitry Andric} 3130b57cec5SDimitry Andric 3140b57cec5SDimitry Andric// CMPSWAP is pattern is special 3150b57cec5SDimitry Andric// EXTRACT_SUBREG here is dummy, we know the node has no uses 3160b57cec5SDimitry Andric// FIXME: Add _RTN version. We need per WI scratch location to store the old value 3170b57cec5SDimitry Andricdef : EGOrCaymanPat<(i32 (atomic_cmp_swap_global_noret i32:$ptr, i32:$cmp, i32:$data)), 3180b57cec5SDimitry Andric (EXTRACT_SUBREG (RAT_ATOMIC_CMPXCHG_INT_NORET 3190b57cec5SDimitry Andric (INSERT_SUBREG 3200b57cec5SDimitry Andric (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)), $cmp, sub3), 3210b57cec5SDimitry Andric $data, sub0), 3220b57cec5SDimitry Andric $ptr), sub1)>; 3230b57cec5SDimitry Andric 324349cc55cSDimitry Andricdefm AtomicSwapPat : AtomicPat <RAT_ATOMIC_XCHG_INT_NORET, 3258bcb0991SDimitry Andric atomic_swap_global_noret_32>; 326349cc55cSDimitry Andricdefm AtomicAddPat : AtomicPat <RAT_ATOMIC_ADD_NORET, 327349cc55cSDimitry Andric atomic_load_add_global_noret_32>; 328349cc55cSDimitry Andricdefm AtomicSubPat : AtomicPat <RAT_ATOMIC_SUB_NORET, 329349cc55cSDimitry Andric atomic_load_sub_global_noret_32>; 330349cc55cSDimitry Andricdefm AtomicMinPat : AtomicPat <RAT_ATOMIC_MIN_INT_NORET, 331349cc55cSDimitry Andric atomic_load_min_global_noret_32>; 332349cc55cSDimitry Andricdefm AtomicUMinPat : AtomicPat <RAT_ATOMIC_MIN_UINT_NORET, 333349cc55cSDimitry Andric atomic_load_umin_global_noret_32>; 334349cc55cSDimitry Andricdefm AtomicMaxPat : AtomicPat <RAT_ATOMIC_MAX_INT_NORET, 335349cc55cSDimitry Andric atomic_load_max_global_noret_32>; 336349cc55cSDimitry Andricdefm AtomicUMaxPat : AtomicPat <RAT_ATOMIC_MAX_UINT_NORET, 337349cc55cSDimitry Andric atomic_load_umax_global_noret_32>; 338349cc55cSDimitry Andricdefm AtomicAndPat : AtomicPat <RAT_ATOMIC_AND_NORET, 339349cc55cSDimitry Andric atomic_load_and_global_noret_32>; 340349cc55cSDimitry Andricdefm AtomicOrPat : AtomicPat <RAT_ATOMIC_OR_NORET, 341349cc55cSDimitry Andric atomic_load_or_global_noret_32>; 342349cc55cSDimitry Andricdefm AtomicXorPat : AtomicPat <RAT_ATOMIC_XOR_NORET, 343349cc55cSDimitry Andric atomic_load_xor_global_noret_32>; 3440b57cec5SDimitry Andric 3450b57cec5SDimitry Andric// Should be predicated on FeatureFP64 3460b57cec5SDimitry Andric// def FMA_64 : R600_3OP < 3470b57cec5SDimitry Andric// 0xA, "FMA_64", 3480b57cec5SDimitry Andric// [(set f64:$dst, (fma f64:$src0, f64:$src1, f64:$src2))] 3490b57cec5SDimitry Andric// >; 3500b57cec5SDimitry Andric 3510b57cec5SDimitry Andric// BFE_UINT - bit_extract, an optimization for mask and shift 3520b57cec5SDimitry Andric// Src0 = Input 3530b57cec5SDimitry Andric// Src1 = Offset 3540b57cec5SDimitry Andric// Src2 = Width 3550b57cec5SDimitry Andric// 3560b57cec5SDimitry Andric// bit_extract = (Input << (32 - Offset - Width)) >> (32 - Width) 3570b57cec5SDimitry Andric// 3580b57cec5SDimitry Andric// Example Usage: 3590b57cec5SDimitry Andric// (Offset, Width) 3600b57cec5SDimitry Andric// 3610b57cec5SDimitry Andric// (0, 8) = (Input << 24) >> 24 = (Input & 0xff) >> 0 3620b57cec5SDimitry Andric// (8, 8) = (Input << 16) >> 24 = (Input & 0xffff) >> 8 3630b57cec5SDimitry Andric// (16, 8) = (Input << 8) >> 24 = (Input & 0xffffff) >> 16 3640b57cec5SDimitry Andric// (24, 8) = (Input << 0) >> 24 = (Input & 0xffffffff) >> 24 3650b57cec5SDimitry Andricdef BFE_UINT_eg : R600_3OP <0x4, "BFE_UINT", 3660b57cec5SDimitry Andric [(set i32:$dst, (AMDGPUbfe_u32 i32:$src0, i32:$src1, i32:$src2))], 3670b57cec5SDimitry Andric VecALU 3680b57cec5SDimitry Andric>; 3690b57cec5SDimitry Andric 3700b57cec5SDimitry Andricdef BFE_INT_eg : R600_3OP <0x5, "BFE_INT", 3710b57cec5SDimitry Andric [(set i32:$dst, (AMDGPUbfe_i32 i32:$src0, i32:$src1, i32:$src2))], 3720b57cec5SDimitry Andric VecALU 3730b57cec5SDimitry Andric>; 3740b57cec5SDimitry Andric 375e8d8bef9SDimitry Andric// Bitfield extract patterns 376e8d8bef9SDimitry Andric 377e8d8bef9SDimitry Andricdef : AMDGPUPat < 378e8d8bef9SDimitry Andric (and (i32 (srl i32:$src, i32:$rshift)), IMMZeroBasedBitfieldMask:$mask), 379e8d8bef9SDimitry Andric (BFE_UINT_eg $src, $rshift, (MOV_IMM_I32 (i32 (IMMPopCount $mask)))) 380e8d8bef9SDimitry Andric>; 381e8d8bef9SDimitry Andric 382e8d8bef9SDimitry Andric// x & ((1 << y) - 1) 383e8d8bef9SDimitry Andricdef : AMDGPUPat < 384e8d8bef9SDimitry Andric (and i32:$src, (add_oneuse (shl_oneuse 1, i32:$width), -1)), 385e8d8bef9SDimitry Andric (BFE_UINT_eg $src, (MOV_IMM_I32 (i32 0)), $width) 386e8d8bef9SDimitry Andric>; 387e8d8bef9SDimitry Andric 388e8d8bef9SDimitry Andric// x & ~(-1 << y) 389e8d8bef9SDimitry Andricdef : AMDGPUPat < 390e8d8bef9SDimitry Andric (and i32:$src, (xor_oneuse (shl_oneuse -1, i32:$width), -1)), 391e8d8bef9SDimitry Andric (BFE_UINT_eg $src, (MOV_IMM_I32 (i32 0)), $width) 392e8d8bef9SDimitry Andric>; 393e8d8bef9SDimitry Andric 394e8d8bef9SDimitry Andric// x & (-1 >> (bitwidth - y)) 395e8d8bef9SDimitry Andricdef : AMDGPUPat < 396e8d8bef9SDimitry Andric (and i32:$src, (srl_oneuse -1, (sub 32, i32:$width))), 397e8d8bef9SDimitry Andric (BFE_UINT_eg $src, (MOV_IMM_I32 (i32 0)), $width) 398e8d8bef9SDimitry Andric>; 399e8d8bef9SDimitry Andric 400e8d8bef9SDimitry Andric// x << (bitwidth - y) >> (bitwidth - y) 401e8d8bef9SDimitry Andricdef : AMDGPUPat < 402e8d8bef9SDimitry Andric (srl (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)), 403e8d8bef9SDimitry Andric (BFE_UINT_eg $src, (MOV_IMM_I32 (i32 0)), $width) 404e8d8bef9SDimitry Andric>; 405e8d8bef9SDimitry Andric 406e8d8bef9SDimitry Andricdef : AMDGPUPat < 407e8d8bef9SDimitry Andric (sra (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)), 408e8d8bef9SDimitry Andric (BFE_INT_eg $src, (MOV_IMM_I32 (i32 0)), $width) 409e8d8bef9SDimitry Andric>; 4100b57cec5SDimitry Andric 4110b57cec5SDimitry Andricdef BFI_INT_eg : R600_3OP <0x06, "BFI_INT", 4120b57cec5SDimitry Andric [(set i32:$dst, (AMDGPUbfi i32:$src0, i32:$src1, i32:$src2))], 4130b57cec5SDimitry Andric VecALU 4140b57cec5SDimitry Andric>; 4150b57cec5SDimitry Andric 4160b57cec5SDimitry Andricdef : EGOrCaymanPat<(i32 (sext_inreg i32:$src, i1)), 4170b57cec5SDimitry Andric (BFE_INT_eg i32:$src, (i32 ZERO), (i32 ONE_INT))>; 4180b57cec5SDimitry Andricdef : EGOrCaymanPat<(i32 (sext_inreg i32:$src, i8)), 4190b57cec5SDimitry Andric (BFE_INT_eg i32:$src, (i32 ZERO), (MOV_IMM_I32 8))>; 4200b57cec5SDimitry Andricdef : EGOrCaymanPat<(i32 (sext_inreg i32:$src, i16)), 4210b57cec5SDimitry Andric (BFE_INT_eg i32:$src, (i32 ZERO), (MOV_IMM_I32 16))>; 4220b57cec5SDimitry Andric 423e8d8bef9SDimitry Andric// BFI patterns 424e8d8bef9SDimitry Andric 425e8d8bef9SDimitry Andric// Definition from ISA doc: 426e8d8bef9SDimitry Andric// (y & x) | (z & ~x) 427e8d8bef9SDimitry Andricdef : AMDGPUPat < 428e8d8bef9SDimitry Andric (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))), 429e8d8bef9SDimitry Andric (BFI_INT_eg $x, $y, $z) 430e8d8bef9SDimitry Andric>; 431e8d8bef9SDimitry Andric 432e8d8bef9SDimitry Andric// 64-bit version 433e8d8bef9SDimitry Andricdef : AMDGPUPat < 434e8d8bef9SDimitry Andric (or (and i64:$y, i64:$x), (and i64:$z, (not i64:$x))), 435e8d8bef9SDimitry Andric (REG_SEQUENCE R600_Reg64, 436e8d8bef9SDimitry Andric (BFI_INT_eg (i32 (EXTRACT_SUBREG R600_Reg64:$x, sub0)), 437e8d8bef9SDimitry Andric (i32 (EXTRACT_SUBREG R600_Reg64:$y, sub0)), 438e8d8bef9SDimitry Andric (i32 (EXTRACT_SUBREG R600_Reg64:$z, sub0))), sub0, 439e8d8bef9SDimitry Andric (BFI_INT_eg (i32 (EXTRACT_SUBREG R600_Reg64:$x, sub1)), 440e8d8bef9SDimitry Andric (i32 (EXTRACT_SUBREG R600_Reg64:$y, sub1)), 441e8d8bef9SDimitry Andric (i32 (EXTRACT_SUBREG R600_Reg64:$z, sub1))), sub1) 442e8d8bef9SDimitry Andric>; 443e8d8bef9SDimitry Andric 444e8d8bef9SDimitry Andric// SHA-256 Ch function 445e8d8bef9SDimitry Andric// z ^ (x & (y ^ z)) 446e8d8bef9SDimitry Andricdef : AMDGPUPat < 447e8d8bef9SDimitry Andric (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))), 448e8d8bef9SDimitry Andric (BFI_INT_eg $x, $y, $z) 449e8d8bef9SDimitry Andric>; 450e8d8bef9SDimitry Andric 451e8d8bef9SDimitry Andric// 64-bit version 452e8d8bef9SDimitry Andricdef : AMDGPUPat < 453e8d8bef9SDimitry Andric (xor i64:$z, (and i64:$x, (xor i64:$y, i64:$z))), 454e8d8bef9SDimitry Andric (REG_SEQUENCE R600_Reg64, 455e8d8bef9SDimitry Andric (BFI_INT_eg (i32 (EXTRACT_SUBREG R600_Reg64:$x, sub0)), 456e8d8bef9SDimitry Andric (i32 (EXTRACT_SUBREG R600_Reg64:$y, sub0)), 457e8d8bef9SDimitry Andric (i32 (EXTRACT_SUBREG R600_Reg64:$z, sub0))), sub0, 458e8d8bef9SDimitry Andric (BFI_INT_eg (i32 (EXTRACT_SUBREG R600_Reg64:$x, sub1)), 459e8d8bef9SDimitry Andric (i32 (EXTRACT_SUBREG R600_Reg64:$y, sub1)), 460e8d8bef9SDimitry Andric (i32 (EXTRACT_SUBREG R600_Reg64:$z, sub1))), sub1) 461e8d8bef9SDimitry Andric>; 462e8d8bef9SDimitry Andric 463e8d8bef9SDimitry Andricdef : AMDGPUPat < 464e8d8bef9SDimitry Andric (fcopysign f32:$src0, f32:$src1), 465e8d8bef9SDimitry Andric (BFI_INT_eg (MOV_IMM_I32 (i32 0x7fffffff)), $src0, $src1) 466e8d8bef9SDimitry Andric>; 467e8d8bef9SDimitry Andric 468e8d8bef9SDimitry Andricdef : AMDGPUPat < 469e8d8bef9SDimitry Andric (fcopysign f32:$src0, f64:$src1), 470e8d8bef9SDimitry Andric (BFI_INT_eg (MOV_IMM_I32 (i32 0x7fffffff)), $src0, 471e8d8bef9SDimitry Andric (i32 (EXTRACT_SUBREG R600_Reg64:$src1, sub1))) 472e8d8bef9SDimitry Andric>; 473e8d8bef9SDimitry Andric 474e8d8bef9SDimitry Andricdef : AMDGPUPat < 475e8d8bef9SDimitry Andric (fcopysign f64:$src0, f64:$src1), 476e8d8bef9SDimitry Andric (REG_SEQUENCE R600_Reg64, 477e8d8bef9SDimitry Andric (i32 (EXTRACT_SUBREG $src0, sub0)), sub0, 478e8d8bef9SDimitry Andric (BFI_INT_eg (MOV_IMM_I32 (i32 0x7fffffff)), 479e8d8bef9SDimitry Andric (i32 (EXTRACT_SUBREG R600_Reg64:$src0, sub1)), 480e8d8bef9SDimitry Andric (i32 (EXTRACT_SUBREG R600_Reg64:$src1, sub1))), sub1) 481e8d8bef9SDimitry Andric>; 482e8d8bef9SDimitry Andric 483e8d8bef9SDimitry Andricdef : AMDGPUPat < 484e8d8bef9SDimitry Andric (fcopysign f64:$src0, f32:$src1), 485e8d8bef9SDimitry Andric (REG_SEQUENCE R600_Reg64, 486e8d8bef9SDimitry Andric (i32 (EXTRACT_SUBREG $src0, sub0)), sub0, 487e8d8bef9SDimitry Andric (BFI_INT_eg (MOV_IMM_I32 (i32 0x7fffffff)), 488e8d8bef9SDimitry Andric (i32 (EXTRACT_SUBREG R600_Reg64:$src0, sub1)), 489e8d8bef9SDimitry Andric $src1), sub1) 490e8d8bef9SDimitry Andric>; 4910b57cec5SDimitry Andric 4920b57cec5SDimitry Andricdef BFM_INT_eg : R600_2OP <0xA0, "BFM_INT", 4930b57cec5SDimitry Andric [(set i32:$dst, (AMDGPUbfm i32:$src0, i32:$src1))], 4940b57cec5SDimitry Andric VecALU 4950b57cec5SDimitry Andric>; 4960b57cec5SDimitry Andric 4970b57cec5SDimitry Andricdef MULADD_UINT24_eg : R600_3OP <0x10, "MULADD_UINT24", 4980b57cec5SDimitry Andric [(set i32:$dst, (AMDGPUmad_u24 i32:$src0, i32:$src1, i32:$src2))], VecALU 4990b57cec5SDimitry Andric>; 5000b57cec5SDimitry Andric 5010b57cec5SDimitry Andricdef : UMad24Pat<MULADD_UINT24_eg>; 5020b57cec5SDimitry Andric 5030b57cec5SDimitry Andricdef BIT_ALIGN_INT_eg : R600_3OP <0xC, "BIT_ALIGN_INT", [], VecALU>; 504fe6060f1SDimitry Andricdef : AMDGPUPat < 505fe6060f1SDimitry Andric (fshr i32:$src0, i32:$src1, i32:$src2), 506fe6060f1SDimitry Andric (BIT_ALIGN_INT_eg $src0, $src1, $src2) 507fe6060f1SDimitry Andric>; 5080b57cec5SDimitry Andricdef : ROTRPattern <BIT_ALIGN_INT_eg>; 5090b57cec5SDimitry Andricdef MULADD_eg : MULADD_Common<0x14>; 5100b57cec5SDimitry Andricdef MULADD_IEEE_eg : MULADD_IEEE_Common<0x18>; 5110b57cec5SDimitry Andricdef FMA_eg : FMA_Common<0x7>; 5120b57cec5SDimitry Andricdef ASHR_eg : ASHR_Common<0x15>; 5130b57cec5SDimitry Andricdef LSHR_eg : LSHR_Common<0x16>; 5140b57cec5SDimitry Andricdef LSHL_eg : LSHL_Common<0x17>; 5150b57cec5SDimitry Andricdef CNDE_eg : CNDE_Common<0x19>; 5160b57cec5SDimitry Andricdef CNDGT_eg : CNDGT_Common<0x1A>; 5170b57cec5SDimitry Andricdef CNDGE_eg : CNDGE_Common<0x1B>; 5180b57cec5SDimitry Andricdef MUL_LIT_eg : MUL_LIT_Common<0x1F>; 5190b57cec5SDimitry Andricdef LOG_CLAMPED_eg : LOG_CLAMPED_Common<0x82>; 5200b57cec5SDimitry Andricdef MUL_UINT24_eg : R600_2OP <0xB5, "MUL_UINT24", 5210b57cec5SDimitry Andric [(set i32:$dst, (AMDGPUmul_u24 i32:$src0, i32:$src1))], VecALU 5220b57cec5SDimitry Andric>; 5230b57cec5SDimitry Andricdef DOT4_eg : DOT4_Common<0xBE>; 5240b57cec5SDimitry Andricdefm CUBE_eg : CUBE_Common<0xC0>; 5250b57cec5SDimitry Andric 5260b57cec5SDimitry Andric 5270b57cec5SDimitry Andricdef ADDC_UINT : R600_2OP_Helper <0x52, "ADDC_UINT", AMDGPUcarry>; 5280b57cec5SDimitry Andricdef SUBB_UINT : R600_2OP_Helper <0x53, "SUBB_UINT", AMDGPUborrow>; 5290b57cec5SDimitry Andric 5300b57cec5SDimitry Andricdef FLT32_TO_FLT16 : R600_1OP_Helper <0xA2, "FLT32_TO_FLT16", AMDGPUfp_to_f16, VecALU>; 5310b57cec5SDimitry Andricdef FLT16_TO_FLT32 : R600_1OP_Helper <0xA3, "FLT16_TO_FLT32", f16_to_fp, VecALU>; 5320b57cec5SDimitry Andricdef BCNT_INT : R600_1OP_Helper <0xAA, "BCNT_INT", ctpop, VecALU>; 5330b57cec5SDimitry Andricdef FFBH_UINT : R600_1OP_Helper <0xAB, "FFBH_UINT", AMDGPUffbh_u32, VecALU>; 5340b57cec5SDimitry Andricdef FFBL_INT : R600_1OP_Helper <0xAC, "FFBL_INT", AMDGPUffbl_b32, VecALU>; 5350b57cec5SDimitry Andric 5360b57cec5SDimitry Andriclet hasSideEffects = 1 in { 5370b57cec5SDimitry Andric def MOVA_INT_eg : R600_1OP <0xCC, "MOVA_INT", [], VecALU>; 5380b57cec5SDimitry Andric} 5390b57cec5SDimitry Andric 5400b57cec5SDimitry Andricdef FLT_TO_INT_eg : FLT_TO_INT_Common<0x50> { 5410b57cec5SDimitry Andric let Pattern = []; 5420b57cec5SDimitry Andric let Itinerary = AnyALU; 5430b57cec5SDimitry Andric} 5440b57cec5SDimitry Andric 5450b57cec5SDimitry Andricdef INT_TO_FLT_eg : INT_TO_FLT_Common<0x9B>; 5460b57cec5SDimitry Andric 5470b57cec5SDimitry Andricdef FLT_TO_UINT_eg : FLT_TO_UINT_Common<0x9A> { 5480b57cec5SDimitry Andric let Pattern = []; 5490b57cec5SDimitry Andric} 5500b57cec5SDimitry Andric 5510b57cec5SDimitry Andricdef UINT_TO_FLT_eg : UINT_TO_FLT_Common<0x9C>; 5520b57cec5SDimitry Andric 5530b57cec5SDimitry Andricdef GROUP_BARRIER : InstR600 < 5540b57cec5SDimitry Andric (outs), (ins), " GROUP_BARRIER", [(int_r600_group_barrier)], AnyALU>, 5550b57cec5SDimitry Andric R600ALU_Word0, 5560b57cec5SDimitry Andric R600ALU_Word1_OP2 <0x54> { 5570b57cec5SDimitry Andric 5580b57cec5SDimitry Andric let dst = 0; 5590b57cec5SDimitry Andric let dst_rel = 0; 5600b57cec5SDimitry Andric let src0 = 0; 5610b57cec5SDimitry Andric let src0_rel = 0; 5620b57cec5SDimitry Andric let src0_neg = 0; 5630b57cec5SDimitry Andric let src0_abs = 0; 5640b57cec5SDimitry Andric let src1 = 0; 5650b57cec5SDimitry Andric let src1_rel = 0; 5660b57cec5SDimitry Andric let src1_neg = 0; 5670b57cec5SDimitry Andric let src1_abs = 0; 5680b57cec5SDimitry Andric let write = 0; 5690b57cec5SDimitry Andric let omod = 0; 5700b57cec5SDimitry Andric let clamp = 0; 5710b57cec5SDimitry Andric let last = 1; 5720b57cec5SDimitry Andric let bank_swizzle = 0; 5730b57cec5SDimitry Andric let pred_sel = 0; 5740b57cec5SDimitry Andric let update_exec_mask = 0; 5750b57cec5SDimitry Andric let update_pred = 0; 5760b57cec5SDimitry Andric 5770b57cec5SDimitry Andric let Inst{31-0} = Word0; 5780b57cec5SDimitry Andric let Inst{63-32} = Word1; 5790b57cec5SDimitry Andric 5800b57cec5SDimitry Andric let ALUInst = 1; 5810b57cec5SDimitry Andric} 5820b57cec5SDimitry Andric 5830b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 5840b57cec5SDimitry Andric// LDS Instructions 5850b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 5860b57cec5SDimitry Andricclass R600_LDS <bits<6> op, dag outs, dag ins, string asm, 5870b57cec5SDimitry Andric list<dag> pattern = []> : 5880b57cec5SDimitry Andric 5890b57cec5SDimitry Andric InstR600 <outs, ins, asm, pattern, XALU>, 5900b57cec5SDimitry Andric R600_ALU_LDS_Word0, 5910b57cec5SDimitry Andric R600LDS_Word1 { 5920b57cec5SDimitry Andric 5930b57cec5SDimitry Andric bits<6> offset = 0; 5940b57cec5SDimitry Andric let lds_op = op; 5950b57cec5SDimitry Andric 5960b57cec5SDimitry Andric let Word1{27} = offset{0}; 5970b57cec5SDimitry Andric let Word1{12} = offset{1}; 5980b57cec5SDimitry Andric let Word1{28} = offset{2}; 5990b57cec5SDimitry Andric let Word1{31} = offset{3}; 6000b57cec5SDimitry Andric let Word0{12} = offset{4}; 6010b57cec5SDimitry Andric let Word0{25} = offset{5}; 6020b57cec5SDimitry Andric 6030b57cec5SDimitry Andric 6040b57cec5SDimitry Andric let Inst{31-0} = Word0; 6050b57cec5SDimitry Andric let Inst{63-32} = Word1; 6060b57cec5SDimitry Andric 6070b57cec5SDimitry Andric let ALUInst = 1; 6080b57cec5SDimitry Andric let HasNativeOperands = 1; 6090b57cec5SDimitry Andric let UseNamedOperandTable = 1; 6100b57cec5SDimitry Andric} 6110b57cec5SDimitry Andric 6120b57cec5SDimitry Andricclass R600_LDS_1A <bits<6> lds_op, string name, list<dag> pattern> : R600_LDS < 6130b57cec5SDimitry Andric lds_op, 6140b57cec5SDimitry Andric (outs R600_Reg32:$dst), 6150b57cec5SDimitry Andric (ins R600_Reg32:$src0, REL:$src0_rel, SEL:$src0_sel, 6160b57cec5SDimitry Andric LAST:$last, R600_Pred:$pred_sel, 6170b57cec5SDimitry Andric BANK_SWIZZLE:$bank_swizzle), 6180b57cec5SDimitry Andric " "#name#" $last OQAP, $src0$src0_rel $pred_sel", 6190b57cec5SDimitry Andric pattern 6200b57cec5SDimitry Andric > { 6210b57cec5SDimitry Andric 6220b57cec5SDimitry Andric let src1 = 0; 6230b57cec5SDimitry Andric let src1_rel = 0; 6240b57cec5SDimitry Andric let src2 = 0; 6250b57cec5SDimitry Andric let src2_rel = 0; 6260b57cec5SDimitry Andric 6270b57cec5SDimitry Andric let usesCustomInserter = 1; 6280b57cec5SDimitry Andric let LDS_1A = 1; 6290b57cec5SDimitry Andric let DisableEncoding = "$dst"; 6300b57cec5SDimitry Andric} 6310b57cec5SDimitry Andric 6320b57cec5SDimitry Andricclass R600_LDS_1A1D <bits<6> lds_op, dag outs, string name, list<dag> pattern, 6330b57cec5SDimitry Andric string dst =""> : 6340b57cec5SDimitry Andric R600_LDS < 6350b57cec5SDimitry Andric lds_op, outs, 6360b57cec5SDimitry Andric (ins R600_Reg32:$src0, REL:$src0_rel, SEL:$src0_sel, 6370b57cec5SDimitry Andric R600_Reg32:$src1, REL:$src1_rel, SEL:$src1_sel, 6380b57cec5SDimitry Andric LAST:$last, R600_Pred:$pred_sel, 6390b57cec5SDimitry Andric BANK_SWIZZLE:$bank_swizzle), 6400b57cec5SDimitry Andric " "#name#" $last "#dst#"$src0$src0_rel, $src1$src1_rel, $pred_sel", 6410b57cec5SDimitry Andric pattern 6420b57cec5SDimitry Andric > { 6430b57cec5SDimitry Andric 6440b57cec5SDimitry Andric field string BaseOp; 6450b57cec5SDimitry Andric 6460b57cec5SDimitry Andric let src2 = 0; 6470b57cec5SDimitry Andric let src2_rel = 0; 6480b57cec5SDimitry Andric let LDS_1A1D = 1; 6490b57cec5SDimitry Andric} 6500b57cec5SDimitry Andric 6510b57cec5SDimitry Andricclass R600_LDS_1A1D_NORET <bits<6> lds_op, string name, list<dag> pattern> : 6520b57cec5SDimitry Andric R600_LDS_1A1D <lds_op, (outs), name, pattern> { 6530b57cec5SDimitry Andric let BaseOp = name; 6540b57cec5SDimitry Andric} 6550b57cec5SDimitry Andric 6560b57cec5SDimitry Andricclass R600_LDS_1A1D_RET <bits<6> lds_op, string name, list<dag> pattern> : 6575ffd83dbSDimitry Andric R600_LDS_1A1D <lds_op, (outs R600_Reg32:$dst), name#"_RET", pattern, "OQAP, "> { 6580b57cec5SDimitry Andric 6590b57cec5SDimitry Andric let BaseOp = name; 6600b57cec5SDimitry Andric let usesCustomInserter = 1; 6610b57cec5SDimitry Andric let DisableEncoding = "$dst"; 6620b57cec5SDimitry Andric} 6630b57cec5SDimitry Andric 6640b57cec5SDimitry Andricclass R600_LDS_1A2D <bits<6> lds_op, dag outs, string name, list<dag> pattern, 6650b57cec5SDimitry Andric string dst =""> : 6660b57cec5SDimitry Andric R600_LDS < 6670b57cec5SDimitry Andric lds_op, outs, 6680b57cec5SDimitry Andric (ins R600_Reg32:$src0, REL:$src0_rel, SEL:$src0_sel, 6690b57cec5SDimitry Andric R600_Reg32:$src1, REL:$src1_rel, SEL:$src1_sel, 6700b57cec5SDimitry Andric R600_Reg32:$src2, REL:$src2_rel, SEL:$src2_sel, 6710b57cec5SDimitry Andric LAST:$last, R600_Pred:$pred_sel, BANK_SWIZZLE:$bank_swizzle), 6720b57cec5SDimitry Andric " "#name# "$last "#dst#"$src0$src0_rel, $src1$src1_rel, $src2$src2_rel, $pred_sel", 6730b57cec5SDimitry Andric pattern> { 6740b57cec5SDimitry Andric 6750b57cec5SDimitry Andric field string BaseOp; 6760b57cec5SDimitry Andric 6770b57cec5SDimitry Andric let LDS_1A1D = 0; 6780b57cec5SDimitry Andric let LDS_1A2D = 1; 6790b57cec5SDimitry Andric} 6800b57cec5SDimitry Andric 6810b57cec5SDimitry Andricclass R600_LDS_1A2D_NORET <bits<6> lds_op, string name, list<dag> pattern> : 6820b57cec5SDimitry Andric R600_LDS_1A2D <lds_op, (outs), name, pattern> { 6830b57cec5SDimitry Andric let BaseOp = name; 6840b57cec5SDimitry Andric} 6850b57cec5SDimitry Andric 6860b57cec5SDimitry Andricclass R600_LDS_1A2D_RET <bits<6> lds_op, string name, list<dag> pattern> : 6870b57cec5SDimitry Andric R600_LDS_1A2D <lds_op, (outs R600_Reg32:$dst), name, pattern> { 6880b57cec5SDimitry Andric 6890b57cec5SDimitry Andric let BaseOp = name; 6900b57cec5SDimitry Andric let usesCustomInserter = 1; 6910b57cec5SDimitry Andric let DisableEncoding = "$dst"; 6920b57cec5SDimitry Andric} 6930b57cec5SDimitry Andric 6940b57cec5SDimitry Andricdef LDS_ADD : R600_LDS_1A1D_NORET <0x0, "LDS_ADD", [] >; 6950b57cec5SDimitry Andricdef LDS_SUB : R600_LDS_1A1D_NORET <0x1, "LDS_SUB", [] >; 6960b57cec5SDimitry Andricdef LDS_AND : R600_LDS_1A1D_NORET <0x9, "LDS_AND", [] >; 6970b57cec5SDimitry Andricdef LDS_OR : R600_LDS_1A1D_NORET <0xa, "LDS_OR", [] >; 6980b57cec5SDimitry Andricdef LDS_XOR : R600_LDS_1A1D_NORET <0xb, "LDS_XOR", [] >; 6990b57cec5SDimitry Andricdef LDS_WRXCHG: R600_LDS_1A1D_NORET <0xd, "LDS_WRXCHG", [] >; 7000b57cec5SDimitry Andricdef LDS_CMPST: R600_LDS_1A2D_NORET <0x10, "LDS_CMPST", [] >; 7010b57cec5SDimitry Andricdef LDS_MIN_INT : R600_LDS_1A1D_NORET <0x5, "LDS_MIN_INT", [] >; 7020b57cec5SDimitry Andricdef LDS_MAX_INT : R600_LDS_1A1D_NORET <0x6, "LDS_MAX_INT", [] >; 7030b57cec5SDimitry Andricdef LDS_MIN_UINT : R600_LDS_1A1D_NORET <0x7, "LDS_MIN_UINT", [] >; 7040b57cec5SDimitry Andricdef LDS_MAX_UINT : R600_LDS_1A1D_NORET <0x8, "LDS_MAX_UINT", [] >; 7050b57cec5SDimitry Andricdef LDS_WRITE : R600_LDS_1A1D_NORET <0xD, "LDS_WRITE", 7060b57cec5SDimitry Andric [(store_local (i32 R600_Reg32:$src1), R600_Reg32:$src0)] 7070b57cec5SDimitry Andric>; 7080b57cec5SDimitry Andricdef LDS_BYTE_WRITE : R600_LDS_1A1D_NORET<0x12, "LDS_BYTE_WRITE", 7090b57cec5SDimitry Andric [(truncstorei8_local i32:$src1, i32:$src0)] 7100b57cec5SDimitry Andric>; 7110b57cec5SDimitry Andricdef LDS_SHORT_WRITE : R600_LDS_1A1D_NORET<0x13, "LDS_SHORT_WRITE", 7120b57cec5SDimitry Andric [(truncstorei16_local i32:$src1, i32:$src0)] 7130b57cec5SDimitry Andric>; 7140b57cec5SDimitry Andricdef LDS_ADD_RET : R600_LDS_1A1D_RET <0x20, "LDS_ADD", 7158bcb0991SDimitry Andric [(set i32:$dst, (atomic_load_add_local_32 i32:$src0, i32:$src1))] 7160b57cec5SDimitry Andric>; 7170b57cec5SDimitry Andricdef LDS_SUB_RET : R600_LDS_1A1D_RET <0x21, "LDS_SUB", 7188bcb0991SDimitry Andric [(set i32:$dst, (atomic_load_sub_local_32 i32:$src0, i32:$src1))] 7190b57cec5SDimitry Andric>; 7200b57cec5SDimitry Andricdef LDS_AND_RET : R600_LDS_1A1D_RET <0x29, "LDS_AND", 7218bcb0991SDimitry Andric [(set i32:$dst, (atomic_load_and_local_32 i32:$src0, i32:$src1))] 7220b57cec5SDimitry Andric>; 7230b57cec5SDimitry Andricdef LDS_OR_RET : R600_LDS_1A1D_RET <0x2a, "LDS_OR", 7248bcb0991SDimitry Andric [(set i32:$dst, (atomic_load_or_local_32 i32:$src0, i32:$src1))] 7250b57cec5SDimitry Andric>; 7260b57cec5SDimitry Andricdef LDS_XOR_RET : R600_LDS_1A1D_RET <0x2b, "LDS_XOR", 7278bcb0991SDimitry Andric [(set i32:$dst, (atomic_load_xor_local_32 i32:$src0, i32:$src1))] 7280b57cec5SDimitry Andric>; 7290b57cec5SDimitry Andricdef LDS_MIN_INT_RET : R600_LDS_1A1D_RET <0x25, "LDS_MIN_INT", 7308bcb0991SDimitry Andric [(set i32:$dst, (atomic_load_min_local_32 i32:$src0, i32:$src1))] 7310b57cec5SDimitry Andric>; 7320b57cec5SDimitry Andricdef LDS_MAX_INT_RET : R600_LDS_1A1D_RET <0x26, "LDS_MAX_INT", 7338bcb0991SDimitry Andric [(set i32:$dst, (atomic_load_max_local_32 i32:$src0, i32:$src1))] 7340b57cec5SDimitry Andric>; 7350b57cec5SDimitry Andricdef LDS_MIN_UINT_RET : R600_LDS_1A1D_RET <0x27, "LDS_MIN_UINT", 7368bcb0991SDimitry Andric [(set i32:$dst, (atomic_load_umin_local_32 i32:$src0, i32:$src1))] 7370b57cec5SDimitry Andric>; 7380b57cec5SDimitry Andricdef LDS_MAX_UINT_RET : R600_LDS_1A1D_RET <0x28, "LDS_MAX_UINT", 7398bcb0991SDimitry Andric [(set i32:$dst, (atomic_load_umax_local_32 i32:$src0, i32:$src1))] 7400b57cec5SDimitry Andric>; 7410b57cec5SDimitry Andricdef LDS_WRXCHG_RET : R600_LDS_1A1D_RET <0x2d, "LDS_WRXCHG", 7428bcb0991SDimitry Andric [(set i32:$dst, (atomic_swap_local_32 i32:$src0, i32:$src1))] 7430b57cec5SDimitry Andric>; 7440b57cec5SDimitry Andricdef LDS_CMPST_RET : R600_LDS_1A2D_RET <0x30, "LDS_CMPST", 7458bcb0991SDimitry Andric [(set i32:$dst, (atomic_cmp_swap_local_32 i32:$src0, i32:$src1, i32:$src2))] 7460b57cec5SDimitry Andric>; 7470b57cec5SDimitry Andricdef LDS_READ_RET : R600_LDS_1A <0x32, "LDS_READ_RET", 7480b57cec5SDimitry Andric [(set (i32 R600_Reg32:$dst), (load_local R600_Reg32:$src0))] 7490b57cec5SDimitry Andric>; 7500b57cec5SDimitry Andricdef LDS_BYTE_READ_RET : R600_LDS_1A <0x36, "LDS_BYTE_READ_RET", 7510b57cec5SDimitry Andric [(set i32:$dst, (sextloadi8_local i32:$src0))] 7520b57cec5SDimitry Andric>; 7530b57cec5SDimitry Andricdef LDS_UBYTE_READ_RET : R600_LDS_1A <0x37, "LDS_UBYTE_READ_RET", 7540b57cec5SDimitry Andric [(set i32:$dst, (az_extloadi8_local i32:$src0))] 7550b57cec5SDimitry Andric>; 7560b57cec5SDimitry Andricdef LDS_SHORT_READ_RET : R600_LDS_1A <0x38, "LDS_SHORT_READ_RET", 7570b57cec5SDimitry Andric [(set i32:$dst, (sextloadi16_local i32:$src0))] 7580b57cec5SDimitry Andric>; 7590b57cec5SDimitry Andricdef LDS_USHORT_READ_RET : R600_LDS_1A <0x39, "LDS_USHORT_READ_RET", 7600b57cec5SDimitry Andric [(set i32:$dst, (az_extloadi16_local i32:$src0))] 7610b57cec5SDimitry Andric>; 7620b57cec5SDimitry Andric 7630b57cec5SDimitry Andric// TRUNC is used for the FLT_TO_INT instructions to work around a 7640b57cec5SDimitry Andric// perceived problem where the rounding modes are applied differently 7650b57cec5SDimitry Andric// depending on the instruction and the slot they are in. 7660b57cec5SDimitry Andric// See: 7670b57cec5SDimitry Andric// https://bugs.freedesktop.org/show_bug.cgi?id=50232 7680b57cec5SDimitry Andric// Mesa commit: a1a0974401c467cb86ef818f22df67c21774a38c 7690b57cec5SDimitry Andric// 7700b57cec5SDimitry Andric// XXX: Lowering SELECT_CC will sometimes generate fp_to_[su]int nodes, 7710b57cec5SDimitry Andric// which do not need to be truncated since the fp values are 0.0f or 1.0f. 7720b57cec5SDimitry Andric// We should look into handling these cases separately. 7730b57cec5SDimitry Andricdef : EGOrCaymanPat<(fp_to_sint f32:$src0), (FLT_TO_INT_eg (TRUNC $src0))>; 7740b57cec5SDimitry Andric 7750b57cec5SDimitry Andricdef : EGOrCaymanPat<(fp_to_uint f32:$src0), (FLT_TO_UINT_eg (TRUNC $src0))>; 7760b57cec5SDimitry Andric 777e8d8bef9SDimitry Andric// SHA-256 Ma patterns 778e8d8bef9SDimitry Andric 779e8d8bef9SDimitry Andric// ((x & z) | (y & (x | z))) -> BFI (XOR x, y), z, y 780e8d8bef9SDimitry Andricdef : AMDGPUPat < 781e8d8bef9SDimitry Andric (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))), 782e8d8bef9SDimitry Andric (BFI_INT_eg (XOR_INT i32:$x, i32:$y), i32:$z, i32:$y) 783e8d8bef9SDimitry Andric>; 784e8d8bef9SDimitry Andric 785e8d8bef9SDimitry Andricdef : AMDGPUPat < 786e8d8bef9SDimitry Andric (or (and i64:$x, i64:$z), (and i64:$y, (or i64:$x, i64:$z))), 787e8d8bef9SDimitry Andric (REG_SEQUENCE R600_Reg64, 788e8d8bef9SDimitry Andric (BFI_INT_eg (XOR_INT (i32 (EXTRACT_SUBREG R600_Reg64:$x, sub0)), 789e8d8bef9SDimitry Andric (i32 (EXTRACT_SUBREG R600_Reg64:$y, sub0))), 790e8d8bef9SDimitry Andric (i32 (EXTRACT_SUBREG R600_Reg64:$z, sub0)), 791e8d8bef9SDimitry Andric (i32 (EXTRACT_SUBREG R600_Reg64:$y, sub0))), sub0, 792e8d8bef9SDimitry Andric (BFI_INT_eg (XOR_INT (i32 (EXTRACT_SUBREG R600_Reg64:$x, sub1)), 793e8d8bef9SDimitry Andric (i32 (EXTRACT_SUBREG R600_Reg64:$y, sub1))), 794e8d8bef9SDimitry Andric (i32 (EXTRACT_SUBREG R600_Reg64:$z, sub1)), 795e8d8bef9SDimitry Andric (i32 (EXTRACT_SUBREG R600_Reg64:$y, sub1))), sub1) 796e8d8bef9SDimitry Andric>; 7970b57cec5SDimitry Andric 7980b57cec5SDimitry Andricdef EG_ExportSwz : ExportSwzInst { 7990b57cec5SDimitry Andric let Word1{19-16} = 0; // BURST_COUNT 8000b57cec5SDimitry Andric let Word1{20} = 0; // VALID_PIXEL_MODE 8010b57cec5SDimitry Andric let Word1{21} = eop; 8020b57cec5SDimitry Andric let Word1{29-22} = inst; 8030b57cec5SDimitry Andric let Word1{30} = 0; // MARK 8040b57cec5SDimitry Andric let Word1{31} = 1; // BARRIER 8050b57cec5SDimitry Andric} 8060b57cec5SDimitry Andricdefm : ExportPattern<EG_ExportSwz, 83>; 8070b57cec5SDimitry Andric 8080b57cec5SDimitry Andricdef EG_ExportBuf : ExportBufInst { 8090b57cec5SDimitry Andric let Word1{19-16} = 0; // BURST_COUNT 8100b57cec5SDimitry Andric let Word1{20} = 0; // VALID_PIXEL_MODE 8110b57cec5SDimitry Andric let Word1{21} = eop; 8120b57cec5SDimitry Andric let Word1{29-22} = inst; 8130b57cec5SDimitry Andric let Word1{30} = 0; // MARK 8140b57cec5SDimitry Andric let Word1{31} = 1; // BARRIER 8150b57cec5SDimitry Andric} 8160b57cec5SDimitry Andricdefm : SteamOutputExportPattern<EG_ExportBuf, 0x40, 0x41, 0x42, 0x43>; 8170b57cec5SDimitry Andric 8180b57cec5SDimitry Andricdef CF_TC_EG : CF_CLAUSE_EG<1, (ins i32imm:$ADDR, i32imm:$COUNT), 8190b57cec5SDimitry Andric "TEX $COUNT @$ADDR"> { 8200b57cec5SDimitry Andric let POP_COUNT = 0; 8210b57cec5SDimitry Andric} 8220b57cec5SDimitry Andricdef CF_VC_EG : CF_CLAUSE_EG<2, (ins i32imm:$ADDR, i32imm:$COUNT), 8230b57cec5SDimitry Andric "VTX $COUNT @$ADDR"> { 8240b57cec5SDimitry Andric let POP_COUNT = 0; 8250b57cec5SDimitry Andric} 8260b57cec5SDimitry Andricdef WHILE_LOOP_EG : CF_CLAUSE_EG<6, (ins i32imm:$ADDR), 8270b57cec5SDimitry Andric "LOOP_START_DX10 @$ADDR"> { 8280b57cec5SDimitry Andric let POP_COUNT = 0; 8290b57cec5SDimitry Andric let COUNT = 0; 8300b57cec5SDimitry Andric} 8310b57cec5SDimitry Andricdef END_LOOP_EG : CF_CLAUSE_EG<5, (ins i32imm:$ADDR), "END_LOOP @$ADDR"> { 8320b57cec5SDimitry Andric let POP_COUNT = 0; 8330b57cec5SDimitry Andric let COUNT = 0; 8340b57cec5SDimitry Andric} 8350b57cec5SDimitry Andricdef LOOP_BREAK_EG : CF_CLAUSE_EG<9, (ins i32imm:$ADDR), 8360b57cec5SDimitry Andric "LOOP_BREAK @$ADDR"> { 8370b57cec5SDimitry Andric let POP_COUNT = 0; 8380b57cec5SDimitry Andric let COUNT = 0; 8390b57cec5SDimitry Andric} 8400b57cec5SDimitry Andricdef CF_CONTINUE_EG : CF_CLAUSE_EG<8, (ins i32imm:$ADDR), 8410b57cec5SDimitry Andric "CONTINUE @$ADDR"> { 8420b57cec5SDimitry Andric let POP_COUNT = 0; 8430b57cec5SDimitry Andric let COUNT = 0; 8440b57cec5SDimitry Andric} 8450b57cec5SDimitry Andricdef CF_JUMP_EG : CF_CLAUSE_EG<10, (ins i32imm:$ADDR, i32imm:$POP_COUNT), 8460b57cec5SDimitry Andric "JUMP @$ADDR POP:$POP_COUNT"> { 8470b57cec5SDimitry Andric let COUNT = 0; 8480b57cec5SDimitry Andric} 8490b57cec5SDimitry Andricdef CF_PUSH_EG : CF_CLAUSE_EG<11, (ins i32imm:$ADDR, i32imm:$POP_COUNT), 8500b57cec5SDimitry Andric "PUSH @$ADDR POP:$POP_COUNT"> { 8510b57cec5SDimitry Andric let COUNT = 0; 8520b57cec5SDimitry Andric} 8530b57cec5SDimitry Andricdef CF_ELSE_EG : CF_CLAUSE_EG<13, (ins i32imm:$ADDR, i32imm:$POP_COUNT), 8540b57cec5SDimitry Andric "ELSE @$ADDR POP:$POP_COUNT"> { 8550b57cec5SDimitry Andric let COUNT = 0; 8560b57cec5SDimitry Andric} 8570b57cec5SDimitry Andricdef CF_CALL_FS_EG : CF_CLAUSE_EG<19, (ins), "CALL_FS"> { 8580b57cec5SDimitry Andric let ADDR = 0; 8590b57cec5SDimitry Andric let COUNT = 0; 8600b57cec5SDimitry Andric let POP_COUNT = 0; 8610b57cec5SDimitry Andric} 8620b57cec5SDimitry Andricdef POP_EG : CF_CLAUSE_EG<14, (ins i32imm:$ADDR, i32imm:$POP_COUNT), 8630b57cec5SDimitry Andric "POP @$ADDR POP:$POP_COUNT"> { 8640b57cec5SDimitry Andric let COUNT = 0; 8650b57cec5SDimitry Andric} 8660b57cec5SDimitry Andricdef CF_END_EG : CF_CLAUSE_EG<0, (ins), "CF_END"> { 8670b57cec5SDimitry Andric let COUNT = 0; 8680b57cec5SDimitry Andric let POP_COUNT = 0; 8690b57cec5SDimitry Andric let ADDR = 0; 8700b57cec5SDimitry Andric let END_OF_PROGRAM = 1; 8710b57cec5SDimitry Andric} 8720b57cec5SDimitry Andric 8730b57cec5SDimitry Andric} // End Predicates = [isEGorCayman] 874