10b57cec5SDimitry Andric//===-- EvergreenInstructions.td - EG Instruction defs ----*- tablegen -*-===// 20b57cec5SDimitry Andric// 30b57cec5SDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric// See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric// 70b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 80b57cec5SDimitry Andric// 90b57cec5SDimitry Andric// TableGen definitions for instructions which are: 100b57cec5SDimitry Andric// - Available to Evergreen and newer VLIW4/VLIW5 GPUs 110b57cec5SDimitry Andric// - Available only on Evergreen family GPUs. 120b57cec5SDimitry Andric// 130b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 140b57cec5SDimitry Andric 150b57cec5SDimitry Andricdef isEG : Predicate< 160b57cec5SDimitry Andric "Subtarget->getGeneration() >= AMDGPUSubtarget::EVERGREEN && " 170b57cec5SDimitry Andric "!Subtarget->hasCaymanISA()" 180b57cec5SDimitry Andric>; 190b57cec5SDimitry Andric 200b57cec5SDimitry Andricdef isEGorCayman : Predicate< 210b57cec5SDimitry Andric "Subtarget->getGeneration() == AMDGPUSubtarget::EVERGREEN ||" 220b57cec5SDimitry Andric "Subtarget->getGeneration() == AMDGPUSubtarget::NORTHERN_ISLANDS" 230b57cec5SDimitry Andric>; 240b57cec5SDimitry Andric 250b57cec5SDimitry Andricclass EGPat<dag pattern, dag result> : AMDGPUPat<pattern, result> { 260b57cec5SDimitry Andric let SubtargetPredicate = isEG; 270b57cec5SDimitry Andric} 280b57cec5SDimitry Andric 290b57cec5SDimitry Andricclass EGOrCaymanPat<dag pattern, dag result> : AMDGPUPat<pattern, result> { 300b57cec5SDimitry Andric let SubtargetPredicate = isEGorCayman; 310b57cec5SDimitry Andric} 320b57cec5SDimitry Andric 330b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 340b57cec5SDimitry Andric// Evergreen / Cayman store instructions 350b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 360b57cec5SDimitry Andric 370b57cec5SDimitry Andriclet SubtargetPredicate = isEGorCayman in { 380b57cec5SDimitry Andric 390b57cec5SDimitry Andricclass CF_MEM_RAT_CACHELESS <bits<6> rat_inst, bits<4> rat_id, bits<4> mask, dag ins, 400b57cec5SDimitry Andric string name, list<dag> pattern> 410b57cec5SDimitry Andric : EG_CF_RAT <0x57, rat_inst, rat_id, mask, (outs), ins, 420b57cec5SDimitry Andric "MEM_RAT_CACHELESS "#name, pattern>; 430b57cec5SDimitry Andric 440b57cec5SDimitry Andricclass CF_MEM_RAT <bits<6> rat_inst, bits<4> rat_id, bits<4> mask, dag ins, 450b57cec5SDimitry Andric dag outs, string name, list<dag> pattern> 460b57cec5SDimitry Andric : EG_CF_RAT <0x56, rat_inst, rat_id, mask, outs, ins, 470b57cec5SDimitry Andric "MEM_RAT "#name, pattern>; 480b57cec5SDimitry Andric 490b57cec5SDimitry Andricclass CF_MEM_RAT_STORE_TYPED<bits<1> has_eop> 500b57cec5SDimitry Andric : CF_MEM_RAT <0x1, ?, 0xf, (ins R600_Reg128:$rw_gpr, R600_Reg128:$index_gpr, 510b57cec5SDimitry Andric i32imm:$rat_id, InstFlag:$eop), (outs), 520b57cec5SDimitry Andric "STORE_TYPED RAT($rat_id) $rw_gpr, $index_gpr" 530b57cec5SDimitry Andric #!if(has_eop, ", $eop", ""), 540b57cec5SDimitry Andric [(int_r600_rat_store_typed R600_Reg128:$rw_gpr, 550b57cec5SDimitry Andric R600_Reg128:$index_gpr, 560b57cec5SDimitry Andric (i32 imm:$rat_id))]>; 570b57cec5SDimitry Andric 580b57cec5SDimitry Andricdef RAT_MSKOR : CF_MEM_RAT <0x11, 0, 0xf, 590b57cec5SDimitry Andric (ins R600_Reg128:$rw_gpr, R600_TReg32_X:$index_gpr), (outs), 600b57cec5SDimitry Andric "MSKOR $rw_gpr.XW, $index_gpr", 610b57cec5SDimitry Andric [(mskor_global v4i32:$rw_gpr, i32:$index_gpr)] 620b57cec5SDimitry Andric> { 630b57cec5SDimitry Andric let eop = 0; 640b57cec5SDimitry Andric} 650b57cec5SDimitry Andric 660b57cec5SDimitry Andric 670b57cec5SDimitry Andricmulticlass RAT_ATOMIC<bits<6> op_ret, bits<6> op_noret, string name> { 680b57cec5SDimitry Andric let Constraints = "$rw_gpr = $out_gpr", eop = 0, mayStore = 1 in { 690b57cec5SDimitry Andric def _RTN: CF_MEM_RAT <op_ret, 0, 0xf, 700b57cec5SDimitry Andric (ins R600_Reg128:$rw_gpr, R600_TReg32_X:$index_gpr), 710b57cec5SDimitry Andric (outs R600_Reg128:$out_gpr), 720b57cec5SDimitry Andric name ## "_RTN" ## " $rw_gpr, $index_gpr", [] >; 730b57cec5SDimitry Andric def _NORET: CF_MEM_RAT <op_noret, 0, 0xf, 740b57cec5SDimitry Andric (ins R600_Reg128:$rw_gpr, R600_TReg32_X:$index_gpr), 750b57cec5SDimitry Andric (outs R600_Reg128:$out_gpr), 760b57cec5SDimitry Andric name ## " $rw_gpr, $index_gpr", [] >; 770b57cec5SDimitry Andric } 780b57cec5SDimitry Andric} 790b57cec5SDimitry Andric 800b57cec5SDimitry Andric// Swap no-ret is just store. Raw store to cached target 810b57cec5SDimitry Andric// can only store on dword, which exactly matches swap_no_ret. 820b57cec5SDimitry Andricdefm RAT_ATOMIC_XCHG_INT : RAT_ATOMIC<1, 34, "ATOMIC_XCHG_INT">; 830b57cec5SDimitry Andricdefm RAT_ATOMIC_CMPXCHG_INT : RAT_ATOMIC<4, 36, "ATOMIC_CMPXCHG_INT">; 840b57cec5SDimitry Andricdefm RAT_ATOMIC_ADD : RAT_ATOMIC<7, 39, "ATOMIC_ADD">; 850b57cec5SDimitry Andricdefm RAT_ATOMIC_SUB : RAT_ATOMIC<8, 40, "ATOMIC_SUB">; 860b57cec5SDimitry Andricdefm RAT_ATOMIC_RSUB : RAT_ATOMIC<9, 41, "ATOMIC_RSUB">; 870b57cec5SDimitry Andricdefm RAT_ATOMIC_MIN_INT : RAT_ATOMIC<10, 42, "ATOMIC_MIN_INT">; 880b57cec5SDimitry Andricdefm RAT_ATOMIC_MIN_UINT : RAT_ATOMIC<11, 43, "ATOMIC_MIN_UINT">; 890b57cec5SDimitry Andricdefm RAT_ATOMIC_MAX_INT : RAT_ATOMIC<12, 44, "ATOMIC_MAX_INT">; 900b57cec5SDimitry Andricdefm RAT_ATOMIC_MAX_UINT : RAT_ATOMIC<13, 45, "ATOMIC_MAX_UINT">; 910b57cec5SDimitry Andricdefm RAT_ATOMIC_AND : RAT_ATOMIC<14, 46, "ATOMIC_AND">; 920b57cec5SDimitry Andricdefm RAT_ATOMIC_OR : RAT_ATOMIC<15, 47, "ATOMIC_OR">; 930b57cec5SDimitry Andricdefm RAT_ATOMIC_XOR : RAT_ATOMIC<16, 48, "ATOMIC_XOR">; 940b57cec5SDimitry Andricdefm RAT_ATOMIC_INC_UINT : RAT_ATOMIC<18, 50, "ATOMIC_INC_UINT">; 950b57cec5SDimitry Andricdefm RAT_ATOMIC_DEC_UINT : RAT_ATOMIC<19, 51, "ATOMIC_DEC_UINT">; 960b57cec5SDimitry Andric 970b57cec5SDimitry Andric} // End SubtargetPredicate = isEGorCayman 980b57cec5SDimitry Andric 990b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 1000b57cec5SDimitry Andric// Evergreen Only instructions 1010b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 1020b57cec5SDimitry Andric 1030b57cec5SDimitry Andriclet SubtargetPredicate = isEG in { 1040b57cec5SDimitry Andric 1050b57cec5SDimitry Andricdef RECIP_IEEE_eg : RECIP_IEEE_Common<0x86>; 1060b57cec5SDimitry Andricdefm DIV_eg : DIV_Common<RECIP_IEEE_eg>; 1070b57cec5SDimitry Andric 1080b57cec5SDimitry Andricdef MULLO_INT_eg : MULLO_INT_Common<0x8F>; 1090b57cec5SDimitry Andricdef MULHI_INT_eg : MULHI_INT_Common<0x90>; 1100b57cec5SDimitry Andricdef MULLO_UINT_eg : MULLO_UINT_Common<0x91>; 1110b57cec5SDimitry Andricdef MULHI_UINT_eg : MULHI_UINT_Common<0x92>; 1120b57cec5SDimitry Andricdef MULHI_UINT24_eg : MULHI_UINT24_Common<0xb2>; 1130b57cec5SDimitry Andric 1140b57cec5SDimitry Andricdef RECIP_UINT_eg : RECIP_UINT_Common<0x94>; 1150b57cec5SDimitry Andricdef RECIPSQRT_CLAMPED_eg : RECIPSQRT_CLAMPED_Common<0x87>; 1160b57cec5SDimitry Andricdef EXP_IEEE_eg : EXP_IEEE_Common<0x81>; 1170b57cec5SDimitry Andricdef LOG_IEEE_eg : LOG_IEEE_Common<0x83>; 1180b57cec5SDimitry Andricdef RECIP_CLAMPED_eg : RECIP_CLAMPED_Common<0x84>; 1190b57cec5SDimitry Andricdef RECIPSQRT_IEEE_eg : RECIPSQRT_IEEE_Common<0x89>; 1200b57cec5SDimitry Andricdef : RsqPat<RECIPSQRT_IEEE_eg, f32>; 1210b57cec5SDimitry Andricdef SIN_eg : SIN_Common<0x8D>; 1220b57cec5SDimitry Andricdef COS_eg : COS_Common<0x8E>; 1230b57cec5SDimitry Andric 1240b57cec5SDimitry Andricdef : POW_Common <LOG_IEEE_eg, EXP_IEEE_eg, MUL>; 1250b57cec5SDimitry Andricdef : EGPat<(fsqrt f32:$src), (MUL $src, (RECIPSQRT_CLAMPED_eg $src))>; 1260b57cec5SDimitry Andric} // End SubtargetPredicate = isEG 1270b57cec5SDimitry Andric 1280b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 1290b57cec5SDimitry Andric// Memory read/write instructions 1300b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 1310b57cec5SDimitry Andric 1320b57cec5SDimitry Andriclet usesCustomInserter = 1 in { 1330b57cec5SDimitry Andric 1340b57cec5SDimitry Andric// 32-bit store 1350b57cec5SDimitry Andricdef RAT_WRITE_CACHELESS_32_eg : CF_MEM_RAT_CACHELESS <0x2, 0, 0x1, 1360b57cec5SDimitry Andric (ins R600_TReg32_X:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop), 1370b57cec5SDimitry Andric "STORE_RAW $rw_gpr, $index_gpr, $eop", 1380b57cec5SDimitry Andric [(store_global i32:$rw_gpr, i32:$index_gpr)] 1390b57cec5SDimitry Andric>; 1400b57cec5SDimitry Andric 1410b57cec5SDimitry Andric// 64-bit store 1420b57cec5SDimitry Andricdef RAT_WRITE_CACHELESS_64_eg : CF_MEM_RAT_CACHELESS <0x2, 0, 0x3, 1430b57cec5SDimitry Andric (ins R600_Reg64:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop), 1440b57cec5SDimitry Andric "STORE_RAW $rw_gpr.XY, $index_gpr, $eop", 1450b57cec5SDimitry Andric [(store_global v2i32:$rw_gpr, i32:$index_gpr)] 1460b57cec5SDimitry Andric>; 1470b57cec5SDimitry Andric 1480b57cec5SDimitry Andric//128-bit store 1490b57cec5SDimitry Andricdef RAT_WRITE_CACHELESS_128_eg : CF_MEM_RAT_CACHELESS <0x2, 0, 0xf, 1500b57cec5SDimitry Andric (ins R600_Reg128:$rw_gpr, R600_TReg32_X:$index_gpr, InstFlag:$eop), 1510b57cec5SDimitry Andric "STORE_RAW $rw_gpr.XYZW, $index_gpr, $eop", 1520b57cec5SDimitry Andric [(store_global v4i32:$rw_gpr, i32:$index_gpr)] 1530b57cec5SDimitry Andric>; 1540b57cec5SDimitry Andric 1550b57cec5SDimitry Andricdef RAT_STORE_TYPED_eg: CF_MEM_RAT_STORE_TYPED<1>; 1560b57cec5SDimitry Andric 1570b57cec5SDimitry Andric} // End usesCustomInserter = 1 1580b57cec5SDimitry Andric 1590b57cec5SDimitry Andricclass VTX_READ_eg <string name, dag outs> 1600b57cec5SDimitry Andric : VTX_WORD0_eg, VTX_READ<name, outs, []> { 1610b57cec5SDimitry Andric 1620b57cec5SDimitry Andric // Static fields 1630b57cec5SDimitry Andric let VC_INST = 0; 1640b57cec5SDimitry Andric let FETCH_TYPE = 2; 1650b57cec5SDimitry Andric let FETCH_WHOLE_QUAD = 0; 1660b57cec5SDimitry Andric let SRC_REL = 0; 1670b57cec5SDimitry Andric // XXX: We can infer this field based on the SRC_GPR. This would allow us 1680b57cec5SDimitry Andric // to store vertex addresses in any channel, not just X. 1690b57cec5SDimitry Andric let SRC_SEL_X = 0; 1700b57cec5SDimitry Andric 1710b57cec5SDimitry Andric let Inst{31-0} = Word0; 1720b57cec5SDimitry Andric} 1730b57cec5SDimitry Andric 1740b57cec5SDimitry Andricdef VTX_READ_8_eg 1750b57cec5SDimitry Andric : VTX_READ_eg <"VTX_READ_8 $dst_gpr, $src_gpr", 1760b57cec5SDimitry Andric (outs R600_TReg32_X:$dst_gpr)> { 1770b57cec5SDimitry Andric 1780b57cec5SDimitry Andric let MEGA_FETCH_COUNT = 1; 1790b57cec5SDimitry Andric let DST_SEL_X = 0; 1800b57cec5SDimitry Andric let DST_SEL_Y = 7; // Masked 1810b57cec5SDimitry Andric let DST_SEL_Z = 7; // Masked 1820b57cec5SDimitry Andric let DST_SEL_W = 7; // Masked 1830b57cec5SDimitry Andric let DATA_FORMAT = 1; // FMT_8 1840b57cec5SDimitry Andric} 1850b57cec5SDimitry Andric 1860b57cec5SDimitry Andricdef VTX_READ_16_eg 1870b57cec5SDimitry Andric : VTX_READ_eg <"VTX_READ_16 $dst_gpr, $src_gpr", 1880b57cec5SDimitry Andric (outs R600_TReg32_X:$dst_gpr)> { 1890b57cec5SDimitry Andric let MEGA_FETCH_COUNT = 2; 1900b57cec5SDimitry Andric let DST_SEL_X = 0; 1910b57cec5SDimitry Andric let DST_SEL_Y = 7; // Masked 1920b57cec5SDimitry Andric let DST_SEL_Z = 7; // Masked 1930b57cec5SDimitry Andric let DST_SEL_W = 7; // Masked 1940b57cec5SDimitry Andric let DATA_FORMAT = 5; // FMT_16 1950b57cec5SDimitry Andric 1960b57cec5SDimitry Andric} 1970b57cec5SDimitry Andric 1980b57cec5SDimitry Andricdef VTX_READ_32_eg 1990b57cec5SDimitry Andric : VTX_READ_eg <"VTX_READ_32 $dst_gpr, $src_gpr", 2000b57cec5SDimitry Andric (outs R600_TReg32_X:$dst_gpr)> { 2010b57cec5SDimitry Andric 2020b57cec5SDimitry Andric let MEGA_FETCH_COUNT = 4; 2030b57cec5SDimitry Andric let DST_SEL_X = 0; 2040b57cec5SDimitry Andric let DST_SEL_Y = 7; // Masked 2050b57cec5SDimitry Andric let DST_SEL_Z = 7; // Masked 2060b57cec5SDimitry Andric let DST_SEL_W = 7; // Masked 2070b57cec5SDimitry Andric let DATA_FORMAT = 0xD; // COLOR_32 2080b57cec5SDimitry Andric 2090b57cec5SDimitry Andric // This is not really necessary, but there were some GPU hangs that appeared 2100b57cec5SDimitry Andric // to be caused by ALU instructions in the next instruction group that wrote 2110b57cec5SDimitry Andric // to the $src_gpr registers of the VTX_READ. 2120b57cec5SDimitry Andric // e.g. 2130b57cec5SDimitry Andric // %t3_x = VTX_READ_PARAM_32_eg killed %t2_x, 24 2140b57cec5SDimitry Andric // %t2_x = MOV %zero 2150b57cec5SDimitry Andric //Adding this constraint prevents this from happening. 2160b57cec5SDimitry Andric let Constraints = "$src_gpr.ptr = $dst_gpr"; 2170b57cec5SDimitry Andric} 2180b57cec5SDimitry Andric 2190b57cec5SDimitry Andricdef VTX_READ_64_eg 2200b57cec5SDimitry Andric : VTX_READ_eg <"VTX_READ_64 $dst_gpr.XY, $src_gpr", 2210b57cec5SDimitry Andric (outs R600_Reg64:$dst_gpr)> { 2220b57cec5SDimitry Andric 2230b57cec5SDimitry Andric let MEGA_FETCH_COUNT = 8; 2240b57cec5SDimitry Andric let DST_SEL_X = 0; 2250b57cec5SDimitry Andric let DST_SEL_Y = 1; 2260b57cec5SDimitry Andric let DST_SEL_Z = 7; 2270b57cec5SDimitry Andric let DST_SEL_W = 7; 2280b57cec5SDimitry Andric let DATA_FORMAT = 0x1D; // COLOR_32_32 2290b57cec5SDimitry Andric} 2300b57cec5SDimitry Andric 2310b57cec5SDimitry Andricdef VTX_READ_128_eg 2320b57cec5SDimitry Andric : VTX_READ_eg <"VTX_READ_128 $dst_gpr.XYZW, $src_gpr", 2330b57cec5SDimitry Andric (outs R600_Reg128:$dst_gpr)> { 2340b57cec5SDimitry Andric 2350b57cec5SDimitry Andric let MEGA_FETCH_COUNT = 16; 2360b57cec5SDimitry Andric let DST_SEL_X = 0; 2370b57cec5SDimitry Andric let DST_SEL_Y = 1; 2380b57cec5SDimitry Andric let DST_SEL_Z = 2; 2390b57cec5SDimitry Andric let DST_SEL_W = 3; 2400b57cec5SDimitry Andric let DATA_FORMAT = 0x22; // COLOR_32_32_32_32 2410b57cec5SDimitry Andric 2420b57cec5SDimitry Andric // XXX: Need to force VTX_READ_128 instructions to write to the same register 2430b57cec5SDimitry Andric // that holds its buffer address to avoid potential hangs. We can't use 2440b57cec5SDimitry Andric // the same constraint as VTX_READ_32_eg, because the $src_gpr.ptr and $dst 2450b57cec5SDimitry Andric // registers are different sizes. 2460b57cec5SDimitry Andric} 2470b57cec5SDimitry Andric 2480b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 2490b57cec5SDimitry Andric// VTX Read from parameter memory space 2500b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 2510b57cec5SDimitry Andricdef : EGPat<(i32:$dst_gpr (vtx_id3_az_extloadi8 ADDRVTX_READ:$src_gpr)), 2520b57cec5SDimitry Andric (VTX_READ_8_eg MEMxi:$src_gpr, 3)>; 2530b57cec5SDimitry Andricdef : EGPat<(i32:$dst_gpr (vtx_id3_az_extloadi16 ADDRVTX_READ:$src_gpr)), 2540b57cec5SDimitry Andric (VTX_READ_16_eg MEMxi:$src_gpr, 3)>; 2550b57cec5SDimitry Andricdef : EGPat<(i32:$dst_gpr (vtx_id3_load ADDRVTX_READ:$src_gpr)), 2560b57cec5SDimitry Andric (VTX_READ_32_eg MEMxi:$src_gpr, 3)>; 2570b57cec5SDimitry Andricdef : EGPat<(v2i32:$dst_gpr (vtx_id3_load ADDRVTX_READ:$src_gpr)), 2580b57cec5SDimitry Andric (VTX_READ_64_eg MEMxi:$src_gpr, 3)>; 2590b57cec5SDimitry Andricdef : EGPat<(v4i32:$dst_gpr (vtx_id3_load ADDRVTX_READ:$src_gpr)), 2600b57cec5SDimitry Andric (VTX_READ_128_eg MEMxi:$src_gpr, 3)>; 2610b57cec5SDimitry Andric 2620b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 2630b57cec5SDimitry Andric// VTX Read from constant memory space 2640b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 2650b57cec5SDimitry Andricdef : EGPat<(i32:$dst_gpr (vtx_id2_az_extloadi8 ADDRVTX_READ:$src_gpr)), 2660b57cec5SDimitry Andric (VTX_READ_8_eg MEMxi:$src_gpr, 2)>; 2670b57cec5SDimitry Andricdef : EGPat<(i32:$dst_gpr (vtx_id2_az_extloadi16 ADDRVTX_READ:$src_gpr)), 2680b57cec5SDimitry Andric (VTX_READ_16_eg MEMxi:$src_gpr, 2)>; 2690b57cec5SDimitry Andricdef : EGPat<(i32:$dst_gpr (vtx_id2_load ADDRVTX_READ:$src_gpr)), 2700b57cec5SDimitry Andric (VTX_READ_32_eg MEMxi:$src_gpr, 2)>; 2710b57cec5SDimitry Andricdef : EGPat<(v2i32:$dst_gpr (vtx_id2_load ADDRVTX_READ:$src_gpr)), 2720b57cec5SDimitry Andric (VTX_READ_64_eg MEMxi:$src_gpr, 2)>; 2730b57cec5SDimitry Andricdef : EGPat<(v4i32:$dst_gpr (vtx_id2_load ADDRVTX_READ:$src_gpr)), 2740b57cec5SDimitry Andric (VTX_READ_128_eg MEMxi:$src_gpr, 2)>; 2750b57cec5SDimitry Andric 2760b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 2770b57cec5SDimitry Andric// VTX Read from global memory space 2780b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 2790b57cec5SDimitry Andricdef : EGPat<(i32:$dst_gpr (vtx_id1_az_extloadi8 ADDRVTX_READ:$src_gpr)), 2800b57cec5SDimitry Andric (VTX_READ_8_eg MEMxi:$src_gpr, 1)>; 2810b57cec5SDimitry Andricdef : EGPat<(i32:$dst_gpr (vtx_id1_az_extloadi16 ADDRVTX_READ:$src_gpr)), 2820b57cec5SDimitry Andric (VTX_READ_16_eg MEMxi:$src_gpr, 1)>; 2830b57cec5SDimitry Andricdef : EGPat<(i32:$dst_gpr (vtx_id1_load ADDRVTX_READ:$src_gpr)), 2840b57cec5SDimitry Andric (VTX_READ_32_eg MEMxi:$src_gpr, 1)>; 2850b57cec5SDimitry Andricdef : EGPat<(v2i32:$dst_gpr (vtx_id1_load ADDRVTX_READ:$src_gpr)), 2860b57cec5SDimitry Andric (VTX_READ_64_eg MEMxi:$src_gpr, 1)>; 2870b57cec5SDimitry Andricdef : EGPat<(v4i32:$dst_gpr (vtx_id1_load ADDRVTX_READ:$src_gpr)), 2880b57cec5SDimitry Andric (VTX_READ_128_eg MEMxi:$src_gpr, 1)>; 2890b57cec5SDimitry Andric 2900b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 2910b57cec5SDimitry Andric// Evergreen / Cayman Instructions 2920b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 2930b57cec5SDimitry Andric 2940b57cec5SDimitry Andriclet SubtargetPredicate = isEGorCayman in { 2950b57cec5SDimitry Andric 2960b57cec5SDimitry Andricmulticlass AtomicPat<Instruction inst_ret, Instruction inst_noret, 2970b57cec5SDimitry Andric SDPatternOperator node_ret, SDPatternOperator node_noret> { 2980b57cec5SDimitry Andric // FIXME: Add _RTN version. We need per WI scratch location to store the old value 2990b57cec5SDimitry Andric // EXTRACT_SUBREG here is dummy, we know the node has no uses 3000b57cec5SDimitry Andric def : EGOrCaymanPat<(i32 (node_noret i32:$ptr, i32:$data)), 3010b57cec5SDimitry Andric (EXTRACT_SUBREG (inst_noret 3020b57cec5SDimitry Andric (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)), $data, sub0), $ptr), sub1)>; 3030b57cec5SDimitry Andric} 3040b57cec5SDimitry Andricmulticlass AtomicIncDecPat<Instruction inst_ret, Instruction inst_noret, 3050b57cec5SDimitry Andric SDPatternOperator node_ret, SDPatternOperator node_noret, int C> { 3060b57cec5SDimitry Andric // FIXME: Add _RTN version. We need per WI scratch location to store the old value 3070b57cec5SDimitry Andric // EXTRACT_SUBREG here is dummy, we know the node has no uses 3080b57cec5SDimitry Andric def : EGOrCaymanPat<(i32 (node_noret i32:$ptr, C)), 3090b57cec5SDimitry Andric (EXTRACT_SUBREG (inst_noret 3100b57cec5SDimitry Andric (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)), (MOV_IMM_I32 -1), sub0), $ptr), sub1)>; 3110b57cec5SDimitry Andric} 3120b57cec5SDimitry Andric 3130b57cec5SDimitry Andric// CMPSWAP is pattern is special 3140b57cec5SDimitry Andric// EXTRACT_SUBREG here is dummy, we know the node has no uses 3150b57cec5SDimitry Andric// FIXME: Add _RTN version. We need per WI scratch location to store the old value 3160b57cec5SDimitry Andricdef : EGOrCaymanPat<(i32 (atomic_cmp_swap_global_noret i32:$ptr, i32:$cmp, i32:$data)), 3170b57cec5SDimitry Andric (EXTRACT_SUBREG (RAT_ATOMIC_CMPXCHG_INT_NORET 3180b57cec5SDimitry Andric (INSERT_SUBREG 3190b57cec5SDimitry Andric (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)), $cmp, sub3), 3200b57cec5SDimitry Andric $data, sub0), 3210b57cec5SDimitry Andric $ptr), sub1)>; 3220b57cec5SDimitry Andric 3230b57cec5SDimitry Andricdefm AtomicSwapPat : AtomicPat <RAT_ATOMIC_XCHG_INT_RTN, 3240b57cec5SDimitry Andric RAT_ATOMIC_XCHG_INT_NORET, 325*8bcb0991SDimitry Andric atomic_swap_global_ret_32, 326*8bcb0991SDimitry Andric atomic_swap_global_noret_32>; 3270b57cec5SDimitry Andricdefm AtomicAddPat : AtomicPat <RAT_ATOMIC_ADD_RTN, RAT_ATOMIC_ADD_NORET, 328*8bcb0991SDimitry Andric atomic_load_add_global_ret_32, atomic_load_add_global_noret_32>; 3290b57cec5SDimitry Andricdefm AtomicSubPat : AtomicPat <RAT_ATOMIC_SUB_RTN, RAT_ATOMIC_SUB_NORET, 330*8bcb0991SDimitry Andric atomic_load_sub_global_ret_32, atomic_load_sub_global_noret_32>; 3310b57cec5SDimitry Andricdefm AtomicMinPat : AtomicPat <RAT_ATOMIC_MIN_INT_RTN, 3320b57cec5SDimitry Andric RAT_ATOMIC_MIN_INT_NORET, 333*8bcb0991SDimitry Andric atomic_load_min_global_ret_32, atomic_load_min_global_noret_32>; 3340b57cec5SDimitry Andricdefm AtomicUMinPat : AtomicPat <RAT_ATOMIC_MIN_UINT_RTN, 3350b57cec5SDimitry Andric RAT_ATOMIC_MIN_UINT_NORET, 336*8bcb0991SDimitry Andric atomic_load_umin_global_ret_32, atomic_load_umin_global_noret_32>; 3370b57cec5SDimitry Andricdefm AtomicMaxPat : AtomicPat <RAT_ATOMIC_MAX_INT_RTN, 3380b57cec5SDimitry Andric RAT_ATOMIC_MAX_INT_NORET, 339*8bcb0991SDimitry Andric atomic_load_max_global_ret_32, atomic_load_max_global_noret_32>; 3400b57cec5SDimitry Andricdefm AtomicUMaxPat : AtomicPat <RAT_ATOMIC_MAX_UINT_RTN, 3410b57cec5SDimitry Andric RAT_ATOMIC_MAX_UINT_NORET, 342*8bcb0991SDimitry Andric atomic_load_umax_global_ret_32, atomic_load_umax_global_noret_32>; 3430b57cec5SDimitry Andricdefm AtomicAndPat : AtomicPat <RAT_ATOMIC_AND_RTN, RAT_ATOMIC_AND_NORET, 344*8bcb0991SDimitry Andric atomic_load_and_global_ret_32, atomic_load_and_global_noret_32>; 3450b57cec5SDimitry Andricdefm AtomicOrPat : AtomicPat <RAT_ATOMIC_OR_RTN, RAT_ATOMIC_OR_NORET, 346*8bcb0991SDimitry Andric atomic_load_or_global_ret_32, atomic_load_or_global_noret_32>; 3470b57cec5SDimitry Andricdefm AtomicXorPat : AtomicPat <RAT_ATOMIC_XOR_RTN, RAT_ATOMIC_XOR_NORET, 348*8bcb0991SDimitry Andric atomic_load_xor_global_ret_32, atomic_load_xor_global_noret_32>; 3490b57cec5SDimitry Andricdefm AtomicIncAddPat : AtomicIncDecPat <RAT_ATOMIC_INC_UINT_RTN, 3500b57cec5SDimitry Andric RAT_ATOMIC_INC_UINT_NORET, 351*8bcb0991SDimitry Andric atomic_load_add_global_ret_32, 352*8bcb0991SDimitry Andric atomic_load_add_global_noret_32, 1>; 3530b57cec5SDimitry Andricdefm AtomicIncSubPat : AtomicIncDecPat <RAT_ATOMIC_INC_UINT_RTN, 3540b57cec5SDimitry Andric RAT_ATOMIC_INC_UINT_NORET, 355*8bcb0991SDimitry Andric atomic_load_sub_global_ret_32, 356*8bcb0991SDimitry Andric atomic_load_sub_global_noret_32, -1>; 3570b57cec5SDimitry Andricdefm AtomicDecAddPat : AtomicIncDecPat <RAT_ATOMIC_DEC_UINT_RTN, 3580b57cec5SDimitry Andric RAT_ATOMIC_DEC_UINT_NORET, 359*8bcb0991SDimitry Andric atomic_load_add_global_ret_32, 360*8bcb0991SDimitry Andric atomic_load_add_global_noret_32, -1>; 3610b57cec5SDimitry Andricdefm AtomicDecSubPat : AtomicIncDecPat <RAT_ATOMIC_DEC_UINT_RTN, 3620b57cec5SDimitry Andric RAT_ATOMIC_DEC_UINT_NORET, 363*8bcb0991SDimitry Andric atomic_load_sub_global_ret_32, 364*8bcb0991SDimitry Andric atomic_load_sub_global_noret_32, 1>; 3650b57cec5SDimitry Andric 3660b57cec5SDimitry Andric// Should be predicated on FeatureFP64 3670b57cec5SDimitry Andric// def FMA_64 : R600_3OP < 3680b57cec5SDimitry Andric// 0xA, "FMA_64", 3690b57cec5SDimitry Andric// [(set f64:$dst, (fma f64:$src0, f64:$src1, f64:$src2))] 3700b57cec5SDimitry Andric// >; 3710b57cec5SDimitry Andric 3720b57cec5SDimitry Andric// BFE_UINT - bit_extract, an optimization for mask and shift 3730b57cec5SDimitry Andric// Src0 = Input 3740b57cec5SDimitry Andric// Src1 = Offset 3750b57cec5SDimitry Andric// Src2 = Width 3760b57cec5SDimitry Andric// 3770b57cec5SDimitry Andric// bit_extract = (Input << (32 - Offset - Width)) >> (32 - Width) 3780b57cec5SDimitry Andric// 3790b57cec5SDimitry Andric// Example Usage: 3800b57cec5SDimitry Andric// (Offset, Width) 3810b57cec5SDimitry Andric// 3820b57cec5SDimitry Andric// (0, 8) = (Input << 24) >> 24 = (Input & 0xff) >> 0 3830b57cec5SDimitry Andric// (8, 8) = (Input << 16) >> 24 = (Input & 0xffff) >> 8 3840b57cec5SDimitry Andric// (16, 8) = (Input << 8) >> 24 = (Input & 0xffffff) >> 16 3850b57cec5SDimitry Andric// (24, 8) = (Input << 0) >> 24 = (Input & 0xffffffff) >> 24 3860b57cec5SDimitry Andricdef BFE_UINT_eg : R600_3OP <0x4, "BFE_UINT", 3870b57cec5SDimitry Andric [(set i32:$dst, (AMDGPUbfe_u32 i32:$src0, i32:$src1, i32:$src2))], 3880b57cec5SDimitry Andric VecALU 3890b57cec5SDimitry Andric>; 3900b57cec5SDimitry Andric 3910b57cec5SDimitry Andricdef BFE_INT_eg : R600_3OP <0x5, "BFE_INT", 3920b57cec5SDimitry Andric [(set i32:$dst, (AMDGPUbfe_i32 i32:$src0, i32:$src1, i32:$src2))], 3930b57cec5SDimitry Andric VecALU 3940b57cec5SDimitry Andric>; 3950b57cec5SDimitry Andric 3960b57cec5SDimitry Andricdefm : BFEPattern <BFE_UINT_eg, BFE_INT_eg, MOV_IMM_I32>; 3970b57cec5SDimitry Andric 3980b57cec5SDimitry Andricdef BFI_INT_eg : R600_3OP <0x06, "BFI_INT", 3990b57cec5SDimitry Andric [(set i32:$dst, (AMDGPUbfi i32:$src0, i32:$src1, i32:$src2))], 4000b57cec5SDimitry Andric VecALU 4010b57cec5SDimitry Andric>; 4020b57cec5SDimitry Andric 4030b57cec5SDimitry Andricdef : EGOrCaymanPat<(i32 (sext_inreg i32:$src, i1)), 4040b57cec5SDimitry Andric (BFE_INT_eg i32:$src, (i32 ZERO), (i32 ONE_INT))>; 4050b57cec5SDimitry Andricdef : EGOrCaymanPat<(i32 (sext_inreg i32:$src, i8)), 4060b57cec5SDimitry Andric (BFE_INT_eg i32:$src, (i32 ZERO), (MOV_IMM_I32 8))>; 4070b57cec5SDimitry Andricdef : EGOrCaymanPat<(i32 (sext_inreg i32:$src, i16)), 4080b57cec5SDimitry Andric (BFE_INT_eg i32:$src, (i32 ZERO), (MOV_IMM_I32 16))>; 4090b57cec5SDimitry Andric 4100b57cec5SDimitry Andricdefm : BFIPatterns <BFI_INT_eg, MOV_IMM_I32, R600_Reg64>; 4110b57cec5SDimitry Andric 4120b57cec5SDimitry Andricdef BFM_INT_eg : R600_2OP <0xA0, "BFM_INT", 4130b57cec5SDimitry Andric [(set i32:$dst, (AMDGPUbfm i32:$src0, i32:$src1))], 4140b57cec5SDimitry Andric VecALU 4150b57cec5SDimitry Andric>; 4160b57cec5SDimitry Andric 4170b57cec5SDimitry Andricdef MULADD_UINT24_eg : R600_3OP <0x10, "MULADD_UINT24", 4180b57cec5SDimitry Andric [(set i32:$dst, (AMDGPUmad_u24 i32:$src0, i32:$src1, i32:$src2))], VecALU 4190b57cec5SDimitry Andric>; 4200b57cec5SDimitry Andric 4210b57cec5SDimitry Andricdef : UMad24Pat<MULADD_UINT24_eg>; 4220b57cec5SDimitry Andric 4230b57cec5SDimitry Andricdef BIT_ALIGN_INT_eg : R600_3OP <0xC, "BIT_ALIGN_INT", [], VecALU>; 4240b57cec5SDimitry Andricdef : ROTRPattern <BIT_ALIGN_INT_eg>; 4250b57cec5SDimitry Andricdef MULADD_eg : MULADD_Common<0x14>; 4260b57cec5SDimitry Andricdef MULADD_IEEE_eg : MULADD_IEEE_Common<0x18>; 4270b57cec5SDimitry Andricdef FMA_eg : FMA_Common<0x7>; 4280b57cec5SDimitry Andricdef ASHR_eg : ASHR_Common<0x15>; 4290b57cec5SDimitry Andricdef LSHR_eg : LSHR_Common<0x16>; 4300b57cec5SDimitry Andricdef LSHL_eg : LSHL_Common<0x17>; 4310b57cec5SDimitry Andricdef CNDE_eg : CNDE_Common<0x19>; 4320b57cec5SDimitry Andricdef CNDGT_eg : CNDGT_Common<0x1A>; 4330b57cec5SDimitry Andricdef CNDGE_eg : CNDGE_Common<0x1B>; 4340b57cec5SDimitry Andricdef MUL_LIT_eg : MUL_LIT_Common<0x1F>; 4350b57cec5SDimitry Andricdef LOG_CLAMPED_eg : LOG_CLAMPED_Common<0x82>; 4360b57cec5SDimitry Andricdef MUL_UINT24_eg : R600_2OP <0xB5, "MUL_UINT24", 4370b57cec5SDimitry Andric [(set i32:$dst, (AMDGPUmul_u24 i32:$src0, i32:$src1))], VecALU 4380b57cec5SDimitry Andric>; 4390b57cec5SDimitry Andricdef DOT4_eg : DOT4_Common<0xBE>; 4400b57cec5SDimitry Andricdefm CUBE_eg : CUBE_Common<0xC0>; 4410b57cec5SDimitry Andric 4420b57cec5SDimitry Andric 4430b57cec5SDimitry Andricdef ADDC_UINT : R600_2OP_Helper <0x52, "ADDC_UINT", AMDGPUcarry>; 4440b57cec5SDimitry Andricdef SUBB_UINT : R600_2OP_Helper <0x53, "SUBB_UINT", AMDGPUborrow>; 4450b57cec5SDimitry Andric 4460b57cec5SDimitry Andricdef FLT32_TO_FLT16 : R600_1OP_Helper <0xA2, "FLT32_TO_FLT16", AMDGPUfp_to_f16, VecALU>; 4470b57cec5SDimitry Andricdef FLT16_TO_FLT32 : R600_1OP_Helper <0xA3, "FLT16_TO_FLT32", f16_to_fp, VecALU>; 4480b57cec5SDimitry Andricdef BCNT_INT : R600_1OP_Helper <0xAA, "BCNT_INT", ctpop, VecALU>; 4490b57cec5SDimitry Andricdef FFBH_UINT : R600_1OP_Helper <0xAB, "FFBH_UINT", AMDGPUffbh_u32, VecALU>; 4500b57cec5SDimitry Andricdef FFBL_INT : R600_1OP_Helper <0xAC, "FFBL_INT", AMDGPUffbl_b32, VecALU>; 4510b57cec5SDimitry Andric 4520b57cec5SDimitry Andriclet hasSideEffects = 1 in { 4530b57cec5SDimitry Andric def MOVA_INT_eg : R600_1OP <0xCC, "MOVA_INT", [], VecALU>; 4540b57cec5SDimitry Andric} 4550b57cec5SDimitry Andric 4560b57cec5SDimitry Andricdef FLT_TO_INT_eg : FLT_TO_INT_Common<0x50> { 4570b57cec5SDimitry Andric let Pattern = []; 4580b57cec5SDimitry Andric let Itinerary = AnyALU; 4590b57cec5SDimitry Andric} 4600b57cec5SDimitry Andric 4610b57cec5SDimitry Andricdef INT_TO_FLT_eg : INT_TO_FLT_Common<0x9B>; 4620b57cec5SDimitry Andric 4630b57cec5SDimitry Andricdef FLT_TO_UINT_eg : FLT_TO_UINT_Common<0x9A> { 4640b57cec5SDimitry Andric let Pattern = []; 4650b57cec5SDimitry Andric} 4660b57cec5SDimitry Andric 4670b57cec5SDimitry Andricdef UINT_TO_FLT_eg : UINT_TO_FLT_Common<0x9C>; 4680b57cec5SDimitry Andric 4690b57cec5SDimitry Andricdef GROUP_BARRIER : InstR600 < 4700b57cec5SDimitry Andric (outs), (ins), " GROUP_BARRIER", [(int_r600_group_barrier)], AnyALU>, 4710b57cec5SDimitry Andric R600ALU_Word0, 4720b57cec5SDimitry Andric R600ALU_Word1_OP2 <0x54> { 4730b57cec5SDimitry Andric 4740b57cec5SDimitry Andric let dst = 0; 4750b57cec5SDimitry Andric let dst_rel = 0; 4760b57cec5SDimitry Andric let src0 = 0; 4770b57cec5SDimitry Andric let src0_rel = 0; 4780b57cec5SDimitry Andric let src0_neg = 0; 4790b57cec5SDimitry Andric let src0_abs = 0; 4800b57cec5SDimitry Andric let src1 = 0; 4810b57cec5SDimitry Andric let src1_rel = 0; 4820b57cec5SDimitry Andric let src1_neg = 0; 4830b57cec5SDimitry Andric let src1_abs = 0; 4840b57cec5SDimitry Andric let write = 0; 4850b57cec5SDimitry Andric let omod = 0; 4860b57cec5SDimitry Andric let clamp = 0; 4870b57cec5SDimitry Andric let last = 1; 4880b57cec5SDimitry Andric let bank_swizzle = 0; 4890b57cec5SDimitry Andric let pred_sel = 0; 4900b57cec5SDimitry Andric let update_exec_mask = 0; 4910b57cec5SDimitry Andric let update_pred = 0; 4920b57cec5SDimitry Andric 4930b57cec5SDimitry Andric let Inst{31-0} = Word0; 4940b57cec5SDimitry Andric let Inst{63-32} = Word1; 4950b57cec5SDimitry Andric 4960b57cec5SDimitry Andric let ALUInst = 1; 4970b57cec5SDimitry Andric} 4980b57cec5SDimitry Andric 4990b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 5000b57cec5SDimitry Andric// LDS Instructions 5010b57cec5SDimitry Andric//===----------------------------------------------------------------------===// 5020b57cec5SDimitry Andricclass R600_LDS <bits<6> op, dag outs, dag ins, string asm, 5030b57cec5SDimitry Andric list<dag> pattern = []> : 5040b57cec5SDimitry Andric 5050b57cec5SDimitry Andric InstR600 <outs, ins, asm, pattern, XALU>, 5060b57cec5SDimitry Andric R600_ALU_LDS_Word0, 5070b57cec5SDimitry Andric R600LDS_Word1 { 5080b57cec5SDimitry Andric 5090b57cec5SDimitry Andric bits<6> offset = 0; 5100b57cec5SDimitry Andric let lds_op = op; 5110b57cec5SDimitry Andric 5120b57cec5SDimitry Andric let Word1{27} = offset{0}; 5130b57cec5SDimitry Andric let Word1{12} = offset{1}; 5140b57cec5SDimitry Andric let Word1{28} = offset{2}; 5150b57cec5SDimitry Andric let Word1{31} = offset{3}; 5160b57cec5SDimitry Andric let Word0{12} = offset{4}; 5170b57cec5SDimitry Andric let Word0{25} = offset{5}; 5180b57cec5SDimitry Andric 5190b57cec5SDimitry Andric 5200b57cec5SDimitry Andric let Inst{31-0} = Word0; 5210b57cec5SDimitry Andric let Inst{63-32} = Word1; 5220b57cec5SDimitry Andric 5230b57cec5SDimitry Andric let ALUInst = 1; 5240b57cec5SDimitry Andric let HasNativeOperands = 1; 5250b57cec5SDimitry Andric let UseNamedOperandTable = 1; 5260b57cec5SDimitry Andric} 5270b57cec5SDimitry Andric 5280b57cec5SDimitry Andricclass R600_LDS_1A <bits<6> lds_op, string name, list<dag> pattern> : R600_LDS < 5290b57cec5SDimitry Andric lds_op, 5300b57cec5SDimitry Andric (outs R600_Reg32:$dst), 5310b57cec5SDimitry Andric (ins R600_Reg32:$src0, REL:$src0_rel, SEL:$src0_sel, 5320b57cec5SDimitry Andric LAST:$last, R600_Pred:$pred_sel, 5330b57cec5SDimitry Andric BANK_SWIZZLE:$bank_swizzle), 5340b57cec5SDimitry Andric " "#name#" $last OQAP, $src0$src0_rel $pred_sel", 5350b57cec5SDimitry Andric pattern 5360b57cec5SDimitry Andric > { 5370b57cec5SDimitry Andric 5380b57cec5SDimitry Andric let src1 = 0; 5390b57cec5SDimitry Andric let src1_rel = 0; 5400b57cec5SDimitry Andric let src2 = 0; 5410b57cec5SDimitry Andric let src2_rel = 0; 5420b57cec5SDimitry Andric 5430b57cec5SDimitry Andric let usesCustomInserter = 1; 5440b57cec5SDimitry Andric let LDS_1A = 1; 5450b57cec5SDimitry Andric let DisableEncoding = "$dst"; 5460b57cec5SDimitry Andric} 5470b57cec5SDimitry Andric 5480b57cec5SDimitry Andricclass R600_LDS_1A1D <bits<6> lds_op, dag outs, string name, list<dag> pattern, 5490b57cec5SDimitry Andric string dst =""> : 5500b57cec5SDimitry Andric R600_LDS < 5510b57cec5SDimitry Andric lds_op, outs, 5520b57cec5SDimitry Andric (ins R600_Reg32:$src0, REL:$src0_rel, SEL:$src0_sel, 5530b57cec5SDimitry Andric R600_Reg32:$src1, REL:$src1_rel, SEL:$src1_sel, 5540b57cec5SDimitry Andric LAST:$last, R600_Pred:$pred_sel, 5550b57cec5SDimitry Andric BANK_SWIZZLE:$bank_swizzle), 5560b57cec5SDimitry Andric " "#name#" $last "#dst#"$src0$src0_rel, $src1$src1_rel, $pred_sel", 5570b57cec5SDimitry Andric pattern 5580b57cec5SDimitry Andric > { 5590b57cec5SDimitry Andric 5600b57cec5SDimitry Andric field string BaseOp; 5610b57cec5SDimitry Andric 5620b57cec5SDimitry Andric let src2 = 0; 5630b57cec5SDimitry Andric let src2_rel = 0; 5640b57cec5SDimitry Andric let LDS_1A1D = 1; 5650b57cec5SDimitry Andric} 5660b57cec5SDimitry Andric 5670b57cec5SDimitry Andricclass R600_LDS_1A1D_NORET <bits<6> lds_op, string name, list<dag> pattern> : 5680b57cec5SDimitry Andric R600_LDS_1A1D <lds_op, (outs), name, pattern> { 5690b57cec5SDimitry Andric let BaseOp = name; 5700b57cec5SDimitry Andric} 5710b57cec5SDimitry Andric 5720b57cec5SDimitry Andricclass R600_LDS_1A1D_RET <bits<6> lds_op, string name, list<dag> pattern> : 5730b57cec5SDimitry Andric R600_LDS_1A1D <lds_op, (outs R600_Reg32:$dst), name##"_RET", pattern, "OQAP, "> { 5740b57cec5SDimitry Andric 5750b57cec5SDimitry Andric let BaseOp = name; 5760b57cec5SDimitry Andric let usesCustomInserter = 1; 5770b57cec5SDimitry Andric let DisableEncoding = "$dst"; 5780b57cec5SDimitry Andric} 5790b57cec5SDimitry Andric 5800b57cec5SDimitry Andricclass R600_LDS_1A2D <bits<6> lds_op, dag outs, string name, list<dag> pattern, 5810b57cec5SDimitry Andric string dst =""> : 5820b57cec5SDimitry Andric R600_LDS < 5830b57cec5SDimitry Andric lds_op, outs, 5840b57cec5SDimitry Andric (ins R600_Reg32:$src0, REL:$src0_rel, SEL:$src0_sel, 5850b57cec5SDimitry Andric R600_Reg32:$src1, REL:$src1_rel, SEL:$src1_sel, 5860b57cec5SDimitry Andric R600_Reg32:$src2, REL:$src2_rel, SEL:$src2_sel, 5870b57cec5SDimitry Andric LAST:$last, R600_Pred:$pred_sel, BANK_SWIZZLE:$bank_swizzle), 5880b57cec5SDimitry Andric " "#name# "$last "#dst#"$src0$src0_rel, $src1$src1_rel, $src2$src2_rel, $pred_sel", 5890b57cec5SDimitry Andric pattern> { 5900b57cec5SDimitry Andric 5910b57cec5SDimitry Andric field string BaseOp; 5920b57cec5SDimitry Andric 5930b57cec5SDimitry Andric let LDS_1A1D = 0; 5940b57cec5SDimitry Andric let LDS_1A2D = 1; 5950b57cec5SDimitry Andric} 5960b57cec5SDimitry Andric 5970b57cec5SDimitry Andricclass R600_LDS_1A2D_NORET <bits<6> lds_op, string name, list<dag> pattern> : 5980b57cec5SDimitry Andric R600_LDS_1A2D <lds_op, (outs), name, pattern> { 5990b57cec5SDimitry Andric let BaseOp = name; 6000b57cec5SDimitry Andric} 6010b57cec5SDimitry Andric 6020b57cec5SDimitry Andricclass R600_LDS_1A2D_RET <bits<6> lds_op, string name, list<dag> pattern> : 6030b57cec5SDimitry Andric R600_LDS_1A2D <lds_op, (outs R600_Reg32:$dst), name, pattern> { 6040b57cec5SDimitry Andric 6050b57cec5SDimitry Andric let BaseOp = name; 6060b57cec5SDimitry Andric let usesCustomInserter = 1; 6070b57cec5SDimitry Andric let DisableEncoding = "$dst"; 6080b57cec5SDimitry Andric} 6090b57cec5SDimitry Andric 6100b57cec5SDimitry Andricdef LDS_ADD : R600_LDS_1A1D_NORET <0x0, "LDS_ADD", [] >; 6110b57cec5SDimitry Andricdef LDS_SUB : R600_LDS_1A1D_NORET <0x1, "LDS_SUB", [] >; 6120b57cec5SDimitry Andricdef LDS_AND : R600_LDS_1A1D_NORET <0x9, "LDS_AND", [] >; 6130b57cec5SDimitry Andricdef LDS_OR : R600_LDS_1A1D_NORET <0xa, "LDS_OR", [] >; 6140b57cec5SDimitry Andricdef LDS_XOR : R600_LDS_1A1D_NORET <0xb, "LDS_XOR", [] >; 6150b57cec5SDimitry Andricdef LDS_WRXCHG: R600_LDS_1A1D_NORET <0xd, "LDS_WRXCHG", [] >; 6160b57cec5SDimitry Andricdef LDS_CMPST: R600_LDS_1A2D_NORET <0x10, "LDS_CMPST", [] >; 6170b57cec5SDimitry Andricdef LDS_MIN_INT : R600_LDS_1A1D_NORET <0x5, "LDS_MIN_INT", [] >; 6180b57cec5SDimitry Andricdef LDS_MAX_INT : R600_LDS_1A1D_NORET <0x6, "LDS_MAX_INT", [] >; 6190b57cec5SDimitry Andricdef LDS_MIN_UINT : R600_LDS_1A1D_NORET <0x7, "LDS_MIN_UINT", [] >; 6200b57cec5SDimitry Andricdef LDS_MAX_UINT : R600_LDS_1A1D_NORET <0x8, "LDS_MAX_UINT", [] >; 6210b57cec5SDimitry Andricdef LDS_WRITE : R600_LDS_1A1D_NORET <0xD, "LDS_WRITE", 6220b57cec5SDimitry Andric [(store_local (i32 R600_Reg32:$src1), R600_Reg32:$src0)] 6230b57cec5SDimitry Andric>; 6240b57cec5SDimitry Andricdef LDS_BYTE_WRITE : R600_LDS_1A1D_NORET<0x12, "LDS_BYTE_WRITE", 6250b57cec5SDimitry Andric [(truncstorei8_local i32:$src1, i32:$src0)] 6260b57cec5SDimitry Andric>; 6270b57cec5SDimitry Andricdef LDS_SHORT_WRITE : R600_LDS_1A1D_NORET<0x13, "LDS_SHORT_WRITE", 6280b57cec5SDimitry Andric [(truncstorei16_local i32:$src1, i32:$src0)] 6290b57cec5SDimitry Andric>; 6300b57cec5SDimitry Andricdef LDS_ADD_RET : R600_LDS_1A1D_RET <0x20, "LDS_ADD", 631*8bcb0991SDimitry Andric [(set i32:$dst, (atomic_load_add_local_32 i32:$src0, i32:$src1))] 6320b57cec5SDimitry Andric>; 6330b57cec5SDimitry Andricdef LDS_SUB_RET : R600_LDS_1A1D_RET <0x21, "LDS_SUB", 634*8bcb0991SDimitry Andric [(set i32:$dst, (atomic_load_sub_local_32 i32:$src0, i32:$src1))] 6350b57cec5SDimitry Andric>; 6360b57cec5SDimitry Andricdef LDS_AND_RET : R600_LDS_1A1D_RET <0x29, "LDS_AND", 637*8bcb0991SDimitry Andric [(set i32:$dst, (atomic_load_and_local_32 i32:$src0, i32:$src1))] 6380b57cec5SDimitry Andric>; 6390b57cec5SDimitry Andricdef LDS_OR_RET : R600_LDS_1A1D_RET <0x2a, "LDS_OR", 640*8bcb0991SDimitry Andric [(set i32:$dst, (atomic_load_or_local_32 i32:$src0, i32:$src1))] 6410b57cec5SDimitry Andric>; 6420b57cec5SDimitry Andricdef LDS_XOR_RET : R600_LDS_1A1D_RET <0x2b, "LDS_XOR", 643*8bcb0991SDimitry Andric [(set i32:$dst, (atomic_load_xor_local_32 i32:$src0, i32:$src1))] 6440b57cec5SDimitry Andric>; 6450b57cec5SDimitry Andricdef LDS_MIN_INT_RET : R600_LDS_1A1D_RET <0x25, "LDS_MIN_INT", 646*8bcb0991SDimitry Andric [(set i32:$dst, (atomic_load_min_local_32 i32:$src0, i32:$src1))] 6470b57cec5SDimitry Andric>; 6480b57cec5SDimitry Andricdef LDS_MAX_INT_RET : R600_LDS_1A1D_RET <0x26, "LDS_MAX_INT", 649*8bcb0991SDimitry Andric [(set i32:$dst, (atomic_load_max_local_32 i32:$src0, i32:$src1))] 6500b57cec5SDimitry Andric>; 6510b57cec5SDimitry Andricdef LDS_MIN_UINT_RET : R600_LDS_1A1D_RET <0x27, "LDS_MIN_UINT", 652*8bcb0991SDimitry Andric [(set i32:$dst, (atomic_load_umin_local_32 i32:$src0, i32:$src1))] 6530b57cec5SDimitry Andric>; 6540b57cec5SDimitry Andricdef LDS_MAX_UINT_RET : R600_LDS_1A1D_RET <0x28, "LDS_MAX_UINT", 655*8bcb0991SDimitry Andric [(set i32:$dst, (atomic_load_umax_local_32 i32:$src0, i32:$src1))] 6560b57cec5SDimitry Andric>; 6570b57cec5SDimitry Andricdef LDS_WRXCHG_RET : R600_LDS_1A1D_RET <0x2d, "LDS_WRXCHG", 658*8bcb0991SDimitry Andric [(set i32:$dst, (atomic_swap_local_32 i32:$src0, i32:$src1))] 6590b57cec5SDimitry Andric>; 6600b57cec5SDimitry Andricdef LDS_CMPST_RET : R600_LDS_1A2D_RET <0x30, "LDS_CMPST", 661*8bcb0991SDimitry Andric [(set i32:$dst, (atomic_cmp_swap_local_32 i32:$src0, i32:$src1, i32:$src2))] 6620b57cec5SDimitry Andric>; 6630b57cec5SDimitry Andricdef LDS_READ_RET : R600_LDS_1A <0x32, "LDS_READ_RET", 6640b57cec5SDimitry Andric [(set (i32 R600_Reg32:$dst), (load_local R600_Reg32:$src0))] 6650b57cec5SDimitry Andric>; 6660b57cec5SDimitry Andricdef LDS_BYTE_READ_RET : R600_LDS_1A <0x36, "LDS_BYTE_READ_RET", 6670b57cec5SDimitry Andric [(set i32:$dst, (sextloadi8_local i32:$src0))] 6680b57cec5SDimitry Andric>; 6690b57cec5SDimitry Andricdef LDS_UBYTE_READ_RET : R600_LDS_1A <0x37, "LDS_UBYTE_READ_RET", 6700b57cec5SDimitry Andric [(set i32:$dst, (az_extloadi8_local i32:$src0))] 6710b57cec5SDimitry Andric>; 6720b57cec5SDimitry Andricdef LDS_SHORT_READ_RET : R600_LDS_1A <0x38, "LDS_SHORT_READ_RET", 6730b57cec5SDimitry Andric [(set i32:$dst, (sextloadi16_local i32:$src0))] 6740b57cec5SDimitry Andric>; 6750b57cec5SDimitry Andricdef LDS_USHORT_READ_RET : R600_LDS_1A <0x39, "LDS_USHORT_READ_RET", 6760b57cec5SDimitry Andric [(set i32:$dst, (az_extloadi16_local i32:$src0))] 6770b57cec5SDimitry Andric>; 6780b57cec5SDimitry Andric 6790b57cec5SDimitry Andric// TRUNC is used for the FLT_TO_INT instructions to work around a 6800b57cec5SDimitry Andric// perceived problem where the rounding modes are applied differently 6810b57cec5SDimitry Andric// depending on the instruction and the slot they are in. 6820b57cec5SDimitry Andric// See: 6830b57cec5SDimitry Andric// https://bugs.freedesktop.org/show_bug.cgi?id=50232 6840b57cec5SDimitry Andric// Mesa commit: a1a0974401c467cb86ef818f22df67c21774a38c 6850b57cec5SDimitry Andric// 6860b57cec5SDimitry Andric// XXX: Lowering SELECT_CC will sometimes generate fp_to_[su]int nodes, 6870b57cec5SDimitry Andric// which do not need to be truncated since the fp values are 0.0f or 1.0f. 6880b57cec5SDimitry Andric// We should look into handling these cases separately. 6890b57cec5SDimitry Andricdef : EGOrCaymanPat<(fp_to_sint f32:$src0), (FLT_TO_INT_eg (TRUNC $src0))>; 6900b57cec5SDimitry Andric 6910b57cec5SDimitry Andricdef : EGOrCaymanPat<(fp_to_uint f32:$src0), (FLT_TO_UINT_eg (TRUNC $src0))>; 6920b57cec5SDimitry Andric 6930b57cec5SDimitry Andric// SHA-256 Patterns 6940b57cec5SDimitry Andricdefm : SHA256MaPattern <BFI_INT_eg, XOR_INT, R600_Reg64>; 6950b57cec5SDimitry Andric 6960b57cec5SDimitry Andricdef EG_ExportSwz : ExportSwzInst { 6970b57cec5SDimitry Andric let Word1{19-16} = 0; // BURST_COUNT 6980b57cec5SDimitry Andric let Word1{20} = 0; // VALID_PIXEL_MODE 6990b57cec5SDimitry Andric let Word1{21} = eop; 7000b57cec5SDimitry Andric let Word1{29-22} = inst; 7010b57cec5SDimitry Andric let Word1{30} = 0; // MARK 7020b57cec5SDimitry Andric let Word1{31} = 1; // BARRIER 7030b57cec5SDimitry Andric} 7040b57cec5SDimitry Andricdefm : ExportPattern<EG_ExportSwz, 83>; 7050b57cec5SDimitry Andric 7060b57cec5SDimitry Andricdef EG_ExportBuf : ExportBufInst { 7070b57cec5SDimitry Andric let Word1{19-16} = 0; // BURST_COUNT 7080b57cec5SDimitry Andric let Word1{20} = 0; // VALID_PIXEL_MODE 7090b57cec5SDimitry Andric let Word1{21} = eop; 7100b57cec5SDimitry Andric let Word1{29-22} = inst; 7110b57cec5SDimitry Andric let Word1{30} = 0; // MARK 7120b57cec5SDimitry Andric let Word1{31} = 1; // BARRIER 7130b57cec5SDimitry Andric} 7140b57cec5SDimitry Andricdefm : SteamOutputExportPattern<EG_ExportBuf, 0x40, 0x41, 0x42, 0x43>; 7150b57cec5SDimitry Andric 7160b57cec5SDimitry Andricdef CF_TC_EG : CF_CLAUSE_EG<1, (ins i32imm:$ADDR, i32imm:$COUNT), 7170b57cec5SDimitry Andric "TEX $COUNT @$ADDR"> { 7180b57cec5SDimitry Andric let POP_COUNT = 0; 7190b57cec5SDimitry Andric} 7200b57cec5SDimitry Andricdef CF_VC_EG : CF_CLAUSE_EG<2, (ins i32imm:$ADDR, i32imm:$COUNT), 7210b57cec5SDimitry Andric "VTX $COUNT @$ADDR"> { 7220b57cec5SDimitry Andric let POP_COUNT = 0; 7230b57cec5SDimitry Andric} 7240b57cec5SDimitry Andricdef WHILE_LOOP_EG : CF_CLAUSE_EG<6, (ins i32imm:$ADDR), 7250b57cec5SDimitry Andric "LOOP_START_DX10 @$ADDR"> { 7260b57cec5SDimitry Andric let POP_COUNT = 0; 7270b57cec5SDimitry Andric let COUNT = 0; 7280b57cec5SDimitry Andric} 7290b57cec5SDimitry Andricdef END_LOOP_EG : CF_CLAUSE_EG<5, (ins i32imm:$ADDR), "END_LOOP @$ADDR"> { 7300b57cec5SDimitry Andric let POP_COUNT = 0; 7310b57cec5SDimitry Andric let COUNT = 0; 7320b57cec5SDimitry Andric} 7330b57cec5SDimitry Andricdef LOOP_BREAK_EG : CF_CLAUSE_EG<9, (ins i32imm:$ADDR), 7340b57cec5SDimitry Andric "LOOP_BREAK @$ADDR"> { 7350b57cec5SDimitry Andric let POP_COUNT = 0; 7360b57cec5SDimitry Andric let COUNT = 0; 7370b57cec5SDimitry Andric} 7380b57cec5SDimitry Andricdef CF_CONTINUE_EG : CF_CLAUSE_EG<8, (ins i32imm:$ADDR), 7390b57cec5SDimitry Andric "CONTINUE @$ADDR"> { 7400b57cec5SDimitry Andric let POP_COUNT = 0; 7410b57cec5SDimitry Andric let COUNT = 0; 7420b57cec5SDimitry Andric} 7430b57cec5SDimitry Andricdef CF_JUMP_EG : CF_CLAUSE_EG<10, (ins i32imm:$ADDR, i32imm:$POP_COUNT), 7440b57cec5SDimitry Andric "JUMP @$ADDR POP:$POP_COUNT"> { 7450b57cec5SDimitry Andric let COUNT = 0; 7460b57cec5SDimitry Andric} 7470b57cec5SDimitry Andricdef CF_PUSH_EG : CF_CLAUSE_EG<11, (ins i32imm:$ADDR, i32imm:$POP_COUNT), 7480b57cec5SDimitry Andric "PUSH @$ADDR POP:$POP_COUNT"> { 7490b57cec5SDimitry Andric let COUNT = 0; 7500b57cec5SDimitry Andric} 7510b57cec5SDimitry Andricdef CF_ELSE_EG : CF_CLAUSE_EG<13, (ins i32imm:$ADDR, i32imm:$POP_COUNT), 7520b57cec5SDimitry Andric "ELSE @$ADDR POP:$POP_COUNT"> { 7530b57cec5SDimitry Andric let COUNT = 0; 7540b57cec5SDimitry Andric} 7550b57cec5SDimitry Andricdef CF_CALL_FS_EG : CF_CLAUSE_EG<19, (ins), "CALL_FS"> { 7560b57cec5SDimitry Andric let ADDR = 0; 7570b57cec5SDimitry Andric let COUNT = 0; 7580b57cec5SDimitry Andric let POP_COUNT = 0; 7590b57cec5SDimitry Andric} 7600b57cec5SDimitry Andricdef POP_EG : CF_CLAUSE_EG<14, (ins i32imm:$ADDR, i32imm:$POP_COUNT), 7610b57cec5SDimitry Andric "POP @$ADDR POP:$POP_COUNT"> { 7620b57cec5SDimitry Andric let COUNT = 0; 7630b57cec5SDimitry Andric} 7640b57cec5SDimitry Andricdef CF_END_EG : CF_CLAUSE_EG<0, (ins), "CF_END"> { 7650b57cec5SDimitry Andric let COUNT = 0; 7660b57cec5SDimitry Andric let POP_COUNT = 0; 7670b57cec5SDimitry Andric let ADDR = 0; 7680b57cec5SDimitry Andric let END_OF_PROGRAM = 1; 7690b57cec5SDimitry Andric} 7700b57cec5SDimitry Andric 7710b57cec5SDimitry Andric} // End Predicates = [isEGorCayman] 772