xref: /freebsd/contrib/llvm-project/llvm/lib/Target/AMDGPU/AMDGPUISelLowering.cpp (revision 647cbc5de815c5651677bf8582797f716ec7b48d)
10b57cec5SDimitry Andric //===-- AMDGPUISelLowering.cpp - AMDGPU Common DAG lowering functions -----===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric /// \file
100b57cec5SDimitry Andric /// This is the parent TargetLowering class for hardware code gen
110b57cec5SDimitry Andric /// targets.
120b57cec5SDimitry Andric //
130b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
140b57cec5SDimitry Andric 
150b57cec5SDimitry Andric #include "AMDGPUISelLowering.h"
160b57cec5SDimitry Andric #include "AMDGPU.h"
17e8d8bef9SDimitry Andric #include "AMDGPUInstrInfo.h"
18e8d8bef9SDimitry Andric #include "AMDGPUMachineFunction.h"
190b57cec5SDimitry Andric #include "SIMachineFunctionInfo.h"
200b57cec5SDimitry Andric #include "llvm/CodeGen/Analysis.h"
2106c3fb27SDimitry Andric #include "llvm/CodeGen/GlobalISel/GISelKnownBits.h"
2281ad6265SDimitry Andric #include "llvm/CodeGen/MachineFrameInfo.h"
230b57cec5SDimitry Andric #include "llvm/IR/DiagnosticInfo.h"
24e8d8bef9SDimitry Andric #include "llvm/IR/IntrinsicsAMDGPU.h"
2506c3fb27SDimitry Andric #include "llvm/IR/PatternMatch.h"
26e8d8bef9SDimitry Andric #include "llvm/Support/CommandLine.h"
270b57cec5SDimitry Andric #include "llvm/Support/KnownBits.h"
28e8d8bef9SDimitry Andric #include "llvm/Target/TargetMachine.h"
29e8d8bef9SDimitry Andric 
300b57cec5SDimitry Andric using namespace llvm;
310b57cec5SDimitry Andric 
320b57cec5SDimitry Andric #include "AMDGPUGenCallingConv.inc"
330b57cec5SDimitry Andric 
345ffd83dbSDimitry Andric static cl::opt<bool> AMDGPUBypassSlowDiv(
355ffd83dbSDimitry Andric   "amdgpu-bypass-slow-div",
365ffd83dbSDimitry Andric   cl::desc("Skip 64-bit divide for dynamic 32-bit values"),
375ffd83dbSDimitry Andric   cl::init(true));
385ffd83dbSDimitry Andric 
390b57cec5SDimitry Andric // Find a larger type to do a load / store of a vector with.
400b57cec5SDimitry Andric EVT AMDGPUTargetLowering::getEquivalentMemType(LLVMContext &Ctx, EVT VT) {
410b57cec5SDimitry Andric   unsigned StoreSize = VT.getStoreSizeInBits();
420b57cec5SDimitry Andric   if (StoreSize <= 32)
430b57cec5SDimitry Andric     return EVT::getIntegerVT(Ctx, StoreSize);
440b57cec5SDimitry Andric 
450b57cec5SDimitry Andric   assert(StoreSize % 32 == 0 && "Store size not a multiple of 32");
460b57cec5SDimitry Andric   return EVT::getVectorVT(Ctx, MVT::i32, StoreSize / 32);
470b57cec5SDimitry Andric }
480b57cec5SDimitry Andric 
490b57cec5SDimitry Andric unsigned AMDGPUTargetLowering::numBitsUnsigned(SDValue Op, SelectionDAG &DAG) {
50349cc55cSDimitry Andric   return DAG.computeKnownBits(Op).countMaxActiveBits();
510b57cec5SDimitry Andric }
520b57cec5SDimitry Andric 
530b57cec5SDimitry Andric unsigned AMDGPUTargetLowering::numBitsSigned(SDValue Op, SelectionDAG &DAG) {
540b57cec5SDimitry Andric   // In order for this to be a signed 24-bit value, bit 23, must
550b57cec5SDimitry Andric   // be a sign bit.
5604eeddc0SDimitry Andric   return DAG.ComputeMaxSignificantBits(Op);
570b57cec5SDimitry Andric }
580b57cec5SDimitry Andric 
590b57cec5SDimitry Andric AMDGPUTargetLowering::AMDGPUTargetLowering(const TargetMachine &TM,
600b57cec5SDimitry Andric                                            const AMDGPUSubtarget &STI)
610b57cec5SDimitry Andric     : TargetLowering(TM), Subtarget(&STI) {
620b57cec5SDimitry Andric   // Lower floating point store/load to integer store/load to reduce the number
630b57cec5SDimitry Andric   // of patterns in tablegen.
640b57cec5SDimitry Andric   setOperationAction(ISD::LOAD, MVT::f32, Promote);
650b57cec5SDimitry Andric   AddPromotedToType(ISD::LOAD, MVT::f32, MVT::i32);
660b57cec5SDimitry Andric 
670b57cec5SDimitry Andric   setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
680b57cec5SDimitry Andric   AddPromotedToType(ISD::LOAD, MVT::v2f32, MVT::v2i32);
690b57cec5SDimitry Andric 
700b57cec5SDimitry Andric   setOperationAction(ISD::LOAD, MVT::v3f32, Promote);
710b57cec5SDimitry Andric   AddPromotedToType(ISD::LOAD, MVT::v3f32, MVT::v3i32);
720b57cec5SDimitry Andric 
730b57cec5SDimitry Andric   setOperationAction(ISD::LOAD, MVT::v4f32, Promote);
740b57cec5SDimitry Andric   AddPromotedToType(ISD::LOAD, MVT::v4f32, MVT::v4i32);
750b57cec5SDimitry Andric 
760b57cec5SDimitry Andric   setOperationAction(ISD::LOAD, MVT::v5f32, Promote);
770b57cec5SDimitry Andric   AddPromotedToType(ISD::LOAD, MVT::v5f32, MVT::v5i32);
780b57cec5SDimitry Andric 
79fe6060f1SDimitry Andric   setOperationAction(ISD::LOAD, MVT::v6f32, Promote);
80fe6060f1SDimitry Andric   AddPromotedToType(ISD::LOAD, MVT::v6f32, MVT::v6i32);
81fe6060f1SDimitry Andric 
82fe6060f1SDimitry Andric   setOperationAction(ISD::LOAD, MVT::v7f32, Promote);
83fe6060f1SDimitry Andric   AddPromotedToType(ISD::LOAD, MVT::v7f32, MVT::v7i32);
84fe6060f1SDimitry Andric 
850b57cec5SDimitry Andric   setOperationAction(ISD::LOAD, MVT::v8f32, Promote);
860b57cec5SDimitry Andric   AddPromotedToType(ISD::LOAD, MVT::v8f32, MVT::v8i32);
870b57cec5SDimitry Andric 
88bdd1243dSDimitry Andric   setOperationAction(ISD::LOAD, MVT::v9f32, Promote);
89bdd1243dSDimitry Andric   AddPromotedToType(ISD::LOAD, MVT::v9f32, MVT::v9i32);
90bdd1243dSDimitry Andric 
91bdd1243dSDimitry Andric   setOperationAction(ISD::LOAD, MVT::v10f32, Promote);
92bdd1243dSDimitry Andric   AddPromotedToType(ISD::LOAD, MVT::v10f32, MVT::v10i32);
93bdd1243dSDimitry Andric 
94bdd1243dSDimitry Andric   setOperationAction(ISD::LOAD, MVT::v11f32, Promote);
95bdd1243dSDimitry Andric   AddPromotedToType(ISD::LOAD, MVT::v11f32, MVT::v11i32);
96bdd1243dSDimitry Andric 
97bdd1243dSDimitry Andric   setOperationAction(ISD::LOAD, MVT::v12f32, Promote);
98bdd1243dSDimitry Andric   AddPromotedToType(ISD::LOAD, MVT::v12f32, MVT::v12i32);
99bdd1243dSDimitry Andric 
1000b57cec5SDimitry Andric   setOperationAction(ISD::LOAD, MVT::v16f32, Promote);
1010b57cec5SDimitry Andric   AddPromotedToType(ISD::LOAD, MVT::v16f32, MVT::v16i32);
1020b57cec5SDimitry Andric 
1030b57cec5SDimitry Andric   setOperationAction(ISD::LOAD, MVT::v32f32, Promote);
1040b57cec5SDimitry Andric   AddPromotedToType(ISD::LOAD, MVT::v32f32, MVT::v32i32);
1050b57cec5SDimitry Andric 
1060b57cec5SDimitry Andric   setOperationAction(ISD::LOAD, MVT::i64, Promote);
1070b57cec5SDimitry Andric   AddPromotedToType(ISD::LOAD, MVT::i64, MVT::v2i32);
1080b57cec5SDimitry Andric 
1090b57cec5SDimitry Andric   setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
1100b57cec5SDimitry Andric   AddPromotedToType(ISD::LOAD, MVT::v2i64, MVT::v4i32);
1110b57cec5SDimitry Andric 
1120b57cec5SDimitry Andric   setOperationAction(ISD::LOAD, MVT::f64, Promote);
1130b57cec5SDimitry Andric   AddPromotedToType(ISD::LOAD, MVT::f64, MVT::v2i32);
1140b57cec5SDimitry Andric 
1150b57cec5SDimitry Andric   setOperationAction(ISD::LOAD, MVT::v2f64, Promote);
1160b57cec5SDimitry Andric   AddPromotedToType(ISD::LOAD, MVT::v2f64, MVT::v4i32);
1170b57cec5SDimitry Andric 
118fe6060f1SDimitry Andric   setOperationAction(ISD::LOAD, MVT::v3i64, Promote);
119fe6060f1SDimitry Andric   AddPromotedToType(ISD::LOAD, MVT::v3i64, MVT::v6i32);
120fe6060f1SDimitry Andric 
1215ffd83dbSDimitry Andric   setOperationAction(ISD::LOAD, MVT::v4i64, Promote);
1225ffd83dbSDimitry Andric   AddPromotedToType(ISD::LOAD, MVT::v4i64, MVT::v8i32);
1235ffd83dbSDimitry Andric 
124fe6060f1SDimitry Andric   setOperationAction(ISD::LOAD, MVT::v3f64, Promote);
125fe6060f1SDimitry Andric   AddPromotedToType(ISD::LOAD, MVT::v3f64, MVT::v6i32);
126fe6060f1SDimitry Andric 
1275ffd83dbSDimitry Andric   setOperationAction(ISD::LOAD, MVT::v4f64, Promote);
1285ffd83dbSDimitry Andric   AddPromotedToType(ISD::LOAD, MVT::v4f64, MVT::v8i32);
1295ffd83dbSDimitry Andric 
1305ffd83dbSDimitry Andric   setOperationAction(ISD::LOAD, MVT::v8i64, Promote);
1315ffd83dbSDimitry Andric   AddPromotedToType(ISD::LOAD, MVT::v8i64, MVT::v16i32);
1325ffd83dbSDimitry Andric 
1335ffd83dbSDimitry Andric   setOperationAction(ISD::LOAD, MVT::v8f64, Promote);
1345ffd83dbSDimitry Andric   AddPromotedToType(ISD::LOAD, MVT::v8f64, MVT::v16i32);
1355ffd83dbSDimitry Andric 
1365ffd83dbSDimitry Andric   setOperationAction(ISD::LOAD, MVT::v16i64, Promote);
1375ffd83dbSDimitry Andric   AddPromotedToType(ISD::LOAD, MVT::v16i64, MVT::v32i32);
1385ffd83dbSDimitry Andric 
1395ffd83dbSDimitry Andric   setOperationAction(ISD::LOAD, MVT::v16f64, Promote);
1405ffd83dbSDimitry Andric   AddPromotedToType(ISD::LOAD, MVT::v16f64, MVT::v32i32);
1415ffd83dbSDimitry Andric 
14206c3fb27SDimitry Andric   setOperationAction(ISD::LOAD, MVT::i128, Promote);
14306c3fb27SDimitry Andric   AddPromotedToType(ISD::LOAD, MVT::i128, MVT::v4i32);
14406c3fb27SDimitry Andric 
1450b57cec5SDimitry Andric   // There are no 64-bit extloads. These should be done as a 32-bit extload and
1460b57cec5SDimitry Andric   // an extension to 64-bit.
14781ad6265SDimitry Andric   for (MVT VT : MVT::integer_valuetypes())
14881ad6265SDimitry Andric     setLoadExtAction({ISD::EXTLOAD, ISD::SEXTLOAD, ISD::ZEXTLOAD}, MVT::i64, VT,
14981ad6265SDimitry Andric                      Expand);
1500b57cec5SDimitry Andric 
1510b57cec5SDimitry Andric   for (MVT VT : MVT::integer_valuetypes()) {
1520b57cec5SDimitry Andric     if (VT == MVT::i64)
1530b57cec5SDimitry Andric       continue;
1540b57cec5SDimitry Andric 
15581ad6265SDimitry Andric     for (auto Op : {ISD::SEXTLOAD, ISD::ZEXTLOAD, ISD::EXTLOAD}) {
15681ad6265SDimitry Andric       setLoadExtAction(Op, VT, MVT::i1, Promote);
15781ad6265SDimitry Andric       setLoadExtAction(Op, VT, MVT::i8, Legal);
15881ad6265SDimitry Andric       setLoadExtAction(Op, VT, MVT::i16, Legal);
15981ad6265SDimitry Andric       setLoadExtAction(Op, VT, MVT::i32, Expand);
16081ad6265SDimitry Andric     }
1610b57cec5SDimitry Andric   }
1620b57cec5SDimitry Andric 
16381ad6265SDimitry Andric   for (MVT VT : MVT::integer_fixedlen_vector_valuetypes())
16481ad6265SDimitry Andric     for (auto MemVT :
16581ad6265SDimitry Andric          {MVT::v2i8, MVT::v4i8, MVT::v2i16, MVT::v3i16, MVT::v4i16})
16681ad6265SDimitry Andric       setLoadExtAction({ISD::SEXTLOAD, ISD::ZEXTLOAD, ISD::EXTLOAD}, VT, MemVT,
16781ad6265SDimitry Andric                        Expand);
1680b57cec5SDimitry Andric 
1690b57cec5SDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::f32, MVT::f16, Expand);
170bdd1243dSDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::f32, MVT::bf16, Expand);
1710b57cec5SDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::v2f32, MVT::v2f16, Expand);
172cb14a3feSDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::v2f32, MVT::v2bf16, Expand);
1738bcb0991SDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::v3f32, MVT::v3f16, Expand);
174cb14a3feSDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::v3f32, MVT::v3bf16, Expand);
1750b57cec5SDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::v4f32, MVT::v4f16, Expand);
176cb14a3feSDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::v4f32, MVT::v4bf16, Expand);
1770b57cec5SDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::v8f32, MVT::v8f16, Expand);
178cb14a3feSDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::v8f32, MVT::v8bf16, Expand);
1798bcb0991SDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::v16f32, MVT::v16f16, Expand);
180cb14a3feSDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::v16f32, MVT::v16bf16, Expand);
1818bcb0991SDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::v32f32, MVT::v32f16, Expand);
182cb14a3feSDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::v32f32, MVT::v32bf16, Expand);
1830b57cec5SDimitry Andric 
1840b57cec5SDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
1850b57cec5SDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f32, Expand);
186fe6060f1SDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::v3f64, MVT::v3f32, Expand);
1870b57cec5SDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f32, Expand);
1880b57cec5SDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::v8f64, MVT::v8f32, Expand);
1895ffd83dbSDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::v16f64, MVT::v16f32, Expand);
1900b57cec5SDimitry Andric 
1910b57cec5SDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f16, Expand);
192bdd1243dSDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::bf16, Expand);
1930b57cec5SDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f16, Expand);
194cb14a3feSDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2bf16, Expand);
195fe6060f1SDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::v3f64, MVT::v3f16, Expand);
196cb14a3feSDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::v3f64, MVT::v3bf16, Expand);
1970b57cec5SDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f16, Expand);
198cb14a3feSDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4bf16, Expand);
1990b57cec5SDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::v8f64, MVT::v8f16, Expand);
200cb14a3feSDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::v8f64, MVT::v8bf16, Expand);
2015ffd83dbSDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::v16f64, MVT::v16f16, Expand);
202cb14a3feSDimitry Andric   setLoadExtAction(ISD::EXTLOAD, MVT::v16f64, MVT::v16bf16, Expand);
2030b57cec5SDimitry Andric 
2040b57cec5SDimitry Andric   setOperationAction(ISD::STORE, MVT::f32, Promote);
2050b57cec5SDimitry Andric   AddPromotedToType(ISD::STORE, MVT::f32, MVT::i32);
2060b57cec5SDimitry Andric 
2070b57cec5SDimitry Andric   setOperationAction(ISD::STORE, MVT::v2f32, Promote);
2080b57cec5SDimitry Andric   AddPromotedToType(ISD::STORE, MVT::v2f32, MVT::v2i32);
2090b57cec5SDimitry Andric 
2100b57cec5SDimitry Andric   setOperationAction(ISD::STORE, MVT::v3f32, Promote);
2110b57cec5SDimitry Andric   AddPromotedToType(ISD::STORE, MVT::v3f32, MVT::v3i32);
2120b57cec5SDimitry Andric 
2130b57cec5SDimitry Andric   setOperationAction(ISD::STORE, MVT::v4f32, Promote);
2140b57cec5SDimitry Andric   AddPromotedToType(ISD::STORE, MVT::v4f32, MVT::v4i32);
2150b57cec5SDimitry Andric 
2160b57cec5SDimitry Andric   setOperationAction(ISD::STORE, MVT::v5f32, Promote);
2170b57cec5SDimitry Andric   AddPromotedToType(ISD::STORE, MVT::v5f32, MVT::v5i32);
2180b57cec5SDimitry Andric 
219fe6060f1SDimitry Andric   setOperationAction(ISD::STORE, MVT::v6f32, Promote);
220fe6060f1SDimitry Andric   AddPromotedToType(ISD::STORE, MVT::v6f32, MVT::v6i32);
221fe6060f1SDimitry Andric 
222fe6060f1SDimitry Andric   setOperationAction(ISD::STORE, MVT::v7f32, Promote);
223fe6060f1SDimitry Andric   AddPromotedToType(ISD::STORE, MVT::v7f32, MVT::v7i32);
224fe6060f1SDimitry Andric 
2250b57cec5SDimitry Andric   setOperationAction(ISD::STORE, MVT::v8f32, Promote);
2260b57cec5SDimitry Andric   AddPromotedToType(ISD::STORE, MVT::v8f32, MVT::v8i32);
2270b57cec5SDimitry Andric 
228bdd1243dSDimitry Andric   setOperationAction(ISD::STORE, MVT::v9f32, Promote);
229bdd1243dSDimitry Andric   AddPromotedToType(ISD::STORE, MVT::v9f32, MVT::v9i32);
230bdd1243dSDimitry Andric 
231bdd1243dSDimitry Andric   setOperationAction(ISD::STORE, MVT::v10f32, Promote);
232bdd1243dSDimitry Andric   AddPromotedToType(ISD::STORE, MVT::v10f32, MVT::v10i32);
233bdd1243dSDimitry Andric 
234bdd1243dSDimitry Andric   setOperationAction(ISD::STORE, MVT::v11f32, Promote);
235bdd1243dSDimitry Andric   AddPromotedToType(ISD::STORE, MVT::v11f32, MVT::v11i32);
236bdd1243dSDimitry Andric 
237bdd1243dSDimitry Andric   setOperationAction(ISD::STORE, MVT::v12f32, Promote);
238bdd1243dSDimitry Andric   AddPromotedToType(ISD::STORE, MVT::v12f32, MVT::v12i32);
239bdd1243dSDimitry Andric 
2400b57cec5SDimitry Andric   setOperationAction(ISD::STORE, MVT::v16f32, Promote);
2410b57cec5SDimitry Andric   AddPromotedToType(ISD::STORE, MVT::v16f32, MVT::v16i32);
2420b57cec5SDimitry Andric 
2430b57cec5SDimitry Andric   setOperationAction(ISD::STORE, MVT::v32f32, Promote);
2440b57cec5SDimitry Andric   AddPromotedToType(ISD::STORE, MVT::v32f32, MVT::v32i32);
2450b57cec5SDimitry Andric 
2460b57cec5SDimitry Andric   setOperationAction(ISD::STORE, MVT::i64, Promote);
2470b57cec5SDimitry Andric   AddPromotedToType(ISD::STORE, MVT::i64, MVT::v2i32);
2480b57cec5SDimitry Andric 
2490b57cec5SDimitry Andric   setOperationAction(ISD::STORE, MVT::v2i64, Promote);
2500b57cec5SDimitry Andric   AddPromotedToType(ISD::STORE, MVT::v2i64, MVT::v4i32);
2510b57cec5SDimitry Andric 
2520b57cec5SDimitry Andric   setOperationAction(ISD::STORE, MVT::f64, Promote);
2530b57cec5SDimitry Andric   AddPromotedToType(ISD::STORE, MVT::f64, MVT::v2i32);
2540b57cec5SDimitry Andric 
2550b57cec5SDimitry Andric   setOperationAction(ISD::STORE, MVT::v2f64, Promote);
2560b57cec5SDimitry Andric   AddPromotedToType(ISD::STORE, MVT::v2f64, MVT::v4i32);
2570b57cec5SDimitry Andric 
258fe6060f1SDimitry Andric   setOperationAction(ISD::STORE, MVT::v3i64, Promote);
259fe6060f1SDimitry Andric   AddPromotedToType(ISD::STORE, MVT::v3i64, MVT::v6i32);
260fe6060f1SDimitry Andric 
261fe6060f1SDimitry Andric   setOperationAction(ISD::STORE, MVT::v3f64, Promote);
262fe6060f1SDimitry Andric   AddPromotedToType(ISD::STORE, MVT::v3f64, MVT::v6i32);
263fe6060f1SDimitry Andric 
2645ffd83dbSDimitry Andric   setOperationAction(ISD::STORE, MVT::v4i64, Promote);
2655ffd83dbSDimitry Andric   AddPromotedToType(ISD::STORE, MVT::v4i64, MVT::v8i32);
2665ffd83dbSDimitry Andric 
2675ffd83dbSDimitry Andric   setOperationAction(ISD::STORE, MVT::v4f64, Promote);
2685ffd83dbSDimitry Andric   AddPromotedToType(ISD::STORE, MVT::v4f64, MVT::v8i32);
2695ffd83dbSDimitry Andric 
2705ffd83dbSDimitry Andric   setOperationAction(ISD::STORE, MVT::v8i64, Promote);
2715ffd83dbSDimitry Andric   AddPromotedToType(ISD::STORE, MVT::v8i64, MVT::v16i32);
2725ffd83dbSDimitry Andric 
2735ffd83dbSDimitry Andric   setOperationAction(ISD::STORE, MVT::v8f64, Promote);
2745ffd83dbSDimitry Andric   AddPromotedToType(ISD::STORE, MVT::v8f64, MVT::v16i32);
2755ffd83dbSDimitry Andric 
2765ffd83dbSDimitry Andric   setOperationAction(ISD::STORE, MVT::v16i64, Promote);
2775ffd83dbSDimitry Andric   AddPromotedToType(ISD::STORE, MVT::v16i64, MVT::v32i32);
2785ffd83dbSDimitry Andric 
2795ffd83dbSDimitry Andric   setOperationAction(ISD::STORE, MVT::v16f64, Promote);
2805ffd83dbSDimitry Andric   AddPromotedToType(ISD::STORE, MVT::v16f64, MVT::v32i32);
2815ffd83dbSDimitry Andric 
28206c3fb27SDimitry Andric   setOperationAction(ISD::STORE, MVT::i128, Promote);
28306c3fb27SDimitry Andric   AddPromotedToType(ISD::STORE, MVT::i128, MVT::v4i32);
28406c3fb27SDimitry Andric 
2850b57cec5SDimitry Andric   setTruncStoreAction(MVT::i64, MVT::i1, Expand);
2860b57cec5SDimitry Andric   setTruncStoreAction(MVT::i64, MVT::i8, Expand);
2870b57cec5SDimitry Andric   setTruncStoreAction(MVT::i64, MVT::i16, Expand);
2880b57cec5SDimitry Andric   setTruncStoreAction(MVT::i64, MVT::i32, Expand);
2890b57cec5SDimitry Andric 
2900b57cec5SDimitry Andric   setTruncStoreAction(MVT::v2i64, MVT::v2i1, Expand);
2910b57cec5SDimitry Andric   setTruncStoreAction(MVT::v2i64, MVT::v2i8, Expand);
2920b57cec5SDimitry Andric   setTruncStoreAction(MVT::v2i64, MVT::v2i16, Expand);
2930b57cec5SDimitry Andric   setTruncStoreAction(MVT::v2i64, MVT::v2i32, Expand);
2940b57cec5SDimitry Andric 
295bdd1243dSDimitry Andric   setTruncStoreAction(MVT::f32, MVT::bf16, Expand);
2960b57cec5SDimitry Andric   setTruncStoreAction(MVT::f32, MVT::f16, Expand);
2970b57cec5SDimitry Andric   setTruncStoreAction(MVT::v2f32, MVT::v2f16, Expand);
2988bcb0991SDimitry Andric   setTruncStoreAction(MVT::v3f32, MVT::v3f16, Expand);
2990b57cec5SDimitry Andric   setTruncStoreAction(MVT::v4f32, MVT::v4f16, Expand);
3000b57cec5SDimitry Andric   setTruncStoreAction(MVT::v8f32, MVT::v8f16, Expand);
3018bcb0991SDimitry Andric   setTruncStoreAction(MVT::v16f32, MVT::v16f16, Expand);
3028bcb0991SDimitry Andric   setTruncStoreAction(MVT::v32f32, MVT::v32f16, Expand);
3030b57cec5SDimitry Andric 
304bdd1243dSDimitry Andric   setTruncStoreAction(MVT::f64, MVT::bf16, Expand);
3050b57cec5SDimitry Andric   setTruncStoreAction(MVT::f64, MVT::f16, Expand);
3060b57cec5SDimitry Andric   setTruncStoreAction(MVT::f64, MVT::f32, Expand);
3070b57cec5SDimitry Andric 
3080b57cec5SDimitry Andric   setTruncStoreAction(MVT::v2f64, MVT::v2f32, Expand);
3090b57cec5SDimitry Andric   setTruncStoreAction(MVT::v2f64, MVT::v2f16, Expand);
3100b57cec5SDimitry Andric 
311fe6060f1SDimitry Andric   setTruncStoreAction(MVT::v3i64, MVT::v3i32, Expand);
312fe6060f1SDimitry Andric   setTruncStoreAction(MVT::v3i64, MVT::v3i16, Expand);
313fe6060f1SDimitry Andric   setTruncStoreAction(MVT::v3f64, MVT::v3f32, Expand);
314fe6060f1SDimitry Andric   setTruncStoreAction(MVT::v3f64, MVT::v3f16, Expand);
315fe6060f1SDimitry Andric 
3165ffd83dbSDimitry Andric   setTruncStoreAction(MVT::v4i64, MVT::v4i32, Expand);
3175ffd83dbSDimitry Andric   setTruncStoreAction(MVT::v4i64, MVT::v4i16, Expand);
3180b57cec5SDimitry Andric   setTruncStoreAction(MVT::v4f64, MVT::v4f32, Expand);
3190b57cec5SDimitry Andric   setTruncStoreAction(MVT::v4f64, MVT::v4f16, Expand);
3200b57cec5SDimitry Andric 
3210b57cec5SDimitry Andric   setTruncStoreAction(MVT::v8f64, MVT::v8f32, Expand);
3220b57cec5SDimitry Andric   setTruncStoreAction(MVT::v8f64, MVT::v8f16, Expand);
3230b57cec5SDimitry Andric 
3245ffd83dbSDimitry Andric   setTruncStoreAction(MVT::v16f64, MVT::v16f32, Expand);
3255ffd83dbSDimitry Andric   setTruncStoreAction(MVT::v16f64, MVT::v16f16, Expand);
3265ffd83dbSDimitry Andric   setTruncStoreAction(MVT::v16i64, MVT::v16i16, Expand);
3275ffd83dbSDimitry Andric   setTruncStoreAction(MVT::v16i64, MVT::v16i16, Expand);
3285ffd83dbSDimitry Andric   setTruncStoreAction(MVT::v16i64, MVT::v16i8, Expand);
3295ffd83dbSDimitry Andric   setTruncStoreAction(MVT::v16i64, MVT::v16i8, Expand);
3305ffd83dbSDimitry Andric   setTruncStoreAction(MVT::v16i64, MVT::v16i1, Expand);
3310b57cec5SDimitry Andric 
33281ad6265SDimitry Andric   setOperationAction(ISD::Constant, {MVT::i32, MVT::i64}, Legal);
33381ad6265SDimitry Andric   setOperationAction(ISD::ConstantFP, {MVT::f32, MVT::f64}, Legal);
3340b57cec5SDimitry Andric 
33581ad6265SDimitry Andric   setOperationAction({ISD::BR_JT, ISD::BRIND}, MVT::Other, Expand);
3360b57cec5SDimitry Andric 
3375f757f3fSDimitry Andric   // For R600, this is totally unsupported, just custom lower to produce an
3385f757f3fSDimitry Andric   // error.
3390b57cec5SDimitry Andric   setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
3400b57cec5SDimitry Andric 
3410b57cec5SDimitry Andric   // Library functions.  These default to Expand, but we have instructions
3420b57cec5SDimitry Andric   // for them.
3435f757f3fSDimitry Andric   setOperationAction({ISD::FCEIL, ISD::FPOW, ISD::FABS, ISD::FFLOOR,
3445f757f3fSDimitry Andric                       ISD::FROUNDEVEN, ISD::FTRUNC, ISD::FMINNUM, ISD::FMAXNUM},
34581ad6265SDimitry Andric                      MVT::f32, Legal);
3460b57cec5SDimitry Andric 
34706c3fb27SDimitry Andric   setOperationAction(ISD::FLOG2, MVT::f32, Custom);
34881ad6265SDimitry Andric   setOperationAction(ISD::FROUND, {MVT::f32, MVT::f64}, Custom);
3490b57cec5SDimitry Andric 
3505f757f3fSDimitry Andric   setOperationAction(
3515f757f3fSDimitry Andric       {ISD::FLOG, ISD::FLOG10, ISD::FEXP, ISD::FEXP2, ISD::FEXP10}, MVT::f32,
35206c3fb27SDimitry Andric       Custom);
3530b57cec5SDimitry Andric 
354bdd1243dSDimitry Andric   setOperationAction(ISD::FNEARBYINT, {MVT::f16, MVT::f32, MVT::f64}, Custom);
355bdd1243dSDimitry Andric 
3565f757f3fSDimitry Andric   setOperationAction(ISD::FRINT, {MVT::f16, MVT::f32, MVT::f64}, Custom);
3570b57cec5SDimitry Andric 
35881ad6265SDimitry Andric   setOperationAction(ISD::FREM, {MVT::f16, MVT::f32, MVT::f64}, Custom);
3590b57cec5SDimitry Andric 
360bdd1243dSDimitry Andric   if (Subtarget->has16BitInsts())
361bdd1243dSDimitry Andric     setOperationAction(ISD::IS_FPCLASS, {MVT::f16, MVT::f32, MVT::f64}, Legal);
36206c3fb27SDimitry Andric   else {
363bdd1243dSDimitry Andric     setOperationAction(ISD::IS_FPCLASS, {MVT::f32, MVT::f64}, Legal);
36406c3fb27SDimitry Andric     setOperationAction({ISD::FLOG2, ISD::FEXP2}, MVT::f16, Custom);
36506c3fb27SDimitry Andric   }
36606c3fb27SDimitry Andric 
3675f757f3fSDimitry Andric   setOperationAction({ISD::FLOG10, ISD::FLOG, ISD::FEXP, ISD::FEXP10}, MVT::f16,
3685f757f3fSDimitry Andric                      Custom);
369bdd1243dSDimitry Andric 
370bdd1243dSDimitry Andric   // FIXME: These IS_FPCLASS vector fp types are marked custom so it reaches
371bdd1243dSDimitry Andric   // scalarization code. Can be removed when IS_FPCLASS expand isn't called by
372bdd1243dSDimitry Andric   // default unless marked custom/legal.
373bdd1243dSDimitry Andric   setOperationAction(
374bdd1243dSDimitry Andric       ISD::IS_FPCLASS,
375bdd1243dSDimitry Andric       {MVT::v2f16, MVT::v3f16, MVT::v4f16, MVT::v16f16, MVT::v2f32, MVT::v3f32,
376bdd1243dSDimitry Andric        MVT::v4f32, MVT::v5f32, MVT::v6f32, MVT::v7f32, MVT::v8f32, MVT::v16f32,
377bdd1243dSDimitry Andric        MVT::v2f64, MVT::v3f64, MVT::v4f64, MVT::v8f64, MVT::v16f64},
378bdd1243dSDimitry Andric       Custom);
379bdd1243dSDimitry Andric 
3800b57cec5SDimitry Andric   // Expand to fneg + fadd.
3810b57cec5SDimitry Andric   setOperationAction(ISD::FSUB, MVT::f64, Expand);
3820b57cec5SDimitry Andric 
38381ad6265SDimitry Andric   setOperationAction(ISD::CONCAT_VECTORS,
38481ad6265SDimitry Andric                      {MVT::v3i32,  MVT::v3f32,  MVT::v4i32,  MVT::v4f32,
38581ad6265SDimitry Andric                       MVT::v5i32,  MVT::v5f32,  MVT::v6i32,  MVT::v6f32,
386bdd1243dSDimitry Andric                       MVT::v7i32,  MVT::v7f32,  MVT::v8i32,  MVT::v8f32,
387bdd1243dSDimitry Andric                       MVT::v9i32,  MVT::v9f32,  MVT::v10i32, MVT::v10f32,
388bdd1243dSDimitry Andric                       MVT::v11i32, MVT::v11f32, MVT::v12i32, MVT::v12f32},
38981ad6265SDimitry Andric                      Custom);
39081ad6265SDimitry Andric   setOperationAction(
39181ad6265SDimitry Andric       ISD::EXTRACT_SUBVECTOR,
39281ad6265SDimitry Andric       {MVT::v2f16,  MVT::v2i16,  MVT::v4f16,  MVT::v4i16,  MVT::v2f32,
39381ad6265SDimitry Andric        MVT::v2i32,  MVT::v3f32,  MVT::v3i32,  MVT::v4f32,  MVT::v4i32,
39481ad6265SDimitry Andric        MVT::v5f32,  MVT::v5i32,  MVT::v6f32,  MVT::v6i32,  MVT::v7f32,
395bdd1243dSDimitry Andric        MVT::v7i32,  MVT::v8f32,  MVT::v8i32,  MVT::v9f32,  MVT::v9i32,
396bdd1243dSDimitry Andric        MVT::v10i32, MVT::v10f32, MVT::v11i32, MVT::v11f32, MVT::v12i32,
397bdd1243dSDimitry Andric        MVT::v12f32, MVT::v16f16, MVT::v16i16, MVT::v16f32, MVT::v16i32,
398bdd1243dSDimitry Andric        MVT::v32f32, MVT::v32i32, MVT::v2f64,  MVT::v2i64,  MVT::v3f64,
399bdd1243dSDimitry Andric        MVT::v3i64,  MVT::v4f64,  MVT::v4i64,  MVT::v8f64,  MVT::v8i64,
4005f757f3fSDimitry Andric        MVT::v16f64, MVT::v16i64, MVT::v32i16, MVT::v32f16},
40181ad6265SDimitry Andric       Custom);
4020b57cec5SDimitry Andric 
4030b57cec5SDimitry Andric   setOperationAction(ISD::FP16_TO_FP, MVT::f64, Expand);
40481ad6265SDimitry Andric   setOperationAction(ISD::FP_TO_FP16, {MVT::f64, MVT::f32}, Custom);
4050b57cec5SDimitry Andric 
4060b57cec5SDimitry Andric   const MVT ScalarIntVTs[] = { MVT::i32, MVT::i64 };
4070b57cec5SDimitry Andric   for (MVT VT : ScalarIntVTs) {
4080b57cec5SDimitry Andric     // These should use [SU]DIVREM, so set them to expand
40981ad6265SDimitry Andric     setOperationAction({ISD::SDIV, ISD::UDIV, ISD::SREM, ISD::UREM}, VT,
41081ad6265SDimitry Andric                        Expand);
4110b57cec5SDimitry Andric 
4120b57cec5SDimitry Andric     // GPU does not have divrem function for signed or unsigned.
41381ad6265SDimitry Andric     setOperationAction({ISD::SDIVREM, ISD::UDIVREM}, VT, Custom);
4140b57cec5SDimitry Andric 
4150b57cec5SDimitry Andric     // GPU does not have [S|U]MUL_LOHI functions as a single instruction.
41681ad6265SDimitry Andric     setOperationAction({ISD::SMUL_LOHI, ISD::UMUL_LOHI}, VT, Expand);
4170b57cec5SDimitry Andric 
41881ad6265SDimitry Andric     setOperationAction({ISD::BSWAP, ISD::CTTZ, ISD::CTLZ}, VT, Expand);
4190b57cec5SDimitry Andric 
4200b57cec5SDimitry Andric     // AMDGPU uses ADDC/SUBC/ADDE/SUBE
42181ad6265SDimitry Andric     setOperationAction({ISD::ADDC, ISD::SUBC, ISD::ADDE, ISD::SUBE}, VT, Legal);
4220b57cec5SDimitry Andric   }
4230b57cec5SDimitry Andric 
4245ffd83dbSDimitry Andric   // The hardware supports 32-bit FSHR, but not FSHL.
4255ffd83dbSDimitry Andric   setOperationAction(ISD::FSHR, MVT::i32, Legal);
4265ffd83dbSDimitry Andric 
4270b57cec5SDimitry Andric   // The hardware supports 32-bit ROTR, but not ROTL.
42881ad6265SDimitry Andric   setOperationAction(ISD::ROTL, {MVT::i32, MVT::i64}, Expand);
4290b57cec5SDimitry Andric   setOperationAction(ISD::ROTR, MVT::i64, Expand);
4300b57cec5SDimitry Andric 
43181ad6265SDimitry Andric   setOperationAction({ISD::MULHU, ISD::MULHS}, MVT::i16, Expand);
432e8d8bef9SDimitry Andric 
43381ad6265SDimitry Andric   setOperationAction({ISD::MUL, ISD::MULHU, ISD::MULHS}, MVT::i64, Expand);
43481ad6265SDimitry Andric   setOperationAction(
43581ad6265SDimitry Andric       {ISD::UINT_TO_FP, ISD::SINT_TO_FP, ISD::FP_TO_SINT, ISD::FP_TO_UINT},
43681ad6265SDimitry Andric       MVT::i64, Custom);
4370b57cec5SDimitry Andric   setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
4380b57cec5SDimitry Andric 
43981ad6265SDimitry Andric   setOperationAction({ISD::SMIN, ISD::UMIN, ISD::SMAX, ISD::UMAX}, MVT::i32,
44081ad6265SDimitry Andric                      Legal);
4410b57cec5SDimitry Andric 
44281ad6265SDimitry Andric   setOperationAction(
44381ad6265SDimitry Andric       {ISD::CTTZ, ISD::CTTZ_ZERO_UNDEF, ISD::CTLZ, ISD::CTLZ_ZERO_UNDEF},
44481ad6265SDimitry Andric       MVT::i64, Custom);
4450b57cec5SDimitry Andric 
4460b57cec5SDimitry Andric   static const MVT::SimpleValueType VectorIntTypes[] = {
447bdd1243dSDimitry Andric       MVT::v2i32, MVT::v3i32, MVT::v4i32, MVT::v5i32, MVT::v6i32, MVT::v7i32,
448bdd1243dSDimitry Andric       MVT::v9i32, MVT::v10i32, MVT::v11i32, MVT::v12i32};
4490b57cec5SDimitry Andric 
4500b57cec5SDimitry Andric   for (MVT VT : VectorIntTypes) {
4510b57cec5SDimitry Andric     // Expand the following operations for the current type by default.
45281ad6265SDimitry Andric     setOperationAction({ISD::ADD,        ISD::AND,     ISD::FP_TO_SINT,
45381ad6265SDimitry Andric                         ISD::FP_TO_UINT, ISD::MUL,     ISD::MULHU,
45481ad6265SDimitry Andric                         ISD::MULHS,      ISD::OR,      ISD::SHL,
45581ad6265SDimitry Andric                         ISD::SRA,        ISD::SRL,     ISD::ROTL,
45681ad6265SDimitry Andric                         ISD::ROTR,       ISD::SUB,     ISD::SINT_TO_FP,
45781ad6265SDimitry Andric                         ISD::UINT_TO_FP, ISD::SDIV,    ISD::UDIV,
45881ad6265SDimitry Andric                         ISD::SREM,       ISD::UREM,    ISD::SMUL_LOHI,
45981ad6265SDimitry Andric                         ISD::UMUL_LOHI,  ISD::SDIVREM, ISD::UDIVREM,
46081ad6265SDimitry Andric                         ISD::SELECT,     ISD::VSELECT, ISD::SELECT_CC,
46181ad6265SDimitry Andric                         ISD::XOR,        ISD::BSWAP,   ISD::CTPOP,
46281ad6265SDimitry Andric                         ISD::CTTZ,       ISD::CTLZ,    ISD::VECTOR_SHUFFLE,
46381ad6265SDimitry Andric                         ISD::SETCC},
46481ad6265SDimitry Andric                        VT, Expand);
4650b57cec5SDimitry Andric   }
4660b57cec5SDimitry Andric 
4670b57cec5SDimitry Andric   static const MVT::SimpleValueType FloatVectorTypes[] = {
468bdd1243dSDimitry Andric       MVT::v2f32, MVT::v3f32,  MVT::v4f32, MVT::v5f32, MVT::v6f32, MVT::v7f32,
469bdd1243dSDimitry Andric       MVT::v9f32, MVT::v10f32, MVT::v11f32, MVT::v12f32};
4700b57cec5SDimitry Andric 
4710b57cec5SDimitry Andric   for (MVT VT : FloatVectorTypes) {
47281ad6265SDimitry Andric     setOperationAction(
4735f757f3fSDimitry Andric         {ISD::FABS,          ISD::FMINNUM,        ISD::FMAXNUM,
4745f757f3fSDimitry Andric          ISD::FADD,          ISD::FCEIL,          ISD::FCOS,
4755f757f3fSDimitry Andric          ISD::FDIV,          ISD::FEXP2,          ISD::FEXP,
4765f757f3fSDimitry Andric          ISD::FEXP10,        ISD::FLOG2,          ISD::FREM,
4775f757f3fSDimitry Andric          ISD::FLOG,          ISD::FLOG10,         ISD::FPOW,
4785f757f3fSDimitry Andric          ISD::FFLOOR,        ISD::FTRUNC,         ISD::FMUL,
4795f757f3fSDimitry Andric          ISD::FMA,           ISD::FRINT,          ISD::FNEARBYINT,
4805f757f3fSDimitry Andric          ISD::FSQRT,         ISD::FSIN,           ISD::FSUB,
4815f757f3fSDimitry Andric          ISD::FNEG,          ISD::VSELECT,        ISD::SELECT_CC,
4825f757f3fSDimitry Andric          ISD::FCOPYSIGN,     ISD::VECTOR_SHUFFLE, ISD::SETCC,
4835f757f3fSDimitry Andric          ISD::FCANONICALIZE, ISD::FROUNDEVEN},
48481ad6265SDimitry Andric         VT, Expand);
4850b57cec5SDimitry Andric   }
4860b57cec5SDimitry Andric 
4870b57cec5SDimitry Andric   // This causes using an unrolled select operation rather than expansion with
4880b57cec5SDimitry Andric   // bit operations. This is in general better, but the alternative using BFI
4890b57cec5SDimitry Andric   // instructions may be better if the select sources are SGPRs.
4900b57cec5SDimitry Andric   setOperationAction(ISD::SELECT, MVT::v2f32, Promote);
4910b57cec5SDimitry Andric   AddPromotedToType(ISD::SELECT, MVT::v2f32, MVT::v2i32);
4920b57cec5SDimitry Andric 
4930b57cec5SDimitry Andric   setOperationAction(ISD::SELECT, MVT::v3f32, Promote);
4940b57cec5SDimitry Andric   AddPromotedToType(ISD::SELECT, MVT::v3f32, MVT::v3i32);
4950b57cec5SDimitry Andric 
4960b57cec5SDimitry Andric   setOperationAction(ISD::SELECT, MVT::v4f32, Promote);
4970b57cec5SDimitry Andric   AddPromotedToType(ISD::SELECT, MVT::v4f32, MVT::v4i32);
4980b57cec5SDimitry Andric 
4990b57cec5SDimitry Andric   setOperationAction(ISD::SELECT, MVT::v5f32, Promote);
5000b57cec5SDimitry Andric   AddPromotedToType(ISD::SELECT, MVT::v5f32, MVT::v5i32);
5010b57cec5SDimitry Andric 
502fe6060f1SDimitry Andric   setOperationAction(ISD::SELECT, MVT::v6f32, Promote);
503fe6060f1SDimitry Andric   AddPromotedToType(ISD::SELECT, MVT::v6f32, MVT::v6i32);
504fe6060f1SDimitry Andric 
505fe6060f1SDimitry Andric   setOperationAction(ISD::SELECT, MVT::v7f32, Promote);
506fe6060f1SDimitry Andric   AddPromotedToType(ISD::SELECT, MVT::v7f32, MVT::v7i32);
507fe6060f1SDimitry Andric 
508bdd1243dSDimitry Andric   setOperationAction(ISD::SELECT, MVT::v9f32, Promote);
509bdd1243dSDimitry Andric   AddPromotedToType(ISD::SELECT, MVT::v9f32, MVT::v9i32);
510bdd1243dSDimitry Andric 
511bdd1243dSDimitry Andric   setOperationAction(ISD::SELECT, MVT::v10f32, Promote);
512bdd1243dSDimitry Andric   AddPromotedToType(ISD::SELECT, MVT::v10f32, MVT::v10i32);
513bdd1243dSDimitry Andric 
514bdd1243dSDimitry Andric   setOperationAction(ISD::SELECT, MVT::v11f32, Promote);
515bdd1243dSDimitry Andric   AddPromotedToType(ISD::SELECT, MVT::v11f32, MVT::v11i32);
516bdd1243dSDimitry Andric 
517bdd1243dSDimitry Andric   setOperationAction(ISD::SELECT, MVT::v12f32, Promote);
518bdd1243dSDimitry Andric   AddPromotedToType(ISD::SELECT, MVT::v12f32, MVT::v12i32);
519bdd1243dSDimitry Andric 
520cb14a3feSDimitry Andric   // Disable most libcalls.
521cb14a3feSDimitry Andric   for (int I = 0; I < RTLIB::UNKNOWN_LIBCALL; ++I) {
522cb14a3feSDimitry Andric     if (I < RTLIB::ATOMIC_LOAD || I > RTLIB::ATOMIC_FETCH_NAND_16)
5230b57cec5SDimitry Andric       setLibcallName(static_cast<RTLIB::Libcall>(I), nullptr);
524cb14a3feSDimitry Andric   }
5250b57cec5SDimitry Andric 
5260b57cec5SDimitry Andric   setSchedulingPreference(Sched::RegPressure);
5270b57cec5SDimitry Andric   setJumpIsExpensive(true);
5280b57cec5SDimitry Andric 
5290b57cec5SDimitry Andric   // FIXME: This is only partially true. If we have to do vector compares, any
5300b57cec5SDimitry Andric   // SGPR pair can be a condition register. If we have a uniform condition, we
5310b57cec5SDimitry Andric   // are better off doing SALU operations, where there is only one SCC. For now,
5320b57cec5SDimitry Andric   // we don't have a way of knowing during instruction selection if a condition
5330b57cec5SDimitry Andric   // will be uniform and we always use vector compares. Assume we are using
5340b57cec5SDimitry Andric   // vector compares until that is fixed.
5350b57cec5SDimitry Andric   setHasMultipleConditionRegisters(true);
5360b57cec5SDimitry Andric 
5370b57cec5SDimitry Andric   setMinCmpXchgSizeInBits(32);
5380b57cec5SDimitry Andric   setSupportsUnalignedAtomics(false);
5390b57cec5SDimitry Andric 
5400b57cec5SDimitry Andric   PredictableSelectIsExpensive = false;
5410b57cec5SDimitry Andric 
5420b57cec5SDimitry Andric   // We want to find all load dependencies for long chains of stores to enable
5430b57cec5SDimitry Andric   // merging into very wide vectors. The problem is with vectors with > 4
5440b57cec5SDimitry Andric   // elements. MergeConsecutiveStores will attempt to merge these because x8/x16
5450b57cec5SDimitry Andric   // vectors are a legal type, even though we have to split the loads
5460b57cec5SDimitry Andric   // usually. When we can more precisely specify load legality per address
5470b57cec5SDimitry Andric   // space, we should be able to make FindBetterChain/MergeConsecutiveStores
5480b57cec5SDimitry Andric   // smarter so that they can figure out what to do in 2 iterations without all
5490b57cec5SDimitry Andric   // N > 4 stores on the same chain.
5500b57cec5SDimitry Andric   GatherAllAliasesMaxDepth = 16;
5510b57cec5SDimitry Andric 
5520b57cec5SDimitry Andric   // memcpy/memmove/memset are expanded in the IR, so we shouldn't need to worry
5530b57cec5SDimitry Andric   // about these during lowering.
5540b57cec5SDimitry Andric   MaxStoresPerMemcpy  = 0xffffffff;
5550b57cec5SDimitry Andric   MaxStoresPerMemmove = 0xffffffff;
5560b57cec5SDimitry Andric   MaxStoresPerMemset  = 0xffffffff;
5570b57cec5SDimitry Andric 
5585ffd83dbSDimitry Andric   // The expansion for 64-bit division is enormous.
5595ffd83dbSDimitry Andric   if (AMDGPUBypassSlowDiv)
5605ffd83dbSDimitry Andric     addBypassSlowDiv(64, 32);
5615ffd83dbSDimitry Andric 
56281ad6265SDimitry Andric   setTargetDAGCombine({ISD::BITCAST,    ISD::SHL,
56381ad6265SDimitry Andric                        ISD::SRA,        ISD::SRL,
56481ad6265SDimitry Andric                        ISD::TRUNCATE,   ISD::MUL,
56581ad6265SDimitry Andric                        ISD::SMUL_LOHI,  ISD::UMUL_LOHI,
56681ad6265SDimitry Andric                        ISD::MULHU,      ISD::MULHS,
56781ad6265SDimitry Andric                        ISD::SELECT,     ISD::SELECT_CC,
56881ad6265SDimitry Andric                        ISD::STORE,      ISD::FADD,
56981ad6265SDimitry Andric                        ISD::FSUB,       ISD::FNEG,
57081ad6265SDimitry Andric                        ISD::FABS,       ISD::AssertZext,
57181ad6265SDimitry Andric                        ISD::AssertSext, ISD::INTRINSIC_WO_CHAIN});
572cb14a3feSDimitry Andric 
573cb14a3feSDimitry Andric   setMaxAtomicSizeInBitsSupported(64);
5740b57cec5SDimitry Andric }
5750b57cec5SDimitry Andric 
576e8d8bef9SDimitry Andric bool AMDGPUTargetLowering::mayIgnoreSignedZero(SDValue Op) const {
577e8d8bef9SDimitry Andric   if (getTargetMachine().Options.NoSignedZerosFPMath)
578e8d8bef9SDimitry Andric     return true;
579e8d8bef9SDimitry Andric 
580e8d8bef9SDimitry Andric   const auto Flags = Op.getNode()->getFlags();
581e8d8bef9SDimitry Andric   if (Flags.hasNoSignedZeros())
582e8d8bef9SDimitry Andric     return true;
583e8d8bef9SDimitry Andric 
584e8d8bef9SDimitry Andric   return false;
585e8d8bef9SDimitry Andric }
586e8d8bef9SDimitry Andric 
5870b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
5880b57cec5SDimitry Andric // Target Information
5890b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
5900b57cec5SDimitry Andric 
5910b57cec5SDimitry Andric LLVM_READNONE
59206c3fb27SDimitry Andric static bool fnegFoldsIntoOpcode(unsigned Opc) {
5930b57cec5SDimitry Andric   switch (Opc) {
5940b57cec5SDimitry Andric   case ISD::FADD:
5950b57cec5SDimitry Andric   case ISD::FSUB:
5960b57cec5SDimitry Andric   case ISD::FMUL:
5970b57cec5SDimitry Andric   case ISD::FMA:
5980b57cec5SDimitry Andric   case ISD::FMAD:
5990b57cec5SDimitry Andric   case ISD::FMINNUM:
6000b57cec5SDimitry Andric   case ISD::FMAXNUM:
6010b57cec5SDimitry Andric   case ISD::FMINNUM_IEEE:
6020b57cec5SDimitry Andric   case ISD::FMAXNUM_IEEE:
6035f757f3fSDimitry Andric   case ISD::FMINIMUM:
6045f757f3fSDimitry Andric   case ISD::FMAXIMUM:
60506c3fb27SDimitry Andric   case ISD::SELECT:
6060b57cec5SDimitry Andric   case ISD::FSIN:
6070b57cec5SDimitry Andric   case ISD::FTRUNC:
6080b57cec5SDimitry Andric   case ISD::FRINT:
6090b57cec5SDimitry Andric   case ISD::FNEARBYINT:
6105f757f3fSDimitry Andric   case ISD::FROUNDEVEN:
6110b57cec5SDimitry Andric   case ISD::FCANONICALIZE:
6120b57cec5SDimitry Andric   case AMDGPUISD::RCP:
6130b57cec5SDimitry Andric   case AMDGPUISD::RCP_LEGACY:
6140b57cec5SDimitry Andric   case AMDGPUISD::RCP_IFLAG:
6150b57cec5SDimitry Andric   case AMDGPUISD::SIN_HW:
6160b57cec5SDimitry Andric   case AMDGPUISD::FMUL_LEGACY:
6170b57cec5SDimitry Andric   case AMDGPUISD::FMIN_LEGACY:
6180b57cec5SDimitry Andric   case AMDGPUISD::FMAX_LEGACY:
6190b57cec5SDimitry Andric   case AMDGPUISD::FMED3:
620e8d8bef9SDimitry Andric     // TODO: handle llvm.amdgcn.fma.legacy
6210b57cec5SDimitry Andric     return true;
62206c3fb27SDimitry Andric   case ISD::BITCAST:
62306c3fb27SDimitry Andric     llvm_unreachable("bitcast is special cased");
6240b57cec5SDimitry Andric   default:
6250b57cec5SDimitry Andric     return false;
6260b57cec5SDimitry Andric   }
6270b57cec5SDimitry Andric }
6280b57cec5SDimitry Andric 
62906c3fb27SDimitry Andric static bool fnegFoldsIntoOp(const SDNode *N) {
63006c3fb27SDimitry Andric   unsigned Opc = N->getOpcode();
63106c3fb27SDimitry Andric   if (Opc == ISD::BITCAST) {
63206c3fb27SDimitry Andric     // TODO: Is there a benefit to checking the conditions performFNegCombine
63306c3fb27SDimitry Andric     // does? We don't for the other cases.
63406c3fb27SDimitry Andric     SDValue BCSrc = N->getOperand(0);
63506c3fb27SDimitry Andric     if (BCSrc.getOpcode() == ISD::BUILD_VECTOR) {
63606c3fb27SDimitry Andric       return BCSrc.getNumOperands() == 2 &&
63706c3fb27SDimitry Andric              BCSrc.getOperand(1).getValueSizeInBits() == 32;
63806c3fb27SDimitry Andric     }
63906c3fb27SDimitry Andric 
64006c3fb27SDimitry Andric     return BCSrc.getOpcode() == ISD::SELECT && BCSrc.getValueType() == MVT::f32;
64106c3fb27SDimitry Andric   }
64206c3fb27SDimitry Andric 
64306c3fb27SDimitry Andric   return fnegFoldsIntoOpcode(Opc);
64406c3fb27SDimitry Andric }
64506c3fb27SDimitry Andric 
6460b57cec5SDimitry Andric /// \p returns true if the operation will definitely need to use a 64-bit
6470b57cec5SDimitry Andric /// encoding, and thus will use a VOP3 encoding regardless of the source
6480b57cec5SDimitry Andric /// modifiers.
6490b57cec5SDimitry Andric LLVM_READONLY
6500b57cec5SDimitry Andric static bool opMustUseVOP3Encoding(const SDNode *N, MVT VT) {
65106c3fb27SDimitry Andric   return (N->getNumOperands() > 2 && N->getOpcode() != ISD::SELECT) ||
65206c3fb27SDimitry Andric          VT == MVT::f64;
65306c3fb27SDimitry Andric }
65406c3fb27SDimitry Andric 
65506c3fb27SDimitry Andric /// Return true if v_cndmask_b32 will support fabs/fneg source modifiers for the
65606c3fb27SDimitry Andric /// type for ISD::SELECT.
65706c3fb27SDimitry Andric LLVM_READONLY
65806c3fb27SDimitry Andric static bool selectSupportsSourceMods(const SDNode *N) {
65906c3fb27SDimitry Andric   // TODO: Only applies if select will be vector
66006c3fb27SDimitry Andric   return N->getValueType(0) == MVT::f32;
6610b57cec5SDimitry Andric }
6620b57cec5SDimitry Andric 
6630b57cec5SDimitry Andric // Most FP instructions support source modifiers, but this could be refined
6640b57cec5SDimitry Andric // slightly.
6650b57cec5SDimitry Andric LLVM_READONLY
6660b57cec5SDimitry Andric static bool hasSourceMods(const SDNode *N) {
6670b57cec5SDimitry Andric   if (isa<MemSDNode>(N))
6680b57cec5SDimitry Andric     return false;
6690b57cec5SDimitry Andric 
6700b57cec5SDimitry Andric   switch (N->getOpcode()) {
6710b57cec5SDimitry Andric   case ISD::CopyToReg:
6720b57cec5SDimitry Andric   case ISD::FDIV:
6730b57cec5SDimitry Andric   case ISD::FREM:
6740b57cec5SDimitry Andric   case ISD::INLINEASM:
6750b57cec5SDimitry Andric   case ISD::INLINEASM_BR:
6760b57cec5SDimitry Andric   case AMDGPUISD::DIV_SCALE:
6778bcb0991SDimitry Andric   case ISD::INTRINSIC_W_CHAIN:
6780b57cec5SDimitry Andric 
6790b57cec5SDimitry Andric   // TODO: Should really be looking at the users of the bitcast. These are
6800b57cec5SDimitry Andric   // problematic because bitcasts are used to legalize all stores to integer
6810b57cec5SDimitry Andric   // types.
6820b57cec5SDimitry Andric   case ISD::BITCAST:
6830b57cec5SDimitry Andric     return false;
6848bcb0991SDimitry Andric   case ISD::INTRINSIC_WO_CHAIN: {
685*647cbc5dSDimitry Andric     switch (N->getConstantOperandVal(0)) {
6868bcb0991SDimitry Andric     case Intrinsic::amdgcn_interp_p1:
6878bcb0991SDimitry Andric     case Intrinsic::amdgcn_interp_p2:
6888bcb0991SDimitry Andric     case Intrinsic::amdgcn_interp_mov:
6898bcb0991SDimitry Andric     case Intrinsic::amdgcn_interp_p1_f16:
6908bcb0991SDimitry Andric     case Intrinsic::amdgcn_interp_p2_f16:
6918bcb0991SDimitry Andric       return false;
6928bcb0991SDimitry Andric     default:
6938bcb0991SDimitry Andric       return true;
6948bcb0991SDimitry Andric     }
6958bcb0991SDimitry Andric   }
69606c3fb27SDimitry Andric   case ISD::SELECT:
69706c3fb27SDimitry Andric     return selectSupportsSourceMods(N);
6980b57cec5SDimitry Andric   default:
6990b57cec5SDimitry Andric     return true;
7000b57cec5SDimitry Andric   }
7010b57cec5SDimitry Andric }
7020b57cec5SDimitry Andric 
7030b57cec5SDimitry Andric bool AMDGPUTargetLowering::allUsesHaveSourceMods(const SDNode *N,
7040b57cec5SDimitry Andric                                                  unsigned CostThreshold) {
7050b57cec5SDimitry Andric   // Some users (such as 3-operand FMA/MAD) must use a VOP3 encoding, and thus
7060b57cec5SDimitry Andric   // it is truly free to use a source modifier in all cases. If there are
7070b57cec5SDimitry Andric   // multiple users but for each one will necessitate using VOP3, there will be
7080b57cec5SDimitry Andric   // a code size increase. Try to avoid increasing code size unless we know it
7090b57cec5SDimitry Andric   // will save on the instruction count.
7100b57cec5SDimitry Andric   unsigned NumMayIncreaseSize = 0;
7110b57cec5SDimitry Andric   MVT VT = N->getValueType(0).getScalarType().getSimpleVT();
7120b57cec5SDimitry Andric 
71306c3fb27SDimitry Andric   assert(!N->use_empty());
71406c3fb27SDimitry Andric 
7150b57cec5SDimitry Andric   // XXX - Should this limit number of uses to check?
7160b57cec5SDimitry Andric   for (const SDNode *U : N->uses()) {
7170b57cec5SDimitry Andric     if (!hasSourceMods(U))
7180b57cec5SDimitry Andric       return false;
7190b57cec5SDimitry Andric 
7200b57cec5SDimitry Andric     if (!opMustUseVOP3Encoding(U, VT)) {
7210b57cec5SDimitry Andric       if (++NumMayIncreaseSize > CostThreshold)
7220b57cec5SDimitry Andric         return false;
7230b57cec5SDimitry Andric     }
7240b57cec5SDimitry Andric   }
7250b57cec5SDimitry Andric 
7260b57cec5SDimitry Andric   return true;
7270b57cec5SDimitry Andric }
7280b57cec5SDimitry Andric 
7295ffd83dbSDimitry Andric EVT AMDGPUTargetLowering::getTypeForExtReturn(LLVMContext &Context, EVT VT,
7305ffd83dbSDimitry Andric                                               ISD::NodeType ExtendKind) const {
7315ffd83dbSDimitry Andric   assert(!VT.isVector() && "only scalar expected");
7325ffd83dbSDimitry Andric 
7335ffd83dbSDimitry Andric   // Round to the next multiple of 32-bits.
7345ffd83dbSDimitry Andric   unsigned Size = VT.getSizeInBits();
7355ffd83dbSDimitry Andric   if (Size <= 32)
7365ffd83dbSDimitry Andric     return MVT::i32;
7375ffd83dbSDimitry Andric   return EVT::getIntegerVT(Context, 32 * ((Size + 31) / 32));
7385ffd83dbSDimitry Andric }
7395ffd83dbSDimitry Andric 
7400b57cec5SDimitry Andric MVT AMDGPUTargetLowering::getVectorIdxTy(const DataLayout &) const {
7410b57cec5SDimitry Andric   return MVT::i32;
7420b57cec5SDimitry Andric }
7430b57cec5SDimitry Andric 
7440b57cec5SDimitry Andric bool AMDGPUTargetLowering::isSelectSupported(SelectSupportKind SelType) const {
7450b57cec5SDimitry Andric   return true;
7460b57cec5SDimitry Andric }
7470b57cec5SDimitry Andric 
7480b57cec5SDimitry Andric // The backend supports 32 and 64 bit floating point immediates.
7490b57cec5SDimitry Andric // FIXME: Why are we reporting vectors of FP immediates as legal?
7500b57cec5SDimitry Andric bool AMDGPUTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT,
7510b57cec5SDimitry Andric                                         bool ForCodeSize) const {
7520b57cec5SDimitry Andric   EVT ScalarVT = VT.getScalarType();
7530b57cec5SDimitry Andric   return (ScalarVT == MVT::f32 || ScalarVT == MVT::f64 ||
7540b57cec5SDimitry Andric          (ScalarVT == MVT::f16 && Subtarget->has16BitInsts()));
7550b57cec5SDimitry Andric }
7560b57cec5SDimitry Andric 
7570b57cec5SDimitry Andric // We don't want to shrink f64 / f32 constants.
7580b57cec5SDimitry Andric bool AMDGPUTargetLowering::ShouldShrinkFPConstant(EVT VT) const {
7590b57cec5SDimitry Andric   EVT ScalarVT = VT.getScalarType();
7600b57cec5SDimitry Andric   return (ScalarVT != MVT::f32 && ScalarVT != MVT::f64);
7610b57cec5SDimitry Andric }
7620b57cec5SDimitry Andric 
7630b57cec5SDimitry Andric bool AMDGPUTargetLowering::shouldReduceLoadWidth(SDNode *N,
7640b57cec5SDimitry Andric                                                  ISD::LoadExtType ExtTy,
7650b57cec5SDimitry Andric                                                  EVT NewVT) const {
7660b57cec5SDimitry Andric   // TODO: This may be worth removing. Check regression tests for diffs.
7670b57cec5SDimitry Andric   if (!TargetLoweringBase::shouldReduceLoadWidth(N, ExtTy, NewVT))
7680b57cec5SDimitry Andric     return false;
7690b57cec5SDimitry Andric 
7700b57cec5SDimitry Andric   unsigned NewSize = NewVT.getStoreSizeInBits();
7710b57cec5SDimitry Andric 
7725ffd83dbSDimitry Andric   // If we are reducing to a 32-bit load or a smaller multi-dword load,
7735ffd83dbSDimitry Andric   // this is always better.
7745ffd83dbSDimitry Andric   if (NewSize >= 32)
7750b57cec5SDimitry Andric     return true;
7760b57cec5SDimitry Andric 
7770b57cec5SDimitry Andric   EVT OldVT = N->getValueType(0);
7780b57cec5SDimitry Andric   unsigned OldSize = OldVT.getStoreSizeInBits();
7790b57cec5SDimitry Andric 
7800b57cec5SDimitry Andric   MemSDNode *MN = cast<MemSDNode>(N);
7810b57cec5SDimitry Andric   unsigned AS = MN->getAddressSpace();
7820b57cec5SDimitry Andric   // Do not shrink an aligned scalar load to sub-dword.
7830b57cec5SDimitry Andric   // Scalar engine cannot do sub-dword loads.
78481ad6265SDimitry Andric   if (OldSize >= 32 && NewSize < 32 && MN->getAlign() >= Align(4) &&
7850b57cec5SDimitry Andric       (AS == AMDGPUAS::CONSTANT_ADDRESS ||
7860b57cec5SDimitry Andric        AS == AMDGPUAS::CONSTANT_ADDRESS_32BIT ||
78781ad6265SDimitry Andric        (isa<LoadSDNode>(N) && AS == AMDGPUAS::GLOBAL_ADDRESS &&
78881ad6265SDimitry Andric         MN->isInvariant())) &&
7890b57cec5SDimitry Andric       AMDGPUInstrInfo::isUniformMMO(MN->getMemOperand()))
7900b57cec5SDimitry Andric     return false;
7910b57cec5SDimitry Andric 
7920b57cec5SDimitry Andric   // Don't produce extloads from sub 32-bit types. SI doesn't have scalar
7930b57cec5SDimitry Andric   // extloads, so doing one requires using a buffer_load. In cases where we
7940b57cec5SDimitry Andric   // still couldn't use a scalar load, using the wider load shouldn't really
7950b57cec5SDimitry Andric   // hurt anything.
7960b57cec5SDimitry Andric 
7970b57cec5SDimitry Andric   // If the old size already had to be an extload, there's no harm in continuing
7980b57cec5SDimitry Andric   // to reduce the width.
7990b57cec5SDimitry Andric   return (OldSize < 32);
8000b57cec5SDimitry Andric }
8010b57cec5SDimitry Andric 
8020b57cec5SDimitry Andric bool AMDGPUTargetLowering::isLoadBitCastBeneficial(EVT LoadTy, EVT CastTy,
8030b57cec5SDimitry Andric                                                    const SelectionDAG &DAG,
8040b57cec5SDimitry Andric                                                    const MachineMemOperand &MMO) const {
8050b57cec5SDimitry Andric 
8060b57cec5SDimitry Andric   assert(LoadTy.getSizeInBits() == CastTy.getSizeInBits());
8070b57cec5SDimitry Andric 
8080b57cec5SDimitry Andric   if (LoadTy.getScalarType() == MVT::i32)
8090b57cec5SDimitry Andric     return false;
8100b57cec5SDimitry Andric 
8110b57cec5SDimitry Andric   unsigned LScalarSize = LoadTy.getScalarSizeInBits();
8120b57cec5SDimitry Andric   unsigned CastScalarSize = CastTy.getScalarSizeInBits();
8130b57cec5SDimitry Andric 
8140b57cec5SDimitry Andric   if ((LScalarSize >= CastScalarSize) && (CastScalarSize < 32))
8150b57cec5SDimitry Andric     return false;
8160b57cec5SDimitry Andric 
817bdd1243dSDimitry Andric   unsigned Fast = 0;
8188bcb0991SDimitry Andric   return allowsMemoryAccessForAlignment(*DAG.getContext(), DAG.getDataLayout(),
8198bcb0991SDimitry Andric                                         CastTy, MMO, &Fast) &&
8208bcb0991SDimitry Andric          Fast;
8210b57cec5SDimitry Andric }
8220b57cec5SDimitry Andric 
8230b57cec5SDimitry Andric // SI+ has instructions for cttz / ctlz for 32-bit values. This is probably also
8240b57cec5SDimitry Andric // profitable with the expansion for 64-bit since it's generally good to
8250b57cec5SDimitry Andric // speculate things.
826bdd1243dSDimitry Andric bool AMDGPUTargetLowering::isCheapToSpeculateCttz(Type *Ty) const {
8270b57cec5SDimitry Andric   return true;
8280b57cec5SDimitry Andric }
8290b57cec5SDimitry Andric 
830bdd1243dSDimitry Andric bool AMDGPUTargetLowering::isCheapToSpeculateCtlz(Type *Ty) const {
8310b57cec5SDimitry Andric   return true;
8320b57cec5SDimitry Andric }
8330b57cec5SDimitry Andric 
8340b57cec5SDimitry Andric bool AMDGPUTargetLowering::isSDNodeAlwaysUniform(const SDNode *N) const {
8350b57cec5SDimitry Andric   switch (N->getOpcode()) {
8360b57cec5SDimitry Andric   case ISD::EntryToken:
8370b57cec5SDimitry Andric   case ISD::TokenFactor:
8380b57cec5SDimitry Andric     return true;
839e8d8bef9SDimitry Andric   case ISD::INTRINSIC_WO_CHAIN: {
840*647cbc5dSDimitry Andric     unsigned IntrID = N->getConstantOperandVal(0);
8410b57cec5SDimitry Andric     switch (IntrID) {
8420b57cec5SDimitry Andric     case Intrinsic::amdgcn_readfirstlane:
8430b57cec5SDimitry Andric     case Intrinsic::amdgcn_readlane:
8440b57cec5SDimitry Andric       return true;
8450b57cec5SDimitry Andric     }
846e8d8bef9SDimitry Andric     return false;
8470b57cec5SDimitry Andric   }
8480b57cec5SDimitry Andric   case ISD::LOAD:
8498bcb0991SDimitry Andric     if (cast<LoadSDNode>(N)->getMemOperand()->getAddrSpace() ==
8508bcb0991SDimitry Andric         AMDGPUAS::CONSTANT_ADDRESS_32BIT)
8510b57cec5SDimitry Andric       return true;
8520b57cec5SDimitry Andric     return false;
85381ad6265SDimitry Andric   case AMDGPUISD::SETCC: // ballot-style instruction
85481ad6265SDimitry Andric     return true;
8550b57cec5SDimitry Andric   }
856e8d8bef9SDimitry Andric   return false;
8570b57cec5SDimitry Andric }
8580b57cec5SDimitry Andric 
8595ffd83dbSDimitry Andric SDValue AMDGPUTargetLowering::getNegatedExpression(
8605ffd83dbSDimitry Andric     SDValue Op, SelectionDAG &DAG, bool LegalOperations, bool ForCodeSize,
8615ffd83dbSDimitry Andric     NegatibleCost &Cost, unsigned Depth) const {
8625ffd83dbSDimitry Andric 
8635ffd83dbSDimitry Andric   switch (Op.getOpcode()) {
8645ffd83dbSDimitry Andric   case ISD::FMA:
8655ffd83dbSDimitry Andric   case ISD::FMAD: {
8665ffd83dbSDimitry Andric     // Negating a fma is not free if it has users without source mods.
8675ffd83dbSDimitry Andric     if (!allUsesHaveSourceMods(Op.getNode()))
8685ffd83dbSDimitry Andric       return SDValue();
8695ffd83dbSDimitry Andric     break;
8705ffd83dbSDimitry Andric   }
87106c3fb27SDimitry Andric   case AMDGPUISD::RCP: {
87206c3fb27SDimitry Andric     SDValue Src = Op.getOperand(0);
87306c3fb27SDimitry Andric     EVT VT = Op.getValueType();
87406c3fb27SDimitry Andric     SDLoc SL(Op);
87506c3fb27SDimitry Andric 
87606c3fb27SDimitry Andric     SDValue NegSrc = getNegatedExpression(Src, DAG, LegalOperations,
87706c3fb27SDimitry Andric                                           ForCodeSize, Cost, Depth + 1);
87806c3fb27SDimitry Andric     if (NegSrc)
87906c3fb27SDimitry Andric       return DAG.getNode(AMDGPUISD::RCP, SL, VT, NegSrc, Op->getFlags());
88006c3fb27SDimitry Andric     return SDValue();
88106c3fb27SDimitry Andric   }
8825ffd83dbSDimitry Andric   default:
8835ffd83dbSDimitry Andric     break;
8845ffd83dbSDimitry Andric   }
8855ffd83dbSDimitry Andric 
8865ffd83dbSDimitry Andric   return TargetLowering::getNegatedExpression(Op, DAG, LegalOperations,
8875ffd83dbSDimitry Andric                                               ForCodeSize, Cost, Depth);
8885ffd83dbSDimitry Andric }
8895ffd83dbSDimitry Andric 
8900b57cec5SDimitry Andric //===---------------------------------------------------------------------===//
8910b57cec5SDimitry Andric // Target Properties
8920b57cec5SDimitry Andric //===---------------------------------------------------------------------===//
8930b57cec5SDimitry Andric 
8940b57cec5SDimitry Andric bool AMDGPUTargetLowering::isFAbsFree(EVT VT) const {
8950b57cec5SDimitry Andric   assert(VT.isFloatingPoint());
8960b57cec5SDimitry Andric 
8970b57cec5SDimitry Andric   // Packed operations do not have a fabs modifier.
8980b57cec5SDimitry Andric   return VT == MVT::f32 || VT == MVT::f64 ||
8990b57cec5SDimitry Andric          (Subtarget->has16BitInsts() && VT == MVT::f16);
9000b57cec5SDimitry Andric }
9010b57cec5SDimitry Andric 
9020b57cec5SDimitry Andric bool AMDGPUTargetLowering::isFNegFree(EVT VT) const {
9030b57cec5SDimitry Andric   assert(VT.isFloatingPoint());
904fe6060f1SDimitry Andric   // Report this based on the end legalized type.
905fe6060f1SDimitry Andric   VT = VT.getScalarType();
906fe6060f1SDimitry Andric   return VT == MVT::f32 || VT == MVT::f64 || VT == MVT::f16;
9070b57cec5SDimitry Andric }
9080b57cec5SDimitry Andric 
90906c3fb27SDimitry Andric bool AMDGPUTargetLowering:: storeOfVectorConstantIsCheap(bool IsZero, EVT MemVT,
9100b57cec5SDimitry Andric                                                          unsigned NumElem,
9110b57cec5SDimitry Andric                                                          unsigned AS) const {
9120b57cec5SDimitry Andric   return true;
9130b57cec5SDimitry Andric }
9140b57cec5SDimitry Andric 
9150b57cec5SDimitry Andric bool AMDGPUTargetLowering::aggressivelyPreferBuildVectorSources(EVT VecVT) const {
9160b57cec5SDimitry Andric   // There are few operations which truly have vector input operands. Any vector
9170b57cec5SDimitry Andric   // operation is going to involve operations on each component, and a
9180b57cec5SDimitry Andric   // build_vector will be a copy per element, so it always makes sense to use a
9190b57cec5SDimitry Andric   // build_vector input in place of the extracted element to avoid a copy into a
9200b57cec5SDimitry Andric   // super register.
9210b57cec5SDimitry Andric   //
9220b57cec5SDimitry Andric   // We should probably only do this if all users are extracts only, but this
9230b57cec5SDimitry Andric   // should be the common case.
9240b57cec5SDimitry Andric   return true;
9250b57cec5SDimitry Andric }
9260b57cec5SDimitry Andric 
9270b57cec5SDimitry Andric bool AMDGPUTargetLowering::isTruncateFree(EVT Source, EVT Dest) const {
9280b57cec5SDimitry Andric   // Truncate is just accessing a subregister.
9290b57cec5SDimitry Andric 
9300b57cec5SDimitry Andric   unsigned SrcSize = Source.getSizeInBits();
9310b57cec5SDimitry Andric   unsigned DestSize = Dest.getSizeInBits();
9320b57cec5SDimitry Andric 
9330b57cec5SDimitry Andric   return DestSize < SrcSize && DestSize % 32 == 0 ;
9340b57cec5SDimitry Andric }
9350b57cec5SDimitry Andric 
9360b57cec5SDimitry Andric bool AMDGPUTargetLowering::isTruncateFree(Type *Source, Type *Dest) const {
9370b57cec5SDimitry Andric   // Truncate is just accessing a subregister.
9380b57cec5SDimitry Andric 
9390b57cec5SDimitry Andric   unsigned SrcSize = Source->getScalarSizeInBits();
9400b57cec5SDimitry Andric   unsigned DestSize = Dest->getScalarSizeInBits();
9410b57cec5SDimitry Andric 
9420b57cec5SDimitry Andric   if (DestSize== 16 && Subtarget->has16BitInsts())
9430b57cec5SDimitry Andric     return SrcSize >= 32;
9440b57cec5SDimitry Andric 
9450b57cec5SDimitry Andric   return DestSize < SrcSize && DestSize % 32 == 0;
9460b57cec5SDimitry Andric }
9470b57cec5SDimitry Andric 
9480b57cec5SDimitry Andric bool AMDGPUTargetLowering::isZExtFree(Type *Src, Type *Dest) const {
9490b57cec5SDimitry Andric   unsigned SrcSize = Src->getScalarSizeInBits();
9500b57cec5SDimitry Andric   unsigned DestSize = Dest->getScalarSizeInBits();
9510b57cec5SDimitry Andric 
9520b57cec5SDimitry Andric   if (SrcSize == 16 && Subtarget->has16BitInsts())
9530b57cec5SDimitry Andric     return DestSize >= 32;
9540b57cec5SDimitry Andric 
9550b57cec5SDimitry Andric   return SrcSize == 32 && DestSize == 64;
9560b57cec5SDimitry Andric }
9570b57cec5SDimitry Andric 
9580b57cec5SDimitry Andric bool AMDGPUTargetLowering::isZExtFree(EVT Src, EVT Dest) const {
9590b57cec5SDimitry Andric   // Any register load of a 64-bit value really requires 2 32-bit moves. For all
9600b57cec5SDimitry Andric   // practical purposes, the extra mov 0 to load a 64-bit is free.  As used,
9610b57cec5SDimitry Andric   // this will enable reducing 64-bit operations the 32-bit, which is always
9620b57cec5SDimitry Andric   // good.
9630b57cec5SDimitry Andric 
9640b57cec5SDimitry Andric   if (Src == MVT::i16)
9650b57cec5SDimitry Andric     return Dest == MVT::i32 ||Dest == MVT::i64 ;
9660b57cec5SDimitry Andric 
9670b57cec5SDimitry Andric   return Src == MVT::i32 && Dest == MVT::i64;
9680b57cec5SDimitry Andric }
9690b57cec5SDimitry Andric 
9700b57cec5SDimitry Andric bool AMDGPUTargetLowering::isNarrowingProfitable(EVT SrcVT, EVT DestVT) const {
9710b57cec5SDimitry Andric   // There aren't really 64-bit registers, but pairs of 32-bit ones and only a
9720b57cec5SDimitry Andric   // limited number of native 64-bit operations. Shrinking an operation to fit
9730b57cec5SDimitry Andric   // in a single 32-bit register should always be helpful. As currently used,
9740b57cec5SDimitry Andric   // this is much less general than the name suggests, and is only used in
9750b57cec5SDimitry Andric   // places trying to reduce the sizes of loads. Shrinking loads to < 32-bits is
9760b57cec5SDimitry Andric   // not profitable, and may actually be harmful.
9770b57cec5SDimitry Andric   return SrcVT.getSizeInBits() > 32 && DestVT.getSizeInBits() == 32;
9780b57cec5SDimitry Andric }
9790b57cec5SDimitry Andric 
980bdd1243dSDimitry Andric bool AMDGPUTargetLowering::isDesirableToCommuteWithShift(
981bdd1243dSDimitry Andric     const SDNode* N, CombineLevel Level) const {
982bdd1243dSDimitry Andric   assert((N->getOpcode() == ISD::SHL || N->getOpcode() == ISD::SRA ||
983bdd1243dSDimitry Andric           N->getOpcode() == ISD::SRL) &&
984bdd1243dSDimitry Andric          "Expected shift op");
985bdd1243dSDimitry Andric   // Always commute pre-type legalization and right shifts.
986bdd1243dSDimitry Andric   // We're looking for shl(or(x,y),z) patterns.
987bdd1243dSDimitry Andric   if (Level < CombineLevel::AfterLegalizeTypes ||
988bdd1243dSDimitry Andric       N->getOpcode() != ISD::SHL || N->getOperand(0).getOpcode() != ISD::OR)
989bdd1243dSDimitry Andric     return true;
990bdd1243dSDimitry Andric 
991bdd1243dSDimitry Andric   // If only user is a i32 right-shift, then don't destroy a BFE pattern.
992bdd1243dSDimitry Andric   if (N->getValueType(0) == MVT::i32 && N->use_size() == 1 &&
993bdd1243dSDimitry Andric       (N->use_begin()->getOpcode() == ISD::SRA ||
994bdd1243dSDimitry Andric        N->use_begin()->getOpcode() == ISD::SRL))
995bdd1243dSDimitry Andric     return false;
996bdd1243dSDimitry Andric 
997bdd1243dSDimitry Andric   // Don't destroy or(shl(load_zext(),c), load_zext()) patterns.
998bdd1243dSDimitry Andric   auto IsShiftAndLoad = [](SDValue LHS, SDValue RHS) {
999bdd1243dSDimitry Andric     if (LHS.getOpcode() != ISD::SHL)
1000bdd1243dSDimitry Andric       return false;
1001bdd1243dSDimitry Andric     auto *RHSLd = dyn_cast<LoadSDNode>(RHS);
1002bdd1243dSDimitry Andric     auto *LHS0 = dyn_cast<LoadSDNode>(LHS.getOperand(0));
1003bdd1243dSDimitry Andric     auto *LHS1 = dyn_cast<ConstantSDNode>(LHS.getOperand(1));
1004bdd1243dSDimitry Andric     return LHS0 && LHS1 && RHSLd && LHS0->getExtensionType() == ISD::ZEXTLOAD &&
1005bdd1243dSDimitry Andric            LHS1->getAPIntValue() == LHS0->getMemoryVT().getScalarSizeInBits() &&
1006bdd1243dSDimitry Andric            RHSLd->getExtensionType() == ISD::ZEXTLOAD;
1007bdd1243dSDimitry Andric   };
1008bdd1243dSDimitry Andric   SDValue LHS = N->getOperand(0).getOperand(0);
1009bdd1243dSDimitry Andric   SDValue RHS = N->getOperand(0).getOperand(1);
1010bdd1243dSDimitry Andric   return !(IsShiftAndLoad(LHS, RHS) || IsShiftAndLoad(RHS, LHS));
1011bdd1243dSDimitry Andric }
1012bdd1243dSDimitry Andric 
10130b57cec5SDimitry Andric //===---------------------------------------------------------------------===//
10140b57cec5SDimitry Andric // TargetLowering Callbacks
10150b57cec5SDimitry Andric //===---------------------------------------------------------------------===//
10160b57cec5SDimitry Andric 
10170b57cec5SDimitry Andric CCAssignFn *AMDGPUCallLowering::CCAssignFnForCall(CallingConv::ID CC,
10180b57cec5SDimitry Andric                                                   bool IsVarArg) {
10190b57cec5SDimitry Andric   switch (CC) {
10200b57cec5SDimitry Andric   case CallingConv::AMDGPU_VS:
10210b57cec5SDimitry Andric   case CallingConv::AMDGPU_GS:
10220b57cec5SDimitry Andric   case CallingConv::AMDGPU_PS:
10230b57cec5SDimitry Andric   case CallingConv::AMDGPU_CS:
10240b57cec5SDimitry Andric   case CallingConv::AMDGPU_HS:
10250b57cec5SDimitry Andric   case CallingConv::AMDGPU_ES:
10260b57cec5SDimitry Andric   case CallingConv::AMDGPU_LS:
10270b57cec5SDimitry Andric     return CC_AMDGPU;
10285f757f3fSDimitry Andric   case CallingConv::AMDGPU_CS_Chain:
10295f757f3fSDimitry Andric   case CallingConv::AMDGPU_CS_ChainPreserve:
10305f757f3fSDimitry Andric     return CC_AMDGPU_CS_CHAIN;
10310b57cec5SDimitry Andric   case CallingConv::C:
10320b57cec5SDimitry Andric   case CallingConv::Fast:
10330b57cec5SDimitry Andric   case CallingConv::Cold:
10340b57cec5SDimitry Andric     return CC_AMDGPU_Func;
1035e8d8bef9SDimitry Andric   case CallingConv::AMDGPU_Gfx:
1036e8d8bef9SDimitry Andric     return CC_SI_Gfx;
10370b57cec5SDimitry Andric   case CallingConv::AMDGPU_KERNEL:
10380b57cec5SDimitry Andric   case CallingConv::SPIR_KERNEL:
10390b57cec5SDimitry Andric   default:
10400b57cec5SDimitry Andric     report_fatal_error("Unsupported calling convention for call");
10410b57cec5SDimitry Andric   }
10420b57cec5SDimitry Andric }
10430b57cec5SDimitry Andric 
10440b57cec5SDimitry Andric CCAssignFn *AMDGPUCallLowering::CCAssignFnForReturn(CallingConv::ID CC,
10450b57cec5SDimitry Andric                                                     bool IsVarArg) {
10460b57cec5SDimitry Andric   switch (CC) {
10470b57cec5SDimitry Andric   case CallingConv::AMDGPU_KERNEL:
10480b57cec5SDimitry Andric   case CallingConv::SPIR_KERNEL:
10490b57cec5SDimitry Andric     llvm_unreachable("kernels should not be handled here");
10500b57cec5SDimitry Andric   case CallingConv::AMDGPU_VS:
10510b57cec5SDimitry Andric   case CallingConv::AMDGPU_GS:
10520b57cec5SDimitry Andric   case CallingConv::AMDGPU_PS:
10530b57cec5SDimitry Andric   case CallingConv::AMDGPU_CS:
10545f757f3fSDimitry Andric   case CallingConv::AMDGPU_CS_Chain:
10555f757f3fSDimitry Andric   case CallingConv::AMDGPU_CS_ChainPreserve:
10560b57cec5SDimitry Andric   case CallingConv::AMDGPU_HS:
10570b57cec5SDimitry Andric   case CallingConv::AMDGPU_ES:
10580b57cec5SDimitry Andric   case CallingConv::AMDGPU_LS:
10590b57cec5SDimitry Andric     return RetCC_SI_Shader;
1060e8d8bef9SDimitry Andric   case CallingConv::AMDGPU_Gfx:
1061e8d8bef9SDimitry Andric     return RetCC_SI_Gfx;
10620b57cec5SDimitry Andric   case CallingConv::C:
10630b57cec5SDimitry Andric   case CallingConv::Fast:
10640b57cec5SDimitry Andric   case CallingConv::Cold:
10650b57cec5SDimitry Andric     return RetCC_AMDGPU_Func;
10660b57cec5SDimitry Andric   default:
10670b57cec5SDimitry Andric     report_fatal_error("Unsupported calling convention.");
10680b57cec5SDimitry Andric   }
10690b57cec5SDimitry Andric }
10700b57cec5SDimitry Andric 
10710b57cec5SDimitry Andric /// The SelectionDAGBuilder will automatically promote function arguments
10720b57cec5SDimitry Andric /// with illegal types.  However, this does not work for the AMDGPU targets
10730b57cec5SDimitry Andric /// since the function arguments are stored in memory as these illegal types.
10740b57cec5SDimitry Andric /// In order to handle this properly we need to get the original types sizes
10750b57cec5SDimitry Andric /// from the LLVM IR Function and fixup the ISD:InputArg values before
10760b57cec5SDimitry Andric /// passing them to AnalyzeFormalArguments()
10770b57cec5SDimitry Andric 
10780b57cec5SDimitry Andric /// When the SelectionDAGBuilder computes the Ins, it takes care of splitting
10790b57cec5SDimitry Andric /// input values across multiple registers.  Each item in the Ins array
10800b57cec5SDimitry Andric /// represents a single value that will be stored in registers.  Ins[x].VT is
10810b57cec5SDimitry Andric /// the value type of the value that will be stored in the register, so
10820b57cec5SDimitry Andric /// whatever SDNode we lower the argument to needs to be this type.
10830b57cec5SDimitry Andric ///
10840b57cec5SDimitry Andric /// In order to correctly lower the arguments we need to know the size of each
10850b57cec5SDimitry Andric /// argument.  Since Ins[x].VT gives us the size of the register that will
10860b57cec5SDimitry Andric /// hold the value, we need to look at Ins[x].ArgVT to see the 'real' type
1087349cc55cSDimitry Andric /// for the original function argument so that we can deduce the correct memory
10880b57cec5SDimitry Andric /// type to use for Ins[x].  In most cases the correct memory type will be
10890b57cec5SDimitry Andric /// Ins[x].ArgVT.  However, this will not always be the case.  If, for example,
10900b57cec5SDimitry Andric /// we have a kernel argument of type v8i8, this argument will be split into
10910b57cec5SDimitry Andric /// 8 parts and each part will be represented by its own item in the Ins array.
10920b57cec5SDimitry Andric /// For each part the Ins[x].ArgVT will be the v8i8, which is the full type of
10930b57cec5SDimitry Andric /// the argument before it was split.  From this, we deduce that the memory type
10940b57cec5SDimitry Andric /// for each individual part is i8.  We pass the memory type as LocVT to the
10950b57cec5SDimitry Andric /// calling convention analysis function and the register type (Ins[x].VT) as
10960b57cec5SDimitry Andric /// the ValVT.
10970b57cec5SDimitry Andric void AMDGPUTargetLowering::analyzeFormalArgumentsCompute(
10980b57cec5SDimitry Andric   CCState &State,
10990b57cec5SDimitry Andric   const SmallVectorImpl<ISD::InputArg> &Ins) const {
11000b57cec5SDimitry Andric   const MachineFunction &MF = State.getMachineFunction();
11010b57cec5SDimitry Andric   const Function &Fn = MF.getFunction();
11020b57cec5SDimitry Andric   LLVMContext &Ctx = Fn.getParent()->getContext();
11030b57cec5SDimitry Andric   const AMDGPUSubtarget &ST = AMDGPUSubtarget::get(MF);
110406c3fb27SDimitry Andric   const unsigned ExplicitOffset = ST.getExplicitKernelArgOffset();
11050b57cec5SDimitry Andric   CallingConv::ID CC = Fn.getCallingConv();
11060b57cec5SDimitry Andric 
11075ffd83dbSDimitry Andric   Align MaxAlign = Align(1);
11080b57cec5SDimitry Andric   uint64_t ExplicitArgOffset = 0;
11090b57cec5SDimitry Andric   const DataLayout &DL = Fn.getParent()->getDataLayout();
11100b57cec5SDimitry Andric 
11110b57cec5SDimitry Andric   unsigned InIndex = 0;
11120b57cec5SDimitry Andric 
11130b57cec5SDimitry Andric   for (const Argument &Arg : Fn.args()) {
1114e8d8bef9SDimitry Andric     const bool IsByRef = Arg.hasByRefAttr();
11150b57cec5SDimitry Andric     Type *BaseArgTy = Arg.getType();
1116e8d8bef9SDimitry Andric     Type *MemArgTy = IsByRef ? Arg.getParamByRefType() : BaseArgTy;
111781ad6265SDimitry Andric     Align Alignment = DL.getValueOrABITypeAlignment(
1118bdd1243dSDimitry Andric         IsByRef ? Arg.getParamAlign() : std::nullopt, MemArgTy);
111981ad6265SDimitry Andric     MaxAlign = std::max(Alignment, MaxAlign);
1120e8d8bef9SDimitry Andric     uint64_t AllocSize = DL.getTypeAllocSize(MemArgTy);
11210b57cec5SDimitry Andric 
11225ffd83dbSDimitry Andric     uint64_t ArgOffset = alignTo(ExplicitArgOffset, Alignment) + ExplicitOffset;
11235ffd83dbSDimitry Andric     ExplicitArgOffset = alignTo(ExplicitArgOffset, Alignment) + AllocSize;
11240b57cec5SDimitry Andric 
11250b57cec5SDimitry Andric     // We're basically throwing away everything passed into us and starting over
11260b57cec5SDimitry Andric     // to get accurate in-memory offsets. The "PartOffset" is completely useless
11270b57cec5SDimitry Andric     // to us as computed in Ins.
11280b57cec5SDimitry Andric     //
11290b57cec5SDimitry Andric     // We also need to figure out what type legalization is trying to do to get
11300b57cec5SDimitry Andric     // the correct memory offsets.
11310b57cec5SDimitry Andric 
11320b57cec5SDimitry Andric     SmallVector<EVT, 16> ValueVTs;
11330b57cec5SDimitry Andric     SmallVector<uint64_t, 16> Offsets;
11340b57cec5SDimitry Andric     ComputeValueVTs(*this, DL, BaseArgTy, ValueVTs, &Offsets, ArgOffset);
11350b57cec5SDimitry Andric 
11360b57cec5SDimitry Andric     for (unsigned Value = 0, NumValues = ValueVTs.size();
11370b57cec5SDimitry Andric          Value != NumValues; ++Value) {
11380b57cec5SDimitry Andric       uint64_t BasePartOffset = Offsets[Value];
11390b57cec5SDimitry Andric 
11400b57cec5SDimitry Andric       EVT ArgVT = ValueVTs[Value];
11410b57cec5SDimitry Andric       EVT MemVT = ArgVT;
11420b57cec5SDimitry Andric       MVT RegisterVT = getRegisterTypeForCallingConv(Ctx, CC, ArgVT);
11430b57cec5SDimitry Andric       unsigned NumRegs = getNumRegistersForCallingConv(Ctx, CC, ArgVT);
11440b57cec5SDimitry Andric 
11450b57cec5SDimitry Andric       if (NumRegs == 1) {
11460b57cec5SDimitry Andric         // This argument is not split, so the IR type is the memory type.
11470b57cec5SDimitry Andric         if (ArgVT.isExtended()) {
11480b57cec5SDimitry Andric           // We have an extended type, like i24, so we should just use the
11490b57cec5SDimitry Andric           // register type.
11500b57cec5SDimitry Andric           MemVT = RegisterVT;
11510b57cec5SDimitry Andric         } else {
11520b57cec5SDimitry Andric           MemVT = ArgVT;
11530b57cec5SDimitry Andric         }
11540b57cec5SDimitry Andric       } else if (ArgVT.isVector() && RegisterVT.isVector() &&
11550b57cec5SDimitry Andric                  ArgVT.getScalarType() == RegisterVT.getScalarType()) {
11560b57cec5SDimitry Andric         assert(ArgVT.getVectorNumElements() > RegisterVT.getVectorNumElements());
11570b57cec5SDimitry Andric         // We have a vector value which has been split into a vector with
11580b57cec5SDimitry Andric         // the same scalar type, but fewer elements.  This should handle
11590b57cec5SDimitry Andric         // all the floating-point vector types.
11600b57cec5SDimitry Andric         MemVT = RegisterVT;
11610b57cec5SDimitry Andric       } else if (ArgVT.isVector() &&
11620b57cec5SDimitry Andric                  ArgVT.getVectorNumElements() == NumRegs) {
11630b57cec5SDimitry Andric         // This arg has been split so that each element is stored in a separate
11640b57cec5SDimitry Andric         // register.
11650b57cec5SDimitry Andric         MemVT = ArgVT.getScalarType();
11660b57cec5SDimitry Andric       } else if (ArgVT.isExtended()) {
11670b57cec5SDimitry Andric         // We have an extended type, like i65.
11680b57cec5SDimitry Andric         MemVT = RegisterVT;
11690b57cec5SDimitry Andric       } else {
11700b57cec5SDimitry Andric         unsigned MemoryBits = ArgVT.getStoreSizeInBits() / NumRegs;
11710b57cec5SDimitry Andric         assert(ArgVT.getStoreSizeInBits() % NumRegs == 0);
11720b57cec5SDimitry Andric         if (RegisterVT.isInteger()) {
11730b57cec5SDimitry Andric           MemVT = EVT::getIntegerVT(State.getContext(), MemoryBits);
11740b57cec5SDimitry Andric         } else if (RegisterVT.isVector()) {
11750b57cec5SDimitry Andric           assert(!RegisterVT.getScalarType().isFloatingPoint());
11760b57cec5SDimitry Andric           unsigned NumElements = RegisterVT.getVectorNumElements();
11770b57cec5SDimitry Andric           assert(MemoryBits % NumElements == 0);
11780b57cec5SDimitry Andric           // This vector type has been split into another vector type with
11790b57cec5SDimitry Andric           // a different elements size.
11800b57cec5SDimitry Andric           EVT ScalarVT = EVT::getIntegerVT(State.getContext(),
11810b57cec5SDimitry Andric                                            MemoryBits / NumElements);
11820b57cec5SDimitry Andric           MemVT = EVT::getVectorVT(State.getContext(), ScalarVT, NumElements);
11830b57cec5SDimitry Andric         } else {
11840b57cec5SDimitry Andric           llvm_unreachable("cannot deduce memory type.");
11850b57cec5SDimitry Andric         }
11860b57cec5SDimitry Andric       }
11870b57cec5SDimitry Andric 
11880b57cec5SDimitry Andric       // Convert one element vectors to scalar.
11890b57cec5SDimitry Andric       if (MemVT.isVector() && MemVT.getVectorNumElements() == 1)
11900b57cec5SDimitry Andric         MemVT = MemVT.getScalarType();
11910b57cec5SDimitry Andric 
11920b57cec5SDimitry Andric       // Round up vec3/vec5 argument.
11930b57cec5SDimitry Andric       if (MemVT.isVector() && !MemVT.isPow2VectorType()) {
11940b57cec5SDimitry Andric         assert(MemVT.getVectorNumElements() == 3 ||
1195bdd1243dSDimitry Andric                MemVT.getVectorNumElements() == 5 ||
1196bdd1243dSDimitry Andric                (MemVT.getVectorNumElements() >= 9 &&
1197bdd1243dSDimitry Andric                 MemVT.getVectorNumElements() <= 12));
11980b57cec5SDimitry Andric         MemVT = MemVT.getPow2VectorType(State.getContext());
11995ffd83dbSDimitry Andric       } else if (!MemVT.isSimple() && !MemVT.isVector()) {
12005ffd83dbSDimitry Andric         MemVT = MemVT.getRoundIntegerType(State.getContext());
12010b57cec5SDimitry Andric       }
12020b57cec5SDimitry Andric 
12030b57cec5SDimitry Andric       unsigned PartOffset = 0;
12040b57cec5SDimitry Andric       for (unsigned i = 0; i != NumRegs; ++i) {
12050b57cec5SDimitry Andric         State.addLoc(CCValAssign::getCustomMem(InIndex++, RegisterVT,
12060b57cec5SDimitry Andric                                                BasePartOffset + PartOffset,
12070b57cec5SDimitry Andric                                                MemVT.getSimpleVT(),
12080b57cec5SDimitry Andric                                                CCValAssign::Full));
12090b57cec5SDimitry Andric         PartOffset += MemVT.getStoreSize();
12100b57cec5SDimitry Andric       }
12110b57cec5SDimitry Andric     }
12120b57cec5SDimitry Andric   }
12130b57cec5SDimitry Andric }
12140b57cec5SDimitry Andric 
12150b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::LowerReturn(
12160b57cec5SDimitry Andric   SDValue Chain, CallingConv::ID CallConv,
12170b57cec5SDimitry Andric   bool isVarArg,
12180b57cec5SDimitry Andric   const SmallVectorImpl<ISD::OutputArg> &Outs,
12190b57cec5SDimitry Andric   const SmallVectorImpl<SDValue> &OutVals,
12200b57cec5SDimitry Andric   const SDLoc &DL, SelectionDAG &DAG) const {
12210b57cec5SDimitry Andric   // FIXME: Fails for r600 tests
12220b57cec5SDimitry Andric   //assert(!isVarArg && Outs.empty() && OutVals.empty() &&
12230b57cec5SDimitry Andric   // "wave terminate should not have return values");
12240b57cec5SDimitry Andric   return DAG.getNode(AMDGPUISD::ENDPGM, DL, MVT::Other, Chain);
12250b57cec5SDimitry Andric }
12260b57cec5SDimitry Andric 
12270b57cec5SDimitry Andric //===---------------------------------------------------------------------===//
12280b57cec5SDimitry Andric // Target specific lowering
12290b57cec5SDimitry Andric //===---------------------------------------------------------------------===//
12300b57cec5SDimitry Andric 
12310b57cec5SDimitry Andric /// Selects the correct CCAssignFn for a given CallingConvention value.
12320b57cec5SDimitry Andric CCAssignFn *AMDGPUTargetLowering::CCAssignFnForCall(CallingConv::ID CC,
12330b57cec5SDimitry Andric                                                     bool IsVarArg) {
12340b57cec5SDimitry Andric   return AMDGPUCallLowering::CCAssignFnForCall(CC, IsVarArg);
12350b57cec5SDimitry Andric }
12360b57cec5SDimitry Andric 
12370b57cec5SDimitry Andric CCAssignFn *AMDGPUTargetLowering::CCAssignFnForReturn(CallingConv::ID CC,
12380b57cec5SDimitry Andric                                                       bool IsVarArg) {
12390b57cec5SDimitry Andric   return AMDGPUCallLowering::CCAssignFnForReturn(CC, IsVarArg);
12400b57cec5SDimitry Andric }
12410b57cec5SDimitry Andric 
12420b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::addTokenForArgument(SDValue Chain,
12430b57cec5SDimitry Andric                                                   SelectionDAG &DAG,
12440b57cec5SDimitry Andric                                                   MachineFrameInfo &MFI,
12450b57cec5SDimitry Andric                                                   int ClobberedFI) const {
12460b57cec5SDimitry Andric   SmallVector<SDValue, 8> ArgChains;
12470b57cec5SDimitry Andric   int64_t FirstByte = MFI.getObjectOffset(ClobberedFI);
12480b57cec5SDimitry Andric   int64_t LastByte = FirstByte + MFI.getObjectSize(ClobberedFI) - 1;
12490b57cec5SDimitry Andric 
12500b57cec5SDimitry Andric   // Include the original chain at the beginning of the list. When this is
12510b57cec5SDimitry Andric   // used by target LowerCall hooks, this helps legalize find the
12520b57cec5SDimitry Andric   // CALLSEQ_BEGIN node.
12530b57cec5SDimitry Andric   ArgChains.push_back(Chain);
12540b57cec5SDimitry Andric 
12550b57cec5SDimitry Andric   // Add a chain value for each stack argument corresponding
1256349cc55cSDimitry Andric   for (SDNode *U : DAG.getEntryNode().getNode()->uses()) {
1257349cc55cSDimitry Andric     if (LoadSDNode *L = dyn_cast<LoadSDNode>(U)) {
12580b57cec5SDimitry Andric       if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(L->getBasePtr())) {
12590b57cec5SDimitry Andric         if (FI->getIndex() < 0) {
12600b57cec5SDimitry Andric           int64_t InFirstByte = MFI.getObjectOffset(FI->getIndex());
12610b57cec5SDimitry Andric           int64_t InLastByte = InFirstByte;
12620b57cec5SDimitry Andric           InLastByte += MFI.getObjectSize(FI->getIndex()) - 1;
12630b57cec5SDimitry Andric 
12640b57cec5SDimitry Andric           if ((InFirstByte <= FirstByte && FirstByte <= InLastByte) ||
12650b57cec5SDimitry Andric               (FirstByte <= InFirstByte && InFirstByte <= LastByte))
12660b57cec5SDimitry Andric             ArgChains.push_back(SDValue(L, 1));
12670b57cec5SDimitry Andric         }
12680b57cec5SDimitry Andric       }
12690b57cec5SDimitry Andric     }
12700b57cec5SDimitry Andric   }
12710b57cec5SDimitry Andric 
12720b57cec5SDimitry Andric   // Build a tokenfactor for all the chains.
12730b57cec5SDimitry Andric   return DAG.getNode(ISD::TokenFactor, SDLoc(Chain), MVT::Other, ArgChains);
12740b57cec5SDimitry Andric }
12750b57cec5SDimitry Andric 
12760b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::lowerUnhandledCall(CallLoweringInfo &CLI,
12770b57cec5SDimitry Andric                                                  SmallVectorImpl<SDValue> &InVals,
12780b57cec5SDimitry Andric                                                  StringRef Reason) const {
12790b57cec5SDimitry Andric   SDValue Callee = CLI.Callee;
12800b57cec5SDimitry Andric   SelectionDAG &DAG = CLI.DAG;
12810b57cec5SDimitry Andric 
12820b57cec5SDimitry Andric   const Function &Fn = DAG.getMachineFunction().getFunction();
12830b57cec5SDimitry Andric 
12840b57cec5SDimitry Andric   StringRef FuncName("<unknown>");
12850b57cec5SDimitry Andric 
12860b57cec5SDimitry Andric   if (const ExternalSymbolSDNode *G = dyn_cast<ExternalSymbolSDNode>(Callee))
12870b57cec5SDimitry Andric     FuncName = G->getSymbol();
12880b57cec5SDimitry Andric   else if (const GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
12890b57cec5SDimitry Andric     FuncName = G->getGlobal()->getName();
12900b57cec5SDimitry Andric 
12910b57cec5SDimitry Andric   DiagnosticInfoUnsupported NoCalls(
12920b57cec5SDimitry Andric     Fn, Reason + FuncName, CLI.DL.getDebugLoc());
12930b57cec5SDimitry Andric   DAG.getContext()->diagnose(NoCalls);
12940b57cec5SDimitry Andric 
12950b57cec5SDimitry Andric   if (!CLI.IsTailCall) {
12960b57cec5SDimitry Andric     for (unsigned I = 0, E = CLI.Ins.size(); I != E; ++I)
12970b57cec5SDimitry Andric       InVals.push_back(DAG.getUNDEF(CLI.Ins[I].VT));
12980b57cec5SDimitry Andric   }
12990b57cec5SDimitry Andric 
13000b57cec5SDimitry Andric   return DAG.getEntryNode();
13010b57cec5SDimitry Andric }
13020b57cec5SDimitry Andric 
13030b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::LowerCall(CallLoweringInfo &CLI,
13040b57cec5SDimitry Andric                                         SmallVectorImpl<SDValue> &InVals) const {
13050b57cec5SDimitry Andric   return lowerUnhandledCall(CLI, InVals, "unsupported call to function ");
13060b57cec5SDimitry Andric }
13070b57cec5SDimitry Andric 
13080b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
13090b57cec5SDimitry Andric                                                       SelectionDAG &DAG) const {
13100b57cec5SDimitry Andric   const Function &Fn = DAG.getMachineFunction().getFunction();
13110b57cec5SDimitry Andric 
13120b57cec5SDimitry Andric   DiagnosticInfoUnsupported NoDynamicAlloca(Fn, "unsupported dynamic alloca",
13130b57cec5SDimitry Andric                                             SDLoc(Op).getDebugLoc());
13140b57cec5SDimitry Andric   DAG.getContext()->diagnose(NoDynamicAlloca);
13150b57cec5SDimitry Andric   auto Ops = {DAG.getConstant(0, SDLoc(), Op.getValueType()), Op.getOperand(0)};
13160b57cec5SDimitry Andric   return DAG.getMergeValues(Ops, SDLoc());
13170b57cec5SDimitry Andric }
13180b57cec5SDimitry Andric 
13190b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::LowerOperation(SDValue Op,
13200b57cec5SDimitry Andric                                              SelectionDAG &DAG) const {
13210b57cec5SDimitry Andric   switch (Op.getOpcode()) {
13220b57cec5SDimitry Andric   default:
13230b57cec5SDimitry Andric     Op->print(errs(), &DAG);
13240b57cec5SDimitry Andric     llvm_unreachable("Custom lowering code for this "
13250b57cec5SDimitry Andric                      "instruction is not implemented yet!");
13260b57cec5SDimitry Andric     break;
13270b57cec5SDimitry Andric   case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
13280b57cec5SDimitry Andric   case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
13290b57cec5SDimitry Andric   case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
13300b57cec5SDimitry Andric   case ISD::UDIVREM: return LowerUDIVREM(Op, DAG);
13310b57cec5SDimitry Andric   case ISD::SDIVREM: return LowerSDIVREM(Op, DAG);
13320b57cec5SDimitry Andric   case ISD::FREM: return LowerFREM(Op, DAG);
13330b57cec5SDimitry Andric   case ISD::FCEIL: return LowerFCEIL(Op, DAG);
13340b57cec5SDimitry Andric   case ISD::FTRUNC: return LowerFTRUNC(Op, DAG);
13350b57cec5SDimitry Andric   case ISD::FRINT: return LowerFRINT(Op, DAG);
13360b57cec5SDimitry Andric   case ISD::FNEARBYINT: return LowerFNEARBYINT(Op, DAG);
1337bdd1243dSDimitry Andric   case ISD::FROUNDEVEN:
1338bdd1243dSDimitry Andric     return LowerFROUNDEVEN(Op, DAG);
13390b57cec5SDimitry Andric   case ISD::FROUND: return LowerFROUND(Op, DAG);
13400b57cec5SDimitry Andric   case ISD::FFLOOR: return LowerFFLOOR(Op, DAG);
134106c3fb27SDimitry Andric   case ISD::FLOG2:
134206c3fb27SDimitry Andric     return LowerFLOG2(Op, DAG);
13430b57cec5SDimitry Andric   case ISD::FLOG:
13440b57cec5SDimitry Andric   case ISD::FLOG10:
134506c3fb27SDimitry Andric     return LowerFLOGCommon(Op, DAG);
13460b57cec5SDimitry Andric   case ISD::FEXP:
13475f757f3fSDimitry Andric   case ISD::FEXP10:
13480b57cec5SDimitry Andric     return lowerFEXP(Op, DAG);
134906c3fb27SDimitry Andric   case ISD::FEXP2:
135006c3fb27SDimitry Andric     return lowerFEXP2(Op, DAG);
13510b57cec5SDimitry Andric   case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
13520b57cec5SDimitry Andric   case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
13530b57cec5SDimitry Andric   case ISD::FP_TO_FP16: return LowerFP_TO_FP16(Op, DAG);
1354fe6060f1SDimitry Andric   case ISD::FP_TO_SINT:
1355fe6060f1SDimitry Andric   case ISD::FP_TO_UINT:
1356fe6060f1SDimitry Andric     return LowerFP_TO_INT(Op, DAG);
13570b57cec5SDimitry Andric   case ISD::CTTZ:
13580b57cec5SDimitry Andric   case ISD::CTTZ_ZERO_UNDEF:
13590b57cec5SDimitry Andric   case ISD::CTLZ:
13600b57cec5SDimitry Andric   case ISD::CTLZ_ZERO_UNDEF:
13610b57cec5SDimitry Andric     return LowerCTLZ_CTTZ(Op, DAG);
13620b57cec5SDimitry Andric   case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
13630b57cec5SDimitry Andric   }
13640b57cec5SDimitry Andric   return Op;
13650b57cec5SDimitry Andric }
13660b57cec5SDimitry Andric 
13670b57cec5SDimitry Andric void AMDGPUTargetLowering::ReplaceNodeResults(SDNode *N,
13680b57cec5SDimitry Andric                                               SmallVectorImpl<SDValue> &Results,
13690b57cec5SDimitry Andric                                               SelectionDAG &DAG) const {
13700b57cec5SDimitry Andric   switch (N->getOpcode()) {
13710b57cec5SDimitry Andric   case ISD::SIGN_EXTEND_INREG:
13720b57cec5SDimitry Andric     // Different parts of legalization seem to interpret which type of
13730b57cec5SDimitry Andric     // sign_extend_inreg is the one to check for custom lowering. The extended
13740b57cec5SDimitry Andric     // from type is what really matters, but some places check for custom
13750b57cec5SDimitry Andric     // lowering of the result type. This results in trying to use
13760b57cec5SDimitry Andric     // ReplaceNodeResults to sext_in_reg to an illegal type, so we'll just do
13770b57cec5SDimitry Andric     // nothing here and let the illegal result integer be handled normally.
13780b57cec5SDimitry Andric     return;
137906c3fb27SDimitry Andric   case ISD::FLOG2:
138006c3fb27SDimitry Andric     if (SDValue Lowered = LowerFLOG2(SDValue(N, 0), DAG))
138106c3fb27SDimitry Andric       Results.push_back(Lowered);
138206c3fb27SDimitry Andric     return;
138306c3fb27SDimitry Andric   case ISD::FLOG:
138406c3fb27SDimitry Andric   case ISD::FLOG10:
138506c3fb27SDimitry Andric     if (SDValue Lowered = LowerFLOGCommon(SDValue(N, 0), DAG))
138606c3fb27SDimitry Andric       Results.push_back(Lowered);
138706c3fb27SDimitry Andric     return;
138806c3fb27SDimitry Andric   case ISD::FEXP2:
138906c3fb27SDimitry Andric     if (SDValue Lowered = lowerFEXP2(SDValue(N, 0), DAG))
139006c3fb27SDimitry Andric       Results.push_back(Lowered);
139106c3fb27SDimitry Andric     return;
139206c3fb27SDimitry Andric   case ISD::FEXP:
13935f757f3fSDimitry Andric   case ISD::FEXP10:
139406c3fb27SDimitry Andric     if (SDValue Lowered = lowerFEXP(SDValue(N, 0), DAG))
139506c3fb27SDimitry Andric       Results.push_back(Lowered);
139606c3fb27SDimitry Andric     return;
13970b57cec5SDimitry Andric   default:
13980b57cec5SDimitry Andric     return;
13990b57cec5SDimitry Andric   }
14000b57cec5SDimitry Andric }
14010b57cec5SDimitry Andric 
14020b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::LowerGlobalAddress(AMDGPUMachineFunction* MFI,
14030b57cec5SDimitry Andric                                                  SDValue Op,
14040b57cec5SDimitry Andric                                                  SelectionDAG &DAG) const {
14050b57cec5SDimitry Andric 
14060b57cec5SDimitry Andric   const DataLayout &DL = DAG.getDataLayout();
14070b57cec5SDimitry Andric   GlobalAddressSDNode *G = cast<GlobalAddressSDNode>(Op);
14080b57cec5SDimitry Andric   const GlobalValue *GV = G->getGlobal();
14090b57cec5SDimitry Andric 
141006c3fb27SDimitry Andric   if (!MFI->isModuleEntryFunction()) {
141106c3fb27SDimitry Andric     if (std::optional<uint32_t> Address =
141206c3fb27SDimitry Andric             AMDGPUMachineFunction::getLDSAbsoluteAddress(*GV)) {
141306c3fb27SDimitry Andric       return DAG.getConstant(*Address, SDLoc(Op), Op.getValueType());
141406c3fb27SDimitry Andric     }
141506c3fb27SDimitry Andric   }
141606c3fb27SDimitry Andric 
14170b57cec5SDimitry Andric   if (G->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS ||
14180b57cec5SDimitry Andric       G->getAddressSpace() == AMDGPUAS::REGION_ADDRESS) {
1419fe6060f1SDimitry Andric     if (!MFI->isModuleEntryFunction() &&
1420fe6060f1SDimitry Andric         !GV->getName().equals("llvm.amdgcn.module.lds")) {
14215ffd83dbSDimitry Andric       SDLoc DL(Op);
14220b57cec5SDimitry Andric       const Function &Fn = DAG.getMachineFunction().getFunction();
14230b57cec5SDimitry Andric       DiagnosticInfoUnsupported BadLDSDecl(
14245ffd83dbSDimitry Andric         Fn, "local memory global used by non-kernel function",
14255ffd83dbSDimitry Andric         DL.getDebugLoc(), DS_Warning);
14260b57cec5SDimitry Andric       DAG.getContext()->diagnose(BadLDSDecl);
14275ffd83dbSDimitry Andric 
14285ffd83dbSDimitry Andric       // We currently don't have a way to correctly allocate LDS objects that
14295ffd83dbSDimitry Andric       // aren't directly associated with a kernel. We do force inlining of
14305ffd83dbSDimitry Andric       // functions that use local objects. However, if these dead functions are
14315ffd83dbSDimitry Andric       // not eliminated, we don't want a compile time error. Just emit a warning
14325ffd83dbSDimitry Andric       // and a trap, since there should be no callable path here.
14335ffd83dbSDimitry Andric       SDValue Trap = DAG.getNode(ISD::TRAP, DL, MVT::Other, DAG.getEntryNode());
14345ffd83dbSDimitry Andric       SDValue OutputChain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
14355ffd83dbSDimitry Andric                                         Trap, DAG.getRoot());
14365ffd83dbSDimitry Andric       DAG.setRoot(OutputChain);
14375ffd83dbSDimitry Andric       return DAG.getUNDEF(Op.getValueType());
14380b57cec5SDimitry Andric     }
14390b57cec5SDimitry Andric 
14400b57cec5SDimitry Andric     // XXX: What does the value of G->getOffset() mean?
14410b57cec5SDimitry Andric     assert(G->getOffset() == 0 &&
14420b57cec5SDimitry Andric          "Do not know what to do with an non-zero offset");
14430b57cec5SDimitry Andric 
14440b57cec5SDimitry Andric     // TODO: We could emit code to handle the initialization somewhere.
1445349cc55cSDimitry Andric     // We ignore the initializer for now and legalize it to allow selection.
1446349cc55cSDimitry Andric     // The initializer will anyway get errored out during assembly emission.
14475ffd83dbSDimitry Andric     unsigned Offset = MFI->allocateLDSGlobal(DL, *cast<GlobalVariable>(GV));
14480b57cec5SDimitry Andric     return DAG.getConstant(Offset, SDLoc(Op), Op.getValueType());
14490b57cec5SDimitry Andric   }
14500b57cec5SDimitry Andric   return SDValue();
14510b57cec5SDimitry Andric }
14520b57cec5SDimitry Andric 
14530b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::LowerCONCAT_VECTORS(SDValue Op,
14540b57cec5SDimitry Andric                                                   SelectionDAG &DAG) const {
14550b57cec5SDimitry Andric   SmallVector<SDValue, 8> Args;
1456bdd1243dSDimitry Andric   SDLoc SL(Op);
14570b57cec5SDimitry Andric 
14580b57cec5SDimitry Andric   EVT VT = Op.getValueType();
1459bdd1243dSDimitry Andric   if (VT.getVectorElementType().getSizeInBits() < 32) {
1460bdd1243dSDimitry Andric     unsigned OpBitSize = Op.getOperand(0).getValueType().getSizeInBits();
1461bdd1243dSDimitry Andric     if (OpBitSize >= 32 && OpBitSize % 32 == 0) {
1462bdd1243dSDimitry Andric       unsigned NewNumElt = OpBitSize / 32;
1463bdd1243dSDimitry Andric       EVT NewEltVT = (NewNumElt == 1) ? MVT::i32
1464bdd1243dSDimitry Andric                                       : EVT::getVectorVT(*DAG.getContext(),
1465bdd1243dSDimitry Andric                                                          MVT::i32, NewNumElt);
1466bdd1243dSDimitry Andric       for (const SDUse &U : Op->ops()) {
1467bdd1243dSDimitry Andric         SDValue In = U.get();
1468bdd1243dSDimitry Andric         SDValue NewIn = DAG.getNode(ISD::BITCAST, SL, NewEltVT, In);
1469bdd1243dSDimitry Andric         if (NewNumElt > 1)
1470bdd1243dSDimitry Andric           DAG.ExtractVectorElements(NewIn, Args);
1471bdd1243dSDimitry Andric         else
1472bdd1243dSDimitry Andric           Args.push_back(NewIn);
1473bdd1243dSDimitry Andric       }
14740b57cec5SDimitry Andric 
1475bdd1243dSDimitry Andric       EVT NewVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32,
1476bdd1243dSDimitry Andric                                    NewNumElt * Op.getNumOperands());
1477bdd1243dSDimitry Andric       SDValue BV = DAG.getBuildVector(NewVT, SL, Args);
14780b57cec5SDimitry Andric       return DAG.getNode(ISD::BITCAST, SL, VT, BV);
14790b57cec5SDimitry Andric     }
1480bdd1243dSDimitry Andric   }
14810b57cec5SDimitry Andric 
14820b57cec5SDimitry Andric   for (const SDUse &U : Op->ops())
14830b57cec5SDimitry Andric     DAG.ExtractVectorElements(U.get(), Args);
14840b57cec5SDimitry Andric 
1485bdd1243dSDimitry Andric   return DAG.getBuildVector(Op.getValueType(), SL, Args);
14860b57cec5SDimitry Andric }
14870b57cec5SDimitry Andric 
14880b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op,
14890b57cec5SDimitry Andric                                                      SelectionDAG &DAG) const {
149006c3fb27SDimitry Andric   SDLoc SL(Op);
14910b57cec5SDimitry Andric   SmallVector<SDValue, 8> Args;
1492*647cbc5dSDimitry Andric   unsigned Start = Op.getConstantOperandVal(1);
14930b57cec5SDimitry Andric   EVT VT = Op.getValueType();
1494fe6060f1SDimitry Andric   EVT SrcVT = Op.getOperand(0).getValueType();
1495fe6060f1SDimitry Andric 
149606c3fb27SDimitry Andric   if (VT.getScalarSizeInBits() == 16 && Start % 2 == 0) {
149706c3fb27SDimitry Andric     unsigned NumElt = VT.getVectorNumElements();
149806c3fb27SDimitry Andric     unsigned NumSrcElt = SrcVT.getVectorNumElements();
149906c3fb27SDimitry Andric     assert(NumElt % 2 == 0 && NumSrcElt % 2 == 0 && "expect legal types");
1500fe6060f1SDimitry Andric 
150106c3fb27SDimitry Andric     // Extract 32-bit registers at a time.
150206c3fb27SDimitry Andric     EVT NewSrcVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumSrcElt / 2);
150306c3fb27SDimitry Andric     EVT NewVT = NumElt == 2
150406c3fb27SDimitry Andric                     ? MVT::i32
150506c3fb27SDimitry Andric                     : EVT::getVectorVT(*DAG.getContext(), MVT::i32, NumElt / 2);
150606c3fb27SDimitry Andric     SDValue Tmp = DAG.getNode(ISD::BITCAST, SL, NewSrcVT, Op.getOperand(0));
150704eeddc0SDimitry Andric 
150806c3fb27SDimitry Andric     DAG.ExtractVectorElements(Tmp, Args, Start / 2, NumElt / 2);
150906c3fb27SDimitry Andric     if (NumElt == 2)
151006c3fb27SDimitry Andric       Tmp = Args[0];
151106c3fb27SDimitry Andric     else
151206c3fb27SDimitry Andric       Tmp = DAG.getBuildVector(NewVT, SL, Args);
151306c3fb27SDimitry Andric 
151406c3fb27SDimitry Andric     return DAG.getNode(ISD::BITCAST, SL, VT, Tmp);
151506c3fb27SDimitry Andric   }
151681ad6265SDimitry Andric 
15170b57cec5SDimitry Andric   DAG.ExtractVectorElements(Op.getOperand(0), Args, Start,
15180b57cec5SDimitry Andric                             VT.getVectorNumElements());
15190b57cec5SDimitry Andric 
152006c3fb27SDimitry Andric   return DAG.getBuildVector(Op.getValueType(), SL, Args);
15210b57cec5SDimitry Andric }
15220b57cec5SDimitry Andric 
152306c3fb27SDimitry Andric // TODO: Handle fabs too
152406c3fb27SDimitry Andric static SDValue peekFNeg(SDValue Val) {
152506c3fb27SDimitry Andric   if (Val.getOpcode() == ISD::FNEG)
152606c3fb27SDimitry Andric     return Val.getOperand(0);
15270b57cec5SDimitry Andric 
152806c3fb27SDimitry Andric   return Val;
152906c3fb27SDimitry Andric }
153006c3fb27SDimitry Andric 
153106c3fb27SDimitry Andric static SDValue peekFPSignOps(SDValue Val) {
153206c3fb27SDimitry Andric   if (Val.getOpcode() == ISD::FNEG)
153306c3fb27SDimitry Andric     Val = Val.getOperand(0);
153406c3fb27SDimitry Andric   if (Val.getOpcode() == ISD::FABS)
153506c3fb27SDimitry Andric     Val = Val.getOperand(0);
153606c3fb27SDimitry Andric   if (Val.getOpcode() == ISD::FCOPYSIGN)
153706c3fb27SDimitry Andric     Val = Val.getOperand(0);
153806c3fb27SDimitry Andric   return Val;
153906c3fb27SDimitry Andric }
154006c3fb27SDimitry Andric 
154106c3fb27SDimitry Andric SDValue AMDGPUTargetLowering::combineFMinMaxLegacyImpl(
154206c3fb27SDimitry Andric     const SDLoc &DL, EVT VT, SDValue LHS, SDValue RHS, SDValue True,
154306c3fb27SDimitry Andric     SDValue False, SDValue CC, DAGCombinerInfo &DCI) const {
15440b57cec5SDimitry Andric   SelectionDAG &DAG = DCI.DAG;
15450b57cec5SDimitry Andric   ISD::CondCode CCOpcode = cast<CondCodeSDNode>(CC)->get();
15460b57cec5SDimitry Andric   switch (CCOpcode) {
15470b57cec5SDimitry Andric   case ISD::SETOEQ:
15480b57cec5SDimitry Andric   case ISD::SETONE:
15490b57cec5SDimitry Andric   case ISD::SETUNE:
15500b57cec5SDimitry Andric   case ISD::SETNE:
15510b57cec5SDimitry Andric   case ISD::SETUEQ:
15520b57cec5SDimitry Andric   case ISD::SETEQ:
15530b57cec5SDimitry Andric   case ISD::SETFALSE:
15540b57cec5SDimitry Andric   case ISD::SETFALSE2:
15550b57cec5SDimitry Andric   case ISD::SETTRUE:
15560b57cec5SDimitry Andric   case ISD::SETTRUE2:
15570b57cec5SDimitry Andric   case ISD::SETUO:
15580b57cec5SDimitry Andric   case ISD::SETO:
15590b57cec5SDimitry Andric     break;
15600b57cec5SDimitry Andric   case ISD::SETULE:
15610b57cec5SDimitry Andric   case ISD::SETULT: {
15620b57cec5SDimitry Andric     if (LHS == True)
15630b57cec5SDimitry Andric       return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, RHS, LHS);
15640b57cec5SDimitry Andric     return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, LHS, RHS);
15650b57cec5SDimitry Andric   }
15660b57cec5SDimitry Andric   case ISD::SETOLE:
15670b57cec5SDimitry Andric   case ISD::SETOLT:
15680b57cec5SDimitry Andric   case ISD::SETLE:
15690b57cec5SDimitry Andric   case ISD::SETLT: {
15700b57cec5SDimitry Andric     // Ordered. Assume ordered for undefined.
15710b57cec5SDimitry Andric 
15720b57cec5SDimitry Andric     // Only do this after legalization to avoid interfering with other combines
15730b57cec5SDimitry Andric     // which might occur.
15740b57cec5SDimitry Andric     if (DCI.getDAGCombineLevel() < AfterLegalizeDAG &&
15750b57cec5SDimitry Andric         !DCI.isCalledByLegalizer())
15760b57cec5SDimitry Andric       return SDValue();
15770b57cec5SDimitry Andric 
15780b57cec5SDimitry Andric     // We need to permute the operands to get the correct NaN behavior. The
15790b57cec5SDimitry Andric     // selected operand is the second one based on the failing compare with NaN,
15800b57cec5SDimitry Andric     // so permute it based on the compare type the hardware uses.
15810b57cec5SDimitry Andric     if (LHS == True)
15820b57cec5SDimitry Andric       return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, LHS, RHS);
15830b57cec5SDimitry Andric     return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, RHS, LHS);
15840b57cec5SDimitry Andric   }
15850b57cec5SDimitry Andric   case ISD::SETUGE:
15860b57cec5SDimitry Andric   case ISD::SETUGT: {
15870b57cec5SDimitry Andric     if (LHS == True)
15880b57cec5SDimitry Andric       return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, RHS, LHS);
15890b57cec5SDimitry Andric     return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, LHS, RHS);
15900b57cec5SDimitry Andric   }
15910b57cec5SDimitry Andric   case ISD::SETGT:
15920b57cec5SDimitry Andric   case ISD::SETGE:
15930b57cec5SDimitry Andric   case ISD::SETOGE:
15940b57cec5SDimitry Andric   case ISD::SETOGT: {
15950b57cec5SDimitry Andric     if (DCI.getDAGCombineLevel() < AfterLegalizeDAG &&
15960b57cec5SDimitry Andric         !DCI.isCalledByLegalizer())
15970b57cec5SDimitry Andric       return SDValue();
15980b57cec5SDimitry Andric 
15990b57cec5SDimitry Andric     if (LHS == True)
16000b57cec5SDimitry Andric       return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, LHS, RHS);
16010b57cec5SDimitry Andric     return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, RHS, LHS);
16020b57cec5SDimitry Andric   }
16030b57cec5SDimitry Andric   case ISD::SETCC_INVALID:
16040b57cec5SDimitry Andric     llvm_unreachable("Invalid setcc condcode!");
16050b57cec5SDimitry Andric   }
16060b57cec5SDimitry Andric   return SDValue();
16070b57cec5SDimitry Andric }
16080b57cec5SDimitry Andric 
160906c3fb27SDimitry Andric /// Generate Min/Max node
161006c3fb27SDimitry Andric SDValue AMDGPUTargetLowering::combineFMinMaxLegacy(const SDLoc &DL, EVT VT,
161106c3fb27SDimitry Andric                                                    SDValue LHS, SDValue RHS,
161206c3fb27SDimitry Andric                                                    SDValue True, SDValue False,
161306c3fb27SDimitry Andric                                                    SDValue CC,
161406c3fb27SDimitry Andric                                                    DAGCombinerInfo &DCI) const {
161506c3fb27SDimitry Andric   if ((LHS == True && RHS == False) || (LHS == False && RHS == True))
161606c3fb27SDimitry Andric     return combineFMinMaxLegacyImpl(DL, VT, LHS, RHS, True, False, CC, DCI);
161706c3fb27SDimitry Andric 
161806c3fb27SDimitry Andric   SelectionDAG &DAG = DCI.DAG;
161906c3fb27SDimitry Andric 
162006c3fb27SDimitry Andric   // If we can't directly match this, try to see if we can fold an fneg to
162106c3fb27SDimitry Andric   // match.
162206c3fb27SDimitry Andric 
162306c3fb27SDimitry Andric   ConstantFPSDNode *CRHS = dyn_cast<ConstantFPSDNode>(RHS);
162406c3fb27SDimitry Andric   ConstantFPSDNode *CFalse = dyn_cast<ConstantFPSDNode>(False);
162506c3fb27SDimitry Andric   SDValue NegTrue = peekFNeg(True);
162606c3fb27SDimitry Andric 
162706c3fb27SDimitry Andric   // Undo the combine foldFreeOpFromSelect does if it helps us match the
162806c3fb27SDimitry Andric   // fmin/fmax.
162906c3fb27SDimitry Andric   //
163006c3fb27SDimitry Andric   // select (fcmp olt (lhs, K)), (fneg lhs), -K
163106c3fb27SDimitry Andric   // -> fneg (fmin_legacy lhs, K)
163206c3fb27SDimitry Andric   //
163306c3fb27SDimitry Andric   // TODO: Use getNegatedExpression
163406c3fb27SDimitry Andric   if (LHS == NegTrue && CFalse && CRHS) {
163506c3fb27SDimitry Andric     APFloat NegRHS = neg(CRHS->getValueAPF());
163606c3fb27SDimitry Andric     if (NegRHS == CFalse->getValueAPF()) {
163706c3fb27SDimitry Andric       SDValue Combined =
163806c3fb27SDimitry Andric           combineFMinMaxLegacyImpl(DL, VT, LHS, RHS, NegTrue, False, CC, DCI);
163906c3fb27SDimitry Andric       if (Combined)
164006c3fb27SDimitry Andric         return DAG.getNode(ISD::FNEG, DL, VT, Combined);
164106c3fb27SDimitry Andric       return SDValue();
164206c3fb27SDimitry Andric     }
164306c3fb27SDimitry Andric   }
164406c3fb27SDimitry Andric 
164506c3fb27SDimitry Andric   return SDValue();
164606c3fb27SDimitry Andric }
164706c3fb27SDimitry Andric 
16480b57cec5SDimitry Andric std::pair<SDValue, SDValue>
16490b57cec5SDimitry Andric AMDGPUTargetLowering::split64BitValue(SDValue Op, SelectionDAG &DAG) const {
16500b57cec5SDimitry Andric   SDLoc SL(Op);
16510b57cec5SDimitry Andric 
16520b57cec5SDimitry Andric   SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Op);
16530b57cec5SDimitry Andric 
16540b57cec5SDimitry Andric   const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
16550b57cec5SDimitry Andric   const SDValue One = DAG.getConstant(1, SL, MVT::i32);
16560b57cec5SDimitry Andric 
16570b57cec5SDimitry Andric   SDValue Lo = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, Zero);
16580b57cec5SDimitry Andric   SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, One);
16590b57cec5SDimitry Andric 
1660bdd1243dSDimitry Andric   return std::pair(Lo, Hi);
16610b57cec5SDimitry Andric }
16620b57cec5SDimitry Andric 
16630b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::getLoHalf64(SDValue Op, SelectionDAG &DAG) const {
16640b57cec5SDimitry Andric   SDLoc SL(Op);
16650b57cec5SDimitry Andric 
16660b57cec5SDimitry Andric   SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Op);
16670b57cec5SDimitry Andric   const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
16680b57cec5SDimitry Andric   return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, Zero);
16690b57cec5SDimitry Andric }
16700b57cec5SDimitry Andric 
16710b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::getHiHalf64(SDValue Op, SelectionDAG &DAG) const {
16720b57cec5SDimitry Andric   SDLoc SL(Op);
16730b57cec5SDimitry Andric 
16740b57cec5SDimitry Andric   SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Op);
16750b57cec5SDimitry Andric   const SDValue One = DAG.getConstant(1, SL, MVT::i32);
16760b57cec5SDimitry Andric   return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, One);
16770b57cec5SDimitry Andric }
16780b57cec5SDimitry Andric 
16790b57cec5SDimitry Andric // Split a vector type into two parts. The first part is a power of two vector.
16800b57cec5SDimitry Andric // The second part is whatever is left over, and is a scalar if it would
16810b57cec5SDimitry Andric // otherwise be a 1-vector.
16820b57cec5SDimitry Andric std::pair<EVT, EVT>
16830b57cec5SDimitry Andric AMDGPUTargetLowering::getSplitDestVTs(const EVT &VT, SelectionDAG &DAG) const {
16840b57cec5SDimitry Andric   EVT LoVT, HiVT;
16850b57cec5SDimitry Andric   EVT EltVT = VT.getVectorElementType();
16860b57cec5SDimitry Andric   unsigned NumElts = VT.getVectorNumElements();
16870b57cec5SDimitry Andric   unsigned LoNumElts = PowerOf2Ceil((NumElts + 1) / 2);
16880b57cec5SDimitry Andric   LoVT = EVT::getVectorVT(*DAG.getContext(), EltVT, LoNumElts);
16890b57cec5SDimitry Andric   HiVT = NumElts - LoNumElts == 1
16900b57cec5SDimitry Andric              ? EltVT
16910b57cec5SDimitry Andric              : EVT::getVectorVT(*DAG.getContext(), EltVT, NumElts - LoNumElts);
1692bdd1243dSDimitry Andric   return std::pair(LoVT, HiVT);
16930b57cec5SDimitry Andric }
16940b57cec5SDimitry Andric 
16950b57cec5SDimitry Andric // Split a vector value into two parts of types LoVT and HiVT. HiVT could be
16960b57cec5SDimitry Andric // scalar.
16970b57cec5SDimitry Andric std::pair<SDValue, SDValue>
16980b57cec5SDimitry Andric AMDGPUTargetLowering::splitVector(const SDValue &N, const SDLoc &DL,
16990b57cec5SDimitry Andric                                   const EVT &LoVT, const EVT &HiVT,
17000b57cec5SDimitry Andric                                   SelectionDAG &DAG) const {
17010b57cec5SDimitry Andric   assert(LoVT.getVectorNumElements() +
17020b57cec5SDimitry Andric                  (HiVT.isVector() ? HiVT.getVectorNumElements() : 1) <=
17030b57cec5SDimitry Andric              N.getValueType().getVectorNumElements() &&
17040b57cec5SDimitry Andric          "More vector elements requested than available!");
17050b57cec5SDimitry Andric   SDValue Lo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, LoVT, N,
17065ffd83dbSDimitry Andric                            DAG.getVectorIdxConstant(0, DL));
17070b57cec5SDimitry Andric   SDValue Hi = DAG.getNode(
17080b57cec5SDimitry Andric       HiVT.isVector() ? ISD::EXTRACT_SUBVECTOR : ISD::EXTRACT_VECTOR_ELT, DL,
17095ffd83dbSDimitry Andric       HiVT, N, DAG.getVectorIdxConstant(LoVT.getVectorNumElements(), DL));
1710bdd1243dSDimitry Andric   return std::pair(Lo, Hi);
17110b57cec5SDimitry Andric }
17120b57cec5SDimitry Andric 
17130b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::SplitVectorLoad(const SDValue Op,
17140b57cec5SDimitry Andric                                               SelectionDAG &DAG) const {
17150b57cec5SDimitry Andric   LoadSDNode *Load = cast<LoadSDNode>(Op);
17160b57cec5SDimitry Andric   EVT VT = Op.getValueType();
1717480093f4SDimitry Andric   SDLoc SL(Op);
17180b57cec5SDimitry Andric 
17190b57cec5SDimitry Andric 
17200b57cec5SDimitry Andric   // If this is a 2 element vector, we really want to scalarize and not create
17210b57cec5SDimitry Andric   // weird 1 element vectors.
1722480093f4SDimitry Andric   if (VT.getVectorNumElements() == 2) {
1723480093f4SDimitry Andric     SDValue Ops[2];
1724480093f4SDimitry Andric     std::tie(Ops[0], Ops[1]) = scalarizeVectorLoad(Load, DAG);
1725480093f4SDimitry Andric     return DAG.getMergeValues(Ops, SL);
1726480093f4SDimitry Andric   }
17270b57cec5SDimitry Andric 
17280b57cec5SDimitry Andric   SDValue BasePtr = Load->getBasePtr();
17290b57cec5SDimitry Andric   EVT MemVT = Load->getMemoryVT();
17300b57cec5SDimitry Andric 
17310b57cec5SDimitry Andric   const MachinePointerInfo &SrcValue = Load->getMemOperand()->getPointerInfo();
17320b57cec5SDimitry Andric 
17330b57cec5SDimitry Andric   EVT LoVT, HiVT;
17340b57cec5SDimitry Andric   EVT LoMemVT, HiMemVT;
17350b57cec5SDimitry Andric   SDValue Lo, Hi;
17360b57cec5SDimitry Andric 
17370b57cec5SDimitry Andric   std::tie(LoVT, HiVT) = getSplitDestVTs(VT, DAG);
17380b57cec5SDimitry Andric   std::tie(LoMemVT, HiMemVT) = getSplitDestVTs(MemVT, DAG);
17390b57cec5SDimitry Andric   std::tie(Lo, Hi) = splitVector(Op, SL, LoVT, HiVT, DAG);
17400b57cec5SDimitry Andric 
17410b57cec5SDimitry Andric   unsigned Size = LoMemVT.getStoreSize();
174281ad6265SDimitry Andric   Align BaseAlign = Load->getAlign();
174381ad6265SDimitry Andric   Align HiAlign = commonAlignment(BaseAlign, Size);
17440b57cec5SDimitry Andric 
17450b57cec5SDimitry Andric   SDValue LoLoad = DAG.getExtLoad(Load->getExtensionType(), SL, LoVT,
17460b57cec5SDimitry Andric                                   Load->getChain(), BasePtr, SrcValue, LoMemVT,
17470b57cec5SDimitry Andric                                   BaseAlign, Load->getMemOperand()->getFlags());
17485f757f3fSDimitry Andric   SDValue HiPtr = DAG.getObjectPtrOffset(SL, BasePtr, TypeSize::getFixed(Size));
17490b57cec5SDimitry Andric   SDValue HiLoad =
17500b57cec5SDimitry Andric       DAG.getExtLoad(Load->getExtensionType(), SL, HiVT, Load->getChain(),
17510b57cec5SDimitry Andric                      HiPtr, SrcValue.getWithOffset(LoMemVT.getStoreSize()),
17520b57cec5SDimitry Andric                      HiMemVT, HiAlign, Load->getMemOperand()->getFlags());
17530b57cec5SDimitry Andric 
17540b57cec5SDimitry Andric   SDValue Join;
17550b57cec5SDimitry Andric   if (LoVT == HiVT) {
17560b57cec5SDimitry Andric     // This is the case that the vector is power of two so was evenly split.
17570b57cec5SDimitry Andric     Join = DAG.getNode(ISD::CONCAT_VECTORS, SL, VT, LoLoad, HiLoad);
17580b57cec5SDimitry Andric   } else {
17590b57cec5SDimitry Andric     Join = DAG.getNode(ISD::INSERT_SUBVECTOR, SL, VT, DAG.getUNDEF(VT), LoLoad,
17605ffd83dbSDimitry Andric                        DAG.getVectorIdxConstant(0, SL));
17615ffd83dbSDimitry Andric     Join = DAG.getNode(
17625ffd83dbSDimitry Andric         HiVT.isVector() ? ISD::INSERT_SUBVECTOR : ISD::INSERT_VECTOR_ELT, SL,
17635ffd83dbSDimitry Andric         VT, Join, HiLoad,
17645ffd83dbSDimitry Andric         DAG.getVectorIdxConstant(LoVT.getVectorNumElements(), SL));
17650b57cec5SDimitry Andric   }
17660b57cec5SDimitry Andric 
17670b57cec5SDimitry Andric   SDValue Ops[] = {Join, DAG.getNode(ISD::TokenFactor, SL, MVT::Other,
17680b57cec5SDimitry Andric                                      LoLoad.getValue(1), HiLoad.getValue(1))};
17690b57cec5SDimitry Andric 
17700b57cec5SDimitry Andric   return DAG.getMergeValues(Ops, SL);
17710b57cec5SDimitry Andric }
17720b57cec5SDimitry Andric 
1773e8d8bef9SDimitry Andric SDValue AMDGPUTargetLowering::WidenOrSplitVectorLoad(SDValue Op,
17740b57cec5SDimitry Andric                                                      SelectionDAG &DAG) const {
17750b57cec5SDimitry Andric   LoadSDNode *Load = cast<LoadSDNode>(Op);
17760b57cec5SDimitry Andric   EVT VT = Op.getValueType();
17770b57cec5SDimitry Andric   SDValue BasePtr = Load->getBasePtr();
17780b57cec5SDimitry Andric   EVT MemVT = Load->getMemoryVT();
17790b57cec5SDimitry Andric   SDLoc SL(Op);
17800b57cec5SDimitry Andric   const MachinePointerInfo &SrcValue = Load->getMemOperand()->getPointerInfo();
178181ad6265SDimitry Andric   Align BaseAlign = Load->getAlign();
1782e8d8bef9SDimitry Andric   unsigned NumElements = MemVT.getVectorNumElements();
1783e8d8bef9SDimitry Andric 
1784e8d8bef9SDimitry Andric   // Widen from vec3 to vec4 when the load is at least 8-byte aligned
1785e8d8bef9SDimitry Andric   // or 16-byte fully dereferenceable. Otherwise, split the vector load.
1786e8d8bef9SDimitry Andric   if (NumElements != 3 ||
178781ad6265SDimitry Andric       (BaseAlign < Align(8) &&
1788e8d8bef9SDimitry Andric        !SrcValue.isDereferenceable(16, *DAG.getContext(), DAG.getDataLayout())))
1789e8d8bef9SDimitry Andric     return SplitVectorLoad(Op, DAG);
1790e8d8bef9SDimitry Andric 
1791e8d8bef9SDimitry Andric   assert(NumElements == 3);
17920b57cec5SDimitry Andric 
17930b57cec5SDimitry Andric   EVT WideVT =
17940b57cec5SDimitry Andric       EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(), 4);
17950b57cec5SDimitry Andric   EVT WideMemVT =
17960b57cec5SDimitry Andric       EVT::getVectorVT(*DAG.getContext(), MemVT.getVectorElementType(), 4);
17970b57cec5SDimitry Andric   SDValue WideLoad = DAG.getExtLoad(
17980b57cec5SDimitry Andric       Load->getExtensionType(), SL, WideVT, Load->getChain(), BasePtr, SrcValue,
17990b57cec5SDimitry Andric       WideMemVT, BaseAlign, Load->getMemOperand()->getFlags());
18000b57cec5SDimitry Andric   return DAG.getMergeValues(
18010b57cec5SDimitry Andric       {DAG.getNode(ISD::EXTRACT_SUBVECTOR, SL, VT, WideLoad,
18025ffd83dbSDimitry Andric                    DAG.getVectorIdxConstant(0, SL)),
18030b57cec5SDimitry Andric        WideLoad.getValue(1)},
18040b57cec5SDimitry Andric       SL);
18050b57cec5SDimitry Andric }
18060b57cec5SDimitry Andric 
18070b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::SplitVectorStore(SDValue Op,
18080b57cec5SDimitry Andric                                                SelectionDAG &DAG) const {
18090b57cec5SDimitry Andric   StoreSDNode *Store = cast<StoreSDNode>(Op);
18100b57cec5SDimitry Andric   SDValue Val = Store->getValue();
18110b57cec5SDimitry Andric   EVT VT = Val.getValueType();
18120b57cec5SDimitry Andric 
18130b57cec5SDimitry Andric   // If this is a 2 element vector, we really want to scalarize and not create
18140b57cec5SDimitry Andric   // weird 1 element vectors.
18150b57cec5SDimitry Andric   if (VT.getVectorNumElements() == 2)
18160b57cec5SDimitry Andric     return scalarizeVectorStore(Store, DAG);
18170b57cec5SDimitry Andric 
18180b57cec5SDimitry Andric   EVT MemVT = Store->getMemoryVT();
18190b57cec5SDimitry Andric   SDValue Chain = Store->getChain();
18200b57cec5SDimitry Andric   SDValue BasePtr = Store->getBasePtr();
18210b57cec5SDimitry Andric   SDLoc SL(Op);
18220b57cec5SDimitry Andric 
18230b57cec5SDimitry Andric   EVT LoVT, HiVT;
18240b57cec5SDimitry Andric   EVT LoMemVT, HiMemVT;
18250b57cec5SDimitry Andric   SDValue Lo, Hi;
18260b57cec5SDimitry Andric 
18270b57cec5SDimitry Andric   std::tie(LoVT, HiVT) = getSplitDestVTs(VT, DAG);
18280b57cec5SDimitry Andric   std::tie(LoMemVT, HiMemVT) = getSplitDestVTs(MemVT, DAG);
18290b57cec5SDimitry Andric   std::tie(Lo, Hi) = splitVector(Val, SL, LoVT, HiVT, DAG);
18300b57cec5SDimitry Andric 
18310b57cec5SDimitry Andric   SDValue HiPtr = DAG.getObjectPtrOffset(SL, BasePtr, LoMemVT.getStoreSize());
18320b57cec5SDimitry Andric 
18330b57cec5SDimitry Andric   const MachinePointerInfo &SrcValue = Store->getMemOperand()->getPointerInfo();
183481ad6265SDimitry Andric   Align BaseAlign = Store->getAlign();
18350b57cec5SDimitry Andric   unsigned Size = LoMemVT.getStoreSize();
183681ad6265SDimitry Andric   Align HiAlign = commonAlignment(BaseAlign, Size);
18370b57cec5SDimitry Andric 
18380b57cec5SDimitry Andric   SDValue LoStore =
18390b57cec5SDimitry Andric       DAG.getTruncStore(Chain, SL, Lo, BasePtr, SrcValue, LoMemVT, BaseAlign,
18400b57cec5SDimitry Andric                         Store->getMemOperand()->getFlags());
18410b57cec5SDimitry Andric   SDValue HiStore =
18420b57cec5SDimitry Andric       DAG.getTruncStore(Chain, SL, Hi, HiPtr, SrcValue.getWithOffset(Size),
18430b57cec5SDimitry Andric                         HiMemVT, HiAlign, Store->getMemOperand()->getFlags());
18440b57cec5SDimitry Andric 
18450b57cec5SDimitry Andric   return DAG.getNode(ISD::TokenFactor, SL, MVT::Other, LoStore, HiStore);
18460b57cec5SDimitry Andric }
18470b57cec5SDimitry Andric 
18480b57cec5SDimitry Andric // This is a shortcut for integer division because we have fast i32<->f32
18490b57cec5SDimitry Andric // conversions, and fast f32 reciprocal instructions. The fractional part of a
18500b57cec5SDimitry Andric // float is enough to accurately represent up to a 24-bit signed integer.
18510b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::LowerDIVREM24(SDValue Op, SelectionDAG &DAG,
18520b57cec5SDimitry Andric                                             bool Sign) const {
18530b57cec5SDimitry Andric   SDLoc DL(Op);
18540b57cec5SDimitry Andric   EVT VT = Op.getValueType();
18550b57cec5SDimitry Andric   SDValue LHS = Op.getOperand(0);
18560b57cec5SDimitry Andric   SDValue RHS = Op.getOperand(1);
18570b57cec5SDimitry Andric   MVT IntVT = MVT::i32;
18580b57cec5SDimitry Andric   MVT FltVT = MVT::f32;
18590b57cec5SDimitry Andric 
18600b57cec5SDimitry Andric   unsigned LHSSignBits = DAG.ComputeNumSignBits(LHS);
18610b57cec5SDimitry Andric   if (LHSSignBits < 9)
18620b57cec5SDimitry Andric     return SDValue();
18630b57cec5SDimitry Andric 
18640b57cec5SDimitry Andric   unsigned RHSSignBits = DAG.ComputeNumSignBits(RHS);
18650b57cec5SDimitry Andric   if (RHSSignBits < 9)
18660b57cec5SDimitry Andric     return SDValue();
18670b57cec5SDimitry Andric 
18680b57cec5SDimitry Andric   unsigned BitSize = VT.getSizeInBits();
18690b57cec5SDimitry Andric   unsigned SignBits = std::min(LHSSignBits, RHSSignBits);
18700b57cec5SDimitry Andric   unsigned DivBits = BitSize - SignBits;
18710b57cec5SDimitry Andric   if (Sign)
18720b57cec5SDimitry Andric     ++DivBits;
18730b57cec5SDimitry Andric 
18740b57cec5SDimitry Andric   ISD::NodeType ToFp = Sign ? ISD::SINT_TO_FP : ISD::UINT_TO_FP;
18750b57cec5SDimitry Andric   ISD::NodeType ToInt = Sign ? ISD::FP_TO_SINT : ISD::FP_TO_UINT;
18760b57cec5SDimitry Andric 
18770b57cec5SDimitry Andric   SDValue jq = DAG.getConstant(1, DL, IntVT);
18780b57cec5SDimitry Andric 
18790b57cec5SDimitry Andric   if (Sign) {
18800b57cec5SDimitry Andric     // char|short jq = ia ^ ib;
18810b57cec5SDimitry Andric     jq = DAG.getNode(ISD::XOR, DL, VT, LHS, RHS);
18820b57cec5SDimitry Andric 
18830b57cec5SDimitry Andric     // jq = jq >> (bitsize - 2)
18840b57cec5SDimitry Andric     jq = DAG.getNode(ISD::SRA, DL, VT, jq,
18850b57cec5SDimitry Andric                      DAG.getConstant(BitSize - 2, DL, VT));
18860b57cec5SDimitry Andric 
18870b57cec5SDimitry Andric     // jq = jq | 0x1
18880b57cec5SDimitry Andric     jq = DAG.getNode(ISD::OR, DL, VT, jq, DAG.getConstant(1, DL, VT));
18890b57cec5SDimitry Andric   }
18900b57cec5SDimitry Andric 
18910b57cec5SDimitry Andric   // int ia = (int)LHS;
18920b57cec5SDimitry Andric   SDValue ia = LHS;
18930b57cec5SDimitry Andric 
18940b57cec5SDimitry Andric   // int ib, (int)RHS;
18950b57cec5SDimitry Andric   SDValue ib = RHS;
18960b57cec5SDimitry Andric 
18970b57cec5SDimitry Andric   // float fa = (float)ia;
18980b57cec5SDimitry Andric   SDValue fa = DAG.getNode(ToFp, DL, FltVT, ia);
18990b57cec5SDimitry Andric 
19000b57cec5SDimitry Andric   // float fb = (float)ib;
19010b57cec5SDimitry Andric   SDValue fb = DAG.getNode(ToFp, DL, FltVT, ib);
19020b57cec5SDimitry Andric 
19030b57cec5SDimitry Andric   SDValue fq = DAG.getNode(ISD::FMUL, DL, FltVT,
19040b57cec5SDimitry Andric                            fa, DAG.getNode(AMDGPUISD::RCP, DL, FltVT, fb));
19050b57cec5SDimitry Andric 
19060b57cec5SDimitry Andric   // fq = trunc(fq);
19070b57cec5SDimitry Andric   fq = DAG.getNode(ISD::FTRUNC, DL, FltVT, fq);
19080b57cec5SDimitry Andric 
19090b57cec5SDimitry Andric   // float fqneg = -fq;
19100b57cec5SDimitry Andric   SDValue fqneg = DAG.getNode(ISD::FNEG, DL, FltVT, fq);
19110b57cec5SDimitry Andric 
1912480093f4SDimitry Andric   MachineFunction &MF = DAG.getMachineFunction();
1913bdd1243dSDimitry Andric 
1914bdd1243dSDimitry Andric   bool UseFmadFtz = false;
1915bdd1243dSDimitry Andric   if (Subtarget->isGCN()) {
1916bdd1243dSDimitry Andric     const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
191706c3fb27SDimitry Andric     UseFmadFtz =
191806c3fb27SDimitry Andric         MFI->getMode().FP32Denormals != DenormalMode::getPreserveSign();
1919bdd1243dSDimitry Andric   }
1920480093f4SDimitry Andric 
19210b57cec5SDimitry Andric   // float fr = mad(fqneg, fb, fa);
1922bdd1243dSDimitry Andric   unsigned OpCode = !Subtarget->hasMadMacF32Insts() ? (unsigned)ISD::FMA
1923bdd1243dSDimitry Andric                     : UseFmadFtz ? (unsigned)AMDGPUISD::FMAD_FTZ
1924bdd1243dSDimitry Andric                                  : (unsigned)ISD::FMAD;
19250b57cec5SDimitry Andric   SDValue fr = DAG.getNode(OpCode, DL, FltVT, fqneg, fb, fa);
19260b57cec5SDimitry Andric 
19270b57cec5SDimitry Andric   // int iq = (int)fq;
19280b57cec5SDimitry Andric   SDValue iq = DAG.getNode(ToInt, DL, IntVT, fq);
19290b57cec5SDimitry Andric 
19300b57cec5SDimitry Andric   // fr = fabs(fr);
19310b57cec5SDimitry Andric   fr = DAG.getNode(ISD::FABS, DL, FltVT, fr);
19320b57cec5SDimitry Andric 
19330b57cec5SDimitry Andric   // fb = fabs(fb);
19340b57cec5SDimitry Andric   fb = DAG.getNode(ISD::FABS, DL, FltVT, fb);
19350b57cec5SDimitry Andric 
19360b57cec5SDimitry Andric   EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT);
19370b57cec5SDimitry Andric 
19380b57cec5SDimitry Andric   // int cv = fr >= fb;
19390b57cec5SDimitry Andric   SDValue cv = DAG.getSetCC(DL, SetCCVT, fr, fb, ISD::SETOGE);
19400b57cec5SDimitry Andric 
19410b57cec5SDimitry Andric   // jq = (cv ? jq : 0);
19420b57cec5SDimitry Andric   jq = DAG.getNode(ISD::SELECT, DL, VT, cv, jq, DAG.getConstant(0, DL, VT));
19430b57cec5SDimitry Andric 
19440b57cec5SDimitry Andric   // dst = iq + jq;
19450b57cec5SDimitry Andric   SDValue Div = DAG.getNode(ISD::ADD, DL, VT, iq, jq);
19460b57cec5SDimitry Andric 
19470b57cec5SDimitry Andric   // Rem needs compensation, it's easier to recompute it
19480b57cec5SDimitry Andric   SDValue Rem = DAG.getNode(ISD::MUL, DL, VT, Div, RHS);
19490b57cec5SDimitry Andric   Rem = DAG.getNode(ISD::SUB, DL, VT, LHS, Rem);
19500b57cec5SDimitry Andric 
19510b57cec5SDimitry Andric   // Truncate to number of bits this divide really is.
19520b57cec5SDimitry Andric   if (Sign) {
19530b57cec5SDimitry Andric     SDValue InRegSize
19540b57cec5SDimitry Andric       = DAG.getValueType(EVT::getIntegerVT(*DAG.getContext(), DivBits));
19550b57cec5SDimitry Andric     Div = DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, VT, Div, InRegSize);
19560b57cec5SDimitry Andric     Rem = DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, VT, Rem, InRegSize);
19570b57cec5SDimitry Andric   } else {
19580b57cec5SDimitry Andric     SDValue TruncMask = DAG.getConstant((UINT64_C(1) << DivBits) - 1, DL, VT);
19590b57cec5SDimitry Andric     Div = DAG.getNode(ISD::AND, DL, VT, Div, TruncMask);
19600b57cec5SDimitry Andric     Rem = DAG.getNode(ISD::AND, DL, VT, Rem, TruncMask);
19610b57cec5SDimitry Andric   }
19620b57cec5SDimitry Andric 
19630b57cec5SDimitry Andric   return DAG.getMergeValues({ Div, Rem }, DL);
19640b57cec5SDimitry Andric }
19650b57cec5SDimitry Andric 
19660b57cec5SDimitry Andric void AMDGPUTargetLowering::LowerUDIVREM64(SDValue Op,
19670b57cec5SDimitry Andric                                       SelectionDAG &DAG,
19680b57cec5SDimitry Andric                                       SmallVectorImpl<SDValue> &Results) const {
19690b57cec5SDimitry Andric   SDLoc DL(Op);
19700b57cec5SDimitry Andric   EVT VT = Op.getValueType();
19710b57cec5SDimitry Andric 
19720b57cec5SDimitry Andric   assert(VT == MVT::i64 && "LowerUDIVREM64 expects an i64");
19730b57cec5SDimitry Andric 
19740b57cec5SDimitry Andric   EVT HalfVT = VT.getHalfSizedIntegerVT(*DAG.getContext());
19750b57cec5SDimitry Andric 
19760b57cec5SDimitry Andric   SDValue One = DAG.getConstant(1, DL, HalfVT);
19770b57cec5SDimitry Andric   SDValue Zero = DAG.getConstant(0, DL, HalfVT);
19780b57cec5SDimitry Andric 
19790b57cec5SDimitry Andric   //HiLo split
198006c3fb27SDimitry Andric   SDValue LHS_Lo, LHS_Hi;
19810b57cec5SDimitry Andric   SDValue LHS = Op.getOperand(0);
198206c3fb27SDimitry Andric   std::tie(LHS_Lo, LHS_Hi) = DAG.SplitScalar(LHS, DL, HalfVT, HalfVT);
19830b57cec5SDimitry Andric 
198406c3fb27SDimitry Andric   SDValue RHS_Lo, RHS_Hi;
19850b57cec5SDimitry Andric   SDValue RHS = Op.getOperand(1);
198606c3fb27SDimitry Andric   std::tie(RHS_Lo, RHS_Hi) = DAG.SplitScalar(RHS, DL, HalfVT, HalfVT);
19870b57cec5SDimitry Andric 
19880b57cec5SDimitry Andric   if (DAG.MaskedValueIsZero(RHS, APInt::getHighBitsSet(64, 32)) &&
19890b57cec5SDimitry Andric       DAG.MaskedValueIsZero(LHS, APInt::getHighBitsSet(64, 32))) {
19900b57cec5SDimitry Andric 
19910b57cec5SDimitry Andric     SDValue Res = DAG.getNode(ISD::UDIVREM, DL, DAG.getVTList(HalfVT, HalfVT),
19920b57cec5SDimitry Andric                               LHS_Lo, RHS_Lo);
19930b57cec5SDimitry Andric 
19940b57cec5SDimitry Andric     SDValue DIV = DAG.getBuildVector(MVT::v2i32, DL, {Res.getValue(0), Zero});
19950b57cec5SDimitry Andric     SDValue REM = DAG.getBuildVector(MVT::v2i32, DL, {Res.getValue(1), Zero});
19960b57cec5SDimitry Andric 
19970b57cec5SDimitry Andric     Results.push_back(DAG.getNode(ISD::BITCAST, DL, MVT::i64, DIV));
19980b57cec5SDimitry Andric     Results.push_back(DAG.getNode(ISD::BITCAST, DL, MVT::i64, REM));
19990b57cec5SDimitry Andric     return;
20000b57cec5SDimitry Andric   }
20010b57cec5SDimitry Andric 
20020b57cec5SDimitry Andric   if (isTypeLegal(MVT::i64)) {
2003349cc55cSDimitry Andric     // The algorithm here is based on ideas from "Software Integer Division",
2004349cc55cSDimitry Andric     // Tom Rodeheffer, August 2008.
2005349cc55cSDimitry Andric 
2006480093f4SDimitry Andric     MachineFunction &MF = DAG.getMachineFunction();
2007480093f4SDimitry Andric     const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
2008480093f4SDimitry Andric 
20090b57cec5SDimitry Andric     // Compute denominator reciprocal.
201006c3fb27SDimitry Andric     unsigned FMAD =
201106c3fb27SDimitry Andric         !Subtarget->hasMadMacF32Insts() ? (unsigned)ISD::FMA
201206c3fb27SDimitry Andric         : MFI->getMode().FP32Denormals == DenormalMode::getPreserveSign()
201306c3fb27SDimitry Andric             ? (unsigned)ISD::FMAD
201406c3fb27SDimitry Andric             : (unsigned)AMDGPUISD::FMAD_FTZ;
20150b57cec5SDimitry Andric 
20160b57cec5SDimitry Andric     SDValue Cvt_Lo = DAG.getNode(ISD::UINT_TO_FP, DL, MVT::f32, RHS_Lo);
20170b57cec5SDimitry Andric     SDValue Cvt_Hi = DAG.getNode(ISD::UINT_TO_FP, DL, MVT::f32, RHS_Hi);
20180b57cec5SDimitry Andric     SDValue Mad1 = DAG.getNode(FMAD, DL, MVT::f32, Cvt_Hi,
20190b57cec5SDimitry Andric       DAG.getConstantFP(APInt(32, 0x4f800000).bitsToFloat(), DL, MVT::f32),
20200b57cec5SDimitry Andric       Cvt_Lo);
20210b57cec5SDimitry Andric     SDValue Rcp = DAG.getNode(AMDGPUISD::RCP, DL, MVT::f32, Mad1);
20220b57cec5SDimitry Andric     SDValue Mul1 = DAG.getNode(ISD::FMUL, DL, MVT::f32, Rcp,
20230b57cec5SDimitry Andric       DAG.getConstantFP(APInt(32, 0x5f7ffffc).bitsToFloat(), DL, MVT::f32));
20240b57cec5SDimitry Andric     SDValue Mul2 = DAG.getNode(ISD::FMUL, DL, MVT::f32, Mul1,
20250b57cec5SDimitry Andric       DAG.getConstantFP(APInt(32, 0x2f800000).bitsToFloat(), DL, MVT::f32));
20260b57cec5SDimitry Andric     SDValue Trunc = DAG.getNode(ISD::FTRUNC, DL, MVT::f32, Mul2);
20270b57cec5SDimitry Andric     SDValue Mad2 = DAG.getNode(FMAD, DL, MVT::f32, Trunc,
20280b57cec5SDimitry Andric       DAG.getConstantFP(APInt(32, 0xcf800000).bitsToFloat(), DL, MVT::f32),
20290b57cec5SDimitry Andric       Mul1);
20300b57cec5SDimitry Andric     SDValue Rcp_Lo = DAG.getNode(ISD::FP_TO_UINT, DL, HalfVT, Mad2);
20310b57cec5SDimitry Andric     SDValue Rcp_Hi = DAG.getNode(ISD::FP_TO_UINT, DL, HalfVT, Trunc);
20320b57cec5SDimitry Andric     SDValue Rcp64 = DAG.getBitcast(VT,
20330b57cec5SDimitry Andric                         DAG.getBuildVector(MVT::v2i32, DL, {Rcp_Lo, Rcp_Hi}));
20340b57cec5SDimitry Andric 
20350b57cec5SDimitry Andric     SDValue Zero64 = DAG.getConstant(0, DL, VT);
20360b57cec5SDimitry Andric     SDValue One64  = DAG.getConstant(1, DL, VT);
20370b57cec5SDimitry Andric     SDValue Zero1 = DAG.getConstant(0, DL, MVT::i1);
20380b57cec5SDimitry Andric     SDVTList HalfCarryVT = DAG.getVTList(HalfVT, MVT::i1);
20390b57cec5SDimitry Andric 
2040349cc55cSDimitry Andric     // First round of UNR (Unsigned integer Newton-Raphson).
20410b57cec5SDimitry Andric     SDValue Neg_RHS = DAG.getNode(ISD::SUB, DL, VT, Zero64, RHS);
20420b57cec5SDimitry Andric     SDValue Mullo1 = DAG.getNode(ISD::MUL, DL, VT, Neg_RHS, Rcp64);
20430b57cec5SDimitry Andric     SDValue Mulhi1 = DAG.getNode(ISD::MULHU, DL, VT, Rcp64, Mullo1);
204406c3fb27SDimitry Andric     SDValue Mulhi1_Lo, Mulhi1_Hi;
204506c3fb27SDimitry Andric     std::tie(Mulhi1_Lo, Mulhi1_Hi) =
204606c3fb27SDimitry Andric         DAG.SplitScalar(Mulhi1, DL, HalfVT, HalfVT);
204706c3fb27SDimitry Andric     SDValue Add1_Lo = DAG.getNode(ISD::UADDO_CARRY, DL, HalfCarryVT, Rcp_Lo,
20480b57cec5SDimitry Andric                                   Mulhi1_Lo, Zero1);
204906c3fb27SDimitry Andric     SDValue Add1_Hi = DAG.getNode(ISD::UADDO_CARRY, DL, HalfCarryVT, Rcp_Hi,
20500b57cec5SDimitry Andric                                   Mulhi1_Hi, Add1_Lo.getValue(1));
20510b57cec5SDimitry Andric     SDValue Add1 = DAG.getBitcast(VT,
20520b57cec5SDimitry Andric                         DAG.getBuildVector(MVT::v2i32, DL, {Add1_Lo, Add1_Hi}));
20530b57cec5SDimitry Andric 
2054349cc55cSDimitry Andric     // Second round of UNR.
20550b57cec5SDimitry Andric     SDValue Mullo2 = DAG.getNode(ISD::MUL, DL, VT, Neg_RHS, Add1);
20560b57cec5SDimitry Andric     SDValue Mulhi2 = DAG.getNode(ISD::MULHU, DL, VT, Add1, Mullo2);
205706c3fb27SDimitry Andric     SDValue Mulhi2_Lo, Mulhi2_Hi;
205806c3fb27SDimitry Andric     std::tie(Mulhi2_Lo, Mulhi2_Hi) =
205906c3fb27SDimitry Andric         DAG.SplitScalar(Mulhi2, DL, HalfVT, HalfVT);
206006c3fb27SDimitry Andric     SDValue Add2_Lo = DAG.getNode(ISD::UADDO_CARRY, DL, HalfCarryVT, Add1_Lo,
20610b57cec5SDimitry Andric                                   Mulhi2_Lo, Zero1);
206206c3fb27SDimitry Andric     SDValue Add2_Hi = DAG.getNode(ISD::UADDO_CARRY, DL, HalfCarryVT, Add1_Hi,
2063349cc55cSDimitry Andric                                   Mulhi2_Hi, Add2_Lo.getValue(1));
20640b57cec5SDimitry Andric     SDValue Add2 = DAG.getBitcast(VT,
20650b57cec5SDimitry Andric                         DAG.getBuildVector(MVT::v2i32, DL, {Add2_Lo, Add2_Hi}));
2066349cc55cSDimitry Andric 
20670b57cec5SDimitry Andric     SDValue Mulhi3 = DAG.getNode(ISD::MULHU, DL, VT, LHS, Add2);
20680b57cec5SDimitry Andric 
20690b57cec5SDimitry Andric     SDValue Mul3 = DAG.getNode(ISD::MUL, DL, VT, RHS, Mulhi3);
20700b57cec5SDimitry Andric 
207106c3fb27SDimitry Andric     SDValue Mul3_Lo, Mul3_Hi;
207206c3fb27SDimitry Andric     std::tie(Mul3_Lo, Mul3_Hi) = DAG.SplitScalar(Mul3, DL, HalfVT, HalfVT);
207306c3fb27SDimitry Andric     SDValue Sub1_Lo = DAG.getNode(ISD::USUBO_CARRY, DL, HalfCarryVT, LHS_Lo,
20740b57cec5SDimitry Andric                                   Mul3_Lo, Zero1);
207506c3fb27SDimitry Andric     SDValue Sub1_Hi = DAG.getNode(ISD::USUBO_CARRY, DL, HalfCarryVT, LHS_Hi,
20760b57cec5SDimitry Andric                                   Mul3_Hi, Sub1_Lo.getValue(1));
20770b57cec5SDimitry Andric     SDValue Sub1_Mi = DAG.getNode(ISD::SUB, DL, HalfVT, LHS_Hi, Mul3_Hi);
20780b57cec5SDimitry Andric     SDValue Sub1 = DAG.getBitcast(VT,
20790b57cec5SDimitry Andric                         DAG.getBuildVector(MVT::v2i32, DL, {Sub1_Lo, Sub1_Hi}));
20800b57cec5SDimitry Andric 
20810b57cec5SDimitry Andric     SDValue MinusOne = DAG.getConstant(0xffffffffu, DL, HalfVT);
20820b57cec5SDimitry Andric     SDValue C1 = DAG.getSelectCC(DL, Sub1_Hi, RHS_Hi, MinusOne, Zero,
20830b57cec5SDimitry Andric                                  ISD::SETUGE);
20840b57cec5SDimitry Andric     SDValue C2 = DAG.getSelectCC(DL, Sub1_Lo, RHS_Lo, MinusOne, Zero,
20850b57cec5SDimitry Andric                                  ISD::SETUGE);
20860b57cec5SDimitry Andric     SDValue C3 = DAG.getSelectCC(DL, Sub1_Hi, RHS_Hi, C2, C1, ISD::SETEQ);
20870b57cec5SDimitry Andric 
20880b57cec5SDimitry Andric     // TODO: Here and below portions of the code can be enclosed into if/endif.
20890b57cec5SDimitry Andric     // Currently control flow is unconditional and we have 4 selects after
20900b57cec5SDimitry Andric     // potential endif to substitute PHIs.
20910b57cec5SDimitry Andric 
20920b57cec5SDimitry Andric     // if C3 != 0 ...
209306c3fb27SDimitry Andric     SDValue Sub2_Lo = DAG.getNode(ISD::USUBO_CARRY, DL, HalfCarryVT, Sub1_Lo,
20940b57cec5SDimitry Andric                                   RHS_Lo, Zero1);
209506c3fb27SDimitry Andric     SDValue Sub2_Mi = DAG.getNode(ISD::USUBO_CARRY, DL, HalfCarryVT, Sub1_Mi,
20960b57cec5SDimitry Andric                                   RHS_Hi, Sub1_Lo.getValue(1));
209706c3fb27SDimitry Andric     SDValue Sub2_Hi = DAG.getNode(ISD::USUBO_CARRY, DL, HalfCarryVT, Sub2_Mi,
20980b57cec5SDimitry Andric                                   Zero, Sub2_Lo.getValue(1));
20990b57cec5SDimitry Andric     SDValue Sub2 = DAG.getBitcast(VT,
21000b57cec5SDimitry Andric                         DAG.getBuildVector(MVT::v2i32, DL, {Sub2_Lo, Sub2_Hi}));
21010b57cec5SDimitry Andric 
21020b57cec5SDimitry Andric     SDValue Add3 = DAG.getNode(ISD::ADD, DL, VT, Mulhi3, One64);
21030b57cec5SDimitry Andric 
21040b57cec5SDimitry Andric     SDValue C4 = DAG.getSelectCC(DL, Sub2_Hi, RHS_Hi, MinusOne, Zero,
21050b57cec5SDimitry Andric                                  ISD::SETUGE);
21060b57cec5SDimitry Andric     SDValue C5 = DAG.getSelectCC(DL, Sub2_Lo, RHS_Lo, MinusOne, Zero,
21070b57cec5SDimitry Andric                                  ISD::SETUGE);
21080b57cec5SDimitry Andric     SDValue C6 = DAG.getSelectCC(DL, Sub2_Hi, RHS_Hi, C5, C4, ISD::SETEQ);
21090b57cec5SDimitry Andric 
21100b57cec5SDimitry Andric     // if (C6 != 0)
21110b57cec5SDimitry Andric     SDValue Add4 = DAG.getNode(ISD::ADD, DL, VT, Add3, One64);
21120b57cec5SDimitry Andric 
211306c3fb27SDimitry Andric     SDValue Sub3_Lo = DAG.getNode(ISD::USUBO_CARRY, DL, HalfCarryVT, Sub2_Lo,
21140b57cec5SDimitry Andric                                   RHS_Lo, Zero1);
211506c3fb27SDimitry Andric     SDValue Sub3_Mi = DAG.getNode(ISD::USUBO_CARRY, DL, HalfCarryVT, Sub2_Mi,
21160b57cec5SDimitry Andric                                   RHS_Hi, Sub2_Lo.getValue(1));
211706c3fb27SDimitry Andric     SDValue Sub3_Hi = DAG.getNode(ISD::USUBO_CARRY, DL, HalfCarryVT, Sub3_Mi,
21180b57cec5SDimitry Andric                                   Zero, Sub3_Lo.getValue(1));
21190b57cec5SDimitry Andric     SDValue Sub3 = DAG.getBitcast(VT,
21200b57cec5SDimitry Andric                         DAG.getBuildVector(MVT::v2i32, DL, {Sub3_Lo, Sub3_Hi}));
21210b57cec5SDimitry Andric 
21220b57cec5SDimitry Andric     // endif C6
21230b57cec5SDimitry Andric     // endif C3
21240b57cec5SDimitry Andric 
21250b57cec5SDimitry Andric     SDValue Sel1 = DAG.getSelectCC(DL, C6, Zero, Add4, Add3, ISD::SETNE);
21260b57cec5SDimitry Andric     SDValue Div  = DAG.getSelectCC(DL, C3, Zero, Sel1, Mulhi3, ISD::SETNE);
21270b57cec5SDimitry Andric 
21280b57cec5SDimitry Andric     SDValue Sel2 = DAG.getSelectCC(DL, C6, Zero, Sub3, Sub2, ISD::SETNE);
21290b57cec5SDimitry Andric     SDValue Rem  = DAG.getSelectCC(DL, C3, Zero, Sel2, Sub1, ISD::SETNE);
21300b57cec5SDimitry Andric 
21310b57cec5SDimitry Andric     Results.push_back(Div);
21320b57cec5SDimitry Andric     Results.push_back(Rem);
21330b57cec5SDimitry Andric 
21340b57cec5SDimitry Andric     return;
21350b57cec5SDimitry Andric   }
21360b57cec5SDimitry Andric 
21370b57cec5SDimitry Andric   // r600 expandion.
21380b57cec5SDimitry Andric   // Get Speculative values
21390b57cec5SDimitry Andric   SDValue DIV_Part = DAG.getNode(ISD::UDIV, DL, HalfVT, LHS_Hi, RHS_Lo);
21400b57cec5SDimitry Andric   SDValue REM_Part = DAG.getNode(ISD::UREM, DL, HalfVT, LHS_Hi, RHS_Lo);
21410b57cec5SDimitry Andric 
21420b57cec5SDimitry Andric   SDValue REM_Lo = DAG.getSelectCC(DL, RHS_Hi, Zero, REM_Part, LHS_Hi, ISD::SETEQ);
21430b57cec5SDimitry Andric   SDValue REM = DAG.getBuildVector(MVT::v2i32, DL, {REM_Lo, Zero});
21440b57cec5SDimitry Andric   REM = DAG.getNode(ISD::BITCAST, DL, MVT::i64, REM);
21450b57cec5SDimitry Andric 
21460b57cec5SDimitry Andric   SDValue DIV_Hi = DAG.getSelectCC(DL, RHS_Hi, Zero, DIV_Part, Zero, ISD::SETEQ);
21470b57cec5SDimitry Andric   SDValue DIV_Lo = Zero;
21480b57cec5SDimitry Andric 
21490b57cec5SDimitry Andric   const unsigned halfBitWidth = HalfVT.getSizeInBits();
21500b57cec5SDimitry Andric 
21510b57cec5SDimitry Andric   for (unsigned i = 0; i < halfBitWidth; ++i) {
21520b57cec5SDimitry Andric     const unsigned bitPos = halfBitWidth - i - 1;
21530b57cec5SDimitry Andric     SDValue POS = DAG.getConstant(bitPos, DL, HalfVT);
21540b57cec5SDimitry Andric     // Get value of high bit
21550b57cec5SDimitry Andric     SDValue HBit = DAG.getNode(ISD::SRL, DL, HalfVT, LHS_Lo, POS);
21560b57cec5SDimitry Andric     HBit = DAG.getNode(ISD::AND, DL, HalfVT, HBit, One);
21570b57cec5SDimitry Andric     HBit = DAG.getNode(ISD::ZERO_EXTEND, DL, VT, HBit);
21580b57cec5SDimitry Andric 
21590b57cec5SDimitry Andric     // Shift
21600b57cec5SDimitry Andric     REM = DAG.getNode(ISD::SHL, DL, VT, REM, DAG.getConstant(1, DL, VT));
21610b57cec5SDimitry Andric     // Add LHS high bit
21620b57cec5SDimitry Andric     REM = DAG.getNode(ISD::OR, DL, VT, REM, HBit);
21630b57cec5SDimitry Andric 
21640b57cec5SDimitry Andric     SDValue BIT = DAG.getConstant(1ULL << bitPos, DL, HalfVT);
21650b57cec5SDimitry Andric     SDValue realBIT = DAG.getSelectCC(DL, REM, RHS, BIT, Zero, ISD::SETUGE);
21660b57cec5SDimitry Andric 
21670b57cec5SDimitry Andric     DIV_Lo = DAG.getNode(ISD::OR, DL, HalfVT, DIV_Lo, realBIT);
21680b57cec5SDimitry Andric 
21690b57cec5SDimitry Andric     // Update REM
21700b57cec5SDimitry Andric     SDValue REM_sub = DAG.getNode(ISD::SUB, DL, VT, REM, RHS);
21710b57cec5SDimitry Andric     REM = DAG.getSelectCC(DL, REM, RHS, REM_sub, REM, ISD::SETUGE);
21720b57cec5SDimitry Andric   }
21730b57cec5SDimitry Andric 
21740b57cec5SDimitry Andric   SDValue DIV = DAG.getBuildVector(MVT::v2i32, DL, {DIV_Lo, DIV_Hi});
21750b57cec5SDimitry Andric   DIV = DAG.getNode(ISD::BITCAST, DL, MVT::i64, DIV);
21760b57cec5SDimitry Andric   Results.push_back(DIV);
21770b57cec5SDimitry Andric   Results.push_back(REM);
21780b57cec5SDimitry Andric }
21790b57cec5SDimitry Andric 
21800b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::LowerUDIVREM(SDValue Op,
21810b57cec5SDimitry Andric                                            SelectionDAG &DAG) const {
21820b57cec5SDimitry Andric   SDLoc DL(Op);
21830b57cec5SDimitry Andric   EVT VT = Op.getValueType();
21840b57cec5SDimitry Andric 
21850b57cec5SDimitry Andric   if (VT == MVT::i64) {
21860b57cec5SDimitry Andric     SmallVector<SDValue, 2> Results;
21870b57cec5SDimitry Andric     LowerUDIVREM64(Op, DAG, Results);
21880b57cec5SDimitry Andric     return DAG.getMergeValues(Results, DL);
21890b57cec5SDimitry Andric   }
21900b57cec5SDimitry Andric 
21910b57cec5SDimitry Andric   if (VT == MVT::i32) {
21920b57cec5SDimitry Andric     if (SDValue Res = LowerDIVREM24(Op, DAG, false))
21930b57cec5SDimitry Andric       return Res;
21940b57cec5SDimitry Andric   }
21950b57cec5SDimitry Andric 
21965ffd83dbSDimitry Andric   SDValue X = Op.getOperand(0);
21975ffd83dbSDimitry Andric   SDValue Y = Op.getOperand(1);
21980b57cec5SDimitry Andric 
21995ffd83dbSDimitry Andric   // See AMDGPUCodeGenPrepare::expandDivRem32 for a description of the
22005ffd83dbSDimitry Andric   // algorithm used here.
22010b57cec5SDimitry Andric 
22025ffd83dbSDimitry Andric   // Initial estimate of inv(y).
22035ffd83dbSDimitry Andric   SDValue Z = DAG.getNode(AMDGPUISD::URECIP, DL, VT, Y);
22040b57cec5SDimitry Andric 
22055ffd83dbSDimitry Andric   // One round of UNR.
22065ffd83dbSDimitry Andric   SDValue NegY = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, DL, VT), Y);
22075ffd83dbSDimitry Andric   SDValue NegYZ = DAG.getNode(ISD::MUL, DL, VT, NegY, Z);
22085ffd83dbSDimitry Andric   Z = DAG.getNode(ISD::ADD, DL, VT, Z,
22095ffd83dbSDimitry Andric                   DAG.getNode(ISD::MULHU, DL, VT, Z, NegYZ));
22100b57cec5SDimitry Andric 
22115ffd83dbSDimitry Andric   // Quotient/remainder estimate.
22125ffd83dbSDimitry Andric   SDValue Q = DAG.getNode(ISD::MULHU, DL, VT, X, Z);
22135ffd83dbSDimitry Andric   SDValue R =
22145ffd83dbSDimitry Andric       DAG.getNode(ISD::SUB, DL, VT, X, DAG.getNode(ISD::MUL, DL, VT, Q, Y));
22150b57cec5SDimitry Andric 
22165ffd83dbSDimitry Andric   // First quotient/remainder refinement.
22175ffd83dbSDimitry Andric   EVT CCVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT);
22185ffd83dbSDimitry Andric   SDValue One = DAG.getConstant(1, DL, VT);
22195ffd83dbSDimitry Andric   SDValue Cond = DAG.getSetCC(DL, CCVT, R, Y, ISD::SETUGE);
22205ffd83dbSDimitry Andric   Q = DAG.getNode(ISD::SELECT, DL, VT, Cond,
22215ffd83dbSDimitry Andric                   DAG.getNode(ISD::ADD, DL, VT, Q, One), Q);
22225ffd83dbSDimitry Andric   R = DAG.getNode(ISD::SELECT, DL, VT, Cond,
22235ffd83dbSDimitry Andric                   DAG.getNode(ISD::SUB, DL, VT, R, Y), R);
22240b57cec5SDimitry Andric 
22255ffd83dbSDimitry Andric   // Second quotient/remainder refinement.
22265ffd83dbSDimitry Andric   Cond = DAG.getSetCC(DL, CCVT, R, Y, ISD::SETUGE);
22275ffd83dbSDimitry Andric   Q = DAG.getNode(ISD::SELECT, DL, VT, Cond,
22285ffd83dbSDimitry Andric                   DAG.getNode(ISD::ADD, DL, VT, Q, One), Q);
22295ffd83dbSDimitry Andric   R = DAG.getNode(ISD::SELECT, DL, VT, Cond,
22305ffd83dbSDimitry Andric                   DAG.getNode(ISD::SUB, DL, VT, R, Y), R);
22310b57cec5SDimitry Andric 
22325ffd83dbSDimitry Andric   return DAG.getMergeValues({Q, R}, DL);
22330b57cec5SDimitry Andric }
22340b57cec5SDimitry Andric 
22350b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::LowerSDIVREM(SDValue Op,
22360b57cec5SDimitry Andric                                            SelectionDAG &DAG) const {
22370b57cec5SDimitry Andric   SDLoc DL(Op);
22380b57cec5SDimitry Andric   EVT VT = Op.getValueType();
22390b57cec5SDimitry Andric 
22400b57cec5SDimitry Andric   SDValue LHS = Op.getOperand(0);
22410b57cec5SDimitry Andric   SDValue RHS = Op.getOperand(1);
22420b57cec5SDimitry Andric 
22430b57cec5SDimitry Andric   SDValue Zero = DAG.getConstant(0, DL, VT);
22440b57cec5SDimitry Andric   SDValue NegOne = DAG.getConstant(-1, DL, VT);
22450b57cec5SDimitry Andric 
22460b57cec5SDimitry Andric   if (VT == MVT::i32) {
22470b57cec5SDimitry Andric     if (SDValue Res = LowerDIVREM24(Op, DAG, true))
22480b57cec5SDimitry Andric       return Res;
22490b57cec5SDimitry Andric   }
22500b57cec5SDimitry Andric 
22510b57cec5SDimitry Andric   if (VT == MVT::i64 &&
22520b57cec5SDimitry Andric       DAG.ComputeNumSignBits(LHS) > 32 &&
22530b57cec5SDimitry Andric       DAG.ComputeNumSignBits(RHS) > 32) {
22540b57cec5SDimitry Andric     EVT HalfVT = VT.getHalfSizedIntegerVT(*DAG.getContext());
22550b57cec5SDimitry Andric 
22560b57cec5SDimitry Andric     //HiLo split
22570b57cec5SDimitry Andric     SDValue LHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, LHS, Zero);
22580b57cec5SDimitry Andric     SDValue RHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, RHS, Zero);
22590b57cec5SDimitry Andric     SDValue DIVREM = DAG.getNode(ISD::SDIVREM, DL, DAG.getVTList(HalfVT, HalfVT),
22600b57cec5SDimitry Andric                                  LHS_Lo, RHS_Lo);
22610b57cec5SDimitry Andric     SDValue Res[2] = {
22620b57cec5SDimitry Andric       DAG.getNode(ISD::SIGN_EXTEND, DL, VT, DIVREM.getValue(0)),
22630b57cec5SDimitry Andric       DAG.getNode(ISD::SIGN_EXTEND, DL, VT, DIVREM.getValue(1))
22640b57cec5SDimitry Andric     };
22650b57cec5SDimitry Andric     return DAG.getMergeValues(Res, DL);
22660b57cec5SDimitry Andric   }
22670b57cec5SDimitry Andric 
22680b57cec5SDimitry Andric   SDValue LHSign = DAG.getSelectCC(DL, LHS, Zero, NegOne, Zero, ISD::SETLT);
22690b57cec5SDimitry Andric   SDValue RHSign = DAG.getSelectCC(DL, RHS, Zero, NegOne, Zero, ISD::SETLT);
22700b57cec5SDimitry Andric   SDValue DSign = DAG.getNode(ISD::XOR, DL, VT, LHSign, RHSign);
22710b57cec5SDimitry Andric   SDValue RSign = LHSign; // Remainder sign is the same as LHS
22720b57cec5SDimitry Andric 
22730b57cec5SDimitry Andric   LHS = DAG.getNode(ISD::ADD, DL, VT, LHS, LHSign);
22740b57cec5SDimitry Andric   RHS = DAG.getNode(ISD::ADD, DL, VT, RHS, RHSign);
22750b57cec5SDimitry Andric 
22760b57cec5SDimitry Andric   LHS = DAG.getNode(ISD::XOR, DL, VT, LHS, LHSign);
22770b57cec5SDimitry Andric   RHS = DAG.getNode(ISD::XOR, DL, VT, RHS, RHSign);
22780b57cec5SDimitry Andric 
22790b57cec5SDimitry Andric   SDValue Div = DAG.getNode(ISD::UDIVREM, DL, DAG.getVTList(VT, VT), LHS, RHS);
22800b57cec5SDimitry Andric   SDValue Rem = Div.getValue(1);
22810b57cec5SDimitry Andric 
22820b57cec5SDimitry Andric   Div = DAG.getNode(ISD::XOR, DL, VT, Div, DSign);
22830b57cec5SDimitry Andric   Rem = DAG.getNode(ISD::XOR, DL, VT, Rem, RSign);
22840b57cec5SDimitry Andric 
22850b57cec5SDimitry Andric   Div = DAG.getNode(ISD::SUB, DL, VT, Div, DSign);
22860b57cec5SDimitry Andric   Rem = DAG.getNode(ISD::SUB, DL, VT, Rem, RSign);
22870b57cec5SDimitry Andric 
22880b57cec5SDimitry Andric   SDValue Res[2] = {
22890b57cec5SDimitry Andric     Div,
22900b57cec5SDimitry Andric     Rem
22910b57cec5SDimitry Andric   };
22920b57cec5SDimitry Andric   return DAG.getMergeValues(Res, DL);
22930b57cec5SDimitry Andric }
22940b57cec5SDimitry Andric 
2295e8d8bef9SDimitry Andric // (frem x, y) -> (fma (fneg (ftrunc (fdiv x, y))), y, x)
22960b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::LowerFREM(SDValue Op, SelectionDAG &DAG) const {
22970b57cec5SDimitry Andric   SDLoc SL(Op);
22980b57cec5SDimitry Andric   EVT VT = Op.getValueType();
2299e8d8bef9SDimitry Andric   auto Flags = Op->getFlags();
23000b57cec5SDimitry Andric   SDValue X = Op.getOperand(0);
23010b57cec5SDimitry Andric   SDValue Y = Op.getOperand(1);
23020b57cec5SDimitry Andric 
2303e8d8bef9SDimitry Andric   SDValue Div = DAG.getNode(ISD::FDIV, SL, VT, X, Y, Flags);
2304e8d8bef9SDimitry Andric   SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, VT, Div, Flags);
2305e8d8bef9SDimitry Andric   SDValue Neg = DAG.getNode(ISD::FNEG, SL, VT, Trunc, Flags);
2306e8d8bef9SDimitry Andric   // TODO: For f32 use FMAD instead if !hasFastFMA32?
2307e8d8bef9SDimitry Andric   return DAG.getNode(ISD::FMA, SL, VT, Neg, Y, X, Flags);
23080b57cec5SDimitry Andric }
23090b57cec5SDimitry Andric 
23100b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::LowerFCEIL(SDValue Op, SelectionDAG &DAG) const {
23110b57cec5SDimitry Andric   SDLoc SL(Op);
23120b57cec5SDimitry Andric   SDValue Src = Op.getOperand(0);
23130b57cec5SDimitry Andric 
23140b57cec5SDimitry Andric   // result = trunc(src)
23150b57cec5SDimitry Andric   // if (src > 0.0 && src != result)
23160b57cec5SDimitry Andric   //   result += 1.0
23170b57cec5SDimitry Andric 
23180b57cec5SDimitry Andric   SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
23190b57cec5SDimitry Andric 
23200b57cec5SDimitry Andric   const SDValue Zero = DAG.getConstantFP(0.0, SL, MVT::f64);
23210b57cec5SDimitry Andric   const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f64);
23220b57cec5SDimitry Andric 
23230b57cec5SDimitry Andric   EVT SetCCVT =
23240b57cec5SDimitry Andric       getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f64);
23250b57cec5SDimitry Andric 
23260b57cec5SDimitry Andric   SDValue Lt0 = DAG.getSetCC(SL, SetCCVT, Src, Zero, ISD::SETOGT);
23270b57cec5SDimitry Andric   SDValue NeTrunc = DAG.getSetCC(SL, SetCCVT, Src, Trunc, ISD::SETONE);
23280b57cec5SDimitry Andric   SDValue And = DAG.getNode(ISD::AND, SL, SetCCVT, Lt0, NeTrunc);
23290b57cec5SDimitry Andric 
23300b57cec5SDimitry Andric   SDValue Add = DAG.getNode(ISD::SELECT, SL, MVT::f64, And, One, Zero);
23310b57cec5SDimitry Andric   // TODO: Should this propagate fast-math-flags?
23320b57cec5SDimitry Andric   return DAG.getNode(ISD::FADD, SL, MVT::f64, Trunc, Add);
23330b57cec5SDimitry Andric }
23340b57cec5SDimitry Andric 
23350b57cec5SDimitry Andric static SDValue extractF64Exponent(SDValue Hi, const SDLoc &SL,
23360b57cec5SDimitry Andric                                   SelectionDAG &DAG) {
23370b57cec5SDimitry Andric   const unsigned FractBits = 52;
23380b57cec5SDimitry Andric   const unsigned ExpBits = 11;
23390b57cec5SDimitry Andric 
23400b57cec5SDimitry Andric   SDValue ExpPart = DAG.getNode(AMDGPUISD::BFE_U32, SL, MVT::i32,
23410b57cec5SDimitry Andric                                 Hi,
23420b57cec5SDimitry Andric                                 DAG.getConstant(FractBits - 32, SL, MVT::i32),
23430b57cec5SDimitry Andric                                 DAG.getConstant(ExpBits, SL, MVT::i32));
23440b57cec5SDimitry Andric   SDValue Exp = DAG.getNode(ISD::SUB, SL, MVT::i32, ExpPart,
23450b57cec5SDimitry Andric                             DAG.getConstant(1023, SL, MVT::i32));
23460b57cec5SDimitry Andric 
23470b57cec5SDimitry Andric   return Exp;
23480b57cec5SDimitry Andric }
23490b57cec5SDimitry Andric 
23500b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const {
23510b57cec5SDimitry Andric   SDLoc SL(Op);
23520b57cec5SDimitry Andric   SDValue Src = Op.getOperand(0);
23530b57cec5SDimitry Andric 
23540b57cec5SDimitry Andric   assert(Op.getValueType() == MVT::f64);
23550b57cec5SDimitry Andric 
23560b57cec5SDimitry Andric   const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
23570b57cec5SDimitry Andric 
23580b57cec5SDimitry Andric   // Extract the upper half, since this is where we will find the sign and
23590b57cec5SDimitry Andric   // exponent.
2360349cc55cSDimitry Andric   SDValue Hi = getHiHalf64(Src, DAG);
23610b57cec5SDimitry Andric 
23620b57cec5SDimitry Andric   SDValue Exp = extractF64Exponent(Hi, SL, DAG);
23630b57cec5SDimitry Andric 
23640b57cec5SDimitry Andric   const unsigned FractBits = 52;
23650b57cec5SDimitry Andric 
23660b57cec5SDimitry Andric   // Extract the sign bit.
23670b57cec5SDimitry Andric   const SDValue SignBitMask = DAG.getConstant(UINT32_C(1) << 31, SL, MVT::i32);
23680b57cec5SDimitry Andric   SDValue SignBit = DAG.getNode(ISD::AND, SL, MVT::i32, Hi, SignBitMask);
23690b57cec5SDimitry Andric 
23700b57cec5SDimitry Andric   // Extend back to 64-bits.
23710b57cec5SDimitry Andric   SDValue SignBit64 = DAG.getBuildVector(MVT::v2i32, SL, {Zero, SignBit});
23720b57cec5SDimitry Andric   SignBit64 = DAG.getNode(ISD::BITCAST, SL, MVT::i64, SignBit64);
23730b57cec5SDimitry Andric 
23740b57cec5SDimitry Andric   SDValue BcInt = DAG.getNode(ISD::BITCAST, SL, MVT::i64, Src);
23750b57cec5SDimitry Andric   const SDValue FractMask
23760b57cec5SDimitry Andric     = DAG.getConstant((UINT64_C(1) << FractBits) - 1, SL, MVT::i64);
23770b57cec5SDimitry Andric 
23780b57cec5SDimitry Andric   SDValue Shr = DAG.getNode(ISD::SRA, SL, MVT::i64, FractMask, Exp);
23790b57cec5SDimitry Andric   SDValue Not = DAG.getNOT(SL, Shr, MVT::i64);
23800b57cec5SDimitry Andric   SDValue Tmp0 = DAG.getNode(ISD::AND, SL, MVT::i64, BcInt, Not);
23810b57cec5SDimitry Andric 
23820b57cec5SDimitry Andric   EVT SetCCVT =
23830b57cec5SDimitry Andric       getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::i32);
23840b57cec5SDimitry Andric 
23850b57cec5SDimitry Andric   const SDValue FiftyOne = DAG.getConstant(FractBits - 1, SL, MVT::i32);
23860b57cec5SDimitry Andric 
23870b57cec5SDimitry Andric   SDValue ExpLt0 = DAG.getSetCC(SL, SetCCVT, Exp, Zero, ISD::SETLT);
23880b57cec5SDimitry Andric   SDValue ExpGt51 = DAG.getSetCC(SL, SetCCVT, Exp, FiftyOne, ISD::SETGT);
23890b57cec5SDimitry Andric 
23900b57cec5SDimitry Andric   SDValue Tmp1 = DAG.getNode(ISD::SELECT, SL, MVT::i64, ExpLt0, SignBit64, Tmp0);
23910b57cec5SDimitry Andric   SDValue Tmp2 = DAG.getNode(ISD::SELECT, SL, MVT::i64, ExpGt51, BcInt, Tmp1);
23920b57cec5SDimitry Andric 
23930b57cec5SDimitry Andric   return DAG.getNode(ISD::BITCAST, SL, MVT::f64, Tmp2);
23940b57cec5SDimitry Andric }
23950b57cec5SDimitry Andric 
23965f757f3fSDimitry Andric SDValue AMDGPUTargetLowering::LowerFROUNDEVEN(SDValue Op,
23975f757f3fSDimitry Andric                                               SelectionDAG &DAG) const {
23980b57cec5SDimitry Andric   SDLoc SL(Op);
23990b57cec5SDimitry Andric   SDValue Src = Op.getOperand(0);
24000b57cec5SDimitry Andric 
24010b57cec5SDimitry Andric   assert(Op.getValueType() == MVT::f64);
24020b57cec5SDimitry Andric 
24030b57cec5SDimitry Andric   APFloat C1Val(APFloat::IEEEdouble(), "0x1.0p+52");
24040b57cec5SDimitry Andric   SDValue C1 = DAG.getConstantFP(C1Val, SL, MVT::f64);
24050b57cec5SDimitry Andric   SDValue CopySign = DAG.getNode(ISD::FCOPYSIGN, SL, MVT::f64, C1, Src);
24060b57cec5SDimitry Andric 
24070b57cec5SDimitry Andric   // TODO: Should this propagate fast-math-flags?
24080b57cec5SDimitry Andric 
24090b57cec5SDimitry Andric   SDValue Tmp1 = DAG.getNode(ISD::FADD, SL, MVT::f64, Src, CopySign);
24100b57cec5SDimitry Andric   SDValue Tmp2 = DAG.getNode(ISD::FSUB, SL, MVT::f64, Tmp1, CopySign);
24110b57cec5SDimitry Andric 
24120b57cec5SDimitry Andric   SDValue Fabs = DAG.getNode(ISD::FABS, SL, MVT::f64, Src);
24130b57cec5SDimitry Andric 
24140b57cec5SDimitry Andric   APFloat C2Val(APFloat::IEEEdouble(), "0x1.fffffffffffffp+51");
24150b57cec5SDimitry Andric   SDValue C2 = DAG.getConstantFP(C2Val, SL, MVT::f64);
24160b57cec5SDimitry Andric 
24170b57cec5SDimitry Andric   EVT SetCCVT =
24180b57cec5SDimitry Andric       getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f64);
24190b57cec5SDimitry Andric   SDValue Cond = DAG.getSetCC(SL, SetCCVT, Fabs, C2, ISD::SETOGT);
24200b57cec5SDimitry Andric 
24210b57cec5SDimitry Andric   return DAG.getSelect(SL, MVT::f64, Cond, Src, Tmp2);
24220b57cec5SDimitry Andric }
24230b57cec5SDimitry Andric 
24245f757f3fSDimitry Andric SDValue AMDGPUTargetLowering::LowerFNEARBYINT(SDValue Op,
24255f757f3fSDimitry Andric                                               SelectionDAG &DAG) const {
24260b57cec5SDimitry Andric   // FNEARBYINT and FRINT are the same, except in their handling of FP
24270b57cec5SDimitry Andric   // exceptions. Those aren't really meaningful for us, and OpenCL only has
24280b57cec5SDimitry Andric   // rint, so just treat them as equivalent.
24295f757f3fSDimitry Andric   return DAG.getNode(ISD::FROUNDEVEN, SDLoc(Op), Op.getValueType(),
24305f757f3fSDimitry Andric                      Op.getOperand(0));
24310b57cec5SDimitry Andric }
24320b57cec5SDimitry Andric 
24335f757f3fSDimitry Andric SDValue AMDGPUTargetLowering::LowerFRINT(SDValue Op, SelectionDAG &DAG) const {
2434bdd1243dSDimitry Andric   auto VT = Op.getValueType();
2435bdd1243dSDimitry Andric   auto Arg = Op.getOperand(0u);
24365f757f3fSDimitry Andric   return DAG.getNode(ISD::FROUNDEVEN, SDLoc(Op), VT, Arg);
2437bdd1243dSDimitry Andric }
2438bdd1243dSDimitry Andric 
24390b57cec5SDimitry Andric // XXX - May require not supporting f32 denormals?
24400b57cec5SDimitry Andric 
24410b57cec5SDimitry Andric // Don't handle v2f16. The extra instructions to scalarize and repack around the
24420b57cec5SDimitry Andric // compare and vselect end up producing worse code than scalarizing the whole
24430b57cec5SDimitry Andric // operation.
24445ffd83dbSDimitry Andric SDValue AMDGPUTargetLowering::LowerFROUND(SDValue Op, SelectionDAG &DAG) const {
24450b57cec5SDimitry Andric   SDLoc SL(Op);
24460b57cec5SDimitry Andric   SDValue X = Op.getOperand(0);
24470b57cec5SDimitry Andric   EVT VT = Op.getValueType();
24480b57cec5SDimitry Andric 
24490b57cec5SDimitry Andric   SDValue T = DAG.getNode(ISD::FTRUNC, SL, VT, X);
24500b57cec5SDimitry Andric 
24510b57cec5SDimitry Andric   // TODO: Should this propagate fast-math-flags?
24520b57cec5SDimitry Andric 
24530b57cec5SDimitry Andric   SDValue Diff = DAG.getNode(ISD::FSUB, SL, VT, X, T);
24540b57cec5SDimitry Andric 
24550b57cec5SDimitry Andric   SDValue AbsDiff = DAG.getNode(ISD::FABS, SL, VT, Diff);
24560b57cec5SDimitry Andric 
24570b57cec5SDimitry Andric   const SDValue Zero = DAG.getConstantFP(0.0, SL, VT);
24580b57cec5SDimitry Andric   const SDValue One = DAG.getConstantFP(1.0, SL, VT);
24590b57cec5SDimitry Andric 
24600b57cec5SDimitry Andric   EVT SetCCVT =
24610b57cec5SDimitry Andric       getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT);
24620b57cec5SDimitry Andric 
24635f757f3fSDimitry Andric   const SDValue Half = DAG.getConstantFP(0.5, SL, VT);
24640b57cec5SDimitry Andric   SDValue Cmp = DAG.getSetCC(SL, SetCCVT, AbsDiff, Half, ISD::SETOGE);
24655f757f3fSDimitry Andric   SDValue OneOrZeroFP = DAG.getNode(ISD::SELECT, SL, VT, Cmp, One, Zero);
24660b57cec5SDimitry Andric 
24675f757f3fSDimitry Andric   SDValue SignedOffset = DAG.getNode(ISD::FCOPYSIGN, SL, VT, OneOrZeroFP, X);
24685f757f3fSDimitry Andric   return DAG.getNode(ISD::FADD, SL, VT, T, SignedOffset);
24690b57cec5SDimitry Andric }
24700b57cec5SDimitry Andric 
24710b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::LowerFFLOOR(SDValue Op, SelectionDAG &DAG) const {
24720b57cec5SDimitry Andric   SDLoc SL(Op);
24730b57cec5SDimitry Andric   SDValue Src = Op.getOperand(0);
24740b57cec5SDimitry Andric 
24750b57cec5SDimitry Andric   // result = trunc(src);
24760b57cec5SDimitry Andric   // if (src < 0.0 && src != result)
24770b57cec5SDimitry Andric   //   result += -1.0.
24780b57cec5SDimitry Andric 
24790b57cec5SDimitry Andric   SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
24800b57cec5SDimitry Andric 
24810b57cec5SDimitry Andric   const SDValue Zero = DAG.getConstantFP(0.0, SL, MVT::f64);
24820b57cec5SDimitry Andric   const SDValue NegOne = DAG.getConstantFP(-1.0, SL, MVT::f64);
24830b57cec5SDimitry Andric 
24840b57cec5SDimitry Andric   EVT SetCCVT =
24850b57cec5SDimitry Andric       getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f64);
24860b57cec5SDimitry Andric 
24870b57cec5SDimitry Andric   SDValue Lt0 = DAG.getSetCC(SL, SetCCVT, Src, Zero, ISD::SETOLT);
24880b57cec5SDimitry Andric   SDValue NeTrunc = DAG.getSetCC(SL, SetCCVT, Src, Trunc, ISD::SETONE);
24890b57cec5SDimitry Andric   SDValue And = DAG.getNode(ISD::AND, SL, SetCCVT, Lt0, NeTrunc);
24900b57cec5SDimitry Andric 
24910b57cec5SDimitry Andric   SDValue Add = DAG.getNode(ISD::SELECT, SL, MVT::f64, And, NegOne, Zero);
24920b57cec5SDimitry Andric   // TODO: Should this propagate fast-math-flags?
24930b57cec5SDimitry Andric   return DAG.getNode(ISD::FADD, SL, MVT::f64, Trunc, Add);
24940b57cec5SDimitry Andric }
24950b57cec5SDimitry Andric 
249606c3fb27SDimitry Andric /// Return true if it's known that \p Src can never be an f32 denormal value.
249706c3fb27SDimitry Andric static bool valueIsKnownNeverF32Denorm(SDValue Src) {
249806c3fb27SDimitry Andric   switch (Src.getOpcode()) {
249906c3fb27SDimitry Andric   case ISD::FP_EXTEND:
250006c3fb27SDimitry Andric     return Src.getOperand(0).getValueType() == MVT::f16;
250106c3fb27SDimitry Andric   case ISD::FP16_TO_FP:
25025f757f3fSDimitry Andric   case ISD::FFREXP:
250306c3fb27SDimitry Andric     return true;
25045f757f3fSDimitry Andric   case ISD::INTRINSIC_WO_CHAIN: {
2505*647cbc5dSDimitry Andric     unsigned IntrinsicID = Src.getConstantOperandVal(0);
25065f757f3fSDimitry Andric     switch (IntrinsicID) {
25075f757f3fSDimitry Andric     case Intrinsic::amdgcn_frexp_mant:
25085f757f3fSDimitry Andric       return true;
25095f757f3fSDimitry Andric     default:
25105f757f3fSDimitry Andric       return false;
25115f757f3fSDimitry Andric     }
25125f757f3fSDimitry Andric   }
251306c3fb27SDimitry Andric   default:
251406c3fb27SDimitry Andric     return false;
25150b57cec5SDimitry Andric   }
25160b57cec5SDimitry Andric 
251706c3fb27SDimitry Andric   llvm_unreachable("covered opcode switch");
251806c3fb27SDimitry Andric }
251906c3fb27SDimitry Andric 
25205f757f3fSDimitry Andric bool AMDGPUTargetLowering::allowApproxFunc(const SelectionDAG &DAG,
25215f757f3fSDimitry Andric                                            SDNodeFlags Flags) {
252206c3fb27SDimitry Andric   if (Flags.hasApproximateFuncs())
252306c3fb27SDimitry Andric     return true;
252406c3fb27SDimitry Andric   auto &Options = DAG.getTarget().Options;
252506c3fb27SDimitry Andric   return Options.UnsafeFPMath || Options.ApproxFuncFPMath;
252606c3fb27SDimitry Andric }
252706c3fb27SDimitry Andric 
25285f757f3fSDimitry Andric bool AMDGPUTargetLowering::needsDenormHandlingF32(const SelectionDAG &DAG,
25295f757f3fSDimitry Andric                                                   SDValue Src,
253006c3fb27SDimitry Andric                                                   SDNodeFlags Flags) {
253106c3fb27SDimitry Andric   return !valueIsKnownNeverF32Denorm(Src) &&
253206c3fb27SDimitry Andric          DAG.getMachineFunction()
253306c3fb27SDimitry Andric                  .getDenormalMode(APFloat::IEEEsingle())
253406c3fb27SDimitry Andric                  .Input != DenormalMode::PreserveSign;
253506c3fb27SDimitry Andric }
253606c3fb27SDimitry Andric 
253706c3fb27SDimitry Andric SDValue AMDGPUTargetLowering::getIsLtSmallestNormal(SelectionDAG &DAG,
253806c3fb27SDimitry Andric                                                     SDValue Src,
253906c3fb27SDimitry Andric                                                     SDNodeFlags Flags) const {
254006c3fb27SDimitry Andric   SDLoc SL(Src);
254106c3fb27SDimitry Andric   EVT VT = Src.getValueType();
254206c3fb27SDimitry Andric   const fltSemantics &Semantics = SelectionDAG::EVTToAPFloatSemantics(VT);
254306c3fb27SDimitry Andric   SDValue SmallestNormal =
254406c3fb27SDimitry Andric       DAG.getConstantFP(APFloat::getSmallestNormalized(Semantics), SL, VT);
254506c3fb27SDimitry Andric 
254606c3fb27SDimitry Andric   // Want to scale denormals up, but negatives and 0 work just as well on the
254706c3fb27SDimitry Andric   // scaled path.
254806c3fb27SDimitry Andric   SDValue IsLtSmallestNormal = DAG.getSetCC(
254906c3fb27SDimitry Andric       SL, getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), Src,
255006c3fb27SDimitry Andric       SmallestNormal, ISD::SETOLT);
255106c3fb27SDimitry Andric 
255206c3fb27SDimitry Andric   return IsLtSmallestNormal;
255306c3fb27SDimitry Andric }
255406c3fb27SDimitry Andric 
255506c3fb27SDimitry Andric SDValue AMDGPUTargetLowering::getIsFinite(SelectionDAG &DAG, SDValue Src,
255606c3fb27SDimitry Andric                                           SDNodeFlags Flags) const {
255706c3fb27SDimitry Andric   SDLoc SL(Src);
255806c3fb27SDimitry Andric   EVT VT = Src.getValueType();
255906c3fb27SDimitry Andric   const fltSemantics &Semantics = SelectionDAG::EVTToAPFloatSemantics(VT);
256006c3fb27SDimitry Andric   SDValue Inf = DAG.getConstantFP(APFloat::getInf(Semantics), SL, VT);
256106c3fb27SDimitry Andric 
256206c3fb27SDimitry Andric   SDValue Fabs = DAG.getNode(ISD::FABS, SL, VT, Src, Flags);
256306c3fb27SDimitry Andric   SDValue IsFinite = DAG.getSetCC(
256406c3fb27SDimitry Andric       SL, getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), Fabs,
256506c3fb27SDimitry Andric       Inf, ISD::SETOLT);
256606c3fb27SDimitry Andric   return IsFinite;
256706c3fb27SDimitry Andric }
256806c3fb27SDimitry Andric 
256906c3fb27SDimitry Andric /// If denormal handling is required return the scaled input to FLOG2, and the
257006c3fb27SDimitry Andric /// check for denormal range. Otherwise, return null values.
257106c3fb27SDimitry Andric std::pair<SDValue, SDValue>
257206c3fb27SDimitry Andric AMDGPUTargetLowering::getScaledLogInput(SelectionDAG &DAG, const SDLoc SL,
257306c3fb27SDimitry Andric                                         SDValue Src, SDNodeFlags Flags) const {
25748a4dda33SDimitry Andric   if (!needsDenormHandlingF32(DAG, Src, Flags))
257506c3fb27SDimitry Andric     return {};
257606c3fb27SDimitry Andric 
257706c3fb27SDimitry Andric   MVT VT = MVT::f32;
257806c3fb27SDimitry Andric   const fltSemantics &Semantics = APFloat::IEEEsingle();
257906c3fb27SDimitry Andric   SDValue SmallestNormal =
258006c3fb27SDimitry Andric       DAG.getConstantFP(APFloat::getSmallestNormalized(Semantics), SL, VT);
258106c3fb27SDimitry Andric 
258206c3fb27SDimitry Andric   SDValue IsLtSmallestNormal = DAG.getSetCC(
258306c3fb27SDimitry Andric       SL, getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT), Src,
258406c3fb27SDimitry Andric       SmallestNormal, ISD::SETOLT);
258506c3fb27SDimitry Andric 
258606c3fb27SDimitry Andric   SDValue Scale32 = DAG.getConstantFP(0x1.0p+32, SL, VT);
258706c3fb27SDimitry Andric   SDValue One = DAG.getConstantFP(1.0, SL, VT);
258806c3fb27SDimitry Andric   SDValue ScaleFactor =
258906c3fb27SDimitry Andric       DAG.getNode(ISD::SELECT, SL, VT, IsLtSmallestNormal, Scale32, One, Flags);
259006c3fb27SDimitry Andric 
259106c3fb27SDimitry Andric   SDValue ScaledInput = DAG.getNode(ISD::FMUL, SL, VT, Src, ScaleFactor, Flags);
259206c3fb27SDimitry Andric   return {ScaledInput, IsLtSmallestNormal};
259306c3fb27SDimitry Andric }
259406c3fb27SDimitry Andric 
259506c3fb27SDimitry Andric SDValue AMDGPUTargetLowering::LowerFLOG2(SDValue Op, SelectionDAG &DAG) const {
259606c3fb27SDimitry Andric   // v_log_f32 is good enough for OpenCL, except it doesn't handle denormals.
259706c3fb27SDimitry Andric   // If we have to handle denormals, scale up the input and adjust the result.
259806c3fb27SDimitry Andric 
259906c3fb27SDimitry Andric   // scaled = x * (is_denormal ? 0x1.0p+32 : 1.0)
260006c3fb27SDimitry Andric   // log2 = amdgpu_log2 - (is_denormal ? 32.0 : 0.0)
260106c3fb27SDimitry Andric 
260206c3fb27SDimitry Andric   SDLoc SL(Op);
260306c3fb27SDimitry Andric   EVT VT = Op.getValueType();
260406c3fb27SDimitry Andric   SDValue Src = Op.getOperand(0);
260506c3fb27SDimitry Andric   SDNodeFlags Flags = Op->getFlags();
260606c3fb27SDimitry Andric 
260706c3fb27SDimitry Andric   if (VT == MVT::f16) {
260806c3fb27SDimitry Andric     // Nothing in half is a denormal when promoted to f32.
260906c3fb27SDimitry Andric     assert(!Subtarget->has16BitInsts());
261006c3fb27SDimitry Andric     SDValue Ext = DAG.getNode(ISD::FP_EXTEND, SL, MVT::f32, Src, Flags);
261106c3fb27SDimitry Andric     SDValue Log = DAG.getNode(AMDGPUISD::LOG, SL, MVT::f32, Ext, Flags);
261206c3fb27SDimitry Andric     return DAG.getNode(ISD::FP_ROUND, SL, VT, Log,
261306c3fb27SDimitry Andric                        DAG.getTargetConstant(0, SL, MVT::i32), Flags);
261406c3fb27SDimitry Andric   }
261506c3fb27SDimitry Andric 
261606c3fb27SDimitry Andric   auto [ScaledInput, IsLtSmallestNormal] =
261706c3fb27SDimitry Andric       getScaledLogInput(DAG, SL, Src, Flags);
261806c3fb27SDimitry Andric   if (!ScaledInput)
261906c3fb27SDimitry Andric     return DAG.getNode(AMDGPUISD::LOG, SL, VT, Src, Flags);
262006c3fb27SDimitry Andric 
262106c3fb27SDimitry Andric   SDValue Log2 = DAG.getNode(AMDGPUISD::LOG, SL, VT, ScaledInput, Flags);
262206c3fb27SDimitry Andric 
262306c3fb27SDimitry Andric   SDValue ThirtyTwo = DAG.getConstantFP(32.0, SL, VT);
262406c3fb27SDimitry Andric   SDValue Zero = DAG.getConstantFP(0.0, SL, VT);
262506c3fb27SDimitry Andric   SDValue ResultOffset =
262606c3fb27SDimitry Andric       DAG.getNode(ISD::SELECT, SL, VT, IsLtSmallestNormal, ThirtyTwo, Zero);
262706c3fb27SDimitry Andric   return DAG.getNode(ISD::FSUB, SL, VT, Log2, ResultOffset, Flags);
262806c3fb27SDimitry Andric }
262906c3fb27SDimitry Andric 
263006c3fb27SDimitry Andric static SDValue getMad(SelectionDAG &DAG, const SDLoc &SL, EVT VT, SDValue X,
263106c3fb27SDimitry Andric                       SDValue Y, SDValue C, SDNodeFlags Flags = SDNodeFlags()) {
263206c3fb27SDimitry Andric   SDValue Mul = DAG.getNode(ISD::FMUL, SL, VT, X, Y, Flags);
263306c3fb27SDimitry Andric   return DAG.getNode(ISD::FADD, SL, VT, Mul, C, Flags);
263406c3fb27SDimitry Andric }
263506c3fb27SDimitry Andric 
263606c3fb27SDimitry Andric SDValue AMDGPUTargetLowering::LowerFLOGCommon(SDValue Op,
263706c3fb27SDimitry Andric                                               SelectionDAG &DAG) const {
263806c3fb27SDimitry Andric   SDValue X = Op.getOperand(0);
263906c3fb27SDimitry Andric   EVT VT = Op.getValueType();
264006c3fb27SDimitry Andric   SDNodeFlags Flags = Op->getFlags();
264106c3fb27SDimitry Andric   SDLoc DL(Op);
264206c3fb27SDimitry Andric 
264306c3fb27SDimitry Andric   const bool IsLog10 = Op.getOpcode() == ISD::FLOG10;
264406c3fb27SDimitry Andric   assert(IsLog10 || Op.getOpcode() == ISD::FLOG);
264506c3fb27SDimitry Andric 
264606c3fb27SDimitry Andric   const auto &Options = getTargetMachine().Options;
264706c3fb27SDimitry Andric   if (VT == MVT::f16 || Flags.hasApproximateFuncs() ||
264806c3fb27SDimitry Andric       Options.ApproxFuncFPMath || Options.UnsafeFPMath) {
264906c3fb27SDimitry Andric 
265006c3fb27SDimitry Andric     if (VT == MVT::f16 && !Subtarget->has16BitInsts()) {
265106c3fb27SDimitry Andric       // Log and multiply in f32 is good enough for f16.
265206c3fb27SDimitry Andric       X = DAG.getNode(ISD::FP_EXTEND, DL, MVT::f32, X, Flags);
265306c3fb27SDimitry Andric     }
265406c3fb27SDimitry Andric 
26558a4dda33SDimitry Andric     SDValue Lowered = LowerFLOGUnsafe(X, DL, DAG, IsLog10, Flags);
265606c3fb27SDimitry Andric     if (VT == MVT::f16 && !Subtarget->has16BitInsts()) {
265706c3fb27SDimitry Andric       return DAG.getNode(ISD::FP_ROUND, DL, VT, Lowered,
265806c3fb27SDimitry Andric                          DAG.getTargetConstant(0, DL, MVT::i32), Flags);
265906c3fb27SDimitry Andric     }
266006c3fb27SDimitry Andric 
266106c3fb27SDimitry Andric     return Lowered;
266206c3fb27SDimitry Andric   }
266306c3fb27SDimitry Andric 
266406c3fb27SDimitry Andric   auto [ScaledInput, IsScaled] = getScaledLogInput(DAG, DL, X, Flags);
266506c3fb27SDimitry Andric   if (ScaledInput)
266606c3fb27SDimitry Andric     X = ScaledInput;
266706c3fb27SDimitry Andric 
266806c3fb27SDimitry Andric   SDValue Y = DAG.getNode(AMDGPUISD::LOG, DL, VT, X, Flags);
266906c3fb27SDimitry Andric 
267006c3fb27SDimitry Andric   SDValue R;
267106c3fb27SDimitry Andric   if (Subtarget->hasFastFMAF32()) {
267206c3fb27SDimitry Andric     // c+cc are ln(2)/ln(10) to more than 49 bits
267306c3fb27SDimitry Andric     const float c_log10 = 0x1.344134p-2f;
267406c3fb27SDimitry Andric     const float cc_log10 = 0x1.09f79ep-26f;
267506c3fb27SDimitry Andric 
267606c3fb27SDimitry Andric     // c + cc is ln(2) to more than 49 bits
267706c3fb27SDimitry Andric     const float c_log = 0x1.62e42ep-1f;
267806c3fb27SDimitry Andric     const float cc_log = 0x1.efa39ep-25f;
267906c3fb27SDimitry Andric 
268006c3fb27SDimitry Andric     SDValue C = DAG.getConstantFP(IsLog10 ? c_log10 : c_log, DL, VT);
268106c3fb27SDimitry Andric     SDValue CC = DAG.getConstantFP(IsLog10 ? cc_log10 : cc_log, DL, VT);
268206c3fb27SDimitry Andric 
268306c3fb27SDimitry Andric     R = DAG.getNode(ISD::FMUL, DL, VT, Y, C, Flags);
268406c3fb27SDimitry Andric     SDValue NegR = DAG.getNode(ISD::FNEG, DL, VT, R, Flags);
268506c3fb27SDimitry Andric     SDValue FMA0 = DAG.getNode(ISD::FMA, DL, VT, Y, C, NegR, Flags);
268606c3fb27SDimitry Andric     SDValue FMA1 = DAG.getNode(ISD::FMA, DL, VT, Y, CC, FMA0, Flags);
268706c3fb27SDimitry Andric     R = DAG.getNode(ISD::FADD, DL, VT, R, FMA1, Flags);
268806c3fb27SDimitry Andric   } else {
268906c3fb27SDimitry Andric     // ch+ct is ln(2)/ln(10) to more than 36 bits
269006c3fb27SDimitry Andric     const float ch_log10 = 0x1.344000p-2f;
269106c3fb27SDimitry Andric     const float ct_log10 = 0x1.3509f6p-18f;
269206c3fb27SDimitry Andric 
269306c3fb27SDimitry Andric     // ch + ct is ln(2) to more than 36 bits
269406c3fb27SDimitry Andric     const float ch_log = 0x1.62e000p-1f;
269506c3fb27SDimitry Andric     const float ct_log = 0x1.0bfbe8p-15f;
269606c3fb27SDimitry Andric 
269706c3fb27SDimitry Andric     SDValue CH = DAG.getConstantFP(IsLog10 ? ch_log10 : ch_log, DL, VT);
269806c3fb27SDimitry Andric     SDValue CT = DAG.getConstantFP(IsLog10 ? ct_log10 : ct_log, DL, VT);
269906c3fb27SDimitry Andric 
270006c3fb27SDimitry Andric     SDValue YAsInt = DAG.getNode(ISD::BITCAST, DL, MVT::i32, Y);
270106c3fb27SDimitry Andric     SDValue MaskConst = DAG.getConstant(0xfffff000, DL, MVT::i32);
270206c3fb27SDimitry Andric     SDValue YHInt = DAG.getNode(ISD::AND, DL, MVT::i32, YAsInt, MaskConst);
270306c3fb27SDimitry Andric     SDValue YH = DAG.getNode(ISD::BITCAST, DL, MVT::f32, YHInt);
270406c3fb27SDimitry Andric     SDValue YT = DAG.getNode(ISD::FSUB, DL, VT, Y, YH, Flags);
270506c3fb27SDimitry Andric 
270606c3fb27SDimitry Andric     SDValue YTCT = DAG.getNode(ISD::FMUL, DL, VT, YT, CT, Flags);
270706c3fb27SDimitry Andric     SDValue Mad0 = getMad(DAG, DL, VT, YH, CT, YTCT, Flags);
270806c3fb27SDimitry Andric     SDValue Mad1 = getMad(DAG, DL, VT, YT, CH, Mad0, Flags);
270906c3fb27SDimitry Andric     R = getMad(DAG, DL, VT, YH, CH, Mad1);
271006c3fb27SDimitry Andric   }
271106c3fb27SDimitry Andric 
271206c3fb27SDimitry Andric   const bool IsFiniteOnly = (Flags.hasNoNaNs() || Options.NoNaNsFPMath) &&
271306c3fb27SDimitry Andric                             (Flags.hasNoInfs() || Options.NoInfsFPMath);
271406c3fb27SDimitry Andric 
271506c3fb27SDimitry Andric   // TODO: Check if known finite from source value.
271606c3fb27SDimitry Andric   if (!IsFiniteOnly) {
271706c3fb27SDimitry Andric     SDValue IsFinite = getIsFinite(DAG, Y, Flags);
271806c3fb27SDimitry Andric     R = DAG.getNode(ISD::SELECT, DL, VT, IsFinite, R, Y, Flags);
271906c3fb27SDimitry Andric   }
272006c3fb27SDimitry Andric 
272106c3fb27SDimitry Andric   if (IsScaled) {
272206c3fb27SDimitry Andric     SDValue Zero = DAG.getConstantFP(0.0f, DL, VT);
272306c3fb27SDimitry Andric     SDValue ShiftK =
272406c3fb27SDimitry Andric         DAG.getConstantFP(IsLog10 ? 0x1.344136p+3f : 0x1.62e430p+4f, DL, VT);
272506c3fb27SDimitry Andric     SDValue Shift =
272606c3fb27SDimitry Andric         DAG.getNode(ISD::SELECT, DL, VT, IsScaled, ShiftK, Zero, Flags);
272706c3fb27SDimitry Andric     R = DAG.getNode(ISD::FSUB, DL, VT, R, Shift, Flags);
272806c3fb27SDimitry Andric   }
272906c3fb27SDimitry Andric 
273006c3fb27SDimitry Andric   return R;
273106c3fb27SDimitry Andric }
273206c3fb27SDimitry Andric 
273306c3fb27SDimitry Andric SDValue AMDGPUTargetLowering::LowerFLOG10(SDValue Op, SelectionDAG &DAG) const {
273406c3fb27SDimitry Andric   return LowerFLOGCommon(Op, DAG);
273506c3fb27SDimitry Andric }
273606c3fb27SDimitry Andric 
273706c3fb27SDimitry Andric // Do f32 fast math expansion for flog2 or flog10. This is accurate enough for a
273806c3fb27SDimitry Andric // promote f16 operation.
273906c3fb27SDimitry Andric SDValue AMDGPUTargetLowering::LowerFLOGUnsafe(SDValue Src, const SDLoc &SL,
27408a4dda33SDimitry Andric                                               SelectionDAG &DAG, bool IsLog10,
274106c3fb27SDimitry Andric                                               SDNodeFlags Flags) const {
274206c3fb27SDimitry Andric   EVT VT = Src.getValueType();
27435f757f3fSDimitry Andric   unsigned LogOp =
27445f757f3fSDimitry Andric       VT == MVT::f32 ? (unsigned)AMDGPUISD::LOG : (unsigned)ISD::FLOG2;
27458a4dda33SDimitry Andric 
27468a4dda33SDimitry Andric   double Log2BaseInverted =
27478a4dda33SDimitry Andric       IsLog10 ? numbers::ln2 / numbers::ln10 : numbers::ln2;
27488a4dda33SDimitry Andric 
27498a4dda33SDimitry Andric   if (VT == MVT::f32) {
27508a4dda33SDimitry Andric     auto [ScaledInput, IsScaled] = getScaledLogInput(DAG, SL, Src, Flags);
27518a4dda33SDimitry Andric     if (ScaledInput) {
27528a4dda33SDimitry Andric       SDValue LogSrc = DAG.getNode(AMDGPUISD::LOG, SL, VT, ScaledInput, Flags);
27538a4dda33SDimitry Andric       SDValue ScaledResultOffset =
27548a4dda33SDimitry Andric           DAG.getConstantFP(-32.0 * Log2BaseInverted, SL, VT);
27558a4dda33SDimitry Andric 
27568a4dda33SDimitry Andric       SDValue Zero = DAG.getConstantFP(0.0f, SL, VT);
27578a4dda33SDimitry Andric 
27588a4dda33SDimitry Andric       SDValue ResultOffset = DAG.getNode(ISD::SELECT, SL, VT, IsScaled,
27598a4dda33SDimitry Andric                                          ScaledResultOffset, Zero, Flags);
27608a4dda33SDimitry Andric 
27618a4dda33SDimitry Andric       SDValue Log2Inv = DAG.getConstantFP(Log2BaseInverted, SL, VT);
27628a4dda33SDimitry Andric 
27638a4dda33SDimitry Andric       if (Subtarget->hasFastFMAF32())
27648a4dda33SDimitry Andric         return DAG.getNode(ISD::FMA, SL, VT, LogSrc, Log2Inv, ResultOffset,
27658a4dda33SDimitry Andric                            Flags);
27668a4dda33SDimitry Andric       SDValue Mul = DAG.getNode(ISD::FMUL, SL, VT, LogSrc, Log2Inv, Flags);
27678a4dda33SDimitry Andric       return DAG.getNode(ISD::FADD, SL, VT, Mul, ResultOffset);
27688a4dda33SDimitry Andric     }
27698a4dda33SDimitry Andric   }
27708a4dda33SDimitry Andric 
277106c3fb27SDimitry Andric   SDValue Log2Operand = DAG.getNode(LogOp, SL, VT, Src, Flags);
277206c3fb27SDimitry Andric   SDValue Log2BaseInvertedOperand = DAG.getConstantFP(Log2BaseInverted, SL, VT);
277306c3fb27SDimitry Andric 
277406c3fb27SDimitry Andric   return DAG.getNode(ISD::FMUL, SL, VT, Log2Operand, Log2BaseInvertedOperand,
277506c3fb27SDimitry Andric                      Flags);
277606c3fb27SDimitry Andric }
277706c3fb27SDimitry Andric 
277806c3fb27SDimitry Andric SDValue AMDGPUTargetLowering::lowerFEXP2(SDValue Op, SelectionDAG &DAG) const {
277906c3fb27SDimitry Andric   // v_exp_f32 is good enough for OpenCL, except it doesn't handle denormals.
278006c3fb27SDimitry Andric   // If we have to handle denormals, scale up the input and adjust the result.
278106c3fb27SDimitry Andric 
278206c3fb27SDimitry Andric   SDLoc SL(Op);
278306c3fb27SDimitry Andric   EVT VT = Op.getValueType();
278406c3fb27SDimitry Andric   SDValue Src = Op.getOperand(0);
278506c3fb27SDimitry Andric   SDNodeFlags Flags = Op->getFlags();
278606c3fb27SDimitry Andric 
278706c3fb27SDimitry Andric   if (VT == MVT::f16) {
278806c3fb27SDimitry Andric     // Nothing in half is a denormal when promoted to f32.
278906c3fb27SDimitry Andric     assert(!Subtarget->has16BitInsts());
279006c3fb27SDimitry Andric     SDValue Ext = DAG.getNode(ISD::FP_EXTEND, SL, MVT::f32, Src, Flags);
279106c3fb27SDimitry Andric     SDValue Log = DAG.getNode(AMDGPUISD::EXP, SL, MVT::f32, Ext, Flags);
279206c3fb27SDimitry Andric     return DAG.getNode(ISD::FP_ROUND, SL, VT, Log,
279306c3fb27SDimitry Andric                        DAG.getTargetConstant(0, SL, MVT::i32), Flags);
279406c3fb27SDimitry Andric   }
279506c3fb27SDimitry Andric 
279606c3fb27SDimitry Andric   assert(VT == MVT::f32);
279706c3fb27SDimitry Andric 
27988a4dda33SDimitry Andric   if (!needsDenormHandlingF32(DAG, Src, Flags))
279906c3fb27SDimitry Andric     return DAG.getNode(AMDGPUISD::EXP, SL, MVT::f32, Src, Flags);
280006c3fb27SDimitry Andric 
280106c3fb27SDimitry Andric   // bool needs_scaling = x < -0x1.f80000p+6f;
280206c3fb27SDimitry Andric   // v_exp_f32(x + (s ? 0x1.0p+6f : 0.0f)) * (s ? 0x1.0p-64f : 1.0f);
280306c3fb27SDimitry Andric 
280406c3fb27SDimitry Andric   // -nextafter(128.0, -1)
280506c3fb27SDimitry Andric   SDValue RangeCheckConst = DAG.getConstantFP(-0x1.f80000p+6f, SL, VT);
280606c3fb27SDimitry Andric 
280706c3fb27SDimitry Andric   EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT);
280806c3fb27SDimitry Andric 
280906c3fb27SDimitry Andric   SDValue NeedsScaling =
281006c3fb27SDimitry Andric       DAG.getSetCC(SL, SetCCVT, Src, RangeCheckConst, ISD::SETOLT);
281106c3fb27SDimitry Andric 
281206c3fb27SDimitry Andric   SDValue SixtyFour = DAG.getConstantFP(0x1.0p+6f, SL, VT);
281306c3fb27SDimitry Andric   SDValue Zero = DAG.getConstantFP(0.0, SL, VT);
281406c3fb27SDimitry Andric 
281506c3fb27SDimitry Andric   SDValue AddOffset =
281606c3fb27SDimitry Andric       DAG.getNode(ISD::SELECT, SL, VT, NeedsScaling, SixtyFour, Zero);
281706c3fb27SDimitry Andric 
281806c3fb27SDimitry Andric   SDValue AddInput = DAG.getNode(ISD::FADD, SL, VT, Src, AddOffset, Flags);
281906c3fb27SDimitry Andric   SDValue Exp2 = DAG.getNode(AMDGPUISD::EXP, SL, VT, AddInput, Flags);
282006c3fb27SDimitry Andric 
282106c3fb27SDimitry Andric   SDValue TwoExpNeg64 = DAG.getConstantFP(0x1.0p-64f, SL, VT);
282206c3fb27SDimitry Andric   SDValue One = DAG.getConstantFP(1.0, SL, VT);
282306c3fb27SDimitry Andric   SDValue ResultScale =
282406c3fb27SDimitry Andric       DAG.getNode(ISD::SELECT, SL, VT, NeedsScaling, TwoExpNeg64, One);
282506c3fb27SDimitry Andric 
282606c3fb27SDimitry Andric   return DAG.getNode(ISD::FMUL, SL, VT, Exp2, ResultScale, Flags);
282706c3fb27SDimitry Andric }
282806c3fb27SDimitry Andric 
28295f757f3fSDimitry Andric SDValue AMDGPUTargetLowering::lowerFEXPUnsafe(SDValue X, const SDLoc &SL,
283006c3fb27SDimitry Andric                                               SelectionDAG &DAG,
283106c3fb27SDimitry Andric                                               SDNodeFlags Flags) const {
28325f757f3fSDimitry Andric   EVT VT = X.getValueType();
28335f757f3fSDimitry Andric   const SDValue Log2E = DAG.getConstantFP(numbers::log2e, SL, VT);
28345f757f3fSDimitry Andric 
28355f757f3fSDimitry Andric   if (VT != MVT::f32 || !needsDenormHandlingF32(DAG, X, Flags)) {
28360b57cec5SDimitry Andric     // exp2(M_LOG2E_F * f);
28375f757f3fSDimitry Andric     SDValue Mul = DAG.getNode(ISD::FMUL, SL, VT, X, Log2E, Flags);
28385f757f3fSDimitry Andric     return DAG.getNode(VT == MVT::f32 ? (unsigned)AMDGPUISD::EXP
28395f757f3fSDimitry Andric                                       : (unsigned)ISD::FEXP2,
28405f757f3fSDimitry Andric                        SL, VT, Mul, Flags);
28415f757f3fSDimitry Andric   }
28425f757f3fSDimitry Andric 
28435f757f3fSDimitry Andric   EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT);
28445f757f3fSDimitry Andric 
28455f757f3fSDimitry Andric   SDValue Threshold = DAG.getConstantFP(-0x1.5d58a0p+6f, SL, VT);
28465f757f3fSDimitry Andric   SDValue NeedsScaling = DAG.getSetCC(SL, SetCCVT, X, Threshold, ISD::SETOLT);
28475f757f3fSDimitry Andric 
28485f757f3fSDimitry Andric   SDValue ScaleOffset = DAG.getConstantFP(0x1.0p+6f, SL, VT);
28495f757f3fSDimitry Andric 
28505f757f3fSDimitry Andric   SDValue ScaledX = DAG.getNode(ISD::FADD, SL, VT, X, ScaleOffset, Flags);
28515f757f3fSDimitry Andric 
28525f757f3fSDimitry Andric   SDValue AdjustedX =
28535f757f3fSDimitry Andric       DAG.getNode(ISD::SELECT, SL, VT, NeedsScaling, ScaledX, X);
28545f757f3fSDimitry Andric 
28555f757f3fSDimitry Andric   SDValue ExpInput = DAG.getNode(ISD::FMUL, SL, VT, AdjustedX, Log2E, Flags);
28565f757f3fSDimitry Andric 
28575f757f3fSDimitry Andric   SDValue Exp2 = DAG.getNode(AMDGPUISD::EXP, SL, VT, ExpInput, Flags);
28585f757f3fSDimitry Andric 
28595f757f3fSDimitry Andric   SDValue ResultScaleFactor = DAG.getConstantFP(0x1.969d48p-93f, SL, VT);
28605f757f3fSDimitry Andric   SDValue AdjustedResult =
28615f757f3fSDimitry Andric       DAG.getNode(ISD::FMUL, SL, VT, Exp2, ResultScaleFactor, Flags);
28625f757f3fSDimitry Andric 
28635f757f3fSDimitry Andric   return DAG.getNode(ISD::SELECT, SL, VT, NeedsScaling, AdjustedResult, Exp2,
28645f757f3fSDimitry Andric                      Flags);
28655f757f3fSDimitry Andric }
28665f757f3fSDimitry Andric 
28675f757f3fSDimitry Andric /// Emit approx-funcs appropriate lowering for exp10. inf/nan should still be
28685f757f3fSDimitry Andric /// handled correctly.
28695f757f3fSDimitry Andric SDValue AMDGPUTargetLowering::lowerFEXP10Unsafe(SDValue X, const SDLoc &SL,
28705f757f3fSDimitry Andric                                                 SelectionDAG &DAG,
28715f757f3fSDimitry Andric                                                 SDNodeFlags Flags) const {
28725f757f3fSDimitry Andric   const EVT VT = X.getValueType();
28735f757f3fSDimitry Andric   const unsigned Exp2Op = VT == MVT::f32 ? AMDGPUISD::EXP : ISD::FEXP2;
28745f757f3fSDimitry Andric 
28755f757f3fSDimitry Andric   if (VT != MVT::f32 || !needsDenormHandlingF32(DAG, X, Flags)) {
28765f757f3fSDimitry Andric     // exp2(x * 0x1.a92000p+1f) * exp2(x * 0x1.4f0978p-11f);
28775f757f3fSDimitry Andric     SDValue K0 = DAG.getConstantFP(0x1.a92000p+1f, SL, VT);
28785f757f3fSDimitry Andric     SDValue K1 = DAG.getConstantFP(0x1.4f0978p-11f, SL, VT);
28795f757f3fSDimitry Andric 
28805f757f3fSDimitry Andric     SDValue Mul0 = DAG.getNode(ISD::FMUL, SL, VT, X, K0, Flags);
28815f757f3fSDimitry Andric     SDValue Exp2_0 = DAG.getNode(Exp2Op, SL, VT, Mul0, Flags);
28825f757f3fSDimitry Andric     SDValue Mul1 = DAG.getNode(ISD::FMUL, SL, VT, X, K1, Flags);
28835f757f3fSDimitry Andric     SDValue Exp2_1 = DAG.getNode(Exp2Op, SL, VT, Mul1, Flags);
28845f757f3fSDimitry Andric     return DAG.getNode(ISD::FMUL, SL, VT, Exp2_0, Exp2_1);
28855f757f3fSDimitry Andric   }
28865f757f3fSDimitry Andric 
28875f757f3fSDimitry Andric   // bool s = x < -0x1.2f7030p+5f;
28885f757f3fSDimitry Andric   // x += s ? 0x1.0p+5f : 0.0f;
28895f757f3fSDimitry Andric   // exp10 = exp2(x * 0x1.a92000p+1f) *
28905f757f3fSDimitry Andric   //        exp2(x * 0x1.4f0978p-11f) *
28915f757f3fSDimitry Andric   //        (s ? 0x1.9f623ep-107f : 1.0f);
28925f757f3fSDimitry Andric 
28935f757f3fSDimitry Andric   EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT);
28945f757f3fSDimitry Andric 
28955f757f3fSDimitry Andric   SDValue Threshold = DAG.getConstantFP(-0x1.2f7030p+5f, SL, VT);
28965f757f3fSDimitry Andric   SDValue NeedsScaling = DAG.getSetCC(SL, SetCCVT, X, Threshold, ISD::SETOLT);
28975f757f3fSDimitry Andric 
28985f757f3fSDimitry Andric   SDValue ScaleOffset = DAG.getConstantFP(0x1.0p+5f, SL, VT);
28995f757f3fSDimitry Andric   SDValue ScaledX = DAG.getNode(ISD::FADD, SL, VT, X, ScaleOffset, Flags);
29005f757f3fSDimitry Andric   SDValue AdjustedX =
29015f757f3fSDimitry Andric       DAG.getNode(ISD::SELECT, SL, VT, NeedsScaling, ScaledX, X);
29025f757f3fSDimitry Andric 
29035f757f3fSDimitry Andric   SDValue K0 = DAG.getConstantFP(0x1.a92000p+1f, SL, VT);
29045f757f3fSDimitry Andric   SDValue K1 = DAG.getConstantFP(0x1.4f0978p-11f, SL, VT);
29055f757f3fSDimitry Andric 
29065f757f3fSDimitry Andric   SDValue Mul0 = DAG.getNode(ISD::FMUL, SL, VT, AdjustedX, K0, Flags);
29075f757f3fSDimitry Andric   SDValue Exp2_0 = DAG.getNode(Exp2Op, SL, VT, Mul0, Flags);
29085f757f3fSDimitry Andric   SDValue Mul1 = DAG.getNode(ISD::FMUL, SL, VT, AdjustedX, K1, Flags);
29095f757f3fSDimitry Andric   SDValue Exp2_1 = DAG.getNode(Exp2Op, SL, VT, Mul1, Flags);
29105f757f3fSDimitry Andric 
29115f757f3fSDimitry Andric   SDValue MulExps = DAG.getNode(ISD::FMUL, SL, VT, Exp2_0, Exp2_1, Flags);
29125f757f3fSDimitry Andric 
29135f757f3fSDimitry Andric   SDValue ResultScaleFactor = DAG.getConstantFP(0x1.9f623ep-107f, SL, VT);
29145f757f3fSDimitry Andric   SDValue AdjustedResult =
29155f757f3fSDimitry Andric       DAG.getNode(ISD::FMUL, SL, VT, MulExps, ResultScaleFactor, Flags);
29165f757f3fSDimitry Andric 
29175f757f3fSDimitry Andric   return DAG.getNode(ISD::SELECT, SL, VT, NeedsScaling, AdjustedResult, MulExps,
291806c3fb27SDimitry Andric                      Flags);
291906c3fb27SDimitry Andric }
292006c3fb27SDimitry Andric 
29210b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::lowerFEXP(SDValue Op, SelectionDAG &DAG) const {
29220b57cec5SDimitry Andric   EVT VT = Op.getValueType();
29230b57cec5SDimitry Andric   SDLoc SL(Op);
292406c3fb27SDimitry Andric   SDValue X = Op.getOperand(0);
292506c3fb27SDimitry Andric   SDNodeFlags Flags = Op->getFlags();
29265f757f3fSDimitry Andric   const bool IsExp10 = Op.getOpcode() == ISD::FEXP10;
29270b57cec5SDimitry Andric 
292806c3fb27SDimitry Andric   if (VT.getScalarType() == MVT::f16) {
292906c3fb27SDimitry Andric     // v_exp_f16 (fmul x, log2e)
293006c3fb27SDimitry Andric     if (allowApproxFunc(DAG, Flags)) // TODO: Does this really require fast?
293106c3fb27SDimitry Andric       return lowerFEXPUnsafe(X, SL, DAG, Flags);
293206c3fb27SDimitry Andric 
293306c3fb27SDimitry Andric     if (VT.isVector())
293406c3fb27SDimitry Andric       return SDValue();
293506c3fb27SDimitry Andric 
293606c3fb27SDimitry Andric     // exp(f16 x) ->
293706c3fb27SDimitry Andric     //   fptrunc (v_exp_f32 (fmul (fpext x), log2e))
293806c3fb27SDimitry Andric 
293906c3fb27SDimitry Andric     // Nothing in half is a denormal when promoted to f32.
294006c3fb27SDimitry Andric     SDValue Ext = DAG.getNode(ISD::FP_EXTEND, SL, MVT::f32, X, Flags);
294106c3fb27SDimitry Andric     SDValue Lowered = lowerFEXPUnsafe(Ext, SL, DAG, Flags);
294206c3fb27SDimitry Andric     return DAG.getNode(ISD::FP_ROUND, SL, VT, Lowered,
294306c3fb27SDimitry Andric                        DAG.getTargetConstant(0, SL, MVT::i32), Flags);
294406c3fb27SDimitry Andric   }
294506c3fb27SDimitry Andric 
294606c3fb27SDimitry Andric   assert(VT == MVT::f32);
294706c3fb27SDimitry Andric 
294806c3fb27SDimitry Andric   // TODO: Interpret allowApproxFunc as ignoring DAZ. This is currently copying
294906c3fb27SDimitry Andric   // library behavior. Also, is known-not-daz source sufficient?
29505f757f3fSDimitry Andric   if (allowApproxFunc(DAG, Flags)) {
29515f757f3fSDimitry Andric     return IsExp10 ? lowerFEXP10Unsafe(X, SL, DAG, Flags)
29525f757f3fSDimitry Andric                    : lowerFEXPUnsafe(X, SL, DAG, Flags);
295306c3fb27SDimitry Andric   }
295406c3fb27SDimitry Andric 
295506c3fb27SDimitry Andric   //    Algorithm:
295606c3fb27SDimitry Andric   //
295706c3fb27SDimitry Andric   //    e^x = 2^(x/ln(2)) = 2^(x*(64/ln(2))/64)
295806c3fb27SDimitry Andric   //
295906c3fb27SDimitry Andric   //    x*(64/ln(2)) = n + f, |f| <= 0.5, n is integer
296006c3fb27SDimitry Andric   //    n = 64*m + j,   0 <= j < 64
296106c3fb27SDimitry Andric   //
296206c3fb27SDimitry Andric   //    e^x = 2^((64*m + j + f)/64)
296306c3fb27SDimitry Andric   //        = (2^m) * (2^(j/64)) * 2^(f/64)
296406c3fb27SDimitry Andric   //        = (2^m) * (2^(j/64)) * e^(f*(ln(2)/64))
296506c3fb27SDimitry Andric   //
296606c3fb27SDimitry Andric   //    f = x*(64/ln(2)) - n
296706c3fb27SDimitry Andric   //    r = f*(ln(2)/64) = x - n*(ln(2)/64)
296806c3fb27SDimitry Andric   //
296906c3fb27SDimitry Andric   //    e^x = (2^m) * (2^(j/64)) * e^r
297006c3fb27SDimitry Andric   //
297106c3fb27SDimitry Andric   //    (2^(j/64)) is precomputed
297206c3fb27SDimitry Andric   //
297306c3fb27SDimitry Andric   //    e^r = 1 + r + (r^2)/2! + (r^3)/3! + (r^4)/4! + (r^5)/5!
297406c3fb27SDimitry Andric   //    e^r = 1 + q
297506c3fb27SDimitry Andric   //
297606c3fb27SDimitry Andric   //    q = r + (r^2)/2! + (r^3)/3! + (r^4)/4! + (r^5)/5!
297706c3fb27SDimitry Andric   //
297806c3fb27SDimitry Andric   //    e^x = (2^m) * ( (2^(j/64)) + q*(2^(j/64)) )
297906c3fb27SDimitry Andric   SDNodeFlags FlagsNoContract = Flags;
298006c3fb27SDimitry Andric   FlagsNoContract.setAllowContract(false);
298106c3fb27SDimitry Andric 
298206c3fb27SDimitry Andric   SDValue PH, PL;
298306c3fb27SDimitry Andric   if (Subtarget->hasFastFMAF32()) {
298406c3fb27SDimitry Andric     const float c_exp = numbers::log2ef;
298506c3fb27SDimitry Andric     const float cc_exp = 0x1.4ae0bep-26f; // c+cc are 49 bits
298606c3fb27SDimitry Andric     const float c_exp10 = 0x1.a934f0p+1f;
298706c3fb27SDimitry Andric     const float cc_exp10 = 0x1.2f346ep-24f;
298806c3fb27SDimitry Andric 
298906c3fb27SDimitry Andric     SDValue C = DAG.getConstantFP(IsExp10 ? c_exp10 : c_exp, SL, VT);
299006c3fb27SDimitry Andric     SDValue CC = DAG.getConstantFP(IsExp10 ? cc_exp10 : cc_exp, SL, VT);
299106c3fb27SDimitry Andric 
299206c3fb27SDimitry Andric     PH = DAG.getNode(ISD::FMUL, SL, VT, X, C, Flags);
299306c3fb27SDimitry Andric     SDValue NegPH = DAG.getNode(ISD::FNEG, SL, VT, PH, Flags);
299406c3fb27SDimitry Andric     SDValue FMA0 = DAG.getNode(ISD::FMA, SL, VT, X, C, NegPH, Flags);
299506c3fb27SDimitry Andric     PL = DAG.getNode(ISD::FMA, SL, VT, X, CC, FMA0, Flags);
299606c3fb27SDimitry Andric   } else {
299706c3fb27SDimitry Andric     const float ch_exp = 0x1.714000p+0f;
299806c3fb27SDimitry Andric     const float cl_exp = 0x1.47652ap-12f; // ch + cl are 36 bits
299906c3fb27SDimitry Andric 
300006c3fb27SDimitry Andric     const float ch_exp10 = 0x1.a92000p+1f;
300106c3fb27SDimitry Andric     const float cl_exp10 = 0x1.4f0978p-11f;
300206c3fb27SDimitry Andric 
300306c3fb27SDimitry Andric     SDValue CH = DAG.getConstantFP(IsExp10 ? ch_exp10 : ch_exp, SL, VT);
300406c3fb27SDimitry Andric     SDValue CL = DAG.getConstantFP(IsExp10 ? cl_exp10 : cl_exp, SL, VT);
300506c3fb27SDimitry Andric 
300606c3fb27SDimitry Andric     SDValue XAsInt = DAG.getNode(ISD::BITCAST, SL, MVT::i32, X);
300706c3fb27SDimitry Andric     SDValue MaskConst = DAG.getConstant(0xfffff000, SL, MVT::i32);
300806c3fb27SDimitry Andric     SDValue XHAsInt = DAG.getNode(ISD::AND, SL, MVT::i32, XAsInt, MaskConst);
300906c3fb27SDimitry Andric     SDValue XH = DAG.getNode(ISD::BITCAST, SL, VT, XHAsInt);
301006c3fb27SDimitry Andric     SDValue XL = DAG.getNode(ISD::FSUB, SL, VT, X, XH, Flags);
301106c3fb27SDimitry Andric 
301206c3fb27SDimitry Andric     PH = DAG.getNode(ISD::FMUL, SL, VT, XH, CH, Flags);
301306c3fb27SDimitry Andric 
301406c3fb27SDimitry Andric     SDValue XLCL = DAG.getNode(ISD::FMUL, SL, VT, XL, CL, Flags);
301506c3fb27SDimitry Andric     SDValue Mad0 = getMad(DAG, SL, VT, XL, CH, XLCL, Flags);
301606c3fb27SDimitry Andric     PL = getMad(DAG, SL, VT, XH, CL, Mad0, Flags);
301706c3fb27SDimitry Andric   }
301806c3fb27SDimitry Andric 
30195f757f3fSDimitry Andric   SDValue E = DAG.getNode(ISD::FROUNDEVEN, SL, VT, PH, Flags);
302006c3fb27SDimitry Andric 
302106c3fb27SDimitry Andric   // It is unsafe to contract this fsub into the PH multiply.
302206c3fb27SDimitry Andric   SDValue PHSubE = DAG.getNode(ISD::FSUB, SL, VT, PH, E, FlagsNoContract);
302306c3fb27SDimitry Andric 
302406c3fb27SDimitry Andric   SDValue A = DAG.getNode(ISD::FADD, SL, VT, PHSubE, PL, Flags);
302506c3fb27SDimitry Andric   SDValue IntE = DAG.getNode(ISD::FP_TO_SINT, SL, MVT::i32, E);
302606c3fb27SDimitry Andric   SDValue Exp2 = DAG.getNode(AMDGPUISD::EXP, SL, VT, A, Flags);
302706c3fb27SDimitry Andric 
302806c3fb27SDimitry Andric   SDValue R = DAG.getNode(ISD::FLDEXP, SL, VT, Exp2, IntE, Flags);
302906c3fb27SDimitry Andric 
303006c3fb27SDimitry Andric   SDValue UnderflowCheckConst =
303106c3fb27SDimitry Andric       DAG.getConstantFP(IsExp10 ? -0x1.66d3e8p+5f : -0x1.9d1da0p+6f, SL, VT);
303206c3fb27SDimitry Andric 
303306c3fb27SDimitry Andric   EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT);
303406c3fb27SDimitry Andric   SDValue Zero = DAG.getConstantFP(0.0, SL, VT);
303506c3fb27SDimitry Andric   SDValue Underflow =
303606c3fb27SDimitry Andric       DAG.getSetCC(SL, SetCCVT, X, UnderflowCheckConst, ISD::SETOLT);
303706c3fb27SDimitry Andric 
303806c3fb27SDimitry Andric   R = DAG.getNode(ISD::SELECT, SL, VT, Underflow, Zero, R);
303906c3fb27SDimitry Andric   const auto &Options = getTargetMachine().Options;
304006c3fb27SDimitry Andric 
304106c3fb27SDimitry Andric   if (!Flags.hasNoInfs() && !Options.NoInfsFPMath) {
304206c3fb27SDimitry Andric     SDValue OverflowCheckConst =
304306c3fb27SDimitry Andric         DAG.getConstantFP(IsExp10 ? 0x1.344136p+5f : 0x1.62e430p+6f, SL, VT);
304406c3fb27SDimitry Andric     SDValue Overflow =
304506c3fb27SDimitry Andric         DAG.getSetCC(SL, SetCCVT, X, OverflowCheckConst, ISD::SETOGT);
304606c3fb27SDimitry Andric     SDValue Inf =
304706c3fb27SDimitry Andric         DAG.getConstantFP(APFloat::getInf(APFloat::IEEEsingle()), SL, VT);
304806c3fb27SDimitry Andric     R = DAG.getNode(ISD::SELECT, SL, VT, Overflow, Inf, R);
304906c3fb27SDimitry Andric   }
305006c3fb27SDimitry Andric 
305106c3fb27SDimitry Andric   return R;
30520b57cec5SDimitry Andric }
30530b57cec5SDimitry Andric 
30540b57cec5SDimitry Andric static bool isCtlzOpc(unsigned Opc) {
30550b57cec5SDimitry Andric   return Opc == ISD::CTLZ || Opc == ISD::CTLZ_ZERO_UNDEF;
30560b57cec5SDimitry Andric }
30570b57cec5SDimitry Andric 
30580b57cec5SDimitry Andric static bool isCttzOpc(unsigned Opc) {
30590b57cec5SDimitry Andric   return Opc == ISD::CTTZ || Opc == ISD::CTTZ_ZERO_UNDEF;
30600b57cec5SDimitry Andric }
30610b57cec5SDimitry Andric 
30620b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::LowerCTLZ_CTTZ(SDValue Op, SelectionDAG &DAG) const {
30630b57cec5SDimitry Andric   SDLoc SL(Op);
30640b57cec5SDimitry Andric   SDValue Src = Op.getOperand(0);
30650b57cec5SDimitry Andric 
3066349cc55cSDimitry Andric   assert(isCtlzOpc(Op.getOpcode()) || isCttzOpc(Op.getOpcode()));
3067349cc55cSDimitry Andric   bool Ctlz = isCtlzOpc(Op.getOpcode());
3068349cc55cSDimitry Andric   unsigned NewOpc = Ctlz ? AMDGPUISD::FFBH_U32 : AMDGPUISD::FFBL_B32;
30690b57cec5SDimitry Andric 
3070349cc55cSDimitry Andric   bool ZeroUndef = Op.getOpcode() == ISD::CTLZ_ZERO_UNDEF ||
3071349cc55cSDimitry Andric                    Op.getOpcode() == ISD::CTTZ_ZERO_UNDEF;
3072cb14a3feSDimitry Andric   bool Is64BitScalar = !Src->isDivergent() && Src.getValueType() == MVT::i64;
30730b57cec5SDimitry Andric 
3074cb14a3feSDimitry Andric   if (Src.getValueType() == MVT::i32 || Is64BitScalar) {
3075349cc55cSDimitry Andric     // (ctlz hi:lo) -> (umin (ffbh src), 32)
3076349cc55cSDimitry Andric     // (cttz hi:lo) -> (umin (ffbl src), 32)
3077349cc55cSDimitry Andric     // (ctlz_zero_undef src) -> (ffbh src)
3078349cc55cSDimitry Andric     // (cttz_zero_undef src) -> (ffbl src)
3079cb14a3feSDimitry Andric 
3080cb14a3feSDimitry Andric     //  64-bit scalar version produce 32-bit result
3081cb14a3feSDimitry Andric     // (ctlz hi:lo) -> (umin (S_FLBIT_I32_B64 src), 64)
3082cb14a3feSDimitry Andric     // (cttz hi:lo) -> (umin (S_FF1_I32_B64 src), 64)
3083cb14a3feSDimitry Andric     // (ctlz_zero_undef src) -> (S_FLBIT_I32_B64 src)
3084cb14a3feSDimitry Andric     // (cttz_zero_undef src) -> (S_FF1_I32_B64 src)
3085349cc55cSDimitry Andric     SDValue NewOpr = DAG.getNode(NewOpc, SL, MVT::i32, Src);
3086349cc55cSDimitry Andric     if (!ZeroUndef) {
3087cb14a3feSDimitry Andric       const SDValue ConstVal = DAG.getConstant(
3088cb14a3feSDimitry Andric           Op.getValueType().getScalarSizeInBits(), SL, MVT::i32);
3089cb14a3feSDimitry Andric       NewOpr = DAG.getNode(ISD::UMIN, SL, MVT::i32, NewOpr, ConstVal);
3090349cc55cSDimitry Andric     }
3091cb14a3feSDimitry Andric     return DAG.getNode(ISD::ZERO_EXTEND, SL, Src.getValueType(), NewOpr);
30920b57cec5SDimitry Andric   }
30930b57cec5SDimitry Andric 
3094349cc55cSDimitry Andric   SDValue Lo, Hi;
3095349cc55cSDimitry Andric   std::tie(Lo, Hi) = split64BitValue(Src, DAG);
3096349cc55cSDimitry Andric 
3097349cc55cSDimitry Andric   SDValue OprLo = DAG.getNode(NewOpc, SL, MVT::i32, Lo);
3098349cc55cSDimitry Andric   SDValue OprHi = DAG.getNode(NewOpc, SL, MVT::i32, Hi);
3099349cc55cSDimitry Andric 
3100349cc55cSDimitry Andric   // (ctlz hi:lo) -> (umin3 (ffbh hi), (uaddsat (ffbh lo), 32), 64)
3101349cc55cSDimitry Andric   // (cttz hi:lo) -> (umin3 (uaddsat (ffbl hi), 32), (ffbl lo), 64)
3102349cc55cSDimitry Andric   // (ctlz_zero_undef hi:lo) -> (umin (ffbh hi), (add (ffbh lo), 32))
3103349cc55cSDimitry Andric   // (cttz_zero_undef hi:lo) -> (umin (add (ffbl hi), 32), (ffbl lo))
3104349cc55cSDimitry Andric 
3105349cc55cSDimitry Andric   unsigned AddOpc = ZeroUndef ? ISD::ADD : ISD::UADDSAT;
3106349cc55cSDimitry Andric   const SDValue Const32 = DAG.getConstant(32, SL, MVT::i32);
3107349cc55cSDimitry Andric   if (Ctlz)
3108349cc55cSDimitry Andric     OprLo = DAG.getNode(AddOpc, SL, MVT::i32, OprLo, Const32);
3109349cc55cSDimitry Andric   else
3110349cc55cSDimitry Andric     OprHi = DAG.getNode(AddOpc, SL, MVT::i32, OprHi, Const32);
3111349cc55cSDimitry Andric 
3112349cc55cSDimitry Andric   SDValue NewOpr;
3113349cc55cSDimitry Andric   NewOpr = DAG.getNode(ISD::UMIN, SL, MVT::i32, OprLo, OprHi);
31140b57cec5SDimitry Andric   if (!ZeroUndef) {
3115349cc55cSDimitry Andric     const SDValue Const64 = DAG.getConstant(64, SL, MVT::i32);
3116349cc55cSDimitry Andric     NewOpr = DAG.getNode(ISD::UMIN, SL, MVT::i32, NewOpr, Const64);
31170b57cec5SDimitry Andric   }
31180b57cec5SDimitry Andric 
31190b57cec5SDimitry Andric   return DAG.getNode(ISD::ZERO_EXTEND, SL, MVT::i64, NewOpr);
31200b57cec5SDimitry Andric }
31210b57cec5SDimitry Andric 
31220b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::LowerINT_TO_FP32(SDValue Op, SelectionDAG &DAG,
31230b57cec5SDimitry Andric                                                bool Signed) const {
3124349cc55cSDimitry Andric   // The regular method converting a 64-bit integer to float roughly consists of
3125349cc55cSDimitry Andric   // 2 steps: normalization and rounding. In fact, after normalization, the
3126349cc55cSDimitry Andric   // conversion from a 64-bit integer to a float is essentially the same as the
3127349cc55cSDimitry Andric   // one from a 32-bit integer. The only difference is that it has more
3128349cc55cSDimitry Andric   // trailing bits to be rounded. To leverage the native 32-bit conversion, a
3129349cc55cSDimitry Andric   // 64-bit integer could be preprocessed and fit into a 32-bit integer then
3130349cc55cSDimitry Andric   // converted into the correct float number. The basic steps for the unsigned
3131349cc55cSDimitry Andric   // conversion are illustrated in the following pseudo code:
3132349cc55cSDimitry Andric   //
3133349cc55cSDimitry Andric   // f32 uitofp(i64 u) {
3134349cc55cSDimitry Andric   //   i32 hi, lo = split(u);
3135349cc55cSDimitry Andric   //   // Only count the leading zeros in hi as we have native support of the
3136349cc55cSDimitry Andric   //   // conversion from i32 to f32. If hi is all 0s, the conversion is
3137349cc55cSDimitry Andric   //   // reduced to a 32-bit one automatically.
3138349cc55cSDimitry Andric   //   i32 shamt = clz(hi); // Return 32 if hi is all 0s.
3139349cc55cSDimitry Andric   //   u <<= shamt;
3140349cc55cSDimitry Andric   //   hi, lo = split(u);
3141349cc55cSDimitry Andric   //   hi |= (lo != 0) ? 1 : 0; // Adjust rounding bit in hi based on lo.
3142349cc55cSDimitry Andric   //   // convert it as a 32-bit integer and scale the result back.
3143349cc55cSDimitry Andric   //   return uitofp(hi) * 2^(32 - shamt);
31440b57cec5SDimitry Andric   // }
3145349cc55cSDimitry Andric   //
3146349cc55cSDimitry Andric   // The signed one follows the same principle but uses 'ffbh_i32' to count its
3147349cc55cSDimitry Andric   // sign bits instead. If 'ffbh_i32' is not available, its absolute value is
3148349cc55cSDimitry Andric   // converted instead followed by negation based its sign bit.
31490b57cec5SDimitry Andric 
31500b57cec5SDimitry Andric   SDLoc SL(Op);
31510b57cec5SDimitry Andric   SDValue Src = Op.getOperand(0);
31520b57cec5SDimitry Andric 
3153349cc55cSDimitry Andric   SDValue Lo, Hi;
3154349cc55cSDimitry Andric   std::tie(Lo, Hi) = split64BitValue(Src, DAG);
3155349cc55cSDimitry Andric   SDValue Sign;
3156349cc55cSDimitry Andric   SDValue ShAmt;
3157349cc55cSDimitry Andric   if (Signed && Subtarget->isGCN()) {
3158349cc55cSDimitry Andric     // We also need to consider the sign bit in Lo if Hi has just sign bits,
3159349cc55cSDimitry Andric     // i.e. Hi is 0 or -1. However, that only needs to take the MSB into
3160349cc55cSDimitry Andric     // account. That is, the maximal shift is
3161349cc55cSDimitry Andric     // - 32 if Lo and Hi have opposite signs;
3162349cc55cSDimitry Andric     // - 33 if Lo and Hi have the same sign.
3163349cc55cSDimitry Andric     //
3164349cc55cSDimitry Andric     // Or, MaxShAmt = 33 + OppositeSign, where
3165349cc55cSDimitry Andric     //
3166349cc55cSDimitry Andric     // OppositeSign is defined as ((Lo ^ Hi) >> 31), which is
3167349cc55cSDimitry Andric     // - -1 if Lo and Hi have opposite signs; and
3168349cc55cSDimitry Andric     // -  0 otherwise.
3169349cc55cSDimitry Andric     //
3170349cc55cSDimitry Andric     // All in all, ShAmt is calculated as
3171349cc55cSDimitry Andric     //
3172349cc55cSDimitry Andric     //  umin(sffbh(Hi), 33 + (Lo^Hi)>>31) - 1.
3173349cc55cSDimitry Andric     //
3174349cc55cSDimitry Andric     // or
3175349cc55cSDimitry Andric     //
3176349cc55cSDimitry Andric     //  umin(sffbh(Hi) - 1, 32 + (Lo^Hi)>>31).
3177349cc55cSDimitry Andric     //
3178349cc55cSDimitry Andric     // to reduce the critical path.
3179349cc55cSDimitry Andric     SDValue OppositeSign = DAG.getNode(
3180349cc55cSDimitry Andric         ISD::SRA, SL, MVT::i32, DAG.getNode(ISD::XOR, SL, MVT::i32, Lo, Hi),
3181349cc55cSDimitry Andric         DAG.getConstant(31, SL, MVT::i32));
3182349cc55cSDimitry Andric     SDValue MaxShAmt =
3183349cc55cSDimitry Andric         DAG.getNode(ISD::ADD, SL, MVT::i32, DAG.getConstant(32, SL, MVT::i32),
3184349cc55cSDimitry Andric                     OppositeSign);
3185349cc55cSDimitry Andric     // Count the leading sign bits.
3186349cc55cSDimitry Andric     ShAmt = DAG.getNode(AMDGPUISD::FFBH_I32, SL, MVT::i32, Hi);
3187349cc55cSDimitry Andric     // Different from unsigned conversion, the shift should be one bit less to
3188349cc55cSDimitry Andric     // preserve the sign bit.
3189349cc55cSDimitry Andric     ShAmt = DAG.getNode(ISD::SUB, SL, MVT::i32, ShAmt,
3190349cc55cSDimitry Andric                         DAG.getConstant(1, SL, MVT::i32));
3191349cc55cSDimitry Andric     ShAmt = DAG.getNode(ISD::UMIN, SL, MVT::i32, ShAmt, MaxShAmt);
3192349cc55cSDimitry Andric   } else {
31930b57cec5SDimitry Andric     if (Signed) {
3194349cc55cSDimitry Andric       // Without 'ffbh_i32', only leading zeros could be counted. Take the
3195349cc55cSDimitry Andric       // absolute value first.
3196349cc55cSDimitry Andric       Sign = DAG.getNode(ISD::SRA, SL, MVT::i64, Src,
3197349cc55cSDimitry Andric                          DAG.getConstant(63, SL, MVT::i64));
3198349cc55cSDimitry Andric       SDValue Abs =
3199349cc55cSDimitry Andric           DAG.getNode(ISD::XOR, SL, MVT::i64,
3200349cc55cSDimitry Andric                       DAG.getNode(ISD::ADD, SL, MVT::i64, Src, Sign), Sign);
3201349cc55cSDimitry Andric       std::tie(Lo, Hi) = split64BitValue(Abs, DAG);
32020b57cec5SDimitry Andric     }
3203349cc55cSDimitry Andric     // Count the leading zeros.
3204349cc55cSDimitry Andric     ShAmt = DAG.getNode(ISD::CTLZ, SL, MVT::i32, Hi);
3205349cc55cSDimitry Andric     // The shift amount for signed integers is [0, 32].
3206349cc55cSDimitry Andric   }
3207349cc55cSDimitry Andric   // Normalize the given 64-bit integer.
3208349cc55cSDimitry Andric   SDValue Norm = DAG.getNode(ISD::SHL, SL, MVT::i64, Src, ShAmt);
3209349cc55cSDimitry Andric   // Split it again.
3210349cc55cSDimitry Andric   std::tie(Lo, Hi) = split64BitValue(Norm, DAG);
3211349cc55cSDimitry Andric   // Calculate the adjust bit for rounding.
3212349cc55cSDimitry Andric   // (lo != 0) ? 1 : 0 => (lo >= 1) ? 1 : 0 => umin(1, lo)
3213349cc55cSDimitry Andric   SDValue Adjust = DAG.getNode(ISD::UMIN, SL, MVT::i32,
3214349cc55cSDimitry Andric                                DAG.getConstant(1, SL, MVT::i32), Lo);
3215349cc55cSDimitry Andric   // Get the 32-bit normalized integer.
3216349cc55cSDimitry Andric   Norm = DAG.getNode(ISD::OR, SL, MVT::i32, Hi, Adjust);
3217349cc55cSDimitry Andric   // Convert the normalized 32-bit integer into f32.
3218349cc55cSDimitry Andric   unsigned Opc =
3219349cc55cSDimitry Andric       (Signed && Subtarget->isGCN()) ? ISD::SINT_TO_FP : ISD::UINT_TO_FP;
3220349cc55cSDimitry Andric   SDValue FVal = DAG.getNode(Opc, SL, MVT::f32, Norm);
32210b57cec5SDimitry Andric 
3222349cc55cSDimitry Andric   // Finally, need to scale back the converted floating number as the original
3223349cc55cSDimitry Andric   // 64-bit integer is converted as a 32-bit one.
3224349cc55cSDimitry Andric   ShAmt = DAG.getNode(ISD::SUB, SL, MVT::i32, DAG.getConstant(32, SL, MVT::i32),
3225349cc55cSDimitry Andric                       ShAmt);
3226349cc55cSDimitry Andric   // On GCN, use LDEXP directly.
3227349cc55cSDimitry Andric   if (Subtarget->isGCN())
322806c3fb27SDimitry Andric     return DAG.getNode(ISD::FLDEXP, SL, MVT::f32, FVal, ShAmt);
32290b57cec5SDimitry Andric 
3230349cc55cSDimitry Andric   // Otherwise, align 'ShAmt' to the exponent part and add it into the exponent
3231349cc55cSDimitry Andric   // part directly to emulate the multiplication of 2^ShAmt. That 8-bit
3232349cc55cSDimitry Andric   // exponent is enough to avoid overflowing into the sign bit.
3233349cc55cSDimitry Andric   SDValue Exp = DAG.getNode(ISD::SHL, SL, MVT::i32, ShAmt,
3234349cc55cSDimitry Andric                             DAG.getConstant(23, SL, MVT::i32));
3235349cc55cSDimitry Andric   SDValue IVal =
3236349cc55cSDimitry Andric       DAG.getNode(ISD::ADD, SL, MVT::i32,
3237349cc55cSDimitry Andric                   DAG.getNode(ISD::BITCAST, SL, MVT::i32, FVal), Exp);
3238349cc55cSDimitry Andric   if (Signed) {
3239349cc55cSDimitry Andric     // Set the sign bit.
3240349cc55cSDimitry Andric     Sign = DAG.getNode(ISD::SHL, SL, MVT::i32,
3241349cc55cSDimitry Andric                        DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, Sign),
3242349cc55cSDimitry Andric                        DAG.getConstant(31, SL, MVT::i32));
3243349cc55cSDimitry Andric     IVal = DAG.getNode(ISD::OR, SL, MVT::i32, IVal, Sign);
3244349cc55cSDimitry Andric   }
3245349cc55cSDimitry Andric   return DAG.getNode(ISD::BITCAST, SL, MVT::f32, IVal);
32460b57cec5SDimitry Andric }
32470b57cec5SDimitry Andric 
32480b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::LowerINT_TO_FP64(SDValue Op, SelectionDAG &DAG,
32490b57cec5SDimitry Andric                                                bool Signed) const {
32500b57cec5SDimitry Andric   SDLoc SL(Op);
32510b57cec5SDimitry Andric   SDValue Src = Op.getOperand(0);
32520b57cec5SDimitry Andric 
3253349cc55cSDimitry Andric   SDValue Lo, Hi;
3254349cc55cSDimitry Andric   std::tie(Lo, Hi) = split64BitValue(Src, DAG);
32550b57cec5SDimitry Andric 
32560b57cec5SDimitry Andric   SDValue CvtHi = DAG.getNode(Signed ? ISD::SINT_TO_FP : ISD::UINT_TO_FP,
32570b57cec5SDimitry Andric                               SL, MVT::f64, Hi);
32580b57cec5SDimitry Andric 
32590b57cec5SDimitry Andric   SDValue CvtLo = DAG.getNode(ISD::UINT_TO_FP, SL, MVT::f64, Lo);
32600b57cec5SDimitry Andric 
326106c3fb27SDimitry Andric   SDValue LdExp = DAG.getNode(ISD::FLDEXP, SL, MVT::f64, CvtHi,
32620b57cec5SDimitry Andric                               DAG.getConstant(32, SL, MVT::i32));
32630b57cec5SDimitry Andric   // TODO: Should this propagate fast-math-flags?
32640b57cec5SDimitry Andric   return DAG.getNode(ISD::FADD, SL, MVT::f64, LdExp, CvtLo);
32650b57cec5SDimitry Andric }
32660b57cec5SDimitry Andric 
32670b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::LowerUINT_TO_FP(SDValue Op,
32680b57cec5SDimitry Andric                                                SelectionDAG &DAG) const {
32690b57cec5SDimitry Andric   // TODO: Factor out code common with LowerSINT_TO_FP.
32700b57cec5SDimitry Andric   EVT DestVT = Op.getValueType();
3271480093f4SDimitry Andric   SDValue Src = Op.getOperand(0);
3272480093f4SDimitry Andric   EVT SrcVT = Src.getValueType();
3273480093f4SDimitry Andric 
3274480093f4SDimitry Andric   if (SrcVT == MVT::i16) {
3275480093f4SDimitry Andric     if (DestVT == MVT::f16)
3276480093f4SDimitry Andric       return Op;
3277480093f4SDimitry Andric     SDLoc DL(Op);
3278480093f4SDimitry Andric 
3279480093f4SDimitry Andric     // Promote src to i32
3280480093f4SDimitry Andric     SDValue Ext = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, Src);
3281480093f4SDimitry Andric     return DAG.getNode(ISD::UINT_TO_FP, DL, DestVT, Ext);
3282480093f4SDimitry Andric   }
3283480093f4SDimitry Andric 
3284480093f4SDimitry Andric   assert(SrcVT == MVT::i64 && "operation should be legal");
3285480093f4SDimitry Andric 
32860b57cec5SDimitry Andric   if (Subtarget->has16BitInsts() && DestVT == MVT::f16) {
32870b57cec5SDimitry Andric     SDLoc DL(Op);
32880b57cec5SDimitry Andric 
32890b57cec5SDimitry Andric     SDValue IntToFp32 = DAG.getNode(Op.getOpcode(), DL, MVT::f32, Src);
3290bdd1243dSDimitry Andric     SDValue FPRoundFlag =
3291bdd1243dSDimitry Andric         DAG.getIntPtrConstant(0, SDLoc(Op), /*isTarget=*/true);
32920b57cec5SDimitry Andric     SDValue FPRound =
32930b57cec5SDimitry Andric         DAG.getNode(ISD::FP_ROUND, DL, MVT::f16, IntToFp32, FPRoundFlag);
32940b57cec5SDimitry Andric 
32950b57cec5SDimitry Andric     return FPRound;
32960b57cec5SDimitry Andric   }
32970b57cec5SDimitry Andric 
32980b57cec5SDimitry Andric   if (DestVT == MVT::f32)
32990b57cec5SDimitry Andric     return LowerINT_TO_FP32(Op, DAG, false);
33000b57cec5SDimitry Andric 
33010b57cec5SDimitry Andric   assert(DestVT == MVT::f64);
33020b57cec5SDimitry Andric   return LowerINT_TO_FP64(Op, DAG, false);
33030b57cec5SDimitry Andric }
33040b57cec5SDimitry Andric 
33050b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::LowerSINT_TO_FP(SDValue Op,
33060b57cec5SDimitry Andric                                               SelectionDAG &DAG) const {
3307480093f4SDimitry Andric   EVT DestVT = Op.getValueType();
3308480093f4SDimitry Andric 
3309480093f4SDimitry Andric   SDValue Src = Op.getOperand(0);
3310480093f4SDimitry Andric   EVT SrcVT = Src.getValueType();
3311480093f4SDimitry Andric 
3312480093f4SDimitry Andric   if (SrcVT == MVT::i16) {
3313480093f4SDimitry Andric     if (DestVT == MVT::f16)
3314480093f4SDimitry Andric       return Op;
3315480093f4SDimitry Andric 
3316480093f4SDimitry Andric     SDLoc DL(Op);
3317480093f4SDimitry Andric     // Promote src to i32
3318480093f4SDimitry Andric     SDValue Ext = DAG.getNode(ISD::SIGN_EXTEND, DL, MVT::i32, Src);
3319480093f4SDimitry Andric     return DAG.getNode(ISD::SINT_TO_FP, DL, DestVT, Ext);
3320480093f4SDimitry Andric   }
3321480093f4SDimitry Andric 
3322480093f4SDimitry Andric   assert(SrcVT == MVT::i64 && "operation should be legal");
33230b57cec5SDimitry Andric 
33240b57cec5SDimitry Andric   // TODO: Factor out code common with LowerUINT_TO_FP.
33250b57cec5SDimitry Andric 
33260b57cec5SDimitry Andric   if (Subtarget->has16BitInsts() && DestVT == MVT::f16) {
33270b57cec5SDimitry Andric     SDLoc DL(Op);
33280b57cec5SDimitry Andric     SDValue Src = Op.getOperand(0);
33290b57cec5SDimitry Andric 
33300b57cec5SDimitry Andric     SDValue IntToFp32 = DAG.getNode(Op.getOpcode(), DL, MVT::f32, Src);
3331bdd1243dSDimitry Andric     SDValue FPRoundFlag =
3332bdd1243dSDimitry Andric         DAG.getIntPtrConstant(0, SDLoc(Op), /*isTarget=*/true);
33330b57cec5SDimitry Andric     SDValue FPRound =
33340b57cec5SDimitry Andric         DAG.getNode(ISD::FP_ROUND, DL, MVT::f16, IntToFp32, FPRoundFlag);
33350b57cec5SDimitry Andric 
33360b57cec5SDimitry Andric     return FPRound;
33370b57cec5SDimitry Andric   }
33380b57cec5SDimitry Andric 
33390b57cec5SDimitry Andric   if (DestVT == MVT::f32)
33400b57cec5SDimitry Andric     return LowerINT_TO_FP32(Op, DAG, true);
33410b57cec5SDimitry Andric 
33420b57cec5SDimitry Andric   assert(DestVT == MVT::f64);
33430b57cec5SDimitry Andric   return LowerINT_TO_FP64(Op, DAG, true);
33440b57cec5SDimitry Andric }
33450b57cec5SDimitry Andric 
3346fe6060f1SDimitry Andric SDValue AMDGPUTargetLowering::LowerFP_TO_INT64(SDValue Op, SelectionDAG &DAG,
33470b57cec5SDimitry Andric                                                bool Signed) const {
33480b57cec5SDimitry Andric   SDLoc SL(Op);
33490b57cec5SDimitry Andric 
33500b57cec5SDimitry Andric   SDValue Src = Op.getOperand(0);
3351fe6060f1SDimitry Andric   EVT SrcVT = Src.getValueType();
33520b57cec5SDimitry Andric 
3353fe6060f1SDimitry Andric   assert(SrcVT == MVT::f32 || SrcVT == MVT::f64);
33540b57cec5SDimitry Andric 
3355fe6060f1SDimitry Andric   // The basic idea of converting a floating point number into a pair of 32-bit
3356fe6060f1SDimitry Andric   // integers is illustrated as follows:
3357fe6060f1SDimitry Andric   //
3358fe6060f1SDimitry Andric   //     tf := trunc(val);
3359fe6060f1SDimitry Andric   //    hif := floor(tf * 2^-32);
3360fe6060f1SDimitry Andric   //    lof := tf - hif * 2^32; // lof is always positive due to floor.
3361fe6060f1SDimitry Andric   //     hi := fptoi(hif);
3362fe6060f1SDimitry Andric   //     lo := fptoi(lof);
3363fe6060f1SDimitry Andric   //
3364fe6060f1SDimitry Andric   SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, SrcVT, Src);
3365fe6060f1SDimitry Andric   SDValue Sign;
3366fe6060f1SDimitry Andric   if (Signed && SrcVT == MVT::f32) {
3367fe6060f1SDimitry Andric     // However, a 32-bit floating point number has only 23 bits mantissa and
3368fe6060f1SDimitry Andric     // it's not enough to hold all the significant bits of `lof` if val is
3369fe6060f1SDimitry Andric     // negative. To avoid the loss of precision, We need to take the absolute
3370fe6060f1SDimitry Andric     // value after truncating and flip the result back based on the original
3371fe6060f1SDimitry Andric     // signedness.
3372fe6060f1SDimitry Andric     Sign = DAG.getNode(ISD::SRA, SL, MVT::i32,
3373fe6060f1SDimitry Andric                        DAG.getNode(ISD::BITCAST, SL, MVT::i32, Trunc),
3374fe6060f1SDimitry Andric                        DAG.getConstant(31, SL, MVT::i32));
3375fe6060f1SDimitry Andric     Trunc = DAG.getNode(ISD::FABS, SL, SrcVT, Trunc);
3376fe6060f1SDimitry Andric   }
3377fe6060f1SDimitry Andric 
3378fe6060f1SDimitry Andric   SDValue K0, K1;
3379fe6060f1SDimitry Andric   if (SrcVT == MVT::f64) {
338006c3fb27SDimitry Andric     K0 = DAG.getConstantFP(
338106c3fb27SDimitry Andric         llvm::bit_cast<double>(UINT64_C(/*2^-32*/ 0x3df0000000000000)), SL,
338206c3fb27SDimitry Andric         SrcVT);
338306c3fb27SDimitry Andric     K1 = DAG.getConstantFP(
338406c3fb27SDimitry Andric         llvm::bit_cast<double>(UINT64_C(/*-2^32*/ 0xc1f0000000000000)), SL,
338506c3fb27SDimitry Andric         SrcVT);
3386fe6060f1SDimitry Andric   } else {
338706c3fb27SDimitry Andric     K0 = DAG.getConstantFP(
338806c3fb27SDimitry Andric         llvm::bit_cast<float>(UINT32_C(/*2^-32*/ 0x2f800000)), SL, SrcVT);
338906c3fb27SDimitry Andric     K1 = DAG.getConstantFP(
339006c3fb27SDimitry Andric         llvm::bit_cast<float>(UINT32_C(/*-2^32*/ 0xcf800000)), SL, SrcVT);
3391fe6060f1SDimitry Andric   }
33920b57cec5SDimitry Andric   // TODO: Should this propagate fast-math-flags?
3393fe6060f1SDimitry Andric   SDValue Mul = DAG.getNode(ISD::FMUL, SL, SrcVT, Trunc, K0);
33940b57cec5SDimitry Andric 
3395fe6060f1SDimitry Andric   SDValue FloorMul = DAG.getNode(ISD::FFLOOR, SL, SrcVT, Mul);
33960b57cec5SDimitry Andric 
3397fe6060f1SDimitry Andric   SDValue Fma = DAG.getNode(ISD::FMA, SL, SrcVT, FloorMul, K1, Trunc);
33980b57cec5SDimitry Andric 
3399fe6060f1SDimitry Andric   SDValue Hi = DAG.getNode((Signed && SrcVT == MVT::f64) ? ISD::FP_TO_SINT
3400fe6060f1SDimitry Andric                                                          : ISD::FP_TO_UINT,
3401fe6060f1SDimitry Andric                            SL, MVT::i32, FloorMul);
34020b57cec5SDimitry Andric   SDValue Lo = DAG.getNode(ISD::FP_TO_UINT, SL, MVT::i32, Fma);
34030b57cec5SDimitry Andric 
3404fe6060f1SDimitry Andric   SDValue Result = DAG.getNode(ISD::BITCAST, SL, MVT::i64,
3405fe6060f1SDimitry Andric                                DAG.getBuildVector(MVT::v2i32, SL, {Lo, Hi}));
34060b57cec5SDimitry Andric 
3407fe6060f1SDimitry Andric   if (Signed && SrcVT == MVT::f32) {
3408fe6060f1SDimitry Andric     assert(Sign);
3409fe6060f1SDimitry Andric     // Flip the result based on the signedness, which is either all 0s or 1s.
3410fe6060f1SDimitry Andric     Sign = DAG.getNode(ISD::BITCAST, SL, MVT::i64,
3411fe6060f1SDimitry Andric                        DAG.getBuildVector(MVT::v2i32, SL, {Sign, Sign}));
3412fe6060f1SDimitry Andric     // r := xor(r, sign) - sign;
3413fe6060f1SDimitry Andric     Result =
3414fe6060f1SDimitry Andric         DAG.getNode(ISD::SUB, SL, MVT::i64,
3415fe6060f1SDimitry Andric                     DAG.getNode(ISD::XOR, SL, MVT::i64, Result, Sign), Sign);
3416fe6060f1SDimitry Andric   }
3417fe6060f1SDimitry Andric 
3418fe6060f1SDimitry Andric   return Result;
34190b57cec5SDimitry Andric }
34200b57cec5SDimitry Andric 
34210b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::LowerFP_TO_FP16(SDValue Op, SelectionDAG &DAG) const {
34220b57cec5SDimitry Andric   SDLoc DL(Op);
34230b57cec5SDimitry Andric   SDValue N0 = Op.getOperand(0);
34240b57cec5SDimitry Andric 
34250b57cec5SDimitry Andric   // Convert to target node to get known bits
34260b57cec5SDimitry Andric   if (N0.getValueType() == MVT::f32)
34270b57cec5SDimitry Andric     return DAG.getNode(AMDGPUISD::FP_TO_FP16, DL, Op.getValueType(), N0);
34280b57cec5SDimitry Andric 
34290b57cec5SDimitry Andric   if (getTargetMachine().Options.UnsafeFPMath) {
34300b57cec5SDimitry Andric     // There is a generic expand for FP_TO_FP16 with unsafe fast math.
34310b57cec5SDimitry Andric     return SDValue();
34320b57cec5SDimitry Andric   }
34330b57cec5SDimitry Andric 
34340b57cec5SDimitry Andric   assert(N0.getSimpleValueType() == MVT::f64);
34350b57cec5SDimitry Andric 
34360b57cec5SDimitry Andric   // f64 -> f16 conversion using round-to-nearest-even rounding mode.
34370b57cec5SDimitry Andric   const unsigned ExpMask = 0x7ff;
34380b57cec5SDimitry Andric   const unsigned ExpBiasf64 = 1023;
34390b57cec5SDimitry Andric   const unsigned ExpBiasf16 = 15;
34400b57cec5SDimitry Andric   SDValue Zero = DAG.getConstant(0, DL, MVT::i32);
34410b57cec5SDimitry Andric   SDValue One = DAG.getConstant(1, DL, MVT::i32);
34420b57cec5SDimitry Andric   SDValue U = DAG.getNode(ISD::BITCAST, DL, MVT::i64, N0);
34430b57cec5SDimitry Andric   SDValue UH = DAG.getNode(ISD::SRL, DL, MVT::i64, U,
34440b57cec5SDimitry Andric                            DAG.getConstant(32, DL, MVT::i64));
34450b57cec5SDimitry Andric   UH = DAG.getZExtOrTrunc(UH, DL, MVT::i32);
34460b57cec5SDimitry Andric   U = DAG.getZExtOrTrunc(U, DL, MVT::i32);
34470b57cec5SDimitry Andric   SDValue E = DAG.getNode(ISD::SRL, DL, MVT::i32, UH,
34480b57cec5SDimitry Andric                           DAG.getConstant(20, DL, MVT::i64));
34490b57cec5SDimitry Andric   E = DAG.getNode(ISD::AND, DL, MVT::i32, E,
34500b57cec5SDimitry Andric                   DAG.getConstant(ExpMask, DL, MVT::i32));
34510b57cec5SDimitry Andric   // Subtract the fp64 exponent bias (1023) to get the real exponent and
34520b57cec5SDimitry Andric   // add the f16 bias (15) to get the biased exponent for the f16 format.
34530b57cec5SDimitry Andric   E = DAG.getNode(ISD::ADD, DL, MVT::i32, E,
34540b57cec5SDimitry Andric                   DAG.getConstant(-ExpBiasf64 + ExpBiasf16, DL, MVT::i32));
34550b57cec5SDimitry Andric 
34560b57cec5SDimitry Andric   SDValue M = DAG.getNode(ISD::SRL, DL, MVT::i32, UH,
34570b57cec5SDimitry Andric                           DAG.getConstant(8, DL, MVT::i32));
34580b57cec5SDimitry Andric   M = DAG.getNode(ISD::AND, DL, MVT::i32, M,
34590b57cec5SDimitry Andric                   DAG.getConstant(0xffe, DL, MVT::i32));
34600b57cec5SDimitry Andric 
34610b57cec5SDimitry Andric   SDValue MaskedSig = DAG.getNode(ISD::AND, DL, MVT::i32, UH,
34620b57cec5SDimitry Andric                                   DAG.getConstant(0x1ff, DL, MVT::i32));
34630b57cec5SDimitry Andric   MaskedSig = DAG.getNode(ISD::OR, DL, MVT::i32, MaskedSig, U);
34640b57cec5SDimitry Andric 
34650b57cec5SDimitry Andric   SDValue Lo40Set = DAG.getSelectCC(DL, MaskedSig, Zero, Zero, One, ISD::SETEQ);
34660b57cec5SDimitry Andric   M = DAG.getNode(ISD::OR, DL, MVT::i32, M, Lo40Set);
34670b57cec5SDimitry Andric 
34680b57cec5SDimitry Andric   // (M != 0 ? 0x0200 : 0) | 0x7c00;
34690b57cec5SDimitry Andric   SDValue I = DAG.getNode(ISD::OR, DL, MVT::i32,
34700b57cec5SDimitry Andric       DAG.getSelectCC(DL, M, Zero, DAG.getConstant(0x0200, DL, MVT::i32),
34710b57cec5SDimitry Andric                       Zero, ISD::SETNE), DAG.getConstant(0x7c00, DL, MVT::i32));
34720b57cec5SDimitry Andric 
34730b57cec5SDimitry Andric   // N = M | (E << 12);
34740b57cec5SDimitry Andric   SDValue N = DAG.getNode(ISD::OR, DL, MVT::i32, M,
34750b57cec5SDimitry Andric       DAG.getNode(ISD::SHL, DL, MVT::i32, E,
34760b57cec5SDimitry Andric                   DAG.getConstant(12, DL, MVT::i32)));
34770b57cec5SDimitry Andric 
34780b57cec5SDimitry Andric   // B = clamp(1-E, 0, 13);
34790b57cec5SDimitry Andric   SDValue OneSubExp = DAG.getNode(ISD::SUB, DL, MVT::i32,
34800b57cec5SDimitry Andric                                   One, E);
34810b57cec5SDimitry Andric   SDValue B = DAG.getNode(ISD::SMAX, DL, MVT::i32, OneSubExp, Zero);
34820b57cec5SDimitry Andric   B = DAG.getNode(ISD::SMIN, DL, MVT::i32, B,
34830b57cec5SDimitry Andric                   DAG.getConstant(13, DL, MVT::i32));
34840b57cec5SDimitry Andric 
34850b57cec5SDimitry Andric   SDValue SigSetHigh = DAG.getNode(ISD::OR, DL, MVT::i32, M,
34860b57cec5SDimitry Andric                                    DAG.getConstant(0x1000, DL, MVT::i32));
34870b57cec5SDimitry Andric 
34880b57cec5SDimitry Andric   SDValue D = DAG.getNode(ISD::SRL, DL, MVT::i32, SigSetHigh, B);
34890b57cec5SDimitry Andric   SDValue D0 = DAG.getNode(ISD::SHL, DL, MVT::i32, D, B);
34900b57cec5SDimitry Andric   SDValue D1 = DAG.getSelectCC(DL, D0, SigSetHigh, One, Zero, ISD::SETNE);
34910b57cec5SDimitry Andric   D = DAG.getNode(ISD::OR, DL, MVT::i32, D, D1);
34920b57cec5SDimitry Andric 
34930b57cec5SDimitry Andric   SDValue V = DAG.getSelectCC(DL, E, One, D, N, ISD::SETLT);
34940b57cec5SDimitry Andric   SDValue VLow3 = DAG.getNode(ISD::AND, DL, MVT::i32, V,
34950b57cec5SDimitry Andric                               DAG.getConstant(0x7, DL, MVT::i32));
34960b57cec5SDimitry Andric   V = DAG.getNode(ISD::SRL, DL, MVT::i32, V,
34970b57cec5SDimitry Andric                   DAG.getConstant(2, DL, MVT::i32));
34980b57cec5SDimitry Andric   SDValue V0 = DAG.getSelectCC(DL, VLow3, DAG.getConstant(3, DL, MVT::i32),
34990b57cec5SDimitry Andric                                One, Zero, ISD::SETEQ);
35000b57cec5SDimitry Andric   SDValue V1 = DAG.getSelectCC(DL, VLow3, DAG.getConstant(5, DL, MVT::i32),
35010b57cec5SDimitry Andric                                One, Zero, ISD::SETGT);
35020b57cec5SDimitry Andric   V1 = DAG.getNode(ISD::OR, DL, MVT::i32, V0, V1);
35030b57cec5SDimitry Andric   V = DAG.getNode(ISD::ADD, DL, MVT::i32, V, V1);
35040b57cec5SDimitry Andric 
35050b57cec5SDimitry Andric   V = DAG.getSelectCC(DL, E, DAG.getConstant(30, DL, MVT::i32),
35060b57cec5SDimitry Andric                       DAG.getConstant(0x7c00, DL, MVT::i32), V, ISD::SETGT);
35070b57cec5SDimitry Andric   V = DAG.getSelectCC(DL, E, DAG.getConstant(1039, DL, MVT::i32),
35080b57cec5SDimitry Andric                       I, V, ISD::SETEQ);
35090b57cec5SDimitry Andric 
35100b57cec5SDimitry Andric   // Extract the sign bit.
35110b57cec5SDimitry Andric   SDValue Sign = DAG.getNode(ISD::SRL, DL, MVT::i32, UH,
35120b57cec5SDimitry Andric                             DAG.getConstant(16, DL, MVT::i32));
35130b57cec5SDimitry Andric   Sign = DAG.getNode(ISD::AND, DL, MVT::i32, Sign,
35140b57cec5SDimitry Andric                      DAG.getConstant(0x8000, DL, MVT::i32));
35150b57cec5SDimitry Andric 
35160b57cec5SDimitry Andric   V = DAG.getNode(ISD::OR, DL, MVT::i32, Sign, V);
35170b57cec5SDimitry Andric   return DAG.getZExtOrTrunc(V, DL, Op.getValueType());
35180b57cec5SDimitry Andric }
35190b57cec5SDimitry Andric 
3520fe6060f1SDimitry Andric SDValue AMDGPUTargetLowering::LowerFP_TO_INT(SDValue Op,
35210b57cec5SDimitry Andric                                              SelectionDAG &DAG) const {
35220b57cec5SDimitry Andric   SDValue Src = Op.getOperand(0);
3523fe6060f1SDimitry Andric   unsigned OpOpcode = Op.getOpcode();
35240b57cec5SDimitry Andric   EVT SrcVT = Src.getValueType();
3525fe6060f1SDimitry Andric   EVT DestVT = Op.getValueType();
3526fe6060f1SDimitry Andric 
3527fe6060f1SDimitry Andric   // Will be selected natively
3528fe6060f1SDimitry Andric   if (SrcVT == MVT::f16 && DestVT == MVT::i16)
3529fe6060f1SDimitry Andric     return Op;
3530fe6060f1SDimitry Andric 
3531fe6060f1SDimitry Andric   // Promote i16 to i32
3532fe6060f1SDimitry Andric   if (DestVT == MVT::i16 && (SrcVT == MVT::f32 || SrcVT == MVT::f64)) {
3533fe6060f1SDimitry Andric     SDLoc DL(Op);
3534fe6060f1SDimitry Andric 
3535fe6060f1SDimitry Andric     SDValue FpToInt32 = DAG.getNode(OpOpcode, DL, MVT::i32, Src);
3536fe6060f1SDimitry Andric     return DAG.getNode(ISD::TRUNCATE, DL, MVT::i16, FpToInt32);
3537fe6060f1SDimitry Andric   }
3538fe6060f1SDimitry Andric 
3539e8d8bef9SDimitry Andric   if (SrcVT == MVT::f16 ||
3540e8d8bef9SDimitry Andric       (SrcVT == MVT::f32 && Src.getOpcode() == ISD::FP16_TO_FP)) {
35410b57cec5SDimitry Andric     SDLoc DL(Op);
35420b57cec5SDimitry Andric 
3543fe6060f1SDimitry Andric     SDValue FpToInt32 = DAG.getNode(OpOpcode, DL, MVT::i32, Src);
3544fe6060f1SDimitry Andric     unsigned Ext =
3545fe6060f1SDimitry Andric         OpOpcode == ISD::FP_TO_SINT ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3546fe6060f1SDimitry Andric     return DAG.getNode(Ext, DL, MVT::i64, FpToInt32);
35470b57cec5SDimitry Andric   }
35480b57cec5SDimitry Andric 
3549fe6060f1SDimitry Andric   if (DestVT == MVT::i64 && (SrcVT == MVT::f32 || SrcVT == MVT::f64))
3550fe6060f1SDimitry Andric     return LowerFP_TO_INT64(Op, DAG, OpOpcode == ISD::FP_TO_SINT);
35510b57cec5SDimitry Andric 
35520b57cec5SDimitry Andric   return SDValue();
35530b57cec5SDimitry Andric }
35540b57cec5SDimitry Andric 
35550b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
35560b57cec5SDimitry Andric                                                      SelectionDAG &DAG) const {
35570b57cec5SDimitry Andric   EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
35580b57cec5SDimitry Andric   MVT VT = Op.getSimpleValueType();
35590b57cec5SDimitry Andric   MVT ScalarVT = VT.getScalarType();
35600b57cec5SDimitry Andric 
35610b57cec5SDimitry Andric   assert(VT.isVector());
35620b57cec5SDimitry Andric 
35630b57cec5SDimitry Andric   SDValue Src = Op.getOperand(0);
35640b57cec5SDimitry Andric   SDLoc DL(Op);
35650b57cec5SDimitry Andric 
35660b57cec5SDimitry Andric   // TODO: Don't scalarize on Evergreen?
35670b57cec5SDimitry Andric   unsigned NElts = VT.getVectorNumElements();
35680b57cec5SDimitry Andric   SmallVector<SDValue, 8> Args;
35690b57cec5SDimitry Andric   DAG.ExtractVectorElements(Src, Args, 0, NElts);
35700b57cec5SDimitry Andric 
35710b57cec5SDimitry Andric   SDValue VTOp = DAG.getValueType(ExtraVT.getScalarType());
35720b57cec5SDimitry Andric   for (unsigned I = 0; I < NElts; ++I)
35730b57cec5SDimitry Andric     Args[I] = DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, ScalarVT, Args[I], VTOp);
35740b57cec5SDimitry Andric 
35750b57cec5SDimitry Andric   return DAG.getBuildVector(VT, DL, Args);
35760b57cec5SDimitry Andric }
35770b57cec5SDimitry Andric 
35780b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
35790b57cec5SDimitry Andric // Custom DAG optimizations
35800b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
35810b57cec5SDimitry Andric 
35820b57cec5SDimitry Andric static bool isU24(SDValue Op, SelectionDAG &DAG) {
35830b57cec5SDimitry Andric   return AMDGPUTargetLowering::numBitsUnsigned(Op, DAG) <= 24;
35840b57cec5SDimitry Andric }
35850b57cec5SDimitry Andric 
35860b57cec5SDimitry Andric static bool isI24(SDValue Op, SelectionDAG &DAG) {
35870b57cec5SDimitry Andric   EVT VT = Op.getValueType();
35880b57cec5SDimitry Andric   return VT.getSizeInBits() >= 24 && // Types less than 24-bit should be treated
35890b57cec5SDimitry Andric                                      // as unsigned 24-bit values.
3590349cc55cSDimitry Andric          AMDGPUTargetLowering::numBitsSigned(Op, DAG) <= 24;
35910b57cec5SDimitry Andric }
35920b57cec5SDimitry Andric 
3593fe6060f1SDimitry Andric static SDValue simplifyMul24(SDNode *Node24,
35940b57cec5SDimitry Andric                              TargetLowering::DAGCombinerInfo &DCI) {
35950b57cec5SDimitry Andric   SelectionDAG &DAG = DCI.DAG;
35965ffd83dbSDimitry Andric   const TargetLowering &TLI = DAG.getTargetLoweringInfo();
35978bcb0991SDimitry Andric   bool IsIntrin = Node24->getOpcode() == ISD::INTRINSIC_WO_CHAIN;
35988bcb0991SDimitry Andric 
35998bcb0991SDimitry Andric   SDValue LHS = IsIntrin ? Node24->getOperand(1) : Node24->getOperand(0);
36008bcb0991SDimitry Andric   SDValue RHS = IsIntrin ? Node24->getOperand(2) : Node24->getOperand(1);
36018bcb0991SDimitry Andric   unsigned NewOpcode = Node24->getOpcode();
36028bcb0991SDimitry Andric   if (IsIntrin) {
3603*647cbc5dSDimitry Andric     unsigned IID = Node24->getConstantOperandVal(0);
3604349cc55cSDimitry Andric     switch (IID) {
3605349cc55cSDimitry Andric     case Intrinsic::amdgcn_mul_i24:
3606349cc55cSDimitry Andric       NewOpcode = AMDGPUISD::MUL_I24;
3607349cc55cSDimitry Andric       break;
3608349cc55cSDimitry Andric     case Intrinsic::amdgcn_mul_u24:
3609349cc55cSDimitry Andric       NewOpcode = AMDGPUISD::MUL_U24;
3610349cc55cSDimitry Andric       break;
3611349cc55cSDimitry Andric     case Intrinsic::amdgcn_mulhi_i24:
3612349cc55cSDimitry Andric       NewOpcode = AMDGPUISD::MULHI_I24;
3613349cc55cSDimitry Andric       break;
3614349cc55cSDimitry Andric     case Intrinsic::amdgcn_mulhi_u24:
3615349cc55cSDimitry Andric       NewOpcode = AMDGPUISD::MULHI_U24;
3616349cc55cSDimitry Andric       break;
3617349cc55cSDimitry Andric     default:
3618349cc55cSDimitry Andric       llvm_unreachable("Expected 24-bit mul intrinsic");
3619349cc55cSDimitry Andric     }
36208bcb0991SDimitry Andric   }
36210b57cec5SDimitry Andric 
36220b57cec5SDimitry Andric   APInt Demanded = APInt::getLowBitsSet(LHS.getValueSizeInBits(), 24);
36230b57cec5SDimitry Andric 
36245ffd83dbSDimitry Andric   // First try to simplify using SimplifyMultipleUseDemandedBits which allows
36255ffd83dbSDimitry Andric   // the operands to have other uses, but will only perform simplifications that
36265ffd83dbSDimitry Andric   // involve bypassing some nodes for this user.
36275ffd83dbSDimitry Andric   SDValue DemandedLHS = TLI.SimplifyMultipleUseDemandedBits(LHS, Demanded, DAG);
36285ffd83dbSDimitry Andric   SDValue DemandedRHS = TLI.SimplifyMultipleUseDemandedBits(RHS, Demanded, DAG);
36290b57cec5SDimitry Andric   if (DemandedLHS || DemandedRHS)
36308bcb0991SDimitry Andric     return DAG.getNode(NewOpcode, SDLoc(Node24), Node24->getVTList(),
36310b57cec5SDimitry Andric                        DemandedLHS ? DemandedLHS : LHS,
36320b57cec5SDimitry Andric                        DemandedRHS ? DemandedRHS : RHS);
36330b57cec5SDimitry Andric 
36340b57cec5SDimitry Andric   // Now try SimplifyDemandedBits which can simplify the nodes used by our
36350b57cec5SDimitry Andric   // operands if this node is the only user.
36360b57cec5SDimitry Andric   if (TLI.SimplifyDemandedBits(LHS, Demanded, DCI))
36370b57cec5SDimitry Andric     return SDValue(Node24, 0);
36380b57cec5SDimitry Andric   if (TLI.SimplifyDemandedBits(RHS, Demanded, DCI))
36390b57cec5SDimitry Andric     return SDValue(Node24, 0);
36400b57cec5SDimitry Andric 
36410b57cec5SDimitry Andric   return SDValue();
36420b57cec5SDimitry Andric }
36430b57cec5SDimitry Andric 
36440b57cec5SDimitry Andric template <typename IntTy>
36450b57cec5SDimitry Andric static SDValue constantFoldBFE(SelectionDAG &DAG, IntTy Src0, uint32_t Offset,
36460b57cec5SDimitry Andric                                uint32_t Width, const SDLoc &DL) {
36470b57cec5SDimitry Andric   if (Width + Offset < 32) {
36480b57cec5SDimitry Andric     uint32_t Shl = static_cast<uint32_t>(Src0) << (32 - Offset - Width);
36490b57cec5SDimitry Andric     IntTy Result = static_cast<IntTy>(Shl) >> (32 - Width);
36500b57cec5SDimitry Andric     return DAG.getConstant(Result, DL, MVT::i32);
36510b57cec5SDimitry Andric   }
36520b57cec5SDimitry Andric 
36530b57cec5SDimitry Andric   return DAG.getConstant(Src0 >> Offset, DL, MVT::i32);
36540b57cec5SDimitry Andric }
36550b57cec5SDimitry Andric 
36560b57cec5SDimitry Andric static bool hasVolatileUser(SDNode *Val) {
36570b57cec5SDimitry Andric   for (SDNode *U : Val->uses()) {
36580b57cec5SDimitry Andric     if (MemSDNode *M = dyn_cast<MemSDNode>(U)) {
36590b57cec5SDimitry Andric       if (M->isVolatile())
36600b57cec5SDimitry Andric         return true;
36610b57cec5SDimitry Andric     }
36620b57cec5SDimitry Andric   }
36630b57cec5SDimitry Andric 
36640b57cec5SDimitry Andric   return false;
36650b57cec5SDimitry Andric }
36660b57cec5SDimitry Andric 
36670b57cec5SDimitry Andric bool AMDGPUTargetLowering::shouldCombineMemoryType(EVT VT) const {
36680b57cec5SDimitry Andric   // i32 vectors are the canonical memory type.
36690b57cec5SDimitry Andric   if (VT.getScalarType() == MVT::i32 || isTypeLegal(VT))
36700b57cec5SDimitry Andric     return false;
36710b57cec5SDimitry Andric 
36720b57cec5SDimitry Andric   if (!VT.isByteSized())
36730b57cec5SDimitry Andric     return false;
36740b57cec5SDimitry Andric 
36750b57cec5SDimitry Andric   unsigned Size = VT.getStoreSize();
36760b57cec5SDimitry Andric 
36770b57cec5SDimitry Andric   if ((Size == 1 || Size == 2 || Size == 4) && !VT.isVector())
36780b57cec5SDimitry Andric     return false;
36790b57cec5SDimitry Andric 
36800b57cec5SDimitry Andric   if (Size == 3 || (Size > 4 && (Size % 4 != 0)))
36810b57cec5SDimitry Andric     return false;
36820b57cec5SDimitry Andric 
36830b57cec5SDimitry Andric   return true;
36840b57cec5SDimitry Andric }
36850b57cec5SDimitry Andric 
36860b57cec5SDimitry Andric // Replace load of an illegal type with a store of a bitcast to a friendlier
36870b57cec5SDimitry Andric // type.
36880b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::performLoadCombine(SDNode *N,
36890b57cec5SDimitry Andric                                                  DAGCombinerInfo &DCI) const {
36900b57cec5SDimitry Andric   if (!DCI.isBeforeLegalize())
36910b57cec5SDimitry Andric     return SDValue();
36920b57cec5SDimitry Andric 
36930b57cec5SDimitry Andric   LoadSDNode *LN = cast<LoadSDNode>(N);
36945ffd83dbSDimitry Andric   if (!LN->isSimple() || !ISD::isNormalLoad(LN) || hasVolatileUser(LN))
36950b57cec5SDimitry Andric     return SDValue();
36960b57cec5SDimitry Andric 
36970b57cec5SDimitry Andric   SDLoc SL(N);
36980b57cec5SDimitry Andric   SelectionDAG &DAG = DCI.DAG;
36990b57cec5SDimitry Andric   EVT VT = LN->getMemoryVT();
37000b57cec5SDimitry Andric 
37010b57cec5SDimitry Andric   unsigned Size = VT.getStoreSize();
37025ffd83dbSDimitry Andric   Align Alignment = LN->getAlign();
37035ffd83dbSDimitry Andric   if (Alignment < Size && isTypeLegal(VT)) {
3704bdd1243dSDimitry Andric     unsigned IsFast;
37050b57cec5SDimitry Andric     unsigned AS = LN->getAddressSpace();
37060b57cec5SDimitry Andric 
37070b57cec5SDimitry Andric     // Expand unaligned loads earlier than legalization. Due to visitation order
37080b57cec5SDimitry Andric     // problems during legalization, the emitted instructions to pack and unpack
37090b57cec5SDimitry Andric     // the bytes again are not eliminated in the case of an unaligned copy.
3710fe6060f1SDimitry Andric     if (!allowsMisalignedMemoryAccesses(
3711fe6060f1SDimitry Andric             VT, AS, Alignment, LN->getMemOperand()->getFlags(), &IsFast)) {
3712480093f4SDimitry Andric       if (VT.isVector())
371381ad6265SDimitry Andric         return SplitVectorLoad(SDValue(LN, 0), DAG);
371481ad6265SDimitry Andric 
371581ad6265SDimitry Andric       SDValue Ops[2];
37160b57cec5SDimitry Andric       std::tie(Ops[0], Ops[1]) = expandUnalignedLoad(LN, DAG);
3717480093f4SDimitry Andric 
37180b57cec5SDimitry Andric       return DAG.getMergeValues(Ops, SDLoc(N));
37190b57cec5SDimitry Andric     }
37200b57cec5SDimitry Andric 
37210b57cec5SDimitry Andric     if (!IsFast)
37220b57cec5SDimitry Andric       return SDValue();
37230b57cec5SDimitry Andric   }
37240b57cec5SDimitry Andric 
37250b57cec5SDimitry Andric   if (!shouldCombineMemoryType(VT))
37260b57cec5SDimitry Andric     return SDValue();
37270b57cec5SDimitry Andric 
37280b57cec5SDimitry Andric   EVT NewVT = getEquivalentMemType(*DAG.getContext(), VT);
37290b57cec5SDimitry Andric 
37300b57cec5SDimitry Andric   SDValue NewLoad
37310b57cec5SDimitry Andric     = DAG.getLoad(NewVT, SL, LN->getChain(),
37320b57cec5SDimitry Andric                   LN->getBasePtr(), LN->getMemOperand());
37330b57cec5SDimitry Andric 
37340b57cec5SDimitry Andric   SDValue BC = DAG.getNode(ISD::BITCAST, SL, VT, NewLoad);
37350b57cec5SDimitry Andric   DCI.CombineTo(N, BC, NewLoad.getValue(1));
37360b57cec5SDimitry Andric   return SDValue(N, 0);
37370b57cec5SDimitry Andric }
37380b57cec5SDimitry Andric 
37390b57cec5SDimitry Andric // Replace store of an illegal type with a store of a bitcast to a friendlier
37400b57cec5SDimitry Andric // type.
37410b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::performStoreCombine(SDNode *N,
37420b57cec5SDimitry Andric                                                   DAGCombinerInfo &DCI) const {
37430b57cec5SDimitry Andric   if (!DCI.isBeforeLegalize())
37440b57cec5SDimitry Andric     return SDValue();
37450b57cec5SDimitry Andric 
37460b57cec5SDimitry Andric   StoreSDNode *SN = cast<StoreSDNode>(N);
37475ffd83dbSDimitry Andric   if (!SN->isSimple() || !ISD::isNormalStore(SN))
37480b57cec5SDimitry Andric     return SDValue();
37490b57cec5SDimitry Andric 
37500b57cec5SDimitry Andric   EVT VT = SN->getMemoryVT();
37510b57cec5SDimitry Andric   unsigned Size = VT.getStoreSize();
37520b57cec5SDimitry Andric 
37530b57cec5SDimitry Andric   SDLoc SL(N);
37540b57cec5SDimitry Andric   SelectionDAG &DAG = DCI.DAG;
37555ffd83dbSDimitry Andric   Align Alignment = SN->getAlign();
37565ffd83dbSDimitry Andric   if (Alignment < Size && isTypeLegal(VT)) {
3757bdd1243dSDimitry Andric     unsigned IsFast;
37580b57cec5SDimitry Andric     unsigned AS = SN->getAddressSpace();
37590b57cec5SDimitry Andric 
37600b57cec5SDimitry Andric     // Expand unaligned stores earlier than legalization. Due to visitation
37610b57cec5SDimitry Andric     // order problems during legalization, the emitted instructions to pack and
37620b57cec5SDimitry Andric     // unpack the bytes again are not eliminated in the case of an unaligned
37630b57cec5SDimitry Andric     // copy.
3764fe6060f1SDimitry Andric     if (!allowsMisalignedMemoryAccesses(
3765fe6060f1SDimitry Andric             VT, AS, Alignment, SN->getMemOperand()->getFlags(), &IsFast)) {
37660b57cec5SDimitry Andric       if (VT.isVector())
376781ad6265SDimitry Andric         return SplitVectorStore(SDValue(SN, 0), DAG);
37680b57cec5SDimitry Andric 
37690b57cec5SDimitry Andric       return expandUnalignedStore(SN, DAG);
37700b57cec5SDimitry Andric     }
37710b57cec5SDimitry Andric 
37720b57cec5SDimitry Andric     if (!IsFast)
37730b57cec5SDimitry Andric       return SDValue();
37740b57cec5SDimitry Andric   }
37750b57cec5SDimitry Andric 
37760b57cec5SDimitry Andric   if (!shouldCombineMemoryType(VT))
37770b57cec5SDimitry Andric     return SDValue();
37780b57cec5SDimitry Andric 
37790b57cec5SDimitry Andric   EVT NewVT = getEquivalentMemType(*DAG.getContext(), VT);
37800b57cec5SDimitry Andric   SDValue Val = SN->getValue();
37810b57cec5SDimitry Andric 
37820b57cec5SDimitry Andric   //DCI.AddToWorklist(Val.getNode());
37830b57cec5SDimitry Andric 
37840b57cec5SDimitry Andric   bool OtherUses = !Val.hasOneUse();
37850b57cec5SDimitry Andric   SDValue CastVal = DAG.getNode(ISD::BITCAST, SL, NewVT, Val);
37860b57cec5SDimitry Andric   if (OtherUses) {
37870b57cec5SDimitry Andric     SDValue CastBack = DAG.getNode(ISD::BITCAST, SL, VT, CastVal);
37880b57cec5SDimitry Andric     DAG.ReplaceAllUsesOfValueWith(Val, CastBack);
37890b57cec5SDimitry Andric   }
37900b57cec5SDimitry Andric 
37910b57cec5SDimitry Andric   return DAG.getStore(SN->getChain(), SL, CastVal,
37920b57cec5SDimitry Andric                       SN->getBasePtr(), SN->getMemOperand());
37930b57cec5SDimitry Andric }
37940b57cec5SDimitry Andric 
37950b57cec5SDimitry Andric // FIXME: This should go in generic DAG combiner with an isTruncateFree check,
37960b57cec5SDimitry Andric // but isTruncateFree is inaccurate for i16 now because of SALU vs. VALU
37970b57cec5SDimitry Andric // issues.
37980b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::performAssertSZExtCombine(SDNode *N,
37990b57cec5SDimitry Andric                                                         DAGCombinerInfo &DCI) const {
38000b57cec5SDimitry Andric   SelectionDAG &DAG = DCI.DAG;
38010b57cec5SDimitry Andric   SDValue N0 = N->getOperand(0);
38020b57cec5SDimitry Andric 
38030b57cec5SDimitry Andric   // (vt2 (assertzext (truncate vt0:x), vt1)) ->
38040b57cec5SDimitry Andric   //     (vt2 (truncate (assertzext vt0:x, vt1)))
38050b57cec5SDimitry Andric   if (N0.getOpcode() == ISD::TRUNCATE) {
38060b57cec5SDimitry Andric     SDValue N1 = N->getOperand(1);
38070b57cec5SDimitry Andric     EVT ExtVT = cast<VTSDNode>(N1)->getVT();
38080b57cec5SDimitry Andric     SDLoc SL(N);
38090b57cec5SDimitry Andric 
38100b57cec5SDimitry Andric     SDValue Src = N0.getOperand(0);
38110b57cec5SDimitry Andric     EVT SrcVT = Src.getValueType();
38120b57cec5SDimitry Andric     if (SrcVT.bitsGE(ExtVT)) {
38130b57cec5SDimitry Andric       SDValue NewInReg = DAG.getNode(N->getOpcode(), SL, SrcVT, Src, N1);
38140b57cec5SDimitry Andric       return DAG.getNode(ISD::TRUNCATE, SL, N->getValueType(0), NewInReg);
38150b57cec5SDimitry Andric     }
38160b57cec5SDimitry Andric   }
38170b57cec5SDimitry Andric 
38180b57cec5SDimitry Andric   return SDValue();
38190b57cec5SDimitry Andric }
38208bcb0991SDimitry Andric 
38218bcb0991SDimitry Andric SDValue AMDGPUTargetLowering::performIntrinsicWOChainCombine(
38228bcb0991SDimitry Andric   SDNode *N, DAGCombinerInfo &DCI) const {
3823*647cbc5dSDimitry Andric   unsigned IID = N->getConstantOperandVal(0);
38248bcb0991SDimitry Andric   switch (IID) {
38258bcb0991SDimitry Andric   case Intrinsic::amdgcn_mul_i24:
38268bcb0991SDimitry Andric   case Intrinsic::amdgcn_mul_u24:
3827349cc55cSDimitry Andric   case Intrinsic::amdgcn_mulhi_i24:
3828349cc55cSDimitry Andric   case Intrinsic::amdgcn_mulhi_u24:
3829fe6060f1SDimitry Andric     return simplifyMul24(N, DCI);
38305ffd83dbSDimitry Andric   case Intrinsic::amdgcn_fract:
38315ffd83dbSDimitry Andric   case Intrinsic::amdgcn_rsq:
38325ffd83dbSDimitry Andric   case Intrinsic::amdgcn_rcp_legacy:
38335ffd83dbSDimitry Andric   case Intrinsic::amdgcn_rsq_legacy:
38345f757f3fSDimitry Andric   case Intrinsic::amdgcn_rsq_clamp: {
38355ffd83dbSDimitry Andric     // FIXME: This is probably wrong. If src is an sNaN, it won't be quieted
38365ffd83dbSDimitry Andric     SDValue Src = N->getOperand(1);
38375ffd83dbSDimitry Andric     return Src.isUndef() ? Src : SDValue();
38385ffd83dbSDimitry Andric   }
383906c3fb27SDimitry Andric   case Intrinsic::amdgcn_frexp_exp: {
384006c3fb27SDimitry Andric     // frexp_exp (fneg x) -> frexp_exp x
384106c3fb27SDimitry Andric     // frexp_exp (fabs x) -> frexp_exp x
384206c3fb27SDimitry Andric     // frexp_exp (fneg (fabs x)) -> frexp_exp x
384306c3fb27SDimitry Andric     SDValue Src = N->getOperand(1);
384406c3fb27SDimitry Andric     SDValue PeekSign = peekFPSignOps(Src);
384506c3fb27SDimitry Andric     if (PeekSign == Src)
384606c3fb27SDimitry Andric       return SDValue();
384706c3fb27SDimitry Andric     return SDValue(DCI.DAG.UpdateNodeOperands(N, N->getOperand(0), PeekSign),
384806c3fb27SDimitry Andric                    0);
384906c3fb27SDimitry Andric   }
38508bcb0991SDimitry Andric   default:
38518bcb0991SDimitry Andric     return SDValue();
38528bcb0991SDimitry Andric   }
38538bcb0991SDimitry Andric }
38548bcb0991SDimitry Andric 
38550b57cec5SDimitry Andric /// Split the 64-bit value \p LHS into two 32-bit components, and perform the
38560b57cec5SDimitry Andric /// binary operation \p Opc to it with the corresponding constant operands.
38570b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::splitBinaryBitConstantOpImpl(
38580b57cec5SDimitry Andric   DAGCombinerInfo &DCI, const SDLoc &SL,
38590b57cec5SDimitry Andric   unsigned Opc, SDValue LHS,
38600b57cec5SDimitry Andric   uint32_t ValLo, uint32_t ValHi) const {
38610b57cec5SDimitry Andric   SelectionDAG &DAG = DCI.DAG;
38620b57cec5SDimitry Andric   SDValue Lo, Hi;
38630b57cec5SDimitry Andric   std::tie(Lo, Hi) = split64BitValue(LHS, DAG);
38640b57cec5SDimitry Andric 
38650b57cec5SDimitry Andric   SDValue LoRHS = DAG.getConstant(ValLo, SL, MVT::i32);
38660b57cec5SDimitry Andric   SDValue HiRHS = DAG.getConstant(ValHi, SL, MVT::i32);
38670b57cec5SDimitry Andric 
38680b57cec5SDimitry Andric   SDValue LoAnd = DAG.getNode(Opc, SL, MVT::i32, Lo, LoRHS);
38690b57cec5SDimitry Andric   SDValue HiAnd = DAG.getNode(Opc, SL, MVT::i32, Hi, HiRHS);
38700b57cec5SDimitry Andric 
38710b57cec5SDimitry Andric   // Re-visit the ands. It's possible we eliminated one of them and it could
38720b57cec5SDimitry Andric   // simplify the vector.
38730b57cec5SDimitry Andric   DCI.AddToWorklist(Lo.getNode());
38740b57cec5SDimitry Andric   DCI.AddToWorklist(Hi.getNode());
38750b57cec5SDimitry Andric 
38760b57cec5SDimitry Andric   SDValue Vec = DAG.getBuildVector(MVT::v2i32, SL, {LoAnd, HiAnd});
38770b57cec5SDimitry Andric   return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Vec);
38780b57cec5SDimitry Andric }
38790b57cec5SDimitry Andric 
38800b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::performShlCombine(SDNode *N,
38810b57cec5SDimitry Andric                                                 DAGCombinerInfo &DCI) const {
38820b57cec5SDimitry Andric   EVT VT = N->getValueType(0);
38830b57cec5SDimitry Andric 
38840b57cec5SDimitry Andric   ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
38850b57cec5SDimitry Andric   if (!RHS)
38860b57cec5SDimitry Andric     return SDValue();
38870b57cec5SDimitry Andric 
38880b57cec5SDimitry Andric   SDValue LHS = N->getOperand(0);
38890b57cec5SDimitry Andric   unsigned RHSVal = RHS->getZExtValue();
38900b57cec5SDimitry Andric   if (!RHSVal)
38910b57cec5SDimitry Andric     return LHS;
38920b57cec5SDimitry Andric 
38930b57cec5SDimitry Andric   SDLoc SL(N);
38940b57cec5SDimitry Andric   SelectionDAG &DAG = DCI.DAG;
38950b57cec5SDimitry Andric 
38960b57cec5SDimitry Andric   switch (LHS->getOpcode()) {
38970b57cec5SDimitry Andric   default:
38980b57cec5SDimitry Andric     break;
38990b57cec5SDimitry Andric   case ISD::ZERO_EXTEND:
39000b57cec5SDimitry Andric   case ISD::SIGN_EXTEND:
39010b57cec5SDimitry Andric   case ISD::ANY_EXTEND: {
39020b57cec5SDimitry Andric     SDValue X = LHS->getOperand(0);
39030b57cec5SDimitry Andric 
39040b57cec5SDimitry Andric     if (VT == MVT::i32 && RHSVal == 16 && X.getValueType() == MVT::i16 &&
39050b57cec5SDimitry Andric         isOperationLegal(ISD::BUILD_VECTOR, MVT::v2i16)) {
39060b57cec5SDimitry Andric       // Prefer build_vector as the canonical form if packed types are legal.
39070b57cec5SDimitry Andric       // (shl ([asz]ext i16:x), 16 -> build_vector 0, x
39080b57cec5SDimitry Andric       SDValue Vec = DAG.getBuildVector(MVT::v2i16, SL,
39090b57cec5SDimitry Andric        { DAG.getConstant(0, SL, MVT::i16), LHS->getOperand(0) });
39100b57cec5SDimitry Andric       return DAG.getNode(ISD::BITCAST, SL, MVT::i32, Vec);
39110b57cec5SDimitry Andric     }
39120b57cec5SDimitry Andric 
39130b57cec5SDimitry Andric     // shl (ext x) => zext (shl x), if shift does not overflow int
39140b57cec5SDimitry Andric     if (VT != MVT::i64)
39150b57cec5SDimitry Andric       break;
39160b57cec5SDimitry Andric     KnownBits Known = DAG.computeKnownBits(X);
39170b57cec5SDimitry Andric     unsigned LZ = Known.countMinLeadingZeros();
39180b57cec5SDimitry Andric     if (LZ < RHSVal)
39190b57cec5SDimitry Andric       break;
39200b57cec5SDimitry Andric     EVT XVT = X.getValueType();
39210b57cec5SDimitry Andric     SDValue Shl = DAG.getNode(ISD::SHL, SL, XVT, X, SDValue(RHS, 0));
39220b57cec5SDimitry Andric     return DAG.getZExtOrTrunc(Shl, SL, VT);
39230b57cec5SDimitry Andric   }
39240b57cec5SDimitry Andric   }
39250b57cec5SDimitry Andric 
39260b57cec5SDimitry Andric   if (VT != MVT::i64)
39270b57cec5SDimitry Andric     return SDValue();
39280b57cec5SDimitry Andric 
39290b57cec5SDimitry Andric   // i64 (shl x, C) -> (build_pair 0, (shl x, C -32))
39300b57cec5SDimitry Andric 
39310b57cec5SDimitry Andric   // On some subtargets, 64-bit shift is a quarter rate instruction. In the
39320b57cec5SDimitry Andric   // common case, splitting this into a move and a 32-bit shift is faster and
39330b57cec5SDimitry Andric   // the same code size.
39340b57cec5SDimitry Andric   if (RHSVal < 32)
39350b57cec5SDimitry Andric     return SDValue();
39360b57cec5SDimitry Andric 
39370b57cec5SDimitry Andric   SDValue ShiftAmt = DAG.getConstant(RHSVal - 32, SL, MVT::i32);
39380b57cec5SDimitry Andric 
39390b57cec5SDimitry Andric   SDValue Lo = DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, LHS);
39400b57cec5SDimitry Andric   SDValue NewShift = DAG.getNode(ISD::SHL, SL, MVT::i32, Lo, ShiftAmt);
39410b57cec5SDimitry Andric 
39420b57cec5SDimitry Andric   const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
39430b57cec5SDimitry Andric 
39440b57cec5SDimitry Andric   SDValue Vec = DAG.getBuildVector(MVT::v2i32, SL, {Zero, NewShift});
39450b57cec5SDimitry Andric   return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Vec);
39460b57cec5SDimitry Andric }
39470b57cec5SDimitry Andric 
39480b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::performSraCombine(SDNode *N,
39490b57cec5SDimitry Andric                                                 DAGCombinerInfo &DCI) const {
39500b57cec5SDimitry Andric   if (N->getValueType(0) != MVT::i64)
39510b57cec5SDimitry Andric     return SDValue();
39520b57cec5SDimitry Andric 
39530b57cec5SDimitry Andric   const ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
39540b57cec5SDimitry Andric   if (!RHS)
39550b57cec5SDimitry Andric     return SDValue();
39560b57cec5SDimitry Andric 
39570b57cec5SDimitry Andric   SelectionDAG &DAG = DCI.DAG;
39580b57cec5SDimitry Andric   SDLoc SL(N);
39590b57cec5SDimitry Andric   unsigned RHSVal = RHS->getZExtValue();
39600b57cec5SDimitry Andric 
39610b57cec5SDimitry Andric   // (sra i64:x, 32) -> build_pair x, (sra hi_32(x), 31)
39620b57cec5SDimitry Andric   if (RHSVal == 32) {
39630b57cec5SDimitry Andric     SDValue Hi = getHiHalf64(N->getOperand(0), DAG);
39640b57cec5SDimitry Andric     SDValue NewShift = DAG.getNode(ISD::SRA, SL, MVT::i32, Hi,
39650b57cec5SDimitry Andric                                    DAG.getConstant(31, SL, MVT::i32));
39660b57cec5SDimitry Andric 
39670b57cec5SDimitry Andric     SDValue BuildVec = DAG.getBuildVector(MVT::v2i32, SL, {Hi, NewShift});
39680b57cec5SDimitry Andric     return DAG.getNode(ISD::BITCAST, SL, MVT::i64, BuildVec);
39690b57cec5SDimitry Andric   }
39700b57cec5SDimitry Andric 
39710b57cec5SDimitry Andric   // (sra i64:x, 63) -> build_pair (sra hi_32(x), 31), (sra hi_32(x), 31)
39720b57cec5SDimitry Andric   if (RHSVal == 63) {
39730b57cec5SDimitry Andric     SDValue Hi = getHiHalf64(N->getOperand(0), DAG);
39740b57cec5SDimitry Andric     SDValue NewShift = DAG.getNode(ISD::SRA, SL, MVT::i32, Hi,
39750b57cec5SDimitry Andric                                    DAG.getConstant(31, SL, MVT::i32));
39760b57cec5SDimitry Andric     SDValue BuildVec = DAG.getBuildVector(MVT::v2i32, SL, {NewShift, NewShift});
39770b57cec5SDimitry Andric     return DAG.getNode(ISD::BITCAST, SL, MVT::i64, BuildVec);
39780b57cec5SDimitry Andric   }
39790b57cec5SDimitry Andric 
39800b57cec5SDimitry Andric   return SDValue();
39810b57cec5SDimitry Andric }
39820b57cec5SDimitry Andric 
39830b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::performSrlCombine(SDNode *N,
39840b57cec5SDimitry Andric                                                 DAGCombinerInfo &DCI) const {
39850b57cec5SDimitry Andric   auto *RHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
39860b57cec5SDimitry Andric   if (!RHS)
39870b57cec5SDimitry Andric     return SDValue();
39880b57cec5SDimitry Andric 
39890b57cec5SDimitry Andric   EVT VT = N->getValueType(0);
39900b57cec5SDimitry Andric   SDValue LHS = N->getOperand(0);
39910b57cec5SDimitry Andric   unsigned ShiftAmt = RHS->getZExtValue();
39920b57cec5SDimitry Andric   SelectionDAG &DAG = DCI.DAG;
39930b57cec5SDimitry Andric   SDLoc SL(N);
39940b57cec5SDimitry Andric 
39950b57cec5SDimitry Andric   // fold (srl (and x, c1 << c2), c2) -> (and (srl(x, c2), c1)
39960b57cec5SDimitry Andric   // this improves the ability to match BFE patterns in isel.
39970b57cec5SDimitry Andric   if (LHS.getOpcode() == ISD::AND) {
39980b57cec5SDimitry Andric     if (auto *Mask = dyn_cast<ConstantSDNode>(LHS.getOperand(1))) {
399981ad6265SDimitry Andric       unsigned MaskIdx, MaskLen;
400081ad6265SDimitry Andric       if (Mask->getAPIntValue().isShiftedMask(MaskIdx, MaskLen) &&
400181ad6265SDimitry Andric           MaskIdx == ShiftAmt) {
40020b57cec5SDimitry Andric         return DAG.getNode(
40030b57cec5SDimitry Andric             ISD::AND, SL, VT,
40040b57cec5SDimitry Andric             DAG.getNode(ISD::SRL, SL, VT, LHS.getOperand(0), N->getOperand(1)),
40050b57cec5SDimitry Andric             DAG.getNode(ISD::SRL, SL, VT, LHS.getOperand(1), N->getOperand(1)));
40060b57cec5SDimitry Andric       }
40070b57cec5SDimitry Andric     }
40080b57cec5SDimitry Andric   }
40090b57cec5SDimitry Andric 
40100b57cec5SDimitry Andric   if (VT != MVT::i64)
40110b57cec5SDimitry Andric     return SDValue();
40120b57cec5SDimitry Andric 
40130b57cec5SDimitry Andric   if (ShiftAmt < 32)
40140b57cec5SDimitry Andric     return SDValue();
40150b57cec5SDimitry Andric 
40160b57cec5SDimitry Andric   // srl i64:x, C for C >= 32
40170b57cec5SDimitry Andric   // =>
40180b57cec5SDimitry Andric   //   build_pair (srl hi_32(x), C - 32), 0
40190b57cec5SDimitry Andric   SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
40200b57cec5SDimitry Andric 
4021349cc55cSDimitry Andric   SDValue Hi = getHiHalf64(LHS, DAG);
40220b57cec5SDimitry Andric 
40230b57cec5SDimitry Andric   SDValue NewConst = DAG.getConstant(ShiftAmt - 32, SL, MVT::i32);
40240b57cec5SDimitry Andric   SDValue NewShift = DAG.getNode(ISD::SRL, SL, MVT::i32, Hi, NewConst);
40250b57cec5SDimitry Andric 
40260b57cec5SDimitry Andric   SDValue BuildPair = DAG.getBuildVector(MVT::v2i32, SL, {NewShift, Zero});
40270b57cec5SDimitry Andric 
40280b57cec5SDimitry Andric   return DAG.getNode(ISD::BITCAST, SL, MVT::i64, BuildPair);
40290b57cec5SDimitry Andric }
40300b57cec5SDimitry Andric 
40310b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::performTruncateCombine(
40320b57cec5SDimitry Andric   SDNode *N, DAGCombinerInfo &DCI) const {
40330b57cec5SDimitry Andric   SDLoc SL(N);
40340b57cec5SDimitry Andric   SelectionDAG &DAG = DCI.DAG;
40350b57cec5SDimitry Andric   EVT VT = N->getValueType(0);
40360b57cec5SDimitry Andric   SDValue Src = N->getOperand(0);
40370b57cec5SDimitry Andric 
40380b57cec5SDimitry Andric   // vt1 (truncate (bitcast (build_vector vt0:x, ...))) -> vt1 (bitcast vt0:x)
40390b57cec5SDimitry Andric   if (Src.getOpcode() == ISD::BITCAST && !VT.isVector()) {
40400b57cec5SDimitry Andric     SDValue Vec = Src.getOperand(0);
40410b57cec5SDimitry Andric     if (Vec.getOpcode() == ISD::BUILD_VECTOR) {
40420b57cec5SDimitry Andric       SDValue Elt0 = Vec.getOperand(0);
40430b57cec5SDimitry Andric       EVT EltVT = Elt0.getValueType();
4044e8d8bef9SDimitry Andric       if (VT.getFixedSizeInBits() <= EltVT.getFixedSizeInBits()) {
40450b57cec5SDimitry Andric         if (EltVT.isFloatingPoint()) {
40460b57cec5SDimitry Andric           Elt0 = DAG.getNode(ISD::BITCAST, SL,
40470b57cec5SDimitry Andric                              EltVT.changeTypeToInteger(), Elt0);
40480b57cec5SDimitry Andric         }
40490b57cec5SDimitry Andric 
40500b57cec5SDimitry Andric         return DAG.getNode(ISD::TRUNCATE, SL, VT, Elt0);
40510b57cec5SDimitry Andric       }
40520b57cec5SDimitry Andric     }
40530b57cec5SDimitry Andric   }
40540b57cec5SDimitry Andric 
40550b57cec5SDimitry Andric   // Equivalent of above for accessing the high element of a vector as an
40560b57cec5SDimitry Andric   // integer operation.
40570b57cec5SDimitry Andric   // trunc (srl (bitcast (build_vector x, y))), 16 -> trunc (bitcast y)
40580b57cec5SDimitry Andric   if (Src.getOpcode() == ISD::SRL && !VT.isVector()) {
40590b57cec5SDimitry Andric     if (auto K = isConstOrConstSplat(Src.getOperand(1))) {
40600b57cec5SDimitry Andric       if (2 * K->getZExtValue() == Src.getValueType().getScalarSizeInBits()) {
40610b57cec5SDimitry Andric         SDValue BV = stripBitcast(Src.getOperand(0));
40620b57cec5SDimitry Andric         if (BV.getOpcode() == ISD::BUILD_VECTOR &&
40630b57cec5SDimitry Andric             BV.getValueType().getVectorNumElements() == 2) {
40640b57cec5SDimitry Andric           SDValue SrcElt = BV.getOperand(1);
40650b57cec5SDimitry Andric           EVT SrcEltVT = SrcElt.getValueType();
40660b57cec5SDimitry Andric           if (SrcEltVT.isFloatingPoint()) {
40670b57cec5SDimitry Andric             SrcElt = DAG.getNode(ISD::BITCAST, SL,
40680b57cec5SDimitry Andric                                  SrcEltVT.changeTypeToInteger(), SrcElt);
40690b57cec5SDimitry Andric           }
40700b57cec5SDimitry Andric 
40710b57cec5SDimitry Andric           return DAG.getNode(ISD::TRUNCATE, SL, VT, SrcElt);
40720b57cec5SDimitry Andric         }
40730b57cec5SDimitry Andric       }
40740b57cec5SDimitry Andric     }
40750b57cec5SDimitry Andric   }
40760b57cec5SDimitry Andric 
40770b57cec5SDimitry Andric   // Partially shrink 64-bit shifts to 32-bit if reduced to 16-bit.
40780b57cec5SDimitry Andric   //
40790b57cec5SDimitry Andric   // i16 (trunc (srl i64:x, K)), K <= 16 ->
40800b57cec5SDimitry Andric   //     i16 (trunc (srl (i32 (trunc x), K)))
40810b57cec5SDimitry Andric   if (VT.getScalarSizeInBits() < 32) {
40820b57cec5SDimitry Andric     EVT SrcVT = Src.getValueType();
40830b57cec5SDimitry Andric     if (SrcVT.getScalarSizeInBits() > 32 &&
40840b57cec5SDimitry Andric         (Src.getOpcode() == ISD::SRL ||
40850b57cec5SDimitry Andric          Src.getOpcode() == ISD::SRA ||
40860b57cec5SDimitry Andric          Src.getOpcode() == ISD::SHL)) {
40870b57cec5SDimitry Andric       SDValue Amt = Src.getOperand(1);
40880b57cec5SDimitry Andric       KnownBits Known = DAG.computeKnownBits(Amt);
4089bdd1243dSDimitry Andric 
4090bdd1243dSDimitry Andric       // - For left shifts, do the transform as long as the shift
4091bdd1243dSDimitry Andric       //   amount is still legal for i32, so when ShiftAmt < 32 (<= 31)
4092bdd1243dSDimitry Andric       // - For right shift, do it if ShiftAmt <= (32 - Size) to avoid
4093bdd1243dSDimitry Andric       //   losing information stored in the high bits when truncating.
4094bdd1243dSDimitry Andric       const unsigned MaxCstSize =
4095bdd1243dSDimitry Andric           (Src.getOpcode() == ISD::SHL) ? 31 : (32 - VT.getScalarSizeInBits());
4096bdd1243dSDimitry Andric       if (Known.getMaxValue().ule(MaxCstSize)) {
40970b57cec5SDimitry Andric         EVT MidVT = VT.isVector() ?
40980b57cec5SDimitry Andric           EVT::getVectorVT(*DAG.getContext(), MVT::i32,
40990b57cec5SDimitry Andric                            VT.getVectorNumElements()) : MVT::i32;
41000b57cec5SDimitry Andric 
41010b57cec5SDimitry Andric         EVT NewShiftVT = getShiftAmountTy(MidVT, DAG.getDataLayout());
41020b57cec5SDimitry Andric         SDValue Trunc = DAG.getNode(ISD::TRUNCATE, SL, MidVT,
41030b57cec5SDimitry Andric                                     Src.getOperand(0));
41040b57cec5SDimitry Andric         DCI.AddToWorklist(Trunc.getNode());
41050b57cec5SDimitry Andric 
41060b57cec5SDimitry Andric         if (Amt.getValueType() != NewShiftVT) {
41070b57cec5SDimitry Andric           Amt = DAG.getZExtOrTrunc(Amt, SL, NewShiftVT);
41080b57cec5SDimitry Andric           DCI.AddToWorklist(Amt.getNode());
41090b57cec5SDimitry Andric         }
41100b57cec5SDimitry Andric 
41110b57cec5SDimitry Andric         SDValue ShrunkShift = DAG.getNode(Src.getOpcode(), SL, MidVT,
41120b57cec5SDimitry Andric                                           Trunc, Amt);
41130b57cec5SDimitry Andric         return DAG.getNode(ISD::TRUNCATE, SL, VT, ShrunkShift);
41140b57cec5SDimitry Andric       }
41150b57cec5SDimitry Andric     }
41160b57cec5SDimitry Andric   }
41170b57cec5SDimitry Andric 
41180b57cec5SDimitry Andric   return SDValue();
41190b57cec5SDimitry Andric }
41200b57cec5SDimitry Andric 
41210b57cec5SDimitry Andric // We need to specifically handle i64 mul here to avoid unnecessary conversion
41220b57cec5SDimitry Andric // instructions. If we only match on the legalized i64 mul expansion,
41230b57cec5SDimitry Andric // SimplifyDemandedBits will be unable to remove them because there will be
41240b57cec5SDimitry Andric // multiple uses due to the separate mul + mulh[su].
41250b57cec5SDimitry Andric static SDValue getMul24(SelectionDAG &DAG, const SDLoc &SL,
41260b57cec5SDimitry Andric                         SDValue N0, SDValue N1, unsigned Size, bool Signed) {
41270b57cec5SDimitry Andric   if (Size <= 32) {
41280b57cec5SDimitry Andric     unsigned MulOpc = Signed ? AMDGPUISD::MUL_I24 : AMDGPUISD::MUL_U24;
41290b57cec5SDimitry Andric     return DAG.getNode(MulOpc, SL, MVT::i32, N0, N1);
41300b57cec5SDimitry Andric   }
41310b57cec5SDimitry Andric 
4132e8d8bef9SDimitry Andric   unsigned MulLoOpc = Signed ? AMDGPUISD::MUL_I24 : AMDGPUISD::MUL_U24;
4133e8d8bef9SDimitry Andric   unsigned MulHiOpc = Signed ? AMDGPUISD::MULHI_I24 : AMDGPUISD::MULHI_U24;
41340b57cec5SDimitry Andric 
4135e8d8bef9SDimitry Andric   SDValue MulLo = DAG.getNode(MulLoOpc, SL, MVT::i32, N0, N1);
4136e8d8bef9SDimitry Andric   SDValue MulHi = DAG.getNode(MulHiOpc, SL, MVT::i32, N0, N1);
41370b57cec5SDimitry Andric 
4138e8d8bef9SDimitry Andric   return DAG.getNode(ISD::BUILD_PAIR, SL, MVT::i64, MulLo, MulHi);
41390b57cec5SDimitry Andric }
41400b57cec5SDimitry Andric 
414106c3fb27SDimitry Andric /// If \p V is an add of a constant 1, returns the other operand. Otherwise
414206c3fb27SDimitry Andric /// return SDValue().
414306c3fb27SDimitry Andric static SDValue getAddOneOp(const SDNode *V) {
414406c3fb27SDimitry Andric   if (V->getOpcode() != ISD::ADD)
414506c3fb27SDimitry Andric     return SDValue();
414606c3fb27SDimitry Andric 
41475f757f3fSDimitry Andric   return isOneConstant(V->getOperand(1)) ? V->getOperand(0) : SDValue();
414806c3fb27SDimitry Andric }
414906c3fb27SDimitry Andric 
41500b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::performMulCombine(SDNode *N,
41510b57cec5SDimitry Andric                                                 DAGCombinerInfo &DCI) const {
41520b57cec5SDimitry Andric   EVT VT = N->getValueType(0);
41530b57cec5SDimitry Andric 
4154fe6060f1SDimitry Andric   // Don't generate 24-bit multiplies on values that are in SGPRs, since
4155fe6060f1SDimitry Andric   // we only have a 32-bit scalar multiply (avoid values being moved to VGPRs
4156fe6060f1SDimitry Andric   // unnecessarily). isDivergent() is used as an approximation of whether the
4157fe6060f1SDimitry Andric   // value is in an SGPR.
4158fe6060f1SDimitry Andric   if (!N->isDivergent())
4159fe6060f1SDimitry Andric     return SDValue();
4160fe6060f1SDimitry Andric 
41610b57cec5SDimitry Andric   unsigned Size = VT.getSizeInBits();
41620b57cec5SDimitry Andric   if (VT.isVector() || Size > 64)
41630b57cec5SDimitry Andric     return SDValue();
41640b57cec5SDimitry Andric 
41650b57cec5SDimitry Andric   SelectionDAG &DAG = DCI.DAG;
41660b57cec5SDimitry Andric   SDLoc DL(N);
41670b57cec5SDimitry Andric 
41680b57cec5SDimitry Andric   SDValue N0 = N->getOperand(0);
41690b57cec5SDimitry Andric   SDValue N1 = N->getOperand(1);
41700b57cec5SDimitry Andric 
417106c3fb27SDimitry Andric   // Undo InstCombine canonicalize X * (Y + 1) -> X * Y + X to enable mad
417206c3fb27SDimitry Andric   // matching.
417306c3fb27SDimitry Andric 
417406c3fb27SDimitry Andric   // mul x, (add y, 1) -> add (mul x, y), x
417506c3fb27SDimitry Andric   auto IsFoldableAdd = [](SDValue V) -> SDValue {
417606c3fb27SDimitry Andric     SDValue AddOp = getAddOneOp(V.getNode());
417706c3fb27SDimitry Andric     if (!AddOp)
417806c3fb27SDimitry Andric       return SDValue();
417906c3fb27SDimitry Andric 
418006c3fb27SDimitry Andric     if (V.hasOneUse() || all_of(V->uses(), [](const SDNode *U) -> bool {
418106c3fb27SDimitry Andric           return U->getOpcode() == ISD::MUL;
418206c3fb27SDimitry Andric         }))
418306c3fb27SDimitry Andric       return AddOp;
418406c3fb27SDimitry Andric 
418506c3fb27SDimitry Andric     return SDValue();
418606c3fb27SDimitry Andric   };
418706c3fb27SDimitry Andric 
418806c3fb27SDimitry Andric   // FIXME: The selection pattern is not properly checking for commuted
418906c3fb27SDimitry Andric   // operands, so we have to place the mul in the LHS
419006c3fb27SDimitry Andric   if (SDValue MulOper = IsFoldableAdd(N0)) {
419106c3fb27SDimitry Andric     SDValue MulVal = DAG.getNode(N->getOpcode(), DL, VT, N1, MulOper);
419206c3fb27SDimitry Andric     return DAG.getNode(ISD::ADD, DL, VT, MulVal, N1);
419306c3fb27SDimitry Andric   }
419406c3fb27SDimitry Andric 
419506c3fb27SDimitry Andric   if (SDValue MulOper = IsFoldableAdd(N1)) {
419606c3fb27SDimitry Andric     SDValue MulVal = DAG.getNode(N->getOpcode(), DL, VT, N0, MulOper);
419706c3fb27SDimitry Andric     return DAG.getNode(ISD::ADD, DL, VT, MulVal, N0);
419806c3fb27SDimitry Andric   }
419906c3fb27SDimitry Andric 
420006c3fb27SDimitry Andric   // Skip if already mul24.
420106c3fb27SDimitry Andric   if (N->getOpcode() != ISD::MUL)
420206c3fb27SDimitry Andric     return SDValue();
420306c3fb27SDimitry Andric 
420406c3fb27SDimitry Andric   // There are i16 integer mul/mad.
420506c3fb27SDimitry Andric   if (Subtarget->has16BitInsts() && VT.getScalarType().bitsLE(MVT::i16))
420606c3fb27SDimitry Andric     return SDValue();
420706c3fb27SDimitry Andric 
42080b57cec5SDimitry Andric   // SimplifyDemandedBits has the annoying habit of turning useful zero_extends
42090b57cec5SDimitry Andric   // in the source into any_extends if the result of the mul is truncated. Since
42100b57cec5SDimitry Andric   // we can assume the high bits are whatever we want, use the underlying value
42110b57cec5SDimitry Andric   // to avoid the unknown high bits from interfering.
42120b57cec5SDimitry Andric   if (N0.getOpcode() == ISD::ANY_EXTEND)
42130b57cec5SDimitry Andric     N0 = N0.getOperand(0);
42140b57cec5SDimitry Andric 
42150b57cec5SDimitry Andric   if (N1.getOpcode() == ISD::ANY_EXTEND)
42160b57cec5SDimitry Andric     N1 = N1.getOperand(0);
42170b57cec5SDimitry Andric 
42180b57cec5SDimitry Andric   SDValue Mul;
42190b57cec5SDimitry Andric 
42200b57cec5SDimitry Andric   if (Subtarget->hasMulU24() && isU24(N0, DAG) && isU24(N1, DAG)) {
42210b57cec5SDimitry Andric     N0 = DAG.getZExtOrTrunc(N0, DL, MVT::i32);
42220b57cec5SDimitry Andric     N1 = DAG.getZExtOrTrunc(N1, DL, MVT::i32);
42230b57cec5SDimitry Andric     Mul = getMul24(DAG, DL, N0, N1, Size, false);
42240b57cec5SDimitry Andric   } else if (Subtarget->hasMulI24() && isI24(N0, DAG) && isI24(N1, DAG)) {
42250b57cec5SDimitry Andric     N0 = DAG.getSExtOrTrunc(N0, DL, MVT::i32);
42260b57cec5SDimitry Andric     N1 = DAG.getSExtOrTrunc(N1, DL, MVT::i32);
42270b57cec5SDimitry Andric     Mul = getMul24(DAG, DL, N0, N1, Size, true);
42280b57cec5SDimitry Andric   } else {
42290b57cec5SDimitry Andric     return SDValue();
42300b57cec5SDimitry Andric   }
42310b57cec5SDimitry Andric 
42320b57cec5SDimitry Andric   // We need to use sext even for MUL_U24, because MUL_U24 is used
42330b57cec5SDimitry Andric   // for signed multiply of 8 and 16-bit types.
42340b57cec5SDimitry Andric   return DAG.getSExtOrTrunc(Mul, DL, VT);
42350b57cec5SDimitry Andric }
42360b57cec5SDimitry Andric 
42374824e7fdSDimitry Andric SDValue
42384824e7fdSDimitry Andric AMDGPUTargetLowering::performMulLoHiCombine(SDNode *N,
42394824e7fdSDimitry Andric                                             DAGCombinerInfo &DCI) const {
42404824e7fdSDimitry Andric   if (N->getValueType(0) != MVT::i32)
42414824e7fdSDimitry Andric     return SDValue();
42424824e7fdSDimitry Andric 
42434824e7fdSDimitry Andric   SelectionDAG &DAG = DCI.DAG;
42444824e7fdSDimitry Andric   SDLoc DL(N);
42454824e7fdSDimitry Andric 
42464824e7fdSDimitry Andric   SDValue N0 = N->getOperand(0);
42474824e7fdSDimitry Andric   SDValue N1 = N->getOperand(1);
42484824e7fdSDimitry Andric 
42494824e7fdSDimitry Andric   // SimplifyDemandedBits has the annoying habit of turning useful zero_extends
42504824e7fdSDimitry Andric   // in the source into any_extends if the result of the mul is truncated. Since
42514824e7fdSDimitry Andric   // we can assume the high bits are whatever we want, use the underlying value
42524824e7fdSDimitry Andric   // to avoid the unknown high bits from interfering.
42534824e7fdSDimitry Andric   if (N0.getOpcode() == ISD::ANY_EXTEND)
42544824e7fdSDimitry Andric     N0 = N0.getOperand(0);
42554824e7fdSDimitry Andric   if (N1.getOpcode() == ISD::ANY_EXTEND)
42564824e7fdSDimitry Andric     N1 = N1.getOperand(0);
42574824e7fdSDimitry Andric 
42584824e7fdSDimitry Andric   // Try to use two fast 24-bit multiplies (one for each half of the result)
42594824e7fdSDimitry Andric   // instead of one slow extending multiply.
42604824e7fdSDimitry Andric   unsigned LoOpcode, HiOpcode;
42614824e7fdSDimitry Andric   if (Subtarget->hasMulU24() && isU24(N0, DAG) && isU24(N1, DAG)) {
42624824e7fdSDimitry Andric     N0 = DAG.getZExtOrTrunc(N0, DL, MVT::i32);
42634824e7fdSDimitry Andric     N1 = DAG.getZExtOrTrunc(N1, DL, MVT::i32);
42644824e7fdSDimitry Andric     LoOpcode = AMDGPUISD::MUL_U24;
42654824e7fdSDimitry Andric     HiOpcode = AMDGPUISD::MULHI_U24;
42664824e7fdSDimitry Andric   } else if (Subtarget->hasMulI24() && isI24(N0, DAG) && isI24(N1, DAG)) {
42674824e7fdSDimitry Andric     N0 = DAG.getSExtOrTrunc(N0, DL, MVT::i32);
42684824e7fdSDimitry Andric     N1 = DAG.getSExtOrTrunc(N1, DL, MVT::i32);
42694824e7fdSDimitry Andric     LoOpcode = AMDGPUISD::MUL_I24;
42704824e7fdSDimitry Andric     HiOpcode = AMDGPUISD::MULHI_I24;
42714824e7fdSDimitry Andric   } else {
42724824e7fdSDimitry Andric     return SDValue();
42734824e7fdSDimitry Andric   }
42744824e7fdSDimitry Andric 
42754824e7fdSDimitry Andric   SDValue Lo = DAG.getNode(LoOpcode, DL, MVT::i32, N0, N1);
42764824e7fdSDimitry Andric   SDValue Hi = DAG.getNode(HiOpcode, DL, MVT::i32, N0, N1);
42774824e7fdSDimitry Andric   DCI.CombineTo(N, Lo, Hi);
42784824e7fdSDimitry Andric   return SDValue(N, 0);
42794824e7fdSDimitry Andric }
42804824e7fdSDimitry Andric 
42810b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::performMulhsCombine(SDNode *N,
42820b57cec5SDimitry Andric                                                   DAGCombinerInfo &DCI) const {
42830b57cec5SDimitry Andric   EVT VT = N->getValueType(0);
42840b57cec5SDimitry Andric 
42850b57cec5SDimitry Andric   if (!Subtarget->hasMulI24() || VT.isVector())
42860b57cec5SDimitry Andric     return SDValue();
42870b57cec5SDimitry Andric 
4288fe6060f1SDimitry Andric   // Don't generate 24-bit multiplies on values that are in SGPRs, since
4289fe6060f1SDimitry Andric   // we only have a 32-bit scalar multiply (avoid values being moved to VGPRs
4290fe6060f1SDimitry Andric   // unnecessarily). isDivergent() is used as an approximation of whether the
4291fe6060f1SDimitry Andric   // value is in an SGPR.
4292fe6060f1SDimitry Andric   // This doesn't apply if no s_mul_hi is available (since we'll end up with a
4293fe6060f1SDimitry Andric   // valu op anyway)
4294fe6060f1SDimitry Andric   if (Subtarget->hasSMulHi() && !N->isDivergent())
4295fe6060f1SDimitry Andric     return SDValue();
4296fe6060f1SDimitry Andric 
42970b57cec5SDimitry Andric   SelectionDAG &DAG = DCI.DAG;
42980b57cec5SDimitry Andric   SDLoc DL(N);
42990b57cec5SDimitry Andric 
43000b57cec5SDimitry Andric   SDValue N0 = N->getOperand(0);
43010b57cec5SDimitry Andric   SDValue N1 = N->getOperand(1);
43020b57cec5SDimitry Andric 
43030b57cec5SDimitry Andric   if (!isI24(N0, DAG) || !isI24(N1, DAG))
43040b57cec5SDimitry Andric     return SDValue();
43050b57cec5SDimitry Andric 
43060b57cec5SDimitry Andric   N0 = DAG.getSExtOrTrunc(N0, DL, MVT::i32);
43070b57cec5SDimitry Andric   N1 = DAG.getSExtOrTrunc(N1, DL, MVT::i32);
43080b57cec5SDimitry Andric 
43090b57cec5SDimitry Andric   SDValue Mulhi = DAG.getNode(AMDGPUISD::MULHI_I24, DL, MVT::i32, N0, N1);
43100b57cec5SDimitry Andric   DCI.AddToWorklist(Mulhi.getNode());
43110b57cec5SDimitry Andric   return DAG.getSExtOrTrunc(Mulhi, DL, VT);
43120b57cec5SDimitry Andric }
43130b57cec5SDimitry Andric 
43140b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::performMulhuCombine(SDNode *N,
43150b57cec5SDimitry Andric                                                   DAGCombinerInfo &DCI) const {
43160b57cec5SDimitry Andric   EVT VT = N->getValueType(0);
43170b57cec5SDimitry Andric 
43180b57cec5SDimitry Andric   if (!Subtarget->hasMulU24() || VT.isVector() || VT.getSizeInBits() > 32)
43190b57cec5SDimitry Andric     return SDValue();
43200b57cec5SDimitry Andric 
4321fe6060f1SDimitry Andric   // Don't generate 24-bit multiplies on values that are in SGPRs, since
4322fe6060f1SDimitry Andric   // we only have a 32-bit scalar multiply (avoid values being moved to VGPRs
4323fe6060f1SDimitry Andric   // unnecessarily). isDivergent() is used as an approximation of whether the
4324fe6060f1SDimitry Andric   // value is in an SGPR.
4325fe6060f1SDimitry Andric   // This doesn't apply if no s_mul_hi is available (since we'll end up with a
4326fe6060f1SDimitry Andric   // valu op anyway)
4327fe6060f1SDimitry Andric   if (Subtarget->hasSMulHi() && !N->isDivergent())
4328fe6060f1SDimitry Andric     return SDValue();
4329fe6060f1SDimitry Andric 
43300b57cec5SDimitry Andric   SelectionDAG &DAG = DCI.DAG;
43310b57cec5SDimitry Andric   SDLoc DL(N);
43320b57cec5SDimitry Andric 
43330b57cec5SDimitry Andric   SDValue N0 = N->getOperand(0);
43340b57cec5SDimitry Andric   SDValue N1 = N->getOperand(1);
43350b57cec5SDimitry Andric 
43360b57cec5SDimitry Andric   if (!isU24(N0, DAG) || !isU24(N1, DAG))
43370b57cec5SDimitry Andric     return SDValue();
43380b57cec5SDimitry Andric 
43390b57cec5SDimitry Andric   N0 = DAG.getZExtOrTrunc(N0, DL, MVT::i32);
43400b57cec5SDimitry Andric   N1 = DAG.getZExtOrTrunc(N1, DL, MVT::i32);
43410b57cec5SDimitry Andric 
43420b57cec5SDimitry Andric   SDValue Mulhi = DAG.getNode(AMDGPUISD::MULHI_U24, DL, MVT::i32, N0, N1);
43430b57cec5SDimitry Andric   DCI.AddToWorklist(Mulhi.getNode());
43440b57cec5SDimitry Andric   return DAG.getZExtOrTrunc(Mulhi, DL, VT);
43450b57cec5SDimitry Andric }
43460b57cec5SDimitry Andric 
43470b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::getFFBX_U32(SelectionDAG &DAG,
43480b57cec5SDimitry Andric                                           SDValue Op,
43490b57cec5SDimitry Andric                                           const SDLoc &DL,
43500b57cec5SDimitry Andric                                           unsigned Opc) const {
43510b57cec5SDimitry Andric   EVT VT = Op.getValueType();
43520b57cec5SDimitry Andric   EVT LegalVT = getTypeToTransformTo(*DAG.getContext(), VT);
43530b57cec5SDimitry Andric   if (LegalVT != MVT::i32 && (Subtarget->has16BitInsts() &&
43540b57cec5SDimitry Andric                               LegalVT != MVT::i16))
43550b57cec5SDimitry Andric     return SDValue();
43560b57cec5SDimitry Andric 
43570b57cec5SDimitry Andric   if (VT != MVT::i32)
43580b57cec5SDimitry Andric     Op = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, Op);
43590b57cec5SDimitry Andric 
43600b57cec5SDimitry Andric   SDValue FFBX = DAG.getNode(Opc, DL, MVT::i32, Op);
43610b57cec5SDimitry Andric   if (VT != MVT::i32)
43620b57cec5SDimitry Andric     FFBX = DAG.getNode(ISD::TRUNCATE, DL, VT, FFBX);
43630b57cec5SDimitry Andric 
43640b57cec5SDimitry Andric   return FFBX;
43650b57cec5SDimitry Andric }
43660b57cec5SDimitry Andric 
43670b57cec5SDimitry Andric // The native instructions return -1 on 0 input. Optimize out a select that
43680b57cec5SDimitry Andric // produces -1 on 0.
43690b57cec5SDimitry Andric //
43700b57cec5SDimitry Andric // TODO: If zero is not undef, we could also do this if the output is compared
43710b57cec5SDimitry Andric // against the bitwidth.
43720b57cec5SDimitry Andric //
43730b57cec5SDimitry Andric // TODO: Should probably combine against FFBH_U32 instead of ctlz directly.
43740b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::performCtlz_CttzCombine(const SDLoc &SL, SDValue Cond,
43750b57cec5SDimitry Andric                                                  SDValue LHS, SDValue RHS,
43760b57cec5SDimitry Andric                                                  DAGCombinerInfo &DCI) const {
43775f757f3fSDimitry Andric   if (!isNullConstant(Cond.getOperand(1)))
43780b57cec5SDimitry Andric     return SDValue();
43790b57cec5SDimitry Andric 
43800b57cec5SDimitry Andric   SelectionDAG &DAG = DCI.DAG;
43810b57cec5SDimitry Andric   ISD::CondCode CCOpcode = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
43820b57cec5SDimitry Andric   SDValue CmpLHS = Cond.getOperand(0);
43830b57cec5SDimitry Andric 
43840b57cec5SDimitry Andric   // select (setcc x, 0, eq), -1, (ctlz_zero_undef x) -> ffbh_u32 x
43850b57cec5SDimitry Andric   // select (setcc x, 0, eq), -1, (cttz_zero_undef x) -> ffbl_u32 x
43860b57cec5SDimitry Andric   if (CCOpcode == ISD::SETEQ &&
43870b57cec5SDimitry Andric       (isCtlzOpc(RHS.getOpcode()) || isCttzOpc(RHS.getOpcode())) &&
438806c3fb27SDimitry Andric       RHS.getOperand(0) == CmpLHS && isAllOnesConstant(LHS)) {
43895ffd83dbSDimitry Andric     unsigned Opc =
43905ffd83dbSDimitry Andric         isCttzOpc(RHS.getOpcode()) ? AMDGPUISD::FFBL_B32 : AMDGPUISD::FFBH_U32;
43910b57cec5SDimitry Andric     return getFFBX_U32(DAG, CmpLHS, SL, Opc);
43920b57cec5SDimitry Andric   }
43930b57cec5SDimitry Andric 
43940b57cec5SDimitry Andric   // select (setcc x, 0, ne), (ctlz_zero_undef x), -1 -> ffbh_u32 x
43950b57cec5SDimitry Andric   // select (setcc x, 0, ne), (cttz_zero_undef x), -1 -> ffbl_u32 x
43960b57cec5SDimitry Andric   if (CCOpcode == ISD::SETNE &&
43975ffd83dbSDimitry Andric       (isCtlzOpc(LHS.getOpcode()) || isCttzOpc(LHS.getOpcode())) &&
439806c3fb27SDimitry Andric       LHS.getOperand(0) == CmpLHS && isAllOnesConstant(RHS)) {
43995ffd83dbSDimitry Andric     unsigned Opc =
44005ffd83dbSDimitry Andric         isCttzOpc(LHS.getOpcode()) ? AMDGPUISD::FFBL_B32 : AMDGPUISD::FFBH_U32;
44015ffd83dbSDimitry Andric 
44020b57cec5SDimitry Andric     return getFFBX_U32(DAG, CmpLHS, SL, Opc);
44030b57cec5SDimitry Andric   }
44040b57cec5SDimitry Andric 
44050b57cec5SDimitry Andric   return SDValue();
44060b57cec5SDimitry Andric }
44070b57cec5SDimitry Andric 
44080b57cec5SDimitry Andric static SDValue distributeOpThroughSelect(TargetLowering::DAGCombinerInfo &DCI,
44090b57cec5SDimitry Andric                                          unsigned Op,
44100b57cec5SDimitry Andric                                          const SDLoc &SL,
44110b57cec5SDimitry Andric                                          SDValue Cond,
44120b57cec5SDimitry Andric                                          SDValue N1,
44130b57cec5SDimitry Andric                                          SDValue N2) {
44140b57cec5SDimitry Andric   SelectionDAG &DAG = DCI.DAG;
44150b57cec5SDimitry Andric   EVT VT = N1.getValueType();
44160b57cec5SDimitry Andric 
44170b57cec5SDimitry Andric   SDValue NewSelect = DAG.getNode(ISD::SELECT, SL, VT, Cond,
44180b57cec5SDimitry Andric                                   N1.getOperand(0), N2.getOperand(0));
44190b57cec5SDimitry Andric   DCI.AddToWorklist(NewSelect.getNode());
44200b57cec5SDimitry Andric   return DAG.getNode(Op, SL, VT, NewSelect);
44210b57cec5SDimitry Andric }
44220b57cec5SDimitry Andric 
44230b57cec5SDimitry Andric // Pull a free FP operation out of a select so it may fold into uses.
44240b57cec5SDimitry Andric //
44250b57cec5SDimitry Andric // select c, (fneg x), (fneg y) -> fneg (select c, x, y)
44260b57cec5SDimitry Andric // select c, (fneg x), k -> fneg (select c, x, (fneg k))
44270b57cec5SDimitry Andric //
44280b57cec5SDimitry Andric // select c, (fabs x), (fabs y) -> fabs (select c, x, y)
44290b57cec5SDimitry Andric // select c, (fabs x), +k -> fabs (select c, x, k)
443006c3fb27SDimitry Andric SDValue
443106c3fb27SDimitry Andric AMDGPUTargetLowering::foldFreeOpFromSelect(TargetLowering::DAGCombinerInfo &DCI,
443206c3fb27SDimitry Andric                                            SDValue N) const {
44330b57cec5SDimitry Andric   SelectionDAG &DAG = DCI.DAG;
44340b57cec5SDimitry Andric   SDValue Cond = N.getOperand(0);
44350b57cec5SDimitry Andric   SDValue LHS = N.getOperand(1);
44360b57cec5SDimitry Andric   SDValue RHS = N.getOperand(2);
44370b57cec5SDimitry Andric 
44380b57cec5SDimitry Andric   EVT VT = N.getValueType();
44390b57cec5SDimitry Andric   if ((LHS.getOpcode() == ISD::FABS && RHS.getOpcode() == ISD::FABS) ||
44400b57cec5SDimitry Andric       (LHS.getOpcode() == ISD::FNEG && RHS.getOpcode() == ISD::FNEG)) {
444106c3fb27SDimitry Andric     if (!AMDGPUTargetLowering::allUsesHaveSourceMods(N.getNode()))
444206c3fb27SDimitry Andric       return SDValue();
444306c3fb27SDimitry Andric 
44440b57cec5SDimitry Andric     return distributeOpThroughSelect(DCI, LHS.getOpcode(),
44450b57cec5SDimitry Andric                                      SDLoc(N), Cond, LHS, RHS);
44460b57cec5SDimitry Andric   }
44470b57cec5SDimitry Andric 
44480b57cec5SDimitry Andric   bool Inv = false;
44490b57cec5SDimitry Andric   if (RHS.getOpcode() == ISD::FABS || RHS.getOpcode() == ISD::FNEG) {
44500b57cec5SDimitry Andric     std::swap(LHS, RHS);
44510b57cec5SDimitry Andric     Inv = true;
44520b57cec5SDimitry Andric   }
44530b57cec5SDimitry Andric 
44540b57cec5SDimitry Andric   // TODO: Support vector constants.
44550b57cec5SDimitry Andric   ConstantFPSDNode *CRHS = dyn_cast<ConstantFPSDNode>(RHS);
445606c3fb27SDimitry Andric   if ((LHS.getOpcode() == ISD::FNEG || LHS.getOpcode() == ISD::FABS) && CRHS &&
445706c3fb27SDimitry Andric       !selectSupportsSourceMods(N.getNode())) {
44580b57cec5SDimitry Andric     SDLoc SL(N);
44590b57cec5SDimitry Andric     // If one side is an fneg/fabs and the other is a constant, we can push the
44600b57cec5SDimitry Andric     // fneg/fabs down. If it's an fabs, the constant needs to be non-negative.
44610b57cec5SDimitry Andric     SDValue NewLHS = LHS.getOperand(0);
44620b57cec5SDimitry Andric     SDValue NewRHS = RHS;
44630b57cec5SDimitry Andric 
44640b57cec5SDimitry Andric     // Careful: if the neg can be folded up, don't try to pull it back down.
44650b57cec5SDimitry Andric     bool ShouldFoldNeg = true;
44660b57cec5SDimitry Andric 
44670b57cec5SDimitry Andric     if (NewLHS.hasOneUse()) {
44680b57cec5SDimitry Andric       unsigned Opc = NewLHS.getOpcode();
446906c3fb27SDimitry Andric       if (LHS.getOpcode() == ISD::FNEG && fnegFoldsIntoOp(NewLHS.getNode()))
44700b57cec5SDimitry Andric         ShouldFoldNeg = false;
44710b57cec5SDimitry Andric       if (LHS.getOpcode() == ISD::FABS && Opc == ISD::FMUL)
44720b57cec5SDimitry Andric         ShouldFoldNeg = false;
44730b57cec5SDimitry Andric     }
44740b57cec5SDimitry Andric 
44750b57cec5SDimitry Andric     if (ShouldFoldNeg) {
447606c3fb27SDimitry Andric       if (LHS.getOpcode() == ISD::FABS && CRHS->isNegative())
447706c3fb27SDimitry Andric         return SDValue();
447806c3fb27SDimitry Andric 
447906c3fb27SDimitry Andric       // We're going to be forced to use a source modifier anyway, there's no
448006c3fb27SDimitry Andric       // point to pulling the negate out unless we can get a size reduction by
448106c3fb27SDimitry Andric       // negating the constant.
448206c3fb27SDimitry Andric       //
448306c3fb27SDimitry Andric       // TODO: Generalize to use getCheaperNegatedExpression which doesn't know
448406c3fb27SDimitry Andric       // about cheaper constants.
448506c3fb27SDimitry Andric       if (NewLHS.getOpcode() == ISD::FABS &&
448606c3fb27SDimitry Andric           getConstantNegateCost(CRHS) != NegatibleCost::Cheaper)
448706c3fb27SDimitry Andric         return SDValue();
448806c3fb27SDimitry Andric 
448906c3fb27SDimitry Andric       if (!AMDGPUTargetLowering::allUsesHaveSourceMods(N.getNode()))
449006c3fb27SDimitry Andric         return SDValue();
449106c3fb27SDimitry Andric 
44920b57cec5SDimitry Andric       if (LHS.getOpcode() == ISD::FNEG)
44930b57cec5SDimitry Andric         NewRHS = DAG.getNode(ISD::FNEG, SL, VT, RHS);
44940b57cec5SDimitry Andric 
44950b57cec5SDimitry Andric       if (Inv)
44960b57cec5SDimitry Andric         std::swap(NewLHS, NewRHS);
44970b57cec5SDimitry Andric 
44980b57cec5SDimitry Andric       SDValue NewSelect = DAG.getNode(ISD::SELECT, SL, VT,
44990b57cec5SDimitry Andric                                       Cond, NewLHS, NewRHS);
45000b57cec5SDimitry Andric       DCI.AddToWorklist(NewSelect.getNode());
45010b57cec5SDimitry Andric       return DAG.getNode(LHS.getOpcode(), SL, VT, NewSelect);
45020b57cec5SDimitry Andric     }
45030b57cec5SDimitry Andric   }
45040b57cec5SDimitry Andric 
45050b57cec5SDimitry Andric   return SDValue();
45060b57cec5SDimitry Andric }
45070b57cec5SDimitry Andric 
45080b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::performSelectCombine(SDNode *N,
45090b57cec5SDimitry Andric                                                    DAGCombinerInfo &DCI) const {
45100b57cec5SDimitry Andric   if (SDValue Folded = foldFreeOpFromSelect(DCI, SDValue(N, 0)))
45110b57cec5SDimitry Andric     return Folded;
45120b57cec5SDimitry Andric 
45130b57cec5SDimitry Andric   SDValue Cond = N->getOperand(0);
45140b57cec5SDimitry Andric   if (Cond.getOpcode() != ISD::SETCC)
45150b57cec5SDimitry Andric     return SDValue();
45160b57cec5SDimitry Andric 
45170b57cec5SDimitry Andric   EVT VT = N->getValueType(0);
45180b57cec5SDimitry Andric   SDValue LHS = Cond.getOperand(0);
45190b57cec5SDimitry Andric   SDValue RHS = Cond.getOperand(1);
45200b57cec5SDimitry Andric   SDValue CC = Cond.getOperand(2);
45210b57cec5SDimitry Andric 
45220b57cec5SDimitry Andric   SDValue True = N->getOperand(1);
45230b57cec5SDimitry Andric   SDValue False = N->getOperand(2);
45240b57cec5SDimitry Andric 
45250b57cec5SDimitry Andric   if (Cond.hasOneUse()) { // TODO: Look for multiple select uses.
45260b57cec5SDimitry Andric     SelectionDAG &DAG = DCI.DAG;
45270b57cec5SDimitry Andric     if (DAG.isConstantValueOfAnyType(True) &&
45280b57cec5SDimitry Andric         !DAG.isConstantValueOfAnyType(False)) {
45290b57cec5SDimitry Andric       // Swap cmp + select pair to move constant to false input.
45300b57cec5SDimitry Andric       // This will allow using VOPC cndmasks more often.
45310b57cec5SDimitry Andric       // select (setcc x, y), k, x -> select (setccinv x, y), x, k
45320b57cec5SDimitry Andric 
45330b57cec5SDimitry Andric       SDLoc SL(N);
4534480093f4SDimitry Andric       ISD::CondCode NewCC =
4535480093f4SDimitry Andric           getSetCCInverse(cast<CondCodeSDNode>(CC)->get(), LHS.getValueType());
45360b57cec5SDimitry Andric 
45370b57cec5SDimitry Andric       SDValue NewCond = DAG.getSetCC(SL, Cond.getValueType(), LHS, RHS, NewCC);
45380b57cec5SDimitry Andric       return DAG.getNode(ISD::SELECT, SL, VT, NewCond, False, True);
45390b57cec5SDimitry Andric     }
45400b57cec5SDimitry Andric 
45410b57cec5SDimitry Andric     if (VT == MVT::f32 && Subtarget->hasFminFmaxLegacy()) {
45420b57cec5SDimitry Andric       SDValue MinMax
45430b57cec5SDimitry Andric         = combineFMinMaxLegacy(SDLoc(N), VT, LHS, RHS, True, False, CC, DCI);
45440b57cec5SDimitry Andric       // Revisit this node so we can catch min3/max3/med3 patterns.
45450b57cec5SDimitry Andric       //DCI.AddToWorklist(MinMax.getNode());
45460b57cec5SDimitry Andric       return MinMax;
45470b57cec5SDimitry Andric     }
45480b57cec5SDimitry Andric   }
45490b57cec5SDimitry Andric 
45500b57cec5SDimitry Andric   // There's no reason to not do this if the condition has other uses.
45510b57cec5SDimitry Andric   return performCtlz_CttzCombine(SDLoc(N), Cond, True, False, DCI);
45520b57cec5SDimitry Andric }
45530b57cec5SDimitry Andric 
45540b57cec5SDimitry Andric static bool isInv2Pi(const APFloat &APF) {
45550b57cec5SDimitry Andric   static const APFloat KF16(APFloat::IEEEhalf(), APInt(16, 0x3118));
45560b57cec5SDimitry Andric   static const APFloat KF32(APFloat::IEEEsingle(), APInt(32, 0x3e22f983));
45570b57cec5SDimitry Andric   static const APFloat KF64(APFloat::IEEEdouble(), APInt(64, 0x3fc45f306dc9c882));
45580b57cec5SDimitry Andric 
45590b57cec5SDimitry Andric   return APF.bitwiseIsEqual(KF16) ||
45600b57cec5SDimitry Andric          APF.bitwiseIsEqual(KF32) ||
45610b57cec5SDimitry Andric          APF.bitwiseIsEqual(KF64);
45620b57cec5SDimitry Andric }
45630b57cec5SDimitry Andric 
45640b57cec5SDimitry Andric // 0 and 1.0 / (0.5 * pi) do not have inline immmediates, so there is an
45650b57cec5SDimitry Andric // additional cost to negate them.
456606c3fb27SDimitry Andric TargetLowering::NegatibleCost
456706c3fb27SDimitry Andric AMDGPUTargetLowering::getConstantNegateCost(const ConstantFPSDNode *C) const {
456806c3fb27SDimitry Andric   if (C->isZero())
456906c3fb27SDimitry Andric     return C->isNegative() ? NegatibleCost::Cheaper : NegatibleCost::Expensive;
45700b57cec5SDimitry Andric 
45710b57cec5SDimitry Andric   if (Subtarget->hasInv2PiInlineImm() && isInv2Pi(C->getValueAPF()))
457206c3fb27SDimitry Andric     return C->isNegative() ? NegatibleCost::Cheaper : NegatibleCost::Expensive;
457306c3fb27SDimitry Andric 
457406c3fb27SDimitry Andric   return NegatibleCost::Neutral;
45750b57cec5SDimitry Andric }
45760b57cec5SDimitry Andric 
457706c3fb27SDimitry Andric bool AMDGPUTargetLowering::isConstantCostlierToNegate(SDValue N) const {
457806c3fb27SDimitry Andric   if (const ConstantFPSDNode *C = isConstOrConstSplatFP(N))
457906c3fb27SDimitry Andric     return getConstantNegateCost(C) == NegatibleCost::Expensive;
458006c3fb27SDimitry Andric   return false;
458106c3fb27SDimitry Andric }
458206c3fb27SDimitry Andric 
458306c3fb27SDimitry Andric bool AMDGPUTargetLowering::isConstantCheaperToNegate(SDValue N) const {
458406c3fb27SDimitry Andric   if (const ConstantFPSDNode *C = isConstOrConstSplatFP(N))
458506c3fb27SDimitry Andric     return getConstantNegateCost(C) == NegatibleCost::Cheaper;
45860b57cec5SDimitry Andric   return false;
45870b57cec5SDimitry Andric }
45880b57cec5SDimitry Andric 
45890b57cec5SDimitry Andric static unsigned inverseMinMax(unsigned Opc) {
45900b57cec5SDimitry Andric   switch (Opc) {
45910b57cec5SDimitry Andric   case ISD::FMAXNUM:
45920b57cec5SDimitry Andric     return ISD::FMINNUM;
45930b57cec5SDimitry Andric   case ISD::FMINNUM:
45940b57cec5SDimitry Andric     return ISD::FMAXNUM;
45950b57cec5SDimitry Andric   case ISD::FMAXNUM_IEEE:
45960b57cec5SDimitry Andric     return ISD::FMINNUM_IEEE;
45970b57cec5SDimitry Andric   case ISD::FMINNUM_IEEE:
45980b57cec5SDimitry Andric     return ISD::FMAXNUM_IEEE;
45995f757f3fSDimitry Andric   case ISD::FMAXIMUM:
46005f757f3fSDimitry Andric     return ISD::FMINIMUM;
46015f757f3fSDimitry Andric   case ISD::FMINIMUM:
46025f757f3fSDimitry Andric     return ISD::FMAXIMUM;
46030b57cec5SDimitry Andric   case AMDGPUISD::FMAX_LEGACY:
46040b57cec5SDimitry Andric     return AMDGPUISD::FMIN_LEGACY;
46050b57cec5SDimitry Andric   case AMDGPUISD::FMIN_LEGACY:
46060b57cec5SDimitry Andric     return  AMDGPUISD::FMAX_LEGACY;
46070b57cec5SDimitry Andric   default:
46080b57cec5SDimitry Andric     llvm_unreachable("invalid min/max opcode");
46090b57cec5SDimitry Andric   }
46100b57cec5SDimitry Andric }
46110b57cec5SDimitry Andric 
461206c3fb27SDimitry Andric /// \return true if it's profitable to try to push an fneg into its source
461306c3fb27SDimitry Andric /// instruction.
461406c3fb27SDimitry Andric bool AMDGPUTargetLowering::shouldFoldFNegIntoSrc(SDNode *N, SDValue N0) {
46150b57cec5SDimitry Andric   // If the input has multiple uses and we can either fold the negate down, or
46160b57cec5SDimitry Andric   // the other uses cannot, give up. This both prevents unprofitable
46170b57cec5SDimitry Andric   // transformations and infinite loops: we won't repeatedly try to fold around
46180b57cec5SDimitry Andric   // a negate that has no 'good' form.
46190b57cec5SDimitry Andric   if (N0.hasOneUse()) {
46200b57cec5SDimitry Andric     // This may be able to fold into the source, but at a code size cost. Don't
46210b57cec5SDimitry Andric     // fold if the fold into the user is free.
46220b57cec5SDimitry Andric     if (allUsesHaveSourceMods(N, 0))
462306c3fb27SDimitry Andric       return false;
46240b57cec5SDimitry Andric   } else {
462506c3fb27SDimitry Andric     if (fnegFoldsIntoOp(N0.getNode()) &&
46260b57cec5SDimitry Andric         (allUsesHaveSourceMods(N) || !allUsesHaveSourceMods(N0.getNode())))
462706c3fb27SDimitry Andric       return false;
46280b57cec5SDimitry Andric   }
46290b57cec5SDimitry Andric 
463006c3fb27SDimitry Andric   return true;
463106c3fb27SDimitry Andric }
463206c3fb27SDimitry Andric 
463306c3fb27SDimitry Andric SDValue AMDGPUTargetLowering::performFNegCombine(SDNode *N,
463406c3fb27SDimitry Andric                                                  DAGCombinerInfo &DCI) const {
463506c3fb27SDimitry Andric   SelectionDAG &DAG = DCI.DAG;
463606c3fb27SDimitry Andric   SDValue N0 = N->getOperand(0);
463706c3fb27SDimitry Andric   EVT VT = N->getValueType(0);
463806c3fb27SDimitry Andric 
463906c3fb27SDimitry Andric   unsigned Opc = N0.getOpcode();
464006c3fb27SDimitry Andric 
464106c3fb27SDimitry Andric   if (!shouldFoldFNegIntoSrc(N, N0))
464206c3fb27SDimitry Andric     return SDValue();
464306c3fb27SDimitry Andric 
46440b57cec5SDimitry Andric   SDLoc SL(N);
46450b57cec5SDimitry Andric   switch (Opc) {
46460b57cec5SDimitry Andric   case ISD::FADD: {
46470b57cec5SDimitry Andric     if (!mayIgnoreSignedZero(N0))
46480b57cec5SDimitry Andric       return SDValue();
46490b57cec5SDimitry Andric 
46500b57cec5SDimitry Andric     // (fneg (fadd x, y)) -> (fadd (fneg x), (fneg y))
46510b57cec5SDimitry Andric     SDValue LHS = N0.getOperand(0);
46520b57cec5SDimitry Andric     SDValue RHS = N0.getOperand(1);
46530b57cec5SDimitry Andric 
46540b57cec5SDimitry Andric     if (LHS.getOpcode() != ISD::FNEG)
46550b57cec5SDimitry Andric       LHS = DAG.getNode(ISD::FNEG, SL, VT, LHS);
46560b57cec5SDimitry Andric     else
46570b57cec5SDimitry Andric       LHS = LHS.getOperand(0);
46580b57cec5SDimitry Andric 
46590b57cec5SDimitry Andric     if (RHS.getOpcode() != ISD::FNEG)
46600b57cec5SDimitry Andric       RHS = DAG.getNode(ISD::FNEG, SL, VT, RHS);
46610b57cec5SDimitry Andric     else
46620b57cec5SDimitry Andric       RHS = RHS.getOperand(0);
46630b57cec5SDimitry Andric 
46640b57cec5SDimitry Andric     SDValue Res = DAG.getNode(ISD::FADD, SL, VT, LHS, RHS, N0->getFlags());
46650b57cec5SDimitry Andric     if (Res.getOpcode() != ISD::FADD)
46660b57cec5SDimitry Andric       return SDValue(); // Op got folded away.
46670b57cec5SDimitry Andric     if (!N0.hasOneUse())
46680b57cec5SDimitry Andric       DAG.ReplaceAllUsesWith(N0, DAG.getNode(ISD::FNEG, SL, VT, Res));
46690b57cec5SDimitry Andric     return Res;
46700b57cec5SDimitry Andric   }
46710b57cec5SDimitry Andric   case ISD::FMUL:
46720b57cec5SDimitry Andric   case AMDGPUISD::FMUL_LEGACY: {
46730b57cec5SDimitry Andric     // (fneg (fmul x, y)) -> (fmul x, (fneg y))
46740b57cec5SDimitry Andric     // (fneg (fmul_legacy x, y)) -> (fmul_legacy x, (fneg y))
46750b57cec5SDimitry Andric     SDValue LHS = N0.getOperand(0);
46760b57cec5SDimitry Andric     SDValue RHS = N0.getOperand(1);
46770b57cec5SDimitry Andric 
46780b57cec5SDimitry Andric     if (LHS.getOpcode() == ISD::FNEG)
46790b57cec5SDimitry Andric       LHS = LHS.getOperand(0);
46800b57cec5SDimitry Andric     else if (RHS.getOpcode() == ISD::FNEG)
46810b57cec5SDimitry Andric       RHS = RHS.getOperand(0);
46820b57cec5SDimitry Andric     else
46830b57cec5SDimitry Andric       RHS = DAG.getNode(ISD::FNEG, SL, VT, RHS);
46840b57cec5SDimitry Andric 
46850b57cec5SDimitry Andric     SDValue Res = DAG.getNode(Opc, SL, VT, LHS, RHS, N0->getFlags());
46860b57cec5SDimitry Andric     if (Res.getOpcode() != Opc)
46870b57cec5SDimitry Andric       return SDValue(); // Op got folded away.
46880b57cec5SDimitry Andric     if (!N0.hasOneUse())
46890b57cec5SDimitry Andric       DAG.ReplaceAllUsesWith(N0, DAG.getNode(ISD::FNEG, SL, VT, Res));
46900b57cec5SDimitry Andric     return Res;
46910b57cec5SDimitry Andric   }
46920b57cec5SDimitry Andric   case ISD::FMA:
46930b57cec5SDimitry Andric   case ISD::FMAD: {
4694e8d8bef9SDimitry Andric     // TODO: handle llvm.amdgcn.fma.legacy
46950b57cec5SDimitry Andric     if (!mayIgnoreSignedZero(N0))
46960b57cec5SDimitry Andric       return SDValue();
46970b57cec5SDimitry Andric 
46980b57cec5SDimitry Andric     // (fneg (fma x, y, z)) -> (fma x, (fneg y), (fneg z))
46990b57cec5SDimitry Andric     SDValue LHS = N0.getOperand(0);
47000b57cec5SDimitry Andric     SDValue MHS = N0.getOperand(1);
47010b57cec5SDimitry Andric     SDValue RHS = N0.getOperand(2);
47020b57cec5SDimitry Andric 
47030b57cec5SDimitry Andric     if (LHS.getOpcode() == ISD::FNEG)
47040b57cec5SDimitry Andric       LHS = LHS.getOperand(0);
47050b57cec5SDimitry Andric     else if (MHS.getOpcode() == ISD::FNEG)
47060b57cec5SDimitry Andric       MHS = MHS.getOperand(0);
47070b57cec5SDimitry Andric     else
47080b57cec5SDimitry Andric       MHS = DAG.getNode(ISD::FNEG, SL, VT, MHS);
47090b57cec5SDimitry Andric 
47100b57cec5SDimitry Andric     if (RHS.getOpcode() != ISD::FNEG)
47110b57cec5SDimitry Andric       RHS = DAG.getNode(ISD::FNEG, SL, VT, RHS);
47120b57cec5SDimitry Andric     else
47130b57cec5SDimitry Andric       RHS = RHS.getOperand(0);
47140b57cec5SDimitry Andric 
47150b57cec5SDimitry Andric     SDValue Res = DAG.getNode(Opc, SL, VT, LHS, MHS, RHS);
47160b57cec5SDimitry Andric     if (Res.getOpcode() != Opc)
47170b57cec5SDimitry Andric       return SDValue(); // Op got folded away.
47180b57cec5SDimitry Andric     if (!N0.hasOneUse())
47190b57cec5SDimitry Andric       DAG.ReplaceAllUsesWith(N0, DAG.getNode(ISD::FNEG, SL, VT, Res));
47200b57cec5SDimitry Andric     return Res;
47210b57cec5SDimitry Andric   }
47220b57cec5SDimitry Andric   case ISD::FMAXNUM:
47230b57cec5SDimitry Andric   case ISD::FMINNUM:
47240b57cec5SDimitry Andric   case ISD::FMAXNUM_IEEE:
47250b57cec5SDimitry Andric   case ISD::FMINNUM_IEEE:
47265f757f3fSDimitry Andric   case ISD::FMINIMUM:
47275f757f3fSDimitry Andric   case ISD::FMAXIMUM:
47280b57cec5SDimitry Andric   case AMDGPUISD::FMAX_LEGACY:
47290b57cec5SDimitry Andric   case AMDGPUISD::FMIN_LEGACY: {
47300b57cec5SDimitry Andric     // fneg (fmaxnum x, y) -> fminnum (fneg x), (fneg y)
47310b57cec5SDimitry Andric     // fneg (fminnum x, y) -> fmaxnum (fneg x), (fneg y)
47320b57cec5SDimitry Andric     // fneg (fmax_legacy x, y) -> fmin_legacy (fneg x), (fneg y)
47330b57cec5SDimitry Andric     // fneg (fmin_legacy x, y) -> fmax_legacy (fneg x), (fneg y)
47340b57cec5SDimitry Andric 
47350b57cec5SDimitry Andric     SDValue LHS = N0.getOperand(0);
47360b57cec5SDimitry Andric     SDValue RHS = N0.getOperand(1);
47370b57cec5SDimitry Andric 
47380b57cec5SDimitry Andric     // 0 doesn't have a negated inline immediate.
47390b57cec5SDimitry Andric     // TODO: This constant check should be generalized to other operations.
47400b57cec5SDimitry Andric     if (isConstantCostlierToNegate(RHS))
47410b57cec5SDimitry Andric       return SDValue();
47420b57cec5SDimitry Andric 
47430b57cec5SDimitry Andric     SDValue NegLHS = DAG.getNode(ISD::FNEG, SL, VT, LHS);
47440b57cec5SDimitry Andric     SDValue NegRHS = DAG.getNode(ISD::FNEG, SL, VT, RHS);
47450b57cec5SDimitry Andric     unsigned Opposite = inverseMinMax(Opc);
47460b57cec5SDimitry Andric 
47470b57cec5SDimitry Andric     SDValue Res = DAG.getNode(Opposite, SL, VT, NegLHS, NegRHS, N0->getFlags());
47480b57cec5SDimitry Andric     if (Res.getOpcode() != Opposite)
47490b57cec5SDimitry Andric       return SDValue(); // Op got folded away.
47500b57cec5SDimitry Andric     if (!N0.hasOneUse())
47510b57cec5SDimitry Andric       DAG.ReplaceAllUsesWith(N0, DAG.getNode(ISD::FNEG, SL, VT, Res));
47520b57cec5SDimitry Andric     return Res;
47530b57cec5SDimitry Andric   }
47540b57cec5SDimitry Andric   case AMDGPUISD::FMED3: {
47550b57cec5SDimitry Andric     SDValue Ops[3];
47560b57cec5SDimitry Andric     for (unsigned I = 0; I < 3; ++I)
47570b57cec5SDimitry Andric       Ops[I] = DAG.getNode(ISD::FNEG, SL, VT, N0->getOperand(I), N0->getFlags());
47580b57cec5SDimitry Andric 
47590b57cec5SDimitry Andric     SDValue Res = DAG.getNode(AMDGPUISD::FMED3, SL, VT, Ops, N0->getFlags());
47600b57cec5SDimitry Andric     if (Res.getOpcode() != AMDGPUISD::FMED3)
47610b57cec5SDimitry Andric       return SDValue(); // Op got folded away.
4762e8d8bef9SDimitry Andric 
4763e8d8bef9SDimitry Andric     if (!N0.hasOneUse()) {
4764e8d8bef9SDimitry Andric       SDValue Neg = DAG.getNode(ISD::FNEG, SL, VT, Res);
4765e8d8bef9SDimitry Andric       DAG.ReplaceAllUsesWith(N0, Neg);
4766e8d8bef9SDimitry Andric 
4767e8d8bef9SDimitry Andric       for (SDNode *U : Neg->uses())
4768e8d8bef9SDimitry Andric         DCI.AddToWorklist(U);
4769e8d8bef9SDimitry Andric     }
4770e8d8bef9SDimitry Andric 
47710b57cec5SDimitry Andric     return Res;
47720b57cec5SDimitry Andric   }
47730b57cec5SDimitry Andric   case ISD::FP_EXTEND:
47740b57cec5SDimitry Andric   case ISD::FTRUNC:
47750b57cec5SDimitry Andric   case ISD::FRINT:
47760b57cec5SDimitry Andric   case ISD::FNEARBYINT: // XXX - Should fround be handled?
47775f757f3fSDimitry Andric   case ISD::FROUNDEVEN:
47780b57cec5SDimitry Andric   case ISD::FSIN:
47790b57cec5SDimitry Andric   case ISD::FCANONICALIZE:
47800b57cec5SDimitry Andric   case AMDGPUISD::RCP:
47810b57cec5SDimitry Andric   case AMDGPUISD::RCP_LEGACY:
47820b57cec5SDimitry Andric   case AMDGPUISD::RCP_IFLAG:
47830b57cec5SDimitry Andric   case AMDGPUISD::SIN_HW: {
47840b57cec5SDimitry Andric     SDValue CvtSrc = N0.getOperand(0);
47850b57cec5SDimitry Andric     if (CvtSrc.getOpcode() == ISD::FNEG) {
47860b57cec5SDimitry Andric       // (fneg (fp_extend (fneg x))) -> (fp_extend x)
47870b57cec5SDimitry Andric       // (fneg (rcp (fneg x))) -> (rcp x)
47880b57cec5SDimitry Andric       return DAG.getNode(Opc, SL, VT, CvtSrc.getOperand(0));
47890b57cec5SDimitry Andric     }
47900b57cec5SDimitry Andric 
47910b57cec5SDimitry Andric     if (!N0.hasOneUse())
47920b57cec5SDimitry Andric       return SDValue();
47930b57cec5SDimitry Andric 
47940b57cec5SDimitry Andric     // (fneg (fp_extend x)) -> (fp_extend (fneg x))
47950b57cec5SDimitry Andric     // (fneg (rcp x)) -> (rcp (fneg x))
47960b57cec5SDimitry Andric     SDValue Neg = DAG.getNode(ISD::FNEG, SL, CvtSrc.getValueType(), CvtSrc);
47970b57cec5SDimitry Andric     return DAG.getNode(Opc, SL, VT, Neg, N0->getFlags());
47980b57cec5SDimitry Andric   }
47990b57cec5SDimitry Andric   case ISD::FP_ROUND: {
48000b57cec5SDimitry Andric     SDValue CvtSrc = N0.getOperand(0);
48010b57cec5SDimitry Andric 
48020b57cec5SDimitry Andric     if (CvtSrc.getOpcode() == ISD::FNEG) {
48030b57cec5SDimitry Andric       // (fneg (fp_round (fneg x))) -> (fp_round x)
48040b57cec5SDimitry Andric       return DAG.getNode(ISD::FP_ROUND, SL, VT,
48050b57cec5SDimitry Andric                          CvtSrc.getOperand(0), N0.getOperand(1));
48060b57cec5SDimitry Andric     }
48070b57cec5SDimitry Andric 
48080b57cec5SDimitry Andric     if (!N0.hasOneUse())
48090b57cec5SDimitry Andric       return SDValue();
48100b57cec5SDimitry Andric 
48110b57cec5SDimitry Andric     // (fneg (fp_round x)) -> (fp_round (fneg x))
48120b57cec5SDimitry Andric     SDValue Neg = DAG.getNode(ISD::FNEG, SL, CvtSrc.getValueType(), CvtSrc);
48130b57cec5SDimitry Andric     return DAG.getNode(ISD::FP_ROUND, SL, VT, Neg, N0.getOperand(1));
48140b57cec5SDimitry Andric   }
48150b57cec5SDimitry Andric   case ISD::FP16_TO_FP: {
48160b57cec5SDimitry Andric     // v_cvt_f32_f16 supports source modifiers on pre-VI targets without legal
48170b57cec5SDimitry Andric     // f16, but legalization of f16 fneg ends up pulling it out of the source.
48180b57cec5SDimitry Andric     // Put the fneg back as a legal source operation that can be matched later.
48190b57cec5SDimitry Andric     SDLoc SL(N);
48200b57cec5SDimitry Andric 
48210b57cec5SDimitry Andric     SDValue Src = N0.getOperand(0);
48220b57cec5SDimitry Andric     EVT SrcVT = Src.getValueType();
48230b57cec5SDimitry Andric 
48240b57cec5SDimitry Andric     // fneg (fp16_to_fp x) -> fp16_to_fp (xor x, 0x8000)
48250b57cec5SDimitry Andric     SDValue IntFNeg = DAG.getNode(ISD::XOR, SL, SrcVT, Src,
48260b57cec5SDimitry Andric                                   DAG.getConstant(0x8000, SL, SrcVT));
48270b57cec5SDimitry Andric     return DAG.getNode(ISD::FP16_TO_FP, SL, N->getValueType(0), IntFNeg);
48280b57cec5SDimitry Andric   }
482906c3fb27SDimitry Andric   case ISD::SELECT: {
483006c3fb27SDimitry Andric     // fneg (select c, a, b) -> select c, (fneg a), (fneg b)
483106c3fb27SDimitry Andric     // TODO: Invert conditions of foldFreeOpFromSelect
483206c3fb27SDimitry Andric     return SDValue();
483306c3fb27SDimitry Andric   }
483406c3fb27SDimitry Andric   case ISD::BITCAST: {
483506c3fb27SDimitry Andric     SDLoc SL(N);
483606c3fb27SDimitry Andric     SDValue BCSrc = N0.getOperand(0);
483706c3fb27SDimitry Andric     if (BCSrc.getOpcode() == ISD::BUILD_VECTOR) {
483806c3fb27SDimitry Andric       SDValue HighBits = BCSrc.getOperand(BCSrc.getNumOperands() - 1);
483906c3fb27SDimitry Andric       if (HighBits.getValueType().getSizeInBits() != 32 ||
484006c3fb27SDimitry Andric           !fnegFoldsIntoOp(HighBits.getNode()))
484106c3fb27SDimitry Andric         return SDValue();
484206c3fb27SDimitry Andric 
484306c3fb27SDimitry Andric       // f64 fneg only really needs to operate on the high half of of the
484406c3fb27SDimitry Andric       // register, so try to force it to an f32 operation to help make use of
484506c3fb27SDimitry Andric       // source modifiers.
484606c3fb27SDimitry Andric       //
484706c3fb27SDimitry Andric       //
484806c3fb27SDimitry Andric       // fneg (f64 (bitcast (build_vector x, y))) ->
484906c3fb27SDimitry Andric       // f64 (bitcast (build_vector (bitcast i32:x to f32),
485006c3fb27SDimitry Andric       //                            (fneg (bitcast i32:y to f32)))
485106c3fb27SDimitry Andric 
485206c3fb27SDimitry Andric       SDValue CastHi = DAG.getNode(ISD::BITCAST, SL, MVT::f32, HighBits);
485306c3fb27SDimitry Andric       SDValue NegHi = DAG.getNode(ISD::FNEG, SL, MVT::f32, CastHi);
485406c3fb27SDimitry Andric       SDValue CastBack =
485506c3fb27SDimitry Andric           DAG.getNode(ISD::BITCAST, SL, HighBits.getValueType(), NegHi);
485606c3fb27SDimitry Andric 
485706c3fb27SDimitry Andric       SmallVector<SDValue, 8> Ops(BCSrc->op_begin(), BCSrc->op_end());
485806c3fb27SDimitry Andric       Ops.back() = CastBack;
485906c3fb27SDimitry Andric       DCI.AddToWorklist(NegHi.getNode());
486006c3fb27SDimitry Andric       SDValue Build =
486106c3fb27SDimitry Andric           DAG.getNode(ISD::BUILD_VECTOR, SL, BCSrc.getValueType(), Ops);
486206c3fb27SDimitry Andric       SDValue Result = DAG.getNode(ISD::BITCAST, SL, VT, Build);
486306c3fb27SDimitry Andric 
486406c3fb27SDimitry Andric       if (!N0.hasOneUse())
486506c3fb27SDimitry Andric         DAG.ReplaceAllUsesWith(N0, DAG.getNode(ISD::FNEG, SL, VT, Result));
486606c3fb27SDimitry Andric       return Result;
486706c3fb27SDimitry Andric     }
486806c3fb27SDimitry Andric 
486906c3fb27SDimitry Andric     if (BCSrc.getOpcode() == ISD::SELECT && VT == MVT::f32 &&
487006c3fb27SDimitry Andric         BCSrc.hasOneUse()) {
487106c3fb27SDimitry Andric       // fneg (bitcast (f32 (select cond, i32:lhs, i32:rhs))) ->
487206c3fb27SDimitry Andric       //   select cond, (bitcast i32:lhs to f32), (bitcast i32:rhs to f32)
487306c3fb27SDimitry Andric 
487406c3fb27SDimitry Andric       // TODO: Cast back result for multiple uses is beneficial in some cases.
487506c3fb27SDimitry Andric 
487606c3fb27SDimitry Andric       SDValue LHS =
487706c3fb27SDimitry Andric           DAG.getNode(ISD::BITCAST, SL, MVT::f32, BCSrc.getOperand(1));
487806c3fb27SDimitry Andric       SDValue RHS =
487906c3fb27SDimitry Andric           DAG.getNode(ISD::BITCAST, SL, MVT::f32, BCSrc.getOperand(2));
488006c3fb27SDimitry Andric 
488106c3fb27SDimitry Andric       SDValue NegLHS = DAG.getNode(ISD::FNEG, SL, MVT::f32, LHS);
488206c3fb27SDimitry Andric       SDValue NegRHS = DAG.getNode(ISD::FNEG, SL, MVT::f32, RHS);
488306c3fb27SDimitry Andric 
488406c3fb27SDimitry Andric       return DAG.getNode(ISD::SELECT, SL, MVT::f32, BCSrc.getOperand(0), NegLHS,
488506c3fb27SDimitry Andric                          NegRHS);
488606c3fb27SDimitry Andric     }
488706c3fb27SDimitry Andric 
488806c3fb27SDimitry Andric     return SDValue();
488906c3fb27SDimitry Andric   }
48900b57cec5SDimitry Andric   default:
48910b57cec5SDimitry Andric     return SDValue();
48920b57cec5SDimitry Andric   }
48930b57cec5SDimitry Andric }
48940b57cec5SDimitry Andric 
48950b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::performFAbsCombine(SDNode *N,
48960b57cec5SDimitry Andric                                                  DAGCombinerInfo &DCI) const {
48970b57cec5SDimitry Andric   SelectionDAG &DAG = DCI.DAG;
48980b57cec5SDimitry Andric   SDValue N0 = N->getOperand(0);
48990b57cec5SDimitry Andric 
49000b57cec5SDimitry Andric   if (!N0.hasOneUse())
49010b57cec5SDimitry Andric     return SDValue();
49020b57cec5SDimitry Andric 
49030b57cec5SDimitry Andric   switch (N0.getOpcode()) {
49040b57cec5SDimitry Andric   case ISD::FP16_TO_FP: {
49050b57cec5SDimitry Andric     assert(!Subtarget->has16BitInsts() && "should only see if f16 is illegal");
49060b57cec5SDimitry Andric     SDLoc SL(N);
49070b57cec5SDimitry Andric     SDValue Src = N0.getOperand(0);
49080b57cec5SDimitry Andric     EVT SrcVT = Src.getValueType();
49090b57cec5SDimitry Andric 
49100b57cec5SDimitry Andric     // fabs (fp16_to_fp x) -> fp16_to_fp (and x, 0x7fff)
49110b57cec5SDimitry Andric     SDValue IntFAbs = DAG.getNode(ISD::AND, SL, SrcVT, Src,
49120b57cec5SDimitry Andric                                   DAG.getConstant(0x7fff, SL, SrcVT));
49130b57cec5SDimitry Andric     return DAG.getNode(ISD::FP16_TO_FP, SL, N->getValueType(0), IntFAbs);
49140b57cec5SDimitry Andric   }
49150b57cec5SDimitry Andric   default:
49160b57cec5SDimitry Andric     return SDValue();
49170b57cec5SDimitry Andric   }
49180b57cec5SDimitry Andric }
49190b57cec5SDimitry Andric 
49200b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::performRcpCombine(SDNode *N,
49210b57cec5SDimitry Andric                                                 DAGCombinerInfo &DCI) const {
49220b57cec5SDimitry Andric   const auto *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0));
49230b57cec5SDimitry Andric   if (!CFP)
49240b57cec5SDimitry Andric     return SDValue();
49250b57cec5SDimitry Andric 
49260b57cec5SDimitry Andric   // XXX - Should this flush denormals?
49270b57cec5SDimitry Andric   const APFloat &Val = CFP->getValueAPF();
49280b57cec5SDimitry Andric   APFloat One(Val.getSemantics(), "1.0");
49290b57cec5SDimitry Andric   return DCI.DAG.getConstantFP(One / Val, SDLoc(N), N->getValueType(0));
49300b57cec5SDimitry Andric }
49310b57cec5SDimitry Andric 
49320b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::PerformDAGCombine(SDNode *N,
49330b57cec5SDimitry Andric                                                 DAGCombinerInfo &DCI) const {
49340b57cec5SDimitry Andric   SelectionDAG &DAG = DCI.DAG;
49350b57cec5SDimitry Andric   SDLoc DL(N);
49360b57cec5SDimitry Andric 
49370b57cec5SDimitry Andric   switch(N->getOpcode()) {
49380b57cec5SDimitry Andric   default:
49390b57cec5SDimitry Andric     break;
49400b57cec5SDimitry Andric   case ISD::BITCAST: {
49410b57cec5SDimitry Andric     EVT DestVT = N->getValueType(0);
49420b57cec5SDimitry Andric 
49430b57cec5SDimitry Andric     // Push casts through vector builds. This helps avoid emitting a large
49440b57cec5SDimitry Andric     // number of copies when materializing floating point vector constants.
49450b57cec5SDimitry Andric     //
49460b57cec5SDimitry Andric     // vNt1 bitcast (vNt0 (build_vector t0:x, t0:y)) =>
49470b57cec5SDimitry Andric     //   vnt1 = build_vector (t1 (bitcast t0:x)), (t1 (bitcast t0:y))
49480b57cec5SDimitry Andric     if (DestVT.isVector()) {
49490b57cec5SDimitry Andric       SDValue Src = N->getOperand(0);
49500b57cec5SDimitry Andric       if (Src.getOpcode() == ISD::BUILD_VECTOR) {
49510b57cec5SDimitry Andric         EVT SrcVT = Src.getValueType();
49520b57cec5SDimitry Andric         unsigned NElts = DestVT.getVectorNumElements();
49530b57cec5SDimitry Andric 
49540b57cec5SDimitry Andric         if (SrcVT.getVectorNumElements() == NElts) {
49550b57cec5SDimitry Andric           EVT DestEltVT = DestVT.getVectorElementType();
49560b57cec5SDimitry Andric 
49570b57cec5SDimitry Andric           SmallVector<SDValue, 8> CastedElts;
49580b57cec5SDimitry Andric           SDLoc SL(N);
49590b57cec5SDimitry Andric           for (unsigned I = 0, E = SrcVT.getVectorNumElements(); I != E; ++I) {
49600b57cec5SDimitry Andric             SDValue Elt = Src.getOperand(I);
49610b57cec5SDimitry Andric             CastedElts.push_back(DAG.getNode(ISD::BITCAST, DL, DestEltVT, Elt));
49620b57cec5SDimitry Andric           }
49630b57cec5SDimitry Andric 
49640b57cec5SDimitry Andric           return DAG.getBuildVector(DestVT, SL, CastedElts);
49650b57cec5SDimitry Andric         }
49660b57cec5SDimitry Andric       }
49670b57cec5SDimitry Andric     }
49680b57cec5SDimitry Andric 
4969e8d8bef9SDimitry Andric     if (DestVT.getSizeInBits() != 64 || !DestVT.isVector())
49700b57cec5SDimitry Andric       break;
49710b57cec5SDimitry Andric 
49720b57cec5SDimitry Andric     // Fold bitcasts of constants.
49730b57cec5SDimitry Andric     //
49740b57cec5SDimitry Andric     // v2i32 (bitcast i64:k) -> build_vector lo_32(k), hi_32(k)
49750b57cec5SDimitry Andric     // TODO: Generalize and move to DAGCombiner
49760b57cec5SDimitry Andric     SDValue Src = N->getOperand(0);
49770b57cec5SDimitry Andric     if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Src)) {
49780b57cec5SDimitry Andric       SDLoc SL(N);
49790b57cec5SDimitry Andric       uint64_t CVal = C->getZExtValue();
49800b57cec5SDimitry Andric       SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
49810b57cec5SDimitry Andric                                DAG.getConstant(Lo_32(CVal), SL, MVT::i32),
49820b57cec5SDimitry Andric                                DAG.getConstant(Hi_32(CVal), SL, MVT::i32));
49830b57cec5SDimitry Andric       return DAG.getNode(ISD::BITCAST, SL, DestVT, BV);
49840b57cec5SDimitry Andric     }
49850b57cec5SDimitry Andric 
49860b57cec5SDimitry Andric     if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(Src)) {
49870b57cec5SDimitry Andric       const APInt &Val = C->getValueAPF().bitcastToAPInt();
49880b57cec5SDimitry Andric       SDLoc SL(N);
49890b57cec5SDimitry Andric       uint64_t CVal = Val.getZExtValue();
49900b57cec5SDimitry Andric       SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
49910b57cec5SDimitry Andric                                 DAG.getConstant(Lo_32(CVal), SL, MVT::i32),
49920b57cec5SDimitry Andric                                 DAG.getConstant(Hi_32(CVal), SL, MVT::i32));
49930b57cec5SDimitry Andric 
49940b57cec5SDimitry Andric       return DAG.getNode(ISD::BITCAST, SL, DestVT, Vec);
49950b57cec5SDimitry Andric     }
49960b57cec5SDimitry Andric 
49970b57cec5SDimitry Andric     break;
49980b57cec5SDimitry Andric   }
49990b57cec5SDimitry Andric   case ISD::SHL: {
50000b57cec5SDimitry Andric     if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
50010b57cec5SDimitry Andric       break;
50020b57cec5SDimitry Andric 
50030b57cec5SDimitry Andric     return performShlCombine(N, DCI);
50040b57cec5SDimitry Andric   }
50050b57cec5SDimitry Andric   case ISD::SRL: {
50060b57cec5SDimitry Andric     if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
50070b57cec5SDimitry Andric       break;
50080b57cec5SDimitry Andric 
50090b57cec5SDimitry Andric     return performSrlCombine(N, DCI);
50100b57cec5SDimitry Andric   }
50110b57cec5SDimitry Andric   case ISD::SRA: {
50120b57cec5SDimitry Andric     if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
50130b57cec5SDimitry Andric       break;
50140b57cec5SDimitry Andric 
50150b57cec5SDimitry Andric     return performSraCombine(N, DCI);
50160b57cec5SDimitry Andric   }
50170b57cec5SDimitry Andric   case ISD::TRUNCATE:
50180b57cec5SDimitry Andric     return performTruncateCombine(N, DCI);
50190b57cec5SDimitry Andric   case ISD::MUL:
50200b57cec5SDimitry Andric     return performMulCombine(N, DCI);
502106c3fb27SDimitry Andric   case AMDGPUISD::MUL_U24:
502206c3fb27SDimitry Andric   case AMDGPUISD::MUL_I24: {
502306c3fb27SDimitry Andric     if (SDValue Simplified = simplifyMul24(N, DCI))
502406c3fb27SDimitry Andric       return Simplified;
502506c3fb27SDimitry Andric     return performMulCombine(N, DCI);
502606c3fb27SDimitry Andric   }
502706c3fb27SDimitry Andric   case AMDGPUISD::MULHI_I24:
502806c3fb27SDimitry Andric   case AMDGPUISD::MULHI_U24:
502906c3fb27SDimitry Andric     return simplifyMul24(N, DCI);
50304824e7fdSDimitry Andric   case ISD::SMUL_LOHI:
50314824e7fdSDimitry Andric   case ISD::UMUL_LOHI:
50324824e7fdSDimitry Andric     return performMulLoHiCombine(N, DCI);
50330b57cec5SDimitry Andric   case ISD::MULHS:
50340b57cec5SDimitry Andric     return performMulhsCombine(N, DCI);
50350b57cec5SDimitry Andric   case ISD::MULHU:
50360b57cec5SDimitry Andric     return performMulhuCombine(N, DCI);
50370b57cec5SDimitry Andric   case ISD::SELECT:
50380b57cec5SDimitry Andric     return performSelectCombine(N, DCI);
50390b57cec5SDimitry Andric   case ISD::FNEG:
50400b57cec5SDimitry Andric     return performFNegCombine(N, DCI);
50410b57cec5SDimitry Andric   case ISD::FABS:
50420b57cec5SDimitry Andric     return performFAbsCombine(N, DCI);
50430b57cec5SDimitry Andric   case AMDGPUISD::BFE_I32:
50440b57cec5SDimitry Andric   case AMDGPUISD::BFE_U32: {
50450b57cec5SDimitry Andric     assert(!N->getValueType(0).isVector() &&
50460b57cec5SDimitry Andric            "Vector handling of BFE not implemented");
50470b57cec5SDimitry Andric     ConstantSDNode *Width = dyn_cast<ConstantSDNode>(N->getOperand(2));
50480b57cec5SDimitry Andric     if (!Width)
50490b57cec5SDimitry Andric       break;
50500b57cec5SDimitry Andric 
50510b57cec5SDimitry Andric     uint32_t WidthVal = Width->getZExtValue() & 0x1f;
50520b57cec5SDimitry Andric     if (WidthVal == 0)
50530b57cec5SDimitry Andric       return DAG.getConstant(0, DL, MVT::i32);
50540b57cec5SDimitry Andric 
50550b57cec5SDimitry Andric     ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(N->getOperand(1));
50560b57cec5SDimitry Andric     if (!Offset)
50570b57cec5SDimitry Andric       break;
50580b57cec5SDimitry Andric 
50590b57cec5SDimitry Andric     SDValue BitsFrom = N->getOperand(0);
50600b57cec5SDimitry Andric     uint32_t OffsetVal = Offset->getZExtValue() & 0x1f;
50610b57cec5SDimitry Andric 
50620b57cec5SDimitry Andric     bool Signed = N->getOpcode() == AMDGPUISD::BFE_I32;
50630b57cec5SDimitry Andric 
50640b57cec5SDimitry Andric     if (OffsetVal == 0) {
50650b57cec5SDimitry Andric       // This is already sign / zero extended, so try to fold away extra BFEs.
50660b57cec5SDimitry Andric       unsigned SignBits =  Signed ? (32 - WidthVal + 1) : (32 - WidthVal);
50670b57cec5SDimitry Andric 
50680b57cec5SDimitry Andric       unsigned OpSignBits = DAG.ComputeNumSignBits(BitsFrom);
50690b57cec5SDimitry Andric       if (OpSignBits >= SignBits)
50700b57cec5SDimitry Andric         return BitsFrom;
50710b57cec5SDimitry Andric 
50720b57cec5SDimitry Andric       EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), WidthVal);
50730b57cec5SDimitry Andric       if (Signed) {
50740b57cec5SDimitry Andric         // This is a sign_extend_inreg. Replace it to take advantage of existing
50750b57cec5SDimitry Andric         // DAG Combines. If not eliminated, we will match back to BFE during
50760b57cec5SDimitry Andric         // selection.
50770b57cec5SDimitry Andric 
50780b57cec5SDimitry Andric         // TODO: The sext_inreg of extended types ends, although we can could
50790b57cec5SDimitry Andric         // handle them in a single BFE.
50800b57cec5SDimitry Andric         return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, MVT::i32, BitsFrom,
50810b57cec5SDimitry Andric                            DAG.getValueType(SmallVT));
50820b57cec5SDimitry Andric       }
50830b57cec5SDimitry Andric 
50840b57cec5SDimitry Andric       return DAG.getZeroExtendInReg(BitsFrom, DL, SmallVT);
50850b57cec5SDimitry Andric     }
50860b57cec5SDimitry Andric 
50870b57cec5SDimitry Andric     if (ConstantSDNode *CVal = dyn_cast<ConstantSDNode>(BitsFrom)) {
50880b57cec5SDimitry Andric       if (Signed) {
50890b57cec5SDimitry Andric         return constantFoldBFE<int32_t>(DAG,
50900b57cec5SDimitry Andric                                         CVal->getSExtValue(),
50910b57cec5SDimitry Andric                                         OffsetVal,
50920b57cec5SDimitry Andric                                         WidthVal,
50930b57cec5SDimitry Andric                                         DL);
50940b57cec5SDimitry Andric       }
50950b57cec5SDimitry Andric 
50960b57cec5SDimitry Andric       return constantFoldBFE<uint32_t>(DAG,
50970b57cec5SDimitry Andric                                        CVal->getZExtValue(),
50980b57cec5SDimitry Andric                                        OffsetVal,
50990b57cec5SDimitry Andric                                        WidthVal,
51000b57cec5SDimitry Andric                                        DL);
51010b57cec5SDimitry Andric     }
51020b57cec5SDimitry Andric 
51030b57cec5SDimitry Andric     if ((OffsetVal + WidthVal) >= 32 &&
51040b57cec5SDimitry Andric         !(Subtarget->hasSDWA() && OffsetVal == 16 && WidthVal == 16)) {
51050b57cec5SDimitry Andric       SDValue ShiftVal = DAG.getConstant(OffsetVal, DL, MVT::i32);
51060b57cec5SDimitry Andric       return DAG.getNode(Signed ? ISD::SRA : ISD::SRL, DL, MVT::i32,
51070b57cec5SDimitry Andric                          BitsFrom, ShiftVal);
51080b57cec5SDimitry Andric     }
51090b57cec5SDimitry Andric 
51100b57cec5SDimitry Andric     if (BitsFrom.hasOneUse()) {
51110b57cec5SDimitry Andric       APInt Demanded = APInt::getBitsSet(32,
51120b57cec5SDimitry Andric                                          OffsetVal,
51130b57cec5SDimitry Andric                                          OffsetVal + WidthVal);
51140b57cec5SDimitry Andric 
51150b57cec5SDimitry Andric       KnownBits Known;
51160b57cec5SDimitry Andric       TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
51170b57cec5SDimitry Andric                                             !DCI.isBeforeLegalizeOps());
51180b57cec5SDimitry Andric       const TargetLowering &TLI = DAG.getTargetLoweringInfo();
51190b57cec5SDimitry Andric       if (TLI.ShrinkDemandedConstant(BitsFrom, Demanded, TLO) ||
51200b57cec5SDimitry Andric           TLI.SimplifyDemandedBits(BitsFrom, Demanded, Known, TLO)) {
51210b57cec5SDimitry Andric         DCI.CommitTargetLoweringOpt(TLO);
51220b57cec5SDimitry Andric       }
51230b57cec5SDimitry Andric     }
51240b57cec5SDimitry Andric 
51250b57cec5SDimitry Andric     break;
51260b57cec5SDimitry Andric   }
51270b57cec5SDimitry Andric   case ISD::LOAD:
51280b57cec5SDimitry Andric     return performLoadCombine(N, DCI);
51290b57cec5SDimitry Andric   case ISD::STORE:
51300b57cec5SDimitry Andric     return performStoreCombine(N, DCI);
51310b57cec5SDimitry Andric   case AMDGPUISD::RCP:
51320b57cec5SDimitry Andric   case AMDGPUISD::RCP_IFLAG:
51330b57cec5SDimitry Andric     return performRcpCombine(N, DCI);
51340b57cec5SDimitry Andric   case ISD::AssertZext:
51350b57cec5SDimitry Andric   case ISD::AssertSext:
51360b57cec5SDimitry Andric     return performAssertSZExtCombine(N, DCI);
51378bcb0991SDimitry Andric   case ISD::INTRINSIC_WO_CHAIN:
51388bcb0991SDimitry Andric     return performIntrinsicWOChainCombine(N, DCI);
51395f757f3fSDimitry Andric   case AMDGPUISD::FMAD_FTZ: {
51405f757f3fSDimitry Andric     SDValue N0 = N->getOperand(0);
51415f757f3fSDimitry Andric     SDValue N1 = N->getOperand(1);
51425f757f3fSDimitry Andric     SDValue N2 = N->getOperand(2);
51435f757f3fSDimitry Andric     EVT VT = N->getValueType(0);
51445f757f3fSDimitry Andric 
51455f757f3fSDimitry Andric     // FMAD_FTZ is a FMAD + flush denormals to zero.
51465f757f3fSDimitry Andric     // We flush the inputs, the intermediate step, and the output.
51475f757f3fSDimitry Andric     ConstantFPSDNode *N0CFP = dyn_cast<ConstantFPSDNode>(N0);
51485f757f3fSDimitry Andric     ConstantFPSDNode *N1CFP = dyn_cast<ConstantFPSDNode>(N1);
51495f757f3fSDimitry Andric     ConstantFPSDNode *N2CFP = dyn_cast<ConstantFPSDNode>(N2);
51505f757f3fSDimitry Andric     if (N0CFP && N1CFP && N2CFP) {
51515f757f3fSDimitry Andric       const auto FTZ = [](const APFloat &V) {
51525f757f3fSDimitry Andric         if (V.isDenormal()) {
51535f757f3fSDimitry Andric           APFloat Zero(V.getSemantics(), 0);
51545f757f3fSDimitry Andric           return V.isNegative() ? -Zero : Zero;
51555f757f3fSDimitry Andric         }
51565f757f3fSDimitry Andric         return V;
51575f757f3fSDimitry Andric       };
51585f757f3fSDimitry Andric 
51595f757f3fSDimitry Andric       APFloat V0 = FTZ(N0CFP->getValueAPF());
51605f757f3fSDimitry Andric       APFloat V1 = FTZ(N1CFP->getValueAPF());
51615f757f3fSDimitry Andric       APFloat V2 = FTZ(N2CFP->getValueAPF());
51625f757f3fSDimitry Andric       V0.multiply(V1, APFloat::rmNearestTiesToEven);
51635f757f3fSDimitry Andric       V0 = FTZ(V0);
51645f757f3fSDimitry Andric       V0.add(V2, APFloat::rmNearestTiesToEven);
51655f757f3fSDimitry Andric       return DAG.getConstantFP(FTZ(V0), DL, VT);
51665f757f3fSDimitry Andric     }
51675f757f3fSDimitry Andric     break;
51685f757f3fSDimitry Andric   }
51690b57cec5SDimitry Andric   }
51700b57cec5SDimitry Andric   return SDValue();
51710b57cec5SDimitry Andric }
51720b57cec5SDimitry Andric 
51730b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
51740b57cec5SDimitry Andric // Helper functions
51750b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
51760b57cec5SDimitry Andric 
51770b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::CreateLiveInRegister(SelectionDAG &DAG,
51780b57cec5SDimitry Andric                                                    const TargetRegisterClass *RC,
51795ffd83dbSDimitry Andric                                                    Register Reg, EVT VT,
51800b57cec5SDimitry Andric                                                    const SDLoc &SL,
51810b57cec5SDimitry Andric                                                    bool RawReg) const {
51820b57cec5SDimitry Andric   MachineFunction &MF = DAG.getMachineFunction();
51830b57cec5SDimitry Andric   MachineRegisterInfo &MRI = MF.getRegInfo();
51845ffd83dbSDimitry Andric   Register VReg;
51850b57cec5SDimitry Andric 
51860b57cec5SDimitry Andric   if (!MRI.isLiveIn(Reg)) {
51870b57cec5SDimitry Andric     VReg = MRI.createVirtualRegister(RC);
51880b57cec5SDimitry Andric     MRI.addLiveIn(Reg, VReg);
51890b57cec5SDimitry Andric   } else {
51900b57cec5SDimitry Andric     VReg = MRI.getLiveInVirtReg(Reg);
51910b57cec5SDimitry Andric   }
51920b57cec5SDimitry Andric 
51930b57cec5SDimitry Andric   if (RawReg)
51940b57cec5SDimitry Andric     return DAG.getRegister(VReg, VT);
51950b57cec5SDimitry Andric 
51960b57cec5SDimitry Andric   return DAG.getCopyFromReg(DAG.getEntryNode(), SL, VReg, VT);
51970b57cec5SDimitry Andric }
51980b57cec5SDimitry Andric 
51998bcb0991SDimitry Andric // This may be called multiple times, and nothing prevents creating multiple
52008bcb0991SDimitry Andric // objects at the same offset. See if we already defined this object.
52018bcb0991SDimitry Andric static int getOrCreateFixedStackObject(MachineFrameInfo &MFI, unsigned Size,
52028bcb0991SDimitry Andric                                        int64_t Offset) {
52038bcb0991SDimitry Andric   for (int I = MFI.getObjectIndexBegin(); I < 0; ++I) {
52048bcb0991SDimitry Andric     if (MFI.getObjectOffset(I) == Offset) {
52058bcb0991SDimitry Andric       assert(MFI.getObjectSize(I) == Size);
52068bcb0991SDimitry Andric       return I;
52078bcb0991SDimitry Andric     }
52088bcb0991SDimitry Andric   }
52098bcb0991SDimitry Andric 
52108bcb0991SDimitry Andric   return MFI.CreateFixedObject(Size, Offset, true);
52118bcb0991SDimitry Andric }
52128bcb0991SDimitry Andric 
52130b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::loadStackInputValue(SelectionDAG &DAG,
52140b57cec5SDimitry Andric                                                   EVT VT,
52150b57cec5SDimitry Andric                                                   const SDLoc &SL,
52160b57cec5SDimitry Andric                                                   int64_t Offset) const {
52170b57cec5SDimitry Andric   MachineFunction &MF = DAG.getMachineFunction();
52180b57cec5SDimitry Andric   MachineFrameInfo &MFI = MF.getFrameInfo();
52198bcb0991SDimitry Andric   int FI = getOrCreateFixedStackObject(MFI, VT.getStoreSize(), Offset);
52200b57cec5SDimitry Andric 
52210b57cec5SDimitry Andric   auto SrcPtrInfo = MachinePointerInfo::getStack(MF, Offset);
52220b57cec5SDimitry Andric   SDValue Ptr = DAG.getFrameIndex(FI, MVT::i32);
52230b57cec5SDimitry Andric 
5224e8d8bef9SDimitry Andric   return DAG.getLoad(VT, SL, DAG.getEntryNode(), Ptr, SrcPtrInfo, Align(4),
52250b57cec5SDimitry Andric                      MachineMemOperand::MODereferenceable |
52260b57cec5SDimitry Andric                          MachineMemOperand::MOInvariant);
52270b57cec5SDimitry Andric }
52280b57cec5SDimitry Andric 
52290b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::storeStackInputValue(SelectionDAG &DAG,
52300b57cec5SDimitry Andric                                                    const SDLoc &SL,
52310b57cec5SDimitry Andric                                                    SDValue Chain,
52320b57cec5SDimitry Andric                                                    SDValue ArgVal,
52330b57cec5SDimitry Andric                                                    int64_t Offset) const {
52340b57cec5SDimitry Andric   MachineFunction &MF = DAG.getMachineFunction();
52350b57cec5SDimitry Andric   MachinePointerInfo DstInfo = MachinePointerInfo::getStack(MF, Offset);
5236fe6060f1SDimitry Andric   const SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
52370b57cec5SDimitry Andric 
52380b57cec5SDimitry Andric   SDValue Ptr = DAG.getConstant(Offset, SL, MVT::i32);
5239fe6060f1SDimitry Andric   // Stores to the argument stack area are relative to the stack pointer.
5240fe6060f1SDimitry Andric   SDValue SP =
5241fe6060f1SDimitry Andric       DAG.getCopyFromReg(Chain, SL, Info->getStackPtrOffsetReg(), MVT::i32);
5242fe6060f1SDimitry Andric   Ptr = DAG.getNode(ISD::ADD, SL, MVT::i32, SP, Ptr);
5243e8d8bef9SDimitry Andric   SDValue Store = DAG.getStore(Chain, SL, ArgVal, Ptr, DstInfo, Align(4),
52440b57cec5SDimitry Andric                                MachineMemOperand::MODereferenceable);
52450b57cec5SDimitry Andric   return Store;
52460b57cec5SDimitry Andric }
52470b57cec5SDimitry Andric 
52480b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::loadInputValue(SelectionDAG &DAG,
52490b57cec5SDimitry Andric                                              const TargetRegisterClass *RC,
52500b57cec5SDimitry Andric                                              EVT VT, const SDLoc &SL,
52510b57cec5SDimitry Andric                                              const ArgDescriptor &Arg) const {
52520b57cec5SDimitry Andric   assert(Arg && "Attempting to load missing argument");
52530b57cec5SDimitry Andric 
52540b57cec5SDimitry Andric   SDValue V = Arg.isRegister() ?
52550b57cec5SDimitry Andric     CreateLiveInRegister(DAG, RC, Arg.getRegister(), VT, SL) :
52560b57cec5SDimitry Andric     loadStackInputValue(DAG, VT, SL, Arg.getStackOffset());
52570b57cec5SDimitry Andric 
52580b57cec5SDimitry Andric   if (!Arg.isMasked())
52590b57cec5SDimitry Andric     return V;
52600b57cec5SDimitry Andric 
52610b57cec5SDimitry Andric   unsigned Mask = Arg.getMask();
526206c3fb27SDimitry Andric   unsigned Shift = llvm::countr_zero<unsigned>(Mask);
52630b57cec5SDimitry Andric   V = DAG.getNode(ISD::SRL, SL, VT, V,
52640b57cec5SDimitry Andric                   DAG.getShiftAmountConstant(Shift, VT, SL));
52650b57cec5SDimitry Andric   return DAG.getNode(ISD::AND, SL, VT, V,
52660b57cec5SDimitry Andric                      DAG.getConstant(Mask >> Shift, SL, VT));
52670b57cec5SDimitry Andric }
52680b57cec5SDimitry Andric 
52690b57cec5SDimitry Andric uint32_t AMDGPUTargetLowering::getImplicitParameterOffset(
527006c3fb27SDimitry Andric     uint64_t ExplicitKernArgSize, const ImplicitParameter Param) const {
527106c3fb27SDimitry Andric   unsigned ExplicitArgOffset = Subtarget->getExplicitKernelArgOffset();
527206c3fb27SDimitry Andric   const Align Alignment = Subtarget->getAlignmentForImplicitArgPtr();
527306c3fb27SDimitry Andric   uint64_t ArgOffset =
527406c3fb27SDimitry Andric       alignTo(ExplicitKernArgSize, Alignment) + ExplicitArgOffset;
52750b57cec5SDimitry Andric   switch (Param) {
527681ad6265SDimitry Andric   case FIRST_IMPLICIT:
52770b57cec5SDimitry Andric     return ArgOffset;
527881ad6265SDimitry Andric   case PRIVATE_BASE:
527981ad6265SDimitry Andric     return ArgOffset + AMDGPU::ImplicitArg::PRIVATE_BASE_OFFSET;
528081ad6265SDimitry Andric   case SHARED_BASE:
528181ad6265SDimitry Andric     return ArgOffset + AMDGPU::ImplicitArg::SHARED_BASE_OFFSET;
528281ad6265SDimitry Andric   case QUEUE_PTR:
528381ad6265SDimitry Andric     return ArgOffset + AMDGPU::ImplicitArg::QUEUE_PTR_OFFSET;
52840b57cec5SDimitry Andric   }
52850b57cec5SDimitry Andric   llvm_unreachable("unexpected implicit parameter type");
52860b57cec5SDimitry Andric }
52870b57cec5SDimitry Andric 
528806c3fb27SDimitry Andric uint32_t AMDGPUTargetLowering::getImplicitParameterOffset(
528906c3fb27SDimitry Andric     const MachineFunction &MF, const ImplicitParameter Param) const {
529006c3fb27SDimitry Andric   const AMDGPUMachineFunction *MFI = MF.getInfo<AMDGPUMachineFunction>();
529106c3fb27SDimitry Andric   return getImplicitParameterOffset(MFI->getExplicitKernArgSize(), Param);
529206c3fb27SDimitry Andric }
529306c3fb27SDimitry Andric 
52940b57cec5SDimitry Andric #define NODE_NAME_CASE(node) case AMDGPUISD::node: return #node;
52950b57cec5SDimitry Andric 
52960b57cec5SDimitry Andric const char* AMDGPUTargetLowering::getTargetNodeName(unsigned Opcode) const {
52970b57cec5SDimitry Andric   switch ((AMDGPUISD::NodeType)Opcode) {
52980b57cec5SDimitry Andric   case AMDGPUISD::FIRST_NUMBER: break;
52990b57cec5SDimitry Andric   // AMDIL DAG nodes
53000b57cec5SDimitry Andric   NODE_NAME_CASE(UMUL);
53010b57cec5SDimitry Andric   NODE_NAME_CASE(BRANCH_COND);
53020b57cec5SDimitry Andric 
53030b57cec5SDimitry Andric   // AMDGPU DAG nodes
53040b57cec5SDimitry Andric   NODE_NAME_CASE(IF)
53050b57cec5SDimitry Andric   NODE_NAME_CASE(ELSE)
53060b57cec5SDimitry Andric   NODE_NAME_CASE(LOOP)
53070b57cec5SDimitry Andric   NODE_NAME_CASE(CALL)
53080b57cec5SDimitry Andric   NODE_NAME_CASE(TC_RETURN)
530906c3fb27SDimitry Andric   NODE_NAME_CASE(TC_RETURN_GFX)
53105f757f3fSDimitry Andric   NODE_NAME_CASE(TC_RETURN_CHAIN)
53110b57cec5SDimitry Andric   NODE_NAME_CASE(TRAP)
531206c3fb27SDimitry Andric   NODE_NAME_CASE(RET_GLUE)
53135f757f3fSDimitry Andric   NODE_NAME_CASE(WAVE_ADDRESS)
53140b57cec5SDimitry Andric   NODE_NAME_CASE(RETURN_TO_EPILOG)
53150b57cec5SDimitry Andric   NODE_NAME_CASE(ENDPGM)
531606c3fb27SDimitry Andric   NODE_NAME_CASE(ENDPGM_TRAP)
53170b57cec5SDimitry Andric   NODE_NAME_CASE(DWORDADDR)
53180b57cec5SDimitry Andric   NODE_NAME_CASE(FRACT)
53190b57cec5SDimitry Andric   NODE_NAME_CASE(SETCC)
53200b57cec5SDimitry Andric   NODE_NAME_CASE(SETREG)
53218bcb0991SDimitry Andric   NODE_NAME_CASE(DENORM_MODE)
53220b57cec5SDimitry Andric   NODE_NAME_CASE(FMA_W_CHAIN)
53230b57cec5SDimitry Andric   NODE_NAME_CASE(FMUL_W_CHAIN)
53240b57cec5SDimitry Andric   NODE_NAME_CASE(CLAMP)
53250b57cec5SDimitry Andric   NODE_NAME_CASE(COS_HW)
53260b57cec5SDimitry Andric   NODE_NAME_CASE(SIN_HW)
53270b57cec5SDimitry Andric   NODE_NAME_CASE(FMAX_LEGACY)
53280b57cec5SDimitry Andric   NODE_NAME_CASE(FMIN_LEGACY)
53290b57cec5SDimitry Andric   NODE_NAME_CASE(FMAX3)
53300b57cec5SDimitry Andric   NODE_NAME_CASE(SMAX3)
53310b57cec5SDimitry Andric   NODE_NAME_CASE(UMAX3)
53320b57cec5SDimitry Andric   NODE_NAME_CASE(FMIN3)
53330b57cec5SDimitry Andric   NODE_NAME_CASE(SMIN3)
53340b57cec5SDimitry Andric   NODE_NAME_CASE(UMIN3)
53350b57cec5SDimitry Andric   NODE_NAME_CASE(FMED3)
53360b57cec5SDimitry Andric   NODE_NAME_CASE(SMED3)
53370b57cec5SDimitry Andric   NODE_NAME_CASE(UMED3)
53385f757f3fSDimitry Andric   NODE_NAME_CASE(FMAXIMUM3)
53395f757f3fSDimitry Andric   NODE_NAME_CASE(FMINIMUM3)
53400b57cec5SDimitry Andric   NODE_NAME_CASE(FDOT2)
53410b57cec5SDimitry Andric   NODE_NAME_CASE(URECIP)
53420b57cec5SDimitry Andric   NODE_NAME_CASE(DIV_SCALE)
53430b57cec5SDimitry Andric   NODE_NAME_CASE(DIV_FMAS)
53440b57cec5SDimitry Andric   NODE_NAME_CASE(DIV_FIXUP)
53450b57cec5SDimitry Andric   NODE_NAME_CASE(FMAD_FTZ)
53460b57cec5SDimitry Andric   NODE_NAME_CASE(RCP)
53470b57cec5SDimitry Andric   NODE_NAME_CASE(RSQ)
53480b57cec5SDimitry Andric   NODE_NAME_CASE(RCP_LEGACY)
53490b57cec5SDimitry Andric   NODE_NAME_CASE(RCP_IFLAG)
535006c3fb27SDimitry Andric   NODE_NAME_CASE(LOG)
535106c3fb27SDimitry Andric   NODE_NAME_CASE(EXP)
53520b57cec5SDimitry Andric   NODE_NAME_CASE(FMUL_LEGACY)
53530b57cec5SDimitry Andric   NODE_NAME_CASE(RSQ_CLAMP)
53540b57cec5SDimitry Andric   NODE_NAME_CASE(FP_CLASS)
53550b57cec5SDimitry Andric   NODE_NAME_CASE(DOT4)
53560b57cec5SDimitry Andric   NODE_NAME_CASE(CARRY)
53570b57cec5SDimitry Andric   NODE_NAME_CASE(BORROW)
53580b57cec5SDimitry Andric   NODE_NAME_CASE(BFE_U32)
53590b57cec5SDimitry Andric   NODE_NAME_CASE(BFE_I32)
53600b57cec5SDimitry Andric   NODE_NAME_CASE(BFI)
53610b57cec5SDimitry Andric   NODE_NAME_CASE(BFM)
53620b57cec5SDimitry Andric   NODE_NAME_CASE(FFBH_U32)
53630b57cec5SDimitry Andric   NODE_NAME_CASE(FFBH_I32)
53640b57cec5SDimitry Andric   NODE_NAME_CASE(FFBL_B32)
53650b57cec5SDimitry Andric   NODE_NAME_CASE(MUL_U24)
53660b57cec5SDimitry Andric   NODE_NAME_CASE(MUL_I24)
53670b57cec5SDimitry Andric   NODE_NAME_CASE(MULHI_U24)
53680b57cec5SDimitry Andric   NODE_NAME_CASE(MULHI_I24)
53690b57cec5SDimitry Andric   NODE_NAME_CASE(MAD_U24)
53700b57cec5SDimitry Andric   NODE_NAME_CASE(MAD_I24)
53710b57cec5SDimitry Andric   NODE_NAME_CASE(MAD_I64_I32)
53720b57cec5SDimitry Andric   NODE_NAME_CASE(MAD_U64_U32)
53730b57cec5SDimitry Andric   NODE_NAME_CASE(PERM)
53740b57cec5SDimitry Andric   NODE_NAME_CASE(TEXTURE_FETCH)
53750b57cec5SDimitry Andric   NODE_NAME_CASE(R600_EXPORT)
53760b57cec5SDimitry Andric   NODE_NAME_CASE(CONST_ADDRESS)
53770b57cec5SDimitry Andric   NODE_NAME_CASE(REGISTER_LOAD)
53780b57cec5SDimitry Andric   NODE_NAME_CASE(REGISTER_STORE)
53790b57cec5SDimitry Andric   NODE_NAME_CASE(SAMPLE)
53800b57cec5SDimitry Andric   NODE_NAME_CASE(SAMPLEB)
53810b57cec5SDimitry Andric   NODE_NAME_CASE(SAMPLED)
53820b57cec5SDimitry Andric   NODE_NAME_CASE(SAMPLEL)
53830b57cec5SDimitry Andric   NODE_NAME_CASE(CVT_F32_UBYTE0)
53840b57cec5SDimitry Andric   NODE_NAME_CASE(CVT_F32_UBYTE1)
53850b57cec5SDimitry Andric   NODE_NAME_CASE(CVT_F32_UBYTE2)
53860b57cec5SDimitry Andric   NODE_NAME_CASE(CVT_F32_UBYTE3)
53870b57cec5SDimitry Andric   NODE_NAME_CASE(CVT_PKRTZ_F16_F32)
53880b57cec5SDimitry Andric   NODE_NAME_CASE(CVT_PKNORM_I16_F32)
53890b57cec5SDimitry Andric   NODE_NAME_CASE(CVT_PKNORM_U16_F32)
53900b57cec5SDimitry Andric   NODE_NAME_CASE(CVT_PK_I16_I32)
53910b57cec5SDimitry Andric   NODE_NAME_CASE(CVT_PK_U16_U32)
53920b57cec5SDimitry Andric   NODE_NAME_CASE(FP_TO_FP16)
53930b57cec5SDimitry Andric   NODE_NAME_CASE(BUILD_VERTICAL_VECTOR)
53940b57cec5SDimitry Andric   NODE_NAME_CASE(CONST_DATA_PTR)
53950b57cec5SDimitry Andric   NODE_NAME_CASE(PC_ADD_REL_OFFSET)
53960b57cec5SDimitry Andric   NODE_NAME_CASE(LDS)
539781ad6265SDimitry Andric   NODE_NAME_CASE(FPTRUNC_ROUND_UPWARD)
539881ad6265SDimitry Andric   NODE_NAME_CASE(FPTRUNC_ROUND_DOWNWARD)
53990b57cec5SDimitry Andric   NODE_NAME_CASE(DUMMY_CHAIN)
54000b57cec5SDimitry Andric   case AMDGPUISD::FIRST_MEM_OPCODE_NUMBER: break;
54010b57cec5SDimitry Andric   NODE_NAME_CASE(LOAD_D16_HI)
54020b57cec5SDimitry Andric   NODE_NAME_CASE(LOAD_D16_LO)
54030b57cec5SDimitry Andric   NODE_NAME_CASE(LOAD_D16_HI_I8)
54040b57cec5SDimitry Andric   NODE_NAME_CASE(LOAD_D16_HI_U8)
54050b57cec5SDimitry Andric   NODE_NAME_CASE(LOAD_D16_LO_I8)
54060b57cec5SDimitry Andric   NODE_NAME_CASE(LOAD_D16_LO_U8)
54070b57cec5SDimitry Andric   NODE_NAME_CASE(STORE_MSKOR)
54080b57cec5SDimitry Andric   NODE_NAME_CASE(LOAD_CONSTANT)
54090b57cec5SDimitry Andric   NODE_NAME_CASE(TBUFFER_STORE_FORMAT)
54100b57cec5SDimitry Andric   NODE_NAME_CASE(TBUFFER_STORE_FORMAT_D16)
54110b57cec5SDimitry Andric   NODE_NAME_CASE(TBUFFER_LOAD_FORMAT)
54120b57cec5SDimitry Andric   NODE_NAME_CASE(TBUFFER_LOAD_FORMAT_D16)
54130b57cec5SDimitry Andric   NODE_NAME_CASE(DS_ORDERED_COUNT)
54140b57cec5SDimitry Andric   NODE_NAME_CASE(ATOMIC_CMP_SWAP)
54150b57cec5SDimitry Andric   NODE_NAME_CASE(ATOMIC_LOAD_FMIN)
54160b57cec5SDimitry Andric   NODE_NAME_CASE(ATOMIC_LOAD_FMAX)
54170b57cec5SDimitry Andric   NODE_NAME_CASE(BUFFER_LOAD)
54180b57cec5SDimitry Andric   NODE_NAME_CASE(BUFFER_LOAD_UBYTE)
54190b57cec5SDimitry Andric   NODE_NAME_CASE(BUFFER_LOAD_USHORT)
54200b57cec5SDimitry Andric   NODE_NAME_CASE(BUFFER_LOAD_BYTE)
54210b57cec5SDimitry Andric   NODE_NAME_CASE(BUFFER_LOAD_SHORT)
54220b57cec5SDimitry Andric   NODE_NAME_CASE(BUFFER_LOAD_FORMAT)
5423bdd1243dSDimitry Andric   NODE_NAME_CASE(BUFFER_LOAD_FORMAT_TFE)
54240b57cec5SDimitry Andric   NODE_NAME_CASE(BUFFER_LOAD_FORMAT_D16)
54250b57cec5SDimitry Andric   NODE_NAME_CASE(SBUFFER_LOAD)
54260b57cec5SDimitry Andric   NODE_NAME_CASE(BUFFER_STORE)
54270b57cec5SDimitry Andric   NODE_NAME_CASE(BUFFER_STORE_BYTE)
54280b57cec5SDimitry Andric   NODE_NAME_CASE(BUFFER_STORE_SHORT)
54290b57cec5SDimitry Andric   NODE_NAME_CASE(BUFFER_STORE_FORMAT)
54300b57cec5SDimitry Andric   NODE_NAME_CASE(BUFFER_STORE_FORMAT_D16)
54310b57cec5SDimitry Andric   NODE_NAME_CASE(BUFFER_ATOMIC_SWAP)
54320b57cec5SDimitry Andric   NODE_NAME_CASE(BUFFER_ATOMIC_ADD)
54330b57cec5SDimitry Andric   NODE_NAME_CASE(BUFFER_ATOMIC_SUB)
54340b57cec5SDimitry Andric   NODE_NAME_CASE(BUFFER_ATOMIC_SMIN)
54350b57cec5SDimitry Andric   NODE_NAME_CASE(BUFFER_ATOMIC_UMIN)
54360b57cec5SDimitry Andric   NODE_NAME_CASE(BUFFER_ATOMIC_SMAX)
54370b57cec5SDimitry Andric   NODE_NAME_CASE(BUFFER_ATOMIC_UMAX)
54380b57cec5SDimitry Andric   NODE_NAME_CASE(BUFFER_ATOMIC_AND)
54390b57cec5SDimitry Andric   NODE_NAME_CASE(BUFFER_ATOMIC_OR)
54400b57cec5SDimitry Andric   NODE_NAME_CASE(BUFFER_ATOMIC_XOR)
54418bcb0991SDimitry Andric   NODE_NAME_CASE(BUFFER_ATOMIC_INC)
54428bcb0991SDimitry Andric   NODE_NAME_CASE(BUFFER_ATOMIC_DEC)
54430b57cec5SDimitry Andric   NODE_NAME_CASE(BUFFER_ATOMIC_CMPSWAP)
54445ffd83dbSDimitry Andric   NODE_NAME_CASE(BUFFER_ATOMIC_CSUB)
54450b57cec5SDimitry Andric   NODE_NAME_CASE(BUFFER_ATOMIC_FADD)
5446fe6060f1SDimitry Andric   NODE_NAME_CASE(BUFFER_ATOMIC_FMIN)
5447fe6060f1SDimitry Andric   NODE_NAME_CASE(BUFFER_ATOMIC_FMAX)
54480b57cec5SDimitry Andric 
54490b57cec5SDimitry Andric   case AMDGPUISD::LAST_AMDGPU_ISD_NUMBER: break;
54500b57cec5SDimitry Andric   }
54510b57cec5SDimitry Andric   return nullptr;
54520b57cec5SDimitry Andric }
54530b57cec5SDimitry Andric 
54540b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::getSqrtEstimate(SDValue Operand,
54550b57cec5SDimitry Andric                                               SelectionDAG &DAG, int Enabled,
54560b57cec5SDimitry Andric                                               int &RefinementSteps,
54570b57cec5SDimitry Andric                                               bool &UseOneConstNR,
54580b57cec5SDimitry Andric                                               bool Reciprocal) const {
54590b57cec5SDimitry Andric   EVT VT = Operand.getValueType();
54600b57cec5SDimitry Andric 
54610b57cec5SDimitry Andric   if (VT == MVT::f32) {
54620b57cec5SDimitry Andric     RefinementSteps = 0;
54630b57cec5SDimitry Andric     return DAG.getNode(AMDGPUISD::RSQ, SDLoc(Operand), VT, Operand);
54640b57cec5SDimitry Andric   }
54650b57cec5SDimitry Andric 
54660b57cec5SDimitry Andric   // TODO: There is also f64 rsq instruction, but the documentation is less
54670b57cec5SDimitry Andric   // clear on its precision.
54680b57cec5SDimitry Andric 
54690b57cec5SDimitry Andric   return SDValue();
54700b57cec5SDimitry Andric }
54710b57cec5SDimitry Andric 
54720b57cec5SDimitry Andric SDValue AMDGPUTargetLowering::getRecipEstimate(SDValue Operand,
54730b57cec5SDimitry Andric                                                SelectionDAG &DAG, int Enabled,
54740b57cec5SDimitry Andric                                                int &RefinementSteps) const {
54750b57cec5SDimitry Andric   EVT VT = Operand.getValueType();
54760b57cec5SDimitry Andric 
54770b57cec5SDimitry Andric   if (VT == MVT::f32) {
54780b57cec5SDimitry Andric     // Reciprocal, < 1 ulp error.
54790b57cec5SDimitry Andric     //
54800b57cec5SDimitry Andric     // This reciprocal approximation converges to < 0.5 ulp error with one
54810b57cec5SDimitry Andric     // newton rhapson performed with two fused multiple adds (FMAs).
54820b57cec5SDimitry Andric 
54830b57cec5SDimitry Andric     RefinementSteps = 0;
54840b57cec5SDimitry Andric     return DAG.getNode(AMDGPUISD::RCP, SDLoc(Operand), VT, Operand);
54850b57cec5SDimitry Andric   }
54860b57cec5SDimitry Andric 
54870b57cec5SDimitry Andric   // TODO: There is also f64 rcp instruction, but the documentation is less
54880b57cec5SDimitry Andric   // clear on its precision.
54890b57cec5SDimitry Andric 
54900b57cec5SDimitry Andric   return SDValue();
54910b57cec5SDimitry Andric }
54920b57cec5SDimitry Andric 
549381ad6265SDimitry Andric static unsigned workitemIntrinsicDim(unsigned ID) {
549481ad6265SDimitry Andric   switch (ID) {
549581ad6265SDimitry Andric   case Intrinsic::amdgcn_workitem_id_x:
549681ad6265SDimitry Andric     return 0;
549781ad6265SDimitry Andric   case Intrinsic::amdgcn_workitem_id_y:
549881ad6265SDimitry Andric     return 1;
549981ad6265SDimitry Andric   case Intrinsic::amdgcn_workitem_id_z:
550081ad6265SDimitry Andric     return 2;
550181ad6265SDimitry Andric   default:
550281ad6265SDimitry Andric     llvm_unreachable("not a workitem intrinsic");
550381ad6265SDimitry Andric   }
550481ad6265SDimitry Andric }
550581ad6265SDimitry Andric 
55060b57cec5SDimitry Andric void AMDGPUTargetLowering::computeKnownBitsForTargetNode(
55070b57cec5SDimitry Andric     const SDValue Op, KnownBits &Known,
55080b57cec5SDimitry Andric     const APInt &DemandedElts, const SelectionDAG &DAG, unsigned Depth) const {
55090b57cec5SDimitry Andric 
55100b57cec5SDimitry Andric   Known.resetAll(); // Don't know anything.
55110b57cec5SDimitry Andric 
55120b57cec5SDimitry Andric   unsigned Opc = Op.getOpcode();
55130b57cec5SDimitry Andric 
55140b57cec5SDimitry Andric   switch (Opc) {
55150b57cec5SDimitry Andric   default:
55160b57cec5SDimitry Andric     break;
55170b57cec5SDimitry Andric   case AMDGPUISD::CARRY:
55180b57cec5SDimitry Andric   case AMDGPUISD::BORROW: {
55190b57cec5SDimitry Andric     Known.Zero = APInt::getHighBitsSet(32, 31);
55200b57cec5SDimitry Andric     break;
55210b57cec5SDimitry Andric   }
55220b57cec5SDimitry Andric 
55230b57cec5SDimitry Andric   case AMDGPUISD::BFE_I32:
55240b57cec5SDimitry Andric   case AMDGPUISD::BFE_U32: {
55250b57cec5SDimitry Andric     ConstantSDNode *CWidth = dyn_cast<ConstantSDNode>(Op.getOperand(2));
55260b57cec5SDimitry Andric     if (!CWidth)
55270b57cec5SDimitry Andric       return;
55280b57cec5SDimitry Andric 
55290b57cec5SDimitry Andric     uint32_t Width = CWidth->getZExtValue() & 0x1f;
55300b57cec5SDimitry Andric 
55310b57cec5SDimitry Andric     if (Opc == AMDGPUISD::BFE_U32)
55320b57cec5SDimitry Andric       Known.Zero = APInt::getHighBitsSet(32, 32 - Width);
55330b57cec5SDimitry Andric 
55340b57cec5SDimitry Andric     break;
55350b57cec5SDimitry Andric   }
5536fe6060f1SDimitry Andric   case AMDGPUISD::FP_TO_FP16: {
55370b57cec5SDimitry Andric     unsigned BitWidth = Known.getBitWidth();
55380b57cec5SDimitry Andric 
55390b57cec5SDimitry Andric     // High bits are zero.
55400b57cec5SDimitry Andric     Known.Zero = APInt::getHighBitsSet(BitWidth, BitWidth - 16);
55410b57cec5SDimitry Andric     break;
55420b57cec5SDimitry Andric   }
55430b57cec5SDimitry Andric   case AMDGPUISD::MUL_U24:
55440b57cec5SDimitry Andric   case AMDGPUISD::MUL_I24: {
55450b57cec5SDimitry Andric     KnownBits LHSKnown = DAG.computeKnownBits(Op.getOperand(0), Depth + 1);
55460b57cec5SDimitry Andric     KnownBits RHSKnown = DAG.computeKnownBits(Op.getOperand(1), Depth + 1);
55470b57cec5SDimitry Andric     unsigned TrailZ = LHSKnown.countMinTrailingZeros() +
55480b57cec5SDimitry Andric                       RHSKnown.countMinTrailingZeros();
55490b57cec5SDimitry Andric     Known.Zero.setLowBits(std::min(TrailZ, 32u));
5550480093f4SDimitry Andric     // Skip extra check if all bits are known zeros.
5551480093f4SDimitry Andric     if (TrailZ >= 32)
5552480093f4SDimitry Andric       break;
55530b57cec5SDimitry Andric 
55540b57cec5SDimitry Andric     // Truncate to 24 bits.
55550b57cec5SDimitry Andric     LHSKnown = LHSKnown.trunc(24);
55560b57cec5SDimitry Andric     RHSKnown = RHSKnown.trunc(24);
55570b57cec5SDimitry Andric 
55580b57cec5SDimitry Andric     if (Opc == AMDGPUISD::MUL_I24) {
555904eeddc0SDimitry Andric       unsigned LHSValBits = LHSKnown.countMaxSignificantBits();
556004eeddc0SDimitry Andric       unsigned RHSValBits = RHSKnown.countMaxSignificantBits();
556104eeddc0SDimitry Andric       unsigned MaxValBits = LHSValBits + RHSValBits;
556204eeddc0SDimitry Andric       if (MaxValBits > 32)
55630b57cec5SDimitry Andric         break;
556404eeddc0SDimitry Andric       unsigned SignBits = 32 - MaxValBits + 1;
55650b57cec5SDimitry Andric       bool LHSNegative = LHSKnown.isNegative();
5566480093f4SDimitry Andric       bool LHSNonNegative = LHSKnown.isNonNegative();
5567480093f4SDimitry Andric       bool LHSPositive = LHSKnown.isStrictlyPositive();
55680b57cec5SDimitry Andric       bool RHSNegative = RHSKnown.isNegative();
5569480093f4SDimitry Andric       bool RHSNonNegative = RHSKnown.isNonNegative();
5570480093f4SDimitry Andric       bool RHSPositive = RHSKnown.isStrictlyPositive();
5571480093f4SDimitry Andric 
5572480093f4SDimitry Andric       if ((LHSNonNegative && RHSNonNegative) || (LHSNegative && RHSNegative))
557304eeddc0SDimitry Andric         Known.Zero.setHighBits(SignBits);
5574480093f4SDimitry Andric       else if ((LHSNegative && RHSPositive) || (LHSPositive && RHSNegative))
557504eeddc0SDimitry Andric         Known.One.setHighBits(SignBits);
55760b57cec5SDimitry Andric     } else {
557704eeddc0SDimitry Andric       unsigned LHSValBits = LHSKnown.countMaxActiveBits();
557804eeddc0SDimitry Andric       unsigned RHSValBits = RHSKnown.countMaxActiveBits();
557904eeddc0SDimitry Andric       unsigned MaxValBits = LHSValBits + RHSValBits;
55800b57cec5SDimitry Andric       if (MaxValBits >= 32)
55810b57cec5SDimitry Andric         break;
558204eeddc0SDimitry Andric       Known.Zero.setBitsFrom(MaxValBits);
55830b57cec5SDimitry Andric     }
55840b57cec5SDimitry Andric     break;
55850b57cec5SDimitry Andric   }
55860b57cec5SDimitry Andric   case AMDGPUISD::PERM: {
55870b57cec5SDimitry Andric     ConstantSDNode *CMask = dyn_cast<ConstantSDNode>(Op.getOperand(2));
55880b57cec5SDimitry Andric     if (!CMask)
55890b57cec5SDimitry Andric       return;
55900b57cec5SDimitry Andric 
55910b57cec5SDimitry Andric     KnownBits LHSKnown = DAG.computeKnownBits(Op.getOperand(0), Depth + 1);
55920b57cec5SDimitry Andric     KnownBits RHSKnown = DAG.computeKnownBits(Op.getOperand(1), Depth + 1);
55930b57cec5SDimitry Andric     unsigned Sel = CMask->getZExtValue();
55940b57cec5SDimitry Andric 
55950b57cec5SDimitry Andric     for (unsigned I = 0; I < 32; I += 8) {
55960b57cec5SDimitry Andric       unsigned SelBits = Sel & 0xff;
55970b57cec5SDimitry Andric       if (SelBits < 4) {
55980b57cec5SDimitry Andric         SelBits *= 8;
55990b57cec5SDimitry Andric         Known.One |= ((RHSKnown.One.getZExtValue() >> SelBits) & 0xff) << I;
56000b57cec5SDimitry Andric         Known.Zero |= ((RHSKnown.Zero.getZExtValue() >> SelBits) & 0xff) << I;
56010b57cec5SDimitry Andric       } else if (SelBits < 7) {
56020b57cec5SDimitry Andric         SelBits = (SelBits & 3) * 8;
56030b57cec5SDimitry Andric         Known.One |= ((LHSKnown.One.getZExtValue() >> SelBits) & 0xff) << I;
56040b57cec5SDimitry Andric         Known.Zero |= ((LHSKnown.Zero.getZExtValue() >> SelBits) & 0xff) << I;
56050b57cec5SDimitry Andric       } else if (SelBits == 0x0c) {
56068bcb0991SDimitry Andric         Known.Zero |= 0xFFull << I;
56070b57cec5SDimitry Andric       } else if (SelBits > 0x0c) {
56088bcb0991SDimitry Andric         Known.One |= 0xFFull << I;
56090b57cec5SDimitry Andric       }
56100b57cec5SDimitry Andric       Sel >>= 8;
56110b57cec5SDimitry Andric     }
56120b57cec5SDimitry Andric     break;
56130b57cec5SDimitry Andric   }
56140b57cec5SDimitry Andric   case AMDGPUISD::BUFFER_LOAD_UBYTE:  {
56150b57cec5SDimitry Andric     Known.Zero.setHighBits(24);
56160b57cec5SDimitry Andric     break;
56170b57cec5SDimitry Andric   }
56180b57cec5SDimitry Andric   case AMDGPUISD::BUFFER_LOAD_USHORT: {
56190b57cec5SDimitry Andric     Known.Zero.setHighBits(16);
56200b57cec5SDimitry Andric     break;
56210b57cec5SDimitry Andric   }
56220b57cec5SDimitry Andric   case AMDGPUISD::LDS: {
56230b57cec5SDimitry Andric     auto GA = cast<GlobalAddressSDNode>(Op.getOperand(0).getNode());
56245ffd83dbSDimitry Andric     Align Alignment = GA->getGlobal()->getPointerAlignment(DAG.getDataLayout());
56250b57cec5SDimitry Andric 
56260b57cec5SDimitry Andric     Known.Zero.setHighBits(16);
56275ffd83dbSDimitry Andric     Known.Zero.setLowBits(Log2(Alignment));
56280b57cec5SDimitry Andric     break;
56290b57cec5SDimitry Andric   }
563006c3fb27SDimitry Andric   case AMDGPUISD::SMIN3:
563106c3fb27SDimitry Andric   case AMDGPUISD::SMAX3:
563206c3fb27SDimitry Andric   case AMDGPUISD::SMED3:
563306c3fb27SDimitry Andric   case AMDGPUISD::UMIN3:
563406c3fb27SDimitry Andric   case AMDGPUISD::UMAX3:
563506c3fb27SDimitry Andric   case AMDGPUISD::UMED3: {
563606c3fb27SDimitry Andric     KnownBits Known2 = DAG.computeKnownBits(Op.getOperand(2), Depth + 1);
563706c3fb27SDimitry Andric     if (Known2.isUnknown())
563806c3fb27SDimitry Andric       break;
563906c3fb27SDimitry Andric 
564006c3fb27SDimitry Andric     KnownBits Known1 = DAG.computeKnownBits(Op.getOperand(1), Depth + 1);
564106c3fb27SDimitry Andric     if (Known1.isUnknown())
564206c3fb27SDimitry Andric       break;
564306c3fb27SDimitry Andric 
564406c3fb27SDimitry Andric     KnownBits Known0 = DAG.computeKnownBits(Op.getOperand(0), Depth + 1);
564506c3fb27SDimitry Andric     if (Known0.isUnknown())
564606c3fb27SDimitry Andric       break;
564706c3fb27SDimitry Andric 
564806c3fb27SDimitry Andric     // TODO: Handle LeadZero/LeadOne from UMIN/UMAX handling.
564906c3fb27SDimitry Andric     Known.Zero = Known0.Zero & Known1.Zero & Known2.Zero;
565006c3fb27SDimitry Andric     Known.One = Known0.One & Known1.One & Known2.One;
565106c3fb27SDimitry Andric     break;
565206c3fb27SDimitry Andric   }
56530b57cec5SDimitry Andric   case ISD::INTRINSIC_WO_CHAIN: {
5654*647cbc5dSDimitry Andric     unsigned IID = Op.getConstantOperandVal(0);
56550b57cec5SDimitry Andric     switch (IID) {
565681ad6265SDimitry Andric     case Intrinsic::amdgcn_workitem_id_x:
565781ad6265SDimitry Andric     case Intrinsic::amdgcn_workitem_id_y:
565881ad6265SDimitry Andric     case Intrinsic::amdgcn_workitem_id_z: {
565981ad6265SDimitry Andric       unsigned MaxValue = Subtarget->getMaxWorkitemID(
566081ad6265SDimitry Andric           DAG.getMachineFunction().getFunction(), workitemIntrinsicDim(IID));
566106c3fb27SDimitry Andric       Known.Zero.setHighBits(llvm::countl_zero(MaxValue));
566281ad6265SDimitry Andric       break;
566381ad6265SDimitry Andric     }
56640b57cec5SDimitry Andric     default:
56650b57cec5SDimitry Andric       break;
56660b57cec5SDimitry Andric     }
56670b57cec5SDimitry Andric   }
56680b57cec5SDimitry Andric   }
56690b57cec5SDimitry Andric }
56700b57cec5SDimitry Andric 
56710b57cec5SDimitry Andric unsigned AMDGPUTargetLowering::ComputeNumSignBitsForTargetNode(
56720b57cec5SDimitry Andric     SDValue Op, const APInt &DemandedElts, const SelectionDAG &DAG,
56730b57cec5SDimitry Andric     unsigned Depth) const {
56740b57cec5SDimitry Andric   switch (Op.getOpcode()) {
56750b57cec5SDimitry Andric   case AMDGPUISD::BFE_I32: {
56760b57cec5SDimitry Andric     ConstantSDNode *Width = dyn_cast<ConstantSDNode>(Op.getOperand(2));
56770b57cec5SDimitry Andric     if (!Width)
56780b57cec5SDimitry Andric       return 1;
56790b57cec5SDimitry Andric 
56800b57cec5SDimitry Andric     unsigned SignBits = 32 - Width->getZExtValue() + 1;
56810b57cec5SDimitry Andric     if (!isNullConstant(Op.getOperand(1)))
56820b57cec5SDimitry Andric       return SignBits;
56830b57cec5SDimitry Andric 
56840b57cec5SDimitry Andric     // TODO: Could probably figure something out with non-0 offsets.
56850b57cec5SDimitry Andric     unsigned Op0SignBits = DAG.ComputeNumSignBits(Op.getOperand(0), Depth + 1);
56860b57cec5SDimitry Andric     return std::max(SignBits, Op0SignBits);
56870b57cec5SDimitry Andric   }
56880b57cec5SDimitry Andric 
56890b57cec5SDimitry Andric   case AMDGPUISD::BFE_U32: {
56900b57cec5SDimitry Andric     ConstantSDNode *Width = dyn_cast<ConstantSDNode>(Op.getOperand(2));
56910b57cec5SDimitry Andric     return Width ? 32 - (Width->getZExtValue() & 0x1f) : 1;
56920b57cec5SDimitry Andric   }
56930b57cec5SDimitry Andric 
56940b57cec5SDimitry Andric   case AMDGPUISD::CARRY:
56950b57cec5SDimitry Andric   case AMDGPUISD::BORROW:
56960b57cec5SDimitry Andric     return 31;
56970b57cec5SDimitry Andric   case AMDGPUISD::BUFFER_LOAD_BYTE:
56980b57cec5SDimitry Andric     return 25;
56990b57cec5SDimitry Andric   case AMDGPUISD::BUFFER_LOAD_SHORT:
57000b57cec5SDimitry Andric     return 17;
57010b57cec5SDimitry Andric   case AMDGPUISD::BUFFER_LOAD_UBYTE:
57020b57cec5SDimitry Andric     return 24;
57030b57cec5SDimitry Andric   case AMDGPUISD::BUFFER_LOAD_USHORT:
57040b57cec5SDimitry Andric     return 16;
57050b57cec5SDimitry Andric   case AMDGPUISD::FP_TO_FP16:
57060b57cec5SDimitry Andric     return 16;
570706c3fb27SDimitry Andric   case AMDGPUISD::SMIN3:
570806c3fb27SDimitry Andric   case AMDGPUISD::SMAX3:
570906c3fb27SDimitry Andric   case AMDGPUISD::SMED3:
571006c3fb27SDimitry Andric   case AMDGPUISD::UMIN3:
571106c3fb27SDimitry Andric   case AMDGPUISD::UMAX3:
571206c3fb27SDimitry Andric   case AMDGPUISD::UMED3: {
571306c3fb27SDimitry Andric     unsigned Tmp2 = DAG.ComputeNumSignBits(Op.getOperand(2), Depth + 1);
571406c3fb27SDimitry Andric     if (Tmp2 == 1)
571506c3fb27SDimitry Andric       return 1; // Early out.
571606c3fb27SDimitry Andric 
571706c3fb27SDimitry Andric     unsigned Tmp1 = DAG.ComputeNumSignBits(Op.getOperand(1), Depth + 1);
571806c3fb27SDimitry Andric     if (Tmp1 == 1)
571906c3fb27SDimitry Andric       return 1; // Early out.
572006c3fb27SDimitry Andric 
572106c3fb27SDimitry Andric     unsigned Tmp0 = DAG.ComputeNumSignBits(Op.getOperand(0), Depth + 1);
572206c3fb27SDimitry Andric     if (Tmp0 == 1)
572306c3fb27SDimitry Andric       return 1; // Early out.
572406c3fb27SDimitry Andric 
572506c3fb27SDimitry Andric     return std::min(Tmp0, std::min(Tmp1, Tmp2));
572606c3fb27SDimitry Andric   }
57270b57cec5SDimitry Andric   default:
57280b57cec5SDimitry Andric     return 1;
57290b57cec5SDimitry Andric   }
57300b57cec5SDimitry Andric }
57310b57cec5SDimitry Andric 
57325ffd83dbSDimitry Andric unsigned AMDGPUTargetLowering::computeNumSignBitsForTargetInstr(
57335ffd83dbSDimitry Andric   GISelKnownBits &Analysis, Register R,
57345ffd83dbSDimitry Andric   const APInt &DemandedElts, const MachineRegisterInfo &MRI,
57355ffd83dbSDimitry Andric   unsigned Depth) const {
57365ffd83dbSDimitry Andric   const MachineInstr *MI = MRI.getVRegDef(R);
57375ffd83dbSDimitry Andric   if (!MI)
57385ffd83dbSDimitry Andric     return 1;
57395ffd83dbSDimitry Andric 
57405ffd83dbSDimitry Andric   // TODO: Check range metadata on MMO.
57415ffd83dbSDimitry Andric   switch (MI->getOpcode()) {
57425ffd83dbSDimitry Andric   case AMDGPU::G_AMDGPU_BUFFER_LOAD_SBYTE:
57435ffd83dbSDimitry Andric     return 25;
57445ffd83dbSDimitry Andric   case AMDGPU::G_AMDGPU_BUFFER_LOAD_SSHORT:
57455ffd83dbSDimitry Andric     return 17;
57465ffd83dbSDimitry Andric   case AMDGPU::G_AMDGPU_BUFFER_LOAD_UBYTE:
57475ffd83dbSDimitry Andric     return 24;
57485ffd83dbSDimitry Andric   case AMDGPU::G_AMDGPU_BUFFER_LOAD_USHORT:
57495ffd83dbSDimitry Andric     return 16;
575006c3fb27SDimitry Andric   case AMDGPU::G_AMDGPU_SMED3:
575106c3fb27SDimitry Andric   case AMDGPU::G_AMDGPU_UMED3: {
575206c3fb27SDimitry Andric     auto [Dst, Src0, Src1, Src2] = MI->getFirst4Regs();
575306c3fb27SDimitry Andric     unsigned Tmp2 = Analysis.computeNumSignBits(Src2, DemandedElts, Depth + 1);
575406c3fb27SDimitry Andric     if (Tmp2 == 1)
575506c3fb27SDimitry Andric       return 1;
575606c3fb27SDimitry Andric     unsigned Tmp1 = Analysis.computeNumSignBits(Src1, DemandedElts, Depth + 1);
575706c3fb27SDimitry Andric     if (Tmp1 == 1)
575806c3fb27SDimitry Andric       return 1;
575906c3fb27SDimitry Andric     unsigned Tmp0 = Analysis.computeNumSignBits(Src0, DemandedElts, Depth + 1);
576006c3fb27SDimitry Andric     if (Tmp0 == 1)
576106c3fb27SDimitry Andric       return 1;
576206c3fb27SDimitry Andric     return std::min(Tmp0, std::min(Tmp1, Tmp2));
576306c3fb27SDimitry Andric   }
57645ffd83dbSDimitry Andric   default:
57655ffd83dbSDimitry Andric     return 1;
57665ffd83dbSDimitry Andric   }
57675ffd83dbSDimitry Andric }
57685ffd83dbSDimitry Andric 
57690b57cec5SDimitry Andric bool AMDGPUTargetLowering::isKnownNeverNaNForTargetNode(SDValue Op,
57700b57cec5SDimitry Andric                                                         const SelectionDAG &DAG,
57710b57cec5SDimitry Andric                                                         bool SNaN,
57720b57cec5SDimitry Andric                                                         unsigned Depth) const {
57730b57cec5SDimitry Andric   unsigned Opcode = Op.getOpcode();
57740b57cec5SDimitry Andric   switch (Opcode) {
57750b57cec5SDimitry Andric   case AMDGPUISD::FMIN_LEGACY:
57760b57cec5SDimitry Andric   case AMDGPUISD::FMAX_LEGACY: {
57770b57cec5SDimitry Andric     if (SNaN)
57780b57cec5SDimitry Andric       return true;
57790b57cec5SDimitry Andric 
57800b57cec5SDimitry Andric     // TODO: Can check no nans on one of the operands for each one, but which
57810b57cec5SDimitry Andric     // one?
57820b57cec5SDimitry Andric     return false;
57830b57cec5SDimitry Andric   }
57840b57cec5SDimitry Andric   case AMDGPUISD::FMUL_LEGACY:
57850b57cec5SDimitry Andric   case AMDGPUISD::CVT_PKRTZ_F16_F32: {
57860b57cec5SDimitry Andric     if (SNaN)
57870b57cec5SDimitry Andric       return true;
57880b57cec5SDimitry Andric     return DAG.isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1) &&
57890b57cec5SDimitry Andric            DAG.isKnownNeverNaN(Op.getOperand(1), SNaN, Depth + 1);
57900b57cec5SDimitry Andric   }
57910b57cec5SDimitry Andric   case AMDGPUISD::FMED3:
57920b57cec5SDimitry Andric   case AMDGPUISD::FMIN3:
57930b57cec5SDimitry Andric   case AMDGPUISD::FMAX3:
57945f757f3fSDimitry Andric   case AMDGPUISD::FMINIMUM3:
57955f757f3fSDimitry Andric   case AMDGPUISD::FMAXIMUM3:
57960b57cec5SDimitry Andric   case AMDGPUISD::FMAD_FTZ: {
57970b57cec5SDimitry Andric     if (SNaN)
57980b57cec5SDimitry Andric       return true;
57990b57cec5SDimitry Andric     return DAG.isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1) &&
58000b57cec5SDimitry Andric            DAG.isKnownNeverNaN(Op.getOperand(1), SNaN, Depth + 1) &&
58010b57cec5SDimitry Andric            DAG.isKnownNeverNaN(Op.getOperand(2), SNaN, Depth + 1);
58020b57cec5SDimitry Andric   }
58030b57cec5SDimitry Andric   case AMDGPUISD::CVT_F32_UBYTE0:
58040b57cec5SDimitry Andric   case AMDGPUISD::CVT_F32_UBYTE1:
58050b57cec5SDimitry Andric   case AMDGPUISD::CVT_F32_UBYTE2:
58060b57cec5SDimitry Andric   case AMDGPUISD::CVT_F32_UBYTE3:
58070b57cec5SDimitry Andric     return true;
58080b57cec5SDimitry Andric 
58090b57cec5SDimitry Andric   case AMDGPUISD::RCP:
58100b57cec5SDimitry Andric   case AMDGPUISD::RSQ:
58110b57cec5SDimitry Andric   case AMDGPUISD::RCP_LEGACY:
58120b57cec5SDimitry Andric   case AMDGPUISD::RSQ_CLAMP: {
58130b57cec5SDimitry Andric     if (SNaN)
58140b57cec5SDimitry Andric       return true;
58150b57cec5SDimitry Andric 
58160b57cec5SDimitry Andric     // TODO: Need is known positive check.
58170b57cec5SDimitry Andric     return false;
58180b57cec5SDimitry Andric   }
581906c3fb27SDimitry Andric   case ISD::FLDEXP:
58200b57cec5SDimitry Andric   case AMDGPUISD::FRACT: {
58210b57cec5SDimitry Andric     if (SNaN)
58220b57cec5SDimitry Andric       return true;
58230b57cec5SDimitry Andric     return DAG.isKnownNeverNaN(Op.getOperand(0), SNaN, Depth + 1);
58240b57cec5SDimitry Andric   }
58250b57cec5SDimitry Andric   case AMDGPUISD::DIV_SCALE:
58260b57cec5SDimitry Andric   case AMDGPUISD::DIV_FMAS:
58270b57cec5SDimitry Andric   case AMDGPUISD::DIV_FIXUP:
58280b57cec5SDimitry Andric     // TODO: Refine on operands.
58290b57cec5SDimitry Andric     return SNaN;
58300b57cec5SDimitry Andric   case AMDGPUISD::SIN_HW:
58310b57cec5SDimitry Andric   case AMDGPUISD::COS_HW: {
58320b57cec5SDimitry Andric     // TODO: Need check for infinity
58330b57cec5SDimitry Andric     return SNaN;
58340b57cec5SDimitry Andric   }
58350b57cec5SDimitry Andric   case ISD::INTRINSIC_WO_CHAIN: {
5836*647cbc5dSDimitry Andric     unsigned IntrinsicID = Op.getConstantOperandVal(0);
58370b57cec5SDimitry Andric     // TODO: Handle more intrinsics
58380b57cec5SDimitry Andric     switch (IntrinsicID) {
58390b57cec5SDimitry Andric     case Intrinsic::amdgcn_cubeid:
58400b57cec5SDimitry Andric       return true;
58410b57cec5SDimitry Andric 
58420b57cec5SDimitry Andric     case Intrinsic::amdgcn_frexp_mant: {
58430b57cec5SDimitry Andric       if (SNaN)
58440b57cec5SDimitry Andric         return true;
58450b57cec5SDimitry Andric       return DAG.isKnownNeverNaN(Op.getOperand(1), SNaN, Depth + 1);
58460b57cec5SDimitry Andric     }
58470b57cec5SDimitry Andric     case Intrinsic::amdgcn_cvt_pkrtz: {
58480b57cec5SDimitry Andric       if (SNaN)
58490b57cec5SDimitry Andric         return true;
58500b57cec5SDimitry Andric       return DAG.isKnownNeverNaN(Op.getOperand(1), SNaN, Depth + 1) &&
58510b57cec5SDimitry Andric              DAG.isKnownNeverNaN(Op.getOperand(2), SNaN, Depth + 1);
58520b57cec5SDimitry Andric     }
58535ffd83dbSDimitry Andric     case Intrinsic::amdgcn_rcp:
58545ffd83dbSDimitry Andric     case Intrinsic::amdgcn_rsq:
58555ffd83dbSDimitry Andric     case Intrinsic::amdgcn_rcp_legacy:
58565ffd83dbSDimitry Andric     case Intrinsic::amdgcn_rsq_legacy:
58575ffd83dbSDimitry Andric     case Intrinsic::amdgcn_rsq_clamp: {
58585ffd83dbSDimitry Andric       if (SNaN)
58595ffd83dbSDimitry Andric         return true;
58605ffd83dbSDimitry Andric 
58615ffd83dbSDimitry Andric       // TODO: Need is known positive check.
58625ffd83dbSDimitry Andric       return false;
58635ffd83dbSDimitry Andric     }
58645ffd83dbSDimitry Andric     case Intrinsic::amdgcn_trig_preop:
58650b57cec5SDimitry Andric     case Intrinsic::amdgcn_fdot2:
58660b57cec5SDimitry Andric       // TODO: Refine on operand
58670b57cec5SDimitry Andric       return SNaN;
5868e8d8bef9SDimitry Andric     case Intrinsic::amdgcn_fma_legacy:
5869e8d8bef9SDimitry Andric       if (SNaN)
5870e8d8bef9SDimitry Andric         return true;
5871e8d8bef9SDimitry Andric       return DAG.isKnownNeverNaN(Op.getOperand(1), SNaN, Depth + 1) &&
5872e8d8bef9SDimitry Andric              DAG.isKnownNeverNaN(Op.getOperand(2), SNaN, Depth + 1) &&
5873e8d8bef9SDimitry Andric              DAG.isKnownNeverNaN(Op.getOperand(3), SNaN, Depth + 1);
58740b57cec5SDimitry Andric     default:
58750b57cec5SDimitry Andric       return false;
58760b57cec5SDimitry Andric     }
58770b57cec5SDimitry Andric   }
58780b57cec5SDimitry Andric   default:
58790b57cec5SDimitry Andric     return false;
58800b57cec5SDimitry Andric   }
58810b57cec5SDimitry Andric }
58820b57cec5SDimitry Andric 
588306c3fb27SDimitry Andric bool AMDGPUTargetLowering::isReassocProfitable(MachineRegisterInfo &MRI,
588406c3fb27SDimitry Andric                                                Register N0, Register N1) const {
588506c3fb27SDimitry Andric   return MRI.hasOneNonDBGUse(N0); // FIXME: handle regbanks
588606c3fb27SDimitry Andric }
588706c3fb27SDimitry Andric 
58880b57cec5SDimitry Andric TargetLowering::AtomicExpansionKind
58890b57cec5SDimitry Andric AMDGPUTargetLowering::shouldExpandAtomicRMWInIR(AtomicRMWInst *RMW) const {
58900b57cec5SDimitry Andric   switch (RMW->getOperation()) {
58910b57cec5SDimitry Andric   case AtomicRMWInst::Nand:
58920b57cec5SDimitry Andric   case AtomicRMWInst::FAdd:
58930b57cec5SDimitry Andric   case AtomicRMWInst::FSub:
5894753f127fSDimitry Andric   case AtomicRMWInst::FMax:
5895753f127fSDimitry Andric   case AtomicRMWInst::FMin:
58960b57cec5SDimitry Andric     return AtomicExpansionKind::CmpXChg;
5897bdd1243dSDimitry Andric   default: {
5898bdd1243dSDimitry Andric     if (auto *IntTy = dyn_cast<IntegerType>(RMW->getType())) {
5899bdd1243dSDimitry Andric       unsigned Size = IntTy->getBitWidth();
5900bdd1243dSDimitry Andric       if (Size == 32 || Size == 64)
59010b57cec5SDimitry Andric         return AtomicExpansionKind::None;
59020b57cec5SDimitry Andric     }
5903bdd1243dSDimitry Andric 
5904bdd1243dSDimitry Andric     return AtomicExpansionKind::CmpXChg;
5905bdd1243dSDimitry Andric   }
5906bdd1243dSDimitry Andric   }
59070b57cec5SDimitry Andric }
5908fe6060f1SDimitry Andric 
590906c3fb27SDimitry Andric /// Whether it is profitable to sink the operands of an
591006c3fb27SDimitry Andric /// Instruction I to the basic block of I.
591106c3fb27SDimitry Andric /// This helps using several modifiers (like abs and neg) more often.
591206c3fb27SDimitry Andric bool AMDGPUTargetLowering::shouldSinkOperands(
591306c3fb27SDimitry Andric     Instruction *I, SmallVectorImpl<Use *> &Ops) const {
591406c3fb27SDimitry Andric   using namespace PatternMatch;
591506c3fb27SDimitry Andric 
591606c3fb27SDimitry Andric   for (auto &Op : I->operands()) {
591706c3fb27SDimitry Andric     // Ensure we are not already sinking this operand.
591806c3fb27SDimitry Andric     if (any_of(Ops, [&](Use *U) { return U->get() == Op.get(); }))
591906c3fb27SDimitry Andric       continue;
592006c3fb27SDimitry Andric 
592106c3fb27SDimitry Andric     if (match(&Op, m_FAbs(m_Value())) || match(&Op, m_FNeg(m_Value())))
592206c3fb27SDimitry Andric       Ops.push_back(&Op);
592306c3fb27SDimitry Andric   }
592406c3fb27SDimitry Andric 
592506c3fb27SDimitry Andric   return !Ops.empty();
592606c3fb27SDimitry Andric }
5927