xref: /freebsd/contrib/llvm-project/llvm/lib/Target/AMDGPU/AMDGPUCombine.td (revision 297eecfb02bb25902531dbb5c3b9a88caf8adf29)
15ffd83dbSDimitry Andric//=- AMDGPUCombine.td - Define AMDGPU Combine Rules ----------*- tablegen -*-=//
25ffd83dbSDimitry Andric//
35ffd83dbSDimitry Andric// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
45ffd83dbSDimitry Andric// See https://llvm.org/LICENSE.txt for license information.
55ffd83dbSDimitry Andric// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
65ffd83dbSDimitry Andric//
75ffd83dbSDimitry Andric//===----------------------------------------------------------------------===//
85ffd83dbSDimitry Andric
95ffd83dbSDimitry Andricinclude "llvm/Target/GlobalISel/Combine.td"
105ffd83dbSDimitry Andric
115ffd83dbSDimitry Andric// TODO: This really belongs after legalization after scalarization.
125ffd83dbSDimitry Andric
1306c3fb27SDimitry Andricdef fmin_fmax_legacy_matchdata : GIDefMatchData<"FMinFMaxLegacyInfo">;
145ffd83dbSDimitry Andric
15bdd1243dSDimitry Andriclet Predicates = [HasFminFmaxLegacy] in
165ffd83dbSDimitry Andricdef fcmp_select_to_fmin_fmax_legacy : GICombineRule<
175ffd83dbSDimitry Andric  (defs root:$select, fmin_fmax_legacy_matchdata:$matchinfo),
185ffd83dbSDimitry Andric  (match (wip_match_opcode G_SELECT):$select,
1906c3fb27SDimitry Andric         [{ return matchFMinFMaxLegacy(*${select}, ${matchinfo}); }]),
2006c3fb27SDimitry Andric  (apply [{ applySelectFCmpToFMinToFMaxLegacy(*${select}, ${matchinfo}); }])>;
215ffd83dbSDimitry Andric
225ffd83dbSDimitry Andric
235ffd83dbSDimitry Andricdef uchar_to_float : GICombineRule<
245ffd83dbSDimitry Andric  (defs root:$itofp),
255ffd83dbSDimitry Andric  (match (wip_match_opcode G_UITOFP, G_SITOFP):$itofp,
2606c3fb27SDimitry Andric         [{ return matchUCharToFloat(*${itofp}); }]),
2706c3fb27SDimitry Andric  (apply [{ applyUCharToFloat(*${itofp}); }])>;
285ffd83dbSDimitry Andric
294824e7fdSDimitry Andric
304824e7fdSDimitry Andricdef rcp_sqrt_to_rsq : GICombineRule<
314824e7fdSDimitry Andric  (defs root:$rcp, build_fn_matchinfo:$matchinfo),
324824e7fdSDimitry Andric  (match (wip_match_opcode G_INTRINSIC, G_FSQRT):$rcp,
3306c3fb27SDimitry Andric         [{ return matchRcpSqrtToRsq(*${rcp}, ${matchinfo}); }]),
344824e7fdSDimitry Andric  (apply [{ Helper.applyBuildFn(*${rcp}, ${matchinfo}); }])>;
354824e7fdSDimitry Andric
364824e7fdSDimitry Andric
3706c3fb27SDimitry Andricdef cvt_f32_ubyteN_matchdata : GIDefMatchData<"CvtF32UByteMatchInfo">;
385ffd83dbSDimitry Andric
395ffd83dbSDimitry Andricdef cvt_f32_ubyteN : GICombineRule<
405ffd83dbSDimitry Andric  (defs root:$cvt_f32_ubyteN, cvt_f32_ubyteN_matchdata:$matchinfo),
415ffd83dbSDimitry Andric  (match (wip_match_opcode G_AMDGPU_CVT_F32_UBYTE0,
425ffd83dbSDimitry Andric                           G_AMDGPU_CVT_F32_UBYTE1,
435ffd83dbSDimitry Andric                           G_AMDGPU_CVT_F32_UBYTE2,
445ffd83dbSDimitry Andric                           G_AMDGPU_CVT_F32_UBYTE3):$cvt_f32_ubyteN,
4506c3fb27SDimitry Andric         [{ return matchCvtF32UByteN(*${cvt_f32_ubyteN}, ${matchinfo}); }]),
4606c3fb27SDimitry Andric  (apply [{ applyCvtF32UByteN(*${cvt_f32_ubyteN}, ${matchinfo}); }])>;
475ffd83dbSDimitry Andric
4806c3fb27SDimitry Andricdef clamp_i64_to_i16_matchdata : GIDefMatchData<"ClampI64ToI16MatchInfo">;
49fe6060f1SDimitry Andric
50fe6060f1SDimitry Andricdef clamp_i64_to_i16 : GICombineRule<
51fe6060f1SDimitry Andric  (defs root:$clamp_i64_to_i16, clamp_i64_to_i16_matchdata:$matchinfo),
52fe6060f1SDimitry Andric  (match (wip_match_opcode G_TRUNC):$clamp_i64_to_i16,
5306c3fb27SDimitry Andric      [{ return matchClampI64ToI16(*${clamp_i64_to_i16}, MRI, MF, ${matchinfo}); }]),
5406c3fb27SDimitry Andric  (apply [{ applyClampI64ToI16(*${clamp_i64_to_i16}, ${matchinfo}); }])>;
55fe6060f1SDimitry Andric
5606c3fb27SDimitry Andricdef med3_matchdata : GIDefMatchData<"Med3MatchInfo">;
57fe6060f1SDimitry Andric
58fe6060f1SDimitry Andricdef int_minmax_to_med3 : GICombineRule<
59fe6060f1SDimitry Andric  (defs root:$min_or_max, med3_matchdata:$matchinfo),
60fe6060f1SDimitry Andric  (match (wip_match_opcode G_SMAX,
61fe6060f1SDimitry Andric                           G_SMIN,
62fe6060f1SDimitry Andric                           G_UMAX,
63fe6060f1SDimitry Andric                           G_UMIN):$min_or_max,
6406c3fb27SDimitry Andric         [{ return matchIntMinMaxToMed3(*${min_or_max}, ${matchinfo}); }]),
6506c3fb27SDimitry Andric  (apply [{ applyMed3(*${min_or_max}, ${matchinfo}); }])>;
66fe6060f1SDimitry Andric
670eae32dcSDimitry Andricdef fp_minmax_to_med3 : GICombineRule<
680eae32dcSDimitry Andric  (defs root:$min_or_max, med3_matchdata:$matchinfo),
690eae32dcSDimitry Andric  (match (wip_match_opcode G_FMAXNUM,
700eae32dcSDimitry Andric                           G_FMINNUM,
710eae32dcSDimitry Andric                           G_FMAXNUM_IEEE,
720eae32dcSDimitry Andric                           G_FMINNUM_IEEE):$min_or_max,
7306c3fb27SDimitry Andric         [{ return matchFPMinMaxToMed3(*${min_or_max}, ${matchinfo}); }]),
7406c3fb27SDimitry Andric  (apply [{ applyMed3(*${min_or_max}, ${matchinfo}); }])>;
750eae32dcSDimitry Andric
760eae32dcSDimitry Andricdef fp_minmax_to_clamp : GICombineRule<
770eae32dcSDimitry Andric  (defs root:$min_or_max, register_matchinfo:$matchinfo),
780eae32dcSDimitry Andric  (match (wip_match_opcode G_FMAXNUM,
790eae32dcSDimitry Andric                           G_FMINNUM,
800eae32dcSDimitry Andric                           G_FMAXNUM_IEEE,
810eae32dcSDimitry Andric                           G_FMINNUM_IEEE):$min_or_max,
8206c3fb27SDimitry Andric         [{ return matchFPMinMaxToClamp(*${min_or_max}, ${matchinfo}); }]),
8306c3fb27SDimitry Andric  (apply [{ applyClamp(*${min_or_max}, ${matchinfo}); }])>;
840eae32dcSDimitry Andric
850eae32dcSDimitry Andricdef fmed3_intrinsic_to_clamp : GICombineRule<
860eae32dcSDimitry Andric  (defs root:$fmed3, register_matchinfo:$matchinfo),
8706c3fb27SDimitry Andric  (match (wip_match_opcode G_AMDGPU_FMED3):$fmed3,
8806c3fb27SDimitry Andric         [{ return matchFPMed3ToClamp(*${fmed3}, ${matchinfo}); }]),
8906c3fb27SDimitry Andric  (apply [{ applyClamp(*${fmed3}, ${matchinfo}); }])>;
900eae32dcSDimitry Andric
91fe6060f1SDimitry Andricdef remove_fcanonicalize_matchinfo : GIDefMatchData<"Register">;
92fe6060f1SDimitry Andric
93fe6060f1SDimitry Andricdef remove_fcanonicalize : GICombineRule<
94fe6060f1SDimitry Andric  (defs root:$fcanonicalize, remove_fcanonicalize_matchinfo:$matchinfo),
95fe6060f1SDimitry Andric  (match (wip_match_opcode G_FCANONICALIZE):$fcanonicalize,
9606c3fb27SDimitry Andric         [{ return matchRemoveFcanonicalize(*${fcanonicalize}, ${matchinfo}); }]),
97fe6060f1SDimitry Andric  (apply [{ Helper.replaceSingleDefInstWithReg(*${fcanonicalize}, ${matchinfo}); }])>;
98fe6060f1SDimitry Andric
99349cc55cSDimitry Andricdef foldable_fneg_matchdata : GIDefMatchData<"MachineInstr *">;
100349cc55cSDimitry Andric
101349cc55cSDimitry Andricdef foldable_fneg : GICombineRule<
102349cc55cSDimitry Andric  (defs root:$ffn, foldable_fneg_matchdata:$matchinfo),
103349cc55cSDimitry Andric  (match (wip_match_opcode G_FNEG):$ffn,
104349cc55cSDimitry Andric         [{ return Helper.matchFoldableFneg(*${ffn}, ${matchinfo}); }]),
105349cc55cSDimitry Andric  (apply [{ Helper.applyFoldableFneg(*${ffn}, ${matchinfo}); }])>;
106349cc55cSDimitry Andric
1071db9f3b2SDimitry Andric// Detects s_mul_u64 instructions whose higher bits are zero/sign extended.
1081db9f3b2SDimitry Andricdef smulu64 : GICombineRule<
1091db9f3b2SDimitry Andric  (defs root:$smul, unsigned_matchinfo:$matchinfo),
1101db9f3b2SDimitry Andric  (match (wip_match_opcode G_MUL):$smul,
1111db9f3b2SDimitry Andric         [{ return matchCombine_s_mul_u64(*${smul}, ${matchinfo}); }]),
1121db9f3b2SDimitry Andric  (apply [{ applyCombine_s_mul_u64(*${smul}, ${matchinfo}); }])>;
1131db9f3b2SDimitry Andric
114*297eecfbSDimitry Andricdef sign_exension_in_reg_matchdata : GIDefMatchData<"std::pair<MachineInstr *, unsigned>">;
11506c3fb27SDimitry Andric
11606c3fb27SDimitry Andricdef sign_extension_in_reg : GICombineRule<
11706c3fb27SDimitry Andric  (defs root:$sign_inreg, sign_exension_in_reg_matchdata:$matchinfo),
11806c3fb27SDimitry Andric  (match (wip_match_opcode G_SEXT_INREG):$sign_inreg,
11906c3fb27SDimitry Andric         [{ return matchCombineSignExtendInReg(*${sign_inreg}, ${matchinfo}); }]),
12006c3fb27SDimitry Andric  (apply [{ applyCombineSignExtendInReg(*${sign_inreg}, ${matchinfo}); }])>;
12106c3fb27SDimitry Andric
12206c3fb27SDimitry Andric
12306c3fb27SDimitry Andriclet Predicates = [Has16BitInsts, NotHasMed3_16] in {
12406c3fb27SDimitry Andric// For gfx8, expand f16-fmed3-as-f32 into a min/max f16 sequence. This
12506c3fb27SDimitry Andric// saves one instruction compared to the promotion.
12606c3fb27SDimitry Andric//
12706c3fb27SDimitry Andric// FIXME: Should have ComplexPattern like in/out matchers
12806c3fb27SDimitry Andric//
12906c3fb27SDimitry Andric// FIXME: We should be able to match either G_AMDGPU_FMED3 or
13006c3fb27SDimitry Andric// G_INTRINSIC @llvm.amdgcn.fmed3. Currently the legalizer will
13106c3fb27SDimitry Andric// replace the intrinsic with G_AMDGPU_FMED3 since we can't write a
13206c3fb27SDimitry Andric// pattern to match it.
13306c3fb27SDimitry Andricdef expand_promoted_fmed3 : GICombineRule<
13406c3fb27SDimitry Andric  (defs root:$fptrunc_dst),
13506c3fb27SDimitry Andric  (match (G_FPTRUNC $fptrunc_dst, $fmed3_dst):$fptrunc,
13606c3fb27SDimitry Andric         (G_AMDGPU_FMED3 $fmed3_dst, $src0, $src1, $src2),
13706c3fb27SDimitry Andric    [{ return Helper.matchExpandPromotedF16FMed3(*${fptrunc}, ${src0}.getReg(), ${src1}.getReg(), ${src2}.getReg()); }]),
13806c3fb27SDimitry Andric  (apply [{ Helper.applyExpandPromotedF16FMed3(*${fptrunc}, ${src0}.getReg(), ${src1}.getReg(), ${src2}.getReg()); }])
13906c3fb27SDimitry Andric>;
14006c3fb27SDimitry Andric
14106c3fb27SDimitry Andric} // End Predicates = [NotHasMed3_16]
14206c3fb27SDimitry Andric
14306c3fb27SDimitry Andric// Combines which should only apply on SI/CI
1445ffd83dbSDimitry Andricdef gfx6gfx7_combines : GICombineGroup<[fcmp_select_to_fmin_fmax_legacy]>;
1455ffd83dbSDimitry Andric
14606c3fb27SDimitry Andric// Combines which should only apply on VI
14706c3fb27SDimitry Andricdef gfx8_combines : GICombineGroup<[expand_promoted_fmed3]>;
14806c3fb27SDimitry Andric
1495f757f3fSDimitry Andricdef AMDGPUPreLegalizerCombiner: GICombiner<
15006c3fb27SDimitry Andric  "AMDGPUPreLegalizerCombinerImpl",
151349cc55cSDimitry Andric  [all_combines, clamp_i64_to_i16, foldable_fneg]> {
1525f757f3fSDimitry Andric  let CombineAllMethodName = "tryCombineAllImpl";
1535ffd83dbSDimitry Andric}
1545ffd83dbSDimitry Andric
1555f757f3fSDimitry Andricdef AMDGPUPostLegalizerCombiner: GICombiner<
15606c3fb27SDimitry Andric  "AMDGPUPostLegalizerCombinerImpl",
15706c3fb27SDimitry Andric  [all_combines, gfx6gfx7_combines, gfx8_combines,
1584824e7fdSDimitry Andric   uchar_to_float, cvt_f32_ubyteN, remove_fcanonicalize, foldable_fneg,
1591db9f3b2SDimitry Andric   rcp_sqrt_to_rsq, sign_extension_in_reg, smulu64]> {
1605f757f3fSDimitry Andric  let CombineAllMethodName = "tryCombineAllImpl";
1615ffd83dbSDimitry Andric}
1625ffd83dbSDimitry Andric
1635f757f3fSDimitry Andricdef AMDGPURegBankCombiner : GICombiner<
16406c3fb27SDimitry Andric  "AMDGPURegBankCombinerImpl",
16506c3fb27SDimitry Andric  [unmerge_merge, unmerge_cst, unmerge_undef,
16606c3fb27SDimitry Andric   zext_trunc_fold, int_minmax_to_med3, ptr_add_immed_chain,
1670eae32dcSDimitry Andric   fp_minmax_to_clamp, fp_minmax_to_med3, fmed3_intrinsic_to_clamp]> {
1685ffd83dbSDimitry Andric}
169