xref: /freebsd/contrib/llvm-project/llvm/lib/Target/AMDGPU/AMDGPUCodeGenPrepare.cpp (revision e8d8bef961a50d4dc22501cde4fb9fb0be1b2532)
10b57cec5SDimitry Andric //===-- AMDGPUCodeGenPrepare.cpp ------------------------------------------===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric /// \file
100b57cec5SDimitry Andric /// This pass does misc. AMDGPU optimizations on IR before instruction
110b57cec5SDimitry Andric /// selection.
120b57cec5SDimitry Andric //
130b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
140b57cec5SDimitry Andric 
150b57cec5SDimitry Andric #include "AMDGPU.h"
160b57cec5SDimitry Andric #include "AMDGPUTargetMachine.h"
170b57cec5SDimitry Andric #include "llvm/Analysis/AssumptionCache.h"
185ffd83dbSDimitry Andric #include "llvm/Analysis/ConstantFolding.h"
190b57cec5SDimitry Andric #include "llvm/Analysis/LegacyDivergenceAnalysis.h"
200b57cec5SDimitry Andric #include "llvm/Analysis/ValueTracking.h"
210b57cec5SDimitry Andric #include "llvm/CodeGen/TargetPassConfig.h"
225ffd83dbSDimitry Andric #include "llvm/IR/Dominators.h"
230b57cec5SDimitry Andric #include "llvm/IR/InstVisitor.h"
24*e8d8bef9SDimitry Andric #include "llvm/IR/IntrinsicsAMDGPU.h"
25480093f4SDimitry Andric #include "llvm/InitializePasses.h"
260b57cec5SDimitry Andric #include "llvm/Pass.h"
27*e8d8bef9SDimitry Andric #include "llvm/Support/KnownBits.h"
285ffd83dbSDimitry Andric #include "llvm/Transforms/Utils/IntegerDivision.h"
290b57cec5SDimitry Andric 
300b57cec5SDimitry Andric #define DEBUG_TYPE "amdgpu-codegenprepare"
310b57cec5SDimitry Andric 
320b57cec5SDimitry Andric using namespace llvm;
330b57cec5SDimitry Andric 
340b57cec5SDimitry Andric namespace {
350b57cec5SDimitry Andric 
360b57cec5SDimitry Andric static cl::opt<bool> WidenLoads(
370b57cec5SDimitry Andric   "amdgpu-codegenprepare-widen-constant-loads",
380b57cec5SDimitry Andric   cl::desc("Widen sub-dword constant address space loads in AMDGPUCodeGenPrepare"),
390b57cec5SDimitry Andric   cl::ReallyHidden,
405ffd83dbSDimitry Andric   cl::init(false));
410b57cec5SDimitry Andric 
42*e8d8bef9SDimitry Andric static cl::opt<bool> Widen16BitOps(
43*e8d8bef9SDimitry Andric   "amdgpu-codegenprepare-widen-16-bit-ops",
44*e8d8bef9SDimitry Andric   cl::desc("Widen uniform 16-bit instructions to 32-bit in AMDGPUCodeGenPrepare"),
45*e8d8bef9SDimitry Andric   cl::ReallyHidden,
46*e8d8bef9SDimitry Andric   cl::init(true));
47*e8d8bef9SDimitry Andric 
488bcb0991SDimitry Andric static cl::opt<bool> UseMul24Intrin(
498bcb0991SDimitry Andric   "amdgpu-codegenprepare-mul24",
508bcb0991SDimitry Andric   cl::desc("Introduce mul24 intrinsics in AMDGPUCodeGenPrepare"),
518bcb0991SDimitry Andric   cl::ReallyHidden,
528bcb0991SDimitry Andric   cl::init(true));
538bcb0991SDimitry Andric 
545ffd83dbSDimitry Andric // Legalize 64-bit division by using the generic IR expansion.
555ffd83dbSDimitry Andric static cl::opt<bool> ExpandDiv64InIR(
565ffd83dbSDimitry Andric   "amdgpu-codegenprepare-expand-div64",
575ffd83dbSDimitry Andric   cl::desc("Expand 64-bit division in AMDGPUCodeGenPrepare"),
585ffd83dbSDimitry Andric   cl::ReallyHidden,
595ffd83dbSDimitry Andric   cl::init(false));
605ffd83dbSDimitry Andric 
615ffd83dbSDimitry Andric // Leave all division operations as they are. This supersedes ExpandDiv64InIR
625ffd83dbSDimitry Andric // and is used for testing the legalizer.
635ffd83dbSDimitry Andric static cl::opt<bool> DisableIDivExpand(
645ffd83dbSDimitry Andric   "amdgpu-codegenprepare-disable-idiv-expansion",
655ffd83dbSDimitry Andric   cl::desc("Prevent expanding integer division in AMDGPUCodeGenPrepare"),
665ffd83dbSDimitry Andric   cl::ReallyHidden,
675ffd83dbSDimitry Andric   cl::init(false));
685ffd83dbSDimitry Andric 
690b57cec5SDimitry Andric class AMDGPUCodeGenPrepare : public FunctionPass,
700b57cec5SDimitry Andric                              public InstVisitor<AMDGPUCodeGenPrepare, bool> {
710b57cec5SDimitry Andric   const GCNSubtarget *ST = nullptr;
720b57cec5SDimitry Andric   AssumptionCache *AC = nullptr;
735ffd83dbSDimitry Andric   DominatorTree *DT = nullptr;
740b57cec5SDimitry Andric   LegacyDivergenceAnalysis *DA = nullptr;
750b57cec5SDimitry Andric   Module *Mod = nullptr;
760b57cec5SDimitry Andric   const DataLayout *DL = nullptr;
770b57cec5SDimitry Andric   bool HasUnsafeFPMath = false;
78480093f4SDimitry Andric   bool HasFP32Denormals = false;
790b57cec5SDimitry Andric 
800b57cec5SDimitry Andric   /// Copies exact/nsw/nuw flags (if any) from binary operation \p I to
810b57cec5SDimitry Andric   /// binary operation \p V.
820b57cec5SDimitry Andric   ///
830b57cec5SDimitry Andric   /// \returns Binary operation \p V.
840b57cec5SDimitry Andric   /// \returns \p T's base element bit width.
850b57cec5SDimitry Andric   unsigned getBaseElementBitWidth(const Type *T) const;
860b57cec5SDimitry Andric 
870b57cec5SDimitry Andric   /// \returns Equivalent 32 bit integer type for given type \p T. For example,
880b57cec5SDimitry Andric   /// if \p T is i7, then i32 is returned; if \p T is <3 x i12>, then <3 x i32>
890b57cec5SDimitry Andric   /// is returned.
900b57cec5SDimitry Andric   Type *getI32Ty(IRBuilder<> &B, const Type *T) const;
910b57cec5SDimitry Andric 
920b57cec5SDimitry Andric   /// \returns True if binary operation \p I is a signed binary operation, false
930b57cec5SDimitry Andric   /// otherwise.
940b57cec5SDimitry Andric   bool isSigned(const BinaryOperator &I) const;
950b57cec5SDimitry Andric 
960b57cec5SDimitry Andric   /// \returns True if the condition of 'select' operation \p I comes from a
970b57cec5SDimitry Andric   /// signed 'icmp' operation, false otherwise.
980b57cec5SDimitry Andric   bool isSigned(const SelectInst &I) const;
990b57cec5SDimitry Andric 
1000b57cec5SDimitry Andric   /// \returns True if type \p T needs to be promoted to 32 bit integer type,
1010b57cec5SDimitry Andric   /// false otherwise.
1020b57cec5SDimitry Andric   bool needsPromotionToI32(const Type *T) const;
1030b57cec5SDimitry Andric 
1040b57cec5SDimitry Andric   /// Promotes uniform binary operation \p I to equivalent 32 bit binary
1050b57cec5SDimitry Andric   /// operation.
1060b57cec5SDimitry Andric   ///
1070b57cec5SDimitry Andric   /// \details \p I's base element bit width must be greater than 1 and less
1080b57cec5SDimitry Andric   /// than or equal 16. Promotion is done by sign or zero extending operands to
1090b57cec5SDimitry Andric   /// 32 bits, replacing \p I with equivalent 32 bit binary operation, and
1100b57cec5SDimitry Andric   /// truncating the result of 32 bit binary operation back to \p I's original
1110b57cec5SDimitry Andric   /// type. Division operation is not promoted.
1120b57cec5SDimitry Andric   ///
1130b57cec5SDimitry Andric   /// \returns True if \p I is promoted to equivalent 32 bit binary operation,
1140b57cec5SDimitry Andric   /// false otherwise.
1150b57cec5SDimitry Andric   bool promoteUniformOpToI32(BinaryOperator &I) const;
1160b57cec5SDimitry Andric 
1170b57cec5SDimitry Andric   /// Promotes uniform 'icmp' operation \p I to 32 bit 'icmp' operation.
1180b57cec5SDimitry Andric   ///
1190b57cec5SDimitry Andric   /// \details \p I's base element bit width must be greater than 1 and less
1200b57cec5SDimitry Andric   /// than or equal 16. Promotion is done by sign or zero extending operands to
1210b57cec5SDimitry Andric   /// 32 bits, and replacing \p I with 32 bit 'icmp' operation.
1220b57cec5SDimitry Andric   ///
1230b57cec5SDimitry Andric   /// \returns True.
1240b57cec5SDimitry Andric   bool promoteUniformOpToI32(ICmpInst &I) const;
1250b57cec5SDimitry Andric 
1260b57cec5SDimitry Andric   /// Promotes uniform 'select' operation \p I to 32 bit 'select'
1270b57cec5SDimitry Andric   /// operation.
1280b57cec5SDimitry Andric   ///
1290b57cec5SDimitry Andric   /// \details \p I's base element bit width must be greater than 1 and less
1300b57cec5SDimitry Andric   /// than or equal 16. Promotion is done by sign or zero extending operands to
1310b57cec5SDimitry Andric   /// 32 bits, replacing \p I with 32 bit 'select' operation, and truncating the
1320b57cec5SDimitry Andric   /// result of 32 bit 'select' operation back to \p I's original type.
1330b57cec5SDimitry Andric   ///
1340b57cec5SDimitry Andric   /// \returns True.
1350b57cec5SDimitry Andric   bool promoteUniformOpToI32(SelectInst &I) const;
1360b57cec5SDimitry Andric 
1370b57cec5SDimitry Andric   /// Promotes uniform 'bitreverse' intrinsic \p I to 32 bit 'bitreverse'
1380b57cec5SDimitry Andric   /// intrinsic.
1390b57cec5SDimitry Andric   ///
1400b57cec5SDimitry Andric   /// \details \p I's base element bit width must be greater than 1 and less
1410b57cec5SDimitry Andric   /// than or equal 16. Promotion is done by zero extending the operand to 32
1420b57cec5SDimitry Andric   /// bits, replacing \p I with 32 bit 'bitreverse' intrinsic, shifting the
1430b57cec5SDimitry Andric   /// result of 32 bit 'bitreverse' intrinsic to the right with zero fill (the
1440b57cec5SDimitry Andric   /// shift amount is 32 minus \p I's base element bit width), and truncating
1450b57cec5SDimitry Andric   /// the result of the shift operation back to \p I's original type.
1460b57cec5SDimitry Andric   ///
1470b57cec5SDimitry Andric   /// \returns True.
1480b57cec5SDimitry Andric   bool promoteUniformBitreverseToI32(IntrinsicInst &I) const;
1490b57cec5SDimitry Andric 
1500b57cec5SDimitry Andric 
1510b57cec5SDimitry Andric   unsigned numBitsUnsigned(Value *Op, unsigned ScalarSize) const;
1520b57cec5SDimitry Andric   unsigned numBitsSigned(Value *Op, unsigned ScalarSize) const;
1530b57cec5SDimitry Andric   bool isI24(Value *V, unsigned ScalarSize) const;
1540b57cec5SDimitry Andric   bool isU24(Value *V, unsigned ScalarSize) const;
1550b57cec5SDimitry Andric 
1560b57cec5SDimitry Andric   /// Replace mul instructions with llvm.amdgcn.mul.u24 or llvm.amdgcn.mul.s24.
1570b57cec5SDimitry Andric   /// SelectionDAG has an issue where an and asserting the bits are known
1580b57cec5SDimitry Andric   bool replaceMulWithMul24(BinaryOperator &I) const;
1590b57cec5SDimitry Andric 
1605ffd83dbSDimitry Andric   /// Perform same function as equivalently named function in DAGCombiner. Since
1615ffd83dbSDimitry Andric   /// we expand some divisions here, we need to perform this before obscuring.
1625ffd83dbSDimitry Andric   bool foldBinOpIntoSelect(BinaryOperator &I) const;
1635ffd83dbSDimitry Andric 
1645ffd83dbSDimitry Andric   bool divHasSpecialOptimization(BinaryOperator &I,
1655ffd83dbSDimitry Andric                                  Value *Num, Value *Den) const;
1665ffd83dbSDimitry Andric   int getDivNumBits(BinaryOperator &I,
1675ffd83dbSDimitry Andric                     Value *Num, Value *Den,
1685ffd83dbSDimitry Andric                     unsigned AtLeast, bool Signed) const;
1695ffd83dbSDimitry Andric 
1700b57cec5SDimitry Andric   /// Expands 24 bit div or rem.
1710b57cec5SDimitry Andric   Value* expandDivRem24(IRBuilder<> &Builder, BinaryOperator &I,
1720b57cec5SDimitry Andric                         Value *Num, Value *Den,
1730b57cec5SDimitry Andric                         bool IsDiv, bool IsSigned) const;
1740b57cec5SDimitry Andric 
1755ffd83dbSDimitry Andric   Value *expandDivRem24Impl(IRBuilder<> &Builder, BinaryOperator &I,
1765ffd83dbSDimitry Andric                             Value *Num, Value *Den, unsigned NumBits,
1775ffd83dbSDimitry Andric                             bool IsDiv, bool IsSigned) const;
1785ffd83dbSDimitry Andric 
1790b57cec5SDimitry Andric   /// Expands 32 bit div or rem.
1800b57cec5SDimitry Andric   Value* expandDivRem32(IRBuilder<> &Builder, BinaryOperator &I,
1810b57cec5SDimitry Andric                         Value *Num, Value *Den) const;
1820b57cec5SDimitry Andric 
1835ffd83dbSDimitry Andric   Value *shrinkDivRem64(IRBuilder<> &Builder, BinaryOperator &I,
1845ffd83dbSDimitry Andric                         Value *Num, Value *Den) const;
1855ffd83dbSDimitry Andric   void expandDivRem64(BinaryOperator &I) const;
1865ffd83dbSDimitry Andric 
1870b57cec5SDimitry Andric   /// Widen a scalar load.
1880b57cec5SDimitry Andric   ///
1890b57cec5SDimitry Andric   /// \details \p Widen scalar load for uniform, small type loads from constant
1900b57cec5SDimitry Andric   //  memory / to a full 32-bits and then truncate the input to allow a scalar
1910b57cec5SDimitry Andric   //  load instead of a vector load.
1920b57cec5SDimitry Andric   //
1930b57cec5SDimitry Andric   /// \returns True.
1940b57cec5SDimitry Andric 
1950b57cec5SDimitry Andric   bool canWidenScalarExtLoad(LoadInst &I) const;
1960b57cec5SDimitry Andric 
1970b57cec5SDimitry Andric public:
1980b57cec5SDimitry Andric   static char ID;
1990b57cec5SDimitry Andric 
2000b57cec5SDimitry Andric   AMDGPUCodeGenPrepare() : FunctionPass(ID) {}
2010b57cec5SDimitry Andric 
2020b57cec5SDimitry Andric   bool visitFDiv(BinaryOperator &I);
2030b57cec5SDimitry Andric 
2040b57cec5SDimitry Andric   bool visitInstruction(Instruction &I) { return false; }
2050b57cec5SDimitry Andric   bool visitBinaryOperator(BinaryOperator &I);
2060b57cec5SDimitry Andric   bool visitLoadInst(LoadInst &I);
2070b57cec5SDimitry Andric   bool visitICmpInst(ICmpInst &I);
2080b57cec5SDimitry Andric   bool visitSelectInst(SelectInst &I);
2090b57cec5SDimitry Andric 
2100b57cec5SDimitry Andric   bool visitIntrinsicInst(IntrinsicInst &I);
2110b57cec5SDimitry Andric   bool visitBitreverseIntrinsicInst(IntrinsicInst &I);
2120b57cec5SDimitry Andric 
2130b57cec5SDimitry Andric   bool doInitialization(Module &M) override;
2140b57cec5SDimitry Andric   bool runOnFunction(Function &F) override;
2150b57cec5SDimitry Andric 
2160b57cec5SDimitry Andric   StringRef getPassName() const override { return "AMDGPU IR optimizations"; }
2170b57cec5SDimitry Andric 
2180b57cec5SDimitry Andric   void getAnalysisUsage(AnalysisUsage &AU) const override {
2190b57cec5SDimitry Andric     AU.addRequired<AssumptionCacheTracker>();
2200b57cec5SDimitry Andric     AU.addRequired<LegacyDivergenceAnalysis>();
2215ffd83dbSDimitry Andric 
2225ffd83dbSDimitry Andric     // FIXME: Division expansion needs to preserve the dominator tree.
2235ffd83dbSDimitry Andric     if (!ExpandDiv64InIR)
2240b57cec5SDimitry Andric       AU.setPreservesAll();
2250b57cec5SDimitry Andric  }
2260b57cec5SDimitry Andric };
2270b57cec5SDimitry Andric 
2280b57cec5SDimitry Andric } // end anonymous namespace
2290b57cec5SDimitry Andric 
2300b57cec5SDimitry Andric unsigned AMDGPUCodeGenPrepare::getBaseElementBitWidth(const Type *T) const {
2310b57cec5SDimitry Andric   assert(needsPromotionToI32(T) && "T does not need promotion to i32");
2320b57cec5SDimitry Andric 
2330b57cec5SDimitry Andric   if (T->isIntegerTy())
2340b57cec5SDimitry Andric     return T->getIntegerBitWidth();
2350b57cec5SDimitry Andric   return cast<VectorType>(T)->getElementType()->getIntegerBitWidth();
2360b57cec5SDimitry Andric }
2370b57cec5SDimitry Andric 
2380b57cec5SDimitry Andric Type *AMDGPUCodeGenPrepare::getI32Ty(IRBuilder<> &B, const Type *T) const {
2390b57cec5SDimitry Andric   assert(needsPromotionToI32(T) && "T does not need promotion to i32");
2400b57cec5SDimitry Andric 
2410b57cec5SDimitry Andric   if (T->isIntegerTy())
2420b57cec5SDimitry Andric     return B.getInt32Ty();
2435ffd83dbSDimitry Andric   return FixedVectorType::get(B.getInt32Ty(), cast<FixedVectorType>(T));
2440b57cec5SDimitry Andric }
2450b57cec5SDimitry Andric 
2460b57cec5SDimitry Andric bool AMDGPUCodeGenPrepare::isSigned(const BinaryOperator &I) const {
2470b57cec5SDimitry Andric   return I.getOpcode() == Instruction::AShr ||
2480b57cec5SDimitry Andric       I.getOpcode() == Instruction::SDiv || I.getOpcode() == Instruction::SRem;
2490b57cec5SDimitry Andric }
2500b57cec5SDimitry Andric 
2510b57cec5SDimitry Andric bool AMDGPUCodeGenPrepare::isSigned(const SelectInst &I) const {
2520b57cec5SDimitry Andric   return isa<ICmpInst>(I.getOperand(0)) ?
2530b57cec5SDimitry Andric       cast<ICmpInst>(I.getOperand(0))->isSigned() : false;
2540b57cec5SDimitry Andric }
2550b57cec5SDimitry Andric 
2560b57cec5SDimitry Andric bool AMDGPUCodeGenPrepare::needsPromotionToI32(const Type *T) const {
257*e8d8bef9SDimitry Andric   if (!Widen16BitOps)
258*e8d8bef9SDimitry Andric     return false;
259*e8d8bef9SDimitry Andric 
2600b57cec5SDimitry Andric   const IntegerType *IntTy = dyn_cast<IntegerType>(T);
2610b57cec5SDimitry Andric   if (IntTy && IntTy->getBitWidth() > 1 && IntTy->getBitWidth() <= 16)
2620b57cec5SDimitry Andric     return true;
2630b57cec5SDimitry Andric 
2640b57cec5SDimitry Andric   if (const VectorType *VT = dyn_cast<VectorType>(T)) {
2650b57cec5SDimitry Andric     // TODO: The set of packed operations is more limited, so may want to
2660b57cec5SDimitry Andric     // promote some anyway.
2670b57cec5SDimitry Andric     if (ST->hasVOP3PInsts())
2680b57cec5SDimitry Andric       return false;
2690b57cec5SDimitry Andric 
2700b57cec5SDimitry Andric     return needsPromotionToI32(VT->getElementType());
2710b57cec5SDimitry Andric   }
2720b57cec5SDimitry Andric 
2730b57cec5SDimitry Andric   return false;
2740b57cec5SDimitry Andric }
2750b57cec5SDimitry Andric 
2760b57cec5SDimitry Andric // Return true if the op promoted to i32 should have nsw set.
2770b57cec5SDimitry Andric static bool promotedOpIsNSW(const Instruction &I) {
2780b57cec5SDimitry Andric   switch (I.getOpcode()) {
2790b57cec5SDimitry Andric   case Instruction::Shl:
2800b57cec5SDimitry Andric   case Instruction::Add:
2810b57cec5SDimitry Andric   case Instruction::Sub:
2820b57cec5SDimitry Andric     return true;
2830b57cec5SDimitry Andric   case Instruction::Mul:
2840b57cec5SDimitry Andric     return I.hasNoUnsignedWrap();
2850b57cec5SDimitry Andric   default:
2860b57cec5SDimitry Andric     return false;
2870b57cec5SDimitry Andric   }
2880b57cec5SDimitry Andric }
2890b57cec5SDimitry Andric 
2900b57cec5SDimitry Andric // Return true if the op promoted to i32 should have nuw set.
2910b57cec5SDimitry Andric static bool promotedOpIsNUW(const Instruction &I) {
2920b57cec5SDimitry Andric   switch (I.getOpcode()) {
2930b57cec5SDimitry Andric   case Instruction::Shl:
2940b57cec5SDimitry Andric   case Instruction::Add:
2950b57cec5SDimitry Andric   case Instruction::Mul:
2960b57cec5SDimitry Andric     return true;
2970b57cec5SDimitry Andric   case Instruction::Sub:
2980b57cec5SDimitry Andric     return I.hasNoUnsignedWrap();
2990b57cec5SDimitry Andric   default:
3000b57cec5SDimitry Andric     return false;
3010b57cec5SDimitry Andric   }
3020b57cec5SDimitry Andric }
3030b57cec5SDimitry Andric 
3040b57cec5SDimitry Andric bool AMDGPUCodeGenPrepare::canWidenScalarExtLoad(LoadInst &I) const {
3050b57cec5SDimitry Andric   Type *Ty = I.getType();
3060b57cec5SDimitry Andric   const DataLayout &DL = Mod->getDataLayout();
3070b57cec5SDimitry Andric   int TySize = DL.getTypeSizeInBits(Ty);
3085ffd83dbSDimitry Andric   Align Alignment = DL.getValueOrABITypeAlignment(I.getAlign(), Ty);
3090b57cec5SDimitry Andric 
3105ffd83dbSDimitry Andric   return I.isSimple() && TySize < 32 && Alignment >= 4 && DA->isUniform(&I);
3110b57cec5SDimitry Andric }
3120b57cec5SDimitry Andric 
3130b57cec5SDimitry Andric bool AMDGPUCodeGenPrepare::promoteUniformOpToI32(BinaryOperator &I) const {
3140b57cec5SDimitry Andric   assert(needsPromotionToI32(I.getType()) &&
3150b57cec5SDimitry Andric          "I does not need promotion to i32");
3160b57cec5SDimitry Andric 
3170b57cec5SDimitry Andric   if (I.getOpcode() == Instruction::SDiv ||
3180b57cec5SDimitry Andric       I.getOpcode() == Instruction::UDiv ||
3190b57cec5SDimitry Andric       I.getOpcode() == Instruction::SRem ||
3200b57cec5SDimitry Andric       I.getOpcode() == Instruction::URem)
3210b57cec5SDimitry Andric     return false;
3220b57cec5SDimitry Andric 
3230b57cec5SDimitry Andric   IRBuilder<> Builder(&I);
3240b57cec5SDimitry Andric   Builder.SetCurrentDebugLocation(I.getDebugLoc());
3250b57cec5SDimitry Andric 
3260b57cec5SDimitry Andric   Type *I32Ty = getI32Ty(Builder, I.getType());
3270b57cec5SDimitry Andric   Value *ExtOp0 = nullptr;
3280b57cec5SDimitry Andric   Value *ExtOp1 = nullptr;
3290b57cec5SDimitry Andric   Value *ExtRes = nullptr;
3300b57cec5SDimitry Andric   Value *TruncRes = nullptr;
3310b57cec5SDimitry Andric 
3320b57cec5SDimitry Andric   if (isSigned(I)) {
3330b57cec5SDimitry Andric     ExtOp0 = Builder.CreateSExt(I.getOperand(0), I32Ty);
3340b57cec5SDimitry Andric     ExtOp1 = Builder.CreateSExt(I.getOperand(1), I32Ty);
3350b57cec5SDimitry Andric   } else {
3360b57cec5SDimitry Andric     ExtOp0 = Builder.CreateZExt(I.getOperand(0), I32Ty);
3370b57cec5SDimitry Andric     ExtOp1 = Builder.CreateZExt(I.getOperand(1), I32Ty);
3380b57cec5SDimitry Andric   }
3390b57cec5SDimitry Andric 
3400b57cec5SDimitry Andric   ExtRes = Builder.CreateBinOp(I.getOpcode(), ExtOp0, ExtOp1);
3410b57cec5SDimitry Andric   if (Instruction *Inst = dyn_cast<Instruction>(ExtRes)) {
3420b57cec5SDimitry Andric     if (promotedOpIsNSW(cast<Instruction>(I)))
3430b57cec5SDimitry Andric       Inst->setHasNoSignedWrap();
3440b57cec5SDimitry Andric 
3450b57cec5SDimitry Andric     if (promotedOpIsNUW(cast<Instruction>(I)))
3460b57cec5SDimitry Andric       Inst->setHasNoUnsignedWrap();
3470b57cec5SDimitry Andric 
3480b57cec5SDimitry Andric     if (const auto *ExactOp = dyn_cast<PossiblyExactOperator>(&I))
3490b57cec5SDimitry Andric       Inst->setIsExact(ExactOp->isExact());
3500b57cec5SDimitry Andric   }
3510b57cec5SDimitry Andric 
3520b57cec5SDimitry Andric   TruncRes = Builder.CreateTrunc(ExtRes, I.getType());
3530b57cec5SDimitry Andric 
3540b57cec5SDimitry Andric   I.replaceAllUsesWith(TruncRes);
3550b57cec5SDimitry Andric   I.eraseFromParent();
3560b57cec5SDimitry Andric 
3570b57cec5SDimitry Andric   return true;
3580b57cec5SDimitry Andric }
3590b57cec5SDimitry Andric 
3600b57cec5SDimitry Andric bool AMDGPUCodeGenPrepare::promoteUniformOpToI32(ICmpInst &I) const {
3610b57cec5SDimitry Andric   assert(needsPromotionToI32(I.getOperand(0)->getType()) &&
3620b57cec5SDimitry Andric          "I does not need promotion to i32");
3630b57cec5SDimitry Andric 
3640b57cec5SDimitry Andric   IRBuilder<> Builder(&I);
3650b57cec5SDimitry Andric   Builder.SetCurrentDebugLocation(I.getDebugLoc());
3660b57cec5SDimitry Andric 
3670b57cec5SDimitry Andric   Type *I32Ty = getI32Ty(Builder, I.getOperand(0)->getType());
3680b57cec5SDimitry Andric   Value *ExtOp0 = nullptr;
3690b57cec5SDimitry Andric   Value *ExtOp1 = nullptr;
3700b57cec5SDimitry Andric   Value *NewICmp  = nullptr;
3710b57cec5SDimitry Andric 
3720b57cec5SDimitry Andric   if (I.isSigned()) {
3730b57cec5SDimitry Andric     ExtOp0 = Builder.CreateSExt(I.getOperand(0), I32Ty);
3740b57cec5SDimitry Andric     ExtOp1 = Builder.CreateSExt(I.getOperand(1), I32Ty);
3750b57cec5SDimitry Andric   } else {
3760b57cec5SDimitry Andric     ExtOp0 = Builder.CreateZExt(I.getOperand(0), I32Ty);
3770b57cec5SDimitry Andric     ExtOp1 = Builder.CreateZExt(I.getOperand(1), I32Ty);
3780b57cec5SDimitry Andric   }
3790b57cec5SDimitry Andric   NewICmp = Builder.CreateICmp(I.getPredicate(), ExtOp0, ExtOp1);
3800b57cec5SDimitry Andric 
3810b57cec5SDimitry Andric   I.replaceAllUsesWith(NewICmp);
3820b57cec5SDimitry Andric   I.eraseFromParent();
3830b57cec5SDimitry Andric 
3840b57cec5SDimitry Andric   return true;
3850b57cec5SDimitry Andric }
3860b57cec5SDimitry Andric 
3870b57cec5SDimitry Andric bool AMDGPUCodeGenPrepare::promoteUniformOpToI32(SelectInst &I) const {
3880b57cec5SDimitry Andric   assert(needsPromotionToI32(I.getType()) &&
3890b57cec5SDimitry Andric          "I does not need promotion to i32");
3900b57cec5SDimitry Andric 
3910b57cec5SDimitry Andric   IRBuilder<> Builder(&I);
3920b57cec5SDimitry Andric   Builder.SetCurrentDebugLocation(I.getDebugLoc());
3930b57cec5SDimitry Andric 
3940b57cec5SDimitry Andric   Type *I32Ty = getI32Ty(Builder, I.getType());
3950b57cec5SDimitry Andric   Value *ExtOp1 = nullptr;
3960b57cec5SDimitry Andric   Value *ExtOp2 = nullptr;
3970b57cec5SDimitry Andric   Value *ExtRes = nullptr;
3980b57cec5SDimitry Andric   Value *TruncRes = nullptr;
3990b57cec5SDimitry Andric 
4000b57cec5SDimitry Andric   if (isSigned(I)) {
4010b57cec5SDimitry Andric     ExtOp1 = Builder.CreateSExt(I.getOperand(1), I32Ty);
4020b57cec5SDimitry Andric     ExtOp2 = Builder.CreateSExt(I.getOperand(2), I32Ty);
4030b57cec5SDimitry Andric   } else {
4040b57cec5SDimitry Andric     ExtOp1 = Builder.CreateZExt(I.getOperand(1), I32Ty);
4050b57cec5SDimitry Andric     ExtOp2 = Builder.CreateZExt(I.getOperand(2), I32Ty);
4060b57cec5SDimitry Andric   }
4070b57cec5SDimitry Andric   ExtRes = Builder.CreateSelect(I.getOperand(0), ExtOp1, ExtOp2);
4080b57cec5SDimitry Andric   TruncRes = Builder.CreateTrunc(ExtRes, I.getType());
4090b57cec5SDimitry Andric 
4100b57cec5SDimitry Andric   I.replaceAllUsesWith(TruncRes);
4110b57cec5SDimitry Andric   I.eraseFromParent();
4120b57cec5SDimitry Andric 
4130b57cec5SDimitry Andric   return true;
4140b57cec5SDimitry Andric }
4150b57cec5SDimitry Andric 
4160b57cec5SDimitry Andric bool AMDGPUCodeGenPrepare::promoteUniformBitreverseToI32(
4170b57cec5SDimitry Andric     IntrinsicInst &I) const {
4180b57cec5SDimitry Andric   assert(I.getIntrinsicID() == Intrinsic::bitreverse &&
4190b57cec5SDimitry Andric          "I must be bitreverse intrinsic");
4200b57cec5SDimitry Andric   assert(needsPromotionToI32(I.getType()) &&
4210b57cec5SDimitry Andric          "I does not need promotion to i32");
4220b57cec5SDimitry Andric 
4230b57cec5SDimitry Andric   IRBuilder<> Builder(&I);
4240b57cec5SDimitry Andric   Builder.SetCurrentDebugLocation(I.getDebugLoc());
4250b57cec5SDimitry Andric 
4260b57cec5SDimitry Andric   Type *I32Ty = getI32Ty(Builder, I.getType());
4270b57cec5SDimitry Andric   Function *I32 =
4280b57cec5SDimitry Andric       Intrinsic::getDeclaration(Mod, Intrinsic::bitreverse, { I32Ty });
4290b57cec5SDimitry Andric   Value *ExtOp = Builder.CreateZExt(I.getOperand(0), I32Ty);
4300b57cec5SDimitry Andric   Value *ExtRes = Builder.CreateCall(I32, { ExtOp });
4310b57cec5SDimitry Andric   Value *LShrOp =
4320b57cec5SDimitry Andric       Builder.CreateLShr(ExtRes, 32 - getBaseElementBitWidth(I.getType()));
4330b57cec5SDimitry Andric   Value *TruncRes =
4340b57cec5SDimitry Andric       Builder.CreateTrunc(LShrOp, I.getType());
4350b57cec5SDimitry Andric 
4360b57cec5SDimitry Andric   I.replaceAllUsesWith(TruncRes);
4370b57cec5SDimitry Andric   I.eraseFromParent();
4380b57cec5SDimitry Andric 
4390b57cec5SDimitry Andric   return true;
4400b57cec5SDimitry Andric }
4410b57cec5SDimitry Andric 
4420b57cec5SDimitry Andric unsigned AMDGPUCodeGenPrepare::numBitsUnsigned(Value *Op,
4430b57cec5SDimitry Andric                                                unsigned ScalarSize) const {
4440b57cec5SDimitry Andric   KnownBits Known = computeKnownBits(Op, *DL, 0, AC);
4450b57cec5SDimitry Andric   return ScalarSize - Known.countMinLeadingZeros();
4460b57cec5SDimitry Andric }
4470b57cec5SDimitry Andric 
4480b57cec5SDimitry Andric unsigned AMDGPUCodeGenPrepare::numBitsSigned(Value *Op,
4490b57cec5SDimitry Andric                                              unsigned ScalarSize) const {
4500b57cec5SDimitry Andric   // In order for this to be a signed 24-bit value, bit 23, must
4510b57cec5SDimitry Andric   // be a sign bit.
4520b57cec5SDimitry Andric   return ScalarSize - ComputeNumSignBits(Op, *DL, 0, AC);
4530b57cec5SDimitry Andric }
4540b57cec5SDimitry Andric 
4550b57cec5SDimitry Andric bool AMDGPUCodeGenPrepare::isI24(Value *V, unsigned ScalarSize) const {
4560b57cec5SDimitry Andric   return ScalarSize >= 24 && // Types less than 24-bit should be treated
4570b57cec5SDimitry Andric                                      // as unsigned 24-bit values.
4580b57cec5SDimitry Andric     numBitsSigned(V, ScalarSize) < 24;
4590b57cec5SDimitry Andric }
4600b57cec5SDimitry Andric 
4610b57cec5SDimitry Andric bool AMDGPUCodeGenPrepare::isU24(Value *V, unsigned ScalarSize) const {
4620b57cec5SDimitry Andric   return numBitsUnsigned(V, ScalarSize) <= 24;
4630b57cec5SDimitry Andric }
4640b57cec5SDimitry Andric 
4650b57cec5SDimitry Andric static void extractValues(IRBuilder<> &Builder,
4660b57cec5SDimitry Andric                           SmallVectorImpl<Value *> &Values, Value *V) {
4675ffd83dbSDimitry Andric   auto *VT = dyn_cast<FixedVectorType>(V->getType());
4680b57cec5SDimitry Andric   if (!VT) {
4690b57cec5SDimitry Andric     Values.push_back(V);
4700b57cec5SDimitry Andric     return;
4710b57cec5SDimitry Andric   }
4720b57cec5SDimitry Andric 
4730b57cec5SDimitry Andric   for (int I = 0, E = VT->getNumElements(); I != E; ++I)
4740b57cec5SDimitry Andric     Values.push_back(Builder.CreateExtractElement(V, I));
4750b57cec5SDimitry Andric }
4760b57cec5SDimitry Andric 
4770b57cec5SDimitry Andric static Value *insertValues(IRBuilder<> &Builder,
4780b57cec5SDimitry Andric                            Type *Ty,
4790b57cec5SDimitry Andric                            SmallVectorImpl<Value *> &Values) {
4800b57cec5SDimitry Andric   if (Values.size() == 1)
4810b57cec5SDimitry Andric     return Values[0];
4820b57cec5SDimitry Andric 
4830b57cec5SDimitry Andric   Value *NewVal = UndefValue::get(Ty);
4840b57cec5SDimitry Andric   for (int I = 0, E = Values.size(); I != E; ++I)
4850b57cec5SDimitry Andric     NewVal = Builder.CreateInsertElement(NewVal, Values[I], I);
4860b57cec5SDimitry Andric 
4870b57cec5SDimitry Andric   return NewVal;
4880b57cec5SDimitry Andric }
4890b57cec5SDimitry Andric 
4900b57cec5SDimitry Andric bool AMDGPUCodeGenPrepare::replaceMulWithMul24(BinaryOperator &I) const {
4910b57cec5SDimitry Andric   if (I.getOpcode() != Instruction::Mul)
4920b57cec5SDimitry Andric     return false;
4930b57cec5SDimitry Andric 
4940b57cec5SDimitry Andric   Type *Ty = I.getType();
4950b57cec5SDimitry Andric   unsigned Size = Ty->getScalarSizeInBits();
4960b57cec5SDimitry Andric   if (Size <= 16 && ST->has16BitInsts())
4970b57cec5SDimitry Andric     return false;
4980b57cec5SDimitry Andric 
4990b57cec5SDimitry Andric   // Prefer scalar if this could be s_mul_i32
5000b57cec5SDimitry Andric   if (DA->isUniform(&I))
5010b57cec5SDimitry Andric     return false;
5020b57cec5SDimitry Andric 
5030b57cec5SDimitry Andric   Value *LHS = I.getOperand(0);
5040b57cec5SDimitry Andric   Value *RHS = I.getOperand(1);
5050b57cec5SDimitry Andric   IRBuilder<> Builder(&I);
5060b57cec5SDimitry Andric   Builder.SetCurrentDebugLocation(I.getDebugLoc());
5070b57cec5SDimitry Andric 
5080b57cec5SDimitry Andric   Intrinsic::ID IntrID = Intrinsic::not_intrinsic;
5090b57cec5SDimitry Andric 
5100b57cec5SDimitry Andric   // TODO: Should this try to match mulhi24?
5110b57cec5SDimitry Andric   if (ST->hasMulU24() && isU24(LHS, Size) && isU24(RHS, Size)) {
5120b57cec5SDimitry Andric     IntrID = Intrinsic::amdgcn_mul_u24;
5130b57cec5SDimitry Andric   } else if (ST->hasMulI24() && isI24(LHS, Size) && isI24(RHS, Size)) {
5140b57cec5SDimitry Andric     IntrID = Intrinsic::amdgcn_mul_i24;
5150b57cec5SDimitry Andric   } else
5160b57cec5SDimitry Andric     return false;
5170b57cec5SDimitry Andric 
5180b57cec5SDimitry Andric   SmallVector<Value *, 4> LHSVals;
5190b57cec5SDimitry Andric   SmallVector<Value *, 4> RHSVals;
5200b57cec5SDimitry Andric   SmallVector<Value *, 4> ResultVals;
5210b57cec5SDimitry Andric   extractValues(Builder, LHSVals, LHS);
5220b57cec5SDimitry Andric   extractValues(Builder, RHSVals, RHS);
5230b57cec5SDimitry Andric 
5240b57cec5SDimitry Andric 
5250b57cec5SDimitry Andric   IntegerType *I32Ty = Builder.getInt32Ty();
5260b57cec5SDimitry Andric   FunctionCallee Intrin = Intrinsic::getDeclaration(Mod, IntrID);
5270b57cec5SDimitry Andric   for (int I = 0, E = LHSVals.size(); I != E; ++I) {
5280b57cec5SDimitry Andric     Value *LHS, *RHS;
5290b57cec5SDimitry Andric     if (IntrID == Intrinsic::amdgcn_mul_u24) {
5300b57cec5SDimitry Andric       LHS = Builder.CreateZExtOrTrunc(LHSVals[I], I32Ty);
5310b57cec5SDimitry Andric       RHS = Builder.CreateZExtOrTrunc(RHSVals[I], I32Ty);
5320b57cec5SDimitry Andric     } else {
5330b57cec5SDimitry Andric       LHS = Builder.CreateSExtOrTrunc(LHSVals[I], I32Ty);
5340b57cec5SDimitry Andric       RHS = Builder.CreateSExtOrTrunc(RHSVals[I], I32Ty);
5350b57cec5SDimitry Andric     }
5360b57cec5SDimitry Andric 
5370b57cec5SDimitry Andric     Value *Result = Builder.CreateCall(Intrin, {LHS, RHS});
5380b57cec5SDimitry Andric 
5390b57cec5SDimitry Andric     if (IntrID == Intrinsic::amdgcn_mul_u24) {
5400b57cec5SDimitry Andric       ResultVals.push_back(Builder.CreateZExtOrTrunc(Result,
5410b57cec5SDimitry Andric                                                      LHSVals[I]->getType()));
5420b57cec5SDimitry Andric     } else {
5430b57cec5SDimitry Andric       ResultVals.push_back(Builder.CreateSExtOrTrunc(Result,
5440b57cec5SDimitry Andric                                                      LHSVals[I]->getType()));
5450b57cec5SDimitry Andric     }
5460b57cec5SDimitry Andric   }
5470b57cec5SDimitry Andric 
5488bcb0991SDimitry Andric   Value *NewVal = insertValues(Builder, Ty, ResultVals);
5498bcb0991SDimitry Andric   NewVal->takeName(&I);
5508bcb0991SDimitry Andric   I.replaceAllUsesWith(NewVal);
5510b57cec5SDimitry Andric   I.eraseFromParent();
5520b57cec5SDimitry Andric 
5530b57cec5SDimitry Andric   return true;
5540b57cec5SDimitry Andric }
5550b57cec5SDimitry Andric 
5565ffd83dbSDimitry Andric // Find a select instruction, which may have been casted. This is mostly to deal
5575ffd83dbSDimitry Andric // with cases where i16 selects were promoted here to i32.
5585ffd83dbSDimitry Andric static SelectInst *findSelectThroughCast(Value *V, CastInst *&Cast) {
5595ffd83dbSDimitry Andric   Cast = nullptr;
5605ffd83dbSDimitry Andric   if (SelectInst *Sel = dyn_cast<SelectInst>(V))
5615ffd83dbSDimitry Andric     return Sel;
5620b57cec5SDimitry Andric 
5635ffd83dbSDimitry Andric   if ((Cast = dyn_cast<CastInst>(V))) {
5645ffd83dbSDimitry Andric     if (SelectInst *Sel = dyn_cast<SelectInst>(Cast->getOperand(0)))
5655ffd83dbSDimitry Andric       return Sel;
5660b57cec5SDimitry Andric   }
5670b57cec5SDimitry Andric 
5685ffd83dbSDimitry Andric   return nullptr;
5695ffd83dbSDimitry Andric }
5700b57cec5SDimitry Andric 
5715ffd83dbSDimitry Andric bool AMDGPUCodeGenPrepare::foldBinOpIntoSelect(BinaryOperator &BO) const {
5725ffd83dbSDimitry Andric   // Don't do this unless the old select is going away. We want to eliminate the
5735ffd83dbSDimitry Andric   // binary operator, not replace a binop with a select.
5745ffd83dbSDimitry Andric   int SelOpNo = 0;
5755ffd83dbSDimitry Andric 
5765ffd83dbSDimitry Andric   CastInst *CastOp;
5775ffd83dbSDimitry Andric 
5785ffd83dbSDimitry Andric   // TODO: Should probably try to handle some cases with multiple
5795ffd83dbSDimitry Andric   // users. Duplicating the select may be profitable for division.
5805ffd83dbSDimitry Andric   SelectInst *Sel = findSelectThroughCast(BO.getOperand(0), CastOp);
5815ffd83dbSDimitry Andric   if (!Sel || !Sel->hasOneUse()) {
5825ffd83dbSDimitry Andric     SelOpNo = 1;
5835ffd83dbSDimitry Andric     Sel = findSelectThroughCast(BO.getOperand(1), CastOp);
5845ffd83dbSDimitry Andric   }
5855ffd83dbSDimitry Andric 
5865ffd83dbSDimitry Andric   if (!Sel || !Sel->hasOneUse())
5870b57cec5SDimitry Andric     return false;
5880b57cec5SDimitry Andric 
5895ffd83dbSDimitry Andric   Constant *CT = dyn_cast<Constant>(Sel->getTrueValue());
5905ffd83dbSDimitry Andric   Constant *CF = dyn_cast<Constant>(Sel->getFalseValue());
5915ffd83dbSDimitry Andric   Constant *CBO = dyn_cast<Constant>(BO.getOperand(SelOpNo ^ 1));
5925ffd83dbSDimitry Andric   if (!CBO || !CT || !CF)
5935ffd83dbSDimitry Andric     return false;
5945ffd83dbSDimitry Andric 
5955ffd83dbSDimitry Andric   if (CastOp) {
5965ffd83dbSDimitry Andric     if (!CastOp->hasOneUse())
5975ffd83dbSDimitry Andric       return false;
5985ffd83dbSDimitry Andric     CT = ConstantFoldCastOperand(CastOp->getOpcode(), CT, BO.getType(), *DL);
5995ffd83dbSDimitry Andric     CF = ConstantFoldCastOperand(CastOp->getOpcode(), CF, BO.getType(), *DL);
6005ffd83dbSDimitry Andric   }
6015ffd83dbSDimitry Andric 
6025ffd83dbSDimitry Andric   // TODO: Handle special 0/-1 cases DAG combine does, although we only really
6035ffd83dbSDimitry Andric   // need to handle divisions here.
6045ffd83dbSDimitry Andric   Constant *FoldedT = SelOpNo ?
6055ffd83dbSDimitry Andric     ConstantFoldBinaryOpOperands(BO.getOpcode(), CBO, CT, *DL) :
6065ffd83dbSDimitry Andric     ConstantFoldBinaryOpOperands(BO.getOpcode(), CT, CBO, *DL);
6075ffd83dbSDimitry Andric   if (isa<ConstantExpr>(FoldedT))
6085ffd83dbSDimitry Andric     return false;
6095ffd83dbSDimitry Andric 
6105ffd83dbSDimitry Andric   Constant *FoldedF = SelOpNo ?
6115ffd83dbSDimitry Andric     ConstantFoldBinaryOpOperands(BO.getOpcode(), CBO, CF, *DL) :
6125ffd83dbSDimitry Andric     ConstantFoldBinaryOpOperands(BO.getOpcode(), CF, CBO, *DL);
6135ffd83dbSDimitry Andric   if (isa<ConstantExpr>(FoldedF))
6145ffd83dbSDimitry Andric     return false;
6155ffd83dbSDimitry Andric 
6165ffd83dbSDimitry Andric   IRBuilder<> Builder(&BO);
6175ffd83dbSDimitry Andric   Builder.SetCurrentDebugLocation(BO.getDebugLoc());
6185ffd83dbSDimitry Andric   if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(&BO))
6195ffd83dbSDimitry Andric     Builder.setFastMathFlags(FPOp->getFastMathFlags());
6205ffd83dbSDimitry Andric 
6215ffd83dbSDimitry Andric   Value *NewSelect = Builder.CreateSelect(Sel->getCondition(),
6225ffd83dbSDimitry Andric                                           FoldedT, FoldedF);
6235ffd83dbSDimitry Andric   NewSelect->takeName(&BO);
6245ffd83dbSDimitry Andric   BO.replaceAllUsesWith(NewSelect);
6255ffd83dbSDimitry Andric   BO.eraseFromParent();
6265ffd83dbSDimitry Andric   if (CastOp)
6275ffd83dbSDimitry Andric     CastOp->eraseFromParent();
6285ffd83dbSDimitry Andric   Sel->eraseFromParent();
6295ffd83dbSDimitry Andric   return true;
6305ffd83dbSDimitry Andric }
6315ffd83dbSDimitry Andric 
6325ffd83dbSDimitry Andric // Optimize fdiv with rcp:
6335ffd83dbSDimitry Andric //
6345ffd83dbSDimitry Andric // 1/x -> rcp(x) when rcp is sufficiently accurate or inaccurate rcp is
6355ffd83dbSDimitry Andric //               allowed with unsafe-fp-math or afn.
6365ffd83dbSDimitry Andric //
6375ffd83dbSDimitry Andric // a/b -> a*rcp(b) when inaccurate rcp is allowed with unsafe-fp-math or afn.
6385ffd83dbSDimitry Andric static Value *optimizeWithRcp(Value *Num, Value *Den, bool AllowInaccurateRcp,
6395ffd83dbSDimitry Andric                               bool RcpIsAccurate, IRBuilder<> &Builder,
6405ffd83dbSDimitry Andric                               Module *Mod) {
6415ffd83dbSDimitry Andric 
6425ffd83dbSDimitry Andric   if (!AllowInaccurateRcp && !RcpIsAccurate)
6435ffd83dbSDimitry Andric     return nullptr;
6445ffd83dbSDimitry Andric 
6455ffd83dbSDimitry Andric   Type *Ty = Den->getType();
6465ffd83dbSDimitry Andric   if (const ConstantFP *CLHS = dyn_cast<ConstantFP>(Num)) {
6475ffd83dbSDimitry Andric     if (AllowInaccurateRcp || RcpIsAccurate) {
6485ffd83dbSDimitry Andric       if (CLHS->isExactlyValue(1.0)) {
6495ffd83dbSDimitry Andric         Function *Decl = Intrinsic::getDeclaration(
6505ffd83dbSDimitry Andric           Mod, Intrinsic::amdgcn_rcp, Ty);
6515ffd83dbSDimitry Andric 
6525ffd83dbSDimitry Andric         // v_rcp_f32 and v_rsq_f32 do not support denormals, and according to
6535ffd83dbSDimitry Andric         // the CI documentation has a worst case error of 1 ulp.
6545ffd83dbSDimitry Andric         // OpenCL requires <= 2.5 ulp for 1.0 / x, so it should always be OK to
6555ffd83dbSDimitry Andric         // use it as long as we aren't trying to use denormals.
6565ffd83dbSDimitry Andric         //
6575ffd83dbSDimitry Andric         // v_rcp_f16 and v_rsq_f16 DO support denormals.
6585ffd83dbSDimitry Andric 
6595ffd83dbSDimitry Andric         // NOTE: v_sqrt and v_rcp will be combined to v_rsq later. So we don't
6605ffd83dbSDimitry Andric         //       insert rsq intrinsic here.
6615ffd83dbSDimitry Andric 
6625ffd83dbSDimitry Andric         // 1.0 / x -> rcp(x)
6635ffd83dbSDimitry Andric         return Builder.CreateCall(Decl, { Den });
6645ffd83dbSDimitry Andric       }
6655ffd83dbSDimitry Andric 
6665ffd83dbSDimitry Andric        // Same as for 1.0, but expand the sign out of the constant.
6675ffd83dbSDimitry Andric       if (CLHS->isExactlyValue(-1.0)) {
6685ffd83dbSDimitry Andric         Function *Decl = Intrinsic::getDeclaration(
6695ffd83dbSDimitry Andric           Mod, Intrinsic::amdgcn_rcp, Ty);
6705ffd83dbSDimitry Andric 
6715ffd83dbSDimitry Andric          // -1.0 / x -> rcp (fneg x)
6725ffd83dbSDimitry Andric          Value *FNeg = Builder.CreateFNeg(Den);
6735ffd83dbSDimitry Andric          return Builder.CreateCall(Decl, { FNeg });
6745ffd83dbSDimitry Andric        }
6755ffd83dbSDimitry Andric     }
6765ffd83dbSDimitry Andric   }
6775ffd83dbSDimitry Andric 
6785ffd83dbSDimitry Andric   if (AllowInaccurateRcp) {
6795ffd83dbSDimitry Andric     Function *Decl = Intrinsic::getDeclaration(
6805ffd83dbSDimitry Andric       Mod, Intrinsic::amdgcn_rcp, Ty);
6815ffd83dbSDimitry Andric 
6825ffd83dbSDimitry Andric     // Turn into multiply by the reciprocal.
6835ffd83dbSDimitry Andric     // x / y -> x * (1.0 / y)
6845ffd83dbSDimitry Andric     Value *Recip = Builder.CreateCall(Decl, { Den });
6855ffd83dbSDimitry Andric     return Builder.CreateFMul(Num, Recip);
6865ffd83dbSDimitry Andric   }
6875ffd83dbSDimitry Andric   return nullptr;
6885ffd83dbSDimitry Andric }
6895ffd83dbSDimitry Andric 
6905ffd83dbSDimitry Andric // optimize with fdiv.fast:
6915ffd83dbSDimitry Andric //
6925ffd83dbSDimitry Andric // a/b -> fdiv.fast(a, b) when !fpmath >= 2.5ulp with denormals flushed.
6935ffd83dbSDimitry Andric //
6945ffd83dbSDimitry Andric // 1/x -> fdiv.fast(1,x)  when !fpmath >= 2.5ulp.
6955ffd83dbSDimitry Andric //
6965ffd83dbSDimitry Andric // NOTE: optimizeWithRcp should be tried first because rcp is the preference.
6975ffd83dbSDimitry Andric static Value *optimizeWithFDivFast(Value *Num, Value *Den, float ReqdAccuracy,
6985ffd83dbSDimitry Andric                                    bool HasDenormals, IRBuilder<> &Builder,
6995ffd83dbSDimitry Andric                                    Module *Mod) {
7005ffd83dbSDimitry Andric   // fdiv.fast can achieve 2.5 ULP accuracy.
7015ffd83dbSDimitry Andric   if (ReqdAccuracy < 2.5f)
7025ffd83dbSDimitry Andric     return nullptr;
7035ffd83dbSDimitry Andric 
7045ffd83dbSDimitry Andric   // Only have fdiv.fast for f32.
7055ffd83dbSDimitry Andric   Type *Ty = Den->getType();
7065ffd83dbSDimitry Andric   if (!Ty->isFloatTy())
7075ffd83dbSDimitry Andric     return nullptr;
7085ffd83dbSDimitry Andric 
7095ffd83dbSDimitry Andric   bool NumIsOne = false;
7105ffd83dbSDimitry Andric   if (const ConstantFP *CNum = dyn_cast<ConstantFP>(Num)) {
7115ffd83dbSDimitry Andric     if (CNum->isExactlyValue(+1.0) || CNum->isExactlyValue(-1.0))
7125ffd83dbSDimitry Andric       NumIsOne = true;
7135ffd83dbSDimitry Andric   }
7145ffd83dbSDimitry Andric 
7155ffd83dbSDimitry Andric   // fdiv does not support denormals. But 1.0/x is always fine to use it.
7165ffd83dbSDimitry Andric   if (HasDenormals && !NumIsOne)
7175ffd83dbSDimitry Andric     return nullptr;
7185ffd83dbSDimitry Andric 
7195ffd83dbSDimitry Andric   Function *Decl = Intrinsic::getDeclaration(Mod, Intrinsic::amdgcn_fdiv_fast);
7205ffd83dbSDimitry Andric   return Builder.CreateCall(Decl, { Num, Den });
7215ffd83dbSDimitry Andric }
7225ffd83dbSDimitry Andric 
7235ffd83dbSDimitry Andric // Optimizations is performed based on fpmath, fast math flags as well as
7245ffd83dbSDimitry Andric // denormals to optimize fdiv with either rcp or fdiv.fast.
7255ffd83dbSDimitry Andric //
7265ffd83dbSDimitry Andric // With rcp:
7275ffd83dbSDimitry Andric //   1/x -> rcp(x) when rcp is sufficiently accurate or inaccurate rcp is
7285ffd83dbSDimitry Andric //                 allowed with unsafe-fp-math or afn.
7295ffd83dbSDimitry Andric //
7305ffd83dbSDimitry Andric //   a/b -> a*rcp(b) when inaccurate rcp is allowed with unsafe-fp-math or afn.
7315ffd83dbSDimitry Andric //
7325ffd83dbSDimitry Andric // With fdiv.fast:
7335ffd83dbSDimitry Andric //   a/b -> fdiv.fast(a, b) when !fpmath >= 2.5ulp with denormals flushed.
7345ffd83dbSDimitry Andric //
7355ffd83dbSDimitry Andric //   1/x -> fdiv.fast(1,x)  when !fpmath >= 2.5ulp.
7365ffd83dbSDimitry Andric //
7375ffd83dbSDimitry Andric // NOTE: rcp is the preference in cases that both are legal.
7385ffd83dbSDimitry Andric bool AMDGPUCodeGenPrepare::visitFDiv(BinaryOperator &FDiv) {
7395ffd83dbSDimitry Andric 
7405ffd83dbSDimitry Andric   Type *Ty = FDiv.getType()->getScalarType();
7415ffd83dbSDimitry Andric 
742*e8d8bef9SDimitry Andric   // The f64 rcp/rsq approximations are pretty inaccurate. We can do an
743*e8d8bef9SDimitry Andric   // expansion around them in codegen.
744*e8d8bef9SDimitry Andric   if (Ty->isDoubleTy())
745*e8d8bef9SDimitry Andric     return false;
746*e8d8bef9SDimitry Andric 
7475ffd83dbSDimitry Andric   // No intrinsic for fdiv16 if target does not support f16.
7485ffd83dbSDimitry Andric   if (Ty->isHalfTy() && !ST->has16BitInsts())
7490b57cec5SDimitry Andric     return false;
7500b57cec5SDimitry Andric 
7510b57cec5SDimitry Andric   const FPMathOperator *FPOp = cast<const FPMathOperator>(&FDiv);
7525ffd83dbSDimitry Andric   const float ReqdAccuracy =  FPOp->getFPAccuracy();
7530b57cec5SDimitry Andric 
7545ffd83dbSDimitry Andric   // Inaccurate rcp is allowed with unsafe-fp-math or afn.
7550b57cec5SDimitry Andric   FastMathFlags FMF = FPOp->getFastMathFlags();
7565ffd83dbSDimitry Andric   const bool AllowInaccurateRcp = HasUnsafeFPMath || FMF.approxFunc();
7570b57cec5SDimitry Andric 
7585ffd83dbSDimitry Andric   // rcp_f16 is accurate for !fpmath >= 1.0ulp.
7595ffd83dbSDimitry Andric   // rcp_f32 is accurate for !fpmath >= 1.0ulp and denormals are flushed.
7605ffd83dbSDimitry Andric   // rcp_f64 is never accurate.
7615ffd83dbSDimitry Andric   const bool RcpIsAccurate = (Ty->isHalfTy() && ReqdAccuracy >= 1.0f) ||
7625ffd83dbSDimitry Andric             (Ty->isFloatTy() && !HasFP32Denormals && ReqdAccuracy >= 1.0f);
7630b57cec5SDimitry Andric 
7645ffd83dbSDimitry Andric   IRBuilder<> Builder(FDiv.getParent(), std::next(FDiv.getIterator()));
7650b57cec5SDimitry Andric   Builder.setFastMathFlags(FMF);
7660b57cec5SDimitry Andric   Builder.SetCurrentDebugLocation(FDiv.getDebugLoc());
7670b57cec5SDimitry Andric 
7680b57cec5SDimitry Andric   Value *Num = FDiv.getOperand(0);
7690b57cec5SDimitry Andric   Value *Den = FDiv.getOperand(1);
7700b57cec5SDimitry Andric 
7710b57cec5SDimitry Andric   Value *NewFDiv = nullptr;
7725ffd83dbSDimitry Andric   if (auto *VT = dyn_cast<FixedVectorType>(FDiv.getType())) {
7730b57cec5SDimitry Andric     NewFDiv = UndefValue::get(VT);
7740b57cec5SDimitry Andric 
7750b57cec5SDimitry Andric     // FIXME: Doesn't do the right thing for cases where the vector is partially
7760b57cec5SDimitry Andric     // constant. This works when the scalarizer pass is run first.
7770b57cec5SDimitry Andric     for (unsigned I = 0, E = VT->getNumElements(); I != E; ++I) {
7780b57cec5SDimitry Andric       Value *NumEltI = Builder.CreateExtractElement(Num, I);
7790b57cec5SDimitry Andric       Value *DenEltI = Builder.CreateExtractElement(Den, I);
7805ffd83dbSDimitry Andric       // Try rcp first.
7815ffd83dbSDimitry Andric       Value *NewElt = optimizeWithRcp(NumEltI, DenEltI, AllowInaccurateRcp,
7825ffd83dbSDimitry Andric                                       RcpIsAccurate, Builder, Mod);
7835ffd83dbSDimitry Andric       if (!NewElt) // Try fdiv.fast.
7845ffd83dbSDimitry Andric         NewElt = optimizeWithFDivFast(NumEltI, DenEltI, ReqdAccuracy,
7855ffd83dbSDimitry Andric                                       HasFP32Denormals, Builder, Mod);
7865ffd83dbSDimitry Andric       if (!NewElt) // Keep the original.
7870b57cec5SDimitry Andric         NewElt = Builder.CreateFDiv(NumEltI, DenEltI);
7880b57cec5SDimitry Andric 
7890b57cec5SDimitry Andric       NewFDiv = Builder.CreateInsertElement(NewFDiv, NewElt, I);
7900b57cec5SDimitry Andric     }
7915ffd83dbSDimitry Andric   } else { // Scalar FDiv.
7925ffd83dbSDimitry Andric     // Try rcp first.
7935ffd83dbSDimitry Andric     NewFDiv = optimizeWithRcp(Num, Den, AllowInaccurateRcp, RcpIsAccurate,
7945ffd83dbSDimitry Andric                               Builder, Mod);
7955ffd83dbSDimitry Andric     if (!NewFDiv) { // Try fdiv.fast.
7965ffd83dbSDimitry Andric       NewFDiv = optimizeWithFDivFast(Num, Den, ReqdAccuracy, HasFP32Denormals,
7975ffd83dbSDimitry Andric                                      Builder, Mod);
7985ffd83dbSDimitry Andric     }
7990b57cec5SDimitry Andric   }
8000b57cec5SDimitry Andric 
8010b57cec5SDimitry Andric   if (NewFDiv) {
8020b57cec5SDimitry Andric     FDiv.replaceAllUsesWith(NewFDiv);
8030b57cec5SDimitry Andric     NewFDiv->takeName(&FDiv);
8040b57cec5SDimitry Andric     FDiv.eraseFromParent();
8050b57cec5SDimitry Andric   }
8060b57cec5SDimitry Andric 
8070b57cec5SDimitry Andric   return !!NewFDiv;
8080b57cec5SDimitry Andric }
8090b57cec5SDimitry Andric 
8100b57cec5SDimitry Andric static bool hasUnsafeFPMath(const Function &F) {
8110b57cec5SDimitry Andric   Attribute Attr = F.getFnAttribute("unsafe-fp-math");
8120b57cec5SDimitry Andric   return Attr.getValueAsString() == "true";
8130b57cec5SDimitry Andric }
8140b57cec5SDimitry Andric 
8150b57cec5SDimitry Andric static std::pair<Value*, Value*> getMul64(IRBuilder<> &Builder,
8160b57cec5SDimitry Andric                                           Value *LHS, Value *RHS) {
8170b57cec5SDimitry Andric   Type *I32Ty = Builder.getInt32Ty();
8180b57cec5SDimitry Andric   Type *I64Ty = Builder.getInt64Ty();
8190b57cec5SDimitry Andric 
8200b57cec5SDimitry Andric   Value *LHS_EXT64 = Builder.CreateZExt(LHS, I64Ty);
8210b57cec5SDimitry Andric   Value *RHS_EXT64 = Builder.CreateZExt(RHS, I64Ty);
8220b57cec5SDimitry Andric   Value *MUL64 = Builder.CreateMul(LHS_EXT64, RHS_EXT64);
8230b57cec5SDimitry Andric   Value *Lo = Builder.CreateTrunc(MUL64, I32Ty);
8240b57cec5SDimitry Andric   Value *Hi = Builder.CreateLShr(MUL64, Builder.getInt64(32));
8250b57cec5SDimitry Andric   Hi = Builder.CreateTrunc(Hi, I32Ty);
8260b57cec5SDimitry Andric   return std::make_pair(Lo, Hi);
8270b57cec5SDimitry Andric }
8280b57cec5SDimitry Andric 
8290b57cec5SDimitry Andric static Value* getMulHu(IRBuilder<> &Builder, Value *LHS, Value *RHS) {
8300b57cec5SDimitry Andric   return getMul64(Builder, LHS, RHS).second;
8310b57cec5SDimitry Andric }
8320b57cec5SDimitry Andric 
8335ffd83dbSDimitry Andric /// Figure out how many bits are really needed for this ddivision. \p AtLeast is
8345ffd83dbSDimitry Andric /// an optimization hint to bypass the second ComputeNumSignBits call if we the
8355ffd83dbSDimitry Andric /// first one is insufficient. Returns -1 on failure.
8365ffd83dbSDimitry Andric int AMDGPUCodeGenPrepare::getDivNumBits(BinaryOperator &I,
8375ffd83dbSDimitry Andric                                         Value *Num, Value *Den,
8385ffd83dbSDimitry Andric                                         unsigned AtLeast, bool IsSigned) const {
8395ffd83dbSDimitry Andric   const DataLayout &DL = Mod->getDataLayout();
8405ffd83dbSDimitry Andric   unsigned LHSSignBits = ComputeNumSignBits(Num, DL, 0, AC, &I);
8415ffd83dbSDimitry Andric   if (LHSSignBits < AtLeast)
8425ffd83dbSDimitry Andric     return -1;
8435ffd83dbSDimitry Andric 
8445ffd83dbSDimitry Andric   unsigned RHSSignBits = ComputeNumSignBits(Den, DL, 0, AC, &I);
8455ffd83dbSDimitry Andric   if (RHSSignBits < AtLeast)
8465ffd83dbSDimitry Andric     return -1;
8475ffd83dbSDimitry Andric 
8485ffd83dbSDimitry Andric   unsigned SignBits = std::min(LHSSignBits, RHSSignBits);
8495ffd83dbSDimitry Andric   unsigned DivBits = Num->getType()->getScalarSizeInBits() - SignBits;
8505ffd83dbSDimitry Andric   if (IsSigned)
8515ffd83dbSDimitry Andric     ++DivBits;
8525ffd83dbSDimitry Andric   return DivBits;
8535ffd83dbSDimitry Andric }
8545ffd83dbSDimitry Andric 
8550b57cec5SDimitry Andric // The fractional part of a float is enough to accurately represent up to
8560b57cec5SDimitry Andric // a 24-bit signed integer.
8570b57cec5SDimitry Andric Value *AMDGPUCodeGenPrepare::expandDivRem24(IRBuilder<> &Builder,
8580b57cec5SDimitry Andric                                             BinaryOperator &I,
8590b57cec5SDimitry Andric                                             Value *Num, Value *Den,
8600b57cec5SDimitry Andric                                             bool IsDiv, bool IsSigned) const {
8615ffd83dbSDimitry Andric   int DivBits = getDivNumBits(I, Num, Den, 9, IsSigned);
8625ffd83dbSDimitry Andric   if (DivBits == -1)
8630b57cec5SDimitry Andric     return nullptr;
8645ffd83dbSDimitry Andric   return expandDivRem24Impl(Builder, I, Num, Den, DivBits, IsDiv, IsSigned);
8655ffd83dbSDimitry Andric }
8660b57cec5SDimitry Andric 
8675ffd83dbSDimitry Andric Value *AMDGPUCodeGenPrepare::expandDivRem24Impl(IRBuilder<> &Builder,
8685ffd83dbSDimitry Andric                                                 BinaryOperator &I,
8695ffd83dbSDimitry Andric                                                 Value *Num, Value *Den,
8705ffd83dbSDimitry Andric                                                 unsigned DivBits,
8715ffd83dbSDimitry Andric                                                 bool IsDiv, bool IsSigned) const {
8720b57cec5SDimitry Andric   Type *I32Ty = Builder.getInt32Ty();
8735ffd83dbSDimitry Andric   Num = Builder.CreateTrunc(Num, I32Ty);
8745ffd83dbSDimitry Andric   Den = Builder.CreateTrunc(Den, I32Ty);
8755ffd83dbSDimitry Andric 
8760b57cec5SDimitry Andric   Type *F32Ty = Builder.getFloatTy();
8770b57cec5SDimitry Andric   ConstantInt *One = Builder.getInt32(1);
8780b57cec5SDimitry Andric   Value *JQ = One;
8790b57cec5SDimitry Andric 
8800b57cec5SDimitry Andric   if (IsSigned) {
8810b57cec5SDimitry Andric     // char|short jq = ia ^ ib;
8820b57cec5SDimitry Andric     JQ = Builder.CreateXor(Num, Den);
8830b57cec5SDimitry Andric 
8840b57cec5SDimitry Andric     // jq = jq >> (bitsize - 2)
8850b57cec5SDimitry Andric     JQ = Builder.CreateAShr(JQ, Builder.getInt32(30));
8860b57cec5SDimitry Andric 
8870b57cec5SDimitry Andric     // jq = jq | 0x1
8880b57cec5SDimitry Andric     JQ = Builder.CreateOr(JQ, One);
8890b57cec5SDimitry Andric   }
8900b57cec5SDimitry Andric 
8910b57cec5SDimitry Andric   // int ia = (int)LHS;
8920b57cec5SDimitry Andric   Value *IA = Num;
8930b57cec5SDimitry Andric 
8940b57cec5SDimitry Andric   // int ib, (int)RHS;
8950b57cec5SDimitry Andric   Value *IB = Den;
8960b57cec5SDimitry Andric 
8970b57cec5SDimitry Andric   // float fa = (float)ia;
8980b57cec5SDimitry Andric   Value *FA = IsSigned ? Builder.CreateSIToFP(IA, F32Ty)
8990b57cec5SDimitry Andric                        : Builder.CreateUIToFP(IA, F32Ty);
9000b57cec5SDimitry Andric 
9010b57cec5SDimitry Andric   // float fb = (float)ib;
9020b57cec5SDimitry Andric   Value *FB = IsSigned ? Builder.CreateSIToFP(IB,F32Ty)
9030b57cec5SDimitry Andric                        : Builder.CreateUIToFP(IB,F32Ty);
9040b57cec5SDimitry Andric 
9055ffd83dbSDimitry Andric   Function *RcpDecl = Intrinsic::getDeclaration(Mod, Intrinsic::amdgcn_rcp,
9065ffd83dbSDimitry Andric                                                 Builder.getFloatTy());
9075ffd83dbSDimitry Andric   Value *RCP = Builder.CreateCall(RcpDecl, { FB });
9080b57cec5SDimitry Andric   Value *FQM = Builder.CreateFMul(FA, RCP);
9090b57cec5SDimitry Andric 
9100b57cec5SDimitry Andric   // fq = trunc(fqm);
9110b57cec5SDimitry Andric   CallInst *FQ = Builder.CreateUnaryIntrinsic(Intrinsic::trunc, FQM);
9120b57cec5SDimitry Andric   FQ->copyFastMathFlags(Builder.getFastMathFlags());
9130b57cec5SDimitry Andric 
9140b57cec5SDimitry Andric   // float fqneg = -fq;
9150b57cec5SDimitry Andric   Value *FQNeg = Builder.CreateFNeg(FQ);
9160b57cec5SDimitry Andric 
9170b57cec5SDimitry Andric   // float fr = mad(fqneg, fb, fa);
9185ffd83dbSDimitry Andric   auto FMAD = !ST->hasMadMacF32Insts()
9195ffd83dbSDimitry Andric                   ? Intrinsic::fma
9205ffd83dbSDimitry Andric                   : (Intrinsic::ID)Intrinsic::amdgcn_fmad_ftz;
9215ffd83dbSDimitry Andric   Value *FR = Builder.CreateIntrinsic(FMAD,
9220b57cec5SDimitry Andric                                       {FQNeg->getType()}, {FQNeg, FB, FA}, FQ);
9230b57cec5SDimitry Andric 
9240b57cec5SDimitry Andric   // int iq = (int)fq;
9250b57cec5SDimitry Andric   Value *IQ = IsSigned ? Builder.CreateFPToSI(FQ, I32Ty)
9260b57cec5SDimitry Andric                        : Builder.CreateFPToUI(FQ, I32Ty);
9270b57cec5SDimitry Andric 
9280b57cec5SDimitry Andric   // fr = fabs(fr);
9290b57cec5SDimitry Andric   FR = Builder.CreateUnaryIntrinsic(Intrinsic::fabs, FR, FQ);
9300b57cec5SDimitry Andric 
9310b57cec5SDimitry Andric   // fb = fabs(fb);
9320b57cec5SDimitry Andric   FB = Builder.CreateUnaryIntrinsic(Intrinsic::fabs, FB, FQ);
9330b57cec5SDimitry Andric 
9340b57cec5SDimitry Andric   // int cv = fr >= fb;
9350b57cec5SDimitry Andric   Value *CV = Builder.CreateFCmpOGE(FR, FB);
9360b57cec5SDimitry Andric 
9370b57cec5SDimitry Andric   // jq = (cv ? jq : 0);
9380b57cec5SDimitry Andric   JQ = Builder.CreateSelect(CV, JQ, Builder.getInt32(0));
9390b57cec5SDimitry Andric 
9400b57cec5SDimitry Andric   // dst = iq + jq;
9410b57cec5SDimitry Andric   Value *Div = Builder.CreateAdd(IQ, JQ);
9420b57cec5SDimitry Andric 
9430b57cec5SDimitry Andric   Value *Res = Div;
9440b57cec5SDimitry Andric   if (!IsDiv) {
9450b57cec5SDimitry Andric     // Rem needs compensation, it's easier to recompute it
9460b57cec5SDimitry Andric     Value *Rem = Builder.CreateMul(Div, Den);
9470b57cec5SDimitry Andric     Res = Builder.CreateSub(Num, Rem);
9480b57cec5SDimitry Andric   }
9490b57cec5SDimitry Andric 
9505ffd83dbSDimitry Andric   if (DivBits != 0 && DivBits < 32) {
9515ffd83dbSDimitry Andric     // Extend in register from the number of bits this divide really is.
9520b57cec5SDimitry Andric     if (IsSigned) {
9535ffd83dbSDimitry Andric       int InRegBits = 32 - DivBits;
9545ffd83dbSDimitry Andric 
9555ffd83dbSDimitry Andric       Res = Builder.CreateShl(Res, InRegBits);
9565ffd83dbSDimitry Andric       Res = Builder.CreateAShr(Res, InRegBits);
9570b57cec5SDimitry Andric     } else {
9585ffd83dbSDimitry Andric       ConstantInt *TruncMask
9595ffd83dbSDimitry Andric         = Builder.getInt32((UINT64_C(1) << DivBits) - 1);
9600b57cec5SDimitry Andric       Res = Builder.CreateAnd(Res, TruncMask);
9610b57cec5SDimitry Andric     }
9625ffd83dbSDimitry Andric   }
9630b57cec5SDimitry Andric 
9640b57cec5SDimitry Andric   return Res;
9650b57cec5SDimitry Andric }
9660b57cec5SDimitry Andric 
9675ffd83dbSDimitry Andric // Try to recognize special cases the DAG will emit special, better expansions
9685ffd83dbSDimitry Andric // than the general expansion we do here.
9695ffd83dbSDimitry Andric 
9705ffd83dbSDimitry Andric // TODO: It would be better to just directly handle those optimizations here.
9715ffd83dbSDimitry Andric bool AMDGPUCodeGenPrepare::divHasSpecialOptimization(
9725ffd83dbSDimitry Andric   BinaryOperator &I, Value *Num, Value *Den) const {
9735ffd83dbSDimitry Andric   if (Constant *C = dyn_cast<Constant>(Den)) {
9745ffd83dbSDimitry Andric     // Arbitrary constants get a better expansion as long as a wider mulhi is
9755ffd83dbSDimitry Andric     // legal.
9765ffd83dbSDimitry Andric     if (C->getType()->getScalarSizeInBits() <= 32)
9775ffd83dbSDimitry Andric       return true;
9785ffd83dbSDimitry Andric 
9795ffd83dbSDimitry Andric     // TODO: Sdiv check for not exact for some reason.
9805ffd83dbSDimitry Andric 
9815ffd83dbSDimitry Andric     // If there's no wider mulhi, there's only a better expansion for powers of
9825ffd83dbSDimitry Andric     // two.
9835ffd83dbSDimitry Andric     // TODO: Should really know for each vector element.
9845ffd83dbSDimitry Andric     if (isKnownToBeAPowerOfTwo(C, *DL, true, 0, AC, &I, DT))
9855ffd83dbSDimitry Andric       return true;
9865ffd83dbSDimitry Andric 
9875ffd83dbSDimitry Andric     return false;
9885ffd83dbSDimitry Andric   }
9895ffd83dbSDimitry Andric 
9905ffd83dbSDimitry Andric   if (BinaryOperator *BinOpDen = dyn_cast<BinaryOperator>(Den)) {
9915ffd83dbSDimitry Andric     // fold (udiv x, (shl c, y)) -> x >>u (log2(c)+y) iff c is power of 2
9925ffd83dbSDimitry Andric     if (BinOpDen->getOpcode() == Instruction::Shl &&
9935ffd83dbSDimitry Andric         isa<Constant>(BinOpDen->getOperand(0)) &&
9945ffd83dbSDimitry Andric         isKnownToBeAPowerOfTwo(BinOpDen->getOperand(0), *DL, true,
9955ffd83dbSDimitry Andric                                0, AC, &I, DT)) {
9965ffd83dbSDimitry Andric       return true;
9975ffd83dbSDimitry Andric     }
9985ffd83dbSDimitry Andric   }
9995ffd83dbSDimitry Andric 
10005ffd83dbSDimitry Andric   return false;
10015ffd83dbSDimitry Andric }
10025ffd83dbSDimitry Andric 
10035ffd83dbSDimitry Andric static Value *getSign32(Value *V, IRBuilder<> &Builder, const DataLayout *DL) {
10045ffd83dbSDimitry Andric   // Check whether the sign can be determined statically.
10055ffd83dbSDimitry Andric   KnownBits Known = computeKnownBits(V, *DL);
10065ffd83dbSDimitry Andric   if (Known.isNegative())
10075ffd83dbSDimitry Andric     return Constant::getAllOnesValue(V->getType());
10085ffd83dbSDimitry Andric   if (Known.isNonNegative())
10095ffd83dbSDimitry Andric     return Constant::getNullValue(V->getType());
10105ffd83dbSDimitry Andric   return Builder.CreateAShr(V, Builder.getInt32(31));
10115ffd83dbSDimitry Andric }
10125ffd83dbSDimitry Andric 
10130b57cec5SDimitry Andric Value *AMDGPUCodeGenPrepare::expandDivRem32(IRBuilder<> &Builder,
10145ffd83dbSDimitry Andric                                             BinaryOperator &I, Value *X,
10155ffd83dbSDimitry Andric                                             Value *Y) const {
10160b57cec5SDimitry Andric   Instruction::BinaryOps Opc = I.getOpcode();
10170b57cec5SDimitry Andric   assert(Opc == Instruction::URem || Opc == Instruction::UDiv ||
10180b57cec5SDimitry Andric          Opc == Instruction::SRem || Opc == Instruction::SDiv);
10190b57cec5SDimitry Andric 
10200b57cec5SDimitry Andric   FastMathFlags FMF;
10210b57cec5SDimitry Andric   FMF.setFast();
10220b57cec5SDimitry Andric   Builder.setFastMathFlags(FMF);
10230b57cec5SDimitry Andric 
10245ffd83dbSDimitry Andric   if (divHasSpecialOptimization(I, X, Y))
10255ffd83dbSDimitry Andric     return nullptr;  // Keep it for later optimization.
10260b57cec5SDimitry Andric 
10270b57cec5SDimitry Andric   bool IsDiv = Opc == Instruction::UDiv || Opc == Instruction::SDiv;
10280b57cec5SDimitry Andric   bool IsSigned = Opc == Instruction::SRem || Opc == Instruction::SDiv;
10290b57cec5SDimitry Andric 
10305ffd83dbSDimitry Andric   Type *Ty = X->getType();
10310b57cec5SDimitry Andric   Type *I32Ty = Builder.getInt32Ty();
10320b57cec5SDimitry Andric   Type *F32Ty = Builder.getFloatTy();
10330b57cec5SDimitry Andric 
10340b57cec5SDimitry Andric   if (Ty->getScalarSizeInBits() < 32) {
10350b57cec5SDimitry Andric     if (IsSigned) {
10365ffd83dbSDimitry Andric       X = Builder.CreateSExt(X, I32Ty);
10375ffd83dbSDimitry Andric       Y = Builder.CreateSExt(Y, I32Ty);
10380b57cec5SDimitry Andric     } else {
10395ffd83dbSDimitry Andric       X = Builder.CreateZExt(X, I32Ty);
10405ffd83dbSDimitry Andric       Y = Builder.CreateZExt(Y, I32Ty);
10410b57cec5SDimitry Andric     }
10420b57cec5SDimitry Andric   }
10430b57cec5SDimitry Andric 
10445ffd83dbSDimitry Andric   if (Value *Res = expandDivRem24(Builder, I, X, Y, IsDiv, IsSigned)) {
10455ffd83dbSDimitry Andric     return IsSigned ? Builder.CreateSExtOrTrunc(Res, Ty) :
10465ffd83dbSDimitry Andric                       Builder.CreateZExtOrTrunc(Res, Ty);
10470b57cec5SDimitry Andric   }
10480b57cec5SDimitry Andric 
10490b57cec5SDimitry Andric   ConstantInt *Zero = Builder.getInt32(0);
10500b57cec5SDimitry Andric   ConstantInt *One = Builder.getInt32(1);
10510b57cec5SDimitry Andric 
10520b57cec5SDimitry Andric   Value *Sign = nullptr;
10530b57cec5SDimitry Andric   if (IsSigned) {
10545ffd83dbSDimitry Andric     Value *SignX = getSign32(X, Builder, DL);
10555ffd83dbSDimitry Andric     Value *SignY = getSign32(Y, Builder, DL);
10560b57cec5SDimitry Andric     // Remainder sign is the same as LHS
10575ffd83dbSDimitry Andric     Sign = IsDiv ? Builder.CreateXor(SignX, SignY) : SignX;
10580b57cec5SDimitry Andric 
10595ffd83dbSDimitry Andric     X = Builder.CreateAdd(X, SignX);
10605ffd83dbSDimitry Andric     Y = Builder.CreateAdd(Y, SignY);
10610b57cec5SDimitry Andric 
10625ffd83dbSDimitry Andric     X = Builder.CreateXor(X, SignX);
10635ffd83dbSDimitry Andric     Y = Builder.CreateXor(Y, SignY);
10640b57cec5SDimitry Andric   }
10650b57cec5SDimitry Andric 
10665ffd83dbSDimitry Andric   // The algorithm here is based on ideas from "Software Integer Division", Tom
10675ffd83dbSDimitry Andric   // Rodeheffer, August 2008.
10685ffd83dbSDimitry Andric   //
10695ffd83dbSDimitry Andric   // unsigned udiv(unsigned x, unsigned y) {
10705ffd83dbSDimitry Andric   //   // Initial estimate of inv(y). The constant is less than 2^32 to ensure
10715ffd83dbSDimitry Andric   //   // that this is a lower bound on inv(y), even if some of the calculations
10725ffd83dbSDimitry Andric   //   // round up.
10735ffd83dbSDimitry Andric   //   unsigned z = (unsigned)((4294967296.0 - 512.0) * v_rcp_f32((float)y));
10745ffd83dbSDimitry Andric   //
10755ffd83dbSDimitry Andric   //   // One round of UNR (Unsigned integer Newton-Raphson) to improve z.
10765ffd83dbSDimitry Andric   //   // Empirically this is guaranteed to give a "two-y" lower bound on
10775ffd83dbSDimitry Andric   //   // inv(y).
10785ffd83dbSDimitry Andric   //   z += umulh(z, -y * z);
10795ffd83dbSDimitry Andric   //
10805ffd83dbSDimitry Andric   //   // Quotient/remainder estimate.
10815ffd83dbSDimitry Andric   //   unsigned q = umulh(x, z);
10825ffd83dbSDimitry Andric   //   unsigned r = x - q * y;
10835ffd83dbSDimitry Andric   //
10845ffd83dbSDimitry Andric   //   // Two rounds of quotient/remainder refinement.
10855ffd83dbSDimitry Andric   //   if (r >= y) {
10865ffd83dbSDimitry Andric   //     ++q;
10875ffd83dbSDimitry Andric   //     r -= y;
10885ffd83dbSDimitry Andric   //   }
10895ffd83dbSDimitry Andric   //   if (r >= y) {
10905ffd83dbSDimitry Andric   //     ++q;
10915ffd83dbSDimitry Andric   //     r -= y;
10925ffd83dbSDimitry Andric   //   }
10935ffd83dbSDimitry Andric   //
10945ffd83dbSDimitry Andric   //   return q;
10955ffd83dbSDimitry Andric   // }
10960b57cec5SDimitry Andric 
10975ffd83dbSDimitry Andric   // Initial estimate of inv(y).
10985ffd83dbSDimitry Andric   Value *FloatY = Builder.CreateUIToFP(Y, F32Ty);
10995ffd83dbSDimitry Andric   Function *Rcp = Intrinsic::getDeclaration(Mod, Intrinsic::amdgcn_rcp, F32Ty);
11005ffd83dbSDimitry Andric   Value *RcpY = Builder.CreateCall(Rcp, {FloatY});
11015ffd83dbSDimitry Andric   Constant *Scale = ConstantFP::get(F32Ty, BitsToFloat(0x4F7FFFFE));
11025ffd83dbSDimitry Andric   Value *ScaledY = Builder.CreateFMul(RcpY, Scale);
11035ffd83dbSDimitry Andric   Value *Z = Builder.CreateFPToUI(ScaledY, I32Ty);
11040b57cec5SDimitry Andric 
11055ffd83dbSDimitry Andric   // One round of UNR.
11065ffd83dbSDimitry Andric   Value *NegY = Builder.CreateSub(Zero, Y);
11075ffd83dbSDimitry Andric   Value *NegYZ = Builder.CreateMul(NegY, Z);
11085ffd83dbSDimitry Andric   Z = Builder.CreateAdd(Z, getMulHu(Builder, Z, NegYZ));
11090b57cec5SDimitry Andric 
11105ffd83dbSDimitry Andric   // Quotient/remainder estimate.
11115ffd83dbSDimitry Andric   Value *Q = getMulHu(Builder, X, Z);
11125ffd83dbSDimitry Andric   Value *R = Builder.CreateSub(X, Builder.CreateMul(Q, Y));
11130b57cec5SDimitry Andric 
11145ffd83dbSDimitry Andric   // First quotient/remainder refinement.
11155ffd83dbSDimitry Andric   Value *Cond = Builder.CreateICmpUGE(R, Y);
11165ffd83dbSDimitry Andric   if (IsDiv)
11175ffd83dbSDimitry Andric     Q = Builder.CreateSelect(Cond, Builder.CreateAdd(Q, One), Q);
11185ffd83dbSDimitry Andric   R = Builder.CreateSelect(Cond, Builder.CreateSub(R, Y), R);
11190b57cec5SDimitry Andric 
11205ffd83dbSDimitry Andric   // Second quotient/remainder refinement.
11215ffd83dbSDimitry Andric   Cond = Builder.CreateICmpUGE(R, Y);
11220b57cec5SDimitry Andric   Value *Res;
11235ffd83dbSDimitry Andric   if (IsDiv)
11245ffd83dbSDimitry Andric     Res = Builder.CreateSelect(Cond, Builder.CreateAdd(Q, One), Q);
11255ffd83dbSDimitry Andric   else
11265ffd83dbSDimitry Andric     Res = Builder.CreateSelect(Cond, Builder.CreateSub(R, Y), R);
11270b57cec5SDimitry Andric 
11280b57cec5SDimitry Andric   if (IsSigned) {
11290b57cec5SDimitry Andric     Res = Builder.CreateXor(Res, Sign);
11300b57cec5SDimitry Andric     Res = Builder.CreateSub(Res, Sign);
11310b57cec5SDimitry Andric   }
11320b57cec5SDimitry Andric 
11330b57cec5SDimitry Andric   Res = Builder.CreateTrunc(Res, Ty);
11340b57cec5SDimitry Andric 
11350b57cec5SDimitry Andric   return Res;
11360b57cec5SDimitry Andric }
11370b57cec5SDimitry Andric 
11385ffd83dbSDimitry Andric Value *AMDGPUCodeGenPrepare::shrinkDivRem64(IRBuilder<> &Builder,
11395ffd83dbSDimitry Andric                                             BinaryOperator &I,
11405ffd83dbSDimitry Andric                                             Value *Num, Value *Den) const {
11415ffd83dbSDimitry Andric   if (!ExpandDiv64InIR && divHasSpecialOptimization(I, Num, Den))
11425ffd83dbSDimitry Andric     return nullptr;  // Keep it for later optimization.
11435ffd83dbSDimitry Andric 
11445ffd83dbSDimitry Andric   Instruction::BinaryOps Opc = I.getOpcode();
11455ffd83dbSDimitry Andric 
11465ffd83dbSDimitry Andric   bool IsDiv = Opc == Instruction::SDiv || Opc == Instruction::UDiv;
11475ffd83dbSDimitry Andric   bool IsSigned = Opc == Instruction::SDiv || Opc == Instruction::SRem;
11485ffd83dbSDimitry Andric 
11495ffd83dbSDimitry Andric   int NumDivBits = getDivNumBits(I, Num, Den, 32, IsSigned);
11505ffd83dbSDimitry Andric   if (NumDivBits == -1)
11515ffd83dbSDimitry Andric     return nullptr;
11525ffd83dbSDimitry Andric 
11535ffd83dbSDimitry Andric   Value *Narrowed = nullptr;
11545ffd83dbSDimitry Andric   if (NumDivBits <= 24) {
11555ffd83dbSDimitry Andric     Narrowed = expandDivRem24Impl(Builder, I, Num, Den, NumDivBits,
11565ffd83dbSDimitry Andric                                   IsDiv, IsSigned);
11575ffd83dbSDimitry Andric   } else if (NumDivBits <= 32) {
11585ffd83dbSDimitry Andric     Narrowed = expandDivRem32(Builder, I, Num, Den);
11595ffd83dbSDimitry Andric   }
11605ffd83dbSDimitry Andric 
11615ffd83dbSDimitry Andric   if (Narrowed) {
11625ffd83dbSDimitry Andric     return IsSigned ? Builder.CreateSExt(Narrowed, Num->getType()) :
11635ffd83dbSDimitry Andric                       Builder.CreateZExt(Narrowed, Num->getType());
11645ffd83dbSDimitry Andric   }
11655ffd83dbSDimitry Andric 
11665ffd83dbSDimitry Andric   return nullptr;
11675ffd83dbSDimitry Andric }
11685ffd83dbSDimitry Andric 
11695ffd83dbSDimitry Andric void AMDGPUCodeGenPrepare::expandDivRem64(BinaryOperator &I) const {
11705ffd83dbSDimitry Andric   Instruction::BinaryOps Opc = I.getOpcode();
11715ffd83dbSDimitry Andric   // Do the general expansion.
11725ffd83dbSDimitry Andric   if (Opc == Instruction::UDiv || Opc == Instruction::SDiv) {
11735ffd83dbSDimitry Andric     expandDivisionUpTo64Bits(&I);
11745ffd83dbSDimitry Andric     return;
11755ffd83dbSDimitry Andric   }
11765ffd83dbSDimitry Andric 
11775ffd83dbSDimitry Andric   if (Opc == Instruction::URem || Opc == Instruction::SRem) {
11785ffd83dbSDimitry Andric     expandRemainderUpTo64Bits(&I);
11795ffd83dbSDimitry Andric     return;
11805ffd83dbSDimitry Andric   }
11815ffd83dbSDimitry Andric 
11825ffd83dbSDimitry Andric   llvm_unreachable("not a division");
11835ffd83dbSDimitry Andric }
11845ffd83dbSDimitry Andric 
11850b57cec5SDimitry Andric bool AMDGPUCodeGenPrepare::visitBinaryOperator(BinaryOperator &I) {
11865ffd83dbSDimitry Andric   if (foldBinOpIntoSelect(I))
11875ffd83dbSDimitry Andric     return true;
11885ffd83dbSDimitry Andric 
11890b57cec5SDimitry Andric   if (ST->has16BitInsts() && needsPromotionToI32(I.getType()) &&
11900b57cec5SDimitry Andric       DA->isUniform(&I) && promoteUniformOpToI32(I))
11910b57cec5SDimitry Andric     return true;
11920b57cec5SDimitry Andric 
11938bcb0991SDimitry Andric   if (UseMul24Intrin && replaceMulWithMul24(I))
11940b57cec5SDimitry Andric     return true;
11950b57cec5SDimitry Andric 
11960b57cec5SDimitry Andric   bool Changed = false;
11970b57cec5SDimitry Andric   Instruction::BinaryOps Opc = I.getOpcode();
11980b57cec5SDimitry Andric   Type *Ty = I.getType();
11990b57cec5SDimitry Andric   Value *NewDiv = nullptr;
12005ffd83dbSDimitry Andric   unsigned ScalarSize = Ty->getScalarSizeInBits();
12015ffd83dbSDimitry Andric 
12025ffd83dbSDimitry Andric   SmallVector<BinaryOperator *, 8> Div64ToExpand;
12035ffd83dbSDimitry Andric 
12040b57cec5SDimitry Andric   if ((Opc == Instruction::URem || Opc == Instruction::UDiv ||
12050b57cec5SDimitry Andric        Opc == Instruction::SRem || Opc == Instruction::SDiv) &&
12065ffd83dbSDimitry Andric       ScalarSize <= 64 &&
12075ffd83dbSDimitry Andric       !DisableIDivExpand) {
12080b57cec5SDimitry Andric     Value *Num = I.getOperand(0);
12090b57cec5SDimitry Andric     Value *Den = I.getOperand(1);
12100b57cec5SDimitry Andric     IRBuilder<> Builder(&I);
12110b57cec5SDimitry Andric     Builder.SetCurrentDebugLocation(I.getDebugLoc());
12120b57cec5SDimitry Andric 
12135ffd83dbSDimitry Andric     if (auto *VT = dyn_cast<FixedVectorType>(Ty)) {
12140b57cec5SDimitry Andric       NewDiv = UndefValue::get(VT);
12150b57cec5SDimitry Andric 
12160b57cec5SDimitry Andric       for (unsigned N = 0, E = VT->getNumElements(); N != E; ++N) {
12170b57cec5SDimitry Andric         Value *NumEltN = Builder.CreateExtractElement(Num, N);
12180b57cec5SDimitry Andric         Value *DenEltN = Builder.CreateExtractElement(Den, N);
12195ffd83dbSDimitry Andric 
12205ffd83dbSDimitry Andric         Value *NewElt;
12215ffd83dbSDimitry Andric         if (ScalarSize <= 32) {
12225ffd83dbSDimitry Andric           NewElt = expandDivRem32(Builder, I, NumEltN, DenEltN);
12230b57cec5SDimitry Andric           if (!NewElt)
12240b57cec5SDimitry Andric             NewElt = Builder.CreateBinOp(Opc, NumEltN, DenEltN);
12255ffd83dbSDimitry Andric         } else {
12265ffd83dbSDimitry Andric           // See if this 64-bit division can be shrunk to 32/24-bits before
12275ffd83dbSDimitry Andric           // producing the general expansion.
12285ffd83dbSDimitry Andric           NewElt = shrinkDivRem64(Builder, I, NumEltN, DenEltN);
12295ffd83dbSDimitry Andric           if (!NewElt) {
12305ffd83dbSDimitry Andric             // The general 64-bit expansion introduces control flow and doesn't
12315ffd83dbSDimitry Andric             // return the new value. Just insert a scalar copy and defer
12325ffd83dbSDimitry Andric             // expanding it.
12335ffd83dbSDimitry Andric             NewElt = Builder.CreateBinOp(Opc, NumEltN, DenEltN);
12345ffd83dbSDimitry Andric             Div64ToExpand.push_back(cast<BinaryOperator>(NewElt));
12355ffd83dbSDimitry Andric           }
12365ffd83dbSDimitry Andric         }
12375ffd83dbSDimitry Andric 
12380b57cec5SDimitry Andric         NewDiv = Builder.CreateInsertElement(NewDiv, NewElt, N);
12390b57cec5SDimitry Andric       }
12400b57cec5SDimitry Andric     } else {
12415ffd83dbSDimitry Andric       if (ScalarSize <= 32)
12420b57cec5SDimitry Andric         NewDiv = expandDivRem32(Builder, I, Num, Den);
12435ffd83dbSDimitry Andric       else {
12445ffd83dbSDimitry Andric         NewDiv = shrinkDivRem64(Builder, I, Num, Den);
12455ffd83dbSDimitry Andric         if (!NewDiv)
12465ffd83dbSDimitry Andric           Div64ToExpand.push_back(&I);
12475ffd83dbSDimitry Andric       }
12480b57cec5SDimitry Andric     }
12490b57cec5SDimitry Andric 
12500b57cec5SDimitry Andric     if (NewDiv) {
12510b57cec5SDimitry Andric       I.replaceAllUsesWith(NewDiv);
12520b57cec5SDimitry Andric       I.eraseFromParent();
12530b57cec5SDimitry Andric       Changed = true;
12540b57cec5SDimitry Andric     }
12550b57cec5SDimitry Andric   }
12560b57cec5SDimitry Andric 
12575ffd83dbSDimitry Andric   if (ExpandDiv64InIR) {
12585ffd83dbSDimitry Andric     // TODO: We get much worse code in specially handled constant cases.
12595ffd83dbSDimitry Andric     for (BinaryOperator *Div : Div64ToExpand) {
12605ffd83dbSDimitry Andric       expandDivRem64(*Div);
12615ffd83dbSDimitry Andric       Changed = true;
12625ffd83dbSDimitry Andric     }
12635ffd83dbSDimitry Andric   }
12645ffd83dbSDimitry Andric 
12650b57cec5SDimitry Andric   return Changed;
12660b57cec5SDimitry Andric }
12670b57cec5SDimitry Andric 
12680b57cec5SDimitry Andric bool AMDGPUCodeGenPrepare::visitLoadInst(LoadInst &I) {
12690b57cec5SDimitry Andric   if (!WidenLoads)
12700b57cec5SDimitry Andric     return false;
12710b57cec5SDimitry Andric 
12720b57cec5SDimitry Andric   if ((I.getPointerAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS ||
12730b57cec5SDimitry Andric        I.getPointerAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT) &&
12740b57cec5SDimitry Andric       canWidenScalarExtLoad(I)) {
12750b57cec5SDimitry Andric     IRBuilder<> Builder(&I);
12760b57cec5SDimitry Andric     Builder.SetCurrentDebugLocation(I.getDebugLoc());
12770b57cec5SDimitry Andric 
12780b57cec5SDimitry Andric     Type *I32Ty = Builder.getInt32Ty();
12790b57cec5SDimitry Andric     Type *PT = PointerType::get(I32Ty, I.getPointerAddressSpace());
12800b57cec5SDimitry Andric     Value *BitCast= Builder.CreateBitCast(I.getPointerOperand(), PT);
12810b57cec5SDimitry Andric     LoadInst *WidenLoad = Builder.CreateLoad(I32Ty, BitCast);
12820b57cec5SDimitry Andric     WidenLoad->copyMetadata(I);
12830b57cec5SDimitry Andric 
12840b57cec5SDimitry Andric     // If we have range metadata, we need to convert the type, and not make
12850b57cec5SDimitry Andric     // assumptions about the high bits.
12860b57cec5SDimitry Andric     if (auto *Range = WidenLoad->getMetadata(LLVMContext::MD_range)) {
12870b57cec5SDimitry Andric       ConstantInt *Lower =
12880b57cec5SDimitry Andric         mdconst::extract<ConstantInt>(Range->getOperand(0));
12890b57cec5SDimitry Andric 
12900b57cec5SDimitry Andric       if (Lower->getValue().isNullValue()) {
12910b57cec5SDimitry Andric         WidenLoad->setMetadata(LLVMContext::MD_range, nullptr);
12920b57cec5SDimitry Andric       } else {
12930b57cec5SDimitry Andric         Metadata *LowAndHigh[] = {
12940b57cec5SDimitry Andric           ConstantAsMetadata::get(ConstantInt::get(I32Ty, Lower->getValue().zext(32))),
12950b57cec5SDimitry Andric           // Don't make assumptions about the high bits.
12960b57cec5SDimitry Andric           ConstantAsMetadata::get(ConstantInt::get(I32Ty, 0))
12970b57cec5SDimitry Andric         };
12980b57cec5SDimitry Andric 
12990b57cec5SDimitry Andric         WidenLoad->setMetadata(LLVMContext::MD_range,
13000b57cec5SDimitry Andric                                MDNode::get(Mod->getContext(), LowAndHigh));
13010b57cec5SDimitry Andric       }
13020b57cec5SDimitry Andric     }
13030b57cec5SDimitry Andric 
13040b57cec5SDimitry Andric     int TySize = Mod->getDataLayout().getTypeSizeInBits(I.getType());
13050b57cec5SDimitry Andric     Type *IntNTy = Builder.getIntNTy(TySize);
13060b57cec5SDimitry Andric     Value *ValTrunc = Builder.CreateTrunc(WidenLoad, IntNTy);
13070b57cec5SDimitry Andric     Value *ValOrig = Builder.CreateBitCast(ValTrunc, I.getType());
13080b57cec5SDimitry Andric     I.replaceAllUsesWith(ValOrig);
13090b57cec5SDimitry Andric     I.eraseFromParent();
13100b57cec5SDimitry Andric     return true;
13110b57cec5SDimitry Andric   }
13120b57cec5SDimitry Andric 
13130b57cec5SDimitry Andric   return false;
13140b57cec5SDimitry Andric }
13150b57cec5SDimitry Andric 
13160b57cec5SDimitry Andric bool AMDGPUCodeGenPrepare::visitICmpInst(ICmpInst &I) {
13170b57cec5SDimitry Andric   bool Changed = false;
13180b57cec5SDimitry Andric 
13190b57cec5SDimitry Andric   if (ST->has16BitInsts() && needsPromotionToI32(I.getOperand(0)->getType()) &&
13200b57cec5SDimitry Andric       DA->isUniform(&I))
13210b57cec5SDimitry Andric     Changed |= promoteUniformOpToI32(I);
13220b57cec5SDimitry Andric 
13230b57cec5SDimitry Andric   return Changed;
13240b57cec5SDimitry Andric }
13250b57cec5SDimitry Andric 
13260b57cec5SDimitry Andric bool AMDGPUCodeGenPrepare::visitSelectInst(SelectInst &I) {
13270b57cec5SDimitry Andric   bool Changed = false;
13280b57cec5SDimitry Andric 
13290b57cec5SDimitry Andric   if (ST->has16BitInsts() && needsPromotionToI32(I.getType()) &&
13300b57cec5SDimitry Andric       DA->isUniform(&I))
13310b57cec5SDimitry Andric     Changed |= promoteUniformOpToI32(I);
13320b57cec5SDimitry Andric 
13330b57cec5SDimitry Andric   return Changed;
13340b57cec5SDimitry Andric }
13350b57cec5SDimitry Andric 
13360b57cec5SDimitry Andric bool AMDGPUCodeGenPrepare::visitIntrinsicInst(IntrinsicInst &I) {
13370b57cec5SDimitry Andric   switch (I.getIntrinsicID()) {
13380b57cec5SDimitry Andric   case Intrinsic::bitreverse:
13390b57cec5SDimitry Andric     return visitBitreverseIntrinsicInst(I);
13400b57cec5SDimitry Andric   default:
13410b57cec5SDimitry Andric     return false;
13420b57cec5SDimitry Andric   }
13430b57cec5SDimitry Andric }
13440b57cec5SDimitry Andric 
13450b57cec5SDimitry Andric bool AMDGPUCodeGenPrepare::visitBitreverseIntrinsicInst(IntrinsicInst &I) {
13460b57cec5SDimitry Andric   bool Changed = false;
13470b57cec5SDimitry Andric 
13480b57cec5SDimitry Andric   if (ST->has16BitInsts() && needsPromotionToI32(I.getType()) &&
13490b57cec5SDimitry Andric       DA->isUniform(&I))
13500b57cec5SDimitry Andric     Changed |= promoteUniformBitreverseToI32(I);
13510b57cec5SDimitry Andric 
13520b57cec5SDimitry Andric   return Changed;
13530b57cec5SDimitry Andric }
13540b57cec5SDimitry Andric 
13550b57cec5SDimitry Andric bool AMDGPUCodeGenPrepare::doInitialization(Module &M) {
13560b57cec5SDimitry Andric   Mod = &M;
13570b57cec5SDimitry Andric   DL = &Mod->getDataLayout();
13580b57cec5SDimitry Andric   return false;
13590b57cec5SDimitry Andric }
13600b57cec5SDimitry Andric 
13610b57cec5SDimitry Andric bool AMDGPUCodeGenPrepare::runOnFunction(Function &F) {
13620b57cec5SDimitry Andric   if (skipFunction(F))
13630b57cec5SDimitry Andric     return false;
13640b57cec5SDimitry Andric 
13650b57cec5SDimitry Andric   auto *TPC = getAnalysisIfAvailable<TargetPassConfig>();
13660b57cec5SDimitry Andric   if (!TPC)
13670b57cec5SDimitry Andric     return false;
13680b57cec5SDimitry Andric 
13690b57cec5SDimitry Andric   const AMDGPUTargetMachine &TM = TPC->getTM<AMDGPUTargetMachine>();
13700b57cec5SDimitry Andric   ST = &TM.getSubtarget<GCNSubtarget>(F);
13710b57cec5SDimitry Andric   AC = &getAnalysis<AssumptionCacheTracker>().getAssumptionCache(F);
13720b57cec5SDimitry Andric   DA = &getAnalysis<LegacyDivergenceAnalysis>();
13735ffd83dbSDimitry Andric 
13745ffd83dbSDimitry Andric   auto *DTWP = getAnalysisIfAvailable<DominatorTreeWrapperPass>();
13755ffd83dbSDimitry Andric   DT = DTWP ? &DTWP->getDomTree() : nullptr;
13765ffd83dbSDimitry Andric 
13770b57cec5SDimitry Andric   HasUnsafeFPMath = hasUnsafeFPMath(F);
13785ffd83dbSDimitry Andric 
13795ffd83dbSDimitry Andric   AMDGPU::SIModeRegisterDefaults Mode(F);
13805ffd83dbSDimitry Andric   HasFP32Denormals = Mode.allFP32Denormals();
13810b57cec5SDimitry Andric 
13820b57cec5SDimitry Andric   bool MadeChange = false;
13830b57cec5SDimitry Andric 
13845ffd83dbSDimitry Andric   Function::iterator NextBB;
13855ffd83dbSDimitry Andric   for (Function::iterator FI = F.begin(), FE = F.end(); FI != FE; FI = NextBB) {
13865ffd83dbSDimitry Andric     BasicBlock *BB = &*FI;
13875ffd83dbSDimitry Andric     NextBB = std::next(FI);
13885ffd83dbSDimitry Andric 
13890b57cec5SDimitry Andric     BasicBlock::iterator Next;
13905ffd83dbSDimitry Andric     for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; I = Next) {
13910b57cec5SDimitry Andric       Next = std::next(I);
13925ffd83dbSDimitry Andric 
13930b57cec5SDimitry Andric       MadeChange |= visit(*I);
13945ffd83dbSDimitry Andric 
13955ffd83dbSDimitry Andric       if (Next != E) { // Control flow changed
13965ffd83dbSDimitry Andric         BasicBlock *NextInstBB = Next->getParent();
13975ffd83dbSDimitry Andric         if (NextInstBB != BB) {
13985ffd83dbSDimitry Andric           BB = NextInstBB;
13995ffd83dbSDimitry Andric           E = BB->end();
14005ffd83dbSDimitry Andric           FE = F.end();
14015ffd83dbSDimitry Andric         }
14025ffd83dbSDimitry Andric       }
14030b57cec5SDimitry Andric     }
14040b57cec5SDimitry Andric   }
14050b57cec5SDimitry Andric 
14060b57cec5SDimitry Andric   return MadeChange;
14070b57cec5SDimitry Andric }
14080b57cec5SDimitry Andric 
14090b57cec5SDimitry Andric INITIALIZE_PASS_BEGIN(AMDGPUCodeGenPrepare, DEBUG_TYPE,
14100b57cec5SDimitry Andric                       "AMDGPU IR optimizations", false, false)
14110b57cec5SDimitry Andric INITIALIZE_PASS_DEPENDENCY(AssumptionCacheTracker)
14120b57cec5SDimitry Andric INITIALIZE_PASS_DEPENDENCY(LegacyDivergenceAnalysis)
14130b57cec5SDimitry Andric INITIALIZE_PASS_END(AMDGPUCodeGenPrepare, DEBUG_TYPE, "AMDGPU IR optimizations",
14140b57cec5SDimitry Andric                     false, false)
14150b57cec5SDimitry Andric 
14160b57cec5SDimitry Andric char AMDGPUCodeGenPrepare::ID = 0;
14170b57cec5SDimitry Andric 
14180b57cec5SDimitry Andric FunctionPass *llvm::createAMDGPUCodeGenPreparePass() {
14190b57cec5SDimitry Andric   return new AMDGPUCodeGenPrepare();
14200b57cec5SDimitry Andric }
1421