10b57cec5SDimitry Andric //===-- AMDGPU.h - MachineFunction passes hw codegen --------------*- C++ -*-=// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric /// \file 80b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 90b57cec5SDimitry Andric 100b57cec5SDimitry Andric #ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPU_H 110b57cec5SDimitry Andric #define LLVM_LIB_TARGET_AMDGPU_AMDGPU_H 120b57cec5SDimitry Andric 13e8d8bef9SDimitry Andric #include "llvm/IR/PassManager.h" 141fd87a68SDimitry Andric #include "llvm/Pass.h" 155ffd83dbSDimitry Andric #include "llvm/Support/CodeGen.h" 160b57cec5SDimitry Andric 170b57cec5SDimitry Andric namespace llvm { 180b57cec5SDimitry Andric 190b57cec5SDimitry Andric class TargetMachine; 200b57cec5SDimitry Andric 215ffd83dbSDimitry Andric // GlobalISel passes 225ffd83dbSDimitry Andric void initializeAMDGPUPreLegalizerCombinerPass(PassRegistry &); 235ffd83dbSDimitry Andric FunctionPass *createAMDGPUPreLegalizeCombiner(bool IsOptNone); 245ffd83dbSDimitry Andric void initializeAMDGPUPostLegalizerCombinerPass(PassRegistry &); 255ffd83dbSDimitry Andric FunctionPass *createAMDGPUPostLegalizeCombiner(bool IsOptNone); 265ffd83dbSDimitry Andric FunctionPass *createAMDGPURegBankCombiner(bool IsOptNone); 275ffd83dbSDimitry Andric void initializeAMDGPURegBankCombinerPass(PassRegistry &); 285ffd83dbSDimitry Andric 290b57cec5SDimitry Andric // SI Passes 300b57cec5SDimitry Andric FunctionPass *createGCNDPPCombinePass(); 310b57cec5SDimitry Andric FunctionPass *createSIAnnotateControlFlowPass(); 320b57cec5SDimitry Andric FunctionPass *createSIFoldOperandsPass(); 330b57cec5SDimitry Andric FunctionPass *createSIPeepholeSDWAPass(); 340b57cec5SDimitry Andric FunctionPass *createSILowerI1CopiesPass(); 350b57cec5SDimitry Andric FunctionPass *createSIShrinkInstructionsPass(); 360b57cec5SDimitry Andric FunctionPass *createSILoadStoreOptimizerPass(); 370b57cec5SDimitry Andric FunctionPass *createSIWholeQuadModePass(); 380b57cec5SDimitry Andric FunctionPass *createSIFixControlFlowLiveIntervalsPass(); 390b57cec5SDimitry Andric FunctionPass *createSIOptimizeExecMaskingPreRAPass(); 40fe6060f1SDimitry Andric FunctionPass *createSIOptimizeVGPRLiveRangePass(); 410b57cec5SDimitry Andric FunctionPass *createSIFixSGPRCopiesPass(); 420b57cec5SDimitry Andric FunctionPass *createSIMemoryLegalizerPass(); 430b57cec5SDimitry Andric FunctionPass *createSIInsertWaitcntsPass(); 440b57cec5SDimitry Andric FunctionPass *createSIPreAllocateWWMRegsPass(); 450b57cec5SDimitry Andric FunctionPass *createSIFormMemoryClausesPass(); 465ffd83dbSDimitry Andric 475ffd83dbSDimitry Andric FunctionPass *createSIPostRABundlerPass(); 485ffd83dbSDimitry Andric FunctionPass *createAMDGPUSimplifyLibCallsPass(const TargetMachine *); 490b57cec5SDimitry Andric FunctionPass *createAMDGPUUseNativeCallsPass(); 500b57cec5SDimitry Andric FunctionPass *createAMDGPUCodeGenPreparePass(); 51e8d8bef9SDimitry Andric FunctionPass *createAMDGPULateCodeGenPreparePass(); 520b57cec5SDimitry Andric FunctionPass *createAMDGPUMachineCFGStructurizerPass(); 530b57cec5SDimitry Andric FunctionPass *createAMDGPUPropagateAttributesEarlyPass(const TargetMachine *); 540b57cec5SDimitry Andric ModulePass *createAMDGPUPropagateAttributesLatePass(const TargetMachine *); 550b57cec5SDimitry Andric FunctionPass *createAMDGPURewriteOutArgumentsPass(); 56fe6060f1SDimitry Andric ModulePass *createAMDGPUReplaceLDSUseWithPointerPass(); 57fe6060f1SDimitry Andric ModulePass *createAMDGPULowerModuleLDSPass(); 580b57cec5SDimitry Andric FunctionPass *createSIModeRegisterPass(); 59fe6060f1SDimitry Andric FunctionPass *createGCNPreRAOptimizationsPass(); 600b57cec5SDimitry Andric 61e8d8bef9SDimitry Andric struct AMDGPUSimplifyLibCallsPass : PassInfoMixin<AMDGPUSimplifyLibCallsPass> { 62e8d8bef9SDimitry Andric AMDGPUSimplifyLibCallsPass(TargetMachine &TM) : TM(TM) {} 63e8d8bef9SDimitry Andric PreservedAnalyses run(Function &F, FunctionAnalysisManager &AM); 64e8d8bef9SDimitry Andric 65e8d8bef9SDimitry Andric private: 66e8d8bef9SDimitry Andric TargetMachine &TM; 67e8d8bef9SDimitry Andric }; 68e8d8bef9SDimitry Andric 69e8d8bef9SDimitry Andric struct AMDGPUUseNativeCallsPass : PassInfoMixin<AMDGPUUseNativeCallsPass> { 70e8d8bef9SDimitry Andric PreservedAnalyses run(Function &F, FunctionAnalysisManager &AM); 71e8d8bef9SDimitry Andric }; 72e8d8bef9SDimitry Andric 730b57cec5SDimitry Andric void initializeAMDGPUDAGToDAGISelPass(PassRegistry&); 740b57cec5SDimitry Andric 750b57cec5SDimitry Andric void initializeAMDGPUMachineCFGStructurizerPass(PassRegistry&); 760b57cec5SDimitry Andric extern char &AMDGPUMachineCFGStructurizerID; 770b57cec5SDimitry Andric 780b57cec5SDimitry Andric void initializeAMDGPUAlwaysInlinePass(PassRegistry&); 790b57cec5SDimitry Andric 800b57cec5SDimitry Andric Pass *createAMDGPUAnnotateKernelFeaturesPass(); 81fe6060f1SDimitry Andric Pass *createAMDGPUAttributorPass(); 82fe6060f1SDimitry Andric void initializeAMDGPUAttributorPass(PassRegistry &); 830b57cec5SDimitry Andric void initializeAMDGPUAnnotateKernelFeaturesPass(PassRegistry &); 840b57cec5SDimitry Andric extern char &AMDGPUAnnotateKernelFeaturesID; 850b57cec5SDimitry Andric 860b57cec5SDimitry Andric FunctionPass *createAMDGPUAtomicOptimizerPass(); 870b57cec5SDimitry Andric void initializeAMDGPUAtomicOptimizerPass(PassRegistry &); 880b57cec5SDimitry Andric extern char &AMDGPUAtomicOptimizerID; 890b57cec5SDimitry Andric 900b57cec5SDimitry Andric ModulePass *createAMDGPULowerIntrinsicsPass(); 910b57cec5SDimitry Andric void initializeAMDGPULowerIntrinsicsPass(PassRegistry &); 920b57cec5SDimitry Andric extern char &AMDGPULowerIntrinsicsID; 930b57cec5SDimitry Andric 94*bdd1243dSDimitry Andric ModulePass *createAMDGPUCtorDtorLoweringLegacyPass(); 95*bdd1243dSDimitry Andric void initializeAMDGPUCtorDtorLoweringLegacyPass(PassRegistry &); 96*bdd1243dSDimitry Andric extern char &AMDGPUCtorDtorLoweringLegacyPassID; 97349cc55cSDimitry Andric 980b57cec5SDimitry Andric FunctionPass *createAMDGPULowerKernelArgumentsPass(); 990b57cec5SDimitry Andric void initializeAMDGPULowerKernelArgumentsPass(PassRegistry &); 1000b57cec5SDimitry Andric extern char &AMDGPULowerKernelArgumentsID; 1010b57cec5SDimitry Andric 102349cc55cSDimitry Andric FunctionPass *createAMDGPUPromoteKernelArgumentsPass(); 103349cc55cSDimitry Andric void initializeAMDGPUPromoteKernelArgumentsPass(PassRegistry &); 104349cc55cSDimitry Andric extern char &AMDGPUPromoteKernelArgumentsID; 105349cc55cSDimitry Andric 106349cc55cSDimitry Andric struct AMDGPUPromoteKernelArgumentsPass 107349cc55cSDimitry Andric : PassInfoMixin<AMDGPUPromoteKernelArgumentsPass> { 108349cc55cSDimitry Andric PreservedAnalyses run(Function &F, FunctionAnalysisManager &AM); 109349cc55cSDimitry Andric }; 110349cc55cSDimitry Andric 1110b57cec5SDimitry Andric ModulePass *createAMDGPULowerKernelAttributesPass(); 1120b57cec5SDimitry Andric void initializeAMDGPULowerKernelAttributesPass(PassRegistry &); 1130b57cec5SDimitry Andric extern char &AMDGPULowerKernelAttributesID; 1140b57cec5SDimitry Andric 115e8d8bef9SDimitry Andric struct AMDGPULowerKernelAttributesPass 116e8d8bef9SDimitry Andric : PassInfoMixin<AMDGPULowerKernelAttributesPass> { 117e8d8bef9SDimitry Andric PreservedAnalyses run(Function &F, FunctionAnalysisManager &AM); 118e8d8bef9SDimitry Andric }; 119e8d8bef9SDimitry Andric 1200b57cec5SDimitry Andric void initializeAMDGPUPropagateAttributesEarlyPass(PassRegistry &); 1210b57cec5SDimitry Andric extern char &AMDGPUPropagateAttributesEarlyID; 1220b57cec5SDimitry Andric 123e8d8bef9SDimitry Andric struct AMDGPUPropagateAttributesEarlyPass 124e8d8bef9SDimitry Andric : PassInfoMixin<AMDGPUPropagateAttributesEarlyPass> { 125e8d8bef9SDimitry Andric AMDGPUPropagateAttributesEarlyPass(TargetMachine &TM) : TM(TM) {} 126e8d8bef9SDimitry Andric PreservedAnalyses run(Function &F, FunctionAnalysisManager &AM); 127e8d8bef9SDimitry Andric 128e8d8bef9SDimitry Andric private: 129e8d8bef9SDimitry Andric TargetMachine &TM; 130e8d8bef9SDimitry Andric }; 131e8d8bef9SDimitry Andric 1320b57cec5SDimitry Andric void initializeAMDGPUPropagateAttributesLatePass(PassRegistry &); 1330b57cec5SDimitry Andric extern char &AMDGPUPropagateAttributesLateID; 1340b57cec5SDimitry Andric 135e8d8bef9SDimitry Andric struct AMDGPUPropagateAttributesLatePass 136e8d8bef9SDimitry Andric : PassInfoMixin<AMDGPUPropagateAttributesLatePass> { 137e8d8bef9SDimitry Andric AMDGPUPropagateAttributesLatePass(TargetMachine &TM) : TM(TM) {} 138e8d8bef9SDimitry Andric PreservedAnalyses run(Module &M, ModuleAnalysisManager &AM); 139e8d8bef9SDimitry Andric 140e8d8bef9SDimitry Andric private: 141e8d8bef9SDimitry Andric TargetMachine &TM; 142e8d8bef9SDimitry Andric }; 143e8d8bef9SDimitry Andric 144fe6060f1SDimitry Andric void initializeAMDGPUReplaceLDSUseWithPointerPass(PassRegistry &); 145fe6060f1SDimitry Andric extern char &AMDGPUReplaceLDSUseWithPointerID; 146fe6060f1SDimitry Andric 147fe6060f1SDimitry Andric struct AMDGPUReplaceLDSUseWithPointerPass 148fe6060f1SDimitry Andric : PassInfoMixin<AMDGPUReplaceLDSUseWithPointerPass> { 149fe6060f1SDimitry Andric PreservedAnalyses run(Module &M, ModuleAnalysisManager &AM); 150fe6060f1SDimitry Andric }; 151fe6060f1SDimitry Andric 152fe6060f1SDimitry Andric void initializeAMDGPULowerModuleLDSPass(PassRegistry &); 153fe6060f1SDimitry Andric extern char &AMDGPULowerModuleLDSID; 154fe6060f1SDimitry Andric 155fe6060f1SDimitry Andric struct AMDGPULowerModuleLDSPass : PassInfoMixin<AMDGPULowerModuleLDSPass> { 156fe6060f1SDimitry Andric PreservedAnalyses run(Module &M, ModuleAnalysisManager &AM); 157fe6060f1SDimitry Andric }; 158fe6060f1SDimitry Andric 1590b57cec5SDimitry Andric void initializeAMDGPURewriteOutArgumentsPass(PassRegistry &); 1600b57cec5SDimitry Andric extern char &AMDGPURewriteOutArgumentsID; 1610b57cec5SDimitry Andric 1620b57cec5SDimitry Andric void initializeGCNDPPCombinePass(PassRegistry &); 1630b57cec5SDimitry Andric extern char &GCNDPPCombineID; 1640b57cec5SDimitry Andric 1650b57cec5SDimitry Andric void initializeSIFoldOperandsPass(PassRegistry &); 1660b57cec5SDimitry Andric extern char &SIFoldOperandsID; 1670b57cec5SDimitry Andric 1680b57cec5SDimitry Andric void initializeSIPeepholeSDWAPass(PassRegistry &); 1690b57cec5SDimitry Andric extern char &SIPeepholeSDWAID; 1700b57cec5SDimitry Andric 1710b57cec5SDimitry Andric void initializeSIShrinkInstructionsPass(PassRegistry&); 1720b57cec5SDimitry Andric extern char &SIShrinkInstructionsID; 1730b57cec5SDimitry Andric 1740b57cec5SDimitry Andric void initializeSIFixSGPRCopiesPass(PassRegistry &); 1750b57cec5SDimitry Andric extern char &SIFixSGPRCopiesID; 1760b57cec5SDimitry Andric 1770b57cec5SDimitry Andric void initializeSIFixVGPRCopiesPass(PassRegistry &); 1780b57cec5SDimitry Andric extern char &SIFixVGPRCopiesID; 1790b57cec5SDimitry Andric 1800b57cec5SDimitry Andric void initializeSILowerI1CopiesPass(PassRegistry &); 1810b57cec5SDimitry Andric extern char &SILowerI1CopiesID; 1820b57cec5SDimitry Andric 1830b57cec5SDimitry Andric void initializeSILowerSGPRSpillsPass(PassRegistry &); 1840b57cec5SDimitry Andric extern char &SILowerSGPRSpillsID; 1850b57cec5SDimitry Andric 1860b57cec5SDimitry Andric void initializeSILoadStoreOptimizerPass(PassRegistry &); 1870b57cec5SDimitry Andric extern char &SILoadStoreOptimizerID; 1880b57cec5SDimitry Andric 1890b57cec5SDimitry Andric void initializeSIWholeQuadModePass(PassRegistry &); 1900b57cec5SDimitry Andric extern char &SIWholeQuadModeID; 1910b57cec5SDimitry Andric 1920b57cec5SDimitry Andric void initializeSILowerControlFlowPass(PassRegistry &); 1930b57cec5SDimitry Andric extern char &SILowerControlFlowID; 1940b57cec5SDimitry Andric 1955ffd83dbSDimitry Andric void initializeSIPreEmitPeepholePass(PassRegistry &); 1965ffd83dbSDimitry Andric extern char &SIPreEmitPeepholeID; 1975ffd83dbSDimitry Andric 198fe6060f1SDimitry Andric void initializeSILateBranchLoweringPass(PassRegistry &); 199fe6060f1SDimitry Andric extern char &SILateBranchLoweringPassID; 2000b57cec5SDimitry Andric 2010b57cec5SDimitry Andric void initializeSIOptimizeExecMaskingPass(PassRegistry &); 2020b57cec5SDimitry Andric extern char &SIOptimizeExecMaskingID; 2030b57cec5SDimitry Andric 2040b57cec5SDimitry Andric void initializeSIPreAllocateWWMRegsPass(PassRegistry &); 2050b57cec5SDimitry Andric extern char &SIPreAllocateWWMRegsID; 2060b57cec5SDimitry Andric 2070b57cec5SDimitry Andric void initializeAMDGPUSimplifyLibCallsPass(PassRegistry &); 2080b57cec5SDimitry Andric extern char &AMDGPUSimplifyLibCallsID; 2090b57cec5SDimitry Andric 2100b57cec5SDimitry Andric void initializeAMDGPUUseNativeCallsPass(PassRegistry &); 2110b57cec5SDimitry Andric extern char &AMDGPUUseNativeCallsID; 2120b57cec5SDimitry Andric 2130b57cec5SDimitry Andric void initializeAMDGPUPerfHintAnalysisPass(PassRegistry &); 2140b57cec5SDimitry Andric extern char &AMDGPUPerfHintAnalysisID; 2150b57cec5SDimitry Andric 2160b57cec5SDimitry Andric // Passes common to R600 and SI 2170b57cec5SDimitry Andric FunctionPass *createAMDGPUPromoteAlloca(); 2180b57cec5SDimitry Andric void initializeAMDGPUPromoteAllocaPass(PassRegistry&); 2190b57cec5SDimitry Andric extern char &AMDGPUPromoteAllocaID; 2200b57cec5SDimitry Andric 2215ffd83dbSDimitry Andric FunctionPass *createAMDGPUPromoteAllocaToVector(); 2225ffd83dbSDimitry Andric void initializeAMDGPUPromoteAllocaToVectorPass(PassRegistry&); 2235ffd83dbSDimitry Andric extern char &AMDGPUPromoteAllocaToVectorID; 2245ffd83dbSDimitry Andric 225e8d8bef9SDimitry Andric struct AMDGPUPromoteAllocaPass : PassInfoMixin<AMDGPUPromoteAllocaPass> { 226e8d8bef9SDimitry Andric AMDGPUPromoteAllocaPass(TargetMachine &TM) : TM(TM) {} 227e8d8bef9SDimitry Andric PreservedAnalyses run(Function &F, FunctionAnalysisManager &AM); 228e8d8bef9SDimitry Andric 229e8d8bef9SDimitry Andric private: 230e8d8bef9SDimitry Andric TargetMachine &TM; 231e8d8bef9SDimitry Andric }; 232e8d8bef9SDimitry Andric 233e8d8bef9SDimitry Andric struct AMDGPUPromoteAllocaToVectorPass 234e8d8bef9SDimitry Andric : PassInfoMixin<AMDGPUPromoteAllocaToVectorPass> { 235e8d8bef9SDimitry Andric AMDGPUPromoteAllocaToVectorPass(TargetMachine &TM) : TM(TM) {} 236e8d8bef9SDimitry Andric PreservedAnalyses run(Function &F, FunctionAnalysisManager &AM); 237e8d8bef9SDimitry Andric 238e8d8bef9SDimitry Andric private: 239e8d8bef9SDimitry Andric TargetMachine &TM; 240e8d8bef9SDimitry Andric }; 241e8d8bef9SDimitry Andric 2420b57cec5SDimitry Andric Pass *createAMDGPUStructurizeCFGPass(); 243*bdd1243dSDimitry Andric FunctionPass *createAMDGPUISelDag(TargetMachine &TM, 244*bdd1243dSDimitry Andric CodeGenOpt::Level OptLevel); 2450b57cec5SDimitry Andric ModulePass *createAMDGPUAlwaysInlinePass(bool GlobalOpt = true); 246e8d8bef9SDimitry Andric 247e8d8bef9SDimitry Andric struct AMDGPUAlwaysInlinePass : PassInfoMixin<AMDGPUAlwaysInlinePass> { 248e8d8bef9SDimitry Andric AMDGPUAlwaysInlinePass(bool GlobalOpt = true) : GlobalOpt(GlobalOpt) {} 249e8d8bef9SDimitry Andric PreservedAnalyses run(Module &M, ModuleAnalysisManager &AM); 250e8d8bef9SDimitry Andric 251e8d8bef9SDimitry Andric private: 252e8d8bef9SDimitry Andric bool GlobalOpt; 253e8d8bef9SDimitry Andric }; 254e8d8bef9SDimitry Andric 2550b57cec5SDimitry Andric FunctionPass *createAMDGPUAnnotateUniformValues(); 2560b57cec5SDimitry Andric 2578bcb0991SDimitry Andric ModulePass *createAMDGPUPrintfRuntimeBinding(); 2588bcb0991SDimitry Andric void initializeAMDGPUPrintfRuntimeBindingPass(PassRegistry&); 2598bcb0991SDimitry Andric extern char &AMDGPUPrintfRuntimeBindingID; 2608bcb0991SDimitry Andric 261fe6060f1SDimitry Andric void initializeAMDGPUResourceUsageAnalysisPass(PassRegistry &); 262fe6060f1SDimitry Andric extern char &AMDGPUResourceUsageAnalysisID; 263fe6060f1SDimitry Andric 264e8d8bef9SDimitry Andric struct AMDGPUPrintfRuntimeBindingPass 265e8d8bef9SDimitry Andric : PassInfoMixin<AMDGPUPrintfRuntimeBindingPass> { 266e8d8bef9SDimitry Andric PreservedAnalyses run(Module &M, ModuleAnalysisManager &AM); 267e8d8bef9SDimitry Andric }; 268e8d8bef9SDimitry Andric 2690b57cec5SDimitry Andric ModulePass* createAMDGPUUnifyMetadataPass(); 2700b57cec5SDimitry Andric void initializeAMDGPUUnifyMetadataPass(PassRegistry&); 2710b57cec5SDimitry Andric extern char &AMDGPUUnifyMetadataID; 2720b57cec5SDimitry Andric 273e8d8bef9SDimitry Andric struct AMDGPUUnifyMetadataPass : PassInfoMixin<AMDGPUUnifyMetadataPass> { 274e8d8bef9SDimitry Andric PreservedAnalyses run(Module &M, ModuleAnalysisManager &AM); 275e8d8bef9SDimitry Andric }; 276e8d8bef9SDimitry Andric 2770b57cec5SDimitry Andric void initializeSIOptimizeExecMaskingPreRAPass(PassRegistry&); 2780b57cec5SDimitry Andric extern char &SIOptimizeExecMaskingPreRAID; 2790b57cec5SDimitry Andric 280fe6060f1SDimitry Andric void initializeSIOptimizeVGPRLiveRangePass(PassRegistry &); 281fe6060f1SDimitry Andric extern char &SIOptimizeVGPRLiveRangeID; 282fe6060f1SDimitry Andric 2830b57cec5SDimitry Andric void initializeAMDGPUAnnotateUniformValuesPass(PassRegistry&); 2840b57cec5SDimitry Andric extern char &AMDGPUAnnotateUniformValuesPassID; 2850b57cec5SDimitry Andric 2860b57cec5SDimitry Andric void initializeAMDGPUCodeGenPreparePass(PassRegistry&); 2870b57cec5SDimitry Andric extern char &AMDGPUCodeGenPrepareID; 2880b57cec5SDimitry Andric 289e8d8bef9SDimitry Andric void initializeAMDGPULateCodeGenPreparePass(PassRegistry &); 290e8d8bef9SDimitry Andric extern char &AMDGPULateCodeGenPrepareID; 291e8d8bef9SDimitry Andric 292*bdd1243dSDimitry Andric FunctionPass *createAMDGPURewriteUndefForPHIPass(); 293*bdd1243dSDimitry Andric void initializeAMDGPURewriteUndefForPHIPass(PassRegistry &); 294*bdd1243dSDimitry Andric extern char &AMDGPURewriteUndefForPHIPassID; 295*bdd1243dSDimitry Andric 2960b57cec5SDimitry Andric void initializeSIAnnotateControlFlowPass(PassRegistry&); 2970b57cec5SDimitry Andric extern char &SIAnnotateControlFlowPassID; 2980b57cec5SDimitry Andric 2990b57cec5SDimitry Andric void initializeSIMemoryLegalizerPass(PassRegistry&); 3000b57cec5SDimitry Andric extern char &SIMemoryLegalizerID; 3010b57cec5SDimitry Andric 3020b57cec5SDimitry Andric void initializeSIModeRegisterPass(PassRegistry&); 3030b57cec5SDimitry Andric extern char &SIModeRegisterID; 3040b57cec5SDimitry Andric 30581ad6265SDimitry Andric void initializeAMDGPUReleaseVGPRsPass(PassRegistry &); 30681ad6265SDimitry Andric extern char &AMDGPUReleaseVGPRsID; 30781ad6265SDimitry Andric 30881ad6265SDimitry Andric void initializeAMDGPUInsertDelayAluPass(PassRegistry &); 30981ad6265SDimitry Andric extern char &AMDGPUInsertDelayAluID; 31081ad6265SDimitry Andric 3115ffd83dbSDimitry Andric void initializeSIInsertHardClausesPass(PassRegistry &); 3125ffd83dbSDimitry Andric extern char &SIInsertHardClausesID; 3135ffd83dbSDimitry Andric 3140b57cec5SDimitry Andric void initializeSIInsertWaitcntsPass(PassRegistry&); 3150b57cec5SDimitry Andric extern char &SIInsertWaitcntsID; 3160b57cec5SDimitry Andric 3170b57cec5SDimitry Andric void initializeSIFormMemoryClausesPass(PassRegistry&); 3180b57cec5SDimitry Andric extern char &SIFormMemoryClausesID; 3190b57cec5SDimitry Andric 3205ffd83dbSDimitry Andric void initializeSIPostRABundlerPass(PassRegistry&); 3215ffd83dbSDimitry Andric extern char &SIPostRABundlerID; 3225ffd83dbSDimitry Andric 323753f127fSDimitry Andric void initializeGCNCreateVOPDPass(PassRegistry &); 324753f127fSDimitry Andric extern char &GCNCreateVOPDID; 325753f127fSDimitry Andric 3260b57cec5SDimitry Andric void initializeAMDGPUUnifyDivergentExitNodesPass(PassRegistry&); 3270b57cec5SDimitry Andric extern char &AMDGPUUnifyDivergentExitNodesID; 3280b57cec5SDimitry Andric 3290b57cec5SDimitry Andric ImmutablePass *createAMDGPUAAWrapperPass(); 3300b57cec5SDimitry Andric void initializeAMDGPUAAWrapperPassPass(PassRegistry&); 3310b57cec5SDimitry Andric ImmutablePass *createAMDGPUExternalAAWrapperPass(); 3320b57cec5SDimitry Andric void initializeAMDGPUExternalAAWrapperPass(PassRegistry&); 3330b57cec5SDimitry Andric 3340b57cec5SDimitry Andric void initializeAMDGPUArgumentUsageInfoPass(PassRegistry &); 3350b57cec5SDimitry Andric 3360b57cec5SDimitry Andric ModulePass *createAMDGPUOpenCLEnqueuedBlockLoweringPass(); 3370b57cec5SDimitry Andric void initializeAMDGPUOpenCLEnqueuedBlockLoweringPass(PassRegistry &); 3380b57cec5SDimitry Andric extern char &AMDGPUOpenCLEnqueuedBlockLoweringID; 3390b57cec5SDimitry Andric 3400b57cec5SDimitry Andric void initializeGCNNSAReassignPass(PassRegistry &); 3410b57cec5SDimitry Andric extern char &GCNNSAReassignID; 3420b57cec5SDimitry Andric 343fe6060f1SDimitry Andric void initializeGCNPreRAOptimizationsPass(PassRegistry &); 344fe6060f1SDimitry Andric extern char &GCNPreRAOptimizationsID; 345fe6060f1SDimitry Andric 34681ad6265SDimitry Andric FunctionPass *createAMDGPUSetWavePriorityPass(); 34781ad6265SDimitry Andric void initializeAMDGPUSetWavePriorityPass(PassRegistry &); 34881ad6265SDimitry Andric 3490b57cec5SDimitry Andric namespace AMDGPU { 3500b57cec5SDimitry Andric enum TargetIndex { 3510b57cec5SDimitry Andric TI_CONSTDATA_START, 3520b57cec5SDimitry Andric TI_SCRATCH_RSRC_DWORD0, 3530b57cec5SDimitry Andric TI_SCRATCH_RSRC_DWORD1, 3540b57cec5SDimitry Andric TI_SCRATCH_RSRC_DWORD2, 3550b57cec5SDimitry Andric TI_SCRATCH_RSRC_DWORD3 3560b57cec5SDimitry Andric }; 3570b57cec5SDimitry Andric } 3580b57cec5SDimitry Andric 3590b57cec5SDimitry Andric /// OpenCL uses address spaces to differentiate between 3600b57cec5SDimitry Andric /// various memory regions on the hardware. On the CPU 3610b57cec5SDimitry Andric /// all of the address spaces point to the same memory, 3620b57cec5SDimitry Andric /// however on the GPU, each address space points to 3630b57cec5SDimitry Andric /// a separate piece of memory that is unique from other 3640b57cec5SDimitry Andric /// memory locations. 3650b57cec5SDimitry Andric namespace AMDGPUAS { 3660b57cec5SDimitry Andric enum : unsigned { 3670b57cec5SDimitry Andric // The maximum value for flat, generic, local, private, constant and region. 3680b57cec5SDimitry Andric MAX_AMDGPU_ADDRESS = 7, 3690b57cec5SDimitry Andric 3700b57cec5SDimitry Andric FLAT_ADDRESS = 0, ///< Address space for flat memory. 3710b57cec5SDimitry Andric GLOBAL_ADDRESS = 1, ///< Address space for global memory (RAT0, VTX0). 3720b57cec5SDimitry Andric REGION_ADDRESS = 2, ///< Address space for region memory. (GDS) 3730b57cec5SDimitry Andric 3740b57cec5SDimitry Andric CONSTANT_ADDRESS = 4, ///< Address space for constant memory (VTX2). 3750b57cec5SDimitry Andric LOCAL_ADDRESS = 3, ///< Address space for local memory. 3760b57cec5SDimitry Andric PRIVATE_ADDRESS = 5, ///< Address space for private memory. 3770b57cec5SDimitry Andric 3780b57cec5SDimitry Andric CONSTANT_ADDRESS_32BIT = 6, ///< Address space for 32-bit constant memory. 3790b57cec5SDimitry Andric 3800b57cec5SDimitry Andric BUFFER_FAT_POINTER = 7, ///< Address space for 160-bit buffer fat pointers. 3810b57cec5SDimitry Andric 382349cc55cSDimitry Andric /// Address space for direct addressable parameter memory (CONST0). 3830b57cec5SDimitry Andric PARAM_D_ADDRESS = 6, 384349cc55cSDimitry Andric /// Address space for indirect addressable parameter memory (VTX1). 3850b57cec5SDimitry Andric PARAM_I_ADDRESS = 7, 3860b57cec5SDimitry Andric 3870b57cec5SDimitry Andric // Do not re-order the CONSTANT_BUFFER_* enums. Several places depend on 3880b57cec5SDimitry Andric // this order to be able to dynamically index a constant buffer, for 3890b57cec5SDimitry Andric // example: 3900b57cec5SDimitry Andric // 3910b57cec5SDimitry Andric // ConstantBufferAS = CONSTANT_BUFFER_0 + CBIdx 3920b57cec5SDimitry Andric 3930b57cec5SDimitry Andric CONSTANT_BUFFER_0 = 8, 3940b57cec5SDimitry Andric CONSTANT_BUFFER_1 = 9, 3950b57cec5SDimitry Andric CONSTANT_BUFFER_2 = 10, 3960b57cec5SDimitry Andric CONSTANT_BUFFER_3 = 11, 3970b57cec5SDimitry Andric CONSTANT_BUFFER_4 = 12, 3980b57cec5SDimitry Andric CONSTANT_BUFFER_5 = 13, 3990b57cec5SDimitry Andric CONSTANT_BUFFER_6 = 14, 4000b57cec5SDimitry Andric CONSTANT_BUFFER_7 = 15, 4010b57cec5SDimitry Andric CONSTANT_BUFFER_8 = 16, 4020b57cec5SDimitry Andric CONSTANT_BUFFER_9 = 17, 4030b57cec5SDimitry Andric CONSTANT_BUFFER_10 = 18, 4040b57cec5SDimitry Andric CONSTANT_BUFFER_11 = 19, 4050b57cec5SDimitry Andric CONSTANT_BUFFER_12 = 20, 4060b57cec5SDimitry Andric CONSTANT_BUFFER_13 = 21, 4070b57cec5SDimitry Andric CONSTANT_BUFFER_14 = 22, 4080b57cec5SDimitry Andric CONSTANT_BUFFER_15 = 23, 4090b57cec5SDimitry Andric 4100b57cec5SDimitry Andric // Some places use this if the address space can't be determined. 4110b57cec5SDimitry Andric UNKNOWN_ADDRESS_SPACE = ~0u, 4120b57cec5SDimitry Andric }; 4130b57cec5SDimitry Andric } 4140b57cec5SDimitry Andric 415e8d8bef9SDimitry Andric namespace AMDGPU { 416e8d8bef9SDimitry Andric 417e8d8bef9SDimitry Andric // FIXME: Missing constant_32bit 418e8d8bef9SDimitry Andric inline bool isFlatGlobalAddrSpace(unsigned AS) { 419e8d8bef9SDimitry Andric return AS == AMDGPUAS::GLOBAL_ADDRESS || 420e8d8bef9SDimitry Andric AS == AMDGPUAS::FLAT_ADDRESS || 421e8d8bef9SDimitry Andric AS == AMDGPUAS::CONSTANT_ADDRESS || 422e8d8bef9SDimitry Andric AS > AMDGPUAS::MAX_AMDGPU_ADDRESS; 423e8d8bef9SDimitry Andric } 424e8d8bef9SDimitry Andric } 425e8d8bef9SDimitry Andric 426e8d8bef9SDimitry Andric } // End namespace llvm 427e8d8bef9SDimitry Andric 4280b57cec5SDimitry Andric #endif 429