xref: /freebsd/contrib/llvm-project/llvm/lib/Target/AMDGPU/AMDGPU.h (revision 81ad626541db97eb356e2c1d4a20eb2a26a766ab)
10b57cec5SDimitry Andric //===-- AMDGPU.h - MachineFunction passes hw codegen --------------*- C++ -*-=//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric /// \file
80b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
90b57cec5SDimitry Andric 
100b57cec5SDimitry Andric #ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPU_H
110b57cec5SDimitry Andric #define LLVM_LIB_TARGET_AMDGPU_AMDGPU_H
120b57cec5SDimitry Andric 
13e8d8bef9SDimitry Andric #include "llvm/IR/PassManager.h"
141fd87a68SDimitry Andric #include "llvm/Pass.h"
155ffd83dbSDimitry Andric #include "llvm/Support/CodeGen.h"
160b57cec5SDimitry Andric 
170b57cec5SDimitry Andric namespace llvm {
180b57cec5SDimitry Andric 
190b57cec5SDimitry Andric class TargetMachine;
200b57cec5SDimitry Andric 
215ffd83dbSDimitry Andric // GlobalISel passes
225ffd83dbSDimitry Andric void initializeAMDGPUPreLegalizerCombinerPass(PassRegistry &);
235ffd83dbSDimitry Andric FunctionPass *createAMDGPUPreLegalizeCombiner(bool IsOptNone);
245ffd83dbSDimitry Andric void initializeAMDGPUPostLegalizerCombinerPass(PassRegistry &);
255ffd83dbSDimitry Andric FunctionPass *createAMDGPUPostLegalizeCombiner(bool IsOptNone);
265ffd83dbSDimitry Andric FunctionPass *createAMDGPURegBankCombiner(bool IsOptNone);
275ffd83dbSDimitry Andric void initializeAMDGPURegBankCombinerPass(PassRegistry &);
285ffd83dbSDimitry Andric 
290b57cec5SDimitry Andric // SI Passes
300b57cec5SDimitry Andric FunctionPass *createGCNDPPCombinePass();
310b57cec5SDimitry Andric FunctionPass *createSIAnnotateControlFlowPass();
320b57cec5SDimitry Andric FunctionPass *createSIFoldOperandsPass();
330b57cec5SDimitry Andric FunctionPass *createSIPeepholeSDWAPass();
340b57cec5SDimitry Andric FunctionPass *createSILowerI1CopiesPass();
350b57cec5SDimitry Andric FunctionPass *createSIShrinkInstructionsPass();
360b57cec5SDimitry Andric FunctionPass *createSILoadStoreOptimizerPass();
370b57cec5SDimitry Andric FunctionPass *createSIWholeQuadModePass();
380b57cec5SDimitry Andric FunctionPass *createSIFixControlFlowLiveIntervalsPass();
390b57cec5SDimitry Andric FunctionPass *createSIOptimizeExecMaskingPreRAPass();
40fe6060f1SDimitry Andric FunctionPass *createSIOptimizeVGPRLiveRangePass();
410b57cec5SDimitry Andric FunctionPass *createSIFixSGPRCopiesPass();
420b57cec5SDimitry Andric FunctionPass *createSIMemoryLegalizerPass();
430b57cec5SDimitry Andric FunctionPass *createSIInsertWaitcntsPass();
440b57cec5SDimitry Andric FunctionPass *createSIPreAllocateWWMRegsPass();
450b57cec5SDimitry Andric FunctionPass *createSIFormMemoryClausesPass();
465ffd83dbSDimitry Andric 
475ffd83dbSDimitry Andric FunctionPass *createSIPostRABundlerPass();
485ffd83dbSDimitry Andric FunctionPass *createAMDGPUSimplifyLibCallsPass(const TargetMachine *);
490b57cec5SDimitry Andric FunctionPass *createAMDGPUUseNativeCallsPass();
500b57cec5SDimitry Andric FunctionPass *createAMDGPUCodeGenPreparePass();
51e8d8bef9SDimitry Andric FunctionPass *createAMDGPULateCodeGenPreparePass();
520b57cec5SDimitry Andric FunctionPass *createAMDGPUMachineCFGStructurizerPass();
530b57cec5SDimitry Andric FunctionPass *createAMDGPUPropagateAttributesEarlyPass(const TargetMachine *);
540b57cec5SDimitry Andric ModulePass *createAMDGPUPropagateAttributesLatePass(const TargetMachine *);
550b57cec5SDimitry Andric FunctionPass *createAMDGPURewriteOutArgumentsPass();
56fe6060f1SDimitry Andric ModulePass *createAMDGPUReplaceLDSUseWithPointerPass();
57fe6060f1SDimitry Andric ModulePass *createAMDGPULowerModuleLDSPass();
580b57cec5SDimitry Andric FunctionPass *createSIModeRegisterPass();
59fe6060f1SDimitry Andric FunctionPass *createGCNPreRAOptimizationsPass();
600b57cec5SDimitry Andric 
61e8d8bef9SDimitry Andric struct AMDGPUSimplifyLibCallsPass : PassInfoMixin<AMDGPUSimplifyLibCallsPass> {
62e8d8bef9SDimitry Andric   AMDGPUSimplifyLibCallsPass(TargetMachine &TM) : TM(TM) {}
63e8d8bef9SDimitry Andric   PreservedAnalyses run(Function &F, FunctionAnalysisManager &AM);
64e8d8bef9SDimitry Andric 
65e8d8bef9SDimitry Andric private:
66e8d8bef9SDimitry Andric   TargetMachine &TM;
67e8d8bef9SDimitry Andric };
68e8d8bef9SDimitry Andric 
69e8d8bef9SDimitry Andric struct AMDGPUUseNativeCallsPass : PassInfoMixin<AMDGPUUseNativeCallsPass> {
70e8d8bef9SDimitry Andric   PreservedAnalyses run(Function &F, FunctionAnalysisManager &AM);
71e8d8bef9SDimitry Andric };
72e8d8bef9SDimitry Andric 
730b57cec5SDimitry Andric void initializeAMDGPUDAGToDAGISelPass(PassRegistry&);
740b57cec5SDimitry Andric 
750b57cec5SDimitry Andric void initializeAMDGPUMachineCFGStructurizerPass(PassRegistry&);
760b57cec5SDimitry Andric extern char &AMDGPUMachineCFGStructurizerID;
770b57cec5SDimitry Andric 
780b57cec5SDimitry Andric void initializeAMDGPUAlwaysInlinePass(PassRegistry&);
790b57cec5SDimitry Andric 
800b57cec5SDimitry Andric Pass *createAMDGPUAnnotateKernelFeaturesPass();
81fe6060f1SDimitry Andric Pass *createAMDGPUAttributorPass();
82fe6060f1SDimitry Andric void initializeAMDGPUAttributorPass(PassRegistry &);
830b57cec5SDimitry Andric void initializeAMDGPUAnnotateKernelFeaturesPass(PassRegistry &);
840b57cec5SDimitry Andric extern char &AMDGPUAnnotateKernelFeaturesID;
850b57cec5SDimitry Andric 
860b57cec5SDimitry Andric FunctionPass *createAMDGPUAtomicOptimizerPass();
870b57cec5SDimitry Andric void initializeAMDGPUAtomicOptimizerPass(PassRegistry &);
880b57cec5SDimitry Andric extern char &AMDGPUAtomicOptimizerID;
890b57cec5SDimitry Andric 
900b57cec5SDimitry Andric ModulePass *createAMDGPULowerIntrinsicsPass();
910b57cec5SDimitry Andric void initializeAMDGPULowerIntrinsicsPass(PassRegistry &);
920b57cec5SDimitry Andric extern char &AMDGPULowerIntrinsicsID;
930b57cec5SDimitry Andric 
94349cc55cSDimitry Andric ModulePass *createAMDGPUCtorDtorLoweringPass();
95349cc55cSDimitry Andric void initializeAMDGPUCtorDtorLoweringPass(PassRegistry &);
96349cc55cSDimitry Andric extern char &AMDGPUCtorDtorLoweringID;
97349cc55cSDimitry Andric 
980b57cec5SDimitry Andric FunctionPass *createAMDGPULowerKernelArgumentsPass();
990b57cec5SDimitry Andric void initializeAMDGPULowerKernelArgumentsPass(PassRegistry &);
1000b57cec5SDimitry Andric extern char &AMDGPULowerKernelArgumentsID;
1010b57cec5SDimitry Andric 
102349cc55cSDimitry Andric FunctionPass *createAMDGPUPromoteKernelArgumentsPass();
103349cc55cSDimitry Andric void initializeAMDGPUPromoteKernelArgumentsPass(PassRegistry &);
104349cc55cSDimitry Andric extern char &AMDGPUPromoteKernelArgumentsID;
105349cc55cSDimitry Andric 
106349cc55cSDimitry Andric struct AMDGPUPromoteKernelArgumentsPass
107349cc55cSDimitry Andric     : PassInfoMixin<AMDGPUPromoteKernelArgumentsPass> {
108349cc55cSDimitry Andric   PreservedAnalyses run(Function &F, FunctionAnalysisManager &AM);
109349cc55cSDimitry Andric };
110349cc55cSDimitry Andric 
1110b57cec5SDimitry Andric ModulePass *createAMDGPULowerKernelAttributesPass();
1120b57cec5SDimitry Andric void initializeAMDGPULowerKernelAttributesPass(PassRegistry &);
1130b57cec5SDimitry Andric extern char &AMDGPULowerKernelAttributesID;
1140b57cec5SDimitry Andric 
115e8d8bef9SDimitry Andric struct AMDGPULowerKernelAttributesPass
116e8d8bef9SDimitry Andric     : PassInfoMixin<AMDGPULowerKernelAttributesPass> {
117e8d8bef9SDimitry Andric   PreservedAnalyses run(Function &F, FunctionAnalysisManager &AM);
118e8d8bef9SDimitry Andric };
119e8d8bef9SDimitry Andric 
1200b57cec5SDimitry Andric void initializeAMDGPUPropagateAttributesEarlyPass(PassRegistry &);
1210b57cec5SDimitry Andric extern char &AMDGPUPropagateAttributesEarlyID;
1220b57cec5SDimitry Andric 
123e8d8bef9SDimitry Andric struct AMDGPUPropagateAttributesEarlyPass
124e8d8bef9SDimitry Andric     : PassInfoMixin<AMDGPUPropagateAttributesEarlyPass> {
125e8d8bef9SDimitry Andric   AMDGPUPropagateAttributesEarlyPass(TargetMachine &TM) : TM(TM) {}
126e8d8bef9SDimitry Andric   PreservedAnalyses run(Function &F, FunctionAnalysisManager &AM);
127e8d8bef9SDimitry Andric 
128e8d8bef9SDimitry Andric private:
129e8d8bef9SDimitry Andric   TargetMachine &TM;
130e8d8bef9SDimitry Andric };
131e8d8bef9SDimitry Andric 
1320b57cec5SDimitry Andric void initializeAMDGPUPropagateAttributesLatePass(PassRegistry &);
1330b57cec5SDimitry Andric extern char &AMDGPUPropagateAttributesLateID;
1340b57cec5SDimitry Andric 
135e8d8bef9SDimitry Andric struct AMDGPUPropagateAttributesLatePass
136e8d8bef9SDimitry Andric     : PassInfoMixin<AMDGPUPropagateAttributesLatePass> {
137e8d8bef9SDimitry Andric   AMDGPUPropagateAttributesLatePass(TargetMachine &TM) : TM(TM) {}
138e8d8bef9SDimitry Andric   PreservedAnalyses run(Module &M, ModuleAnalysisManager &AM);
139e8d8bef9SDimitry Andric 
140e8d8bef9SDimitry Andric private:
141e8d8bef9SDimitry Andric   TargetMachine &TM;
142e8d8bef9SDimitry Andric };
143e8d8bef9SDimitry Andric 
144fe6060f1SDimitry Andric void initializeAMDGPUReplaceLDSUseWithPointerPass(PassRegistry &);
145fe6060f1SDimitry Andric extern char &AMDGPUReplaceLDSUseWithPointerID;
146fe6060f1SDimitry Andric 
147fe6060f1SDimitry Andric struct AMDGPUReplaceLDSUseWithPointerPass
148fe6060f1SDimitry Andric     : PassInfoMixin<AMDGPUReplaceLDSUseWithPointerPass> {
149fe6060f1SDimitry Andric   PreservedAnalyses run(Module &M, ModuleAnalysisManager &AM);
150fe6060f1SDimitry Andric };
151fe6060f1SDimitry Andric 
152fe6060f1SDimitry Andric void initializeAMDGPULowerModuleLDSPass(PassRegistry &);
153fe6060f1SDimitry Andric extern char &AMDGPULowerModuleLDSID;
154fe6060f1SDimitry Andric 
155fe6060f1SDimitry Andric struct AMDGPULowerModuleLDSPass : PassInfoMixin<AMDGPULowerModuleLDSPass> {
156fe6060f1SDimitry Andric   PreservedAnalyses run(Module &M, ModuleAnalysisManager &AM);
157fe6060f1SDimitry Andric };
158fe6060f1SDimitry Andric 
1590b57cec5SDimitry Andric void initializeAMDGPURewriteOutArgumentsPass(PassRegistry &);
1600b57cec5SDimitry Andric extern char &AMDGPURewriteOutArgumentsID;
1610b57cec5SDimitry Andric 
1620b57cec5SDimitry Andric void initializeGCNDPPCombinePass(PassRegistry &);
1630b57cec5SDimitry Andric extern char &GCNDPPCombineID;
1640b57cec5SDimitry Andric 
1650b57cec5SDimitry Andric void initializeSIFoldOperandsPass(PassRegistry &);
1660b57cec5SDimitry Andric extern char &SIFoldOperandsID;
1670b57cec5SDimitry Andric 
1680b57cec5SDimitry Andric void initializeSIPeepholeSDWAPass(PassRegistry &);
1690b57cec5SDimitry Andric extern char &SIPeepholeSDWAID;
1700b57cec5SDimitry Andric 
1710b57cec5SDimitry Andric void initializeSIShrinkInstructionsPass(PassRegistry&);
1720b57cec5SDimitry Andric extern char &SIShrinkInstructionsID;
1730b57cec5SDimitry Andric 
1740b57cec5SDimitry Andric void initializeSIFixSGPRCopiesPass(PassRegistry &);
1750b57cec5SDimitry Andric extern char &SIFixSGPRCopiesID;
1760b57cec5SDimitry Andric 
1770b57cec5SDimitry Andric void initializeSIFixVGPRCopiesPass(PassRegistry &);
1780b57cec5SDimitry Andric extern char &SIFixVGPRCopiesID;
1790b57cec5SDimitry Andric 
1800b57cec5SDimitry Andric void initializeSILowerI1CopiesPass(PassRegistry &);
1810b57cec5SDimitry Andric extern char &SILowerI1CopiesID;
1820b57cec5SDimitry Andric 
1830b57cec5SDimitry Andric void initializeSILowerSGPRSpillsPass(PassRegistry &);
1840b57cec5SDimitry Andric extern char &SILowerSGPRSpillsID;
1850b57cec5SDimitry Andric 
1860b57cec5SDimitry Andric void initializeSILoadStoreOptimizerPass(PassRegistry &);
1870b57cec5SDimitry Andric extern char &SILoadStoreOptimizerID;
1880b57cec5SDimitry Andric 
1890b57cec5SDimitry Andric void initializeSIWholeQuadModePass(PassRegistry &);
1900b57cec5SDimitry Andric extern char &SIWholeQuadModeID;
1910b57cec5SDimitry Andric 
1920b57cec5SDimitry Andric void initializeSILowerControlFlowPass(PassRegistry &);
1930b57cec5SDimitry Andric extern char &SILowerControlFlowID;
1940b57cec5SDimitry Andric 
1955ffd83dbSDimitry Andric void initializeSIPreEmitPeepholePass(PassRegistry &);
1965ffd83dbSDimitry Andric extern char &SIPreEmitPeepholeID;
1975ffd83dbSDimitry Andric 
198fe6060f1SDimitry Andric void initializeSILateBranchLoweringPass(PassRegistry &);
199fe6060f1SDimitry Andric extern char &SILateBranchLoweringPassID;
2000b57cec5SDimitry Andric 
2010b57cec5SDimitry Andric void initializeSIOptimizeExecMaskingPass(PassRegistry &);
2020b57cec5SDimitry Andric extern char &SIOptimizeExecMaskingID;
2030b57cec5SDimitry Andric 
2040b57cec5SDimitry Andric void initializeSIPreAllocateWWMRegsPass(PassRegistry &);
2050b57cec5SDimitry Andric extern char &SIPreAllocateWWMRegsID;
2060b57cec5SDimitry Andric 
2070b57cec5SDimitry Andric void initializeAMDGPUSimplifyLibCallsPass(PassRegistry &);
2080b57cec5SDimitry Andric extern char &AMDGPUSimplifyLibCallsID;
2090b57cec5SDimitry Andric 
2100b57cec5SDimitry Andric void initializeAMDGPUUseNativeCallsPass(PassRegistry &);
2110b57cec5SDimitry Andric extern char &AMDGPUUseNativeCallsID;
2120b57cec5SDimitry Andric 
2130b57cec5SDimitry Andric void initializeAMDGPUPerfHintAnalysisPass(PassRegistry &);
2140b57cec5SDimitry Andric extern char &AMDGPUPerfHintAnalysisID;
2150b57cec5SDimitry Andric 
2160b57cec5SDimitry Andric // Passes common to R600 and SI
2170b57cec5SDimitry Andric FunctionPass *createAMDGPUPromoteAlloca();
2180b57cec5SDimitry Andric void initializeAMDGPUPromoteAllocaPass(PassRegistry&);
2190b57cec5SDimitry Andric extern char &AMDGPUPromoteAllocaID;
2200b57cec5SDimitry Andric 
2215ffd83dbSDimitry Andric FunctionPass *createAMDGPUPromoteAllocaToVector();
2225ffd83dbSDimitry Andric void initializeAMDGPUPromoteAllocaToVectorPass(PassRegistry&);
2235ffd83dbSDimitry Andric extern char &AMDGPUPromoteAllocaToVectorID;
2245ffd83dbSDimitry Andric 
225e8d8bef9SDimitry Andric struct AMDGPUPromoteAllocaPass : PassInfoMixin<AMDGPUPromoteAllocaPass> {
226e8d8bef9SDimitry Andric   AMDGPUPromoteAllocaPass(TargetMachine &TM) : TM(TM) {}
227e8d8bef9SDimitry Andric   PreservedAnalyses run(Function &F, FunctionAnalysisManager &AM);
228e8d8bef9SDimitry Andric 
229e8d8bef9SDimitry Andric private:
230e8d8bef9SDimitry Andric   TargetMachine &TM;
231e8d8bef9SDimitry Andric };
232e8d8bef9SDimitry Andric 
233e8d8bef9SDimitry Andric struct AMDGPUPromoteAllocaToVectorPass
234e8d8bef9SDimitry Andric     : PassInfoMixin<AMDGPUPromoteAllocaToVectorPass> {
235e8d8bef9SDimitry Andric   AMDGPUPromoteAllocaToVectorPass(TargetMachine &TM) : TM(TM) {}
236e8d8bef9SDimitry Andric   PreservedAnalyses run(Function &F, FunctionAnalysisManager &AM);
237e8d8bef9SDimitry Andric 
238e8d8bef9SDimitry Andric private:
239e8d8bef9SDimitry Andric   TargetMachine &TM;
240e8d8bef9SDimitry Andric };
241e8d8bef9SDimitry Andric 
2420b57cec5SDimitry Andric Pass *createAMDGPUStructurizeCFGPass();
2430b57cec5SDimitry Andric FunctionPass *createAMDGPUISelDag(
2440b57cec5SDimitry Andric   TargetMachine *TM = nullptr,
2450b57cec5SDimitry Andric   CodeGenOpt::Level OptLevel = CodeGenOpt::Default);
2460b57cec5SDimitry Andric ModulePass *createAMDGPUAlwaysInlinePass(bool GlobalOpt = true);
247e8d8bef9SDimitry Andric 
248e8d8bef9SDimitry Andric struct AMDGPUAlwaysInlinePass : PassInfoMixin<AMDGPUAlwaysInlinePass> {
249e8d8bef9SDimitry Andric   AMDGPUAlwaysInlinePass(bool GlobalOpt = true) : GlobalOpt(GlobalOpt) {}
250e8d8bef9SDimitry Andric   PreservedAnalyses run(Module &M, ModuleAnalysisManager &AM);
251e8d8bef9SDimitry Andric 
252e8d8bef9SDimitry Andric private:
253e8d8bef9SDimitry Andric   bool GlobalOpt;
254e8d8bef9SDimitry Andric };
255e8d8bef9SDimitry Andric 
2560b57cec5SDimitry Andric FunctionPass *createAMDGPUAnnotateUniformValues();
2570b57cec5SDimitry Andric 
2588bcb0991SDimitry Andric ModulePass *createAMDGPUPrintfRuntimeBinding();
2598bcb0991SDimitry Andric void initializeAMDGPUPrintfRuntimeBindingPass(PassRegistry&);
2608bcb0991SDimitry Andric extern char &AMDGPUPrintfRuntimeBindingID;
2618bcb0991SDimitry Andric 
262fe6060f1SDimitry Andric void initializeAMDGPUResourceUsageAnalysisPass(PassRegistry &);
263fe6060f1SDimitry Andric extern char &AMDGPUResourceUsageAnalysisID;
264fe6060f1SDimitry Andric 
265e8d8bef9SDimitry Andric struct AMDGPUPrintfRuntimeBindingPass
266e8d8bef9SDimitry Andric     : PassInfoMixin<AMDGPUPrintfRuntimeBindingPass> {
267e8d8bef9SDimitry Andric   PreservedAnalyses run(Module &M, ModuleAnalysisManager &AM);
268e8d8bef9SDimitry Andric };
269e8d8bef9SDimitry Andric 
2700b57cec5SDimitry Andric ModulePass* createAMDGPUUnifyMetadataPass();
2710b57cec5SDimitry Andric void initializeAMDGPUUnifyMetadataPass(PassRegistry&);
2720b57cec5SDimitry Andric extern char &AMDGPUUnifyMetadataID;
2730b57cec5SDimitry Andric 
274e8d8bef9SDimitry Andric struct AMDGPUUnifyMetadataPass : PassInfoMixin<AMDGPUUnifyMetadataPass> {
275e8d8bef9SDimitry Andric   PreservedAnalyses run(Module &M, ModuleAnalysisManager &AM);
276e8d8bef9SDimitry Andric };
277e8d8bef9SDimitry Andric 
2780b57cec5SDimitry Andric void initializeSIOptimizeExecMaskingPreRAPass(PassRegistry&);
2790b57cec5SDimitry Andric extern char &SIOptimizeExecMaskingPreRAID;
2800b57cec5SDimitry Andric 
281fe6060f1SDimitry Andric void initializeSIOptimizeVGPRLiveRangePass(PassRegistry &);
282fe6060f1SDimitry Andric extern char &SIOptimizeVGPRLiveRangeID;
283fe6060f1SDimitry Andric 
2840b57cec5SDimitry Andric void initializeAMDGPUAnnotateUniformValuesPass(PassRegistry&);
2850b57cec5SDimitry Andric extern char &AMDGPUAnnotateUniformValuesPassID;
2860b57cec5SDimitry Andric 
2870b57cec5SDimitry Andric void initializeAMDGPUCodeGenPreparePass(PassRegistry&);
2880b57cec5SDimitry Andric extern char &AMDGPUCodeGenPrepareID;
2890b57cec5SDimitry Andric 
290e8d8bef9SDimitry Andric void initializeAMDGPULateCodeGenPreparePass(PassRegistry &);
291e8d8bef9SDimitry Andric extern char &AMDGPULateCodeGenPrepareID;
292e8d8bef9SDimitry Andric 
2930b57cec5SDimitry Andric void initializeSIAnnotateControlFlowPass(PassRegistry&);
2940b57cec5SDimitry Andric extern char &SIAnnotateControlFlowPassID;
2950b57cec5SDimitry Andric 
2960b57cec5SDimitry Andric void initializeSIMemoryLegalizerPass(PassRegistry&);
2970b57cec5SDimitry Andric extern char &SIMemoryLegalizerID;
2980b57cec5SDimitry Andric 
2990b57cec5SDimitry Andric void initializeSIModeRegisterPass(PassRegistry&);
3000b57cec5SDimitry Andric extern char &SIModeRegisterID;
3010b57cec5SDimitry Andric 
302*81ad6265SDimitry Andric void initializeAMDGPUReleaseVGPRsPass(PassRegistry &);
303*81ad6265SDimitry Andric extern char &AMDGPUReleaseVGPRsID;
304*81ad6265SDimitry Andric 
305*81ad6265SDimitry Andric void initializeAMDGPUInsertDelayAluPass(PassRegistry &);
306*81ad6265SDimitry Andric extern char &AMDGPUInsertDelayAluID;
307*81ad6265SDimitry Andric 
3085ffd83dbSDimitry Andric void initializeSIInsertHardClausesPass(PassRegistry &);
3095ffd83dbSDimitry Andric extern char &SIInsertHardClausesID;
3105ffd83dbSDimitry Andric 
3110b57cec5SDimitry Andric void initializeSIInsertWaitcntsPass(PassRegistry&);
3120b57cec5SDimitry Andric extern char &SIInsertWaitcntsID;
3130b57cec5SDimitry Andric 
3140b57cec5SDimitry Andric void initializeSIFormMemoryClausesPass(PassRegistry&);
3150b57cec5SDimitry Andric extern char &SIFormMemoryClausesID;
3160b57cec5SDimitry Andric 
3175ffd83dbSDimitry Andric void initializeSIPostRABundlerPass(PassRegistry&);
3185ffd83dbSDimitry Andric extern char &SIPostRABundlerID;
3195ffd83dbSDimitry Andric 
3200b57cec5SDimitry Andric void initializeAMDGPUUnifyDivergentExitNodesPass(PassRegistry&);
3210b57cec5SDimitry Andric extern char &AMDGPUUnifyDivergentExitNodesID;
3220b57cec5SDimitry Andric 
3230b57cec5SDimitry Andric ImmutablePass *createAMDGPUAAWrapperPass();
3240b57cec5SDimitry Andric void initializeAMDGPUAAWrapperPassPass(PassRegistry&);
3250b57cec5SDimitry Andric ImmutablePass *createAMDGPUExternalAAWrapperPass();
3260b57cec5SDimitry Andric void initializeAMDGPUExternalAAWrapperPass(PassRegistry&);
3270b57cec5SDimitry Andric 
3280b57cec5SDimitry Andric void initializeAMDGPUArgumentUsageInfoPass(PassRegistry &);
3290b57cec5SDimitry Andric 
3300b57cec5SDimitry Andric ModulePass *createAMDGPUOpenCLEnqueuedBlockLoweringPass();
3310b57cec5SDimitry Andric void initializeAMDGPUOpenCLEnqueuedBlockLoweringPass(PassRegistry &);
3320b57cec5SDimitry Andric extern char &AMDGPUOpenCLEnqueuedBlockLoweringID;
3330b57cec5SDimitry Andric 
3340b57cec5SDimitry Andric void initializeGCNNSAReassignPass(PassRegistry &);
3350b57cec5SDimitry Andric extern char &GCNNSAReassignID;
3360b57cec5SDimitry Andric 
337fe6060f1SDimitry Andric void initializeGCNPreRAOptimizationsPass(PassRegistry &);
338fe6060f1SDimitry Andric extern char &GCNPreRAOptimizationsID;
339fe6060f1SDimitry Andric 
340*81ad6265SDimitry Andric FunctionPass *createAMDGPUSetWavePriorityPass();
341*81ad6265SDimitry Andric void initializeAMDGPUSetWavePriorityPass(PassRegistry &);
342*81ad6265SDimitry Andric 
3430b57cec5SDimitry Andric namespace AMDGPU {
3440b57cec5SDimitry Andric enum TargetIndex {
3450b57cec5SDimitry Andric   TI_CONSTDATA_START,
3460b57cec5SDimitry Andric   TI_SCRATCH_RSRC_DWORD0,
3470b57cec5SDimitry Andric   TI_SCRATCH_RSRC_DWORD1,
3480b57cec5SDimitry Andric   TI_SCRATCH_RSRC_DWORD2,
3490b57cec5SDimitry Andric   TI_SCRATCH_RSRC_DWORD3
3500b57cec5SDimitry Andric };
3510b57cec5SDimitry Andric }
3520b57cec5SDimitry Andric 
3530b57cec5SDimitry Andric /// OpenCL uses address spaces to differentiate between
3540b57cec5SDimitry Andric /// various memory regions on the hardware. On the CPU
3550b57cec5SDimitry Andric /// all of the address spaces point to the same memory,
3560b57cec5SDimitry Andric /// however on the GPU, each address space points to
3570b57cec5SDimitry Andric /// a separate piece of memory that is unique from other
3580b57cec5SDimitry Andric /// memory locations.
3590b57cec5SDimitry Andric namespace AMDGPUAS {
3600b57cec5SDimitry Andric   enum : unsigned {
3610b57cec5SDimitry Andric     // The maximum value for flat, generic, local, private, constant and region.
3620b57cec5SDimitry Andric     MAX_AMDGPU_ADDRESS = 7,
3630b57cec5SDimitry Andric 
3640b57cec5SDimitry Andric     FLAT_ADDRESS = 0,     ///< Address space for flat memory.
3650b57cec5SDimitry Andric     GLOBAL_ADDRESS = 1,   ///< Address space for global memory (RAT0, VTX0).
3660b57cec5SDimitry Andric     REGION_ADDRESS = 2,   ///< Address space for region memory. (GDS)
3670b57cec5SDimitry Andric 
3680b57cec5SDimitry Andric     CONSTANT_ADDRESS = 4, ///< Address space for constant memory (VTX2).
3690b57cec5SDimitry Andric     LOCAL_ADDRESS = 3,    ///< Address space for local memory.
3700b57cec5SDimitry Andric     PRIVATE_ADDRESS = 5,  ///< Address space for private memory.
3710b57cec5SDimitry Andric 
3720b57cec5SDimitry Andric     CONSTANT_ADDRESS_32BIT = 6, ///< Address space for 32-bit constant memory.
3730b57cec5SDimitry Andric 
3740b57cec5SDimitry Andric     BUFFER_FAT_POINTER = 7, ///< Address space for 160-bit buffer fat pointers.
3750b57cec5SDimitry Andric 
376349cc55cSDimitry Andric     /// Address space for direct addressable parameter memory (CONST0).
3770b57cec5SDimitry Andric     PARAM_D_ADDRESS = 6,
378349cc55cSDimitry Andric     /// Address space for indirect addressable parameter memory (VTX1).
3790b57cec5SDimitry Andric     PARAM_I_ADDRESS = 7,
3800b57cec5SDimitry Andric 
3810b57cec5SDimitry Andric     // Do not re-order the CONSTANT_BUFFER_* enums.  Several places depend on
3820b57cec5SDimitry Andric     // this order to be able to dynamically index a constant buffer, for
3830b57cec5SDimitry Andric     // example:
3840b57cec5SDimitry Andric     //
3850b57cec5SDimitry Andric     // ConstantBufferAS = CONSTANT_BUFFER_0 + CBIdx
3860b57cec5SDimitry Andric 
3870b57cec5SDimitry Andric     CONSTANT_BUFFER_0 = 8,
3880b57cec5SDimitry Andric     CONSTANT_BUFFER_1 = 9,
3890b57cec5SDimitry Andric     CONSTANT_BUFFER_2 = 10,
3900b57cec5SDimitry Andric     CONSTANT_BUFFER_3 = 11,
3910b57cec5SDimitry Andric     CONSTANT_BUFFER_4 = 12,
3920b57cec5SDimitry Andric     CONSTANT_BUFFER_5 = 13,
3930b57cec5SDimitry Andric     CONSTANT_BUFFER_6 = 14,
3940b57cec5SDimitry Andric     CONSTANT_BUFFER_7 = 15,
3950b57cec5SDimitry Andric     CONSTANT_BUFFER_8 = 16,
3960b57cec5SDimitry Andric     CONSTANT_BUFFER_9 = 17,
3970b57cec5SDimitry Andric     CONSTANT_BUFFER_10 = 18,
3980b57cec5SDimitry Andric     CONSTANT_BUFFER_11 = 19,
3990b57cec5SDimitry Andric     CONSTANT_BUFFER_12 = 20,
4000b57cec5SDimitry Andric     CONSTANT_BUFFER_13 = 21,
4010b57cec5SDimitry Andric     CONSTANT_BUFFER_14 = 22,
4020b57cec5SDimitry Andric     CONSTANT_BUFFER_15 = 23,
4030b57cec5SDimitry Andric 
4040b57cec5SDimitry Andric     // Some places use this if the address space can't be determined.
4050b57cec5SDimitry Andric     UNKNOWN_ADDRESS_SPACE = ~0u,
4060b57cec5SDimitry Andric   };
4070b57cec5SDimitry Andric }
4080b57cec5SDimitry Andric 
409e8d8bef9SDimitry Andric namespace AMDGPU {
410e8d8bef9SDimitry Andric 
411e8d8bef9SDimitry Andric // FIXME: Missing constant_32bit
412e8d8bef9SDimitry Andric inline bool isFlatGlobalAddrSpace(unsigned AS) {
413e8d8bef9SDimitry Andric   return AS == AMDGPUAS::GLOBAL_ADDRESS ||
414e8d8bef9SDimitry Andric          AS == AMDGPUAS::FLAT_ADDRESS ||
415e8d8bef9SDimitry Andric          AS == AMDGPUAS::CONSTANT_ADDRESS ||
416e8d8bef9SDimitry Andric          AS > AMDGPUAS::MAX_AMDGPU_ADDRESS;
417e8d8bef9SDimitry Andric }
418e8d8bef9SDimitry Andric }
419e8d8bef9SDimitry Andric 
420e8d8bef9SDimitry Andric } // End namespace llvm
421e8d8bef9SDimitry Andric 
4220b57cec5SDimitry Andric #endif
423