10b57cec5SDimitry Andric //===-- AMDGPU.h - MachineFunction passes hw codegen --------------*- C++ -*-=// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric /// \file 80b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 90b57cec5SDimitry Andric 100b57cec5SDimitry Andric #ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPU_H 110b57cec5SDimitry Andric #define LLVM_LIB_TARGET_AMDGPU_AMDGPU_H 120b57cec5SDimitry Andric 130b57cec5SDimitry Andric #include "llvm/Target/TargetMachine.h" 14*480093f4SDimitry Andric #include "llvm/IR/IntrinsicsR600.h" // TODO: Sink this. 15*480093f4SDimitry Andric #include "llvm/IR/IntrinsicsAMDGPU.h" // TODO: Sink this. 160b57cec5SDimitry Andric 170b57cec5SDimitry Andric namespace llvm { 180b57cec5SDimitry Andric 190b57cec5SDimitry Andric class AMDGPUTargetMachine; 200b57cec5SDimitry Andric class FunctionPass; 210b57cec5SDimitry Andric class GCNTargetMachine; 220b57cec5SDimitry Andric class ModulePass; 230b57cec5SDimitry Andric class Pass; 240b57cec5SDimitry Andric class Target; 250b57cec5SDimitry Andric class TargetMachine; 260b57cec5SDimitry Andric class TargetOptions; 270b57cec5SDimitry Andric class PassRegistry; 280b57cec5SDimitry Andric class Module; 290b57cec5SDimitry Andric 300b57cec5SDimitry Andric // R600 Passes 310b57cec5SDimitry Andric FunctionPass *createR600VectorRegMerger(); 320b57cec5SDimitry Andric FunctionPass *createR600ExpandSpecialInstrsPass(); 330b57cec5SDimitry Andric FunctionPass *createR600EmitClauseMarkers(); 340b57cec5SDimitry Andric FunctionPass *createR600ClauseMergePass(); 350b57cec5SDimitry Andric FunctionPass *createR600Packetizer(); 360b57cec5SDimitry Andric FunctionPass *createR600ControlFlowFinalizer(); 370b57cec5SDimitry Andric FunctionPass *createAMDGPUCFGStructurizerPass(); 380b57cec5SDimitry Andric FunctionPass *createR600ISelDag(TargetMachine *TM, CodeGenOpt::Level OptLevel); 390b57cec5SDimitry Andric 400b57cec5SDimitry Andric // SI Passes 410b57cec5SDimitry Andric FunctionPass *createGCNDPPCombinePass(); 420b57cec5SDimitry Andric FunctionPass *createSIAnnotateControlFlowPass(); 430b57cec5SDimitry Andric FunctionPass *createSIFoldOperandsPass(); 440b57cec5SDimitry Andric FunctionPass *createSIPeepholeSDWAPass(); 450b57cec5SDimitry Andric FunctionPass *createSILowerI1CopiesPass(); 460b57cec5SDimitry Andric FunctionPass *createSIFixupVectorISelPass(); 470b57cec5SDimitry Andric FunctionPass *createSIAddIMGInitPass(); 480b57cec5SDimitry Andric FunctionPass *createSIShrinkInstructionsPass(); 490b57cec5SDimitry Andric FunctionPass *createSILoadStoreOptimizerPass(); 500b57cec5SDimitry Andric FunctionPass *createSIWholeQuadModePass(); 510b57cec5SDimitry Andric FunctionPass *createSIFixControlFlowLiveIntervalsPass(); 520b57cec5SDimitry Andric FunctionPass *createSIOptimizeExecMaskingPreRAPass(); 530b57cec5SDimitry Andric FunctionPass *createSIFixSGPRCopiesPass(); 540b57cec5SDimitry Andric FunctionPass *createSIMemoryLegalizerPass(); 550b57cec5SDimitry Andric FunctionPass *createSIInsertWaitcntsPass(); 560b57cec5SDimitry Andric FunctionPass *createSIPreAllocateWWMRegsPass(); 570b57cec5SDimitry Andric FunctionPass *createSIFormMemoryClausesPass(); 580b57cec5SDimitry Andric FunctionPass *createAMDGPUSimplifyLibCallsPass(const TargetOptions &, 590b57cec5SDimitry Andric const TargetMachine *); 600b57cec5SDimitry Andric FunctionPass *createAMDGPUUseNativeCallsPass(); 610b57cec5SDimitry Andric FunctionPass *createAMDGPUCodeGenPreparePass(); 620b57cec5SDimitry Andric FunctionPass *createAMDGPUMachineCFGStructurizerPass(); 630b57cec5SDimitry Andric FunctionPass *createAMDGPUPropagateAttributesEarlyPass(const TargetMachine *); 640b57cec5SDimitry Andric ModulePass *createAMDGPUPropagateAttributesLatePass(const TargetMachine *); 650b57cec5SDimitry Andric FunctionPass *createAMDGPURewriteOutArgumentsPass(); 660b57cec5SDimitry Andric FunctionPass *createSIModeRegisterPass(); 670b57cec5SDimitry Andric 680b57cec5SDimitry Andric void initializeAMDGPUDAGToDAGISelPass(PassRegistry&); 690b57cec5SDimitry Andric 700b57cec5SDimitry Andric void initializeAMDGPUMachineCFGStructurizerPass(PassRegistry&); 710b57cec5SDimitry Andric extern char &AMDGPUMachineCFGStructurizerID; 720b57cec5SDimitry Andric 730b57cec5SDimitry Andric void initializeAMDGPUAlwaysInlinePass(PassRegistry&); 740b57cec5SDimitry Andric 750b57cec5SDimitry Andric Pass *createAMDGPUAnnotateKernelFeaturesPass(); 760b57cec5SDimitry Andric void initializeAMDGPUAnnotateKernelFeaturesPass(PassRegistry &); 770b57cec5SDimitry Andric extern char &AMDGPUAnnotateKernelFeaturesID; 780b57cec5SDimitry Andric 790b57cec5SDimitry Andric FunctionPass *createAMDGPUAtomicOptimizerPass(); 800b57cec5SDimitry Andric void initializeAMDGPUAtomicOptimizerPass(PassRegistry &); 810b57cec5SDimitry Andric extern char &AMDGPUAtomicOptimizerID; 820b57cec5SDimitry Andric 830b57cec5SDimitry Andric ModulePass *createAMDGPULowerIntrinsicsPass(); 840b57cec5SDimitry Andric void initializeAMDGPULowerIntrinsicsPass(PassRegistry &); 850b57cec5SDimitry Andric extern char &AMDGPULowerIntrinsicsID; 860b57cec5SDimitry Andric 870b57cec5SDimitry Andric ModulePass *createAMDGPUFixFunctionBitcastsPass(); 880b57cec5SDimitry Andric void initializeAMDGPUFixFunctionBitcastsPass(PassRegistry &); 890b57cec5SDimitry Andric extern char &AMDGPUFixFunctionBitcastsID; 900b57cec5SDimitry Andric 910b57cec5SDimitry Andric FunctionPass *createAMDGPULowerKernelArgumentsPass(); 920b57cec5SDimitry Andric void initializeAMDGPULowerKernelArgumentsPass(PassRegistry &); 930b57cec5SDimitry Andric extern char &AMDGPULowerKernelArgumentsID; 940b57cec5SDimitry Andric 950b57cec5SDimitry Andric ModulePass *createAMDGPULowerKernelAttributesPass(); 960b57cec5SDimitry Andric void initializeAMDGPULowerKernelAttributesPass(PassRegistry &); 970b57cec5SDimitry Andric extern char &AMDGPULowerKernelAttributesID; 980b57cec5SDimitry Andric 990b57cec5SDimitry Andric void initializeAMDGPUPropagateAttributesEarlyPass(PassRegistry &); 1000b57cec5SDimitry Andric extern char &AMDGPUPropagateAttributesEarlyID; 1010b57cec5SDimitry Andric 1020b57cec5SDimitry Andric void initializeAMDGPUPropagateAttributesLatePass(PassRegistry &); 1030b57cec5SDimitry Andric extern char &AMDGPUPropagateAttributesLateID; 1040b57cec5SDimitry Andric 1050b57cec5SDimitry Andric void initializeAMDGPURewriteOutArgumentsPass(PassRegistry &); 1060b57cec5SDimitry Andric extern char &AMDGPURewriteOutArgumentsID; 1070b57cec5SDimitry Andric 1080b57cec5SDimitry Andric void initializeGCNDPPCombinePass(PassRegistry &); 1090b57cec5SDimitry Andric extern char &GCNDPPCombineID; 1100b57cec5SDimitry Andric 1110b57cec5SDimitry Andric void initializeR600ClauseMergePassPass(PassRegistry &); 1120b57cec5SDimitry Andric extern char &R600ClauseMergePassID; 1130b57cec5SDimitry Andric 1140b57cec5SDimitry Andric void initializeR600ControlFlowFinalizerPass(PassRegistry &); 1150b57cec5SDimitry Andric extern char &R600ControlFlowFinalizerID; 1160b57cec5SDimitry Andric 1170b57cec5SDimitry Andric void initializeR600ExpandSpecialInstrsPassPass(PassRegistry &); 1180b57cec5SDimitry Andric extern char &R600ExpandSpecialInstrsPassID; 1190b57cec5SDimitry Andric 1200b57cec5SDimitry Andric void initializeR600VectorRegMergerPass(PassRegistry &); 1210b57cec5SDimitry Andric extern char &R600VectorRegMergerID; 1220b57cec5SDimitry Andric 1230b57cec5SDimitry Andric void initializeR600PacketizerPass(PassRegistry &); 1240b57cec5SDimitry Andric extern char &R600PacketizerID; 1250b57cec5SDimitry Andric 1260b57cec5SDimitry Andric void initializeSIFoldOperandsPass(PassRegistry &); 1270b57cec5SDimitry Andric extern char &SIFoldOperandsID; 1280b57cec5SDimitry Andric 1290b57cec5SDimitry Andric void initializeSIPeepholeSDWAPass(PassRegistry &); 1300b57cec5SDimitry Andric extern char &SIPeepholeSDWAID; 1310b57cec5SDimitry Andric 1320b57cec5SDimitry Andric void initializeSIShrinkInstructionsPass(PassRegistry&); 1330b57cec5SDimitry Andric extern char &SIShrinkInstructionsID; 1340b57cec5SDimitry Andric 1350b57cec5SDimitry Andric void initializeSIFixSGPRCopiesPass(PassRegistry &); 1360b57cec5SDimitry Andric extern char &SIFixSGPRCopiesID; 1370b57cec5SDimitry Andric 1380b57cec5SDimitry Andric void initializeSIFixVGPRCopiesPass(PassRegistry &); 1390b57cec5SDimitry Andric extern char &SIFixVGPRCopiesID; 1400b57cec5SDimitry Andric 1410b57cec5SDimitry Andric void initializeSIFixupVectorISelPass(PassRegistry &); 1420b57cec5SDimitry Andric extern char &SIFixupVectorISelID; 1430b57cec5SDimitry Andric 1440b57cec5SDimitry Andric void initializeSILowerI1CopiesPass(PassRegistry &); 1450b57cec5SDimitry Andric extern char &SILowerI1CopiesID; 1460b57cec5SDimitry Andric 1470b57cec5SDimitry Andric void initializeSILowerSGPRSpillsPass(PassRegistry &); 1480b57cec5SDimitry Andric extern char &SILowerSGPRSpillsID; 1490b57cec5SDimitry Andric 1500b57cec5SDimitry Andric void initializeSILoadStoreOptimizerPass(PassRegistry &); 1510b57cec5SDimitry Andric extern char &SILoadStoreOptimizerID; 1520b57cec5SDimitry Andric 1530b57cec5SDimitry Andric void initializeSIWholeQuadModePass(PassRegistry &); 1540b57cec5SDimitry Andric extern char &SIWholeQuadModeID; 1550b57cec5SDimitry Andric 1560b57cec5SDimitry Andric void initializeSILowerControlFlowPass(PassRegistry &); 1570b57cec5SDimitry Andric extern char &SILowerControlFlowID; 1580b57cec5SDimitry Andric 159*480093f4SDimitry Andric void initializeSIRemoveShortExecBranchesPass(PassRegistry &); 160*480093f4SDimitry Andric extern char &SIRemoveShortExecBranchesID; 161*480093f4SDimitry Andric 1620b57cec5SDimitry Andric void initializeSIInsertSkipsPass(PassRegistry &); 1630b57cec5SDimitry Andric extern char &SIInsertSkipsPassID; 1640b57cec5SDimitry Andric 1650b57cec5SDimitry Andric void initializeSIOptimizeExecMaskingPass(PassRegistry &); 1660b57cec5SDimitry Andric extern char &SIOptimizeExecMaskingID; 1670b57cec5SDimitry Andric 1680b57cec5SDimitry Andric void initializeSIPreAllocateWWMRegsPass(PassRegistry &); 1690b57cec5SDimitry Andric extern char &SIPreAllocateWWMRegsID; 1700b57cec5SDimitry Andric 1710b57cec5SDimitry Andric void initializeAMDGPUSimplifyLibCallsPass(PassRegistry &); 1720b57cec5SDimitry Andric extern char &AMDGPUSimplifyLibCallsID; 1730b57cec5SDimitry Andric 1740b57cec5SDimitry Andric void initializeAMDGPUUseNativeCallsPass(PassRegistry &); 1750b57cec5SDimitry Andric extern char &AMDGPUUseNativeCallsID; 1760b57cec5SDimitry Andric 1770b57cec5SDimitry Andric void initializeSIAddIMGInitPass(PassRegistry &); 1780b57cec5SDimitry Andric extern char &SIAddIMGInitID; 1790b57cec5SDimitry Andric 1800b57cec5SDimitry Andric void initializeAMDGPUPerfHintAnalysisPass(PassRegistry &); 1810b57cec5SDimitry Andric extern char &AMDGPUPerfHintAnalysisID; 1820b57cec5SDimitry Andric 1830b57cec5SDimitry Andric // Passes common to R600 and SI 1840b57cec5SDimitry Andric FunctionPass *createAMDGPUPromoteAlloca(); 1850b57cec5SDimitry Andric void initializeAMDGPUPromoteAllocaPass(PassRegistry&); 1860b57cec5SDimitry Andric extern char &AMDGPUPromoteAllocaID; 1870b57cec5SDimitry Andric 1880b57cec5SDimitry Andric Pass *createAMDGPUStructurizeCFGPass(); 1890b57cec5SDimitry Andric FunctionPass *createAMDGPUISelDag( 1900b57cec5SDimitry Andric TargetMachine *TM = nullptr, 1910b57cec5SDimitry Andric CodeGenOpt::Level OptLevel = CodeGenOpt::Default); 1920b57cec5SDimitry Andric ModulePass *createAMDGPUAlwaysInlinePass(bool GlobalOpt = true); 1930b57cec5SDimitry Andric ModulePass *createR600OpenCLImageTypeLoweringPass(); 1940b57cec5SDimitry Andric FunctionPass *createAMDGPUAnnotateUniformValues(); 1950b57cec5SDimitry Andric 1968bcb0991SDimitry Andric ModulePass *createAMDGPUPrintfRuntimeBinding(); 1978bcb0991SDimitry Andric void initializeAMDGPUPrintfRuntimeBindingPass(PassRegistry&); 1988bcb0991SDimitry Andric extern char &AMDGPUPrintfRuntimeBindingID; 1998bcb0991SDimitry Andric 2000b57cec5SDimitry Andric ModulePass* createAMDGPUUnifyMetadataPass(); 2010b57cec5SDimitry Andric void initializeAMDGPUUnifyMetadataPass(PassRegistry&); 2020b57cec5SDimitry Andric extern char &AMDGPUUnifyMetadataID; 2030b57cec5SDimitry Andric 2040b57cec5SDimitry Andric void initializeSIOptimizeExecMaskingPreRAPass(PassRegistry&); 2050b57cec5SDimitry Andric extern char &SIOptimizeExecMaskingPreRAID; 2060b57cec5SDimitry Andric 2070b57cec5SDimitry Andric void initializeAMDGPUAnnotateUniformValuesPass(PassRegistry&); 2080b57cec5SDimitry Andric extern char &AMDGPUAnnotateUniformValuesPassID; 2090b57cec5SDimitry Andric 2100b57cec5SDimitry Andric void initializeAMDGPUCodeGenPreparePass(PassRegistry&); 2110b57cec5SDimitry Andric extern char &AMDGPUCodeGenPrepareID; 2120b57cec5SDimitry Andric 2130b57cec5SDimitry Andric void initializeSIAnnotateControlFlowPass(PassRegistry&); 2140b57cec5SDimitry Andric extern char &SIAnnotateControlFlowPassID; 2150b57cec5SDimitry Andric 2160b57cec5SDimitry Andric void initializeSIMemoryLegalizerPass(PassRegistry&); 2170b57cec5SDimitry Andric extern char &SIMemoryLegalizerID; 2180b57cec5SDimitry Andric 2190b57cec5SDimitry Andric void initializeSIModeRegisterPass(PassRegistry&); 2200b57cec5SDimitry Andric extern char &SIModeRegisterID; 2210b57cec5SDimitry Andric 2220b57cec5SDimitry Andric void initializeSIInsertWaitcntsPass(PassRegistry&); 2230b57cec5SDimitry Andric extern char &SIInsertWaitcntsID; 2240b57cec5SDimitry Andric 2250b57cec5SDimitry Andric void initializeSIFormMemoryClausesPass(PassRegistry&); 2260b57cec5SDimitry Andric extern char &SIFormMemoryClausesID; 2270b57cec5SDimitry Andric 2280b57cec5SDimitry Andric void initializeAMDGPUUnifyDivergentExitNodesPass(PassRegistry&); 2290b57cec5SDimitry Andric extern char &AMDGPUUnifyDivergentExitNodesID; 2300b57cec5SDimitry Andric 2310b57cec5SDimitry Andric ImmutablePass *createAMDGPUAAWrapperPass(); 2320b57cec5SDimitry Andric void initializeAMDGPUAAWrapperPassPass(PassRegistry&); 2330b57cec5SDimitry Andric ImmutablePass *createAMDGPUExternalAAWrapperPass(); 2340b57cec5SDimitry Andric void initializeAMDGPUExternalAAWrapperPass(PassRegistry&); 2350b57cec5SDimitry Andric 2360b57cec5SDimitry Andric void initializeAMDGPUArgumentUsageInfoPass(PassRegistry &); 2370b57cec5SDimitry Andric 2380b57cec5SDimitry Andric Pass *createAMDGPUFunctionInliningPass(); 2390b57cec5SDimitry Andric void initializeAMDGPUInlinerPass(PassRegistry&); 2400b57cec5SDimitry Andric 2410b57cec5SDimitry Andric ModulePass *createAMDGPUOpenCLEnqueuedBlockLoweringPass(); 2420b57cec5SDimitry Andric void initializeAMDGPUOpenCLEnqueuedBlockLoweringPass(PassRegistry &); 2430b57cec5SDimitry Andric extern char &AMDGPUOpenCLEnqueuedBlockLoweringID; 2440b57cec5SDimitry Andric 2450b57cec5SDimitry Andric void initializeGCNRegBankReassignPass(PassRegistry &); 2460b57cec5SDimitry Andric extern char &GCNRegBankReassignID; 2470b57cec5SDimitry Andric 2480b57cec5SDimitry Andric void initializeGCNNSAReassignPass(PassRegistry &); 2490b57cec5SDimitry Andric extern char &GCNNSAReassignID; 2500b57cec5SDimitry Andric 2510b57cec5SDimitry Andric namespace AMDGPU { 2520b57cec5SDimitry Andric enum TargetIndex { 2530b57cec5SDimitry Andric TI_CONSTDATA_START, 2540b57cec5SDimitry Andric TI_SCRATCH_RSRC_DWORD0, 2550b57cec5SDimitry Andric TI_SCRATCH_RSRC_DWORD1, 2560b57cec5SDimitry Andric TI_SCRATCH_RSRC_DWORD2, 2570b57cec5SDimitry Andric TI_SCRATCH_RSRC_DWORD3 2580b57cec5SDimitry Andric }; 2590b57cec5SDimitry Andric } 2600b57cec5SDimitry Andric 2610b57cec5SDimitry Andric } // End namespace llvm 2620b57cec5SDimitry Andric 2630b57cec5SDimitry Andric /// OpenCL uses address spaces to differentiate between 2640b57cec5SDimitry Andric /// various memory regions on the hardware. On the CPU 2650b57cec5SDimitry Andric /// all of the address spaces point to the same memory, 2660b57cec5SDimitry Andric /// however on the GPU, each address space points to 2670b57cec5SDimitry Andric /// a separate piece of memory that is unique from other 2680b57cec5SDimitry Andric /// memory locations. 2690b57cec5SDimitry Andric namespace AMDGPUAS { 2700b57cec5SDimitry Andric enum : unsigned { 2710b57cec5SDimitry Andric // The maximum value for flat, generic, local, private, constant and region. 2720b57cec5SDimitry Andric MAX_AMDGPU_ADDRESS = 7, 2730b57cec5SDimitry Andric 2740b57cec5SDimitry Andric FLAT_ADDRESS = 0, ///< Address space for flat memory. 2750b57cec5SDimitry Andric GLOBAL_ADDRESS = 1, ///< Address space for global memory (RAT0, VTX0). 2760b57cec5SDimitry Andric REGION_ADDRESS = 2, ///< Address space for region memory. (GDS) 2770b57cec5SDimitry Andric 2780b57cec5SDimitry Andric CONSTANT_ADDRESS = 4, ///< Address space for constant memory (VTX2). 2790b57cec5SDimitry Andric LOCAL_ADDRESS = 3, ///< Address space for local memory. 2800b57cec5SDimitry Andric PRIVATE_ADDRESS = 5, ///< Address space for private memory. 2810b57cec5SDimitry Andric 2820b57cec5SDimitry Andric CONSTANT_ADDRESS_32BIT = 6, ///< Address space for 32-bit constant memory. 2830b57cec5SDimitry Andric 2840b57cec5SDimitry Andric BUFFER_FAT_POINTER = 7, ///< Address space for 160-bit buffer fat pointers. 2850b57cec5SDimitry Andric 2860b57cec5SDimitry Andric /// Address space for direct addressible parameter memory (CONST0). 2870b57cec5SDimitry Andric PARAM_D_ADDRESS = 6, 2880b57cec5SDimitry Andric /// Address space for indirect addressible parameter memory (VTX1). 2890b57cec5SDimitry Andric PARAM_I_ADDRESS = 7, 2900b57cec5SDimitry Andric 2910b57cec5SDimitry Andric // Do not re-order the CONSTANT_BUFFER_* enums. Several places depend on 2920b57cec5SDimitry Andric // this order to be able to dynamically index a constant buffer, for 2930b57cec5SDimitry Andric // example: 2940b57cec5SDimitry Andric // 2950b57cec5SDimitry Andric // ConstantBufferAS = CONSTANT_BUFFER_0 + CBIdx 2960b57cec5SDimitry Andric 2970b57cec5SDimitry Andric CONSTANT_BUFFER_0 = 8, 2980b57cec5SDimitry Andric CONSTANT_BUFFER_1 = 9, 2990b57cec5SDimitry Andric CONSTANT_BUFFER_2 = 10, 3000b57cec5SDimitry Andric CONSTANT_BUFFER_3 = 11, 3010b57cec5SDimitry Andric CONSTANT_BUFFER_4 = 12, 3020b57cec5SDimitry Andric CONSTANT_BUFFER_5 = 13, 3030b57cec5SDimitry Andric CONSTANT_BUFFER_6 = 14, 3040b57cec5SDimitry Andric CONSTANT_BUFFER_7 = 15, 3050b57cec5SDimitry Andric CONSTANT_BUFFER_8 = 16, 3060b57cec5SDimitry Andric CONSTANT_BUFFER_9 = 17, 3070b57cec5SDimitry Andric CONSTANT_BUFFER_10 = 18, 3080b57cec5SDimitry Andric CONSTANT_BUFFER_11 = 19, 3090b57cec5SDimitry Andric CONSTANT_BUFFER_12 = 20, 3100b57cec5SDimitry Andric CONSTANT_BUFFER_13 = 21, 3110b57cec5SDimitry Andric CONSTANT_BUFFER_14 = 22, 3120b57cec5SDimitry Andric CONSTANT_BUFFER_15 = 23, 3130b57cec5SDimitry Andric 3140b57cec5SDimitry Andric // Some places use this if the address space can't be determined. 3150b57cec5SDimitry Andric UNKNOWN_ADDRESS_SPACE = ~0u, 3160b57cec5SDimitry Andric }; 3170b57cec5SDimitry Andric } 3180b57cec5SDimitry Andric 3190b57cec5SDimitry Andric #endif 320