10b57cec5SDimitry Andric //===-- AMDGPU.h - MachineFunction passes hw codegen --------------*- C++ -*-=// 20b57cec5SDimitry Andric // 30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. 40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information. 50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception 60b57cec5SDimitry Andric // 70b57cec5SDimitry Andric /// \file 80b57cec5SDimitry Andric //===----------------------------------------------------------------------===// 90b57cec5SDimitry Andric 100b57cec5SDimitry Andric #ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPU_H 110b57cec5SDimitry Andric #define LLVM_LIB_TARGET_AMDGPU_AMDGPU_H 120b57cec5SDimitry Andric 13e8d8bef9SDimitry Andric #include "llvm/IR/PassManager.h" 145ffd83dbSDimitry Andric #include "llvm/Support/CodeGen.h" 150b57cec5SDimitry Andric 160b57cec5SDimitry Andric namespace llvm { 170b57cec5SDimitry Andric 180b57cec5SDimitry Andric class TargetMachine; 190b57cec5SDimitry Andric 205ffd83dbSDimitry Andric // GlobalISel passes 215ffd83dbSDimitry Andric void initializeAMDGPUPreLegalizerCombinerPass(PassRegistry &); 225ffd83dbSDimitry Andric FunctionPass *createAMDGPUPreLegalizeCombiner(bool IsOptNone); 235ffd83dbSDimitry Andric void initializeAMDGPUPostLegalizerCombinerPass(PassRegistry &); 245ffd83dbSDimitry Andric FunctionPass *createAMDGPUPostLegalizeCombiner(bool IsOptNone); 255ffd83dbSDimitry Andric FunctionPass *createAMDGPURegBankCombiner(bool IsOptNone); 265ffd83dbSDimitry Andric void initializeAMDGPURegBankCombinerPass(PassRegistry &); 275ffd83dbSDimitry Andric 280b57cec5SDimitry Andric // SI Passes 290b57cec5SDimitry Andric FunctionPass *createGCNDPPCombinePass(); 300b57cec5SDimitry Andric FunctionPass *createSIAnnotateControlFlowPass(); 310b57cec5SDimitry Andric FunctionPass *createSIFoldOperandsPass(); 320b57cec5SDimitry Andric FunctionPass *createSIPeepholeSDWAPass(); 330b57cec5SDimitry Andric FunctionPass *createSILowerI1CopiesPass(); 340b57cec5SDimitry Andric FunctionPass *createSIShrinkInstructionsPass(); 350b57cec5SDimitry Andric FunctionPass *createSILoadStoreOptimizerPass(); 360b57cec5SDimitry Andric FunctionPass *createSIWholeQuadModePass(); 370b57cec5SDimitry Andric FunctionPass *createSIFixControlFlowLiveIntervalsPass(); 380b57cec5SDimitry Andric FunctionPass *createSIOptimizeExecMaskingPreRAPass(); 39fe6060f1SDimitry Andric FunctionPass *createSIOptimizeVGPRLiveRangePass(); 400b57cec5SDimitry Andric FunctionPass *createSIFixSGPRCopiesPass(); 410b57cec5SDimitry Andric FunctionPass *createSIMemoryLegalizerPass(); 420b57cec5SDimitry Andric FunctionPass *createSIInsertWaitcntsPass(); 430b57cec5SDimitry Andric FunctionPass *createSIPreAllocateWWMRegsPass(); 440b57cec5SDimitry Andric FunctionPass *createSIFormMemoryClausesPass(); 455ffd83dbSDimitry Andric 465ffd83dbSDimitry Andric FunctionPass *createSIPostRABundlerPass(); 475ffd83dbSDimitry Andric FunctionPass *createAMDGPUSimplifyLibCallsPass(const TargetMachine *); 480b57cec5SDimitry Andric FunctionPass *createAMDGPUUseNativeCallsPass(); 490b57cec5SDimitry Andric FunctionPass *createAMDGPUCodeGenPreparePass(); 50e8d8bef9SDimitry Andric FunctionPass *createAMDGPULateCodeGenPreparePass(); 510b57cec5SDimitry Andric FunctionPass *createAMDGPUMachineCFGStructurizerPass(); 520b57cec5SDimitry Andric FunctionPass *createAMDGPUPropagateAttributesEarlyPass(const TargetMachine *); 530b57cec5SDimitry Andric ModulePass *createAMDGPUPropagateAttributesLatePass(const TargetMachine *); 540b57cec5SDimitry Andric FunctionPass *createAMDGPURewriteOutArgumentsPass(); 55fe6060f1SDimitry Andric ModulePass *createAMDGPUReplaceLDSUseWithPointerPass(); 56fe6060f1SDimitry Andric ModulePass *createAMDGPULowerModuleLDSPass(); 570b57cec5SDimitry Andric FunctionPass *createSIModeRegisterPass(); 58fe6060f1SDimitry Andric FunctionPass *createGCNPreRAOptimizationsPass(); 590b57cec5SDimitry Andric 60e8d8bef9SDimitry Andric struct AMDGPUSimplifyLibCallsPass : PassInfoMixin<AMDGPUSimplifyLibCallsPass> { 61e8d8bef9SDimitry Andric AMDGPUSimplifyLibCallsPass(TargetMachine &TM) : TM(TM) {} 62e8d8bef9SDimitry Andric PreservedAnalyses run(Function &F, FunctionAnalysisManager &AM); 63e8d8bef9SDimitry Andric 64e8d8bef9SDimitry Andric private: 65e8d8bef9SDimitry Andric TargetMachine &TM; 66e8d8bef9SDimitry Andric }; 67e8d8bef9SDimitry Andric 68e8d8bef9SDimitry Andric struct AMDGPUUseNativeCallsPass : PassInfoMixin<AMDGPUUseNativeCallsPass> { 69e8d8bef9SDimitry Andric PreservedAnalyses run(Function &F, FunctionAnalysisManager &AM); 70e8d8bef9SDimitry Andric }; 71e8d8bef9SDimitry Andric 720b57cec5SDimitry Andric void initializeAMDGPUDAGToDAGISelPass(PassRegistry&); 730b57cec5SDimitry Andric 740b57cec5SDimitry Andric void initializeAMDGPUMachineCFGStructurizerPass(PassRegistry&); 750b57cec5SDimitry Andric extern char &AMDGPUMachineCFGStructurizerID; 760b57cec5SDimitry Andric 770b57cec5SDimitry Andric void initializeAMDGPUAlwaysInlinePass(PassRegistry&); 780b57cec5SDimitry Andric 790b57cec5SDimitry Andric Pass *createAMDGPUAnnotateKernelFeaturesPass(); 80fe6060f1SDimitry Andric Pass *createAMDGPUAttributorPass(); 81fe6060f1SDimitry Andric void initializeAMDGPUAttributorPass(PassRegistry &); 820b57cec5SDimitry Andric void initializeAMDGPUAnnotateKernelFeaturesPass(PassRegistry &); 830b57cec5SDimitry Andric extern char &AMDGPUAnnotateKernelFeaturesID; 840b57cec5SDimitry Andric 850b57cec5SDimitry Andric FunctionPass *createAMDGPUAtomicOptimizerPass(); 860b57cec5SDimitry Andric void initializeAMDGPUAtomicOptimizerPass(PassRegistry &); 870b57cec5SDimitry Andric extern char &AMDGPUAtomicOptimizerID; 880b57cec5SDimitry Andric 890b57cec5SDimitry Andric ModulePass *createAMDGPULowerIntrinsicsPass(); 900b57cec5SDimitry Andric void initializeAMDGPULowerIntrinsicsPass(PassRegistry &); 910b57cec5SDimitry Andric extern char &AMDGPULowerIntrinsicsID; 920b57cec5SDimitry Andric 930b57cec5SDimitry Andric ModulePass *createAMDGPUFixFunctionBitcastsPass(); 940b57cec5SDimitry Andric void initializeAMDGPUFixFunctionBitcastsPass(PassRegistry &); 950b57cec5SDimitry Andric extern char &AMDGPUFixFunctionBitcastsID; 960b57cec5SDimitry Andric 97*349cc55cSDimitry Andric ModulePass *createAMDGPUCtorDtorLoweringPass(); 98*349cc55cSDimitry Andric void initializeAMDGPUCtorDtorLoweringPass(PassRegistry &); 99*349cc55cSDimitry Andric extern char &AMDGPUCtorDtorLoweringID; 100*349cc55cSDimitry Andric 1010b57cec5SDimitry Andric FunctionPass *createAMDGPULowerKernelArgumentsPass(); 1020b57cec5SDimitry Andric void initializeAMDGPULowerKernelArgumentsPass(PassRegistry &); 1030b57cec5SDimitry Andric extern char &AMDGPULowerKernelArgumentsID; 1040b57cec5SDimitry Andric 105*349cc55cSDimitry Andric FunctionPass *createAMDGPUPromoteKernelArgumentsPass(); 106*349cc55cSDimitry Andric void initializeAMDGPUPromoteKernelArgumentsPass(PassRegistry &); 107*349cc55cSDimitry Andric extern char &AMDGPUPromoteKernelArgumentsID; 108*349cc55cSDimitry Andric 109*349cc55cSDimitry Andric struct AMDGPUPromoteKernelArgumentsPass 110*349cc55cSDimitry Andric : PassInfoMixin<AMDGPUPromoteKernelArgumentsPass> { 111*349cc55cSDimitry Andric PreservedAnalyses run(Function &F, FunctionAnalysisManager &AM); 112*349cc55cSDimitry Andric }; 113*349cc55cSDimitry Andric 1140b57cec5SDimitry Andric ModulePass *createAMDGPULowerKernelAttributesPass(); 1150b57cec5SDimitry Andric void initializeAMDGPULowerKernelAttributesPass(PassRegistry &); 1160b57cec5SDimitry Andric extern char &AMDGPULowerKernelAttributesID; 1170b57cec5SDimitry Andric 118e8d8bef9SDimitry Andric struct AMDGPULowerKernelAttributesPass 119e8d8bef9SDimitry Andric : PassInfoMixin<AMDGPULowerKernelAttributesPass> { 120e8d8bef9SDimitry Andric PreservedAnalyses run(Function &F, FunctionAnalysisManager &AM); 121e8d8bef9SDimitry Andric }; 122e8d8bef9SDimitry Andric 1230b57cec5SDimitry Andric void initializeAMDGPUPropagateAttributesEarlyPass(PassRegistry &); 1240b57cec5SDimitry Andric extern char &AMDGPUPropagateAttributesEarlyID; 1250b57cec5SDimitry Andric 126e8d8bef9SDimitry Andric struct AMDGPUPropagateAttributesEarlyPass 127e8d8bef9SDimitry Andric : PassInfoMixin<AMDGPUPropagateAttributesEarlyPass> { 128e8d8bef9SDimitry Andric AMDGPUPropagateAttributesEarlyPass(TargetMachine &TM) : TM(TM) {} 129e8d8bef9SDimitry Andric PreservedAnalyses run(Function &F, FunctionAnalysisManager &AM); 130e8d8bef9SDimitry Andric 131e8d8bef9SDimitry Andric private: 132e8d8bef9SDimitry Andric TargetMachine &TM; 133e8d8bef9SDimitry Andric }; 134e8d8bef9SDimitry Andric 1350b57cec5SDimitry Andric void initializeAMDGPUPropagateAttributesLatePass(PassRegistry &); 1360b57cec5SDimitry Andric extern char &AMDGPUPropagateAttributesLateID; 1370b57cec5SDimitry Andric 138e8d8bef9SDimitry Andric struct AMDGPUPropagateAttributesLatePass 139e8d8bef9SDimitry Andric : PassInfoMixin<AMDGPUPropagateAttributesLatePass> { 140e8d8bef9SDimitry Andric AMDGPUPropagateAttributesLatePass(TargetMachine &TM) : TM(TM) {} 141e8d8bef9SDimitry Andric PreservedAnalyses run(Module &M, ModuleAnalysisManager &AM); 142e8d8bef9SDimitry Andric 143e8d8bef9SDimitry Andric private: 144e8d8bef9SDimitry Andric TargetMachine &TM; 145e8d8bef9SDimitry Andric }; 146e8d8bef9SDimitry Andric 147fe6060f1SDimitry Andric void initializeAMDGPUReplaceLDSUseWithPointerPass(PassRegistry &); 148fe6060f1SDimitry Andric extern char &AMDGPUReplaceLDSUseWithPointerID; 149fe6060f1SDimitry Andric 150fe6060f1SDimitry Andric struct AMDGPUReplaceLDSUseWithPointerPass 151fe6060f1SDimitry Andric : PassInfoMixin<AMDGPUReplaceLDSUseWithPointerPass> { 152fe6060f1SDimitry Andric PreservedAnalyses run(Module &M, ModuleAnalysisManager &AM); 153fe6060f1SDimitry Andric }; 154fe6060f1SDimitry Andric 155fe6060f1SDimitry Andric void initializeAMDGPULowerModuleLDSPass(PassRegistry &); 156fe6060f1SDimitry Andric extern char &AMDGPULowerModuleLDSID; 157fe6060f1SDimitry Andric 158fe6060f1SDimitry Andric struct AMDGPULowerModuleLDSPass : PassInfoMixin<AMDGPULowerModuleLDSPass> { 159fe6060f1SDimitry Andric PreservedAnalyses run(Module &M, ModuleAnalysisManager &AM); 160fe6060f1SDimitry Andric }; 161fe6060f1SDimitry Andric 1620b57cec5SDimitry Andric void initializeAMDGPURewriteOutArgumentsPass(PassRegistry &); 1630b57cec5SDimitry Andric extern char &AMDGPURewriteOutArgumentsID; 1640b57cec5SDimitry Andric 1650b57cec5SDimitry Andric void initializeGCNDPPCombinePass(PassRegistry &); 1660b57cec5SDimitry Andric extern char &GCNDPPCombineID; 1670b57cec5SDimitry Andric 1680b57cec5SDimitry Andric void initializeSIFoldOperandsPass(PassRegistry &); 1690b57cec5SDimitry Andric extern char &SIFoldOperandsID; 1700b57cec5SDimitry Andric 1710b57cec5SDimitry Andric void initializeSIPeepholeSDWAPass(PassRegistry &); 1720b57cec5SDimitry Andric extern char &SIPeepholeSDWAID; 1730b57cec5SDimitry Andric 1740b57cec5SDimitry Andric void initializeSIShrinkInstructionsPass(PassRegistry&); 1750b57cec5SDimitry Andric extern char &SIShrinkInstructionsID; 1760b57cec5SDimitry Andric 1770b57cec5SDimitry Andric void initializeSIFixSGPRCopiesPass(PassRegistry &); 1780b57cec5SDimitry Andric extern char &SIFixSGPRCopiesID; 1790b57cec5SDimitry Andric 1800b57cec5SDimitry Andric void initializeSIFixVGPRCopiesPass(PassRegistry &); 1810b57cec5SDimitry Andric extern char &SIFixVGPRCopiesID; 1820b57cec5SDimitry Andric 1830b57cec5SDimitry Andric void initializeSILowerI1CopiesPass(PassRegistry &); 1840b57cec5SDimitry Andric extern char &SILowerI1CopiesID; 1850b57cec5SDimitry Andric 1860b57cec5SDimitry Andric void initializeSILowerSGPRSpillsPass(PassRegistry &); 1870b57cec5SDimitry Andric extern char &SILowerSGPRSpillsID; 1880b57cec5SDimitry Andric 1890b57cec5SDimitry Andric void initializeSILoadStoreOptimizerPass(PassRegistry &); 1900b57cec5SDimitry Andric extern char &SILoadStoreOptimizerID; 1910b57cec5SDimitry Andric 1920b57cec5SDimitry Andric void initializeSIWholeQuadModePass(PassRegistry &); 1930b57cec5SDimitry Andric extern char &SIWholeQuadModeID; 1940b57cec5SDimitry Andric 1950b57cec5SDimitry Andric void initializeSILowerControlFlowPass(PassRegistry &); 1960b57cec5SDimitry Andric extern char &SILowerControlFlowID; 1970b57cec5SDimitry Andric 1985ffd83dbSDimitry Andric void initializeSIPreEmitPeepholePass(PassRegistry &); 1995ffd83dbSDimitry Andric extern char &SIPreEmitPeepholeID; 2005ffd83dbSDimitry Andric 201fe6060f1SDimitry Andric void initializeSILateBranchLoweringPass(PassRegistry &); 202fe6060f1SDimitry Andric extern char &SILateBranchLoweringPassID; 2030b57cec5SDimitry Andric 2040b57cec5SDimitry Andric void initializeSIOptimizeExecMaskingPass(PassRegistry &); 2050b57cec5SDimitry Andric extern char &SIOptimizeExecMaskingID; 2060b57cec5SDimitry Andric 2070b57cec5SDimitry Andric void initializeSIPreAllocateWWMRegsPass(PassRegistry &); 2080b57cec5SDimitry Andric extern char &SIPreAllocateWWMRegsID; 2090b57cec5SDimitry Andric 2100b57cec5SDimitry Andric void initializeAMDGPUSimplifyLibCallsPass(PassRegistry &); 2110b57cec5SDimitry Andric extern char &AMDGPUSimplifyLibCallsID; 2120b57cec5SDimitry Andric 2130b57cec5SDimitry Andric void initializeAMDGPUUseNativeCallsPass(PassRegistry &); 2140b57cec5SDimitry Andric extern char &AMDGPUUseNativeCallsID; 2150b57cec5SDimitry Andric 2160b57cec5SDimitry Andric void initializeAMDGPUPerfHintAnalysisPass(PassRegistry &); 2170b57cec5SDimitry Andric extern char &AMDGPUPerfHintAnalysisID; 2180b57cec5SDimitry Andric 2190b57cec5SDimitry Andric // Passes common to R600 and SI 2200b57cec5SDimitry Andric FunctionPass *createAMDGPUPromoteAlloca(); 2210b57cec5SDimitry Andric void initializeAMDGPUPromoteAllocaPass(PassRegistry&); 2220b57cec5SDimitry Andric extern char &AMDGPUPromoteAllocaID; 2230b57cec5SDimitry Andric 2245ffd83dbSDimitry Andric FunctionPass *createAMDGPUPromoteAllocaToVector(); 2255ffd83dbSDimitry Andric void initializeAMDGPUPromoteAllocaToVectorPass(PassRegistry&); 2265ffd83dbSDimitry Andric extern char &AMDGPUPromoteAllocaToVectorID; 2275ffd83dbSDimitry Andric 228e8d8bef9SDimitry Andric struct AMDGPUPromoteAllocaPass : PassInfoMixin<AMDGPUPromoteAllocaPass> { 229e8d8bef9SDimitry Andric AMDGPUPromoteAllocaPass(TargetMachine &TM) : TM(TM) {} 230e8d8bef9SDimitry Andric PreservedAnalyses run(Function &F, FunctionAnalysisManager &AM); 231e8d8bef9SDimitry Andric 232e8d8bef9SDimitry Andric private: 233e8d8bef9SDimitry Andric TargetMachine &TM; 234e8d8bef9SDimitry Andric }; 235e8d8bef9SDimitry Andric 236e8d8bef9SDimitry Andric struct AMDGPUPromoteAllocaToVectorPass 237e8d8bef9SDimitry Andric : PassInfoMixin<AMDGPUPromoteAllocaToVectorPass> { 238e8d8bef9SDimitry Andric AMDGPUPromoteAllocaToVectorPass(TargetMachine &TM) : TM(TM) {} 239e8d8bef9SDimitry Andric PreservedAnalyses run(Function &F, FunctionAnalysisManager &AM); 240e8d8bef9SDimitry Andric 241e8d8bef9SDimitry Andric private: 242e8d8bef9SDimitry Andric TargetMachine &TM; 243e8d8bef9SDimitry Andric }; 244e8d8bef9SDimitry Andric 2450b57cec5SDimitry Andric Pass *createAMDGPUStructurizeCFGPass(); 2460b57cec5SDimitry Andric FunctionPass *createAMDGPUISelDag( 2470b57cec5SDimitry Andric TargetMachine *TM = nullptr, 2480b57cec5SDimitry Andric CodeGenOpt::Level OptLevel = CodeGenOpt::Default); 2490b57cec5SDimitry Andric ModulePass *createAMDGPUAlwaysInlinePass(bool GlobalOpt = true); 250e8d8bef9SDimitry Andric 251e8d8bef9SDimitry Andric struct AMDGPUAlwaysInlinePass : PassInfoMixin<AMDGPUAlwaysInlinePass> { 252e8d8bef9SDimitry Andric AMDGPUAlwaysInlinePass(bool GlobalOpt = true) : GlobalOpt(GlobalOpt) {} 253e8d8bef9SDimitry Andric PreservedAnalyses run(Module &M, ModuleAnalysisManager &AM); 254e8d8bef9SDimitry Andric 255e8d8bef9SDimitry Andric private: 256e8d8bef9SDimitry Andric bool GlobalOpt; 257e8d8bef9SDimitry Andric }; 258e8d8bef9SDimitry Andric 2590b57cec5SDimitry Andric FunctionPass *createAMDGPUAnnotateUniformValues(); 2600b57cec5SDimitry Andric 2618bcb0991SDimitry Andric ModulePass *createAMDGPUPrintfRuntimeBinding(); 2628bcb0991SDimitry Andric void initializeAMDGPUPrintfRuntimeBindingPass(PassRegistry&); 2638bcb0991SDimitry Andric extern char &AMDGPUPrintfRuntimeBindingID; 2648bcb0991SDimitry Andric 265fe6060f1SDimitry Andric void initializeAMDGPUResourceUsageAnalysisPass(PassRegistry &); 266fe6060f1SDimitry Andric extern char &AMDGPUResourceUsageAnalysisID; 267fe6060f1SDimitry Andric 268e8d8bef9SDimitry Andric struct AMDGPUPrintfRuntimeBindingPass 269e8d8bef9SDimitry Andric : PassInfoMixin<AMDGPUPrintfRuntimeBindingPass> { 270e8d8bef9SDimitry Andric PreservedAnalyses run(Module &M, ModuleAnalysisManager &AM); 271e8d8bef9SDimitry Andric }; 272e8d8bef9SDimitry Andric 2730b57cec5SDimitry Andric ModulePass* createAMDGPUUnifyMetadataPass(); 2740b57cec5SDimitry Andric void initializeAMDGPUUnifyMetadataPass(PassRegistry&); 2750b57cec5SDimitry Andric extern char &AMDGPUUnifyMetadataID; 2760b57cec5SDimitry Andric 277e8d8bef9SDimitry Andric struct AMDGPUUnifyMetadataPass : PassInfoMixin<AMDGPUUnifyMetadataPass> { 278e8d8bef9SDimitry Andric PreservedAnalyses run(Module &M, ModuleAnalysisManager &AM); 279e8d8bef9SDimitry Andric }; 280e8d8bef9SDimitry Andric 2810b57cec5SDimitry Andric void initializeSIOptimizeExecMaskingPreRAPass(PassRegistry&); 2820b57cec5SDimitry Andric extern char &SIOptimizeExecMaskingPreRAID; 2830b57cec5SDimitry Andric 284fe6060f1SDimitry Andric void initializeSIOptimizeVGPRLiveRangePass(PassRegistry &); 285fe6060f1SDimitry Andric extern char &SIOptimizeVGPRLiveRangeID; 286fe6060f1SDimitry Andric 2870b57cec5SDimitry Andric void initializeAMDGPUAnnotateUniformValuesPass(PassRegistry&); 2880b57cec5SDimitry Andric extern char &AMDGPUAnnotateUniformValuesPassID; 2890b57cec5SDimitry Andric 2900b57cec5SDimitry Andric void initializeAMDGPUCodeGenPreparePass(PassRegistry&); 2910b57cec5SDimitry Andric extern char &AMDGPUCodeGenPrepareID; 2920b57cec5SDimitry Andric 293e8d8bef9SDimitry Andric void initializeAMDGPULateCodeGenPreparePass(PassRegistry &); 294e8d8bef9SDimitry Andric extern char &AMDGPULateCodeGenPrepareID; 295e8d8bef9SDimitry Andric 2960b57cec5SDimitry Andric void initializeSIAnnotateControlFlowPass(PassRegistry&); 2970b57cec5SDimitry Andric extern char &SIAnnotateControlFlowPassID; 2980b57cec5SDimitry Andric 2990b57cec5SDimitry Andric void initializeSIMemoryLegalizerPass(PassRegistry&); 3000b57cec5SDimitry Andric extern char &SIMemoryLegalizerID; 3010b57cec5SDimitry Andric 3020b57cec5SDimitry Andric void initializeSIModeRegisterPass(PassRegistry&); 3030b57cec5SDimitry Andric extern char &SIModeRegisterID; 3040b57cec5SDimitry Andric 3055ffd83dbSDimitry Andric void initializeSIInsertHardClausesPass(PassRegistry &); 3065ffd83dbSDimitry Andric extern char &SIInsertHardClausesID; 3075ffd83dbSDimitry Andric 3080b57cec5SDimitry Andric void initializeSIInsertWaitcntsPass(PassRegistry&); 3090b57cec5SDimitry Andric extern char &SIInsertWaitcntsID; 3100b57cec5SDimitry Andric 3110b57cec5SDimitry Andric void initializeSIFormMemoryClausesPass(PassRegistry&); 3120b57cec5SDimitry Andric extern char &SIFormMemoryClausesID; 3130b57cec5SDimitry Andric 3145ffd83dbSDimitry Andric void initializeSIPostRABundlerPass(PassRegistry&); 3155ffd83dbSDimitry Andric extern char &SIPostRABundlerID; 3165ffd83dbSDimitry Andric 3170b57cec5SDimitry Andric void initializeAMDGPUUnifyDivergentExitNodesPass(PassRegistry&); 3180b57cec5SDimitry Andric extern char &AMDGPUUnifyDivergentExitNodesID; 3190b57cec5SDimitry Andric 3200b57cec5SDimitry Andric ImmutablePass *createAMDGPUAAWrapperPass(); 3210b57cec5SDimitry Andric void initializeAMDGPUAAWrapperPassPass(PassRegistry&); 3220b57cec5SDimitry Andric ImmutablePass *createAMDGPUExternalAAWrapperPass(); 3230b57cec5SDimitry Andric void initializeAMDGPUExternalAAWrapperPass(PassRegistry&); 3240b57cec5SDimitry Andric 3250b57cec5SDimitry Andric void initializeAMDGPUArgumentUsageInfoPass(PassRegistry &); 3260b57cec5SDimitry Andric 3270b57cec5SDimitry Andric ModulePass *createAMDGPUOpenCLEnqueuedBlockLoweringPass(); 3280b57cec5SDimitry Andric void initializeAMDGPUOpenCLEnqueuedBlockLoweringPass(PassRegistry &); 3290b57cec5SDimitry Andric extern char &AMDGPUOpenCLEnqueuedBlockLoweringID; 3300b57cec5SDimitry Andric 3310b57cec5SDimitry Andric void initializeGCNNSAReassignPass(PassRegistry &); 3320b57cec5SDimitry Andric extern char &GCNNSAReassignID; 3330b57cec5SDimitry Andric 334fe6060f1SDimitry Andric void initializeGCNPreRAOptimizationsPass(PassRegistry &); 335fe6060f1SDimitry Andric extern char &GCNPreRAOptimizationsID; 336fe6060f1SDimitry Andric 3370b57cec5SDimitry Andric namespace AMDGPU { 3380b57cec5SDimitry Andric enum TargetIndex { 3390b57cec5SDimitry Andric TI_CONSTDATA_START, 3400b57cec5SDimitry Andric TI_SCRATCH_RSRC_DWORD0, 3410b57cec5SDimitry Andric TI_SCRATCH_RSRC_DWORD1, 3420b57cec5SDimitry Andric TI_SCRATCH_RSRC_DWORD2, 3430b57cec5SDimitry Andric TI_SCRATCH_RSRC_DWORD3 3440b57cec5SDimitry Andric }; 3450b57cec5SDimitry Andric } 3460b57cec5SDimitry Andric 3470b57cec5SDimitry Andric /// OpenCL uses address spaces to differentiate between 3480b57cec5SDimitry Andric /// various memory regions on the hardware. On the CPU 3490b57cec5SDimitry Andric /// all of the address spaces point to the same memory, 3500b57cec5SDimitry Andric /// however on the GPU, each address space points to 3510b57cec5SDimitry Andric /// a separate piece of memory that is unique from other 3520b57cec5SDimitry Andric /// memory locations. 3530b57cec5SDimitry Andric namespace AMDGPUAS { 3540b57cec5SDimitry Andric enum : unsigned { 3550b57cec5SDimitry Andric // The maximum value for flat, generic, local, private, constant and region. 3560b57cec5SDimitry Andric MAX_AMDGPU_ADDRESS = 7, 3570b57cec5SDimitry Andric 3580b57cec5SDimitry Andric FLAT_ADDRESS = 0, ///< Address space for flat memory. 3590b57cec5SDimitry Andric GLOBAL_ADDRESS = 1, ///< Address space for global memory (RAT0, VTX0). 3600b57cec5SDimitry Andric REGION_ADDRESS = 2, ///< Address space for region memory. (GDS) 3610b57cec5SDimitry Andric 3620b57cec5SDimitry Andric CONSTANT_ADDRESS = 4, ///< Address space for constant memory (VTX2). 3630b57cec5SDimitry Andric LOCAL_ADDRESS = 3, ///< Address space for local memory. 3640b57cec5SDimitry Andric PRIVATE_ADDRESS = 5, ///< Address space for private memory. 3650b57cec5SDimitry Andric 3660b57cec5SDimitry Andric CONSTANT_ADDRESS_32BIT = 6, ///< Address space for 32-bit constant memory. 3670b57cec5SDimitry Andric 3680b57cec5SDimitry Andric BUFFER_FAT_POINTER = 7, ///< Address space for 160-bit buffer fat pointers. 3690b57cec5SDimitry Andric 370*349cc55cSDimitry Andric /// Address space for direct addressable parameter memory (CONST0). 3710b57cec5SDimitry Andric PARAM_D_ADDRESS = 6, 372*349cc55cSDimitry Andric /// Address space for indirect addressable parameter memory (VTX1). 3730b57cec5SDimitry Andric PARAM_I_ADDRESS = 7, 3740b57cec5SDimitry Andric 3750b57cec5SDimitry Andric // Do not re-order the CONSTANT_BUFFER_* enums. Several places depend on 3760b57cec5SDimitry Andric // this order to be able to dynamically index a constant buffer, for 3770b57cec5SDimitry Andric // example: 3780b57cec5SDimitry Andric // 3790b57cec5SDimitry Andric // ConstantBufferAS = CONSTANT_BUFFER_0 + CBIdx 3800b57cec5SDimitry Andric 3810b57cec5SDimitry Andric CONSTANT_BUFFER_0 = 8, 3820b57cec5SDimitry Andric CONSTANT_BUFFER_1 = 9, 3830b57cec5SDimitry Andric CONSTANT_BUFFER_2 = 10, 3840b57cec5SDimitry Andric CONSTANT_BUFFER_3 = 11, 3850b57cec5SDimitry Andric CONSTANT_BUFFER_4 = 12, 3860b57cec5SDimitry Andric CONSTANT_BUFFER_5 = 13, 3870b57cec5SDimitry Andric CONSTANT_BUFFER_6 = 14, 3880b57cec5SDimitry Andric CONSTANT_BUFFER_7 = 15, 3890b57cec5SDimitry Andric CONSTANT_BUFFER_8 = 16, 3900b57cec5SDimitry Andric CONSTANT_BUFFER_9 = 17, 3910b57cec5SDimitry Andric CONSTANT_BUFFER_10 = 18, 3920b57cec5SDimitry Andric CONSTANT_BUFFER_11 = 19, 3930b57cec5SDimitry Andric CONSTANT_BUFFER_12 = 20, 3940b57cec5SDimitry Andric CONSTANT_BUFFER_13 = 21, 3950b57cec5SDimitry Andric CONSTANT_BUFFER_14 = 22, 3960b57cec5SDimitry Andric CONSTANT_BUFFER_15 = 23, 3970b57cec5SDimitry Andric 3980b57cec5SDimitry Andric // Some places use this if the address space can't be determined. 3990b57cec5SDimitry Andric UNKNOWN_ADDRESS_SPACE = ~0u, 4000b57cec5SDimitry Andric }; 4010b57cec5SDimitry Andric } 4020b57cec5SDimitry Andric 403e8d8bef9SDimitry Andric namespace AMDGPU { 404e8d8bef9SDimitry Andric 405e8d8bef9SDimitry Andric // FIXME: Missing constant_32bit 406e8d8bef9SDimitry Andric inline bool isFlatGlobalAddrSpace(unsigned AS) { 407e8d8bef9SDimitry Andric return AS == AMDGPUAS::GLOBAL_ADDRESS || 408e8d8bef9SDimitry Andric AS == AMDGPUAS::FLAT_ADDRESS || 409e8d8bef9SDimitry Andric AS == AMDGPUAS::CONSTANT_ADDRESS || 410e8d8bef9SDimitry Andric AS > AMDGPUAS::MAX_AMDGPU_ADDRESS; 411e8d8bef9SDimitry Andric } 412e8d8bef9SDimitry Andric } 413e8d8bef9SDimitry Andric 414e8d8bef9SDimitry Andric } // End namespace llvm 415e8d8bef9SDimitry Andric 4160b57cec5SDimitry Andric #endif 417