xref: /freebsd/contrib/llvm-project/llvm/lib/Target/AArch64/AArch64TargetMachine.cpp (revision 81ad626541db97eb356e2c1d4a20eb2a26a766ab)
10b57cec5SDimitry Andric //===-- AArch64TargetMachine.cpp - Define TargetMachine for AArch64 -------===//
20b57cec5SDimitry Andric //
30b57cec5SDimitry Andric // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
40b57cec5SDimitry Andric // See https://llvm.org/LICENSE.txt for license information.
50b57cec5SDimitry Andric // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
60b57cec5SDimitry Andric //
70b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
80b57cec5SDimitry Andric //
90b57cec5SDimitry Andric //
100b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
110b57cec5SDimitry Andric 
120b57cec5SDimitry Andric #include "AArch64TargetMachine.h"
130b57cec5SDimitry Andric #include "AArch64.h"
145ffd83dbSDimitry Andric #include "AArch64MachineFunctionInfo.h"
15*81ad6265SDimitry Andric #include "AArch64MachineScheduler.h"
160b57cec5SDimitry Andric #include "AArch64MacroFusion.h"
170b57cec5SDimitry Andric #include "AArch64Subtarget.h"
180b57cec5SDimitry Andric #include "AArch64TargetObjectFile.h"
190b57cec5SDimitry Andric #include "AArch64TargetTransformInfo.h"
200b57cec5SDimitry Andric #include "MCTargetDesc/AArch64MCTargetDesc.h"
210b57cec5SDimitry Andric #include "TargetInfo/AArch64TargetInfo.h"
220b57cec5SDimitry Andric #include "llvm/ADT/STLExtras.h"
230b57cec5SDimitry Andric #include "llvm/ADT/Triple.h"
240b57cec5SDimitry Andric #include "llvm/Analysis/TargetTransformInfo.h"
25*81ad6265SDimitry Andric #include "llvm/CodeGen/CFIFixup.h"
260b57cec5SDimitry Andric #include "llvm/CodeGen/CSEConfigBase.h"
27*81ad6265SDimitry Andric #include "llvm/CodeGen/GlobalISel/CSEInfo.h"
280b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/IRTranslator.h"
290b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/InstructionSelect.h"
300b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/Legalizer.h"
31349cc55cSDimitry Andric #include "llvm/CodeGen/GlobalISel/LoadStoreOpt.h"
320b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/Localizer.h"
330b57cec5SDimitry Andric #include "llvm/CodeGen/GlobalISel/RegBankSelect.h"
345ffd83dbSDimitry Andric #include "llvm/CodeGen/MIRParser/MIParser.h"
350b57cec5SDimitry Andric #include "llvm/CodeGen/MachineScheduler.h"
360b57cec5SDimitry Andric #include "llvm/CodeGen/Passes.h"
37*81ad6265SDimitry Andric #include "llvm/CodeGen/TargetInstrInfo.h"
380b57cec5SDimitry Andric #include "llvm/CodeGen/TargetPassConfig.h"
390b57cec5SDimitry Andric #include "llvm/IR/Attributes.h"
400b57cec5SDimitry Andric #include "llvm/IR/Function.h"
41480093f4SDimitry Andric #include "llvm/InitializePasses.h"
420b57cec5SDimitry Andric #include "llvm/MC/MCAsmInfo.h"
430b57cec5SDimitry Andric #include "llvm/MC/MCTargetOptions.h"
44349cc55cSDimitry Andric #include "llvm/MC/TargetRegistry.h"
450b57cec5SDimitry Andric #include "llvm/Pass.h"
460b57cec5SDimitry Andric #include "llvm/Support/CodeGen.h"
470b57cec5SDimitry Andric #include "llvm/Support/CommandLine.h"
480b57cec5SDimitry Andric #include "llvm/Target/TargetLoweringObjectFile.h"
490b57cec5SDimitry Andric #include "llvm/Target/TargetOptions.h"
50480093f4SDimitry Andric #include "llvm/Transforms/CFGuard.h"
510b57cec5SDimitry Andric #include "llvm/Transforms/Scalar.h"
520b57cec5SDimitry Andric #include <memory>
530b57cec5SDimitry Andric #include <string>
540b57cec5SDimitry Andric 
550b57cec5SDimitry Andric using namespace llvm;
560b57cec5SDimitry Andric 
570b57cec5SDimitry Andric static cl::opt<bool> EnableCCMP("aarch64-enable-ccmp",
580b57cec5SDimitry Andric                                 cl::desc("Enable the CCMP formation pass"),
590b57cec5SDimitry Andric                                 cl::init(true), cl::Hidden);
600b57cec5SDimitry Andric 
610b57cec5SDimitry Andric static cl::opt<bool>
620b57cec5SDimitry Andric     EnableCondBrTuning("aarch64-enable-cond-br-tune",
630b57cec5SDimitry Andric                        cl::desc("Enable the conditional branch tuning pass"),
640b57cec5SDimitry Andric                        cl::init(true), cl::Hidden);
650b57cec5SDimitry Andric 
66*81ad6265SDimitry Andric static cl::opt<bool> EnableAArch64CopyPropagation(
67*81ad6265SDimitry Andric     "aarch64-enable-copy-propagation",
68*81ad6265SDimitry Andric     cl::desc("Enable the copy propagation with AArch64 copy instr"),
69*81ad6265SDimitry Andric     cl::init(true), cl::Hidden);
70*81ad6265SDimitry Andric 
710b57cec5SDimitry Andric static cl::opt<bool> EnableMCR("aarch64-enable-mcr",
720b57cec5SDimitry Andric                                cl::desc("Enable the machine combiner pass"),
730b57cec5SDimitry Andric                                cl::init(true), cl::Hidden);
740b57cec5SDimitry Andric 
750b57cec5SDimitry Andric static cl::opt<bool> EnableStPairSuppress("aarch64-enable-stp-suppress",
760b57cec5SDimitry Andric                                           cl::desc("Suppress STP for AArch64"),
770b57cec5SDimitry Andric                                           cl::init(true), cl::Hidden);
780b57cec5SDimitry Andric 
790b57cec5SDimitry Andric static cl::opt<bool> EnableAdvSIMDScalar(
800b57cec5SDimitry Andric     "aarch64-enable-simd-scalar",
810b57cec5SDimitry Andric     cl::desc("Enable use of AdvSIMD scalar integer instructions"),
820b57cec5SDimitry Andric     cl::init(false), cl::Hidden);
830b57cec5SDimitry Andric 
840b57cec5SDimitry Andric static cl::opt<bool>
850b57cec5SDimitry Andric     EnablePromoteConstant("aarch64-enable-promote-const",
860b57cec5SDimitry Andric                           cl::desc("Enable the promote constant pass"),
870b57cec5SDimitry Andric                           cl::init(true), cl::Hidden);
880b57cec5SDimitry Andric 
890b57cec5SDimitry Andric static cl::opt<bool> EnableCollectLOH(
900b57cec5SDimitry Andric     "aarch64-enable-collect-loh",
910b57cec5SDimitry Andric     cl::desc("Enable the pass that emits the linker optimization hints (LOH)"),
920b57cec5SDimitry Andric     cl::init(true), cl::Hidden);
930b57cec5SDimitry Andric 
940b57cec5SDimitry Andric static cl::opt<bool>
950b57cec5SDimitry Andric     EnableDeadRegisterElimination("aarch64-enable-dead-defs", cl::Hidden,
960b57cec5SDimitry Andric                                   cl::desc("Enable the pass that removes dead"
970b57cec5SDimitry Andric                                            " definitons and replaces stores to"
980b57cec5SDimitry Andric                                            " them with stores to the zero"
990b57cec5SDimitry Andric                                            " register"),
1000b57cec5SDimitry Andric                                   cl::init(true));
1010b57cec5SDimitry Andric 
1020b57cec5SDimitry Andric static cl::opt<bool> EnableRedundantCopyElimination(
1030b57cec5SDimitry Andric     "aarch64-enable-copyelim",
1040b57cec5SDimitry Andric     cl::desc("Enable the redundant copy elimination pass"), cl::init(true),
1050b57cec5SDimitry Andric     cl::Hidden);
1060b57cec5SDimitry Andric 
1070b57cec5SDimitry Andric static cl::opt<bool> EnableLoadStoreOpt("aarch64-enable-ldst-opt",
1080b57cec5SDimitry Andric                                         cl::desc("Enable the load/store pair"
1090b57cec5SDimitry Andric                                                  " optimization pass"),
1100b57cec5SDimitry Andric                                         cl::init(true), cl::Hidden);
1110b57cec5SDimitry Andric 
1120b57cec5SDimitry Andric static cl::opt<bool> EnableAtomicTidy(
1130b57cec5SDimitry Andric     "aarch64-enable-atomic-cfg-tidy", cl::Hidden,
1140b57cec5SDimitry Andric     cl::desc("Run SimplifyCFG after expanding atomic operations"
1150b57cec5SDimitry Andric              " to make use of cmpxchg flow-based information"),
1160b57cec5SDimitry Andric     cl::init(true));
1170b57cec5SDimitry Andric 
1180b57cec5SDimitry Andric static cl::opt<bool>
1190b57cec5SDimitry Andric EnableEarlyIfConversion("aarch64-enable-early-ifcvt", cl::Hidden,
1200b57cec5SDimitry Andric                         cl::desc("Run early if-conversion"),
1210b57cec5SDimitry Andric                         cl::init(true));
1220b57cec5SDimitry Andric 
1230b57cec5SDimitry Andric static cl::opt<bool>
1240b57cec5SDimitry Andric     EnableCondOpt("aarch64-enable-condopt",
1250b57cec5SDimitry Andric                   cl::desc("Enable the condition optimizer pass"),
1260b57cec5SDimitry Andric                   cl::init(true), cl::Hidden);
1270b57cec5SDimitry Andric 
1280b57cec5SDimitry Andric static cl::opt<bool>
1290b57cec5SDimitry Andric     EnableGEPOpt("aarch64-enable-gep-opt", cl::Hidden,
1300b57cec5SDimitry Andric                  cl::desc("Enable optimizations on complex GEPs"),
1310b57cec5SDimitry Andric                  cl::init(false));
1320b57cec5SDimitry Andric 
1330b57cec5SDimitry Andric static cl::opt<bool>
1340b57cec5SDimitry Andric     BranchRelaxation("aarch64-enable-branch-relax", cl::Hidden, cl::init(true),
1350b57cec5SDimitry Andric                      cl::desc("Relax out of range conditional branches"));
1360b57cec5SDimitry Andric 
1370b57cec5SDimitry Andric static cl::opt<bool> EnableCompressJumpTables(
1380b57cec5SDimitry Andric     "aarch64-enable-compress-jump-tables", cl::Hidden, cl::init(true),
1390b57cec5SDimitry Andric     cl::desc("Use smallest entry possible for jump tables"));
1400b57cec5SDimitry Andric 
1410b57cec5SDimitry Andric // FIXME: Unify control over GlobalMerge.
1420b57cec5SDimitry Andric static cl::opt<cl::boolOrDefault>
1430b57cec5SDimitry Andric     EnableGlobalMerge("aarch64-enable-global-merge", cl::Hidden,
1440b57cec5SDimitry Andric                       cl::desc("Enable the global merge pass"));
1450b57cec5SDimitry Andric 
1460b57cec5SDimitry Andric static cl::opt<bool>
1470b57cec5SDimitry Andric     EnableLoopDataPrefetch("aarch64-enable-loop-data-prefetch", cl::Hidden,
1480b57cec5SDimitry Andric                            cl::desc("Enable the loop data prefetch pass"),
1490b57cec5SDimitry Andric                            cl::init(true));
1500b57cec5SDimitry Andric 
1510b57cec5SDimitry Andric static cl::opt<int> EnableGlobalISelAtO(
1520b57cec5SDimitry Andric     "aarch64-enable-global-isel-at-O", cl::Hidden,
1530b57cec5SDimitry Andric     cl::desc("Enable GlobalISel at or below an opt level (-1 to disable)"),
1540b57cec5SDimitry Andric     cl::init(0));
1550b57cec5SDimitry Andric 
156e8d8bef9SDimitry Andric static cl::opt<bool>
157e8d8bef9SDimitry Andric     EnableSVEIntrinsicOpts("aarch64-enable-sve-intrinsic-opts", cl::Hidden,
1585ffd83dbSDimitry Andric                            cl::desc("Enable SVE intrinsic opts"),
1595ffd83dbSDimitry Andric                            cl::init(true));
1605ffd83dbSDimitry Andric 
1610b57cec5SDimitry Andric static cl::opt<bool> EnableFalkorHWPFFix("aarch64-enable-falkor-hwpf-fix",
1620b57cec5SDimitry Andric                                          cl::init(true), cl::Hidden);
1630b57cec5SDimitry Andric 
1640b57cec5SDimitry Andric static cl::opt<bool>
1650b57cec5SDimitry Andric     EnableBranchTargets("aarch64-enable-branch-targets", cl::Hidden,
166fe6060f1SDimitry Andric                         cl::desc("Enable the AArch64 branch target pass"),
1670b57cec5SDimitry Andric                         cl::init(true));
1680b57cec5SDimitry Andric 
169fe6060f1SDimitry Andric static cl::opt<unsigned> SVEVectorBitsMaxOpt(
170fe6060f1SDimitry Andric     "aarch64-sve-vector-bits-max",
171fe6060f1SDimitry Andric     cl::desc("Assume SVE vector registers are at most this big, "
172fe6060f1SDimitry Andric              "with zero meaning no maximum size is assumed."),
173fe6060f1SDimitry Andric     cl::init(0), cl::Hidden);
174fe6060f1SDimitry Andric 
175fe6060f1SDimitry Andric static cl::opt<unsigned> SVEVectorBitsMinOpt(
176fe6060f1SDimitry Andric     "aarch64-sve-vector-bits-min",
177fe6060f1SDimitry Andric     cl::desc("Assume SVE vector registers are at least this big, "
178fe6060f1SDimitry Andric              "with zero meaning no minimum size is assumed."),
179fe6060f1SDimitry Andric     cl::init(0), cl::Hidden);
180fe6060f1SDimitry Andric 
181fe6060f1SDimitry Andric extern cl::opt<bool> EnableHomogeneousPrologEpilog;
182fe6060f1SDimitry Andric 
183349cc55cSDimitry Andric static cl::opt<bool> EnableGISelLoadStoreOptPreLegal(
184349cc55cSDimitry Andric     "aarch64-enable-gisel-ldst-prelegal",
185349cc55cSDimitry Andric     cl::desc("Enable GlobalISel's pre-legalizer load/store optimization pass"),
186349cc55cSDimitry Andric     cl::init(true), cl::Hidden);
187349cc55cSDimitry Andric 
188349cc55cSDimitry Andric static cl::opt<bool> EnableGISelLoadStoreOptPostLegal(
189349cc55cSDimitry Andric     "aarch64-enable-gisel-ldst-postlegal",
190349cc55cSDimitry Andric     cl::desc("Enable GlobalISel's post-legalizer load/store optimization pass"),
191349cc55cSDimitry Andric     cl::init(false), cl::Hidden);
192349cc55cSDimitry Andric 
193480093f4SDimitry Andric extern "C" LLVM_EXTERNAL_VISIBILITY void LLVMInitializeAArch64Target() {
1940b57cec5SDimitry Andric   // Register the target.
1950b57cec5SDimitry Andric   RegisterTargetMachine<AArch64leTargetMachine> X(getTheAArch64leTarget());
1960b57cec5SDimitry Andric   RegisterTargetMachine<AArch64beTargetMachine> Y(getTheAArch64beTarget());
1970b57cec5SDimitry Andric   RegisterTargetMachine<AArch64leTargetMachine> Z(getTheARM64Target());
1988bcb0991SDimitry Andric   RegisterTargetMachine<AArch64leTargetMachine> W(getTheARM64_32Target());
1998bcb0991SDimitry Andric   RegisterTargetMachine<AArch64leTargetMachine> V(getTheAArch64_32Target());
2000b57cec5SDimitry Andric   auto PR = PassRegistry::getPassRegistry();
2010b57cec5SDimitry Andric   initializeGlobalISel(*PR);
2020b57cec5SDimitry Andric   initializeAArch64A53Fix835769Pass(*PR);
2030b57cec5SDimitry Andric   initializeAArch64A57FPLoadBalancingPass(*PR);
2040b57cec5SDimitry Andric   initializeAArch64AdvSIMDScalarPass(*PR);
2050b57cec5SDimitry Andric   initializeAArch64BranchTargetsPass(*PR);
2060b57cec5SDimitry Andric   initializeAArch64CollectLOHPass(*PR);
2070b57cec5SDimitry Andric   initializeAArch64CompressJumpTablesPass(*PR);
2080b57cec5SDimitry Andric   initializeAArch64ConditionalComparesPass(*PR);
2090b57cec5SDimitry Andric   initializeAArch64ConditionOptimizerPass(*PR);
2100b57cec5SDimitry Andric   initializeAArch64DeadRegisterDefinitionsPass(*PR);
2110b57cec5SDimitry Andric   initializeAArch64ExpandPseudoPass(*PR);
2120b57cec5SDimitry Andric   initializeAArch64LoadStoreOptPass(*PR);
213349cc55cSDimitry Andric   initializeAArch64MIPeepholeOptPass(*PR);
2140b57cec5SDimitry Andric   initializeAArch64SIMDInstrOptPass(*PR);
215fe6060f1SDimitry Andric   initializeAArch64O0PreLegalizerCombinerPass(*PR);
2160b57cec5SDimitry Andric   initializeAArch64PreLegalizerCombinerPass(*PR);
2175ffd83dbSDimitry Andric   initializeAArch64PostLegalizerCombinerPass(*PR);
218e8d8bef9SDimitry Andric   initializeAArch64PostLegalizerLoweringPass(*PR);
219e8d8bef9SDimitry Andric   initializeAArch64PostSelectOptimizePass(*PR);
2200b57cec5SDimitry Andric   initializeAArch64PromoteConstantPass(*PR);
2210b57cec5SDimitry Andric   initializeAArch64RedundantCopyEliminationPass(*PR);
2220b57cec5SDimitry Andric   initializeAArch64StorePairSuppressPass(*PR);
2230b57cec5SDimitry Andric   initializeFalkorHWPFFixPass(*PR);
2240b57cec5SDimitry Andric   initializeFalkorMarkStridedAccessesLegacyPass(*PR);
2250b57cec5SDimitry Andric   initializeLDTLSCleanupPass(*PR);
2265ffd83dbSDimitry Andric   initializeSVEIntrinsicOptsPass(*PR);
2270b57cec5SDimitry Andric   initializeAArch64SpeculationHardeningPass(*PR);
2285ffd83dbSDimitry Andric   initializeAArch64SLSHardeningPass(*PR);
2290b57cec5SDimitry Andric   initializeAArch64StackTaggingPass(*PR);
2308bcb0991SDimitry Andric   initializeAArch64StackTaggingPreRAPass(*PR);
231fe6060f1SDimitry Andric   initializeAArch64LowerHomogeneousPrologEpilogPass(*PR);
2320b57cec5SDimitry Andric }
2330b57cec5SDimitry Andric 
2340b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
2350b57cec5SDimitry Andric // AArch64 Lowering public interface.
2360b57cec5SDimitry Andric //===----------------------------------------------------------------------===//
2370b57cec5SDimitry Andric static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
2380b57cec5SDimitry Andric   if (TT.isOSBinFormatMachO())
2398bcb0991SDimitry Andric     return std::make_unique<AArch64_MachoTargetObjectFile>();
2400b57cec5SDimitry Andric   if (TT.isOSBinFormatCOFF())
2418bcb0991SDimitry Andric     return std::make_unique<AArch64_COFFTargetObjectFile>();
2420b57cec5SDimitry Andric 
2438bcb0991SDimitry Andric   return std::make_unique<AArch64_ELFTargetObjectFile>();
2440b57cec5SDimitry Andric }
2450b57cec5SDimitry Andric 
2460b57cec5SDimitry Andric // Helper function to build a DataLayout string
2470b57cec5SDimitry Andric static std::string computeDataLayout(const Triple &TT,
2480b57cec5SDimitry Andric                                      const MCTargetOptions &Options,
2490b57cec5SDimitry Andric                                      bool LittleEndian) {
2508bcb0991SDimitry Andric   if (TT.isOSBinFormatMachO()) {
2518bcb0991SDimitry Andric     if (TT.getArch() == Triple::aarch64_32)
2528bcb0991SDimitry Andric       return "e-m:o-p:32:32-i64:64-i128:128-n32:64-S128";
2530b57cec5SDimitry Andric     return "e-m:o-i64:64-i128:128-n32:64-S128";
2548bcb0991SDimitry Andric   }
2550b57cec5SDimitry Andric   if (TT.isOSBinFormatCOFF())
2560b57cec5SDimitry Andric     return "e-m:w-p:64:64-i32:32-i64:64-i128:128-n32:64-S128";
257e8d8bef9SDimitry Andric   std::string Endian = LittleEndian ? "e" : "E";
258e8d8bef9SDimitry Andric   std::string Ptr32 = TT.getEnvironment() == Triple::GNUILP32 ? "-p:32:32" : "";
259e8d8bef9SDimitry Andric   return Endian + "-m:e" + Ptr32 +
260e8d8bef9SDimitry Andric          "-i8:8:32-i16:16:32-i64:64-i128:128-n32:64-S128";
261e8d8bef9SDimitry Andric }
262e8d8bef9SDimitry Andric 
263e8d8bef9SDimitry Andric static StringRef computeDefaultCPU(const Triple &TT, StringRef CPU) {
264e8d8bef9SDimitry Andric   if (CPU.empty() && TT.isArm64e())
265e8d8bef9SDimitry Andric     return "apple-a12";
266e8d8bef9SDimitry Andric   return CPU;
2670b57cec5SDimitry Andric }
2680b57cec5SDimitry Andric 
2690b57cec5SDimitry Andric static Reloc::Model getEffectiveRelocModel(const Triple &TT,
2700b57cec5SDimitry Andric                                            Optional<Reloc::Model> RM) {
2710b57cec5SDimitry Andric   // AArch64 Darwin and Windows are always PIC.
2720b57cec5SDimitry Andric   if (TT.isOSDarwin() || TT.isOSWindows())
2730b57cec5SDimitry Andric     return Reloc::PIC_;
2740b57cec5SDimitry Andric   // On ELF platforms the default static relocation model has a smart enough
2750b57cec5SDimitry Andric   // linker to cope with referencing external symbols defined in a shared
2760b57cec5SDimitry Andric   // library. Hence DynamicNoPIC doesn't need to be promoted to PIC.
277*81ad6265SDimitry Andric   if (!RM || *RM == Reloc::DynamicNoPIC)
2780b57cec5SDimitry Andric     return Reloc::Static;
2790b57cec5SDimitry Andric   return *RM;
2800b57cec5SDimitry Andric }
2810b57cec5SDimitry Andric 
2820b57cec5SDimitry Andric static CodeModel::Model
2830b57cec5SDimitry Andric getEffectiveAArch64CodeModel(const Triple &TT, Optional<CodeModel::Model> CM,
2840b57cec5SDimitry Andric                              bool JIT) {
2850b57cec5SDimitry Andric   if (CM) {
2860b57cec5SDimitry Andric     if (*CM != CodeModel::Small && *CM != CodeModel::Tiny &&
2870b57cec5SDimitry Andric         *CM != CodeModel::Large) {
2880b57cec5SDimitry Andric       report_fatal_error(
2890b57cec5SDimitry Andric           "Only small, tiny and large code models are allowed on AArch64");
2900b57cec5SDimitry Andric     } else if (*CM == CodeModel::Tiny && !TT.isOSBinFormatELF())
2910b57cec5SDimitry Andric       report_fatal_error("tiny code model is only supported on ELF");
2920b57cec5SDimitry Andric     return *CM;
2930b57cec5SDimitry Andric   }
2940b57cec5SDimitry Andric   // The default MCJIT memory managers make no guarantees about where they can
2950b57cec5SDimitry Andric   // find an executable page; JITed code needs to be able to refer to globals
2960b57cec5SDimitry Andric   // no matter how far away they are.
297480093f4SDimitry Andric   // We should set the CodeModel::Small for Windows ARM64 in JIT mode,
298480093f4SDimitry Andric   // since with large code model LLVM generating 4 MOV instructions, and
299480093f4SDimitry Andric   // Windows doesn't support relocating these long branch (4 MOVs).
300480093f4SDimitry Andric   if (JIT && !TT.isOSWindows())
3010b57cec5SDimitry Andric     return CodeModel::Large;
3020b57cec5SDimitry Andric   return CodeModel::Small;
3030b57cec5SDimitry Andric }
3040b57cec5SDimitry Andric 
3050b57cec5SDimitry Andric /// Create an AArch64 architecture model.
3060b57cec5SDimitry Andric ///
3070b57cec5SDimitry Andric AArch64TargetMachine::AArch64TargetMachine(const Target &T, const Triple &TT,
3080b57cec5SDimitry Andric                                            StringRef CPU, StringRef FS,
3090b57cec5SDimitry Andric                                            const TargetOptions &Options,
3100b57cec5SDimitry Andric                                            Optional<Reloc::Model> RM,
3110b57cec5SDimitry Andric                                            Optional<CodeModel::Model> CM,
3120b57cec5SDimitry Andric                                            CodeGenOpt::Level OL, bool JIT,
3130b57cec5SDimitry Andric                                            bool LittleEndian)
3140b57cec5SDimitry Andric     : LLVMTargetMachine(T,
3150b57cec5SDimitry Andric                         computeDataLayout(TT, Options.MCOptions, LittleEndian),
316e8d8bef9SDimitry Andric                         TT, computeDefaultCPU(TT, CPU), FS, Options,
317e8d8bef9SDimitry Andric                         getEffectiveRelocModel(TT, RM),
3180b57cec5SDimitry Andric                         getEffectiveAArch64CodeModel(TT, CM, JIT), OL),
3190b57cec5SDimitry Andric       TLOF(createTLOF(getTargetTriple())), isLittle(LittleEndian) {
3200b57cec5SDimitry Andric   initAsmInfo();
3210b57cec5SDimitry Andric 
3220b57cec5SDimitry Andric   if (TT.isOSBinFormatMachO()) {
3230b57cec5SDimitry Andric     this->Options.TrapUnreachable = true;
3240b57cec5SDimitry Andric     this->Options.NoTrapAfterNoreturn = true;
3250b57cec5SDimitry Andric   }
3260b57cec5SDimitry Andric 
3270b57cec5SDimitry Andric   if (getMCAsmInfo()->usesWindowsCFI()) {
3280b57cec5SDimitry Andric     // Unwinding can get confused if the last instruction in an
3290b57cec5SDimitry Andric     // exception-handling region (function, funclet, try block, etc.)
3300b57cec5SDimitry Andric     // is a call.
3310b57cec5SDimitry Andric     //
3320b57cec5SDimitry Andric     // FIXME: We could elide the trap if the next instruction would be in
3330b57cec5SDimitry Andric     // the same region anyway.
3340b57cec5SDimitry Andric     this->Options.TrapUnreachable = true;
3350b57cec5SDimitry Andric   }
3360b57cec5SDimitry Andric 
337480093f4SDimitry Andric   if (this->Options.TLSSize == 0) // default
338480093f4SDimitry Andric     this->Options.TLSSize = 24;
339480093f4SDimitry Andric   if ((getCodeModel() == CodeModel::Small ||
340480093f4SDimitry Andric        getCodeModel() == CodeModel::Kernel) &&
341480093f4SDimitry Andric       this->Options.TLSSize > 32)
342480093f4SDimitry Andric     // for the small (and kernel) code model, the maximum TLS size is 4GiB
343480093f4SDimitry Andric     this->Options.TLSSize = 32;
344480093f4SDimitry Andric   else if (getCodeModel() == CodeModel::Tiny && this->Options.TLSSize > 24)
345480093f4SDimitry Andric     // for the tiny code model, the maximum TLS size is 1MiB (< 16MiB)
346480093f4SDimitry Andric     this->Options.TLSSize = 24;
347480093f4SDimitry Andric 
3488bcb0991SDimitry Andric   // Enable GlobalISel at or below EnableGlobalISelAt0, unless this is
3498bcb0991SDimitry Andric   // MachO/CodeModel::Large, which GlobalISel does not support.
3508bcb0991SDimitry Andric   if (getOptLevel() <= EnableGlobalISelAtO &&
3518bcb0991SDimitry Andric       TT.getArch() != Triple::aarch64_32 &&
352e8d8bef9SDimitry Andric       TT.getEnvironment() != Triple::GNUILP32 &&
3538bcb0991SDimitry Andric       !(getCodeModel() == CodeModel::Large && TT.isOSBinFormatMachO())) {
3540b57cec5SDimitry Andric     setGlobalISel(true);
3550b57cec5SDimitry Andric     setGlobalISelAbort(GlobalISelAbortMode::Disable);
3560b57cec5SDimitry Andric   }
3570b57cec5SDimitry Andric 
3580b57cec5SDimitry Andric   // AArch64 supports the MachineOutliner.
3590b57cec5SDimitry Andric   setMachineOutliner(true);
3600b57cec5SDimitry Andric 
3610b57cec5SDimitry Andric   // AArch64 supports default outlining behaviour.
3620b57cec5SDimitry Andric   setSupportsDefaultOutlining(true);
3635ffd83dbSDimitry Andric 
3645ffd83dbSDimitry Andric   // AArch64 supports the debug entry values.
3655ffd83dbSDimitry Andric   setSupportsDebugEntryValues(true);
366*81ad6265SDimitry Andric 
367*81ad6265SDimitry Andric   // AArch64 supports fixing up the DWARF unwind information.
368*81ad6265SDimitry Andric   if (!getMCAsmInfo()->usesWindowsCFI())
369*81ad6265SDimitry Andric     setCFIFixup(true);
3700b57cec5SDimitry Andric }
3710b57cec5SDimitry Andric 
3720b57cec5SDimitry Andric AArch64TargetMachine::~AArch64TargetMachine() = default;
3730b57cec5SDimitry Andric 
3740b57cec5SDimitry Andric const AArch64Subtarget *
3750b57cec5SDimitry Andric AArch64TargetMachine::getSubtargetImpl(const Function &F) const {
3760b57cec5SDimitry Andric   Attribute CPUAttr = F.getFnAttribute("target-cpu");
377349cc55cSDimitry Andric   Attribute TuneAttr = F.getFnAttribute("tune-cpu");
3780b57cec5SDimitry Andric   Attribute FSAttr = F.getFnAttribute("target-features");
3790b57cec5SDimitry Andric 
380e8d8bef9SDimitry Andric   std::string CPU =
381e8d8bef9SDimitry Andric       CPUAttr.isValid() ? CPUAttr.getValueAsString().str() : TargetCPU;
382349cc55cSDimitry Andric   std::string TuneCPU =
383349cc55cSDimitry Andric       TuneAttr.isValid() ? TuneAttr.getValueAsString().str() : CPU;
384e8d8bef9SDimitry Andric   std::string FS =
385e8d8bef9SDimitry Andric       FSAttr.isValid() ? FSAttr.getValueAsString().str() : TargetFS;
3860b57cec5SDimitry Andric 
387fe6060f1SDimitry Andric   SmallString<512> Key;
388fe6060f1SDimitry Andric 
389fe6060f1SDimitry Andric   unsigned MinSVEVectorSize = 0;
390fe6060f1SDimitry Andric   unsigned MaxSVEVectorSize = 0;
391fe6060f1SDimitry Andric   Attribute VScaleRangeAttr = F.getFnAttribute(Attribute::VScaleRange);
392fe6060f1SDimitry Andric   if (VScaleRangeAttr.isValid()) {
3930eae32dcSDimitry Andric     Optional<unsigned> VScaleMax = VScaleRangeAttr.getVScaleRangeMax();
3940eae32dcSDimitry Andric     MinSVEVectorSize = VScaleRangeAttr.getVScaleRangeMin() * 128;
395*81ad6265SDimitry Andric     MaxSVEVectorSize = VScaleMax ? *VScaleMax * 128 : 0;
396fe6060f1SDimitry Andric   } else {
397fe6060f1SDimitry Andric     MinSVEVectorSize = SVEVectorBitsMinOpt;
398fe6060f1SDimitry Andric     MaxSVEVectorSize = SVEVectorBitsMaxOpt;
399fe6060f1SDimitry Andric   }
400fe6060f1SDimitry Andric 
401fe6060f1SDimitry Andric   assert(MinSVEVectorSize % 128 == 0 &&
402fe6060f1SDimitry Andric          "SVE requires vector length in multiples of 128!");
403fe6060f1SDimitry Andric   assert(MaxSVEVectorSize % 128 == 0 &&
404fe6060f1SDimitry Andric          "SVE requires vector length in multiples of 128!");
405fe6060f1SDimitry Andric   assert((MaxSVEVectorSize >= MinSVEVectorSize || MaxSVEVectorSize == 0) &&
406fe6060f1SDimitry Andric          "Minimum SVE vector size should not be larger than its maximum!");
407fe6060f1SDimitry Andric 
408fe6060f1SDimitry Andric   // Sanitize user input in case of no asserts
409fe6060f1SDimitry Andric   if (MaxSVEVectorSize == 0)
410fe6060f1SDimitry Andric     MinSVEVectorSize = (MinSVEVectorSize / 128) * 128;
411fe6060f1SDimitry Andric   else {
412fe6060f1SDimitry Andric     MinSVEVectorSize =
413fe6060f1SDimitry Andric         (std::min(MinSVEVectorSize, MaxSVEVectorSize) / 128) * 128;
414fe6060f1SDimitry Andric     MaxSVEVectorSize =
415fe6060f1SDimitry Andric         (std::max(MinSVEVectorSize, MaxSVEVectorSize) / 128) * 128;
416fe6060f1SDimitry Andric   }
417fe6060f1SDimitry Andric 
418fe6060f1SDimitry Andric   Key += "SVEMin";
419fe6060f1SDimitry Andric   Key += std::to_string(MinSVEVectorSize);
420fe6060f1SDimitry Andric   Key += "SVEMax";
421fe6060f1SDimitry Andric   Key += std::to_string(MaxSVEVectorSize);
422fe6060f1SDimitry Andric   Key += CPU;
423349cc55cSDimitry Andric   Key += TuneCPU;
424fe6060f1SDimitry Andric   Key += FS;
425fe6060f1SDimitry Andric 
426fe6060f1SDimitry Andric   auto &I = SubtargetMap[Key];
4270b57cec5SDimitry Andric   if (!I) {
4280b57cec5SDimitry Andric     // This needs to be done before we create a new subtarget since any
4290b57cec5SDimitry Andric     // creation will depend on the TM and the code generation flags on the
4300b57cec5SDimitry Andric     // function that reside in TargetOptions.
4310b57cec5SDimitry Andric     resetTargetOptions(F);
432349cc55cSDimitry Andric     I = std::make_unique<AArch64Subtarget>(TargetTriple, CPU, TuneCPU, FS,
433349cc55cSDimitry Andric                                            *this, isLittle, MinSVEVectorSize,
434fe6060f1SDimitry Andric                                            MaxSVEVectorSize);
4350b57cec5SDimitry Andric   }
4360b57cec5SDimitry Andric   return I.get();
4370b57cec5SDimitry Andric }
4380b57cec5SDimitry Andric 
4390b57cec5SDimitry Andric void AArch64leTargetMachine::anchor() { }
4400b57cec5SDimitry Andric 
4410b57cec5SDimitry Andric AArch64leTargetMachine::AArch64leTargetMachine(
4420b57cec5SDimitry Andric     const Target &T, const Triple &TT, StringRef CPU, StringRef FS,
4430b57cec5SDimitry Andric     const TargetOptions &Options, Optional<Reloc::Model> RM,
4440b57cec5SDimitry Andric     Optional<CodeModel::Model> CM, CodeGenOpt::Level OL, bool JIT)
4450b57cec5SDimitry Andric     : AArch64TargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, JIT, true) {}
4460b57cec5SDimitry Andric 
4470b57cec5SDimitry Andric void AArch64beTargetMachine::anchor() { }
4480b57cec5SDimitry Andric 
4490b57cec5SDimitry Andric AArch64beTargetMachine::AArch64beTargetMachine(
4500b57cec5SDimitry Andric     const Target &T, const Triple &TT, StringRef CPU, StringRef FS,
4510b57cec5SDimitry Andric     const TargetOptions &Options, Optional<Reloc::Model> RM,
4520b57cec5SDimitry Andric     Optional<CodeModel::Model> CM, CodeGenOpt::Level OL, bool JIT)
4530b57cec5SDimitry Andric     : AArch64TargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, JIT, false) {}
4540b57cec5SDimitry Andric 
4550b57cec5SDimitry Andric namespace {
4560b57cec5SDimitry Andric 
4570b57cec5SDimitry Andric /// AArch64 Code Generator Pass Configuration Options.
4580b57cec5SDimitry Andric class AArch64PassConfig : public TargetPassConfig {
4590b57cec5SDimitry Andric public:
4600b57cec5SDimitry Andric   AArch64PassConfig(AArch64TargetMachine &TM, PassManagerBase &PM)
4610b57cec5SDimitry Andric       : TargetPassConfig(TM, PM) {
4620b57cec5SDimitry Andric     if (TM.getOptLevel() != CodeGenOpt::None)
4630b57cec5SDimitry Andric       substitutePass(&PostRASchedulerID, &PostMachineSchedulerID);
4640b57cec5SDimitry Andric   }
4650b57cec5SDimitry Andric 
4660b57cec5SDimitry Andric   AArch64TargetMachine &getAArch64TargetMachine() const {
4670b57cec5SDimitry Andric     return getTM<AArch64TargetMachine>();
4680b57cec5SDimitry Andric   }
4690b57cec5SDimitry Andric 
4700b57cec5SDimitry Andric   ScheduleDAGInstrs *
4710b57cec5SDimitry Andric   createMachineScheduler(MachineSchedContext *C) const override {
4720b57cec5SDimitry Andric     const AArch64Subtarget &ST = C->MF->getSubtarget<AArch64Subtarget>();
4730b57cec5SDimitry Andric     ScheduleDAGMILive *DAG = createGenericSchedLive(C);
4740b57cec5SDimitry Andric     DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
4750b57cec5SDimitry Andric     DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
4760b57cec5SDimitry Andric     if (ST.hasFusion())
4770b57cec5SDimitry Andric       DAG->addMutation(createAArch64MacroFusionDAGMutation());
4780b57cec5SDimitry Andric     return DAG;
4790b57cec5SDimitry Andric   }
4800b57cec5SDimitry Andric 
4810b57cec5SDimitry Andric   ScheduleDAGInstrs *
4820b57cec5SDimitry Andric   createPostMachineScheduler(MachineSchedContext *C) const override {
4830b57cec5SDimitry Andric     const AArch64Subtarget &ST = C->MF->getSubtarget<AArch64Subtarget>();
484*81ad6265SDimitry Andric     ScheduleDAGMI *DAG =
485*81ad6265SDimitry Andric         new ScheduleDAGMI(C, std::make_unique<AArch64PostRASchedStrategy>(C),
486*81ad6265SDimitry Andric                           /* RemoveKillFlags=*/true);
4870b57cec5SDimitry Andric     if (ST.hasFusion()) {
4880b57cec5SDimitry Andric       // Run the Macro Fusion after RA again since literals are expanded from
4890b57cec5SDimitry Andric       // pseudos then (v. addPreSched2()).
4900b57cec5SDimitry Andric       DAG->addMutation(createAArch64MacroFusionDAGMutation());
4910b57cec5SDimitry Andric       return DAG;
4920b57cec5SDimitry Andric     }
4930b57cec5SDimitry Andric 
494*81ad6265SDimitry Andric     return DAG;
4950b57cec5SDimitry Andric   }
4960b57cec5SDimitry Andric 
4970b57cec5SDimitry Andric   void addIRPasses()  override;
4980b57cec5SDimitry Andric   bool addPreISel() override;
499349cc55cSDimitry Andric   void addCodeGenPrepare() override;
5000b57cec5SDimitry Andric   bool addInstSelector() override;
5010b57cec5SDimitry Andric   bool addIRTranslator() override;
5020b57cec5SDimitry Andric   void addPreLegalizeMachineIR() override;
5030b57cec5SDimitry Andric   bool addLegalizeMachineIR() override;
5045ffd83dbSDimitry Andric   void addPreRegBankSelect() override;
5050b57cec5SDimitry Andric   bool addRegBankSelect() override;
5060b57cec5SDimitry Andric   void addPreGlobalInstructionSelect() override;
5070b57cec5SDimitry Andric   bool addGlobalInstructionSelect() override;
508349cc55cSDimitry Andric   void addMachineSSAOptimization() override;
5090b57cec5SDimitry Andric   bool addILPOpts() override;
5100b57cec5SDimitry Andric   void addPreRegAlloc() override;
5110b57cec5SDimitry Andric   void addPostRegAlloc() override;
5120b57cec5SDimitry Andric   void addPreSched2() override;
5130b57cec5SDimitry Andric   void addPreEmitPass() override;
514fe6060f1SDimitry Andric   void addPreEmitPass2() override;
5150b57cec5SDimitry Andric 
5160b57cec5SDimitry Andric   std::unique_ptr<CSEConfigBase> getCSEConfig() const override;
5170b57cec5SDimitry Andric };
5180b57cec5SDimitry Andric 
5190b57cec5SDimitry Andric } // end anonymous namespace
5200b57cec5SDimitry Andric 
5210b57cec5SDimitry Andric TargetTransformInfo
522*81ad6265SDimitry Andric AArch64TargetMachine::getTargetTransformInfo(const Function &F) const {
5230b57cec5SDimitry Andric   return TargetTransformInfo(AArch64TTIImpl(this, F));
5240b57cec5SDimitry Andric }
5250b57cec5SDimitry Andric 
5260b57cec5SDimitry Andric TargetPassConfig *AArch64TargetMachine::createPassConfig(PassManagerBase &PM) {
5270b57cec5SDimitry Andric   return new AArch64PassConfig(*this, PM);
5280b57cec5SDimitry Andric }
5290b57cec5SDimitry Andric 
5300b57cec5SDimitry Andric std::unique_ptr<CSEConfigBase> AArch64PassConfig::getCSEConfig() const {
5310b57cec5SDimitry Andric   return getStandardCSEConfigForOpt(TM->getOptLevel());
5320b57cec5SDimitry Andric }
5330b57cec5SDimitry Andric 
5340b57cec5SDimitry Andric void AArch64PassConfig::addIRPasses() {
5350b57cec5SDimitry Andric   // Always expand atomic operations, we don't deal with atomicrmw or cmpxchg
5360b57cec5SDimitry Andric   // ourselves.
5370b57cec5SDimitry Andric   addPass(createAtomicExpandPass());
5380b57cec5SDimitry Andric 
5395ffd83dbSDimitry Andric   // Expand any SVE vector library calls that we can't code generate directly.
5405ffd83dbSDimitry Andric   if (EnableSVEIntrinsicOpts && TM->getOptLevel() == CodeGenOpt::Aggressive)
5415ffd83dbSDimitry Andric     addPass(createSVEIntrinsicOptsPass());
5425ffd83dbSDimitry Andric 
5430b57cec5SDimitry Andric   // Cmpxchg instructions are often used with a subsequent comparison to
5440b57cec5SDimitry Andric   // determine whether it succeeded. We can exploit existing control-flow in
5450b57cec5SDimitry Andric   // ldrex/strex loops to simplify this, but it needs tidying up.
5460b57cec5SDimitry Andric   if (TM->getOptLevel() != CodeGenOpt::None && EnableAtomicTidy)
547e8d8bef9SDimitry Andric     addPass(createCFGSimplificationPass(SimplifyCFGOptions()
548e8d8bef9SDimitry Andric                                             .forwardSwitchCondToPhi(true)
549fb03ea46SDimitry Andric                                             .convertSwitchRangeToICmp(true)
550e8d8bef9SDimitry Andric                                             .convertSwitchToLookupTable(true)
551e8d8bef9SDimitry Andric                                             .needCanonicalLoops(false)
552e8d8bef9SDimitry Andric                                             .hoistCommonInsts(true)
553e8d8bef9SDimitry Andric                                             .sinkCommonInsts(true)));
5540b57cec5SDimitry Andric 
5550b57cec5SDimitry Andric   // Run LoopDataPrefetch
5560b57cec5SDimitry Andric   //
5570b57cec5SDimitry Andric   // Run this before LSR to remove the multiplies involved in computing the
5580b57cec5SDimitry Andric   // pointer values N iterations ahead.
5590b57cec5SDimitry Andric   if (TM->getOptLevel() != CodeGenOpt::None) {
5600b57cec5SDimitry Andric     if (EnableLoopDataPrefetch)
5610b57cec5SDimitry Andric       addPass(createLoopDataPrefetchPass());
5620b57cec5SDimitry Andric     if (EnableFalkorHWPFFix)
5630b57cec5SDimitry Andric       addPass(createFalkorMarkStridedAccessesPass());
5640b57cec5SDimitry Andric   }
5650b57cec5SDimitry Andric 
5660b57cec5SDimitry Andric   TargetPassConfig::addIRPasses();
5670b57cec5SDimitry Andric 
5685ffd83dbSDimitry Andric   addPass(createAArch64StackTaggingPass(
5695ffd83dbSDimitry Andric       /*IsOptNone=*/TM->getOptLevel() == CodeGenOpt::None));
5705ffd83dbSDimitry Andric 
5710b57cec5SDimitry Andric   // Match interleaved memory accesses to ldN/stN intrinsics.
5720b57cec5SDimitry Andric   if (TM->getOptLevel() != CodeGenOpt::None) {
5730b57cec5SDimitry Andric     addPass(createInterleavedLoadCombinePass());
5740b57cec5SDimitry Andric     addPass(createInterleavedAccessPass());
5750b57cec5SDimitry Andric   }
5760b57cec5SDimitry Andric 
5770b57cec5SDimitry Andric   if (TM->getOptLevel() == CodeGenOpt::Aggressive && EnableGEPOpt) {
5780b57cec5SDimitry Andric     // Call SeparateConstOffsetFromGEP pass to extract constants within indices
5790b57cec5SDimitry Andric     // and lower a GEP with multiple indices to either arithmetic operations or
5800b57cec5SDimitry Andric     // multiple GEPs with single index.
5810b57cec5SDimitry Andric     addPass(createSeparateConstOffsetFromGEPPass(true));
5820b57cec5SDimitry Andric     // Call EarlyCSE pass to find and remove subexpressions in the lowered
5830b57cec5SDimitry Andric     // result.
5840b57cec5SDimitry Andric     addPass(createEarlyCSEPass());
5850b57cec5SDimitry Andric     // Do loop invariant code motion in case part of the lowered result is
5860b57cec5SDimitry Andric     // invariant.
5870b57cec5SDimitry Andric     addPass(createLICMPass());
5880b57cec5SDimitry Andric   }
5890b57cec5SDimitry Andric 
590480093f4SDimitry Andric   // Add Control Flow Guard checks.
591480093f4SDimitry Andric   if (TM->getTargetTriple().isOSWindows())
592480093f4SDimitry Andric     addPass(createCFGuardCheckPass());
593*81ad6265SDimitry Andric 
594*81ad6265SDimitry Andric   if (TM->Options.JMCInstrument)
595*81ad6265SDimitry Andric     addPass(createJMCInstrumenterPass());
5960b57cec5SDimitry Andric }
5970b57cec5SDimitry Andric 
5980b57cec5SDimitry Andric // Pass Pipeline Configuration
5990b57cec5SDimitry Andric bool AArch64PassConfig::addPreISel() {
6000b57cec5SDimitry Andric   // Run promote constant before global merge, so that the promoted constants
6010b57cec5SDimitry Andric   // get a chance to be merged
6020b57cec5SDimitry Andric   if (TM->getOptLevel() != CodeGenOpt::None && EnablePromoteConstant)
6030b57cec5SDimitry Andric     addPass(createAArch64PromoteConstantPass());
6040b57cec5SDimitry Andric   // FIXME: On AArch64, this depends on the type.
6050b57cec5SDimitry Andric   // Basically, the addressable offsets are up to 4095 * Ty.getSizeInBytes().
6060b57cec5SDimitry Andric   // and the offset has to be a multiple of the related size in bytes.
6070b57cec5SDimitry Andric   if ((TM->getOptLevel() != CodeGenOpt::None &&
6080b57cec5SDimitry Andric        EnableGlobalMerge == cl::BOU_UNSET) ||
6090b57cec5SDimitry Andric       EnableGlobalMerge == cl::BOU_TRUE) {
6100b57cec5SDimitry Andric     bool OnlyOptimizeForSize = (TM->getOptLevel() < CodeGenOpt::Aggressive) &&
6110b57cec5SDimitry Andric                                (EnableGlobalMerge == cl::BOU_UNSET);
6120b57cec5SDimitry Andric 
6130b57cec5SDimitry Andric     // Merging of extern globals is enabled by default on non-Mach-O as we
6140b57cec5SDimitry Andric     // expect it to be generally either beneficial or harmless. On Mach-O it
6150b57cec5SDimitry Andric     // is disabled as we emit the .subsections_via_symbols directive which
6160b57cec5SDimitry Andric     // means that merging extern globals is not safe.
6170b57cec5SDimitry Andric     bool MergeExternalByDefault = !TM->getTargetTriple().isOSBinFormatMachO();
6180b57cec5SDimitry Andric 
6190b57cec5SDimitry Andric     // FIXME: extern global merging is only enabled when we optimise for size
6200b57cec5SDimitry Andric     // because there are some regressions with it also enabled for performance.
6210b57cec5SDimitry Andric     if (!OnlyOptimizeForSize)
6220b57cec5SDimitry Andric       MergeExternalByDefault = false;
6230b57cec5SDimitry Andric 
6240b57cec5SDimitry Andric     addPass(createGlobalMergePass(TM, 4095, OnlyOptimizeForSize,
6250b57cec5SDimitry Andric                                   MergeExternalByDefault));
6260b57cec5SDimitry Andric   }
6270b57cec5SDimitry Andric 
6280b57cec5SDimitry Andric   return false;
6290b57cec5SDimitry Andric }
6300b57cec5SDimitry Andric 
631349cc55cSDimitry Andric void AArch64PassConfig::addCodeGenPrepare() {
632349cc55cSDimitry Andric   if (getOptLevel() != CodeGenOpt::None)
633349cc55cSDimitry Andric     addPass(createTypePromotionPass());
634349cc55cSDimitry Andric   TargetPassConfig::addCodeGenPrepare();
635349cc55cSDimitry Andric }
636349cc55cSDimitry Andric 
6370b57cec5SDimitry Andric bool AArch64PassConfig::addInstSelector() {
6380b57cec5SDimitry Andric   addPass(createAArch64ISelDag(getAArch64TargetMachine(), getOptLevel()));
6390b57cec5SDimitry Andric 
6400b57cec5SDimitry Andric   // For ELF, cleanup any local-dynamic TLS accesses (i.e. combine as many
6410b57cec5SDimitry Andric   // references to _TLS_MODULE_BASE_ as possible.
6420b57cec5SDimitry Andric   if (TM->getTargetTriple().isOSBinFormatELF() &&
6430b57cec5SDimitry Andric       getOptLevel() != CodeGenOpt::None)
6440b57cec5SDimitry Andric     addPass(createAArch64CleanupLocalDynamicTLSPass());
6450b57cec5SDimitry Andric 
6460b57cec5SDimitry Andric   return false;
6470b57cec5SDimitry Andric }
6480b57cec5SDimitry Andric 
6490b57cec5SDimitry Andric bool AArch64PassConfig::addIRTranslator() {
650e8d8bef9SDimitry Andric   addPass(new IRTranslator(getOptLevel()));
6510b57cec5SDimitry Andric   return false;
6520b57cec5SDimitry Andric }
6530b57cec5SDimitry Andric 
6540b57cec5SDimitry Andric void AArch64PassConfig::addPreLegalizeMachineIR() {
655fe6060f1SDimitry Andric   if (getOptLevel() == CodeGenOpt::None)
656fe6060f1SDimitry Andric     addPass(createAArch64O0PreLegalizerCombiner());
657349cc55cSDimitry Andric   else {
658fe6060f1SDimitry Andric     addPass(createAArch64PreLegalizerCombiner());
659349cc55cSDimitry Andric     if (EnableGISelLoadStoreOptPreLegal)
660349cc55cSDimitry Andric       addPass(new LoadStoreOpt());
661349cc55cSDimitry Andric   }
6620b57cec5SDimitry Andric }
6630b57cec5SDimitry Andric 
6640b57cec5SDimitry Andric bool AArch64PassConfig::addLegalizeMachineIR() {
6650b57cec5SDimitry Andric   addPass(new Legalizer());
6660b57cec5SDimitry Andric   return false;
6670b57cec5SDimitry Andric }
6680b57cec5SDimitry Andric 
6695ffd83dbSDimitry Andric void AArch64PassConfig::addPreRegBankSelect() {
6705ffd83dbSDimitry Andric   bool IsOptNone = getOptLevel() == CodeGenOpt::None;
671349cc55cSDimitry Andric   if (!IsOptNone) {
672e8d8bef9SDimitry Andric     addPass(createAArch64PostLegalizerCombiner(IsOptNone));
673349cc55cSDimitry Andric     if (EnableGISelLoadStoreOptPostLegal)
674349cc55cSDimitry Andric       addPass(new LoadStoreOpt());
675349cc55cSDimitry Andric   }
676e8d8bef9SDimitry Andric   addPass(createAArch64PostLegalizerLowering());
6775ffd83dbSDimitry Andric }
6785ffd83dbSDimitry Andric 
6790b57cec5SDimitry Andric bool AArch64PassConfig::addRegBankSelect() {
6800b57cec5SDimitry Andric   addPass(new RegBankSelect());
6810b57cec5SDimitry Andric   return false;
6820b57cec5SDimitry Andric }
6830b57cec5SDimitry Andric 
6840b57cec5SDimitry Andric void AArch64PassConfig::addPreGlobalInstructionSelect() {
6850b57cec5SDimitry Andric   addPass(new Localizer());
6860b57cec5SDimitry Andric }
6870b57cec5SDimitry Andric 
6880b57cec5SDimitry Andric bool AArch64PassConfig::addGlobalInstructionSelect() {
689fe6060f1SDimitry Andric   addPass(new InstructionSelect(getOptLevel()));
690e8d8bef9SDimitry Andric   if (getOptLevel() != CodeGenOpt::None)
691e8d8bef9SDimitry Andric     addPass(createAArch64PostSelectOptimize());
6920b57cec5SDimitry Andric   return false;
6930b57cec5SDimitry Andric }
6940b57cec5SDimitry Andric 
695349cc55cSDimitry Andric void AArch64PassConfig::addMachineSSAOptimization() {
696349cc55cSDimitry Andric   // Run default MachineSSAOptimization first.
697349cc55cSDimitry Andric   TargetPassConfig::addMachineSSAOptimization();
698349cc55cSDimitry Andric 
699349cc55cSDimitry Andric   if (TM->getOptLevel() != CodeGenOpt::None)
700349cc55cSDimitry Andric     addPass(createAArch64MIPeepholeOptPass());
701349cc55cSDimitry Andric }
702349cc55cSDimitry Andric 
7030b57cec5SDimitry Andric bool AArch64PassConfig::addILPOpts() {
7040b57cec5SDimitry Andric   if (EnableCondOpt)
7050b57cec5SDimitry Andric     addPass(createAArch64ConditionOptimizerPass());
7060b57cec5SDimitry Andric   if (EnableCCMP)
7070b57cec5SDimitry Andric     addPass(createAArch64ConditionalCompares());
7080b57cec5SDimitry Andric   if (EnableMCR)
7090b57cec5SDimitry Andric     addPass(&MachineCombinerID);
7100b57cec5SDimitry Andric   if (EnableCondBrTuning)
7110b57cec5SDimitry Andric     addPass(createAArch64CondBrTuning());
7120b57cec5SDimitry Andric   if (EnableEarlyIfConversion)
7130b57cec5SDimitry Andric     addPass(&EarlyIfConverterID);
7140b57cec5SDimitry Andric   if (EnableStPairSuppress)
7150b57cec5SDimitry Andric     addPass(createAArch64StorePairSuppressPass());
7160b57cec5SDimitry Andric   addPass(createAArch64SIMDInstrOptPass());
7178bcb0991SDimitry Andric   if (TM->getOptLevel() != CodeGenOpt::None)
7188bcb0991SDimitry Andric     addPass(createAArch64StackTaggingPreRAPass());
7190b57cec5SDimitry Andric   return true;
7200b57cec5SDimitry Andric }
7210b57cec5SDimitry Andric 
7220b57cec5SDimitry Andric void AArch64PassConfig::addPreRegAlloc() {
7230b57cec5SDimitry Andric   // Change dead register definitions to refer to the zero register.
7240b57cec5SDimitry Andric   if (TM->getOptLevel() != CodeGenOpt::None && EnableDeadRegisterElimination)
7250b57cec5SDimitry Andric     addPass(createAArch64DeadRegisterDefinitions());
7260b57cec5SDimitry Andric 
7270b57cec5SDimitry Andric   // Use AdvSIMD scalar instructions whenever profitable.
7280b57cec5SDimitry Andric   if (TM->getOptLevel() != CodeGenOpt::None && EnableAdvSIMDScalar) {
7290b57cec5SDimitry Andric     addPass(createAArch64AdvSIMDScalar());
7300b57cec5SDimitry Andric     // The AdvSIMD pass may produce copies that can be rewritten to
731480093f4SDimitry Andric     // be register coalescer friendly.
7320b57cec5SDimitry Andric     addPass(&PeepholeOptimizerID);
7330b57cec5SDimitry Andric   }
7340b57cec5SDimitry Andric }
7350b57cec5SDimitry Andric 
7360b57cec5SDimitry Andric void AArch64PassConfig::addPostRegAlloc() {
7370b57cec5SDimitry Andric   // Remove redundant copy instructions.
7380b57cec5SDimitry Andric   if (TM->getOptLevel() != CodeGenOpt::None && EnableRedundantCopyElimination)
7390b57cec5SDimitry Andric     addPass(createAArch64RedundantCopyEliminationPass());
7400b57cec5SDimitry Andric 
7410b57cec5SDimitry Andric   if (TM->getOptLevel() != CodeGenOpt::None && usingDefaultRegAlloc())
7420b57cec5SDimitry Andric     // Improve performance for some FP/SIMD code for A57.
7430b57cec5SDimitry Andric     addPass(createAArch64A57FPLoadBalancing());
7440b57cec5SDimitry Andric }
7450b57cec5SDimitry Andric 
7460b57cec5SDimitry Andric void AArch64PassConfig::addPreSched2() {
747fe6060f1SDimitry Andric   // Lower homogeneous frame instructions
748fe6060f1SDimitry Andric   if (EnableHomogeneousPrologEpilog)
749fe6060f1SDimitry Andric     addPass(createAArch64LowerHomogeneousPrologEpilogPass());
7500b57cec5SDimitry Andric   // Expand some pseudo instructions to allow proper scheduling.
7510b57cec5SDimitry Andric   addPass(createAArch64ExpandPseudoPass());
7520b57cec5SDimitry Andric   // Use load/store pair instructions when possible.
7530b57cec5SDimitry Andric   if (TM->getOptLevel() != CodeGenOpt::None) {
7540b57cec5SDimitry Andric     if (EnableLoadStoreOpt)
7550b57cec5SDimitry Andric       addPass(createAArch64LoadStoreOptimizationPass());
7560b57cec5SDimitry Andric   }
7570b57cec5SDimitry Andric 
7580b57cec5SDimitry Andric   // The AArch64SpeculationHardeningPass destroys dominator tree and natural
7590b57cec5SDimitry Andric   // loop info, which is needed for the FalkorHWPFFixPass and also later on.
7600b57cec5SDimitry Andric   // Therefore, run the AArch64SpeculationHardeningPass before the
7610b57cec5SDimitry Andric   // FalkorHWPFFixPass to avoid recomputing dominator tree and natural loop
7620b57cec5SDimitry Andric   // info.
7630b57cec5SDimitry Andric   addPass(createAArch64SpeculationHardeningPass());
7640b57cec5SDimitry Andric 
7655ffd83dbSDimitry Andric   addPass(createAArch64IndirectThunks());
7665ffd83dbSDimitry Andric   addPass(createAArch64SLSHardeningPass());
7675ffd83dbSDimitry Andric 
7680b57cec5SDimitry Andric   if (TM->getOptLevel() != CodeGenOpt::None) {
7690b57cec5SDimitry Andric     if (EnableFalkorHWPFFix)
7700b57cec5SDimitry Andric       addPass(createFalkorHWPFFixPass());
7710b57cec5SDimitry Andric   }
7720b57cec5SDimitry Andric }
7730b57cec5SDimitry Andric 
7740b57cec5SDimitry Andric void AArch64PassConfig::addPreEmitPass() {
7750b57cec5SDimitry Andric   // Machine Block Placement might have created new opportunities when run
7760b57cec5SDimitry Andric   // at O3, where the Tail Duplication Threshold is set to 4 instructions.
7770b57cec5SDimitry Andric   // Run the load/store optimizer once more.
7780b57cec5SDimitry Andric   if (TM->getOptLevel() >= CodeGenOpt::Aggressive && EnableLoadStoreOpt)
7790b57cec5SDimitry Andric     addPass(createAArch64LoadStoreOptimizationPass());
7800b57cec5SDimitry Andric 
781*81ad6265SDimitry Andric   if (TM->getOptLevel() >= CodeGenOpt::Aggressive &&
782*81ad6265SDimitry Andric       EnableAArch64CopyPropagation)
783*81ad6265SDimitry Andric     addPass(createMachineCopyPropagationPass(true));
784*81ad6265SDimitry Andric 
7850b57cec5SDimitry Andric   addPass(createAArch64A53Fix835769());
786480093f4SDimitry Andric 
787480093f4SDimitry Andric   if (EnableBranchTargets)
788480093f4SDimitry Andric     addPass(createAArch64BranchTargetsPass());
789480093f4SDimitry Andric 
7900b57cec5SDimitry Andric   // Relax conditional branch instructions if they're otherwise out of
7910b57cec5SDimitry Andric   // range of their destination.
7920b57cec5SDimitry Andric   if (BranchRelaxation)
7930b57cec5SDimitry Andric     addPass(&BranchRelaxationPassID);
7940b57cec5SDimitry Andric 
795fe6060f1SDimitry Andric   if (TM->getTargetTriple().isOSWindows()) {
796480093f4SDimitry Andric     // Identify valid longjmp targets for Windows Control Flow Guard.
797480093f4SDimitry Andric     addPass(createCFGuardLongjmpPass());
798fe6060f1SDimitry Andric     // Identify valid eh continuation targets for Windows EHCont Guard.
799fe6060f1SDimitry Andric     addPass(createEHContGuardCatchretPass());
800fe6060f1SDimitry Andric   }
8010b57cec5SDimitry Andric 
8020b57cec5SDimitry Andric   if (TM->getOptLevel() != CodeGenOpt::None && EnableCompressJumpTables)
8030b57cec5SDimitry Andric     addPass(createAArch64CompressJumpTablesPass());
8040b57cec5SDimitry Andric 
8050b57cec5SDimitry Andric   if (TM->getOptLevel() != CodeGenOpt::None && EnableCollectLOH &&
8060b57cec5SDimitry Andric       TM->getTargetTriple().isOSBinFormatMachO())
8070b57cec5SDimitry Andric     addPass(createAArch64CollectLOHPass());
808fe6060f1SDimitry Andric }
8095ffd83dbSDimitry Andric 
810fe6060f1SDimitry Andric void AArch64PassConfig::addPreEmitPass2() {
811fe6060f1SDimitry Andric   // SVE bundles move prefixes with destructive operations. BLR_RVMARKER pseudo
812fe6060f1SDimitry Andric   // instructions are lowered to bundles as well.
8135ffd83dbSDimitry Andric   addPass(createUnpackMachineBundles(nullptr));
8145ffd83dbSDimitry Andric }
8155ffd83dbSDimitry Andric 
8165ffd83dbSDimitry Andric yaml::MachineFunctionInfo *
8175ffd83dbSDimitry Andric AArch64TargetMachine::createDefaultFuncInfoYAML() const {
8185ffd83dbSDimitry Andric   return new yaml::AArch64FunctionInfo();
8195ffd83dbSDimitry Andric }
8205ffd83dbSDimitry Andric 
8215ffd83dbSDimitry Andric yaml::MachineFunctionInfo *
8225ffd83dbSDimitry Andric AArch64TargetMachine::convertFuncInfoToYAML(const MachineFunction &MF) const {
8235ffd83dbSDimitry Andric   const auto *MFI = MF.getInfo<AArch64FunctionInfo>();
8245ffd83dbSDimitry Andric   return new yaml::AArch64FunctionInfo(*MFI);
8255ffd83dbSDimitry Andric }
8265ffd83dbSDimitry Andric 
8275ffd83dbSDimitry Andric bool AArch64TargetMachine::parseMachineFunctionInfo(
8285ffd83dbSDimitry Andric     const yaml::MachineFunctionInfo &MFI, PerFunctionMIParsingState &PFS,
8295ffd83dbSDimitry Andric     SMDiagnostic &Error, SMRange &SourceRange) const {
830*81ad6265SDimitry Andric   const auto &YamlMFI = static_cast<const yaml::AArch64FunctionInfo &>(MFI);
8315ffd83dbSDimitry Andric   MachineFunction &MF = PFS.MF;
8325ffd83dbSDimitry Andric   MF.getInfo<AArch64FunctionInfo>()->initializeBaseYamlFields(YamlMFI);
8335ffd83dbSDimitry Andric   return false;
8340b57cec5SDimitry Andric }
835